blob: 2df8d0a1d980bb41c5f5559fe190a3bca52252ba [file] [log] [blame]
Thomas Gleixnercaab2772019-06-03 07:44:50 +02001/* SPDX-License-Identifier: GPL-2.0-only */
Catalin Marinas60ffc302012-03-05 11:49:27 +00002/*
3 * Low-level exception handling code
4 *
5 * Copyright (C) 2012 ARM Ltd.
6 * Authors: Catalin Marinas <catalin.marinas@arm.com>
7 * Will Deacon <will.deacon@arm.com>
Catalin Marinas60ffc302012-03-05 11:49:27 +00008 */
9
Marc Zyngier8e290622018-05-29 13:11:06 +010010#include <linux/arm-smccc.h>
Catalin Marinas60ffc302012-03-05 11:49:27 +000011#include <linux/init.h>
12#include <linux/linkage.h>
13
Marc Zyngier8d883b22015-06-01 10:47:41 +010014#include <asm/alternative.h>
Catalin Marinas60ffc302012-03-05 11:49:27 +000015#include <asm/assembler.h>
16#include <asm/asm-offsets.h>
Will Deacon905e8c52015-03-23 19:07:02 +000017#include <asm/cpufeature.h>
Catalin Marinas60ffc302012-03-05 11:49:27 +000018#include <asm/errno.h>
Marc Zyngier5c1ce6f2013-04-08 17:17:03 +010019#include <asm/esr.h>
James Morse8e23dac2015-12-04 11:02:27 +000020#include <asm/irq.h>
Will Deaconc7b9ada2017-11-14 14:07:40 +000021#include <asm/memory.h>
22#include <asm/mmu.h>
Yury Noroveef94a32017-08-31 11:30:50 +030023#include <asm/processor.h>
Catalin Marinas39bc88e2016-09-02 14:54:03 +010024#include <asm/ptrace.h>
Catalin Marinas60ffc302012-03-05 11:49:27 +000025#include <asm/thread_info.h>
Al Virob4b86642016-12-26 04:10:19 -050026#include <asm/asm-uaccess.h>
Catalin Marinas60ffc302012-03-05 11:49:27 +000027#include <asm/unistd.h>
28
29/*
Larry Bassel6c81fe72014-05-30 12:34:15 -070030 * Context tracking subsystem. Used to instrument transitions
31 * between user and kernel mode.
32 */
Mark Rutlandd9be0322018-07-11 14:56:46 +010033 .macro ct_user_exit
Larry Bassel6c81fe72014-05-30 12:34:15 -070034#ifdef CONFIG_CONTEXT_TRACKING
35 bl context_tracking_user_exit
Larry Bassel6c81fe72014-05-30 12:34:15 -070036#endif
37 .endm
38
39 .macro ct_user_enter
40#ifdef CONFIG_CONTEXT_TRACKING
41 bl context_tracking_user_enter
42#endif
43 .endm
44
Mark Rutlandbaaa7232018-07-11 14:56:48 +010045 .macro clear_gp_regs
46 .irp n,0,1,2,3,4,5,6,7,8,9,10,11,12,13,14,15,16,17,18,19,20,21,22,23,24,25,26,27,28,29
47 mov x\n, xzr
48 .endr
49 .endm
50
Larry Bassel6c81fe72014-05-30 12:34:15 -070051/*
Catalin Marinas60ffc302012-03-05 11:49:27 +000052 * Bad Abort numbers
53 *-----------------
54 */
55#define BAD_SYNC 0
56#define BAD_IRQ 1
57#define BAD_FIQ 2
58#define BAD_ERROR 3
59
Will Deacon5b1f7fe2017-11-14 14:20:21 +000060 .macro kernel_ventry, el, label, regsize = 64
Mark Rutlandb11e5752017-07-19 17:24:49 +010061 .align 7
Will Deacon4bf32862017-11-14 14:24:29 +000062#ifdef CONFIG_UNMAP_KERNEL_AT_EL0
Will Deaconea1e3de2017-11-14 14:38:19 +000063alternative_if ARM64_UNMAP_KERNEL_AT_EL0
Will Deacon4bf32862017-11-14 14:24:29 +000064 .if \el == 0
65 .if \regsize == 64
66 mrs x30, tpidrro_el0
67 msr tpidrro_el0, xzr
68 .else
69 mov x30, xzr
70 .endif
71 .endif
Will Deaconea1e3de2017-11-14 14:38:19 +000072alternative_else_nop_endif
Will Deacon4bf32862017-11-14 14:24:29 +000073#endif
74
Will Deacon63648dd2014-09-29 12:26:41 +010075 sub sp, sp, #S_FRAME_SIZE
Mark Rutland872d8322017-07-14 20:30:35 +010076#ifdef CONFIG_VMAP_STACK
77 /*
78 * Test whether the SP has overflowed, without corrupting a GPR.
79 * Task and IRQ stacks are aligned to (1 << THREAD_SHIFT).
80 */
81 add sp, sp, x0 // sp' = sp + x0
82 sub x0, sp, x0 // x0' = sp' - x0 = (sp + x0) - x0 = sp
83 tbnz x0, #THREAD_SHIFT, 0f
84 sub x0, sp, x0 // x0'' = sp' - x0' = (sp + x0) - sp = x0
85 sub sp, sp, x0 // sp'' = sp' - x0 = (sp + x0) - x0 = sp
Will Deacon5b1f7fe2017-11-14 14:20:21 +000086 b el\()\el\()_\label
Mark Rutland872d8322017-07-14 20:30:35 +010087
880:
89 /*
90 * Either we've just detected an overflow, or we've taken an exception
91 * while on the overflow stack. Either way, we won't return to
92 * userspace, and can clobber EL0 registers to free up GPRs.
93 */
94
95 /* Stash the original SP (minus S_FRAME_SIZE) in tpidr_el0. */
96 msr tpidr_el0, x0
97
98 /* Recover the original x0 value and stash it in tpidrro_el0 */
99 sub x0, sp, x0
100 msr tpidrro_el0, x0
101
102 /* Switch to the overflow stack */
103 adr_this_cpu sp, overflow_stack + OVERFLOW_STACK_SIZE, x0
104
105 /*
106 * Check whether we were already on the overflow stack. This may happen
107 * after panic() re-enables interrupts.
108 */
109 mrs x0, tpidr_el0 // sp of interrupted context
110 sub x0, sp, x0 // delta with top of overflow stack
111 tst x0, #~(OVERFLOW_STACK_SIZE - 1) // within range?
112 b.ne __bad_stack // no? -> bad stack pointer
113
114 /* We were already on the overflow stack. Restore sp/x0 and carry on. */
115 sub sp, sp, x0
116 mrs x0, tpidrro_el0
117#endif
Will Deacon5b1f7fe2017-11-14 14:20:21 +0000118 b el\()\el\()_\label
Mark Rutlandb11e5752017-07-19 17:24:49 +0100119 .endm
120
Will Deacon4bf32862017-11-14 14:24:29 +0000121 .macro tramp_alias, dst, sym
122 mov_q \dst, TRAMP_VALIAS
123 add \dst, \dst, #(\sym - .entry.tramp.text)
Mark Rutlandb11e5752017-07-19 17:24:49 +0100124 .endm
125
Marc Zyngier8e290622018-05-29 13:11:06 +0100126 // This macro corrupts x0-x3. It is the caller's duty
127 // to save/restore them if required.
Mark Rutland99ed3ed2018-07-11 14:56:47 +0100128 .macro apply_ssbd, state, tmp1, tmp2
Marc Zyngier8e290622018-05-29 13:11:06 +0100129#ifdef CONFIG_ARM64_SSBD
Marc Zyngier986372c2018-05-29 13:11:11 +0100130alternative_cb arm64_enable_wa2_handling
Mark Rutland99ed3ed2018-07-11 14:56:47 +0100131 b .L__asm_ssbd_skip\@
Marc Zyngier986372c2018-05-29 13:11:11 +0100132alternative_cb_end
Marc Zyngier5cf9ce62018-05-29 13:11:07 +0100133 ldr_this_cpu \tmp2, arm64_ssbd_callback_required, \tmp1
Mark Rutland99ed3ed2018-07-11 14:56:47 +0100134 cbz \tmp2, .L__asm_ssbd_skip\@
Marc Zyngier9dd96142018-05-29 13:11:13 +0100135 ldr \tmp2, [tsk, #TSK_TI_FLAGS]
Mark Rutland99ed3ed2018-07-11 14:56:47 +0100136 tbnz \tmp2, #TIF_SSBD, .L__asm_ssbd_skip\@
Marc Zyngier8e290622018-05-29 13:11:06 +0100137 mov w0, #ARM_SMCCC_ARCH_WORKAROUND_2
138 mov w1, #\state
139alternative_cb arm64_update_smccc_conduit
140 nop // Patched to SMC/HVC #0
141alternative_cb_end
Mark Rutland99ed3ed2018-07-11 14:56:47 +0100142.L__asm_ssbd_skip\@:
Marc Zyngier8e290622018-05-29 13:11:06 +0100143#endif
144 .endm
145
Mark Rutlandb11e5752017-07-19 17:24:49 +0100146 .macro kernel_entry, el, regsize = 64
Catalin Marinas60ffc302012-03-05 11:49:27 +0000147 .if \regsize == 32
148 mov w0, w0 // zero upper 32 bits of x0
149 .endif
Will Deacon63648dd2014-09-29 12:26:41 +0100150 stp x0, x1, [sp, #16 * 0]
151 stp x2, x3, [sp, #16 * 1]
152 stp x4, x5, [sp, #16 * 2]
153 stp x6, x7, [sp, #16 * 3]
154 stp x8, x9, [sp, #16 * 4]
155 stp x10, x11, [sp, #16 * 5]
156 stp x12, x13, [sp, #16 * 6]
157 stp x14, x15, [sp, #16 * 7]
158 stp x16, x17, [sp, #16 * 8]
159 stp x18, x19, [sp, #16 * 9]
160 stp x20, x21, [sp, #16 * 10]
161 stp x22, x23, [sp, #16 * 11]
162 stp x24, x25, [sp, #16 * 12]
163 stp x26, x27, [sp, #16 * 13]
164 stp x28, x29, [sp, #16 * 14]
165
Catalin Marinas60ffc302012-03-05 11:49:27 +0000166 .if \el == 0
Mark Rutlandbaaa7232018-07-11 14:56:48 +0100167 clear_gp_regs
Catalin Marinas60ffc302012-03-05 11:49:27 +0000168 mrs x21, sp_el0
Mark Rutlandc02433d2016-11-03 20:23:13 +0000169 ldr_this_cpu tsk, __entry_task, x20 // Ensure MDSCR_EL1.SS is clear,
170 ldr x19, [tsk, #TSK_TI_FLAGS] // since we can unmask debug
Will Deacon2a283072014-04-29 19:04:06 +0100171 disable_step_tsk x19, x20 // exceptions when scheduling.
James Morse49003a82015-12-10 10:22:41 +0000172
Mark Rutland99ed3ed2018-07-11 14:56:47 +0100173 apply_ssbd 1, x22, x23
Marc Zyngier8e290622018-05-29 13:11:06 +0100174
Catalin Marinas60ffc302012-03-05 11:49:27 +0000175 .else
176 add x21, sp, #S_FRAME_SIZE
Julien Thierry4caf8752019-02-22 09:32:50 +0000177 get_current_task tsk
Robin Murphy51369e32018-02-05 15:34:18 +0000178 /* Save the task's original addr_limit and set USER_DS */
Mark Rutlandc02433d2016-11-03 20:23:13 +0000179 ldr x20, [tsk, #TSK_TI_ADDR_LIMIT]
James Morsee19a6ee2016-06-20 18:28:01 +0100180 str x20, [sp, #S_ORIG_ADDR_LIMIT]
Robin Murphy51369e32018-02-05 15:34:18 +0000181 mov x20, #USER_DS
Mark Rutlandc02433d2016-11-03 20:23:13 +0000182 str x20, [tsk, #TSK_TI_ADDR_LIMIT]
Vladimir Murzin563cada2016-09-01 14:35:59 +0100183 /* No need to reset PSTATE.UAO, hardware's already set it to 0 for us */
James Morsee19a6ee2016-06-20 18:28:01 +0100184 .endif /* \el == 0 */
Catalin Marinas60ffc302012-03-05 11:49:27 +0000185 mrs x22, elr_el1
186 mrs x23, spsr_el1
187 stp lr, x21, [sp, #S_LR]
Catalin Marinas39bc88e2016-09-02 14:54:03 +0100188
Ard Biesheuvel73267492017-07-22 18:45:33 +0100189 /*
190 * In order to be able to dump the contents of struct pt_regs at the
191 * time the exception was taken (in case we attempt to walk the call
192 * stack later), chain it together with the stack frames.
193 */
194 .if \el == 0
195 stp xzr, xzr, [sp, #S_STACKFRAME]
196 .else
197 stp x29, x22, [sp, #S_STACKFRAME]
198 .endif
199 add x29, sp, #S_STACKFRAME
200
Catalin Marinas39bc88e2016-09-02 14:54:03 +0100201#ifdef CONFIG_ARM64_SW_TTBR0_PAN
202 /*
203 * Set the TTBR0 PAN bit in SPSR. When the exception is taken from
204 * EL0, there is no need to check the state of TTBR0_EL1 since
205 * accesses are always enabled.
206 * Note that the meaning of this bit differs from the ARMv8.1 PAN
207 * feature as all TTBR0_EL1 accesses are disabled, not just those to
208 * user mappings.
209 */
210alternative_if ARM64_HAS_PAN
211 b 1f // skip TTBR0 PAN
212alternative_else_nop_endif
213
214 .if \el != 0
215 mrs x21, ttbr0_el1
Will Deaconb5195382017-12-01 17:33:48 +0000216 tst x21, #TTBR_ASID_MASK // Check for the reserved ASID
Catalin Marinas39bc88e2016-09-02 14:54:03 +0100217 orr x23, x23, #PSR_PAN_BIT // Set the emulated PAN in the saved SPSR
218 b.eq 1f // TTBR0 access already disabled
219 and x23, x23, #~PSR_PAN_BIT // Clear the emulated PAN in the saved SPSR
220 .endif
221
222 __uaccess_ttbr0_disable x21
2231:
224#endif
225
Catalin Marinas60ffc302012-03-05 11:49:27 +0000226 stp x22, x23, [sp, #S_PC]
227
Dave Martin17c28952017-08-01 15:35:54 +0100228 /* Not in a syscall by default (el0_svc overwrites for real syscall) */
Catalin Marinas60ffc302012-03-05 11:49:27 +0000229 .if \el == 0
Dave Martin17c28952017-08-01 15:35:54 +0100230 mov w21, #NO_SYSCALL
Dave Martin35d0e6f2017-08-01 15:35:53 +0100231 str w21, [sp, #S_SYSCALLNO]
Catalin Marinas60ffc302012-03-05 11:49:27 +0000232 .endif
233
234 /*
Jungseok Lee6cdf9c72015-12-04 11:02:25 +0000235 * Set sp_el0 to current thread_info.
236 */
237 .if \el == 0
238 msr sp_el0, tsk
239 .endif
240
Julien Thierry133d0512019-01-31 14:58:46 +0000241 /* Save pmr */
242alternative_if ARM64_HAS_IRQ_PRIO_MASKING
243 mrs_s x20, SYS_ICC_PMR_EL1
244 str x20, [sp, #S_PMR_SAVE]
245alternative_else_nop_endif
246
Jungseok Lee6cdf9c72015-12-04 11:02:25 +0000247 /*
Catalin Marinas60ffc302012-03-05 11:49:27 +0000248 * Registers that may be useful after this macro is invoked:
249 *
250 * x21 - aborted SP
251 * x22 - aborted PC
252 * x23 - aborted PSTATE
253 */
254 .endm
255
Will Deacon412fcb62015-08-19 15:57:09 +0100256 .macro kernel_exit, el
James Morsee19a6ee2016-06-20 18:28:01 +0100257 .if \el != 0
James Morse8d667722017-11-02 12:12:37 +0000258 disable_daif
259
James Morsee19a6ee2016-06-20 18:28:01 +0100260 /* Restore the task's original addr_limit. */
261 ldr x20, [sp, #S_ORIG_ADDR_LIMIT]
Mark Rutlandc02433d2016-11-03 20:23:13 +0000262 str x20, [tsk, #TSK_TI_ADDR_LIMIT]
James Morsee19a6ee2016-06-20 18:28:01 +0100263
264 /* No need to restore UAO, it will be restored from SPSR_EL1 */
265 .endif
266
Julien Thierry133d0512019-01-31 14:58:46 +0000267 /* Restore pmr */
268alternative_if ARM64_HAS_IRQ_PRIO_MASKING
269 ldr x20, [sp, #S_PMR_SAVE]
270 msr_s SYS_ICC_PMR_EL1, x20
271 /* Ensure priority change is seen by redistributor */
272 dsb sy
273alternative_else_nop_endif
274
Catalin Marinas60ffc302012-03-05 11:49:27 +0000275 ldp x21, x22, [sp, #S_PC] // load ELR, SPSR
276 .if \el == 0
Larry Bassel6c81fe72014-05-30 12:34:15 -0700277 ct_user_enter
Catalin Marinas39bc88e2016-09-02 14:54:03 +0100278 .endif
279
280#ifdef CONFIG_ARM64_SW_TTBR0_PAN
281 /*
282 * Restore access to TTBR0_EL1. If returning to EL0, no need for SPSR
283 * PAN bit checking.
284 */
285alternative_if ARM64_HAS_PAN
286 b 2f // skip TTBR0 PAN
287alternative_else_nop_endif
288
289 .if \el != 0
290 tbnz x22, #22, 1f // Skip re-enabling TTBR0 access if the PSR_PAN_BIT is set
291 .endif
292
Will Deacon27a921e2017-08-10 13:58:16 +0100293 __uaccess_ttbr0_enable x0, x1
Catalin Marinas39bc88e2016-09-02 14:54:03 +0100294
295 .if \el == 0
296 /*
297 * Enable errata workarounds only if returning to user. The only
298 * workaround currently required for TTBR0_EL1 changes are for the
299 * Cavium erratum 27456 (broadcast TLBI instructions may cause I-cache
300 * corruption).
301 */
Marc Zyngier95e3de32018-01-02 18:19:39 +0000302 bl post_ttbr_update_workaround
Catalin Marinas39bc88e2016-09-02 14:54:03 +0100303 .endif
3041:
305 .if \el != 0
306 and x22, x22, #~PSR_PAN_BIT // ARMv8.0 CPUs do not understand this bit
307 .endif
3082:
309#endif
310
311 .if \el == 0
Catalin Marinas60ffc302012-03-05 11:49:27 +0000312 ldr x23, [sp, #S_SP] // load return stack pointer
Catalin Marinas60ffc302012-03-05 11:49:27 +0000313 msr sp_el0, x23
Will Deacon4bf32862017-11-14 14:24:29 +0000314 tst x22, #PSR_MODE32_BIT // native task?
315 b.eq 3f
316
Will Deacon905e8c52015-03-23 19:07:02 +0000317#ifdef CONFIG_ARM64_ERRATUM_845719
Mark Rutland6ba3b552016-09-07 11:07:09 +0100318alternative_if ARM64_WORKAROUND_845719
Daniel Thompsone28cabf2015-07-22 12:21:03 +0100319#ifdef CONFIG_PID_IN_CONTEXTIDR
320 mrs x29, contextidr_el1
321 msr contextidr_el1, x29
322#else
323 msr contextidr_el1, xzr
324#endif
Mark Rutland6ba3b552016-09-07 11:07:09 +0100325alternative_else_nop_endif
Will Deacon905e8c52015-03-23 19:07:02 +0000326#endif
Will Deacon4bf32862017-11-14 14:24:29 +00003273:
Marc Zyngiera5325082019-05-23 11:24:50 +0100328#ifdef CONFIG_ARM64_ERRATUM_1418040
329alternative_if_not ARM64_WORKAROUND_1418040
Marc Zyngier0f80cad2019-04-15 13:03:51 +0100330 b 4f
331alternative_else_nop_endif
332 /*
333 * if (x22.mode32 == cntkctl_el1.el0vcten)
334 * cntkctl_el1.el0vcten = ~cntkctl_el1.el0vcten
335 */
336 mrs x1, cntkctl_el1
337 eon x0, x1, x22, lsr #3
338 tbz x0, #1, 4f
339 eor x1, x1, #2 // ARCH_TIMER_USR_VCT_ACCESS_EN
340 msr cntkctl_el1, x1
3414:
342#endif
Mark Rutland99ed3ed2018-07-11 14:56:47 +0100343 apply_ssbd 0, x0, x1
Catalin Marinas60ffc302012-03-05 11:49:27 +0000344 .endif
Catalin Marinas39bc88e2016-09-02 14:54:03 +0100345
Will Deacon63648dd2014-09-29 12:26:41 +0100346 msr elr_el1, x21 // set up the return data
347 msr spsr_el1, x22
Will Deacon63648dd2014-09-29 12:26:41 +0100348 ldp x0, x1, [sp, #16 * 0]
Will Deacon63648dd2014-09-29 12:26:41 +0100349 ldp x2, x3, [sp, #16 * 1]
350 ldp x4, x5, [sp, #16 * 2]
351 ldp x6, x7, [sp, #16 * 3]
352 ldp x8, x9, [sp, #16 * 4]
353 ldp x10, x11, [sp, #16 * 5]
354 ldp x12, x13, [sp, #16 * 6]
355 ldp x14, x15, [sp, #16 * 7]
356 ldp x16, x17, [sp, #16 * 8]
357 ldp x18, x19, [sp, #16 * 9]
358 ldp x20, x21, [sp, #16 * 10]
359 ldp x22, x23, [sp, #16 * 11]
360 ldp x24, x25, [sp, #16 * 12]
361 ldp x26, x27, [sp, #16 * 13]
362 ldp x28, x29, [sp, #16 * 14]
363 ldr lr, [sp, #S_LR]
364 add sp, sp, #S_FRAME_SIZE // restore sp
Will Deacon4bf32862017-11-14 14:24:29 +0000365
Will Deacon4bf32862017-11-14 14:24:29 +0000366 .if \el == 0
Will Deaconea1e3de2017-11-14 14:38:19 +0000367alternative_insn eret, nop, ARM64_UNMAP_KERNEL_AT_EL0
368#ifdef CONFIG_UNMAP_KERNEL_AT_EL0
Marc Zyngier0f80cad2019-04-15 13:03:51 +0100369 bne 5f
Will Deacon4bf32862017-11-14 14:24:29 +0000370 msr far_el1, x30
371 tramp_alias x30, tramp_exit_native
372 br x30
Marc Zyngier0f80cad2019-04-15 13:03:51 +01003735:
Will Deacon4bf32862017-11-14 14:24:29 +0000374 tramp_alias x30, tramp_exit_compat
375 br x30
Will Deaconea1e3de2017-11-14 14:38:19 +0000376#endif
Will Deacon4bf32862017-11-14 14:24:29 +0000377 .else
378 eret
379 .endif
Will Deacon679db702018-06-14 11:23:38 +0100380 sb
Catalin Marinas60ffc302012-03-05 11:49:27 +0000381 .endm
382
James Morse971c67c2015-12-15 11:21:25 +0000383 .macro irq_stack_entry
James Morse8e23dac2015-12-04 11:02:27 +0000384 mov x19, sp // preserve the original sp
385
James Morse8e23dac2015-12-04 11:02:27 +0000386 /*
Mark Rutlandc02433d2016-11-03 20:23:13 +0000387 * Compare sp with the base of the task stack.
388 * If the top ~(THREAD_SIZE - 1) bits match, we are on a task stack,
389 * and should switch to the irq stack.
James Morse8e23dac2015-12-04 11:02:27 +0000390 */
Mark Rutlandc02433d2016-11-03 20:23:13 +0000391 ldr x25, [tsk, TSK_STACK]
392 eor x25, x25, x19
393 and x25, x25, #~(THREAD_SIZE - 1)
394 cbnz x25, 9998f
James Morse8e23dac2015-12-04 11:02:27 +0000395
Mark Rutlandf60fe782017-07-31 21:17:03 +0100396 ldr_this_cpu x25, irq_stack_ptr, x26
Ard Biesheuvel34be98f2017-07-20 17:15:45 +0100397 mov x26, #IRQ_STACK_SIZE
James Morse8e23dac2015-12-04 11:02:27 +0000398 add x26, x25, x26
James Morsed224a692015-12-18 16:01:47 +0000399
400 /* switch to the irq stack */
James Morse8e23dac2015-12-04 11:02:27 +0000401 mov sp, x26
James Morse8e23dac2015-12-04 11:02:27 +00004029998:
403 .endm
404
405 /*
406 * x19 should be preserved between irq_stack_entry and
407 * irq_stack_exit.
408 */
409 .macro irq_stack_exit
410 mov sp, x19
411 .endm
412
Mark Rutland8c2c596f2019-01-03 13:23:10 +0000413/* GPRs used by entry code */
Catalin Marinas60ffc302012-03-05 11:49:27 +0000414tsk .req x28 // current thread_info
415
416/*
417 * Interrupt handling.
418 */
419 .macro irq_handler
James Morse8e23dac2015-12-04 11:02:27 +0000420 ldr_l x1, handle_arch_irq
Catalin Marinas60ffc302012-03-05 11:49:27 +0000421 mov x0, sp
James Morse971c67c2015-12-15 11:21:25 +0000422 irq_stack_entry
Catalin Marinas60ffc302012-03-05 11:49:27 +0000423 blr x1
James Morse8e23dac2015-12-04 11:02:27 +0000424 irq_stack_exit
Catalin Marinas60ffc302012-03-05 11:49:27 +0000425 .endm
426
427 .text
428
429/*
430 * Exception vectors.
431 */
Pratyush Anand888b3c82016-07-08 12:35:50 -0400432 .pushsection ".entry.text", "ax"
Catalin Marinas60ffc302012-03-05 11:49:27 +0000433
434 .align 11
435ENTRY(vectors)
Will Deacon5b1f7fe2017-11-14 14:20:21 +0000436 kernel_ventry 1, sync_invalid // Synchronous EL1t
437 kernel_ventry 1, irq_invalid // IRQ EL1t
438 kernel_ventry 1, fiq_invalid // FIQ EL1t
439 kernel_ventry 1, error_invalid // Error EL1t
Catalin Marinas60ffc302012-03-05 11:49:27 +0000440
Will Deacon5b1f7fe2017-11-14 14:20:21 +0000441 kernel_ventry 1, sync // Synchronous EL1h
442 kernel_ventry 1, irq // IRQ EL1h
443 kernel_ventry 1, fiq_invalid // FIQ EL1h
444 kernel_ventry 1, error // Error EL1h
Catalin Marinas60ffc302012-03-05 11:49:27 +0000445
Will Deacon5b1f7fe2017-11-14 14:20:21 +0000446 kernel_ventry 0, sync // Synchronous 64-bit EL0
447 kernel_ventry 0, irq // IRQ 64-bit EL0
448 kernel_ventry 0, fiq_invalid // FIQ 64-bit EL0
449 kernel_ventry 0, error // Error 64-bit EL0
Catalin Marinas60ffc302012-03-05 11:49:27 +0000450
451#ifdef CONFIG_COMPAT
Will Deacon5b1f7fe2017-11-14 14:20:21 +0000452 kernel_ventry 0, sync_compat, 32 // Synchronous 32-bit EL0
453 kernel_ventry 0, irq_compat, 32 // IRQ 32-bit EL0
454 kernel_ventry 0, fiq_invalid_compat, 32 // FIQ 32-bit EL0
455 kernel_ventry 0, error_compat, 32 // Error 32-bit EL0
Catalin Marinas60ffc302012-03-05 11:49:27 +0000456#else
Will Deacon5b1f7fe2017-11-14 14:20:21 +0000457 kernel_ventry 0, sync_invalid, 32 // Synchronous 32-bit EL0
458 kernel_ventry 0, irq_invalid, 32 // IRQ 32-bit EL0
459 kernel_ventry 0, fiq_invalid, 32 // FIQ 32-bit EL0
460 kernel_ventry 0, error_invalid, 32 // Error 32-bit EL0
Catalin Marinas60ffc302012-03-05 11:49:27 +0000461#endif
462END(vectors)
463
Mark Rutland872d8322017-07-14 20:30:35 +0100464#ifdef CONFIG_VMAP_STACK
465 /*
466 * We detected an overflow in kernel_ventry, which switched to the
467 * overflow stack. Stash the exception regs, and head to our overflow
468 * handler.
469 */
470__bad_stack:
471 /* Restore the original x0 value */
472 mrs x0, tpidrro_el0
473
474 /*
475 * Store the original GPRs to the new stack. The orginal SP (minus
476 * S_FRAME_SIZE) was stashed in tpidr_el0 by kernel_ventry.
477 */
478 sub sp, sp, #S_FRAME_SIZE
479 kernel_entry 1
480 mrs x0, tpidr_el0
481 add x0, x0, #S_FRAME_SIZE
482 str x0, [sp, #S_SP]
483
484 /* Stash the regs for handle_bad_stack */
485 mov x0, sp
486
487 /* Time to die */
488 bl handle_bad_stack
489 ASM_BUG()
490#endif /* CONFIG_VMAP_STACK */
491
Catalin Marinas60ffc302012-03-05 11:49:27 +0000492/*
493 * Invalid mode handlers
494 */
495 .macro inv_entry, el, reason, regsize = 64
Ard Biesheuvelb6609502016-03-18 10:58:09 +0100496 kernel_entry \el, \regsize
Catalin Marinas60ffc302012-03-05 11:49:27 +0000497 mov x0, sp
498 mov x1, #\reason
499 mrs x2, esr_el1
Mark Rutland2d0e7512017-07-26 11:14:53 +0100500 bl bad_mode
501 ASM_BUG()
Catalin Marinas60ffc302012-03-05 11:49:27 +0000502 .endm
503
504el0_sync_invalid:
505 inv_entry 0, BAD_SYNC
506ENDPROC(el0_sync_invalid)
507
508el0_irq_invalid:
509 inv_entry 0, BAD_IRQ
510ENDPROC(el0_irq_invalid)
511
512el0_fiq_invalid:
513 inv_entry 0, BAD_FIQ
514ENDPROC(el0_fiq_invalid)
515
516el0_error_invalid:
517 inv_entry 0, BAD_ERROR
518ENDPROC(el0_error_invalid)
519
520#ifdef CONFIG_COMPAT
521el0_fiq_invalid_compat:
522 inv_entry 0, BAD_FIQ, 32
523ENDPROC(el0_fiq_invalid_compat)
Catalin Marinas60ffc302012-03-05 11:49:27 +0000524#endif
525
526el1_sync_invalid:
527 inv_entry 1, BAD_SYNC
528ENDPROC(el1_sync_invalid)
529
530el1_irq_invalid:
531 inv_entry 1, BAD_IRQ
532ENDPROC(el1_irq_invalid)
533
534el1_fiq_invalid:
535 inv_entry 1, BAD_FIQ
536ENDPROC(el1_fiq_invalid)
537
538el1_error_invalid:
539 inv_entry 1, BAD_ERROR
540ENDPROC(el1_error_invalid)
541
542/*
543 * EL1 mode handlers.
544 */
545 .align 6
546el1_sync:
547 kernel_entry 1
548 mrs x1, esr_el1 // read the syndrome register
Mark Rutlandaed40e02014-11-24 12:31:40 +0000549 lsr x24, x1, #ESR_ELx_EC_SHIFT // exception class
550 cmp x24, #ESR_ELx_EC_DABT_CUR // data abort in EL1
Catalin Marinas60ffc302012-03-05 11:49:27 +0000551 b.eq el1_da
Laura Abbott9adeb8e2016-08-09 18:25:26 -0700552 cmp x24, #ESR_ELx_EC_IABT_CUR // instruction abort in EL1
553 b.eq el1_ia
Mark Rutlandaed40e02014-11-24 12:31:40 +0000554 cmp x24, #ESR_ELx_EC_SYS64 // configurable trap
Catalin Marinas60ffc302012-03-05 11:49:27 +0000555 b.eq el1_undef
Mark Rutlandaed40e02014-11-24 12:31:40 +0000556 cmp x24, #ESR_ELx_EC_SP_ALIGN // stack alignment exception
Catalin Marinas60ffc302012-03-05 11:49:27 +0000557 b.eq el1_sp_pc
Mark Rutlandaed40e02014-11-24 12:31:40 +0000558 cmp x24, #ESR_ELx_EC_PC_ALIGN // pc alignment exception
Catalin Marinas60ffc302012-03-05 11:49:27 +0000559 b.eq el1_sp_pc
Mark Rutlandaed40e02014-11-24 12:31:40 +0000560 cmp x24, #ESR_ELx_EC_UNKNOWN // unknown exception in EL1
Catalin Marinas60ffc302012-03-05 11:49:27 +0000561 b.eq el1_undef
Mark Rutlandaed40e02014-11-24 12:31:40 +0000562 cmp x24, #ESR_ELx_EC_BREAKPT_CUR // debug exception in EL1
Catalin Marinas60ffc302012-03-05 11:49:27 +0000563 b.ge el1_dbg
564 b el1_inv
Laura Abbott9adeb8e2016-08-09 18:25:26 -0700565
566el1_ia:
567 /*
568 * Fall through to the Data abort case
569 */
Catalin Marinas60ffc302012-03-05 11:49:27 +0000570el1_da:
571 /*
572 * Data abort handling
573 */
Kristina Martsenko276e9322017-05-03 16:37:47 +0100574 mrs x3, far_el1
James Morseb55a5a12017-11-02 12:12:39 +0000575 inherit_daif pstate=x23, tmp=x2
Kristina Martsenko276e9322017-05-03 16:37:47 +0100576 clear_address_tag x0, x3
Catalin Marinas60ffc302012-03-05 11:49:27 +0000577 mov x2, sp // struct pt_regs
578 bl do_mem_abort
579
Catalin Marinas60ffc302012-03-05 11:49:27 +0000580 kernel_exit 1
581el1_sp_pc:
582 /*
583 * Stack or PC alignment exception handling
584 */
585 mrs x0, far_el1
James Morseb55a5a12017-11-02 12:12:39 +0000586 inherit_daif pstate=x23, tmp=x2
Catalin Marinas60ffc302012-03-05 11:49:27 +0000587 mov x2, sp
Mark Rutland2d0e7512017-07-26 11:14:53 +0100588 bl do_sp_pc_abort
589 ASM_BUG()
Catalin Marinas60ffc302012-03-05 11:49:27 +0000590el1_undef:
591 /*
592 * Undefined instruction
593 */
James Morseb55a5a12017-11-02 12:12:39 +0000594 inherit_daif pstate=x23, tmp=x2
Catalin Marinas60ffc302012-03-05 11:49:27 +0000595 mov x0, sp
Mark Rutland2d0e7512017-07-26 11:14:53 +0100596 bl do_undefinstr
Will Deacon0bf0f442018-08-07 13:43:06 +0100597 kernel_exit 1
Catalin Marinas60ffc302012-03-05 11:49:27 +0000598el1_dbg:
599 /*
600 * Debug exception handling
601 */
Mark Rutlandaed40e02014-11-24 12:31:40 +0000602 cmp x24, #ESR_ELx_EC_BRK64 // if BRK64
Sandeepa Prabhuee6214c2013-12-04 05:50:20 +0000603 cinc x24, x24, eq // set bit '0'
Catalin Marinas60ffc302012-03-05 11:49:27 +0000604 tbz x24, #0, el1_inv // EL1 only
605 mrs x0, far_el1
606 mov x2, sp // struct pt_regs
607 bl do_debug_exception
Catalin Marinas60ffc302012-03-05 11:49:27 +0000608 kernel_exit 1
609el1_inv:
610 // TODO: add support for undefined instructions in kernel mode
James Morseb55a5a12017-11-02 12:12:39 +0000611 inherit_daif pstate=x23, tmp=x2
Catalin Marinas60ffc302012-03-05 11:49:27 +0000612 mov x0, sp
Mark Rutland1b428042015-07-07 18:00:49 +0100613 mov x2, x1
Catalin Marinas60ffc302012-03-05 11:49:27 +0000614 mov x1, #BAD_SYNC
Mark Rutland2d0e7512017-07-26 11:14:53 +0100615 bl bad_mode
616 ASM_BUG()
Catalin Marinas60ffc302012-03-05 11:49:27 +0000617ENDPROC(el1_sync)
618
619 .align 6
620el1_irq:
621 kernel_entry 1
James Morseb282e1c2017-11-02 12:12:41 +0000622 enable_da_f
Catalin Marinas60ffc302012-03-05 11:49:27 +0000623#ifdef CONFIG_TRACE_IRQFLAGS
Julien Thierryc25349f2019-01-31 14:59:02 +0000624#ifdef CONFIG_ARM64_PSEUDO_NMI
625alternative_if ARM64_HAS_IRQ_PRIO_MASKING
626 ldr x20, [sp, #S_PMR_SAVE]
627alternative_else
628 mov x20, #GIC_PRIO_IRQON
629alternative_endif
630 cmp x20, #GIC_PRIO_IRQOFF
631 /* Irqs were disabled, don't trace */
632 b.ls 1f
633#endif
Catalin Marinas60ffc302012-03-05 11:49:27 +0000634 bl trace_hardirqs_off
Julien Thierryc25349f2019-01-31 14:59:02 +00006351:
Catalin Marinas60ffc302012-03-05 11:49:27 +0000636#endif
Marc Zyngier64681782013-11-12 17:11:53 +0000637
638 irq_handler
639
Catalin Marinas60ffc302012-03-05 11:49:27 +0000640#ifdef CONFIG_PREEMPT
Will Deacon7faa3132018-12-11 13:41:32 +0000641 ldr x24, [tsk, #TSK_TI_PREEMPT] // get preempt count
Julien Thierry1234ad62019-01-31 14:59:01 +0000642alternative_if ARM64_HAS_IRQ_PRIO_MASKING
643 /*
644 * DA_F were cleared at start of handling. If anything is set in DAIF,
645 * we come back from an NMI, so skip preemption
646 */
647 mrs x0, daif
648 orr x24, x24, x0
649alternative_else_nop_endif
650 cbnz x24, 1f // preempt count != 0 || NMI return path
Valentin Schneider8aa67d12019-01-31 18:23:37 +0000651 bl preempt_schedule_irq // irq en/disable is done inside
Catalin Marinas60ffc302012-03-05 11:49:27 +00006521:
653#endif
654#ifdef CONFIG_TRACE_IRQFLAGS
Julien Thierryc25349f2019-01-31 14:59:02 +0000655#ifdef CONFIG_ARM64_PSEUDO_NMI
656 /*
657 * if IRQs were disabled when we received the interrupt, we have an NMI
658 * and we are not re-enabling interrupt upon eret. Skip tracing.
659 */
660 cmp x20, #GIC_PRIO_IRQOFF
661 b.ls 1f
Catalin Marinas60ffc302012-03-05 11:49:27 +0000662#endif
Julien Thierryc25349f2019-01-31 14:59:02 +0000663 bl trace_hardirqs_on
6641:
665#endif
666
Catalin Marinas60ffc302012-03-05 11:49:27 +0000667 kernel_exit 1
668ENDPROC(el1_irq)
669
Catalin Marinas60ffc302012-03-05 11:49:27 +0000670/*
671 * EL0 mode handlers.
672 */
673 .align 6
674el0_sync:
675 kernel_entry 0
676 mrs x25, esr_el1 // read the syndrome register
Mark Rutlandaed40e02014-11-24 12:31:40 +0000677 lsr x24, x25, #ESR_ELx_EC_SHIFT // exception class
678 cmp x24, #ESR_ELx_EC_SVC64 // SVC in 64-bit state
Catalin Marinas60ffc302012-03-05 11:49:27 +0000679 b.eq el0_svc
Mark Rutlandaed40e02014-11-24 12:31:40 +0000680 cmp x24, #ESR_ELx_EC_DABT_LOW // data abort in EL0
Catalin Marinas60ffc302012-03-05 11:49:27 +0000681 b.eq el0_da
Mark Rutlandaed40e02014-11-24 12:31:40 +0000682 cmp x24, #ESR_ELx_EC_IABT_LOW // instruction abort in EL0
Catalin Marinas60ffc302012-03-05 11:49:27 +0000683 b.eq el0_ia
Mark Rutlandaed40e02014-11-24 12:31:40 +0000684 cmp x24, #ESR_ELx_EC_FP_ASIMD // FP/ASIMD access
Catalin Marinas60ffc302012-03-05 11:49:27 +0000685 b.eq el0_fpsimd_acc
Dave Martinbc0ee472017-10-31 15:51:05 +0000686 cmp x24, #ESR_ELx_EC_SVE // SVE access
687 b.eq el0_sve_acc
Mark Rutlandaed40e02014-11-24 12:31:40 +0000688 cmp x24, #ESR_ELx_EC_FP_EXC64 // FP/ASIMD exception
Catalin Marinas60ffc302012-03-05 11:49:27 +0000689 b.eq el0_fpsimd_exc
Mark Rutlandaed40e02014-11-24 12:31:40 +0000690 cmp x24, #ESR_ELx_EC_SYS64 // configurable trap
Marc Zyngierc219bc42018-10-01 12:19:43 +0100691 ccmp x24, #ESR_ELx_EC_WFx, #4, ne
Andre Przywara7dd01ae2016-06-28 18:07:32 +0100692 b.eq el0_sys
Mark Rutlandaed40e02014-11-24 12:31:40 +0000693 cmp x24, #ESR_ELx_EC_SP_ALIGN // stack alignment exception
Catalin Marinas60ffc302012-03-05 11:49:27 +0000694 b.eq el0_sp_pc
Mark Rutlandaed40e02014-11-24 12:31:40 +0000695 cmp x24, #ESR_ELx_EC_PC_ALIGN // pc alignment exception
Catalin Marinas60ffc302012-03-05 11:49:27 +0000696 b.eq el0_sp_pc
Mark Rutlandaed40e02014-11-24 12:31:40 +0000697 cmp x24, #ESR_ELx_EC_UNKNOWN // unknown exception in EL0
Catalin Marinas60ffc302012-03-05 11:49:27 +0000698 b.eq el0_undef
Mark Rutlandaed40e02014-11-24 12:31:40 +0000699 cmp x24, #ESR_ELx_EC_BREAKPT_LOW // debug exception in EL0
Catalin Marinas60ffc302012-03-05 11:49:27 +0000700 b.ge el0_dbg
701 b el0_inv
702
703#ifdef CONFIG_COMPAT
704 .align 6
705el0_sync_compat:
706 kernel_entry 0, 32
707 mrs x25, esr_el1 // read the syndrome register
Mark Rutlandaed40e02014-11-24 12:31:40 +0000708 lsr x24, x25, #ESR_ELx_EC_SHIFT // exception class
709 cmp x24, #ESR_ELx_EC_SVC32 // SVC in 32-bit state
Catalin Marinas60ffc302012-03-05 11:49:27 +0000710 b.eq el0_svc_compat
Mark Rutlandaed40e02014-11-24 12:31:40 +0000711 cmp x24, #ESR_ELx_EC_DABT_LOW // data abort in EL0
Catalin Marinas60ffc302012-03-05 11:49:27 +0000712 b.eq el0_da
Mark Rutlandaed40e02014-11-24 12:31:40 +0000713 cmp x24, #ESR_ELx_EC_IABT_LOW // instruction abort in EL0
Catalin Marinas60ffc302012-03-05 11:49:27 +0000714 b.eq el0_ia
Mark Rutlandaed40e02014-11-24 12:31:40 +0000715 cmp x24, #ESR_ELx_EC_FP_ASIMD // FP/ASIMD access
Catalin Marinas60ffc302012-03-05 11:49:27 +0000716 b.eq el0_fpsimd_acc
Mark Rutlandaed40e02014-11-24 12:31:40 +0000717 cmp x24, #ESR_ELx_EC_FP_EXC32 // FP/ASIMD exception
Catalin Marinas60ffc302012-03-05 11:49:27 +0000718 b.eq el0_fpsimd_exc
Mark Salyzyn77f3228f2015-10-13 14:30:51 -0700719 cmp x24, #ESR_ELx_EC_PC_ALIGN // pc alignment exception
720 b.eq el0_sp_pc
Mark Rutlandaed40e02014-11-24 12:31:40 +0000721 cmp x24, #ESR_ELx_EC_UNKNOWN // unknown exception in EL0
Catalin Marinas60ffc302012-03-05 11:49:27 +0000722 b.eq el0_undef
Mark Rutlandaed40e02014-11-24 12:31:40 +0000723 cmp x24, #ESR_ELx_EC_CP15_32 // CP15 MRC/MCR trap
Marc Zyngier70c63cd2018-09-27 17:15:29 +0100724 b.eq el0_cp15
Mark Rutlandaed40e02014-11-24 12:31:40 +0000725 cmp x24, #ESR_ELx_EC_CP15_64 // CP15 MRRC/MCRR trap
Marc Zyngier70c63cd2018-09-27 17:15:29 +0100726 b.eq el0_cp15
Mark Rutlandaed40e02014-11-24 12:31:40 +0000727 cmp x24, #ESR_ELx_EC_CP14_MR // CP14 MRC/MCR trap
Mark Rutland381cc2b2013-05-24 12:02:35 +0100728 b.eq el0_undef
Mark Rutlandaed40e02014-11-24 12:31:40 +0000729 cmp x24, #ESR_ELx_EC_CP14_LS // CP14 LDC/STC trap
Mark Rutland381cc2b2013-05-24 12:02:35 +0100730 b.eq el0_undef
Mark Rutlandaed40e02014-11-24 12:31:40 +0000731 cmp x24, #ESR_ELx_EC_CP14_64 // CP14 MRRC/MCRR trap
Mark Rutland381cc2b2013-05-24 12:02:35 +0100732 b.eq el0_undef
Mark Rutlandaed40e02014-11-24 12:31:40 +0000733 cmp x24, #ESR_ELx_EC_BREAKPT_LOW // debug exception in EL0
Catalin Marinas60ffc302012-03-05 11:49:27 +0000734 b.ge el0_dbg
735 b el0_inv
736el0_svc_compat:
Mark Rutland3b714272018-07-11 14:56:45 +0100737 mov x0, sp
738 bl el0_svc_compat_handler
739 b ret_to_user
Catalin Marinas60ffc302012-03-05 11:49:27 +0000740
741 .align 6
742el0_irq_compat:
743 kernel_entry 0, 32
744 b el0_irq_naked
Xie XiuQia92d4d12017-11-02 12:12:42 +0000745
746el0_error_compat:
747 kernel_entry 0, 32
748 b el0_error_naked
Marc Zyngier70c63cd2018-09-27 17:15:29 +0100749
750el0_cp15:
751 /*
752 * Trapped CP15 (MRC, MCR, MRRC, MCRR) instructions
753 */
754 enable_daif
755 ct_user_exit
756 mov x0, x25
757 mov x1, sp
758 bl do_cp15instr
759 b ret_to_user
Catalin Marinas60ffc302012-03-05 11:49:27 +0000760#endif
761
762el0_da:
763 /*
764 * Data abort handling
765 */
Larry Bassel6ab64632014-05-30 20:34:14 +0100766 mrs x26, far_el1
James Morse746647c2017-11-02 12:12:40 +0000767 enable_daif
Larry Bassel6c81fe72014-05-30 12:34:15 -0700768 ct_user_exit
Kristina Martsenko276e9322017-05-03 16:37:47 +0100769 clear_address_tag x0, x26
Catalin Marinas60ffc302012-03-05 11:49:27 +0000770 mov x1, x25
771 mov x2, sp
Will Deacond54e81f2014-09-29 11:44:01 +0100772 bl do_mem_abort
773 b ret_to_user
Catalin Marinas60ffc302012-03-05 11:49:27 +0000774el0_ia:
775 /*
776 * Instruction abort handling
777 */
Larry Bassel6ab64632014-05-30 20:34:14 +0100778 mrs x26, far_el1
Will Deacon0f15adb2018-01-03 11:17:58 +0000779 enable_da_f
780#ifdef CONFIG_TRACE_IRQFLAGS
781 bl trace_hardirqs_off
782#endif
Larry Bassel6c81fe72014-05-30 12:34:15 -0700783 ct_user_exit
Larry Bassel6ab64632014-05-30 20:34:14 +0100784 mov x0, x26
Mark Rutland541ec872016-05-31 12:33:03 +0100785 mov x1, x25
Catalin Marinas60ffc302012-03-05 11:49:27 +0000786 mov x2, sp
Will Deacon0f15adb2018-01-03 11:17:58 +0000787 bl do_el0_ia_bp_hardening
Will Deacond54e81f2014-09-29 11:44:01 +0100788 b ret_to_user
Catalin Marinas60ffc302012-03-05 11:49:27 +0000789el0_fpsimd_acc:
790 /*
791 * Floating Point or Advanced SIMD access
792 */
James Morse746647c2017-11-02 12:12:40 +0000793 enable_daif
Larry Bassel6c81fe72014-05-30 12:34:15 -0700794 ct_user_exit
Catalin Marinas60ffc302012-03-05 11:49:27 +0000795 mov x0, x25
796 mov x1, sp
Will Deacond54e81f2014-09-29 11:44:01 +0100797 bl do_fpsimd_acc
798 b ret_to_user
Dave Martinbc0ee472017-10-31 15:51:05 +0000799el0_sve_acc:
800 /*
801 * Scalable Vector Extension access
802 */
803 enable_daif
804 ct_user_exit
805 mov x0, x25
806 mov x1, sp
807 bl do_sve_acc
808 b ret_to_user
Catalin Marinas60ffc302012-03-05 11:49:27 +0000809el0_fpsimd_exc:
810 /*
Dave Martinbc0ee472017-10-31 15:51:05 +0000811 * Floating Point, Advanced SIMD or SVE exception
Catalin Marinas60ffc302012-03-05 11:49:27 +0000812 */
James Morse746647c2017-11-02 12:12:40 +0000813 enable_daif
Larry Bassel6c81fe72014-05-30 12:34:15 -0700814 ct_user_exit
Catalin Marinas60ffc302012-03-05 11:49:27 +0000815 mov x0, x25
816 mov x1, sp
Will Deacond54e81f2014-09-29 11:44:01 +0100817 bl do_fpsimd_exc
818 b ret_to_user
Catalin Marinas60ffc302012-03-05 11:49:27 +0000819el0_sp_pc:
820 /*
821 * Stack or PC alignment exception handling
822 */
Larry Bassel6ab64632014-05-30 20:34:14 +0100823 mrs x26, far_el1
Will Deacon5dfc6ed2018-02-02 17:31:39 +0000824 enable_da_f
825#ifdef CONFIG_TRACE_IRQFLAGS
826 bl trace_hardirqs_off
827#endif
Mark Rutland46b05672015-06-15 16:40:27 +0100828 ct_user_exit
Larry Bassel6ab64632014-05-30 20:34:14 +0100829 mov x0, x26
Catalin Marinas60ffc302012-03-05 11:49:27 +0000830 mov x1, x25
831 mov x2, sp
Will Deacond54e81f2014-09-29 11:44:01 +0100832 bl do_sp_pc_abort
833 b ret_to_user
Catalin Marinas60ffc302012-03-05 11:49:27 +0000834el0_undef:
835 /*
836 * Undefined instruction
837 */
James Morse746647c2017-11-02 12:12:40 +0000838 enable_daif
Larry Bassel6c81fe72014-05-30 12:34:15 -0700839 ct_user_exit
Will Deacon2a283072014-04-29 19:04:06 +0100840 mov x0, sp
Will Deacond54e81f2014-09-29 11:44:01 +0100841 bl do_undefinstr
842 b ret_to_user
Andre Przywara7dd01ae2016-06-28 18:07:32 +0100843el0_sys:
844 /*
845 * System instructions, for trapped cache maintenance instructions
846 */
James Morse746647c2017-11-02 12:12:40 +0000847 enable_daif
Andre Przywara7dd01ae2016-06-28 18:07:32 +0100848 ct_user_exit
849 mov x0, x25
850 mov x1, sp
851 bl do_sysinstr
852 b ret_to_user
Catalin Marinas60ffc302012-03-05 11:49:27 +0000853el0_dbg:
854 /*
855 * Debug exception handling
856 */
857 tbnz x24, #0, el0_inv // EL0 only
858 mrs x0, far_el1
Catalin Marinas60ffc302012-03-05 11:49:27 +0000859 mov x1, x25
860 mov x2, sp
Will Deacon2a283072014-04-29 19:04:06 +0100861 bl do_debug_exception
James Morse746647c2017-11-02 12:12:40 +0000862 enable_daif
Larry Bassel6c81fe72014-05-30 12:34:15 -0700863 ct_user_exit
Will Deacon2a283072014-04-29 19:04:06 +0100864 b ret_to_user
Catalin Marinas60ffc302012-03-05 11:49:27 +0000865el0_inv:
James Morse746647c2017-11-02 12:12:40 +0000866 enable_daif
Larry Bassel6c81fe72014-05-30 12:34:15 -0700867 ct_user_exit
Catalin Marinas60ffc302012-03-05 11:49:27 +0000868 mov x0, sp
869 mov x1, #BAD_SYNC
Mark Rutland1b428042015-07-07 18:00:49 +0100870 mov x2, x25
Mark Rutland7d9e8f72017-01-18 17:23:41 +0000871 bl bad_el0_sync
Will Deacond54e81f2014-09-29 11:44:01 +0100872 b ret_to_user
Catalin Marinas60ffc302012-03-05 11:49:27 +0000873ENDPROC(el0_sync)
874
875 .align 6
876el0_irq:
877 kernel_entry 0
878el0_irq_naked:
James Morseb282e1c2017-11-02 12:12:41 +0000879 enable_da_f
Catalin Marinas60ffc302012-03-05 11:49:27 +0000880#ifdef CONFIG_TRACE_IRQFLAGS
881 bl trace_hardirqs_off
882#endif
Marc Zyngier64681782013-11-12 17:11:53 +0000883
Larry Bassel6c81fe72014-05-30 12:34:15 -0700884 ct_user_exit
Will Deacon30d88c02018-02-02 17:31:40 +0000885#ifdef CONFIG_HARDEN_BRANCH_PREDICTOR
886 tbz x22, #55, 1f
887 bl do_el0_irq_bp_hardening
8881:
889#endif
Catalin Marinas60ffc302012-03-05 11:49:27 +0000890 irq_handler
Marc Zyngier64681782013-11-12 17:11:53 +0000891
Catalin Marinas60ffc302012-03-05 11:49:27 +0000892#ifdef CONFIG_TRACE_IRQFLAGS
893 bl trace_hardirqs_on
894#endif
895 b ret_to_user
896ENDPROC(el0_irq)
897
Xie XiuQia92d4d12017-11-02 12:12:42 +0000898el1_error:
899 kernel_entry 1
900 mrs x1, esr_el1
901 enable_dbg
902 mov x0, sp
903 bl do_serror
904 kernel_exit 1
905ENDPROC(el1_error)
906
907el0_error:
908 kernel_entry 0
909el0_error_naked:
910 mrs x1, esr_el1
911 enable_dbg
912 mov x0, sp
913 bl do_serror
914 enable_daif
915 ct_user_exit
916 b ret_to_user
917ENDPROC(el0_error)
918
Catalin Marinas60ffc302012-03-05 11:49:27 +0000919/*
920 * Ok, we need to do extra processing, enter the slow path.
921 */
Catalin Marinas60ffc302012-03-05 11:49:27 +0000922work_pending:
Catalin Marinas60ffc302012-03-05 11:49:27 +0000923 mov x0, sp // 'regs'
Catalin Marinas60ffc302012-03-05 11:49:27 +0000924 bl do_notify_resume
Catalin Marinasdb3899a2015-12-04 12:42:29 +0000925#ifdef CONFIG_TRACE_IRQFLAGS
Chris Metcalf421dd6f2016-07-14 16:48:14 -0400926 bl trace_hardirqs_on // enabled while in userspace
Catalin Marinasdb3899a2015-12-04 12:42:29 +0000927#endif
Mark Rutlandc02433d2016-11-03 20:23:13 +0000928 ldr x1, [tsk, #TSK_TI_FLAGS] // re-check for single-step
Chris Metcalf421dd6f2016-07-14 16:48:14 -0400929 b finish_ret_to_user
Catalin Marinas60ffc302012-03-05 11:49:27 +0000930/*
931 * "slow" syscall return path.
932 */
Catalin Marinas59dc67b2012-09-10 16:11:46 +0100933ret_to_user:
James Morse8d667722017-11-02 12:12:37 +0000934 disable_daif
Mark Rutlandc02433d2016-11-03 20:23:13 +0000935 ldr x1, [tsk, #TSK_TI_FLAGS]
Catalin Marinas60ffc302012-03-05 11:49:27 +0000936 and x2, x1, #_TIF_WORK_MASK
937 cbnz x2, work_pending
Chris Metcalf421dd6f2016-07-14 16:48:14 -0400938finish_ret_to_user:
Will Deacon2a283072014-04-29 19:04:06 +0100939 enable_step_tsk x1, x2
Laura Abbott0b3e3362018-07-20 14:41:54 -0700940#ifdef CONFIG_GCC_PLUGIN_STACKLEAK
941 bl stackleak_erase
942#endif
Will Deacon412fcb62015-08-19 15:57:09 +0100943 kernel_exit 0
Catalin Marinas60ffc302012-03-05 11:49:27 +0000944ENDPROC(ret_to_user)
945
946/*
Catalin Marinas60ffc302012-03-05 11:49:27 +0000947 * SVC handler.
948 */
949 .align 6
950el0_svc:
Catalin Marinas60ffc302012-03-05 11:49:27 +0000951 mov x0, sp
Mark Rutland3b714272018-07-11 14:56:45 +0100952 bl el0_svc_handler
Catalin Marinas60ffc302012-03-05 11:49:27 +0000953 b ret_to_user
Mark Rutlandf37099b2018-07-11 14:56:44 +0100954ENDPROC(el0_svc)
Catalin Marinas60ffc302012-03-05 11:49:27 +0000955
Pratyush Anand888b3c82016-07-08 12:35:50 -0400956 .popsection // .entry.text
957
Will Deaconc7b9ada2017-11-14 14:07:40 +0000958#ifdef CONFIG_UNMAP_KERNEL_AT_EL0
959/*
960 * Exception vectors trampoline.
961 */
962 .pushsection ".entry.tramp.text", "ax"
963
964 .macro tramp_map_kernel, tmp
965 mrs \tmp, ttbr1_el1
Steve Capper1e1b8c02018-01-11 10:11:58 +0000966 add \tmp, \tmp, #(PAGE_SIZE + RESERVED_TTBR0_SIZE)
Will Deaconc7b9ada2017-11-14 14:07:40 +0000967 bic \tmp, \tmp, #USER_ASID_FLAG
968 msr ttbr1_el1, \tmp
Will Deacond1777e62017-11-14 14:29:19 +0000969#ifdef CONFIG_QCOM_FALKOR_ERRATUM_1003
970alternative_if ARM64_WORKAROUND_QCOM_FALKOR_E1003
971 /* ASID already in \tmp[63:48] */
972 movk \tmp, #:abs_g2_nc:(TRAMP_VALIAS >> 12)
973 movk \tmp, #:abs_g1_nc:(TRAMP_VALIAS >> 12)
974 /* 2MB boundary containing the vectors, so we nobble the walk cache */
975 movk \tmp, #:abs_g0_nc:((TRAMP_VALIAS & ~(SZ_2M - 1)) >> 12)
976 isb
977 tlbi vae1, \tmp
978 dsb nsh
979alternative_else_nop_endif
980#endif /* CONFIG_QCOM_FALKOR_ERRATUM_1003 */
Will Deaconc7b9ada2017-11-14 14:07:40 +0000981 .endm
982
983 .macro tramp_unmap_kernel, tmp
984 mrs \tmp, ttbr1_el1
Steve Capper1e1b8c02018-01-11 10:11:58 +0000985 sub \tmp, \tmp, #(PAGE_SIZE + RESERVED_TTBR0_SIZE)
Will Deaconc7b9ada2017-11-14 14:07:40 +0000986 orr \tmp, \tmp, #USER_ASID_FLAG
987 msr ttbr1_el1, \tmp
988 /*
Will Deaconf1672112018-01-29 11:59:58 +0000989 * We avoid running the post_ttbr_update_workaround here because
990 * it's only needed by Cavium ThunderX, which requires KPTI to be
991 * disabled.
Will Deaconc7b9ada2017-11-14 14:07:40 +0000992 */
993 .endm
994
995 .macro tramp_ventry, regsize = 64
996 .align 7
9971:
998 .if \regsize == 64
999 msr tpidrro_el0, x30 // Restored in kernel_ventry
1000 .endif
Will Deaconbe04a6d2017-11-14 16:15:59 +00001001 /*
1002 * Defend against branch aliasing attacks by pushing a dummy
1003 * entry onto the return stack and using a RET instruction to
1004 * enter the full-fat kernel vectors.
1005 */
1006 bl 2f
1007 b .
10082:
Will Deaconc7b9ada2017-11-14 14:07:40 +00001009 tramp_map_kernel x30
Will Deacon6c27c402017-12-06 11:24:02 +00001010#ifdef CONFIG_RANDOMIZE_BASE
1011 adr x30, tramp_vectors + PAGE_SIZE
1012alternative_insn isb, nop, ARM64_WORKAROUND_QCOM_FALKOR_E1003
1013 ldr x30, [x30]
1014#else
Will Deaconc7b9ada2017-11-14 14:07:40 +00001015 ldr x30, =vectors
Will Deacon6c27c402017-12-06 11:24:02 +00001016#endif
Will Deaconc7b9ada2017-11-14 14:07:40 +00001017 prfm plil1strm, [x30, #(1b - tramp_vectors)]
1018 msr vbar_el1, x30
1019 add x30, x30, #(1b - tramp_vectors)
1020 isb
Will Deaconbe04a6d2017-11-14 16:15:59 +00001021 ret
Will Deaconc7b9ada2017-11-14 14:07:40 +00001022 .endm
1023
1024 .macro tramp_exit, regsize = 64
1025 adr x30, tramp_vectors
1026 msr vbar_el1, x30
1027 tramp_unmap_kernel x30
1028 .if \regsize == 64
1029 mrs x30, far_el1
1030 .endif
1031 eret
Will Deacon679db702018-06-14 11:23:38 +01001032 sb
Will Deaconc7b9ada2017-11-14 14:07:40 +00001033 .endm
1034
1035 .align 11
1036ENTRY(tramp_vectors)
1037 .space 0x400
1038
1039 tramp_ventry
1040 tramp_ventry
1041 tramp_ventry
1042 tramp_ventry
1043
1044 tramp_ventry 32
1045 tramp_ventry 32
1046 tramp_ventry 32
1047 tramp_ventry 32
1048END(tramp_vectors)
1049
1050ENTRY(tramp_exit_native)
1051 tramp_exit
1052END(tramp_exit_native)
1053
1054ENTRY(tramp_exit_compat)
1055 tramp_exit 32
1056END(tramp_exit_compat)
1057
1058 .ltorg
1059 .popsection // .entry.tramp.text
Will Deacon6c27c402017-12-06 11:24:02 +00001060#ifdef CONFIG_RANDOMIZE_BASE
1061 .pushsection ".rodata", "a"
1062 .align PAGE_SHIFT
1063 .globl __entry_tramp_data_start
1064__entry_tramp_data_start:
1065 .quad vectors
1066 .popsection // .rodata
1067#endif /* CONFIG_RANDOMIZE_BASE */
Will Deaconc7b9ada2017-11-14 14:07:40 +00001068#endif /* CONFIG_UNMAP_KERNEL_AT_EL0 */
1069
Catalin Marinas60ffc302012-03-05 11:49:27 +00001070/*
Mark Rutlanded84b4e2017-07-26 16:05:20 +01001071 * Register switch for AArch64. The callee-saved registers need to be saved
1072 * and restored. On entry:
1073 * x0 = previous task_struct (must be preserved across the switch)
1074 * x1 = next task_struct
1075 * Previous and next are guaranteed not to be the same.
1076 *
1077 */
1078ENTRY(cpu_switch_to)
1079 mov x10, #THREAD_CPU_CONTEXT
1080 add x8, x0, x10
1081 mov x9, sp
1082 stp x19, x20, [x8], #16 // store callee-saved registers
1083 stp x21, x22, [x8], #16
1084 stp x23, x24, [x8], #16
1085 stp x25, x26, [x8], #16
1086 stp x27, x28, [x8], #16
1087 stp x29, x9, [x8], #16
1088 str lr, [x8]
1089 add x8, x1, x10
1090 ldp x19, x20, [x8], #16 // restore callee-saved registers
1091 ldp x21, x22, [x8], #16
1092 ldp x23, x24, [x8], #16
1093 ldp x25, x26, [x8], #16
1094 ldp x27, x28, [x8], #16
1095 ldp x29, x9, [x8], #16
1096 ldr lr, [x8]
1097 mov sp, x9
1098 msr sp_el0, x1
1099 ret
1100ENDPROC(cpu_switch_to)
1101NOKPROBE(cpu_switch_to)
1102
1103/*
1104 * This is how we return from a fork.
1105 */
1106ENTRY(ret_from_fork)
1107 bl schedule_tail
1108 cbz x19, 1f // not a kernel thread
1109 mov x0, x20
1110 blr x19
Julien Thierry4caf8752019-02-22 09:32:50 +000011111: get_current_task tsk
Mark Rutlanded84b4e2017-07-26 16:05:20 +01001112 b ret_to_user
1113ENDPROC(ret_from_fork)
1114NOKPROBE(ret_from_fork)
James Morsef5df2692018-01-08 15:38:12 +00001115
1116#ifdef CONFIG_ARM_SDE_INTERFACE
1117
1118#include <asm/sdei.h>
1119#include <uapi/linux/arm_sdei.h>
1120
James Morse79e9aa52018-01-08 15:38:18 +00001121.macro sdei_handler_exit exit_mode
1122 /* On success, this call never returns... */
1123 cmp \exit_mode, #SDEI_EXIT_SMC
1124 b.ne 99f
1125 smc #0
1126 b .
112799: hvc #0
1128 b .
1129.endm
1130
1131#ifdef CONFIG_UNMAP_KERNEL_AT_EL0
1132/*
1133 * The regular SDEI entry point may have been unmapped along with the rest of
1134 * the kernel. This trampoline restores the kernel mapping to make the x1 memory
1135 * argument accessible.
1136 *
1137 * This clobbers x4, __sdei_handler() will restore this from firmware's
1138 * copy.
1139 */
1140.ltorg
1141.pushsection ".entry.tramp.text", "ax"
1142ENTRY(__sdei_asm_entry_trampoline)
1143 mrs x4, ttbr1_el1
1144 tbz x4, #USER_ASID_BIT, 1f
1145
1146 tramp_map_kernel tmp=x4
1147 isb
1148 mov x4, xzr
1149
1150 /*
1151 * Use reg->interrupted_regs.addr_limit to remember whether to unmap
1152 * the kernel on exit.
1153 */
11541: str x4, [x1, #(SDEI_EVENT_INTREGS + S_ORIG_ADDR_LIMIT)]
1155
1156#ifdef CONFIG_RANDOMIZE_BASE
1157 adr x4, tramp_vectors + PAGE_SIZE
1158 add x4, x4, #:lo12:__sdei_asm_trampoline_next_handler
1159 ldr x4, [x4]
1160#else
1161 ldr x4, =__sdei_asm_handler
1162#endif
1163 br x4
1164ENDPROC(__sdei_asm_entry_trampoline)
1165NOKPROBE(__sdei_asm_entry_trampoline)
1166
1167/*
1168 * Make the exit call and restore the original ttbr1_el1
1169 *
1170 * x0 & x1: setup for the exit API call
1171 * x2: exit_mode
1172 * x4: struct sdei_registered_event argument from registration time.
1173 */
1174ENTRY(__sdei_asm_exit_trampoline)
1175 ldr x4, [x4, #(SDEI_EVENT_INTREGS + S_ORIG_ADDR_LIMIT)]
1176 cbnz x4, 1f
1177
1178 tramp_unmap_kernel tmp=x4
1179
11801: sdei_handler_exit exit_mode=x2
1181ENDPROC(__sdei_asm_exit_trampoline)
1182NOKPROBE(__sdei_asm_exit_trampoline)
1183 .ltorg
1184.popsection // .entry.tramp.text
1185#ifdef CONFIG_RANDOMIZE_BASE
1186.pushsection ".rodata", "a"
1187__sdei_asm_trampoline_next_handler:
1188 .quad __sdei_asm_handler
1189.popsection // .rodata
1190#endif /* CONFIG_RANDOMIZE_BASE */
1191#endif /* CONFIG_UNMAP_KERNEL_AT_EL0 */
1192
James Morsef5df2692018-01-08 15:38:12 +00001193/*
1194 * Software Delegated Exception entry point.
1195 *
1196 * x0: Event number
1197 * x1: struct sdei_registered_event argument from registration time.
1198 * x2: interrupted PC
1199 * x3: interrupted PSTATE
James Morse79e9aa52018-01-08 15:38:18 +00001200 * x4: maybe clobbered by the trampoline
James Morsef5df2692018-01-08 15:38:12 +00001201 *
1202 * Firmware has preserved x0->x17 for us, we must save/restore the rest to
1203 * follow SMC-CC. We save (or retrieve) all the registers as the handler may
1204 * want them.
1205 */
1206ENTRY(__sdei_asm_handler)
1207 stp x2, x3, [x1, #SDEI_EVENT_INTREGS + S_PC]
1208 stp x4, x5, [x1, #SDEI_EVENT_INTREGS + 16 * 2]
1209 stp x6, x7, [x1, #SDEI_EVENT_INTREGS + 16 * 3]
1210 stp x8, x9, [x1, #SDEI_EVENT_INTREGS + 16 * 4]
1211 stp x10, x11, [x1, #SDEI_EVENT_INTREGS + 16 * 5]
1212 stp x12, x13, [x1, #SDEI_EVENT_INTREGS + 16 * 6]
1213 stp x14, x15, [x1, #SDEI_EVENT_INTREGS + 16 * 7]
1214 stp x16, x17, [x1, #SDEI_EVENT_INTREGS + 16 * 8]
1215 stp x18, x19, [x1, #SDEI_EVENT_INTREGS + 16 * 9]
1216 stp x20, x21, [x1, #SDEI_EVENT_INTREGS + 16 * 10]
1217 stp x22, x23, [x1, #SDEI_EVENT_INTREGS + 16 * 11]
1218 stp x24, x25, [x1, #SDEI_EVENT_INTREGS + 16 * 12]
1219 stp x26, x27, [x1, #SDEI_EVENT_INTREGS + 16 * 13]
1220 stp x28, x29, [x1, #SDEI_EVENT_INTREGS + 16 * 14]
1221 mov x4, sp
1222 stp lr, x4, [x1, #SDEI_EVENT_INTREGS + S_LR]
1223
1224 mov x19, x1
1225
1226#ifdef CONFIG_VMAP_STACK
1227 /*
1228 * entry.S may have been using sp as a scratch register, find whether
1229 * this is a normal or critical event and switch to the appropriate
1230 * stack for this CPU.
1231 */
1232 ldrb w4, [x19, #SDEI_EVENT_PRIORITY]
1233 cbnz w4, 1f
1234 ldr_this_cpu dst=x5, sym=sdei_stack_normal_ptr, tmp=x6
1235 b 2f
12361: ldr_this_cpu dst=x5, sym=sdei_stack_critical_ptr, tmp=x6
12372: mov x6, #SDEI_STACK_SIZE
1238 add x5, x5, x6
1239 mov sp, x5
1240#endif
1241
1242 /*
1243 * We may have interrupted userspace, or a guest, or exit-from or
1244 * return-to either of these. We can't trust sp_el0, restore it.
1245 */
1246 mrs x28, sp_el0
1247 ldr_this_cpu dst=x0, sym=__entry_task, tmp=x1
1248 msr sp_el0, x0
1249
1250 /* If we interrupted the kernel point to the previous stack/frame. */
1251 and x0, x3, #0xc
1252 mrs x1, CurrentEL
1253 cmp x0, x1
1254 csel x29, x29, xzr, eq // fp, or zero
1255 csel x4, x2, xzr, eq // elr, or zero
1256
1257 stp x29, x4, [sp, #-16]!
1258 mov x29, sp
1259
1260 add x0, x19, #SDEI_EVENT_INTREGS
1261 mov x1, x19
1262 bl __sdei_handler
1263
1264 msr sp_el0, x28
1265 /* restore regs >x17 that we clobbered */
James Morse79e9aa52018-01-08 15:38:18 +00001266 mov x4, x19 // keep x4 for __sdei_asm_exit_trampoline
1267 ldp x28, x29, [x4, #SDEI_EVENT_INTREGS + 16 * 14]
1268 ldp x18, x19, [x4, #SDEI_EVENT_INTREGS + 16 * 9]
1269 ldp lr, x1, [x4, #SDEI_EVENT_INTREGS + S_LR]
1270 mov sp, x1
James Morsef5df2692018-01-08 15:38:12 +00001271
1272 mov x1, x0 // address to complete_and_resume
1273 /* x0 = (x0 <= 1) ? EVENT_COMPLETE:EVENT_COMPLETE_AND_RESUME */
1274 cmp x0, #1
1275 mov_q x2, SDEI_1_0_FN_SDEI_EVENT_COMPLETE
1276 mov_q x3, SDEI_1_0_FN_SDEI_EVENT_COMPLETE_AND_RESUME
1277 csel x0, x2, x3, ls
1278
James Morsef5df2692018-01-08 15:38:12 +00001279 ldr_l x2, sdei_exit_mode
James Morse79e9aa52018-01-08 15:38:18 +00001280
1281alternative_if_not ARM64_UNMAP_KERNEL_AT_EL0
1282 sdei_handler_exit exit_mode=x2
1283alternative_else_nop_endif
1284
1285#ifdef CONFIG_UNMAP_KERNEL_AT_EL0
1286 tramp_alias dst=x5, sym=__sdei_asm_exit_trampoline
1287 br x5
1288#endif
James Morsef5df2692018-01-08 15:38:12 +00001289ENDPROC(__sdei_asm_handler)
1290NOKPROBE(__sdei_asm_handler)
1291#endif /* CONFIG_ARM_SDE_INTERFACE */