blob: 02f809a5c8233ba2596b891a148970b5cb442734 [file] [log] [blame]
Catalin Marinas60ffc302012-03-05 11:49:27 +00001/*
2 * Low-level exception handling code
3 *
4 * Copyright (C) 2012 ARM Ltd.
5 * Authors: Catalin Marinas <catalin.marinas@arm.com>
6 * Will Deacon <will.deacon@arm.com>
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
16 *
17 * You should have received a copy of the GNU General Public License
18 * along with this program. If not, see <http://www.gnu.org/licenses/>.
19 */
20
Marc Zyngier8e290622018-05-29 13:11:06 +010021#include <linux/arm-smccc.h>
Catalin Marinas60ffc302012-03-05 11:49:27 +000022#include <linux/init.h>
23#include <linux/linkage.h>
24
Marc Zyngier8d883b22015-06-01 10:47:41 +010025#include <asm/alternative.h>
Catalin Marinas60ffc302012-03-05 11:49:27 +000026#include <asm/assembler.h>
27#include <asm/asm-offsets.h>
Will Deacon905e8c52015-03-23 19:07:02 +000028#include <asm/cpufeature.h>
Catalin Marinas60ffc302012-03-05 11:49:27 +000029#include <asm/errno.h>
Marc Zyngier5c1ce6f2013-04-08 17:17:03 +010030#include <asm/esr.h>
James Morse8e23dac2015-12-04 11:02:27 +000031#include <asm/irq.h>
Will Deaconc7b9ada2017-11-14 14:07:40 +000032#include <asm/memory.h>
33#include <asm/mmu.h>
Yury Noroveef94a32017-08-31 11:30:50 +030034#include <asm/processor.h>
Catalin Marinas39bc88e2016-09-02 14:54:03 +010035#include <asm/ptrace.h>
Catalin Marinas60ffc302012-03-05 11:49:27 +000036#include <asm/thread_info.h>
Al Virob4b86642016-12-26 04:10:19 -050037#include <asm/asm-uaccess.h>
Catalin Marinas60ffc302012-03-05 11:49:27 +000038#include <asm/unistd.h>
39
40/*
Larry Bassel6c81fe72014-05-30 12:34:15 -070041 * Context tracking subsystem. Used to instrument transitions
42 * between user and kernel mode.
43 */
Mark Rutlandd9be0322018-07-11 14:56:46 +010044 .macro ct_user_exit
Larry Bassel6c81fe72014-05-30 12:34:15 -070045#ifdef CONFIG_CONTEXT_TRACKING
46 bl context_tracking_user_exit
Larry Bassel6c81fe72014-05-30 12:34:15 -070047#endif
48 .endm
49
50 .macro ct_user_enter
51#ifdef CONFIG_CONTEXT_TRACKING
52 bl context_tracking_user_enter
53#endif
54 .endm
55
Mark Rutlandbaaa7232018-07-11 14:56:48 +010056 .macro clear_gp_regs
57 .irp n,0,1,2,3,4,5,6,7,8,9,10,11,12,13,14,15,16,17,18,19,20,21,22,23,24,25,26,27,28,29
58 mov x\n, xzr
59 .endr
60 .endm
61
Larry Bassel6c81fe72014-05-30 12:34:15 -070062/*
Catalin Marinas60ffc302012-03-05 11:49:27 +000063 * Bad Abort numbers
64 *-----------------
65 */
66#define BAD_SYNC 0
67#define BAD_IRQ 1
68#define BAD_FIQ 2
69#define BAD_ERROR 3
70
Will Deacon5b1f7fe2017-11-14 14:20:21 +000071 .macro kernel_ventry, el, label, regsize = 64
Mark Rutlandb11e5752017-07-19 17:24:49 +010072 .align 7
Will Deacon4bf32862017-11-14 14:24:29 +000073#ifdef CONFIG_UNMAP_KERNEL_AT_EL0
Will Deaconea1e3de2017-11-14 14:38:19 +000074alternative_if ARM64_UNMAP_KERNEL_AT_EL0
Will Deacon4bf32862017-11-14 14:24:29 +000075 .if \el == 0
76 .if \regsize == 64
77 mrs x30, tpidrro_el0
78 msr tpidrro_el0, xzr
79 .else
80 mov x30, xzr
81 .endif
82 .endif
Will Deaconea1e3de2017-11-14 14:38:19 +000083alternative_else_nop_endif
Will Deacon4bf32862017-11-14 14:24:29 +000084#endif
85
Will Deacon63648dd2014-09-29 12:26:41 +010086 sub sp, sp, #S_FRAME_SIZE
Mark Rutland872d8322017-07-14 20:30:35 +010087#ifdef CONFIG_VMAP_STACK
88 /*
89 * Test whether the SP has overflowed, without corrupting a GPR.
90 * Task and IRQ stacks are aligned to (1 << THREAD_SHIFT).
91 */
92 add sp, sp, x0 // sp' = sp + x0
93 sub x0, sp, x0 // x0' = sp' - x0 = (sp + x0) - x0 = sp
94 tbnz x0, #THREAD_SHIFT, 0f
95 sub x0, sp, x0 // x0'' = sp' - x0' = (sp + x0) - sp = x0
96 sub sp, sp, x0 // sp'' = sp' - x0 = (sp + x0) - x0 = sp
Will Deacon5b1f7fe2017-11-14 14:20:21 +000097 b el\()\el\()_\label
Mark Rutland872d8322017-07-14 20:30:35 +010098
990:
100 /*
101 * Either we've just detected an overflow, or we've taken an exception
102 * while on the overflow stack. Either way, we won't return to
103 * userspace, and can clobber EL0 registers to free up GPRs.
104 */
105
106 /* Stash the original SP (minus S_FRAME_SIZE) in tpidr_el0. */
107 msr tpidr_el0, x0
108
109 /* Recover the original x0 value and stash it in tpidrro_el0 */
110 sub x0, sp, x0
111 msr tpidrro_el0, x0
112
113 /* Switch to the overflow stack */
114 adr_this_cpu sp, overflow_stack + OVERFLOW_STACK_SIZE, x0
115
116 /*
117 * Check whether we were already on the overflow stack. This may happen
118 * after panic() re-enables interrupts.
119 */
120 mrs x0, tpidr_el0 // sp of interrupted context
121 sub x0, sp, x0 // delta with top of overflow stack
122 tst x0, #~(OVERFLOW_STACK_SIZE - 1) // within range?
123 b.ne __bad_stack // no? -> bad stack pointer
124
125 /* We were already on the overflow stack. Restore sp/x0 and carry on. */
126 sub sp, sp, x0
127 mrs x0, tpidrro_el0
128#endif
Will Deacon5b1f7fe2017-11-14 14:20:21 +0000129 b el\()\el\()_\label
Mark Rutlandb11e5752017-07-19 17:24:49 +0100130 .endm
131
Will Deacon4bf32862017-11-14 14:24:29 +0000132 .macro tramp_alias, dst, sym
133 mov_q \dst, TRAMP_VALIAS
134 add \dst, \dst, #(\sym - .entry.tramp.text)
Mark Rutlandb11e5752017-07-19 17:24:49 +0100135 .endm
136
Marc Zyngier8e290622018-05-29 13:11:06 +0100137 // This macro corrupts x0-x3. It is the caller's duty
138 // to save/restore them if required.
Mark Rutland99ed3ed2018-07-11 14:56:47 +0100139 .macro apply_ssbd, state, tmp1, tmp2
Marc Zyngier8e290622018-05-29 13:11:06 +0100140#ifdef CONFIG_ARM64_SSBD
Marc Zyngier986372c2018-05-29 13:11:11 +0100141alternative_cb arm64_enable_wa2_handling
Mark Rutland99ed3ed2018-07-11 14:56:47 +0100142 b .L__asm_ssbd_skip\@
Marc Zyngier986372c2018-05-29 13:11:11 +0100143alternative_cb_end
Marc Zyngier5cf9ce62018-05-29 13:11:07 +0100144 ldr_this_cpu \tmp2, arm64_ssbd_callback_required, \tmp1
Mark Rutland99ed3ed2018-07-11 14:56:47 +0100145 cbz \tmp2, .L__asm_ssbd_skip\@
Marc Zyngier9dd96142018-05-29 13:11:13 +0100146 ldr \tmp2, [tsk, #TSK_TI_FLAGS]
Mark Rutland99ed3ed2018-07-11 14:56:47 +0100147 tbnz \tmp2, #TIF_SSBD, .L__asm_ssbd_skip\@
Marc Zyngier8e290622018-05-29 13:11:06 +0100148 mov w0, #ARM_SMCCC_ARCH_WORKAROUND_2
149 mov w1, #\state
150alternative_cb arm64_update_smccc_conduit
151 nop // Patched to SMC/HVC #0
152alternative_cb_end
Mark Rutland99ed3ed2018-07-11 14:56:47 +0100153.L__asm_ssbd_skip\@:
Marc Zyngier8e290622018-05-29 13:11:06 +0100154#endif
155 .endm
156
Mark Rutlandb11e5752017-07-19 17:24:49 +0100157 .macro kernel_entry, el, regsize = 64
Catalin Marinas60ffc302012-03-05 11:49:27 +0000158 .if \regsize == 32
159 mov w0, w0 // zero upper 32 bits of x0
160 .endif
Will Deacon63648dd2014-09-29 12:26:41 +0100161 stp x0, x1, [sp, #16 * 0]
162 stp x2, x3, [sp, #16 * 1]
163 stp x4, x5, [sp, #16 * 2]
164 stp x6, x7, [sp, #16 * 3]
165 stp x8, x9, [sp, #16 * 4]
166 stp x10, x11, [sp, #16 * 5]
167 stp x12, x13, [sp, #16 * 6]
168 stp x14, x15, [sp, #16 * 7]
169 stp x16, x17, [sp, #16 * 8]
170 stp x18, x19, [sp, #16 * 9]
171 stp x20, x21, [sp, #16 * 10]
172 stp x22, x23, [sp, #16 * 11]
173 stp x24, x25, [sp, #16 * 12]
174 stp x26, x27, [sp, #16 * 13]
175 stp x28, x29, [sp, #16 * 14]
176
Catalin Marinas60ffc302012-03-05 11:49:27 +0000177 .if \el == 0
Mark Rutlandbaaa7232018-07-11 14:56:48 +0100178 clear_gp_regs
Catalin Marinas60ffc302012-03-05 11:49:27 +0000179 mrs x21, sp_el0
Mark Rutlandc02433d2016-11-03 20:23:13 +0000180 ldr_this_cpu tsk, __entry_task, x20 // Ensure MDSCR_EL1.SS is clear,
181 ldr x19, [tsk, #TSK_TI_FLAGS] // since we can unmask debug
Will Deacon2a283072014-04-29 19:04:06 +0100182 disable_step_tsk x19, x20 // exceptions when scheduling.
James Morse49003a82015-12-10 10:22:41 +0000183
Mark Rutland99ed3ed2018-07-11 14:56:47 +0100184 apply_ssbd 1, x22, x23
Marc Zyngier8e290622018-05-29 13:11:06 +0100185
Catalin Marinas60ffc302012-03-05 11:49:27 +0000186 .else
187 add x21, sp, #S_FRAME_SIZE
James Morsee19a6ee2016-06-20 18:28:01 +0100188 get_thread_info tsk
Robin Murphy51369e32018-02-05 15:34:18 +0000189 /* Save the task's original addr_limit and set USER_DS */
Mark Rutlandc02433d2016-11-03 20:23:13 +0000190 ldr x20, [tsk, #TSK_TI_ADDR_LIMIT]
James Morsee19a6ee2016-06-20 18:28:01 +0100191 str x20, [sp, #S_ORIG_ADDR_LIMIT]
Robin Murphy51369e32018-02-05 15:34:18 +0000192 mov x20, #USER_DS
Mark Rutlandc02433d2016-11-03 20:23:13 +0000193 str x20, [tsk, #TSK_TI_ADDR_LIMIT]
Vladimir Murzin563cada2016-09-01 14:35:59 +0100194 /* No need to reset PSTATE.UAO, hardware's already set it to 0 for us */
James Morsee19a6ee2016-06-20 18:28:01 +0100195 .endif /* \el == 0 */
Catalin Marinas60ffc302012-03-05 11:49:27 +0000196 mrs x22, elr_el1
197 mrs x23, spsr_el1
198 stp lr, x21, [sp, #S_LR]
Catalin Marinas39bc88e2016-09-02 14:54:03 +0100199
Ard Biesheuvel73267492017-07-22 18:45:33 +0100200 /*
201 * In order to be able to dump the contents of struct pt_regs at the
202 * time the exception was taken (in case we attempt to walk the call
203 * stack later), chain it together with the stack frames.
204 */
205 .if \el == 0
206 stp xzr, xzr, [sp, #S_STACKFRAME]
207 .else
208 stp x29, x22, [sp, #S_STACKFRAME]
209 .endif
210 add x29, sp, #S_STACKFRAME
211
Catalin Marinas39bc88e2016-09-02 14:54:03 +0100212#ifdef CONFIG_ARM64_SW_TTBR0_PAN
213 /*
214 * Set the TTBR0 PAN bit in SPSR. When the exception is taken from
215 * EL0, there is no need to check the state of TTBR0_EL1 since
216 * accesses are always enabled.
217 * Note that the meaning of this bit differs from the ARMv8.1 PAN
218 * feature as all TTBR0_EL1 accesses are disabled, not just those to
219 * user mappings.
220 */
221alternative_if ARM64_HAS_PAN
222 b 1f // skip TTBR0 PAN
223alternative_else_nop_endif
224
225 .if \el != 0
226 mrs x21, ttbr0_el1
Will Deaconb5195382017-12-01 17:33:48 +0000227 tst x21, #TTBR_ASID_MASK // Check for the reserved ASID
Catalin Marinas39bc88e2016-09-02 14:54:03 +0100228 orr x23, x23, #PSR_PAN_BIT // Set the emulated PAN in the saved SPSR
229 b.eq 1f // TTBR0 access already disabled
230 and x23, x23, #~PSR_PAN_BIT // Clear the emulated PAN in the saved SPSR
231 .endif
232
233 __uaccess_ttbr0_disable x21
2341:
235#endif
236
Catalin Marinas60ffc302012-03-05 11:49:27 +0000237 stp x22, x23, [sp, #S_PC]
238
Dave Martin17c28952017-08-01 15:35:54 +0100239 /* Not in a syscall by default (el0_svc overwrites for real syscall) */
Catalin Marinas60ffc302012-03-05 11:49:27 +0000240 .if \el == 0
Dave Martin17c28952017-08-01 15:35:54 +0100241 mov w21, #NO_SYSCALL
Dave Martin35d0e6f2017-08-01 15:35:53 +0100242 str w21, [sp, #S_SYSCALLNO]
Catalin Marinas60ffc302012-03-05 11:49:27 +0000243 .endif
244
245 /*
Jungseok Lee6cdf9c72015-12-04 11:02:25 +0000246 * Set sp_el0 to current thread_info.
247 */
248 .if \el == 0
249 msr sp_el0, tsk
250 .endif
251
Julien Thierry133d0512019-01-31 14:58:46 +0000252 /* Save pmr */
253alternative_if ARM64_HAS_IRQ_PRIO_MASKING
254 mrs_s x20, SYS_ICC_PMR_EL1
255 str x20, [sp, #S_PMR_SAVE]
256alternative_else_nop_endif
257
Jungseok Lee6cdf9c72015-12-04 11:02:25 +0000258 /*
Catalin Marinas60ffc302012-03-05 11:49:27 +0000259 * Registers that may be useful after this macro is invoked:
260 *
261 * x21 - aborted SP
262 * x22 - aborted PC
263 * x23 - aborted PSTATE
264 */
265 .endm
266
Will Deacon412fcb62015-08-19 15:57:09 +0100267 .macro kernel_exit, el
James Morsee19a6ee2016-06-20 18:28:01 +0100268 .if \el != 0
James Morse8d667722017-11-02 12:12:37 +0000269 disable_daif
270
James Morsee19a6ee2016-06-20 18:28:01 +0100271 /* Restore the task's original addr_limit. */
272 ldr x20, [sp, #S_ORIG_ADDR_LIMIT]
Mark Rutlandc02433d2016-11-03 20:23:13 +0000273 str x20, [tsk, #TSK_TI_ADDR_LIMIT]
James Morsee19a6ee2016-06-20 18:28:01 +0100274
275 /* No need to restore UAO, it will be restored from SPSR_EL1 */
276 .endif
277
Julien Thierry133d0512019-01-31 14:58:46 +0000278 /* Restore pmr */
279alternative_if ARM64_HAS_IRQ_PRIO_MASKING
280 ldr x20, [sp, #S_PMR_SAVE]
281 msr_s SYS_ICC_PMR_EL1, x20
282 /* Ensure priority change is seen by redistributor */
283 dsb sy
284alternative_else_nop_endif
285
Catalin Marinas60ffc302012-03-05 11:49:27 +0000286 ldp x21, x22, [sp, #S_PC] // load ELR, SPSR
287 .if \el == 0
Larry Bassel6c81fe72014-05-30 12:34:15 -0700288 ct_user_enter
Catalin Marinas39bc88e2016-09-02 14:54:03 +0100289 .endif
290
291#ifdef CONFIG_ARM64_SW_TTBR0_PAN
292 /*
293 * Restore access to TTBR0_EL1. If returning to EL0, no need for SPSR
294 * PAN bit checking.
295 */
296alternative_if ARM64_HAS_PAN
297 b 2f // skip TTBR0 PAN
298alternative_else_nop_endif
299
300 .if \el != 0
301 tbnz x22, #22, 1f // Skip re-enabling TTBR0 access if the PSR_PAN_BIT is set
302 .endif
303
Will Deacon27a921e2017-08-10 13:58:16 +0100304 __uaccess_ttbr0_enable x0, x1
Catalin Marinas39bc88e2016-09-02 14:54:03 +0100305
306 .if \el == 0
307 /*
308 * Enable errata workarounds only if returning to user. The only
309 * workaround currently required for TTBR0_EL1 changes are for the
310 * Cavium erratum 27456 (broadcast TLBI instructions may cause I-cache
311 * corruption).
312 */
Marc Zyngier95e3de32018-01-02 18:19:39 +0000313 bl post_ttbr_update_workaround
Catalin Marinas39bc88e2016-09-02 14:54:03 +0100314 .endif
3151:
316 .if \el != 0
317 and x22, x22, #~PSR_PAN_BIT // ARMv8.0 CPUs do not understand this bit
318 .endif
3192:
320#endif
321
322 .if \el == 0
Catalin Marinas60ffc302012-03-05 11:49:27 +0000323 ldr x23, [sp, #S_SP] // load return stack pointer
Catalin Marinas60ffc302012-03-05 11:49:27 +0000324 msr sp_el0, x23
Will Deacon4bf32862017-11-14 14:24:29 +0000325 tst x22, #PSR_MODE32_BIT // native task?
326 b.eq 3f
327
Will Deacon905e8c52015-03-23 19:07:02 +0000328#ifdef CONFIG_ARM64_ERRATUM_845719
Mark Rutland6ba3b552016-09-07 11:07:09 +0100329alternative_if ARM64_WORKAROUND_845719
Daniel Thompsone28cabf2015-07-22 12:21:03 +0100330#ifdef CONFIG_PID_IN_CONTEXTIDR
331 mrs x29, contextidr_el1
332 msr contextidr_el1, x29
333#else
334 msr contextidr_el1, xzr
335#endif
Mark Rutland6ba3b552016-09-07 11:07:09 +0100336alternative_else_nop_endif
Will Deacon905e8c52015-03-23 19:07:02 +0000337#endif
Will Deacon4bf32862017-11-14 14:24:29 +00003383:
Mark Rutland99ed3ed2018-07-11 14:56:47 +0100339 apply_ssbd 0, x0, x1
Catalin Marinas60ffc302012-03-05 11:49:27 +0000340 .endif
Catalin Marinas39bc88e2016-09-02 14:54:03 +0100341
Will Deacon63648dd2014-09-29 12:26:41 +0100342 msr elr_el1, x21 // set up the return data
343 msr spsr_el1, x22
Will Deacon63648dd2014-09-29 12:26:41 +0100344 ldp x0, x1, [sp, #16 * 0]
Will Deacon63648dd2014-09-29 12:26:41 +0100345 ldp x2, x3, [sp, #16 * 1]
346 ldp x4, x5, [sp, #16 * 2]
347 ldp x6, x7, [sp, #16 * 3]
348 ldp x8, x9, [sp, #16 * 4]
349 ldp x10, x11, [sp, #16 * 5]
350 ldp x12, x13, [sp, #16 * 6]
351 ldp x14, x15, [sp, #16 * 7]
352 ldp x16, x17, [sp, #16 * 8]
353 ldp x18, x19, [sp, #16 * 9]
354 ldp x20, x21, [sp, #16 * 10]
355 ldp x22, x23, [sp, #16 * 11]
356 ldp x24, x25, [sp, #16 * 12]
357 ldp x26, x27, [sp, #16 * 13]
358 ldp x28, x29, [sp, #16 * 14]
359 ldr lr, [sp, #S_LR]
360 add sp, sp, #S_FRAME_SIZE // restore sp
Will Deacon4bf32862017-11-14 14:24:29 +0000361
Will Deacon4bf32862017-11-14 14:24:29 +0000362 .if \el == 0
Will Deaconea1e3de2017-11-14 14:38:19 +0000363alternative_insn eret, nop, ARM64_UNMAP_KERNEL_AT_EL0
364#ifdef CONFIG_UNMAP_KERNEL_AT_EL0
Will Deacon4bf32862017-11-14 14:24:29 +0000365 bne 4f
366 msr far_el1, x30
367 tramp_alias x30, tramp_exit_native
368 br x30
3694:
370 tramp_alias x30, tramp_exit_compat
371 br x30
Will Deaconea1e3de2017-11-14 14:38:19 +0000372#endif
Will Deacon4bf32862017-11-14 14:24:29 +0000373 .else
374 eret
375 .endif
Will Deacon679db702018-06-14 11:23:38 +0100376 sb
Catalin Marinas60ffc302012-03-05 11:49:27 +0000377 .endm
378
James Morse971c67c2015-12-15 11:21:25 +0000379 .macro irq_stack_entry
James Morse8e23dac2015-12-04 11:02:27 +0000380 mov x19, sp // preserve the original sp
381
James Morse8e23dac2015-12-04 11:02:27 +0000382 /*
Mark Rutlandc02433d2016-11-03 20:23:13 +0000383 * Compare sp with the base of the task stack.
384 * If the top ~(THREAD_SIZE - 1) bits match, we are on a task stack,
385 * and should switch to the irq stack.
James Morse8e23dac2015-12-04 11:02:27 +0000386 */
Mark Rutlandc02433d2016-11-03 20:23:13 +0000387 ldr x25, [tsk, TSK_STACK]
388 eor x25, x25, x19
389 and x25, x25, #~(THREAD_SIZE - 1)
390 cbnz x25, 9998f
James Morse8e23dac2015-12-04 11:02:27 +0000391
Mark Rutlandf60fe782017-07-31 21:17:03 +0100392 ldr_this_cpu x25, irq_stack_ptr, x26
Ard Biesheuvel34be98f2017-07-20 17:15:45 +0100393 mov x26, #IRQ_STACK_SIZE
James Morse8e23dac2015-12-04 11:02:27 +0000394 add x26, x25, x26
James Morsed224a692015-12-18 16:01:47 +0000395
396 /* switch to the irq stack */
James Morse8e23dac2015-12-04 11:02:27 +0000397 mov sp, x26
James Morse8e23dac2015-12-04 11:02:27 +00003989998:
399 .endm
400
401 /*
402 * x19 should be preserved between irq_stack_entry and
403 * irq_stack_exit.
404 */
405 .macro irq_stack_exit
406 mov sp, x19
407 .endm
408
Mark Rutland8c2c596f2019-01-03 13:23:10 +0000409/* GPRs used by entry code */
Catalin Marinas60ffc302012-03-05 11:49:27 +0000410tsk .req x28 // current thread_info
411
412/*
413 * Interrupt handling.
414 */
415 .macro irq_handler
James Morse8e23dac2015-12-04 11:02:27 +0000416 ldr_l x1, handle_arch_irq
Catalin Marinas60ffc302012-03-05 11:49:27 +0000417 mov x0, sp
James Morse971c67c2015-12-15 11:21:25 +0000418 irq_stack_entry
Catalin Marinas60ffc302012-03-05 11:49:27 +0000419 blr x1
James Morse8e23dac2015-12-04 11:02:27 +0000420 irq_stack_exit
Catalin Marinas60ffc302012-03-05 11:49:27 +0000421 .endm
422
423 .text
424
425/*
426 * Exception vectors.
427 */
Pratyush Anand888b3c82016-07-08 12:35:50 -0400428 .pushsection ".entry.text", "ax"
Catalin Marinas60ffc302012-03-05 11:49:27 +0000429
430 .align 11
431ENTRY(vectors)
Will Deacon5b1f7fe2017-11-14 14:20:21 +0000432 kernel_ventry 1, sync_invalid // Synchronous EL1t
433 kernel_ventry 1, irq_invalid // IRQ EL1t
434 kernel_ventry 1, fiq_invalid // FIQ EL1t
435 kernel_ventry 1, error_invalid // Error EL1t
Catalin Marinas60ffc302012-03-05 11:49:27 +0000436
Will Deacon5b1f7fe2017-11-14 14:20:21 +0000437 kernel_ventry 1, sync // Synchronous EL1h
438 kernel_ventry 1, irq // IRQ EL1h
439 kernel_ventry 1, fiq_invalid // FIQ EL1h
440 kernel_ventry 1, error // Error EL1h
Catalin Marinas60ffc302012-03-05 11:49:27 +0000441
Will Deacon5b1f7fe2017-11-14 14:20:21 +0000442 kernel_ventry 0, sync // Synchronous 64-bit EL0
443 kernel_ventry 0, irq // IRQ 64-bit EL0
444 kernel_ventry 0, fiq_invalid // FIQ 64-bit EL0
445 kernel_ventry 0, error // Error 64-bit EL0
Catalin Marinas60ffc302012-03-05 11:49:27 +0000446
447#ifdef CONFIG_COMPAT
Will Deacon5b1f7fe2017-11-14 14:20:21 +0000448 kernel_ventry 0, sync_compat, 32 // Synchronous 32-bit EL0
449 kernel_ventry 0, irq_compat, 32 // IRQ 32-bit EL0
450 kernel_ventry 0, fiq_invalid_compat, 32 // FIQ 32-bit EL0
451 kernel_ventry 0, error_compat, 32 // Error 32-bit EL0
Catalin Marinas60ffc302012-03-05 11:49:27 +0000452#else
Will Deacon5b1f7fe2017-11-14 14:20:21 +0000453 kernel_ventry 0, sync_invalid, 32 // Synchronous 32-bit EL0
454 kernel_ventry 0, irq_invalid, 32 // IRQ 32-bit EL0
455 kernel_ventry 0, fiq_invalid, 32 // FIQ 32-bit EL0
456 kernel_ventry 0, error_invalid, 32 // Error 32-bit EL0
Catalin Marinas60ffc302012-03-05 11:49:27 +0000457#endif
458END(vectors)
459
Mark Rutland872d8322017-07-14 20:30:35 +0100460#ifdef CONFIG_VMAP_STACK
461 /*
462 * We detected an overflow in kernel_ventry, which switched to the
463 * overflow stack. Stash the exception regs, and head to our overflow
464 * handler.
465 */
466__bad_stack:
467 /* Restore the original x0 value */
468 mrs x0, tpidrro_el0
469
470 /*
471 * Store the original GPRs to the new stack. The orginal SP (minus
472 * S_FRAME_SIZE) was stashed in tpidr_el0 by kernel_ventry.
473 */
474 sub sp, sp, #S_FRAME_SIZE
475 kernel_entry 1
476 mrs x0, tpidr_el0
477 add x0, x0, #S_FRAME_SIZE
478 str x0, [sp, #S_SP]
479
480 /* Stash the regs for handle_bad_stack */
481 mov x0, sp
482
483 /* Time to die */
484 bl handle_bad_stack
485 ASM_BUG()
486#endif /* CONFIG_VMAP_STACK */
487
Catalin Marinas60ffc302012-03-05 11:49:27 +0000488/*
489 * Invalid mode handlers
490 */
491 .macro inv_entry, el, reason, regsize = 64
Ard Biesheuvelb6609502016-03-18 10:58:09 +0100492 kernel_entry \el, \regsize
Catalin Marinas60ffc302012-03-05 11:49:27 +0000493 mov x0, sp
494 mov x1, #\reason
495 mrs x2, esr_el1
Mark Rutland2d0e7512017-07-26 11:14:53 +0100496 bl bad_mode
497 ASM_BUG()
Catalin Marinas60ffc302012-03-05 11:49:27 +0000498 .endm
499
500el0_sync_invalid:
501 inv_entry 0, BAD_SYNC
502ENDPROC(el0_sync_invalid)
503
504el0_irq_invalid:
505 inv_entry 0, BAD_IRQ
506ENDPROC(el0_irq_invalid)
507
508el0_fiq_invalid:
509 inv_entry 0, BAD_FIQ
510ENDPROC(el0_fiq_invalid)
511
512el0_error_invalid:
513 inv_entry 0, BAD_ERROR
514ENDPROC(el0_error_invalid)
515
516#ifdef CONFIG_COMPAT
517el0_fiq_invalid_compat:
518 inv_entry 0, BAD_FIQ, 32
519ENDPROC(el0_fiq_invalid_compat)
Catalin Marinas60ffc302012-03-05 11:49:27 +0000520#endif
521
522el1_sync_invalid:
523 inv_entry 1, BAD_SYNC
524ENDPROC(el1_sync_invalid)
525
526el1_irq_invalid:
527 inv_entry 1, BAD_IRQ
528ENDPROC(el1_irq_invalid)
529
530el1_fiq_invalid:
531 inv_entry 1, BAD_FIQ
532ENDPROC(el1_fiq_invalid)
533
534el1_error_invalid:
535 inv_entry 1, BAD_ERROR
536ENDPROC(el1_error_invalid)
537
538/*
539 * EL1 mode handlers.
540 */
541 .align 6
542el1_sync:
543 kernel_entry 1
544 mrs x1, esr_el1 // read the syndrome register
Mark Rutlandaed40e02014-11-24 12:31:40 +0000545 lsr x24, x1, #ESR_ELx_EC_SHIFT // exception class
546 cmp x24, #ESR_ELx_EC_DABT_CUR // data abort in EL1
Catalin Marinas60ffc302012-03-05 11:49:27 +0000547 b.eq el1_da
Laura Abbott9adeb8e2016-08-09 18:25:26 -0700548 cmp x24, #ESR_ELx_EC_IABT_CUR // instruction abort in EL1
549 b.eq el1_ia
Mark Rutlandaed40e02014-11-24 12:31:40 +0000550 cmp x24, #ESR_ELx_EC_SYS64 // configurable trap
Catalin Marinas60ffc302012-03-05 11:49:27 +0000551 b.eq el1_undef
Mark Rutlandaed40e02014-11-24 12:31:40 +0000552 cmp x24, #ESR_ELx_EC_SP_ALIGN // stack alignment exception
Catalin Marinas60ffc302012-03-05 11:49:27 +0000553 b.eq el1_sp_pc
Mark Rutlandaed40e02014-11-24 12:31:40 +0000554 cmp x24, #ESR_ELx_EC_PC_ALIGN // pc alignment exception
Catalin Marinas60ffc302012-03-05 11:49:27 +0000555 b.eq el1_sp_pc
Mark Rutlandaed40e02014-11-24 12:31:40 +0000556 cmp x24, #ESR_ELx_EC_UNKNOWN // unknown exception in EL1
Catalin Marinas60ffc302012-03-05 11:49:27 +0000557 b.eq el1_undef
Mark Rutlandaed40e02014-11-24 12:31:40 +0000558 cmp x24, #ESR_ELx_EC_BREAKPT_CUR // debug exception in EL1
Catalin Marinas60ffc302012-03-05 11:49:27 +0000559 b.ge el1_dbg
560 b el1_inv
Laura Abbott9adeb8e2016-08-09 18:25:26 -0700561
562el1_ia:
563 /*
564 * Fall through to the Data abort case
565 */
Catalin Marinas60ffc302012-03-05 11:49:27 +0000566el1_da:
567 /*
568 * Data abort handling
569 */
Kristina Martsenko276e9322017-05-03 16:37:47 +0100570 mrs x3, far_el1
James Morseb55a5a12017-11-02 12:12:39 +0000571 inherit_daif pstate=x23, tmp=x2
Kristina Martsenko276e9322017-05-03 16:37:47 +0100572 clear_address_tag x0, x3
Catalin Marinas60ffc302012-03-05 11:49:27 +0000573 mov x2, sp // struct pt_regs
574 bl do_mem_abort
575
Catalin Marinas60ffc302012-03-05 11:49:27 +0000576 kernel_exit 1
577el1_sp_pc:
578 /*
579 * Stack or PC alignment exception handling
580 */
581 mrs x0, far_el1
James Morseb55a5a12017-11-02 12:12:39 +0000582 inherit_daif pstate=x23, tmp=x2
Catalin Marinas60ffc302012-03-05 11:49:27 +0000583 mov x2, sp
Mark Rutland2d0e7512017-07-26 11:14:53 +0100584 bl do_sp_pc_abort
585 ASM_BUG()
Catalin Marinas60ffc302012-03-05 11:49:27 +0000586el1_undef:
587 /*
588 * Undefined instruction
589 */
James Morseb55a5a12017-11-02 12:12:39 +0000590 inherit_daif pstate=x23, tmp=x2
Catalin Marinas60ffc302012-03-05 11:49:27 +0000591 mov x0, sp
Mark Rutland2d0e7512017-07-26 11:14:53 +0100592 bl do_undefinstr
Will Deacon0bf0f442018-08-07 13:43:06 +0100593 kernel_exit 1
Catalin Marinas60ffc302012-03-05 11:49:27 +0000594el1_dbg:
595 /*
596 * Debug exception handling
597 */
Mark Rutlandaed40e02014-11-24 12:31:40 +0000598 cmp x24, #ESR_ELx_EC_BRK64 // if BRK64
Sandeepa Prabhuee6214c2013-12-04 05:50:20 +0000599 cinc x24, x24, eq // set bit '0'
Catalin Marinas60ffc302012-03-05 11:49:27 +0000600 tbz x24, #0, el1_inv // EL1 only
601 mrs x0, far_el1
602 mov x2, sp // struct pt_regs
603 bl do_debug_exception
Catalin Marinas60ffc302012-03-05 11:49:27 +0000604 kernel_exit 1
605el1_inv:
606 // TODO: add support for undefined instructions in kernel mode
James Morseb55a5a12017-11-02 12:12:39 +0000607 inherit_daif pstate=x23, tmp=x2
Catalin Marinas60ffc302012-03-05 11:49:27 +0000608 mov x0, sp
Mark Rutland1b428042015-07-07 18:00:49 +0100609 mov x2, x1
Catalin Marinas60ffc302012-03-05 11:49:27 +0000610 mov x1, #BAD_SYNC
Mark Rutland2d0e7512017-07-26 11:14:53 +0100611 bl bad_mode
612 ASM_BUG()
Catalin Marinas60ffc302012-03-05 11:49:27 +0000613ENDPROC(el1_sync)
614
615 .align 6
616el1_irq:
617 kernel_entry 1
James Morseb282e1c2017-11-02 12:12:41 +0000618 enable_da_f
Catalin Marinas60ffc302012-03-05 11:49:27 +0000619#ifdef CONFIG_TRACE_IRQFLAGS
620 bl trace_hardirqs_off
621#endif
Marc Zyngier64681782013-11-12 17:11:53 +0000622
623 irq_handler
624
Catalin Marinas60ffc302012-03-05 11:49:27 +0000625#ifdef CONFIG_PREEMPT
Will Deacon7faa3132018-12-11 13:41:32 +0000626 ldr x24, [tsk, #TSK_TI_PREEMPT] // get preempt count
627 cbnz x24, 1f // preempt count != 0
Valentin Schneider8aa67d12019-01-31 18:23:37 +0000628 bl preempt_schedule_irq // irq en/disable is done inside
Catalin Marinas60ffc302012-03-05 11:49:27 +00006291:
630#endif
631#ifdef CONFIG_TRACE_IRQFLAGS
632 bl trace_hardirqs_on
633#endif
634 kernel_exit 1
635ENDPROC(el1_irq)
636
Catalin Marinas60ffc302012-03-05 11:49:27 +0000637/*
638 * EL0 mode handlers.
639 */
640 .align 6
641el0_sync:
642 kernel_entry 0
643 mrs x25, esr_el1 // read the syndrome register
Mark Rutlandaed40e02014-11-24 12:31:40 +0000644 lsr x24, x25, #ESR_ELx_EC_SHIFT // exception class
645 cmp x24, #ESR_ELx_EC_SVC64 // SVC in 64-bit state
Catalin Marinas60ffc302012-03-05 11:49:27 +0000646 b.eq el0_svc
Mark Rutlandaed40e02014-11-24 12:31:40 +0000647 cmp x24, #ESR_ELx_EC_DABT_LOW // data abort in EL0
Catalin Marinas60ffc302012-03-05 11:49:27 +0000648 b.eq el0_da
Mark Rutlandaed40e02014-11-24 12:31:40 +0000649 cmp x24, #ESR_ELx_EC_IABT_LOW // instruction abort in EL0
Catalin Marinas60ffc302012-03-05 11:49:27 +0000650 b.eq el0_ia
Mark Rutlandaed40e02014-11-24 12:31:40 +0000651 cmp x24, #ESR_ELx_EC_FP_ASIMD // FP/ASIMD access
Catalin Marinas60ffc302012-03-05 11:49:27 +0000652 b.eq el0_fpsimd_acc
Dave Martinbc0ee472017-10-31 15:51:05 +0000653 cmp x24, #ESR_ELx_EC_SVE // SVE access
654 b.eq el0_sve_acc
Mark Rutlandaed40e02014-11-24 12:31:40 +0000655 cmp x24, #ESR_ELx_EC_FP_EXC64 // FP/ASIMD exception
Catalin Marinas60ffc302012-03-05 11:49:27 +0000656 b.eq el0_fpsimd_exc
Mark Rutlandaed40e02014-11-24 12:31:40 +0000657 cmp x24, #ESR_ELx_EC_SYS64 // configurable trap
Marc Zyngierc219bc42018-10-01 12:19:43 +0100658 ccmp x24, #ESR_ELx_EC_WFx, #4, ne
Andre Przywara7dd01ae2016-06-28 18:07:32 +0100659 b.eq el0_sys
Mark Rutlandaed40e02014-11-24 12:31:40 +0000660 cmp x24, #ESR_ELx_EC_SP_ALIGN // stack alignment exception
Catalin Marinas60ffc302012-03-05 11:49:27 +0000661 b.eq el0_sp_pc
Mark Rutlandaed40e02014-11-24 12:31:40 +0000662 cmp x24, #ESR_ELx_EC_PC_ALIGN // pc alignment exception
Catalin Marinas60ffc302012-03-05 11:49:27 +0000663 b.eq el0_sp_pc
Mark Rutlandaed40e02014-11-24 12:31:40 +0000664 cmp x24, #ESR_ELx_EC_UNKNOWN // unknown exception in EL0
Catalin Marinas60ffc302012-03-05 11:49:27 +0000665 b.eq el0_undef
Mark Rutlandaed40e02014-11-24 12:31:40 +0000666 cmp x24, #ESR_ELx_EC_BREAKPT_LOW // debug exception in EL0
Catalin Marinas60ffc302012-03-05 11:49:27 +0000667 b.ge el0_dbg
668 b el0_inv
669
670#ifdef CONFIG_COMPAT
671 .align 6
672el0_sync_compat:
673 kernel_entry 0, 32
674 mrs x25, esr_el1 // read the syndrome register
Mark Rutlandaed40e02014-11-24 12:31:40 +0000675 lsr x24, x25, #ESR_ELx_EC_SHIFT // exception class
676 cmp x24, #ESR_ELx_EC_SVC32 // SVC in 32-bit state
Catalin Marinas60ffc302012-03-05 11:49:27 +0000677 b.eq el0_svc_compat
Mark Rutlandaed40e02014-11-24 12:31:40 +0000678 cmp x24, #ESR_ELx_EC_DABT_LOW // data abort in EL0
Catalin Marinas60ffc302012-03-05 11:49:27 +0000679 b.eq el0_da
Mark Rutlandaed40e02014-11-24 12:31:40 +0000680 cmp x24, #ESR_ELx_EC_IABT_LOW // instruction abort in EL0
Catalin Marinas60ffc302012-03-05 11:49:27 +0000681 b.eq el0_ia
Mark Rutlandaed40e02014-11-24 12:31:40 +0000682 cmp x24, #ESR_ELx_EC_FP_ASIMD // FP/ASIMD access
Catalin Marinas60ffc302012-03-05 11:49:27 +0000683 b.eq el0_fpsimd_acc
Mark Rutlandaed40e02014-11-24 12:31:40 +0000684 cmp x24, #ESR_ELx_EC_FP_EXC32 // FP/ASIMD exception
Catalin Marinas60ffc302012-03-05 11:49:27 +0000685 b.eq el0_fpsimd_exc
Mark Salyzyn77f3228f2015-10-13 14:30:51 -0700686 cmp x24, #ESR_ELx_EC_PC_ALIGN // pc alignment exception
687 b.eq el0_sp_pc
Mark Rutlandaed40e02014-11-24 12:31:40 +0000688 cmp x24, #ESR_ELx_EC_UNKNOWN // unknown exception in EL0
Catalin Marinas60ffc302012-03-05 11:49:27 +0000689 b.eq el0_undef
Mark Rutlandaed40e02014-11-24 12:31:40 +0000690 cmp x24, #ESR_ELx_EC_CP15_32 // CP15 MRC/MCR trap
Marc Zyngier70c63cd2018-09-27 17:15:29 +0100691 b.eq el0_cp15
Mark Rutlandaed40e02014-11-24 12:31:40 +0000692 cmp x24, #ESR_ELx_EC_CP15_64 // CP15 MRRC/MCRR trap
Marc Zyngier70c63cd2018-09-27 17:15:29 +0100693 b.eq el0_cp15
Mark Rutlandaed40e02014-11-24 12:31:40 +0000694 cmp x24, #ESR_ELx_EC_CP14_MR // CP14 MRC/MCR trap
Mark Rutland381cc2b2013-05-24 12:02:35 +0100695 b.eq el0_undef
Mark Rutlandaed40e02014-11-24 12:31:40 +0000696 cmp x24, #ESR_ELx_EC_CP14_LS // CP14 LDC/STC trap
Mark Rutland381cc2b2013-05-24 12:02:35 +0100697 b.eq el0_undef
Mark Rutlandaed40e02014-11-24 12:31:40 +0000698 cmp x24, #ESR_ELx_EC_CP14_64 // CP14 MRRC/MCRR trap
Mark Rutland381cc2b2013-05-24 12:02:35 +0100699 b.eq el0_undef
Mark Rutlandaed40e02014-11-24 12:31:40 +0000700 cmp x24, #ESR_ELx_EC_BREAKPT_LOW // debug exception in EL0
Catalin Marinas60ffc302012-03-05 11:49:27 +0000701 b.ge el0_dbg
702 b el0_inv
703el0_svc_compat:
Mark Rutland3b714272018-07-11 14:56:45 +0100704 mov x0, sp
705 bl el0_svc_compat_handler
706 b ret_to_user
Catalin Marinas60ffc302012-03-05 11:49:27 +0000707
708 .align 6
709el0_irq_compat:
710 kernel_entry 0, 32
711 b el0_irq_naked
Xie XiuQia92d4d12017-11-02 12:12:42 +0000712
713el0_error_compat:
714 kernel_entry 0, 32
715 b el0_error_naked
Marc Zyngier70c63cd2018-09-27 17:15:29 +0100716
717el0_cp15:
718 /*
719 * Trapped CP15 (MRC, MCR, MRRC, MCRR) instructions
720 */
721 enable_daif
722 ct_user_exit
723 mov x0, x25
724 mov x1, sp
725 bl do_cp15instr
726 b ret_to_user
Catalin Marinas60ffc302012-03-05 11:49:27 +0000727#endif
728
729el0_da:
730 /*
731 * Data abort handling
732 */
Larry Bassel6ab64632014-05-30 20:34:14 +0100733 mrs x26, far_el1
James Morse746647c2017-11-02 12:12:40 +0000734 enable_daif
Larry Bassel6c81fe72014-05-30 12:34:15 -0700735 ct_user_exit
Kristina Martsenko276e9322017-05-03 16:37:47 +0100736 clear_address_tag x0, x26
Catalin Marinas60ffc302012-03-05 11:49:27 +0000737 mov x1, x25
738 mov x2, sp
Will Deacond54e81f2014-09-29 11:44:01 +0100739 bl do_mem_abort
740 b ret_to_user
Catalin Marinas60ffc302012-03-05 11:49:27 +0000741el0_ia:
742 /*
743 * Instruction abort handling
744 */
Larry Bassel6ab64632014-05-30 20:34:14 +0100745 mrs x26, far_el1
Will Deacon0f15adb2018-01-03 11:17:58 +0000746 enable_da_f
747#ifdef CONFIG_TRACE_IRQFLAGS
748 bl trace_hardirqs_off
749#endif
Larry Bassel6c81fe72014-05-30 12:34:15 -0700750 ct_user_exit
Larry Bassel6ab64632014-05-30 20:34:14 +0100751 mov x0, x26
Mark Rutland541ec872016-05-31 12:33:03 +0100752 mov x1, x25
Catalin Marinas60ffc302012-03-05 11:49:27 +0000753 mov x2, sp
Will Deacon0f15adb2018-01-03 11:17:58 +0000754 bl do_el0_ia_bp_hardening
Will Deacond54e81f2014-09-29 11:44:01 +0100755 b ret_to_user
Catalin Marinas60ffc302012-03-05 11:49:27 +0000756el0_fpsimd_acc:
757 /*
758 * Floating Point or Advanced SIMD access
759 */
James Morse746647c2017-11-02 12:12:40 +0000760 enable_daif
Larry Bassel6c81fe72014-05-30 12:34:15 -0700761 ct_user_exit
Catalin Marinas60ffc302012-03-05 11:49:27 +0000762 mov x0, x25
763 mov x1, sp
Will Deacond54e81f2014-09-29 11:44:01 +0100764 bl do_fpsimd_acc
765 b ret_to_user
Dave Martinbc0ee472017-10-31 15:51:05 +0000766el0_sve_acc:
767 /*
768 * Scalable Vector Extension access
769 */
770 enable_daif
771 ct_user_exit
772 mov x0, x25
773 mov x1, sp
774 bl do_sve_acc
775 b ret_to_user
Catalin Marinas60ffc302012-03-05 11:49:27 +0000776el0_fpsimd_exc:
777 /*
Dave Martinbc0ee472017-10-31 15:51:05 +0000778 * Floating Point, Advanced SIMD or SVE exception
Catalin Marinas60ffc302012-03-05 11:49:27 +0000779 */
James Morse746647c2017-11-02 12:12:40 +0000780 enable_daif
Larry Bassel6c81fe72014-05-30 12:34:15 -0700781 ct_user_exit
Catalin Marinas60ffc302012-03-05 11:49:27 +0000782 mov x0, x25
783 mov x1, sp
Will Deacond54e81f2014-09-29 11:44:01 +0100784 bl do_fpsimd_exc
785 b ret_to_user
Catalin Marinas60ffc302012-03-05 11:49:27 +0000786el0_sp_pc:
787 /*
788 * Stack or PC alignment exception handling
789 */
Larry Bassel6ab64632014-05-30 20:34:14 +0100790 mrs x26, far_el1
Will Deacon5dfc6ed2018-02-02 17:31:39 +0000791 enable_da_f
792#ifdef CONFIG_TRACE_IRQFLAGS
793 bl trace_hardirqs_off
794#endif
Mark Rutland46b05672015-06-15 16:40:27 +0100795 ct_user_exit
Larry Bassel6ab64632014-05-30 20:34:14 +0100796 mov x0, x26
Catalin Marinas60ffc302012-03-05 11:49:27 +0000797 mov x1, x25
798 mov x2, sp
Will Deacond54e81f2014-09-29 11:44:01 +0100799 bl do_sp_pc_abort
800 b ret_to_user
Catalin Marinas60ffc302012-03-05 11:49:27 +0000801el0_undef:
802 /*
803 * Undefined instruction
804 */
James Morse746647c2017-11-02 12:12:40 +0000805 enable_daif
Larry Bassel6c81fe72014-05-30 12:34:15 -0700806 ct_user_exit
Will Deacon2a283072014-04-29 19:04:06 +0100807 mov x0, sp
Will Deacond54e81f2014-09-29 11:44:01 +0100808 bl do_undefinstr
809 b ret_to_user
Andre Przywara7dd01ae2016-06-28 18:07:32 +0100810el0_sys:
811 /*
812 * System instructions, for trapped cache maintenance instructions
813 */
James Morse746647c2017-11-02 12:12:40 +0000814 enable_daif
Andre Przywara7dd01ae2016-06-28 18:07:32 +0100815 ct_user_exit
816 mov x0, x25
817 mov x1, sp
818 bl do_sysinstr
819 b ret_to_user
Catalin Marinas60ffc302012-03-05 11:49:27 +0000820el0_dbg:
821 /*
822 * Debug exception handling
823 */
824 tbnz x24, #0, el0_inv // EL0 only
825 mrs x0, far_el1
Catalin Marinas60ffc302012-03-05 11:49:27 +0000826 mov x1, x25
827 mov x2, sp
Will Deacon2a283072014-04-29 19:04:06 +0100828 bl do_debug_exception
James Morse746647c2017-11-02 12:12:40 +0000829 enable_daif
Larry Bassel6c81fe72014-05-30 12:34:15 -0700830 ct_user_exit
Will Deacon2a283072014-04-29 19:04:06 +0100831 b ret_to_user
Catalin Marinas60ffc302012-03-05 11:49:27 +0000832el0_inv:
James Morse746647c2017-11-02 12:12:40 +0000833 enable_daif
Larry Bassel6c81fe72014-05-30 12:34:15 -0700834 ct_user_exit
Catalin Marinas60ffc302012-03-05 11:49:27 +0000835 mov x0, sp
836 mov x1, #BAD_SYNC
Mark Rutland1b428042015-07-07 18:00:49 +0100837 mov x2, x25
Mark Rutland7d9e8f72017-01-18 17:23:41 +0000838 bl bad_el0_sync
Will Deacond54e81f2014-09-29 11:44:01 +0100839 b ret_to_user
Catalin Marinas60ffc302012-03-05 11:49:27 +0000840ENDPROC(el0_sync)
841
842 .align 6
843el0_irq:
844 kernel_entry 0
845el0_irq_naked:
James Morseb282e1c2017-11-02 12:12:41 +0000846 enable_da_f
Catalin Marinas60ffc302012-03-05 11:49:27 +0000847#ifdef CONFIG_TRACE_IRQFLAGS
848 bl trace_hardirqs_off
849#endif
Marc Zyngier64681782013-11-12 17:11:53 +0000850
Larry Bassel6c81fe72014-05-30 12:34:15 -0700851 ct_user_exit
Will Deacon30d88c02018-02-02 17:31:40 +0000852#ifdef CONFIG_HARDEN_BRANCH_PREDICTOR
853 tbz x22, #55, 1f
854 bl do_el0_irq_bp_hardening
8551:
856#endif
Catalin Marinas60ffc302012-03-05 11:49:27 +0000857 irq_handler
Marc Zyngier64681782013-11-12 17:11:53 +0000858
Catalin Marinas60ffc302012-03-05 11:49:27 +0000859#ifdef CONFIG_TRACE_IRQFLAGS
860 bl trace_hardirqs_on
861#endif
862 b ret_to_user
863ENDPROC(el0_irq)
864
Xie XiuQia92d4d12017-11-02 12:12:42 +0000865el1_error:
866 kernel_entry 1
867 mrs x1, esr_el1
868 enable_dbg
869 mov x0, sp
870 bl do_serror
871 kernel_exit 1
872ENDPROC(el1_error)
873
874el0_error:
875 kernel_entry 0
876el0_error_naked:
877 mrs x1, esr_el1
878 enable_dbg
879 mov x0, sp
880 bl do_serror
881 enable_daif
882 ct_user_exit
883 b ret_to_user
884ENDPROC(el0_error)
885
Catalin Marinas60ffc302012-03-05 11:49:27 +0000886/*
887 * Ok, we need to do extra processing, enter the slow path.
888 */
Catalin Marinas60ffc302012-03-05 11:49:27 +0000889work_pending:
Catalin Marinas60ffc302012-03-05 11:49:27 +0000890 mov x0, sp // 'regs'
Catalin Marinas60ffc302012-03-05 11:49:27 +0000891 bl do_notify_resume
Catalin Marinasdb3899a2015-12-04 12:42:29 +0000892#ifdef CONFIG_TRACE_IRQFLAGS
Chris Metcalf421dd6f2016-07-14 16:48:14 -0400893 bl trace_hardirqs_on // enabled while in userspace
Catalin Marinasdb3899a2015-12-04 12:42:29 +0000894#endif
Mark Rutlandc02433d2016-11-03 20:23:13 +0000895 ldr x1, [tsk, #TSK_TI_FLAGS] // re-check for single-step
Chris Metcalf421dd6f2016-07-14 16:48:14 -0400896 b finish_ret_to_user
Catalin Marinas60ffc302012-03-05 11:49:27 +0000897/*
898 * "slow" syscall return path.
899 */
Catalin Marinas59dc67b2012-09-10 16:11:46 +0100900ret_to_user:
James Morse8d667722017-11-02 12:12:37 +0000901 disable_daif
Mark Rutlandc02433d2016-11-03 20:23:13 +0000902 ldr x1, [tsk, #TSK_TI_FLAGS]
Catalin Marinas60ffc302012-03-05 11:49:27 +0000903 and x2, x1, #_TIF_WORK_MASK
904 cbnz x2, work_pending
Chris Metcalf421dd6f2016-07-14 16:48:14 -0400905finish_ret_to_user:
Will Deacon2a283072014-04-29 19:04:06 +0100906 enable_step_tsk x1, x2
Laura Abbott0b3e3362018-07-20 14:41:54 -0700907#ifdef CONFIG_GCC_PLUGIN_STACKLEAK
908 bl stackleak_erase
909#endif
Will Deacon412fcb62015-08-19 15:57:09 +0100910 kernel_exit 0
Catalin Marinas60ffc302012-03-05 11:49:27 +0000911ENDPROC(ret_to_user)
912
913/*
Catalin Marinas60ffc302012-03-05 11:49:27 +0000914 * SVC handler.
915 */
916 .align 6
917el0_svc:
Catalin Marinas60ffc302012-03-05 11:49:27 +0000918 mov x0, sp
Mark Rutland3b714272018-07-11 14:56:45 +0100919 bl el0_svc_handler
Catalin Marinas60ffc302012-03-05 11:49:27 +0000920 b ret_to_user
Mark Rutlandf37099b2018-07-11 14:56:44 +0100921ENDPROC(el0_svc)
Catalin Marinas60ffc302012-03-05 11:49:27 +0000922
Pratyush Anand888b3c82016-07-08 12:35:50 -0400923 .popsection // .entry.text
924
Will Deaconc7b9ada2017-11-14 14:07:40 +0000925#ifdef CONFIG_UNMAP_KERNEL_AT_EL0
926/*
927 * Exception vectors trampoline.
928 */
929 .pushsection ".entry.tramp.text", "ax"
930
931 .macro tramp_map_kernel, tmp
932 mrs \tmp, ttbr1_el1
Steve Capper1e1b8c02018-01-11 10:11:58 +0000933 add \tmp, \tmp, #(PAGE_SIZE + RESERVED_TTBR0_SIZE)
Will Deaconc7b9ada2017-11-14 14:07:40 +0000934 bic \tmp, \tmp, #USER_ASID_FLAG
935 msr ttbr1_el1, \tmp
Will Deacond1777e62017-11-14 14:29:19 +0000936#ifdef CONFIG_QCOM_FALKOR_ERRATUM_1003
937alternative_if ARM64_WORKAROUND_QCOM_FALKOR_E1003
938 /* ASID already in \tmp[63:48] */
939 movk \tmp, #:abs_g2_nc:(TRAMP_VALIAS >> 12)
940 movk \tmp, #:abs_g1_nc:(TRAMP_VALIAS >> 12)
941 /* 2MB boundary containing the vectors, so we nobble the walk cache */
942 movk \tmp, #:abs_g0_nc:((TRAMP_VALIAS & ~(SZ_2M - 1)) >> 12)
943 isb
944 tlbi vae1, \tmp
945 dsb nsh
946alternative_else_nop_endif
947#endif /* CONFIG_QCOM_FALKOR_ERRATUM_1003 */
Will Deaconc7b9ada2017-11-14 14:07:40 +0000948 .endm
949
950 .macro tramp_unmap_kernel, tmp
951 mrs \tmp, ttbr1_el1
Steve Capper1e1b8c02018-01-11 10:11:58 +0000952 sub \tmp, \tmp, #(PAGE_SIZE + RESERVED_TTBR0_SIZE)
Will Deaconc7b9ada2017-11-14 14:07:40 +0000953 orr \tmp, \tmp, #USER_ASID_FLAG
954 msr ttbr1_el1, \tmp
955 /*
Will Deaconf1672112018-01-29 11:59:58 +0000956 * We avoid running the post_ttbr_update_workaround here because
957 * it's only needed by Cavium ThunderX, which requires KPTI to be
958 * disabled.
Will Deaconc7b9ada2017-11-14 14:07:40 +0000959 */
960 .endm
961
962 .macro tramp_ventry, regsize = 64
963 .align 7
9641:
965 .if \regsize == 64
966 msr tpidrro_el0, x30 // Restored in kernel_ventry
967 .endif
Will Deaconbe04a6d2017-11-14 16:15:59 +0000968 /*
969 * Defend against branch aliasing attacks by pushing a dummy
970 * entry onto the return stack and using a RET instruction to
971 * enter the full-fat kernel vectors.
972 */
973 bl 2f
974 b .
9752:
Will Deaconc7b9ada2017-11-14 14:07:40 +0000976 tramp_map_kernel x30
Will Deacon6c27c402017-12-06 11:24:02 +0000977#ifdef CONFIG_RANDOMIZE_BASE
978 adr x30, tramp_vectors + PAGE_SIZE
979alternative_insn isb, nop, ARM64_WORKAROUND_QCOM_FALKOR_E1003
980 ldr x30, [x30]
981#else
Will Deaconc7b9ada2017-11-14 14:07:40 +0000982 ldr x30, =vectors
Will Deacon6c27c402017-12-06 11:24:02 +0000983#endif
Will Deaconc7b9ada2017-11-14 14:07:40 +0000984 prfm plil1strm, [x30, #(1b - tramp_vectors)]
985 msr vbar_el1, x30
986 add x30, x30, #(1b - tramp_vectors)
987 isb
Will Deaconbe04a6d2017-11-14 16:15:59 +0000988 ret
Will Deaconc7b9ada2017-11-14 14:07:40 +0000989 .endm
990
991 .macro tramp_exit, regsize = 64
992 adr x30, tramp_vectors
993 msr vbar_el1, x30
994 tramp_unmap_kernel x30
995 .if \regsize == 64
996 mrs x30, far_el1
997 .endif
998 eret
Will Deacon679db702018-06-14 11:23:38 +0100999 sb
Will Deaconc7b9ada2017-11-14 14:07:40 +00001000 .endm
1001
1002 .align 11
1003ENTRY(tramp_vectors)
1004 .space 0x400
1005
1006 tramp_ventry
1007 tramp_ventry
1008 tramp_ventry
1009 tramp_ventry
1010
1011 tramp_ventry 32
1012 tramp_ventry 32
1013 tramp_ventry 32
1014 tramp_ventry 32
1015END(tramp_vectors)
1016
1017ENTRY(tramp_exit_native)
1018 tramp_exit
1019END(tramp_exit_native)
1020
1021ENTRY(tramp_exit_compat)
1022 tramp_exit 32
1023END(tramp_exit_compat)
1024
1025 .ltorg
1026 .popsection // .entry.tramp.text
Will Deacon6c27c402017-12-06 11:24:02 +00001027#ifdef CONFIG_RANDOMIZE_BASE
1028 .pushsection ".rodata", "a"
1029 .align PAGE_SHIFT
1030 .globl __entry_tramp_data_start
1031__entry_tramp_data_start:
1032 .quad vectors
1033 .popsection // .rodata
1034#endif /* CONFIG_RANDOMIZE_BASE */
Will Deaconc7b9ada2017-11-14 14:07:40 +00001035#endif /* CONFIG_UNMAP_KERNEL_AT_EL0 */
1036
Catalin Marinas60ffc302012-03-05 11:49:27 +00001037/*
Mark Rutlanded84b4e2017-07-26 16:05:20 +01001038 * Register switch for AArch64. The callee-saved registers need to be saved
1039 * and restored. On entry:
1040 * x0 = previous task_struct (must be preserved across the switch)
1041 * x1 = next task_struct
1042 * Previous and next are guaranteed not to be the same.
1043 *
1044 */
1045ENTRY(cpu_switch_to)
1046 mov x10, #THREAD_CPU_CONTEXT
1047 add x8, x0, x10
1048 mov x9, sp
1049 stp x19, x20, [x8], #16 // store callee-saved registers
1050 stp x21, x22, [x8], #16
1051 stp x23, x24, [x8], #16
1052 stp x25, x26, [x8], #16
1053 stp x27, x28, [x8], #16
1054 stp x29, x9, [x8], #16
1055 str lr, [x8]
1056 add x8, x1, x10
1057 ldp x19, x20, [x8], #16 // restore callee-saved registers
1058 ldp x21, x22, [x8], #16
1059 ldp x23, x24, [x8], #16
1060 ldp x25, x26, [x8], #16
1061 ldp x27, x28, [x8], #16
1062 ldp x29, x9, [x8], #16
1063 ldr lr, [x8]
1064 mov sp, x9
1065 msr sp_el0, x1
1066 ret
1067ENDPROC(cpu_switch_to)
1068NOKPROBE(cpu_switch_to)
1069
1070/*
1071 * This is how we return from a fork.
1072 */
1073ENTRY(ret_from_fork)
1074 bl schedule_tail
1075 cbz x19, 1f // not a kernel thread
1076 mov x0, x20
1077 blr x19
10781: get_thread_info tsk
1079 b ret_to_user
1080ENDPROC(ret_from_fork)
1081NOKPROBE(ret_from_fork)
James Morsef5df2692018-01-08 15:38:12 +00001082
1083#ifdef CONFIG_ARM_SDE_INTERFACE
1084
1085#include <asm/sdei.h>
1086#include <uapi/linux/arm_sdei.h>
1087
James Morse79e9aa52018-01-08 15:38:18 +00001088.macro sdei_handler_exit exit_mode
1089 /* On success, this call never returns... */
1090 cmp \exit_mode, #SDEI_EXIT_SMC
1091 b.ne 99f
1092 smc #0
1093 b .
109499: hvc #0
1095 b .
1096.endm
1097
1098#ifdef CONFIG_UNMAP_KERNEL_AT_EL0
1099/*
1100 * The regular SDEI entry point may have been unmapped along with the rest of
1101 * the kernel. This trampoline restores the kernel mapping to make the x1 memory
1102 * argument accessible.
1103 *
1104 * This clobbers x4, __sdei_handler() will restore this from firmware's
1105 * copy.
1106 */
1107.ltorg
1108.pushsection ".entry.tramp.text", "ax"
1109ENTRY(__sdei_asm_entry_trampoline)
1110 mrs x4, ttbr1_el1
1111 tbz x4, #USER_ASID_BIT, 1f
1112
1113 tramp_map_kernel tmp=x4
1114 isb
1115 mov x4, xzr
1116
1117 /*
1118 * Use reg->interrupted_regs.addr_limit to remember whether to unmap
1119 * the kernel on exit.
1120 */
11211: str x4, [x1, #(SDEI_EVENT_INTREGS + S_ORIG_ADDR_LIMIT)]
1122
1123#ifdef CONFIG_RANDOMIZE_BASE
1124 adr x4, tramp_vectors + PAGE_SIZE
1125 add x4, x4, #:lo12:__sdei_asm_trampoline_next_handler
1126 ldr x4, [x4]
1127#else
1128 ldr x4, =__sdei_asm_handler
1129#endif
1130 br x4
1131ENDPROC(__sdei_asm_entry_trampoline)
1132NOKPROBE(__sdei_asm_entry_trampoline)
1133
1134/*
1135 * Make the exit call and restore the original ttbr1_el1
1136 *
1137 * x0 & x1: setup for the exit API call
1138 * x2: exit_mode
1139 * x4: struct sdei_registered_event argument from registration time.
1140 */
1141ENTRY(__sdei_asm_exit_trampoline)
1142 ldr x4, [x4, #(SDEI_EVENT_INTREGS + S_ORIG_ADDR_LIMIT)]
1143 cbnz x4, 1f
1144
1145 tramp_unmap_kernel tmp=x4
1146
11471: sdei_handler_exit exit_mode=x2
1148ENDPROC(__sdei_asm_exit_trampoline)
1149NOKPROBE(__sdei_asm_exit_trampoline)
1150 .ltorg
1151.popsection // .entry.tramp.text
1152#ifdef CONFIG_RANDOMIZE_BASE
1153.pushsection ".rodata", "a"
1154__sdei_asm_trampoline_next_handler:
1155 .quad __sdei_asm_handler
1156.popsection // .rodata
1157#endif /* CONFIG_RANDOMIZE_BASE */
1158#endif /* CONFIG_UNMAP_KERNEL_AT_EL0 */
1159
James Morsef5df2692018-01-08 15:38:12 +00001160/*
1161 * Software Delegated Exception entry point.
1162 *
1163 * x0: Event number
1164 * x1: struct sdei_registered_event argument from registration time.
1165 * x2: interrupted PC
1166 * x3: interrupted PSTATE
James Morse79e9aa52018-01-08 15:38:18 +00001167 * x4: maybe clobbered by the trampoline
James Morsef5df2692018-01-08 15:38:12 +00001168 *
1169 * Firmware has preserved x0->x17 for us, we must save/restore the rest to
1170 * follow SMC-CC. We save (or retrieve) all the registers as the handler may
1171 * want them.
1172 */
1173ENTRY(__sdei_asm_handler)
1174 stp x2, x3, [x1, #SDEI_EVENT_INTREGS + S_PC]
1175 stp x4, x5, [x1, #SDEI_EVENT_INTREGS + 16 * 2]
1176 stp x6, x7, [x1, #SDEI_EVENT_INTREGS + 16 * 3]
1177 stp x8, x9, [x1, #SDEI_EVENT_INTREGS + 16 * 4]
1178 stp x10, x11, [x1, #SDEI_EVENT_INTREGS + 16 * 5]
1179 stp x12, x13, [x1, #SDEI_EVENT_INTREGS + 16 * 6]
1180 stp x14, x15, [x1, #SDEI_EVENT_INTREGS + 16 * 7]
1181 stp x16, x17, [x1, #SDEI_EVENT_INTREGS + 16 * 8]
1182 stp x18, x19, [x1, #SDEI_EVENT_INTREGS + 16 * 9]
1183 stp x20, x21, [x1, #SDEI_EVENT_INTREGS + 16 * 10]
1184 stp x22, x23, [x1, #SDEI_EVENT_INTREGS + 16 * 11]
1185 stp x24, x25, [x1, #SDEI_EVENT_INTREGS + 16 * 12]
1186 stp x26, x27, [x1, #SDEI_EVENT_INTREGS + 16 * 13]
1187 stp x28, x29, [x1, #SDEI_EVENT_INTREGS + 16 * 14]
1188 mov x4, sp
1189 stp lr, x4, [x1, #SDEI_EVENT_INTREGS + S_LR]
1190
1191 mov x19, x1
1192
1193#ifdef CONFIG_VMAP_STACK
1194 /*
1195 * entry.S may have been using sp as a scratch register, find whether
1196 * this is a normal or critical event and switch to the appropriate
1197 * stack for this CPU.
1198 */
1199 ldrb w4, [x19, #SDEI_EVENT_PRIORITY]
1200 cbnz w4, 1f
1201 ldr_this_cpu dst=x5, sym=sdei_stack_normal_ptr, tmp=x6
1202 b 2f
12031: ldr_this_cpu dst=x5, sym=sdei_stack_critical_ptr, tmp=x6
12042: mov x6, #SDEI_STACK_SIZE
1205 add x5, x5, x6
1206 mov sp, x5
1207#endif
1208
1209 /*
1210 * We may have interrupted userspace, or a guest, or exit-from or
1211 * return-to either of these. We can't trust sp_el0, restore it.
1212 */
1213 mrs x28, sp_el0
1214 ldr_this_cpu dst=x0, sym=__entry_task, tmp=x1
1215 msr sp_el0, x0
1216
1217 /* If we interrupted the kernel point to the previous stack/frame. */
1218 and x0, x3, #0xc
1219 mrs x1, CurrentEL
1220 cmp x0, x1
1221 csel x29, x29, xzr, eq // fp, or zero
1222 csel x4, x2, xzr, eq // elr, or zero
1223
1224 stp x29, x4, [sp, #-16]!
1225 mov x29, sp
1226
1227 add x0, x19, #SDEI_EVENT_INTREGS
1228 mov x1, x19
1229 bl __sdei_handler
1230
1231 msr sp_el0, x28
1232 /* restore regs >x17 that we clobbered */
James Morse79e9aa52018-01-08 15:38:18 +00001233 mov x4, x19 // keep x4 for __sdei_asm_exit_trampoline
1234 ldp x28, x29, [x4, #SDEI_EVENT_INTREGS + 16 * 14]
1235 ldp x18, x19, [x4, #SDEI_EVENT_INTREGS + 16 * 9]
1236 ldp lr, x1, [x4, #SDEI_EVENT_INTREGS + S_LR]
1237 mov sp, x1
James Morsef5df2692018-01-08 15:38:12 +00001238
1239 mov x1, x0 // address to complete_and_resume
1240 /* x0 = (x0 <= 1) ? EVENT_COMPLETE:EVENT_COMPLETE_AND_RESUME */
1241 cmp x0, #1
1242 mov_q x2, SDEI_1_0_FN_SDEI_EVENT_COMPLETE
1243 mov_q x3, SDEI_1_0_FN_SDEI_EVENT_COMPLETE_AND_RESUME
1244 csel x0, x2, x3, ls
1245
James Morsef5df2692018-01-08 15:38:12 +00001246 ldr_l x2, sdei_exit_mode
James Morse79e9aa52018-01-08 15:38:18 +00001247
1248alternative_if_not ARM64_UNMAP_KERNEL_AT_EL0
1249 sdei_handler_exit exit_mode=x2
1250alternative_else_nop_endif
1251
1252#ifdef CONFIG_UNMAP_KERNEL_AT_EL0
1253 tramp_alias dst=x5, sym=__sdei_asm_exit_trampoline
1254 br x5
1255#endif
James Morsef5df2692018-01-08 15:38:12 +00001256ENDPROC(__sdei_asm_handler)
1257NOKPROBE(__sdei_asm_handler)
1258#endif /* CONFIG_ARM_SDE_INTERFACE */