blob: 29ad672a6abdf52549bf80257394245366781abd [file] [log] [blame]
Catalin Marinas60ffc302012-03-05 11:49:27 +00001/*
2 * Low-level exception handling code
3 *
4 * Copyright (C) 2012 ARM Ltd.
5 * Authors: Catalin Marinas <catalin.marinas@arm.com>
6 * Will Deacon <will.deacon@arm.com>
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
16 *
17 * You should have received a copy of the GNU General Public License
18 * along with this program. If not, see <http://www.gnu.org/licenses/>.
19 */
20
Marc Zyngier8e290622018-05-29 13:11:06 +010021#include <linux/arm-smccc.h>
Catalin Marinas60ffc302012-03-05 11:49:27 +000022#include <linux/init.h>
23#include <linux/linkage.h>
24
Marc Zyngier8d883b22015-06-01 10:47:41 +010025#include <asm/alternative.h>
Catalin Marinas60ffc302012-03-05 11:49:27 +000026#include <asm/assembler.h>
27#include <asm/asm-offsets.h>
Will Deacon905e8c52015-03-23 19:07:02 +000028#include <asm/cpufeature.h>
Catalin Marinas60ffc302012-03-05 11:49:27 +000029#include <asm/errno.h>
Marc Zyngier5c1ce6f2013-04-08 17:17:03 +010030#include <asm/esr.h>
James Morse8e23dac2015-12-04 11:02:27 +000031#include <asm/irq.h>
Will Deaconc7b9ada2017-11-14 14:07:40 +000032#include <asm/memory.h>
33#include <asm/mmu.h>
Yury Noroveef94a32017-08-31 11:30:50 +030034#include <asm/processor.h>
Catalin Marinas39bc88e2016-09-02 14:54:03 +010035#include <asm/ptrace.h>
Catalin Marinas60ffc302012-03-05 11:49:27 +000036#include <asm/thread_info.h>
Al Virob4b86642016-12-26 04:10:19 -050037#include <asm/asm-uaccess.h>
Catalin Marinas60ffc302012-03-05 11:49:27 +000038#include <asm/unistd.h>
39
40/*
Larry Bassel6c81fe72014-05-30 12:34:15 -070041 * Context tracking subsystem. Used to instrument transitions
42 * between user and kernel mode.
43 */
44 .macro ct_user_exit, syscall = 0
45#ifdef CONFIG_CONTEXT_TRACKING
46 bl context_tracking_user_exit
47 .if \syscall == 1
48 /*
49 * Save/restore needed during syscalls. Restore syscall arguments from
50 * the values already saved on stack during kernel_entry.
51 */
52 ldp x0, x1, [sp]
53 ldp x2, x3, [sp, #S_X2]
54 ldp x4, x5, [sp, #S_X4]
55 ldp x6, x7, [sp, #S_X6]
56 .endif
57#endif
58 .endm
59
60 .macro ct_user_enter
61#ifdef CONFIG_CONTEXT_TRACKING
62 bl context_tracking_user_enter
63#endif
64 .endm
65
66/*
Catalin Marinas60ffc302012-03-05 11:49:27 +000067 * Bad Abort numbers
68 *-----------------
69 */
70#define BAD_SYNC 0
71#define BAD_IRQ 1
72#define BAD_FIQ 2
73#define BAD_ERROR 3
74
Will Deacon5b1f7fe2017-11-14 14:20:21 +000075 .macro kernel_ventry, el, label, regsize = 64
Mark Rutlandb11e5752017-07-19 17:24:49 +010076 .align 7
Will Deacon4bf32862017-11-14 14:24:29 +000077#ifdef CONFIG_UNMAP_KERNEL_AT_EL0
Will Deaconea1e3de2017-11-14 14:38:19 +000078alternative_if ARM64_UNMAP_KERNEL_AT_EL0
Will Deacon4bf32862017-11-14 14:24:29 +000079 .if \el == 0
80 .if \regsize == 64
81 mrs x30, tpidrro_el0
82 msr tpidrro_el0, xzr
83 .else
84 mov x30, xzr
85 .endif
86 .endif
Will Deaconea1e3de2017-11-14 14:38:19 +000087alternative_else_nop_endif
Will Deacon4bf32862017-11-14 14:24:29 +000088#endif
89
Will Deacon63648dd2014-09-29 12:26:41 +010090 sub sp, sp, #S_FRAME_SIZE
Mark Rutland872d8322017-07-14 20:30:35 +010091#ifdef CONFIG_VMAP_STACK
92 /*
93 * Test whether the SP has overflowed, without corrupting a GPR.
94 * Task and IRQ stacks are aligned to (1 << THREAD_SHIFT).
95 */
96 add sp, sp, x0 // sp' = sp + x0
97 sub x0, sp, x0 // x0' = sp' - x0 = (sp + x0) - x0 = sp
98 tbnz x0, #THREAD_SHIFT, 0f
99 sub x0, sp, x0 // x0'' = sp' - x0' = (sp + x0) - sp = x0
100 sub sp, sp, x0 // sp'' = sp' - x0 = (sp + x0) - x0 = sp
Will Deacon5b1f7fe2017-11-14 14:20:21 +0000101 b el\()\el\()_\label
Mark Rutland872d8322017-07-14 20:30:35 +0100102
1030:
104 /*
105 * Either we've just detected an overflow, or we've taken an exception
106 * while on the overflow stack. Either way, we won't return to
107 * userspace, and can clobber EL0 registers to free up GPRs.
108 */
109
110 /* Stash the original SP (minus S_FRAME_SIZE) in tpidr_el0. */
111 msr tpidr_el0, x0
112
113 /* Recover the original x0 value and stash it in tpidrro_el0 */
114 sub x0, sp, x0
115 msr tpidrro_el0, x0
116
117 /* Switch to the overflow stack */
118 adr_this_cpu sp, overflow_stack + OVERFLOW_STACK_SIZE, x0
119
120 /*
121 * Check whether we were already on the overflow stack. This may happen
122 * after panic() re-enables interrupts.
123 */
124 mrs x0, tpidr_el0 // sp of interrupted context
125 sub x0, sp, x0 // delta with top of overflow stack
126 tst x0, #~(OVERFLOW_STACK_SIZE - 1) // within range?
127 b.ne __bad_stack // no? -> bad stack pointer
128
129 /* We were already on the overflow stack. Restore sp/x0 and carry on. */
130 sub sp, sp, x0
131 mrs x0, tpidrro_el0
132#endif
Will Deacon5b1f7fe2017-11-14 14:20:21 +0000133 b el\()\el\()_\label
Mark Rutlandb11e5752017-07-19 17:24:49 +0100134 .endm
135
Will Deacon4bf32862017-11-14 14:24:29 +0000136 .macro tramp_alias, dst, sym
137 mov_q \dst, TRAMP_VALIAS
138 add \dst, \dst, #(\sym - .entry.tramp.text)
Mark Rutlandb11e5752017-07-19 17:24:49 +0100139 .endm
140
Marc Zyngier8e290622018-05-29 13:11:06 +0100141 // This macro corrupts x0-x3. It is the caller's duty
142 // to save/restore them if required.
Marc Zyngier5cf9ce62018-05-29 13:11:07 +0100143 .macro apply_ssbd, state, targ, tmp1, tmp2
Marc Zyngier8e290622018-05-29 13:11:06 +0100144#ifdef CONFIG_ARM64_SSBD
Marc Zyngier5cf9ce62018-05-29 13:11:07 +0100145 ldr_this_cpu \tmp2, arm64_ssbd_callback_required, \tmp1
146 cbz \tmp2, \targ
Marc Zyngier8e290622018-05-29 13:11:06 +0100147 mov w0, #ARM_SMCCC_ARCH_WORKAROUND_2
148 mov w1, #\state
149alternative_cb arm64_update_smccc_conduit
150 nop // Patched to SMC/HVC #0
151alternative_cb_end
152#endif
153 .endm
154
Mark Rutlandb11e5752017-07-19 17:24:49 +0100155 .macro kernel_entry, el, regsize = 64
Catalin Marinas60ffc302012-03-05 11:49:27 +0000156 .if \regsize == 32
157 mov w0, w0 // zero upper 32 bits of x0
158 .endif
Will Deacon63648dd2014-09-29 12:26:41 +0100159 stp x0, x1, [sp, #16 * 0]
160 stp x2, x3, [sp, #16 * 1]
161 stp x4, x5, [sp, #16 * 2]
162 stp x6, x7, [sp, #16 * 3]
163 stp x8, x9, [sp, #16 * 4]
164 stp x10, x11, [sp, #16 * 5]
165 stp x12, x13, [sp, #16 * 6]
166 stp x14, x15, [sp, #16 * 7]
167 stp x16, x17, [sp, #16 * 8]
168 stp x18, x19, [sp, #16 * 9]
169 stp x20, x21, [sp, #16 * 10]
170 stp x22, x23, [sp, #16 * 11]
171 stp x24, x25, [sp, #16 * 12]
172 stp x26, x27, [sp, #16 * 13]
173 stp x28, x29, [sp, #16 * 14]
174
Catalin Marinas60ffc302012-03-05 11:49:27 +0000175 .if \el == 0
176 mrs x21, sp_el0
Mark Rutlandc02433d2016-11-03 20:23:13 +0000177 ldr_this_cpu tsk, __entry_task, x20 // Ensure MDSCR_EL1.SS is clear,
178 ldr x19, [tsk, #TSK_TI_FLAGS] // since we can unmask debug
Will Deacon2a283072014-04-29 19:04:06 +0100179 disable_step_tsk x19, x20 // exceptions when scheduling.
James Morse49003a82015-12-10 10:22:41 +0000180
Marc Zyngier5cf9ce62018-05-29 13:11:07 +0100181 apply_ssbd 1, 1f, x22, x23
Marc Zyngier8e290622018-05-29 13:11:06 +0100182
183#ifdef CONFIG_ARM64_SSBD
184 ldp x0, x1, [sp, #16 * 0]
185 ldp x2, x3, [sp, #16 * 1]
186#endif
Marc Zyngier5cf9ce62018-05-29 13:11:07 +01001871:
Marc Zyngier8e290622018-05-29 13:11:06 +0100188
James Morse49003a82015-12-10 10:22:41 +0000189 mov x29, xzr // fp pointed to user-space
Catalin Marinas60ffc302012-03-05 11:49:27 +0000190 .else
191 add x21, sp, #S_FRAME_SIZE
James Morsee19a6ee2016-06-20 18:28:01 +0100192 get_thread_info tsk
Robin Murphy51369e32018-02-05 15:34:18 +0000193 /* Save the task's original addr_limit and set USER_DS */
Mark Rutlandc02433d2016-11-03 20:23:13 +0000194 ldr x20, [tsk, #TSK_TI_ADDR_LIMIT]
James Morsee19a6ee2016-06-20 18:28:01 +0100195 str x20, [sp, #S_ORIG_ADDR_LIMIT]
Robin Murphy51369e32018-02-05 15:34:18 +0000196 mov x20, #USER_DS
Mark Rutlandc02433d2016-11-03 20:23:13 +0000197 str x20, [tsk, #TSK_TI_ADDR_LIMIT]
Vladimir Murzin563cada2016-09-01 14:35:59 +0100198 /* No need to reset PSTATE.UAO, hardware's already set it to 0 for us */
James Morsee19a6ee2016-06-20 18:28:01 +0100199 .endif /* \el == 0 */
Catalin Marinas60ffc302012-03-05 11:49:27 +0000200 mrs x22, elr_el1
201 mrs x23, spsr_el1
202 stp lr, x21, [sp, #S_LR]
Catalin Marinas39bc88e2016-09-02 14:54:03 +0100203
Ard Biesheuvel73267492017-07-22 18:45:33 +0100204 /*
205 * In order to be able to dump the contents of struct pt_regs at the
206 * time the exception was taken (in case we attempt to walk the call
207 * stack later), chain it together with the stack frames.
208 */
209 .if \el == 0
210 stp xzr, xzr, [sp, #S_STACKFRAME]
211 .else
212 stp x29, x22, [sp, #S_STACKFRAME]
213 .endif
214 add x29, sp, #S_STACKFRAME
215
Catalin Marinas39bc88e2016-09-02 14:54:03 +0100216#ifdef CONFIG_ARM64_SW_TTBR0_PAN
217 /*
218 * Set the TTBR0 PAN bit in SPSR. When the exception is taken from
219 * EL0, there is no need to check the state of TTBR0_EL1 since
220 * accesses are always enabled.
221 * Note that the meaning of this bit differs from the ARMv8.1 PAN
222 * feature as all TTBR0_EL1 accesses are disabled, not just those to
223 * user mappings.
224 */
225alternative_if ARM64_HAS_PAN
226 b 1f // skip TTBR0 PAN
227alternative_else_nop_endif
228
229 .if \el != 0
230 mrs x21, ttbr0_el1
Will Deaconb5195382017-12-01 17:33:48 +0000231 tst x21, #TTBR_ASID_MASK // Check for the reserved ASID
Catalin Marinas39bc88e2016-09-02 14:54:03 +0100232 orr x23, x23, #PSR_PAN_BIT // Set the emulated PAN in the saved SPSR
233 b.eq 1f // TTBR0 access already disabled
234 and x23, x23, #~PSR_PAN_BIT // Clear the emulated PAN in the saved SPSR
235 .endif
236
237 __uaccess_ttbr0_disable x21
2381:
239#endif
240
Catalin Marinas60ffc302012-03-05 11:49:27 +0000241 stp x22, x23, [sp, #S_PC]
242
Dave Martin17c28952017-08-01 15:35:54 +0100243 /* Not in a syscall by default (el0_svc overwrites for real syscall) */
Catalin Marinas60ffc302012-03-05 11:49:27 +0000244 .if \el == 0
Dave Martin17c28952017-08-01 15:35:54 +0100245 mov w21, #NO_SYSCALL
Dave Martin35d0e6f2017-08-01 15:35:53 +0100246 str w21, [sp, #S_SYSCALLNO]
Catalin Marinas60ffc302012-03-05 11:49:27 +0000247 .endif
248
249 /*
Jungseok Lee6cdf9c72015-12-04 11:02:25 +0000250 * Set sp_el0 to current thread_info.
251 */
252 .if \el == 0
253 msr sp_el0, tsk
254 .endif
255
256 /*
Catalin Marinas60ffc302012-03-05 11:49:27 +0000257 * Registers that may be useful after this macro is invoked:
258 *
259 * x21 - aborted SP
260 * x22 - aborted PC
261 * x23 - aborted PSTATE
262 */
263 .endm
264
Will Deacon412fcb62015-08-19 15:57:09 +0100265 .macro kernel_exit, el
James Morsee19a6ee2016-06-20 18:28:01 +0100266 .if \el != 0
James Morse8d667722017-11-02 12:12:37 +0000267 disable_daif
268
James Morsee19a6ee2016-06-20 18:28:01 +0100269 /* Restore the task's original addr_limit. */
270 ldr x20, [sp, #S_ORIG_ADDR_LIMIT]
Mark Rutlandc02433d2016-11-03 20:23:13 +0000271 str x20, [tsk, #TSK_TI_ADDR_LIMIT]
James Morsee19a6ee2016-06-20 18:28:01 +0100272
273 /* No need to restore UAO, it will be restored from SPSR_EL1 */
274 .endif
275
Catalin Marinas60ffc302012-03-05 11:49:27 +0000276 ldp x21, x22, [sp, #S_PC] // load ELR, SPSR
277 .if \el == 0
Larry Bassel6c81fe72014-05-30 12:34:15 -0700278 ct_user_enter
Catalin Marinas39bc88e2016-09-02 14:54:03 +0100279 .endif
280
281#ifdef CONFIG_ARM64_SW_TTBR0_PAN
282 /*
283 * Restore access to TTBR0_EL1. If returning to EL0, no need for SPSR
284 * PAN bit checking.
285 */
286alternative_if ARM64_HAS_PAN
287 b 2f // skip TTBR0 PAN
288alternative_else_nop_endif
289
290 .if \el != 0
291 tbnz x22, #22, 1f // Skip re-enabling TTBR0 access if the PSR_PAN_BIT is set
292 .endif
293
Will Deacon27a921e2017-08-10 13:58:16 +0100294 __uaccess_ttbr0_enable x0, x1
Catalin Marinas39bc88e2016-09-02 14:54:03 +0100295
296 .if \el == 0
297 /*
298 * Enable errata workarounds only if returning to user. The only
299 * workaround currently required for TTBR0_EL1 changes are for the
300 * Cavium erratum 27456 (broadcast TLBI instructions may cause I-cache
301 * corruption).
302 */
Marc Zyngier95e3de32018-01-02 18:19:39 +0000303 bl post_ttbr_update_workaround
Catalin Marinas39bc88e2016-09-02 14:54:03 +0100304 .endif
3051:
306 .if \el != 0
307 and x22, x22, #~PSR_PAN_BIT // ARMv8.0 CPUs do not understand this bit
308 .endif
3092:
310#endif
311
312 .if \el == 0
Catalin Marinas60ffc302012-03-05 11:49:27 +0000313 ldr x23, [sp, #S_SP] // load return stack pointer
Catalin Marinas60ffc302012-03-05 11:49:27 +0000314 msr sp_el0, x23
Will Deacon4bf32862017-11-14 14:24:29 +0000315 tst x22, #PSR_MODE32_BIT // native task?
316 b.eq 3f
317
Will Deacon905e8c52015-03-23 19:07:02 +0000318#ifdef CONFIG_ARM64_ERRATUM_845719
Mark Rutland6ba3b552016-09-07 11:07:09 +0100319alternative_if ARM64_WORKAROUND_845719
Daniel Thompsone28cabf2015-07-22 12:21:03 +0100320#ifdef CONFIG_PID_IN_CONTEXTIDR
321 mrs x29, contextidr_el1
322 msr contextidr_el1, x29
323#else
324 msr contextidr_el1, xzr
325#endif
Mark Rutland6ba3b552016-09-07 11:07:09 +0100326alternative_else_nop_endif
Will Deacon905e8c52015-03-23 19:07:02 +0000327#endif
Will Deacon4bf32862017-11-14 14:24:29 +00003283:
Marc Zyngier5cf9ce62018-05-29 13:11:07 +0100329 apply_ssbd 0, 5f, x0, x1
3305:
Catalin Marinas60ffc302012-03-05 11:49:27 +0000331 .endif
Catalin Marinas39bc88e2016-09-02 14:54:03 +0100332
Will Deacon63648dd2014-09-29 12:26:41 +0100333 msr elr_el1, x21 // set up the return data
334 msr spsr_el1, x22
Will Deacon63648dd2014-09-29 12:26:41 +0100335 ldp x0, x1, [sp, #16 * 0]
Will Deacon63648dd2014-09-29 12:26:41 +0100336 ldp x2, x3, [sp, #16 * 1]
337 ldp x4, x5, [sp, #16 * 2]
338 ldp x6, x7, [sp, #16 * 3]
339 ldp x8, x9, [sp, #16 * 4]
340 ldp x10, x11, [sp, #16 * 5]
341 ldp x12, x13, [sp, #16 * 6]
342 ldp x14, x15, [sp, #16 * 7]
343 ldp x16, x17, [sp, #16 * 8]
344 ldp x18, x19, [sp, #16 * 9]
345 ldp x20, x21, [sp, #16 * 10]
346 ldp x22, x23, [sp, #16 * 11]
347 ldp x24, x25, [sp, #16 * 12]
348 ldp x26, x27, [sp, #16 * 13]
349 ldp x28, x29, [sp, #16 * 14]
350 ldr lr, [sp, #S_LR]
351 add sp, sp, #S_FRAME_SIZE // restore sp
Mathieu Desnoyersf1e3a122018-01-29 15:20:19 -0500352 /*
353 * ARCH_HAS_MEMBARRIER_SYNC_CORE rely on eret context synchronization
354 * when returning from IPI handler, and when returning to user-space.
355 */
Will Deacon4bf32862017-11-14 14:24:29 +0000356
Will Deacon4bf32862017-11-14 14:24:29 +0000357 .if \el == 0
Will Deaconea1e3de2017-11-14 14:38:19 +0000358alternative_insn eret, nop, ARM64_UNMAP_KERNEL_AT_EL0
359#ifdef CONFIG_UNMAP_KERNEL_AT_EL0
Will Deacon4bf32862017-11-14 14:24:29 +0000360 bne 4f
361 msr far_el1, x30
362 tramp_alias x30, tramp_exit_native
363 br x30
3644:
365 tramp_alias x30, tramp_exit_compat
366 br x30
Will Deaconea1e3de2017-11-14 14:38:19 +0000367#endif
Will Deacon4bf32862017-11-14 14:24:29 +0000368 .else
369 eret
370 .endif
Catalin Marinas60ffc302012-03-05 11:49:27 +0000371 .endm
372
James Morse971c67c2015-12-15 11:21:25 +0000373 .macro irq_stack_entry
James Morse8e23dac2015-12-04 11:02:27 +0000374 mov x19, sp // preserve the original sp
375
James Morse8e23dac2015-12-04 11:02:27 +0000376 /*
Mark Rutlandc02433d2016-11-03 20:23:13 +0000377 * Compare sp with the base of the task stack.
378 * If the top ~(THREAD_SIZE - 1) bits match, we are on a task stack,
379 * and should switch to the irq stack.
James Morse8e23dac2015-12-04 11:02:27 +0000380 */
Mark Rutlandc02433d2016-11-03 20:23:13 +0000381 ldr x25, [tsk, TSK_STACK]
382 eor x25, x25, x19
383 and x25, x25, #~(THREAD_SIZE - 1)
384 cbnz x25, 9998f
James Morse8e23dac2015-12-04 11:02:27 +0000385
Mark Rutlandf60fe782017-07-31 21:17:03 +0100386 ldr_this_cpu x25, irq_stack_ptr, x26
Ard Biesheuvel34be98f2017-07-20 17:15:45 +0100387 mov x26, #IRQ_STACK_SIZE
James Morse8e23dac2015-12-04 11:02:27 +0000388 add x26, x25, x26
James Morsed224a692015-12-18 16:01:47 +0000389
390 /* switch to the irq stack */
James Morse8e23dac2015-12-04 11:02:27 +0000391 mov sp, x26
James Morse8e23dac2015-12-04 11:02:27 +00003929998:
393 .endm
394
395 /*
396 * x19 should be preserved between irq_stack_entry and
397 * irq_stack_exit.
398 */
399 .macro irq_stack_exit
400 mov sp, x19
401 .endm
402
Catalin Marinas60ffc302012-03-05 11:49:27 +0000403/*
404 * These are the registers used in the syscall handler, and allow us to
405 * have in theory up to 7 arguments to a function - x0 to x6.
406 *
407 * x7 is reserved for the system call number in 32-bit mode.
408 */
Dave Martin35d0e6f2017-08-01 15:35:53 +0100409wsc_nr .req w25 // number of system calls
Will Deacon6314d902018-02-05 15:34:20 +0000410xsc_nr .req x25 // number of system calls (zero-extended)
Dave Martin35d0e6f2017-08-01 15:35:53 +0100411wscno .req w26 // syscall number
412xscno .req x26 // syscall number (zero-extended)
Catalin Marinas60ffc302012-03-05 11:49:27 +0000413stbl .req x27 // syscall table pointer
414tsk .req x28 // current thread_info
415
416/*
417 * Interrupt handling.
418 */
419 .macro irq_handler
James Morse8e23dac2015-12-04 11:02:27 +0000420 ldr_l x1, handle_arch_irq
Catalin Marinas60ffc302012-03-05 11:49:27 +0000421 mov x0, sp
James Morse971c67c2015-12-15 11:21:25 +0000422 irq_stack_entry
Catalin Marinas60ffc302012-03-05 11:49:27 +0000423 blr x1
James Morse8e23dac2015-12-04 11:02:27 +0000424 irq_stack_exit
Catalin Marinas60ffc302012-03-05 11:49:27 +0000425 .endm
426
427 .text
428
429/*
430 * Exception vectors.
431 */
Pratyush Anand888b3c82016-07-08 12:35:50 -0400432 .pushsection ".entry.text", "ax"
Catalin Marinas60ffc302012-03-05 11:49:27 +0000433
434 .align 11
435ENTRY(vectors)
Will Deacon5b1f7fe2017-11-14 14:20:21 +0000436 kernel_ventry 1, sync_invalid // Synchronous EL1t
437 kernel_ventry 1, irq_invalid // IRQ EL1t
438 kernel_ventry 1, fiq_invalid // FIQ EL1t
439 kernel_ventry 1, error_invalid // Error EL1t
Catalin Marinas60ffc302012-03-05 11:49:27 +0000440
Will Deacon5b1f7fe2017-11-14 14:20:21 +0000441 kernel_ventry 1, sync // Synchronous EL1h
442 kernel_ventry 1, irq // IRQ EL1h
443 kernel_ventry 1, fiq_invalid // FIQ EL1h
444 kernel_ventry 1, error // Error EL1h
Catalin Marinas60ffc302012-03-05 11:49:27 +0000445
Will Deacon5b1f7fe2017-11-14 14:20:21 +0000446 kernel_ventry 0, sync // Synchronous 64-bit EL0
447 kernel_ventry 0, irq // IRQ 64-bit EL0
448 kernel_ventry 0, fiq_invalid // FIQ 64-bit EL0
449 kernel_ventry 0, error // Error 64-bit EL0
Catalin Marinas60ffc302012-03-05 11:49:27 +0000450
451#ifdef CONFIG_COMPAT
Will Deacon5b1f7fe2017-11-14 14:20:21 +0000452 kernel_ventry 0, sync_compat, 32 // Synchronous 32-bit EL0
453 kernel_ventry 0, irq_compat, 32 // IRQ 32-bit EL0
454 kernel_ventry 0, fiq_invalid_compat, 32 // FIQ 32-bit EL0
455 kernel_ventry 0, error_compat, 32 // Error 32-bit EL0
Catalin Marinas60ffc302012-03-05 11:49:27 +0000456#else
Will Deacon5b1f7fe2017-11-14 14:20:21 +0000457 kernel_ventry 0, sync_invalid, 32 // Synchronous 32-bit EL0
458 kernel_ventry 0, irq_invalid, 32 // IRQ 32-bit EL0
459 kernel_ventry 0, fiq_invalid, 32 // FIQ 32-bit EL0
460 kernel_ventry 0, error_invalid, 32 // Error 32-bit EL0
Catalin Marinas60ffc302012-03-05 11:49:27 +0000461#endif
462END(vectors)
463
Mark Rutland872d8322017-07-14 20:30:35 +0100464#ifdef CONFIG_VMAP_STACK
465 /*
466 * We detected an overflow in kernel_ventry, which switched to the
467 * overflow stack. Stash the exception regs, and head to our overflow
468 * handler.
469 */
470__bad_stack:
471 /* Restore the original x0 value */
472 mrs x0, tpidrro_el0
473
474 /*
475 * Store the original GPRs to the new stack. The orginal SP (minus
476 * S_FRAME_SIZE) was stashed in tpidr_el0 by kernel_ventry.
477 */
478 sub sp, sp, #S_FRAME_SIZE
479 kernel_entry 1
480 mrs x0, tpidr_el0
481 add x0, x0, #S_FRAME_SIZE
482 str x0, [sp, #S_SP]
483
484 /* Stash the regs for handle_bad_stack */
485 mov x0, sp
486
487 /* Time to die */
488 bl handle_bad_stack
489 ASM_BUG()
490#endif /* CONFIG_VMAP_STACK */
491
Catalin Marinas60ffc302012-03-05 11:49:27 +0000492/*
493 * Invalid mode handlers
494 */
495 .macro inv_entry, el, reason, regsize = 64
Ard Biesheuvelb6609502016-03-18 10:58:09 +0100496 kernel_entry \el, \regsize
Catalin Marinas60ffc302012-03-05 11:49:27 +0000497 mov x0, sp
498 mov x1, #\reason
499 mrs x2, esr_el1
Mark Rutland2d0e7512017-07-26 11:14:53 +0100500 bl bad_mode
501 ASM_BUG()
Catalin Marinas60ffc302012-03-05 11:49:27 +0000502 .endm
503
504el0_sync_invalid:
505 inv_entry 0, BAD_SYNC
506ENDPROC(el0_sync_invalid)
507
508el0_irq_invalid:
509 inv_entry 0, BAD_IRQ
510ENDPROC(el0_irq_invalid)
511
512el0_fiq_invalid:
513 inv_entry 0, BAD_FIQ
514ENDPROC(el0_fiq_invalid)
515
516el0_error_invalid:
517 inv_entry 0, BAD_ERROR
518ENDPROC(el0_error_invalid)
519
520#ifdef CONFIG_COMPAT
521el0_fiq_invalid_compat:
522 inv_entry 0, BAD_FIQ, 32
523ENDPROC(el0_fiq_invalid_compat)
Catalin Marinas60ffc302012-03-05 11:49:27 +0000524#endif
525
526el1_sync_invalid:
527 inv_entry 1, BAD_SYNC
528ENDPROC(el1_sync_invalid)
529
530el1_irq_invalid:
531 inv_entry 1, BAD_IRQ
532ENDPROC(el1_irq_invalid)
533
534el1_fiq_invalid:
535 inv_entry 1, BAD_FIQ
536ENDPROC(el1_fiq_invalid)
537
538el1_error_invalid:
539 inv_entry 1, BAD_ERROR
540ENDPROC(el1_error_invalid)
541
542/*
543 * EL1 mode handlers.
544 */
545 .align 6
546el1_sync:
547 kernel_entry 1
548 mrs x1, esr_el1 // read the syndrome register
Mark Rutlandaed40e02014-11-24 12:31:40 +0000549 lsr x24, x1, #ESR_ELx_EC_SHIFT // exception class
550 cmp x24, #ESR_ELx_EC_DABT_CUR // data abort in EL1
Catalin Marinas60ffc302012-03-05 11:49:27 +0000551 b.eq el1_da
Laura Abbott9adeb8e2016-08-09 18:25:26 -0700552 cmp x24, #ESR_ELx_EC_IABT_CUR // instruction abort in EL1
553 b.eq el1_ia
Mark Rutlandaed40e02014-11-24 12:31:40 +0000554 cmp x24, #ESR_ELx_EC_SYS64 // configurable trap
Catalin Marinas60ffc302012-03-05 11:49:27 +0000555 b.eq el1_undef
Mark Rutlandaed40e02014-11-24 12:31:40 +0000556 cmp x24, #ESR_ELx_EC_SP_ALIGN // stack alignment exception
Catalin Marinas60ffc302012-03-05 11:49:27 +0000557 b.eq el1_sp_pc
Mark Rutlandaed40e02014-11-24 12:31:40 +0000558 cmp x24, #ESR_ELx_EC_PC_ALIGN // pc alignment exception
Catalin Marinas60ffc302012-03-05 11:49:27 +0000559 b.eq el1_sp_pc
Mark Rutlandaed40e02014-11-24 12:31:40 +0000560 cmp x24, #ESR_ELx_EC_UNKNOWN // unknown exception in EL1
Catalin Marinas60ffc302012-03-05 11:49:27 +0000561 b.eq el1_undef
Mark Rutlandaed40e02014-11-24 12:31:40 +0000562 cmp x24, #ESR_ELx_EC_BREAKPT_CUR // debug exception in EL1
Catalin Marinas60ffc302012-03-05 11:49:27 +0000563 b.ge el1_dbg
564 b el1_inv
Laura Abbott9adeb8e2016-08-09 18:25:26 -0700565
566el1_ia:
567 /*
568 * Fall through to the Data abort case
569 */
Catalin Marinas60ffc302012-03-05 11:49:27 +0000570el1_da:
571 /*
572 * Data abort handling
573 */
Kristina Martsenko276e9322017-05-03 16:37:47 +0100574 mrs x3, far_el1
James Morseb55a5a12017-11-02 12:12:39 +0000575 inherit_daif pstate=x23, tmp=x2
Kristina Martsenko276e9322017-05-03 16:37:47 +0100576 clear_address_tag x0, x3
Catalin Marinas60ffc302012-03-05 11:49:27 +0000577 mov x2, sp // struct pt_regs
578 bl do_mem_abort
579
Catalin Marinas60ffc302012-03-05 11:49:27 +0000580 kernel_exit 1
581el1_sp_pc:
582 /*
583 * Stack or PC alignment exception handling
584 */
585 mrs x0, far_el1
James Morseb55a5a12017-11-02 12:12:39 +0000586 inherit_daif pstate=x23, tmp=x2
Catalin Marinas60ffc302012-03-05 11:49:27 +0000587 mov x2, sp
Mark Rutland2d0e7512017-07-26 11:14:53 +0100588 bl do_sp_pc_abort
589 ASM_BUG()
Catalin Marinas60ffc302012-03-05 11:49:27 +0000590el1_undef:
591 /*
592 * Undefined instruction
593 */
James Morseb55a5a12017-11-02 12:12:39 +0000594 inherit_daif pstate=x23, tmp=x2
Catalin Marinas60ffc302012-03-05 11:49:27 +0000595 mov x0, sp
Mark Rutland2d0e7512017-07-26 11:14:53 +0100596 bl do_undefinstr
597 ASM_BUG()
Catalin Marinas60ffc302012-03-05 11:49:27 +0000598el1_dbg:
599 /*
600 * Debug exception handling
601 */
Mark Rutlandaed40e02014-11-24 12:31:40 +0000602 cmp x24, #ESR_ELx_EC_BRK64 // if BRK64
Sandeepa Prabhuee6214c2013-12-04 05:50:20 +0000603 cinc x24, x24, eq // set bit '0'
Catalin Marinas60ffc302012-03-05 11:49:27 +0000604 tbz x24, #0, el1_inv // EL1 only
605 mrs x0, far_el1
606 mov x2, sp // struct pt_regs
607 bl do_debug_exception
Catalin Marinas60ffc302012-03-05 11:49:27 +0000608 kernel_exit 1
609el1_inv:
610 // TODO: add support for undefined instructions in kernel mode
James Morseb55a5a12017-11-02 12:12:39 +0000611 inherit_daif pstate=x23, tmp=x2
Catalin Marinas60ffc302012-03-05 11:49:27 +0000612 mov x0, sp
Mark Rutland1b428042015-07-07 18:00:49 +0100613 mov x2, x1
Catalin Marinas60ffc302012-03-05 11:49:27 +0000614 mov x1, #BAD_SYNC
Mark Rutland2d0e7512017-07-26 11:14:53 +0100615 bl bad_mode
616 ASM_BUG()
Catalin Marinas60ffc302012-03-05 11:49:27 +0000617ENDPROC(el1_sync)
618
619 .align 6
620el1_irq:
621 kernel_entry 1
James Morseb282e1c2017-11-02 12:12:41 +0000622 enable_da_f
Catalin Marinas60ffc302012-03-05 11:49:27 +0000623#ifdef CONFIG_TRACE_IRQFLAGS
624 bl trace_hardirqs_off
625#endif
Marc Zyngier64681782013-11-12 17:11:53 +0000626
627 irq_handler
628
Catalin Marinas60ffc302012-03-05 11:49:27 +0000629#ifdef CONFIG_PREEMPT
Mark Rutlandc02433d2016-11-03 20:23:13 +0000630 ldr w24, [tsk, #TSK_TI_PREEMPT] // get preempt count
Marc Zyngier717321f2013-11-04 20:14:58 +0000631 cbnz w24, 1f // preempt count != 0
Mark Rutlandc02433d2016-11-03 20:23:13 +0000632 ldr x0, [tsk, #TSK_TI_FLAGS] // get flags
Catalin Marinas60ffc302012-03-05 11:49:27 +0000633 tbz x0, #TIF_NEED_RESCHED, 1f // needs rescheduling?
634 bl el1_preempt
6351:
636#endif
637#ifdef CONFIG_TRACE_IRQFLAGS
638 bl trace_hardirqs_on
639#endif
640 kernel_exit 1
641ENDPROC(el1_irq)
642
643#ifdef CONFIG_PREEMPT
644el1_preempt:
645 mov x24, lr
Will Deacon2a283072014-04-29 19:04:06 +01006461: bl preempt_schedule_irq // irq en/disable is done inside
Mark Rutlandc02433d2016-11-03 20:23:13 +0000647 ldr x0, [tsk, #TSK_TI_FLAGS] // get new tasks TI_FLAGS
Catalin Marinas60ffc302012-03-05 11:49:27 +0000648 tbnz x0, #TIF_NEED_RESCHED, 1b // needs rescheduling?
649 ret x24
650#endif
651
652/*
653 * EL0 mode handlers.
654 */
655 .align 6
656el0_sync:
657 kernel_entry 0
658 mrs x25, esr_el1 // read the syndrome register
Mark Rutlandaed40e02014-11-24 12:31:40 +0000659 lsr x24, x25, #ESR_ELx_EC_SHIFT // exception class
660 cmp x24, #ESR_ELx_EC_SVC64 // SVC in 64-bit state
Catalin Marinas60ffc302012-03-05 11:49:27 +0000661 b.eq el0_svc
Mark Rutlandaed40e02014-11-24 12:31:40 +0000662 cmp x24, #ESR_ELx_EC_DABT_LOW // data abort in EL0
Catalin Marinas60ffc302012-03-05 11:49:27 +0000663 b.eq el0_da
Mark Rutlandaed40e02014-11-24 12:31:40 +0000664 cmp x24, #ESR_ELx_EC_IABT_LOW // instruction abort in EL0
Catalin Marinas60ffc302012-03-05 11:49:27 +0000665 b.eq el0_ia
Mark Rutlandaed40e02014-11-24 12:31:40 +0000666 cmp x24, #ESR_ELx_EC_FP_ASIMD // FP/ASIMD access
Catalin Marinas60ffc302012-03-05 11:49:27 +0000667 b.eq el0_fpsimd_acc
Dave Martinbc0ee472017-10-31 15:51:05 +0000668 cmp x24, #ESR_ELx_EC_SVE // SVE access
669 b.eq el0_sve_acc
Mark Rutlandaed40e02014-11-24 12:31:40 +0000670 cmp x24, #ESR_ELx_EC_FP_EXC64 // FP/ASIMD exception
Catalin Marinas60ffc302012-03-05 11:49:27 +0000671 b.eq el0_fpsimd_exc
Mark Rutlandaed40e02014-11-24 12:31:40 +0000672 cmp x24, #ESR_ELx_EC_SYS64 // configurable trap
Andre Przywara7dd01ae2016-06-28 18:07:32 +0100673 b.eq el0_sys
Mark Rutlandaed40e02014-11-24 12:31:40 +0000674 cmp x24, #ESR_ELx_EC_SP_ALIGN // stack alignment exception
Catalin Marinas60ffc302012-03-05 11:49:27 +0000675 b.eq el0_sp_pc
Mark Rutlandaed40e02014-11-24 12:31:40 +0000676 cmp x24, #ESR_ELx_EC_PC_ALIGN // pc alignment exception
Catalin Marinas60ffc302012-03-05 11:49:27 +0000677 b.eq el0_sp_pc
Mark Rutlandaed40e02014-11-24 12:31:40 +0000678 cmp x24, #ESR_ELx_EC_UNKNOWN // unknown exception in EL0
Catalin Marinas60ffc302012-03-05 11:49:27 +0000679 b.eq el0_undef
Mark Rutlandaed40e02014-11-24 12:31:40 +0000680 cmp x24, #ESR_ELx_EC_BREAKPT_LOW // debug exception in EL0
Catalin Marinas60ffc302012-03-05 11:49:27 +0000681 b.ge el0_dbg
682 b el0_inv
683
684#ifdef CONFIG_COMPAT
685 .align 6
686el0_sync_compat:
687 kernel_entry 0, 32
688 mrs x25, esr_el1 // read the syndrome register
Mark Rutlandaed40e02014-11-24 12:31:40 +0000689 lsr x24, x25, #ESR_ELx_EC_SHIFT // exception class
690 cmp x24, #ESR_ELx_EC_SVC32 // SVC in 32-bit state
Catalin Marinas60ffc302012-03-05 11:49:27 +0000691 b.eq el0_svc_compat
Mark Rutlandaed40e02014-11-24 12:31:40 +0000692 cmp x24, #ESR_ELx_EC_DABT_LOW // data abort in EL0
Catalin Marinas60ffc302012-03-05 11:49:27 +0000693 b.eq el0_da
Mark Rutlandaed40e02014-11-24 12:31:40 +0000694 cmp x24, #ESR_ELx_EC_IABT_LOW // instruction abort in EL0
Catalin Marinas60ffc302012-03-05 11:49:27 +0000695 b.eq el0_ia
Mark Rutlandaed40e02014-11-24 12:31:40 +0000696 cmp x24, #ESR_ELx_EC_FP_ASIMD // FP/ASIMD access
Catalin Marinas60ffc302012-03-05 11:49:27 +0000697 b.eq el0_fpsimd_acc
Mark Rutlandaed40e02014-11-24 12:31:40 +0000698 cmp x24, #ESR_ELx_EC_FP_EXC32 // FP/ASIMD exception
Catalin Marinas60ffc302012-03-05 11:49:27 +0000699 b.eq el0_fpsimd_exc
Mark Salyzyn77f3228f2015-10-13 14:30:51 -0700700 cmp x24, #ESR_ELx_EC_PC_ALIGN // pc alignment exception
701 b.eq el0_sp_pc
Mark Rutlandaed40e02014-11-24 12:31:40 +0000702 cmp x24, #ESR_ELx_EC_UNKNOWN // unknown exception in EL0
Catalin Marinas60ffc302012-03-05 11:49:27 +0000703 b.eq el0_undef
Mark Rutlandaed40e02014-11-24 12:31:40 +0000704 cmp x24, #ESR_ELx_EC_CP15_32 // CP15 MRC/MCR trap
Mark Rutland381cc2b2013-05-24 12:02:35 +0100705 b.eq el0_undef
Mark Rutlandaed40e02014-11-24 12:31:40 +0000706 cmp x24, #ESR_ELx_EC_CP15_64 // CP15 MRRC/MCRR trap
Mark Rutland381cc2b2013-05-24 12:02:35 +0100707 b.eq el0_undef
Mark Rutlandaed40e02014-11-24 12:31:40 +0000708 cmp x24, #ESR_ELx_EC_CP14_MR // CP14 MRC/MCR trap
Mark Rutland381cc2b2013-05-24 12:02:35 +0100709 b.eq el0_undef
Mark Rutlandaed40e02014-11-24 12:31:40 +0000710 cmp x24, #ESR_ELx_EC_CP14_LS // CP14 LDC/STC trap
Mark Rutland381cc2b2013-05-24 12:02:35 +0100711 b.eq el0_undef
Mark Rutlandaed40e02014-11-24 12:31:40 +0000712 cmp x24, #ESR_ELx_EC_CP14_64 // CP14 MRRC/MCRR trap
Mark Rutland381cc2b2013-05-24 12:02:35 +0100713 b.eq el0_undef
Mark Rutlandaed40e02014-11-24 12:31:40 +0000714 cmp x24, #ESR_ELx_EC_BREAKPT_LOW // debug exception in EL0
Catalin Marinas60ffc302012-03-05 11:49:27 +0000715 b.ge el0_dbg
716 b el0_inv
717el0_svc_compat:
718 /*
719 * AArch32 syscall handling
720 */
Dave Martinbc0ee472017-10-31 15:51:05 +0000721 ldr x16, [tsk, #TSK_TI_FLAGS] // load thread flags
Catalin Marinas01564112015-01-06 16:42:32 +0000722 adrp stbl, compat_sys_call_table // load compat syscall table pointer
Dave Martin35d0e6f2017-08-01 15:35:53 +0100723 mov wscno, w7 // syscall number in w7 (r7)
724 mov wsc_nr, #__NR_compat_syscalls
Catalin Marinas60ffc302012-03-05 11:49:27 +0000725 b el0_svc_naked
726
727 .align 6
728el0_irq_compat:
729 kernel_entry 0, 32
730 b el0_irq_naked
Xie XiuQia92d4d12017-11-02 12:12:42 +0000731
732el0_error_compat:
733 kernel_entry 0, 32
734 b el0_error_naked
Catalin Marinas60ffc302012-03-05 11:49:27 +0000735#endif
736
737el0_da:
738 /*
739 * Data abort handling
740 */
Larry Bassel6ab64632014-05-30 20:34:14 +0100741 mrs x26, far_el1
James Morse746647c2017-11-02 12:12:40 +0000742 enable_daif
Larry Bassel6c81fe72014-05-30 12:34:15 -0700743 ct_user_exit
Kristina Martsenko276e9322017-05-03 16:37:47 +0100744 clear_address_tag x0, x26
Catalin Marinas60ffc302012-03-05 11:49:27 +0000745 mov x1, x25
746 mov x2, sp
Will Deacond54e81f2014-09-29 11:44:01 +0100747 bl do_mem_abort
748 b ret_to_user
Catalin Marinas60ffc302012-03-05 11:49:27 +0000749el0_ia:
750 /*
751 * Instruction abort handling
752 */
Larry Bassel6ab64632014-05-30 20:34:14 +0100753 mrs x26, far_el1
Will Deacon0f15adb2018-01-03 11:17:58 +0000754 enable_da_f
755#ifdef CONFIG_TRACE_IRQFLAGS
756 bl trace_hardirqs_off
757#endif
Larry Bassel6c81fe72014-05-30 12:34:15 -0700758 ct_user_exit
Larry Bassel6ab64632014-05-30 20:34:14 +0100759 mov x0, x26
Mark Rutland541ec872016-05-31 12:33:03 +0100760 mov x1, x25
Catalin Marinas60ffc302012-03-05 11:49:27 +0000761 mov x2, sp
Will Deacon0f15adb2018-01-03 11:17:58 +0000762 bl do_el0_ia_bp_hardening
Will Deacond54e81f2014-09-29 11:44:01 +0100763 b ret_to_user
Catalin Marinas60ffc302012-03-05 11:49:27 +0000764el0_fpsimd_acc:
765 /*
766 * Floating Point or Advanced SIMD access
767 */
James Morse746647c2017-11-02 12:12:40 +0000768 enable_daif
Larry Bassel6c81fe72014-05-30 12:34:15 -0700769 ct_user_exit
Catalin Marinas60ffc302012-03-05 11:49:27 +0000770 mov x0, x25
771 mov x1, sp
Will Deacond54e81f2014-09-29 11:44:01 +0100772 bl do_fpsimd_acc
773 b ret_to_user
Dave Martinbc0ee472017-10-31 15:51:05 +0000774el0_sve_acc:
775 /*
776 * Scalable Vector Extension access
777 */
778 enable_daif
779 ct_user_exit
780 mov x0, x25
781 mov x1, sp
782 bl do_sve_acc
783 b ret_to_user
Catalin Marinas60ffc302012-03-05 11:49:27 +0000784el0_fpsimd_exc:
785 /*
Dave Martinbc0ee472017-10-31 15:51:05 +0000786 * Floating Point, Advanced SIMD or SVE exception
Catalin Marinas60ffc302012-03-05 11:49:27 +0000787 */
James Morse746647c2017-11-02 12:12:40 +0000788 enable_daif
Larry Bassel6c81fe72014-05-30 12:34:15 -0700789 ct_user_exit
Catalin Marinas60ffc302012-03-05 11:49:27 +0000790 mov x0, x25
791 mov x1, sp
Will Deacond54e81f2014-09-29 11:44:01 +0100792 bl do_fpsimd_exc
793 b ret_to_user
Catalin Marinas60ffc302012-03-05 11:49:27 +0000794el0_sp_pc:
795 /*
796 * Stack or PC alignment exception handling
797 */
Larry Bassel6ab64632014-05-30 20:34:14 +0100798 mrs x26, far_el1
Will Deacon5dfc6ed2018-02-02 17:31:39 +0000799 enable_da_f
800#ifdef CONFIG_TRACE_IRQFLAGS
801 bl trace_hardirqs_off
802#endif
Mark Rutland46b05672015-06-15 16:40:27 +0100803 ct_user_exit
Larry Bassel6ab64632014-05-30 20:34:14 +0100804 mov x0, x26
Catalin Marinas60ffc302012-03-05 11:49:27 +0000805 mov x1, x25
806 mov x2, sp
Will Deacond54e81f2014-09-29 11:44:01 +0100807 bl do_sp_pc_abort
808 b ret_to_user
Catalin Marinas60ffc302012-03-05 11:49:27 +0000809el0_undef:
810 /*
811 * Undefined instruction
812 */
James Morse746647c2017-11-02 12:12:40 +0000813 enable_daif
Larry Bassel6c81fe72014-05-30 12:34:15 -0700814 ct_user_exit
Will Deacon2a283072014-04-29 19:04:06 +0100815 mov x0, sp
Will Deacond54e81f2014-09-29 11:44:01 +0100816 bl do_undefinstr
817 b ret_to_user
Andre Przywara7dd01ae2016-06-28 18:07:32 +0100818el0_sys:
819 /*
820 * System instructions, for trapped cache maintenance instructions
821 */
James Morse746647c2017-11-02 12:12:40 +0000822 enable_daif
Andre Przywara7dd01ae2016-06-28 18:07:32 +0100823 ct_user_exit
824 mov x0, x25
825 mov x1, sp
826 bl do_sysinstr
827 b ret_to_user
Catalin Marinas60ffc302012-03-05 11:49:27 +0000828el0_dbg:
829 /*
830 * Debug exception handling
831 */
832 tbnz x24, #0, el0_inv // EL0 only
833 mrs x0, far_el1
Catalin Marinas60ffc302012-03-05 11:49:27 +0000834 mov x1, x25
835 mov x2, sp
Will Deacon2a283072014-04-29 19:04:06 +0100836 bl do_debug_exception
James Morse746647c2017-11-02 12:12:40 +0000837 enable_daif
Larry Bassel6c81fe72014-05-30 12:34:15 -0700838 ct_user_exit
Will Deacon2a283072014-04-29 19:04:06 +0100839 b ret_to_user
Catalin Marinas60ffc302012-03-05 11:49:27 +0000840el0_inv:
James Morse746647c2017-11-02 12:12:40 +0000841 enable_daif
Larry Bassel6c81fe72014-05-30 12:34:15 -0700842 ct_user_exit
Catalin Marinas60ffc302012-03-05 11:49:27 +0000843 mov x0, sp
844 mov x1, #BAD_SYNC
Mark Rutland1b428042015-07-07 18:00:49 +0100845 mov x2, x25
Mark Rutland7d9e8f72017-01-18 17:23:41 +0000846 bl bad_el0_sync
Will Deacond54e81f2014-09-29 11:44:01 +0100847 b ret_to_user
Catalin Marinas60ffc302012-03-05 11:49:27 +0000848ENDPROC(el0_sync)
849
850 .align 6
851el0_irq:
852 kernel_entry 0
853el0_irq_naked:
James Morseb282e1c2017-11-02 12:12:41 +0000854 enable_da_f
Catalin Marinas60ffc302012-03-05 11:49:27 +0000855#ifdef CONFIG_TRACE_IRQFLAGS
856 bl trace_hardirqs_off
857#endif
Marc Zyngier64681782013-11-12 17:11:53 +0000858
Larry Bassel6c81fe72014-05-30 12:34:15 -0700859 ct_user_exit
Will Deacon30d88c02018-02-02 17:31:40 +0000860#ifdef CONFIG_HARDEN_BRANCH_PREDICTOR
861 tbz x22, #55, 1f
862 bl do_el0_irq_bp_hardening
8631:
864#endif
Catalin Marinas60ffc302012-03-05 11:49:27 +0000865 irq_handler
Marc Zyngier64681782013-11-12 17:11:53 +0000866
Catalin Marinas60ffc302012-03-05 11:49:27 +0000867#ifdef CONFIG_TRACE_IRQFLAGS
868 bl trace_hardirqs_on
869#endif
870 b ret_to_user
871ENDPROC(el0_irq)
872
Xie XiuQia92d4d12017-11-02 12:12:42 +0000873el1_error:
874 kernel_entry 1
875 mrs x1, esr_el1
876 enable_dbg
877 mov x0, sp
878 bl do_serror
879 kernel_exit 1
880ENDPROC(el1_error)
881
882el0_error:
883 kernel_entry 0
884el0_error_naked:
885 mrs x1, esr_el1
886 enable_dbg
887 mov x0, sp
888 bl do_serror
889 enable_daif
890 ct_user_exit
891 b ret_to_user
892ENDPROC(el0_error)
893
894
Catalin Marinas60ffc302012-03-05 11:49:27 +0000895/*
Catalin Marinas60ffc302012-03-05 11:49:27 +0000896 * This is the fast syscall return path. We do as little as possible here,
897 * and this includes saving x0 back into the kernel stack.
898 */
899ret_fast_syscall:
James Morse8d667722017-11-02 12:12:37 +0000900 disable_daif
Will Deacon412fcb62015-08-19 15:57:09 +0100901 str x0, [sp, #S_X0] // returned x0
Mark Rutlandc02433d2016-11-03 20:23:13 +0000902 ldr x1, [tsk, #TSK_TI_FLAGS] // re-check for syscall tracing
Josh Stone04d7e092015-06-05 14:28:03 -0700903 and x2, x1, #_TIF_SYSCALL_WORK
904 cbnz x2, ret_fast_syscall_trace
Catalin Marinas60ffc302012-03-05 11:49:27 +0000905 and x2, x1, #_TIF_WORK_MASK
Will Deacon412fcb62015-08-19 15:57:09 +0100906 cbnz x2, work_pending
Will Deacon2a283072014-04-29 19:04:06 +0100907 enable_step_tsk x1, x2
Will Deacon412fcb62015-08-19 15:57:09 +0100908 kernel_exit 0
Josh Stone04d7e092015-06-05 14:28:03 -0700909ret_fast_syscall_trace:
James Morse8d667722017-11-02 12:12:37 +0000910 enable_daif
Will Deacon412fcb62015-08-19 15:57:09 +0100911 b __sys_trace_return_skipped // we already saved x0
Catalin Marinas60ffc302012-03-05 11:49:27 +0000912
913/*
914 * Ok, we need to do extra processing, enter the slow path.
915 */
Catalin Marinas60ffc302012-03-05 11:49:27 +0000916work_pending:
Catalin Marinas60ffc302012-03-05 11:49:27 +0000917 mov x0, sp // 'regs'
Catalin Marinas60ffc302012-03-05 11:49:27 +0000918 bl do_notify_resume
Catalin Marinasdb3899a2015-12-04 12:42:29 +0000919#ifdef CONFIG_TRACE_IRQFLAGS
Chris Metcalf421dd6f2016-07-14 16:48:14 -0400920 bl trace_hardirqs_on // enabled while in userspace
Catalin Marinasdb3899a2015-12-04 12:42:29 +0000921#endif
Mark Rutlandc02433d2016-11-03 20:23:13 +0000922 ldr x1, [tsk, #TSK_TI_FLAGS] // re-check for single-step
Chris Metcalf421dd6f2016-07-14 16:48:14 -0400923 b finish_ret_to_user
Catalin Marinas60ffc302012-03-05 11:49:27 +0000924/*
925 * "slow" syscall return path.
926 */
Catalin Marinas59dc67b2012-09-10 16:11:46 +0100927ret_to_user:
James Morse8d667722017-11-02 12:12:37 +0000928 disable_daif
Mark Rutlandc02433d2016-11-03 20:23:13 +0000929 ldr x1, [tsk, #TSK_TI_FLAGS]
Catalin Marinas60ffc302012-03-05 11:49:27 +0000930 and x2, x1, #_TIF_WORK_MASK
931 cbnz x2, work_pending
Chris Metcalf421dd6f2016-07-14 16:48:14 -0400932finish_ret_to_user:
Will Deacon2a283072014-04-29 19:04:06 +0100933 enable_step_tsk x1, x2
Will Deacon412fcb62015-08-19 15:57:09 +0100934 kernel_exit 0
Catalin Marinas60ffc302012-03-05 11:49:27 +0000935ENDPROC(ret_to_user)
936
937/*
Catalin Marinas60ffc302012-03-05 11:49:27 +0000938 * SVC handler.
939 */
940 .align 6
941el0_svc:
Dave Martinbc0ee472017-10-31 15:51:05 +0000942 ldr x16, [tsk, #TSK_TI_FLAGS] // load thread flags
Catalin Marinas60ffc302012-03-05 11:49:27 +0000943 adrp stbl, sys_call_table // load syscall table pointer
Dave Martin35d0e6f2017-08-01 15:35:53 +0100944 mov wscno, w8 // syscall number in w8
945 mov wsc_nr, #__NR_syscalls
Dave Martinbc0ee472017-10-31 15:51:05 +0000946
Dave Martin43994d82017-10-31 15:51:19 +0000947#ifdef CONFIG_ARM64_SVE
948alternative_if_not ARM64_SVE
Dave Martinbc0ee472017-10-31 15:51:05 +0000949 b el0_svc_naked
Dave Martin43994d82017-10-31 15:51:19 +0000950alternative_else_nop_endif
Dave Martinbc0ee472017-10-31 15:51:05 +0000951 tbz x16, #TIF_SVE, el0_svc_naked // Skip unless TIF_SVE set:
952 bic x16, x16, #_TIF_SVE // discard SVE state
953 str x16, [tsk, #TSK_TI_FLAGS]
954
955 /*
956 * task_fpsimd_load() won't be called to update CPACR_EL1 in
957 * ret_to_user unless TIF_FOREIGN_FPSTATE is still set, which only
958 * happens if a context switch or kernel_neon_begin() or context
959 * modification (sigreturn, ptrace) intervenes.
960 * So, ensure that CPACR_EL1 is already correct for the fast-path case:
961 */
962 mrs x9, cpacr_el1
963 bic x9, x9, #CPACR_EL1_ZEN_EL0EN // disable SVE for el0
964 msr cpacr_el1, x9 // synchronised by eret to el0
Dave Martin43994d82017-10-31 15:51:19 +0000965#endif
Dave Martinbc0ee472017-10-31 15:51:05 +0000966
Catalin Marinas60ffc302012-03-05 11:49:27 +0000967el0_svc_naked: // compat entry point
Dave Martin35d0e6f2017-08-01 15:35:53 +0100968 stp x0, xscno, [sp, #S_ORIG_X0] // save the original x0 and syscall number
James Morse746647c2017-11-02 12:12:40 +0000969 enable_daif
Larry Bassel6c81fe72014-05-30 12:34:15 -0700970 ct_user_exit 1
Catalin Marinas60ffc302012-03-05 11:49:27 +0000971
Dave Martinbc0ee472017-10-31 15:51:05 +0000972 tst x16, #_TIF_SYSCALL_WORK // check for syscall hooks
AKASHI Takahiro449f81a2014-04-30 10:51:29 +0100973 b.ne __sys_trace
Dave Martin35d0e6f2017-08-01 15:35:53 +0100974 cmp wscno, wsc_nr // check upper syscall limit
Catalin Marinas60ffc302012-03-05 11:49:27 +0000975 b.hs ni_sys
Will Deacon6314d902018-02-05 15:34:20 +0000976 mask_nospec64 xscno, xsc_nr, x19 // enforce bounds for syscall number
Dave Martin35d0e6f2017-08-01 15:35:53 +0100977 ldr x16, [stbl, xscno, lsl #3] // address in the syscall table
Will Deacond54e81f2014-09-29 11:44:01 +0100978 blr x16 // call sys_* routine
979 b ret_fast_syscall
Catalin Marinas60ffc302012-03-05 11:49:27 +0000980ni_sys:
981 mov x0, sp
Will Deacond54e81f2014-09-29 11:44:01 +0100982 bl do_ni_syscall
983 b ret_fast_syscall
Catalin Marinas60ffc302012-03-05 11:49:27 +0000984ENDPROC(el0_svc)
985
986 /*
987 * This is the really slow path. We're going to be doing context
988 * switches, and waiting for our parent to respond.
989 */
990__sys_trace:
Dave Martin17c28952017-08-01 15:35:54 +0100991 cmp wscno, #NO_SYSCALL // user-issued syscall(-1)?
AKASHI Takahiro1014c812014-11-28 05:26:35 +0000992 b.ne 1f
Dave Martin35d0e6f2017-08-01 15:35:53 +0100993 mov x0, #-ENOSYS // set default errno if so
AKASHI Takahiro1014c812014-11-28 05:26:35 +0000994 str x0, [sp, #S_X0]
9951: mov x0, sp
AKASHI Takahiro3157858f2014-04-30 10:51:30 +0100996 bl syscall_trace_enter
Dave Martin17c28952017-08-01 15:35:54 +0100997 cmp w0, #NO_SYSCALL // skip the syscall?
AKASHI Takahiro1014c812014-11-28 05:26:35 +0000998 b.eq __sys_trace_return_skipped
Dave Martin35d0e6f2017-08-01 15:35:53 +0100999 mov wscno, w0 // syscall number (possibly new)
Catalin Marinas60ffc302012-03-05 11:49:27 +00001000 mov x1, sp // pointer to regs
Dave Martin35d0e6f2017-08-01 15:35:53 +01001001 cmp wscno, wsc_nr // check upper syscall limit
Will Deacond54e81f2014-09-29 11:44:01 +01001002 b.hs __ni_sys_trace
Catalin Marinas60ffc302012-03-05 11:49:27 +00001003 ldp x0, x1, [sp] // restore the syscall args
1004 ldp x2, x3, [sp, #S_X2]
1005 ldp x4, x5, [sp, #S_X4]
1006 ldp x6, x7, [sp, #S_X6]
Dave Martin35d0e6f2017-08-01 15:35:53 +01001007 ldr x16, [stbl, xscno, lsl #3] // address in the syscall table
Will Deacond54e81f2014-09-29 11:44:01 +01001008 blr x16 // call sys_* routine
Catalin Marinas60ffc302012-03-05 11:49:27 +00001009
1010__sys_trace_return:
AKASHI Takahiro1014c812014-11-28 05:26:35 +00001011 str x0, [sp, #S_X0] // save returned x0
1012__sys_trace_return_skipped:
AKASHI Takahiro3157858f2014-04-30 10:51:30 +01001013 mov x0, sp
1014 bl syscall_trace_exit
Catalin Marinas60ffc302012-03-05 11:49:27 +00001015 b ret_to_user
1016
Will Deacond54e81f2014-09-29 11:44:01 +01001017__ni_sys_trace:
1018 mov x0, sp
1019 bl do_ni_syscall
1020 b __sys_trace_return
1021
Pratyush Anand888b3c82016-07-08 12:35:50 -04001022 .popsection // .entry.text
1023
Will Deaconc7b9ada2017-11-14 14:07:40 +00001024#ifdef CONFIG_UNMAP_KERNEL_AT_EL0
1025/*
1026 * Exception vectors trampoline.
1027 */
1028 .pushsection ".entry.tramp.text", "ax"
1029
1030 .macro tramp_map_kernel, tmp
1031 mrs \tmp, ttbr1_el1
Steve Capper1e1b8c02018-01-11 10:11:58 +00001032 add \tmp, \tmp, #(PAGE_SIZE + RESERVED_TTBR0_SIZE)
Will Deaconc7b9ada2017-11-14 14:07:40 +00001033 bic \tmp, \tmp, #USER_ASID_FLAG
1034 msr ttbr1_el1, \tmp
Will Deacond1777e62017-11-14 14:29:19 +00001035#ifdef CONFIG_QCOM_FALKOR_ERRATUM_1003
1036alternative_if ARM64_WORKAROUND_QCOM_FALKOR_E1003
1037 /* ASID already in \tmp[63:48] */
1038 movk \tmp, #:abs_g2_nc:(TRAMP_VALIAS >> 12)
1039 movk \tmp, #:abs_g1_nc:(TRAMP_VALIAS >> 12)
1040 /* 2MB boundary containing the vectors, so we nobble the walk cache */
1041 movk \tmp, #:abs_g0_nc:((TRAMP_VALIAS & ~(SZ_2M - 1)) >> 12)
1042 isb
1043 tlbi vae1, \tmp
1044 dsb nsh
1045alternative_else_nop_endif
1046#endif /* CONFIG_QCOM_FALKOR_ERRATUM_1003 */
Will Deaconc7b9ada2017-11-14 14:07:40 +00001047 .endm
1048
1049 .macro tramp_unmap_kernel, tmp
1050 mrs \tmp, ttbr1_el1
Steve Capper1e1b8c02018-01-11 10:11:58 +00001051 sub \tmp, \tmp, #(PAGE_SIZE + RESERVED_TTBR0_SIZE)
Will Deaconc7b9ada2017-11-14 14:07:40 +00001052 orr \tmp, \tmp, #USER_ASID_FLAG
1053 msr ttbr1_el1, \tmp
1054 /*
Will Deaconf1672112018-01-29 11:59:58 +00001055 * We avoid running the post_ttbr_update_workaround here because
1056 * it's only needed by Cavium ThunderX, which requires KPTI to be
1057 * disabled.
Will Deaconc7b9ada2017-11-14 14:07:40 +00001058 */
1059 .endm
1060
1061 .macro tramp_ventry, regsize = 64
1062 .align 7
10631:
1064 .if \regsize == 64
1065 msr tpidrro_el0, x30 // Restored in kernel_ventry
1066 .endif
Will Deaconbe04a6d2017-11-14 16:15:59 +00001067 /*
1068 * Defend against branch aliasing attacks by pushing a dummy
1069 * entry onto the return stack and using a RET instruction to
1070 * enter the full-fat kernel vectors.
1071 */
1072 bl 2f
1073 b .
10742:
Will Deaconc7b9ada2017-11-14 14:07:40 +00001075 tramp_map_kernel x30
Will Deacon6c27c402017-12-06 11:24:02 +00001076#ifdef CONFIG_RANDOMIZE_BASE
1077 adr x30, tramp_vectors + PAGE_SIZE
1078alternative_insn isb, nop, ARM64_WORKAROUND_QCOM_FALKOR_E1003
1079 ldr x30, [x30]
1080#else
Will Deaconc7b9ada2017-11-14 14:07:40 +00001081 ldr x30, =vectors
Will Deacon6c27c402017-12-06 11:24:02 +00001082#endif
Will Deaconc7b9ada2017-11-14 14:07:40 +00001083 prfm plil1strm, [x30, #(1b - tramp_vectors)]
1084 msr vbar_el1, x30
1085 add x30, x30, #(1b - tramp_vectors)
1086 isb
Will Deaconbe04a6d2017-11-14 16:15:59 +00001087 ret
Will Deaconc7b9ada2017-11-14 14:07:40 +00001088 .endm
1089
1090 .macro tramp_exit, regsize = 64
1091 adr x30, tramp_vectors
1092 msr vbar_el1, x30
1093 tramp_unmap_kernel x30
1094 .if \regsize == 64
1095 mrs x30, far_el1
1096 .endif
1097 eret
1098 .endm
1099
1100 .align 11
1101ENTRY(tramp_vectors)
1102 .space 0x400
1103
1104 tramp_ventry
1105 tramp_ventry
1106 tramp_ventry
1107 tramp_ventry
1108
1109 tramp_ventry 32
1110 tramp_ventry 32
1111 tramp_ventry 32
1112 tramp_ventry 32
1113END(tramp_vectors)
1114
1115ENTRY(tramp_exit_native)
1116 tramp_exit
1117END(tramp_exit_native)
1118
1119ENTRY(tramp_exit_compat)
1120 tramp_exit 32
1121END(tramp_exit_compat)
1122
1123 .ltorg
1124 .popsection // .entry.tramp.text
Will Deacon6c27c402017-12-06 11:24:02 +00001125#ifdef CONFIG_RANDOMIZE_BASE
1126 .pushsection ".rodata", "a"
1127 .align PAGE_SHIFT
1128 .globl __entry_tramp_data_start
1129__entry_tramp_data_start:
1130 .quad vectors
1131 .popsection // .rodata
1132#endif /* CONFIG_RANDOMIZE_BASE */
Will Deaconc7b9ada2017-11-14 14:07:40 +00001133#endif /* CONFIG_UNMAP_KERNEL_AT_EL0 */
1134
Catalin Marinas60ffc302012-03-05 11:49:27 +00001135/*
1136 * Special system call wrappers.
1137 */
Catalin Marinas60ffc302012-03-05 11:49:27 +00001138ENTRY(sys_rt_sigreturn_wrapper)
1139 mov x0, sp
1140 b sys_rt_sigreturn
1141ENDPROC(sys_rt_sigreturn_wrapper)
Mark Rutlanded84b4e2017-07-26 16:05:20 +01001142
1143/*
1144 * Register switch for AArch64. The callee-saved registers need to be saved
1145 * and restored. On entry:
1146 * x0 = previous task_struct (must be preserved across the switch)
1147 * x1 = next task_struct
1148 * Previous and next are guaranteed not to be the same.
1149 *
1150 */
1151ENTRY(cpu_switch_to)
1152 mov x10, #THREAD_CPU_CONTEXT
1153 add x8, x0, x10
1154 mov x9, sp
1155 stp x19, x20, [x8], #16 // store callee-saved registers
1156 stp x21, x22, [x8], #16
1157 stp x23, x24, [x8], #16
1158 stp x25, x26, [x8], #16
1159 stp x27, x28, [x8], #16
1160 stp x29, x9, [x8], #16
1161 str lr, [x8]
1162 add x8, x1, x10
1163 ldp x19, x20, [x8], #16 // restore callee-saved registers
1164 ldp x21, x22, [x8], #16
1165 ldp x23, x24, [x8], #16
1166 ldp x25, x26, [x8], #16
1167 ldp x27, x28, [x8], #16
1168 ldp x29, x9, [x8], #16
1169 ldr lr, [x8]
1170 mov sp, x9
1171 msr sp_el0, x1
1172 ret
1173ENDPROC(cpu_switch_to)
1174NOKPROBE(cpu_switch_to)
1175
1176/*
1177 * This is how we return from a fork.
1178 */
1179ENTRY(ret_from_fork)
1180 bl schedule_tail
1181 cbz x19, 1f // not a kernel thread
1182 mov x0, x20
1183 blr x19
11841: get_thread_info tsk
1185 b ret_to_user
1186ENDPROC(ret_from_fork)
1187NOKPROBE(ret_from_fork)
James Morsef5df2692018-01-08 15:38:12 +00001188
1189#ifdef CONFIG_ARM_SDE_INTERFACE
1190
1191#include <asm/sdei.h>
1192#include <uapi/linux/arm_sdei.h>
1193
James Morse79e9aa52018-01-08 15:38:18 +00001194.macro sdei_handler_exit exit_mode
1195 /* On success, this call never returns... */
1196 cmp \exit_mode, #SDEI_EXIT_SMC
1197 b.ne 99f
1198 smc #0
1199 b .
120099: hvc #0
1201 b .
1202.endm
1203
1204#ifdef CONFIG_UNMAP_KERNEL_AT_EL0
1205/*
1206 * The regular SDEI entry point may have been unmapped along with the rest of
1207 * the kernel. This trampoline restores the kernel mapping to make the x1 memory
1208 * argument accessible.
1209 *
1210 * This clobbers x4, __sdei_handler() will restore this from firmware's
1211 * copy.
1212 */
1213.ltorg
1214.pushsection ".entry.tramp.text", "ax"
1215ENTRY(__sdei_asm_entry_trampoline)
1216 mrs x4, ttbr1_el1
1217 tbz x4, #USER_ASID_BIT, 1f
1218
1219 tramp_map_kernel tmp=x4
1220 isb
1221 mov x4, xzr
1222
1223 /*
1224 * Use reg->interrupted_regs.addr_limit to remember whether to unmap
1225 * the kernel on exit.
1226 */
12271: str x4, [x1, #(SDEI_EVENT_INTREGS + S_ORIG_ADDR_LIMIT)]
1228
1229#ifdef CONFIG_RANDOMIZE_BASE
1230 adr x4, tramp_vectors + PAGE_SIZE
1231 add x4, x4, #:lo12:__sdei_asm_trampoline_next_handler
1232 ldr x4, [x4]
1233#else
1234 ldr x4, =__sdei_asm_handler
1235#endif
1236 br x4
1237ENDPROC(__sdei_asm_entry_trampoline)
1238NOKPROBE(__sdei_asm_entry_trampoline)
1239
1240/*
1241 * Make the exit call and restore the original ttbr1_el1
1242 *
1243 * x0 & x1: setup for the exit API call
1244 * x2: exit_mode
1245 * x4: struct sdei_registered_event argument from registration time.
1246 */
1247ENTRY(__sdei_asm_exit_trampoline)
1248 ldr x4, [x4, #(SDEI_EVENT_INTREGS + S_ORIG_ADDR_LIMIT)]
1249 cbnz x4, 1f
1250
1251 tramp_unmap_kernel tmp=x4
1252
12531: sdei_handler_exit exit_mode=x2
1254ENDPROC(__sdei_asm_exit_trampoline)
1255NOKPROBE(__sdei_asm_exit_trampoline)
1256 .ltorg
1257.popsection // .entry.tramp.text
1258#ifdef CONFIG_RANDOMIZE_BASE
1259.pushsection ".rodata", "a"
1260__sdei_asm_trampoline_next_handler:
1261 .quad __sdei_asm_handler
1262.popsection // .rodata
1263#endif /* CONFIG_RANDOMIZE_BASE */
1264#endif /* CONFIG_UNMAP_KERNEL_AT_EL0 */
1265
James Morsef5df2692018-01-08 15:38:12 +00001266/*
1267 * Software Delegated Exception entry point.
1268 *
1269 * x0: Event number
1270 * x1: struct sdei_registered_event argument from registration time.
1271 * x2: interrupted PC
1272 * x3: interrupted PSTATE
James Morse79e9aa52018-01-08 15:38:18 +00001273 * x4: maybe clobbered by the trampoline
James Morsef5df2692018-01-08 15:38:12 +00001274 *
1275 * Firmware has preserved x0->x17 for us, we must save/restore the rest to
1276 * follow SMC-CC. We save (or retrieve) all the registers as the handler may
1277 * want them.
1278 */
1279ENTRY(__sdei_asm_handler)
1280 stp x2, x3, [x1, #SDEI_EVENT_INTREGS + S_PC]
1281 stp x4, x5, [x1, #SDEI_EVENT_INTREGS + 16 * 2]
1282 stp x6, x7, [x1, #SDEI_EVENT_INTREGS + 16 * 3]
1283 stp x8, x9, [x1, #SDEI_EVENT_INTREGS + 16 * 4]
1284 stp x10, x11, [x1, #SDEI_EVENT_INTREGS + 16 * 5]
1285 stp x12, x13, [x1, #SDEI_EVENT_INTREGS + 16 * 6]
1286 stp x14, x15, [x1, #SDEI_EVENT_INTREGS + 16 * 7]
1287 stp x16, x17, [x1, #SDEI_EVENT_INTREGS + 16 * 8]
1288 stp x18, x19, [x1, #SDEI_EVENT_INTREGS + 16 * 9]
1289 stp x20, x21, [x1, #SDEI_EVENT_INTREGS + 16 * 10]
1290 stp x22, x23, [x1, #SDEI_EVENT_INTREGS + 16 * 11]
1291 stp x24, x25, [x1, #SDEI_EVENT_INTREGS + 16 * 12]
1292 stp x26, x27, [x1, #SDEI_EVENT_INTREGS + 16 * 13]
1293 stp x28, x29, [x1, #SDEI_EVENT_INTREGS + 16 * 14]
1294 mov x4, sp
1295 stp lr, x4, [x1, #SDEI_EVENT_INTREGS + S_LR]
1296
1297 mov x19, x1
1298
1299#ifdef CONFIG_VMAP_STACK
1300 /*
1301 * entry.S may have been using sp as a scratch register, find whether
1302 * this is a normal or critical event and switch to the appropriate
1303 * stack for this CPU.
1304 */
1305 ldrb w4, [x19, #SDEI_EVENT_PRIORITY]
1306 cbnz w4, 1f
1307 ldr_this_cpu dst=x5, sym=sdei_stack_normal_ptr, tmp=x6
1308 b 2f
13091: ldr_this_cpu dst=x5, sym=sdei_stack_critical_ptr, tmp=x6
13102: mov x6, #SDEI_STACK_SIZE
1311 add x5, x5, x6
1312 mov sp, x5
1313#endif
1314
1315 /*
1316 * We may have interrupted userspace, or a guest, or exit-from or
1317 * return-to either of these. We can't trust sp_el0, restore it.
1318 */
1319 mrs x28, sp_el0
1320 ldr_this_cpu dst=x0, sym=__entry_task, tmp=x1
1321 msr sp_el0, x0
1322
1323 /* If we interrupted the kernel point to the previous stack/frame. */
1324 and x0, x3, #0xc
1325 mrs x1, CurrentEL
1326 cmp x0, x1
1327 csel x29, x29, xzr, eq // fp, or zero
1328 csel x4, x2, xzr, eq // elr, or zero
1329
1330 stp x29, x4, [sp, #-16]!
1331 mov x29, sp
1332
1333 add x0, x19, #SDEI_EVENT_INTREGS
1334 mov x1, x19
1335 bl __sdei_handler
1336
1337 msr sp_el0, x28
1338 /* restore regs >x17 that we clobbered */
James Morse79e9aa52018-01-08 15:38:18 +00001339 mov x4, x19 // keep x4 for __sdei_asm_exit_trampoline
1340 ldp x28, x29, [x4, #SDEI_EVENT_INTREGS + 16 * 14]
1341 ldp x18, x19, [x4, #SDEI_EVENT_INTREGS + 16 * 9]
1342 ldp lr, x1, [x4, #SDEI_EVENT_INTREGS + S_LR]
1343 mov sp, x1
James Morsef5df2692018-01-08 15:38:12 +00001344
1345 mov x1, x0 // address to complete_and_resume
1346 /* x0 = (x0 <= 1) ? EVENT_COMPLETE:EVENT_COMPLETE_AND_RESUME */
1347 cmp x0, #1
1348 mov_q x2, SDEI_1_0_FN_SDEI_EVENT_COMPLETE
1349 mov_q x3, SDEI_1_0_FN_SDEI_EVENT_COMPLETE_AND_RESUME
1350 csel x0, x2, x3, ls
1351
James Morsef5df2692018-01-08 15:38:12 +00001352 ldr_l x2, sdei_exit_mode
James Morse79e9aa52018-01-08 15:38:18 +00001353
1354alternative_if_not ARM64_UNMAP_KERNEL_AT_EL0
1355 sdei_handler_exit exit_mode=x2
1356alternative_else_nop_endif
1357
1358#ifdef CONFIG_UNMAP_KERNEL_AT_EL0
1359 tramp_alias dst=x5, sym=__sdei_asm_exit_trampoline
1360 br x5
1361#endif
James Morsef5df2692018-01-08 15:38:12 +00001362ENDPROC(__sdei_asm_handler)
1363NOKPROBE(__sdei_asm_handler)
1364#endif /* CONFIG_ARM_SDE_INTERFACE */