blob: 1a7811b7e3c4611fc132d44996955e7632a6876a [file] [log] [blame]
Catalin Marinas60ffc302012-03-05 11:49:27 +00001/*
2 * Low-level exception handling code
3 *
4 * Copyright (C) 2012 ARM Ltd.
5 * Authors: Catalin Marinas <catalin.marinas@arm.com>
6 * Will Deacon <will.deacon@arm.com>
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
16 *
17 * You should have received a copy of the GNU General Public License
18 * along with this program. If not, see <http://www.gnu.org/licenses/>.
19 */
20
Marc Zyngier8e290622018-05-29 13:11:06 +010021#include <linux/arm-smccc.h>
Catalin Marinas60ffc302012-03-05 11:49:27 +000022#include <linux/init.h>
23#include <linux/linkage.h>
24
Marc Zyngier8d883b22015-06-01 10:47:41 +010025#include <asm/alternative.h>
Catalin Marinas60ffc302012-03-05 11:49:27 +000026#include <asm/assembler.h>
27#include <asm/asm-offsets.h>
Will Deacon905e8c52015-03-23 19:07:02 +000028#include <asm/cpufeature.h>
Catalin Marinas60ffc302012-03-05 11:49:27 +000029#include <asm/errno.h>
Marc Zyngier5c1ce6f2013-04-08 17:17:03 +010030#include <asm/esr.h>
James Morse8e23dac2015-12-04 11:02:27 +000031#include <asm/irq.h>
Will Deaconc7b9ada2017-11-14 14:07:40 +000032#include <asm/memory.h>
33#include <asm/mmu.h>
Yury Noroveef94a32017-08-31 11:30:50 +030034#include <asm/processor.h>
Catalin Marinas39bc88e2016-09-02 14:54:03 +010035#include <asm/ptrace.h>
Catalin Marinas60ffc302012-03-05 11:49:27 +000036#include <asm/thread_info.h>
Al Virob4b86642016-12-26 04:10:19 -050037#include <asm/asm-uaccess.h>
Catalin Marinas60ffc302012-03-05 11:49:27 +000038#include <asm/unistd.h>
39
40/*
Larry Bassel6c81fe72014-05-30 12:34:15 -070041 * Context tracking subsystem. Used to instrument transitions
42 * between user and kernel mode.
43 */
Mark Rutlandd9be0322018-07-11 14:56:46 +010044 .macro ct_user_exit
Larry Bassel6c81fe72014-05-30 12:34:15 -070045#ifdef CONFIG_CONTEXT_TRACKING
46 bl context_tracking_user_exit
Larry Bassel6c81fe72014-05-30 12:34:15 -070047#endif
48 .endm
49
50 .macro ct_user_enter
51#ifdef CONFIG_CONTEXT_TRACKING
52 bl context_tracking_user_enter
53#endif
54 .endm
55
Mark Rutlandbaaa7232018-07-11 14:56:48 +010056 .macro clear_gp_regs
57 .irp n,0,1,2,3,4,5,6,7,8,9,10,11,12,13,14,15,16,17,18,19,20,21,22,23,24,25,26,27,28,29
58 mov x\n, xzr
59 .endr
60 .endm
61
Larry Bassel6c81fe72014-05-30 12:34:15 -070062/*
Catalin Marinas60ffc302012-03-05 11:49:27 +000063 * Bad Abort numbers
64 *-----------------
65 */
66#define BAD_SYNC 0
67#define BAD_IRQ 1
68#define BAD_FIQ 2
69#define BAD_ERROR 3
70
Will Deacon5b1f7fe2017-11-14 14:20:21 +000071 .macro kernel_ventry, el, label, regsize = 64
Mark Rutlandb11e5752017-07-19 17:24:49 +010072 .align 7
Will Deacon4bf32862017-11-14 14:24:29 +000073#ifdef CONFIG_UNMAP_KERNEL_AT_EL0
Will Deaconea1e3de2017-11-14 14:38:19 +000074alternative_if ARM64_UNMAP_KERNEL_AT_EL0
Will Deacon4bf32862017-11-14 14:24:29 +000075 .if \el == 0
76 .if \regsize == 64
77 mrs x30, tpidrro_el0
78 msr tpidrro_el0, xzr
79 .else
80 mov x30, xzr
81 .endif
82 .endif
Will Deaconea1e3de2017-11-14 14:38:19 +000083alternative_else_nop_endif
Will Deacon4bf32862017-11-14 14:24:29 +000084#endif
85
Will Deacon63648dd2014-09-29 12:26:41 +010086 sub sp, sp, #S_FRAME_SIZE
Mark Rutland872d8322017-07-14 20:30:35 +010087#ifdef CONFIG_VMAP_STACK
88 /*
89 * Test whether the SP has overflowed, without corrupting a GPR.
90 * Task and IRQ stacks are aligned to (1 << THREAD_SHIFT).
91 */
92 add sp, sp, x0 // sp' = sp + x0
93 sub x0, sp, x0 // x0' = sp' - x0 = (sp + x0) - x0 = sp
94 tbnz x0, #THREAD_SHIFT, 0f
95 sub x0, sp, x0 // x0'' = sp' - x0' = (sp + x0) - sp = x0
96 sub sp, sp, x0 // sp'' = sp' - x0 = (sp + x0) - x0 = sp
Will Deacon5b1f7fe2017-11-14 14:20:21 +000097 b el\()\el\()_\label
Mark Rutland872d8322017-07-14 20:30:35 +010098
990:
100 /*
101 * Either we've just detected an overflow, or we've taken an exception
102 * while on the overflow stack. Either way, we won't return to
103 * userspace, and can clobber EL0 registers to free up GPRs.
104 */
105
106 /* Stash the original SP (minus S_FRAME_SIZE) in tpidr_el0. */
107 msr tpidr_el0, x0
108
109 /* Recover the original x0 value and stash it in tpidrro_el0 */
110 sub x0, sp, x0
111 msr tpidrro_el0, x0
112
113 /* Switch to the overflow stack */
114 adr_this_cpu sp, overflow_stack + OVERFLOW_STACK_SIZE, x0
115
116 /*
117 * Check whether we were already on the overflow stack. This may happen
118 * after panic() re-enables interrupts.
119 */
120 mrs x0, tpidr_el0 // sp of interrupted context
121 sub x0, sp, x0 // delta with top of overflow stack
122 tst x0, #~(OVERFLOW_STACK_SIZE - 1) // within range?
123 b.ne __bad_stack // no? -> bad stack pointer
124
125 /* We were already on the overflow stack. Restore sp/x0 and carry on. */
126 sub sp, sp, x0
127 mrs x0, tpidrro_el0
128#endif
Will Deacon5b1f7fe2017-11-14 14:20:21 +0000129 b el\()\el\()_\label
Mark Rutlandb11e5752017-07-19 17:24:49 +0100130 .endm
131
Will Deacon4bf32862017-11-14 14:24:29 +0000132 .macro tramp_alias, dst, sym
133 mov_q \dst, TRAMP_VALIAS
134 add \dst, \dst, #(\sym - .entry.tramp.text)
Mark Rutlandb11e5752017-07-19 17:24:49 +0100135 .endm
136
Marc Zyngier8e290622018-05-29 13:11:06 +0100137 // This macro corrupts x0-x3. It is the caller's duty
138 // to save/restore them if required.
Mark Rutland99ed3ed2018-07-11 14:56:47 +0100139 .macro apply_ssbd, state, tmp1, tmp2
Marc Zyngier8e290622018-05-29 13:11:06 +0100140#ifdef CONFIG_ARM64_SSBD
Marc Zyngier986372c2018-05-29 13:11:11 +0100141alternative_cb arm64_enable_wa2_handling
Mark Rutland99ed3ed2018-07-11 14:56:47 +0100142 b .L__asm_ssbd_skip\@
Marc Zyngier986372c2018-05-29 13:11:11 +0100143alternative_cb_end
Marc Zyngier5cf9ce62018-05-29 13:11:07 +0100144 ldr_this_cpu \tmp2, arm64_ssbd_callback_required, \tmp1
Mark Rutland99ed3ed2018-07-11 14:56:47 +0100145 cbz \tmp2, .L__asm_ssbd_skip\@
Marc Zyngier9dd96142018-05-29 13:11:13 +0100146 ldr \tmp2, [tsk, #TSK_TI_FLAGS]
Mark Rutland99ed3ed2018-07-11 14:56:47 +0100147 tbnz \tmp2, #TIF_SSBD, .L__asm_ssbd_skip\@
Marc Zyngier8e290622018-05-29 13:11:06 +0100148 mov w0, #ARM_SMCCC_ARCH_WORKAROUND_2
149 mov w1, #\state
150alternative_cb arm64_update_smccc_conduit
151 nop // Patched to SMC/HVC #0
152alternative_cb_end
Mark Rutland99ed3ed2018-07-11 14:56:47 +0100153.L__asm_ssbd_skip\@:
Marc Zyngier8e290622018-05-29 13:11:06 +0100154#endif
155 .endm
156
Mark Rutlandb11e5752017-07-19 17:24:49 +0100157 .macro kernel_entry, el, regsize = 64
Catalin Marinas60ffc302012-03-05 11:49:27 +0000158 .if \regsize == 32
159 mov w0, w0 // zero upper 32 bits of x0
160 .endif
Will Deacon63648dd2014-09-29 12:26:41 +0100161 stp x0, x1, [sp, #16 * 0]
162 stp x2, x3, [sp, #16 * 1]
163 stp x4, x5, [sp, #16 * 2]
164 stp x6, x7, [sp, #16 * 3]
165 stp x8, x9, [sp, #16 * 4]
166 stp x10, x11, [sp, #16 * 5]
167 stp x12, x13, [sp, #16 * 6]
168 stp x14, x15, [sp, #16 * 7]
169 stp x16, x17, [sp, #16 * 8]
170 stp x18, x19, [sp, #16 * 9]
171 stp x20, x21, [sp, #16 * 10]
172 stp x22, x23, [sp, #16 * 11]
173 stp x24, x25, [sp, #16 * 12]
174 stp x26, x27, [sp, #16 * 13]
175 stp x28, x29, [sp, #16 * 14]
176
Catalin Marinas60ffc302012-03-05 11:49:27 +0000177 .if \el == 0
Mark Rutlandbaaa7232018-07-11 14:56:48 +0100178 clear_gp_regs
Catalin Marinas60ffc302012-03-05 11:49:27 +0000179 mrs x21, sp_el0
Mark Rutlandc02433d2016-11-03 20:23:13 +0000180 ldr_this_cpu tsk, __entry_task, x20 // Ensure MDSCR_EL1.SS is clear,
181 ldr x19, [tsk, #TSK_TI_FLAGS] // since we can unmask debug
Will Deacon2a283072014-04-29 19:04:06 +0100182 disable_step_tsk x19, x20 // exceptions when scheduling.
James Morse49003a82015-12-10 10:22:41 +0000183
Mark Rutland99ed3ed2018-07-11 14:56:47 +0100184 apply_ssbd 1, x22, x23
Marc Zyngier8e290622018-05-29 13:11:06 +0100185
Catalin Marinas60ffc302012-03-05 11:49:27 +0000186 .else
187 add x21, sp, #S_FRAME_SIZE
Julien Thierry4caf8752019-02-22 09:32:50 +0000188 get_current_task tsk
Robin Murphy51369e32018-02-05 15:34:18 +0000189 /* Save the task's original addr_limit and set USER_DS */
Mark Rutlandc02433d2016-11-03 20:23:13 +0000190 ldr x20, [tsk, #TSK_TI_ADDR_LIMIT]
James Morsee19a6ee2016-06-20 18:28:01 +0100191 str x20, [sp, #S_ORIG_ADDR_LIMIT]
Robin Murphy51369e32018-02-05 15:34:18 +0000192 mov x20, #USER_DS
Mark Rutlandc02433d2016-11-03 20:23:13 +0000193 str x20, [tsk, #TSK_TI_ADDR_LIMIT]
Vladimir Murzin563cada2016-09-01 14:35:59 +0100194 /* No need to reset PSTATE.UAO, hardware's already set it to 0 for us */
James Morsee19a6ee2016-06-20 18:28:01 +0100195 .endif /* \el == 0 */
Catalin Marinas60ffc302012-03-05 11:49:27 +0000196 mrs x22, elr_el1
197 mrs x23, spsr_el1
198 stp lr, x21, [sp, #S_LR]
Catalin Marinas39bc88e2016-09-02 14:54:03 +0100199
Ard Biesheuvel73267492017-07-22 18:45:33 +0100200 /*
201 * In order to be able to dump the contents of struct pt_regs at the
202 * time the exception was taken (in case we attempt to walk the call
203 * stack later), chain it together with the stack frames.
204 */
205 .if \el == 0
206 stp xzr, xzr, [sp, #S_STACKFRAME]
207 .else
208 stp x29, x22, [sp, #S_STACKFRAME]
209 .endif
210 add x29, sp, #S_STACKFRAME
211
Catalin Marinas39bc88e2016-09-02 14:54:03 +0100212#ifdef CONFIG_ARM64_SW_TTBR0_PAN
213 /*
214 * Set the TTBR0 PAN bit in SPSR. When the exception is taken from
215 * EL0, there is no need to check the state of TTBR0_EL1 since
216 * accesses are always enabled.
217 * Note that the meaning of this bit differs from the ARMv8.1 PAN
218 * feature as all TTBR0_EL1 accesses are disabled, not just those to
219 * user mappings.
220 */
221alternative_if ARM64_HAS_PAN
222 b 1f // skip TTBR0 PAN
223alternative_else_nop_endif
224
225 .if \el != 0
226 mrs x21, ttbr0_el1
Will Deaconb5195382017-12-01 17:33:48 +0000227 tst x21, #TTBR_ASID_MASK // Check for the reserved ASID
Catalin Marinas39bc88e2016-09-02 14:54:03 +0100228 orr x23, x23, #PSR_PAN_BIT // Set the emulated PAN in the saved SPSR
229 b.eq 1f // TTBR0 access already disabled
230 and x23, x23, #~PSR_PAN_BIT // Clear the emulated PAN in the saved SPSR
231 .endif
232
233 __uaccess_ttbr0_disable x21
2341:
235#endif
236
Catalin Marinas60ffc302012-03-05 11:49:27 +0000237 stp x22, x23, [sp, #S_PC]
238
Dave Martin17c28952017-08-01 15:35:54 +0100239 /* Not in a syscall by default (el0_svc overwrites for real syscall) */
Catalin Marinas60ffc302012-03-05 11:49:27 +0000240 .if \el == 0
Dave Martin17c28952017-08-01 15:35:54 +0100241 mov w21, #NO_SYSCALL
Dave Martin35d0e6f2017-08-01 15:35:53 +0100242 str w21, [sp, #S_SYSCALLNO]
Catalin Marinas60ffc302012-03-05 11:49:27 +0000243 .endif
244
245 /*
Jungseok Lee6cdf9c72015-12-04 11:02:25 +0000246 * Set sp_el0 to current thread_info.
247 */
248 .if \el == 0
249 msr sp_el0, tsk
250 .endif
251
Julien Thierry133d0512019-01-31 14:58:46 +0000252 /* Save pmr */
253alternative_if ARM64_HAS_IRQ_PRIO_MASKING
254 mrs_s x20, SYS_ICC_PMR_EL1
255 str x20, [sp, #S_PMR_SAVE]
256alternative_else_nop_endif
257
Jungseok Lee6cdf9c72015-12-04 11:02:25 +0000258 /*
Catalin Marinas60ffc302012-03-05 11:49:27 +0000259 * Registers that may be useful after this macro is invoked:
260 *
261 * x21 - aborted SP
262 * x22 - aborted PC
263 * x23 - aborted PSTATE
264 */
265 .endm
266
Will Deacon412fcb62015-08-19 15:57:09 +0100267 .macro kernel_exit, el
James Morsee19a6ee2016-06-20 18:28:01 +0100268 .if \el != 0
James Morse8d667722017-11-02 12:12:37 +0000269 disable_daif
270
James Morsee19a6ee2016-06-20 18:28:01 +0100271 /* Restore the task's original addr_limit. */
272 ldr x20, [sp, #S_ORIG_ADDR_LIMIT]
Mark Rutlandc02433d2016-11-03 20:23:13 +0000273 str x20, [tsk, #TSK_TI_ADDR_LIMIT]
James Morsee19a6ee2016-06-20 18:28:01 +0100274
275 /* No need to restore UAO, it will be restored from SPSR_EL1 */
276 .endif
277
Julien Thierry133d0512019-01-31 14:58:46 +0000278 /* Restore pmr */
279alternative_if ARM64_HAS_IRQ_PRIO_MASKING
280 ldr x20, [sp, #S_PMR_SAVE]
281 msr_s SYS_ICC_PMR_EL1, x20
282 /* Ensure priority change is seen by redistributor */
283 dsb sy
284alternative_else_nop_endif
285
Catalin Marinas60ffc302012-03-05 11:49:27 +0000286 ldp x21, x22, [sp, #S_PC] // load ELR, SPSR
287 .if \el == 0
Larry Bassel6c81fe72014-05-30 12:34:15 -0700288 ct_user_enter
Catalin Marinas39bc88e2016-09-02 14:54:03 +0100289 .endif
290
291#ifdef CONFIG_ARM64_SW_TTBR0_PAN
292 /*
293 * Restore access to TTBR0_EL1. If returning to EL0, no need for SPSR
294 * PAN bit checking.
295 */
296alternative_if ARM64_HAS_PAN
297 b 2f // skip TTBR0 PAN
298alternative_else_nop_endif
299
300 .if \el != 0
301 tbnz x22, #22, 1f // Skip re-enabling TTBR0 access if the PSR_PAN_BIT is set
302 .endif
303
Will Deacon27a921e2017-08-10 13:58:16 +0100304 __uaccess_ttbr0_enable x0, x1
Catalin Marinas39bc88e2016-09-02 14:54:03 +0100305
306 .if \el == 0
307 /*
308 * Enable errata workarounds only if returning to user. The only
309 * workaround currently required for TTBR0_EL1 changes are for the
310 * Cavium erratum 27456 (broadcast TLBI instructions may cause I-cache
311 * corruption).
312 */
Marc Zyngier95e3de32018-01-02 18:19:39 +0000313 bl post_ttbr_update_workaround
Catalin Marinas39bc88e2016-09-02 14:54:03 +0100314 .endif
3151:
316 .if \el != 0
317 and x22, x22, #~PSR_PAN_BIT // ARMv8.0 CPUs do not understand this bit
318 .endif
3192:
320#endif
321
322 .if \el == 0
Catalin Marinas60ffc302012-03-05 11:49:27 +0000323 ldr x23, [sp, #S_SP] // load return stack pointer
Catalin Marinas60ffc302012-03-05 11:49:27 +0000324 msr sp_el0, x23
Will Deacon4bf32862017-11-14 14:24:29 +0000325 tst x22, #PSR_MODE32_BIT // native task?
326 b.eq 3f
327
Will Deacon905e8c52015-03-23 19:07:02 +0000328#ifdef CONFIG_ARM64_ERRATUM_845719
Mark Rutland6ba3b552016-09-07 11:07:09 +0100329alternative_if ARM64_WORKAROUND_845719
Daniel Thompsone28cabf2015-07-22 12:21:03 +0100330#ifdef CONFIG_PID_IN_CONTEXTIDR
331 mrs x29, contextidr_el1
332 msr contextidr_el1, x29
333#else
334 msr contextidr_el1, xzr
335#endif
Mark Rutland6ba3b552016-09-07 11:07:09 +0100336alternative_else_nop_endif
Will Deacon905e8c52015-03-23 19:07:02 +0000337#endif
Will Deacon4bf32862017-11-14 14:24:29 +00003383:
Marc Zyngier0f80cad2019-04-15 13:03:51 +0100339#ifdef CONFIG_ARM64_ERRATUM_1188873
340alternative_if_not ARM64_WORKAROUND_1188873
341 b 4f
342alternative_else_nop_endif
343 /*
344 * if (x22.mode32 == cntkctl_el1.el0vcten)
345 * cntkctl_el1.el0vcten = ~cntkctl_el1.el0vcten
346 */
347 mrs x1, cntkctl_el1
348 eon x0, x1, x22, lsr #3
349 tbz x0, #1, 4f
350 eor x1, x1, #2 // ARCH_TIMER_USR_VCT_ACCESS_EN
351 msr cntkctl_el1, x1
3524:
353#endif
Mark Rutland99ed3ed2018-07-11 14:56:47 +0100354 apply_ssbd 0, x0, x1
Catalin Marinas60ffc302012-03-05 11:49:27 +0000355 .endif
Catalin Marinas39bc88e2016-09-02 14:54:03 +0100356
Will Deacon63648dd2014-09-29 12:26:41 +0100357 msr elr_el1, x21 // set up the return data
358 msr spsr_el1, x22
Will Deacon63648dd2014-09-29 12:26:41 +0100359 ldp x0, x1, [sp, #16 * 0]
Will Deacon63648dd2014-09-29 12:26:41 +0100360 ldp x2, x3, [sp, #16 * 1]
361 ldp x4, x5, [sp, #16 * 2]
362 ldp x6, x7, [sp, #16 * 3]
363 ldp x8, x9, [sp, #16 * 4]
364 ldp x10, x11, [sp, #16 * 5]
365 ldp x12, x13, [sp, #16 * 6]
366 ldp x14, x15, [sp, #16 * 7]
367 ldp x16, x17, [sp, #16 * 8]
368 ldp x18, x19, [sp, #16 * 9]
369 ldp x20, x21, [sp, #16 * 10]
370 ldp x22, x23, [sp, #16 * 11]
371 ldp x24, x25, [sp, #16 * 12]
372 ldp x26, x27, [sp, #16 * 13]
373 ldp x28, x29, [sp, #16 * 14]
374 ldr lr, [sp, #S_LR]
375 add sp, sp, #S_FRAME_SIZE // restore sp
Will Deacon4bf32862017-11-14 14:24:29 +0000376
Will Deacon4bf32862017-11-14 14:24:29 +0000377 .if \el == 0
Will Deaconea1e3de2017-11-14 14:38:19 +0000378alternative_insn eret, nop, ARM64_UNMAP_KERNEL_AT_EL0
379#ifdef CONFIG_UNMAP_KERNEL_AT_EL0
Marc Zyngier0f80cad2019-04-15 13:03:51 +0100380 bne 5f
Will Deacon4bf32862017-11-14 14:24:29 +0000381 msr far_el1, x30
382 tramp_alias x30, tramp_exit_native
383 br x30
Marc Zyngier0f80cad2019-04-15 13:03:51 +01003845:
Will Deacon4bf32862017-11-14 14:24:29 +0000385 tramp_alias x30, tramp_exit_compat
386 br x30
Will Deaconea1e3de2017-11-14 14:38:19 +0000387#endif
Will Deacon4bf32862017-11-14 14:24:29 +0000388 .else
389 eret
390 .endif
Will Deacon679db702018-06-14 11:23:38 +0100391 sb
Catalin Marinas60ffc302012-03-05 11:49:27 +0000392 .endm
393
James Morse971c67c2015-12-15 11:21:25 +0000394 .macro irq_stack_entry
James Morse8e23dac2015-12-04 11:02:27 +0000395 mov x19, sp // preserve the original sp
396
James Morse8e23dac2015-12-04 11:02:27 +0000397 /*
Mark Rutlandc02433d2016-11-03 20:23:13 +0000398 * Compare sp with the base of the task stack.
399 * If the top ~(THREAD_SIZE - 1) bits match, we are on a task stack,
400 * and should switch to the irq stack.
James Morse8e23dac2015-12-04 11:02:27 +0000401 */
Mark Rutlandc02433d2016-11-03 20:23:13 +0000402 ldr x25, [tsk, TSK_STACK]
403 eor x25, x25, x19
404 and x25, x25, #~(THREAD_SIZE - 1)
405 cbnz x25, 9998f
James Morse8e23dac2015-12-04 11:02:27 +0000406
Mark Rutlandf60fe782017-07-31 21:17:03 +0100407 ldr_this_cpu x25, irq_stack_ptr, x26
Ard Biesheuvel34be98f2017-07-20 17:15:45 +0100408 mov x26, #IRQ_STACK_SIZE
James Morse8e23dac2015-12-04 11:02:27 +0000409 add x26, x25, x26
James Morsed224a692015-12-18 16:01:47 +0000410
411 /* switch to the irq stack */
James Morse8e23dac2015-12-04 11:02:27 +0000412 mov sp, x26
James Morse8e23dac2015-12-04 11:02:27 +00004139998:
414 .endm
415
416 /*
417 * x19 should be preserved between irq_stack_entry and
418 * irq_stack_exit.
419 */
420 .macro irq_stack_exit
421 mov sp, x19
422 .endm
423
Mark Rutland8c2c596f2019-01-03 13:23:10 +0000424/* GPRs used by entry code */
Catalin Marinas60ffc302012-03-05 11:49:27 +0000425tsk .req x28 // current thread_info
426
427/*
428 * Interrupt handling.
429 */
430 .macro irq_handler
James Morse8e23dac2015-12-04 11:02:27 +0000431 ldr_l x1, handle_arch_irq
Catalin Marinas60ffc302012-03-05 11:49:27 +0000432 mov x0, sp
James Morse971c67c2015-12-15 11:21:25 +0000433 irq_stack_entry
Catalin Marinas60ffc302012-03-05 11:49:27 +0000434 blr x1
James Morse8e23dac2015-12-04 11:02:27 +0000435 irq_stack_exit
Catalin Marinas60ffc302012-03-05 11:49:27 +0000436 .endm
437
438 .text
439
440/*
441 * Exception vectors.
442 */
Pratyush Anand888b3c82016-07-08 12:35:50 -0400443 .pushsection ".entry.text", "ax"
Catalin Marinas60ffc302012-03-05 11:49:27 +0000444
445 .align 11
446ENTRY(vectors)
Will Deacon5b1f7fe2017-11-14 14:20:21 +0000447 kernel_ventry 1, sync_invalid // Synchronous EL1t
448 kernel_ventry 1, irq_invalid // IRQ EL1t
449 kernel_ventry 1, fiq_invalid // FIQ EL1t
450 kernel_ventry 1, error_invalid // Error EL1t
Catalin Marinas60ffc302012-03-05 11:49:27 +0000451
Will Deacon5b1f7fe2017-11-14 14:20:21 +0000452 kernel_ventry 1, sync // Synchronous EL1h
453 kernel_ventry 1, irq // IRQ EL1h
454 kernel_ventry 1, fiq_invalid // FIQ EL1h
455 kernel_ventry 1, error // Error EL1h
Catalin Marinas60ffc302012-03-05 11:49:27 +0000456
Will Deacon5b1f7fe2017-11-14 14:20:21 +0000457 kernel_ventry 0, sync // Synchronous 64-bit EL0
458 kernel_ventry 0, irq // IRQ 64-bit EL0
459 kernel_ventry 0, fiq_invalid // FIQ 64-bit EL0
460 kernel_ventry 0, error // Error 64-bit EL0
Catalin Marinas60ffc302012-03-05 11:49:27 +0000461
462#ifdef CONFIG_COMPAT
Will Deacon5b1f7fe2017-11-14 14:20:21 +0000463 kernel_ventry 0, sync_compat, 32 // Synchronous 32-bit EL0
464 kernel_ventry 0, irq_compat, 32 // IRQ 32-bit EL0
465 kernel_ventry 0, fiq_invalid_compat, 32 // FIQ 32-bit EL0
466 kernel_ventry 0, error_compat, 32 // Error 32-bit EL0
Catalin Marinas60ffc302012-03-05 11:49:27 +0000467#else
Will Deacon5b1f7fe2017-11-14 14:20:21 +0000468 kernel_ventry 0, sync_invalid, 32 // Synchronous 32-bit EL0
469 kernel_ventry 0, irq_invalid, 32 // IRQ 32-bit EL0
470 kernel_ventry 0, fiq_invalid, 32 // FIQ 32-bit EL0
471 kernel_ventry 0, error_invalid, 32 // Error 32-bit EL0
Catalin Marinas60ffc302012-03-05 11:49:27 +0000472#endif
473END(vectors)
474
Mark Rutland872d8322017-07-14 20:30:35 +0100475#ifdef CONFIG_VMAP_STACK
476 /*
477 * We detected an overflow in kernel_ventry, which switched to the
478 * overflow stack. Stash the exception regs, and head to our overflow
479 * handler.
480 */
481__bad_stack:
482 /* Restore the original x0 value */
483 mrs x0, tpidrro_el0
484
485 /*
486 * Store the original GPRs to the new stack. The orginal SP (minus
487 * S_FRAME_SIZE) was stashed in tpidr_el0 by kernel_ventry.
488 */
489 sub sp, sp, #S_FRAME_SIZE
490 kernel_entry 1
491 mrs x0, tpidr_el0
492 add x0, x0, #S_FRAME_SIZE
493 str x0, [sp, #S_SP]
494
495 /* Stash the regs for handle_bad_stack */
496 mov x0, sp
497
498 /* Time to die */
499 bl handle_bad_stack
500 ASM_BUG()
501#endif /* CONFIG_VMAP_STACK */
502
Catalin Marinas60ffc302012-03-05 11:49:27 +0000503/*
504 * Invalid mode handlers
505 */
506 .macro inv_entry, el, reason, regsize = 64
Ard Biesheuvelb6609502016-03-18 10:58:09 +0100507 kernel_entry \el, \regsize
Catalin Marinas60ffc302012-03-05 11:49:27 +0000508 mov x0, sp
509 mov x1, #\reason
510 mrs x2, esr_el1
Mark Rutland2d0e7512017-07-26 11:14:53 +0100511 bl bad_mode
512 ASM_BUG()
Catalin Marinas60ffc302012-03-05 11:49:27 +0000513 .endm
514
515el0_sync_invalid:
516 inv_entry 0, BAD_SYNC
517ENDPROC(el0_sync_invalid)
518
519el0_irq_invalid:
520 inv_entry 0, BAD_IRQ
521ENDPROC(el0_irq_invalid)
522
523el0_fiq_invalid:
524 inv_entry 0, BAD_FIQ
525ENDPROC(el0_fiq_invalid)
526
527el0_error_invalid:
528 inv_entry 0, BAD_ERROR
529ENDPROC(el0_error_invalid)
530
531#ifdef CONFIG_COMPAT
532el0_fiq_invalid_compat:
533 inv_entry 0, BAD_FIQ, 32
534ENDPROC(el0_fiq_invalid_compat)
Catalin Marinas60ffc302012-03-05 11:49:27 +0000535#endif
536
537el1_sync_invalid:
538 inv_entry 1, BAD_SYNC
539ENDPROC(el1_sync_invalid)
540
541el1_irq_invalid:
542 inv_entry 1, BAD_IRQ
543ENDPROC(el1_irq_invalid)
544
545el1_fiq_invalid:
546 inv_entry 1, BAD_FIQ
547ENDPROC(el1_fiq_invalid)
548
549el1_error_invalid:
550 inv_entry 1, BAD_ERROR
551ENDPROC(el1_error_invalid)
552
553/*
554 * EL1 mode handlers.
555 */
556 .align 6
557el1_sync:
558 kernel_entry 1
559 mrs x1, esr_el1 // read the syndrome register
Mark Rutlandaed40e02014-11-24 12:31:40 +0000560 lsr x24, x1, #ESR_ELx_EC_SHIFT // exception class
561 cmp x24, #ESR_ELx_EC_DABT_CUR // data abort in EL1
Catalin Marinas60ffc302012-03-05 11:49:27 +0000562 b.eq el1_da
Laura Abbott9adeb8e2016-08-09 18:25:26 -0700563 cmp x24, #ESR_ELx_EC_IABT_CUR // instruction abort in EL1
564 b.eq el1_ia
Mark Rutlandaed40e02014-11-24 12:31:40 +0000565 cmp x24, #ESR_ELx_EC_SYS64 // configurable trap
Catalin Marinas60ffc302012-03-05 11:49:27 +0000566 b.eq el1_undef
Mark Rutlandaed40e02014-11-24 12:31:40 +0000567 cmp x24, #ESR_ELx_EC_SP_ALIGN // stack alignment exception
Catalin Marinas60ffc302012-03-05 11:49:27 +0000568 b.eq el1_sp_pc
Mark Rutlandaed40e02014-11-24 12:31:40 +0000569 cmp x24, #ESR_ELx_EC_PC_ALIGN // pc alignment exception
Catalin Marinas60ffc302012-03-05 11:49:27 +0000570 b.eq el1_sp_pc
Mark Rutlandaed40e02014-11-24 12:31:40 +0000571 cmp x24, #ESR_ELx_EC_UNKNOWN // unknown exception in EL1
Catalin Marinas60ffc302012-03-05 11:49:27 +0000572 b.eq el1_undef
Mark Rutlandaed40e02014-11-24 12:31:40 +0000573 cmp x24, #ESR_ELx_EC_BREAKPT_CUR // debug exception in EL1
Catalin Marinas60ffc302012-03-05 11:49:27 +0000574 b.ge el1_dbg
575 b el1_inv
Laura Abbott9adeb8e2016-08-09 18:25:26 -0700576
577el1_ia:
578 /*
579 * Fall through to the Data abort case
580 */
Catalin Marinas60ffc302012-03-05 11:49:27 +0000581el1_da:
582 /*
583 * Data abort handling
584 */
Kristina Martsenko276e9322017-05-03 16:37:47 +0100585 mrs x3, far_el1
James Morseb55a5a12017-11-02 12:12:39 +0000586 inherit_daif pstate=x23, tmp=x2
Kristina Martsenko276e9322017-05-03 16:37:47 +0100587 clear_address_tag x0, x3
Catalin Marinas60ffc302012-03-05 11:49:27 +0000588 mov x2, sp // struct pt_regs
589 bl do_mem_abort
590
Catalin Marinas60ffc302012-03-05 11:49:27 +0000591 kernel_exit 1
592el1_sp_pc:
593 /*
594 * Stack or PC alignment exception handling
595 */
596 mrs x0, far_el1
James Morseb55a5a12017-11-02 12:12:39 +0000597 inherit_daif pstate=x23, tmp=x2
Catalin Marinas60ffc302012-03-05 11:49:27 +0000598 mov x2, sp
Mark Rutland2d0e7512017-07-26 11:14:53 +0100599 bl do_sp_pc_abort
600 ASM_BUG()
Catalin Marinas60ffc302012-03-05 11:49:27 +0000601el1_undef:
602 /*
603 * Undefined instruction
604 */
James Morseb55a5a12017-11-02 12:12:39 +0000605 inherit_daif pstate=x23, tmp=x2
Catalin Marinas60ffc302012-03-05 11:49:27 +0000606 mov x0, sp
Mark Rutland2d0e7512017-07-26 11:14:53 +0100607 bl do_undefinstr
Will Deacon0bf0f442018-08-07 13:43:06 +0100608 kernel_exit 1
Catalin Marinas60ffc302012-03-05 11:49:27 +0000609el1_dbg:
610 /*
611 * Debug exception handling
612 */
Mark Rutlandaed40e02014-11-24 12:31:40 +0000613 cmp x24, #ESR_ELx_EC_BRK64 // if BRK64
Sandeepa Prabhuee6214c2013-12-04 05:50:20 +0000614 cinc x24, x24, eq // set bit '0'
Catalin Marinas60ffc302012-03-05 11:49:27 +0000615 tbz x24, #0, el1_inv // EL1 only
616 mrs x0, far_el1
617 mov x2, sp // struct pt_regs
618 bl do_debug_exception
Catalin Marinas60ffc302012-03-05 11:49:27 +0000619 kernel_exit 1
620el1_inv:
621 // TODO: add support for undefined instructions in kernel mode
James Morseb55a5a12017-11-02 12:12:39 +0000622 inherit_daif pstate=x23, tmp=x2
Catalin Marinas60ffc302012-03-05 11:49:27 +0000623 mov x0, sp
Mark Rutland1b428042015-07-07 18:00:49 +0100624 mov x2, x1
Catalin Marinas60ffc302012-03-05 11:49:27 +0000625 mov x1, #BAD_SYNC
Mark Rutland2d0e7512017-07-26 11:14:53 +0100626 bl bad_mode
627 ASM_BUG()
Catalin Marinas60ffc302012-03-05 11:49:27 +0000628ENDPROC(el1_sync)
629
630 .align 6
631el1_irq:
632 kernel_entry 1
James Morseb282e1c2017-11-02 12:12:41 +0000633 enable_da_f
Catalin Marinas60ffc302012-03-05 11:49:27 +0000634#ifdef CONFIG_TRACE_IRQFLAGS
Julien Thierryc25349f2019-01-31 14:59:02 +0000635#ifdef CONFIG_ARM64_PSEUDO_NMI
636alternative_if ARM64_HAS_IRQ_PRIO_MASKING
637 ldr x20, [sp, #S_PMR_SAVE]
638alternative_else
639 mov x20, #GIC_PRIO_IRQON
640alternative_endif
641 cmp x20, #GIC_PRIO_IRQOFF
642 /* Irqs were disabled, don't trace */
643 b.ls 1f
644#endif
Catalin Marinas60ffc302012-03-05 11:49:27 +0000645 bl trace_hardirqs_off
Julien Thierryc25349f2019-01-31 14:59:02 +00006461:
Catalin Marinas60ffc302012-03-05 11:49:27 +0000647#endif
Marc Zyngier64681782013-11-12 17:11:53 +0000648
649 irq_handler
650
Catalin Marinas60ffc302012-03-05 11:49:27 +0000651#ifdef CONFIG_PREEMPT
Will Deacon7faa3132018-12-11 13:41:32 +0000652 ldr x24, [tsk, #TSK_TI_PREEMPT] // get preempt count
Julien Thierry1234ad62019-01-31 14:59:01 +0000653alternative_if ARM64_HAS_IRQ_PRIO_MASKING
654 /*
655 * DA_F were cleared at start of handling. If anything is set in DAIF,
656 * we come back from an NMI, so skip preemption
657 */
658 mrs x0, daif
659 orr x24, x24, x0
660alternative_else_nop_endif
661 cbnz x24, 1f // preempt count != 0 || NMI return path
Valentin Schneider8aa67d12019-01-31 18:23:37 +0000662 bl preempt_schedule_irq // irq en/disable is done inside
Catalin Marinas60ffc302012-03-05 11:49:27 +00006631:
664#endif
665#ifdef CONFIG_TRACE_IRQFLAGS
Julien Thierryc25349f2019-01-31 14:59:02 +0000666#ifdef CONFIG_ARM64_PSEUDO_NMI
667 /*
668 * if IRQs were disabled when we received the interrupt, we have an NMI
669 * and we are not re-enabling interrupt upon eret. Skip tracing.
670 */
671 cmp x20, #GIC_PRIO_IRQOFF
672 b.ls 1f
Catalin Marinas60ffc302012-03-05 11:49:27 +0000673#endif
Julien Thierryc25349f2019-01-31 14:59:02 +0000674 bl trace_hardirqs_on
6751:
676#endif
677
Catalin Marinas60ffc302012-03-05 11:49:27 +0000678 kernel_exit 1
679ENDPROC(el1_irq)
680
Catalin Marinas60ffc302012-03-05 11:49:27 +0000681/*
682 * EL0 mode handlers.
683 */
684 .align 6
685el0_sync:
686 kernel_entry 0
687 mrs x25, esr_el1 // read the syndrome register
Mark Rutlandaed40e02014-11-24 12:31:40 +0000688 lsr x24, x25, #ESR_ELx_EC_SHIFT // exception class
689 cmp x24, #ESR_ELx_EC_SVC64 // SVC in 64-bit state
Catalin Marinas60ffc302012-03-05 11:49:27 +0000690 b.eq el0_svc
Mark Rutlandaed40e02014-11-24 12:31:40 +0000691 cmp x24, #ESR_ELx_EC_DABT_LOW // data abort in EL0
Catalin Marinas60ffc302012-03-05 11:49:27 +0000692 b.eq el0_da
Mark Rutlandaed40e02014-11-24 12:31:40 +0000693 cmp x24, #ESR_ELx_EC_IABT_LOW // instruction abort in EL0
Catalin Marinas60ffc302012-03-05 11:49:27 +0000694 b.eq el0_ia
Mark Rutlandaed40e02014-11-24 12:31:40 +0000695 cmp x24, #ESR_ELx_EC_FP_ASIMD // FP/ASIMD access
Catalin Marinas60ffc302012-03-05 11:49:27 +0000696 b.eq el0_fpsimd_acc
Dave Martinbc0ee472017-10-31 15:51:05 +0000697 cmp x24, #ESR_ELx_EC_SVE // SVE access
698 b.eq el0_sve_acc
Mark Rutlandaed40e02014-11-24 12:31:40 +0000699 cmp x24, #ESR_ELx_EC_FP_EXC64 // FP/ASIMD exception
Catalin Marinas60ffc302012-03-05 11:49:27 +0000700 b.eq el0_fpsimd_exc
Mark Rutlandaed40e02014-11-24 12:31:40 +0000701 cmp x24, #ESR_ELx_EC_SYS64 // configurable trap
Marc Zyngierc219bc42018-10-01 12:19:43 +0100702 ccmp x24, #ESR_ELx_EC_WFx, #4, ne
Andre Przywara7dd01ae2016-06-28 18:07:32 +0100703 b.eq el0_sys
Mark Rutlandaed40e02014-11-24 12:31:40 +0000704 cmp x24, #ESR_ELx_EC_SP_ALIGN // stack alignment exception
Catalin Marinas60ffc302012-03-05 11:49:27 +0000705 b.eq el0_sp_pc
Mark Rutlandaed40e02014-11-24 12:31:40 +0000706 cmp x24, #ESR_ELx_EC_PC_ALIGN // pc alignment exception
Catalin Marinas60ffc302012-03-05 11:49:27 +0000707 b.eq el0_sp_pc
Mark Rutlandaed40e02014-11-24 12:31:40 +0000708 cmp x24, #ESR_ELx_EC_UNKNOWN // unknown exception in EL0
Catalin Marinas60ffc302012-03-05 11:49:27 +0000709 b.eq el0_undef
Mark Rutlandaed40e02014-11-24 12:31:40 +0000710 cmp x24, #ESR_ELx_EC_BREAKPT_LOW // debug exception in EL0
Catalin Marinas60ffc302012-03-05 11:49:27 +0000711 b.ge el0_dbg
712 b el0_inv
713
714#ifdef CONFIG_COMPAT
715 .align 6
716el0_sync_compat:
717 kernel_entry 0, 32
718 mrs x25, esr_el1 // read the syndrome register
Mark Rutlandaed40e02014-11-24 12:31:40 +0000719 lsr x24, x25, #ESR_ELx_EC_SHIFT // exception class
720 cmp x24, #ESR_ELx_EC_SVC32 // SVC in 32-bit state
Catalin Marinas60ffc302012-03-05 11:49:27 +0000721 b.eq el0_svc_compat
Mark Rutlandaed40e02014-11-24 12:31:40 +0000722 cmp x24, #ESR_ELx_EC_DABT_LOW // data abort in EL0
Catalin Marinas60ffc302012-03-05 11:49:27 +0000723 b.eq el0_da
Mark Rutlandaed40e02014-11-24 12:31:40 +0000724 cmp x24, #ESR_ELx_EC_IABT_LOW // instruction abort in EL0
Catalin Marinas60ffc302012-03-05 11:49:27 +0000725 b.eq el0_ia
Mark Rutlandaed40e02014-11-24 12:31:40 +0000726 cmp x24, #ESR_ELx_EC_FP_ASIMD // FP/ASIMD access
Catalin Marinas60ffc302012-03-05 11:49:27 +0000727 b.eq el0_fpsimd_acc
Mark Rutlandaed40e02014-11-24 12:31:40 +0000728 cmp x24, #ESR_ELx_EC_FP_EXC32 // FP/ASIMD exception
Catalin Marinas60ffc302012-03-05 11:49:27 +0000729 b.eq el0_fpsimd_exc
Mark Salyzyn77f3228f2015-10-13 14:30:51 -0700730 cmp x24, #ESR_ELx_EC_PC_ALIGN // pc alignment exception
731 b.eq el0_sp_pc
Mark Rutlandaed40e02014-11-24 12:31:40 +0000732 cmp x24, #ESR_ELx_EC_UNKNOWN // unknown exception in EL0
Catalin Marinas60ffc302012-03-05 11:49:27 +0000733 b.eq el0_undef
Mark Rutlandaed40e02014-11-24 12:31:40 +0000734 cmp x24, #ESR_ELx_EC_CP15_32 // CP15 MRC/MCR trap
Marc Zyngier70c63cd2018-09-27 17:15:29 +0100735 b.eq el0_cp15
Mark Rutlandaed40e02014-11-24 12:31:40 +0000736 cmp x24, #ESR_ELx_EC_CP15_64 // CP15 MRRC/MCRR trap
Marc Zyngier70c63cd2018-09-27 17:15:29 +0100737 b.eq el0_cp15
Mark Rutlandaed40e02014-11-24 12:31:40 +0000738 cmp x24, #ESR_ELx_EC_CP14_MR // CP14 MRC/MCR trap
Mark Rutland381cc2b2013-05-24 12:02:35 +0100739 b.eq el0_undef
Mark Rutlandaed40e02014-11-24 12:31:40 +0000740 cmp x24, #ESR_ELx_EC_CP14_LS // CP14 LDC/STC trap
Mark Rutland381cc2b2013-05-24 12:02:35 +0100741 b.eq el0_undef
Mark Rutlandaed40e02014-11-24 12:31:40 +0000742 cmp x24, #ESR_ELx_EC_CP14_64 // CP14 MRRC/MCRR trap
Mark Rutland381cc2b2013-05-24 12:02:35 +0100743 b.eq el0_undef
Mark Rutlandaed40e02014-11-24 12:31:40 +0000744 cmp x24, #ESR_ELx_EC_BREAKPT_LOW // debug exception in EL0
Catalin Marinas60ffc302012-03-05 11:49:27 +0000745 b.ge el0_dbg
746 b el0_inv
747el0_svc_compat:
Mark Rutland3b714272018-07-11 14:56:45 +0100748 mov x0, sp
749 bl el0_svc_compat_handler
750 b ret_to_user
Catalin Marinas60ffc302012-03-05 11:49:27 +0000751
752 .align 6
753el0_irq_compat:
754 kernel_entry 0, 32
755 b el0_irq_naked
Xie XiuQia92d4d12017-11-02 12:12:42 +0000756
757el0_error_compat:
758 kernel_entry 0, 32
759 b el0_error_naked
Marc Zyngier70c63cd2018-09-27 17:15:29 +0100760
761el0_cp15:
762 /*
763 * Trapped CP15 (MRC, MCR, MRRC, MCRR) instructions
764 */
765 enable_daif
766 ct_user_exit
767 mov x0, x25
768 mov x1, sp
769 bl do_cp15instr
770 b ret_to_user
Catalin Marinas60ffc302012-03-05 11:49:27 +0000771#endif
772
773el0_da:
774 /*
775 * Data abort handling
776 */
Larry Bassel6ab64632014-05-30 20:34:14 +0100777 mrs x26, far_el1
James Morse746647c2017-11-02 12:12:40 +0000778 enable_daif
Larry Bassel6c81fe72014-05-30 12:34:15 -0700779 ct_user_exit
Kristina Martsenko276e9322017-05-03 16:37:47 +0100780 clear_address_tag x0, x26
Catalin Marinas60ffc302012-03-05 11:49:27 +0000781 mov x1, x25
782 mov x2, sp
Will Deacond54e81f2014-09-29 11:44:01 +0100783 bl do_mem_abort
784 b ret_to_user
Catalin Marinas60ffc302012-03-05 11:49:27 +0000785el0_ia:
786 /*
787 * Instruction abort handling
788 */
Larry Bassel6ab64632014-05-30 20:34:14 +0100789 mrs x26, far_el1
Will Deacon0f15adb2018-01-03 11:17:58 +0000790 enable_da_f
791#ifdef CONFIG_TRACE_IRQFLAGS
792 bl trace_hardirqs_off
793#endif
Larry Bassel6c81fe72014-05-30 12:34:15 -0700794 ct_user_exit
Larry Bassel6ab64632014-05-30 20:34:14 +0100795 mov x0, x26
Mark Rutland541ec872016-05-31 12:33:03 +0100796 mov x1, x25
Catalin Marinas60ffc302012-03-05 11:49:27 +0000797 mov x2, sp
Will Deacon0f15adb2018-01-03 11:17:58 +0000798 bl do_el0_ia_bp_hardening
Will Deacond54e81f2014-09-29 11:44:01 +0100799 b ret_to_user
Catalin Marinas60ffc302012-03-05 11:49:27 +0000800el0_fpsimd_acc:
801 /*
802 * Floating Point or Advanced SIMD access
803 */
James Morse746647c2017-11-02 12:12:40 +0000804 enable_daif
Larry Bassel6c81fe72014-05-30 12:34:15 -0700805 ct_user_exit
Catalin Marinas60ffc302012-03-05 11:49:27 +0000806 mov x0, x25
807 mov x1, sp
Will Deacond54e81f2014-09-29 11:44:01 +0100808 bl do_fpsimd_acc
809 b ret_to_user
Dave Martinbc0ee472017-10-31 15:51:05 +0000810el0_sve_acc:
811 /*
812 * Scalable Vector Extension access
813 */
814 enable_daif
815 ct_user_exit
816 mov x0, x25
817 mov x1, sp
818 bl do_sve_acc
819 b ret_to_user
Catalin Marinas60ffc302012-03-05 11:49:27 +0000820el0_fpsimd_exc:
821 /*
Dave Martinbc0ee472017-10-31 15:51:05 +0000822 * Floating Point, Advanced SIMD or SVE exception
Catalin Marinas60ffc302012-03-05 11:49:27 +0000823 */
James Morse746647c2017-11-02 12:12:40 +0000824 enable_daif
Larry Bassel6c81fe72014-05-30 12:34:15 -0700825 ct_user_exit
Catalin Marinas60ffc302012-03-05 11:49:27 +0000826 mov x0, x25
827 mov x1, sp
Will Deacond54e81f2014-09-29 11:44:01 +0100828 bl do_fpsimd_exc
829 b ret_to_user
Catalin Marinas60ffc302012-03-05 11:49:27 +0000830el0_sp_pc:
831 /*
832 * Stack or PC alignment exception handling
833 */
Larry Bassel6ab64632014-05-30 20:34:14 +0100834 mrs x26, far_el1
Will Deacon5dfc6ed2018-02-02 17:31:39 +0000835 enable_da_f
836#ifdef CONFIG_TRACE_IRQFLAGS
837 bl trace_hardirqs_off
838#endif
Mark Rutland46b05672015-06-15 16:40:27 +0100839 ct_user_exit
Larry Bassel6ab64632014-05-30 20:34:14 +0100840 mov x0, x26
Catalin Marinas60ffc302012-03-05 11:49:27 +0000841 mov x1, x25
842 mov x2, sp
Will Deacond54e81f2014-09-29 11:44:01 +0100843 bl do_sp_pc_abort
844 b ret_to_user
Catalin Marinas60ffc302012-03-05 11:49:27 +0000845el0_undef:
846 /*
847 * Undefined instruction
848 */
James Morse746647c2017-11-02 12:12:40 +0000849 enable_daif
Larry Bassel6c81fe72014-05-30 12:34:15 -0700850 ct_user_exit
Will Deacon2a283072014-04-29 19:04:06 +0100851 mov x0, sp
Will Deacond54e81f2014-09-29 11:44:01 +0100852 bl do_undefinstr
853 b ret_to_user
Andre Przywara7dd01ae2016-06-28 18:07:32 +0100854el0_sys:
855 /*
856 * System instructions, for trapped cache maintenance instructions
857 */
James Morse746647c2017-11-02 12:12:40 +0000858 enable_daif
Andre Przywara7dd01ae2016-06-28 18:07:32 +0100859 ct_user_exit
860 mov x0, x25
861 mov x1, sp
862 bl do_sysinstr
863 b ret_to_user
Catalin Marinas60ffc302012-03-05 11:49:27 +0000864el0_dbg:
865 /*
866 * Debug exception handling
867 */
868 tbnz x24, #0, el0_inv // EL0 only
869 mrs x0, far_el1
Catalin Marinas60ffc302012-03-05 11:49:27 +0000870 mov x1, x25
871 mov x2, sp
Will Deacon2a283072014-04-29 19:04:06 +0100872 bl do_debug_exception
James Morse746647c2017-11-02 12:12:40 +0000873 enable_daif
Larry Bassel6c81fe72014-05-30 12:34:15 -0700874 ct_user_exit
Will Deacon2a283072014-04-29 19:04:06 +0100875 b ret_to_user
Catalin Marinas60ffc302012-03-05 11:49:27 +0000876el0_inv:
James Morse746647c2017-11-02 12:12:40 +0000877 enable_daif
Larry Bassel6c81fe72014-05-30 12:34:15 -0700878 ct_user_exit
Catalin Marinas60ffc302012-03-05 11:49:27 +0000879 mov x0, sp
880 mov x1, #BAD_SYNC
Mark Rutland1b428042015-07-07 18:00:49 +0100881 mov x2, x25
Mark Rutland7d9e8f72017-01-18 17:23:41 +0000882 bl bad_el0_sync
Will Deacond54e81f2014-09-29 11:44:01 +0100883 b ret_to_user
Catalin Marinas60ffc302012-03-05 11:49:27 +0000884ENDPROC(el0_sync)
885
886 .align 6
887el0_irq:
888 kernel_entry 0
889el0_irq_naked:
James Morseb282e1c2017-11-02 12:12:41 +0000890 enable_da_f
Catalin Marinas60ffc302012-03-05 11:49:27 +0000891#ifdef CONFIG_TRACE_IRQFLAGS
892 bl trace_hardirqs_off
893#endif
Marc Zyngier64681782013-11-12 17:11:53 +0000894
Larry Bassel6c81fe72014-05-30 12:34:15 -0700895 ct_user_exit
Will Deacon30d88c02018-02-02 17:31:40 +0000896#ifdef CONFIG_HARDEN_BRANCH_PREDICTOR
897 tbz x22, #55, 1f
898 bl do_el0_irq_bp_hardening
8991:
900#endif
Catalin Marinas60ffc302012-03-05 11:49:27 +0000901 irq_handler
Marc Zyngier64681782013-11-12 17:11:53 +0000902
Catalin Marinas60ffc302012-03-05 11:49:27 +0000903#ifdef CONFIG_TRACE_IRQFLAGS
904 bl trace_hardirqs_on
905#endif
906 b ret_to_user
907ENDPROC(el0_irq)
908
Xie XiuQia92d4d12017-11-02 12:12:42 +0000909el1_error:
910 kernel_entry 1
911 mrs x1, esr_el1
912 enable_dbg
913 mov x0, sp
914 bl do_serror
915 kernel_exit 1
916ENDPROC(el1_error)
917
918el0_error:
919 kernel_entry 0
920el0_error_naked:
921 mrs x1, esr_el1
922 enable_dbg
923 mov x0, sp
924 bl do_serror
925 enable_daif
926 ct_user_exit
927 b ret_to_user
928ENDPROC(el0_error)
929
Catalin Marinas60ffc302012-03-05 11:49:27 +0000930/*
931 * Ok, we need to do extra processing, enter the slow path.
932 */
Catalin Marinas60ffc302012-03-05 11:49:27 +0000933work_pending:
Catalin Marinas60ffc302012-03-05 11:49:27 +0000934 mov x0, sp // 'regs'
Catalin Marinas60ffc302012-03-05 11:49:27 +0000935 bl do_notify_resume
Catalin Marinasdb3899a2015-12-04 12:42:29 +0000936#ifdef CONFIG_TRACE_IRQFLAGS
Chris Metcalf421dd6f2016-07-14 16:48:14 -0400937 bl trace_hardirqs_on // enabled while in userspace
Catalin Marinasdb3899a2015-12-04 12:42:29 +0000938#endif
Mark Rutlandc02433d2016-11-03 20:23:13 +0000939 ldr x1, [tsk, #TSK_TI_FLAGS] // re-check for single-step
Chris Metcalf421dd6f2016-07-14 16:48:14 -0400940 b finish_ret_to_user
Catalin Marinas60ffc302012-03-05 11:49:27 +0000941/*
942 * "slow" syscall return path.
943 */
Catalin Marinas59dc67b2012-09-10 16:11:46 +0100944ret_to_user:
James Morse8d667722017-11-02 12:12:37 +0000945 disable_daif
Mark Rutlandc02433d2016-11-03 20:23:13 +0000946 ldr x1, [tsk, #TSK_TI_FLAGS]
Catalin Marinas60ffc302012-03-05 11:49:27 +0000947 and x2, x1, #_TIF_WORK_MASK
948 cbnz x2, work_pending
Chris Metcalf421dd6f2016-07-14 16:48:14 -0400949finish_ret_to_user:
Will Deacon2a283072014-04-29 19:04:06 +0100950 enable_step_tsk x1, x2
Laura Abbott0b3e3362018-07-20 14:41:54 -0700951#ifdef CONFIG_GCC_PLUGIN_STACKLEAK
952 bl stackleak_erase
953#endif
Will Deacon412fcb62015-08-19 15:57:09 +0100954 kernel_exit 0
Catalin Marinas60ffc302012-03-05 11:49:27 +0000955ENDPROC(ret_to_user)
956
957/*
Catalin Marinas60ffc302012-03-05 11:49:27 +0000958 * SVC handler.
959 */
960 .align 6
961el0_svc:
Catalin Marinas60ffc302012-03-05 11:49:27 +0000962 mov x0, sp
Mark Rutland3b714272018-07-11 14:56:45 +0100963 bl el0_svc_handler
Catalin Marinas60ffc302012-03-05 11:49:27 +0000964 b ret_to_user
Mark Rutlandf37099b2018-07-11 14:56:44 +0100965ENDPROC(el0_svc)
Catalin Marinas60ffc302012-03-05 11:49:27 +0000966
Pratyush Anand888b3c82016-07-08 12:35:50 -0400967 .popsection // .entry.text
968
Will Deaconc7b9ada2017-11-14 14:07:40 +0000969#ifdef CONFIG_UNMAP_KERNEL_AT_EL0
970/*
971 * Exception vectors trampoline.
972 */
973 .pushsection ".entry.tramp.text", "ax"
974
975 .macro tramp_map_kernel, tmp
976 mrs \tmp, ttbr1_el1
Steve Capper1e1b8c02018-01-11 10:11:58 +0000977 add \tmp, \tmp, #(PAGE_SIZE + RESERVED_TTBR0_SIZE)
Will Deaconc7b9ada2017-11-14 14:07:40 +0000978 bic \tmp, \tmp, #USER_ASID_FLAG
979 msr ttbr1_el1, \tmp
Will Deacond1777e62017-11-14 14:29:19 +0000980#ifdef CONFIG_QCOM_FALKOR_ERRATUM_1003
981alternative_if ARM64_WORKAROUND_QCOM_FALKOR_E1003
982 /* ASID already in \tmp[63:48] */
983 movk \tmp, #:abs_g2_nc:(TRAMP_VALIAS >> 12)
984 movk \tmp, #:abs_g1_nc:(TRAMP_VALIAS >> 12)
985 /* 2MB boundary containing the vectors, so we nobble the walk cache */
986 movk \tmp, #:abs_g0_nc:((TRAMP_VALIAS & ~(SZ_2M - 1)) >> 12)
987 isb
988 tlbi vae1, \tmp
989 dsb nsh
990alternative_else_nop_endif
991#endif /* CONFIG_QCOM_FALKOR_ERRATUM_1003 */
Will Deaconc7b9ada2017-11-14 14:07:40 +0000992 .endm
993
994 .macro tramp_unmap_kernel, tmp
995 mrs \tmp, ttbr1_el1
Steve Capper1e1b8c02018-01-11 10:11:58 +0000996 sub \tmp, \tmp, #(PAGE_SIZE + RESERVED_TTBR0_SIZE)
Will Deaconc7b9ada2017-11-14 14:07:40 +0000997 orr \tmp, \tmp, #USER_ASID_FLAG
998 msr ttbr1_el1, \tmp
999 /*
Will Deaconf1672112018-01-29 11:59:58 +00001000 * We avoid running the post_ttbr_update_workaround here because
1001 * it's only needed by Cavium ThunderX, which requires KPTI to be
1002 * disabled.
Will Deaconc7b9ada2017-11-14 14:07:40 +00001003 */
1004 .endm
1005
1006 .macro tramp_ventry, regsize = 64
1007 .align 7
10081:
1009 .if \regsize == 64
1010 msr tpidrro_el0, x30 // Restored in kernel_ventry
1011 .endif
Will Deaconbe04a6d2017-11-14 16:15:59 +00001012 /*
1013 * Defend against branch aliasing attacks by pushing a dummy
1014 * entry onto the return stack and using a RET instruction to
1015 * enter the full-fat kernel vectors.
1016 */
1017 bl 2f
1018 b .
10192:
Will Deaconc7b9ada2017-11-14 14:07:40 +00001020 tramp_map_kernel x30
Will Deacon6c27c402017-12-06 11:24:02 +00001021#ifdef CONFIG_RANDOMIZE_BASE
1022 adr x30, tramp_vectors + PAGE_SIZE
1023alternative_insn isb, nop, ARM64_WORKAROUND_QCOM_FALKOR_E1003
1024 ldr x30, [x30]
1025#else
Will Deaconc7b9ada2017-11-14 14:07:40 +00001026 ldr x30, =vectors
Will Deacon6c27c402017-12-06 11:24:02 +00001027#endif
Will Deaconc7b9ada2017-11-14 14:07:40 +00001028 prfm plil1strm, [x30, #(1b - tramp_vectors)]
1029 msr vbar_el1, x30
1030 add x30, x30, #(1b - tramp_vectors)
1031 isb
Will Deaconbe04a6d2017-11-14 16:15:59 +00001032 ret
Will Deaconc7b9ada2017-11-14 14:07:40 +00001033 .endm
1034
1035 .macro tramp_exit, regsize = 64
1036 adr x30, tramp_vectors
1037 msr vbar_el1, x30
1038 tramp_unmap_kernel x30
1039 .if \regsize == 64
1040 mrs x30, far_el1
1041 .endif
1042 eret
Will Deacon679db702018-06-14 11:23:38 +01001043 sb
Will Deaconc7b9ada2017-11-14 14:07:40 +00001044 .endm
1045
1046 .align 11
1047ENTRY(tramp_vectors)
1048 .space 0x400
1049
1050 tramp_ventry
1051 tramp_ventry
1052 tramp_ventry
1053 tramp_ventry
1054
1055 tramp_ventry 32
1056 tramp_ventry 32
1057 tramp_ventry 32
1058 tramp_ventry 32
1059END(tramp_vectors)
1060
1061ENTRY(tramp_exit_native)
1062 tramp_exit
1063END(tramp_exit_native)
1064
1065ENTRY(tramp_exit_compat)
1066 tramp_exit 32
1067END(tramp_exit_compat)
1068
1069 .ltorg
1070 .popsection // .entry.tramp.text
Will Deacon6c27c402017-12-06 11:24:02 +00001071#ifdef CONFIG_RANDOMIZE_BASE
1072 .pushsection ".rodata", "a"
1073 .align PAGE_SHIFT
1074 .globl __entry_tramp_data_start
1075__entry_tramp_data_start:
1076 .quad vectors
1077 .popsection // .rodata
1078#endif /* CONFIG_RANDOMIZE_BASE */
Will Deaconc7b9ada2017-11-14 14:07:40 +00001079#endif /* CONFIG_UNMAP_KERNEL_AT_EL0 */
1080
Catalin Marinas60ffc302012-03-05 11:49:27 +00001081/*
Mark Rutlanded84b4e2017-07-26 16:05:20 +01001082 * Register switch for AArch64. The callee-saved registers need to be saved
1083 * and restored. On entry:
1084 * x0 = previous task_struct (must be preserved across the switch)
1085 * x1 = next task_struct
1086 * Previous and next are guaranteed not to be the same.
1087 *
1088 */
1089ENTRY(cpu_switch_to)
1090 mov x10, #THREAD_CPU_CONTEXT
1091 add x8, x0, x10
1092 mov x9, sp
1093 stp x19, x20, [x8], #16 // store callee-saved registers
1094 stp x21, x22, [x8], #16
1095 stp x23, x24, [x8], #16
1096 stp x25, x26, [x8], #16
1097 stp x27, x28, [x8], #16
1098 stp x29, x9, [x8], #16
1099 str lr, [x8]
1100 add x8, x1, x10
1101 ldp x19, x20, [x8], #16 // restore callee-saved registers
1102 ldp x21, x22, [x8], #16
1103 ldp x23, x24, [x8], #16
1104 ldp x25, x26, [x8], #16
1105 ldp x27, x28, [x8], #16
1106 ldp x29, x9, [x8], #16
1107 ldr lr, [x8]
1108 mov sp, x9
1109 msr sp_el0, x1
1110 ret
1111ENDPROC(cpu_switch_to)
1112NOKPROBE(cpu_switch_to)
1113
1114/*
1115 * This is how we return from a fork.
1116 */
1117ENTRY(ret_from_fork)
1118 bl schedule_tail
1119 cbz x19, 1f // not a kernel thread
1120 mov x0, x20
1121 blr x19
Julien Thierry4caf8752019-02-22 09:32:50 +000011221: get_current_task tsk
Mark Rutlanded84b4e2017-07-26 16:05:20 +01001123 b ret_to_user
1124ENDPROC(ret_from_fork)
1125NOKPROBE(ret_from_fork)
James Morsef5df2692018-01-08 15:38:12 +00001126
1127#ifdef CONFIG_ARM_SDE_INTERFACE
1128
1129#include <asm/sdei.h>
1130#include <uapi/linux/arm_sdei.h>
1131
James Morse79e9aa52018-01-08 15:38:18 +00001132.macro sdei_handler_exit exit_mode
1133 /* On success, this call never returns... */
1134 cmp \exit_mode, #SDEI_EXIT_SMC
1135 b.ne 99f
1136 smc #0
1137 b .
113899: hvc #0
1139 b .
1140.endm
1141
1142#ifdef CONFIG_UNMAP_KERNEL_AT_EL0
1143/*
1144 * The regular SDEI entry point may have been unmapped along with the rest of
1145 * the kernel. This trampoline restores the kernel mapping to make the x1 memory
1146 * argument accessible.
1147 *
1148 * This clobbers x4, __sdei_handler() will restore this from firmware's
1149 * copy.
1150 */
1151.ltorg
1152.pushsection ".entry.tramp.text", "ax"
1153ENTRY(__sdei_asm_entry_trampoline)
1154 mrs x4, ttbr1_el1
1155 tbz x4, #USER_ASID_BIT, 1f
1156
1157 tramp_map_kernel tmp=x4
1158 isb
1159 mov x4, xzr
1160
1161 /*
1162 * Use reg->interrupted_regs.addr_limit to remember whether to unmap
1163 * the kernel on exit.
1164 */
11651: str x4, [x1, #(SDEI_EVENT_INTREGS + S_ORIG_ADDR_LIMIT)]
1166
1167#ifdef CONFIG_RANDOMIZE_BASE
1168 adr x4, tramp_vectors + PAGE_SIZE
1169 add x4, x4, #:lo12:__sdei_asm_trampoline_next_handler
1170 ldr x4, [x4]
1171#else
1172 ldr x4, =__sdei_asm_handler
1173#endif
1174 br x4
1175ENDPROC(__sdei_asm_entry_trampoline)
1176NOKPROBE(__sdei_asm_entry_trampoline)
1177
1178/*
1179 * Make the exit call and restore the original ttbr1_el1
1180 *
1181 * x0 & x1: setup for the exit API call
1182 * x2: exit_mode
1183 * x4: struct sdei_registered_event argument from registration time.
1184 */
1185ENTRY(__sdei_asm_exit_trampoline)
1186 ldr x4, [x4, #(SDEI_EVENT_INTREGS + S_ORIG_ADDR_LIMIT)]
1187 cbnz x4, 1f
1188
1189 tramp_unmap_kernel tmp=x4
1190
11911: sdei_handler_exit exit_mode=x2
1192ENDPROC(__sdei_asm_exit_trampoline)
1193NOKPROBE(__sdei_asm_exit_trampoline)
1194 .ltorg
1195.popsection // .entry.tramp.text
1196#ifdef CONFIG_RANDOMIZE_BASE
1197.pushsection ".rodata", "a"
1198__sdei_asm_trampoline_next_handler:
1199 .quad __sdei_asm_handler
1200.popsection // .rodata
1201#endif /* CONFIG_RANDOMIZE_BASE */
1202#endif /* CONFIG_UNMAP_KERNEL_AT_EL0 */
1203
James Morsef5df2692018-01-08 15:38:12 +00001204/*
1205 * Software Delegated Exception entry point.
1206 *
1207 * x0: Event number
1208 * x1: struct sdei_registered_event argument from registration time.
1209 * x2: interrupted PC
1210 * x3: interrupted PSTATE
James Morse79e9aa52018-01-08 15:38:18 +00001211 * x4: maybe clobbered by the trampoline
James Morsef5df2692018-01-08 15:38:12 +00001212 *
1213 * Firmware has preserved x0->x17 for us, we must save/restore the rest to
1214 * follow SMC-CC. We save (or retrieve) all the registers as the handler may
1215 * want them.
1216 */
1217ENTRY(__sdei_asm_handler)
1218 stp x2, x3, [x1, #SDEI_EVENT_INTREGS + S_PC]
1219 stp x4, x5, [x1, #SDEI_EVENT_INTREGS + 16 * 2]
1220 stp x6, x7, [x1, #SDEI_EVENT_INTREGS + 16 * 3]
1221 stp x8, x9, [x1, #SDEI_EVENT_INTREGS + 16 * 4]
1222 stp x10, x11, [x1, #SDEI_EVENT_INTREGS + 16 * 5]
1223 stp x12, x13, [x1, #SDEI_EVENT_INTREGS + 16 * 6]
1224 stp x14, x15, [x1, #SDEI_EVENT_INTREGS + 16 * 7]
1225 stp x16, x17, [x1, #SDEI_EVENT_INTREGS + 16 * 8]
1226 stp x18, x19, [x1, #SDEI_EVENT_INTREGS + 16 * 9]
1227 stp x20, x21, [x1, #SDEI_EVENT_INTREGS + 16 * 10]
1228 stp x22, x23, [x1, #SDEI_EVENT_INTREGS + 16 * 11]
1229 stp x24, x25, [x1, #SDEI_EVENT_INTREGS + 16 * 12]
1230 stp x26, x27, [x1, #SDEI_EVENT_INTREGS + 16 * 13]
1231 stp x28, x29, [x1, #SDEI_EVENT_INTREGS + 16 * 14]
1232 mov x4, sp
1233 stp lr, x4, [x1, #SDEI_EVENT_INTREGS + S_LR]
1234
1235 mov x19, x1
1236
1237#ifdef CONFIG_VMAP_STACK
1238 /*
1239 * entry.S may have been using sp as a scratch register, find whether
1240 * this is a normal or critical event and switch to the appropriate
1241 * stack for this CPU.
1242 */
1243 ldrb w4, [x19, #SDEI_EVENT_PRIORITY]
1244 cbnz w4, 1f
1245 ldr_this_cpu dst=x5, sym=sdei_stack_normal_ptr, tmp=x6
1246 b 2f
12471: ldr_this_cpu dst=x5, sym=sdei_stack_critical_ptr, tmp=x6
12482: mov x6, #SDEI_STACK_SIZE
1249 add x5, x5, x6
1250 mov sp, x5
1251#endif
1252
1253 /*
1254 * We may have interrupted userspace, or a guest, or exit-from or
1255 * return-to either of these. We can't trust sp_el0, restore it.
1256 */
1257 mrs x28, sp_el0
1258 ldr_this_cpu dst=x0, sym=__entry_task, tmp=x1
1259 msr sp_el0, x0
1260
1261 /* If we interrupted the kernel point to the previous stack/frame. */
1262 and x0, x3, #0xc
1263 mrs x1, CurrentEL
1264 cmp x0, x1
1265 csel x29, x29, xzr, eq // fp, or zero
1266 csel x4, x2, xzr, eq // elr, or zero
1267
1268 stp x29, x4, [sp, #-16]!
1269 mov x29, sp
1270
1271 add x0, x19, #SDEI_EVENT_INTREGS
1272 mov x1, x19
1273 bl __sdei_handler
1274
1275 msr sp_el0, x28
1276 /* restore regs >x17 that we clobbered */
James Morse79e9aa52018-01-08 15:38:18 +00001277 mov x4, x19 // keep x4 for __sdei_asm_exit_trampoline
1278 ldp x28, x29, [x4, #SDEI_EVENT_INTREGS + 16 * 14]
1279 ldp x18, x19, [x4, #SDEI_EVENT_INTREGS + 16 * 9]
1280 ldp lr, x1, [x4, #SDEI_EVENT_INTREGS + S_LR]
1281 mov sp, x1
James Morsef5df2692018-01-08 15:38:12 +00001282
1283 mov x1, x0 // address to complete_and_resume
1284 /* x0 = (x0 <= 1) ? EVENT_COMPLETE:EVENT_COMPLETE_AND_RESUME */
1285 cmp x0, #1
1286 mov_q x2, SDEI_1_0_FN_SDEI_EVENT_COMPLETE
1287 mov_q x3, SDEI_1_0_FN_SDEI_EVENT_COMPLETE_AND_RESUME
1288 csel x0, x2, x3, ls
1289
James Morsef5df2692018-01-08 15:38:12 +00001290 ldr_l x2, sdei_exit_mode
James Morse79e9aa52018-01-08 15:38:18 +00001291
1292alternative_if_not ARM64_UNMAP_KERNEL_AT_EL0
1293 sdei_handler_exit exit_mode=x2
1294alternative_else_nop_endif
1295
1296#ifdef CONFIG_UNMAP_KERNEL_AT_EL0
1297 tramp_alias dst=x5, sym=__sdei_asm_exit_trampoline
1298 br x5
1299#endif
James Morsef5df2692018-01-08 15:38:12 +00001300ENDPROC(__sdei_asm_handler)
1301NOKPROBE(__sdei_asm_handler)
1302#endif /* CONFIG_ARM_SDE_INTERFACE */