blob: 8f7e737949fec901c59b0dc7d3d22562026a8ae0 [file] [log] [blame]
Catalin Marinas60ffc302012-03-05 11:49:27 +00001/*
2 * Low-level exception handling code
3 *
4 * Copyright (C) 2012 ARM Ltd.
5 * Authors: Catalin Marinas <catalin.marinas@arm.com>
6 * Will Deacon <will.deacon@arm.com>
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
16 *
17 * You should have received a copy of the GNU General Public License
18 * along with this program. If not, see <http://www.gnu.org/licenses/>.
19 */
20
21#include <linux/init.h>
22#include <linux/linkage.h>
23
Marc Zyngier8d883b22015-06-01 10:47:41 +010024#include <asm/alternative.h>
Catalin Marinas60ffc302012-03-05 11:49:27 +000025#include <asm/assembler.h>
26#include <asm/asm-offsets.h>
Will Deacon905e8c52015-03-23 19:07:02 +000027#include <asm/cpufeature.h>
Catalin Marinas60ffc302012-03-05 11:49:27 +000028#include <asm/errno.h>
Marc Zyngier5c1ce6f2013-04-08 17:17:03 +010029#include <asm/esr.h>
James Morse8e23dac2015-12-04 11:02:27 +000030#include <asm/irq.h>
Catalin Marinas60ffc302012-03-05 11:49:27 +000031#include <asm/thread_info.h>
32#include <asm/unistd.h>
33
34/*
Larry Bassel6c81fe72014-05-30 12:34:15 -070035 * Context tracking subsystem. Used to instrument transitions
36 * between user and kernel mode.
37 */
38 .macro ct_user_exit, syscall = 0
39#ifdef CONFIG_CONTEXT_TRACKING
40 bl context_tracking_user_exit
41 .if \syscall == 1
42 /*
43 * Save/restore needed during syscalls. Restore syscall arguments from
44 * the values already saved on stack during kernel_entry.
45 */
46 ldp x0, x1, [sp]
47 ldp x2, x3, [sp, #S_X2]
48 ldp x4, x5, [sp, #S_X4]
49 ldp x6, x7, [sp, #S_X6]
50 .endif
51#endif
52 .endm
53
54 .macro ct_user_enter
55#ifdef CONFIG_CONTEXT_TRACKING
56 bl context_tracking_user_enter
57#endif
58 .endm
59
60/*
Catalin Marinas60ffc302012-03-05 11:49:27 +000061 * Bad Abort numbers
62 *-----------------
63 */
64#define BAD_SYNC 0
65#define BAD_IRQ 1
66#define BAD_FIQ 2
67#define BAD_ERROR 3
68
69 .macro kernel_entry, el, regsize = 64
Will Deacon63648dd2014-09-29 12:26:41 +010070 sub sp, sp, #S_FRAME_SIZE
Catalin Marinas60ffc302012-03-05 11:49:27 +000071 .if \regsize == 32
72 mov w0, w0 // zero upper 32 bits of x0
73 .endif
Will Deacon63648dd2014-09-29 12:26:41 +010074 stp x0, x1, [sp, #16 * 0]
75 stp x2, x3, [sp, #16 * 1]
76 stp x4, x5, [sp, #16 * 2]
77 stp x6, x7, [sp, #16 * 3]
78 stp x8, x9, [sp, #16 * 4]
79 stp x10, x11, [sp, #16 * 5]
80 stp x12, x13, [sp, #16 * 6]
81 stp x14, x15, [sp, #16 * 7]
82 stp x16, x17, [sp, #16 * 8]
83 stp x18, x19, [sp, #16 * 9]
84 stp x20, x21, [sp, #16 * 10]
85 stp x22, x23, [sp, #16 * 11]
86 stp x24, x25, [sp, #16 * 12]
87 stp x26, x27, [sp, #16 * 13]
88 stp x28, x29, [sp, #16 * 14]
89
Catalin Marinas60ffc302012-03-05 11:49:27 +000090 .if \el == 0
91 mrs x21, sp_el0
Jungseok Lee6cdf9c72015-12-04 11:02:25 +000092 mov tsk, sp
93 and tsk, tsk, #~(THREAD_SIZE - 1) // Ensure MDSCR_EL1.SS is clear,
Will Deacon2a283072014-04-29 19:04:06 +010094 ldr x19, [tsk, #TI_FLAGS] // since we can unmask debug
95 disable_step_tsk x19, x20 // exceptions when scheduling.
Catalin Marinas60ffc302012-03-05 11:49:27 +000096 .else
97 add x21, sp, #S_FRAME_SIZE
98 .endif
99 mrs x22, elr_el1
100 mrs x23, spsr_el1
101 stp lr, x21, [sp, #S_LR]
102 stp x22, x23, [sp, #S_PC]
103
104 /*
105 * Set syscallno to -1 by default (overridden later if real syscall).
106 */
107 .if \el == 0
108 mvn x21, xzr
109 str x21, [sp, #S_SYSCALLNO]
110 .endif
111
112 /*
Jungseok Lee6cdf9c72015-12-04 11:02:25 +0000113 * Set sp_el0 to current thread_info.
114 */
115 .if \el == 0
116 msr sp_el0, tsk
117 .endif
118
119 /*
Catalin Marinas60ffc302012-03-05 11:49:27 +0000120 * Registers that may be useful after this macro is invoked:
121 *
122 * x21 - aborted SP
123 * x22 - aborted PC
124 * x23 - aborted PSTATE
125 */
126 .endm
127
Will Deacon412fcb62015-08-19 15:57:09 +0100128 .macro kernel_exit, el
Catalin Marinas60ffc302012-03-05 11:49:27 +0000129 ldp x21, x22, [sp, #S_PC] // load ELR, SPSR
130 .if \el == 0
Larry Bassel6c81fe72014-05-30 12:34:15 -0700131 ct_user_enter
Catalin Marinas60ffc302012-03-05 11:49:27 +0000132 ldr x23, [sp, #S_SP] // load return stack pointer
Catalin Marinas60ffc302012-03-05 11:49:27 +0000133 msr sp_el0, x23
Will Deacon905e8c52015-03-23 19:07:02 +0000134#ifdef CONFIG_ARM64_ERRATUM_845719
Daniel Thompsone28cabf2015-07-22 12:21:03 +0100135alternative_if_not ARM64_WORKAROUND_845719
136 nop
137 nop
Will Deacon905e8c52015-03-23 19:07:02 +0000138#ifdef CONFIG_PID_IN_CONTEXTIDR
Daniel Thompsone28cabf2015-07-22 12:21:03 +0100139 nop
Will Deacon905e8c52015-03-23 19:07:02 +0000140#endif
Daniel Thompsone28cabf2015-07-22 12:21:03 +0100141alternative_else
142 tbz x22, #4, 1f
143#ifdef CONFIG_PID_IN_CONTEXTIDR
144 mrs x29, contextidr_el1
145 msr contextidr_el1, x29
146#else
147 msr contextidr_el1, xzr
148#endif
1491:
150alternative_endif
Will Deacon905e8c52015-03-23 19:07:02 +0000151#endif
Catalin Marinas60ffc302012-03-05 11:49:27 +0000152 .endif
Will Deacon63648dd2014-09-29 12:26:41 +0100153 msr elr_el1, x21 // set up the return data
154 msr spsr_el1, x22
Will Deacon63648dd2014-09-29 12:26:41 +0100155 ldp x0, x1, [sp, #16 * 0]
Will Deacon63648dd2014-09-29 12:26:41 +0100156 ldp x2, x3, [sp, #16 * 1]
157 ldp x4, x5, [sp, #16 * 2]
158 ldp x6, x7, [sp, #16 * 3]
159 ldp x8, x9, [sp, #16 * 4]
160 ldp x10, x11, [sp, #16 * 5]
161 ldp x12, x13, [sp, #16 * 6]
162 ldp x14, x15, [sp, #16 * 7]
163 ldp x16, x17, [sp, #16 * 8]
164 ldp x18, x19, [sp, #16 * 9]
165 ldp x20, x21, [sp, #16 * 10]
166 ldp x22, x23, [sp, #16 * 11]
167 ldp x24, x25, [sp, #16 * 12]
168 ldp x26, x27, [sp, #16 * 13]
169 ldp x28, x29, [sp, #16 * 14]
170 ldr lr, [sp, #S_LR]
171 add sp, sp, #S_FRAME_SIZE // restore sp
Catalin Marinas60ffc302012-03-05 11:49:27 +0000172 eret // return to kernel
173 .endm
174
175 .macro get_thread_info, rd
Jungseok Lee6cdf9c72015-12-04 11:02:25 +0000176 mrs \rd, sp_el0
Catalin Marinas60ffc302012-03-05 11:49:27 +0000177 .endm
178
James Morse8e23dac2015-12-04 11:02:27 +0000179 .macro irq_stack_entry, dummy_lr
180 mov x19, sp // preserve the original sp
181
182 adr_l x25, irq_stack
183 mrs x26, tpidr_el1
184 add x25, x25, x26
185
186 /*
187 * Check the lowest address on irq_stack for the irq_count value,
188 * incremented by do_softirq_own_stack if we have re-enabled irqs
189 * while on the irq_stack.
190 */
191 ldr x26, [x25]
192 cbnz x26, 9998f // recursive use?
193
194 /* switch to the irq stack */
195 mov x26, #IRQ_STACK_START_SP
196 add x26, x25, x26
197 mov sp, x26
198
199 /* Add a dummy stack frame */
200 stp x29, \dummy_lr, [sp, #-16]! // dummy stack frame
201 mov x29, sp
202 stp xzr, x19, [sp, #-16]!
203
2049998:
205 .endm
206
207 /*
208 * x19 should be preserved between irq_stack_entry and
209 * irq_stack_exit.
210 */
211 .macro irq_stack_exit
212 mov sp, x19
213 .endm
214
Catalin Marinas60ffc302012-03-05 11:49:27 +0000215/*
216 * These are the registers used in the syscall handler, and allow us to
217 * have in theory up to 7 arguments to a function - x0 to x6.
218 *
219 * x7 is reserved for the system call number in 32-bit mode.
220 */
221sc_nr .req x25 // number of system calls
222scno .req x26 // syscall number
223stbl .req x27 // syscall table pointer
224tsk .req x28 // current thread_info
225
226/*
227 * Interrupt handling.
228 */
229 .macro irq_handler
James Morse8e23dac2015-12-04 11:02:27 +0000230 ldr_l x1, handle_arch_irq
Catalin Marinas60ffc302012-03-05 11:49:27 +0000231 mov x0, sp
James Morse8e23dac2015-12-04 11:02:27 +0000232 irq_stack_entry x22
Catalin Marinas60ffc302012-03-05 11:49:27 +0000233 blr x1
James Morse8e23dac2015-12-04 11:02:27 +0000234 irq_stack_exit
Catalin Marinas60ffc302012-03-05 11:49:27 +0000235 .endm
236
237 .text
238
239/*
240 * Exception vectors.
241 */
Catalin Marinas60ffc302012-03-05 11:49:27 +0000242
243 .align 11
244ENTRY(vectors)
245 ventry el1_sync_invalid // Synchronous EL1t
246 ventry el1_irq_invalid // IRQ EL1t
247 ventry el1_fiq_invalid // FIQ EL1t
248 ventry el1_error_invalid // Error EL1t
249
250 ventry el1_sync // Synchronous EL1h
251 ventry el1_irq // IRQ EL1h
252 ventry el1_fiq_invalid // FIQ EL1h
253 ventry el1_error_invalid // Error EL1h
254
255 ventry el0_sync // Synchronous 64-bit EL0
256 ventry el0_irq // IRQ 64-bit EL0
257 ventry el0_fiq_invalid // FIQ 64-bit EL0
258 ventry el0_error_invalid // Error 64-bit EL0
259
260#ifdef CONFIG_COMPAT
261 ventry el0_sync_compat // Synchronous 32-bit EL0
262 ventry el0_irq_compat // IRQ 32-bit EL0
263 ventry el0_fiq_invalid_compat // FIQ 32-bit EL0
264 ventry el0_error_invalid_compat // Error 32-bit EL0
265#else
266 ventry el0_sync_invalid // Synchronous 32-bit EL0
267 ventry el0_irq_invalid // IRQ 32-bit EL0
268 ventry el0_fiq_invalid // FIQ 32-bit EL0
269 ventry el0_error_invalid // Error 32-bit EL0
270#endif
271END(vectors)
272
273/*
274 * Invalid mode handlers
275 */
276 .macro inv_entry, el, reason, regsize = 64
277 kernel_entry el, \regsize
278 mov x0, sp
279 mov x1, #\reason
280 mrs x2, esr_el1
281 b bad_mode
282 .endm
283
284el0_sync_invalid:
285 inv_entry 0, BAD_SYNC
286ENDPROC(el0_sync_invalid)
287
288el0_irq_invalid:
289 inv_entry 0, BAD_IRQ
290ENDPROC(el0_irq_invalid)
291
292el0_fiq_invalid:
293 inv_entry 0, BAD_FIQ
294ENDPROC(el0_fiq_invalid)
295
296el0_error_invalid:
297 inv_entry 0, BAD_ERROR
298ENDPROC(el0_error_invalid)
299
300#ifdef CONFIG_COMPAT
301el0_fiq_invalid_compat:
302 inv_entry 0, BAD_FIQ, 32
303ENDPROC(el0_fiq_invalid_compat)
304
305el0_error_invalid_compat:
306 inv_entry 0, BAD_ERROR, 32
307ENDPROC(el0_error_invalid_compat)
308#endif
309
310el1_sync_invalid:
311 inv_entry 1, BAD_SYNC
312ENDPROC(el1_sync_invalid)
313
314el1_irq_invalid:
315 inv_entry 1, BAD_IRQ
316ENDPROC(el1_irq_invalid)
317
318el1_fiq_invalid:
319 inv_entry 1, BAD_FIQ
320ENDPROC(el1_fiq_invalid)
321
322el1_error_invalid:
323 inv_entry 1, BAD_ERROR
324ENDPROC(el1_error_invalid)
325
326/*
327 * EL1 mode handlers.
328 */
329 .align 6
330el1_sync:
331 kernel_entry 1
332 mrs x1, esr_el1 // read the syndrome register
Mark Rutlandaed40e02014-11-24 12:31:40 +0000333 lsr x24, x1, #ESR_ELx_EC_SHIFT // exception class
334 cmp x24, #ESR_ELx_EC_DABT_CUR // data abort in EL1
Catalin Marinas60ffc302012-03-05 11:49:27 +0000335 b.eq el1_da
Mark Rutlandaed40e02014-11-24 12:31:40 +0000336 cmp x24, #ESR_ELx_EC_SYS64 // configurable trap
Catalin Marinas60ffc302012-03-05 11:49:27 +0000337 b.eq el1_undef
Mark Rutlandaed40e02014-11-24 12:31:40 +0000338 cmp x24, #ESR_ELx_EC_SP_ALIGN // stack alignment exception
Catalin Marinas60ffc302012-03-05 11:49:27 +0000339 b.eq el1_sp_pc
Mark Rutlandaed40e02014-11-24 12:31:40 +0000340 cmp x24, #ESR_ELx_EC_PC_ALIGN // pc alignment exception
Catalin Marinas60ffc302012-03-05 11:49:27 +0000341 b.eq el1_sp_pc
Mark Rutlandaed40e02014-11-24 12:31:40 +0000342 cmp x24, #ESR_ELx_EC_UNKNOWN // unknown exception in EL1
Catalin Marinas60ffc302012-03-05 11:49:27 +0000343 b.eq el1_undef
Mark Rutlandaed40e02014-11-24 12:31:40 +0000344 cmp x24, #ESR_ELx_EC_BREAKPT_CUR // debug exception in EL1
Catalin Marinas60ffc302012-03-05 11:49:27 +0000345 b.ge el1_dbg
346 b el1_inv
347el1_da:
348 /*
349 * Data abort handling
350 */
351 mrs x0, far_el1
Will Deacon2a283072014-04-29 19:04:06 +0100352 enable_dbg
Catalin Marinas60ffc302012-03-05 11:49:27 +0000353 // re-enable interrupts if they were enabled in the aborted context
354 tbnz x23, #7, 1f // PSR_I_BIT
355 enable_irq
3561:
357 mov x2, sp // struct pt_regs
358 bl do_mem_abort
359
360 // disable interrupts before pulling preserved data off the stack
361 disable_irq
362 kernel_exit 1
363el1_sp_pc:
364 /*
365 * Stack or PC alignment exception handling
366 */
367 mrs x0, far_el1
Will Deacon2a283072014-04-29 19:04:06 +0100368 enable_dbg
Catalin Marinas60ffc302012-03-05 11:49:27 +0000369 mov x2, sp
370 b do_sp_pc_abort
371el1_undef:
372 /*
373 * Undefined instruction
374 */
Will Deacon2a283072014-04-29 19:04:06 +0100375 enable_dbg
Catalin Marinas60ffc302012-03-05 11:49:27 +0000376 mov x0, sp
377 b do_undefinstr
378el1_dbg:
379 /*
380 * Debug exception handling
381 */
Mark Rutlandaed40e02014-11-24 12:31:40 +0000382 cmp x24, #ESR_ELx_EC_BRK64 // if BRK64
Sandeepa Prabhuee6214c2013-12-04 05:50:20 +0000383 cinc x24, x24, eq // set bit '0'
Catalin Marinas60ffc302012-03-05 11:49:27 +0000384 tbz x24, #0, el1_inv // EL1 only
385 mrs x0, far_el1
386 mov x2, sp // struct pt_regs
387 bl do_debug_exception
Catalin Marinas60ffc302012-03-05 11:49:27 +0000388 kernel_exit 1
389el1_inv:
390 // TODO: add support for undefined instructions in kernel mode
Will Deacon2a283072014-04-29 19:04:06 +0100391 enable_dbg
Catalin Marinas60ffc302012-03-05 11:49:27 +0000392 mov x0, sp
Mark Rutland1b428042015-07-07 18:00:49 +0100393 mov x2, x1
Catalin Marinas60ffc302012-03-05 11:49:27 +0000394 mov x1, #BAD_SYNC
Catalin Marinas60ffc302012-03-05 11:49:27 +0000395 b bad_mode
396ENDPROC(el1_sync)
397
398 .align 6
399el1_irq:
400 kernel_entry 1
Will Deacon2a283072014-04-29 19:04:06 +0100401 enable_dbg
Catalin Marinas60ffc302012-03-05 11:49:27 +0000402#ifdef CONFIG_TRACE_IRQFLAGS
403 bl trace_hardirqs_off
404#endif
Marc Zyngier64681782013-11-12 17:11:53 +0000405
406 irq_handler
407
Catalin Marinas60ffc302012-03-05 11:49:27 +0000408#ifdef CONFIG_PREEMPT
409 get_thread_info tsk
Neil Zhang883c0572014-01-13 08:57:56 +0000410 ldr w24, [tsk, #TI_PREEMPT] // get preempt count
Marc Zyngier717321f2013-11-04 20:14:58 +0000411 cbnz w24, 1f // preempt count != 0
Catalin Marinas60ffc302012-03-05 11:49:27 +0000412 ldr x0, [tsk, #TI_FLAGS] // get flags
413 tbz x0, #TIF_NEED_RESCHED, 1f // needs rescheduling?
414 bl el1_preempt
4151:
416#endif
417#ifdef CONFIG_TRACE_IRQFLAGS
418 bl trace_hardirqs_on
419#endif
420 kernel_exit 1
421ENDPROC(el1_irq)
422
423#ifdef CONFIG_PREEMPT
424el1_preempt:
425 mov x24, lr
Will Deacon2a283072014-04-29 19:04:06 +01004261: bl preempt_schedule_irq // irq en/disable is done inside
Catalin Marinas60ffc302012-03-05 11:49:27 +0000427 ldr x0, [tsk, #TI_FLAGS] // get new tasks TI_FLAGS
428 tbnz x0, #TIF_NEED_RESCHED, 1b // needs rescheduling?
429 ret x24
430#endif
431
432/*
433 * EL0 mode handlers.
434 */
435 .align 6
436el0_sync:
437 kernel_entry 0
438 mrs x25, esr_el1 // read the syndrome register
Mark Rutlandaed40e02014-11-24 12:31:40 +0000439 lsr x24, x25, #ESR_ELx_EC_SHIFT // exception class
440 cmp x24, #ESR_ELx_EC_SVC64 // SVC in 64-bit state
Catalin Marinas60ffc302012-03-05 11:49:27 +0000441 b.eq el0_svc
Mark Rutlandaed40e02014-11-24 12:31:40 +0000442 cmp x24, #ESR_ELx_EC_DABT_LOW // data abort in EL0
Catalin Marinas60ffc302012-03-05 11:49:27 +0000443 b.eq el0_da
Mark Rutlandaed40e02014-11-24 12:31:40 +0000444 cmp x24, #ESR_ELx_EC_IABT_LOW // instruction abort in EL0
Catalin Marinas60ffc302012-03-05 11:49:27 +0000445 b.eq el0_ia
Mark Rutlandaed40e02014-11-24 12:31:40 +0000446 cmp x24, #ESR_ELx_EC_FP_ASIMD // FP/ASIMD access
Catalin Marinas60ffc302012-03-05 11:49:27 +0000447 b.eq el0_fpsimd_acc
Mark Rutlandaed40e02014-11-24 12:31:40 +0000448 cmp x24, #ESR_ELx_EC_FP_EXC64 // FP/ASIMD exception
Catalin Marinas60ffc302012-03-05 11:49:27 +0000449 b.eq el0_fpsimd_exc
Mark Rutlandaed40e02014-11-24 12:31:40 +0000450 cmp x24, #ESR_ELx_EC_SYS64 // configurable trap
Catalin Marinas60ffc302012-03-05 11:49:27 +0000451 b.eq el0_undef
Mark Rutlandaed40e02014-11-24 12:31:40 +0000452 cmp x24, #ESR_ELx_EC_SP_ALIGN // stack alignment exception
Catalin Marinas60ffc302012-03-05 11:49:27 +0000453 b.eq el0_sp_pc
Mark Rutlandaed40e02014-11-24 12:31:40 +0000454 cmp x24, #ESR_ELx_EC_PC_ALIGN // pc alignment exception
Catalin Marinas60ffc302012-03-05 11:49:27 +0000455 b.eq el0_sp_pc
Mark Rutlandaed40e02014-11-24 12:31:40 +0000456 cmp x24, #ESR_ELx_EC_UNKNOWN // unknown exception in EL0
Catalin Marinas60ffc302012-03-05 11:49:27 +0000457 b.eq el0_undef
Mark Rutlandaed40e02014-11-24 12:31:40 +0000458 cmp x24, #ESR_ELx_EC_BREAKPT_LOW // debug exception in EL0
Catalin Marinas60ffc302012-03-05 11:49:27 +0000459 b.ge el0_dbg
460 b el0_inv
461
462#ifdef CONFIG_COMPAT
463 .align 6
464el0_sync_compat:
465 kernel_entry 0, 32
466 mrs x25, esr_el1 // read the syndrome register
Mark Rutlandaed40e02014-11-24 12:31:40 +0000467 lsr x24, x25, #ESR_ELx_EC_SHIFT // exception class
468 cmp x24, #ESR_ELx_EC_SVC32 // SVC in 32-bit state
Catalin Marinas60ffc302012-03-05 11:49:27 +0000469 b.eq el0_svc_compat
Mark Rutlandaed40e02014-11-24 12:31:40 +0000470 cmp x24, #ESR_ELx_EC_DABT_LOW // data abort in EL0
Catalin Marinas60ffc302012-03-05 11:49:27 +0000471 b.eq el0_da
Mark Rutlandaed40e02014-11-24 12:31:40 +0000472 cmp x24, #ESR_ELx_EC_IABT_LOW // instruction abort in EL0
Catalin Marinas60ffc302012-03-05 11:49:27 +0000473 b.eq el0_ia
Mark Rutlandaed40e02014-11-24 12:31:40 +0000474 cmp x24, #ESR_ELx_EC_FP_ASIMD // FP/ASIMD access
Catalin Marinas60ffc302012-03-05 11:49:27 +0000475 b.eq el0_fpsimd_acc
Mark Rutlandaed40e02014-11-24 12:31:40 +0000476 cmp x24, #ESR_ELx_EC_FP_EXC32 // FP/ASIMD exception
Catalin Marinas60ffc302012-03-05 11:49:27 +0000477 b.eq el0_fpsimd_exc
Mark Salyzyn77f3228f2015-10-13 14:30:51 -0700478 cmp x24, #ESR_ELx_EC_PC_ALIGN // pc alignment exception
479 b.eq el0_sp_pc
Mark Rutlandaed40e02014-11-24 12:31:40 +0000480 cmp x24, #ESR_ELx_EC_UNKNOWN // unknown exception in EL0
Catalin Marinas60ffc302012-03-05 11:49:27 +0000481 b.eq el0_undef
Mark Rutlandaed40e02014-11-24 12:31:40 +0000482 cmp x24, #ESR_ELx_EC_CP15_32 // CP15 MRC/MCR trap
Mark Rutland381cc2b2013-05-24 12:02:35 +0100483 b.eq el0_undef
Mark Rutlandaed40e02014-11-24 12:31:40 +0000484 cmp x24, #ESR_ELx_EC_CP15_64 // CP15 MRRC/MCRR trap
Mark Rutland381cc2b2013-05-24 12:02:35 +0100485 b.eq el0_undef
Mark Rutlandaed40e02014-11-24 12:31:40 +0000486 cmp x24, #ESR_ELx_EC_CP14_MR // CP14 MRC/MCR trap
Mark Rutland381cc2b2013-05-24 12:02:35 +0100487 b.eq el0_undef
Mark Rutlandaed40e02014-11-24 12:31:40 +0000488 cmp x24, #ESR_ELx_EC_CP14_LS // CP14 LDC/STC trap
Mark Rutland381cc2b2013-05-24 12:02:35 +0100489 b.eq el0_undef
Mark Rutlandaed40e02014-11-24 12:31:40 +0000490 cmp x24, #ESR_ELx_EC_CP14_64 // CP14 MRRC/MCRR trap
Mark Rutland381cc2b2013-05-24 12:02:35 +0100491 b.eq el0_undef
Mark Rutlandaed40e02014-11-24 12:31:40 +0000492 cmp x24, #ESR_ELx_EC_BREAKPT_LOW // debug exception in EL0
Catalin Marinas60ffc302012-03-05 11:49:27 +0000493 b.ge el0_dbg
494 b el0_inv
495el0_svc_compat:
496 /*
497 * AArch32 syscall handling
498 */
Catalin Marinas01564112015-01-06 16:42:32 +0000499 adrp stbl, compat_sys_call_table // load compat syscall table pointer
Catalin Marinas60ffc302012-03-05 11:49:27 +0000500 uxtw scno, w7 // syscall number in w7 (r7)
501 mov sc_nr, #__NR_compat_syscalls
502 b el0_svc_naked
503
504 .align 6
505el0_irq_compat:
506 kernel_entry 0, 32
507 b el0_irq_naked
508#endif
509
510el0_da:
511 /*
512 * Data abort handling
513 */
Larry Bassel6ab64632014-05-30 20:34:14 +0100514 mrs x26, far_el1
Catalin Marinas60ffc302012-03-05 11:49:27 +0000515 // enable interrupts before calling the main handler
Will Deacon2a283072014-04-29 19:04:06 +0100516 enable_dbg_and_irq
Larry Bassel6c81fe72014-05-30 12:34:15 -0700517 ct_user_exit
Larry Bassel6ab64632014-05-30 20:34:14 +0100518 bic x0, x26, #(0xff << 56)
Catalin Marinas60ffc302012-03-05 11:49:27 +0000519 mov x1, x25
520 mov x2, sp
Will Deacond54e81f2014-09-29 11:44:01 +0100521 bl do_mem_abort
522 b ret_to_user
Catalin Marinas60ffc302012-03-05 11:49:27 +0000523el0_ia:
524 /*
525 * Instruction abort handling
526 */
Larry Bassel6ab64632014-05-30 20:34:14 +0100527 mrs x26, far_el1
Catalin Marinas60ffc302012-03-05 11:49:27 +0000528 // enable interrupts before calling the main handler
Will Deacon2a283072014-04-29 19:04:06 +0100529 enable_dbg_and_irq
Larry Bassel6c81fe72014-05-30 12:34:15 -0700530 ct_user_exit
Larry Bassel6ab64632014-05-30 20:34:14 +0100531 mov x0, x26
Catalin Marinas60ffc302012-03-05 11:49:27 +0000532 orr x1, x25, #1 << 24 // use reserved ISS bit for instruction aborts
533 mov x2, sp
Will Deacond54e81f2014-09-29 11:44:01 +0100534 bl do_mem_abort
535 b ret_to_user
Catalin Marinas60ffc302012-03-05 11:49:27 +0000536el0_fpsimd_acc:
537 /*
538 * Floating Point or Advanced SIMD access
539 */
Will Deacon2a283072014-04-29 19:04:06 +0100540 enable_dbg
Larry Bassel6c81fe72014-05-30 12:34:15 -0700541 ct_user_exit
Catalin Marinas60ffc302012-03-05 11:49:27 +0000542 mov x0, x25
543 mov x1, sp
Will Deacond54e81f2014-09-29 11:44:01 +0100544 bl do_fpsimd_acc
545 b ret_to_user
Catalin Marinas60ffc302012-03-05 11:49:27 +0000546el0_fpsimd_exc:
547 /*
548 * Floating Point or Advanced SIMD exception
549 */
Will Deacon2a283072014-04-29 19:04:06 +0100550 enable_dbg
Larry Bassel6c81fe72014-05-30 12:34:15 -0700551 ct_user_exit
Catalin Marinas60ffc302012-03-05 11:49:27 +0000552 mov x0, x25
553 mov x1, sp
Will Deacond54e81f2014-09-29 11:44:01 +0100554 bl do_fpsimd_exc
555 b ret_to_user
Catalin Marinas60ffc302012-03-05 11:49:27 +0000556el0_sp_pc:
557 /*
558 * Stack or PC alignment exception handling
559 */
Larry Bassel6ab64632014-05-30 20:34:14 +0100560 mrs x26, far_el1
Catalin Marinas60ffc302012-03-05 11:49:27 +0000561 // enable interrupts before calling the main handler
Will Deacon2a283072014-04-29 19:04:06 +0100562 enable_dbg_and_irq
Mark Rutland46b05672015-06-15 16:40:27 +0100563 ct_user_exit
Larry Bassel6ab64632014-05-30 20:34:14 +0100564 mov x0, x26
Catalin Marinas60ffc302012-03-05 11:49:27 +0000565 mov x1, x25
566 mov x2, sp
Will Deacond54e81f2014-09-29 11:44:01 +0100567 bl do_sp_pc_abort
568 b ret_to_user
Catalin Marinas60ffc302012-03-05 11:49:27 +0000569el0_undef:
570 /*
571 * Undefined instruction
572 */
Catalin Marinas2600e132013-08-22 11:47:37 +0100573 // enable interrupts before calling the main handler
Will Deacon2a283072014-04-29 19:04:06 +0100574 enable_dbg_and_irq
Larry Bassel6c81fe72014-05-30 12:34:15 -0700575 ct_user_exit
Will Deacon2a283072014-04-29 19:04:06 +0100576 mov x0, sp
Will Deacond54e81f2014-09-29 11:44:01 +0100577 bl do_undefinstr
578 b ret_to_user
Catalin Marinas60ffc302012-03-05 11:49:27 +0000579el0_dbg:
580 /*
581 * Debug exception handling
582 */
583 tbnz x24, #0, el0_inv // EL0 only
584 mrs x0, far_el1
Catalin Marinas60ffc302012-03-05 11:49:27 +0000585 mov x1, x25
586 mov x2, sp
Will Deacon2a283072014-04-29 19:04:06 +0100587 bl do_debug_exception
588 enable_dbg
Larry Bassel6c81fe72014-05-30 12:34:15 -0700589 ct_user_exit
Will Deacon2a283072014-04-29 19:04:06 +0100590 b ret_to_user
Catalin Marinas60ffc302012-03-05 11:49:27 +0000591el0_inv:
Will Deacon2a283072014-04-29 19:04:06 +0100592 enable_dbg
Larry Bassel6c81fe72014-05-30 12:34:15 -0700593 ct_user_exit
Catalin Marinas60ffc302012-03-05 11:49:27 +0000594 mov x0, sp
595 mov x1, #BAD_SYNC
Mark Rutland1b428042015-07-07 18:00:49 +0100596 mov x2, x25
Will Deacond54e81f2014-09-29 11:44:01 +0100597 bl bad_mode
598 b ret_to_user
Catalin Marinas60ffc302012-03-05 11:49:27 +0000599ENDPROC(el0_sync)
600
601 .align 6
602el0_irq:
603 kernel_entry 0
604el0_irq_naked:
Catalin Marinas60ffc302012-03-05 11:49:27 +0000605 enable_dbg
606#ifdef CONFIG_TRACE_IRQFLAGS
607 bl trace_hardirqs_off
608#endif
Marc Zyngier64681782013-11-12 17:11:53 +0000609
Larry Bassel6c81fe72014-05-30 12:34:15 -0700610 ct_user_exit
Catalin Marinas60ffc302012-03-05 11:49:27 +0000611 irq_handler
Marc Zyngier64681782013-11-12 17:11:53 +0000612
Catalin Marinas60ffc302012-03-05 11:49:27 +0000613#ifdef CONFIG_TRACE_IRQFLAGS
614 bl trace_hardirqs_on
615#endif
616 b ret_to_user
617ENDPROC(el0_irq)
618
619/*
Catalin Marinas60ffc302012-03-05 11:49:27 +0000620 * Register switch for AArch64. The callee-saved registers need to be saved
621 * and restored. On entry:
622 * x0 = previous task_struct (must be preserved across the switch)
623 * x1 = next task_struct
624 * Previous and next are guaranteed not to be the same.
625 *
626 */
627ENTRY(cpu_switch_to)
Will Deaconc0d3fce2015-07-20 15:14:53 +0100628 mov x10, #THREAD_CPU_CONTEXT
629 add x8, x0, x10
Catalin Marinas60ffc302012-03-05 11:49:27 +0000630 mov x9, sp
631 stp x19, x20, [x8], #16 // store callee-saved registers
632 stp x21, x22, [x8], #16
633 stp x23, x24, [x8], #16
634 stp x25, x26, [x8], #16
635 stp x27, x28, [x8], #16
636 stp x29, x9, [x8], #16
637 str lr, [x8]
Will Deaconc0d3fce2015-07-20 15:14:53 +0100638 add x8, x1, x10
Catalin Marinas60ffc302012-03-05 11:49:27 +0000639 ldp x19, x20, [x8], #16 // restore callee-saved registers
640 ldp x21, x22, [x8], #16
641 ldp x23, x24, [x8], #16
642 ldp x25, x26, [x8], #16
643 ldp x27, x28, [x8], #16
644 ldp x29, x9, [x8], #16
645 ldr lr, [x8]
646 mov sp, x9
Jungseok Lee6cdf9c72015-12-04 11:02:25 +0000647 and x9, x9, #~(THREAD_SIZE - 1)
648 msr sp_el0, x9
Catalin Marinas60ffc302012-03-05 11:49:27 +0000649 ret
650ENDPROC(cpu_switch_to)
651
652/*
653 * This is the fast syscall return path. We do as little as possible here,
654 * and this includes saving x0 back into the kernel stack.
655 */
656ret_fast_syscall:
657 disable_irq // disable interrupts
Will Deacon412fcb62015-08-19 15:57:09 +0100658 str x0, [sp, #S_X0] // returned x0
Josh Stone04d7e092015-06-05 14:28:03 -0700659 ldr x1, [tsk, #TI_FLAGS] // re-check for syscall tracing
660 and x2, x1, #_TIF_SYSCALL_WORK
661 cbnz x2, ret_fast_syscall_trace
Catalin Marinas60ffc302012-03-05 11:49:27 +0000662 and x2, x1, #_TIF_WORK_MASK
Will Deacon412fcb62015-08-19 15:57:09 +0100663 cbnz x2, work_pending
Will Deacon2a283072014-04-29 19:04:06 +0100664 enable_step_tsk x1, x2
Will Deacon412fcb62015-08-19 15:57:09 +0100665 kernel_exit 0
Josh Stone04d7e092015-06-05 14:28:03 -0700666ret_fast_syscall_trace:
667 enable_irq // enable interrupts
Will Deacon412fcb62015-08-19 15:57:09 +0100668 b __sys_trace_return_skipped // we already saved x0
Catalin Marinas60ffc302012-03-05 11:49:27 +0000669
670/*
671 * Ok, we need to do extra processing, enter the slow path.
672 */
Catalin Marinas60ffc302012-03-05 11:49:27 +0000673work_pending:
674 tbnz x1, #TIF_NEED_RESCHED, work_resched
Ard Biesheuvel005f78c2014-05-08 11:20:23 +0200675 /* TIF_SIGPENDING, TIF_NOTIFY_RESUME or TIF_FOREIGN_FPSTATE case */
Catalin Marinas60ffc302012-03-05 11:49:27 +0000676 ldr x2, [sp, #S_PSTATE]
677 mov x0, sp // 'regs'
678 tst x2, #PSR_MODE_MASK // user mode regs?
679 b.ne no_work_pending // returning to kernel
Catalin Marinas6916fd02012-10-08 18:04:21 +0100680 enable_irq // enable interrupts for do_notify_resume()
Catalin Marinas60ffc302012-03-05 11:49:27 +0000681 bl do_notify_resume
682 b ret_to_user
683work_resched:
Catalin Marinasdb3899a2015-12-04 12:42:29 +0000684#ifdef CONFIG_TRACE_IRQFLAGS
685 bl trace_hardirqs_off // the IRQs are off here, inform the tracing code
686#endif
Catalin Marinas60ffc302012-03-05 11:49:27 +0000687 bl schedule
688
689/*
690 * "slow" syscall return path.
691 */
Catalin Marinas59dc67b2012-09-10 16:11:46 +0100692ret_to_user:
Catalin Marinas60ffc302012-03-05 11:49:27 +0000693 disable_irq // disable interrupts
694 ldr x1, [tsk, #TI_FLAGS]
695 and x2, x1, #_TIF_WORK_MASK
696 cbnz x2, work_pending
Will Deacon2a283072014-04-29 19:04:06 +0100697 enable_step_tsk x1, x2
Catalin Marinas60ffc302012-03-05 11:49:27 +0000698no_work_pending:
Will Deacon412fcb62015-08-19 15:57:09 +0100699 kernel_exit 0
Catalin Marinas60ffc302012-03-05 11:49:27 +0000700ENDPROC(ret_to_user)
701
702/*
703 * This is how we return from a fork.
704 */
705ENTRY(ret_from_fork)
706 bl schedule_tail
Catalin Marinasc34501d2012-10-05 12:31:20 +0100707 cbz x19, 1f // not a kernel thread
708 mov x0, x20
709 blr x19
7101: get_thread_info tsk
Catalin Marinas60ffc302012-03-05 11:49:27 +0000711 b ret_to_user
712ENDPROC(ret_from_fork)
713
714/*
715 * SVC handler.
716 */
717 .align 6
718el0_svc:
719 adrp stbl, sys_call_table // load syscall table pointer
720 uxtw scno, w8 // syscall number in w8
721 mov sc_nr, #__NR_syscalls
722el0_svc_naked: // compat entry point
723 stp x0, scno, [sp, #S_ORIG_X0] // save the original x0 and syscall number
Will Deacon2a283072014-04-29 19:04:06 +0100724 enable_dbg_and_irq
Larry Bassel6c81fe72014-05-30 12:34:15 -0700725 ct_user_exit 1
Catalin Marinas60ffc302012-03-05 11:49:27 +0000726
AKASHI Takahiro449f81a2014-04-30 10:51:29 +0100727 ldr x16, [tsk, #TI_FLAGS] // check for syscall hooks
728 tst x16, #_TIF_SYSCALL_WORK
729 b.ne __sys_trace
Catalin Marinas60ffc302012-03-05 11:49:27 +0000730 cmp scno, sc_nr // check upper syscall limit
731 b.hs ni_sys
732 ldr x16, [stbl, scno, lsl #3] // address in the syscall table
Will Deacond54e81f2014-09-29 11:44:01 +0100733 blr x16 // call sys_* routine
734 b ret_fast_syscall
Catalin Marinas60ffc302012-03-05 11:49:27 +0000735ni_sys:
736 mov x0, sp
Will Deacond54e81f2014-09-29 11:44:01 +0100737 bl do_ni_syscall
738 b ret_fast_syscall
Catalin Marinas60ffc302012-03-05 11:49:27 +0000739ENDPROC(el0_svc)
740
741 /*
742 * This is the really slow path. We're going to be doing context
743 * switches, and waiting for our parent to respond.
744 */
745__sys_trace:
AKASHI Takahiro1014c812014-11-28 05:26:35 +0000746 mov w0, #-1 // set default errno for
747 cmp scno, x0 // user-issued syscall(-1)
748 b.ne 1f
749 mov x0, #-ENOSYS
750 str x0, [sp, #S_X0]
7511: mov x0, sp
AKASHI Takahiro3157858f2014-04-30 10:51:30 +0100752 bl syscall_trace_enter
AKASHI Takahiro1014c812014-11-28 05:26:35 +0000753 cmp w0, #-1 // skip the syscall?
754 b.eq __sys_trace_return_skipped
Catalin Marinas60ffc302012-03-05 11:49:27 +0000755 uxtw scno, w0 // syscall number (possibly new)
756 mov x1, sp // pointer to regs
757 cmp scno, sc_nr // check upper syscall limit
Will Deacond54e81f2014-09-29 11:44:01 +0100758 b.hs __ni_sys_trace
Catalin Marinas60ffc302012-03-05 11:49:27 +0000759 ldp x0, x1, [sp] // restore the syscall args
760 ldp x2, x3, [sp, #S_X2]
761 ldp x4, x5, [sp, #S_X4]
762 ldp x6, x7, [sp, #S_X6]
763 ldr x16, [stbl, scno, lsl #3] // address in the syscall table
Will Deacond54e81f2014-09-29 11:44:01 +0100764 blr x16 // call sys_* routine
Catalin Marinas60ffc302012-03-05 11:49:27 +0000765
766__sys_trace_return:
AKASHI Takahiro1014c812014-11-28 05:26:35 +0000767 str x0, [sp, #S_X0] // save returned x0
768__sys_trace_return_skipped:
AKASHI Takahiro3157858f2014-04-30 10:51:30 +0100769 mov x0, sp
770 bl syscall_trace_exit
Catalin Marinas60ffc302012-03-05 11:49:27 +0000771 b ret_to_user
772
Will Deacond54e81f2014-09-29 11:44:01 +0100773__ni_sys_trace:
774 mov x0, sp
775 bl do_ni_syscall
776 b __sys_trace_return
777
Catalin Marinas60ffc302012-03-05 11:49:27 +0000778/*
779 * Special system call wrappers.
780 */
Catalin Marinas60ffc302012-03-05 11:49:27 +0000781ENTRY(sys_rt_sigreturn_wrapper)
782 mov x0, sp
783 b sys_rt_sigreturn
784ENDPROC(sys_rt_sigreturn_wrapper)