blob: 3eabcb194c870e061f960b853f5500fb4ee9f3a3 [file] [log] [blame]
Catalin Marinas60ffc302012-03-05 11:49:27 +00001/*
2 * Low-level exception handling code
3 *
4 * Copyright (C) 2012 ARM Ltd.
5 * Authors: Catalin Marinas <catalin.marinas@arm.com>
6 * Will Deacon <will.deacon@arm.com>
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
16 *
17 * You should have received a copy of the GNU General Public License
18 * along with this program. If not, see <http://www.gnu.org/licenses/>.
19 */
20
21#include <linux/init.h>
22#include <linux/linkage.h>
23
Marc Zyngier8d883b22015-06-01 10:47:41 +010024#include <asm/alternative.h>
Catalin Marinas60ffc302012-03-05 11:49:27 +000025#include <asm/assembler.h>
26#include <asm/asm-offsets.h>
Will Deacon905e8c52015-03-23 19:07:02 +000027#include <asm/cpufeature.h>
Catalin Marinas60ffc302012-03-05 11:49:27 +000028#include <asm/errno.h>
Marc Zyngier5c1ce6f2013-04-08 17:17:03 +010029#include <asm/esr.h>
James Morse8e23dac2015-12-04 11:02:27 +000030#include <asm/irq.h>
Will Deaconc7b9ada2017-11-14 14:07:40 +000031#include <asm/memory.h>
32#include <asm/mmu.h>
Yury Noroveef94a32017-08-31 11:30:50 +030033#include <asm/processor.h>
Catalin Marinas39bc88e2016-09-02 14:54:03 +010034#include <asm/ptrace.h>
Catalin Marinas60ffc302012-03-05 11:49:27 +000035#include <asm/thread_info.h>
Al Virob4b86642016-12-26 04:10:19 -050036#include <asm/asm-uaccess.h>
Catalin Marinas60ffc302012-03-05 11:49:27 +000037#include <asm/unistd.h>
38
39/*
Larry Bassel6c81fe72014-05-30 12:34:15 -070040 * Context tracking subsystem. Used to instrument transitions
41 * between user and kernel mode.
42 */
43 .macro ct_user_exit, syscall = 0
44#ifdef CONFIG_CONTEXT_TRACKING
45 bl context_tracking_user_exit
46 .if \syscall == 1
47 /*
48 * Save/restore needed during syscalls. Restore syscall arguments from
49 * the values already saved on stack during kernel_entry.
50 */
51 ldp x0, x1, [sp]
52 ldp x2, x3, [sp, #S_X2]
53 ldp x4, x5, [sp, #S_X4]
54 ldp x6, x7, [sp, #S_X6]
55 .endif
56#endif
57 .endm
58
59 .macro ct_user_enter
60#ifdef CONFIG_CONTEXT_TRACKING
61 bl context_tracking_user_enter
62#endif
63 .endm
64
65/*
Catalin Marinas60ffc302012-03-05 11:49:27 +000066 * Bad Abort numbers
67 *-----------------
68 */
69#define BAD_SYNC 0
70#define BAD_IRQ 1
71#define BAD_FIQ 2
72#define BAD_ERROR 3
73
Will Deacon5b1f7fe2017-11-14 14:20:21 +000074 .macro kernel_ventry, el, label, regsize = 64
Mark Rutlandb11e5752017-07-19 17:24:49 +010075 .align 7
Will Deacon4bf32862017-11-14 14:24:29 +000076#ifdef CONFIG_UNMAP_KERNEL_AT_EL0
Will Deaconea1e3de2017-11-14 14:38:19 +000077alternative_if ARM64_UNMAP_KERNEL_AT_EL0
Will Deacon4bf32862017-11-14 14:24:29 +000078 .if \el == 0
79 .if \regsize == 64
80 mrs x30, tpidrro_el0
81 msr tpidrro_el0, xzr
82 .else
83 mov x30, xzr
84 .endif
85 .endif
Will Deaconea1e3de2017-11-14 14:38:19 +000086alternative_else_nop_endif
Will Deacon4bf32862017-11-14 14:24:29 +000087#endif
88
Will Deacon63648dd2014-09-29 12:26:41 +010089 sub sp, sp, #S_FRAME_SIZE
Mark Rutland872d8322017-07-14 20:30:35 +010090#ifdef CONFIG_VMAP_STACK
91 /*
92 * Test whether the SP has overflowed, without corrupting a GPR.
93 * Task and IRQ stacks are aligned to (1 << THREAD_SHIFT).
94 */
95 add sp, sp, x0 // sp' = sp + x0
96 sub x0, sp, x0 // x0' = sp' - x0 = (sp + x0) - x0 = sp
97 tbnz x0, #THREAD_SHIFT, 0f
98 sub x0, sp, x0 // x0'' = sp' - x0' = (sp + x0) - sp = x0
99 sub sp, sp, x0 // sp'' = sp' - x0 = (sp + x0) - x0 = sp
Will Deacon5b1f7fe2017-11-14 14:20:21 +0000100 b el\()\el\()_\label
Mark Rutland872d8322017-07-14 20:30:35 +0100101
1020:
103 /*
104 * Either we've just detected an overflow, or we've taken an exception
105 * while on the overflow stack. Either way, we won't return to
106 * userspace, and can clobber EL0 registers to free up GPRs.
107 */
108
109 /* Stash the original SP (minus S_FRAME_SIZE) in tpidr_el0. */
110 msr tpidr_el0, x0
111
112 /* Recover the original x0 value and stash it in tpidrro_el0 */
113 sub x0, sp, x0
114 msr tpidrro_el0, x0
115
116 /* Switch to the overflow stack */
117 adr_this_cpu sp, overflow_stack + OVERFLOW_STACK_SIZE, x0
118
119 /*
120 * Check whether we were already on the overflow stack. This may happen
121 * after panic() re-enables interrupts.
122 */
123 mrs x0, tpidr_el0 // sp of interrupted context
124 sub x0, sp, x0 // delta with top of overflow stack
125 tst x0, #~(OVERFLOW_STACK_SIZE - 1) // within range?
126 b.ne __bad_stack // no? -> bad stack pointer
127
128 /* We were already on the overflow stack. Restore sp/x0 and carry on. */
129 sub sp, sp, x0
130 mrs x0, tpidrro_el0
131#endif
Will Deacon5b1f7fe2017-11-14 14:20:21 +0000132 b el\()\el\()_\label
Mark Rutlandb11e5752017-07-19 17:24:49 +0100133 .endm
134
Will Deacon4bf32862017-11-14 14:24:29 +0000135 .macro tramp_alias, dst, sym
136 mov_q \dst, TRAMP_VALIAS
137 add \dst, \dst, #(\sym - .entry.tramp.text)
138 .endm
139
Mark Rutlandb11e5752017-07-19 17:24:49 +0100140 .macro kernel_entry, el, regsize = 64
Catalin Marinas60ffc302012-03-05 11:49:27 +0000141 .if \regsize == 32
142 mov w0, w0 // zero upper 32 bits of x0
143 .endif
Will Deacon63648dd2014-09-29 12:26:41 +0100144 stp x0, x1, [sp, #16 * 0]
145 stp x2, x3, [sp, #16 * 1]
146 stp x4, x5, [sp, #16 * 2]
147 stp x6, x7, [sp, #16 * 3]
148 stp x8, x9, [sp, #16 * 4]
149 stp x10, x11, [sp, #16 * 5]
150 stp x12, x13, [sp, #16 * 6]
151 stp x14, x15, [sp, #16 * 7]
152 stp x16, x17, [sp, #16 * 8]
153 stp x18, x19, [sp, #16 * 9]
154 stp x20, x21, [sp, #16 * 10]
155 stp x22, x23, [sp, #16 * 11]
156 stp x24, x25, [sp, #16 * 12]
157 stp x26, x27, [sp, #16 * 13]
158 stp x28, x29, [sp, #16 * 14]
159
Catalin Marinas60ffc302012-03-05 11:49:27 +0000160 .if \el == 0
161 mrs x21, sp_el0
Mark Rutlandc02433d2016-11-03 20:23:13 +0000162 ldr_this_cpu tsk, __entry_task, x20 // Ensure MDSCR_EL1.SS is clear,
163 ldr x19, [tsk, #TSK_TI_FLAGS] // since we can unmask debug
Will Deacon2a283072014-04-29 19:04:06 +0100164 disable_step_tsk x19, x20 // exceptions when scheduling.
James Morse49003a82015-12-10 10:22:41 +0000165
166 mov x29, xzr // fp pointed to user-space
Catalin Marinas60ffc302012-03-05 11:49:27 +0000167 .else
168 add x21, sp, #S_FRAME_SIZE
James Morsee19a6ee2016-06-20 18:28:01 +0100169 get_thread_info tsk
170 /* Save the task's original addr_limit and set USER_DS (TASK_SIZE_64) */
Mark Rutlandc02433d2016-11-03 20:23:13 +0000171 ldr x20, [tsk, #TSK_TI_ADDR_LIMIT]
James Morsee19a6ee2016-06-20 18:28:01 +0100172 str x20, [sp, #S_ORIG_ADDR_LIMIT]
173 mov x20, #TASK_SIZE_64
Mark Rutlandc02433d2016-11-03 20:23:13 +0000174 str x20, [tsk, #TSK_TI_ADDR_LIMIT]
Vladimir Murzin563cada2016-09-01 14:35:59 +0100175 /* No need to reset PSTATE.UAO, hardware's already set it to 0 for us */
James Morsee19a6ee2016-06-20 18:28:01 +0100176 .endif /* \el == 0 */
Catalin Marinas60ffc302012-03-05 11:49:27 +0000177 mrs x22, elr_el1
178 mrs x23, spsr_el1
179 stp lr, x21, [sp, #S_LR]
Catalin Marinas39bc88e2016-09-02 14:54:03 +0100180
Ard Biesheuvel73267492017-07-22 18:45:33 +0100181 /*
182 * In order to be able to dump the contents of struct pt_regs at the
183 * time the exception was taken (in case we attempt to walk the call
184 * stack later), chain it together with the stack frames.
185 */
186 .if \el == 0
187 stp xzr, xzr, [sp, #S_STACKFRAME]
188 .else
189 stp x29, x22, [sp, #S_STACKFRAME]
190 .endif
191 add x29, sp, #S_STACKFRAME
192
Catalin Marinas39bc88e2016-09-02 14:54:03 +0100193#ifdef CONFIG_ARM64_SW_TTBR0_PAN
194 /*
195 * Set the TTBR0 PAN bit in SPSR. When the exception is taken from
196 * EL0, there is no need to check the state of TTBR0_EL1 since
197 * accesses are always enabled.
198 * Note that the meaning of this bit differs from the ARMv8.1 PAN
199 * feature as all TTBR0_EL1 accesses are disabled, not just those to
200 * user mappings.
201 */
202alternative_if ARM64_HAS_PAN
203 b 1f // skip TTBR0 PAN
204alternative_else_nop_endif
205
206 .if \el != 0
Will Deacon27a921e2017-08-10 13:58:16 +0100207 mrs x21, ttbr1_el1
Will Deaconb5195382017-12-01 17:33:48 +0000208 tst x21, #TTBR_ASID_MASK // Check for the reserved ASID
Catalin Marinas39bc88e2016-09-02 14:54:03 +0100209 orr x23, x23, #PSR_PAN_BIT // Set the emulated PAN in the saved SPSR
210 b.eq 1f // TTBR0 access already disabled
211 and x23, x23, #~PSR_PAN_BIT // Clear the emulated PAN in the saved SPSR
212 .endif
213
214 __uaccess_ttbr0_disable x21
2151:
216#endif
217
Catalin Marinas60ffc302012-03-05 11:49:27 +0000218 stp x22, x23, [sp, #S_PC]
219
Dave Martin17c28952017-08-01 15:35:54 +0100220 /* Not in a syscall by default (el0_svc overwrites for real syscall) */
Catalin Marinas60ffc302012-03-05 11:49:27 +0000221 .if \el == 0
Dave Martin17c28952017-08-01 15:35:54 +0100222 mov w21, #NO_SYSCALL
Dave Martin35d0e6f2017-08-01 15:35:53 +0100223 str w21, [sp, #S_SYSCALLNO]
Catalin Marinas60ffc302012-03-05 11:49:27 +0000224 .endif
225
226 /*
Jungseok Lee6cdf9c72015-12-04 11:02:25 +0000227 * Set sp_el0 to current thread_info.
228 */
229 .if \el == 0
230 msr sp_el0, tsk
231 .endif
232
233 /*
Catalin Marinas60ffc302012-03-05 11:49:27 +0000234 * Registers that may be useful after this macro is invoked:
235 *
236 * x21 - aborted SP
237 * x22 - aborted PC
238 * x23 - aborted PSTATE
239 */
240 .endm
241
Will Deacon412fcb62015-08-19 15:57:09 +0100242 .macro kernel_exit, el
James Morsee19a6ee2016-06-20 18:28:01 +0100243 .if \el != 0
James Morse8d667722017-11-02 12:12:37 +0000244 disable_daif
245
James Morsee19a6ee2016-06-20 18:28:01 +0100246 /* Restore the task's original addr_limit. */
247 ldr x20, [sp, #S_ORIG_ADDR_LIMIT]
Mark Rutlandc02433d2016-11-03 20:23:13 +0000248 str x20, [tsk, #TSK_TI_ADDR_LIMIT]
James Morsee19a6ee2016-06-20 18:28:01 +0100249
250 /* No need to restore UAO, it will be restored from SPSR_EL1 */
251 .endif
252
Catalin Marinas60ffc302012-03-05 11:49:27 +0000253 ldp x21, x22, [sp, #S_PC] // load ELR, SPSR
254 .if \el == 0
Larry Bassel6c81fe72014-05-30 12:34:15 -0700255 ct_user_enter
Catalin Marinas39bc88e2016-09-02 14:54:03 +0100256 .endif
257
258#ifdef CONFIG_ARM64_SW_TTBR0_PAN
259 /*
260 * Restore access to TTBR0_EL1. If returning to EL0, no need for SPSR
261 * PAN bit checking.
262 */
263alternative_if ARM64_HAS_PAN
264 b 2f // skip TTBR0 PAN
265alternative_else_nop_endif
266
267 .if \el != 0
268 tbnz x22, #22, 1f // Skip re-enabling TTBR0 access if the PSR_PAN_BIT is set
269 .endif
270
Will Deacon27a921e2017-08-10 13:58:16 +0100271 __uaccess_ttbr0_enable x0, x1
Catalin Marinas39bc88e2016-09-02 14:54:03 +0100272
273 .if \el == 0
274 /*
275 * Enable errata workarounds only if returning to user. The only
276 * workaround currently required for TTBR0_EL1 changes are for the
277 * Cavium erratum 27456 (broadcast TLBI instructions may cause I-cache
278 * corruption).
279 */
Will Deacon158d4952017-08-10 13:34:30 +0100280 post_ttbr_update_workaround
Catalin Marinas39bc88e2016-09-02 14:54:03 +0100281 .endif
2821:
283 .if \el != 0
284 and x22, x22, #~PSR_PAN_BIT // ARMv8.0 CPUs do not understand this bit
285 .endif
2862:
287#endif
288
289 .if \el == 0
Catalin Marinas60ffc302012-03-05 11:49:27 +0000290 ldr x23, [sp, #S_SP] // load return stack pointer
Catalin Marinas60ffc302012-03-05 11:49:27 +0000291 msr sp_el0, x23
Will Deacon4bf32862017-11-14 14:24:29 +0000292 tst x22, #PSR_MODE32_BIT // native task?
293 b.eq 3f
294
Will Deacon905e8c52015-03-23 19:07:02 +0000295#ifdef CONFIG_ARM64_ERRATUM_845719
Mark Rutland6ba3b552016-09-07 11:07:09 +0100296alternative_if ARM64_WORKAROUND_845719
Daniel Thompsone28cabf2015-07-22 12:21:03 +0100297#ifdef CONFIG_PID_IN_CONTEXTIDR
298 mrs x29, contextidr_el1
299 msr contextidr_el1, x29
300#else
301 msr contextidr_el1, xzr
302#endif
Mark Rutland6ba3b552016-09-07 11:07:09 +0100303alternative_else_nop_endif
Will Deacon905e8c52015-03-23 19:07:02 +0000304#endif
Will Deacon4bf32862017-11-14 14:24:29 +00003053:
Catalin Marinas60ffc302012-03-05 11:49:27 +0000306 .endif
Catalin Marinas39bc88e2016-09-02 14:54:03 +0100307
Will Deacon63648dd2014-09-29 12:26:41 +0100308 msr elr_el1, x21 // set up the return data
309 msr spsr_el1, x22
Will Deacon63648dd2014-09-29 12:26:41 +0100310 ldp x0, x1, [sp, #16 * 0]
Will Deacon63648dd2014-09-29 12:26:41 +0100311 ldp x2, x3, [sp, #16 * 1]
312 ldp x4, x5, [sp, #16 * 2]
313 ldp x6, x7, [sp, #16 * 3]
314 ldp x8, x9, [sp, #16 * 4]
315 ldp x10, x11, [sp, #16 * 5]
316 ldp x12, x13, [sp, #16 * 6]
317 ldp x14, x15, [sp, #16 * 7]
318 ldp x16, x17, [sp, #16 * 8]
319 ldp x18, x19, [sp, #16 * 9]
320 ldp x20, x21, [sp, #16 * 10]
321 ldp x22, x23, [sp, #16 * 11]
322 ldp x24, x25, [sp, #16 * 12]
323 ldp x26, x27, [sp, #16 * 13]
324 ldp x28, x29, [sp, #16 * 14]
325 ldr lr, [sp, #S_LR]
326 add sp, sp, #S_FRAME_SIZE // restore sp
Will Deacon4bf32862017-11-14 14:24:29 +0000327
Will Deacon4bf32862017-11-14 14:24:29 +0000328 .if \el == 0
Will Deaconea1e3de2017-11-14 14:38:19 +0000329alternative_insn eret, nop, ARM64_UNMAP_KERNEL_AT_EL0
330#ifdef CONFIG_UNMAP_KERNEL_AT_EL0
Will Deacon4bf32862017-11-14 14:24:29 +0000331 bne 4f
332 msr far_el1, x30
333 tramp_alias x30, tramp_exit_native
334 br x30
3354:
336 tramp_alias x30, tramp_exit_compat
337 br x30
Will Deaconea1e3de2017-11-14 14:38:19 +0000338#endif
Will Deacon4bf32862017-11-14 14:24:29 +0000339 .else
340 eret
341 .endif
Catalin Marinas60ffc302012-03-05 11:49:27 +0000342 .endm
343
James Morse971c67c2015-12-15 11:21:25 +0000344 .macro irq_stack_entry
James Morse8e23dac2015-12-04 11:02:27 +0000345 mov x19, sp // preserve the original sp
346
James Morse8e23dac2015-12-04 11:02:27 +0000347 /*
Mark Rutlandc02433d2016-11-03 20:23:13 +0000348 * Compare sp with the base of the task stack.
349 * If the top ~(THREAD_SIZE - 1) bits match, we are on a task stack,
350 * and should switch to the irq stack.
James Morse8e23dac2015-12-04 11:02:27 +0000351 */
Mark Rutlandc02433d2016-11-03 20:23:13 +0000352 ldr x25, [tsk, TSK_STACK]
353 eor x25, x25, x19
354 and x25, x25, #~(THREAD_SIZE - 1)
355 cbnz x25, 9998f
James Morse8e23dac2015-12-04 11:02:27 +0000356
Mark Rutlandf60fe782017-07-31 21:17:03 +0100357 ldr_this_cpu x25, irq_stack_ptr, x26
Ard Biesheuvel34be98f2017-07-20 17:15:45 +0100358 mov x26, #IRQ_STACK_SIZE
James Morse8e23dac2015-12-04 11:02:27 +0000359 add x26, x25, x26
James Morsed224a692015-12-18 16:01:47 +0000360
361 /* switch to the irq stack */
James Morse8e23dac2015-12-04 11:02:27 +0000362 mov sp, x26
James Morse8e23dac2015-12-04 11:02:27 +00003639998:
364 .endm
365
366 /*
367 * x19 should be preserved between irq_stack_entry and
368 * irq_stack_exit.
369 */
370 .macro irq_stack_exit
371 mov sp, x19
372 .endm
373
Catalin Marinas60ffc302012-03-05 11:49:27 +0000374/*
375 * These are the registers used in the syscall handler, and allow us to
376 * have in theory up to 7 arguments to a function - x0 to x6.
377 *
378 * x7 is reserved for the system call number in 32-bit mode.
379 */
Dave Martin35d0e6f2017-08-01 15:35:53 +0100380wsc_nr .req w25 // number of system calls
381wscno .req w26 // syscall number
382xscno .req x26 // syscall number (zero-extended)
Catalin Marinas60ffc302012-03-05 11:49:27 +0000383stbl .req x27 // syscall table pointer
384tsk .req x28 // current thread_info
385
386/*
387 * Interrupt handling.
388 */
389 .macro irq_handler
James Morse8e23dac2015-12-04 11:02:27 +0000390 ldr_l x1, handle_arch_irq
Catalin Marinas60ffc302012-03-05 11:49:27 +0000391 mov x0, sp
James Morse971c67c2015-12-15 11:21:25 +0000392 irq_stack_entry
Catalin Marinas60ffc302012-03-05 11:49:27 +0000393 blr x1
James Morse8e23dac2015-12-04 11:02:27 +0000394 irq_stack_exit
Catalin Marinas60ffc302012-03-05 11:49:27 +0000395 .endm
396
397 .text
398
399/*
400 * Exception vectors.
401 */
Pratyush Anand888b3c82016-07-08 12:35:50 -0400402 .pushsection ".entry.text", "ax"
Catalin Marinas60ffc302012-03-05 11:49:27 +0000403
404 .align 11
405ENTRY(vectors)
Will Deacon5b1f7fe2017-11-14 14:20:21 +0000406 kernel_ventry 1, sync_invalid // Synchronous EL1t
407 kernel_ventry 1, irq_invalid // IRQ EL1t
408 kernel_ventry 1, fiq_invalid // FIQ EL1t
409 kernel_ventry 1, error_invalid // Error EL1t
Catalin Marinas60ffc302012-03-05 11:49:27 +0000410
Will Deacon5b1f7fe2017-11-14 14:20:21 +0000411 kernel_ventry 1, sync // Synchronous EL1h
412 kernel_ventry 1, irq // IRQ EL1h
413 kernel_ventry 1, fiq_invalid // FIQ EL1h
414 kernel_ventry 1, error // Error EL1h
Catalin Marinas60ffc302012-03-05 11:49:27 +0000415
Will Deacon5b1f7fe2017-11-14 14:20:21 +0000416 kernel_ventry 0, sync // Synchronous 64-bit EL0
417 kernel_ventry 0, irq // IRQ 64-bit EL0
418 kernel_ventry 0, fiq_invalid // FIQ 64-bit EL0
419 kernel_ventry 0, error // Error 64-bit EL0
Catalin Marinas60ffc302012-03-05 11:49:27 +0000420
421#ifdef CONFIG_COMPAT
Will Deacon5b1f7fe2017-11-14 14:20:21 +0000422 kernel_ventry 0, sync_compat, 32 // Synchronous 32-bit EL0
423 kernel_ventry 0, irq_compat, 32 // IRQ 32-bit EL0
424 kernel_ventry 0, fiq_invalid_compat, 32 // FIQ 32-bit EL0
425 kernel_ventry 0, error_compat, 32 // Error 32-bit EL0
Catalin Marinas60ffc302012-03-05 11:49:27 +0000426#else
Will Deacon5b1f7fe2017-11-14 14:20:21 +0000427 kernel_ventry 0, sync_invalid, 32 // Synchronous 32-bit EL0
428 kernel_ventry 0, irq_invalid, 32 // IRQ 32-bit EL0
429 kernel_ventry 0, fiq_invalid, 32 // FIQ 32-bit EL0
430 kernel_ventry 0, error_invalid, 32 // Error 32-bit EL0
Catalin Marinas60ffc302012-03-05 11:49:27 +0000431#endif
432END(vectors)
433
Mark Rutland872d8322017-07-14 20:30:35 +0100434#ifdef CONFIG_VMAP_STACK
435 /*
436 * We detected an overflow in kernel_ventry, which switched to the
437 * overflow stack. Stash the exception regs, and head to our overflow
438 * handler.
439 */
440__bad_stack:
441 /* Restore the original x0 value */
442 mrs x0, tpidrro_el0
443
444 /*
445 * Store the original GPRs to the new stack. The orginal SP (minus
446 * S_FRAME_SIZE) was stashed in tpidr_el0 by kernel_ventry.
447 */
448 sub sp, sp, #S_FRAME_SIZE
449 kernel_entry 1
450 mrs x0, tpidr_el0
451 add x0, x0, #S_FRAME_SIZE
452 str x0, [sp, #S_SP]
453
454 /* Stash the regs for handle_bad_stack */
455 mov x0, sp
456
457 /* Time to die */
458 bl handle_bad_stack
459 ASM_BUG()
460#endif /* CONFIG_VMAP_STACK */
461
Catalin Marinas60ffc302012-03-05 11:49:27 +0000462/*
463 * Invalid mode handlers
464 */
465 .macro inv_entry, el, reason, regsize = 64
Ard Biesheuvelb6609502016-03-18 10:58:09 +0100466 kernel_entry \el, \regsize
Catalin Marinas60ffc302012-03-05 11:49:27 +0000467 mov x0, sp
468 mov x1, #\reason
469 mrs x2, esr_el1
Mark Rutland2d0e7512017-07-26 11:14:53 +0100470 bl bad_mode
471 ASM_BUG()
Catalin Marinas60ffc302012-03-05 11:49:27 +0000472 .endm
473
474el0_sync_invalid:
475 inv_entry 0, BAD_SYNC
476ENDPROC(el0_sync_invalid)
477
478el0_irq_invalid:
479 inv_entry 0, BAD_IRQ
480ENDPROC(el0_irq_invalid)
481
482el0_fiq_invalid:
483 inv_entry 0, BAD_FIQ
484ENDPROC(el0_fiq_invalid)
485
486el0_error_invalid:
487 inv_entry 0, BAD_ERROR
488ENDPROC(el0_error_invalid)
489
490#ifdef CONFIG_COMPAT
491el0_fiq_invalid_compat:
492 inv_entry 0, BAD_FIQ, 32
493ENDPROC(el0_fiq_invalid_compat)
Catalin Marinas60ffc302012-03-05 11:49:27 +0000494#endif
495
496el1_sync_invalid:
497 inv_entry 1, BAD_SYNC
498ENDPROC(el1_sync_invalid)
499
500el1_irq_invalid:
501 inv_entry 1, BAD_IRQ
502ENDPROC(el1_irq_invalid)
503
504el1_fiq_invalid:
505 inv_entry 1, BAD_FIQ
506ENDPROC(el1_fiq_invalid)
507
508el1_error_invalid:
509 inv_entry 1, BAD_ERROR
510ENDPROC(el1_error_invalid)
511
512/*
513 * EL1 mode handlers.
514 */
515 .align 6
516el1_sync:
517 kernel_entry 1
518 mrs x1, esr_el1 // read the syndrome register
Mark Rutlandaed40e02014-11-24 12:31:40 +0000519 lsr x24, x1, #ESR_ELx_EC_SHIFT // exception class
520 cmp x24, #ESR_ELx_EC_DABT_CUR // data abort in EL1
Catalin Marinas60ffc302012-03-05 11:49:27 +0000521 b.eq el1_da
Laura Abbott9adeb8e2016-08-09 18:25:26 -0700522 cmp x24, #ESR_ELx_EC_IABT_CUR // instruction abort in EL1
523 b.eq el1_ia
Mark Rutlandaed40e02014-11-24 12:31:40 +0000524 cmp x24, #ESR_ELx_EC_SYS64 // configurable trap
Catalin Marinas60ffc302012-03-05 11:49:27 +0000525 b.eq el1_undef
Mark Rutlandaed40e02014-11-24 12:31:40 +0000526 cmp x24, #ESR_ELx_EC_SP_ALIGN // stack alignment exception
Catalin Marinas60ffc302012-03-05 11:49:27 +0000527 b.eq el1_sp_pc
Mark Rutlandaed40e02014-11-24 12:31:40 +0000528 cmp x24, #ESR_ELx_EC_PC_ALIGN // pc alignment exception
Catalin Marinas60ffc302012-03-05 11:49:27 +0000529 b.eq el1_sp_pc
Mark Rutlandaed40e02014-11-24 12:31:40 +0000530 cmp x24, #ESR_ELx_EC_UNKNOWN // unknown exception in EL1
Catalin Marinas60ffc302012-03-05 11:49:27 +0000531 b.eq el1_undef
Mark Rutlandaed40e02014-11-24 12:31:40 +0000532 cmp x24, #ESR_ELx_EC_BREAKPT_CUR // debug exception in EL1
Catalin Marinas60ffc302012-03-05 11:49:27 +0000533 b.ge el1_dbg
534 b el1_inv
Laura Abbott9adeb8e2016-08-09 18:25:26 -0700535
536el1_ia:
537 /*
538 * Fall through to the Data abort case
539 */
Catalin Marinas60ffc302012-03-05 11:49:27 +0000540el1_da:
541 /*
542 * Data abort handling
543 */
Kristina Martsenko276e9322017-05-03 16:37:47 +0100544 mrs x3, far_el1
James Morseb55a5a12017-11-02 12:12:39 +0000545 inherit_daif pstate=x23, tmp=x2
Kristina Martsenko276e9322017-05-03 16:37:47 +0100546 clear_address_tag x0, x3
Catalin Marinas60ffc302012-03-05 11:49:27 +0000547 mov x2, sp // struct pt_regs
548 bl do_mem_abort
549
Catalin Marinas60ffc302012-03-05 11:49:27 +0000550 kernel_exit 1
551el1_sp_pc:
552 /*
553 * Stack or PC alignment exception handling
554 */
555 mrs x0, far_el1
James Morseb55a5a12017-11-02 12:12:39 +0000556 inherit_daif pstate=x23, tmp=x2
Catalin Marinas60ffc302012-03-05 11:49:27 +0000557 mov x2, sp
Mark Rutland2d0e7512017-07-26 11:14:53 +0100558 bl do_sp_pc_abort
559 ASM_BUG()
Catalin Marinas60ffc302012-03-05 11:49:27 +0000560el1_undef:
561 /*
562 * Undefined instruction
563 */
James Morseb55a5a12017-11-02 12:12:39 +0000564 inherit_daif pstate=x23, tmp=x2
Catalin Marinas60ffc302012-03-05 11:49:27 +0000565 mov x0, sp
Mark Rutland2d0e7512017-07-26 11:14:53 +0100566 bl do_undefinstr
567 ASM_BUG()
Catalin Marinas60ffc302012-03-05 11:49:27 +0000568el1_dbg:
569 /*
570 * Debug exception handling
571 */
Mark Rutlandaed40e02014-11-24 12:31:40 +0000572 cmp x24, #ESR_ELx_EC_BRK64 // if BRK64
Sandeepa Prabhuee6214c2013-12-04 05:50:20 +0000573 cinc x24, x24, eq // set bit '0'
Catalin Marinas60ffc302012-03-05 11:49:27 +0000574 tbz x24, #0, el1_inv // EL1 only
575 mrs x0, far_el1
576 mov x2, sp // struct pt_regs
577 bl do_debug_exception
Catalin Marinas60ffc302012-03-05 11:49:27 +0000578 kernel_exit 1
579el1_inv:
580 // TODO: add support for undefined instructions in kernel mode
James Morseb55a5a12017-11-02 12:12:39 +0000581 inherit_daif pstate=x23, tmp=x2
Catalin Marinas60ffc302012-03-05 11:49:27 +0000582 mov x0, sp
Mark Rutland1b428042015-07-07 18:00:49 +0100583 mov x2, x1
Catalin Marinas60ffc302012-03-05 11:49:27 +0000584 mov x1, #BAD_SYNC
Mark Rutland2d0e7512017-07-26 11:14:53 +0100585 bl bad_mode
586 ASM_BUG()
Catalin Marinas60ffc302012-03-05 11:49:27 +0000587ENDPROC(el1_sync)
588
589 .align 6
590el1_irq:
591 kernel_entry 1
James Morseb282e1c2017-11-02 12:12:41 +0000592 enable_da_f
Catalin Marinas60ffc302012-03-05 11:49:27 +0000593#ifdef CONFIG_TRACE_IRQFLAGS
594 bl trace_hardirqs_off
595#endif
Marc Zyngier64681782013-11-12 17:11:53 +0000596
597 irq_handler
598
Catalin Marinas60ffc302012-03-05 11:49:27 +0000599#ifdef CONFIG_PREEMPT
Mark Rutlandc02433d2016-11-03 20:23:13 +0000600 ldr w24, [tsk, #TSK_TI_PREEMPT] // get preempt count
Marc Zyngier717321f2013-11-04 20:14:58 +0000601 cbnz w24, 1f // preempt count != 0
Mark Rutlandc02433d2016-11-03 20:23:13 +0000602 ldr x0, [tsk, #TSK_TI_FLAGS] // get flags
Catalin Marinas60ffc302012-03-05 11:49:27 +0000603 tbz x0, #TIF_NEED_RESCHED, 1f // needs rescheduling?
604 bl el1_preempt
6051:
606#endif
607#ifdef CONFIG_TRACE_IRQFLAGS
608 bl trace_hardirqs_on
609#endif
610 kernel_exit 1
611ENDPROC(el1_irq)
612
613#ifdef CONFIG_PREEMPT
614el1_preempt:
615 mov x24, lr
Will Deacon2a283072014-04-29 19:04:06 +01006161: bl preempt_schedule_irq // irq en/disable is done inside
Mark Rutlandc02433d2016-11-03 20:23:13 +0000617 ldr x0, [tsk, #TSK_TI_FLAGS] // get new tasks TI_FLAGS
Catalin Marinas60ffc302012-03-05 11:49:27 +0000618 tbnz x0, #TIF_NEED_RESCHED, 1b // needs rescheduling?
619 ret x24
620#endif
621
622/*
623 * EL0 mode handlers.
624 */
625 .align 6
626el0_sync:
627 kernel_entry 0
628 mrs x25, esr_el1 // read the syndrome register
Mark Rutlandaed40e02014-11-24 12:31:40 +0000629 lsr x24, x25, #ESR_ELx_EC_SHIFT // exception class
630 cmp x24, #ESR_ELx_EC_SVC64 // SVC in 64-bit state
Catalin Marinas60ffc302012-03-05 11:49:27 +0000631 b.eq el0_svc
Mark Rutlandaed40e02014-11-24 12:31:40 +0000632 cmp x24, #ESR_ELx_EC_DABT_LOW // data abort in EL0
Catalin Marinas60ffc302012-03-05 11:49:27 +0000633 b.eq el0_da
Mark Rutlandaed40e02014-11-24 12:31:40 +0000634 cmp x24, #ESR_ELx_EC_IABT_LOW // instruction abort in EL0
Catalin Marinas60ffc302012-03-05 11:49:27 +0000635 b.eq el0_ia
Mark Rutlandaed40e02014-11-24 12:31:40 +0000636 cmp x24, #ESR_ELx_EC_FP_ASIMD // FP/ASIMD access
Catalin Marinas60ffc302012-03-05 11:49:27 +0000637 b.eq el0_fpsimd_acc
Dave Martinbc0ee472017-10-31 15:51:05 +0000638 cmp x24, #ESR_ELx_EC_SVE // SVE access
639 b.eq el0_sve_acc
Mark Rutlandaed40e02014-11-24 12:31:40 +0000640 cmp x24, #ESR_ELx_EC_FP_EXC64 // FP/ASIMD exception
Catalin Marinas60ffc302012-03-05 11:49:27 +0000641 b.eq el0_fpsimd_exc
Mark Rutlandaed40e02014-11-24 12:31:40 +0000642 cmp x24, #ESR_ELx_EC_SYS64 // configurable trap
Andre Przywara7dd01ae2016-06-28 18:07:32 +0100643 b.eq el0_sys
Mark Rutlandaed40e02014-11-24 12:31:40 +0000644 cmp x24, #ESR_ELx_EC_SP_ALIGN // stack alignment exception
Catalin Marinas60ffc302012-03-05 11:49:27 +0000645 b.eq el0_sp_pc
Mark Rutlandaed40e02014-11-24 12:31:40 +0000646 cmp x24, #ESR_ELx_EC_PC_ALIGN // pc alignment exception
Catalin Marinas60ffc302012-03-05 11:49:27 +0000647 b.eq el0_sp_pc
Mark Rutlandaed40e02014-11-24 12:31:40 +0000648 cmp x24, #ESR_ELx_EC_UNKNOWN // unknown exception in EL0
Catalin Marinas60ffc302012-03-05 11:49:27 +0000649 b.eq el0_undef
Mark Rutlandaed40e02014-11-24 12:31:40 +0000650 cmp x24, #ESR_ELx_EC_BREAKPT_LOW // debug exception in EL0
Catalin Marinas60ffc302012-03-05 11:49:27 +0000651 b.ge el0_dbg
652 b el0_inv
653
654#ifdef CONFIG_COMPAT
655 .align 6
656el0_sync_compat:
657 kernel_entry 0, 32
658 mrs x25, esr_el1 // read the syndrome register
Mark Rutlandaed40e02014-11-24 12:31:40 +0000659 lsr x24, x25, #ESR_ELx_EC_SHIFT // exception class
660 cmp x24, #ESR_ELx_EC_SVC32 // SVC in 32-bit state
Catalin Marinas60ffc302012-03-05 11:49:27 +0000661 b.eq el0_svc_compat
Mark Rutlandaed40e02014-11-24 12:31:40 +0000662 cmp x24, #ESR_ELx_EC_DABT_LOW // data abort in EL0
Catalin Marinas60ffc302012-03-05 11:49:27 +0000663 b.eq el0_da
Mark Rutlandaed40e02014-11-24 12:31:40 +0000664 cmp x24, #ESR_ELx_EC_IABT_LOW // instruction abort in EL0
Catalin Marinas60ffc302012-03-05 11:49:27 +0000665 b.eq el0_ia
Mark Rutlandaed40e02014-11-24 12:31:40 +0000666 cmp x24, #ESR_ELx_EC_FP_ASIMD // FP/ASIMD access
Catalin Marinas60ffc302012-03-05 11:49:27 +0000667 b.eq el0_fpsimd_acc
Mark Rutlandaed40e02014-11-24 12:31:40 +0000668 cmp x24, #ESR_ELx_EC_FP_EXC32 // FP/ASIMD exception
Catalin Marinas60ffc302012-03-05 11:49:27 +0000669 b.eq el0_fpsimd_exc
Mark Salyzyn77f3228f2015-10-13 14:30:51 -0700670 cmp x24, #ESR_ELx_EC_PC_ALIGN // pc alignment exception
671 b.eq el0_sp_pc
Mark Rutlandaed40e02014-11-24 12:31:40 +0000672 cmp x24, #ESR_ELx_EC_UNKNOWN // unknown exception in EL0
Catalin Marinas60ffc302012-03-05 11:49:27 +0000673 b.eq el0_undef
Mark Rutlandaed40e02014-11-24 12:31:40 +0000674 cmp x24, #ESR_ELx_EC_CP15_32 // CP15 MRC/MCR trap
Mark Rutland381cc2b2013-05-24 12:02:35 +0100675 b.eq el0_undef
Mark Rutlandaed40e02014-11-24 12:31:40 +0000676 cmp x24, #ESR_ELx_EC_CP15_64 // CP15 MRRC/MCRR trap
Mark Rutland381cc2b2013-05-24 12:02:35 +0100677 b.eq el0_undef
Mark Rutlandaed40e02014-11-24 12:31:40 +0000678 cmp x24, #ESR_ELx_EC_CP14_MR // CP14 MRC/MCR trap
Mark Rutland381cc2b2013-05-24 12:02:35 +0100679 b.eq el0_undef
Mark Rutlandaed40e02014-11-24 12:31:40 +0000680 cmp x24, #ESR_ELx_EC_CP14_LS // CP14 LDC/STC trap
Mark Rutland381cc2b2013-05-24 12:02:35 +0100681 b.eq el0_undef
Mark Rutlandaed40e02014-11-24 12:31:40 +0000682 cmp x24, #ESR_ELx_EC_CP14_64 // CP14 MRRC/MCRR trap
Mark Rutland381cc2b2013-05-24 12:02:35 +0100683 b.eq el0_undef
Mark Rutlandaed40e02014-11-24 12:31:40 +0000684 cmp x24, #ESR_ELx_EC_BREAKPT_LOW // debug exception in EL0
Catalin Marinas60ffc302012-03-05 11:49:27 +0000685 b.ge el0_dbg
686 b el0_inv
687el0_svc_compat:
688 /*
689 * AArch32 syscall handling
690 */
Dave Martinbc0ee472017-10-31 15:51:05 +0000691 ldr x16, [tsk, #TSK_TI_FLAGS] // load thread flags
Catalin Marinas01564112015-01-06 16:42:32 +0000692 adrp stbl, compat_sys_call_table // load compat syscall table pointer
Dave Martin35d0e6f2017-08-01 15:35:53 +0100693 mov wscno, w7 // syscall number in w7 (r7)
694 mov wsc_nr, #__NR_compat_syscalls
Catalin Marinas60ffc302012-03-05 11:49:27 +0000695 b el0_svc_naked
696
697 .align 6
698el0_irq_compat:
699 kernel_entry 0, 32
700 b el0_irq_naked
Xie XiuQia92d4d12017-11-02 12:12:42 +0000701
702el0_error_compat:
703 kernel_entry 0, 32
704 b el0_error_naked
Catalin Marinas60ffc302012-03-05 11:49:27 +0000705#endif
706
707el0_da:
708 /*
709 * Data abort handling
710 */
Larry Bassel6ab64632014-05-30 20:34:14 +0100711 mrs x26, far_el1
James Morse746647c2017-11-02 12:12:40 +0000712 enable_daif
Larry Bassel6c81fe72014-05-30 12:34:15 -0700713 ct_user_exit
Kristina Martsenko276e9322017-05-03 16:37:47 +0100714 clear_address_tag x0, x26
Catalin Marinas60ffc302012-03-05 11:49:27 +0000715 mov x1, x25
716 mov x2, sp
Will Deacond54e81f2014-09-29 11:44:01 +0100717 bl do_mem_abort
718 b ret_to_user
Catalin Marinas60ffc302012-03-05 11:49:27 +0000719el0_ia:
720 /*
721 * Instruction abort handling
722 */
Larry Bassel6ab64632014-05-30 20:34:14 +0100723 mrs x26, far_el1
James Morse746647c2017-11-02 12:12:40 +0000724 enable_daif
Larry Bassel6c81fe72014-05-30 12:34:15 -0700725 ct_user_exit
Larry Bassel6ab64632014-05-30 20:34:14 +0100726 mov x0, x26
Mark Rutland541ec872016-05-31 12:33:03 +0100727 mov x1, x25
Catalin Marinas60ffc302012-03-05 11:49:27 +0000728 mov x2, sp
Will Deacond54e81f2014-09-29 11:44:01 +0100729 bl do_mem_abort
730 b ret_to_user
Catalin Marinas60ffc302012-03-05 11:49:27 +0000731el0_fpsimd_acc:
732 /*
733 * Floating Point or Advanced SIMD access
734 */
James Morse746647c2017-11-02 12:12:40 +0000735 enable_daif
Larry Bassel6c81fe72014-05-30 12:34:15 -0700736 ct_user_exit
Catalin Marinas60ffc302012-03-05 11:49:27 +0000737 mov x0, x25
738 mov x1, sp
Will Deacond54e81f2014-09-29 11:44:01 +0100739 bl do_fpsimd_acc
740 b ret_to_user
Dave Martinbc0ee472017-10-31 15:51:05 +0000741el0_sve_acc:
742 /*
743 * Scalable Vector Extension access
744 */
745 enable_daif
746 ct_user_exit
747 mov x0, x25
748 mov x1, sp
749 bl do_sve_acc
750 b ret_to_user
Catalin Marinas60ffc302012-03-05 11:49:27 +0000751el0_fpsimd_exc:
752 /*
Dave Martinbc0ee472017-10-31 15:51:05 +0000753 * Floating Point, Advanced SIMD or SVE exception
Catalin Marinas60ffc302012-03-05 11:49:27 +0000754 */
James Morse746647c2017-11-02 12:12:40 +0000755 enable_daif
Larry Bassel6c81fe72014-05-30 12:34:15 -0700756 ct_user_exit
Catalin Marinas60ffc302012-03-05 11:49:27 +0000757 mov x0, x25
758 mov x1, sp
Will Deacond54e81f2014-09-29 11:44:01 +0100759 bl do_fpsimd_exc
760 b ret_to_user
Catalin Marinas60ffc302012-03-05 11:49:27 +0000761el0_sp_pc:
762 /*
763 * Stack or PC alignment exception handling
764 */
Larry Bassel6ab64632014-05-30 20:34:14 +0100765 mrs x26, far_el1
James Morse746647c2017-11-02 12:12:40 +0000766 enable_daif
Mark Rutland46b05672015-06-15 16:40:27 +0100767 ct_user_exit
Larry Bassel6ab64632014-05-30 20:34:14 +0100768 mov x0, x26
Catalin Marinas60ffc302012-03-05 11:49:27 +0000769 mov x1, x25
770 mov x2, sp
Will Deacond54e81f2014-09-29 11:44:01 +0100771 bl do_sp_pc_abort
772 b ret_to_user
Catalin Marinas60ffc302012-03-05 11:49:27 +0000773el0_undef:
774 /*
775 * Undefined instruction
776 */
James Morse746647c2017-11-02 12:12:40 +0000777 enable_daif
Larry Bassel6c81fe72014-05-30 12:34:15 -0700778 ct_user_exit
Will Deacon2a283072014-04-29 19:04:06 +0100779 mov x0, sp
Will Deacond54e81f2014-09-29 11:44:01 +0100780 bl do_undefinstr
781 b ret_to_user
Andre Przywara7dd01ae2016-06-28 18:07:32 +0100782el0_sys:
783 /*
784 * System instructions, for trapped cache maintenance instructions
785 */
James Morse746647c2017-11-02 12:12:40 +0000786 enable_daif
Andre Przywara7dd01ae2016-06-28 18:07:32 +0100787 ct_user_exit
788 mov x0, x25
789 mov x1, sp
790 bl do_sysinstr
791 b ret_to_user
Catalin Marinas60ffc302012-03-05 11:49:27 +0000792el0_dbg:
793 /*
794 * Debug exception handling
795 */
796 tbnz x24, #0, el0_inv // EL0 only
797 mrs x0, far_el1
Catalin Marinas60ffc302012-03-05 11:49:27 +0000798 mov x1, x25
799 mov x2, sp
Will Deacon2a283072014-04-29 19:04:06 +0100800 bl do_debug_exception
James Morse746647c2017-11-02 12:12:40 +0000801 enable_daif
Larry Bassel6c81fe72014-05-30 12:34:15 -0700802 ct_user_exit
Will Deacon2a283072014-04-29 19:04:06 +0100803 b ret_to_user
Catalin Marinas60ffc302012-03-05 11:49:27 +0000804el0_inv:
James Morse746647c2017-11-02 12:12:40 +0000805 enable_daif
Larry Bassel6c81fe72014-05-30 12:34:15 -0700806 ct_user_exit
Catalin Marinas60ffc302012-03-05 11:49:27 +0000807 mov x0, sp
808 mov x1, #BAD_SYNC
Mark Rutland1b428042015-07-07 18:00:49 +0100809 mov x2, x25
Mark Rutland7d9e8f72017-01-18 17:23:41 +0000810 bl bad_el0_sync
Will Deacond54e81f2014-09-29 11:44:01 +0100811 b ret_to_user
Catalin Marinas60ffc302012-03-05 11:49:27 +0000812ENDPROC(el0_sync)
813
814 .align 6
815el0_irq:
816 kernel_entry 0
817el0_irq_naked:
James Morseb282e1c2017-11-02 12:12:41 +0000818 enable_da_f
Catalin Marinas60ffc302012-03-05 11:49:27 +0000819#ifdef CONFIG_TRACE_IRQFLAGS
820 bl trace_hardirqs_off
821#endif
Marc Zyngier64681782013-11-12 17:11:53 +0000822
Larry Bassel6c81fe72014-05-30 12:34:15 -0700823 ct_user_exit
Catalin Marinas60ffc302012-03-05 11:49:27 +0000824 irq_handler
Marc Zyngier64681782013-11-12 17:11:53 +0000825
Catalin Marinas60ffc302012-03-05 11:49:27 +0000826#ifdef CONFIG_TRACE_IRQFLAGS
827 bl trace_hardirqs_on
828#endif
829 b ret_to_user
830ENDPROC(el0_irq)
831
Xie XiuQia92d4d12017-11-02 12:12:42 +0000832el1_error:
833 kernel_entry 1
834 mrs x1, esr_el1
835 enable_dbg
836 mov x0, sp
837 bl do_serror
838 kernel_exit 1
839ENDPROC(el1_error)
840
841el0_error:
842 kernel_entry 0
843el0_error_naked:
844 mrs x1, esr_el1
845 enable_dbg
846 mov x0, sp
847 bl do_serror
848 enable_daif
849 ct_user_exit
850 b ret_to_user
851ENDPROC(el0_error)
852
853
Catalin Marinas60ffc302012-03-05 11:49:27 +0000854/*
Catalin Marinas60ffc302012-03-05 11:49:27 +0000855 * This is the fast syscall return path. We do as little as possible here,
856 * and this includes saving x0 back into the kernel stack.
857 */
858ret_fast_syscall:
James Morse8d667722017-11-02 12:12:37 +0000859 disable_daif
Will Deacon412fcb62015-08-19 15:57:09 +0100860 str x0, [sp, #S_X0] // returned x0
Mark Rutlandc02433d2016-11-03 20:23:13 +0000861 ldr x1, [tsk, #TSK_TI_FLAGS] // re-check for syscall tracing
Josh Stone04d7e092015-06-05 14:28:03 -0700862 and x2, x1, #_TIF_SYSCALL_WORK
863 cbnz x2, ret_fast_syscall_trace
Catalin Marinas60ffc302012-03-05 11:49:27 +0000864 and x2, x1, #_TIF_WORK_MASK
Will Deacon412fcb62015-08-19 15:57:09 +0100865 cbnz x2, work_pending
Will Deacon2a283072014-04-29 19:04:06 +0100866 enable_step_tsk x1, x2
Will Deacon412fcb62015-08-19 15:57:09 +0100867 kernel_exit 0
Josh Stone04d7e092015-06-05 14:28:03 -0700868ret_fast_syscall_trace:
James Morse8d667722017-11-02 12:12:37 +0000869 enable_daif
Will Deacon412fcb62015-08-19 15:57:09 +0100870 b __sys_trace_return_skipped // we already saved x0
Catalin Marinas60ffc302012-03-05 11:49:27 +0000871
872/*
873 * Ok, we need to do extra processing, enter the slow path.
874 */
Catalin Marinas60ffc302012-03-05 11:49:27 +0000875work_pending:
Catalin Marinas60ffc302012-03-05 11:49:27 +0000876 mov x0, sp // 'regs'
Catalin Marinas60ffc302012-03-05 11:49:27 +0000877 bl do_notify_resume
Catalin Marinasdb3899a2015-12-04 12:42:29 +0000878#ifdef CONFIG_TRACE_IRQFLAGS
Chris Metcalf421dd6f2016-07-14 16:48:14 -0400879 bl trace_hardirqs_on // enabled while in userspace
Catalin Marinasdb3899a2015-12-04 12:42:29 +0000880#endif
Mark Rutlandc02433d2016-11-03 20:23:13 +0000881 ldr x1, [tsk, #TSK_TI_FLAGS] // re-check for single-step
Chris Metcalf421dd6f2016-07-14 16:48:14 -0400882 b finish_ret_to_user
Catalin Marinas60ffc302012-03-05 11:49:27 +0000883/*
884 * "slow" syscall return path.
885 */
Catalin Marinas59dc67b2012-09-10 16:11:46 +0100886ret_to_user:
James Morse8d667722017-11-02 12:12:37 +0000887 disable_daif
Mark Rutlandc02433d2016-11-03 20:23:13 +0000888 ldr x1, [tsk, #TSK_TI_FLAGS]
Catalin Marinas60ffc302012-03-05 11:49:27 +0000889 and x2, x1, #_TIF_WORK_MASK
890 cbnz x2, work_pending
Chris Metcalf421dd6f2016-07-14 16:48:14 -0400891finish_ret_to_user:
Will Deacon2a283072014-04-29 19:04:06 +0100892 enable_step_tsk x1, x2
Will Deacon412fcb62015-08-19 15:57:09 +0100893 kernel_exit 0
Catalin Marinas60ffc302012-03-05 11:49:27 +0000894ENDPROC(ret_to_user)
895
896/*
Catalin Marinas60ffc302012-03-05 11:49:27 +0000897 * SVC handler.
898 */
899 .align 6
900el0_svc:
Dave Martinbc0ee472017-10-31 15:51:05 +0000901 ldr x16, [tsk, #TSK_TI_FLAGS] // load thread flags
Catalin Marinas60ffc302012-03-05 11:49:27 +0000902 adrp stbl, sys_call_table // load syscall table pointer
Dave Martin35d0e6f2017-08-01 15:35:53 +0100903 mov wscno, w8 // syscall number in w8
904 mov wsc_nr, #__NR_syscalls
Dave Martinbc0ee472017-10-31 15:51:05 +0000905
Dave Martin43994d82017-10-31 15:51:19 +0000906#ifdef CONFIG_ARM64_SVE
907alternative_if_not ARM64_SVE
Dave Martinbc0ee472017-10-31 15:51:05 +0000908 b el0_svc_naked
Dave Martin43994d82017-10-31 15:51:19 +0000909alternative_else_nop_endif
Dave Martinbc0ee472017-10-31 15:51:05 +0000910 tbz x16, #TIF_SVE, el0_svc_naked // Skip unless TIF_SVE set:
911 bic x16, x16, #_TIF_SVE // discard SVE state
912 str x16, [tsk, #TSK_TI_FLAGS]
913
914 /*
915 * task_fpsimd_load() won't be called to update CPACR_EL1 in
916 * ret_to_user unless TIF_FOREIGN_FPSTATE is still set, which only
917 * happens if a context switch or kernel_neon_begin() or context
918 * modification (sigreturn, ptrace) intervenes.
919 * So, ensure that CPACR_EL1 is already correct for the fast-path case:
920 */
921 mrs x9, cpacr_el1
922 bic x9, x9, #CPACR_EL1_ZEN_EL0EN // disable SVE for el0
923 msr cpacr_el1, x9 // synchronised by eret to el0
Dave Martin43994d82017-10-31 15:51:19 +0000924#endif
Dave Martinbc0ee472017-10-31 15:51:05 +0000925
Catalin Marinas60ffc302012-03-05 11:49:27 +0000926el0_svc_naked: // compat entry point
Dave Martin35d0e6f2017-08-01 15:35:53 +0100927 stp x0, xscno, [sp, #S_ORIG_X0] // save the original x0 and syscall number
James Morse746647c2017-11-02 12:12:40 +0000928 enable_daif
Larry Bassel6c81fe72014-05-30 12:34:15 -0700929 ct_user_exit 1
Catalin Marinas60ffc302012-03-05 11:49:27 +0000930
Dave Martinbc0ee472017-10-31 15:51:05 +0000931 tst x16, #_TIF_SYSCALL_WORK // check for syscall hooks
AKASHI Takahiro449f81a2014-04-30 10:51:29 +0100932 b.ne __sys_trace
Dave Martin35d0e6f2017-08-01 15:35:53 +0100933 cmp wscno, wsc_nr // check upper syscall limit
Catalin Marinas60ffc302012-03-05 11:49:27 +0000934 b.hs ni_sys
Dave Martin35d0e6f2017-08-01 15:35:53 +0100935 ldr x16, [stbl, xscno, lsl #3] // address in the syscall table
Will Deacond54e81f2014-09-29 11:44:01 +0100936 blr x16 // call sys_* routine
937 b ret_fast_syscall
Catalin Marinas60ffc302012-03-05 11:49:27 +0000938ni_sys:
939 mov x0, sp
Will Deacond54e81f2014-09-29 11:44:01 +0100940 bl do_ni_syscall
941 b ret_fast_syscall
Catalin Marinas60ffc302012-03-05 11:49:27 +0000942ENDPROC(el0_svc)
943
944 /*
945 * This is the really slow path. We're going to be doing context
946 * switches, and waiting for our parent to respond.
947 */
948__sys_trace:
Dave Martin17c28952017-08-01 15:35:54 +0100949 cmp wscno, #NO_SYSCALL // user-issued syscall(-1)?
AKASHI Takahiro1014c812014-11-28 05:26:35 +0000950 b.ne 1f
Dave Martin35d0e6f2017-08-01 15:35:53 +0100951 mov x0, #-ENOSYS // set default errno if so
AKASHI Takahiro1014c812014-11-28 05:26:35 +0000952 str x0, [sp, #S_X0]
9531: mov x0, sp
AKASHI Takahiro3157858f2014-04-30 10:51:30 +0100954 bl syscall_trace_enter
Dave Martin17c28952017-08-01 15:35:54 +0100955 cmp w0, #NO_SYSCALL // skip the syscall?
AKASHI Takahiro1014c812014-11-28 05:26:35 +0000956 b.eq __sys_trace_return_skipped
Dave Martin35d0e6f2017-08-01 15:35:53 +0100957 mov wscno, w0 // syscall number (possibly new)
Catalin Marinas60ffc302012-03-05 11:49:27 +0000958 mov x1, sp // pointer to regs
Dave Martin35d0e6f2017-08-01 15:35:53 +0100959 cmp wscno, wsc_nr // check upper syscall limit
Will Deacond54e81f2014-09-29 11:44:01 +0100960 b.hs __ni_sys_trace
Catalin Marinas60ffc302012-03-05 11:49:27 +0000961 ldp x0, x1, [sp] // restore the syscall args
962 ldp x2, x3, [sp, #S_X2]
963 ldp x4, x5, [sp, #S_X4]
964 ldp x6, x7, [sp, #S_X6]
Dave Martin35d0e6f2017-08-01 15:35:53 +0100965 ldr x16, [stbl, xscno, lsl #3] // address in the syscall table
Will Deacond54e81f2014-09-29 11:44:01 +0100966 blr x16 // call sys_* routine
Catalin Marinas60ffc302012-03-05 11:49:27 +0000967
968__sys_trace_return:
AKASHI Takahiro1014c812014-11-28 05:26:35 +0000969 str x0, [sp, #S_X0] // save returned x0
970__sys_trace_return_skipped:
AKASHI Takahiro3157858f2014-04-30 10:51:30 +0100971 mov x0, sp
972 bl syscall_trace_exit
Catalin Marinas60ffc302012-03-05 11:49:27 +0000973 b ret_to_user
974
Will Deacond54e81f2014-09-29 11:44:01 +0100975__ni_sys_trace:
976 mov x0, sp
977 bl do_ni_syscall
978 b __sys_trace_return
979
Pratyush Anand888b3c82016-07-08 12:35:50 -0400980 .popsection // .entry.text
981
Will Deaconc7b9ada2017-11-14 14:07:40 +0000982#ifdef CONFIG_UNMAP_KERNEL_AT_EL0
983/*
984 * Exception vectors trampoline.
985 */
986 .pushsection ".entry.tramp.text", "ax"
987
988 .macro tramp_map_kernel, tmp
989 mrs \tmp, ttbr1_el1
990 sub \tmp, \tmp, #(SWAPPER_DIR_SIZE + RESERVED_TTBR0_SIZE)
991 bic \tmp, \tmp, #USER_ASID_FLAG
992 msr ttbr1_el1, \tmp
Will Deacond1777e62017-11-14 14:29:19 +0000993#ifdef CONFIG_QCOM_FALKOR_ERRATUM_1003
994alternative_if ARM64_WORKAROUND_QCOM_FALKOR_E1003
995 /* ASID already in \tmp[63:48] */
996 movk \tmp, #:abs_g2_nc:(TRAMP_VALIAS >> 12)
997 movk \tmp, #:abs_g1_nc:(TRAMP_VALIAS >> 12)
998 /* 2MB boundary containing the vectors, so we nobble the walk cache */
999 movk \tmp, #:abs_g0_nc:((TRAMP_VALIAS & ~(SZ_2M - 1)) >> 12)
1000 isb
1001 tlbi vae1, \tmp
1002 dsb nsh
1003alternative_else_nop_endif
1004#endif /* CONFIG_QCOM_FALKOR_ERRATUM_1003 */
Will Deaconc7b9ada2017-11-14 14:07:40 +00001005 .endm
1006
1007 .macro tramp_unmap_kernel, tmp
1008 mrs \tmp, ttbr1_el1
1009 add \tmp, \tmp, #(SWAPPER_DIR_SIZE + RESERVED_TTBR0_SIZE)
1010 orr \tmp, \tmp, #USER_ASID_FLAG
1011 msr ttbr1_el1, \tmp
1012 /*
1013 * We avoid running the post_ttbr_update_workaround here because the
1014 * user and kernel ASIDs don't have conflicting mappings, so any
1015 * "blessing" as described in:
1016 *
1017 * http://lkml.kernel.org/r/56BB848A.6060603@caviumnetworks.com
1018 *
1019 * will not hurt correctness. Whilst this may partially defeat the
1020 * point of using split ASIDs in the first place, it avoids
1021 * the hit of invalidating the entire I-cache on every return to
1022 * userspace.
1023 */
1024 .endm
1025
1026 .macro tramp_ventry, regsize = 64
1027 .align 7
10281:
1029 .if \regsize == 64
1030 msr tpidrro_el0, x30 // Restored in kernel_ventry
1031 .endif
1032 tramp_map_kernel x30
1033 ldr x30, =vectors
1034 prfm plil1strm, [x30, #(1b - tramp_vectors)]
1035 msr vbar_el1, x30
1036 add x30, x30, #(1b - tramp_vectors)
1037 isb
1038 br x30
1039 .endm
1040
1041 .macro tramp_exit, regsize = 64
1042 adr x30, tramp_vectors
1043 msr vbar_el1, x30
1044 tramp_unmap_kernel x30
1045 .if \regsize == 64
1046 mrs x30, far_el1
1047 .endif
1048 eret
1049 .endm
1050
1051 .align 11
1052ENTRY(tramp_vectors)
1053 .space 0x400
1054
1055 tramp_ventry
1056 tramp_ventry
1057 tramp_ventry
1058 tramp_ventry
1059
1060 tramp_ventry 32
1061 tramp_ventry 32
1062 tramp_ventry 32
1063 tramp_ventry 32
1064END(tramp_vectors)
1065
1066ENTRY(tramp_exit_native)
1067 tramp_exit
1068END(tramp_exit_native)
1069
1070ENTRY(tramp_exit_compat)
1071 tramp_exit 32
1072END(tramp_exit_compat)
1073
1074 .ltorg
1075 .popsection // .entry.tramp.text
1076#endif /* CONFIG_UNMAP_KERNEL_AT_EL0 */
1077
Catalin Marinas60ffc302012-03-05 11:49:27 +00001078/*
1079 * Special system call wrappers.
1080 */
Catalin Marinas60ffc302012-03-05 11:49:27 +00001081ENTRY(sys_rt_sigreturn_wrapper)
1082 mov x0, sp
1083 b sys_rt_sigreturn
1084ENDPROC(sys_rt_sigreturn_wrapper)
Mark Rutlanded84b4e2017-07-26 16:05:20 +01001085
1086/*
1087 * Register switch for AArch64. The callee-saved registers need to be saved
1088 * and restored. On entry:
1089 * x0 = previous task_struct (must be preserved across the switch)
1090 * x1 = next task_struct
1091 * Previous and next are guaranteed not to be the same.
1092 *
1093 */
1094ENTRY(cpu_switch_to)
1095 mov x10, #THREAD_CPU_CONTEXT
1096 add x8, x0, x10
1097 mov x9, sp
1098 stp x19, x20, [x8], #16 // store callee-saved registers
1099 stp x21, x22, [x8], #16
1100 stp x23, x24, [x8], #16
1101 stp x25, x26, [x8], #16
1102 stp x27, x28, [x8], #16
1103 stp x29, x9, [x8], #16
1104 str lr, [x8]
1105 add x8, x1, x10
1106 ldp x19, x20, [x8], #16 // restore callee-saved registers
1107 ldp x21, x22, [x8], #16
1108 ldp x23, x24, [x8], #16
1109 ldp x25, x26, [x8], #16
1110 ldp x27, x28, [x8], #16
1111 ldp x29, x9, [x8], #16
1112 ldr lr, [x8]
1113 mov sp, x9
1114 msr sp_el0, x1
1115 ret
1116ENDPROC(cpu_switch_to)
1117NOKPROBE(cpu_switch_to)
1118
1119/*
1120 * This is how we return from a fork.
1121 */
1122ENTRY(ret_from_fork)
1123 bl schedule_tail
1124 cbz x19, 1f // not a kernel thread
1125 mov x0, x20
1126 blr x19
11271: get_thread_info tsk
1128 b ret_to_user
1129ENDPROC(ret_from_fork)
1130NOKPROBE(ret_from_fork)