Catalin Marinas | 60ffc30 | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 1 | /* |
| 2 | * Low-level exception handling code |
| 3 | * |
| 4 | * Copyright (C) 2012 ARM Ltd. |
| 5 | * Authors: Catalin Marinas <catalin.marinas@arm.com> |
| 6 | * Will Deacon <will.deacon@arm.com> |
| 7 | * |
| 8 | * This program is free software; you can redistribute it and/or modify |
| 9 | * it under the terms of the GNU General Public License version 2 as |
| 10 | * published by the Free Software Foundation. |
| 11 | * |
| 12 | * This program is distributed in the hope that it will be useful, |
| 13 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 14 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 15 | * GNU General Public License for more details. |
| 16 | * |
| 17 | * You should have received a copy of the GNU General Public License |
| 18 | * along with this program. If not, see <http://www.gnu.org/licenses/>. |
| 19 | */ |
| 20 | |
| 21 | #include <linux/init.h> |
| 22 | #include <linux/linkage.h> |
| 23 | |
Marc Zyngier | 8d883b2 | 2015-06-01 10:47:41 +0100 | [diff] [blame] | 24 | #include <asm/alternative.h> |
Catalin Marinas | 60ffc30 | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 25 | #include <asm/assembler.h> |
| 26 | #include <asm/asm-offsets.h> |
Will Deacon | 905e8c5 | 2015-03-23 19:07:02 +0000 | [diff] [blame] | 27 | #include <asm/cpufeature.h> |
Catalin Marinas | 60ffc30 | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 28 | #include <asm/errno.h> |
Marc Zyngier | 5c1ce6f | 2013-04-08 17:17:03 +0100 | [diff] [blame] | 29 | #include <asm/esr.h> |
James Morse | 8e23dac | 2015-12-04 11:02:27 +0000 | [diff] [blame] | 30 | #include <asm/irq.h> |
Will Deacon | c7b9ada | 2017-11-14 14:07:40 +0000 | [diff] [blame] | 31 | #include <asm/memory.h> |
| 32 | #include <asm/mmu.h> |
Yury Norov | eef94a3 | 2017-08-31 11:30:50 +0300 | [diff] [blame] | 33 | #include <asm/processor.h> |
Catalin Marinas | 39bc88e | 2016-09-02 14:54:03 +0100 | [diff] [blame] | 34 | #include <asm/ptrace.h> |
Catalin Marinas | 60ffc30 | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 35 | #include <asm/thread_info.h> |
Al Viro | b4b8664 | 2016-12-26 04:10:19 -0500 | [diff] [blame] | 36 | #include <asm/asm-uaccess.h> |
Catalin Marinas | 60ffc30 | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 37 | #include <asm/unistd.h> |
| 38 | |
| 39 | /* |
Larry Bassel | 6c81fe7 | 2014-05-30 12:34:15 -0700 | [diff] [blame] | 40 | * Context tracking subsystem. Used to instrument transitions |
| 41 | * between user and kernel mode. |
| 42 | */ |
| 43 | .macro ct_user_exit, syscall = 0 |
| 44 | #ifdef CONFIG_CONTEXT_TRACKING |
| 45 | bl context_tracking_user_exit |
| 46 | .if \syscall == 1 |
| 47 | /* |
| 48 | * Save/restore needed during syscalls. Restore syscall arguments from |
| 49 | * the values already saved on stack during kernel_entry. |
| 50 | */ |
| 51 | ldp x0, x1, [sp] |
| 52 | ldp x2, x3, [sp, #S_X2] |
| 53 | ldp x4, x5, [sp, #S_X4] |
| 54 | ldp x6, x7, [sp, #S_X6] |
| 55 | .endif |
| 56 | #endif |
| 57 | .endm |
| 58 | |
| 59 | .macro ct_user_enter |
| 60 | #ifdef CONFIG_CONTEXT_TRACKING |
| 61 | bl context_tracking_user_enter |
| 62 | #endif |
| 63 | .endm |
| 64 | |
| 65 | /* |
Catalin Marinas | 60ffc30 | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 66 | * Bad Abort numbers |
| 67 | *----------------- |
| 68 | */ |
| 69 | #define BAD_SYNC 0 |
| 70 | #define BAD_IRQ 1 |
| 71 | #define BAD_FIQ 2 |
| 72 | #define BAD_ERROR 3 |
| 73 | |
Will Deacon | 5b1f7fe | 2017-11-14 14:20:21 +0000 | [diff] [blame] | 74 | .macro kernel_ventry, el, label, regsize = 64 |
Mark Rutland | b11e575 | 2017-07-19 17:24:49 +0100 | [diff] [blame] | 75 | .align 7 |
Will Deacon | 4bf3286 | 2017-11-14 14:24:29 +0000 | [diff] [blame] | 76 | #ifdef CONFIG_UNMAP_KERNEL_AT_EL0 |
Will Deacon | ea1e3de | 2017-11-14 14:38:19 +0000 | [diff] [blame] | 77 | alternative_if ARM64_UNMAP_KERNEL_AT_EL0 |
Will Deacon | 4bf3286 | 2017-11-14 14:24:29 +0000 | [diff] [blame] | 78 | .if \el == 0 |
| 79 | .if \regsize == 64 |
| 80 | mrs x30, tpidrro_el0 |
| 81 | msr tpidrro_el0, xzr |
| 82 | .else |
| 83 | mov x30, xzr |
| 84 | .endif |
| 85 | .endif |
Will Deacon | ea1e3de | 2017-11-14 14:38:19 +0000 | [diff] [blame] | 86 | alternative_else_nop_endif |
Will Deacon | 4bf3286 | 2017-11-14 14:24:29 +0000 | [diff] [blame] | 87 | #endif |
| 88 | |
Will Deacon | 63648dd | 2014-09-29 12:26:41 +0100 | [diff] [blame] | 89 | sub sp, sp, #S_FRAME_SIZE |
Mark Rutland | 872d832 | 2017-07-14 20:30:35 +0100 | [diff] [blame] | 90 | #ifdef CONFIG_VMAP_STACK |
| 91 | /* |
| 92 | * Test whether the SP has overflowed, without corrupting a GPR. |
| 93 | * Task and IRQ stacks are aligned to (1 << THREAD_SHIFT). |
| 94 | */ |
| 95 | add sp, sp, x0 // sp' = sp + x0 |
| 96 | sub x0, sp, x0 // x0' = sp' - x0 = (sp + x0) - x0 = sp |
| 97 | tbnz x0, #THREAD_SHIFT, 0f |
| 98 | sub x0, sp, x0 // x0'' = sp' - x0' = (sp + x0) - sp = x0 |
| 99 | sub sp, sp, x0 // sp'' = sp' - x0 = (sp + x0) - x0 = sp |
Will Deacon | 5b1f7fe | 2017-11-14 14:20:21 +0000 | [diff] [blame] | 100 | b el\()\el\()_\label |
Mark Rutland | 872d832 | 2017-07-14 20:30:35 +0100 | [diff] [blame] | 101 | |
| 102 | 0: |
| 103 | /* |
| 104 | * Either we've just detected an overflow, or we've taken an exception |
| 105 | * while on the overflow stack. Either way, we won't return to |
| 106 | * userspace, and can clobber EL0 registers to free up GPRs. |
| 107 | */ |
| 108 | |
| 109 | /* Stash the original SP (minus S_FRAME_SIZE) in tpidr_el0. */ |
| 110 | msr tpidr_el0, x0 |
| 111 | |
| 112 | /* Recover the original x0 value and stash it in tpidrro_el0 */ |
| 113 | sub x0, sp, x0 |
| 114 | msr tpidrro_el0, x0 |
| 115 | |
| 116 | /* Switch to the overflow stack */ |
| 117 | adr_this_cpu sp, overflow_stack + OVERFLOW_STACK_SIZE, x0 |
| 118 | |
| 119 | /* |
| 120 | * Check whether we were already on the overflow stack. This may happen |
| 121 | * after panic() re-enables interrupts. |
| 122 | */ |
| 123 | mrs x0, tpidr_el0 // sp of interrupted context |
| 124 | sub x0, sp, x0 // delta with top of overflow stack |
| 125 | tst x0, #~(OVERFLOW_STACK_SIZE - 1) // within range? |
| 126 | b.ne __bad_stack // no? -> bad stack pointer |
| 127 | |
| 128 | /* We were already on the overflow stack. Restore sp/x0 and carry on. */ |
| 129 | sub sp, sp, x0 |
| 130 | mrs x0, tpidrro_el0 |
| 131 | #endif |
Will Deacon | 5b1f7fe | 2017-11-14 14:20:21 +0000 | [diff] [blame] | 132 | b el\()\el\()_\label |
Mark Rutland | b11e575 | 2017-07-19 17:24:49 +0100 | [diff] [blame] | 133 | .endm |
| 134 | |
Will Deacon | 4bf3286 | 2017-11-14 14:24:29 +0000 | [diff] [blame] | 135 | .macro tramp_alias, dst, sym |
| 136 | mov_q \dst, TRAMP_VALIAS |
| 137 | add \dst, \dst, #(\sym - .entry.tramp.text) |
| 138 | .endm |
| 139 | |
Mark Rutland | b11e575 | 2017-07-19 17:24:49 +0100 | [diff] [blame] | 140 | .macro kernel_entry, el, regsize = 64 |
Catalin Marinas | 60ffc30 | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 141 | .if \regsize == 32 |
| 142 | mov w0, w0 // zero upper 32 bits of x0 |
| 143 | .endif |
Will Deacon | 63648dd | 2014-09-29 12:26:41 +0100 | [diff] [blame] | 144 | stp x0, x1, [sp, #16 * 0] |
| 145 | stp x2, x3, [sp, #16 * 1] |
| 146 | stp x4, x5, [sp, #16 * 2] |
| 147 | stp x6, x7, [sp, #16 * 3] |
| 148 | stp x8, x9, [sp, #16 * 4] |
| 149 | stp x10, x11, [sp, #16 * 5] |
| 150 | stp x12, x13, [sp, #16 * 6] |
| 151 | stp x14, x15, [sp, #16 * 7] |
| 152 | stp x16, x17, [sp, #16 * 8] |
| 153 | stp x18, x19, [sp, #16 * 9] |
| 154 | stp x20, x21, [sp, #16 * 10] |
| 155 | stp x22, x23, [sp, #16 * 11] |
| 156 | stp x24, x25, [sp, #16 * 12] |
| 157 | stp x26, x27, [sp, #16 * 13] |
| 158 | stp x28, x29, [sp, #16 * 14] |
| 159 | |
Catalin Marinas | 60ffc30 | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 160 | .if \el == 0 |
| 161 | mrs x21, sp_el0 |
Mark Rutland | c02433d | 2016-11-03 20:23:13 +0000 | [diff] [blame] | 162 | ldr_this_cpu tsk, __entry_task, x20 // Ensure MDSCR_EL1.SS is clear, |
| 163 | ldr x19, [tsk, #TSK_TI_FLAGS] // since we can unmask debug |
Will Deacon | 2a28307 | 2014-04-29 19:04:06 +0100 | [diff] [blame] | 164 | disable_step_tsk x19, x20 // exceptions when scheduling. |
James Morse | 49003a8 | 2015-12-10 10:22:41 +0000 | [diff] [blame] | 165 | |
| 166 | mov x29, xzr // fp pointed to user-space |
Catalin Marinas | 60ffc30 | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 167 | .else |
| 168 | add x21, sp, #S_FRAME_SIZE |
James Morse | e19a6ee | 2016-06-20 18:28:01 +0100 | [diff] [blame] | 169 | get_thread_info tsk |
| 170 | /* Save the task's original addr_limit and set USER_DS (TASK_SIZE_64) */ |
Mark Rutland | c02433d | 2016-11-03 20:23:13 +0000 | [diff] [blame] | 171 | ldr x20, [tsk, #TSK_TI_ADDR_LIMIT] |
James Morse | e19a6ee | 2016-06-20 18:28:01 +0100 | [diff] [blame] | 172 | str x20, [sp, #S_ORIG_ADDR_LIMIT] |
| 173 | mov x20, #TASK_SIZE_64 |
Mark Rutland | c02433d | 2016-11-03 20:23:13 +0000 | [diff] [blame] | 174 | str x20, [tsk, #TSK_TI_ADDR_LIMIT] |
Vladimir Murzin | 563cada | 2016-09-01 14:35:59 +0100 | [diff] [blame] | 175 | /* No need to reset PSTATE.UAO, hardware's already set it to 0 for us */ |
James Morse | e19a6ee | 2016-06-20 18:28:01 +0100 | [diff] [blame] | 176 | .endif /* \el == 0 */ |
Catalin Marinas | 60ffc30 | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 177 | mrs x22, elr_el1 |
| 178 | mrs x23, spsr_el1 |
| 179 | stp lr, x21, [sp, #S_LR] |
Catalin Marinas | 39bc88e | 2016-09-02 14:54:03 +0100 | [diff] [blame] | 180 | |
Ard Biesheuvel | 7326749 | 2017-07-22 18:45:33 +0100 | [diff] [blame] | 181 | /* |
| 182 | * In order to be able to dump the contents of struct pt_regs at the |
| 183 | * time the exception was taken (in case we attempt to walk the call |
| 184 | * stack later), chain it together with the stack frames. |
| 185 | */ |
| 186 | .if \el == 0 |
| 187 | stp xzr, xzr, [sp, #S_STACKFRAME] |
| 188 | .else |
| 189 | stp x29, x22, [sp, #S_STACKFRAME] |
| 190 | .endif |
| 191 | add x29, sp, #S_STACKFRAME |
| 192 | |
Catalin Marinas | 39bc88e | 2016-09-02 14:54:03 +0100 | [diff] [blame] | 193 | #ifdef CONFIG_ARM64_SW_TTBR0_PAN |
| 194 | /* |
| 195 | * Set the TTBR0 PAN bit in SPSR. When the exception is taken from |
| 196 | * EL0, there is no need to check the state of TTBR0_EL1 since |
| 197 | * accesses are always enabled. |
| 198 | * Note that the meaning of this bit differs from the ARMv8.1 PAN |
| 199 | * feature as all TTBR0_EL1 accesses are disabled, not just those to |
| 200 | * user mappings. |
| 201 | */ |
| 202 | alternative_if ARM64_HAS_PAN |
| 203 | b 1f // skip TTBR0 PAN |
| 204 | alternative_else_nop_endif |
| 205 | |
| 206 | .if \el != 0 |
Will Deacon | 27a921e | 2017-08-10 13:58:16 +0100 | [diff] [blame] | 207 | mrs x21, ttbr1_el1 |
Will Deacon | b519538 | 2017-12-01 17:33:48 +0000 | [diff] [blame^] | 208 | tst x21, #TTBR_ASID_MASK // Check for the reserved ASID |
Catalin Marinas | 39bc88e | 2016-09-02 14:54:03 +0100 | [diff] [blame] | 209 | orr x23, x23, #PSR_PAN_BIT // Set the emulated PAN in the saved SPSR |
| 210 | b.eq 1f // TTBR0 access already disabled |
| 211 | and x23, x23, #~PSR_PAN_BIT // Clear the emulated PAN in the saved SPSR |
| 212 | .endif |
| 213 | |
| 214 | __uaccess_ttbr0_disable x21 |
| 215 | 1: |
| 216 | #endif |
| 217 | |
Catalin Marinas | 60ffc30 | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 218 | stp x22, x23, [sp, #S_PC] |
| 219 | |
Dave Martin | 17c2895 | 2017-08-01 15:35:54 +0100 | [diff] [blame] | 220 | /* Not in a syscall by default (el0_svc overwrites for real syscall) */ |
Catalin Marinas | 60ffc30 | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 221 | .if \el == 0 |
Dave Martin | 17c2895 | 2017-08-01 15:35:54 +0100 | [diff] [blame] | 222 | mov w21, #NO_SYSCALL |
Dave Martin | 35d0e6f | 2017-08-01 15:35:53 +0100 | [diff] [blame] | 223 | str w21, [sp, #S_SYSCALLNO] |
Catalin Marinas | 60ffc30 | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 224 | .endif |
| 225 | |
| 226 | /* |
Jungseok Lee | 6cdf9c7 | 2015-12-04 11:02:25 +0000 | [diff] [blame] | 227 | * Set sp_el0 to current thread_info. |
| 228 | */ |
| 229 | .if \el == 0 |
| 230 | msr sp_el0, tsk |
| 231 | .endif |
| 232 | |
| 233 | /* |
Catalin Marinas | 60ffc30 | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 234 | * Registers that may be useful after this macro is invoked: |
| 235 | * |
| 236 | * x21 - aborted SP |
| 237 | * x22 - aborted PC |
| 238 | * x23 - aborted PSTATE |
| 239 | */ |
| 240 | .endm |
| 241 | |
Will Deacon | 412fcb6 | 2015-08-19 15:57:09 +0100 | [diff] [blame] | 242 | .macro kernel_exit, el |
James Morse | e19a6ee | 2016-06-20 18:28:01 +0100 | [diff] [blame] | 243 | .if \el != 0 |
James Morse | 8d66772 | 2017-11-02 12:12:37 +0000 | [diff] [blame] | 244 | disable_daif |
| 245 | |
James Morse | e19a6ee | 2016-06-20 18:28:01 +0100 | [diff] [blame] | 246 | /* Restore the task's original addr_limit. */ |
| 247 | ldr x20, [sp, #S_ORIG_ADDR_LIMIT] |
Mark Rutland | c02433d | 2016-11-03 20:23:13 +0000 | [diff] [blame] | 248 | str x20, [tsk, #TSK_TI_ADDR_LIMIT] |
James Morse | e19a6ee | 2016-06-20 18:28:01 +0100 | [diff] [blame] | 249 | |
| 250 | /* No need to restore UAO, it will be restored from SPSR_EL1 */ |
| 251 | .endif |
| 252 | |
Catalin Marinas | 60ffc30 | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 253 | ldp x21, x22, [sp, #S_PC] // load ELR, SPSR |
| 254 | .if \el == 0 |
Larry Bassel | 6c81fe7 | 2014-05-30 12:34:15 -0700 | [diff] [blame] | 255 | ct_user_enter |
Catalin Marinas | 39bc88e | 2016-09-02 14:54:03 +0100 | [diff] [blame] | 256 | .endif |
| 257 | |
| 258 | #ifdef CONFIG_ARM64_SW_TTBR0_PAN |
| 259 | /* |
| 260 | * Restore access to TTBR0_EL1. If returning to EL0, no need for SPSR |
| 261 | * PAN bit checking. |
| 262 | */ |
| 263 | alternative_if ARM64_HAS_PAN |
| 264 | b 2f // skip TTBR0 PAN |
| 265 | alternative_else_nop_endif |
| 266 | |
| 267 | .if \el != 0 |
| 268 | tbnz x22, #22, 1f // Skip re-enabling TTBR0 access if the PSR_PAN_BIT is set |
| 269 | .endif |
| 270 | |
Will Deacon | 27a921e | 2017-08-10 13:58:16 +0100 | [diff] [blame] | 271 | __uaccess_ttbr0_enable x0, x1 |
Catalin Marinas | 39bc88e | 2016-09-02 14:54:03 +0100 | [diff] [blame] | 272 | |
| 273 | .if \el == 0 |
| 274 | /* |
| 275 | * Enable errata workarounds only if returning to user. The only |
| 276 | * workaround currently required for TTBR0_EL1 changes are for the |
| 277 | * Cavium erratum 27456 (broadcast TLBI instructions may cause I-cache |
| 278 | * corruption). |
| 279 | */ |
Will Deacon | 158d495 | 2017-08-10 13:34:30 +0100 | [diff] [blame] | 280 | post_ttbr_update_workaround |
Catalin Marinas | 39bc88e | 2016-09-02 14:54:03 +0100 | [diff] [blame] | 281 | .endif |
| 282 | 1: |
| 283 | .if \el != 0 |
| 284 | and x22, x22, #~PSR_PAN_BIT // ARMv8.0 CPUs do not understand this bit |
| 285 | .endif |
| 286 | 2: |
| 287 | #endif |
| 288 | |
| 289 | .if \el == 0 |
Catalin Marinas | 60ffc30 | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 290 | ldr x23, [sp, #S_SP] // load return stack pointer |
Catalin Marinas | 60ffc30 | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 291 | msr sp_el0, x23 |
Will Deacon | 4bf3286 | 2017-11-14 14:24:29 +0000 | [diff] [blame] | 292 | tst x22, #PSR_MODE32_BIT // native task? |
| 293 | b.eq 3f |
| 294 | |
Will Deacon | 905e8c5 | 2015-03-23 19:07:02 +0000 | [diff] [blame] | 295 | #ifdef CONFIG_ARM64_ERRATUM_845719 |
Mark Rutland | 6ba3b55 | 2016-09-07 11:07:09 +0100 | [diff] [blame] | 296 | alternative_if ARM64_WORKAROUND_845719 |
Daniel Thompson | e28cabf | 2015-07-22 12:21:03 +0100 | [diff] [blame] | 297 | #ifdef CONFIG_PID_IN_CONTEXTIDR |
| 298 | mrs x29, contextidr_el1 |
| 299 | msr contextidr_el1, x29 |
| 300 | #else |
| 301 | msr contextidr_el1, xzr |
| 302 | #endif |
Mark Rutland | 6ba3b55 | 2016-09-07 11:07:09 +0100 | [diff] [blame] | 303 | alternative_else_nop_endif |
Will Deacon | 905e8c5 | 2015-03-23 19:07:02 +0000 | [diff] [blame] | 304 | #endif |
Will Deacon | 4bf3286 | 2017-11-14 14:24:29 +0000 | [diff] [blame] | 305 | 3: |
Catalin Marinas | 60ffc30 | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 306 | .endif |
Catalin Marinas | 39bc88e | 2016-09-02 14:54:03 +0100 | [diff] [blame] | 307 | |
Will Deacon | 63648dd | 2014-09-29 12:26:41 +0100 | [diff] [blame] | 308 | msr elr_el1, x21 // set up the return data |
| 309 | msr spsr_el1, x22 |
Will Deacon | 63648dd | 2014-09-29 12:26:41 +0100 | [diff] [blame] | 310 | ldp x0, x1, [sp, #16 * 0] |
Will Deacon | 63648dd | 2014-09-29 12:26:41 +0100 | [diff] [blame] | 311 | ldp x2, x3, [sp, #16 * 1] |
| 312 | ldp x4, x5, [sp, #16 * 2] |
| 313 | ldp x6, x7, [sp, #16 * 3] |
| 314 | ldp x8, x9, [sp, #16 * 4] |
| 315 | ldp x10, x11, [sp, #16 * 5] |
| 316 | ldp x12, x13, [sp, #16 * 6] |
| 317 | ldp x14, x15, [sp, #16 * 7] |
| 318 | ldp x16, x17, [sp, #16 * 8] |
| 319 | ldp x18, x19, [sp, #16 * 9] |
| 320 | ldp x20, x21, [sp, #16 * 10] |
| 321 | ldp x22, x23, [sp, #16 * 11] |
| 322 | ldp x24, x25, [sp, #16 * 12] |
| 323 | ldp x26, x27, [sp, #16 * 13] |
| 324 | ldp x28, x29, [sp, #16 * 14] |
| 325 | ldr lr, [sp, #S_LR] |
| 326 | add sp, sp, #S_FRAME_SIZE // restore sp |
Will Deacon | 4bf3286 | 2017-11-14 14:24:29 +0000 | [diff] [blame] | 327 | |
Will Deacon | 4bf3286 | 2017-11-14 14:24:29 +0000 | [diff] [blame] | 328 | .if \el == 0 |
Will Deacon | ea1e3de | 2017-11-14 14:38:19 +0000 | [diff] [blame] | 329 | alternative_insn eret, nop, ARM64_UNMAP_KERNEL_AT_EL0 |
| 330 | #ifdef CONFIG_UNMAP_KERNEL_AT_EL0 |
Will Deacon | 4bf3286 | 2017-11-14 14:24:29 +0000 | [diff] [blame] | 331 | bne 4f |
| 332 | msr far_el1, x30 |
| 333 | tramp_alias x30, tramp_exit_native |
| 334 | br x30 |
| 335 | 4: |
| 336 | tramp_alias x30, tramp_exit_compat |
| 337 | br x30 |
Will Deacon | ea1e3de | 2017-11-14 14:38:19 +0000 | [diff] [blame] | 338 | #endif |
Will Deacon | 4bf3286 | 2017-11-14 14:24:29 +0000 | [diff] [blame] | 339 | .else |
| 340 | eret |
| 341 | .endif |
Catalin Marinas | 60ffc30 | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 342 | .endm |
| 343 | |
James Morse | 971c67c | 2015-12-15 11:21:25 +0000 | [diff] [blame] | 344 | .macro irq_stack_entry |
James Morse | 8e23dac | 2015-12-04 11:02:27 +0000 | [diff] [blame] | 345 | mov x19, sp // preserve the original sp |
| 346 | |
James Morse | 8e23dac | 2015-12-04 11:02:27 +0000 | [diff] [blame] | 347 | /* |
Mark Rutland | c02433d | 2016-11-03 20:23:13 +0000 | [diff] [blame] | 348 | * Compare sp with the base of the task stack. |
| 349 | * If the top ~(THREAD_SIZE - 1) bits match, we are on a task stack, |
| 350 | * and should switch to the irq stack. |
James Morse | 8e23dac | 2015-12-04 11:02:27 +0000 | [diff] [blame] | 351 | */ |
Mark Rutland | c02433d | 2016-11-03 20:23:13 +0000 | [diff] [blame] | 352 | ldr x25, [tsk, TSK_STACK] |
| 353 | eor x25, x25, x19 |
| 354 | and x25, x25, #~(THREAD_SIZE - 1) |
| 355 | cbnz x25, 9998f |
James Morse | 8e23dac | 2015-12-04 11:02:27 +0000 | [diff] [blame] | 356 | |
Mark Rutland | f60fe78 | 2017-07-31 21:17:03 +0100 | [diff] [blame] | 357 | ldr_this_cpu x25, irq_stack_ptr, x26 |
Ard Biesheuvel | 34be98f | 2017-07-20 17:15:45 +0100 | [diff] [blame] | 358 | mov x26, #IRQ_STACK_SIZE |
James Morse | 8e23dac | 2015-12-04 11:02:27 +0000 | [diff] [blame] | 359 | add x26, x25, x26 |
James Morse | d224a69 | 2015-12-18 16:01:47 +0000 | [diff] [blame] | 360 | |
| 361 | /* switch to the irq stack */ |
James Morse | 8e23dac | 2015-12-04 11:02:27 +0000 | [diff] [blame] | 362 | mov sp, x26 |
James Morse | 8e23dac | 2015-12-04 11:02:27 +0000 | [diff] [blame] | 363 | 9998: |
| 364 | .endm |
| 365 | |
| 366 | /* |
| 367 | * x19 should be preserved between irq_stack_entry and |
| 368 | * irq_stack_exit. |
| 369 | */ |
| 370 | .macro irq_stack_exit |
| 371 | mov sp, x19 |
| 372 | .endm |
| 373 | |
Catalin Marinas | 60ffc30 | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 374 | /* |
| 375 | * These are the registers used in the syscall handler, and allow us to |
| 376 | * have in theory up to 7 arguments to a function - x0 to x6. |
| 377 | * |
| 378 | * x7 is reserved for the system call number in 32-bit mode. |
| 379 | */ |
Dave Martin | 35d0e6f | 2017-08-01 15:35:53 +0100 | [diff] [blame] | 380 | wsc_nr .req w25 // number of system calls |
| 381 | wscno .req w26 // syscall number |
| 382 | xscno .req x26 // syscall number (zero-extended) |
Catalin Marinas | 60ffc30 | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 383 | stbl .req x27 // syscall table pointer |
| 384 | tsk .req x28 // current thread_info |
| 385 | |
| 386 | /* |
| 387 | * Interrupt handling. |
| 388 | */ |
| 389 | .macro irq_handler |
James Morse | 8e23dac | 2015-12-04 11:02:27 +0000 | [diff] [blame] | 390 | ldr_l x1, handle_arch_irq |
Catalin Marinas | 60ffc30 | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 391 | mov x0, sp |
James Morse | 971c67c | 2015-12-15 11:21:25 +0000 | [diff] [blame] | 392 | irq_stack_entry |
Catalin Marinas | 60ffc30 | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 393 | blr x1 |
James Morse | 8e23dac | 2015-12-04 11:02:27 +0000 | [diff] [blame] | 394 | irq_stack_exit |
Catalin Marinas | 60ffc30 | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 395 | .endm |
| 396 | |
| 397 | .text |
| 398 | |
| 399 | /* |
| 400 | * Exception vectors. |
| 401 | */ |
Pratyush Anand | 888b3c8 | 2016-07-08 12:35:50 -0400 | [diff] [blame] | 402 | .pushsection ".entry.text", "ax" |
Catalin Marinas | 60ffc30 | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 403 | |
| 404 | .align 11 |
| 405 | ENTRY(vectors) |
Will Deacon | 5b1f7fe | 2017-11-14 14:20:21 +0000 | [diff] [blame] | 406 | kernel_ventry 1, sync_invalid // Synchronous EL1t |
| 407 | kernel_ventry 1, irq_invalid // IRQ EL1t |
| 408 | kernel_ventry 1, fiq_invalid // FIQ EL1t |
| 409 | kernel_ventry 1, error_invalid // Error EL1t |
Catalin Marinas | 60ffc30 | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 410 | |
Will Deacon | 5b1f7fe | 2017-11-14 14:20:21 +0000 | [diff] [blame] | 411 | kernel_ventry 1, sync // Synchronous EL1h |
| 412 | kernel_ventry 1, irq // IRQ EL1h |
| 413 | kernel_ventry 1, fiq_invalid // FIQ EL1h |
| 414 | kernel_ventry 1, error // Error EL1h |
Catalin Marinas | 60ffc30 | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 415 | |
Will Deacon | 5b1f7fe | 2017-11-14 14:20:21 +0000 | [diff] [blame] | 416 | kernel_ventry 0, sync // Synchronous 64-bit EL0 |
| 417 | kernel_ventry 0, irq // IRQ 64-bit EL0 |
| 418 | kernel_ventry 0, fiq_invalid // FIQ 64-bit EL0 |
| 419 | kernel_ventry 0, error // Error 64-bit EL0 |
Catalin Marinas | 60ffc30 | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 420 | |
| 421 | #ifdef CONFIG_COMPAT |
Will Deacon | 5b1f7fe | 2017-11-14 14:20:21 +0000 | [diff] [blame] | 422 | kernel_ventry 0, sync_compat, 32 // Synchronous 32-bit EL0 |
| 423 | kernel_ventry 0, irq_compat, 32 // IRQ 32-bit EL0 |
| 424 | kernel_ventry 0, fiq_invalid_compat, 32 // FIQ 32-bit EL0 |
| 425 | kernel_ventry 0, error_compat, 32 // Error 32-bit EL0 |
Catalin Marinas | 60ffc30 | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 426 | #else |
Will Deacon | 5b1f7fe | 2017-11-14 14:20:21 +0000 | [diff] [blame] | 427 | kernel_ventry 0, sync_invalid, 32 // Synchronous 32-bit EL0 |
| 428 | kernel_ventry 0, irq_invalid, 32 // IRQ 32-bit EL0 |
| 429 | kernel_ventry 0, fiq_invalid, 32 // FIQ 32-bit EL0 |
| 430 | kernel_ventry 0, error_invalid, 32 // Error 32-bit EL0 |
Catalin Marinas | 60ffc30 | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 431 | #endif |
| 432 | END(vectors) |
| 433 | |
Mark Rutland | 872d832 | 2017-07-14 20:30:35 +0100 | [diff] [blame] | 434 | #ifdef CONFIG_VMAP_STACK |
| 435 | /* |
| 436 | * We detected an overflow in kernel_ventry, which switched to the |
| 437 | * overflow stack. Stash the exception regs, and head to our overflow |
| 438 | * handler. |
| 439 | */ |
| 440 | __bad_stack: |
| 441 | /* Restore the original x0 value */ |
| 442 | mrs x0, tpidrro_el0 |
| 443 | |
| 444 | /* |
| 445 | * Store the original GPRs to the new stack. The orginal SP (minus |
| 446 | * S_FRAME_SIZE) was stashed in tpidr_el0 by kernel_ventry. |
| 447 | */ |
| 448 | sub sp, sp, #S_FRAME_SIZE |
| 449 | kernel_entry 1 |
| 450 | mrs x0, tpidr_el0 |
| 451 | add x0, x0, #S_FRAME_SIZE |
| 452 | str x0, [sp, #S_SP] |
| 453 | |
| 454 | /* Stash the regs for handle_bad_stack */ |
| 455 | mov x0, sp |
| 456 | |
| 457 | /* Time to die */ |
| 458 | bl handle_bad_stack |
| 459 | ASM_BUG() |
| 460 | #endif /* CONFIG_VMAP_STACK */ |
| 461 | |
Catalin Marinas | 60ffc30 | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 462 | /* |
| 463 | * Invalid mode handlers |
| 464 | */ |
| 465 | .macro inv_entry, el, reason, regsize = 64 |
Ard Biesheuvel | b660950 | 2016-03-18 10:58:09 +0100 | [diff] [blame] | 466 | kernel_entry \el, \regsize |
Catalin Marinas | 60ffc30 | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 467 | mov x0, sp |
| 468 | mov x1, #\reason |
| 469 | mrs x2, esr_el1 |
Mark Rutland | 2d0e751 | 2017-07-26 11:14:53 +0100 | [diff] [blame] | 470 | bl bad_mode |
| 471 | ASM_BUG() |
Catalin Marinas | 60ffc30 | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 472 | .endm |
| 473 | |
| 474 | el0_sync_invalid: |
| 475 | inv_entry 0, BAD_SYNC |
| 476 | ENDPROC(el0_sync_invalid) |
| 477 | |
| 478 | el0_irq_invalid: |
| 479 | inv_entry 0, BAD_IRQ |
| 480 | ENDPROC(el0_irq_invalid) |
| 481 | |
| 482 | el0_fiq_invalid: |
| 483 | inv_entry 0, BAD_FIQ |
| 484 | ENDPROC(el0_fiq_invalid) |
| 485 | |
| 486 | el0_error_invalid: |
| 487 | inv_entry 0, BAD_ERROR |
| 488 | ENDPROC(el0_error_invalid) |
| 489 | |
| 490 | #ifdef CONFIG_COMPAT |
| 491 | el0_fiq_invalid_compat: |
| 492 | inv_entry 0, BAD_FIQ, 32 |
| 493 | ENDPROC(el0_fiq_invalid_compat) |
Catalin Marinas | 60ffc30 | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 494 | #endif |
| 495 | |
| 496 | el1_sync_invalid: |
| 497 | inv_entry 1, BAD_SYNC |
| 498 | ENDPROC(el1_sync_invalid) |
| 499 | |
| 500 | el1_irq_invalid: |
| 501 | inv_entry 1, BAD_IRQ |
| 502 | ENDPROC(el1_irq_invalid) |
| 503 | |
| 504 | el1_fiq_invalid: |
| 505 | inv_entry 1, BAD_FIQ |
| 506 | ENDPROC(el1_fiq_invalid) |
| 507 | |
| 508 | el1_error_invalid: |
| 509 | inv_entry 1, BAD_ERROR |
| 510 | ENDPROC(el1_error_invalid) |
| 511 | |
| 512 | /* |
| 513 | * EL1 mode handlers. |
| 514 | */ |
| 515 | .align 6 |
| 516 | el1_sync: |
| 517 | kernel_entry 1 |
| 518 | mrs x1, esr_el1 // read the syndrome register |
Mark Rutland | aed40e0 | 2014-11-24 12:31:40 +0000 | [diff] [blame] | 519 | lsr x24, x1, #ESR_ELx_EC_SHIFT // exception class |
| 520 | cmp x24, #ESR_ELx_EC_DABT_CUR // data abort in EL1 |
Catalin Marinas | 60ffc30 | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 521 | b.eq el1_da |
Laura Abbott | 9adeb8e | 2016-08-09 18:25:26 -0700 | [diff] [blame] | 522 | cmp x24, #ESR_ELx_EC_IABT_CUR // instruction abort in EL1 |
| 523 | b.eq el1_ia |
Mark Rutland | aed40e0 | 2014-11-24 12:31:40 +0000 | [diff] [blame] | 524 | cmp x24, #ESR_ELx_EC_SYS64 // configurable trap |
Catalin Marinas | 60ffc30 | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 525 | b.eq el1_undef |
Mark Rutland | aed40e0 | 2014-11-24 12:31:40 +0000 | [diff] [blame] | 526 | cmp x24, #ESR_ELx_EC_SP_ALIGN // stack alignment exception |
Catalin Marinas | 60ffc30 | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 527 | b.eq el1_sp_pc |
Mark Rutland | aed40e0 | 2014-11-24 12:31:40 +0000 | [diff] [blame] | 528 | cmp x24, #ESR_ELx_EC_PC_ALIGN // pc alignment exception |
Catalin Marinas | 60ffc30 | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 529 | b.eq el1_sp_pc |
Mark Rutland | aed40e0 | 2014-11-24 12:31:40 +0000 | [diff] [blame] | 530 | cmp x24, #ESR_ELx_EC_UNKNOWN // unknown exception in EL1 |
Catalin Marinas | 60ffc30 | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 531 | b.eq el1_undef |
Mark Rutland | aed40e0 | 2014-11-24 12:31:40 +0000 | [diff] [blame] | 532 | cmp x24, #ESR_ELx_EC_BREAKPT_CUR // debug exception in EL1 |
Catalin Marinas | 60ffc30 | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 533 | b.ge el1_dbg |
| 534 | b el1_inv |
Laura Abbott | 9adeb8e | 2016-08-09 18:25:26 -0700 | [diff] [blame] | 535 | |
| 536 | el1_ia: |
| 537 | /* |
| 538 | * Fall through to the Data abort case |
| 539 | */ |
Catalin Marinas | 60ffc30 | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 540 | el1_da: |
| 541 | /* |
| 542 | * Data abort handling |
| 543 | */ |
Kristina Martsenko | 276e932 | 2017-05-03 16:37:47 +0100 | [diff] [blame] | 544 | mrs x3, far_el1 |
James Morse | b55a5a1 | 2017-11-02 12:12:39 +0000 | [diff] [blame] | 545 | inherit_daif pstate=x23, tmp=x2 |
Kristina Martsenko | 276e932 | 2017-05-03 16:37:47 +0100 | [diff] [blame] | 546 | clear_address_tag x0, x3 |
Catalin Marinas | 60ffc30 | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 547 | mov x2, sp // struct pt_regs |
| 548 | bl do_mem_abort |
| 549 | |
Catalin Marinas | 60ffc30 | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 550 | kernel_exit 1 |
| 551 | el1_sp_pc: |
| 552 | /* |
| 553 | * Stack or PC alignment exception handling |
| 554 | */ |
| 555 | mrs x0, far_el1 |
James Morse | b55a5a1 | 2017-11-02 12:12:39 +0000 | [diff] [blame] | 556 | inherit_daif pstate=x23, tmp=x2 |
Catalin Marinas | 60ffc30 | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 557 | mov x2, sp |
Mark Rutland | 2d0e751 | 2017-07-26 11:14:53 +0100 | [diff] [blame] | 558 | bl do_sp_pc_abort |
| 559 | ASM_BUG() |
Catalin Marinas | 60ffc30 | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 560 | el1_undef: |
| 561 | /* |
| 562 | * Undefined instruction |
| 563 | */ |
James Morse | b55a5a1 | 2017-11-02 12:12:39 +0000 | [diff] [blame] | 564 | inherit_daif pstate=x23, tmp=x2 |
Catalin Marinas | 60ffc30 | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 565 | mov x0, sp |
Mark Rutland | 2d0e751 | 2017-07-26 11:14:53 +0100 | [diff] [blame] | 566 | bl do_undefinstr |
| 567 | ASM_BUG() |
Catalin Marinas | 60ffc30 | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 568 | el1_dbg: |
| 569 | /* |
| 570 | * Debug exception handling |
| 571 | */ |
Mark Rutland | aed40e0 | 2014-11-24 12:31:40 +0000 | [diff] [blame] | 572 | cmp x24, #ESR_ELx_EC_BRK64 // if BRK64 |
Sandeepa Prabhu | ee6214c | 2013-12-04 05:50:20 +0000 | [diff] [blame] | 573 | cinc x24, x24, eq // set bit '0' |
Catalin Marinas | 60ffc30 | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 574 | tbz x24, #0, el1_inv // EL1 only |
| 575 | mrs x0, far_el1 |
| 576 | mov x2, sp // struct pt_regs |
| 577 | bl do_debug_exception |
Catalin Marinas | 60ffc30 | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 578 | kernel_exit 1 |
| 579 | el1_inv: |
| 580 | // TODO: add support for undefined instructions in kernel mode |
James Morse | b55a5a1 | 2017-11-02 12:12:39 +0000 | [diff] [blame] | 581 | inherit_daif pstate=x23, tmp=x2 |
Catalin Marinas | 60ffc30 | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 582 | mov x0, sp |
Mark Rutland | 1b42804 | 2015-07-07 18:00:49 +0100 | [diff] [blame] | 583 | mov x2, x1 |
Catalin Marinas | 60ffc30 | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 584 | mov x1, #BAD_SYNC |
Mark Rutland | 2d0e751 | 2017-07-26 11:14:53 +0100 | [diff] [blame] | 585 | bl bad_mode |
| 586 | ASM_BUG() |
Catalin Marinas | 60ffc30 | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 587 | ENDPROC(el1_sync) |
| 588 | |
| 589 | .align 6 |
| 590 | el1_irq: |
| 591 | kernel_entry 1 |
James Morse | b282e1c | 2017-11-02 12:12:41 +0000 | [diff] [blame] | 592 | enable_da_f |
Catalin Marinas | 60ffc30 | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 593 | #ifdef CONFIG_TRACE_IRQFLAGS |
| 594 | bl trace_hardirqs_off |
| 595 | #endif |
Marc Zyngier | 6468178 | 2013-11-12 17:11:53 +0000 | [diff] [blame] | 596 | |
| 597 | irq_handler |
| 598 | |
Catalin Marinas | 60ffc30 | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 599 | #ifdef CONFIG_PREEMPT |
Mark Rutland | c02433d | 2016-11-03 20:23:13 +0000 | [diff] [blame] | 600 | ldr w24, [tsk, #TSK_TI_PREEMPT] // get preempt count |
Marc Zyngier | 717321f | 2013-11-04 20:14:58 +0000 | [diff] [blame] | 601 | cbnz w24, 1f // preempt count != 0 |
Mark Rutland | c02433d | 2016-11-03 20:23:13 +0000 | [diff] [blame] | 602 | ldr x0, [tsk, #TSK_TI_FLAGS] // get flags |
Catalin Marinas | 60ffc30 | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 603 | tbz x0, #TIF_NEED_RESCHED, 1f // needs rescheduling? |
| 604 | bl el1_preempt |
| 605 | 1: |
| 606 | #endif |
| 607 | #ifdef CONFIG_TRACE_IRQFLAGS |
| 608 | bl trace_hardirqs_on |
| 609 | #endif |
| 610 | kernel_exit 1 |
| 611 | ENDPROC(el1_irq) |
| 612 | |
| 613 | #ifdef CONFIG_PREEMPT |
| 614 | el1_preempt: |
| 615 | mov x24, lr |
Will Deacon | 2a28307 | 2014-04-29 19:04:06 +0100 | [diff] [blame] | 616 | 1: bl preempt_schedule_irq // irq en/disable is done inside |
Mark Rutland | c02433d | 2016-11-03 20:23:13 +0000 | [diff] [blame] | 617 | ldr x0, [tsk, #TSK_TI_FLAGS] // get new tasks TI_FLAGS |
Catalin Marinas | 60ffc30 | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 618 | tbnz x0, #TIF_NEED_RESCHED, 1b // needs rescheduling? |
| 619 | ret x24 |
| 620 | #endif |
| 621 | |
| 622 | /* |
| 623 | * EL0 mode handlers. |
| 624 | */ |
| 625 | .align 6 |
| 626 | el0_sync: |
| 627 | kernel_entry 0 |
| 628 | mrs x25, esr_el1 // read the syndrome register |
Mark Rutland | aed40e0 | 2014-11-24 12:31:40 +0000 | [diff] [blame] | 629 | lsr x24, x25, #ESR_ELx_EC_SHIFT // exception class |
| 630 | cmp x24, #ESR_ELx_EC_SVC64 // SVC in 64-bit state |
Catalin Marinas | 60ffc30 | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 631 | b.eq el0_svc |
Mark Rutland | aed40e0 | 2014-11-24 12:31:40 +0000 | [diff] [blame] | 632 | cmp x24, #ESR_ELx_EC_DABT_LOW // data abort in EL0 |
Catalin Marinas | 60ffc30 | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 633 | b.eq el0_da |
Mark Rutland | aed40e0 | 2014-11-24 12:31:40 +0000 | [diff] [blame] | 634 | cmp x24, #ESR_ELx_EC_IABT_LOW // instruction abort in EL0 |
Catalin Marinas | 60ffc30 | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 635 | b.eq el0_ia |
Mark Rutland | aed40e0 | 2014-11-24 12:31:40 +0000 | [diff] [blame] | 636 | cmp x24, #ESR_ELx_EC_FP_ASIMD // FP/ASIMD access |
Catalin Marinas | 60ffc30 | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 637 | b.eq el0_fpsimd_acc |
Dave Martin | bc0ee47 | 2017-10-31 15:51:05 +0000 | [diff] [blame] | 638 | cmp x24, #ESR_ELx_EC_SVE // SVE access |
| 639 | b.eq el0_sve_acc |
Mark Rutland | aed40e0 | 2014-11-24 12:31:40 +0000 | [diff] [blame] | 640 | cmp x24, #ESR_ELx_EC_FP_EXC64 // FP/ASIMD exception |
Catalin Marinas | 60ffc30 | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 641 | b.eq el0_fpsimd_exc |
Mark Rutland | aed40e0 | 2014-11-24 12:31:40 +0000 | [diff] [blame] | 642 | cmp x24, #ESR_ELx_EC_SYS64 // configurable trap |
Andre Przywara | 7dd01ae | 2016-06-28 18:07:32 +0100 | [diff] [blame] | 643 | b.eq el0_sys |
Mark Rutland | aed40e0 | 2014-11-24 12:31:40 +0000 | [diff] [blame] | 644 | cmp x24, #ESR_ELx_EC_SP_ALIGN // stack alignment exception |
Catalin Marinas | 60ffc30 | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 645 | b.eq el0_sp_pc |
Mark Rutland | aed40e0 | 2014-11-24 12:31:40 +0000 | [diff] [blame] | 646 | cmp x24, #ESR_ELx_EC_PC_ALIGN // pc alignment exception |
Catalin Marinas | 60ffc30 | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 647 | b.eq el0_sp_pc |
Mark Rutland | aed40e0 | 2014-11-24 12:31:40 +0000 | [diff] [blame] | 648 | cmp x24, #ESR_ELx_EC_UNKNOWN // unknown exception in EL0 |
Catalin Marinas | 60ffc30 | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 649 | b.eq el0_undef |
Mark Rutland | aed40e0 | 2014-11-24 12:31:40 +0000 | [diff] [blame] | 650 | cmp x24, #ESR_ELx_EC_BREAKPT_LOW // debug exception in EL0 |
Catalin Marinas | 60ffc30 | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 651 | b.ge el0_dbg |
| 652 | b el0_inv |
| 653 | |
| 654 | #ifdef CONFIG_COMPAT |
| 655 | .align 6 |
| 656 | el0_sync_compat: |
| 657 | kernel_entry 0, 32 |
| 658 | mrs x25, esr_el1 // read the syndrome register |
Mark Rutland | aed40e0 | 2014-11-24 12:31:40 +0000 | [diff] [blame] | 659 | lsr x24, x25, #ESR_ELx_EC_SHIFT // exception class |
| 660 | cmp x24, #ESR_ELx_EC_SVC32 // SVC in 32-bit state |
Catalin Marinas | 60ffc30 | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 661 | b.eq el0_svc_compat |
Mark Rutland | aed40e0 | 2014-11-24 12:31:40 +0000 | [diff] [blame] | 662 | cmp x24, #ESR_ELx_EC_DABT_LOW // data abort in EL0 |
Catalin Marinas | 60ffc30 | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 663 | b.eq el0_da |
Mark Rutland | aed40e0 | 2014-11-24 12:31:40 +0000 | [diff] [blame] | 664 | cmp x24, #ESR_ELx_EC_IABT_LOW // instruction abort in EL0 |
Catalin Marinas | 60ffc30 | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 665 | b.eq el0_ia |
Mark Rutland | aed40e0 | 2014-11-24 12:31:40 +0000 | [diff] [blame] | 666 | cmp x24, #ESR_ELx_EC_FP_ASIMD // FP/ASIMD access |
Catalin Marinas | 60ffc30 | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 667 | b.eq el0_fpsimd_acc |
Mark Rutland | aed40e0 | 2014-11-24 12:31:40 +0000 | [diff] [blame] | 668 | cmp x24, #ESR_ELx_EC_FP_EXC32 // FP/ASIMD exception |
Catalin Marinas | 60ffc30 | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 669 | b.eq el0_fpsimd_exc |
Mark Salyzyn | 77f3228f | 2015-10-13 14:30:51 -0700 | [diff] [blame] | 670 | cmp x24, #ESR_ELx_EC_PC_ALIGN // pc alignment exception |
| 671 | b.eq el0_sp_pc |
Mark Rutland | aed40e0 | 2014-11-24 12:31:40 +0000 | [diff] [blame] | 672 | cmp x24, #ESR_ELx_EC_UNKNOWN // unknown exception in EL0 |
Catalin Marinas | 60ffc30 | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 673 | b.eq el0_undef |
Mark Rutland | aed40e0 | 2014-11-24 12:31:40 +0000 | [diff] [blame] | 674 | cmp x24, #ESR_ELx_EC_CP15_32 // CP15 MRC/MCR trap |
Mark Rutland | 381cc2b | 2013-05-24 12:02:35 +0100 | [diff] [blame] | 675 | b.eq el0_undef |
Mark Rutland | aed40e0 | 2014-11-24 12:31:40 +0000 | [diff] [blame] | 676 | cmp x24, #ESR_ELx_EC_CP15_64 // CP15 MRRC/MCRR trap |
Mark Rutland | 381cc2b | 2013-05-24 12:02:35 +0100 | [diff] [blame] | 677 | b.eq el0_undef |
Mark Rutland | aed40e0 | 2014-11-24 12:31:40 +0000 | [diff] [blame] | 678 | cmp x24, #ESR_ELx_EC_CP14_MR // CP14 MRC/MCR trap |
Mark Rutland | 381cc2b | 2013-05-24 12:02:35 +0100 | [diff] [blame] | 679 | b.eq el0_undef |
Mark Rutland | aed40e0 | 2014-11-24 12:31:40 +0000 | [diff] [blame] | 680 | cmp x24, #ESR_ELx_EC_CP14_LS // CP14 LDC/STC trap |
Mark Rutland | 381cc2b | 2013-05-24 12:02:35 +0100 | [diff] [blame] | 681 | b.eq el0_undef |
Mark Rutland | aed40e0 | 2014-11-24 12:31:40 +0000 | [diff] [blame] | 682 | cmp x24, #ESR_ELx_EC_CP14_64 // CP14 MRRC/MCRR trap |
Mark Rutland | 381cc2b | 2013-05-24 12:02:35 +0100 | [diff] [blame] | 683 | b.eq el0_undef |
Mark Rutland | aed40e0 | 2014-11-24 12:31:40 +0000 | [diff] [blame] | 684 | cmp x24, #ESR_ELx_EC_BREAKPT_LOW // debug exception in EL0 |
Catalin Marinas | 60ffc30 | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 685 | b.ge el0_dbg |
| 686 | b el0_inv |
| 687 | el0_svc_compat: |
| 688 | /* |
| 689 | * AArch32 syscall handling |
| 690 | */ |
Dave Martin | bc0ee47 | 2017-10-31 15:51:05 +0000 | [diff] [blame] | 691 | ldr x16, [tsk, #TSK_TI_FLAGS] // load thread flags |
Catalin Marinas | 0156411 | 2015-01-06 16:42:32 +0000 | [diff] [blame] | 692 | adrp stbl, compat_sys_call_table // load compat syscall table pointer |
Dave Martin | 35d0e6f | 2017-08-01 15:35:53 +0100 | [diff] [blame] | 693 | mov wscno, w7 // syscall number in w7 (r7) |
| 694 | mov wsc_nr, #__NR_compat_syscalls |
Catalin Marinas | 60ffc30 | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 695 | b el0_svc_naked |
| 696 | |
| 697 | .align 6 |
| 698 | el0_irq_compat: |
| 699 | kernel_entry 0, 32 |
| 700 | b el0_irq_naked |
Xie XiuQi | a92d4d1 | 2017-11-02 12:12:42 +0000 | [diff] [blame] | 701 | |
| 702 | el0_error_compat: |
| 703 | kernel_entry 0, 32 |
| 704 | b el0_error_naked |
Catalin Marinas | 60ffc30 | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 705 | #endif |
| 706 | |
| 707 | el0_da: |
| 708 | /* |
| 709 | * Data abort handling |
| 710 | */ |
Larry Bassel | 6ab6463 | 2014-05-30 20:34:14 +0100 | [diff] [blame] | 711 | mrs x26, far_el1 |
James Morse | 746647c | 2017-11-02 12:12:40 +0000 | [diff] [blame] | 712 | enable_daif |
Larry Bassel | 6c81fe7 | 2014-05-30 12:34:15 -0700 | [diff] [blame] | 713 | ct_user_exit |
Kristina Martsenko | 276e932 | 2017-05-03 16:37:47 +0100 | [diff] [blame] | 714 | clear_address_tag x0, x26 |
Catalin Marinas | 60ffc30 | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 715 | mov x1, x25 |
| 716 | mov x2, sp |
Will Deacon | d54e81f | 2014-09-29 11:44:01 +0100 | [diff] [blame] | 717 | bl do_mem_abort |
| 718 | b ret_to_user |
Catalin Marinas | 60ffc30 | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 719 | el0_ia: |
| 720 | /* |
| 721 | * Instruction abort handling |
| 722 | */ |
Larry Bassel | 6ab6463 | 2014-05-30 20:34:14 +0100 | [diff] [blame] | 723 | mrs x26, far_el1 |
James Morse | 746647c | 2017-11-02 12:12:40 +0000 | [diff] [blame] | 724 | enable_daif |
Larry Bassel | 6c81fe7 | 2014-05-30 12:34:15 -0700 | [diff] [blame] | 725 | ct_user_exit |
Larry Bassel | 6ab6463 | 2014-05-30 20:34:14 +0100 | [diff] [blame] | 726 | mov x0, x26 |
Mark Rutland | 541ec87 | 2016-05-31 12:33:03 +0100 | [diff] [blame] | 727 | mov x1, x25 |
Catalin Marinas | 60ffc30 | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 728 | mov x2, sp |
Will Deacon | d54e81f | 2014-09-29 11:44:01 +0100 | [diff] [blame] | 729 | bl do_mem_abort |
| 730 | b ret_to_user |
Catalin Marinas | 60ffc30 | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 731 | el0_fpsimd_acc: |
| 732 | /* |
| 733 | * Floating Point or Advanced SIMD access |
| 734 | */ |
James Morse | 746647c | 2017-11-02 12:12:40 +0000 | [diff] [blame] | 735 | enable_daif |
Larry Bassel | 6c81fe7 | 2014-05-30 12:34:15 -0700 | [diff] [blame] | 736 | ct_user_exit |
Catalin Marinas | 60ffc30 | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 737 | mov x0, x25 |
| 738 | mov x1, sp |
Will Deacon | d54e81f | 2014-09-29 11:44:01 +0100 | [diff] [blame] | 739 | bl do_fpsimd_acc |
| 740 | b ret_to_user |
Dave Martin | bc0ee47 | 2017-10-31 15:51:05 +0000 | [diff] [blame] | 741 | el0_sve_acc: |
| 742 | /* |
| 743 | * Scalable Vector Extension access |
| 744 | */ |
| 745 | enable_daif |
| 746 | ct_user_exit |
| 747 | mov x0, x25 |
| 748 | mov x1, sp |
| 749 | bl do_sve_acc |
| 750 | b ret_to_user |
Catalin Marinas | 60ffc30 | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 751 | el0_fpsimd_exc: |
| 752 | /* |
Dave Martin | bc0ee47 | 2017-10-31 15:51:05 +0000 | [diff] [blame] | 753 | * Floating Point, Advanced SIMD or SVE exception |
Catalin Marinas | 60ffc30 | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 754 | */ |
James Morse | 746647c | 2017-11-02 12:12:40 +0000 | [diff] [blame] | 755 | enable_daif |
Larry Bassel | 6c81fe7 | 2014-05-30 12:34:15 -0700 | [diff] [blame] | 756 | ct_user_exit |
Catalin Marinas | 60ffc30 | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 757 | mov x0, x25 |
| 758 | mov x1, sp |
Will Deacon | d54e81f | 2014-09-29 11:44:01 +0100 | [diff] [blame] | 759 | bl do_fpsimd_exc |
| 760 | b ret_to_user |
Catalin Marinas | 60ffc30 | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 761 | el0_sp_pc: |
| 762 | /* |
| 763 | * Stack or PC alignment exception handling |
| 764 | */ |
Larry Bassel | 6ab6463 | 2014-05-30 20:34:14 +0100 | [diff] [blame] | 765 | mrs x26, far_el1 |
James Morse | 746647c | 2017-11-02 12:12:40 +0000 | [diff] [blame] | 766 | enable_daif |
Mark Rutland | 46b0567 | 2015-06-15 16:40:27 +0100 | [diff] [blame] | 767 | ct_user_exit |
Larry Bassel | 6ab6463 | 2014-05-30 20:34:14 +0100 | [diff] [blame] | 768 | mov x0, x26 |
Catalin Marinas | 60ffc30 | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 769 | mov x1, x25 |
| 770 | mov x2, sp |
Will Deacon | d54e81f | 2014-09-29 11:44:01 +0100 | [diff] [blame] | 771 | bl do_sp_pc_abort |
| 772 | b ret_to_user |
Catalin Marinas | 60ffc30 | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 773 | el0_undef: |
| 774 | /* |
| 775 | * Undefined instruction |
| 776 | */ |
James Morse | 746647c | 2017-11-02 12:12:40 +0000 | [diff] [blame] | 777 | enable_daif |
Larry Bassel | 6c81fe7 | 2014-05-30 12:34:15 -0700 | [diff] [blame] | 778 | ct_user_exit |
Will Deacon | 2a28307 | 2014-04-29 19:04:06 +0100 | [diff] [blame] | 779 | mov x0, sp |
Will Deacon | d54e81f | 2014-09-29 11:44:01 +0100 | [diff] [blame] | 780 | bl do_undefinstr |
| 781 | b ret_to_user |
Andre Przywara | 7dd01ae | 2016-06-28 18:07:32 +0100 | [diff] [blame] | 782 | el0_sys: |
| 783 | /* |
| 784 | * System instructions, for trapped cache maintenance instructions |
| 785 | */ |
James Morse | 746647c | 2017-11-02 12:12:40 +0000 | [diff] [blame] | 786 | enable_daif |
Andre Przywara | 7dd01ae | 2016-06-28 18:07:32 +0100 | [diff] [blame] | 787 | ct_user_exit |
| 788 | mov x0, x25 |
| 789 | mov x1, sp |
| 790 | bl do_sysinstr |
| 791 | b ret_to_user |
Catalin Marinas | 60ffc30 | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 792 | el0_dbg: |
| 793 | /* |
| 794 | * Debug exception handling |
| 795 | */ |
| 796 | tbnz x24, #0, el0_inv // EL0 only |
| 797 | mrs x0, far_el1 |
Catalin Marinas | 60ffc30 | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 798 | mov x1, x25 |
| 799 | mov x2, sp |
Will Deacon | 2a28307 | 2014-04-29 19:04:06 +0100 | [diff] [blame] | 800 | bl do_debug_exception |
James Morse | 746647c | 2017-11-02 12:12:40 +0000 | [diff] [blame] | 801 | enable_daif |
Larry Bassel | 6c81fe7 | 2014-05-30 12:34:15 -0700 | [diff] [blame] | 802 | ct_user_exit |
Will Deacon | 2a28307 | 2014-04-29 19:04:06 +0100 | [diff] [blame] | 803 | b ret_to_user |
Catalin Marinas | 60ffc30 | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 804 | el0_inv: |
James Morse | 746647c | 2017-11-02 12:12:40 +0000 | [diff] [blame] | 805 | enable_daif |
Larry Bassel | 6c81fe7 | 2014-05-30 12:34:15 -0700 | [diff] [blame] | 806 | ct_user_exit |
Catalin Marinas | 60ffc30 | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 807 | mov x0, sp |
| 808 | mov x1, #BAD_SYNC |
Mark Rutland | 1b42804 | 2015-07-07 18:00:49 +0100 | [diff] [blame] | 809 | mov x2, x25 |
Mark Rutland | 7d9e8f7 | 2017-01-18 17:23:41 +0000 | [diff] [blame] | 810 | bl bad_el0_sync |
Will Deacon | d54e81f | 2014-09-29 11:44:01 +0100 | [diff] [blame] | 811 | b ret_to_user |
Catalin Marinas | 60ffc30 | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 812 | ENDPROC(el0_sync) |
| 813 | |
| 814 | .align 6 |
| 815 | el0_irq: |
| 816 | kernel_entry 0 |
| 817 | el0_irq_naked: |
James Morse | b282e1c | 2017-11-02 12:12:41 +0000 | [diff] [blame] | 818 | enable_da_f |
Catalin Marinas | 60ffc30 | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 819 | #ifdef CONFIG_TRACE_IRQFLAGS |
| 820 | bl trace_hardirqs_off |
| 821 | #endif |
Marc Zyngier | 6468178 | 2013-11-12 17:11:53 +0000 | [diff] [blame] | 822 | |
Larry Bassel | 6c81fe7 | 2014-05-30 12:34:15 -0700 | [diff] [blame] | 823 | ct_user_exit |
Catalin Marinas | 60ffc30 | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 824 | irq_handler |
Marc Zyngier | 6468178 | 2013-11-12 17:11:53 +0000 | [diff] [blame] | 825 | |
Catalin Marinas | 60ffc30 | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 826 | #ifdef CONFIG_TRACE_IRQFLAGS |
| 827 | bl trace_hardirqs_on |
| 828 | #endif |
| 829 | b ret_to_user |
| 830 | ENDPROC(el0_irq) |
| 831 | |
Xie XiuQi | a92d4d1 | 2017-11-02 12:12:42 +0000 | [diff] [blame] | 832 | el1_error: |
| 833 | kernel_entry 1 |
| 834 | mrs x1, esr_el1 |
| 835 | enable_dbg |
| 836 | mov x0, sp |
| 837 | bl do_serror |
| 838 | kernel_exit 1 |
| 839 | ENDPROC(el1_error) |
| 840 | |
| 841 | el0_error: |
| 842 | kernel_entry 0 |
| 843 | el0_error_naked: |
| 844 | mrs x1, esr_el1 |
| 845 | enable_dbg |
| 846 | mov x0, sp |
| 847 | bl do_serror |
| 848 | enable_daif |
| 849 | ct_user_exit |
| 850 | b ret_to_user |
| 851 | ENDPROC(el0_error) |
| 852 | |
| 853 | |
Catalin Marinas | 60ffc30 | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 854 | /* |
Catalin Marinas | 60ffc30 | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 855 | * This is the fast syscall return path. We do as little as possible here, |
| 856 | * and this includes saving x0 back into the kernel stack. |
| 857 | */ |
| 858 | ret_fast_syscall: |
James Morse | 8d66772 | 2017-11-02 12:12:37 +0000 | [diff] [blame] | 859 | disable_daif |
Will Deacon | 412fcb6 | 2015-08-19 15:57:09 +0100 | [diff] [blame] | 860 | str x0, [sp, #S_X0] // returned x0 |
Mark Rutland | c02433d | 2016-11-03 20:23:13 +0000 | [diff] [blame] | 861 | ldr x1, [tsk, #TSK_TI_FLAGS] // re-check for syscall tracing |
Josh Stone | 04d7e09 | 2015-06-05 14:28:03 -0700 | [diff] [blame] | 862 | and x2, x1, #_TIF_SYSCALL_WORK |
| 863 | cbnz x2, ret_fast_syscall_trace |
Catalin Marinas | 60ffc30 | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 864 | and x2, x1, #_TIF_WORK_MASK |
Will Deacon | 412fcb6 | 2015-08-19 15:57:09 +0100 | [diff] [blame] | 865 | cbnz x2, work_pending |
Will Deacon | 2a28307 | 2014-04-29 19:04:06 +0100 | [diff] [blame] | 866 | enable_step_tsk x1, x2 |
Will Deacon | 412fcb6 | 2015-08-19 15:57:09 +0100 | [diff] [blame] | 867 | kernel_exit 0 |
Josh Stone | 04d7e09 | 2015-06-05 14:28:03 -0700 | [diff] [blame] | 868 | ret_fast_syscall_trace: |
James Morse | 8d66772 | 2017-11-02 12:12:37 +0000 | [diff] [blame] | 869 | enable_daif |
Will Deacon | 412fcb6 | 2015-08-19 15:57:09 +0100 | [diff] [blame] | 870 | b __sys_trace_return_skipped // we already saved x0 |
Catalin Marinas | 60ffc30 | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 871 | |
| 872 | /* |
| 873 | * Ok, we need to do extra processing, enter the slow path. |
| 874 | */ |
Catalin Marinas | 60ffc30 | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 875 | work_pending: |
Catalin Marinas | 60ffc30 | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 876 | mov x0, sp // 'regs' |
Catalin Marinas | 60ffc30 | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 877 | bl do_notify_resume |
Catalin Marinas | db3899a | 2015-12-04 12:42:29 +0000 | [diff] [blame] | 878 | #ifdef CONFIG_TRACE_IRQFLAGS |
Chris Metcalf | 421dd6f | 2016-07-14 16:48:14 -0400 | [diff] [blame] | 879 | bl trace_hardirqs_on // enabled while in userspace |
Catalin Marinas | db3899a | 2015-12-04 12:42:29 +0000 | [diff] [blame] | 880 | #endif |
Mark Rutland | c02433d | 2016-11-03 20:23:13 +0000 | [diff] [blame] | 881 | ldr x1, [tsk, #TSK_TI_FLAGS] // re-check for single-step |
Chris Metcalf | 421dd6f | 2016-07-14 16:48:14 -0400 | [diff] [blame] | 882 | b finish_ret_to_user |
Catalin Marinas | 60ffc30 | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 883 | /* |
| 884 | * "slow" syscall return path. |
| 885 | */ |
Catalin Marinas | 59dc67b | 2012-09-10 16:11:46 +0100 | [diff] [blame] | 886 | ret_to_user: |
James Morse | 8d66772 | 2017-11-02 12:12:37 +0000 | [diff] [blame] | 887 | disable_daif |
Mark Rutland | c02433d | 2016-11-03 20:23:13 +0000 | [diff] [blame] | 888 | ldr x1, [tsk, #TSK_TI_FLAGS] |
Catalin Marinas | 60ffc30 | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 889 | and x2, x1, #_TIF_WORK_MASK |
| 890 | cbnz x2, work_pending |
Chris Metcalf | 421dd6f | 2016-07-14 16:48:14 -0400 | [diff] [blame] | 891 | finish_ret_to_user: |
Will Deacon | 2a28307 | 2014-04-29 19:04:06 +0100 | [diff] [blame] | 892 | enable_step_tsk x1, x2 |
Will Deacon | 412fcb6 | 2015-08-19 15:57:09 +0100 | [diff] [blame] | 893 | kernel_exit 0 |
Catalin Marinas | 60ffc30 | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 894 | ENDPROC(ret_to_user) |
| 895 | |
| 896 | /* |
Catalin Marinas | 60ffc30 | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 897 | * SVC handler. |
| 898 | */ |
| 899 | .align 6 |
| 900 | el0_svc: |
Dave Martin | bc0ee47 | 2017-10-31 15:51:05 +0000 | [diff] [blame] | 901 | ldr x16, [tsk, #TSK_TI_FLAGS] // load thread flags |
Catalin Marinas | 60ffc30 | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 902 | adrp stbl, sys_call_table // load syscall table pointer |
Dave Martin | 35d0e6f | 2017-08-01 15:35:53 +0100 | [diff] [blame] | 903 | mov wscno, w8 // syscall number in w8 |
| 904 | mov wsc_nr, #__NR_syscalls |
Dave Martin | bc0ee47 | 2017-10-31 15:51:05 +0000 | [diff] [blame] | 905 | |
Dave Martin | 43994d8 | 2017-10-31 15:51:19 +0000 | [diff] [blame] | 906 | #ifdef CONFIG_ARM64_SVE |
| 907 | alternative_if_not ARM64_SVE |
Dave Martin | bc0ee47 | 2017-10-31 15:51:05 +0000 | [diff] [blame] | 908 | b el0_svc_naked |
Dave Martin | 43994d8 | 2017-10-31 15:51:19 +0000 | [diff] [blame] | 909 | alternative_else_nop_endif |
Dave Martin | bc0ee47 | 2017-10-31 15:51:05 +0000 | [diff] [blame] | 910 | tbz x16, #TIF_SVE, el0_svc_naked // Skip unless TIF_SVE set: |
| 911 | bic x16, x16, #_TIF_SVE // discard SVE state |
| 912 | str x16, [tsk, #TSK_TI_FLAGS] |
| 913 | |
| 914 | /* |
| 915 | * task_fpsimd_load() won't be called to update CPACR_EL1 in |
| 916 | * ret_to_user unless TIF_FOREIGN_FPSTATE is still set, which only |
| 917 | * happens if a context switch or kernel_neon_begin() or context |
| 918 | * modification (sigreturn, ptrace) intervenes. |
| 919 | * So, ensure that CPACR_EL1 is already correct for the fast-path case: |
| 920 | */ |
| 921 | mrs x9, cpacr_el1 |
| 922 | bic x9, x9, #CPACR_EL1_ZEN_EL0EN // disable SVE for el0 |
| 923 | msr cpacr_el1, x9 // synchronised by eret to el0 |
Dave Martin | 43994d8 | 2017-10-31 15:51:19 +0000 | [diff] [blame] | 924 | #endif |
Dave Martin | bc0ee47 | 2017-10-31 15:51:05 +0000 | [diff] [blame] | 925 | |
Catalin Marinas | 60ffc30 | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 926 | el0_svc_naked: // compat entry point |
Dave Martin | 35d0e6f | 2017-08-01 15:35:53 +0100 | [diff] [blame] | 927 | stp x0, xscno, [sp, #S_ORIG_X0] // save the original x0 and syscall number |
James Morse | 746647c | 2017-11-02 12:12:40 +0000 | [diff] [blame] | 928 | enable_daif |
Larry Bassel | 6c81fe7 | 2014-05-30 12:34:15 -0700 | [diff] [blame] | 929 | ct_user_exit 1 |
Catalin Marinas | 60ffc30 | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 930 | |
Dave Martin | bc0ee47 | 2017-10-31 15:51:05 +0000 | [diff] [blame] | 931 | tst x16, #_TIF_SYSCALL_WORK // check for syscall hooks |
AKASHI Takahiro | 449f81a | 2014-04-30 10:51:29 +0100 | [diff] [blame] | 932 | b.ne __sys_trace |
Dave Martin | 35d0e6f | 2017-08-01 15:35:53 +0100 | [diff] [blame] | 933 | cmp wscno, wsc_nr // check upper syscall limit |
Catalin Marinas | 60ffc30 | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 934 | b.hs ni_sys |
Dave Martin | 35d0e6f | 2017-08-01 15:35:53 +0100 | [diff] [blame] | 935 | ldr x16, [stbl, xscno, lsl #3] // address in the syscall table |
Will Deacon | d54e81f | 2014-09-29 11:44:01 +0100 | [diff] [blame] | 936 | blr x16 // call sys_* routine |
| 937 | b ret_fast_syscall |
Catalin Marinas | 60ffc30 | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 938 | ni_sys: |
| 939 | mov x0, sp |
Will Deacon | d54e81f | 2014-09-29 11:44:01 +0100 | [diff] [blame] | 940 | bl do_ni_syscall |
| 941 | b ret_fast_syscall |
Catalin Marinas | 60ffc30 | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 942 | ENDPROC(el0_svc) |
| 943 | |
| 944 | /* |
| 945 | * This is the really slow path. We're going to be doing context |
| 946 | * switches, and waiting for our parent to respond. |
| 947 | */ |
| 948 | __sys_trace: |
Dave Martin | 17c2895 | 2017-08-01 15:35:54 +0100 | [diff] [blame] | 949 | cmp wscno, #NO_SYSCALL // user-issued syscall(-1)? |
AKASHI Takahiro | 1014c81 | 2014-11-28 05:26:35 +0000 | [diff] [blame] | 950 | b.ne 1f |
Dave Martin | 35d0e6f | 2017-08-01 15:35:53 +0100 | [diff] [blame] | 951 | mov x0, #-ENOSYS // set default errno if so |
AKASHI Takahiro | 1014c81 | 2014-11-28 05:26:35 +0000 | [diff] [blame] | 952 | str x0, [sp, #S_X0] |
| 953 | 1: mov x0, sp |
AKASHI Takahiro | 3157858f | 2014-04-30 10:51:30 +0100 | [diff] [blame] | 954 | bl syscall_trace_enter |
Dave Martin | 17c2895 | 2017-08-01 15:35:54 +0100 | [diff] [blame] | 955 | cmp w0, #NO_SYSCALL // skip the syscall? |
AKASHI Takahiro | 1014c81 | 2014-11-28 05:26:35 +0000 | [diff] [blame] | 956 | b.eq __sys_trace_return_skipped |
Dave Martin | 35d0e6f | 2017-08-01 15:35:53 +0100 | [diff] [blame] | 957 | mov wscno, w0 // syscall number (possibly new) |
Catalin Marinas | 60ffc30 | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 958 | mov x1, sp // pointer to regs |
Dave Martin | 35d0e6f | 2017-08-01 15:35:53 +0100 | [diff] [blame] | 959 | cmp wscno, wsc_nr // check upper syscall limit |
Will Deacon | d54e81f | 2014-09-29 11:44:01 +0100 | [diff] [blame] | 960 | b.hs __ni_sys_trace |
Catalin Marinas | 60ffc30 | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 961 | ldp x0, x1, [sp] // restore the syscall args |
| 962 | ldp x2, x3, [sp, #S_X2] |
| 963 | ldp x4, x5, [sp, #S_X4] |
| 964 | ldp x6, x7, [sp, #S_X6] |
Dave Martin | 35d0e6f | 2017-08-01 15:35:53 +0100 | [diff] [blame] | 965 | ldr x16, [stbl, xscno, lsl #3] // address in the syscall table |
Will Deacon | d54e81f | 2014-09-29 11:44:01 +0100 | [diff] [blame] | 966 | blr x16 // call sys_* routine |
Catalin Marinas | 60ffc30 | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 967 | |
| 968 | __sys_trace_return: |
AKASHI Takahiro | 1014c81 | 2014-11-28 05:26:35 +0000 | [diff] [blame] | 969 | str x0, [sp, #S_X0] // save returned x0 |
| 970 | __sys_trace_return_skipped: |
AKASHI Takahiro | 3157858f | 2014-04-30 10:51:30 +0100 | [diff] [blame] | 971 | mov x0, sp |
| 972 | bl syscall_trace_exit |
Catalin Marinas | 60ffc30 | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 973 | b ret_to_user |
| 974 | |
Will Deacon | d54e81f | 2014-09-29 11:44:01 +0100 | [diff] [blame] | 975 | __ni_sys_trace: |
| 976 | mov x0, sp |
| 977 | bl do_ni_syscall |
| 978 | b __sys_trace_return |
| 979 | |
Pratyush Anand | 888b3c8 | 2016-07-08 12:35:50 -0400 | [diff] [blame] | 980 | .popsection // .entry.text |
| 981 | |
Will Deacon | c7b9ada | 2017-11-14 14:07:40 +0000 | [diff] [blame] | 982 | #ifdef CONFIG_UNMAP_KERNEL_AT_EL0 |
| 983 | /* |
| 984 | * Exception vectors trampoline. |
| 985 | */ |
| 986 | .pushsection ".entry.tramp.text", "ax" |
| 987 | |
| 988 | .macro tramp_map_kernel, tmp |
| 989 | mrs \tmp, ttbr1_el1 |
| 990 | sub \tmp, \tmp, #(SWAPPER_DIR_SIZE + RESERVED_TTBR0_SIZE) |
| 991 | bic \tmp, \tmp, #USER_ASID_FLAG |
| 992 | msr ttbr1_el1, \tmp |
Will Deacon | d1777e6 | 2017-11-14 14:29:19 +0000 | [diff] [blame] | 993 | #ifdef CONFIG_QCOM_FALKOR_ERRATUM_1003 |
| 994 | alternative_if ARM64_WORKAROUND_QCOM_FALKOR_E1003 |
| 995 | /* ASID already in \tmp[63:48] */ |
| 996 | movk \tmp, #:abs_g2_nc:(TRAMP_VALIAS >> 12) |
| 997 | movk \tmp, #:abs_g1_nc:(TRAMP_VALIAS >> 12) |
| 998 | /* 2MB boundary containing the vectors, so we nobble the walk cache */ |
| 999 | movk \tmp, #:abs_g0_nc:((TRAMP_VALIAS & ~(SZ_2M - 1)) >> 12) |
| 1000 | isb |
| 1001 | tlbi vae1, \tmp |
| 1002 | dsb nsh |
| 1003 | alternative_else_nop_endif |
| 1004 | #endif /* CONFIG_QCOM_FALKOR_ERRATUM_1003 */ |
Will Deacon | c7b9ada | 2017-11-14 14:07:40 +0000 | [diff] [blame] | 1005 | .endm |
| 1006 | |
| 1007 | .macro tramp_unmap_kernel, tmp |
| 1008 | mrs \tmp, ttbr1_el1 |
| 1009 | add \tmp, \tmp, #(SWAPPER_DIR_SIZE + RESERVED_TTBR0_SIZE) |
| 1010 | orr \tmp, \tmp, #USER_ASID_FLAG |
| 1011 | msr ttbr1_el1, \tmp |
| 1012 | /* |
| 1013 | * We avoid running the post_ttbr_update_workaround here because the |
| 1014 | * user and kernel ASIDs don't have conflicting mappings, so any |
| 1015 | * "blessing" as described in: |
| 1016 | * |
| 1017 | * http://lkml.kernel.org/r/56BB848A.6060603@caviumnetworks.com |
| 1018 | * |
| 1019 | * will not hurt correctness. Whilst this may partially defeat the |
| 1020 | * point of using split ASIDs in the first place, it avoids |
| 1021 | * the hit of invalidating the entire I-cache on every return to |
| 1022 | * userspace. |
| 1023 | */ |
| 1024 | .endm |
| 1025 | |
| 1026 | .macro tramp_ventry, regsize = 64 |
| 1027 | .align 7 |
| 1028 | 1: |
| 1029 | .if \regsize == 64 |
| 1030 | msr tpidrro_el0, x30 // Restored in kernel_ventry |
| 1031 | .endif |
| 1032 | tramp_map_kernel x30 |
| 1033 | ldr x30, =vectors |
| 1034 | prfm plil1strm, [x30, #(1b - tramp_vectors)] |
| 1035 | msr vbar_el1, x30 |
| 1036 | add x30, x30, #(1b - tramp_vectors) |
| 1037 | isb |
| 1038 | br x30 |
| 1039 | .endm |
| 1040 | |
| 1041 | .macro tramp_exit, regsize = 64 |
| 1042 | adr x30, tramp_vectors |
| 1043 | msr vbar_el1, x30 |
| 1044 | tramp_unmap_kernel x30 |
| 1045 | .if \regsize == 64 |
| 1046 | mrs x30, far_el1 |
| 1047 | .endif |
| 1048 | eret |
| 1049 | .endm |
| 1050 | |
| 1051 | .align 11 |
| 1052 | ENTRY(tramp_vectors) |
| 1053 | .space 0x400 |
| 1054 | |
| 1055 | tramp_ventry |
| 1056 | tramp_ventry |
| 1057 | tramp_ventry |
| 1058 | tramp_ventry |
| 1059 | |
| 1060 | tramp_ventry 32 |
| 1061 | tramp_ventry 32 |
| 1062 | tramp_ventry 32 |
| 1063 | tramp_ventry 32 |
| 1064 | END(tramp_vectors) |
| 1065 | |
| 1066 | ENTRY(tramp_exit_native) |
| 1067 | tramp_exit |
| 1068 | END(tramp_exit_native) |
| 1069 | |
| 1070 | ENTRY(tramp_exit_compat) |
| 1071 | tramp_exit 32 |
| 1072 | END(tramp_exit_compat) |
| 1073 | |
| 1074 | .ltorg |
| 1075 | .popsection // .entry.tramp.text |
| 1076 | #endif /* CONFIG_UNMAP_KERNEL_AT_EL0 */ |
| 1077 | |
Catalin Marinas | 60ffc30 | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 1078 | /* |
| 1079 | * Special system call wrappers. |
| 1080 | */ |
Catalin Marinas | 60ffc30 | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 1081 | ENTRY(sys_rt_sigreturn_wrapper) |
| 1082 | mov x0, sp |
| 1083 | b sys_rt_sigreturn |
| 1084 | ENDPROC(sys_rt_sigreturn_wrapper) |
Mark Rutland | ed84b4e | 2017-07-26 16:05:20 +0100 | [diff] [blame] | 1085 | |
| 1086 | /* |
| 1087 | * Register switch for AArch64. The callee-saved registers need to be saved |
| 1088 | * and restored. On entry: |
| 1089 | * x0 = previous task_struct (must be preserved across the switch) |
| 1090 | * x1 = next task_struct |
| 1091 | * Previous and next are guaranteed not to be the same. |
| 1092 | * |
| 1093 | */ |
| 1094 | ENTRY(cpu_switch_to) |
| 1095 | mov x10, #THREAD_CPU_CONTEXT |
| 1096 | add x8, x0, x10 |
| 1097 | mov x9, sp |
| 1098 | stp x19, x20, [x8], #16 // store callee-saved registers |
| 1099 | stp x21, x22, [x8], #16 |
| 1100 | stp x23, x24, [x8], #16 |
| 1101 | stp x25, x26, [x8], #16 |
| 1102 | stp x27, x28, [x8], #16 |
| 1103 | stp x29, x9, [x8], #16 |
| 1104 | str lr, [x8] |
| 1105 | add x8, x1, x10 |
| 1106 | ldp x19, x20, [x8], #16 // restore callee-saved registers |
| 1107 | ldp x21, x22, [x8], #16 |
| 1108 | ldp x23, x24, [x8], #16 |
| 1109 | ldp x25, x26, [x8], #16 |
| 1110 | ldp x27, x28, [x8], #16 |
| 1111 | ldp x29, x9, [x8], #16 |
| 1112 | ldr lr, [x8] |
| 1113 | mov sp, x9 |
| 1114 | msr sp_el0, x1 |
| 1115 | ret |
| 1116 | ENDPROC(cpu_switch_to) |
| 1117 | NOKPROBE(cpu_switch_to) |
| 1118 | |
| 1119 | /* |
| 1120 | * This is how we return from a fork. |
| 1121 | */ |
| 1122 | ENTRY(ret_from_fork) |
| 1123 | bl schedule_tail |
| 1124 | cbz x19, 1f // not a kernel thread |
| 1125 | mov x0, x20 |
| 1126 | blr x19 |
| 1127 | 1: get_thread_info tsk |
| 1128 | b ret_to_user |
| 1129 | ENDPROC(ret_from_fork) |
| 1130 | NOKPROBE(ret_from_fork) |