blob: f33e6aed3037ce295af2da804749664909eb3d1f [file] [log] [blame]
Catalin Marinas60ffc302012-03-05 11:49:27 +00001/*
2 * Low-level exception handling code
3 *
4 * Copyright (C) 2012 ARM Ltd.
5 * Authors: Catalin Marinas <catalin.marinas@arm.com>
6 * Will Deacon <will.deacon@arm.com>
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
16 *
17 * You should have received a copy of the GNU General Public License
18 * along with this program. If not, see <http://www.gnu.org/licenses/>.
19 */
20
Marc Zyngier8e290622018-05-29 13:11:06 +010021#include <linux/arm-smccc.h>
Catalin Marinas60ffc302012-03-05 11:49:27 +000022#include <linux/init.h>
23#include <linux/linkage.h>
24
Marc Zyngier8d883b22015-06-01 10:47:41 +010025#include <asm/alternative.h>
Catalin Marinas60ffc302012-03-05 11:49:27 +000026#include <asm/assembler.h>
27#include <asm/asm-offsets.h>
Will Deacon905e8c52015-03-23 19:07:02 +000028#include <asm/cpufeature.h>
Catalin Marinas60ffc302012-03-05 11:49:27 +000029#include <asm/errno.h>
Marc Zyngier5c1ce6f2013-04-08 17:17:03 +010030#include <asm/esr.h>
James Morse8e23dac2015-12-04 11:02:27 +000031#include <asm/irq.h>
Will Deaconc7b9ada2017-11-14 14:07:40 +000032#include <asm/memory.h>
33#include <asm/mmu.h>
Yury Noroveef94a32017-08-31 11:30:50 +030034#include <asm/processor.h>
Catalin Marinas39bc88e2016-09-02 14:54:03 +010035#include <asm/ptrace.h>
Catalin Marinas60ffc302012-03-05 11:49:27 +000036#include <asm/thread_info.h>
Al Virob4b86642016-12-26 04:10:19 -050037#include <asm/asm-uaccess.h>
Catalin Marinas60ffc302012-03-05 11:49:27 +000038#include <asm/unistd.h>
39
40/*
Larry Bassel6c81fe72014-05-30 12:34:15 -070041 * Context tracking subsystem. Used to instrument transitions
42 * between user and kernel mode.
43 */
44 .macro ct_user_exit, syscall = 0
45#ifdef CONFIG_CONTEXT_TRACKING
46 bl context_tracking_user_exit
47 .if \syscall == 1
48 /*
49 * Save/restore needed during syscalls. Restore syscall arguments from
50 * the values already saved on stack during kernel_entry.
51 */
52 ldp x0, x1, [sp]
53 ldp x2, x3, [sp, #S_X2]
54 ldp x4, x5, [sp, #S_X4]
55 ldp x6, x7, [sp, #S_X6]
56 .endif
57#endif
58 .endm
59
60 .macro ct_user_enter
61#ifdef CONFIG_CONTEXT_TRACKING
62 bl context_tracking_user_enter
63#endif
64 .endm
65
66/*
Catalin Marinas60ffc302012-03-05 11:49:27 +000067 * Bad Abort numbers
68 *-----------------
69 */
70#define BAD_SYNC 0
71#define BAD_IRQ 1
72#define BAD_FIQ 2
73#define BAD_ERROR 3
74
Will Deacon5b1f7fe2017-11-14 14:20:21 +000075 .macro kernel_ventry, el, label, regsize = 64
Mark Rutlandb11e5752017-07-19 17:24:49 +010076 .align 7
Will Deacon4bf32862017-11-14 14:24:29 +000077#ifdef CONFIG_UNMAP_KERNEL_AT_EL0
Will Deaconea1e3de2017-11-14 14:38:19 +000078alternative_if ARM64_UNMAP_KERNEL_AT_EL0
Will Deacon4bf32862017-11-14 14:24:29 +000079 .if \el == 0
80 .if \regsize == 64
81 mrs x30, tpidrro_el0
82 msr tpidrro_el0, xzr
83 .else
84 mov x30, xzr
85 .endif
86 .endif
Will Deaconea1e3de2017-11-14 14:38:19 +000087alternative_else_nop_endif
Will Deacon4bf32862017-11-14 14:24:29 +000088#endif
89
Will Deacon63648dd2014-09-29 12:26:41 +010090 sub sp, sp, #S_FRAME_SIZE
Mark Rutland872d8322017-07-14 20:30:35 +010091#ifdef CONFIG_VMAP_STACK
92 /*
93 * Test whether the SP has overflowed, without corrupting a GPR.
94 * Task and IRQ stacks are aligned to (1 << THREAD_SHIFT).
95 */
96 add sp, sp, x0 // sp' = sp + x0
97 sub x0, sp, x0 // x0' = sp' - x0 = (sp + x0) - x0 = sp
98 tbnz x0, #THREAD_SHIFT, 0f
99 sub x0, sp, x0 // x0'' = sp' - x0' = (sp + x0) - sp = x0
100 sub sp, sp, x0 // sp'' = sp' - x0 = (sp + x0) - x0 = sp
Will Deacon5b1f7fe2017-11-14 14:20:21 +0000101 b el\()\el\()_\label
Mark Rutland872d8322017-07-14 20:30:35 +0100102
1030:
104 /*
105 * Either we've just detected an overflow, or we've taken an exception
106 * while on the overflow stack. Either way, we won't return to
107 * userspace, and can clobber EL0 registers to free up GPRs.
108 */
109
110 /* Stash the original SP (minus S_FRAME_SIZE) in tpidr_el0. */
111 msr tpidr_el0, x0
112
113 /* Recover the original x0 value and stash it in tpidrro_el0 */
114 sub x0, sp, x0
115 msr tpidrro_el0, x0
116
117 /* Switch to the overflow stack */
118 adr_this_cpu sp, overflow_stack + OVERFLOW_STACK_SIZE, x0
119
120 /*
121 * Check whether we were already on the overflow stack. This may happen
122 * after panic() re-enables interrupts.
123 */
124 mrs x0, tpidr_el0 // sp of interrupted context
125 sub x0, sp, x0 // delta with top of overflow stack
126 tst x0, #~(OVERFLOW_STACK_SIZE - 1) // within range?
127 b.ne __bad_stack // no? -> bad stack pointer
128
129 /* We were already on the overflow stack. Restore sp/x0 and carry on. */
130 sub sp, sp, x0
131 mrs x0, tpidrro_el0
132#endif
Will Deacon5b1f7fe2017-11-14 14:20:21 +0000133 b el\()\el\()_\label
Mark Rutlandb11e5752017-07-19 17:24:49 +0100134 .endm
135
Will Deacon4bf32862017-11-14 14:24:29 +0000136 .macro tramp_alias, dst, sym
137 mov_q \dst, TRAMP_VALIAS
138 add \dst, \dst, #(\sym - .entry.tramp.text)
Mark Rutlandb11e5752017-07-19 17:24:49 +0100139 .endm
140
Marc Zyngier8e290622018-05-29 13:11:06 +0100141 // This macro corrupts x0-x3. It is the caller's duty
142 // to save/restore them if required.
143 .macro apply_ssbd, state
144#ifdef CONFIG_ARM64_SSBD
145 mov w0, #ARM_SMCCC_ARCH_WORKAROUND_2
146 mov w1, #\state
147alternative_cb arm64_update_smccc_conduit
148 nop // Patched to SMC/HVC #0
149alternative_cb_end
150#endif
151 .endm
152
Mark Rutlandb11e5752017-07-19 17:24:49 +0100153 .macro kernel_entry, el, regsize = 64
Catalin Marinas60ffc302012-03-05 11:49:27 +0000154 .if \regsize == 32
155 mov w0, w0 // zero upper 32 bits of x0
156 .endif
Will Deacon63648dd2014-09-29 12:26:41 +0100157 stp x0, x1, [sp, #16 * 0]
158 stp x2, x3, [sp, #16 * 1]
159 stp x4, x5, [sp, #16 * 2]
160 stp x6, x7, [sp, #16 * 3]
161 stp x8, x9, [sp, #16 * 4]
162 stp x10, x11, [sp, #16 * 5]
163 stp x12, x13, [sp, #16 * 6]
164 stp x14, x15, [sp, #16 * 7]
165 stp x16, x17, [sp, #16 * 8]
166 stp x18, x19, [sp, #16 * 9]
167 stp x20, x21, [sp, #16 * 10]
168 stp x22, x23, [sp, #16 * 11]
169 stp x24, x25, [sp, #16 * 12]
170 stp x26, x27, [sp, #16 * 13]
171 stp x28, x29, [sp, #16 * 14]
172
Catalin Marinas60ffc302012-03-05 11:49:27 +0000173 .if \el == 0
174 mrs x21, sp_el0
Mark Rutlandc02433d2016-11-03 20:23:13 +0000175 ldr_this_cpu tsk, __entry_task, x20 // Ensure MDSCR_EL1.SS is clear,
176 ldr x19, [tsk, #TSK_TI_FLAGS] // since we can unmask debug
Will Deacon2a283072014-04-29 19:04:06 +0100177 disable_step_tsk x19, x20 // exceptions when scheduling.
James Morse49003a82015-12-10 10:22:41 +0000178
Marc Zyngier8e290622018-05-29 13:11:06 +0100179 apply_ssbd 1
180
181#ifdef CONFIG_ARM64_SSBD
182 ldp x0, x1, [sp, #16 * 0]
183 ldp x2, x3, [sp, #16 * 1]
184#endif
185
James Morse49003a82015-12-10 10:22:41 +0000186 mov x29, xzr // fp pointed to user-space
Catalin Marinas60ffc302012-03-05 11:49:27 +0000187 .else
188 add x21, sp, #S_FRAME_SIZE
James Morsee19a6ee2016-06-20 18:28:01 +0100189 get_thread_info tsk
Robin Murphy51369e32018-02-05 15:34:18 +0000190 /* Save the task's original addr_limit and set USER_DS */
Mark Rutlandc02433d2016-11-03 20:23:13 +0000191 ldr x20, [tsk, #TSK_TI_ADDR_LIMIT]
James Morsee19a6ee2016-06-20 18:28:01 +0100192 str x20, [sp, #S_ORIG_ADDR_LIMIT]
Robin Murphy51369e32018-02-05 15:34:18 +0000193 mov x20, #USER_DS
Mark Rutlandc02433d2016-11-03 20:23:13 +0000194 str x20, [tsk, #TSK_TI_ADDR_LIMIT]
Vladimir Murzin563cada2016-09-01 14:35:59 +0100195 /* No need to reset PSTATE.UAO, hardware's already set it to 0 for us */
James Morsee19a6ee2016-06-20 18:28:01 +0100196 .endif /* \el == 0 */
Catalin Marinas60ffc302012-03-05 11:49:27 +0000197 mrs x22, elr_el1
198 mrs x23, spsr_el1
199 stp lr, x21, [sp, #S_LR]
Catalin Marinas39bc88e2016-09-02 14:54:03 +0100200
Ard Biesheuvel73267492017-07-22 18:45:33 +0100201 /*
202 * In order to be able to dump the contents of struct pt_regs at the
203 * time the exception was taken (in case we attempt to walk the call
204 * stack later), chain it together with the stack frames.
205 */
206 .if \el == 0
207 stp xzr, xzr, [sp, #S_STACKFRAME]
208 .else
209 stp x29, x22, [sp, #S_STACKFRAME]
210 .endif
211 add x29, sp, #S_STACKFRAME
212
Catalin Marinas39bc88e2016-09-02 14:54:03 +0100213#ifdef CONFIG_ARM64_SW_TTBR0_PAN
214 /*
215 * Set the TTBR0 PAN bit in SPSR. When the exception is taken from
216 * EL0, there is no need to check the state of TTBR0_EL1 since
217 * accesses are always enabled.
218 * Note that the meaning of this bit differs from the ARMv8.1 PAN
219 * feature as all TTBR0_EL1 accesses are disabled, not just those to
220 * user mappings.
221 */
222alternative_if ARM64_HAS_PAN
223 b 1f // skip TTBR0 PAN
224alternative_else_nop_endif
225
226 .if \el != 0
227 mrs x21, ttbr0_el1
Will Deaconb5195382017-12-01 17:33:48 +0000228 tst x21, #TTBR_ASID_MASK // Check for the reserved ASID
Catalin Marinas39bc88e2016-09-02 14:54:03 +0100229 orr x23, x23, #PSR_PAN_BIT // Set the emulated PAN in the saved SPSR
230 b.eq 1f // TTBR0 access already disabled
231 and x23, x23, #~PSR_PAN_BIT // Clear the emulated PAN in the saved SPSR
232 .endif
233
234 __uaccess_ttbr0_disable x21
2351:
236#endif
237
Catalin Marinas60ffc302012-03-05 11:49:27 +0000238 stp x22, x23, [sp, #S_PC]
239
Dave Martin17c28952017-08-01 15:35:54 +0100240 /* Not in a syscall by default (el0_svc overwrites for real syscall) */
Catalin Marinas60ffc302012-03-05 11:49:27 +0000241 .if \el == 0
Dave Martin17c28952017-08-01 15:35:54 +0100242 mov w21, #NO_SYSCALL
Dave Martin35d0e6f2017-08-01 15:35:53 +0100243 str w21, [sp, #S_SYSCALLNO]
Catalin Marinas60ffc302012-03-05 11:49:27 +0000244 .endif
245
246 /*
Jungseok Lee6cdf9c72015-12-04 11:02:25 +0000247 * Set sp_el0 to current thread_info.
248 */
249 .if \el == 0
250 msr sp_el0, tsk
251 .endif
252
253 /*
Catalin Marinas60ffc302012-03-05 11:49:27 +0000254 * Registers that may be useful after this macro is invoked:
255 *
256 * x21 - aborted SP
257 * x22 - aborted PC
258 * x23 - aborted PSTATE
259 */
260 .endm
261
Will Deacon412fcb62015-08-19 15:57:09 +0100262 .macro kernel_exit, el
James Morsee19a6ee2016-06-20 18:28:01 +0100263 .if \el != 0
James Morse8d667722017-11-02 12:12:37 +0000264 disable_daif
265
James Morsee19a6ee2016-06-20 18:28:01 +0100266 /* Restore the task's original addr_limit. */
267 ldr x20, [sp, #S_ORIG_ADDR_LIMIT]
Mark Rutlandc02433d2016-11-03 20:23:13 +0000268 str x20, [tsk, #TSK_TI_ADDR_LIMIT]
James Morsee19a6ee2016-06-20 18:28:01 +0100269
270 /* No need to restore UAO, it will be restored from SPSR_EL1 */
271 .endif
272
Catalin Marinas60ffc302012-03-05 11:49:27 +0000273 ldp x21, x22, [sp, #S_PC] // load ELR, SPSR
274 .if \el == 0
Larry Bassel6c81fe72014-05-30 12:34:15 -0700275 ct_user_enter
Catalin Marinas39bc88e2016-09-02 14:54:03 +0100276 .endif
277
278#ifdef CONFIG_ARM64_SW_TTBR0_PAN
279 /*
280 * Restore access to TTBR0_EL1. If returning to EL0, no need for SPSR
281 * PAN bit checking.
282 */
283alternative_if ARM64_HAS_PAN
284 b 2f // skip TTBR0 PAN
285alternative_else_nop_endif
286
287 .if \el != 0
288 tbnz x22, #22, 1f // Skip re-enabling TTBR0 access if the PSR_PAN_BIT is set
289 .endif
290
Will Deacon27a921e2017-08-10 13:58:16 +0100291 __uaccess_ttbr0_enable x0, x1
Catalin Marinas39bc88e2016-09-02 14:54:03 +0100292
293 .if \el == 0
294 /*
295 * Enable errata workarounds only if returning to user. The only
296 * workaround currently required for TTBR0_EL1 changes are for the
297 * Cavium erratum 27456 (broadcast TLBI instructions may cause I-cache
298 * corruption).
299 */
Marc Zyngier95e3de32018-01-02 18:19:39 +0000300 bl post_ttbr_update_workaround
Catalin Marinas39bc88e2016-09-02 14:54:03 +0100301 .endif
3021:
303 .if \el != 0
304 and x22, x22, #~PSR_PAN_BIT // ARMv8.0 CPUs do not understand this bit
305 .endif
3062:
307#endif
308
309 .if \el == 0
Catalin Marinas60ffc302012-03-05 11:49:27 +0000310 ldr x23, [sp, #S_SP] // load return stack pointer
Catalin Marinas60ffc302012-03-05 11:49:27 +0000311 msr sp_el0, x23
Will Deacon4bf32862017-11-14 14:24:29 +0000312 tst x22, #PSR_MODE32_BIT // native task?
313 b.eq 3f
314
Will Deacon905e8c52015-03-23 19:07:02 +0000315#ifdef CONFIG_ARM64_ERRATUM_845719
Mark Rutland6ba3b552016-09-07 11:07:09 +0100316alternative_if ARM64_WORKAROUND_845719
Daniel Thompsone28cabf2015-07-22 12:21:03 +0100317#ifdef CONFIG_PID_IN_CONTEXTIDR
318 mrs x29, contextidr_el1
319 msr contextidr_el1, x29
320#else
321 msr contextidr_el1, xzr
322#endif
Mark Rutland6ba3b552016-09-07 11:07:09 +0100323alternative_else_nop_endif
Will Deacon905e8c52015-03-23 19:07:02 +0000324#endif
Will Deacon4bf32862017-11-14 14:24:29 +00003253:
Marc Zyngier8e290622018-05-29 13:11:06 +0100326 apply_ssbd 0
327
Catalin Marinas60ffc302012-03-05 11:49:27 +0000328 .endif
Catalin Marinas39bc88e2016-09-02 14:54:03 +0100329
Will Deacon63648dd2014-09-29 12:26:41 +0100330 msr elr_el1, x21 // set up the return data
331 msr spsr_el1, x22
Will Deacon63648dd2014-09-29 12:26:41 +0100332 ldp x0, x1, [sp, #16 * 0]
Will Deacon63648dd2014-09-29 12:26:41 +0100333 ldp x2, x3, [sp, #16 * 1]
334 ldp x4, x5, [sp, #16 * 2]
335 ldp x6, x7, [sp, #16 * 3]
336 ldp x8, x9, [sp, #16 * 4]
337 ldp x10, x11, [sp, #16 * 5]
338 ldp x12, x13, [sp, #16 * 6]
339 ldp x14, x15, [sp, #16 * 7]
340 ldp x16, x17, [sp, #16 * 8]
341 ldp x18, x19, [sp, #16 * 9]
342 ldp x20, x21, [sp, #16 * 10]
343 ldp x22, x23, [sp, #16 * 11]
344 ldp x24, x25, [sp, #16 * 12]
345 ldp x26, x27, [sp, #16 * 13]
346 ldp x28, x29, [sp, #16 * 14]
347 ldr lr, [sp, #S_LR]
348 add sp, sp, #S_FRAME_SIZE // restore sp
Mathieu Desnoyersf1e3a122018-01-29 15:20:19 -0500349 /*
350 * ARCH_HAS_MEMBARRIER_SYNC_CORE rely on eret context synchronization
351 * when returning from IPI handler, and when returning to user-space.
352 */
Will Deacon4bf32862017-11-14 14:24:29 +0000353
Will Deacon4bf32862017-11-14 14:24:29 +0000354 .if \el == 0
Will Deaconea1e3de2017-11-14 14:38:19 +0000355alternative_insn eret, nop, ARM64_UNMAP_KERNEL_AT_EL0
356#ifdef CONFIG_UNMAP_KERNEL_AT_EL0
Will Deacon4bf32862017-11-14 14:24:29 +0000357 bne 4f
358 msr far_el1, x30
359 tramp_alias x30, tramp_exit_native
360 br x30
3614:
362 tramp_alias x30, tramp_exit_compat
363 br x30
Will Deaconea1e3de2017-11-14 14:38:19 +0000364#endif
Will Deacon4bf32862017-11-14 14:24:29 +0000365 .else
366 eret
367 .endif
Catalin Marinas60ffc302012-03-05 11:49:27 +0000368 .endm
369
James Morse971c67c2015-12-15 11:21:25 +0000370 .macro irq_stack_entry
James Morse8e23dac2015-12-04 11:02:27 +0000371 mov x19, sp // preserve the original sp
372
James Morse8e23dac2015-12-04 11:02:27 +0000373 /*
Mark Rutlandc02433d2016-11-03 20:23:13 +0000374 * Compare sp with the base of the task stack.
375 * If the top ~(THREAD_SIZE - 1) bits match, we are on a task stack,
376 * and should switch to the irq stack.
James Morse8e23dac2015-12-04 11:02:27 +0000377 */
Mark Rutlandc02433d2016-11-03 20:23:13 +0000378 ldr x25, [tsk, TSK_STACK]
379 eor x25, x25, x19
380 and x25, x25, #~(THREAD_SIZE - 1)
381 cbnz x25, 9998f
James Morse8e23dac2015-12-04 11:02:27 +0000382
Mark Rutlandf60fe782017-07-31 21:17:03 +0100383 ldr_this_cpu x25, irq_stack_ptr, x26
Ard Biesheuvel34be98f2017-07-20 17:15:45 +0100384 mov x26, #IRQ_STACK_SIZE
James Morse8e23dac2015-12-04 11:02:27 +0000385 add x26, x25, x26
James Morsed224a692015-12-18 16:01:47 +0000386
387 /* switch to the irq stack */
James Morse8e23dac2015-12-04 11:02:27 +0000388 mov sp, x26
James Morse8e23dac2015-12-04 11:02:27 +00003899998:
390 .endm
391
392 /*
393 * x19 should be preserved between irq_stack_entry and
394 * irq_stack_exit.
395 */
396 .macro irq_stack_exit
397 mov sp, x19
398 .endm
399
Catalin Marinas60ffc302012-03-05 11:49:27 +0000400/*
401 * These are the registers used in the syscall handler, and allow us to
402 * have in theory up to 7 arguments to a function - x0 to x6.
403 *
404 * x7 is reserved for the system call number in 32-bit mode.
405 */
Dave Martin35d0e6f2017-08-01 15:35:53 +0100406wsc_nr .req w25 // number of system calls
Will Deacon6314d902018-02-05 15:34:20 +0000407xsc_nr .req x25 // number of system calls (zero-extended)
Dave Martin35d0e6f2017-08-01 15:35:53 +0100408wscno .req w26 // syscall number
409xscno .req x26 // syscall number (zero-extended)
Catalin Marinas60ffc302012-03-05 11:49:27 +0000410stbl .req x27 // syscall table pointer
411tsk .req x28 // current thread_info
412
413/*
414 * Interrupt handling.
415 */
416 .macro irq_handler
James Morse8e23dac2015-12-04 11:02:27 +0000417 ldr_l x1, handle_arch_irq
Catalin Marinas60ffc302012-03-05 11:49:27 +0000418 mov x0, sp
James Morse971c67c2015-12-15 11:21:25 +0000419 irq_stack_entry
Catalin Marinas60ffc302012-03-05 11:49:27 +0000420 blr x1
James Morse8e23dac2015-12-04 11:02:27 +0000421 irq_stack_exit
Catalin Marinas60ffc302012-03-05 11:49:27 +0000422 .endm
423
424 .text
425
426/*
427 * Exception vectors.
428 */
Pratyush Anand888b3c82016-07-08 12:35:50 -0400429 .pushsection ".entry.text", "ax"
Catalin Marinas60ffc302012-03-05 11:49:27 +0000430
431 .align 11
432ENTRY(vectors)
Will Deacon5b1f7fe2017-11-14 14:20:21 +0000433 kernel_ventry 1, sync_invalid // Synchronous EL1t
434 kernel_ventry 1, irq_invalid // IRQ EL1t
435 kernel_ventry 1, fiq_invalid // FIQ EL1t
436 kernel_ventry 1, error_invalid // Error EL1t
Catalin Marinas60ffc302012-03-05 11:49:27 +0000437
Will Deacon5b1f7fe2017-11-14 14:20:21 +0000438 kernel_ventry 1, sync // Synchronous EL1h
439 kernel_ventry 1, irq // IRQ EL1h
440 kernel_ventry 1, fiq_invalid // FIQ EL1h
441 kernel_ventry 1, error // Error EL1h
Catalin Marinas60ffc302012-03-05 11:49:27 +0000442
Will Deacon5b1f7fe2017-11-14 14:20:21 +0000443 kernel_ventry 0, sync // Synchronous 64-bit EL0
444 kernel_ventry 0, irq // IRQ 64-bit EL0
445 kernel_ventry 0, fiq_invalid // FIQ 64-bit EL0
446 kernel_ventry 0, error // Error 64-bit EL0
Catalin Marinas60ffc302012-03-05 11:49:27 +0000447
448#ifdef CONFIG_COMPAT
Will Deacon5b1f7fe2017-11-14 14:20:21 +0000449 kernel_ventry 0, sync_compat, 32 // Synchronous 32-bit EL0
450 kernel_ventry 0, irq_compat, 32 // IRQ 32-bit EL0
451 kernel_ventry 0, fiq_invalid_compat, 32 // FIQ 32-bit EL0
452 kernel_ventry 0, error_compat, 32 // Error 32-bit EL0
Catalin Marinas60ffc302012-03-05 11:49:27 +0000453#else
Will Deacon5b1f7fe2017-11-14 14:20:21 +0000454 kernel_ventry 0, sync_invalid, 32 // Synchronous 32-bit EL0
455 kernel_ventry 0, irq_invalid, 32 // IRQ 32-bit EL0
456 kernel_ventry 0, fiq_invalid, 32 // FIQ 32-bit EL0
457 kernel_ventry 0, error_invalid, 32 // Error 32-bit EL0
Catalin Marinas60ffc302012-03-05 11:49:27 +0000458#endif
459END(vectors)
460
Mark Rutland872d8322017-07-14 20:30:35 +0100461#ifdef CONFIG_VMAP_STACK
462 /*
463 * We detected an overflow in kernel_ventry, which switched to the
464 * overflow stack. Stash the exception regs, and head to our overflow
465 * handler.
466 */
467__bad_stack:
468 /* Restore the original x0 value */
469 mrs x0, tpidrro_el0
470
471 /*
472 * Store the original GPRs to the new stack. The orginal SP (minus
473 * S_FRAME_SIZE) was stashed in tpidr_el0 by kernel_ventry.
474 */
475 sub sp, sp, #S_FRAME_SIZE
476 kernel_entry 1
477 mrs x0, tpidr_el0
478 add x0, x0, #S_FRAME_SIZE
479 str x0, [sp, #S_SP]
480
481 /* Stash the regs for handle_bad_stack */
482 mov x0, sp
483
484 /* Time to die */
485 bl handle_bad_stack
486 ASM_BUG()
487#endif /* CONFIG_VMAP_STACK */
488
Catalin Marinas60ffc302012-03-05 11:49:27 +0000489/*
490 * Invalid mode handlers
491 */
492 .macro inv_entry, el, reason, regsize = 64
Ard Biesheuvelb6609502016-03-18 10:58:09 +0100493 kernel_entry \el, \regsize
Catalin Marinas60ffc302012-03-05 11:49:27 +0000494 mov x0, sp
495 mov x1, #\reason
496 mrs x2, esr_el1
Mark Rutland2d0e7512017-07-26 11:14:53 +0100497 bl bad_mode
498 ASM_BUG()
Catalin Marinas60ffc302012-03-05 11:49:27 +0000499 .endm
500
501el0_sync_invalid:
502 inv_entry 0, BAD_SYNC
503ENDPROC(el0_sync_invalid)
504
505el0_irq_invalid:
506 inv_entry 0, BAD_IRQ
507ENDPROC(el0_irq_invalid)
508
509el0_fiq_invalid:
510 inv_entry 0, BAD_FIQ
511ENDPROC(el0_fiq_invalid)
512
513el0_error_invalid:
514 inv_entry 0, BAD_ERROR
515ENDPROC(el0_error_invalid)
516
517#ifdef CONFIG_COMPAT
518el0_fiq_invalid_compat:
519 inv_entry 0, BAD_FIQ, 32
520ENDPROC(el0_fiq_invalid_compat)
Catalin Marinas60ffc302012-03-05 11:49:27 +0000521#endif
522
523el1_sync_invalid:
524 inv_entry 1, BAD_SYNC
525ENDPROC(el1_sync_invalid)
526
527el1_irq_invalid:
528 inv_entry 1, BAD_IRQ
529ENDPROC(el1_irq_invalid)
530
531el1_fiq_invalid:
532 inv_entry 1, BAD_FIQ
533ENDPROC(el1_fiq_invalid)
534
535el1_error_invalid:
536 inv_entry 1, BAD_ERROR
537ENDPROC(el1_error_invalid)
538
539/*
540 * EL1 mode handlers.
541 */
542 .align 6
543el1_sync:
544 kernel_entry 1
545 mrs x1, esr_el1 // read the syndrome register
Mark Rutlandaed40e02014-11-24 12:31:40 +0000546 lsr x24, x1, #ESR_ELx_EC_SHIFT // exception class
547 cmp x24, #ESR_ELx_EC_DABT_CUR // data abort in EL1
Catalin Marinas60ffc302012-03-05 11:49:27 +0000548 b.eq el1_da
Laura Abbott9adeb8e2016-08-09 18:25:26 -0700549 cmp x24, #ESR_ELx_EC_IABT_CUR // instruction abort in EL1
550 b.eq el1_ia
Mark Rutlandaed40e02014-11-24 12:31:40 +0000551 cmp x24, #ESR_ELx_EC_SYS64 // configurable trap
Catalin Marinas60ffc302012-03-05 11:49:27 +0000552 b.eq el1_undef
Mark Rutlandaed40e02014-11-24 12:31:40 +0000553 cmp x24, #ESR_ELx_EC_SP_ALIGN // stack alignment exception
Catalin Marinas60ffc302012-03-05 11:49:27 +0000554 b.eq el1_sp_pc
Mark Rutlandaed40e02014-11-24 12:31:40 +0000555 cmp x24, #ESR_ELx_EC_PC_ALIGN // pc alignment exception
Catalin Marinas60ffc302012-03-05 11:49:27 +0000556 b.eq el1_sp_pc
Mark Rutlandaed40e02014-11-24 12:31:40 +0000557 cmp x24, #ESR_ELx_EC_UNKNOWN // unknown exception in EL1
Catalin Marinas60ffc302012-03-05 11:49:27 +0000558 b.eq el1_undef
Mark Rutlandaed40e02014-11-24 12:31:40 +0000559 cmp x24, #ESR_ELx_EC_BREAKPT_CUR // debug exception in EL1
Catalin Marinas60ffc302012-03-05 11:49:27 +0000560 b.ge el1_dbg
561 b el1_inv
Laura Abbott9adeb8e2016-08-09 18:25:26 -0700562
563el1_ia:
564 /*
565 * Fall through to the Data abort case
566 */
Catalin Marinas60ffc302012-03-05 11:49:27 +0000567el1_da:
568 /*
569 * Data abort handling
570 */
Kristina Martsenko276e9322017-05-03 16:37:47 +0100571 mrs x3, far_el1
James Morseb55a5a12017-11-02 12:12:39 +0000572 inherit_daif pstate=x23, tmp=x2
Kristina Martsenko276e9322017-05-03 16:37:47 +0100573 clear_address_tag x0, x3
Catalin Marinas60ffc302012-03-05 11:49:27 +0000574 mov x2, sp // struct pt_regs
575 bl do_mem_abort
576
Catalin Marinas60ffc302012-03-05 11:49:27 +0000577 kernel_exit 1
578el1_sp_pc:
579 /*
580 * Stack or PC alignment exception handling
581 */
582 mrs x0, far_el1
James Morseb55a5a12017-11-02 12:12:39 +0000583 inherit_daif pstate=x23, tmp=x2
Catalin Marinas60ffc302012-03-05 11:49:27 +0000584 mov x2, sp
Mark Rutland2d0e7512017-07-26 11:14:53 +0100585 bl do_sp_pc_abort
586 ASM_BUG()
Catalin Marinas60ffc302012-03-05 11:49:27 +0000587el1_undef:
588 /*
589 * Undefined instruction
590 */
James Morseb55a5a12017-11-02 12:12:39 +0000591 inherit_daif pstate=x23, tmp=x2
Catalin Marinas60ffc302012-03-05 11:49:27 +0000592 mov x0, sp
Mark Rutland2d0e7512017-07-26 11:14:53 +0100593 bl do_undefinstr
594 ASM_BUG()
Catalin Marinas60ffc302012-03-05 11:49:27 +0000595el1_dbg:
596 /*
597 * Debug exception handling
598 */
Mark Rutlandaed40e02014-11-24 12:31:40 +0000599 cmp x24, #ESR_ELx_EC_BRK64 // if BRK64
Sandeepa Prabhuee6214c2013-12-04 05:50:20 +0000600 cinc x24, x24, eq // set bit '0'
Catalin Marinas60ffc302012-03-05 11:49:27 +0000601 tbz x24, #0, el1_inv // EL1 only
602 mrs x0, far_el1
603 mov x2, sp // struct pt_regs
604 bl do_debug_exception
Catalin Marinas60ffc302012-03-05 11:49:27 +0000605 kernel_exit 1
606el1_inv:
607 // TODO: add support for undefined instructions in kernel mode
James Morseb55a5a12017-11-02 12:12:39 +0000608 inherit_daif pstate=x23, tmp=x2
Catalin Marinas60ffc302012-03-05 11:49:27 +0000609 mov x0, sp
Mark Rutland1b428042015-07-07 18:00:49 +0100610 mov x2, x1
Catalin Marinas60ffc302012-03-05 11:49:27 +0000611 mov x1, #BAD_SYNC
Mark Rutland2d0e7512017-07-26 11:14:53 +0100612 bl bad_mode
613 ASM_BUG()
Catalin Marinas60ffc302012-03-05 11:49:27 +0000614ENDPROC(el1_sync)
615
616 .align 6
617el1_irq:
618 kernel_entry 1
James Morseb282e1c2017-11-02 12:12:41 +0000619 enable_da_f
Catalin Marinas60ffc302012-03-05 11:49:27 +0000620#ifdef CONFIG_TRACE_IRQFLAGS
621 bl trace_hardirqs_off
622#endif
Marc Zyngier64681782013-11-12 17:11:53 +0000623
624 irq_handler
625
Catalin Marinas60ffc302012-03-05 11:49:27 +0000626#ifdef CONFIG_PREEMPT
Mark Rutlandc02433d2016-11-03 20:23:13 +0000627 ldr w24, [tsk, #TSK_TI_PREEMPT] // get preempt count
Marc Zyngier717321f2013-11-04 20:14:58 +0000628 cbnz w24, 1f // preempt count != 0
Mark Rutlandc02433d2016-11-03 20:23:13 +0000629 ldr x0, [tsk, #TSK_TI_FLAGS] // get flags
Catalin Marinas60ffc302012-03-05 11:49:27 +0000630 tbz x0, #TIF_NEED_RESCHED, 1f // needs rescheduling?
631 bl el1_preempt
6321:
633#endif
634#ifdef CONFIG_TRACE_IRQFLAGS
635 bl trace_hardirqs_on
636#endif
637 kernel_exit 1
638ENDPROC(el1_irq)
639
640#ifdef CONFIG_PREEMPT
641el1_preempt:
642 mov x24, lr
Will Deacon2a283072014-04-29 19:04:06 +01006431: bl preempt_schedule_irq // irq en/disable is done inside
Mark Rutlandc02433d2016-11-03 20:23:13 +0000644 ldr x0, [tsk, #TSK_TI_FLAGS] // get new tasks TI_FLAGS
Catalin Marinas60ffc302012-03-05 11:49:27 +0000645 tbnz x0, #TIF_NEED_RESCHED, 1b // needs rescheduling?
646 ret x24
647#endif
648
649/*
650 * EL0 mode handlers.
651 */
652 .align 6
653el0_sync:
654 kernel_entry 0
655 mrs x25, esr_el1 // read the syndrome register
Mark Rutlandaed40e02014-11-24 12:31:40 +0000656 lsr x24, x25, #ESR_ELx_EC_SHIFT // exception class
657 cmp x24, #ESR_ELx_EC_SVC64 // SVC in 64-bit state
Catalin Marinas60ffc302012-03-05 11:49:27 +0000658 b.eq el0_svc
Mark Rutlandaed40e02014-11-24 12:31:40 +0000659 cmp x24, #ESR_ELx_EC_DABT_LOW // data abort in EL0
Catalin Marinas60ffc302012-03-05 11:49:27 +0000660 b.eq el0_da
Mark Rutlandaed40e02014-11-24 12:31:40 +0000661 cmp x24, #ESR_ELx_EC_IABT_LOW // instruction abort in EL0
Catalin Marinas60ffc302012-03-05 11:49:27 +0000662 b.eq el0_ia
Mark Rutlandaed40e02014-11-24 12:31:40 +0000663 cmp x24, #ESR_ELx_EC_FP_ASIMD // FP/ASIMD access
Catalin Marinas60ffc302012-03-05 11:49:27 +0000664 b.eq el0_fpsimd_acc
Dave Martinbc0ee472017-10-31 15:51:05 +0000665 cmp x24, #ESR_ELx_EC_SVE // SVE access
666 b.eq el0_sve_acc
Mark Rutlandaed40e02014-11-24 12:31:40 +0000667 cmp x24, #ESR_ELx_EC_FP_EXC64 // FP/ASIMD exception
Catalin Marinas60ffc302012-03-05 11:49:27 +0000668 b.eq el0_fpsimd_exc
Mark Rutlandaed40e02014-11-24 12:31:40 +0000669 cmp x24, #ESR_ELx_EC_SYS64 // configurable trap
Andre Przywara7dd01ae2016-06-28 18:07:32 +0100670 b.eq el0_sys
Mark Rutlandaed40e02014-11-24 12:31:40 +0000671 cmp x24, #ESR_ELx_EC_SP_ALIGN // stack alignment exception
Catalin Marinas60ffc302012-03-05 11:49:27 +0000672 b.eq el0_sp_pc
Mark Rutlandaed40e02014-11-24 12:31:40 +0000673 cmp x24, #ESR_ELx_EC_PC_ALIGN // pc alignment exception
Catalin Marinas60ffc302012-03-05 11:49:27 +0000674 b.eq el0_sp_pc
Mark Rutlandaed40e02014-11-24 12:31:40 +0000675 cmp x24, #ESR_ELx_EC_UNKNOWN // unknown exception in EL0
Catalin Marinas60ffc302012-03-05 11:49:27 +0000676 b.eq el0_undef
Mark Rutlandaed40e02014-11-24 12:31:40 +0000677 cmp x24, #ESR_ELx_EC_BREAKPT_LOW // debug exception in EL0
Catalin Marinas60ffc302012-03-05 11:49:27 +0000678 b.ge el0_dbg
679 b el0_inv
680
681#ifdef CONFIG_COMPAT
682 .align 6
683el0_sync_compat:
684 kernel_entry 0, 32
685 mrs x25, esr_el1 // read the syndrome register
Mark Rutlandaed40e02014-11-24 12:31:40 +0000686 lsr x24, x25, #ESR_ELx_EC_SHIFT // exception class
687 cmp x24, #ESR_ELx_EC_SVC32 // SVC in 32-bit state
Catalin Marinas60ffc302012-03-05 11:49:27 +0000688 b.eq el0_svc_compat
Mark Rutlandaed40e02014-11-24 12:31:40 +0000689 cmp x24, #ESR_ELx_EC_DABT_LOW // data abort in EL0
Catalin Marinas60ffc302012-03-05 11:49:27 +0000690 b.eq el0_da
Mark Rutlandaed40e02014-11-24 12:31:40 +0000691 cmp x24, #ESR_ELx_EC_IABT_LOW // instruction abort in EL0
Catalin Marinas60ffc302012-03-05 11:49:27 +0000692 b.eq el0_ia
Mark Rutlandaed40e02014-11-24 12:31:40 +0000693 cmp x24, #ESR_ELx_EC_FP_ASIMD // FP/ASIMD access
Catalin Marinas60ffc302012-03-05 11:49:27 +0000694 b.eq el0_fpsimd_acc
Mark Rutlandaed40e02014-11-24 12:31:40 +0000695 cmp x24, #ESR_ELx_EC_FP_EXC32 // FP/ASIMD exception
Catalin Marinas60ffc302012-03-05 11:49:27 +0000696 b.eq el0_fpsimd_exc
Mark Salyzyn77f3228f2015-10-13 14:30:51 -0700697 cmp x24, #ESR_ELx_EC_PC_ALIGN // pc alignment exception
698 b.eq el0_sp_pc
Mark Rutlandaed40e02014-11-24 12:31:40 +0000699 cmp x24, #ESR_ELx_EC_UNKNOWN // unknown exception in EL0
Catalin Marinas60ffc302012-03-05 11:49:27 +0000700 b.eq el0_undef
Mark Rutlandaed40e02014-11-24 12:31:40 +0000701 cmp x24, #ESR_ELx_EC_CP15_32 // CP15 MRC/MCR trap
Mark Rutland381cc2b2013-05-24 12:02:35 +0100702 b.eq el0_undef
Mark Rutlandaed40e02014-11-24 12:31:40 +0000703 cmp x24, #ESR_ELx_EC_CP15_64 // CP15 MRRC/MCRR trap
Mark Rutland381cc2b2013-05-24 12:02:35 +0100704 b.eq el0_undef
Mark Rutlandaed40e02014-11-24 12:31:40 +0000705 cmp x24, #ESR_ELx_EC_CP14_MR // CP14 MRC/MCR trap
Mark Rutland381cc2b2013-05-24 12:02:35 +0100706 b.eq el0_undef
Mark Rutlandaed40e02014-11-24 12:31:40 +0000707 cmp x24, #ESR_ELx_EC_CP14_LS // CP14 LDC/STC trap
Mark Rutland381cc2b2013-05-24 12:02:35 +0100708 b.eq el0_undef
Mark Rutlandaed40e02014-11-24 12:31:40 +0000709 cmp x24, #ESR_ELx_EC_CP14_64 // CP14 MRRC/MCRR trap
Mark Rutland381cc2b2013-05-24 12:02:35 +0100710 b.eq el0_undef
Mark Rutlandaed40e02014-11-24 12:31:40 +0000711 cmp x24, #ESR_ELx_EC_BREAKPT_LOW // debug exception in EL0
Catalin Marinas60ffc302012-03-05 11:49:27 +0000712 b.ge el0_dbg
713 b el0_inv
714el0_svc_compat:
715 /*
716 * AArch32 syscall handling
717 */
Dave Martinbc0ee472017-10-31 15:51:05 +0000718 ldr x16, [tsk, #TSK_TI_FLAGS] // load thread flags
Catalin Marinas01564112015-01-06 16:42:32 +0000719 adrp stbl, compat_sys_call_table // load compat syscall table pointer
Dave Martin35d0e6f2017-08-01 15:35:53 +0100720 mov wscno, w7 // syscall number in w7 (r7)
721 mov wsc_nr, #__NR_compat_syscalls
Catalin Marinas60ffc302012-03-05 11:49:27 +0000722 b el0_svc_naked
723
724 .align 6
725el0_irq_compat:
726 kernel_entry 0, 32
727 b el0_irq_naked
Xie XiuQia92d4d12017-11-02 12:12:42 +0000728
729el0_error_compat:
730 kernel_entry 0, 32
731 b el0_error_naked
Catalin Marinas60ffc302012-03-05 11:49:27 +0000732#endif
733
734el0_da:
735 /*
736 * Data abort handling
737 */
Larry Bassel6ab64632014-05-30 20:34:14 +0100738 mrs x26, far_el1
James Morse746647c2017-11-02 12:12:40 +0000739 enable_daif
Larry Bassel6c81fe72014-05-30 12:34:15 -0700740 ct_user_exit
Kristina Martsenko276e9322017-05-03 16:37:47 +0100741 clear_address_tag x0, x26
Catalin Marinas60ffc302012-03-05 11:49:27 +0000742 mov x1, x25
743 mov x2, sp
Will Deacond54e81f2014-09-29 11:44:01 +0100744 bl do_mem_abort
745 b ret_to_user
Catalin Marinas60ffc302012-03-05 11:49:27 +0000746el0_ia:
747 /*
748 * Instruction abort handling
749 */
Larry Bassel6ab64632014-05-30 20:34:14 +0100750 mrs x26, far_el1
Will Deacon0f15adb2018-01-03 11:17:58 +0000751 enable_da_f
752#ifdef CONFIG_TRACE_IRQFLAGS
753 bl trace_hardirqs_off
754#endif
Larry Bassel6c81fe72014-05-30 12:34:15 -0700755 ct_user_exit
Larry Bassel6ab64632014-05-30 20:34:14 +0100756 mov x0, x26
Mark Rutland541ec872016-05-31 12:33:03 +0100757 mov x1, x25
Catalin Marinas60ffc302012-03-05 11:49:27 +0000758 mov x2, sp
Will Deacon0f15adb2018-01-03 11:17:58 +0000759 bl do_el0_ia_bp_hardening
Will Deacond54e81f2014-09-29 11:44:01 +0100760 b ret_to_user
Catalin Marinas60ffc302012-03-05 11:49:27 +0000761el0_fpsimd_acc:
762 /*
763 * Floating Point or Advanced SIMD access
764 */
James Morse746647c2017-11-02 12:12:40 +0000765 enable_daif
Larry Bassel6c81fe72014-05-30 12:34:15 -0700766 ct_user_exit
Catalin Marinas60ffc302012-03-05 11:49:27 +0000767 mov x0, x25
768 mov x1, sp
Will Deacond54e81f2014-09-29 11:44:01 +0100769 bl do_fpsimd_acc
770 b ret_to_user
Dave Martinbc0ee472017-10-31 15:51:05 +0000771el0_sve_acc:
772 /*
773 * Scalable Vector Extension access
774 */
775 enable_daif
776 ct_user_exit
777 mov x0, x25
778 mov x1, sp
779 bl do_sve_acc
780 b ret_to_user
Catalin Marinas60ffc302012-03-05 11:49:27 +0000781el0_fpsimd_exc:
782 /*
Dave Martinbc0ee472017-10-31 15:51:05 +0000783 * Floating Point, Advanced SIMD or SVE exception
Catalin Marinas60ffc302012-03-05 11:49:27 +0000784 */
James Morse746647c2017-11-02 12:12:40 +0000785 enable_daif
Larry Bassel6c81fe72014-05-30 12:34:15 -0700786 ct_user_exit
Catalin Marinas60ffc302012-03-05 11:49:27 +0000787 mov x0, x25
788 mov x1, sp
Will Deacond54e81f2014-09-29 11:44:01 +0100789 bl do_fpsimd_exc
790 b ret_to_user
Catalin Marinas60ffc302012-03-05 11:49:27 +0000791el0_sp_pc:
792 /*
793 * Stack or PC alignment exception handling
794 */
Larry Bassel6ab64632014-05-30 20:34:14 +0100795 mrs x26, far_el1
Will Deacon5dfc6ed2018-02-02 17:31:39 +0000796 enable_da_f
797#ifdef CONFIG_TRACE_IRQFLAGS
798 bl trace_hardirqs_off
799#endif
Mark Rutland46b05672015-06-15 16:40:27 +0100800 ct_user_exit
Larry Bassel6ab64632014-05-30 20:34:14 +0100801 mov x0, x26
Catalin Marinas60ffc302012-03-05 11:49:27 +0000802 mov x1, x25
803 mov x2, sp
Will Deacond54e81f2014-09-29 11:44:01 +0100804 bl do_sp_pc_abort
805 b ret_to_user
Catalin Marinas60ffc302012-03-05 11:49:27 +0000806el0_undef:
807 /*
808 * Undefined instruction
809 */
James Morse746647c2017-11-02 12:12:40 +0000810 enable_daif
Larry Bassel6c81fe72014-05-30 12:34:15 -0700811 ct_user_exit
Will Deacon2a283072014-04-29 19:04:06 +0100812 mov x0, sp
Will Deacond54e81f2014-09-29 11:44:01 +0100813 bl do_undefinstr
814 b ret_to_user
Andre Przywara7dd01ae2016-06-28 18:07:32 +0100815el0_sys:
816 /*
817 * System instructions, for trapped cache maintenance instructions
818 */
James Morse746647c2017-11-02 12:12:40 +0000819 enable_daif
Andre Przywara7dd01ae2016-06-28 18:07:32 +0100820 ct_user_exit
821 mov x0, x25
822 mov x1, sp
823 bl do_sysinstr
824 b ret_to_user
Catalin Marinas60ffc302012-03-05 11:49:27 +0000825el0_dbg:
826 /*
827 * Debug exception handling
828 */
829 tbnz x24, #0, el0_inv // EL0 only
830 mrs x0, far_el1
Catalin Marinas60ffc302012-03-05 11:49:27 +0000831 mov x1, x25
832 mov x2, sp
Will Deacon2a283072014-04-29 19:04:06 +0100833 bl do_debug_exception
James Morse746647c2017-11-02 12:12:40 +0000834 enable_daif
Larry Bassel6c81fe72014-05-30 12:34:15 -0700835 ct_user_exit
Will Deacon2a283072014-04-29 19:04:06 +0100836 b ret_to_user
Catalin Marinas60ffc302012-03-05 11:49:27 +0000837el0_inv:
James Morse746647c2017-11-02 12:12:40 +0000838 enable_daif
Larry Bassel6c81fe72014-05-30 12:34:15 -0700839 ct_user_exit
Catalin Marinas60ffc302012-03-05 11:49:27 +0000840 mov x0, sp
841 mov x1, #BAD_SYNC
Mark Rutland1b428042015-07-07 18:00:49 +0100842 mov x2, x25
Mark Rutland7d9e8f72017-01-18 17:23:41 +0000843 bl bad_el0_sync
Will Deacond54e81f2014-09-29 11:44:01 +0100844 b ret_to_user
Catalin Marinas60ffc302012-03-05 11:49:27 +0000845ENDPROC(el0_sync)
846
847 .align 6
848el0_irq:
849 kernel_entry 0
850el0_irq_naked:
James Morseb282e1c2017-11-02 12:12:41 +0000851 enable_da_f
Catalin Marinas60ffc302012-03-05 11:49:27 +0000852#ifdef CONFIG_TRACE_IRQFLAGS
853 bl trace_hardirqs_off
854#endif
Marc Zyngier64681782013-11-12 17:11:53 +0000855
Larry Bassel6c81fe72014-05-30 12:34:15 -0700856 ct_user_exit
Will Deacon30d88c02018-02-02 17:31:40 +0000857#ifdef CONFIG_HARDEN_BRANCH_PREDICTOR
858 tbz x22, #55, 1f
859 bl do_el0_irq_bp_hardening
8601:
861#endif
Catalin Marinas60ffc302012-03-05 11:49:27 +0000862 irq_handler
Marc Zyngier64681782013-11-12 17:11:53 +0000863
Catalin Marinas60ffc302012-03-05 11:49:27 +0000864#ifdef CONFIG_TRACE_IRQFLAGS
865 bl trace_hardirqs_on
866#endif
867 b ret_to_user
868ENDPROC(el0_irq)
869
Xie XiuQia92d4d12017-11-02 12:12:42 +0000870el1_error:
871 kernel_entry 1
872 mrs x1, esr_el1
873 enable_dbg
874 mov x0, sp
875 bl do_serror
876 kernel_exit 1
877ENDPROC(el1_error)
878
879el0_error:
880 kernel_entry 0
881el0_error_naked:
882 mrs x1, esr_el1
883 enable_dbg
884 mov x0, sp
885 bl do_serror
886 enable_daif
887 ct_user_exit
888 b ret_to_user
889ENDPROC(el0_error)
890
891
Catalin Marinas60ffc302012-03-05 11:49:27 +0000892/*
Catalin Marinas60ffc302012-03-05 11:49:27 +0000893 * This is the fast syscall return path. We do as little as possible here,
894 * and this includes saving x0 back into the kernel stack.
895 */
896ret_fast_syscall:
James Morse8d667722017-11-02 12:12:37 +0000897 disable_daif
Will Deacon412fcb62015-08-19 15:57:09 +0100898 str x0, [sp, #S_X0] // returned x0
Mark Rutlandc02433d2016-11-03 20:23:13 +0000899 ldr x1, [tsk, #TSK_TI_FLAGS] // re-check for syscall tracing
Josh Stone04d7e092015-06-05 14:28:03 -0700900 and x2, x1, #_TIF_SYSCALL_WORK
901 cbnz x2, ret_fast_syscall_trace
Catalin Marinas60ffc302012-03-05 11:49:27 +0000902 and x2, x1, #_TIF_WORK_MASK
Will Deacon412fcb62015-08-19 15:57:09 +0100903 cbnz x2, work_pending
Will Deacon2a283072014-04-29 19:04:06 +0100904 enable_step_tsk x1, x2
Will Deacon412fcb62015-08-19 15:57:09 +0100905 kernel_exit 0
Josh Stone04d7e092015-06-05 14:28:03 -0700906ret_fast_syscall_trace:
James Morse8d667722017-11-02 12:12:37 +0000907 enable_daif
Will Deacon412fcb62015-08-19 15:57:09 +0100908 b __sys_trace_return_skipped // we already saved x0
Catalin Marinas60ffc302012-03-05 11:49:27 +0000909
910/*
911 * Ok, we need to do extra processing, enter the slow path.
912 */
Catalin Marinas60ffc302012-03-05 11:49:27 +0000913work_pending:
Catalin Marinas60ffc302012-03-05 11:49:27 +0000914 mov x0, sp // 'regs'
Catalin Marinas60ffc302012-03-05 11:49:27 +0000915 bl do_notify_resume
Catalin Marinasdb3899a2015-12-04 12:42:29 +0000916#ifdef CONFIG_TRACE_IRQFLAGS
Chris Metcalf421dd6f2016-07-14 16:48:14 -0400917 bl trace_hardirqs_on // enabled while in userspace
Catalin Marinasdb3899a2015-12-04 12:42:29 +0000918#endif
Mark Rutlandc02433d2016-11-03 20:23:13 +0000919 ldr x1, [tsk, #TSK_TI_FLAGS] // re-check for single-step
Chris Metcalf421dd6f2016-07-14 16:48:14 -0400920 b finish_ret_to_user
Catalin Marinas60ffc302012-03-05 11:49:27 +0000921/*
922 * "slow" syscall return path.
923 */
Catalin Marinas59dc67b2012-09-10 16:11:46 +0100924ret_to_user:
James Morse8d667722017-11-02 12:12:37 +0000925 disable_daif
Mark Rutlandc02433d2016-11-03 20:23:13 +0000926 ldr x1, [tsk, #TSK_TI_FLAGS]
Catalin Marinas60ffc302012-03-05 11:49:27 +0000927 and x2, x1, #_TIF_WORK_MASK
928 cbnz x2, work_pending
Chris Metcalf421dd6f2016-07-14 16:48:14 -0400929finish_ret_to_user:
Will Deacon2a283072014-04-29 19:04:06 +0100930 enable_step_tsk x1, x2
Will Deacon412fcb62015-08-19 15:57:09 +0100931 kernel_exit 0
Catalin Marinas60ffc302012-03-05 11:49:27 +0000932ENDPROC(ret_to_user)
933
934/*
Catalin Marinas60ffc302012-03-05 11:49:27 +0000935 * SVC handler.
936 */
937 .align 6
938el0_svc:
Dave Martinbc0ee472017-10-31 15:51:05 +0000939 ldr x16, [tsk, #TSK_TI_FLAGS] // load thread flags
Catalin Marinas60ffc302012-03-05 11:49:27 +0000940 adrp stbl, sys_call_table // load syscall table pointer
Dave Martin35d0e6f2017-08-01 15:35:53 +0100941 mov wscno, w8 // syscall number in w8
942 mov wsc_nr, #__NR_syscalls
Dave Martinbc0ee472017-10-31 15:51:05 +0000943
Dave Martin43994d82017-10-31 15:51:19 +0000944#ifdef CONFIG_ARM64_SVE
945alternative_if_not ARM64_SVE
Dave Martinbc0ee472017-10-31 15:51:05 +0000946 b el0_svc_naked
Dave Martin43994d82017-10-31 15:51:19 +0000947alternative_else_nop_endif
Dave Martinbc0ee472017-10-31 15:51:05 +0000948 tbz x16, #TIF_SVE, el0_svc_naked // Skip unless TIF_SVE set:
949 bic x16, x16, #_TIF_SVE // discard SVE state
950 str x16, [tsk, #TSK_TI_FLAGS]
951
952 /*
953 * task_fpsimd_load() won't be called to update CPACR_EL1 in
954 * ret_to_user unless TIF_FOREIGN_FPSTATE is still set, which only
955 * happens if a context switch or kernel_neon_begin() or context
956 * modification (sigreturn, ptrace) intervenes.
957 * So, ensure that CPACR_EL1 is already correct for the fast-path case:
958 */
959 mrs x9, cpacr_el1
960 bic x9, x9, #CPACR_EL1_ZEN_EL0EN // disable SVE for el0
961 msr cpacr_el1, x9 // synchronised by eret to el0
Dave Martin43994d82017-10-31 15:51:19 +0000962#endif
Dave Martinbc0ee472017-10-31 15:51:05 +0000963
Catalin Marinas60ffc302012-03-05 11:49:27 +0000964el0_svc_naked: // compat entry point
Dave Martin35d0e6f2017-08-01 15:35:53 +0100965 stp x0, xscno, [sp, #S_ORIG_X0] // save the original x0 and syscall number
James Morse746647c2017-11-02 12:12:40 +0000966 enable_daif
Larry Bassel6c81fe72014-05-30 12:34:15 -0700967 ct_user_exit 1
Catalin Marinas60ffc302012-03-05 11:49:27 +0000968
Dave Martinbc0ee472017-10-31 15:51:05 +0000969 tst x16, #_TIF_SYSCALL_WORK // check for syscall hooks
AKASHI Takahiro449f81a2014-04-30 10:51:29 +0100970 b.ne __sys_trace
Dave Martin35d0e6f2017-08-01 15:35:53 +0100971 cmp wscno, wsc_nr // check upper syscall limit
Catalin Marinas60ffc302012-03-05 11:49:27 +0000972 b.hs ni_sys
Will Deacon6314d902018-02-05 15:34:20 +0000973 mask_nospec64 xscno, xsc_nr, x19 // enforce bounds for syscall number
Dave Martin35d0e6f2017-08-01 15:35:53 +0100974 ldr x16, [stbl, xscno, lsl #3] // address in the syscall table
Will Deacond54e81f2014-09-29 11:44:01 +0100975 blr x16 // call sys_* routine
976 b ret_fast_syscall
Catalin Marinas60ffc302012-03-05 11:49:27 +0000977ni_sys:
978 mov x0, sp
Will Deacond54e81f2014-09-29 11:44:01 +0100979 bl do_ni_syscall
980 b ret_fast_syscall
Catalin Marinas60ffc302012-03-05 11:49:27 +0000981ENDPROC(el0_svc)
982
983 /*
984 * This is the really slow path. We're going to be doing context
985 * switches, and waiting for our parent to respond.
986 */
987__sys_trace:
Dave Martin17c28952017-08-01 15:35:54 +0100988 cmp wscno, #NO_SYSCALL // user-issued syscall(-1)?
AKASHI Takahiro1014c812014-11-28 05:26:35 +0000989 b.ne 1f
Dave Martin35d0e6f2017-08-01 15:35:53 +0100990 mov x0, #-ENOSYS // set default errno if so
AKASHI Takahiro1014c812014-11-28 05:26:35 +0000991 str x0, [sp, #S_X0]
9921: mov x0, sp
AKASHI Takahiro3157858f2014-04-30 10:51:30 +0100993 bl syscall_trace_enter
Dave Martin17c28952017-08-01 15:35:54 +0100994 cmp w0, #NO_SYSCALL // skip the syscall?
AKASHI Takahiro1014c812014-11-28 05:26:35 +0000995 b.eq __sys_trace_return_skipped
Dave Martin35d0e6f2017-08-01 15:35:53 +0100996 mov wscno, w0 // syscall number (possibly new)
Catalin Marinas60ffc302012-03-05 11:49:27 +0000997 mov x1, sp // pointer to regs
Dave Martin35d0e6f2017-08-01 15:35:53 +0100998 cmp wscno, wsc_nr // check upper syscall limit
Will Deacond54e81f2014-09-29 11:44:01 +0100999 b.hs __ni_sys_trace
Catalin Marinas60ffc302012-03-05 11:49:27 +00001000 ldp x0, x1, [sp] // restore the syscall args
1001 ldp x2, x3, [sp, #S_X2]
1002 ldp x4, x5, [sp, #S_X4]
1003 ldp x6, x7, [sp, #S_X6]
Dave Martin35d0e6f2017-08-01 15:35:53 +01001004 ldr x16, [stbl, xscno, lsl #3] // address in the syscall table
Will Deacond54e81f2014-09-29 11:44:01 +01001005 blr x16 // call sys_* routine
Catalin Marinas60ffc302012-03-05 11:49:27 +00001006
1007__sys_trace_return:
AKASHI Takahiro1014c812014-11-28 05:26:35 +00001008 str x0, [sp, #S_X0] // save returned x0
1009__sys_trace_return_skipped:
AKASHI Takahiro3157858f2014-04-30 10:51:30 +01001010 mov x0, sp
1011 bl syscall_trace_exit
Catalin Marinas60ffc302012-03-05 11:49:27 +00001012 b ret_to_user
1013
Will Deacond54e81f2014-09-29 11:44:01 +01001014__ni_sys_trace:
1015 mov x0, sp
1016 bl do_ni_syscall
1017 b __sys_trace_return
1018
Pratyush Anand888b3c82016-07-08 12:35:50 -04001019 .popsection // .entry.text
1020
Will Deaconc7b9ada2017-11-14 14:07:40 +00001021#ifdef CONFIG_UNMAP_KERNEL_AT_EL0
1022/*
1023 * Exception vectors trampoline.
1024 */
1025 .pushsection ".entry.tramp.text", "ax"
1026
1027 .macro tramp_map_kernel, tmp
1028 mrs \tmp, ttbr1_el1
Steve Capper1e1b8c02018-01-11 10:11:58 +00001029 add \tmp, \tmp, #(PAGE_SIZE + RESERVED_TTBR0_SIZE)
Will Deaconc7b9ada2017-11-14 14:07:40 +00001030 bic \tmp, \tmp, #USER_ASID_FLAG
1031 msr ttbr1_el1, \tmp
Will Deacond1777e62017-11-14 14:29:19 +00001032#ifdef CONFIG_QCOM_FALKOR_ERRATUM_1003
1033alternative_if ARM64_WORKAROUND_QCOM_FALKOR_E1003
1034 /* ASID already in \tmp[63:48] */
1035 movk \tmp, #:abs_g2_nc:(TRAMP_VALIAS >> 12)
1036 movk \tmp, #:abs_g1_nc:(TRAMP_VALIAS >> 12)
1037 /* 2MB boundary containing the vectors, so we nobble the walk cache */
1038 movk \tmp, #:abs_g0_nc:((TRAMP_VALIAS & ~(SZ_2M - 1)) >> 12)
1039 isb
1040 tlbi vae1, \tmp
1041 dsb nsh
1042alternative_else_nop_endif
1043#endif /* CONFIG_QCOM_FALKOR_ERRATUM_1003 */
Will Deaconc7b9ada2017-11-14 14:07:40 +00001044 .endm
1045
1046 .macro tramp_unmap_kernel, tmp
1047 mrs \tmp, ttbr1_el1
Steve Capper1e1b8c02018-01-11 10:11:58 +00001048 sub \tmp, \tmp, #(PAGE_SIZE + RESERVED_TTBR0_SIZE)
Will Deaconc7b9ada2017-11-14 14:07:40 +00001049 orr \tmp, \tmp, #USER_ASID_FLAG
1050 msr ttbr1_el1, \tmp
1051 /*
Will Deaconf1672112018-01-29 11:59:58 +00001052 * We avoid running the post_ttbr_update_workaround here because
1053 * it's only needed by Cavium ThunderX, which requires KPTI to be
1054 * disabled.
Will Deaconc7b9ada2017-11-14 14:07:40 +00001055 */
1056 .endm
1057
1058 .macro tramp_ventry, regsize = 64
1059 .align 7
10601:
1061 .if \regsize == 64
1062 msr tpidrro_el0, x30 // Restored in kernel_ventry
1063 .endif
Will Deaconbe04a6d2017-11-14 16:15:59 +00001064 /*
1065 * Defend against branch aliasing attacks by pushing a dummy
1066 * entry onto the return stack and using a RET instruction to
1067 * enter the full-fat kernel vectors.
1068 */
1069 bl 2f
1070 b .
10712:
Will Deaconc7b9ada2017-11-14 14:07:40 +00001072 tramp_map_kernel x30
Will Deacon6c27c402017-12-06 11:24:02 +00001073#ifdef CONFIG_RANDOMIZE_BASE
1074 adr x30, tramp_vectors + PAGE_SIZE
1075alternative_insn isb, nop, ARM64_WORKAROUND_QCOM_FALKOR_E1003
1076 ldr x30, [x30]
1077#else
Will Deaconc7b9ada2017-11-14 14:07:40 +00001078 ldr x30, =vectors
Will Deacon6c27c402017-12-06 11:24:02 +00001079#endif
Will Deaconc7b9ada2017-11-14 14:07:40 +00001080 prfm plil1strm, [x30, #(1b - tramp_vectors)]
1081 msr vbar_el1, x30
1082 add x30, x30, #(1b - tramp_vectors)
1083 isb
Will Deaconbe04a6d2017-11-14 16:15:59 +00001084 ret
Will Deaconc7b9ada2017-11-14 14:07:40 +00001085 .endm
1086
1087 .macro tramp_exit, regsize = 64
1088 adr x30, tramp_vectors
1089 msr vbar_el1, x30
1090 tramp_unmap_kernel x30
1091 .if \regsize == 64
1092 mrs x30, far_el1
1093 .endif
1094 eret
1095 .endm
1096
1097 .align 11
1098ENTRY(tramp_vectors)
1099 .space 0x400
1100
1101 tramp_ventry
1102 tramp_ventry
1103 tramp_ventry
1104 tramp_ventry
1105
1106 tramp_ventry 32
1107 tramp_ventry 32
1108 tramp_ventry 32
1109 tramp_ventry 32
1110END(tramp_vectors)
1111
1112ENTRY(tramp_exit_native)
1113 tramp_exit
1114END(tramp_exit_native)
1115
1116ENTRY(tramp_exit_compat)
1117 tramp_exit 32
1118END(tramp_exit_compat)
1119
1120 .ltorg
1121 .popsection // .entry.tramp.text
Will Deacon6c27c402017-12-06 11:24:02 +00001122#ifdef CONFIG_RANDOMIZE_BASE
1123 .pushsection ".rodata", "a"
1124 .align PAGE_SHIFT
1125 .globl __entry_tramp_data_start
1126__entry_tramp_data_start:
1127 .quad vectors
1128 .popsection // .rodata
1129#endif /* CONFIG_RANDOMIZE_BASE */
Will Deaconc7b9ada2017-11-14 14:07:40 +00001130#endif /* CONFIG_UNMAP_KERNEL_AT_EL0 */
1131
Catalin Marinas60ffc302012-03-05 11:49:27 +00001132/*
1133 * Special system call wrappers.
1134 */
Catalin Marinas60ffc302012-03-05 11:49:27 +00001135ENTRY(sys_rt_sigreturn_wrapper)
1136 mov x0, sp
1137 b sys_rt_sigreturn
1138ENDPROC(sys_rt_sigreturn_wrapper)
Mark Rutlanded84b4e2017-07-26 16:05:20 +01001139
1140/*
1141 * Register switch for AArch64. The callee-saved registers need to be saved
1142 * and restored. On entry:
1143 * x0 = previous task_struct (must be preserved across the switch)
1144 * x1 = next task_struct
1145 * Previous and next are guaranteed not to be the same.
1146 *
1147 */
1148ENTRY(cpu_switch_to)
1149 mov x10, #THREAD_CPU_CONTEXT
1150 add x8, x0, x10
1151 mov x9, sp
1152 stp x19, x20, [x8], #16 // store callee-saved registers
1153 stp x21, x22, [x8], #16
1154 stp x23, x24, [x8], #16
1155 stp x25, x26, [x8], #16
1156 stp x27, x28, [x8], #16
1157 stp x29, x9, [x8], #16
1158 str lr, [x8]
1159 add x8, x1, x10
1160 ldp x19, x20, [x8], #16 // restore callee-saved registers
1161 ldp x21, x22, [x8], #16
1162 ldp x23, x24, [x8], #16
1163 ldp x25, x26, [x8], #16
1164 ldp x27, x28, [x8], #16
1165 ldp x29, x9, [x8], #16
1166 ldr lr, [x8]
1167 mov sp, x9
1168 msr sp_el0, x1
1169 ret
1170ENDPROC(cpu_switch_to)
1171NOKPROBE(cpu_switch_to)
1172
1173/*
1174 * This is how we return from a fork.
1175 */
1176ENTRY(ret_from_fork)
1177 bl schedule_tail
1178 cbz x19, 1f // not a kernel thread
1179 mov x0, x20
1180 blr x19
11811: get_thread_info tsk
1182 b ret_to_user
1183ENDPROC(ret_from_fork)
1184NOKPROBE(ret_from_fork)
James Morsef5df2692018-01-08 15:38:12 +00001185
1186#ifdef CONFIG_ARM_SDE_INTERFACE
1187
1188#include <asm/sdei.h>
1189#include <uapi/linux/arm_sdei.h>
1190
James Morse79e9aa52018-01-08 15:38:18 +00001191.macro sdei_handler_exit exit_mode
1192 /* On success, this call never returns... */
1193 cmp \exit_mode, #SDEI_EXIT_SMC
1194 b.ne 99f
1195 smc #0
1196 b .
119799: hvc #0
1198 b .
1199.endm
1200
1201#ifdef CONFIG_UNMAP_KERNEL_AT_EL0
1202/*
1203 * The regular SDEI entry point may have been unmapped along with the rest of
1204 * the kernel. This trampoline restores the kernel mapping to make the x1 memory
1205 * argument accessible.
1206 *
1207 * This clobbers x4, __sdei_handler() will restore this from firmware's
1208 * copy.
1209 */
1210.ltorg
1211.pushsection ".entry.tramp.text", "ax"
1212ENTRY(__sdei_asm_entry_trampoline)
1213 mrs x4, ttbr1_el1
1214 tbz x4, #USER_ASID_BIT, 1f
1215
1216 tramp_map_kernel tmp=x4
1217 isb
1218 mov x4, xzr
1219
1220 /*
1221 * Use reg->interrupted_regs.addr_limit to remember whether to unmap
1222 * the kernel on exit.
1223 */
12241: str x4, [x1, #(SDEI_EVENT_INTREGS + S_ORIG_ADDR_LIMIT)]
1225
1226#ifdef CONFIG_RANDOMIZE_BASE
1227 adr x4, tramp_vectors + PAGE_SIZE
1228 add x4, x4, #:lo12:__sdei_asm_trampoline_next_handler
1229 ldr x4, [x4]
1230#else
1231 ldr x4, =__sdei_asm_handler
1232#endif
1233 br x4
1234ENDPROC(__sdei_asm_entry_trampoline)
1235NOKPROBE(__sdei_asm_entry_trampoline)
1236
1237/*
1238 * Make the exit call and restore the original ttbr1_el1
1239 *
1240 * x0 & x1: setup for the exit API call
1241 * x2: exit_mode
1242 * x4: struct sdei_registered_event argument from registration time.
1243 */
1244ENTRY(__sdei_asm_exit_trampoline)
1245 ldr x4, [x4, #(SDEI_EVENT_INTREGS + S_ORIG_ADDR_LIMIT)]
1246 cbnz x4, 1f
1247
1248 tramp_unmap_kernel tmp=x4
1249
12501: sdei_handler_exit exit_mode=x2
1251ENDPROC(__sdei_asm_exit_trampoline)
1252NOKPROBE(__sdei_asm_exit_trampoline)
1253 .ltorg
1254.popsection // .entry.tramp.text
1255#ifdef CONFIG_RANDOMIZE_BASE
1256.pushsection ".rodata", "a"
1257__sdei_asm_trampoline_next_handler:
1258 .quad __sdei_asm_handler
1259.popsection // .rodata
1260#endif /* CONFIG_RANDOMIZE_BASE */
1261#endif /* CONFIG_UNMAP_KERNEL_AT_EL0 */
1262
James Morsef5df2692018-01-08 15:38:12 +00001263/*
1264 * Software Delegated Exception entry point.
1265 *
1266 * x0: Event number
1267 * x1: struct sdei_registered_event argument from registration time.
1268 * x2: interrupted PC
1269 * x3: interrupted PSTATE
James Morse79e9aa52018-01-08 15:38:18 +00001270 * x4: maybe clobbered by the trampoline
James Morsef5df2692018-01-08 15:38:12 +00001271 *
1272 * Firmware has preserved x0->x17 for us, we must save/restore the rest to
1273 * follow SMC-CC. We save (or retrieve) all the registers as the handler may
1274 * want them.
1275 */
1276ENTRY(__sdei_asm_handler)
1277 stp x2, x3, [x1, #SDEI_EVENT_INTREGS + S_PC]
1278 stp x4, x5, [x1, #SDEI_EVENT_INTREGS + 16 * 2]
1279 stp x6, x7, [x1, #SDEI_EVENT_INTREGS + 16 * 3]
1280 stp x8, x9, [x1, #SDEI_EVENT_INTREGS + 16 * 4]
1281 stp x10, x11, [x1, #SDEI_EVENT_INTREGS + 16 * 5]
1282 stp x12, x13, [x1, #SDEI_EVENT_INTREGS + 16 * 6]
1283 stp x14, x15, [x1, #SDEI_EVENT_INTREGS + 16 * 7]
1284 stp x16, x17, [x1, #SDEI_EVENT_INTREGS + 16 * 8]
1285 stp x18, x19, [x1, #SDEI_EVENT_INTREGS + 16 * 9]
1286 stp x20, x21, [x1, #SDEI_EVENT_INTREGS + 16 * 10]
1287 stp x22, x23, [x1, #SDEI_EVENT_INTREGS + 16 * 11]
1288 stp x24, x25, [x1, #SDEI_EVENT_INTREGS + 16 * 12]
1289 stp x26, x27, [x1, #SDEI_EVENT_INTREGS + 16 * 13]
1290 stp x28, x29, [x1, #SDEI_EVENT_INTREGS + 16 * 14]
1291 mov x4, sp
1292 stp lr, x4, [x1, #SDEI_EVENT_INTREGS + S_LR]
1293
1294 mov x19, x1
1295
1296#ifdef CONFIG_VMAP_STACK
1297 /*
1298 * entry.S may have been using sp as a scratch register, find whether
1299 * this is a normal or critical event and switch to the appropriate
1300 * stack for this CPU.
1301 */
1302 ldrb w4, [x19, #SDEI_EVENT_PRIORITY]
1303 cbnz w4, 1f
1304 ldr_this_cpu dst=x5, sym=sdei_stack_normal_ptr, tmp=x6
1305 b 2f
13061: ldr_this_cpu dst=x5, sym=sdei_stack_critical_ptr, tmp=x6
13072: mov x6, #SDEI_STACK_SIZE
1308 add x5, x5, x6
1309 mov sp, x5
1310#endif
1311
1312 /*
1313 * We may have interrupted userspace, or a guest, or exit-from or
1314 * return-to either of these. We can't trust sp_el0, restore it.
1315 */
1316 mrs x28, sp_el0
1317 ldr_this_cpu dst=x0, sym=__entry_task, tmp=x1
1318 msr sp_el0, x0
1319
1320 /* If we interrupted the kernel point to the previous stack/frame. */
1321 and x0, x3, #0xc
1322 mrs x1, CurrentEL
1323 cmp x0, x1
1324 csel x29, x29, xzr, eq // fp, or zero
1325 csel x4, x2, xzr, eq // elr, or zero
1326
1327 stp x29, x4, [sp, #-16]!
1328 mov x29, sp
1329
1330 add x0, x19, #SDEI_EVENT_INTREGS
1331 mov x1, x19
1332 bl __sdei_handler
1333
1334 msr sp_el0, x28
1335 /* restore regs >x17 that we clobbered */
James Morse79e9aa52018-01-08 15:38:18 +00001336 mov x4, x19 // keep x4 for __sdei_asm_exit_trampoline
1337 ldp x28, x29, [x4, #SDEI_EVENT_INTREGS + 16 * 14]
1338 ldp x18, x19, [x4, #SDEI_EVENT_INTREGS + 16 * 9]
1339 ldp lr, x1, [x4, #SDEI_EVENT_INTREGS + S_LR]
1340 mov sp, x1
James Morsef5df2692018-01-08 15:38:12 +00001341
1342 mov x1, x0 // address to complete_and_resume
1343 /* x0 = (x0 <= 1) ? EVENT_COMPLETE:EVENT_COMPLETE_AND_RESUME */
1344 cmp x0, #1
1345 mov_q x2, SDEI_1_0_FN_SDEI_EVENT_COMPLETE
1346 mov_q x3, SDEI_1_0_FN_SDEI_EVENT_COMPLETE_AND_RESUME
1347 csel x0, x2, x3, ls
1348
James Morsef5df2692018-01-08 15:38:12 +00001349 ldr_l x2, sdei_exit_mode
James Morse79e9aa52018-01-08 15:38:18 +00001350
1351alternative_if_not ARM64_UNMAP_KERNEL_AT_EL0
1352 sdei_handler_exit exit_mode=x2
1353alternative_else_nop_endif
1354
1355#ifdef CONFIG_UNMAP_KERNEL_AT_EL0
1356 tramp_alias dst=x5, sym=__sdei_asm_exit_trampoline
1357 br x5
1358#endif
James Morsef5df2692018-01-08 15:38:12 +00001359ENDPROC(__sdei_asm_handler)
1360NOKPROBE(__sdei_asm_handler)
1361#endif /* CONFIG_ARM_SDE_INTERFACE */