blob: e6f6e2339b22f36cc9a03313bc2e77df07a15be0 [file] [log] [blame]
Catalin Marinas60ffc302012-03-05 11:49:27 +00001/*
2 * Low-level exception handling code
3 *
4 * Copyright (C) 2012 ARM Ltd.
5 * Authors: Catalin Marinas <catalin.marinas@arm.com>
6 * Will Deacon <will.deacon@arm.com>
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
16 *
17 * You should have received a copy of the GNU General Public License
18 * along with this program. If not, see <http://www.gnu.org/licenses/>.
19 */
20
Marc Zyngier8e290622018-05-29 13:11:06 +010021#include <linux/arm-smccc.h>
Catalin Marinas60ffc302012-03-05 11:49:27 +000022#include <linux/init.h>
23#include <linux/linkage.h>
24
Marc Zyngier8d883b22015-06-01 10:47:41 +010025#include <asm/alternative.h>
Catalin Marinas60ffc302012-03-05 11:49:27 +000026#include <asm/assembler.h>
27#include <asm/asm-offsets.h>
Will Deacon905e8c52015-03-23 19:07:02 +000028#include <asm/cpufeature.h>
Catalin Marinas60ffc302012-03-05 11:49:27 +000029#include <asm/errno.h>
Marc Zyngier5c1ce6f2013-04-08 17:17:03 +010030#include <asm/esr.h>
James Morse8e23dac2015-12-04 11:02:27 +000031#include <asm/irq.h>
Will Deaconc7b9ada2017-11-14 14:07:40 +000032#include <asm/memory.h>
33#include <asm/mmu.h>
Yury Noroveef94a32017-08-31 11:30:50 +030034#include <asm/processor.h>
Catalin Marinas39bc88e2016-09-02 14:54:03 +010035#include <asm/ptrace.h>
Catalin Marinas60ffc302012-03-05 11:49:27 +000036#include <asm/thread_info.h>
Al Virob4b86642016-12-26 04:10:19 -050037#include <asm/asm-uaccess.h>
Catalin Marinas60ffc302012-03-05 11:49:27 +000038#include <asm/unistd.h>
39
40/*
Larry Bassel6c81fe72014-05-30 12:34:15 -070041 * Context tracking subsystem. Used to instrument transitions
42 * between user and kernel mode.
43 */
44 .macro ct_user_exit, syscall = 0
45#ifdef CONFIG_CONTEXT_TRACKING
46 bl context_tracking_user_exit
47 .if \syscall == 1
48 /*
49 * Save/restore needed during syscalls. Restore syscall arguments from
50 * the values already saved on stack during kernel_entry.
51 */
52 ldp x0, x1, [sp]
53 ldp x2, x3, [sp, #S_X2]
54 ldp x4, x5, [sp, #S_X4]
55 ldp x6, x7, [sp, #S_X6]
56 .endif
57#endif
58 .endm
59
60 .macro ct_user_enter
61#ifdef CONFIG_CONTEXT_TRACKING
62 bl context_tracking_user_enter
63#endif
64 .endm
65
66/*
Catalin Marinas60ffc302012-03-05 11:49:27 +000067 * Bad Abort numbers
68 *-----------------
69 */
70#define BAD_SYNC 0
71#define BAD_IRQ 1
72#define BAD_FIQ 2
73#define BAD_ERROR 3
74
Will Deacon5b1f7fe2017-11-14 14:20:21 +000075 .macro kernel_ventry, el, label, regsize = 64
Mark Rutlandb11e5752017-07-19 17:24:49 +010076 .align 7
Will Deacon4bf32862017-11-14 14:24:29 +000077#ifdef CONFIG_UNMAP_KERNEL_AT_EL0
Will Deaconea1e3de2017-11-14 14:38:19 +000078alternative_if ARM64_UNMAP_KERNEL_AT_EL0
Will Deacon4bf32862017-11-14 14:24:29 +000079 .if \el == 0
80 .if \regsize == 64
81 mrs x30, tpidrro_el0
82 msr tpidrro_el0, xzr
83 .else
84 mov x30, xzr
85 .endif
86 .endif
Will Deaconea1e3de2017-11-14 14:38:19 +000087alternative_else_nop_endif
Will Deacon4bf32862017-11-14 14:24:29 +000088#endif
89
Will Deacon63648dd2014-09-29 12:26:41 +010090 sub sp, sp, #S_FRAME_SIZE
Mark Rutland872d8322017-07-14 20:30:35 +010091#ifdef CONFIG_VMAP_STACK
92 /*
93 * Test whether the SP has overflowed, without corrupting a GPR.
94 * Task and IRQ stacks are aligned to (1 << THREAD_SHIFT).
95 */
96 add sp, sp, x0 // sp' = sp + x0
97 sub x0, sp, x0 // x0' = sp' - x0 = (sp + x0) - x0 = sp
98 tbnz x0, #THREAD_SHIFT, 0f
99 sub x0, sp, x0 // x0'' = sp' - x0' = (sp + x0) - sp = x0
100 sub sp, sp, x0 // sp'' = sp' - x0 = (sp + x0) - x0 = sp
Will Deacon5b1f7fe2017-11-14 14:20:21 +0000101 b el\()\el\()_\label
Mark Rutland872d8322017-07-14 20:30:35 +0100102
1030:
104 /*
105 * Either we've just detected an overflow, or we've taken an exception
106 * while on the overflow stack. Either way, we won't return to
107 * userspace, and can clobber EL0 registers to free up GPRs.
108 */
109
110 /* Stash the original SP (minus S_FRAME_SIZE) in tpidr_el0. */
111 msr tpidr_el0, x0
112
113 /* Recover the original x0 value and stash it in tpidrro_el0 */
114 sub x0, sp, x0
115 msr tpidrro_el0, x0
116
117 /* Switch to the overflow stack */
118 adr_this_cpu sp, overflow_stack + OVERFLOW_STACK_SIZE, x0
119
120 /*
121 * Check whether we were already on the overflow stack. This may happen
122 * after panic() re-enables interrupts.
123 */
124 mrs x0, tpidr_el0 // sp of interrupted context
125 sub x0, sp, x0 // delta with top of overflow stack
126 tst x0, #~(OVERFLOW_STACK_SIZE - 1) // within range?
127 b.ne __bad_stack // no? -> bad stack pointer
128
129 /* We were already on the overflow stack. Restore sp/x0 and carry on. */
130 sub sp, sp, x0
131 mrs x0, tpidrro_el0
132#endif
Will Deacon5b1f7fe2017-11-14 14:20:21 +0000133 b el\()\el\()_\label
Mark Rutlandb11e5752017-07-19 17:24:49 +0100134 .endm
135
Will Deacon4bf32862017-11-14 14:24:29 +0000136 .macro tramp_alias, dst, sym
137 mov_q \dst, TRAMP_VALIAS
138 add \dst, \dst, #(\sym - .entry.tramp.text)
Mark Rutlandb11e5752017-07-19 17:24:49 +0100139 .endm
140
Marc Zyngier8e290622018-05-29 13:11:06 +0100141 // This macro corrupts x0-x3. It is the caller's duty
142 // to save/restore them if required.
Marc Zyngier5cf9ce62018-05-29 13:11:07 +0100143 .macro apply_ssbd, state, targ, tmp1, tmp2
Marc Zyngier8e290622018-05-29 13:11:06 +0100144#ifdef CONFIG_ARM64_SSBD
Marc Zyngier986372c2018-05-29 13:11:11 +0100145alternative_cb arm64_enable_wa2_handling
146 b \targ
147alternative_cb_end
Marc Zyngier5cf9ce62018-05-29 13:11:07 +0100148 ldr_this_cpu \tmp2, arm64_ssbd_callback_required, \tmp1
149 cbz \tmp2, \targ
Marc Zyngier8e290622018-05-29 13:11:06 +0100150 mov w0, #ARM_SMCCC_ARCH_WORKAROUND_2
151 mov w1, #\state
152alternative_cb arm64_update_smccc_conduit
153 nop // Patched to SMC/HVC #0
154alternative_cb_end
155#endif
156 .endm
157
Mark Rutlandb11e5752017-07-19 17:24:49 +0100158 .macro kernel_entry, el, regsize = 64
Catalin Marinas60ffc302012-03-05 11:49:27 +0000159 .if \regsize == 32
160 mov w0, w0 // zero upper 32 bits of x0
161 .endif
Will Deacon63648dd2014-09-29 12:26:41 +0100162 stp x0, x1, [sp, #16 * 0]
163 stp x2, x3, [sp, #16 * 1]
164 stp x4, x5, [sp, #16 * 2]
165 stp x6, x7, [sp, #16 * 3]
166 stp x8, x9, [sp, #16 * 4]
167 stp x10, x11, [sp, #16 * 5]
168 stp x12, x13, [sp, #16 * 6]
169 stp x14, x15, [sp, #16 * 7]
170 stp x16, x17, [sp, #16 * 8]
171 stp x18, x19, [sp, #16 * 9]
172 stp x20, x21, [sp, #16 * 10]
173 stp x22, x23, [sp, #16 * 11]
174 stp x24, x25, [sp, #16 * 12]
175 stp x26, x27, [sp, #16 * 13]
176 stp x28, x29, [sp, #16 * 14]
177
Catalin Marinas60ffc302012-03-05 11:49:27 +0000178 .if \el == 0
179 mrs x21, sp_el0
Mark Rutlandc02433d2016-11-03 20:23:13 +0000180 ldr_this_cpu tsk, __entry_task, x20 // Ensure MDSCR_EL1.SS is clear,
181 ldr x19, [tsk, #TSK_TI_FLAGS] // since we can unmask debug
Will Deacon2a283072014-04-29 19:04:06 +0100182 disable_step_tsk x19, x20 // exceptions when scheduling.
James Morse49003a82015-12-10 10:22:41 +0000183
Marc Zyngier5cf9ce62018-05-29 13:11:07 +0100184 apply_ssbd 1, 1f, x22, x23
Marc Zyngier8e290622018-05-29 13:11:06 +0100185
186#ifdef CONFIG_ARM64_SSBD
187 ldp x0, x1, [sp, #16 * 0]
188 ldp x2, x3, [sp, #16 * 1]
189#endif
Marc Zyngier5cf9ce62018-05-29 13:11:07 +01001901:
Marc Zyngier8e290622018-05-29 13:11:06 +0100191
James Morse49003a82015-12-10 10:22:41 +0000192 mov x29, xzr // fp pointed to user-space
Catalin Marinas60ffc302012-03-05 11:49:27 +0000193 .else
194 add x21, sp, #S_FRAME_SIZE
James Morsee19a6ee2016-06-20 18:28:01 +0100195 get_thread_info tsk
Robin Murphy51369e32018-02-05 15:34:18 +0000196 /* Save the task's original addr_limit and set USER_DS */
Mark Rutlandc02433d2016-11-03 20:23:13 +0000197 ldr x20, [tsk, #TSK_TI_ADDR_LIMIT]
James Morsee19a6ee2016-06-20 18:28:01 +0100198 str x20, [sp, #S_ORIG_ADDR_LIMIT]
Robin Murphy51369e32018-02-05 15:34:18 +0000199 mov x20, #USER_DS
Mark Rutlandc02433d2016-11-03 20:23:13 +0000200 str x20, [tsk, #TSK_TI_ADDR_LIMIT]
Vladimir Murzin563cada2016-09-01 14:35:59 +0100201 /* No need to reset PSTATE.UAO, hardware's already set it to 0 for us */
James Morsee19a6ee2016-06-20 18:28:01 +0100202 .endif /* \el == 0 */
Catalin Marinas60ffc302012-03-05 11:49:27 +0000203 mrs x22, elr_el1
204 mrs x23, spsr_el1
205 stp lr, x21, [sp, #S_LR]
Catalin Marinas39bc88e2016-09-02 14:54:03 +0100206
Ard Biesheuvel73267492017-07-22 18:45:33 +0100207 /*
208 * In order to be able to dump the contents of struct pt_regs at the
209 * time the exception was taken (in case we attempt to walk the call
210 * stack later), chain it together with the stack frames.
211 */
212 .if \el == 0
213 stp xzr, xzr, [sp, #S_STACKFRAME]
214 .else
215 stp x29, x22, [sp, #S_STACKFRAME]
216 .endif
217 add x29, sp, #S_STACKFRAME
218
Catalin Marinas39bc88e2016-09-02 14:54:03 +0100219#ifdef CONFIG_ARM64_SW_TTBR0_PAN
220 /*
221 * Set the TTBR0 PAN bit in SPSR. When the exception is taken from
222 * EL0, there is no need to check the state of TTBR0_EL1 since
223 * accesses are always enabled.
224 * Note that the meaning of this bit differs from the ARMv8.1 PAN
225 * feature as all TTBR0_EL1 accesses are disabled, not just those to
226 * user mappings.
227 */
228alternative_if ARM64_HAS_PAN
229 b 1f // skip TTBR0 PAN
230alternative_else_nop_endif
231
232 .if \el != 0
233 mrs x21, ttbr0_el1
Will Deaconb5195382017-12-01 17:33:48 +0000234 tst x21, #TTBR_ASID_MASK // Check for the reserved ASID
Catalin Marinas39bc88e2016-09-02 14:54:03 +0100235 orr x23, x23, #PSR_PAN_BIT // Set the emulated PAN in the saved SPSR
236 b.eq 1f // TTBR0 access already disabled
237 and x23, x23, #~PSR_PAN_BIT // Clear the emulated PAN in the saved SPSR
238 .endif
239
240 __uaccess_ttbr0_disable x21
2411:
242#endif
243
Catalin Marinas60ffc302012-03-05 11:49:27 +0000244 stp x22, x23, [sp, #S_PC]
245
Dave Martin17c28952017-08-01 15:35:54 +0100246 /* Not in a syscall by default (el0_svc overwrites for real syscall) */
Catalin Marinas60ffc302012-03-05 11:49:27 +0000247 .if \el == 0
Dave Martin17c28952017-08-01 15:35:54 +0100248 mov w21, #NO_SYSCALL
Dave Martin35d0e6f2017-08-01 15:35:53 +0100249 str w21, [sp, #S_SYSCALLNO]
Catalin Marinas60ffc302012-03-05 11:49:27 +0000250 .endif
251
252 /*
Jungseok Lee6cdf9c72015-12-04 11:02:25 +0000253 * Set sp_el0 to current thread_info.
254 */
255 .if \el == 0
256 msr sp_el0, tsk
257 .endif
258
259 /*
Catalin Marinas60ffc302012-03-05 11:49:27 +0000260 * Registers that may be useful after this macro is invoked:
261 *
262 * x21 - aborted SP
263 * x22 - aborted PC
264 * x23 - aborted PSTATE
265 */
266 .endm
267
Will Deacon412fcb62015-08-19 15:57:09 +0100268 .macro kernel_exit, el
James Morsee19a6ee2016-06-20 18:28:01 +0100269 .if \el != 0
James Morse8d667722017-11-02 12:12:37 +0000270 disable_daif
271
James Morsee19a6ee2016-06-20 18:28:01 +0100272 /* Restore the task's original addr_limit. */
273 ldr x20, [sp, #S_ORIG_ADDR_LIMIT]
Mark Rutlandc02433d2016-11-03 20:23:13 +0000274 str x20, [tsk, #TSK_TI_ADDR_LIMIT]
James Morsee19a6ee2016-06-20 18:28:01 +0100275
276 /* No need to restore UAO, it will be restored from SPSR_EL1 */
277 .endif
278
Catalin Marinas60ffc302012-03-05 11:49:27 +0000279 ldp x21, x22, [sp, #S_PC] // load ELR, SPSR
280 .if \el == 0
Larry Bassel6c81fe72014-05-30 12:34:15 -0700281 ct_user_enter
Catalin Marinas39bc88e2016-09-02 14:54:03 +0100282 .endif
283
284#ifdef CONFIG_ARM64_SW_TTBR0_PAN
285 /*
286 * Restore access to TTBR0_EL1. If returning to EL0, no need for SPSR
287 * PAN bit checking.
288 */
289alternative_if ARM64_HAS_PAN
290 b 2f // skip TTBR0 PAN
291alternative_else_nop_endif
292
293 .if \el != 0
294 tbnz x22, #22, 1f // Skip re-enabling TTBR0 access if the PSR_PAN_BIT is set
295 .endif
296
Will Deacon27a921e2017-08-10 13:58:16 +0100297 __uaccess_ttbr0_enable x0, x1
Catalin Marinas39bc88e2016-09-02 14:54:03 +0100298
299 .if \el == 0
300 /*
301 * Enable errata workarounds only if returning to user. The only
302 * workaround currently required for TTBR0_EL1 changes are for the
303 * Cavium erratum 27456 (broadcast TLBI instructions may cause I-cache
304 * corruption).
305 */
Marc Zyngier95e3de32018-01-02 18:19:39 +0000306 bl post_ttbr_update_workaround
Catalin Marinas39bc88e2016-09-02 14:54:03 +0100307 .endif
3081:
309 .if \el != 0
310 and x22, x22, #~PSR_PAN_BIT // ARMv8.0 CPUs do not understand this bit
311 .endif
3122:
313#endif
314
315 .if \el == 0
Catalin Marinas60ffc302012-03-05 11:49:27 +0000316 ldr x23, [sp, #S_SP] // load return stack pointer
Catalin Marinas60ffc302012-03-05 11:49:27 +0000317 msr sp_el0, x23
Will Deacon4bf32862017-11-14 14:24:29 +0000318 tst x22, #PSR_MODE32_BIT // native task?
319 b.eq 3f
320
Will Deacon905e8c52015-03-23 19:07:02 +0000321#ifdef CONFIG_ARM64_ERRATUM_845719
Mark Rutland6ba3b552016-09-07 11:07:09 +0100322alternative_if ARM64_WORKAROUND_845719
Daniel Thompsone28cabf2015-07-22 12:21:03 +0100323#ifdef CONFIG_PID_IN_CONTEXTIDR
324 mrs x29, contextidr_el1
325 msr contextidr_el1, x29
326#else
327 msr contextidr_el1, xzr
328#endif
Mark Rutland6ba3b552016-09-07 11:07:09 +0100329alternative_else_nop_endif
Will Deacon905e8c52015-03-23 19:07:02 +0000330#endif
Will Deacon4bf32862017-11-14 14:24:29 +00003313:
Marc Zyngier5cf9ce62018-05-29 13:11:07 +0100332 apply_ssbd 0, 5f, x0, x1
3335:
Catalin Marinas60ffc302012-03-05 11:49:27 +0000334 .endif
Catalin Marinas39bc88e2016-09-02 14:54:03 +0100335
Will Deacon63648dd2014-09-29 12:26:41 +0100336 msr elr_el1, x21 // set up the return data
337 msr spsr_el1, x22
Will Deacon63648dd2014-09-29 12:26:41 +0100338 ldp x0, x1, [sp, #16 * 0]
Will Deacon63648dd2014-09-29 12:26:41 +0100339 ldp x2, x3, [sp, #16 * 1]
340 ldp x4, x5, [sp, #16 * 2]
341 ldp x6, x7, [sp, #16 * 3]
342 ldp x8, x9, [sp, #16 * 4]
343 ldp x10, x11, [sp, #16 * 5]
344 ldp x12, x13, [sp, #16 * 6]
345 ldp x14, x15, [sp, #16 * 7]
346 ldp x16, x17, [sp, #16 * 8]
347 ldp x18, x19, [sp, #16 * 9]
348 ldp x20, x21, [sp, #16 * 10]
349 ldp x22, x23, [sp, #16 * 11]
350 ldp x24, x25, [sp, #16 * 12]
351 ldp x26, x27, [sp, #16 * 13]
352 ldp x28, x29, [sp, #16 * 14]
353 ldr lr, [sp, #S_LR]
354 add sp, sp, #S_FRAME_SIZE // restore sp
Mathieu Desnoyersf1e3a122018-01-29 15:20:19 -0500355 /*
356 * ARCH_HAS_MEMBARRIER_SYNC_CORE rely on eret context synchronization
357 * when returning from IPI handler, and when returning to user-space.
358 */
Will Deacon4bf32862017-11-14 14:24:29 +0000359
Will Deacon4bf32862017-11-14 14:24:29 +0000360 .if \el == 0
Will Deaconea1e3de2017-11-14 14:38:19 +0000361alternative_insn eret, nop, ARM64_UNMAP_KERNEL_AT_EL0
362#ifdef CONFIG_UNMAP_KERNEL_AT_EL0
Will Deacon4bf32862017-11-14 14:24:29 +0000363 bne 4f
364 msr far_el1, x30
365 tramp_alias x30, tramp_exit_native
366 br x30
3674:
368 tramp_alias x30, tramp_exit_compat
369 br x30
Will Deaconea1e3de2017-11-14 14:38:19 +0000370#endif
Will Deacon4bf32862017-11-14 14:24:29 +0000371 .else
372 eret
373 .endif
Catalin Marinas60ffc302012-03-05 11:49:27 +0000374 .endm
375
James Morse971c67c2015-12-15 11:21:25 +0000376 .macro irq_stack_entry
James Morse8e23dac2015-12-04 11:02:27 +0000377 mov x19, sp // preserve the original sp
378
James Morse8e23dac2015-12-04 11:02:27 +0000379 /*
Mark Rutlandc02433d2016-11-03 20:23:13 +0000380 * Compare sp with the base of the task stack.
381 * If the top ~(THREAD_SIZE - 1) bits match, we are on a task stack,
382 * and should switch to the irq stack.
James Morse8e23dac2015-12-04 11:02:27 +0000383 */
Mark Rutlandc02433d2016-11-03 20:23:13 +0000384 ldr x25, [tsk, TSK_STACK]
385 eor x25, x25, x19
386 and x25, x25, #~(THREAD_SIZE - 1)
387 cbnz x25, 9998f
James Morse8e23dac2015-12-04 11:02:27 +0000388
Mark Rutlandf60fe782017-07-31 21:17:03 +0100389 ldr_this_cpu x25, irq_stack_ptr, x26
Ard Biesheuvel34be98f2017-07-20 17:15:45 +0100390 mov x26, #IRQ_STACK_SIZE
James Morse8e23dac2015-12-04 11:02:27 +0000391 add x26, x25, x26
James Morsed224a692015-12-18 16:01:47 +0000392
393 /* switch to the irq stack */
James Morse8e23dac2015-12-04 11:02:27 +0000394 mov sp, x26
James Morse8e23dac2015-12-04 11:02:27 +00003959998:
396 .endm
397
398 /*
399 * x19 should be preserved between irq_stack_entry and
400 * irq_stack_exit.
401 */
402 .macro irq_stack_exit
403 mov sp, x19
404 .endm
405
Catalin Marinas60ffc302012-03-05 11:49:27 +0000406/*
407 * These are the registers used in the syscall handler, and allow us to
408 * have in theory up to 7 arguments to a function - x0 to x6.
409 *
410 * x7 is reserved for the system call number in 32-bit mode.
411 */
Dave Martin35d0e6f2017-08-01 15:35:53 +0100412wsc_nr .req w25 // number of system calls
Will Deacon6314d902018-02-05 15:34:20 +0000413xsc_nr .req x25 // number of system calls (zero-extended)
Dave Martin35d0e6f2017-08-01 15:35:53 +0100414wscno .req w26 // syscall number
415xscno .req x26 // syscall number (zero-extended)
Catalin Marinas60ffc302012-03-05 11:49:27 +0000416stbl .req x27 // syscall table pointer
417tsk .req x28 // current thread_info
418
419/*
420 * Interrupt handling.
421 */
422 .macro irq_handler
James Morse8e23dac2015-12-04 11:02:27 +0000423 ldr_l x1, handle_arch_irq
Catalin Marinas60ffc302012-03-05 11:49:27 +0000424 mov x0, sp
James Morse971c67c2015-12-15 11:21:25 +0000425 irq_stack_entry
Catalin Marinas60ffc302012-03-05 11:49:27 +0000426 blr x1
James Morse8e23dac2015-12-04 11:02:27 +0000427 irq_stack_exit
Catalin Marinas60ffc302012-03-05 11:49:27 +0000428 .endm
429
430 .text
431
432/*
433 * Exception vectors.
434 */
Pratyush Anand888b3c82016-07-08 12:35:50 -0400435 .pushsection ".entry.text", "ax"
Catalin Marinas60ffc302012-03-05 11:49:27 +0000436
437 .align 11
438ENTRY(vectors)
Will Deacon5b1f7fe2017-11-14 14:20:21 +0000439 kernel_ventry 1, sync_invalid // Synchronous EL1t
440 kernel_ventry 1, irq_invalid // IRQ EL1t
441 kernel_ventry 1, fiq_invalid // FIQ EL1t
442 kernel_ventry 1, error_invalid // Error EL1t
Catalin Marinas60ffc302012-03-05 11:49:27 +0000443
Will Deacon5b1f7fe2017-11-14 14:20:21 +0000444 kernel_ventry 1, sync // Synchronous EL1h
445 kernel_ventry 1, irq // IRQ EL1h
446 kernel_ventry 1, fiq_invalid // FIQ EL1h
447 kernel_ventry 1, error // Error EL1h
Catalin Marinas60ffc302012-03-05 11:49:27 +0000448
Will Deacon5b1f7fe2017-11-14 14:20:21 +0000449 kernel_ventry 0, sync // Synchronous 64-bit EL0
450 kernel_ventry 0, irq // IRQ 64-bit EL0
451 kernel_ventry 0, fiq_invalid // FIQ 64-bit EL0
452 kernel_ventry 0, error // Error 64-bit EL0
Catalin Marinas60ffc302012-03-05 11:49:27 +0000453
454#ifdef CONFIG_COMPAT
Will Deacon5b1f7fe2017-11-14 14:20:21 +0000455 kernel_ventry 0, sync_compat, 32 // Synchronous 32-bit EL0
456 kernel_ventry 0, irq_compat, 32 // IRQ 32-bit EL0
457 kernel_ventry 0, fiq_invalid_compat, 32 // FIQ 32-bit EL0
458 kernel_ventry 0, error_compat, 32 // Error 32-bit EL0
Catalin Marinas60ffc302012-03-05 11:49:27 +0000459#else
Will Deacon5b1f7fe2017-11-14 14:20:21 +0000460 kernel_ventry 0, sync_invalid, 32 // Synchronous 32-bit EL0
461 kernel_ventry 0, irq_invalid, 32 // IRQ 32-bit EL0
462 kernel_ventry 0, fiq_invalid, 32 // FIQ 32-bit EL0
463 kernel_ventry 0, error_invalid, 32 // Error 32-bit EL0
Catalin Marinas60ffc302012-03-05 11:49:27 +0000464#endif
465END(vectors)
466
Mark Rutland872d8322017-07-14 20:30:35 +0100467#ifdef CONFIG_VMAP_STACK
468 /*
469 * We detected an overflow in kernel_ventry, which switched to the
470 * overflow stack. Stash the exception regs, and head to our overflow
471 * handler.
472 */
473__bad_stack:
474 /* Restore the original x0 value */
475 mrs x0, tpidrro_el0
476
477 /*
478 * Store the original GPRs to the new stack. The orginal SP (minus
479 * S_FRAME_SIZE) was stashed in tpidr_el0 by kernel_ventry.
480 */
481 sub sp, sp, #S_FRAME_SIZE
482 kernel_entry 1
483 mrs x0, tpidr_el0
484 add x0, x0, #S_FRAME_SIZE
485 str x0, [sp, #S_SP]
486
487 /* Stash the regs for handle_bad_stack */
488 mov x0, sp
489
490 /* Time to die */
491 bl handle_bad_stack
492 ASM_BUG()
493#endif /* CONFIG_VMAP_STACK */
494
Catalin Marinas60ffc302012-03-05 11:49:27 +0000495/*
496 * Invalid mode handlers
497 */
498 .macro inv_entry, el, reason, regsize = 64
Ard Biesheuvelb6609502016-03-18 10:58:09 +0100499 kernel_entry \el, \regsize
Catalin Marinas60ffc302012-03-05 11:49:27 +0000500 mov x0, sp
501 mov x1, #\reason
502 mrs x2, esr_el1
Mark Rutland2d0e7512017-07-26 11:14:53 +0100503 bl bad_mode
504 ASM_BUG()
Catalin Marinas60ffc302012-03-05 11:49:27 +0000505 .endm
506
507el0_sync_invalid:
508 inv_entry 0, BAD_SYNC
509ENDPROC(el0_sync_invalid)
510
511el0_irq_invalid:
512 inv_entry 0, BAD_IRQ
513ENDPROC(el0_irq_invalid)
514
515el0_fiq_invalid:
516 inv_entry 0, BAD_FIQ
517ENDPROC(el0_fiq_invalid)
518
519el0_error_invalid:
520 inv_entry 0, BAD_ERROR
521ENDPROC(el0_error_invalid)
522
523#ifdef CONFIG_COMPAT
524el0_fiq_invalid_compat:
525 inv_entry 0, BAD_FIQ, 32
526ENDPROC(el0_fiq_invalid_compat)
Catalin Marinas60ffc302012-03-05 11:49:27 +0000527#endif
528
529el1_sync_invalid:
530 inv_entry 1, BAD_SYNC
531ENDPROC(el1_sync_invalid)
532
533el1_irq_invalid:
534 inv_entry 1, BAD_IRQ
535ENDPROC(el1_irq_invalid)
536
537el1_fiq_invalid:
538 inv_entry 1, BAD_FIQ
539ENDPROC(el1_fiq_invalid)
540
541el1_error_invalid:
542 inv_entry 1, BAD_ERROR
543ENDPROC(el1_error_invalid)
544
545/*
546 * EL1 mode handlers.
547 */
548 .align 6
549el1_sync:
550 kernel_entry 1
551 mrs x1, esr_el1 // read the syndrome register
Mark Rutlandaed40e02014-11-24 12:31:40 +0000552 lsr x24, x1, #ESR_ELx_EC_SHIFT // exception class
553 cmp x24, #ESR_ELx_EC_DABT_CUR // data abort in EL1
Catalin Marinas60ffc302012-03-05 11:49:27 +0000554 b.eq el1_da
Laura Abbott9adeb8e2016-08-09 18:25:26 -0700555 cmp x24, #ESR_ELx_EC_IABT_CUR // instruction abort in EL1
556 b.eq el1_ia
Mark Rutlandaed40e02014-11-24 12:31:40 +0000557 cmp x24, #ESR_ELx_EC_SYS64 // configurable trap
Catalin Marinas60ffc302012-03-05 11:49:27 +0000558 b.eq el1_undef
Mark Rutlandaed40e02014-11-24 12:31:40 +0000559 cmp x24, #ESR_ELx_EC_SP_ALIGN // stack alignment exception
Catalin Marinas60ffc302012-03-05 11:49:27 +0000560 b.eq el1_sp_pc
Mark Rutlandaed40e02014-11-24 12:31:40 +0000561 cmp x24, #ESR_ELx_EC_PC_ALIGN // pc alignment exception
Catalin Marinas60ffc302012-03-05 11:49:27 +0000562 b.eq el1_sp_pc
Mark Rutlandaed40e02014-11-24 12:31:40 +0000563 cmp x24, #ESR_ELx_EC_UNKNOWN // unknown exception in EL1
Catalin Marinas60ffc302012-03-05 11:49:27 +0000564 b.eq el1_undef
Mark Rutlandaed40e02014-11-24 12:31:40 +0000565 cmp x24, #ESR_ELx_EC_BREAKPT_CUR // debug exception in EL1
Catalin Marinas60ffc302012-03-05 11:49:27 +0000566 b.ge el1_dbg
567 b el1_inv
Laura Abbott9adeb8e2016-08-09 18:25:26 -0700568
569el1_ia:
570 /*
571 * Fall through to the Data abort case
572 */
Catalin Marinas60ffc302012-03-05 11:49:27 +0000573el1_da:
574 /*
575 * Data abort handling
576 */
Kristina Martsenko276e9322017-05-03 16:37:47 +0100577 mrs x3, far_el1
James Morseb55a5a12017-11-02 12:12:39 +0000578 inherit_daif pstate=x23, tmp=x2
Kristina Martsenko276e9322017-05-03 16:37:47 +0100579 clear_address_tag x0, x3
Catalin Marinas60ffc302012-03-05 11:49:27 +0000580 mov x2, sp // struct pt_regs
581 bl do_mem_abort
582
Catalin Marinas60ffc302012-03-05 11:49:27 +0000583 kernel_exit 1
584el1_sp_pc:
585 /*
586 * Stack or PC alignment exception handling
587 */
588 mrs x0, far_el1
James Morseb55a5a12017-11-02 12:12:39 +0000589 inherit_daif pstate=x23, tmp=x2
Catalin Marinas60ffc302012-03-05 11:49:27 +0000590 mov x2, sp
Mark Rutland2d0e7512017-07-26 11:14:53 +0100591 bl do_sp_pc_abort
592 ASM_BUG()
Catalin Marinas60ffc302012-03-05 11:49:27 +0000593el1_undef:
594 /*
595 * Undefined instruction
596 */
James Morseb55a5a12017-11-02 12:12:39 +0000597 inherit_daif pstate=x23, tmp=x2
Catalin Marinas60ffc302012-03-05 11:49:27 +0000598 mov x0, sp
Mark Rutland2d0e7512017-07-26 11:14:53 +0100599 bl do_undefinstr
600 ASM_BUG()
Catalin Marinas60ffc302012-03-05 11:49:27 +0000601el1_dbg:
602 /*
603 * Debug exception handling
604 */
Mark Rutlandaed40e02014-11-24 12:31:40 +0000605 cmp x24, #ESR_ELx_EC_BRK64 // if BRK64
Sandeepa Prabhuee6214c2013-12-04 05:50:20 +0000606 cinc x24, x24, eq // set bit '0'
Catalin Marinas60ffc302012-03-05 11:49:27 +0000607 tbz x24, #0, el1_inv // EL1 only
608 mrs x0, far_el1
609 mov x2, sp // struct pt_regs
610 bl do_debug_exception
Catalin Marinas60ffc302012-03-05 11:49:27 +0000611 kernel_exit 1
612el1_inv:
613 // TODO: add support for undefined instructions in kernel mode
James Morseb55a5a12017-11-02 12:12:39 +0000614 inherit_daif pstate=x23, tmp=x2
Catalin Marinas60ffc302012-03-05 11:49:27 +0000615 mov x0, sp
Mark Rutland1b428042015-07-07 18:00:49 +0100616 mov x2, x1
Catalin Marinas60ffc302012-03-05 11:49:27 +0000617 mov x1, #BAD_SYNC
Mark Rutland2d0e7512017-07-26 11:14:53 +0100618 bl bad_mode
619 ASM_BUG()
Catalin Marinas60ffc302012-03-05 11:49:27 +0000620ENDPROC(el1_sync)
621
622 .align 6
623el1_irq:
624 kernel_entry 1
James Morseb282e1c2017-11-02 12:12:41 +0000625 enable_da_f
Catalin Marinas60ffc302012-03-05 11:49:27 +0000626#ifdef CONFIG_TRACE_IRQFLAGS
627 bl trace_hardirqs_off
628#endif
Marc Zyngier64681782013-11-12 17:11:53 +0000629
630 irq_handler
631
Catalin Marinas60ffc302012-03-05 11:49:27 +0000632#ifdef CONFIG_PREEMPT
Mark Rutlandc02433d2016-11-03 20:23:13 +0000633 ldr w24, [tsk, #TSK_TI_PREEMPT] // get preempt count
Marc Zyngier717321f2013-11-04 20:14:58 +0000634 cbnz w24, 1f // preempt count != 0
Mark Rutlandc02433d2016-11-03 20:23:13 +0000635 ldr x0, [tsk, #TSK_TI_FLAGS] // get flags
Catalin Marinas60ffc302012-03-05 11:49:27 +0000636 tbz x0, #TIF_NEED_RESCHED, 1f // needs rescheduling?
637 bl el1_preempt
6381:
639#endif
640#ifdef CONFIG_TRACE_IRQFLAGS
641 bl trace_hardirqs_on
642#endif
643 kernel_exit 1
644ENDPROC(el1_irq)
645
646#ifdef CONFIG_PREEMPT
647el1_preempt:
648 mov x24, lr
Will Deacon2a283072014-04-29 19:04:06 +01006491: bl preempt_schedule_irq // irq en/disable is done inside
Mark Rutlandc02433d2016-11-03 20:23:13 +0000650 ldr x0, [tsk, #TSK_TI_FLAGS] // get new tasks TI_FLAGS
Catalin Marinas60ffc302012-03-05 11:49:27 +0000651 tbnz x0, #TIF_NEED_RESCHED, 1b // needs rescheduling?
652 ret x24
653#endif
654
655/*
656 * EL0 mode handlers.
657 */
658 .align 6
659el0_sync:
660 kernel_entry 0
661 mrs x25, esr_el1 // read the syndrome register
Mark Rutlandaed40e02014-11-24 12:31:40 +0000662 lsr x24, x25, #ESR_ELx_EC_SHIFT // exception class
663 cmp x24, #ESR_ELx_EC_SVC64 // SVC in 64-bit state
Catalin Marinas60ffc302012-03-05 11:49:27 +0000664 b.eq el0_svc
Mark Rutlandaed40e02014-11-24 12:31:40 +0000665 cmp x24, #ESR_ELx_EC_DABT_LOW // data abort in EL0
Catalin Marinas60ffc302012-03-05 11:49:27 +0000666 b.eq el0_da
Mark Rutlandaed40e02014-11-24 12:31:40 +0000667 cmp x24, #ESR_ELx_EC_IABT_LOW // instruction abort in EL0
Catalin Marinas60ffc302012-03-05 11:49:27 +0000668 b.eq el0_ia
Mark Rutlandaed40e02014-11-24 12:31:40 +0000669 cmp x24, #ESR_ELx_EC_FP_ASIMD // FP/ASIMD access
Catalin Marinas60ffc302012-03-05 11:49:27 +0000670 b.eq el0_fpsimd_acc
Dave Martinbc0ee472017-10-31 15:51:05 +0000671 cmp x24, #ESR_ELx_EC_SVE // SVE access
672 b.eq el0_sve_acc
Mark Rutlandaed40e02014-11-24 12:31:40 +0000673 cmp x24, #ESR_ELx_EC_FP_EXC64 // FP/ASIMD exception
Catalin Marinas60ffc302012-03-05 11:49:27 +0000674 b.eq el0_fpsimd_exc
Mark Rutlandaed40e02014-11-24 12:31:40 +0000675 cmp x24, #ESR_ELx_EC_SYS64 // configurable trap
Andre Przywara7dd01ae2016-06-28 18:07:32 +0100676 b.eq el0_sys
Mark Rutlandaed40e02014-11-24 12:31:40 +0000677 cmp x24, #ESR_ELx_EC_SP_ALIGN // stack alignment exception
Catalin Marinas60ffc302012-03-05 11:49:27 +0000678 b.eq el0_sp_pc
Mark Rutlandaed40e02014-11-24 12:31:40 +0000679 cmp x24, #ESR_ELx_EC_PC_ALIGN // pc alignment exception
Catalin Marinas60ffc302012-03-05 11:49:27 +0000680 b.eq el0_sp_pc
Mark Rutlandaed40e02014-11-24 12:31:40 +0000681 cmp x24, #ESR_ELx_EC_UNKNOWN // unknown exception in EL0
Catalin Marinas60ffc302012-03-05 11:49:27 +0000682 b.eq el0_undef
Mark Rutlandaed40e02014-11-24 12:31:40 +0000683 cmp x24, #ESR_ELx_EC_BREAKPT_LOW // debug exception in EL0
Catalin Marinas60ffc302012-03-05 11:49:27 +0000684 b.ge el0_dbg
685 b el0_inv
686
687#ifdef CONFIG_COMPAT
688 .align 6
689el0_sync_compat:
690 kernel_entry 0, 32
691 mrs x25, esr_el1 // read the syndrome register
Mark Rutlandaed40e02014-11-24 12:31:40 +0000692 lsr x24, x25, #ESR_ELx_EC_SHIFT // exception class
693 cmp x24, #ESR_ELx_EC_SVC32 // SVC in 32-bit state
Catalin Marinas60ffc302012-03-05 11:49:27 +0000694 b.eq el0_svc_compat
Mark Rutlandaed40e02014-11-24 12:31:40 +0000695 cmp x24, #ESR_ELx_EC_DABT_LOW // data abort in EL0
Catalin Marinas60ffc302012-03-05 11:49:27 +0000696 b.eq el0_da
Mark Rutlandaed40e02014-11-24 12:31:40 +0000697 cmp x24, #ESR_ELx_EC_IABT_LOW // instruction abort in EL0
Catalin Marinas60ffc302012-03-05 11:49:27 +0000698 b.eq el0_ia
Mark Rutlandaed40e02014-11-24 12:31:40 +0000699 cmp x24, #ESR_ELx_EC_FP_ASIMD // FP/ASIMD access
Catalin Marinas60ffc302012-03-05 11:49:27 +0000700 b.eq el0_fpsimd_acc
Mark Rutlandaed40e02014-11-24 12:31:40 +0000701 cmp x24, #ESR_ELx_EC_FP_EXC32 // FP/ASIMD exception
Catalin Marinas60ffc302012-03-05 11:49:27 +0000702 b.eq el0_fpsimd_exc
Mark Salyzyn77f3228f2015-10-13 14:30:51 -0700703 cmp x24, #ESR_ELx_EC_PC_ALIGN // pc alignment exception
704 b.eq el0_sp_pc
Mark Rutlandaed40e02014-11-24 12:31:40 +0000705 cmp x24, #ESR_ELx_EC_UNKNOWN // unknown exception in EL0
Catalin Marinas60ffc302012-03-05 11:49:27 +0000706 b.eq el0_undef
Mark Rutlandaed40e02014-11-24 12:31:40 +0000707 cmp x24, #ESR_ELx_EC_CP15_32 // CP15 MRC/MCR trap
Mark Rutland381cc2b2013-05-24 12:02:35 +0100708 b.eq el0_undef
Mark Rutlandaed40e02014-11-24 12:31:40 +0000709 cmp x24, #ESR_ELx_EC_CP15_64 // CP15 MRRC/MCRR trap
Mark Rutland381cc2b2013-05-24 12:02:35 +0100710 b.eq el0_undef
Mark Rutlandaed40e02014-11-24 12:31:40 +0000711 cmp x24, #ESR_ELx_EC_CP14_MR // CP14 MRC/MCR trap
Mark Rutland381cc2b2013-05-24 12:02:35 +0100712 b.eq el0_undef
Mark Rutlandaed40e02014-11-24 12:31:40 +0000713 cmp x24, #ESR_ELx_EC_CP14_LS // CP14 LDC/STC trap
Mark Rutland381cc2b2013-05-24 12:02:35 +0100714 b.eq el0_undef
Mark Rutlandaed40e02014-11-24 12:31:40 +0000715 cmp x24, #ESR_ELx_EC_CP14_64 // CP14 MRRC/MCRR trap
Mark Rutland381cc2b2013-05-24 12:02:35 +0100716 b.eq el0_undef
Mark Rutlandaed40e02014-11-24 12:31:40 +0000717 cmp x24, #ESR_ELx_EC_BREAKPT_LOW // debug exception in EL0
Catalin Marinas60ffc302012-03-05 11:49:27 +0000718 b.ge el0_dbg
719 b el0_inv
720el0_svc_compat:
721 /*
722 * AArch32 syscall handling
723 */
Dave Martinbc0ee472017-10-31 15:51:05 +0000724 ldr x16, [tsk, #TSK_TI_FLAGS] // load thread flags
Catalin Marinas01564112015-01-06 16:42:32 +0000725 adrp stbl, compat_sys_call_table // load compat syscall table pointer
Dave Martin35d0e6f2017-08-01 15:35:53 +0100726 mov wscno, w7 // syscall number in w7 (r7)
727 mov wsc_nr, #__NR_compat_syscalls
Catalin Marinas60ffc302012-03-05 11:49:27 +0000728 b el0_svc_naked
729
730 .align 6
731el0_irq_compat:
732 kernel_entry 0, 32
733 b el0_irq_naked
Xie XiuQia92d4d12017-11-02 12:12:42 +0000734
735el0_error_compat:
736 kernel_entry 0, 32
737 b el0_error_naked
Catalin Marinas60ffc302012-03-05 11:49:27 +0000738#endif
739
740el0_da:
741 /*
742 * Data abort handling
743 */
Larry Bassel6ab64632014-05-30 20:34:14 +0100744 mrs x26, far_el1
James Morse746647c2017-11-02 12:12:40 +0000745 enable_daif
Larry Bassel6c81fe72014-05-30 12:34:15 -0700746 ct_user_exit
Kristina Martsenko276e9322017-05-03 16:37:47 +0100747 clear_address_tag x0, x26
Catalin Marinas60ffc302012-03-05 11:49:27 +0000748 mov x1, x25
749 mov x2, sp
Will Deacond54e81f2014-09-29 11:44:01 +0100750 bl do_mem_abort
751 b ret_to_user
Catalin Marinas60ffc302012-03-05 11:49:27 +0000752el0_ia:
753 /*
754 * Instruction abort handling
755 */
Larry Bassel6ab64632014-05-30 20:34:14 +0100756 mrs x26, far_el1
Will Deacon0f15adb2018-01-03 11:17:58 +0000757 enable_da_f
758#ifdef CONFIG_TRACE_IRQFLAGS
759 bl trace_hardirqs_off
760#endif
Larry Bassel6c81fe72014-05-30 12:34:15 -0700761 ct_user_exit
Larry Bassel6ab64632014-05-30 20:34:14 +0100762 mov x0, x26
Mark Rutland541ec872016-05-31 12:33:03 +0100763 mov x1, x25
Catalin Marinas60ffc302012-03-05 11:49:27 +0000764 mov x2, sp
Will Deacon0f15adb2018-01-03 11:17:58 +0000765 bl do_el0_ia_bp_hardening
Will Deacond54e81f2014-09-29 11:44:01 +0100766 b ret_to_user
Catalin Marinas60ffc302012-03-05 11:49:27 +0000767el0_fpsimd_acc:
768 /*
769 * Floating Point or Advanced SIMD access
770 */
James Morse746647c2017-11-02 12:12:40 +0000771 enable_daif
Larry Bassel6c81fe72014-05-30 12:34:15 -0700772 ct_user_exit
Catalin Marinas60ffc302012-03-05 11:49:27 +0000773 mov x0, x25
774 mov x1, sp
Will Deacond54e81f2014-09-29 11:44:01 +0100775 bl do_fpsimd_acc
776 b ret_to_user
Dave Martinbc0ee472017-10-31 15:51:05 +0000777el0_sve_acc:
778 /*
779 * Scalable Vector Extension access
780 */
781 enable_daif
782 ct_user_exit
783 mov x0, x25
784 mov x1, sp
785 bl do_sve_acc
786 b ret_to_user
Catalin Marinas60ffc302012-03-05 11:49:27 +0000787el0_fpsimd_exc:
788 /*
Dave Martinbc0ee472017-10-31 15:51:05 +0000789 * Floating Point, Advanced SIMD or SVE exception
Catalin Marinas60ffc302012-03-05 11:49:27 +0000790 */
James Morse746647c2017-11-02 12:12:40 +0000791 enable_daif
Larry Bassel6c81fe72014-05-30 12:34:15 -0700792 ct_user_exit
Catalin Marinas60ffc302012-03-05 11:49:27 +0000793 mov x0, x25
794 mov x1, sp
Will Deacond54e81f2014-09-29 11:44:01 +0100795 bl do_fpsimd_exc
796 b ret_to_user
Catalin Marinas60ffc302012-03-05 11:49:27 +0000797el0_sp_pc:
798 /*
799 * Stack or PC alignment exception handling
800 */
Larry Bassel6ab64632014-05-30 20:34:14 +0100801 mrs x26, far_el1
Will Deacon5dfc6ed2018-02-02 17:31:39 +0000802 enable_da_f
803#ifdef CONFIG_TRACE_IRQFLAGS
804 bl trace_hardirqs_off
805#endif
Mark Rutland46b05672015-06-15 16:40:27 +0100806 ct_user_exit
Larry Bassel6ab64632014-05-30 20:34:14 +0100807 mov x0, x26
Catalin Marinas60ffc302012-03-05 11:49:27 +0000808 mov x1, x25
809 mov x2, sp
Will Deacond54e81f2014-09-29 11:44:01 +0100810 bl do_sp_pc_abort
811 b ret_to_user
Catalin Marinas60ffc302012-03-05 11:49:27 +0000812el0_undef:
813 /*
814 * Undefined instruction
815 */
James Morse746647c2017-11-02 12:12:40 +0000816 enable_daif
Larry Bassel6c81fe72014-05-30 12:34:15 -0700817 ct_user_exit
Will Deacon2a283072014-04-29 19:04:06 +0100818 mov x0, sp
Will Deacond54e81f2014-09-29 11:44:01 +0100819 bl do_undefinstr
820 b ret_to_user
Andre Przywara7dd01ae2016-06-28 18:07:32 +0100821el0_sys:
822 /*
823 * System instructions, for trapped cache maintenance instructions
824 */
James Morse746647c2017-11-02 12:12:40 +0000825 enable_daif
Andre Przywara7dd01ae2016-06-28 18:07:32 +0100826 ct_user_exit
827 mov x0, x25
828 mov x1, sp
829 bl do_sysinstr
830 b ret_to_user
Catalin Marinas60ffc302012-03-05 11:49:27 +0000831el0_dbg:
832 /*
833 * Debug exception handling
834 */
835 tbnz x24, #0, el0_inv // EL0 only
836 mrs x0, far_el1
Catalin Marinas60ffc302012-03-05 11:49:27 +0000837 mov x1, x25
838 mov x2, sp
Will Deacon2a283072014-04-29 19:04:06 +0100839 bl do_debug_exception
James Morse746647c2017-11-02 12:12:40 +0000840 enable_daif
Larry Bassel6c81fe72014-05-30 12:34:15 -0700841 ct_user_exit
Will Deacon2a283072014-04-29 19:04:06 +0100842 b ret_to_user
Catalin Marinas60ffc302012-03-05 11:49:27 +0000843el0_inv:
James Morse746647c2017-11-02 12:12:40 +0000844 enable_daif
Larry Bassel6c81fe72014-05-30 12:34:15 -0700845 ct_user_exit
Catalin Marinas60ffc302012-03-05 11:49:27 +0000846 mov x0, sp
847 mov x1, #BAD_SYNC
Mark Rutland1b428042015-07-07 18:00:49 +0100848 mov x2, x25
Mark Rutland7d9e8f72017-01-18 17:23:41 +0000849 bl bad_el0_sync
Will Deacond54e81f2014-09-29 11:44:01 +0100850 b ret_to_user
Catalin Marinas60ffc302012-03-05 11:49:27 +0000851ENDPROC(el0_sync)
852
853 .align 6
854el0_irq:
855 kernel_entry 0
856el0_irq_naked:
James Morseb282e1c2017-11-02 12:12:41 +0000857 enable_da_f
Catalin Marinas60ffc302012-03-05 11:49:27 +0000858#ifdef CONFIG_TRACE_IRQFLAGS
859 bl trace_hardirqs_off
860#endif
Marc Zyngier64681782013-11-12 17:11:53 +0000861
Larry Bassel6c81fe72014-05-30 12:34:15 -0700862 ct_user_exit
Will Deacon30d88c02018-02-02 17:31:40 +0000863#ifdef CONFIG_HARDEN_BRANCH_PREDICTOR
864 tbz x22, #55, 1f
865 bl do_el0_irq_bp_hardening
8661:
867#endif
Catalin Marinas60ffc302012-03-05 11:49:27 +0000868 irq_handler
Marc Zyngier64681782013-11-12 17:11:53 +0000869
Catalin Marinas60ffc302012-03-05 11:49:27 +0000870#ifdef CONFIG_TRACE_IRQFLAGS
871 bl trace_hardirqs_on
872#endif
873 b ret_to_user
874ENDPROC(el0_irq)
875
Xie XiuQia92d4d12017-11-02 12:12:42 +0000876el1_error:
877 kernel_entry 1
878 mrs x1, esr_el1
879 enable_dbg
880 mov x0, sp
881 bl do_serror
882 kernel_exit 1
883ENDPROC(el1_error)
884
885el0_error:
886 kernel_entry 0
887el0_error_naked:
888 mrs x1, esr_el1
889 enable_dbg
890 mov x0, sp
891 bl do_serror
892 enable_daif
893 ct_user_exit
894 b ret_to_user
895ENDPROC(el0_error)
896
897
Catalin Marinas60ffc302012-03-05 11:49:27 +0000898/*
Catalin Marinas60ffc302012-03-05 11:49:27 +0000899 * This is the fast syscall return path. We do as little as possible here,
900 * and this includes saving x0 back into the kernel stack.
901 */
902ret_fast_syscall:
James Morse8d667722017-11-02 12:12:37 +0000903 disable_daif
Will Deacon412fcb62015-08-19 15:57:09 +0100904 str x0, [sp, #S_X0] // returned x0
Mark Rutlandc02433d2016-11-03 20:23:13 +0000905 ldr x1, [tsk, #TSK_TI_FLAGS] // re-check for syscall tracing
Josh Stone04d7e092015-06-05 14:28:03 -0700906 and x2, x1, #_TIF_SYSCALL_WORK
907 cbnz x2, ret_fast_syscall_trace
Catalin Marinas60ffc302012-03-05 11:49:27 +0000908 and x2, x1, #_TIF_WORK_MASK
Will Deacon412fcb62015-08-19 15:57:09 +0100909 cbnz x2, work_pending
Will Deacon2a283072014-04-29 19:04:06 +0100910 enable_step_tsk x1, x2
Will Deacon412fcb62015-08-19 15:57:09 +0100911 kernel_exit 0
Josh Stone04d7e092015-06-05 14:28:03 -0700912ret_fast_syscall_trace:
James Morse8d667722017-11-02 12:12:37 +0000913 enable_daif
Will Deacon412fcb62015-08-19 15:57:09 +0100914 b __sys_trace_return_skipped // we already saved x0
Catalin Marinas60ffc302012-03-05 11:49:27 +0000915
916/*
917 * Ok, we need to do extra processing, enter the slow path.
918 */
Catalin Marinas60ffc302012-03-05 11:49:27 +0000919work_pending:
Catalin Marinas60ffc302012-03-05 11:49:27 +0000920 mov x0, sp // 'regs'
Catalin Marinas60ffc302012-03-05 11:49:27 +0000921 bl do_notify_resume
Catalin Marinasdb3899a2015-12-04 12:42:29 +0000922#ifdef CONFIG_TRACE_IRQFLAGS
Chris Metcalf421dd6f2016-07-14 16:48:14 -0400923 bl trace_hardirqs_on // enabled while in userspace
Catalin Marinasdb3899a2015-12-04 12:42:29 +0000924#endif
Mark Rutlandc02433d2016-11-03 20:23:13 +0000925 ldr x1, [tsk, #TSK_TI_FLAGS] // re-check for single-step
Chris Metcalf421dd6f2016-07-14 16:48:14 -0400926 b finish_ret_to_user
Catalin Marinas60ffc302012-03-05 11:49:27 +0000927/*
928 * "slow" syscall return path.
929 */
Catalin Marinas59dc67b2012-09-10 16:11:46 +0100930ret_to_user:
James Morse8d667722017-11-02 12:12:37 +0000931 disable_daif
Mark Rutlandc02433d2016-11-03 20:23:13 +0000932 ldr x1, [tsk, #TSK_TI_FLAGS]
Catalin Marinas60ffc302012-03-05 11:49:27 +0000933 and x2, x1, #_TIF_WORK_MASK
934 cbnz x2, work_pending
Chris Metcalf421dd6f2016-07-14 16:48:14 -0400935finish_ret_to_user:
Will Deacon2a283072014-04-29 19:04:06 +0100936 enable_step_tsk x1, x2
Will Deacon412fcb62015-08-19 15:57:09 +0100937 kernel_exit 0
Catalin Marinas60ffc302012-03-05 11:49:27 +0000938ENDPROC(ret_to_user)
939
940/*
Catalin Marinas60ffc302012-03-05 11:49:27 +0000941 * SVC handler.
942 */
943 .align 6
944el0_svc:
Dave Martinbc0ee472017-10-31 15:51:05 +0000945 ldr x16, [tsk, #TSK_TI_FLAGS] // load thread flags
Catalin Marinas60ffc302012-03-05 11:49:27 +0000946 adrp stbl, sys_call_table // load syscall table pointer
Dave Martin35d0e6f2017-08-01 15:35:53 +0100947 mov wscno, w8 // syscall number in w8
948 mov wsc_nr, #__NR_syscalls
Dave Martinbc0ee472017-10-31 15:51:05 +0000949
Dave Martin43994d82017-10-31 15:51:19 +0000950#ifdef CONFIG_ARM64_SVE
951alternative_if_not ARM64_SVE
Dave Martinbc0ee472017-10-31 15:51:05 +0000952 b el0_svc_naked
Dave Martin43994d82017-10-31 15:51:19 +0000953alternative_else_nop_endif
Dave Martinbc0ee472017-10-31 15:51:05 +0000954 tbz x16, #TIF_SVE, el0_svc_naked // Skip unless TIF_SVE set:
955 bic x16, x16, #_TIF_SVE // discard SVE state
956 str x16, [tsk, #TSK_TI_FLAGS]
957
958 /*
959 * task_fpsimd_load() won't be called to update CPACR_EL1 in
960 * ret_to_user unless TIF_FOREIGN_FPSTATE is still set, which only
961 * happens if a context switch or kernel_neon_begin() or context
962 * modification (sigreturn, ptrace) intervenes.
963 * So, ensure that CPACR_EL1 is already correct for the fast-path case:
964 */
965 mrs x9, cpacr_el1
966 bic x9, x9, #CPACR_EL1_ZEN_EL0EN // disable SVE for el0
967 msr cpacr_el1, x9 // synchronised by eret to el0
Dave Martin43994d82017-10-31 15:51:19 +0000968#endif
Dave Martinbc0ee472017-10-31 15:51:05 +0000969
Catalin Marinas60ffc302012-03-05 11:49:27 +0000970el0_svc_naked: // compat entry point
Dave Martin35d0e6f2017-08-01 15:35:53 +0100971 stp x0, xscno, [sp, #S_ORIG_X0] // save the original x0 and syscall number
James Morse746647c2017-11-02 12:12:40 +0000972 enable_daif
Larry Bassel6c81fe72014-05-30 12:34:15 -0700973 ct_user_exit 1
Catalin Marinas60ffc302012-03-05 11:49:27 +0000974
Dave Martinbc0ee472017-10-31 15:51:05 +0000975 tst x16, #_TIF_SYSCALL_WORK // check for syscall hooks
AKASHI Takahiro449f81a2014-04-30 10:51:29 +0100976 b.ne __sys_trace
Dave Martin35d0e6f2017-08-01 15:35:53 +0100977 cmp wscno, wsc_nr // check upper syscall limit
Catalin Marinas60ffc302012-03-05 11:49:27 +0000978 b.hs ni_sys
Will Deacon6314d902018-02-05 15:34:20 +0000979 mask_nospec64 xscno, xsc_nr, x19 // enforce bounds for syscall number
Dave Martin35d0e6f2017-08-01 15:35:53 +0100980 ldr x16, [stbl, xscno, lsl #3] // address in the syscall table
Will Deacond54e81f2014-09-29 11:44:01 +0100981 blr x16 // call sys_* routine
982 b ret_fast_syscall
Catalin Marinas60ffc302012-03-05 11:49:27 +0000983ni_sys:
984 mov x0, sp
Will Deacond54e81f2014-09-29 11:44:01 +0100985 bl do_ni_syscall
986 b ret_fast_syscall
Catalin Marinas60ffc302012-03-05 11:49:27 +0000987ENDPROC(el0_svc)
988
989 /*
990 * This is the really slow path. We're going to be doing context
991 * switches, and waiting for our parent to respond.
992 */
993__sys_trace:
Dave Martin17c28952017-08-01 15:35:54 +0100994 cmp wscno, #NO_SYSCALL // user-issued syscall(-1)?
AKASHI Takahiro1014c812014-11-28 05:26:35 +0000995 b.ne 1f
Dave Martin35d0e6f2017-08-01 15:35:53 +0100996 mov x0, #-ENOSYS // set default errno if so
AKASHI Takahiro1014c812014-11-28 05:26:35 +0000997 str x0, [sp, #S_X0]
9981: mov x0, sp
AKASHI Takahiro3157858f2014-04-30 10:51:30 +0100999 bl syscall_trace_enter
Dave Martin17c28952017-08-01 15:35:54 +01001000 cmp w0, #NO_SYSCALL // skip the syscall?
AKASHI Takahiro1014c812014-11-28 05:26:35 +00001001 b.eq __sys_trace_return_skipped
Dave Martin35d0e6f2017-08-01 15:35:53 +01001002 mov wscno, w0 // syscall number (possibly new)
Catalin Marinas60ffc302012-03-05 11:49:27 +00001003 mov x1, sp // pointer to regs
Dave Martin35d0e6f2017-08-01 15:35:53 +01001004 cmp wscno, wsc_nr // check upper syscall limit
Will Deacond54e81f2014-09-29 11:44:01 +01001005 b.hs __ni_sys_trace
Catalin Marinas60ffc302012-03-05 11:49:27 +00001006 ldp x0, x1, [sp] // restore the syscall args
1007 ldp x2, x3, [sp, #S_X2]
1008 ldp x4, x5, [sp, #S_X4]
1009 ldp x6, x7, [sp, #S_X6]
Dave Martin35d0e6f2017-08-01 15:35:53 +01001010 ldr x16, [stbl, xscno, lsl #3] // address in the syscall table
Will Deacond54e81f2014-09-29 11:44:01 +01001011 blr x16 // call sys_* routine
Catalin Marinas60ffc302012-03-05 11:49:27 +00001012
1013__sys_trace_return:
AKASHI Takahiro1014c812014-11-28 05:26:35 +00001014 str x0, [sp, #S_X0] // save returned x0
1015__sys_trace_return_skipped:
AKASHI Takahiro3157858f2014-04-30 10:51:30 +01001016 mov x0, sp
1017 bl syscall_trace_exit
Catalin Marinas60ffc302012-03-05 11:49:27 +00001018 b ret_to_user
1019
Will Deacond54e81f2014-09-29 11:44:01 +01001020__ni_sys_trace:
1021 mov x0, sp
1022 bl do_ni_syscall
1023 b __sys_trace_return
1024
Pratyush Anand888b3c82016-07-08 12:35:50 -04001025 .popsection // .entry.text
1026
Will Deaconc7b9ada2017-11-14 14:07:40 +00001027#ifdef CONFIG_UNMAP_KERNEL_AT_EL0
1028/*
1029 * Exception vectors trampoline.
1030 */
1031 .pushsection ".entry.tramp.text", "ax"
1032
1033 .macro tramp_map_kernel, tmp
1034 mrs \tmp, ttbr1_el1
Steve Capper1e1b8c02018-01-11 10:11:58 +00001035 add \tmp, \tmp, #(PAGE_SIZE + RESERVED_TTBR0_SIZE)
Will Deaconc7b9ada2017-11-14 14:07:40 +00001036 bic \tmp, \tmp, #USER_ASID_FLAG
1037 msr ttbr1_el1, \tmp
Will Deacond1777e62017-11-14 14:29:19 +00001038#ifdef CONFIG_QCOM_FALKOR_ERRATUM_1003
1039alternative_if ARM64_WORKAROUND_QCOM_FALKOR_E1003
1040 /* ASID already in \tmp[63:48] */
1041 movk \tmp, #:abs_g2_nc:(TRAMP_VALIAS >> 12)
1042 movk \tmp, #:abs_g1_nc:(TRAMP_VALIAS >> 12)
1043 /* 2MB boundary containing the vectors, so we nobble the walk cache */
1044 movk \tmp, #:abs_g0_nc:((TRAMP_VALIAS & ~(SZ_2M - 1)) >> 12)
1045 isb
1046 tlbi vae1, \tmp
1047 dsb nsh
1048alternative_else_nop_endif
1049#endif /* CONFIG_QCOM_FALKOR_ERRATUM_1003 */
Will Deaconc7b9ada2017-11-14 14:07:40 +00001050 .endm
1051
1052 .macro tramp_unmap_kernel, tmp
1053 mrs \tmp, ttbr1_el1
Steve Capper1e1b8c02018-01-11 10:11:58 +00001054 sub \tmp, \tmp, #(PAGE_SIZE + RESERVED_TTBR0_SIZE)
Will Deaconc7b9ada2017-11-14 14:07:40 +00001055 orr \tmp, \tmp, #USER_ASID_FLAG
1056 msr ttbr1_el1, \tmp
1057 /*
Will Deaconf1672112018-01-29 11:59:58 +00001058 * We avoid running the post_ttbr_update_workaround here because
1059 * it's only needed by Cavium ThunderX, which requires KPTI to be
1060 * disabled.
Will Deaconc7b9ada2017-11-14 14:07:40 +00001061 */
1062 .endm
1063
1064 .macro tramp_ventry, regsize = 64
1065 .align 7
10661:
1067 .if \regsize == 64
1068 msr tpidrro_el0, x30 // Restored in kernel_ventry
1069 .endif
Will Deaconbe04a6d2017-11-14 16:15:59 +00001070 /*
1071 * Defend against branch aliasing attacks by pushing a dummy
1072 * entry onto the return stack and using a RET instruction to
1073 * enter the full-fat kernel vectors.
1074 */
1075 bl 2f
1076 b .
10772:
Will Deaconc7b9ada2017-11-14 14:07:40 +00001078 tramp_map_kernel x30
Will Deacon6c27c402017-12-06 11:24:02 +00001079#ifdef CONFIG_RANDOMIZE_BASE
1080 adr x30, tramp_vectors + PAGE_SIZE
1081alternative_insn isb, nop, ARM64_WORKAROUND_QCOM_FALKOR_E1003
1082 ldr x30, [x30]
1083#else
Will Deaconc7b9ada2017-11-14 14:07:40 +00001084 ldr x30, =vectors
Will Deacon6c27c402017-12-06 11:24:02 +00001085#endif
Will Deaconc7b9ada2017-11-14 14:07:40 +00001086 prfm plil1strm, [x30, #(1b - tramp_vectors)]
1087 msr vbar_el1, x30
1088 add x30, x30, #(1b - tramp_vectors)
1089 isb
Will Deaconbe04a6d2017-11-14 16:15:59 +00001090 ret
Will Deaconc7b9ada2017-11-14 14:07:40 +00001091 .endm
1092
1093 .macro tramp_exit, regsize = 64
1094 adr x30, tramp_vectors
1095 msr vbar_el1, x30
1096 tramp_unmap_kernel x30
1097 .if \regsize == 64
1098 mrs x30, far_el1
1099 .endif
1100 eret
1101 .endm
1102
1103 .align 11
1104ENTRY(tramp_vectors)
1105 .space 0x400
1106
1107 tramp_ventry
1108 tramp_ventry
1109 tramp_ventry
1110 tramp_ventry
1111
1112 tramp_ventry 32
1113 tramp_ventry 32
1114 tramp_ventry 32
1115 tramp_ventry 32
1116END(tramp_vectors)
1117
1118ENTRY(tramp_exit_native)
1119 tramp_exit
1120END(tramp_exit_native)
1121
1122ENTRY(tramp_exit_compat)
1123 tramp_exit 32
1124END(tramp_exit_compat)
1125
1126 .ltorg
1127 .popsection // .entry.tramp.text
Will Deacon6c27c402017-12-06 11:24:02 +00001128#ifdef CONFIG_RANDOMIZE_BASE
1129 .pushsection ".rodata", "a"
1130 .align PAGE_SHIFT
1131 .globl __entry_tramp_data_start
1132__entry_tramp_data_start:
1133 .quad vectors
1134 .popsection // .rodata
1135#endif /* CONFIG_RANDOMIZE_BASE */
Will Deaconc7b9ada2017-11-14 14:07:40 +00001136#endif /* CONFIG_UNMAP_KERNEL_AT_EL0 */
1137
Catalin Marinas60ffc302012-03-05 11:49:27 +00001138/*
1139 * Special system call wrappers.
1140 */
Catalin Marinas60ffc302012-03-05 11:49:27 +00001141ENTRY(sys_rt_sigreturn_wrapper)
1142 mov x0, sp
1143 b sys_rt_sigreturn
1144ENDPROC(sys_rt_sigreturn_wrapper)
Mark Rutlanded84b4e2017-07-26 16:05:20 +01001145
1146/*
1147 * Register switch for AArch64. The callee-saved registers need to be saved
1148 * and restored. On entry:
1149 * x0 = previous task_struct (must be preserved across the switch)
1150 * x1 = next task_struct
1151 * Previous and next are guaranteed not to be the same.
1152 *
1153 */
1154ENTRY(cpu_switch_to)
1155 mov x10, #THREAD_CPU_CONTEXT
1156 add x8, x0, x10
1157 mov x9, sp
1158 stp x19, x20, [x8], #16 // store callee-saved registers
1159 stp x21, x22, [x8], #16
1160 stp x23, x24, [x8], #16
1161 stp x25, x26, [x8], #16
1162 stp x27, x28, [x8], #16
1163 stp x29, x9, [x8], #16
1164 str lr, [x8]
1165 add x8, x1, x10
1166 ldp x19, x20, [x8], #16 // restore callee-saved registers
1167 ldp x21, x22, [x8], #16
1168 ldp x23, x24, [x8], #16
1169 ldp x25, x26, [x8], #16
1170 ldp x27, x28, [x8], #16
1171 ldp x29, x9, [x8], #16
1172 ldr lr, [x8]
1173 mov sp, x9
1174 msr sp_el0, x1
1175 ret
1176ENDPROC(cpu_switch_to)
1177NOKPROBE(cpu_switch_to)
1178
1179/*
1180 * This is how we return from a fork.
1181 */
1182ENTRY(ret_from_fork)
1183 bl schedule_tail
1184 cbz x19, 1f // not a kernel thread
1185 mov x0, x20
1186 blr x19
11871: get_thread_info tsk
1188 b ret_to_user
1189ENDPROC(ret_from_fork)
1190NOKPROBE(ret_from_fork)
James Morsef5df2692018-01-08 15:38:12 +00001191
1192#ifdef CONFIG_ARM_SDE_INTERFACE
1193
1194#include <asm/sdei.h>
1195#include <uapi/linux/arm_sdei.h>
1196
James Morse79e9aa52018-01-08 15:38:18 +00001197.macro sdei_handler_exit exit_mode
1198 /* On success, this call never returns... */
1199 cmp \exit_mode, #SDEI_EXIT_SMC
1200 b.ne 99f
1201 smc #0
1202 b .
120399: hvc #0
1204 b .
1205.endm
1206
1207#ifdef CONFIG_UNMAP_KERNEL_AT_EL0
1208/*
1209 * The regular SDEI entry point may have been unmapped along with the rest of
1210 * the kernel. This trampoline restores the kernel mapping to make the x1 memory
1211 * argument accessible.
1212 *
1213 * This clobbers x4, __sdei_handler() will restore this from firmware's
1214 * copy.
1215 */
1216.ltorg
1217.pushsection ".entry.tramp.text", "ax"
1218ENTRY(__sdei_asm_entry_trampoline)
1219 mrs x4, ttbr1_el1
1220 tbz x4, #USER_ASID_BIT, 1f
1221
1222 tramp_map_kernel tmp=x4
1223 isb
1224 mov x4, xzr
1225
1226 /*
1227 * Use reg->interrupted_regs.addr_limit to remember whether to unmap
1228 * the kernel on exit.
1229 */
12301: str x4, [x1, #(SDEI_EVENT_INTREGS + S_ORIG_ADDR_LIMIT)]
1231
1232#ifdef CONFIG_RANDOMIZE_BASE
1233 adr x4, tramp_vectors + PAGE_SIZE
1234 add x4, x4, #:lo12:__sdei_asm_trampoline_next_handler
1235 ldr x4, [x4]
1236#else
1237 ldr x4, =__sdei_asm_handler
1238#endif
1239 br x4
1240ENDPROC(__sdei_asm_entry_trampoline)
1241NOKPROBE(__sdei_asm_entry_trampoline)
1242
1243/*
1244 * Make the exit call and restore the original ttbr1_el1
1245 *
1246 * x0 & x1: setup for the exit API call
1247 * x2: exit_mode
1248 * x4: struct sdei_registered_event argument from registration time.
1249 */
1250ENTRY(__sdei_asm_exit_trampoline)
1251 ldr x4, [x4, #(SDEI_EVENT_INTREGS + S_ORIG_ADDR_LIMIT)]
1252 cbnz x4, 1f
1253
1254 tramp_unmap_kernel tmp=x4
1255
12561: sdei_handler_exit exit_mode=x2
1257ENDPROC(__sdei_asm_exit_trampoline)
1258NOKPROBE(__sdei_asm_exit_trampoline)
1259 .ltorg
1260.popsection // .entry.tramp.text
1261#ifdef CONFIG_RANDOMIZE_BASE
1262.pushsection ".rodata", "a"
1263__sdei_asm_trampoline_next_handler:
1264 .quad __sdei_asm_handler
1265.popsection // .rodata
1266#endif /* CONFIG_RANDOMIZE_BASE */
1267#endif /* CONFIG_UNMAP_KERNEL_AT_EL0 */
1268
James Morsef5df2692018-01-08 15:38:12 +00001269/*
1270 * Software Delegated Exception entry point.
1271 *
1272 * x0: Event number
1273 * x1: struct sdei_registered_event argument from registration time.
1274 * x2: interrupted PC
1275 * x3: interrupted PSTATE
James Morse79e9aa52018-01-08 15:38:18 +00001276 * x4: maybe clobbered by the trampoline
James Morsef5df2692018-01-08 15:38:12 +00001277 *
1278 * Firmware has preserved x0->x17 for us, we must save/restore the rest to
1279 * follow SMC-CC. We save (or retrieve) all the registers as the handler may
1280 * want them.
1281 */
1282ENTRY(__sdei_asm_handler)
1283 stp x2, x3, [x1, #SDEI_EVENT_INTREGS + S_PC]
1284 stp x4, x5, [x1, #SDEI_EVENT_INTREGS + 16 * 2]
1285 stp x6, x7, [x1, #SDEI_EVENT_INTREGS + 16 * 3]
1286 stp x8, x9, [x1, #SDEI_EVENT_INTREGS + 16 * 4]
1287 stp x10, x11, [x1, #SDEI_EVENT_INTREGS + 16 * 5]
1288 stp x12, x13, [x1, #SDEI_EVENT_INTREGS + 16 * 6]
1289 stp x14, x15, [x1, #SDEI_EVENT_INTREGS + 16 * 7]
1290 stp x16, x17, [x1, #SDEI_EVENT_INTREGS + 16 * 8]
1291 stp x18, x19, [x1, #SDEI_EVENT_INTREGS + 16 * 9]
1292 stp x20, x21, [x1, #SDEI_EVENT_INTREGS + 16 * 10]
1293 stp x22, x23, [x1, #SDEI_EVENT_INTREGS + 16 * 11]
1294 stp x24, x25, [x1, #SDEI_EVENT_INTREGS + 16 * 12]
1295 stp x26, x27, [x1, #SDEI_EVENT_INTREGS + 16 * 13]
1296 stp x28, x29, [x1, #SDEI_EVENT_INTREGS + 16 * 14]
1297 mov x4, sp
1298 stp lr, x4, [x1, #SDEI_EVENT_INTREGS + S_LR]
1299
1300 mov x19, x1
1301
1302#ifdef CONFIG_VMAP_STACK
1303 /*
1304 * entry.S may have been using sp as a scratch register, find whether
1305 * this is a normal or critical event and switch to the appropriate
1306 * stack for this CPU.
1307 */
1308 ldrb w4, [x19, #SDEI_EVENT_PRIORITY]
1309 cbnz w4, 1f
1310 ldr_this_cpu dst=x5, sym=sdei_stack_normal_ptr, tmp=x6
1311 b 2f
13121: ldr_this_cpu dst=x5, sym=sdei_stack_critical_ptr, tmp=x6
13132: mov x6, #SDEI_STACK_SIZE
1314 add x5, x5, x6
1315 mov sp, x5
1316#endif
1317
1318 /*
1319 * We may have interrupted userspace, or a guest, or exit-from or
1320 * return-to either of these. We can't trust sp_el0, restore it.
1321 */
1322 mrs x28, sp_el0
1323 ldr_this_cpu dst=x0, sym=__entry_task, tmp=x1
1324 msr sp_el0, x0
1325
1326 /* If we interrupted the kernel point to the previous stack/frame. */
1327 and x0, x3, #0xc
1328 mrs x1, CurrentEL
1329 cmp x0, x1
1330 csel x29, x29, xzr, eq // fp, or zero
1331 csel x4, x2, xzr, eq // elr, or zero
1332
1333 stp x29, x4, [sp, #-16]!
1334 mov x29, sp
1335
1336 add x0, x19, #SDEI_EVENT_INTREGS
1337 mov x1, x19
1338 bl __sdei_handler
1339
1340 msr sp_el0, x28
1341 /* restore regs >x17 that we clobbered */
James Morse79e9aa52018-01-08 15:38:18 +00001342 mov x4, x19 // keep x4 for __sdei_asm_exit_trampoline
1343 ldp x28, x29, [x4, #SDEI_EVENT_INTREGS + 16 * 14]
1344 ldp x18, x19, [x4, #SDEI_EVENT_INTREGS + 16 * 9]
1345 ldp lr, x1, [x4, #SDEI_EVENT_INTREGS + S_LR]
1346 mov sp, x1
James Morsef5df2692018-01-08 15:38:12 +00001347
1348 mov x1, x0 // address to complete_and_resume
1349 /* x0 = (x0 <= 1) ? EVENT_COMPLETE:EVENT_COMPLETE_AND_RESUME */
1350 cmp x0, #1
1351 mov_q x2, SDEI_1_0_FN_SDEI_EVENT_COMPLETE
1352 mov_q x3, SDEI_1_0_FN_SDEI_EVENT_COMPLETE_AND_RESUME
1353 csel x0, x2, x3, ls
1354
James Morsef5df2692018-01-08 15:38:12 +00001355 ldr_l x2, sdei_exit_mode
James Morse79e9aa52018-01-08 15:38:18 +00001356
1357alternative_if_not ARM64_UNMAP_KERNEL_AT_EL0
1358 sdei_handler_exit exit_mode=x2
1359alternative_else_nop_endif
1360
1361#ifdef CONFIG_UNMAP_KERNEL_AT_EL0
1362 tramp_alias dst=x5, sym=__sdei_asm_exit_trampoline
1363 br x5
1364#endif
James Morsef5df2692018-01-08 15:38:12 +00001365ENDPROC(__sdei_asm_handler)
1366NOKPROBE(__sdei_asm_handler)
1367#endif /* CONFIG_ARM_SDE_INTERFACE */