blob: 25e022c3b6c4449d1a34221f3206cad262148991 [file] [log] [blame]
Catalin Marinas60ffc302012-03-05 11:49:27 +00001/*
2 * Low-level exception handling code
3 *
4 * Copyright (C) 2012 ARM Ltd.
5 * Authors: Catalin Marinas <catalin.marinas@arm.com>
6 * Will Deacon <will.deacon@arm.com>
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
16 *
17 * You should have received a copy of the GNU General Public License
18 * along with this program. If not, see <http://www.gnu.org/licenses/>.
19 */
20
21#include <linux/init.h>
22#include <linux/linkage.h>
23
Marc Zyngier8d883b22015-06-01 10:47:41 +010024#include <asm/alternative.h>
Catalin Marinas60ffc302012-03-05 11:49:27 +000025#include <asm/assembler.h>
26#include <asm/asm-offsets.h>
Will Deacon905e8c52015-03-23 19:07:02 +000027#include <asm/cpufeature.h>
Catalin Marinas60ffc302012-03-05 11:49:27 +000028#include <asm/errno.h>
Marc Zyngier5c1ce6f2013-04-08 17:17:03 +010029#include <asm/esr.h>
James Morse8e23dac2015-12-04 11:02:27 +000030#include <asm/irq.h>
Will Deaconc7b9ada2017-11-14 14:07:40 +000031#include <asm/memory.h>
32#include <asm/mmu.h>
Yury Noroveef94a32017-08-31 11:30:50 +030033#include <asm/processor.h>
Catalin Marinas39bc88e2016-09-02 14:54:03 +010034#include <asm/ptrace.h>
Catalin Marinas60ffc302012-03-05 11:49:27 +000035#include <asm/thread_info.h>
Al Virob4b86642016-12-26 04:10:19 -050036#include <asm/asm-uaccess.h>
Catalin Marinas60ffc302012-03-05 11:49:27 +000037#include <asm/unistd.h>
38
39/*
Larry Bassel6c81fe72014-05-30 12:34:15 -070040 * Context tracking subsystem. Used to instrument transitions
41 * between user and kernel mode.
42 */
43 .macro ct_user_exit, syscall = 0
44#ifdef CONFIG_CONTEXT_TRACKING
45 bl context_tracking_user_exit
46 .if \syscall == 1
47 /*
48 * Save/restore needed during syscalls. Restore syscall arguments from
49 * the values already saved on stack during kernel_entry.
50 */
51 ldp x0, x1, [sp]
52 ldp x2, x3, [sp, #S_X2]
53 ldp x4, x5, [sp, #S_X4]
54 ldp x6, x7, [sp, #S_X6]
55 .endif
56#endif
57 .endm
58
59 .macro ct_user_enter
60#ifdef CONFIG_CONTEXT_TRACKING
61 bl context_tracking_user_enter
62#endif
63 .endm
64
65/*
Catalin Marinas60ffc302012-03-05 11:49:27 +000066 * Bad Abort numbers
67 *-----------------
68 */
69#define BAD_SYNC 0
70#define BAD_IRQ 1
71#define BAD_FIQ 2
72#define BAD_ERROR 3
73
Will Deacon5b1f7fe2017-11-14 14:20:21 +000074 .macro kernel_ventry, el, label, regsize = 64
Mark Rutlandb11e5752017-07-19 17:24:49 +010075 .align 7
Will Deacon4bf32862017-11-14 14:24:29 +000076#ifdef CONFIG_UNMAP_KERNEL_AT_EL0
Will Deaconea1e3de2017-11-14 14:38:19 +000077alternative_if ARM64_UNMAP_KERNEL_AT_EL0
Will Deacon4bf32862017-11-14 14:24:29 +000078 .if \el == 0
79 .if \regsize == 64
80 mrs x30, tpidrro_el0
81 msr tpidrro_el0, xzr
82 .else
83 mov x30, xzr
84 .endif
85 .endif
Will Deaconea1e3de2017-11-14 14:38:19 +000086alternative_else_nop_endif
Will Deacon4bf32862017-11-14 14:24:29 +000087#endif
88
Will Deacon63648dd2014-09-29 12:26:41 +010089 sub sp, sp, #S_FRAME_SIZE
Mark Rutland872d8322017-07-14 20:30:35 +010090#ifdef CONFIG_VMAP_STACK
91 /*
92 * Test whether the SP has overflowed, without corrupting a GPR.
93 * Task and IRQ stacks are aligned to (1 << THREAD_SHIFT).
94 */
95 add sp, sp, x0 // sp' = sp + x0
96 sub x0, sp, x0 // x0' = sp' - x0 = (sp + x0) - x0 = sp
97 tbnz x0, #THREAD_SHIFT, 0f
98 sub x0, sp, x0 // x0'' = sp' - x0' = (sp + x0) - sp = x0
99 sub sp, sp, x0 // sp'' = sp' - x0 = (sp + x0) - x0 = sp
Will Deacon5b1f7fe2017-11-14 14:20:21 +0000100 b el\()\el\()_\label
Mark Rutland872d8322017-07-14 20:30:35 +0100101
1020:
103 /*
104 * Either we've just detected an overflow, or we've taken an exception
105 * while on the overflow stack. Either way, we won't return to
106 * userspace, and can clobber EL0 registers to free up GPRs.
107 */
108
109 /* Stash the original SP (minus S_FRAME_SIZE) in tpidr_el0. */
110 msr tpidr_el0, x0
111
112 /* Recover the original x0 value and stash it in tpidrro_el0 */
113 sub x0, sp, x0
114 msr tpidrro_el0, x0
115
116 /* Switch to the overflow stack */
117 adr_this_cpu sp, overflow_stack + OVERFLOW_STACK_SIZE, x0
118
119 /*
120 * Check whether we were already on the overflow stack. This may happen
121 * after panic() re-enables interrupts.
122 */
123 mrs x0, tpidr_el0 // sp of interrupted context
124 sub x0, sp, x0 // delta with top of overflow stack
125 tst x0, #~(OVERFLOW_STACK_SIZE - 1) // within range?
126 b.ne __bad_stack // no? -> bad stack pointer
127
128 /* We were already on the overflow stack. Restore sp/x0 and carry on. */
129 sub sp, sp, x0
130 mrs x0, tpidrro_el0
131#endif
Will Deacon5b1f7fe2017-11-14 14:20:21 +0000132 b el\()\el\()_\label
Mark Rutlandb11e5752017-07-19 17:24:49 +0100133 .endm
134
Will Deacon4bf32862017-11-14 14:24:29 +0000135 .macro tramp_alias, dst, sym
136 mov_q \dst, TRAMP_VALIAS
137 add \dst, \dst, #(\sym - .entry.tramp.text)
138 .endm
139
Mark Rutlandb11e5752017-07-19 17:24:49 +0100140 .macro kernel_entry, el, regsize = 64
Catalin Marinas60ffc302012-03-05 11:49:27 +0000141 .if \regsize == 32
142 mov w0, w0 // zero upper 32 bits of x0
143 .endif
Will Deacon63648dd2014-09-29 12:26:41 +0100144 stp x0, x1, [sp, #16 * 0]
145 stp x2, x3, [sp, #16 * 1]
146 stp x4, x5, [sp, #16 * 2]
147 stp x6, x7, [sp, #16 * 3]
148 stp x8, x9, [sp, #16 * 4]
149 stp x10, x11, [sp, #16 * 5]
150 stp x12, x13, [sp, #16 * 6]
151 stp x14, x15, [sp, #16 * 7]
152 stp x16, x17, [sp, #16 * 8]
153 stp x18, x19, [sp, #16 * 9]
154 stp x20, x21, [sp, #16 * 10]
155 stp x22, x23, [sp, #16 * 11]
156 stp x24, x25, [sp, #16 * 12]
157 stp x26, x27, [sp, #16 * 13]
158 stp x28, x29, [sp, #16 * 14]
159
Catalin Marinas60ffc302012-03-05 11:49:27 +0000160 .if \el == 0
161 mrs x21, sp_el0
Mark Rutlandc02433d2016-11-03 20:23:13 +0000162 ldr_this_cpu tsk, __entry_task, x20 // Ensure MDSCR_EL1.SS is clear,
163 ldr x19, [tsk, #TSK_TI_FLAGS] // since we can unmask debug
Will Deacon2a283072014-04-29 19:04:06 +0100164 disable_step_tsk x19, x20 // exceptions when scheduling.
James Morse49003a82015-12-10 10:22:41 +0000165
166 mov x29, xzr // fp pointed to user-space
Catalin Marinas60ffc302012-03-05 11:49:27 +0000167 .else
168 add x21, sp, #S_FRAME_SIZE
James Morsee19a6ee2016-06-20 18:28:01 +0100169 get_thread_info tsk
Robin Murphy51369e32018-02-05 15:34:18 +0000170 /* Save the task's original addr_limit and set USER_DS */
Mark Rutlandc02433d2016-11-03 20:23:13 +0000171 ldr x20, [tsk, #TSK_TI_ADDR_LIMIT]
James Morsee19a6ee2016-06-20 18:28:01 +0100172 str x20, [sp, #S_ORIG_ADDR_LIMIT]
Robin Murphy51369e32018-02-05 15:34:18 +0000173 mov x20, #USER_DS
Mark Rutlandc02433d2016-11-03 20:23:13 +0000174 str x20, [tsk, #TSK_TI_ADDR_LIMIT]
Vladimir Murzin563cada2016-09-01 14:35:59 +0100175 /* No need to reset PSTATE.UAO, hardware's already set it to 0 for us */
James Morsee19a6ee2016-06-20 18:28:01 +0100176 .endif /* \el == 0 */
Catalin Marinas60ffc302012-03-05 11:49:27 +0000177 mrs x22, elr_el1
178 mrs x23, spsr_el1
179 stp lr, x21, [sp, #S_LR]
Catalin Marinas39bc88e2016-09-02 14:54:03 +0100180
Ard Biesheuvel73267492017-07-22 18:45:33 +0100181 /*
182 * In order to be able to dump the contents of struct pt_regs at the
183 * time the exception was taken (in case we attempt to walk the call
184 * stack later), chain it together with the stack frames.
185 */
186 .if \el == 0
187 stp xzr, xzr, [sp, #S_STACKFRAME]
188 .else
189 stp x29, x22, [sp, #S_STACKFRAME]
190 .endif
191 add x29, sp, #S_STACKFRAME
192
Catalin Marinas39bc88e2016-09-02 14:54:03 +0100193#ifdef CONFIG_ARM64_SW_TTBR0_PAN
194 /*
195 * Set the TTBR0 PAN bit in SPSR. When the exception is taken from
196 * EL0, there is no need to check the state of TTBR0_EL1 since
197 * accesses are always enabled.
198 * Note that the meaning of this bit differs from the ARMv8.1 PAN
199 * feature as all TTBR0_EL1 accesses are disabled, not just those to
200 * user mappings.
201 */
202alternative_if ARM64_HAS_PAN
203 b 1f // skip TTBR0 PAN
204alternative_else_nop_endif
205
206 .if \el != 0
Catalin Marinas6b88a322018-01-10 13:18:30 +0000207 mrs x21, ttbr0_el1
Will Deaconb5195382017-12-01 17:33:48 +0000208 tst x21, #TTBR_ASID_MASK // Check for the reserved ASID
Catalin Marinas39bc88e2016-09-02 14:54:03 +0100209 orr x23, x23, #PSR_PAN_BIT // Set the emulated PAN in the saved SPSR
210 b.eq 1f // TTBR0 access already disabled
211 and x23, x23, #~PSR_PAN_BIT // Clear the emulated PAN in the saved SPSR
212 .endif
213
214 __uaccess_ttbr0_disable x21
2151:
216#endif
217
Catalin Marinas60ffc302012-03-05 11:49:27 +0000218 stp x22, x23, [sp, #S_PC]
219
Dave Martin17c28952017-08-01 15:35:54 +0100220 /* Not in a syscall by default (el0_svc overwrites for real syscall) */
Catalin Marinas60ffc302012-03-05 11:49:27 +0000221 .if \el == 0
Dave Martin17c28952017-08-01 15:35:54 +0100222 mov w21, #NO_SYSCALL
Dave Martin35d0e6f2017-08-01 15:35:53 +0100223 str w21, [sp, #S_SYSCALLNO]
Catalin Marinas60ffc302012-03-05 11:49:27 +0000224 .endif
225
226 /*
Jungseok Lee6cdf9c72015-12-04 11:02:25 +0000227 * Set sp_el0 to current thread_info.
228 */
229 .if \el == 0
230 msr sp_el0, tsk
231 .endif
232
233 /*
Catalin Marinas60ffc302012-03-05 11:49:27 +0000234 * Registers that may be useful after this macro is invoked:
235 *
236 * x21 - aborted SP
237 * x22 - aborted PC
238 * x23 - aborted PSTATE
239 */
240 .endm
241
Will Deacon412fcb62015-08-19 15:57:09 +0100242 .macro kernel_exit, el
James Morsee19a6ee2016-06-20 18:28:01 +0100243 .if \el != 0
James Morse8d667722017-11-02 12:12:37 +0000244 disable_daif
245
James Morsee19a6ee2016-06-20 18:28:01 +0100246 /* Restore the task's original addr_limit. */
247 ldr x20, [sp, #S_ORIG_ADDR_LIMIT]
Mark Rutlandc02433d2016-11-03 20:23:13 +0000248 str x20, [tsk, #TSK_TI_ADDR_LIMIT]
James Morsee19a6ee2016-06-20 18:28:01 +0100249
250 /* No need to restore UAO, it will be restored from SPSR_EL1 */
251 .endif
252
Catalin Marinas60ffc302012-03-05 11:49:27 +0000253 ldp x21, x22, [sp, #S_PC] // load ELR, SPSR
254 .if \el == 0
Larry Bassel6c81fe72014-05-30 12:34:15 -0700255 ct_user_enter
Catalin Marinas39bc88e2016-09-02 14:54:03 +0100256 .endif
257
258#ifdef CONFIG_ARM64_SW_TTBR0_PAN
259 /*
260 * Restore access to TTBR0_EL1. If returning to EL0, no need for SPSR
261 * PAN bit checking.
262 */
263alternative_if ARM64_HAS_PAN
264 b 2f // skip TTBR0 PAN
265alternative_else_nop_endif
266
267 .if \el != 0
268 tbnz x22, #22, 1f // Skip re-enabling TTBR0 access if the PSR_PAN_BIT is set
269 .endif
270
Will Deacon27a921e2017-08-10 13:58:16 +0100271 __uaccess_ttbr0_enable x0, x1
Catalin Marinas39bc88e2016-09-02 14:54:03 +0100272
273 .if \el == 0
274 /*
275 * Enable errata workarounds only if returning to user. The only
276 * workaround currently required for TTBR0_EL1 changes are for the
277 * Cavium erratum 27456 (broadcast TLBI instructions may cause I-cache
278 * corruption).
279 */
Marc Zyngier95e3de32018-01-02 18:19:39 +0000280 bl post_ttbr_update_workaround
Catalin Marinas39bc88e2016-09-02 14:54:03 +0100281 .endif
2821:
283 .if \el != 0
284 and x22, x22, #~PSR_PAN_BIT // ARMv8.0 CPUs do not understand this bit
285 .endif
2862:
287#endif
288
289 .if \el == 0
Catalin Marinas60ffc302012-03-05 11:49:27 +0000290 ldr x23, [sp, #S_SP] // load return stack pointer
Catalin Marinas60ffc302012-03-05 11:49:27 +0000291 msr sp_el0, x23
Will Deacon4bf32862017-11-14 14:24:29 +0000292 tst x22, #PSR_MODE32_BIT // native task?
293 b.eq 3f
294
Will Deacon905e8c52015-03-23 19:07:02 +0000295#ifdef CONFIG_ARM64_ERRATUM_845719
Mark Rutland6ba3b552016-09-07 11:07:09 +0100296alternative_if ARM64_WORKAROUND_845719
Daniel Thompsone28cabf2015-07-22 12:21:03 +0100297#ifdef CONFIG_PID_IN_CONTEXTIDR
298 mrs x29, contextidr_el1
299 msr contextidr_el1, x29
300#else
301 msr contextidr_el1, xzr
302#endif
Mark Rutland6ba3b552016-09-07 11:07:09 +0100303alternative_else_nop_endif
Will Deacon905e8c52015-03-23 19:07:02 +0000304#endif
Will Deacon4bf32862017-11-14 14:24:29 +00003053:
Catalin Marinas60ffc302012-03-05 11:49:27 +0000306 .endif
Catalin Marinas39bc88e2016-09-02 14:54:03 +0100307
Will Deacon63648dd2014-09-29 12:26:41 +0100308 msr elr_el1, x21 // set up the return data
309 msr spsr_el1, x22
Will Deacon63648dd2014-09-29 12:26:41 +0100310 ldp x0, x1, [sp, #16 * 0]
Will Deacon63648dd2014-09-29 12:26:41 +0100311 ldp x2, x3, [sp, #16 * 1]
312 ldp x4, x5, [sp, #16 * 2]
313 ldp x6, x7, [sp, #16 * 3]
314 ldp x8, x9, [sp, #16 * 4]
315 ldp x10, x11, [sp, #16 * 5]
316 ldp x12, x13, [sp, #16 * 6]
317 ldp x14, x15, [sp, #16 * 7]
318 ldp x16, x17, [sp, #16 * 8]
319 ldp x18, x19, [sp, #16 * 9]
320 ldp x20, x21, [sp, #16 * 10]
321 ldp x22, x23, [sp, #16 * 11]
322 ldp x24, x25, [sp, #16 * 12]
323 ldp x26, x27, [sp, #16 * 13]
324 ldp x28, x29, [sp, #16 * 14]
325 ldr lr, [sp, #S_LR]
326 add sp, sp, #S_FRAME_SIZE // restore sp
Will Deacon4bf32862017-11-14 14:24:29 +0000327
Will Deacon4bf32862017-11-14 14:24:29 +0000328 .if \el == 0
Will Deaconea1e3de2017-11-14 14:38:19 +0000329alternative_insn eret, nop, ARM64_UNMAP_KERNEL_AT_EL0
330#ifdef CONFIG_UNMAP_KERNEL_AT_EL0
Will Deacon4bf32862017-11-14 14:24:29 +0000331 bne 4f
332 msr far_el1, x30
333 tramp_alias x30, tramp_exit_native
334 br x30
3354:
336 tramp_alias x30, tramp_exit_compat
337 br x30
Will Deaconea1e3de2017-11-14 14:38:19 +0000338#endif
Will Deacon4bf32862017-11-14 14:24:29 +0000339 .else
340 eret
341 .endif
Catalin Marinas60ffc302012-03-05 11:49:27 +0000342 .endm
343
James Morse971c67c2015-12-15 11:21:25 +0000344 .macro irq_stack_entry
James Morse8e23dac2015-12-04 11:02:27 +0000345 mov x19, sp // preserve the original sp
346
James Morse8e23dac2015-12-04 11:02:27 +0000347 /*
Mark Rutlandc02433d2016-11-03 20:23:13 +0000348 * Compare sp with the base of the task stack.
349 * If the top ~(THREAD_SIZE - 1) bits match, we are on a task stack,
350 * and should switch to the irq stack.
James Morse8e23dac2015-12-04 11:02:27 +0000351 */
Mark Rutlandc02433d2016-11-03 20:23:13 +0000352 ldr x25, [tsk, TSK_STACK]
353 eor x25, x25, x19
354 and x25, x25, #~(THREAD_SIZE - 1)
355 cbnz x25, 9998f
James Morse8e23dac2015-12-04 11:02:27 +0000356
Mark Rutlandf60fe782017-07-31 21:17:03 +0100357 ldr_this_cpu x25, irq_stack_ptr, x26
Ard Biesheuvel34be98f2017-07-20 17:15:45 +0100358 mov x26, #IRQ_STACK_SIZE
James Morse8e23dac2015-12-04 11:02:27 +0000359 add x26, x25, x26
James Morsed224a692015-12-18 16:01:47 +0000360
361 /* switch to the irq stack */
James Morse8e23dac2015-12-04 11:02:27 +0000362 mov sp, x26
James Morse8e23dac2015-12-04 11:02:27 +00003639998:
364 .endm
365
366 /*
367 * x19 should be preserved between irq_stack_entry and
368 * irq_stack_exit.
369 */
370 .macro irq_stack_exit
371 mov sp, x19
372 .endm
373
Catalin Marinas60ffc302012-03-05 11:49:27 +0000374/*
375 * These are the registers used in the syscall handler, and allow us to
376 * have in theory up to 7 arguments to a function - x0 to x6.
377 *
378 * x7 is reserved for the system call number in 32-bit mode.
379 */
Dave Martin35d0e6f2017-08-01 15:35:53 +0100380wsc_nr .req w25 // number of system calls
Will Deacon6314d902018-02-05 15:34:20 +0000381xsc_nr .req x25 // number of system calls (zero-extended)
Dave Martin35d0e6f2017-08-01 15:35:53 +0100382wscno .req w26 // syscall number
383xscno .req x26 // syscall number (zero-extended)
Catalin Marinas60ffc302012-03-05 11:49:27 +0000384stbl .req x27 // syscall table pointer
385tsk .req x28 // current thread_info
386
387/*
388 * Interrupt handling.
389 */
390 .macro irq_handler
James Morse8e23dac2015-12-04 11:02:27 +0000391 ldr_l x1, handle_arch_irq
Catalin Marinas60ffc302012-03-05 11:49:27 +0000392 mov x0, sp
James Morse971c67c2015-12-15 11:21:25 +0000393 irq_stack_entry
Catalin Marinas60ffc302012-03-05 11:49:27 +0000394 blr x1
James Morse8e23dac2015-12-04 11:02:27 +0000395 irq_stack_exit
Catalin Marinas60ffc302012-03-05 11:49:27 +0000396 .endm
397
398 .text
399
400/*
401 * Exception vectors.
402 */
Pratyush Anand888b3c82016-07-08 12:35:50 -0400403 .pushsection ".entry.text", "ax"
Catalin Marinas60ffc302012-03-05 11:49:27 +0000404
405 .align 11
406ENTRY(vectors)
Will Deacon5b1f7fe2017-11-14 14:20:21 +0000407 kernel_ventry 1, sync_invalid // Synchronous EL1t
408 kernel_ventry 1, irq_invalid // IRQ EL1t
409 kernel_ventry 1, fiq_invalid // FIQ EL1t
410 kernel_ventry 1, error_invalid // Error EL1t
Catalin Marinas60ffc302012-03-05 11:49:27 +0000411
Will Deacon5b1f7fe2017-11-14 14:20:21 +0000412 kernel_ventry 1, sync // Synchronous EL1h
413 kernel_ventry 1, irq // IRQ EL1h
414 kernel_ventry 1, fiq_invalid // FIQ EL1h
415 kernel_ventry 1, error // Error EL1h
Catalin Marinas60ffc302012-03-05 11:49:27 +0000416
Will Deacon5b1f7fe2017-11-14 14:20:21 +0000417 kernel_ventry 0, sync // Synchronous 64-bit EL0
418 kernel_ventry 0, irq // IRQ 64-bit EL0
419 kernel_ventry 0, fiq_invalid // FIQ 64-bit EL0
420 kernel_ventry 0, error // Error 64-bit EL0
Catalin Marinas60ffc302012-03-05 11:49:27 +0000421
422#ifdef CONFIG_COMPAT
Will Deacon5b1f7fe2017-11-14 14:20:21 +0000423 kernel_ventry 0, sync_compat, 32 // Synchronous 32-bit EL0
424 kernel_ventry 0, irq_compat, 32 // IRQ 32-bit EL0
425 kernel_ventry 0, fiq_invalid_compat, 32 // FIQ 32-bit EL0
426 kernel_ventry 0, error_compat, 32 // Error 32-bit EL0
Catalin Marinas60ffc302012-03-05 11:49:27 +0000427#else
Will Deacon5b1f7fe2017-11-14 14:20:21 +0000428 kernel_ventry 0, sync_invalid, 32 // Synchronous 32-bit EL0
429 kernel_ventry 0, irq_invalid, 32 // IRQ 32-bit EL0
430 kernel_ventry 0, fiq_invalid, 32 // FIQ 32-bit EL0
431 kernel_ventry 0, error_invalid, 32 // Error 32-bit EL0
Catalin Marinas60ffc302012-03-05 11:49:27 +0000432#endif
433END(vectors)
434
Mark Rutland872d8322017-07-14 20:30:35 +0100435#ifdef CONFIG_VMAP_STACK
436 /*
437 * We detected an overflow in kernel_ventry, which switched to the
438 * overflow stack. Stash the exception regs, and head to our overflow
439 * handler.
440 */
441__bad_stack:
442 /* Restore the original x0 value */
443 mrs x0, tpidrro_el0
444
445 /*
446 * Store the original GPRs to the new stack. The orginal SP (minus
447 * S_FRAME_SIZE) was stashed in tpidr_el0 by kernel_ventry.
448 */
449 sub sp, sp, #S_FRAME_SIZE
450 kernel_entry 1
451 mrs x0, tpidr_el0
452 add x0, x0, #S_FRAME_SIZE
453 str x0, [sp, #S_SP]
454
455 /* Stash the regs for handle_bad_stack */
456 mov x0, sp
457
458 /* Time to die */
459 bl handle_bad_stack
460 ASM_BUG()
461#endif /* CONFIG_VMAP_STACK */
462
Catalin Marinas60ffc302012-03-05 11:49:27 +0000463/*
464 * Invalid mode handlers
465 */
466 .macro inv_entry, el, reason, regsize = 64
Ard Biesheuvelb6609502016-03-18 10:58:09 +0100467 kernel_entry \el, \regsize
Catalin Marinas60ffc302012-03-05 11:49:27 +0000468 mov x0, sp
469 mov x1, #\reason
470 mrs x2, esr_el1
Mark Rutland2d0e7512017-07-26 11:14:53 +0100471 bl bad_mode
472 ASM_BUG()
Catalin Marinas60ffc302012-03-05 11:49:27 +0000473 .endm
474
475el0_sync_invalid:
476 inv_entry 0, BAD_SYNC
477ENDPROC(el0_sync_invalid)
478
479el0_irq_invalid:
480 inv_entry 0, BAD_IRQ
481ENDPROC(el0_irq_invalid)
482
483el0_fiq_invalid:
484 inv_entry 0, BAD_FIQ
485ENDPROC(el0_fiq_invalid)
486
487el0_error_invalid:
488 inv_entry 0, BAD_ERROR
489ENDPROC(el0_error_invalid)
490
491#ifdef CONFIG_COMPAT
492el0_fiq_invalid_compat:
493 inv_entry 0, BAD_FIQ, 32
494ENDPROC(el0_fiq_invalid_compat)
Catalin Marinas60ffc302012-03-05 11:49:27 +0000495#endif
496
497el1_sync_invalid:
498 inv_entry 1, BAD_SYNC
499ENDPROC(el1_sync_invalid)
500
501el1_irq_invalid:
502 inv_entry 1, BAD_IRQ
503ENDPROC(el1_irq_invalid)
504
505el1_fiq_invalid:
506 inv_entry 1, BAD_FIQ
507ENDPROC(el1_fiq_invalid)
508
509el1_error_invalid:
510 inv_entry 1, BAD_ERROR
511ENDPROC(el1_error_invalid)
512
513/*
514 * EL1 mode handlers.
515 */
516 .align 6
517el1_sync:
518 kernel_entry 1
519 mrs x1, esr_el1 // read the syndrome register
Mark Rutlandaed40e02014-11-24 12:31:40 +0000520 lsr x24, x1, #ESR_ELx_EC_SHIFT // exception class
521 cmp x24, #ESR_ELx_EC_DABT_CUR // data abort in EL1
Catalin Marinas60ffc302012-03-05 11:49:27 +0000522 b.eq el1_da
Laura Abbott9adeb8e2016-08-09 18:25:26 -0700523 cmp x24, #ESR_ELx_EC_IABT_CUR // instruction abort in EL1
524 b.eq el1_ia
Mark Rutlandaed40e02014-11-24 12:31:40 +0000525 cmp x24, #ESR_ELx_EC_SYS64 // configurable trap
Catalin Marinas60ffc302012-03-05 11:49:27 +0000526 b.eq el1_undef
Mark Rutlandaed40e02014-11-24 12:31:40 +0000527 cmp x24, #ESR_ELx_EC_SP_ALIGN // stack alignment exception
Catalin Marinas60ffc302012-03-05 11:49:27 +0000528 b.eq el1_sp_pc
Mark Rutlandaed40e02014-11-24 12:31:40 +0000529 cmp x24, #ESR_ELx_EC_PC_ALIGN // pc alignment exception
Catalin Marinas60ffc302012-03-05 11:49:27 +0000530 b.eq el1_sp_pc
Mark Rutlandaed40e02014-11-24 12:31:40 +0000531 cmp x24, #ESR_ELx_EC_UNKNOWN // unknown exception in EL1
Catalin Marinas60ffc302012-03-05 11:49:27 +0000532 b.eq el1_undef
Mark Rutlandaed40e02014-11-24 12:31:40 +0000533 cmp x24, #ESR_ELx_EC_BREAKPT_CUR // debug exception in EL1
Catalin Marinas60ffc302012-03-05 11:49:27 +0000534 b.ge el1_dbg
535 b el1_inv
Laura Abbott9adeb8e2016-08-09 18:25:26 -0700536
537el1_ia:
538 /*
539 * Fall through to the Data abort case
540 */
Catalin Marinas60ffc302012-03-05 11:49:27 +0000541el1_da:
542 /*
543 * Data abort handling
544 */
Kristina Martsenko276e9322017-05-03 16:37:47 +0100545 mrs x3, far_el1
James Morseb55a5a12017-11-02 12:12:39 +0000546 inherit_daif pstate=x23, tmp=x2
Kristina Martsenko276e9322017-05-03 16:37:47 +0100547 clear_address_tag x0, x3
Catalin Marinas60ffc302012-03-05 11:49:27 +0000548 mov x2, sp // struct pt_regs
549 bl do_mem_abort
550
Catalin Marinas60ffc302012-03-05 11:49:27 +0000551 kernel_exit 1
552el1_sp_pc:
553 /*
554 * Stack or PC alignment exception handling
555 */
556 mrs x0, far_el1
James Morseb55a5a12017-11-02 12:12:39 +0000557 inherit_daif pstate=x23, tmp=x2
Catalin Marinas60ffc302012-03-05 11:49:27 +0000558 mov x2, sp
Mark Rutland2d0e7512017-07-26 11:14:53 +0100559 bl do_sp_pc_abort
560 ASM_BUG()
Catalin Marinas60ffc302012-03-05 11:49:27 +0000561el1_undef:
562 /*
563 * Undefined instruction
564 */
James Morseb55a5a12017-11-02 12:12:39 +0000565 inherit_daif pstate=x23, tmp=x2
Catalin Marinas60ffc302012-03-05 11:49:27 +0000566 mov x0, sp
Mark Rutland2d0e7512017-07-26 11:14:53 +0100567 bl do_undefinstr
568 ASM_BUG()
Catalin Marinas60ffc302012-03-05 11:49:27 +0000569el1_dbg:
570 /*
571 * Debug exception handling
572 */
Mark Rutlandaed40e02014-11-24 12:31:40 +0000573 cmp x24, #ESR_ELx_EC_BRK64 // if BRK64
Sandeepa Prabhuee6214c2013-12-04 05:50:20 +0000574 cinc x24, x24, eq // set bit '0'
Catalin Marinas60ffc302012-03-05 11:49:27 +0000575 tbz x24, #0, el1_inv // EL1 only
576 mrs x0, far_el1
577 mov x2, sp // struct pt_regs
578 bl do_debug_exception
Catalin Marinas60ffc302012-03-05 11:49:27 +0000579 kernel_exit 1
580el1_inv:
581 // TODO: add support for undefined instructions in kernel mode
James Morseb55a5a12017-11-02 12:12:39 +0000582 inherit_daif pstate=x23, tmp=x2
Catalin Marinas60ffc302012-03-05 11:49:27 +0000583 mov x0, sp
Mark Rutland1b428042015-07-07 18:00:49 +0100584 mov x2, x1
Catalin Marinas60ffc302012-03-05 11:49:27 +0000585 mov x1, #BAD_SYNC
Mark Rutland2d0e7512017-07-26 11:14:53 +0100586 bl bad_mode
587 ASM_BUG()
Catalin Marinas60ffc302012-03-05 11:49:27 +0000588ENDPROC(el1_sync)
589
590 .align 6
591el1_irq:
592 kernel_entry 1
James Morseb282e1c2017-11-02 12:12:41 +0000593 enable_da_f
Catalin Marinas60ffc302012-03-05 11:49:27 +0000594#ifdef CONFIG_TRACE_IRQFLAGS
595 bl trace_hardirqs_off
596#endif
Marc Zyngier64681782013-11-12 17:11:53 +0000597
598 irq_handler
599
Catalin Marinas60ffc302012-03-05 11:49:27 +0000600#ifdef CONFIG_PREEMPT
Mark Rutlandc02433d2016-11-03 20:23:13 +0000601 ldr w24, [tsk, #TSK_TI_PREEMPT] // get preempt count
Marc Zyngier717321f2013-11-04 20:14:58 +0000602 cbnz w24, 1f // preempt count != 0
Mark Rutlandc02433d2016-11-03 20:23:13 +0000603 ldr x0, [tsk, #TSK_TI_FLAGS] // get flags
Catalin Marinas60ffc302012-03-05 11:49:27 +0000604 tbz x0, #TIF_NEED_RESCHED, 1f // needs rescheduling?
605 bl el1_preempt
6061:
607#endif
608#ifdef CONFIG_TRACE_IRQFLAGS
609 bl trace_hardirqs_on
610#endif
611 kernel_exit 1
612ENDPROC(el1_irq)
613
614#ifdef CONFIG_PREEMPT
615el1_preempt:
616 mov x24, lr
Will Deacon2a283072014-04-29 19:04:06 +01006171: bl preempt_schedule_irq // irq en/disable is done inside
Mark Rutlandc02433d2016-11-03 20:23:13 +0000618 ldr x0, [tsk, #TSK_TI_FLAGS] // get new tasks TI_FLAGS
Catalin Marinas60ffc302012-03-05 11:49:27 +0000619 tbnz x0, #TIF_NEED_RESCHED, 1b // needs rescheduling?
620 ret x24
621#endif
622
623/*
624 * EL0 mode handlers.
625 */
626 .align 6
627el0_sync:
628 kernel_entry 0
629 mrs x25, esr_el1 // read the syndrome register
Mark Rutlandaed40e02014-11-24 12:31:40 +0000630 lsr x24, x25, #ESR_ELx_EC_SHIFT // exception class
631 cmp x24, #ESR_ELx_EC_SVC64 // SVC in 64-bit state
Catalin Marinas60ffc302012-03-05 11:49:27 +0000632 b.eq el0_svc
Mark Rutlandaed40e02014-11-24 12:31:40 +0000633 cmp x24, #ESR_ELx_EC_DABT_LOW // data abort in EL0
Catalin Marinas60ffc302012-03-05 11:49:27 +0000634 b.eq el0_da
Mark Rutlandaed40e02014-11-24 12:31:40 +0000635 cmp x24, #ESR_ELx_EC_IABT_LOW // instruction abort in EL0
Catalin Marinas60ffc302012-03-05 11:49:27 +0000636 b.eq el0_ia
Mark Rutlandaed40e02014-11-24 12:31:40 +0000637 cmp x24, #ESR_ELx_EC_FP_ASIMD // FP/ASIMD access
Catalin Marinas60ffc302012-03-05 11:49:27 +0000638 b.eq el0_fpsimd_acc
Dave Martinbc0ee472017-10-31 15:51:05 +0000639 cmp x24, #ESR_ELx_EC_SVE // SVE access
640 b.eq el0_sve_acc
Mark Rutlandaed40e02014-11-24 12:31:40 +0000641 cmp x24, #ESR_ELx_EC_FP_EXC64 // FP/ASIMD exception
Catalin Marinas60ffc302012-03-05 11:49:27 +0000642 b.eq el0_fpsimd_exc
Mark Rutlandaed40e02014-11-24 12:31:40 +0000643 cmp x24, #ESR_ELx_EC_SYS64 // configurable trap
Andre Przywara7dd01ae2016-06-28 18:07:32 +0100644 b.eq el0_sys
Mark Rutlandaed40e02014-11-24 12:31:40 +0000645 cmp x24, #ESR_ELx_EC_SP_ALIGN // stack alignment exception
Catalin Marinas60ffc302012-03-05 11:49:27 +0000646 b.eq el0_sp_pc
Mark Rutlandaed40e02014-11-24 12:31:40 +0000647 cmp x24, #ESR_ELx_EC_PC_ALIGN // pc alignment exception
Catalin Marinas60ffc302012-03-05 11:49:27 +0000648 b.eq el0_sp_pc
Mark Rutlandaed40e02014-11-24 12:31:40 +0000649 cmp x24, #ESR_ELx_EC_UNKNOWN // unknown exception in EL0
Catalin Marinas60ffc302012-03-05 11:49:27 +0000650 b.eq el0_undef
Mark Rutlandaed40e02014-11-24 12:31:40 +0000651 cmp x24, #ESR_ELx_EC_BREAKPT_LOW // debug exception in EL0
Catalin Marinas60ffc302012-03-05 11:49:27 +0000652 b.ge el0_dbg
653 b el0_inv
654
655#ifdef CONFIG_COMPAT
656 .align 6
657el0_sync_compat:
658 kernel_entry 0, 32
659 mrs x25, esr_el1 // read the syndrome register
Mark Rutlandaed40e02014-11-24 12:31:40 +0000660 lsr x24, x25, #ESR_ELx_EC_SHIFT // exception class
661 cmp x24, #ESR_ELx_EC_SVC32 // SVC in 32-bit state
Catalin Marinas60ffc302012-03-05 11:49:27 +0000662 b.eq el0_svc_compat
Mark Rutlandaed40e02014-11-24 12:31:40 +0000663 cmp x24, #ESR_ELx_EC_DABT_LOW // data abort in EL0
Catalin Marinas60ffc302012-03-05 11:49:27 +0000664 b.eq el0_da
Mark Rutlandaed40e02014-11-24 12:31:40 +0000665 cmp x24, #ESR_ELx_EC_IABT_LOW // instruction abort in EL0
Catalin Marinas60ffc302012-03-05 11:49:27 +0000666 b.eq el0_ia
Mark Rutlandaed40e02014-11-24 12:31:40 +0000667 cmp x24, #ESR_ELx_EC_FP_ASIMD // FP/ASIMD access
Catalin Marinas60ffc302012-03-05 11:49:27 +0000668 b.eq el0_fpsimd_acc
Mark Rutlandaed40e02014-11-24 12:31:40 +0000669 cmp x24, #ESR_ELx_EC_FP_EXC32 // FP/ASIMD exception
Catalin Marinas60ffc302012-03-05 11:49:27 +0000670 b.eq el0_fpsimd_exc
Mark Salyzyn77f3228f2015-10-13 14:30:51 -0700671 cmp x24, #ESR_ELx_EC_PC_ALIGN // pc alignment exception
672 b.eq el0_sp_pc
Mark Rutlandaed40e02014-11-24 12:31:40 +0000673 cmp x24, #ESR_ELx_EC_UNKNOWN // unknown exception in EL0
Catalin Marinas60ffc302012-03-05 11:49:27 +0000674 b.eq el0_undef
Mark Rutlandaed40e02014-11-24 12:31:40 +0000675 cmp x24, #ESR_ELx_EC_CP15_32 // CP15 MRC/MCR trap
Mark Rutland381cc2b2013-05-24 12:02:35 +0100676 b.eq el0_undef
Mark Rutlandaed40e02014-11-24 12:31:40 +0000677 cmp x24, #ESR_ELx_EC_CP15_64 // CP15 MRRC/MCRR trap
Mark Rutland381cc2b2013-05-24 12:02:35 +0100678 b.eq el0_undef
Mark Rutlandaed40e02014-11-24 12:31:40 +0000679 cmp x24, #ESR_ELx_EC_CP14_MR // CP14 MRC/MCR trap
Mark Rutland381cc2b2013-05-24 12:02:35 +0100680 b.eq el0_undef
Mark Rutlandaed40e02014-11-24 12:31:40 +0000681 cmp x24, #ESR_ELx_EC_CP14_LS // CP14 LDC/STC trap
Mark Rutland381cc2b2013-05-24 12:02:35 +0100682 b.eq el0_undef
Mark Rutlandaed40e02014-11-24 12:31:40 +0000683 cmp x24, #ESR_ELx_EC_CP14_64 // CP14 MRRC/MCRR trap
Mark Rutland381cc2b2013-05-24 12:02:35 +0100684 b.eq el0_undef
Mark Rutlandaed40e02014-11-24 12:31:40 +0000685 cmp x24, #ESR_ELx_EC_BREAKPT_LOW // debug exception in EL0
Catalin Marinas60ffc302012-03-05 11:49:27 +0000686 b.ge el0_dbg
687 b el0_inv
688el0_svc_compat:
689 /*
690 * AArch32 syscall handling
691 */
Dave Martinbc0ee472017-10-31 15:51:05 +0000692 ldr x16, [tsk, #TSK_TI_FLAGS] // load thread flags
Catalin Marinas01564112015-01-06 16:42:32 +0000693 adrp stbl, compat_sys_call_table // load compat syscall table pointer
Dave Martin35d0e6f2017-08-01 15:35:53 +0100694 mov wscno, w7 // syscall number in w7 (r7)
695 mov wsc_nr, #__NR_compat_syscalls
Catalin Marinas60ffc302012-03-05 11:49:27 +0000696 b el0_svc_naked
697
698 .align 6
699el0_irq_compat:
700 kernel_entry 0, 32
701 b el0_irq_naked
Xie XiuQia92d4d12017-11-02 12:12:42 +0000702
703el0_error_compat:
704 kernel_entry 0, 32
705 b el0_error_naked
Catalin Marinas60ffc302012-03-05 11:49:27 +0000706#endif
707
708el0_da:
709 /*
710 * Data abort handling
711 */
Larry Bassel6ab64632014-05-30 20:34:14 +0100712 mrs x26, far_el1
James Morse746647c2017-11-02 12:12:40 +0000713 enable_daif
Larry Bassel6c81fe72014-05-30 12:34:15 -0700714 ct_user_exit
Kristina Martsenko276e9322017-05-03 16:37:47 +0100715 clear_address_tag x0, x26
Catalin Marinas60ffc302012-03-05 11:49:27 +0000716 mov x1, x25
717 mov x2, sp
Will Deacond54e81f2014-09-29 11:44:01 +0100718 bl do_mem_abort
719 b ret_to_user
Catalin Marinas60ffc302012-03-05 11:49:27 +0000720el0_ia:
721 /*
722 * Instruction abort handling
723 */
Larry Bassel6ab64632014-05-30 20:34:14 +0100724 mrs x26, far_el1
Will Deacon0f15adb2018-01-03 11:17:58 +0000725 enable_da_f
726#ifdef CONFIG_TRACE_IRQFLAGS
727 bl trace_hardirqs_off
728#endif
Larry Bassel6c81fe72014-05-30 12:34:15 -0700729 ct_user_exit
Larry Bassel6ab64632014-05-30 20:34:14 +0100730 mov x0, x26
Mark Rutland541ec872016-05-31 12:33:03 +0100731 mov x1, x25
Catalin Marinas60ffc302012-03-05 11:49:27 +0000732 mov x2, sp
Will Deacon0f15adb2018-01-03 11:17:58 +0000733 bl do_el0_ia_bp_hardening
Will Deacond54e81f2014-09-29 11:44:01 +0100734 b ret_to_user
Catalin Marinas60ffc302012-03-05 11:49:27 +0000735el0_fpsimd_acc:
736 /*
737 * Floating Point or Advanced SIMD access
738 */
James Morse746647c2017-11-02 12:12:40 +0000739 enable_daif
Larry Bassel6c81fe72014-05-30 12:34:15 -0700740 ct_user_exit
Catalin Marinas60ffc302012-03-05 11:49:27 +0000741 mov x0, x25
742 mov x1, sp
Will Deacond54e81f2014-09-29 11:44:01 +0100743 bl do_fpsimd_acc
744 b ret_to_user
Dave Martinbc0ee472017-10-31 15:51:05 +0000745el0_sve_acc:
746 /*
747 * Scalable Vector Extension access
748 */
749 enable_daif
750 ct_user_exit
751 mov x0, x25
752 mov x1, sp
753 bl do_sve_acc
754 b ret_to_user
Catalin Marinas60ffc302012-03-05 11:49:27 +0000755el0_fpsimd_exc:
756 /*
Dave Martinbc0ee472017-10-31 15:51:05 +0000757 * Floating Point, Advanced SIMD or SVE exception
Catalin Marinas60ffc302012-03-05 11:49:27 +0000758 */
James Morse746647c2017-11-02 12:12:40 +0000759 enable_daif
Larry Bassel6c81fe72014-05-30 12:34:15 -0700760 ct_user_exit
Catalin Marinas60ffc302012-03-05 11:49:27 +0000761 mov x0, x25
762 mov x1, sp
Will Deacond54e81f2014-09-29 11:44:01 +0100763 bl do_fpsimd_exc
764 b ret_to_user
Catalin Marinas60ffc302012-03-05 11:49:27 +0000765el0_sp_pc:
766 /*
767 * Stack or PC alignment exception handling
768 */
Larry Bassel6ab64632014-05-30 20:34:14 +0100769 mrs x26, far_el1
Will Deacon5dfc6ed2018-02-02 17:31:39 +0000770 enable_da_f
771#ifdef CONFIG_TRACE_IRQFLAGS
772 bl trace_hardirqs_off
773#endif
Mark Rutland46b05672015-06-15 16:40:27 +0100774 ct_user_exit
Larry Bassel6ab64632014-05-30 20:34:14 +0100775 mov x0, x26
Catalin Marinas60ffc302012-03-05 11:49:27 +0000776 mov x1, x25
777 mov x2, sp
Will Deacond54e81f2014-09-29 11:44:01 +0100778 bl do_sp_pc_abort
779 b ret_to_user
Catalin Marinas60ffc302012-03-05 11:49:27 +0000780el0_undef:
781 /*
782 * Undefined instruction
783 */
James Morse746647c2017-11-02 12:12:40 +0000784 enable_daif
Larry Bassel6c81fe72014-05-30 12:34:15 -0700785 ct_user_exit
Will Deacon2a283072014-04-29 19:04:06 +0100786 mov x0, sp
Will Deacond54e81f2014-09-29 11:44:01 +0100787 bl do_undefinstr
788 b ret_to_user
Andre Przywara7dd01ae2016-06-28 18:07:32 +0100789el0_sys:
790 /*
791 * System instructions, for trapped cache maintenance instructions
792 */
James Morse746647c2017-11-02 12:12:40 +0000793 enable_daif
Andre Przywara7dd01ae2016-06-28 18:07:32 +0100794 ct_user_exit
795 mov x0, x25
796 mov x1, sp
797 bl do_sysinstr
798 b ret_to_user
Catalin Marinas60ffc302012-03-05 11:49:27 +0000799el0_dbg:
800 /*
801 * Debug exception handling
802 */
803 tbnz x24, #0, el0_inv // EL0 only
804 mrs x0, far_el1
Catalin Marinas60ffc302012-03-05 11:49:27 +0000805 mov x1, x25
806 mov x2, sp
Will Deacon2a283072014-04-29 19:04:06 +0100807 bl do_debug_exception
James Morse746647c2017-11-02 12:12:40 +0000808 enable_daif
Larry Bassel6c81fe72014-05-30 12:34:15 -0700809 ct_user_exit
Will Deacon2a283072014-04-29 19:04:06 +0100810 b ret_to_user
Catalin Marinas60ffc302012-03-05 11:49:27 +0000811el0_inv:
James Morse746647c2017-11-02 12:12:40 +0000812 enable_daif
Larry Bassel6c81fe72014-05-30 12:34:15 -0700813 ct_user_exit
Catalin Marinas60ffc302012-03-05 11:49:27 +0000814 mov x0, sp
815 mov x1, #BAD_SYNC
Mark Rutland1b428042015-07-07 18:00:49 +0100816 mov x2, x25
Mark Rutland7d9e8f72017-01-18 17:23:41 +0000817 bl bad_el0_sync
Will Deacond54e81f2014-09-29 11:44:01 +0100818 b ret_to_user
Catalin Marinas60ffc302012-03-05 11:49:27 +0000819ENDPROC(el0_sync)
820
821 .align 6
822el0_irq:
823 kernel_entry 0
824el0_irq_naked:
James Morseb282e1c2017-11-02 12:12:41 +0000825 enable_da_f
Catalin Marinas60ffc302012-03-05 11:49:27 +0000826#ifdef CONFIG_TRACE_IRQFLAGS
827 bl trace_hardirqs_off
828#endif
Marc Zyngier64681782013-11-12 17:11:53 +0000829
Larry Bassel6c81fe72014-05-30 12:34:15 -0700830 ct_user_exit
Will Deacon30d88c02018-02-02 17:31:40 +0000831#ifdef CONFIG_HARDEN_BRANCH_PREDICTOR
832 tbz x22, #55, 1f
833 bl do_el0_irq_bp_hardening
8341:
835#endif
Catalin Marinas60ffc302012-03-05 11:49:27 +0000836 irq_handler
Marc Zyngier64681782013-11-12 17:11:53 +0000837
Catalin Marinas60ffc302012-03-05 11:49:27 +0000838#ifdef CONFIG_TRACE_IRQFLAGS
839 bl trace_hardirqs_on
840#endif
841 b ret_to_user
842ENDPROC(el0_irq)
843
Xie XiuQia92d4d12017-11-02 12:12:42 +0000844el1_error:
845 kernel_entry 1
846 mrs x1, esr_el1
847 enable_dbg
848 mov x0, sp
849 bl do_serror
850 kernel_exit 1
851ENDPROC(el1_error)
852
853el0_error:
854 kernel_entry 0
855el0_error_naked:
856 mrs x1, esr_el1
857 enable_dbg
858 mov x0, sp
859 bl do_serror
860 enable_daif
861 ct_user_exit
862 b ret_to_user
863ENDPROC(el0_error)
864
865
Catalin Marinas60ffc302012-03-05 11:49:27 +0000866/*
Catalin Marinas60ffc302012-03-05 11:49:27 +0000867 * This is the fast syscall return path. We do as little as possible here,
868 * and this includes saving x0 back into the kernel stack.
869 */
870ret_fast_syscall:
James Morse8d667722017-11-02 12:12:37 +0000871 disable_daif
Will Deacon412fcb62015-08-19 15:57:09 +0100872 str x0, [sp, #S_X0] // returned x0
Mark Rutlandc02433d2016-11-03 20:23:13 +0000873 ldr x1, [tsk, #TSK_TI_FLAGS] // re-check for syscall tracing
Josh Stone04d7e092015-06-05 14:28:03 -0700874 and x2, x1, #_TIF_SYSCALL_WORK
875 cbnz x2, ret_fast_syscall_trace
Catalin Marinas60ffc302012-03-05 11:49:27 +0000876 and x2, x1, #_TIF_WORK_MASK
Will Deacon412fcb62015-08-19 15:57:09 +0100877 cbnz x2, work_pending
Will Deacon2a283072014-04-29 19:04:06 +0100878 enable_step_tsk x1, x2
Will Deacon412fcb62015-08-19 15:57:09 +0100879 kernel_exit 0
Josh Stone04d7e092015-06-05 14:28:03 -0700880ret_fast_syscall_trace:
James Morse8d667722017-11-02 12:12:37 +0000881 enable_daif
Will Deacon412fcb62015-08-19 15:57:09 +0100882 b __sys_trace_return_skipped // we already saved x0
Catalin Marinas60ffc302012-03-05 11:49:27 +0000883
884/*
885 * Ok, we need to do extra processing, enter the slow path.
886 */
Catalin Marinas60ffc302012-03-05 11:49:27 +0000887work_pending:
Catalin Marinas60ffc302012-03-05 11:49:27 +0000888 mov x0, sp // 'regs'
Catalin Marinas60ffc302012-03-05 11:49:27 +0000889 bl do_notify_resume
Catalin Marinasdb3899a2015-12-04 12:42:29 +0000890#ifdef CONFIG_TRACE_IRQFLAGS
Chris Metcalf421dd6f2016-07-14 16:48:14 -0400891 bl trace_hardirqs_on // enabled while in userspace
Catalin Marinasdb3899a2015-12-04 12:42:29 +0000892#endif
Mark Rutlandc02433d2016-11-03 20:23:13 +0000893 ldr x1, [tsk, #TSK_TI_FLAGS] // re-check for single-step
Chris Metcalf421dd6f2016-07-14 16:48:14 -0400894 b finish_ret_to_user
Catalin Marinas60ffc302012-03-05 11:49:27 +0000895/*
896 * "slow" syscall return path.
897 */
Catalin Marinas59dc67b2012-09-10 16:11:46 +0100898ret_to_user:
James Morse8d667722017-11-02 12:12:37 +0000899 disable_daif
Mark Rutlandc02433d2016-11-03 20:23:13 +0000900 ldr x1, [tsk, #TSK_TI_FLAGS]
Catalin Marinas60ffc302012-03-05 11:49:27 +0000901 and x2, x1, #_TIF_WORK_MASK
902 cbnz x2, work_pending
Chris Metcalf421dd6f2016-07-14 16:48:14 -0400903finish_ret_to_user:
Will Deacon2a283072014-04-29 19:04:06 +0100904 enable_step_tsk x1, x2
Will Deacon412fcb62015-08-19 15:57:09 +0100905 kernel_exit 0
Catalin Marinas60ffc302012-03-05 11:49:27 +0000906ENDPROC(ret_to_user)
907
908/*
Catalin Marinas60ffc302012-03-05 11:49:27 +0000909 * SVC handler.
910 */
911 .align 6
912el0_svc:
Dave Martinbc0ee472017-10-31 15:51:05 +0000913 ldr x16, [tsk, #TSK_TI_FLAGS] // load thread flags
Catalin Marinas60ffc302012-03-05 11:49:27 +0000914 adrp stbl, sys_call_table // load syscall table pointer
Dave Martin35d0e6f2017-08-01 15:35:53 +0100915 mov wscno, w8 // syscall number in w8
916 mov wsc_nr, #__NR_syscalls
Dave Martinbc0ee472017-10-31 15:51:05 +0000917
Dave Martin43994d82017-10-31 15:51:19 +0000918#ifdef CONFIG_ARM64_SVE
919alternative_if_not ARM64_SVE
Dave Martinbc0ee472017-10-31 15:51:05 +0000920 b el0_svc_naked
Dave Martin43994d82017-10-31 15:51:19 +0000921alternative_else_nop_endif
Dave Martinbc0ee472017-10-31 15:51:05 +0000922 tbz x16, #TIF_SVE, el0_svc_naked // Skip unless TIF_SVE set:
923 bic x16, x16, #_TIF_SVE // discard SVE state
924 str x16, [tsk, #TSK_TI_FLAGS]
925
926 /*
927 * task_fpsimd_load() won't be called to update CPACR_EL1 in
928 * ret_to_user unless TIF_FOREIGN_FPSTATE is still set, which only
929 * happens if a context switch or kernel_neon_begin() or context
930 * modification (sigreturn, ptrace) intervenes.
931 * So, ensure that CPACR_EL1 is already correct for the fast-path case:
932 */
933 mrs x9, cpacr_el1
934 bic x9, x9, #CPACR_EL1_ZEN_EL0EN // disable SVE for el0
935 msr cpacr_el1, x9 // synchronised by eret to el0
Dave Martin43994d82017-10-31 15:51:19 +0000936#endif
Dave Martinbc0ee472017-10-31 15:51:05 +0000937
Catalin Marinas60ffc302012-03-05 11:49:27 +0000938el0_svc_naked: // compat entry point
Dave Martin35d0e6f2017-08-01 15:35:53 +0100939 stp x0, xscno, [sp, #S_ORIG_X0] // save the original x0 and syscall number
James Morse746647c2017-11-02 12:12:40 +0000940 enable_daif
Larry Bassel6c81fe72014-05-30 12:34:15 -0700941 ct_user_exit 1
Catalin Marinas60ffc302012-03-05 11:49:27 +0000942
Dave Martinbc0ee472017-10-31 15:51:05 +0000943 tst x16, #_TIF_SYSCALL_WORK // check for syscall hooks
AKASHI Takahiro449f81a2014-04-30 10:51:29 +0100944 b.ne __sys_trace
Dave Martin35d0e6f2017-08-01 15:35:53 +0100945 cmp wscno, wsc_nr // check upper syscall limit
Catalin Marinas60ffc302012-03-05 11:49:27 +0000946 b.hs ni_sys
Will Deacon6314d902018-02-05 15:34:20 +0000947 mask_nospec64 xscno, xsc_nr, x19 // enforce bounds for syscall number
Dave Martin35d0e6f2017-08-01 15:35:53 +0100948 ldr x16, [stbl, xscno, lsl #3] // address in the syscall table
Will Deacond54e81f2014-09-29 11:44:01 +0100949 blr x16 // call sys_* routine
950 b ret_fast_syscall
Catalin Marinas60ffc302012-03-05 11:49:27 +0000951ni_sys:
952 mov x0, sp
Will Deacond54e81f2014-09-29 11:44:01 +0100953 bl do_ni_syscall
954 b ret_fast_syscall
Catalin Marinas60ffc302012-03-05 11:49:27 +0000955ENDPROC(el0_svc)
956
957 /*
958 * This is the really slow path. We're going to be doing context
959 * switches, and waiting for our parent to respond.
960 */
961__sys_trace:
Dave Martin17c28952017-08-01 15:35:54 +0100962 cmp wscno, #NO_SYSCALL // user-issued syscall(-1)?
AKASHI Takahiro1014c812014-11-28 05:26:35 +0000963 b.ne 1f
Dave Martin35d0e6f2017-08-01 15:35:53 +0100964 mov x0, #-ENOSYS // set default errno if so
AKASHI Takahiro1014c812014-11-28 05:26:35 +0000965 str x0, [sp, #S_X0]
9661: mov x0, sp
AKASHI Takahiro3157858f2014-04-30 10:51:30 +0100967 bl syscall_trace_enter
Dave Martin17c28952017-08-01 15:35:54 +0100968 cmp w0, #NO_SYSCALL // skip the syscall?
AKASHI Takahiro1014c812014-11-28 05:26:35 +0000969 b.eq __sys_trace_return_skipped
Dave Martin35d0e6f2017-08-01 15:35:53 +0100970 mov wscno, w0 // syscall number (possibly new)
Catalin Marinas60ffc302012-03-05 11:49:27 +0000971 mov x1, sp // pointer to regs
Dave Martin35d0e6f2017-08-01 15:35:53 +0100972 cmp wscno, wsc_nr // check upper syscall limit
Will Deacond54e81f2014-09-29 11:44:01 +0100973 b.hs __ni_sys_trace
Catalin Marinas60ffc302012-03-05 11:49:27 +0000974 ldp x0, x1, [sp] // restore the syscall args
975 ldp x2, x3, [sp, #S_X2]
976 ldp x4, x5, [sp, #S_X4]
977 ldp x6, x7, [sp, #S_X6]
Dave Martin35d0e6f2017-08-01 15:35:53 +0100978 ldr x16, [stbl, xscno, lsl #3] // address in the syscall table
Will Deacond54e81f2014-09-29 11:44:01 +0100979 blr x16 // call sys_* routine
Catalin Marinas60ffc302012-03-05 11:49:27 +0000980
981__sys_trace_return:
AKASHI Takahiro1014c812014-11-28 05:26:35 +0000982 str x0, [sp, #S_X0] // save returned x0
983__sys_trace_return_skipped:
AKASHI Takahiro3157858f2014-04-30 10:51:30 +0100984 mov x0, sp
985 bl syscall_trace_exit
Catalin Marinas60ffc302012-03-05 11:49:27 +0000986 b ret_to_user
987
Will Deacond54e81f2014-09-29 11:44:01 +0100988__ni_sys_trace:
989 mov x0, sp
990 bl do_ni_syscall
991 b __sys_trace_return
992
Pratyush Anand888b3c82016-07-08 12:35:50 -0400993 .popsection // .entry.text
994
Will Deaconc7b9ada2017-11-14 14:07:40 +0000995#ifdef CONFIG_UNMAP_KERNEL_AT_EL0
996/*
997 * Exception vectors trampoline.
998 */
999 .pushsection ".entry.tramp.text", "ax"
1000
1001 .macro tramp_map_kernel, tmp
1002 mrs \tmp, ttbr1_el1
Steve Capper1e1b8c02018-01-11 10:11:58 +00001003 add \tmp, \tmp, #(PAGE_SIZE + RESERVED_TTBR0_SIZE)
Will Deaconc7b9ada2017-11-14 14:07:40 +00001004 bic \tmp, \tmp, #USER_ASID_FLAG
1005 msr ttbr1_el1, \tmp
Will Deacond1777e62017-11-14 14:29:19 +00001006#ifdef CONFIG_QCOM_FALKOR_ERRATUM_1003
1007alternative_if ARM64_WORKAROUND_QCOM_FALKOR_E1003
1008 /* ASID already in \tmp[63:48] */
1009 movk \tmp, #:abs_g2_nc:(TRAMP_VALIAS >> 12)
1010 movk \tmp, #:abs_g1_nc:(TRAMP_VALIAS >> 12)
1011 /* 2MB boundary containing the vectors, so we nobble the walk cache */
1012 movk \tmp, #:abs_g0_nc:((TRAMP_VALIAS & ~(SZ_2M - 1)) >> 12)
1013 isb
1014 tlbi vae1, \tmp
1015 dsb nsh
1016alternative_else_nop_endif
1017#endif /* CONFIG_QCOM_FALKOR_ERRATUM_1003 */
Will Deaconc7b9ada2017-11-14 14:07:40 +00001018 .endm
1019
1020 .macro tramp_unmap_kernel, tmp
1021 mrs \tmp, ttbr1_el1
Steve Capper1e1b8c02018-01-11 10:11:58 +00001022 sub \tmp, \tmp, #(PAGE_SIZE + RESERVED_TTBR0_SIZE)
Will Deaconc7b9ada2017-11-14 14:07:40 +00001023 orr \tmp, \tmp, #USER_ASID_FLAG
1024 msr ttbr1_el1, \tmp
1025 /*
Will Deaconf1672112018-01-29 11:59:58 +00001026 * We avoid running the post_ttbr_update_workaround here because
1027 * it's only needed by Cavium ThunderX, which requires KPTI to be
1028 * disabled.
Will Deaconc7b9ada2017-11-14 14:07:40 +00001029 */
1030 .endm
1031
1032 .macro tramp_ventry, regsize = 64
1033 .align 7
10341:
1035 .if \regsize == 64
1036 msr tpidrro_el0, x30 // Restored in kernel_ventry
1037 .endif
Will Deaconbe04a6d2017-11-14 16:15:59 +00001038 /*
1039 * Defend against branch aliasing attacks by pushing a dummy
1040 * entry onto the return stack and using a RET instruction to
1041 * enter the full-fat kernel vectors.
1042 */
1043 bl 2f
1044 b .
10452:
Will Deaconc7b9ada2017-11-14 14:07:40 +00001046 tramp_map_kernel x30
Will Deacon6c27c402017-12-06 11:24:02 +00001047#ifdef CONFIG_RANDOMIZE_BASE
1048 adr x30, tramp_vectors + PAGE_SIZE
1049alternative_insn isb, nop, ARM64_WORKAROUND_QCOM_FALKOR_E1003
1050 ldr x30, [x30]
1051#else
Will Deaconc7b9ada2017-11-14 14:07:40 +00001052 ldr x30, =vectors
Will Deacon6c27c402017-12-06 11:24:02 +00001053#endif
Will Deaconc7b9ada2017-11-14 14:07:40 +00001054 prfm plil1strm, [x30, #(1b - tramp_vectors)]
1055 msr vbar_el1, x30
1056 add x30, x30, #(1b - tramp_vectors)
1057 isb
Will Deaconbe04a6d2017-11-14 16:15:59 +00001058 ret
Will Deaconc7b9ada2017-11-14 14:07:40 +00001059 .endm
1060
1061 .macro tramp_exit, regsize = 64
1062 adr x30, tramp_vectors
1063 msr vbar_el1, x30
1064 tramp_unmap_kernel x30
1065 .if \regsize == 64
1066 mrs x30, far_el1
1067 .endif
1068 eret
1069 .endm
1070
1071 .align 11
1072ENTRY(tramp_vectors)
1073 .space 0x400
1074
1075 tramp_ventry
1076 tramp_ventry
1077 tramp_ventry
1078 tramp_ventry
1079
1080 tramp_ventry 32
1081 tramp_ventry 32
1082 tramp_ventry 32
1083 tramp_ventry 32
1084END(tramp_vectors)
1085
1086ENTRY(tramp_exit_native)
1087 tramp_exit
1088END(tramp_exit_native)
1089
1090ENTRY(tramp_exit_compat)
1091 tramp_exit 32
1092END(tramp_exit_compat)
1093
1094 .ltorg
1095 .popsection // .entry.tramp.text
Will Deacon6c27c402017-12-06 11:24:02 +00001096#ifdef CONFIG_RANDOMIZE_BASE
1097 .pushsection ".rodata", "a"
1098 .align PAGE_SHIFT
1099 .globl __entry_tramp_data_start
1100__entry_tramp_data_start:
1101 .quad vectors
1102 .popsection // .rodata
1103#endif /* CONFIG_RANDOMIZE_BASE */
Will Deaconc7b9ada2017-11-14 14:07:40 +00001104#endif /* CONFIG_UNMAP_KERNEL_AT_EL0 */
1105
Catalin Marinas60ffc302012-03-05 11:49:27 +00001106/*
1107 * Special system call wrappers.
1108 */
Catalin Marinas60ffc302012-03-05 11:49:27 +00001109ENTRY(sys_rt_sigreturn_wrapper)
1110 mov x0, sp
1111 b sys_rt_sigreturn
1112ENDPROC(sys_rt_sigreturn_wrapper)
Mark Rutlanded84b4e2017-07-26 16:05:20 +01001113
1114/*
1115 * Register switch for AArch64. The callee-saved registers need to be saved
1116 * and restored. On entry:
1117 * x0 = previous task_struct (must be preserved across the switch)
1118 * x1 = next task_struct
1119 * Previous and next are guaranteed not to be the same.
1120 *
1121 */
1122ENTRY(cpu_switch_to)
1123 mov x10, #THREAD_CPU_CONTEXT
1124 add x8, x0, x10
1125 mov x9, sp
1126 stp x19, x20, [x8], #16 // store callee-saved registers
1127 stp x21, x22, [x8], #16
1128 stp x23, x24, [x8], #16
1129 stp x25, x26, [x8], #16
1130 stp x27, x28, [x8], #16
1131 stp x29, x9, [x8], #16
1132 str lr, [x8]
1133 add x8, x1, x10
1134 ldp x19, x20, [x8], #16 // restore callee-saved registers
1135 ldp x21, x22, [x8], #16
1136 ldp x23, x24, [x8], #16
1137 ldp x25, x26, [x8], #16
1138 ldp x27, x28, [x8], #16
1139 ldp x29, x9, [x8], #16
1140 ldr lr, [x8]
1141 mov sp, x9
1142 msr sp_el0, x1
1143 ret
1144ENDPROC(cpu_switch_to)
1145NOKPROBE(cpu_switch_to)
1146
1147/*
1148 * This is how we return from a fork.
1149 */
1150ENTRY(ret_from_fork)
1151 bl schedule_tail
1152 cbz x19, 1f // not a kernel thread
1153 mov x0, x20
1154 blr x19
11551: get_thread_info tsk
1156 b ret_to_user
1157ENDPROC(ret_from_fork)
1158NOKPROBE(ret_from_fork)
James Morsef5df2692018-01-08 15:38:12 +00001159
1160#ifdef CONFIG_ARM_SDE_INTERFACE
1161
1162#include <asm/sdei.h>
1163#include <uapi/linux/arm_sdei.h>
1164
James Morse79e9aa52018-01-08 15:38:18 +00001165.macro sdei_handler_exit exit_mode
1166 /* On success, this call never returns... */
1167 cmp \exit_mode, #SDEI_EXIT_SMC
1168 b.ne 99f
1169 smc #0
1170 b .
117199: hvc #0
1172 b .
1173.endm
1174
1175#ifdef CONFIG_UNMAP_KERNEL_AT_EL0
1176/*
1177 * The regular SDEI entry point may have been unmapped along with the rest of
1178 * the kernel. This trampoline restores the kernel mapping to make the x1 memory
1179 * argument accessible.
1180 *
1181 * This clobbers x4, __sdei_handler() will restore this from firmware's
1182 * copy.
1183 */
1184.ltorg
1185.pushsection ".entry.tramp.text", "ax"
1186ENTRY(__sdei_asm_entry_trampoline)
1187 mrs x4, ttbr1_el1
1188 tbz x4, #USER_ASID_BIT, 1f
1189
1190 tramp_map_kernel tmp=x4
1191 isb
1192 mov x4, xzr
1193
1194 /*
1195 * Use reg->interrupted_regs.addr_limit to remember whether to unmap
1196 * the kernel on exit.
1197 */
11981: str x4, [x1, #(SDEI_EVENT_INTREGS + S_ORIG_ADDR_LIMIT)]
1199
1200#ifdef CONFIG_RANDOMIZE_BASE
1201 adr x4, tramp_vectors + PAGE_SIZE
1202 add x4, x4, #:lo12:__sdei_asm_trampoline_next_handler
1203 ldr x4, [x4]
1204#else
1205 ldr x4, =__sdei_asm_handler
1206#endif
1207 br x4
1208ENDPROC(__sdei_asm_entry_trampoline)
1209NOKPROBE(__sdei_asm_entry_trampoline)
1210
1211/*
1212 * Make the exit call and restore the original ttbr1_el1
1213 *
1214 * x0 & x1: setup for the exit API call
1215 * x2: exit_mode
1216 * x4: struct sdei_registered_event argument from registration time.
1217 */
1218ENTRY(__sdei_asm_exit_trampoline)
1219 ldr x4, [x4, #(SDEI_EVENT_INTREGS + S_ORIG_ADDR_LIMIT)]
1220 cbnz x4, 1f
1221
1222 tramp_unmap_kernel tmp=x4
1223
12241: sdei_handler_exit exit_mode=x2
1225ENDPROC(__sdei_asm_exit_trampoline)
1226NOKPROBE(__sdei_asm_exit_trampoline)
1227 .ltorg
1228.popsection // .entry.tramp.text
1229#ifdef CONFIG_RANDOMIZE_BASE
1230.pushsection ".rodata", "a"
1231__sdei_asm_trampoline_next_handler:
1232 .quad __sdei_asm_handler
1233.popsection // .rodata
1234#endif /* CONFIG_RANDOMIZE_BASE */
1235#endif /* CONFIG_UNMAP_KERNEL_AT_EL0 */
1236
James Morsef5df2692018-01-08 15:38:12 +00001237/*
1238 * Software Delegated Exception entry point.
1239 *
1240 * x0: Event number
1241 * x1: struct sdei_registered_event argument from registration time.
1242 * x2: interrupted PC
1243 * x3: interrupted PSTATE
James Morse79e9aa52018-01-08 15:38:18 +00001244 * x4: maybe clobbered by the trampoline
James Morsef5df2692018-01-08 15:38:12 +00001245 *
1246 * Firmware has preserved x0->x17 for us, we must save/restore the rest to
1247 * follow SMC-CC. We save (or retrieve) all the registers as the handler may
1248 * want them.
1249 */
1250ENTRY(__sdei_asm_handler)
1251 stp x2, x3, [x1, #SDEI_EVENT_INTREGS + S_PC]
1252 stp x4, x5, [x1, #SDEI_EVENT_INTREGS + 16 * 2]
1253 stp x6, x7, [x1, #SDEI_EVENT_INTREGS + 16 * 3]
1254 stp x8, x9, [x1, #SDEI_EVENT_INTREGS + 16 * 4]
1255 stp x10, x11, [x1, #SDEI_EVENT_INTREGS + 16 * 5]
1256 stp x12, x13, [x1, #SDEI_EVENT_INTREGS + 16 * 6]
1257 stp x14, x15, [x1, #SDEI_EVENT_INTREGS + 16 * 7]
1258 stp x16, x17, [x1, #SDEI_EVENT_INTREGS + 16 * 8]
1259 stp x18, x19, [x1, #SDEI_EVENT_INTREGS + 16 * 9]
1260 stp x20, x21, [x1, #SDEI_EVENT_INTREGS + 16 * 10]
1261 stp x22, x23, [x1, #SDEI_EVENT_INTREGS + 16 * 11]
1262 stp x24, x25, [x1, #SDEI_EVENT_INTREGS + 16 * 12]
1263 stp x26, x27, [x1, #SDEI_EVENT_INTREGS + 16 * 13]
1264 stp x28, x29, [x1, #SDEI_EVENT_INTREGS + 16 * 14]
1265 mov x4, sp
1266 stp lr, x4, [x1, #SDEI_EVENT_INTREGS + S_LR]
1267
1268 mov x19, x1
1269
1270#ifdef CONFIG_VMAP_STACK
1271 /*
1272 * entry.S may have been using sp as a scratch register, find whether
1273 * this is a normal or critical event and switch to the appropriate
1274 * stack for this CPU.
1275 */
1276 ldrb w4, [x19, #SDEI_EVENT_PRIORITY]
1277 cbnz w4, 1f
1278 ldr_this_cpu dst=x5, sym=sdei_stack_normal_ptr, tmp=x6
1279 b 2f
12801: ldr_this_cpu dst=x5, sym=sdei_stack_critical_ptr, tmp=x6
12812: mov x6, #SDEI_STACK_SIZE
1282 add x5, x5, x6
1283 mov sp, x5
1284#endif
1285
1286 /*
1287 * We may have interrupted userspace, or a guest, or exit-from or
1288 * return-to either of these. We can't trust sp_el0, restore it.
1289 */
1290 mrs x28, sp_el0
1291 ldr_this_cpu dst=x0, sym=__entry_task, tmp=x1
1292 msr sp_el0, x0
1293
1294 /* If we interrupted the kernel point to the previous stack/frame. */
1295 and x0, x3, #0xc
1296 mrs x1, CurrentEL
1297 cmp x0, x1
1298 csel x29, x29, xzr, eq // fp, or zero
1299 csel x4, x2, xzr, eq // elr, or zero
1300
1301 stp x29, x4, [sp, #-16]!
1302 mov x29, sp
1303
1304 add x0, x19, #SDEI_EVENT_INTREGS
1305 mov x1, x19
1306 bl __sdei_handler
1307
1308 msr sp_el0, x28
1309 /* restore regs >x17 that we clobbered */
James Morse79e9aa52018-01-08 15:38:18 +00001310 mov x4, x19 // keep x4 for __sdei_asm_exit_trampoline
1311 ldp x28, x29, [x4, #SDEI_EVENT_INTREGS + 16 * 14]
1312 ldp x18, x19, [x4, #SDEI_EVENT_INTREGS + 16 * 9]
1313 ldp lr, x1, [x4, #SDEI_EVENT_INTREGS + S_LR]
1314 mov sp, x1
James Morsef5df2692018-01-08 15:38:12 +00001315
1316 mov x1, x0 // address to complete_and_resume
1317 /* x0 = (x0 <= 1) ? EVENT_COMPLETE:EVENT_COMPLETE_AND_RESUME */
1318 cmp x0, #1
1319 mov_q x2, SDEI_1_0_FN_SDEI_EVENT_COMPLETE
1320 mov_q x3, SDEI_1_0_FN_SDEI_EVENT_COMPLETE_AND_RESUME
1321 csel x0, x2, x3, ls
1322
James Morsef5df2692018-01-08 15:38:12 +00001323 ldr_l x2, sdei_exit_mode
James Morse79e9aa52018-01-08 15:38:18 +00001324
1325alternative_if_not ARM64_UNMAP_KERNEL_AT_EL0
1326 sdei_handler_exit exit_mode=x2
1327alternative_else_nop_endif
1328
1329#ifdef CONFIG_UNMAP_KERNEL_AT_EL0
1330 tramp_alias dst=x5, sym=__sdei_asm_exit_trampoline
1331 br x5
1332#endif
James Morsef5df2692018-01-08 15:38:12 +00001333ENDPROC(__sdei_asm_handler)
1334NOKPROBE(__sdei_asm_handler)
1335#endif /* CONFIG_ARM_SDE_INTERFACE */