blob: f5e851eeda4bb7742e0eb83658b74c2e98ad8fea [file] [log] [blame]
Catalin Marinas60ffc302012-03-05 11:49:27 +00001/*
2 * Low-level exception handling code
3 *
4 * Copyright (C) 2012 ARM Ltd.
5 * Authors: Catalin Marinas <catalin.marinas@arm.com>
6 * Will Deacon <will.deacon@arm.com>
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
16 *
17 * You should have received a copy of the GNU General Public License
18 * along with this program. If not, see <http://www.gnu.org/licenses/>.
19 */
20
21#include <linux/init.h>
22#include <linux/linkage.h>
23
Marc Zyngier8d883b22015-06-01 10:47:41 +010024#include <asm/alternative.h>
Catalin Marinas60ffc302012-03-05 11:49:27 +000025#include <asm/assembler.h>
26#include <asm/asm-offsets.h>
Will Deacon905e8c52015-03-23 19:07:02 +000027#include <asm/cpufeature.h>
Catalin Marinas60ffc302012-03-05 11:49:27 +000028#include <asm/errno.h>
Marc Zyngier5c1ce6f2013-04-08 17:17:03 +010029#include <asm/esr.h>
James Morse8e23dac2015-12-04 11:02:27 +000030#include <asm/irq.h>
Yury Noroveef94a32017-08-31 11:30:50 +030031#include <asm/processor.h>
Catalin Marinas39bc88e2016-09-02 14:54:03 +010032#include <asm/ptrace.h>
Catalin Marinas60ffc302012-03-05 11:49:27 +000033#include <asm/thread_info.h>
Al Virob4b86642016-12-26 04:10:19 -050034#include <asm/asm-uaccess.h>
Catalin Marinas60ffc302012-03-05 11:49:27 +000035#include <asm/unistd.h>
36
37/*
Larry Bassel6c81fe72014-05-30 12:34:15 -070038 * Context tracking subsystem. Used to instrument transitions
39 * between user and kernel mode.
40 */
41 .macro ct_user_exit, syscall = 0
42#ifdef CONFIG_CONTEXT_TRACKING
43 bl context_tracking_user_exit
44 .if \syscall == 1
45 /*
46 * Save/restore needed during syscalls. Restore syscall arguments from
47 * the values already saved on stack during kernel_entry.
48 */
49 ldp x0, x1, [sp]
50 ldp x2, x3, [sp, #S_X2]
51 ldp x4, x5, [sp, #S_X4]
52 ldp x6, x7, [sp, #S_X6]
53 .endif
54#endif
55 .endm
56
57 .macro ct_user_enter
58#ifdef CONFIG_CONTEXT_TRACKING
59 bl context_tracking_user_enter
60#endif
61 .endm
62
63/*
Catalin Marinas60ffc302012-03-05 11:49:27 +000064 * Bad Abort numbers
65 *-----------------
66 */
67#define BAD_SYNC 0
68#define BAD_IRQ 1
69#define BAD_FIQ 2
70#define BAD_ERROR 3
71
Mark Rutlandb11e5752017-07-19 17:24:49 +010072 .macro kernel_ventry label
73 .align 7
Will Deacon63648dd2014-09-29 12:26:41 +010074 sub sp, sp, #S_FRAME_SIZE
Mark Rutland872d8322017-07-14 20:30:35 +010075#ifdef CONFIG_VMAP_STACK
76 /*
77 * Test whether the SP has overflowed, without corrupting a GPR.
78 * Task and IRQ stacks are aligned to (1 << THREAD_SHIFT).
79 */
80 add sp, sp, x0 // sp' = sp + x0
81 sub x0, sp, x0 // x0' = sp' - x0 = (sp + x0) - x0 = sp
82 tbnz x0, #THREAD_SHIFT, 0f
83 sub x0, sp, x0 // x0'' = sp' - x0' = (sp + x0) - sp = x0
84 sub sp, sp, x0 // sp'' = sp' - x0 = (sp + x0) - x0 = sp
85 b \label
86
870:
88 /*
89 * Either we've just detected an overflow, or we've taken an exception
90 * while on the overflow stack. Either way, we won't return to
91 * userspace, and can clobber EL0 registers to free up GPRs.
92 */
93
94 /* Stash the original SP (minus S_FRAME_SIZE) in tpidr_el0. */
95 msr tpidr_el0, x0
96
97 /* Recover the original x0 value and stash it in tpidrro_el0 */
98 sub x0, sp, x0
99 msr tpidrro_el0, x0
100
101 /* Switch to the overflow stack */
102 adr_this_cpu sp, overflow_stack + OVERFLOW_STACK_SIZE, x0
103
104 /*
105 * Check whether we were already on the overflow stack. This may happen
106 * after panic() re-enables interrupts.
107 */
108 mrs x0, tpidr_el0 // sp of interrupted context
109 sub x0, sp, x0 // delta with top of overflow stack
110 tst x0, #~(OVERFLOW_STACK_SIZE - 1) // within range?
111 b.ne __bad_stack // no? -> bad stack pointer
112
113 /* We were already on the overflow stack. Restore sp/x0 and carry on. */
114 sub sp, sp, x0
115 mrs x0, tpidrro_el0
116#endif
Mark Rutlandb11e5752017-07-19 17:24:49 +0100117 b \label
118 .endm
119
120 .macro kernel_entry, el, regsize = 64
Catalin Marinas60ffc302012-03-05 11:49:27 +0000121 .if \regsize == 32
122 mov w0, w0 // zero upper 32 bits of x0
123 .endif
Will Deacon63648dd2014-09-29 12:26:41 +0100124 stp x0, x1, [sp, #16 * 0]
125 stp x2, x3, [sp, #16 * 1]
126 stp x4, x5, [sp, #16 * 2]
127 stp x6, x7, [sp, #16 * 3]
128 stp x8, x9, [sp, #16 * 4]
129 stp x10, x11, [sp, #16 * 5]
130 stp x12, x13, [sp, #16 * 6]
131 stp x14, x15, [sp, #16 * 7]
132 stp x16, x17, [sp, #16 * 8]
133 stp x18, x19, [sp, #16 * 9]
134 stp x20, x21, [sp, #16 * 10]
135 stp x22, x23, [sp, #16 * 11]
136 stp x24, x25, [sp, #16 * 12]
137 stp x26, x27, [sp, #16 * 13]
138 stp x28, x29, [sp, #16 * 14]
139
Catalin Marinas60ffc302012-03-05 11:49:27 +0000140 .if \el == 0
141 mrs x21, sp_el0
Mark Rutlandc02433d2016-11-03 20:23:13 +0000142 ldr_this_cpu tsk, __entry_task, x20 // Ensure MDSCR_EL1.SS is clear,
143 ldr x19, [tsk, #TSK_TI_FLAGS] // since we can unmask debug
Will Deacon2a283072014-04-29 19:04:06 +0100144 disable_step_tsk x19, x20 // exceptions when scheduling.
James Morse49003a82015-12-10 10:22:41 +0000145
146 mov x29, xzr // fp pointed to user-space
Catalin Marinas60ffc302012-03-05 11:49:27 +0000147 .else
148 add x21, sp, #S_FRAME_SIZE
James Morsee19a6ee2016-06-20 18:28:01 +0100149 get_thread_info tsk
150 /* Save the task's original addr_limit and set USER_DS (TASK_SIZE_64) */
Mark Rutlandc02433d2016-11-03 20:23:13 +0000151 ldr x20, [tsk, #TSK_TI_ADDR_LIMIT]
James Morsee19a6ee2016-06-20 18:28:01 +0100152 str x20, [sp, #S_ORIG_ADDR_LIMIT]
153 mov x20, #TASK_SIZE_64
Mark Rutlandc02433d2016-11-03 20:23:13 +0000154 str x20, [tsk, #TSK_TI_ADDR_LIMIT]
Vladimir Murzin563cada2016-09-01 14:35:59 +0100155 /* No need to reset PSTATE.UAO, hardware's already set it to 0 for us */
James Morsee19a6ee2016-06-20 18:28:01 +0100156 .endif /* \el == 0 */
Catalin Marinas60ffc302012-03-05 11:49:27 +0000157 mrs x22, elr_el1
158 mrs x23, spsr_el1
159 stp lr, x21, [sp, #S_LR]
Catalin Marinas39bc88e2016-09-02 14:54:03 +0100160
Ard Biesheuvel73267492017-07-22 18:45:33 +0100161 /*
162 * In order to be able to dump the contents of struct pt_regs at the
163 * time the exception was taken (in case we attempt to walk the call
164 * stack later), chain it together with the stack frames.
165 */
166 .if \el == 0
167 stp xzr, xzr, [sp, #S_STACKFRAME]
168 .else
169 stp x29, x22, [sp, #S_STACKFRAME]
170 .endif
171 add x29, sp, #S_STACKFRAME
172
Catalin Marinas39bc88e2016-09-02 14:54:03 +0100173#ifdef CONFIG_ARM64_SW_TTBR0_PAN
174 /*
175 * Set the TTBR0 PAN bit in SPSR. When the exception is taken from
176 * EL0, there is no need to check the state of TTBR0_EL1 since
177 * accesses are always enabled.
178 * Note that the meaning of this bit differs from the ARMv8.1 PAN
179 * feature as all TTBR0_EL1 accesses are disabled, not just those to
180 * user mappings.
181 */
182alternative_if ARM64_HAS_PAN
183 b 1f // skip TTBR0 PAN
184alternative_else_nop_endif
185
186 .if \el != 0
187 mrs x21, ttbr0_el1
188 tst x21, #0xffff << 48 // Check for the reserved ASID
189 orr x23, x23, #PSR_PAN_BIT // Set the emulated PAN in the saved SPSR
190 b.eq 1f // TTBR0 access already disabled
191 and x23, x23, #~PSR_PAN_BIT // Clear the emulated PAN in the saved SPSR
192 .endif
193
194 __uaccess_ttbr0_disable x21
1951:
196#endif
197
Catalin Marinas60ffc302012-03-05 11:49:27 +0000198 stp x22, x23, [sp, #S_PC]
199
Dave Martin17c28952017-08-01 15:35:54 +0100200 /* Not in a syscall by default (el0_svc overwrites for real syscall) */
Catalin Marinas60ffc302012-03-05 11:49:27 +0000201 .if \el == 0
Dave Martin17c28952017-08-01 15:35:54 +0100202 mov w21, #NO_SYSCALL
Dave Martin35d0e6f2017-08-01 15:35:53 +0100203 str w21, [sp, #S_SYSCALLNO]
Catalin Marinas60ffc302012-03-05 11:49:27 +0000204 .endif
205
206 /*
Jungseok Lee6cdf9c72015-12-04 11:02:25 +0000207 * Set sp_el0 to current thread_info.
208 */
209 .if \el == 0
210 msr sp_el0, tsk
211 .endif
212
213 /*
Catalin Marinas60ffc302012-03-05 11:49:27 +0000214 * Registers that may be useful after this macro is invoked:
215 *
216 * x21 - aborted SP
217 * x22 - aborted PC
218 * x23 - aborted PSTATE
219 */
220 .endm
221
Will Deacon412fcb62015-08-19 15:57:09 +0100222 .macro kernel_exit, el
James Morsee19a6ee2016-06-20 18:28:01 +0100223 .if \el != 0
224 /* Restore the task's original addr_limit. */
225 ldr x20, [sp, #S_ORIG_ADDR_LIMIT]
Mark Rutlandc02433d2016-11-03 20:23:13 +0000226 str x20, [tsk, #TSK_TI_ADDR_LIMIT]
James Morsee19a6ee2016-06-20 18:28:01 +0100227
228 /* No need to restore UAO, it will be restored from SPSR_EL1 */
229 .endif
230
Catalin Marinas60ffc302012-03-05 11:49:27 +0000231 ldp x21, x22, [sp, #S_PC] // load ELR, SPSR
232 .if \el == 0
Larry Bassel6c81fe72014-05-30 12:34:15 -0700233 ct_user_enter
Catalin Marinas39bc88e2016-09-02 14:54:03 +0100234 .endif
235
236#ifdef CONFIG_ARM64_SW_TTBR0_PAN
237 /*
238 * Restore access to TTBR0_EL1. If returning to EL0, no need for SPSR
239 * PAN bit checking.
240 */
241alternative_if ARM64_HAS_PAN
242 b 2f // skip TTBR0 PAN
243alternative_else_nop_endif
244
245 .if \el != 0
246 tbnz x22, #22, 1f // Skip re-enabling TTBR0 access if the PSR_PAN_BIT is set
247 .endif
248
249 __uaccess_ttbr0_enable x0
250
251 .if \el == 0
252 /*
253 * Enable errata workarounds only if returning to user. The only
254 * workaround currently required for TTBR0_EL1 changes are for the
255 * Cavium erratum 27456 (broadcast TLBI instructions may cause I-cache
256 * corruption).
257 */
258 post_ttbr0_update_workaround
259 .endif
2601:
261 .if \el != 0
262 and x22, x22, #~PSR_PAN_BIT // ARMv8.0 CPUs do not understand this bit
263 .endif
2642:
265#endif
266
267 .if \el == 0
Catalin Marinas60ffc302012-03-05 11:49:27 +0000268 ldr x23, [sp, #S_SP] // load return stack pointer
Catalin Marinas60ffc302012-03-05 11:49:27 +0000269 msr sp_el0, x23
Will Deacon905e8c52015-03-23 19:07:02 +0000270#ifdef CONFIG_ARM64_ERRATUM_845719
Mark Rutland6ba3b552016-09-07 11:07:09 +0100271alternative_if ARM64_WORKAROUND_845719
Daniel Thompsone28cabf2015-07-22 12:21:03 +0100272 tbz x22, #4, 1f
273#ifdef CONFIG_PID_IN_CONTEXTIDR
274 mrs x29, contextidr_el1
275 msr contextidr_el1, x29
276#else
277 msr contextidr_el1, xzr
278#endif
2791:
Mark Rutland6ba3b552016-09-07 11:07:09 +0100280alternative_else_nop_endif
Will Deacon905e8c52015-03-23 19:07:02 +0000281#endif
Catalin Marinas60ffc302012-03-05 11:49:27 +0000282 .endif
Catalin Marinas39bc88e2016-09-02 14:54:03 +0100283
Will Deacon63648dd2014-09-29 12:26:41 +0100284 msr elr_el1, x21 // set up the return data
285 msr spsr_el1, x22
Will Deacon63648dd2014-09-29 12:26:41 +0100286 ldp x0, x1, [sp, #16 * 0]
Will Deacon63648dd2014-09-29 12:26:41 +0100287 ldp x2, x3, [sp, #16 * 1]
288 ldp x4, x5, [sp, #16 * 2]
289 ldp x6, x7, [sp, #16 * 3]
290 ldp x8, x9, [sp, #16 * 4]
291 ldp x10, x11, [sp, #16 * 5]
292 ldp x12, x13, [sp, #16 * 6]
293 ldp x14, x15, [sp, #16 * 7]
294 ldp x16, x17, [sp, #16 * 8]
295 ldp x18, x19, [sp, #16 * 9]
296 ldp x20, x21, [sp, #16 * 10]
297 ldp x22, x23, [sp, #16 * 11]
298 ldp x24, x25, [sp, #16 * 12]
299 ldp x26, x27, [sp, #16 * 13]
300 ldp x28, x29, [sp, #16 * 14]
301 ldr lr, [sp, #S_LR]
302 add sp, sp, #S_FRAME_SIZE // restore sp
Catalin Marinas60ffc302012-03-05 11:49:27 +0000303 eret // return to kernel
304 .endm
305
James Morse971c67c2015-12-15 11:21:25 +0000306 .macro irq_stack_entry
James Morse8e23dac2015-12-04 11:02:27 +0000307 mov x19, sp // preserve the original sp
308
James Morse8e23dac2015-12-04 11:02:27 +0000309 /*
Mark Rutlandc02433d2016-11-03 20:23:13 +0000310 * Compare sp with the base of the task stack.
311 * If the top ~(THREAD_SIZE - 1) bits match, we are on a task stack,
312 * and should switch to the irq stack.
James Morse8e23dac2015-12-04 11:02:27 +0000313 */
Mark Rutlandc02433d2016-11-03 20:23:13 +0000314 ldr x25, [tsk, TSK_STACK]
315 eor x25, x25, x19
316 and x25, x25, #~(THREAD_SIZE - 1)
317 cbnz x25, 9998f
James Morse8e23dac2015-12-04 11:02:27 +0000318
Mark Rutlandf60fe782017-07-31 21:17:03 +0100319 ldr_this_cpu x25, irq_stack_ptr, x26
Ard Biesheuvel34be98f2017-07-20 17:15:45 +0100320 mov x26, #IRQ_STACK_SIZE
James Morse8e23dac2015-12-04 11:02:27 +0000321 add x26, x25, x26
James Morsed224a692015-12-18 16:01:47 +0000322
323 /* switch to the irq stack */
James Morse8e23dac2015-12-04 11:02:27 +0000324 mov sp, x26
James Morse8e23dac2015-12-04 11:02:27 +00003259998:
326 .endm
327
328 /*
329 * x19 should be preserved between irq_stack_entry and
330 * irq_stack_exit.
331 */
332 .macro irq_stack_exit
333 mov sp, x19
334 .endm
335
Catalin Marinas60ffc302012-03-05 11:49:27 +0000336/*
337 * These are the registers used in the syscall handler, and allow us to
338 * have in theory up to 7 arguments to a function - x0 to x6.
339 *
340 * x7 is reserved for the system call number in 32-bit mode.
341 */
Dave Martin35d0e6f2017-08-01 15:35:53 +0100342wsc_nr .req w25 // number of system calls
343wscno .req w26 // syscall number
344xscno .req x26 // syscall number (zero-extended)
Catalin Marinas60ffc302012-03-05 11:49:27 +0000345stbl .req x27 // syscall table pointer
346tsk .req x28 // current thread_info
347
348/*
349 * Interrupt handling.
350 */
351 .macro irq_handler
James Morse8e23dac2015-12-04 11:02:27 +0000352 ldr_l x1, handle_arch_irq
Catalin Marinas60ffc302012-03-05 11:49:27 +0000353 mov x0, sp
James Morse971c67c2015-12-15 11:21:25 +0000354 irq_stack_entry
Catalin Marinas60ffc302012-03-05 11:49:27 +0000355 blr x1
James Morse8e23dac2015-12-04 11:02:27 +0000356 irq_stack_exit
Catalin Marinas60ffc302012-03-05 11:49:27 +0000357 .endm
358
359 .text
360
361/*
362 * Exception vectors.
363 */
Pratyush Anand888b3c82016-07-08 12:35:50 -0400364 .pushsection ".entry.text", "ax"
Catalin Marinas60ffc302012-03-05 11:49:27 +0000365
366 .align 11
367ENTRY(vectors)
Mark Rutlandb11e5752017-07-19 17:24:49 +0100368 kernel_ventry el1_sync_invalid // Synchronous EL1t
369 kernel_ventry el1_irq_invalid // IRQ EL1t
370 kernel_ventry el1_fiq_invalid // FIQ EL1t
371 kernel_ventry el1_error_invalid // Error EL1t
Catalin Marinas60ffc302012-03-05 11:49:27 +0000372
Mark Rutlandb11e5752017-07-19 17:24:49 +0100373 kernel_ventry el1_sync // Synchronous EL1h
374 kernel_ventry el1_irq // IRQ EL1h
375 kernel_ventry el1_fiq_invalid // FIQ EL1h
376 kernel_ventry el1_error_invalid // Error EL1h
Catalin Marinas60ffc302012-03-05 11:49:27 +0000377
Mark Rutlandb11e5752017-07-19 17:24:49 +0100378 kernel_ventry el0_sync // Synchronous 64-bit EL0
379 kernel_ventry el0_irq // IRQ 64-bit EL0
380 kernel_ventry el0_fiq_invalid // FIQ 64-bit EL0
381 kernel_ventry el0_error_invalid // Error 64-bit EL0
Catalin Marinas60ffc302012-03-05 11:49:27 +0000382
383#ifdef CONFIG_COMPAT
Mark Rutlandb11e5752017-07-19 17:24:49 +0100384 kernel_ventry el0_sync_compat // Synchronous 32-bit EL0
385 kernel_ventry el0_irq_compat // IRQ 32-bit EL0
386 kernel_ventry el0_fiq_invalid_compat // FIQ 32-bit EL0
387 kernel_ventry el0_error_invalid_compat // Error 32-bit EL0
Catalin Marinas60ffc302012-03-05 11:49:27 +0000388#else
Mark Rutlandb11e5752017-07-19 17:24:49 +0100389 kernel_ventry el0_sync_invalid // Synchronous 32-bit EL0
390 kernel_ventry el0_irq_invalid // IRQ 32-bit EL0
391 kernel_ventry el0_fiq_invalid // FIQ 32-bit EL0
392 kernel_ventry el0_error_invalid // Error 32-bit EL0
Catalin Marinas60ffc302012-03-05 11:49:27 +0000393#endif
394END(vectors)
395
Mark Rutland872d8322017-07-14 20:30:35 +0100396#ifdef CONFIG_VMAP_STACK
397 /*
398 * We detected an overflow in kernel_ventry, which switched to the
399 * overflow stack. Stash the exception regs, and head to our overflow
400 * handler.
401 */
402__bad_stack:
403 /* Restore the original x0 value */
404 mrs x0, tpidrro_el0
405
406 /*
407 * Store the original GPRs to the new stack. The orginal SP (minus
408 * S_FRAME_SIZE) was stashed in tpidr_el0 by kernel_ventry.
409 */
410 sub sp, sp, #S_FRAME_SIZE
411 kernel_entry 1
412 mrs x0, tpidr_el0
413 add x0, x0, #S_FRAME_SIZE
414 str x0, [sp, #S_SP]
415
416 /* Stash the regs for handle_bad_stack */
417 mov x0, sp
418
419 /* Time to die */
420 bl handle_bad_stack
421 ASM_BUG()
422#endif /* CONFIG_VMAP_STACK */
423
Catalin Marinas60ffc302012-03-05 11:49:27 +0000424/*
425 * Invalid mode handlers
426 */
427 .macro inv_entry, el, reason, regsize = 64
Ard Biesheuvelb6609502016-03-18 10:58:09 +0100428 kernel_entry \el, \regsize
Catalin Marinas60ffc302012-03-05 11:49:27 +0000429 mov x0, sp
430 mov x1, #\reason
431 mrs x2, esr_el1
Mark Rutland2d0e7512017-07-26 11:14:53 +0100432 bl bad_mode
433 ASM_BUG()
Catalin Marinas60ffc302012-03-05 11:49:27 +0000434 .endm
435
436el0_sync_invalid:
437 inv_entry 0, BAD_SYNC
438ENDPROC(el0_sync_invalid)
439
440el0_irq_invalid:
441 inv_entry 0, BAD_IRQ
442ENDPROC(el0_irq_invalid)
443
444el0_fiq_invalid:
445 inv_entry 0, BAD_FIQ
446ENDPROC(el0_fiq_invalid)
447
448el0_error_invalid:
449 inv_entry 0, BAD_ERROR
450ENDPROC(el0_error_invalid)
451
452#ifdef CONFIG_COMPAT
453el0_fiq_invalid_compat:
454 inv_entry 0, BAD_FIQ, 32
455ENDPROC(el0_fiq_invalid_compat)
456
457el0_error_invalid_compat:
458 inv_entry 0, BAD_ERROR, 32
459ENDPROC(el0_error_invalid_compat)
460#endif
461
462el1_sync_invalid:
463 inv_entry 1, BAD_SYNC
464ENDPROC(el1_sync_invalid)
465
466el1_irq_invalid:
467 inv_entry 1, BAD_IRQ
468ENDPROC(el1_irq_invalid)
469
470el1_fiq_invalid:
471 inv_entry 1, BAD_FIQ
472ENDPROC(el1_fiq_invalid)
473
474el1_error_invalid:
475 inv_entry 1, BAD_ERROR
476ENDPROC(el1_error_invalid)
477
478/*
479 * EL1 mode handlers.
480 */
481 .align 6
482el1_sync:
483 kernel_entry 1
484 mrs x1, esr_el1 // read the syndrome register
Mark Rutlandaed40e02014-11-24 12:31:40 +0000485 lsr x24, x1, #ESR_ELx_EC_SHIFT // exception class
486 cmp x24, #ESR_ELx_EC_DABT_CUR // data abort in EL1
Catalin Marinas60ffc302012-03-05 11:49:27 +0000487 b.eq el1_da
Laura Abbott9adeb8e2016-08-09 18:25:26 -0700488 cmp x24, #ESR_ELx_EC_IABT_CUR // instruction abort in EL1
489 b.eq el1_ia
Mark Rutlandaed40e02014-11-24 12:31:40 +0000490 cmp x24, #ESR_ELx_EC_SYS64 // configurable trap
Catalin Marinas60ffc302012-03-05 11:49:27 +0000491 b.eq el1_undef
Mark Rutlandaed40e02014-11-24 12:31:40 +0000492 cmp x24, #ESR_ELx_EC_SP_ALIGN // stack alignment exception
Catalin Marinas60ffc302012-03-05 11:49:27 +0000493 b.eq el1_sp_pc
Mark Rutlandaed40e02014-11-24 12:31:40 +0000494 cmp x24, #ESR_ELx_EC_PC_ALIGN // pc alignment exception
Catalin Marinas60ffc302012-03-05 11:49:27 +0000495 b.eq el1_sp_pc
Mark Rutlandaed40e02014-11-24 12:31:40 +0000496 cmp x24, #ESR_ELx_EC_UNKNOWN // unknown exception in EL1
Catalin Marinas60ffc302012-03-05 11:49:27 +0000497 b.eq el1_undef
Mark Rutlandaed40e02014-11-24 12:31:40 +0000498 cmp x24, #ESR_ELx_EC_BREAKPT_CUR // debug exception in EL1
Catalin Marinas60ffc302012-03-05 11:49:27 +0000499 b.ge el1_dbg
500 b el1_inv
Laura Abbott9adeb8e2016-08-09 18:25:26 -0700501
502el1_ia:
503 /*
504 * Fall through to the Data abort case
505 */
Catalin Marinas60ffc302012-03-05 11:49:27 +0000506el1_da:
507 /*
508 * Data abort handling
509 */
Kristina Martsenko276e9322017-05-03 16:37:47 +0100510 mrs x3, far_el1
Will Deacon2a283072014-04-29 19:04:06 +0100511 enable_dbg
Catalin Marinas60ffc302012-03-05 11:49:27 +0000512 // re-enable interrupts if they were enabled in the aborted context
513 tbnz x23, #7, 1f // PSR_I_BIT
514 enable_irq
5151:
Kristina Martsenko276e9322017-05-03 16:37:47 +0100516 clear_address_tag x0, x3
Catalin Marinas60ffc302012-03-05 11:49:27 +0000517 mov x2, sp // struct pt_regs
518 bl do_mem_abort
519
520 // disable interrupts before pulling preserved data off the stack
521 disable_irq
522 kernel_exit 1
523el1_sp_pc:
524 /*
525 * Stack or PC alignment exception handling
526 */
527 mrs x0, far_el1
Will Deacon2a283072014-04-29 19:04:06 +0100528 enable_dbg
Catalin Marinas60ffc302012-03-05 11:49:27 +0000529 mov x2, sp
Mark Rutland2d0e7512017-07-26 11:14:53 +0100530 bl do_sp_pc_abort
531 ASM_BUG()
Catalin Marinas60ffc302012-03-05 11:49:27 +0000532el1_undef:
533 /*
534 * Undefined instruction
535 */
Will Deacon2a283072014-04-29 19:04:06 +0100536 enable_dbg
Catalin Marinas60ffc302012-03-05 11:49:27 +0000537 mov x0, sp
Mark Rutland2d0e7512017-07-26 11:14:53 +0100538 bl do_undefinstr
539 ASM_BUG()
Catalin Marinas60ffc302012-03-05 11:49:27 +0000540el1_dbg:
541 /*
542 * Debug exception handling
543 */
Mark Rutlandaed40e02014-11-24 12:31:40 +0000544 cmp x24, #ESR_ELx_EC_BRK64 // if BRK64
Sandeepa Prabhuee6214c2013-12-04 05:50:20 +0000545 cinc x24, x24, eq // set bit '0'
Catalin Marinas60ffc302012-03-05 11:49:27 +0000546 tbz x24, #0, el1_inv // EL1 only
547 mrs x0, far_el1
548 mov x2, sp // struct pt_regs
549 bl do_debug_exception
Catalin Marinas60ffc302012-03-05 11:49:27 +0000550 kernel_exit 1
551el1_inv:
552 // TODO: add support for undefined instructions in kernel mode
Will Deacon2a283072014-04-29 19:04:06 +0100553 enable_dbg
Catalin Marinas60ffc302012-03-05 11:49:27 +0000554 mov x0, sp
Mark Rutland1b428042015-07-07 18:00:49 +0100555 mov x2, x1
Catalin Marinas60ffc302012-03-05 11:49:27 +0000556 mov x1, #BAD_SYNC
Mark Rutland2d0e7512017-07-26 11:14:53 +0100557 bl bad_mode
558 ASM_BUG()
Catalin Marinas60ffc302012-03-05 11:49:27 +0000559ENDPROC(el1_sync)
560
561 .align 6
562el1_irq:
563 kernel_entry 1
Will Deacon2a283072014-04-29 19:04:06 +0100564 enable_dbg
Catalin Marinas60ffc302012-03-05 11:49:27 +0000565#ifdef CONFIG_TRACE_IRQFLAGS
566 bl trace_hardirqs_off
567#endif
Marc Zyngier64681782013-11-12 17:11:53 +0000568
569 irq_handler
570
Catalin Marinas60ffc302012-03-05 11:49:27 +0000571#ifdef CONFIG_PREEMPT
Mark Rutlandc02433d2016-11-03 20:23:13 +0000572 ldr w24, [tsk, #TSK_TI_PREEMPT] // get preempt count
Marc Zyngier717321f2013-11-04 20:14:58 +0000573 cbnz w24, 1f // preempt count != 0
Mark Rutlandc02433d2016-11-03 20:23:13 +0000574 ldr x0, [tsk, #TSK_TI_FLAGS] // get flags
Catalin Marinas60ffc302012-03-05 11:49:27 +0000575 tbz x0, #TIF_NEED_RESCHED, 1f // needs rescheduling?
576 bl el1_preempt
5771:
578#endif
579#ifdef CONFIG_TRACE_IRQFLAGS
580 bl trace_hardirqs_on
581#endif
582 kernel_exit 1
583ENDPROC(el1_irq)
584
585#ifdef CONFIG_PREEMPT
586el1_preempt:
587 mov x24, lr
Will Deacon2a283072014-04-29 19:04:06 +01005881: bl preempt_schedule_irq // irq en/disable is done inside
Mark Rutlandc02433d2016-11-03 20:23:13 +0000589 ldr x0, [tsk, #TSK_TI_FLAGS] // get new tasks TI_FLAGS
Catalin Marinas60ffc302012-03-05 11:49:27 +0000590 tbnz x0, #TIF_NEED_RESCHED, 1b // needs rescheduling?
591 ret x24
592#endif
593
594/*
595 * EL0 mode handlers.
596 */
597 .align 6
598el0_sync:
599 kernel_entry 0
600 mrs x25, esr_el1 // read the syndrome register
Mark Rutlandaed40e02014-11-24 12:31:40 +0000601 lsr x24, x25, #ESR_ELx_EC_SHIFT // exception class
602 cmp x24, #ESR_ELx_EC_SVC64 // SVC in 64-bit state
Catalin Marinas60ffc302012-03-05 11:49:27 +0000603 b.eq el0_svc
Mark Rutlandaed40e02014-11-24 12:31:40 +0000604 cmp x24, #ESR_ELx_EC_DABT_LOW // data abort in EL0
Catalin Marinas60ffc302012-03-05 11:49:27 +0000605 b.eq el0_da
Mark Rutlandaed40e02014-11-24 12:31:40 +0000606 cmp x24, #ESR_ELx_EC_IABT_LOW // instruction abort in EL0
Catalin Marinas60ffc302012-03-05 11:49:27 +0000607 b.eq el0_ia
Mark Rutlandaed40e02014-11-24 12:31:40 +0000608 cmp x24, #ESR_ELx_EC_FP_ASIMD // FP/ASIMD access
Catalin Marinas60ffc302012-03-05 11:49:27 +0000609 b.eq el0_fpsimd_acc
Mark Rutlandaed40e02014-11-24 12:31:40 +0000610 cmp x24, #ESR_ELx_EC_FP_EXC64 // FP/ASIMD exception
Catalin Marinas60ffc302012-03-05 11:49:27 +0000611 b.eq el0_fpsimd_exc
Mark Rutlandaed40e02014-11-24 12:31:40 +0000612 cmp x24, #ESR_ELx_EC_SYS64 // configurable trap
Andre Przywara7dd01ae2016-06-28 18:07:32 +0100613 b.eq el0_sys
Mark Rutlandaed40e02014-11-24 12:31:40 +0000614 cmp x24, #ESR_ELx_EC_SP_ALIGN // stack alignment exception
Catalin Marinas60ffc302012-03-05 11:49:27 +0000615 b.eq el0_sp_pc
Mark Rutlandaed40e02014-11-24 12:31:40 +0000616 cmp x24, #ESR_ELx_EC_PC_ALIGN // pc alignment exception
Catalin Marinas60ffc302012-03-05 11:49:27 +0000617 b.eq el0_sp_pc
Mark Rutlandaed40e02014-11-24 12:31:40 +0000618 cmp x24, #ESR_ELx_EC_UNKNOWN // unknown exception in EL0
Catalin Marinas60ffc302012-03-05 11:49:27 +0000619 b.eq el0_undef
Mark Rutlandaed40e02014-11-24 12:31:40 +0000620 cmp x24, #ESR_ELx_EC_BREAKPT_LOW // debug exception in EL0
Catalin Marinas60ffc302012-03-05 11:49:27 +0000621 b.ge el0_dbg
622 b el0_inv
623
624#ifdef CONFIG_COMPAT
625 .align 6
626el0_sync_compat:
627 kernel_entry 0, 32
628 mrs x25, esr_el1 // read the syndrome register
Mark Rutlandaed40e02014-11-24 12:31:40 +0000629 lsr x24, x25, #ESR_ELx_EC_SHIFT // exception class
630 cmp x24, #ESR_ELx_EC_SVC32 // SVC in 32-bit state
Catalin Marinas60ffc302012-03-05 11:49:27 +0000631 b.eq el0_svc_compat
Mark Rutlandaed40e02014-11-24 12:31:40 +0000632 cmp x24, #ESR_ELx_EC_DABT_LOW // data abort in EL0
Catalin Marinas60ffc302012-03-05 11:49:27 +0000633 b.eq el0_da
Mark Rutlandaed40e02014-11-24 12:31:40 +0000634 cmp x24, #ESR_ELx_EC_IABT_LOW // instruction abort in EL0
Catalin Marinas60ffc302012-03-05 11:49:27 +0000635 b.eq el0_ia
Mark Rutlandaed40e02014-11-24 12:31:40 +0000636 cmp x24, #ESR_ELx_EC_FP_ASIMD // FP/ASIMD access
Catalin Marinas60ffc302012-03-05 11:49:27 +0000637 b.eq el0_fpsimd_acc
Mark Rutlandaed40e02014-11-24 12:31:40 +0000638 cmp x24, #ESR_ELx_EC_FP_EXC32 // FP/ASIMD exception
Catalin Marinas60ffc302012-03-05 11:49:27 +0000639 b.eq el0_fpsimd_exc
Mark Salyzyn77f3228f2015-10-13 14:30:51 -0700640 cmp x24, #ESR_ELx_EC_PC_ALIGN // pc alignment exception
641 b.eq el0_sp_pc
Mark Rutlandaed40e02014-11-24 12:31:40 +0000642 cmp x24, #ESR_ELx_EC_UNKNOWN // unknown exception in EL0
Catalin Marinas60ffc302012-03-05 11:49:27 +0000643 b.eq el0_undef
Mark Rutlandaed40e02014-11-24 12:31:40 +0000644 cmp x24, #ESR_ELx_EC_CP15_32 // CP15 MRC/MCR trap
Mark Rutland381cc2b2013-05-24 12:02:35 +0100645 b.eq el0_undef
Mark Rutlandaed40e02014-11-24 12:31:40 +0000646 cmp x24, #ESR_ELx_EC_CP15_64 // CP15 MRRC/MCRR trap
Mark Rutland381cc2b2013-05-24 12:02:35 +0100647 b.eq el0_undef
Mark Rutlandaed40e02014-11-24 12:31:40 +0000648 cmp x24, #ESR_ELx_EC_CP14_MR // CP14 MRC/MCR trap
Mark Rutland381cc2b2013-05-24 12:02:35 +0100649 b.eq el0_undef
Mark Rutlandaed40e02014-11-24 12:31:40 +0000650 cmp x24, #ESR_ELx_EC_CP14_LS // CP14 LDC/STC trap
Mark Rutland381cc2b2013-05-24 12:02:35 +0100651 b.eq el0_undef
Mark Rutlandaed40e02014-11-24 12:31:40 +0000652 cmp x24, #ESR_ELx_EC_CP14_64 // CP14 MRRC/MCRR trap
Mark Rutland381cc2b2013-05-24 12:02:35 +0100653 b.eq el0_undef
Mark Rutlandaed40e02014-11-24 12:31:40 +0000654 cmp x24, #ESR_ELx_EC_BREAKPT_LOW // debug exception in EL0
Catalin Marinas60ffc302012-03-05 11:49:27 +0000655 b.ge el0_dbg
656 b el0_inv
657el0_svc_compat:
658 /*
659 * AArch32 syscall handling
660 */
Catalin Marinas01564112015-01-06 16:42:32 +0000661 adrp stbl, compat_sys_call_table // load compat syscall table pointer
Dave Martin35d0e6f2017-08-01 15:35:53 +0100662 mov wscno, w7 // syscall number in w7 (r7)
663 mov wsc_nr, #__NR_compat_syscalls
Catalin Marinas60ffc302012-03-05 11:49:27 +0000664 b el0_svc_naked
665
666 .align 6
667el0_irq_compat:
668 kernel_entry 0, 32
669 b el0_irq_naked
670#endif
671
672el0_da:
673 /*
674 * Data abort handling
675 */
Larry Bassel6ab64632014-05-30 20:34:14 +0100676 mrs x26, far_el1
Catalin Marinas60ffc302012-03-05 11:49:27 +0000677 // enable interrupts before calling the main handler
Will Deacon2a283072014-04-29 19:04:06 +0100678 enable_dbg_and_irq
Larry Bassel6c81fe72014-05-30 12:34:15 -0700679 ct_user_exit
Kristina Martsenko276e9322017-05-03 16:37:47 +0100680 clear_address_tag x0, x26
Catalin Marinas60ffc302012-03-05 11:49:27 +0000681 mov x1, x25
682 mov x2, sp
Will Deacond54e81f2014-09-29 11:44:01 +0100683 bl do_mem_abort
684 b ret_to_user
Catalin Marinas60ffc302012-03-05 11:49:27 +0000685el0_ia:
686 /*
687 * Instruction abort handling
688 */
Larry Bassel6ab64632014-05-30 20:34:14 +0100689 mrs x26, far_el1
Catalin Marinas60ffc302012-03-05 11:49:27 +0000690 // enable interrupts before calling the main handler
Will Deacon2a283072014-04-29 19:04:06 +0100691 enable_dbg_and_irq
Larry Bassel6c81fe72014-05-30 12:34:15 -0700692 ct_user_exit
Larry Bassel6ab64632014-05-30 20:34:14 +0100693 mov x0, x26
Mark Rutland541ec872016-05-31 12:33:03 +0100694 mov x1, x25
Catalin Marinas60ffc302012-03-05 11:49:27 +0000695 mov x2, sp
Will Deacond54e81f2014-09-29 11:44:01 +0100696 bl do_mem_abort
697 b ret_to_user
Catalin Marinas60ffc302012-03-05 11:49:27 +0000698el0_fpsimd_acc:
699 /*
700 * Floating Point or Advanced SIMD access
701 */
Will Deacon2a283072014-04-29 19:04:06 +0100702 enable_dbg
Larry Bassel6c81fe72014-05-30 12:34:15 -0700703 ct_user_exit
Catalin Marinas60ffc302012-03-05 11:49:27 +0000704 mov x0, x25
705 mov x1, sp
Will Deacond54e81f2014-09-29 11:44:01 +0100706 bl do_fpsimd_acc
707 b ret_to_user
Catalin Marinas60ffc302012-03-05 11:49:27 +0000708el0_fpsimd_exc:
709 /*
710 * Floating Point or Advanced SIMD exception
711 */
Will Deacon2a283072014-04-29 19:04:06 +0100712 enable_dbg
Larry Bassel6c81fe72014-05-30 12:34:15 -0700713 ct_user_exit
Catalin Marinas60ffc302012-03-05 11:49:27 +0000714 mov x0, x25
715 mov x1, sp
Will Deacond54e81f2014-09-29 11:44:01 +0100716 bl do_fpsimd_exc
717 b ret_to_user
Catalin Marinas60ffc302012-03-05 11:49:27 +0000718el0_sp_pc:
719 /*
720 * Stack or PC alignment exception handling
721 */
Larry Bassel6ab64632014-05-30 20:34:14 +0100722 mrs x26, far_el1
Catalin Marinas60ffc302012-03-05 11:49:27 +0000723 // enable interrupts before calling the main handler
Will Deacon2a283072014-04-29 19:04:06 +0100724 enable_dbg_and_irq
Mark Rutland46b05672015-06-15 16:40:27 +0100725 ct_user_exit
Larry Bassel6ab64632014-05-30 20:34:14 +0100726 mov x0, x26
Catalin Marinas60ffc302012-03-05 11:49:27 +0000727 mov x1, x25
728 mov x2, sp
Will Deacond54e81f2014-09-29 11:44:01 +0100729 bl do_sp_pc_abort
730 b ret_to_user
Catalin Marinas60ffc302012-03-05 11:49:27 +0000731el0_undef:
732 /*
733 * Undefined instruction
734 */
Catalin Marinas2600e132013-08-22 11:47:37 +0100735 // enable interrupts before calling the main handler
Will Deacon2a283072014-04-29 19:04:06 +0100736 enable_dbg_and_irq
Larry Bassel6c81fe72014-05-30 12:34:15 -0700737 ct_user_exit
Will Deacon2a283072014-04-29 19:04:06 +0100738 mov x0, sp
Will Deacond54e81f2014-09-29 11:44:01 +0100739 bl do_undefinstr
740 b ret_to_user
Andre Przywara7dd01ae2016-06-28 18:07:32 +0100741el0_sys:
742 /*
743 * System instructions, for trapped cache maintenance instructions
744 */
745 enable_dbg_and_irq
746 ct_user_exit
747 mov x0, x25
748 mov x1, sp
749 bl do_sysinstr
750 b ret_to_user
Catalin Marinas60ffc302012-03-05 11:49:27 +0000751el0_dbg:
752 /*
753 * Debug exception handling
754 */
755 tbnz x24, #0, el0_inv // EL0 only
756 mrs x0, far_el1
Catalin Marinas60ffc302012-03-05 11:49:27 +0000757 mov x1, x25
758 mov x2, sp
Will Deacon2a283072014-04-29 19:04:06 +0100759 bl do_debug_exception
760 enable_dbg
Larry Bassel6c81fe72014-05-30 12:34:15 -0700761 ct_user_exit
Will Deacon2a283072014-04-29 19:04:06 +0100762 b ret_to_user
Catalin Marinas60ffc302012-03-05 11:49:27 +0000763el0_inv:
Will Deacon2a283072014-04-29 19:04:06 +0100764 enable_dbg
Larry Bassel6c81fe72014-05-30 12:34:15 -0700765 ct_user_exit
Catalin Marinas60ffc302012-03-05 11:49:27 +0000766 mov x0, sp
767 mov x1, #BAD_SYNC
Mark Rutland1b428042015-07-07 18:00:49 +0100768 mov x2, x25
Mark Rutland7d9e8f72017-01-18 17:23:41 +0000769 bl bad_el0_sync
Will Deacond54e81f2014-09-29 11:44:01 +0100770 b ret_to_user
Catalin Marinas60ffc302012-03-05 11:49:27 +0000771ENDPROC(el0_sync)
772
773 .align 6
774el0_irq:
775 kernel_entry 0
776el0_irq_naked:
Catalin Marinas60ffc302012-03-05 11:49:27 +0000777 enable_dbg
778#ifdef CONFIG_TRACE_IRQFLAGS
779 bl trace_hardirqs_off
780#endif
Marc Zyngier64681782013-11-12 17:11:53 +0000781
Larry Bassel6c81fe72014-05-30 12:34:15 -0700782 ct_user_exit
Catalin Marinas60ffc302012-03-05 11:49:27 +0000783 irq_handler
Marc Zyngier64681782013-11-12 17:11:53 +0000784
Catalin Marinas60ffc302012-03-05 11:49:27 +0000785#ifdef CONFIG_TRACE_IRQFLAGS
786 bl trace_hardirqs_on
787#endif
788 b ret_to_user
789ENDPROC(el0_irq)
790
791/*
Catalin Marinas60ffc302012-03-05 11:49:27 +0000792 * This is the fast syscall return path. We do as little as possible here,
793 * and this includes saving x0 back into the kernel stack.
794 */
795ret_fast_syscall:
796 disable_irq // disable interrupts
Will Deacon412fcb62015-08-19 15:57:09 +0100797 str x0, [sp, #S_X0] // returned x0
Mark Rutlandc02433d2016-11-03 20:23:13 +0000798 ldr x1, [tsk, #TSK_TI_FLAGS] // re-check for syscall tracing
Josh Stone04d7e092015-06-05 14:28:03 -0700799 and x2, x1, #_TIF_SYSCALL_WORK
800 cbnz x2, ret_fast_syscall_trace
Catalin Marinas60ffc302012-03-05 11:49:27 +0000801 and x2, x1, #_TIF_WORK_MASK
Will Deacon412fcb62015-08-19 15:57:09 +0100802 cbnz x2, work_pending
Will Deacon2a283072014-04-29 19:04:06 +0100803 enable_step_tsk x1, x2
Will Deacon412fcb62015-08-19 15:57:09 +0100804 kernel_exit 0
Josh Stone04d7e092015-06-05 14:28:03 -0700805ret_fast_syscall_trace:
806 enable_irq // enable interrupts
Will Deacon412fcb62015-08-19 15:57:09 +0100807 b __sys_trace_return_skipped // we already saved x0
Catalin Marinas60ffc302012-03-05 11:49:27 +0000808
809/*
810 * Ok, we need to do extra processing, enter the slow path.
811 */
Catalin Marinas60ffc302012-03-05 11:49:27 +0000812work_pending:
Catalin Marinas60ffc302012-03-05 11:49:27 +0000813 mov x0, sp // 'regs'
Catalin Marinas60ffc302012-03-05 11:49:27 +0000814 bl do_notify_resume
Catalin Marinasdb3899a2015-12-04 12:42:29 +0000815#ifdef CONFIG_TRACE_IRQFLAGS
Chris Metcalf421dd6f2016-07-14 16:48:14 -0400816 bl trace_hardirqs_on // enabled while in userspace
Catalin Marinasdb3899a2015-12-04 12:42:29 +0000817#endif
Mark Rutlandc02433d2016-11-03 20:23:13 +0000818 ldr x1, [tsk, #TSK_TI_FLAGS] // re-check for single-step
Chris Metcalf421dd6f2016-07-14 16:48:14 -0400819 b finish_ret_to_user
Catalin Marinas60ffc302012-03-05 11:49:27 +0000820/*
821 * "slow" syscall return path.
822 */
Catalin Marinas59dc67b2012-09-10 16:11:46 +0100823ret_to_user:
Catalin Marinas60ffc302012-03-05 11:49:27 +0000824 disable_irq // disable interrupts
Mark Rutlandc02433d2016-11-03 20:23:13 +0000825 ldr x1, [tsk, #TSK_TI_FLAGS]
Catalin Marinas60ffc302012-03-05 11:49:27 +0000826 and x2, x1, #_TIF_WORK_MASK
827 cbnz x2, work_pending
Chris Metcalf421dd6f2016-07-14 16:48:14 -0400828finish_ret_to_user:
Will Deacon2a283072014-04-29 19:04:06 +0100829 enable_step_tsk x1, x2
Will Deacon412fcb62015-08-19 15:57:09 +0100830 kernel_exit 0
Catalin Marinas60ffc302012-03-05 11:49:27 +0000831ENDPROC(ret_to_user)
832
833/*
Catalin Marinas60ffc302012-03-05 11:49:27 +0000834 * SVC handler.
835 */
836 .align 6
837el0_svc:
838 adrp stbl, sys_call_table // load syscall table pointer
Dave Martin35d0e6f2017-08-01 15:35:53 +0100839 mov wscno, w8 // syscall number in w8
840 mov wsc_nr, #__NR_syscalls
Catalin Marinas60ffc302012-03-05 11:49:27 +0000841el0_svc_naked: // compat entry point
Dave Martin35d0e6f2017-08-01 15:35:53 +0100842 stp x0, xscno, [sp, #S_ORIG_X0] // save the original x0 and syscall number
Will Deacon2a283072014-04-29 19:04:06 +0100843 enable_dbg_and_irq
Larry Bassel6c81fe72014-05-30 12:34:15 -0700844 ct_user_exit 1
Catalin Marinas60ffc302012-03-05 11:49:27 +0000845
Mark Rutlandc02433d2016-11-03 20:23:13 +0000846 ldr x16, [tsk, #TSK_TI_FLAGS] // check for syscall hooks
AKASHI Takahiro449f81a2014-04-30 10:51:29 +0100847 tst x16, #_TIF_SYSCALL_WORK
848 b.ne __sys_trace
Dave Martin35d0e6f2017-08-01 15:35:53 +0100849 cmp wscno, wsc_nr // check upper syscall limit
Catalin Marinas60ffc302012-03-05 11:49:27 +0000850 b.hs ni_sys
Dave Martin35d0e6f2017-08-01 15:35:53 +0100851 ldr x16, [stbl, xscno, lsl #3] // address in the syscall table
Will Deacond54e81f2014-09-29 11:44:01 +0100852 blr x16 // call sys_* routine
853 b ret_fast_syscall
Catalin Marinas60ffc302012-03-05 11:49:27 +0000854ni_sys:
855 mov x0, sp
Will Deacond54e81f2014-09-29 11:44:01 +0100856 bl do_ni_syscall
857 b ret_fast_syscall
Catalin Marinas60ffc302012-03-05 11:49:27 +0000858ENDPROC(el0_svc)
859
860 /*
861 * This is the really slow path. We're going to be doing context
862 * switches, and waiting for our parent to respond.
863 */
864__sys_trace:
Dave Martin17c28952017-08-01 15:35:54 +0100865 cmp wscno, #NO_SYSCALL // user-issued syscall(-1)?
AKASHI Takahiro1014c812014-11-28 05:26:35 +0000866 b.ne 1f
Dave Martin35d0e6f2017-08-01 15:35:53 +0100867 mov x0, #-ENOSYS // set default errno if so
AKASHI Takahiro1014c812014-11-28 05:26:35 +0000868 str x0, [sp, #S_X0]
8691: mov x0, sp
AKASHI Takahiro3157858f2014-04-30 10:51:30 +0100870 bl syscall_trace_enter
Dave Martin17c28952017-08-01 15:35:54 +0100871 cmp w0, #NO_SYSCALL // skip the syscall?
AKASHI Takahiro1014c812014-11-28 05:26:35 +0000872 b.eq __sys_trace_return_skipped
Dave Martin35d0e6f2017-08-01 15:35:53 +0100873 mov wscno, w0 // syscall number (possibly new)
Catalin Marinas60ffc302012-03-05 11:49:27 +0000874 mov x1, sp // pointer to regs
Dave Martin35d0e6f2017-08-01 15:35:53 +0100875 cmp wscno, wsc_nr // check upper syscall limit
Will Deacond54e81f2014-09-29 11:44:01 +0100876 b.hs __ni_sys_trace
Catalin Marinas60ffc302012-03-05 11:49:27 +0000877 ldp x0, x1, [sp] // restore the syscall args
878 ldp x2, x3, [sp, #S_X2]
879 ldp x4, x5, [sp, #S_X4]
880 ldp x6, x7, [sp, #S_X6]
Dave Martin35d0e6f2017-08-01 15:35:53 +0100881 ldr x16, [stbl, xscno, lsl #3] // address in the syscall table
Will Deacond54e81f2014-09-29 11:44:01 +0100882 blr x16 // call sys_* routine
Catalin Marinas60ffc302012-03-05 11:49:27 +0000883
884__sys_trace_return:
AKASHI Takahiro1014c812014-11-28 05:26:35 +0000885 str x0, [sp, #S_X0] // save returned x0
886__sys_trace_return_skipped:
AKASHI Takahiro3157858f2014-04-30 10:51:30 +0100887 mov x0, sp
888 bl syscall_trace_exit
Catalin Marinas60ffc302012-03-05 11:49:27 +0000889 b ret_to_user
890
Will Deacond54e81f2014-09-29 11:44:01 +0100891__ni_sys_trace:
892 mov x0, sp
893 bl do_ni_syscall
894 b __sys_trace_return
895
Pratyush Anand888b3c82016-07-08 12:35:50 -0400896 .popsection // .entry.text
897
Catalin Marinas60ffc302012-03-05 11:49:27 +0000898/*
899 * Special system call wrappers.
900 */
Catalin Marinas60ffc302012-03-05 11:49:27 +0000901ENTRY(sys_rt_sigreturn_wrapper)
902 mov x0, sp
903 b sys_rt_sigreturn
904ENDPROC(sys_rt_sigreturn_wrapper)
Mark Rutlanded84b4e2017-07-26 16:05:20 +0100905
906/*
907 * Register switch for AArch64. The callee-saved registers need to be saved
908 * and restored. On entry:
909 * x0 = previous task_struct (must be preserved across the switch)
910 * x1 = next task_struct
911 * Previous and next are guaranteed not to be the same.
912 *
913 */
914ENTRY(cpu_switch_to)
915 mov x10, #THREAD_CPU_CONTEXT
916 add x8, x0, x10
917 mov x9, sp
918 stp x19, x20, [x8], #16 // store callee-saved registers
919 stp x21, x22, [x8], #16
920 stp x23, x24, [x8], #16
921 stp x25, x26, [x8], #16
922 stp x27, x28, [x8], #16
923 stp x29, x9, [x8], #16
924 str lr, [x8]
925 add x8, x1, x10
926 ldp x19, x20, [x8], #16 // restore callee-saved registers
927 ldp x21, x22, [x8], #16
928 ldp x23, x24, [x8], #16
929 ldp x25, x26, [x8], #16
930 ldp x27, x28, [x8], #16
931 ldp x29, x9, [x8], #16
932 ldr lr, [x8]
933 mov sp, x9
934 msr sp_el0, x1
935 ret
936ENDPROC(cpu_switch_to)
937NOKPROBE(cpu_switch_to)
938
939/*
940 * This is how we return from a fork.
941 */
942ENTRY(ret_from_fork)
943 bl schedule_tail
944 cbz x19, 1f // not a kernel thread
945 mov x0, x20
946 blr x19
9471: get_thread_info tsk
948 b ret_to_user
949ENDPROC(ret_from_fork)
950NOKPROBE(ret_from_fork)