blob: 05b9f03f3e0008a4764868f6db6cb1c35bdc5a5d [file] [log] [blame]
Catalin Marinas60ffc302012-03-05 11:49:27 +00001/*
2 * Low-level exception handling code
3 *
4 * Copyright (C) 2012 ARM Ltd.
5 * Authors: Catalin Marinas <catalin.marinas@arm.com>
6 * Will Deacon <will.deacon@arm.com>
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
16 *
17 * You should have received a copy of the GNU General Public License
18 * along with this program. If not, see <http://www.gnu.org/licenses/>.
19 */
20
Marc Zyngier8e290622018-05-29 13:11:06 +010021#include <linux/arm-smccc.h>
Catalin Marinas60ffc302012-03-05 11:49:27 +000022#include <linux/init.h>
23#include <linux/linkage.h>
24
Marc Zyngier8d883b22015-06-01 10:47:41 +010025#include <asm/alternative.h>
Catalin Marinas60ffc302012-03-05 11:49:27 +000026#include <asm/assembler.h>
27#include <asm/asm-offsets.h>
Will Deacon905e8c52015-03-23 19:07:02 +000028#include <asm/cpufeature.h>
Catalin Marinas60ffc302012-03-05 11:49:27 +000029#include <asm/errno.h>
Marc Zyngier5c1ce6f2013-04-08 17:17:03 +010030#include <asm/esr.h>
James Morse8e23dac2015-12-04 11:02:27 +000031#include <asm/irq.h>
Will Deaconc7b9ada2017-11-14 14:07:40 +000032#include <asm/memory.h>
33#include <asm/mmu.h>
Yury Noroveef94a32017-08-31 11:30:50 +030034#include <asm/processor.h>
Catalin Marinas39bc88e2016-09-02 14:54:03 +010035#include <asm/ptrace.h>
Catalin Marinas60ffc302012-03-05 11:49:27 +000036#include <asm/thread_info.h>
Al Virob4b86642016-12-26 04:10:19 -050037#include <asm/asm-uaccess.h>
Catalin Marinas60ffc302012-03-05 11:49:27 +000038#include <asm/unistd.h>
39
40/*
Larry Bassel6c81fe72014-05-30 12:34:15 -070041 * Context tracking subsystem. Used to instrument transitions
42 * between user and kernel mode.
43 */
44 .macro ct_user_exit, syscall = 0
45#ifdef CONFIG_CONTEXT_TRACKING
46 bl context_tracking_user_exit
47 .if \syscall == 1
48 /*
49 * Save/restore needed during syscalls. Restore syscall arguments from
50 * the values already saved on stack during kernel_entry.
51 */
52 ldp x0, x1, [sp]
53 ldp x2, x3, [sp, #S_X2]
54 ldp x4, x5, [sp, #S_X4]
55 ldp x6, x7, [sp, #S_X6]
56 .endif
57#endif
58 .endm
59
60 .macro ct_user_enter
61#ifdef CONFIG_CONTEXT_TRACKING
62 bl context_tracking_user_enter
63#endif
64 .endm
65
66/*
Catalin Marinas60ffc302012-03-05 11:49:27 +000067 * Bad Abort numbers
68 *-----------------
69 */
70#define BAD_SYNC 0
71#define BAD_IRQ 1
72#define BAD_FIQ 2
73#define BAD_ERROR 3
74
Will Deacon5b1f7fe2017-11-14 14:20:21 +000075 .macro kernel_ventry, el, label, regsize = 64
Mark Rutlandb11e5752017-07-19 17:24:49 +010076 .align 7
Will Deacon4bf32862017-11-14 14:24:29 +000077#ifdef CONFIG_UNMAP_KERNEL_AT_EL0
Will Deaconea1e3de2017-11-14 14:38:19 +000078alternative_if ARM64_UNMAP_KERNEL_AT_EL0
Will Deacon4bf32862017-11-14 14:24:29 +000079 .if \el == 0
80 .if \regsize == 64
81 mrs x30, tpidrro_el0
82 msr tpidrro_el0, xzr
83 .else
84 mov x30, xzr
85 .endif
86 .endif
Will Deaconea1e3de2017-11-14 14:38:19 +000087alternative_else_nop_endif
Will Deacon4bf32862017-11-14 14:24:29 +000088#endif
89
Will Deacon63648dd2014-09-29 12:26:41 +010090 sub sp, sp, #S_FRAME_SIZE
Mark Rutland872d8322017-07-14 20:30:35 +010091#ifdef CONFIG_VMAP_STACK
92 /*
93 * Test whether the SP has overflowed, without corrupting a GPR.
94 * Task and IRQ stacks are aligned to (1 << THREAD_SHIFT).
95 */
96 add sp, sp, x0 // sp' = sp + x0
97 sub x0, sp, x0 // x0' = sp' - x0 = (sp + x0) - x0 = sp
98 tbnz x0, #THREAD_SHIFT, 0f
99 sub x0, sp, x0 // x0'' = sp' - x0' = (sp + x0) - sp = x0
100 sub sp, sp, x0 // sp'' = sp' - x0 = (sp + x0) - x0 = sp
Will Deacon5b1f7fe2017-11-14 14:20:21 +0000101 b el\()\el\()_\label
Mark Rutland872d8322017-07-14 20:30:35 +0100102
1030:
104 /*
105 * Either we've just detected an overflow, or we've taken an exception
106 * while on the overflow stack. Either way, we won't return to
107 * userspace, and can clobber EL0 registers to free up GPRs.
108 */
109
110 /* Stash the original SP (minus S_FRAME_SIZE) in tpidr_el0. */
111 msr tpidr_el0, x0
112
113 /* Recover the original x0 value and stash it in tpidrro_el0 */
114 sub x0, sp, x0
115 msr tpidrro_el0, x0
116
117 /* Switch to the overflow stack */
118 adr_this_cpu sp, overflow_stack + OVERFLOW_STACK_SIZE, x0
119
120 /*
121 * Check whether we were already on the overflow stack. This may happen
122 * after panic() re-enables interrupts.
123 */
124 mrs x0, tpidr_el0 // sp of interrupted context
125 sub x0, sp, x0 // delta with top of overflow stack
126 tst x0, #~(OVERFLOW_STACK_SIZE - 1) // within range?
127 b.ne __bad_stack // no? -> bad stack pointer
128
129 /* We were already on the overflow stack. Restore sp/x0 and carry on. */
130 sub sp, sp, x0
131 mrs x0, tpidrro_el0
132#endif
Will Deacon5b1f7fe2017-11-14 14:20:21 +0000133 b el\()\el\()_\label
Mark Rutlandb11e5752017-07-19 17:24:49 +0100134 .endm
135
Will Deacon4bf32862017-11-14 14:24:29 +0000136 .macro tramp_alias, dst, sym
137 mov_q \dst, TRAMP_VALIAS
138 add \dst, \dst, #(\sym - .entry.tramp.text)
Mark Rutlandb11e5752017-07-19 17:24:49 +0100139 .endm
140
Marc Zyngier8e290622018-05-29 13:11:06 +0100141 // This macro corrupts x0-x3. It is the caller's duty
142 // to save/restore them if required.
Marc Zyngier5cf9ce62018-05-29 13:11:07 +0100143 .macro apply_ssbd, state, targ, tmp1, tmp2
Marc Zyngier8e290622018-05-29 13:11:06 +0100144#ifdef CONFIG_ARM64_SSBD
Marc Zyngier986372c2018-05-29 13:11:11 +0100145alternative_cb arm64_enable_wa2_handling
146 b \targ
147alternative_cb_end
Marc Zyngier5cf9ce62018-05-29 13:11:07 +0100148 ldr_this_cpu \tmp2, arm64_ssbd_callback_required, \tmp1
149 cbz \tmp2, \targ
Marc Zyngier9dd96142018-05-29 13:11:13 +0100150 ldr \tmp2, [tsk, #TSK_TI_FLAGS]
151 tbnz \tmp2, #TIF_SSBD, \targ
Marc Zyngier8e290622018-05-29 13:11:06 +0100152 mov w0, #ARM_SMCCC_ARCH_WORKAROUND_2
153 mov w1, #\state
154alternative_cb arm64_update_smccc_conduit
155 nop // Patched to SMC/HVC #0
156alternative_cb_end
157#endif
158 .endm
159
Mark Rutlandb11e5752017-07-19 17:24:49 +0100160 .macro kernel_entry, el, regsize = 64
Catalin Marinas60ffc302012-03-05 11:49:27 +0000161 .if \regsize == 32
162 mov w0, w0 // zero upper 32 bits of x0
163 .endif
Will Deacon63648dd2014-09-29 12:26:41 +0100164 stp x0, x1, [sp, #16 * 0]
165 stp x2, x3, [sp, #16 * 1]
166 stp x4, x5, [sp, #16 * 2]
167 stp x6, x7, [sp, #16 * 3]
168 stp x8, x9, [sp, #16 * 4]
169 stp x10, x11, [sp, #16 * 5]
170 stp x12, x13, [sp, #16 * 6]
171 stp x14, x15, [sp, #16 * 7]
172 stp x16, x17, [sp, #16 * 8]
173 stp x18, x19, [sp, #16 * 9]
174 stp x20, x21, [sp, #16 * 10]
175 stp x22, x23, [sp, #16 * 11]
176 stp x24, x25, [sp, #16 * 12]
177 stp x26, x27, [sp, #16 * 13]
178 stp x28, x29, [sp, #16 * 14]
179
Catalin Marinas60ffc302012-03-05 11:49:27 +0000180 .if \el == 0
181 mrs x21, sp_el0
Mark Rutlandc02433d2016-11-03 20:23:13 +0000182 ldr_this_cpu tsk, __entry_task, x20 // Ensure MDSCR_EL1.SS is clear,
183 ldr x19, [tsk, #TSK_TI_FLAGS] // since we can unmask debug
Will Deacon2a283072014-04-29 19:04:06 +0100184 disable_step_tsk x19, x20 // exceptions when scheduling.
James Morse49003a82015-12-10 10:22:41 +0000185
Marc Zyngier5cf9ce62018-05-29 13:11:07 +0100186 apply_ssbd 1, 1f, x22, x23
Marc Zyngier8e290622018-05-29 13:11:06 +0100187
188#ifdef CONFIG_ARM64_SSBD
189 ldp x0, x1, [sp, #16 * 0]
190 ldp x2, x3, [sp, #16 * 1]
191#endif
Marc Zyngier5cf9ce62018-05-29 13:11:07 +01001921:
Marc Zyngier8e290622018-05-29 13:11:06 +0100193
James Morse49003a82015-12-10 10:22:41 +0000194 mov x29, xzr // fp pointed to user-space
Catalin Marinas60ffc302012-03-05 11:49:27 +0000195 .else
196 add x21, sp, #S_FRAME_SIZE
James Morsee19a6ee2016-06-20 18:28:01 +0100197 get_thread_info tsk
Robin Murphy51369e32018-02-05 15:34:18 +0000198 /* Save the task's original addr_limit and set USER_DS */
Mark Rutlandc02433d2016-11-03 20:23:13 +0000199 ldr x20, [tsk, #TSK_TI_ADDR_LIMIT]
James Morsee19a6ee2016-06-20 18:28:01 +0100200 str x20, [sp, #S_ORIG_ADDR_LIMIT]
Robin Murphy51369e32018-02-05 15:34:18 +0000201 mov x20, #USER_DS
Mark Rutlandc02433d2016-11-03 20:23:13 +0000202 str x20, [tsk, #TSK_TI_ADDR_LIMIT]
Vladimir Murzin563cada2016-09-01 14:35:59 +0100203 /* No need to reset PSTATE.UAO, hardware's already set it to 0 for us */
James Morsee19a6ee2016-06-20 18:28:01 +0100204 .endif /* \el == 0 */
Catalin Marinas60ffc302012-03-05 11:49:27 +0000205 mrs x22, elr_el1
206 mrs x23, spsr_el1
207 stp lr, x21, [sp, #S_LR]
Catalin Marinas39bc88e2016-09-02 14:54:03 +0100208
Ard Biesheuvel73267492017-07-22 18:45:33 +0100209 /*
210 * In order to be able to dump the contents of struct pt_regs at the
211 * time the exception was taken (in case we attempt to walk the call
212 * stack later), chain it together with the stack frames.
213 */
214 .if \el == 0
215 stp xzr, xzr, [sp, #S_STACKFRAME]
216 .else
217 stp x29, x22, [sp, #S_STACKFRAME]
218 .endif
219 add x29, sp, #S_STACKFRAME
220
Catalin Marinas39bc88e2016-09-02 14:54:03 +0100221#ifdef CONFIG_ARM64_SW_TTBR0_PAN
222 /*
223 * Set the TTBR0 PAN bit in SPSR. When the exception is taken from
224 * EL0, there is no need to check the state of TTBR0_EL1 since
225 * accesses are always enabled.
226 * Note that the meaning of this bit differs from the ARMv8.1 PAN
227 * feature as all TTBR0_EL1 accesses are disabled, not just those to
228 * user mappings.
229 */
230alternative_if ARM64_HAS_PAN
231 b 1f // skip TTBR0 PAN
232alternative_else_nop_endif
233
234 .if \el != 0
235 mrs x21, ttbr0_el1
Will Deaconb5195382017-12-01 17:33:48 +0000236 tst x21, #TTBR_ASID_MASK // Check for the reserved ASID
Catalin Marinas39bc88e2016-09-02 14:54:03 +0100237 orr x23, x23, #PSR_PAN_BIT // Set the emulated PAN in the saved SPSR
238 b.eq 1f // TTBR0 access already disabled
239 and x23, x23, #~PSR_PAN_BIT // Clear the emulated PAN in the saved SPSR
240 .endif
241
242 __uaccess_ttbr0_disable x21
2431:
244#endif
245
Catalin Marinas60ffc302012-03-05 11:49:27 +0000246 stp x22, x23, [sp, #S_PC]
247
Dave Martin17c28952017-08-01 15:35:54 +0100248 /* Not in a syscall by default (el0_svc overwrites for real syscall) */
Catalin Marinas60ffc302012-03-05 11:49:27 +0000249 .if \el == 0
Dave Martin17c28952017-08-01 15:35:54 +0100250 mov w21, #NO_SYSCALL
Dave Martin35d0e6f2017-08-01 15:35:53 +0100251 str w21, [sp, #S_SYSCALLNO]
Catalin Marinas60ffc302012-03-05 11:49:27 +0000252 .endif
253
254 /*
Jungseok Lee6cdf9c72015-12-04 11:02:25 +0000255 * Set sp_el0 to current thread_info.
256 */
257 .if \el == 0
258 msr sp_el0, tsk
259 .endif
260
261 /*
Catalin Marinas60ffc302012-03-05 11:49:27 +0000262 * Registers that may be useful after this macro is invoked:
263 *
264 * x21 - aborted SP
265 * x22 - aborted PC
266 * x23 - aborted PSTATE
267 */
268 .endm
269
Will Deacon412fcb62015-08-19 15:57:09 +0100270 .macro kernel_exit, el
James Morsee19a6ee2016-06-20 18:28:01 +0100271 .if \el != 0
James Morse8d667722017-11-02 12:12:37 +0000272 disable_daif
273
James Morsee19a6ee2016-06-20 18:28:01 +0100274 /* Restore the task's original addr_limit. */
275 ldr x20, [sp, #S_ORIG_ADDR_LIMIT]
Mark Rutlandc02433d2016-11-03 20:23:13 +0000276 str x20, [tsk, #TSK_TI_ADDR_LIMIT]
James Morsee19a6ee2016-06-20 18:28:01 +0100277
278 /* No need to restore UAO, it will be restored from SPSR_EL1 */
279 .endif
280
Catalin Marinas60ffc302012-03-05 11:49:27 +0000281 ldp x21, x22, [sp, #S_PC] // load ELR, SPSR
282 .if \el == 0
Larry Bassel6c81fe72014-05-30 12:34:15 -0700283 ct_user_enter
Catalin Marinas39bc88e2016-09-02 14:54:03 +0100284 .endif
285
286#ifdef CONFIG_ARM64_SW_TTBR0_PAN
287 /*
288 * Restore access to TTBR0_EL1. If returning to EL0, no need for SPSR
289 * PAN bit checking.
290 */
291alternative_if ARM64_HAS_PAN
292 b 2f // skip TTBR0 PAN
293alternative_else_nop_endif
294
295 .if \el != 0
296 tbnz x22, #22, 1f // Skip re-enabling TTBR0 access if the PSR_PAN_BIT is set
297 .endif
298
Will Deacon27a921e2017-08-10 13:58:16 +0100299 __uaccess_ttbr0_enable x0, x1
Catalin Marinas39bc88e2016-09-02 14:54:03 +0100300
301 .if \el == 0
302 /*
303 * Enable errata workarounds only if returning to user. The only
304 * workaround currently required for TTBR0_EL1 changes are for the
305 * Cavium erratum 27456 (broadcast TLBI instructions may cause I-cache
306 * corruption).
307 */
Marc Zyngier95e3de32018-01-02 18:19:39 +0000308 bl post_ttbr_update_workaround
Catalin Marinas39bc88e2016-09-02 14:54:03 +0100309 .endif
3101:
311 .if \el != 0
312 and x22, x22, #~PSR_PAN_BIT // ARMv8.0 CPUs do not understand this bit
313 .endif
3142:
315#endif
316
317 .if \el == 0
Catalin Marinas60ffc302012-03-05 11:49:27 +0000318 ldr x23, [sp, #S_SP] // load return stack pointer
Catalin Marinas60ffc302012-03-05 11:49:27 +0000319 msr sp_el0, x23
Will Deacon4bf32862017-11-14 14:24:29 +0000320 tst x22, #PSR_MODE32_BIT // native task?
321 b.eq 3f
322
Will Deacon905e8c52015-03-23 19:07:02 +0000323#ifdef CONFIG_ARM64_ERRATUM_845719
Mark Rutland6ba3b552016-09-07 11:07:09 +0100324alternative_if ARM64_WORKAROUND_845719
Daniel Thompsone28cabf2015-07-22 12:21:03 +0100325#ifdef CONFIG_PID_IN_CONTEXTIDR
326 mrs x29, contextidr_el1
327 msr contextidr_el1, x29
328#else
329 msr contextidr_el1, xzr
330#endif
Mark Rutland6ba3b552016-09-07 11:07:09 +0100331alternative_else_nop_endif
Will Deacon905e8c52015-03-23 19:07:02 +0000332#endif
Will Deacon4bf32862017-11-14 14:24:29 +00003333:
Marc Zyngier5cf9ce62018-05-29 13:11:07 +0100334 apply_ssbd 0, 5f, x0, x1
3355:
Catalin Marinas60ffc302012-03-05 11:49:27 +0000336 .endif
Catalin Marinas39bc88e2016-09-02 14:54:03 +0100337
Will Deacon63648dd2014-09-29 12:26:41 +0100338 msr elr_el1, x21 // set up the return data
339 msr spsr_el1, x22
Will Deacon63648dd2014-09-29 12:26:41 +0100340 ldp x0, x1, [sp, #16 * 0]
Will Deacon63648dd2014-09-29 12:26:41 +0100341 ldp x2, x3, [sp, #16 * 1]
342 ldp x4, x5, [sp, #16 * 2]
343 ldp x6, x7, [sp, #16 * 3]
344 ldp x8, x9, [sp, #16 * 4]
345 ldp x10, x11, [sp, #16 * 5]
346 ldp x12, x13, [sp, #16 * 6]
347 ldp x14, x15, [sp, #16 * 7]
348 ldp x16, x17, [sp, #16 * 8]
349 ldp x18, x19, [sp, #16 * 9]
350 ldp x20, x21, [sp, #16 * 10]
351 ldp x22, x23, [sp, #16 * 11]
352 ldp x24, x25, [sp, #16 * 12]
353 ldp x26, x27, [sp, #16 * 13]
354 ldp x28, x29, [sp, #16 * 14]
355 ldr lr, [sp, #S_LR]
356 add sp, sp, #S_FRAME_SIZE // restore sp
Mathieu Desnoyersf1e3a122018-01-29 15:20:19 -0500357 /*
358 * ARCH_HAS_MEMBARRIER_SYNC_CORE rely on eret context synchronization
359 * when returning from IPI handler, and when returning to user-space.
360 */
Will Deacon4bf32862017-11-14 14:24:29 +0000361
Will Deacon4bf32862017-11-14 14:24:29 +0000362 .if \el == 0
Will Deaconea1e3de2017-11-14 14:38:19 +0000363alternative_insn eret, nop, ARM64_UNMAP_KERNEL_AT_EL0
364#ifdef CONFIG_UNMAP_KERNEL_AT_EL0
Will Deacon4bf32862017-11-14 14:24:29 +0000365 bne 4f
366 msr far_el1, x30
367 tramp_alias x30, tramp_exit_native
368 br x30
3694:
370 tramp_alias x30, tramp_exit_compat
371 br x30
Will Deaconea1e3de2017-11-14 14:38:19 +0000372#endif
Will Deacon4bf32862017-11-14 14:24:29 +0000373 .else
374 eret
375 .endif
Catalin Marinas60ffc302012-03-05 11:49:27 +0000376 .endm
377
James Morse971c67c2015-12-15 11:21:25 +0000378 .macro irq_stack_entry
James Morse8e23dac2015-12-04 11:02:27 +0000379 mov x19, sp // preserve the original sp
380
James Morse8e23dac2015-12-04 11:02:27 +0000381 /*
Mark Rutlandc02433d2016-11-03 20:23:13 +0000382 * Compare sp with the base of the task stack.
383 * If the top ~(THREAD_SIZE - 1) bits match, we are on a task stack,
384 * and should switch to the irq stack.
James Morse8e23dac2015-12-04 11:02:27 +0000385 */
Mark Rutlandc02433d2016-11-03 20:23:13 +0000386 ldr x25, [tsk, TSK_STACK]
387 eor x25, x25, x19
388 and x25, x25, #~(THREAD_SIZE - 1)
389 cbnz x25, 9998f
James Morse8e23dac2015-12-04 11:02:27 +0000390
Mark Rutlandf60fe782017-07-31 21:17:03 +0100391 ldr_this_cpu x25, irq_stack_ptr, x26
Ard Biesheuvel34be98f2017-07-20 17:15:45 +0100392 mov x26, #IRQ_STACK_SIZE
James Morse8e23dac2015-12-04 11:02:27 +0000393 add x26, x25, x26
James Morsed224a692015-12-18 16:01:47 +0000394
395 /* switch to the irq stack */
James Morse8e23dac2015-12-04 11:02:27 +0000396 mov sp, x26
James Morse8e23dac2015-12-04 11:02:27 +00003979998:
398 .endm
399
400 /*
401 * x19 should be preserved between irq_stack_entry and
402 * irq_stack_exit.
403 */
404 .macro irq_stack_exit
405 mov sp, x19
406 .endm
407
Catalin Marinas60ffc302012-03-05 11:49:27 +0000408/*
409 * These are the registers used in the syscall handler, and allow us to
410 * have in theory up to 7 arguments to a function - x0 to x6.
411 *
412 * x7 is reserved for the system call number in 32-bit mode.
413 */
Dave Martin35d0e6f2017-08-01 15:35:53 +0100414wsc_nr .req w25 // number of system calls
Will Deacon6314d902018-02-05 15:34:20 +0000415xsc_nr .req x25 // number of system calls (zero-extended)
Dave Martin35d0e6f2017-08-01 15:35:53 +0100416wscno .req w26 // syscall number
417xscno .req x26 // syscall number (zero-extended)
Catalin Marinas60ffc302012-03-05 11:49:27 +0000418stbl .req x27 // syscall table pointer
419tsk .req x28 // current thread_info
420
421/*
422 * Interrupt handling.
423 */
424 .macro irq_handler
James Morse8e23dac2015-12-04 11:02:27 +0000425 ldr_l x1, handle_arch_irq
Catalin Marinas60ffc302012-03-05 11:49:27 +0000426 mov x0, sp
James Morse971c67c2015-12-15 11:21:25 +0000427 irq_stack_entry
Catalin Marinas60ffc302012-03-05 11:49:27 +0000428 blr x1
James Morse8e23dac2015-12-04 11:02:27 +0000429 irq_stack_exit
Catalin Marinas60ffc302012-03-05 11:49:27 +0000430 .endm
431
432 .text
433
434/*
435 * Exception vectors.
436 */
Pratyush Anand888b3c82016-07-08 12:35:50 -0400437 .pushsection ".entry.text", "ax"
Catalin Marinas60ffc302012-03-05 11:49:27 +0000438
439 .align 11
440ENTRY(vectors)
Will Deacon5b1f7fe2017-11-14 14:20:21 +0000441 kernel_ventry 1, sync_invalid // Synchronous EL1t
442 kernel_ventry 1, irq_invalid // IRQ EL1t
443 kernel_ventry 1, fiq_invalid // FIQ EL1t
444 kernel_ventry 1, error_invalid // Error EL1t
Catalin Marinas60ffc302012-03-05 11:49:27 +0000445
Will Deacon5b1f7fe2017-11-14 14:20:21 +0000446 kernel_ventry 1, sync // Synchronous EL1h
447 kernel_ventry 1, irq // IRQ EL1h
448 kernel_ventry 1, fiq_invalid // FIQ EL1h
449 kernel_ventry 1, error // Error EL1h
Catalin Marinas60ffc302012-03-05 11:49:27 +0000450
Will Deacon5b1f7fe2017-11-14 14:20:21 +0000451 kernel_ventry 0, sync // Synchronous 64-bit EL0
452 kernel_ventry 0, irq // IRQ 64-bit EL0
453 kernel_ventry 0, fiq_invalid // FIQ 64-bit EL0
454 kernel_ventry 0, error // Error 64-bit EL0
Catalin Marinas60ffc302012-03-05 11:49:27 +0000455
456#ifdef CONFIG_COMPAT
Will Deacon5b1f7fe2017-11-14 14:20:21 +0000457 kernel_ventry 0, sync_compat, 32 // Synchronous 32-bit EL0
458 kernel_ventry 0, irq_compat, 32 // IRQ 32-bit EL0
459 kernel_ventry 0, fiq_invalid_compat, 32 // FIQ 32-bit EL0
460 kernel_ventry 0, error_compat, 32 // Error 32-bit EL0
Catalin Marinas60ffc302012-03-05 11:49:27 +0000461#else
Will Deacon5b1f7fe2017-11-14 14:20:21 +0000462 kernel_ventry 0, sync_invalid, 32 // Synchronous 32-bit EL0
463 kernel_ventry 0, irq_invalid, 32 // IRQ 32-bit EL0
464 kernel_ventry 0, fiq_invalid, 32 // FIQ 32-bit EL0
465 kernel_ventry 0, error_invalid, 32 // Error 32-bit EL0
Catalin Marinas60ffc302012-03-05 11:49:27 +0000466#endif
467END(vectors)
468
Mark Rutland872d8322017-07-14 20:30:35 +0100469#ifdef CONFIG_VMAP_STACK
470 /*
471 * We detected an overflow in kernel_ventry, which switched to the
472 * overflow stack. Stash the exception regs, and head to our overflow
473 * handler.
474 */
475__bad_stack:
476 /* Restore the original x0 value */
477 mrs x0, tpidrro_el0
478
479 /*
480 * Store the original GPRs to the new stack. The orginal SP (minus
481 * S_FRAME_SIZE) was stashed in tpidr_el0 by kernel_ventry.
482 */
483 sub sp, sp, #S_FRAME_SIZE
484 kernel_entry 1
485 mrs x0, tpidr_el0
486 add x0, x0, #S_FRAME_SIZE
487 str x0, [sp, #S_SP]
488
489 /* Stash the regs for handle_bad_stack */
490 mov x0, sp
491
492 /* Time to die */
493 bl handle_bad_stack
494 ASM_BUG()
495#endif /* CONFIG_VMAP_STACK */
496
Catalin Marinas60ffc302012-03-05 11:49:27 +0000497/*
498 * Invalid mode handlers
499 */
500 .macro inv_entry, el, reason, regsize = 64
Ard Biesheuvelb6609502016-03-18 10:58:09 +0100501 kernel_entry \el, \regsize
Catalin Marinas60ffc302012-03-05 11:49:27 +0000502 mov x0, sp
503 mov x1, #\reason
504 mrs x2, esr_el1
Mark Rutland2d0e7512017-07-26 11:14:53 +0100505 bl bad_mode
506 ASM_BUG()
Catalin Marinas60ffc302012-03-05 11:49:27 +0000507 .endm
508
509el0_sync_invalid:
510 inv_entry 0, BAD_SYNC
511ENDPROC(el0_sync_invalid)
512
513el0_irq_invalid:
514 inv_entry 0, BAD_IRQ
515ENDPROC(el0_irq_invalid)
516
517el0_fiq_invalid:
518 inv_entry 0, BAD_FIQ
519ENDPROC(el0_fiq_invalid)
520
521el0_error_invalid:
522 inv_entry 0, BAD_ERROR
523ENDPROC(el0_error_invalid)
524
525#ifdef CONFIG_COMPAT
526el0_fiq_invalid_compat:
527 inv_entry 0, BAD_FIQ, 32
528ENDPROC(el0_fiq_invalid_compat)
Catalin Marinas60ffc302012-03-05 11:49:27 +0000529#endif
530
531el1_sync_invalid:
532 inv_entry 1, BAD_SYNC
533ENDPROC(el1_sync_invalid)
534
535el1_irq_invalid:
536 inv_entry 1, BAD_IRQ
537ENDPROC(el1_irq_invalid)
538
539el1_fiq_invalid:
540 inv_entry 1, BAD_FIQ
541ENDPROC(el1_fiq_invalid)
542
543el1_error_invalid:
544 inv_entry 1, BAD_ERROR
545ENDPROC(el1_error_invalid)
546
547/*
548 * EL1 mode handlers.
549 */
550 .align 6
551el1_sync:
552 kernel_entry 1
553 mrs x1, esr_el1 // read the syndrome register
Mark Rutlandaed40e02014-11-24 12:31:40 +0000554 lsr x24, x1, #ESR_ELx_EC_SHIFT // exception class
555 cmp x24, #ESR_ELx_EC_DABT_CUR // data abort in EL1
Catalin Marinas60ffc302012-03-05 11:49:27 +0000556 b.eq el1_da
Laura Abbott9adeb8e2016-08-09 18:25:26 -0700557 cmp x24, #ESR_ELx_EC_IABT_CUR // instruction abort in EL1
558 b.eq el1_ia
Mark Rutlandaed40e02014-11-24 12:31:40 +0000559 cmp x24, #ESR_ELx_EC_SYS64 // configurable trap
Catalin Marinas60ffc302012-03-05 11:49:27 +0000560 b.eq el1_undef
Mark Rutlandaed40e02014-11-24 12:31:40 +0000561 cmp x24, #ESR_ELx_EC_SP_ALIGN // stack alignment exception
Catalin Marinas60ffc302012-03-05 11:49:27 +0000562 b.eq el1_sp_pc
Mark Rutlandaed40e02014-11-24 12:31:40 +0000563 cmp x24, #ESR_ELx_EC_PC_ALIGN // pc alignment exception
Catalin Marinas60ffc302012-03-05 11:49:27 +0000564 b.eq el1_sp_pc
Mark Rutlandaed40e02014-11-24 12:31:40 +0000565 cmp x24, #ESR_ELx_EC_UNKNOWN // unknown exception in EL1
Catalin Marinas60ffc302012-03-05 11:49:27 +0000566 b.eq el1_undef
Mark Rutlandaed40e02014-11-24 12:31:40 +0000567 cmp x24, #ESR_ELx_EC_BREAKPT_CUR // debug exception in EL1
Catalin Marinas60ffc302012-03-05 11:49:27 +0000568 b.ge el1_dbg
569 b el1_inv
Laura Abbott9adeb8e2016-08-09 18:25:26 -0700570
571el1_ia:
572 /*
573 * Fall through to the Data abort case
574 */
Catalin Marinas60ffc302012-03-05 11:49:27 +0000575el1_da:
576 /*
577 * Data abort handling
578 */
Kristina Martsenko276e9322017-05-03 16:37:47 +0100579 mrs x3, far_el1
James Morseb55a5a12017-11-02 12:12:39 +0000580 inherit_daif pstate=x23, tmp=x2
Kristina Martsenko276e9322017-05-03 16:37:47 +0100581 clear_address_tag x0, x3
Catalin Marinas60ffc302012-03-05 11:49:27 +0000582 mov x2, sp // struct pt_regs
583 bl do_mem_abort
584
Catalin Marinas60ffc302012-03-05 11:49:27 +0000585 kernel_exit 1
586el1_sp_pc:
587 /*
588 * Stack or PC alignment exception handling
589 */
590 mrs x0, far_el1
James Morseb55a5a12017-11-02 12:12:39 +0000591 inherit_daif pstate=x23, tmp=x2
Catalin Marinas60ffc302012-03-05 11:49:27 +0000592 mov x2, sp
Mark Rutland2d0e7512017-07-26 11:14:53 +0100593 bl do_sp_pc_abort
594 ASM_BUG()
Catalin Marinas60ffc302012-03-05 11:49:27 +0000595el1_undef:
596 /*
597 * Undefined instruction
598 */
James Morseb55a5a12017-11-02 12:12:39 +0000599 inherit_daif pstate=x23, tmp=x2
Catalin Marinas60ffc302012-03-05 11:49:27 +0000600 mov x0, sp
Mark Rutland2d0e7512017-07-26 11:14:53 +0100601 bl do_undefinstr
602 ASM_BUG()
Catalin Marinas60ffc302012-03-05 11:49:27 +0000603el1_dbg:
604 /*
605 * Debug exception handling
606 */
Mark Rutlandaed40e02014-11-24 12:31:40 +0000607 cmp x24, #ESR_ELx_EC_BRK64 // if BRK64
Sandeepa Prabhuee6214c2013-12-04 05:50:20 +0000608 cinc x24, x24, eq // set bit '0'
Catalin Marinas60ffc302012-03-05 11:49:27 +0000609 tbz x24, #0, el1_inv // EL1 only
610 mrs x0, far_el1
611 mov x2, sp // struct pt_regs
612 bl do_debug_exception
Catalin Marinas60ffc302012-03-05 11:49:27 +0000613 kernel_exit 1
614el1_inv:
615 // TODO: add support for undefined instructions in kernel mode
James Morseb55a5a12017-11-02 12:12:39 +0000616 inherit_daif pstate=x23, tmp=x2
Catalin Marinas60ffc302012-03-05 11:49:27 +0000617 mov x0, sp
Mark Rutland1b428042015-07-07 18:00:49 +0100618 mov x2, x1
Catalin Marinas60ffc302012-03-05 11:49:27 +0000619 mov x1, #BAD_SYNC
Mark Rutland2d0e7512017-07-26 11:14:53 +0100620 bl bad_mode
621 ASM_BUG()
Catalin Marinas60ffc302012-03-05 11:49:27 +0000622ENDPROC(el1_sync)
623
624 .align 6
625el1_irq:
626 kernel_entry 1
James Morseb282e1c2017-11-02 12:12:41 +0000627 enable_da_f
Catalin Marinas60ffc302012-03-05 11:49:27 +0000628#ifdef CONFIG_TRACE_IRQFLAGS
629 bl trace_hardirqs_off
630#endif
Marc Zyngier64681782013-11-12 17:11:53 +0000631
632 irq_handler
633
Catalin Marinas60ffc302012-03-05 11:49:27 +0000634#ifdef CONFIG_PREEMPT
Mark Rutlandc02433d2016-11-03 20:23:13 +0000635 ldr w24, [tsk, #TSK_TI_PREEMPT] // get preempt count
Marc Zyngier717321f2013-11-04 20:14:58 +0000636 cbnz w24, 1f // preempt count != 0
Mark Rutlandc02433d2016-11-03 20:23:13 +0000637 ldr x0, [tsk, #TSK_TI_FLAGS] // get flags
Catalin Marinas60ffc302012-03-05 11:49:27 +0000638 tbz x0, #TIF_NEED_RESCHED, 1f // needs rescheduling?
639 bl el1_preempt
6401:
641#endif
642#ifdef CONFIG_TRACE_IRQFLAGS
643 bl trace_hardirqs_on
644#endif
645 kernel_exit 1
646ENDPROC(el1_irq)
647
648#ifdef CONFIG_PREEMPT
649el1_preempt:
650 mov x24, lr
Will Deacon2a283072014-04-29 19:04:06 +01006511: bl preempt_schedule_irq // irq en/disable is done inside
Mark Rutlandc02433d2016-11-03 20:23:13 +0000652 ldr x0, [tsk, #TSK_TI_FLAGS] // get new tasks TI_FLAGS
Catalin Marinas60ffc302012-03-05 11:49:27 +0000653 tbnz x0, #TIF_NEED_RESCHED, 1b // needs rescheduling?
654 ret x24
655#endif
656
657/*
658 * EL0 mode handlers.
659 */
660 .align 6
661el0_sync:
662 kernel_entry 0
663 mrs x25, esr_el1 // read the syndrome register
Mark Rutlandaed40e02014-11-24 12:31:40 +0000664 lsr x24, x25, #ESR_ELx_EC_SHIFT // exception class
665 cmp x24, #ESR_ELx_EC_SVC64 // SVC in 64-bit state
Catalin Marinas60ffc302012-03-05 11:49:27 +0000666 b.eq el0_svc
Mark Rutlandaed40e02014-11-24 12:31:40 +0000667 cmp x24, #ESR_ELx_EC_DABT_LOW // data abort in EL0
Catalin Marinas60ffc302012-03-05 11:49:27 +0000668 b.eq el0_da
Mark Rutlandaed40e02014-11-24 12:31:40 +0000669 cmp x24, #ESR_ELx_EC_IABT_LOW // instruction abort in EL0
Catalin Marinas60ffc302012-03-05 11:49:27 +0000670 b.eq el0_ia
Mark Rutlandaed40e02014-11-24 12:31:40 +0000671 cmp x24, #ESR_ELx_EC_FP_ASIMD // FP/ASIMD access
Catalin Marinas60ffc302012-03-05 11:49:27 +0000672 b.eq el0_fpsimd_acc
Dave Martinbc0ee472017-10-31 15:51:05 +0000673 cmp x24, #ESR_ELx_EC_SVE // SVE access
674 b.eq el0_sve_acc
Mark Rutlandaed40e02014-11-24 12:31:40 +0000675 cmp x24, #ESR_ELx_EC_FP_EXC64 // FP/ASIMD exception
Catalin Marinas60ffc302012-03-05 11:49:27 +0000676 b.eq el0_fpsimd_exc
Mark Rutlandaed40e02014-11-24 12:31:40 +0000677 cmp x24, #ESR_ELx_EC_SYS64 // configurable trap
Andre Przywara7dd01ae2016-06-28 18:07:32 +0100678 b.eq el0_sys
Mark Rutlandaed40e02014-11-24 12:31:40 +0000679 cmp x24, #ESR_ELx_EC_SP_ALIGN // stack alignment exception
Catalin Marinas60ffc302012-03-05 11:49:27 +0000680 b.eq el0_sp_pc
Mark Rutlandaed40e02014-11-24 12:31:40 +0000681 cmp x24, #ESR_ELx_EC_PC_ALIGN // pc alignment exception
Catalin Marinas60ffc302012-03-05 11:49:27 +0000682 b.eq el0_sp_pc
Mark Rutlandaed40e02014-11-24 12:31:40 +0000683 cmp x24, #ESR_ELx_EC_UNKNOWN // unknown exception in EL0
Catalin Marinas60ffc302012-03-05 11:49:27 +0000684 b.eq el0_undef
Mark Rutlandaed40e02014-11-24 12:31:40 +0000685 cmp x24, #ESR_ELx_EC_BREAKPT_LOW // debug exception in EL0
Catalin Marinas60ffc302012-03-05 11:49:27 +0000686 b.ge el0_dbg
687 b el0_inv
688
689#ifdef CONFIG_COMPAT
690 .align 6
691el0_sync_compat:
692 kernel_entry 0, 32
693 mrs x25, esr_el1 // read the syndrome register
Mark Rutlandaed40e02014-11-24 12:31:40 +0000694 lsr x24, x25, #ESR_ELx_EC_SHIFT // exception class
695 cmp x24, #ESR_ELx_EC_SVC32 // SVC in 32-bit state
Catalin Marinas60ffc302012-03-05 11:49:27 +0000696 b.eq el0_svc_compat
Mark Rutlandaed40e02014-11-24 12:31:40 +0000697 cmp x24, #ESR_ELx_EC_DABT_LOW // data abort in EL0
Catalin Marinas60ffc302012-03-05 11:49:27 +0000698 b.eq el0_da
Mark Rutlandaed40e02014-11-24 12:31:40 +0000699 cmp x24, #ESR_ELx_EC_IABT_LOW // instruction abort in EL0
Catalin Marinas60ffc302012-03-05 11:49:27 +0000700 b.eq el0_ia
Mark Rutlandaed40e02014-11-24 12:31:40 +0000701 cmp x24, #ESR_ELx_EC_FP_ASIMD // FP/ASIMD access
Catalin Marinas60ffc302012-03-05 11:49:27 +0000702 b.eq el0_fpsimd_acc
Mark Rutlandaed40e02014-11-24 12:31:40 +0000703 cmp x24, #ESR_ELx_EC_FP_EXC32 // FP/ASIMD exception
Catalin Marinas60ffc302012-03-05 11:49:27 +0000704 b.eq el0_fpsimd_exc
Mark Salyzyn77f3228f2015-10-13 14:30:51 -0700705 cmp x24, #ESR_ELx_EC_PC_ALIGN // pc alignment exception
706 b.eq el0_sp_pc
Mark Rutlandaed40e02014-11-24 12:31:40 +0000707 cmp x24, #ESR_ELx_EC_UNKNOWN // unknown exception in EL0
Catalin Marinas60ffc302012-03-05 11:49:27 +0000708 b.eq el0_undef
Mark Rutlandaed40e02014-11-24 12:31:40 +0000709 cmp x24, #ESR_ELx_EC_CP15_32 // CP15 MRC/MCR trap
Mark Rutland381cc2b2013-05-24 12:02:35 +0100710 b.eq el0_undef
Mark Rutlandaed40e02014-11-24 12:31:40 +0000711 cmp x24, #ESR_ELx_EC_CP15_64 // CP15 MRRC/MCRR trap
Mark Rutland381cc2b2013-05-24 12:02:35 +0100712 b.eq el0_undef
Mark Rutlandaed40e02014-11-24 12:31:40 +0000713 cmp x24, #ESR_ELx_EC_CP14_MR // CP14 MRC/MCR trap
Mark Rutland381cc2b2013-05-24 12:02:35 +0100714 b.eq el0_undef
Mark Rutlandaed40e02014-11-24 12:31:40 +0000715 cmp x24, #ESR_ELx_EC_CP14_LS // CP14 LDC/STC trap
Mark Rutland381cc2b2013-05-24 12:02:35 +0100716 b.eq el0_undef
Mark Rutlandaed40e02014-11-24 12:31:40 +0000717 cmp x24, #ESR_ELx_EC_CP14_64 // CP14 MRRC/MCRR trap
Mark Rutland381cc2b2013-05-24 12:02:35 +0100718 b.eq el0_undef
Mark Rutlandaed40e02014-11-24 12:31:40 +0000719 cmp x24, #ESR_ELx_EC_BREAKPT_LOW // debug exception in EL0
Catalin Marinas60ffc302012-03-05 11:49:27 +0000720 b.ge el0_dbg
721 b el0_inv
722el0_svc_compat:
723 /*
724 * AArch32 syscall handling
725 */
Dave Martinbc0ee472017-10-31 15:51:05 +0000726 ldr x16, [tsk, #TSK_TI_FLAGS] // load thread flags
Catalin Marinas01564112015-01-06 16:42:32 +0000727 adrp stbl, compat_sys_call_table // load compat syscall table pointer
Dave Martin35d0e6f2017-08-01 15:35:53 +0100728 mov wscno, w7 // syscall number in w7 (r7)
729 mov wsc_nr, #__NR_compat_syscalls
Catalin Marinas60ffc302012-03-05 11:49:27 +0000730 b el0_svc_naked
731
732 .align 6
733el0_irq_compat:
734 kernel_entry 0, 32
735 b el0_irq_naked
Xie XiuQia92d4d12017-11-02 12:12:42 +0000736
737el0_error_compat:
738 kernel_entry 0, 32
739 b el0_error_naked
Catalin Marinas60ffc302012-03-05 11:49:27 +0000740#endif
741
742el0_da:
743 /*
744 * Data abort handling
745 */
Larry Bassel6ab64632014-05-30 20:34:14 +0100746 mrs x26, far_el1
James Morse746647c2017-11-02 12:12:40 +0000747 enable_daif
Larry Bassel6c81fe72014-05-30 12:34:15 -0700748 ct_user_exit
Kristina Martsenko276e9322017-05-03 16:37:47 +0100749 clear_address_tag x0, x26
Catalin Marinas60ffc302012-03-05 11:49:27 +0000750 mov x1, x25
751 mov x2, sp
Will Deacond54e81f2014-09-29 11:44:01 +0100752 bl do_mem_abort
753 b ret_to_user
Catalin Marinas60ffc302012-03-05 11:49:27 +0000754el0_ia:
755 /*
756 * Instruction abort handling
757 */
Larry Bassel6ab64632014-05-30 20:34:14 +0100758 mrs x26, far_el1
Will Deacon0f15adb2018-01-03 11:17:58 +0000759 enable_da_f
760#ifdef CONFIG_TRACE_IRQFLAGS
761 bl trace_hardirqs_off
762#endif
Larry Bassel6c81fe72014-05-30 12:34:15 -0700763 ct_user_exit
Larry Bassel6ab64632014-05-30 20:34:14 +0100764 mov x0, x26
Mark Rutland541ec872016-05-31 12:33:03 +0100765 mov x1, x25
Catalin Marinas60ffc302012-03-05 11:49:27 +0000766 mov x2, sp
Will Deacon0f15adb2018-01-03 11:17:58 +0000767 bl do_el0_ia_bp_hardening
Will Deacond54e81f2014-09-29 11:44:01 +0100768 b ret_to_user
Catalin Marinas60ffc302012-03-05 11:49:27 +0000769el0_fpsimd_acc:
770 /*
771 * Floating Point or Advanced SIMD access
772 */
James Morse746647c2017-11-02 12:12:40 +0000773 enable_daif
Larry Bassel6c81fe72014-05-30 12:34:15 -0700774 ct_user_exit
Catalin Marinas60ffc302012-03-05 11:49:27 +0000775 mov x0, x25
776 mov x1, sp
Will Deacond54e81f2014-09-29 11:44:01 +0100777 bl do_fpsimd_acc
778 b ret_to_user
Dave Martinbc0ee472017-10-31 15:51:05 +0000779el0_sve_acc:
780 /*
781 * Scalable Vector Extension access
782 */
783 enable_daif
784 ct_user_exit
785 mov x0, x25
786 mov x1, sp
787 bl do_sve_acc
788 b ret_to_user
Catalin Marinas60ffc302012-03-05 11:49:27 +0000789el0_fpsimd_exc:
790 /*
Dave Martinbc0ee472017-10-31 15:51:05 +0000791 * Floating Point, Advanced SIMD or SVE exception
Catalin Marinas60ffc302012-03-05 11:49:27 +0000792 */
James Morse746647c2017-11-02 12:12:40 +0000793 enable_daif
Larry Bassel6c81fe72014-05-30 12:34:15 -0700794 ct_user_exit
Catalin Marinas60ffc302012-03-05 11:49:27 +0000795 mov x0, x25
796 mov x1, sp
Will Deacond54e81f2014-09-29 11:44:01 +0100797 bl do_fpsimd_exc
798 b ret_to_user
Catalin Marinas60ffc302012-03-05 11:49:27 +0000799el0_sp_pc:
800 /*
801 * Stack or PC alignment exception handling
802 */
Larry Bassel6ab64632014-05-30 20:34:14 +0100803 mrs x26, far_el1
Will Deacon5dfc6ed2018-02-02 17:31:39 +0000804 enable_da_f
805#ifdef CONFIG_TRACE_IRQFLAGS
806 bl trace_hardirqs_off
807#endif
Mark Rutland46b05672015-06-15 16:40:27 +0100808 ct_user_exit
Larry Bassel6ab64632014-05-30 20:34:14 +0100809 mov x0, x26
Catalin Marinas60ffc302012-03-05 11:49:27 +0000810 mov x1, x25
811 mov x2, sp
Will Deacond54e81f2014-09-29 11:44:01 +0100812 bl do_sp_pc_abort
813 b ret_to_user
Catalin Marinas60ffc302012-03-05 11:49:27 +0000814el0_undef:
815 /*
816 * Undefined instruction
817 */
James Morse746647c2017-11-02 12:12:40 +0000818 enable_daif
Larry Bassel6c81fe72014-05-30 12:34:15 -0700819 ct_user_exit
Will Deacon2a283072014-04-29 19:04:06 +0100820 mov x0, sp
Will Deacond54e81f2014-09-29 11:44:01 +0100821 bl do_undefinstr
822 b ret_to_user
Andre Przywara7dd01ae2016-06-28 18:07:32 +0100823el0_sys:
824 /*
825 * System instructions, for trapped cache maintenance instructions
826 */
James Morse746647c2017-11-02 12:12:40 +0000827 enable_daif
Andre Przywara7dd01ae2016-06-28 18:07:32 +0100828 ct_user_exit
829 mov x0, x25
830 mov x1, sp
831 bl do_sysinstr
832 b ret_to_user
Catalin Marinas60ffc302012-03-05 11:49:27 +0000833el0_dbg:
834 /*
835 * Debug exception handling
836 */
837 tbnz x24, #0, el0_inv // EL0 only
838 mrs x0, far_el1
Catalin Marinas60ffc302012-03-05 11:49:27 +0000839 mov x1, x25
840 mov x2, sp
Will Deacon2a283072014-04-29 19:04:06 +0100841 bl do_debug_exception
James Morse746647c2017-11-02 12:12:40 +0000842 enable_daif
Larry Bassel6c81fe72014-05-30 12:34:15 -0700843 ct_user_exit
Will Deacon2a283072014-04-29 19:04:06 +0100844 b ret_to_user
Catalin Marinas60ffc302012-03-05 11:49:27 +0000845el0_inv:
James Morse746647c2017-11-02 12:12:40 +0000846 enable_daif
Larry Bassel6c81fe72014-05-30 12:34:15 -0700847 ct_user_exit
Catalin Marinas60ffc302012-03-05 11:49:27 +0000848 mov x0, sp
849 mov x1, #BAD_SYNC
Mark Rutland1b428042015-07-07 18:00:49 +0100850 mov x2, x25
Mark Rutland7d9e8f72017-01-18 17:23:41 +0000851 bl bad_el0_sync
Will Deacond54e81f2014-09-29 11:44:01 +0100852 b ret_to_user
Catalin Marinas60ffc302012-03-05 11:49:27 +0000853ENDPROC(el0_sync)
854
855 .align 6
856el0_irq:
857 kernel_entry 0
858el0_irq_naked:
James Morseb282e1c2017-11-02 12:12:41 +0000859 enable_da_f
Catalin Marinas60ffc302012-03-05 11:49:27 +0000860#ifdef CONFIG_TRACE_IRQFLAGS
861 bl trace_hardirqs_off
862#endif
Marc Zyngier64681782013-11-12 17:11:53 +0000863
Larry Bassel6c81fe72014-05-30 12:34:15 -0700864 ct_user_exit
Will Deacon30d88c02018-02-02 17:31:40 +0000865#ifdef CONFIG_HARDEN_BRANCH_PREDICTOR
866 tbz x22, #55, 1f
867 bl do_el0_irq_bp_hardening
8681:
869#endif
Catalin Marinas60ffc302012-03-05 11:49:27 +0000870 irq_handler
Marc Zyngier64681782013-11-12 17:11:53 +0000871
Catalin Marinas60ffc302012-03-05 11:49:27 +0000872#ifdef CONFIG_TRACE_IRQFLAGS
873 bl trace_hardirqs_on
874#endif
875 b ret_to_user
876ENDPROC(el0_irq)
877
Xie XiuQia92d4d12017-11-02 12:12:42 +0000878el1_error:
879 kernel_entry 1
880 mrs x1, esr_el1
881 enable_dbg
882 mov x0, sp
883 bl do_serror
884 kernel_exit 1
885ENDPROC(el1_error)
886
887el0_error:
888 kernel_entry 0
889el0_error_naked:
890 mrs x1, esr_el1
891 enable_dbg
892 mov x0, sp
893 bl do_serror
894 enable_daif
895 ct_user_exit
896 b ret_to_user
897ENDPROC(el0_error)
898
Catalin Marinas60ffc302012-03-05 11:49:27 +0000899/*
900 * Ok, we need to do extra processing, enter the slow path.
901 */
Catalin Marinas60ffc302012-03-05 11:49:27 +0000902work_pending:
Catalin Marinas60ffc302012-03-05 11:49:27 +0000903 mov x0, sp // 'regs'
Catalin Marinas60ffc302012-03-05 11:49:27 +0000904 bl do_notify_resume
Catalin Marinasdb3899a2015-12-04 12:42:29 +0000905#ifdef CONFIG_TRACE_IRQFLAGS
Chris Metcalf421dd6f2016-07-14 16:48:14 -0400906 bl trace_hardirqs_on // enabled while in userspace
Catalin Marinasdb3899a2015-12-04 12:42:29 +0000907#endif
Mark Rutlandc02433d2016-11-03 20:23:13 +0000908 ldr x1, [tsk, #TSK_TI_FLAGS] // re-check for single-step
Chris Metcalf421dd6f2016-07-14 16:48:14 -0400909 b finish_ret_to_user
Catalin Marinas60ffc302012-03-05 11:49:27 +0000910/*
911 * "slow" syscall return path.
912 */
Catalin Marinas59dc67b2012-09-10 16:11:46 +0100913ret_to_user:
James Morse8d667722017-11-02 12:12:37 +0000914 disable_daif
Mark Rutlandc02433d2016-11-03 20:23:13 +0000915 ldr x1, [tsk, #TSK_TI_FLAGS]
Catalin Marinas60ffc302012-03-05 11:49:27 +0000916 and x2, x1, #_TIF_WORK_MASK
917 cbnz x2, work_pending
Chris Metcalf421dd6f2016-07-14 16:48:14 -0400918finish_ret_to_user:
Will Deacon2a283072014-04-29 19:04:06 +0100919 enable_step_tsk x1, x2
Will Deacon412fcb62015-08-19 15:57:09 +0100920 kernel_exit 0
Catalin Marinas60ffc302012-03-05 11:49:27 +0000921ENDPROC(ret_to_user)
922
923/*
Catalin Marinas60ffc302012-03-05 11:49:27 +0000924 * SVC handler.
925 */
926 .align 6
927el0_svc:
Dave Martinbc0ee472017-10-31 15:51:05 +0000928 ldr x16, [tsk, #TSK_TI_FLAGS] // load thread flags
Catalin Marinas60ffc302012-03-05 11:49:27 +0000929 adrp stbl, sys_call_table // load syscall table pointer
Dave Martin35d0e6f2017-08-01 15:35:53 +0100930 mov wscno, w8 // syscall number in w8
931 mov wsc_nr, #__NR_syscalls
Dave Martinbc0ee472017-10-31 15:51:05 +0000932
Dave Martin43994d82017-10-31 15:51:19 +0000933#ifdef CONFIG_ARM64_SVE
934alternative_if_not ARM64_SVE
Dave Martinbc0ee472017-10-31 15:51:05 +0000935 b el0_svc_naked
Dave Martin43994d82017-10-31 15:51:19 +0000936alternative_else_nop_endif
Dave Martinbc0ee472017-10-31 15:51:05 +0000937 tbz x16, #TIF_SVE, el0_svc_naked // Skip unless TIF_SVE set:
938 bic x16, x16, #_TIF_SVE // discard SVE state
939 str x16, [tsk, #TSK_TI_FLAGS]
940
941 /*
942 * task_fpsimd_load() won't be called to update CPACR_EL1 in
943 * ret_to_user unless TIF_FOREIGN_FPSTATE is still set, which only
944 * happens if a context switch or kernel_neon_begin() or context
945 * modification (sigreturn, ptrace) intervenes.
946 * So, ensure that CPACR_EL1 is already correct for the fast-path case:
947 */
948 mrs x9, cpacr_el1
949 bic x9, x9, #CPACR_EL1_ZEN_EL0EN // disable SVE for el0
950 msr cpacr_el1, x9 // synchronised by eret to el0
Dave Martin43994d82017-10-31 15:51:19 +0000951#endif
Dave Martinbc0ee472017-10-31 15:51:05 +0000952
Catalin Marinas60ffc302012-03-05 11:49:27 +0000953el0_svc_naked: // compat entry point
Catalin Marinas60ffc302012-03-05 11:49:27 +0000954 mov x0, sp
Mark Rutland4141c852018-07-11 14:56:43 +0100955 mov w1, wscno
956 mov w2, wsc_nr
957 mov x3, stbl
Mark Rutlandf37099b2018-07-11 14:56:44 +0100958 bl el0_svc_common
Catalin Marinas60ffc302012-03-05 11:49:27 +0000959 b ret_to_user
Mark Rutlandf37099b2018-07-11 14:56:44 +0100960ENDPROC(el0_svc)
Catalin Marinas60ffc302012-03-05 11:49:27 +0000961
Pratyush Anand888b3c82016-07-08 12:35:50 -0400962 .popsection // .entry.text
963
Will Deaconc7b9ada2017-11-14 14:07:40 +0000964#ifdef CONFIG_UNMAP_KERNEL_AT_EL0
965/*
966 * Exception vectors trampoline.
967 */
968 .pushsection ".entry.tramp.text", "ax"
969
970 .macro tramp_map_kernel, tmp
971 mrs \tmp, ttbr1_el1
Steve Capper1e1b8c02018-01-11 10:11:58 +0000972 add \tmp, \tmp, #(PAGE_SIZE + RESERVED_TTBR0_SIZE)
Will Deaconc7b9ada2017-11-14 14:07:40 +0000973 bic \tmp, \tmp, #USER_ASID_FLAG
974 msr ttbr1_el1, \tmp
Will Deacond1777e62017-11-14 14:29:19 +0000975#ifdef CONFIG_QCOM_FALKOR_ERRATUM_1003
976alternative_if ARM64_WORKAROUND_QCOM_FALKOR_E1003
977 /* ASID already in \tmp[63:48] */
978 movk \tmp, #:abs_g2_nc:(TRAMP_VALIAS >> 12)
979 movk \tmp, #:abs_g1_nc:(TRAMP_VALIAS >> 12)
980 /* 2MB boundary containing the vectors, so we nobble the walk cache */
981 movk \tmp, #:abs_g0_nc:((TRAMP_VALIAS & ~(SZ_2M - 1)) >> 12)
982 isb
983 tlbi vae1, \tmp
984 dsb nsh
985alternative_else_nop_endif
986#endif /* CONFIG_QCOM_FALKOR_ERRATUM_1003 */
Will Deaconc7b9ada2017-11-14 14:07:40 +0000987 .endm
988
989 .macro tramp_unmap_kernel, tmp
990 mrs \tmp, ttbr1_el1
Steve Capper1e1b8c02018-01-11 10:11:58 +0000991 sub \tmp, \tmp, #(PAGE_SIZE + RESERVED_TTBR0_SIZE)
Will Deaconc7b9ada2017-11-14 14:07:40 +0000992 orr \tmp, \tmp, #USER_ASID_FLAG
993 msr ttbr1_el1, \tmp
994 /*
Will Deaconf1672112018-01-29 11:59:58 +0000995 * We avoid running the post_ttbr_update_workaround here because
996 * it's only needed by Cavium ThunderX, which requires KPTI to be
997 * disabled.
Will Deaconc7b9ada2017-11-14 14:07:40 +0000998 */
999 .endm
1000
1001 .macro tramp_ventry, regsize = 64
1002 .align 7
10031:
1004 .if \regsize == 64
1005 msr tpidrro_el0, x30 // Restored in kernel_ventry
1006 .endif
Will Deaconbe04a6d2017-11-14 16:15:59 +00001007 /*
1008 * Defend against branch aliasing attacks by pushing a dummy
1009 * entry onto the return stack and using a RET instruction to
1010 * enter the full-fat kernel vectors.
1011 */
1012 bl 2f
1013 b .
10142:
Will Deaconc7b9ada2017-11-14 14:07:40 +00001015 tramp_map_kernel x30
Will Deacon6c27c402017-12-06 11:24:02 +00001016#ifdef CONFIG_RANDOMIZE_BASE
1017 adr x30, tramp_vectors + PAGE_SIZE
1018alternative_insn isb, nop, ARM64_WORKAROUND_QCOM_FALKOR_E1003
1019 ldr x30, [x30]
1020#else
Will Deaconc7b9ada2017-11-14 14:07:40 +00001021 ldr x30, =vectors
Will Deacon6c27c402017-12-06 11:24:02 +00001022#endif
Will Deaconc7b9ada2017-11-14 14:07:40 +00001023 prfm plil1strm, [x30, #(1b - tramp_vectors)]
1024 msr vbar_el1, x30
1025 add x30, x30, #(1b - tramp_vectors)
1026 isb
Will Deaconbe04a6d2017-11-14 16:15:59 +00001027 ret
Will Deaconc7b9ada2017-11-14 14:07:40 +00001028 .endm
1029
1030 .macro tramp_exit, regsize = 64
1031 adr x30, tramp_vectors
1032 msr vbar_el1, x30
1033 tramp_unmap_kernel x30
1034 .if \regsize == 64
1035 mrs x30, far_el1
1036 .endif
1037 eret
1038 .endm
1039
1040 .align 11
1041ENTRY(tramp_vectors)
1042 .space 0x400
1043
1044 tramp_ventry
1045 tramp_ventry
1046 tramp_ventry
1047 tramp_ventry
1048
1049 tramp_ventry 32
1050 tramp_ventry 32
1051 tramp_ventry 32
1052 tramp_ventry 32
1053END(tramp_vectors)
1054
1055ENTRY(tramp_exit_native)
1056 tramp_exit
1057END(tramp_exit_native)
1058
1059ENTRY(tramp_exit_compat)
1060 tramp_exit 32
1061END(tramp_exit_compat)
1062
1063 .ltorg
1064 .popsection // .entry.tramp.text
Will Deacon6c27c402017-12-06 11:24:02 +00001065#ifdef CONFIG_RANDOMIZE_BASE
1066 .pushsection ".rodata", "a"
1067 .align PAGE_SHIFT
1068 .globl __entry_tramp_data_start
1069__entry_tramp_data_start:
1070 .quad vectors
1071 .popsection // .rodata
1072#endif /* CONFIG_RANDOMIZE_BASE */
Will Deaconc7b9ada2017-11-14 14:07:40 +00001073#endif /* CONFIG_UNMAP_KERNEL_AT_EL0 */
1074
Catalin Marinas60ffc302012-03-05 11:49:27 +00001075/*
Mark Rutlanded84b4e2017-07-26 16:05:20 +01001076 * Register switch for AArch64. The callee-saved registers need to be saved
1077 * and restored. On entry:
1078 * x0 = previous task_struct (must be preserved across the switch)
1079 * x1 = next task_struct
1080 * Previous and next are guaranteed not to be the same.
1081 *
1082 */
1083ENTRY(cpu_switch_to)
1084 mov x10, #THREAD_CPU_CONTEXT
1085 add x8, x0, x10
1086 mov x9, sp
1087 stp x19, x20, [x8], #16 // store callee-saved registers
1088 stp x21, x22, [x8], #16
1089 stp x23, x24, [x8], #16
1090 stp x25, x26, [x8], #16
1091 stp x27, x28, [x8], #16
1092 stp x29, x9, [x8], #16
1093 str lr, [x8]
1094 add x8, x1, x10
1095 ldp x19, x20, [x8], #16 // restore callee-saved registers
1096 ldp x21, x22, [x8], #16
1097 ldp x23, x24, [x8], #16
1098 ldp x25, x26, [x8], #16
1099 ldp x27, x28, [x8], #16
1100 ldp x29, x9, [x8], #16
1101 ldr lr, [x8]
1102 mov sp, x9
1103 msr sp_el0, x1
1104 ret
1105ENDPROC(cpu_switch_to)
1106NOKPROBE(cpu_switch_to)
1107
1108/*
1109 * This is how we return from a fork.
1110 */
1111ENTRY(ret_from_fork)
1112 bl schedule_tail
1113 cbz x19, 1f // not a kernel thread
1114 mov x0, x20
1115 blr x19
11161: get_thread_info tsk
1117 b ret_to_user
1118ENDPROC(ret_from_fork)
1119NOKPROBE(ret_from_fork)
James Morsef5df2692018-01-08 15:38:12 +00001120
1121#ifdef CONFIG_ARM_SDE_INTERFACE
1122
1123#include <asm/sdei.h>
1124#include <uapi/linux/arm_sdei.h>
1125
James Morse79e9aa52018-01-08 15:38:18 +00001126.macro sdei_handler_exit exit_mode
1127 /* On success, this call never returns... */
1128 cmp \exit_mode, #SDEI_EXIT_SMC
1129 b.ne 99f
1130 smc #0
1131 b .
113299: hvc #0
1133 b .
1134.endm
1135
1136#ifdef CONFIG_UNMAP_KERNEL_AT_EL0
1137/*
1138 * The regular SDEI entry point may have been unmapped along with the rest of
1139 * the kernel. This trampoline restores the kernel mapping to make the x1 memory
1140 * argument accessible.
1141 *
1142 * This clobbers x4, __sdei_handler() will restore this from firmware's
1143 * copy.
1144 */
1145.ltorg
1146.pushsection ".entry.tramp.text", "ax"
1147ENTRY(__sdei_asm_entry_trampoline)
1148 mrs x4, ttbr1_el1
1149 tbz x4, #USER_ASID_BIT, 1f
1150
1151 tramp_map_kernel tmp=x4
1152 isb
1153 mov x4, xzr
1154
1155 /*
1156 * Use reg->interrupted_regs.addr_limit to remember whether to unmap
1157 * the kernel on exit.
1158 */
11591: str x4, [x1, #(SDEI_EVENT_INTREGS + S_ORIG_ADDR_LIMIT)]
1160
1161#ifdef CONFIG_RANDOMIZE_BASE
1162 adr x4, tramp_vectors + PAGE_SIZE
1163 add x4, x4, #:lo12:__sdei_asm_trampoline_next_handler
1164 ldr x4, [x4]
1165#else
1166 ldr x4, =__sdei_asm_handler
1167#endif
1168 br x4
1169ENDPROC(__sdei_asm_entry_trampoline)
1170NOKPROBE(__sdei_asm_entry_trampoline)
1171
1172/*
1173 * Make the exit call and restore the original ttbr1_el1
1174 *
1175 * x0 & x1: setup for the exit API call
1176 * x2: exit_mode
1177 * x4: struct sdei_registered_event argument from registration time.
1178 */
1179ENTRY(__sdei_asm_exit_trampoline)
1180 ldr x4, [x4, #(SDEI_EVENT_INTREGS + S_ORIG_ADDR_LIMIT)]
1181 cbnz x4, 1f
1182
1183 tramp_unmap_kernel tmp=x4
1184
11851: sdei_handler_exit exit_mode=x2
1186ENDPROC(__sdei_asm_exit_trampoline)
1187NOKPROBE(__sdei_asm_exit_trampoline)
1188 .ltorg
1189.popsection // .entry.tramp.text
1190#ifdef CONFIG_RANDOMIZE_BASE
1191.pushsection ".rodata", "a"
1192__sdei_asm_trampoline_next_handler:
1193 .quad __sdei_asm_handler
1194.popsection // .rodata
1195#endif /* CONFIG_RANDOMIZE_BASE */
1196#endif /* CONFIG_UNMAP_KERNEL_AT_EL0 */
1197
James Morsef5df2692018-01-08 15:38:12 +00001198/*
1199 * Software Delegated Exception entry point.
1200 *
1201 * x0: Event number
1202 * x1: struct sdei_registered_event argument from registration time.
1203 * x2: interrupted PC
1204 * x3: interrupted PSTATE
James Morse79e9aa52018-01-08 15:38:18 +00001205 * x4: maybe clobbered by the trampoline
James Morsef5df2692018-01-08 15:38:12 +00001206 *
1207 * Firmware has preserved x0->x17 for us, we must save/restore the rest to
1208 * follow SMC-CC. We save (or retrieve) all the registers as the handler may
1209 * want them.
1210 */
1211ENTRY(__sdei_asm_handler)
1212 stp x2, x3, [x1, #SDEI_EVENT_INTREGS + S_PC]
1213 stp x4, x5, [x1, #SDEI_EVENT_INTREGS + 16 * 2]
1214 stp x6, x7, [x1, #SDEI_EVENT_INTREGS + 16 * 3]
1215 stp x8, x9, [x1, #SDEI_EVENT_INTREGS + 16 * 4]
1216 stp x10, x11, [x1, #SDEI_EVENT_INTREGS + 16 * 5]
1217 stp x12, x13, [x1, #SDEI_EVENT_INTREGS + 16 * 6]
1218 stp x14, x15, [x1, #SDEI_EVENT_INTREGS + 16 * 7]
1219 stp x16, x17, [x1, #SDEI_EVENT_INTREGS + 16 * 8]
1220 stp x18, x19, [x1, #SDEI_EVENT_INTREGS + 16 * 9]
1221 stp x20, x21, [x1, #SDEI_EVENT_INTREGS + 16 * 10]
1222 stp x22, x23, [x1, #SDEI_EVENT_INTREGS + 16 * 11]
1223 stp x24, x25, [x1, #SDEI_EVENT_INTREGS + 16 * 12]
1224 stp x26, x27, [x1, #SDEI_EVENT_INTREGS + 16 * 13]
1225 stp x28, x29, [x1, #SDEI_EVENT_INTREGS + 16 * 14]
1226 mov x4, sp
1227 stp lr, x4, [x1, #SDEI_EVENT_INTREGS + S_LR]
1228
1229 mov x19, x1
1230
1231#ifdef CONFIG_VMAP_STACK
1232 /*
1233 * entry.S may have been using sp as a scratch register, find whether
1234 * this is a normal or critical event and switch to the appropriate
1235 * stack for this CPU.
1236 */
1237 ldrb w4, [x19, #SDEI_EVENT_PRIORITY]
1238 cbnz w4, 1f
1239 ldr_this_cpu dst=x5, sym=sdei_stack_normal_ptr, tmp=x6
1240 b 2f
12411: ldr_this_cpu dst=x5, sym=sdei_stack_critical_ptr, tmp=x6
12422: mov x6, #SDEI_STACK_SIZE
1243 add x5, x5, x6
1244 mov sp, x5
1245#endif
1246
1247 /*
1248 * We may have interrupted userspace, or a guest, or exit-from or
1249 * return-to either of these. We can't trust sp_el0, restore it.
1250 */
1251 mrs x28, sp_el0
1252 ldr_this_cpu dst=x0, sym=__entry_task, tmp=x1
1253 msr sp_el0, x0
1254
1255 /* If we interrupted the kernel point to the previous stack/frame. */
1256 and x0, x3, #0xc
1257 mrs x1, CurrentEL
1258 cmp x0, x1
1259 csel x29, x29, xzr, eq // fp, or zero
1260 csel x4, x2, xzr, eq // elr, or zero
1261
1262 stp x29, x4, [sp, #-16]!
1263 mov x29, sp
1264
1265 add x0, x19, #SDEI_EVENT_INTREGS
1266 mov x1, x19
1267 bl __sdei_handler
1268
1269 msr sp_el0, x28
1270 /* restore regs >x17 that we clobbered */
James Morse79e9aa52018-01-08 15:38:18 +00001271 mov x4, x19 // keep x4 for __sdei_asm_exit_trampoline
1272 ldp x28, x29, [x4, #SDEI_EVENT_INTREGS + 16 * 14]
1273 ldp x18, x19, [x4, #SDEI_EVENT_INTREGS + 16 * 9]
1274 ldp lr, x1, [x4, #SDEI_EVENT_INTREGS + S_LR]
1275 mov sp, x1
James Morsef5df2692018-01-08 15:38:12 +00001276
1277 mov x1, x0 // address to complete_and_resume
1278 /* x0 = (x0 <= 1) ? EVENT_COMPLETE:EVENT_COMPLETE_AND_RESUME */
1279 cmp x0, #1
1280 mov_q x2, SDEI_1_0_FN_SDEI_EVENT_COMPLETE
1281 mov_q x3, SDEI_1_0_FN_SDEI_EVENT_COMPLETE_AND_RESUME
1282 csel x0, x2, x3, ls
1283
James Morsef5df2692018-01-08 15:38:12 +00001284 ldr_l x2, sdei_exit_mode
James Morse79e9aa52018-01-08 15:38:18 +00001285
1286alternative_if_not ARM64_UNMAP_KERNEL_AT_EL0
1287 sdei_handler_exit exit_mode=x2
1288alternative_else_nop_endif
1289
1290#ifdef CONFIG_UNMAP_KERNEL_AT_EL0
1291 tramp_alias dst=x5, sym=__sdei_asm_exit_trampoline
1292 br x5
1293#endif
James Morsef5df2692018-01-08 15:38:12 +00001294ENDPROC(__sdei_asm_handler)
1295NOKPROBE(__sdei_asm_handler)
1296#endif /* CONFIG_ARM_SDE_INTERFACE */