blob: 47df30982de1b5f25cdf0f600c58cfd0ec2b43dd [file] [log] [blame]
Thomas Gleixner2874c5f2019-05-27 08:55:01 +02001// SPDX-License-Identifier: GPL-2.0-or-later
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002/*
Paul Mackerras14cf11a2005-09-26 16:04:21 +10003 * Copyright (C) 1995-1996 Gary Thomas (gdt@linuxppc.org)
Scott Woodfe04b112010-04-08 00:38:22 -05004 * Copyright 2007-2010 Freescale Semiconductor, Inc.
Paul Mackerras14cf11a2005-09-26 16:04:21 +10005 *
Paul Mackerras14cf11a2005-09-26 16:04:21 +10006 * Modified by Cort Dougan (cort@cs.nmt.edu)
7 * and Paul Mackerras (paulus@samba.org)
8 */
9
10/*
11 * This file handles the architecture-dependent parts of hardware exceptions
12 */
13
Paul Mackerras14cf11a2005-09-26 16:04:21 +100014#include <linux/errno.h>
15#include <linux/sched.h>
Ingo Molnarb17b0152017-02-08 18:51:35 +010016#include <linux/sched/debug.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100017#include <linux/kernel.h>
18#include <linux/mm.h>
Ram Pai99cd1302018-01-18 17:50:42 -080019#include <linux/pkeys.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100020#include <linux/stddef.h>
21#include <linux/unistd.h>
Paul Mackerras8dad3f92005-10-06 13:27:05 +100022#include <linux/ptrace.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100023#include <linux/user.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100024#include <linux/interrupt.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100025#include <linux/init.h>
Paul Gortmaker8a39b052016-08-16 10:57:34 -040026#include <linux/extable.h>
27#include <linux/module.h> /* print_modules */
Paul Mackerras8dad3f92005-10-06 13:27:05 +100028#include <linux/prctl.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100029#include <linux/delay.h>
30#include <linux/kprobes.h>
Michael Ellermancc532912005-12-04 18:39:43 +110031#include <linux/kexec.h>
Michael Hanselmann5474c122006-06-25 05:47:08 -070032#include <linux/backlight.h>
Jeremy Fitzhardinge73c9cea2006-12-08 03:30:41 -080033#include <linux/bug.h>
Christoph Hellwig1eeb66a2007-05-08 00:27:03 -070034#include <linux/kdebug.h>
Christian Dietrich76462232011-06-04 05:36:54 +000035#include <linux/ratelimit.h>
Li Zhongba12eed2013-05-13 16:16:41 +000036#include <linux/context_tracking.h>
Michael Neuling50803322017-09-15 15:25:48 +100037#include <linux/smp.h>
Nicholas Piggin35adacd2017-12-24 02:49:23 +100038#include <linux/console.h>
39#include <linux/kmsg_dump.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100040
Geert Uytterhoeven80947e72009-05-18 02:10:05 +000041#include <asm/emulated_ops.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100042#include <asm/pgtable.h>
Linus Torvalds7c0f6ba2016-12-24 11:46:01 -080043#include <linux/uaccess.h>
Michael Ellerman7644d582017-02-10 12:04:56 +110044#include <asm/debugfs.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100045#include <asm/io.h>
Paul Mackerras86417782005-10-10 22:37:57 +100046#include <asm/machdep.h>
47#include <asm/rtas.h>
David Gibsonf7f6f4f2005-10-19 14:53:32 +100048#include <asm/pmc.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100049#include <asm/reg.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100050#ifdef CONFIG_PMAC_BACKLIGHT
51#include <asm/backlight.h>
52#endif
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +100053#ifdef CONFIG_PPC64
Paul Mackerras86417782005-10-10 22:37:57 +100054#include <asm/firmware.h>
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +100055#include <asm/processor.h>
Michael Neuling6ce6c622013-05-26 18:09:39 +000056#include <asm/tm.h>
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +100057#endif
David Wilderc0ce7d02006-06-23 15:29:34 -070058#include <asm/kexec.h>
Kumar Gala16c57b32009-02-10 20:10:44 +000059#include <asm/ppc-opcode.h>
Shaohui Xiecce1f102010-11-18 14:57:32 +080060#include <asm/rio.h>
Mahesh Salgaonkarebaeb5a2012-02-16 01:14:45 +000061#include <asm/fadump.h>
David Howellsae3a1972012-03-28 18:30:02 +010062#include <asm/switch_to.h>
Michael Neulingf54db642013-02-13 16:21:39 +000063#include <asm/tm.h>
David Howellsae3a1972012-03-28 18:30:02 +010064#include <asm/debug.h>
Daniel Axtens42f5b4c2016-05-18 11:16:50 +100065#include <asm/asm-prototypes.h>
Mahesh Salgaonkarfd7bacb2016-05-15 09:44:26 +053066#include <asm/hmi.h>
Hongtao Jia4e0e3432013-04-28 13:20:08 +080067#include <sysdev/fsl_pci.h>
Naveen N. Rao6cc89ba2016-11-21 22:36:41 +053068#include <asm/kprobes.h>
Murilo Opsfelder Araujoa99b9c52018-08-01 18:33:20 -030069#include <asm/stacktrace.h>
Mathieu Malaterrede3c83c2019-03-12 21:18:23 +010070#include <asm/nmi.h>
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +100071
Thiago Jung Bauermannda665882016-11-29 23:45:50 +110072#if defined(CONFIG_DEBUGGER) || defined(CONFIG_KEXEC_CORE)
Anton Blanchard5be34922010-01-12 00:50:14 +000073int (*__debugger)(struct pt_regs *regs) __read_mostly;
74int (*__debugger_ipi)(struct pt_regs *regs) __read_mostly;
75int (*__debugger_bpt)(struct pt_regs *regs) __read_mostly;
76int (*__debugger_sstep)(struct pt_regs *regs) __read_mostly;
77int (*__debugger_iabr_match)(struct pt_regs *regs) __read_mostly;
Michael Neuling9422de32012-12-20 14:06:44 +000078int (*__debugger_break_match)(struct pt_regs *regs) __read_mostly;
Anton Blanchard5be34922010-01-12 00:50:14 +000079int (*__debugger_fault_handler)(struct pt_regs *regs) __read_mostly;
Paul Mackerras14cf11a2005-09-26 16:04:21 +100080
81EXPORT_SYMBOL(__debugger);
82EXPORT_SYMBOL(__debugger_ipi);
83EXPORT_SYMBOL(__debugger_bpt);
84EXPORT_SYMBOL(__debugger_sstep);
85EXPORT_SYMBOL(__debugger_iabr_match);
Michael Neuling9422de32012-12-20 14:06:44 +000086EXPORT_SYMBOL(__debugger_break_match);
Paul Mackerras14cf11a2005-09-26 16:04:21 +100087EXPORT_SYMBOL(__debugger_fault_handler);
88#endif
89
Michael Neuling8b3c34c2013-02-13 16:21:32 +000090/* Transactional Memory trap debug */
91#ifdef TM_DEBUG_SW
92#define TM_DEBUG(x...) printk(KERN_INFO x)
93#else
94#define TM_DEBUG(x...) do { } while(0)
95#endif
96
Murilo Opsfelder Araujo0f642d62018-08-01 18:33:18 -030097static const char *signame(int signr)
98{
99 switch (signr) {
100 case SIGBUS: return "bus error";
101 case SIGFPE: return "floating point exception";
102 case SIGILL: return "illegal instruction";
103 case SIGSEGV: return "segfault";
104 case SIGTRAP: return "unhandled trap";
105 }
106
107 return "unknown signal";
108}
109
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000110/*
111 * Trap & Exception support
112 */
113
anton@samba.org6031d9d2007-03-20 20:38:12 -0500114#ifdef CONFIG_PMAC_BACKLIGHT
115static void pmac_backlight_unblank(void)
116{
117 mutex_lock(&pmac_backlight_mutex);
118 if (pmac_backlight) {
119 struct backlight_properties *props;
120
121 props = &pmac_backlight->props;
122 props->brightness = props->max_brightness;
123 props->power = FB_BLANK_UNBLANK;
124 backlight_update_status(pmac_backlight);
125 }
126 mutex_unlock(&pmac_backlight_mutex);
127}
128#else
129static inline void pmac_backlight_unblank(void) { }
130#endif
131
Nicholas Piggin6fcd6ba2017-07-19 16:59:11 +1000132/*
133 * If oops/die is expected to crash the machine, return true here.
134 *
135 * This should not be expected to be 100% accurate, there may be
136 * notifiers registered or other unexpected conditions that may bring
137 * down the kernel. Or if the current process in the kernel is holding
138 * locks or has other critical state, the kernel may become effectively
139 * unusable anyway.
140 */
141bool die_will_crash(void)
142{
143 if (should_fadump_crash())
144 return true;
145 if (kexec_should_crash(current))
146 return true;
147 if (in_interrupt() || panic_on_oops ||
148 !current->pid || is_global_init(current))
149 return true;
150
151 return false;
152}
153
Anton Blanchard760ca4d2011-11-30 00:23:13 +0000154static arch_spinlock_t die_lock = __ARCH_SPIN_LOCK_UNLOCKED;
155static int die_owner = -1;
156static unsigned int die_nest_count;
157static int die_counter;
158
Nicholas Piggin35adacd2017-12-24 02:49:23 +1000159extern void panic_flush_kmsg_start(void)
160{
161 /*
162 * These are mostly taken from kernel/panic.c, but tries to do
163 * relatively minimal work. Don't use delay functions (TB may
164 * be broken), don't crash dump (need to set a firmware log),
165 * don't run notifiers. We do want to get some information to
166 * Linux console.
167 */
168 console_verbose();
169 bust_spinlocks(1);
170}
171
172extern void panic_flush_kmsg_end(void)
173{
174 printk_safe_flush_on_panic();
175 kmsg_dump(KMSG_DUMP_PANIC);
176 bust_spinlocks(0);
177 debug_locks_off();
Feng Tangde6da1e2019-05-17 14:31:50 -0700178 console_flush_on_panic(CONSOLE_FLUSH_PENDING);
Nicholas Piggin35adacd2017-12-24 02:49:23 +1000179}
180
Nicholas Piggin03465f82016-09-16 20:48:08 +1000181static unsigned long oops_begin(struct pt_regs *regs)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000182{
Anton Blanchard760ca4d2011-11-30 00:23:13 +0000183 int cpu;
anton@samba.org34c2a142007-03-20 20:38:13 -0500184 unsigned long flags;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000185
anton@samba.org293e4682007-03-20 20:38:11 -0500186 oops_enter();
187
Anton Blanchard760ca4d2011-11-30 00:23:13 +0000188 /* racy, but better than risking deadlock. */
189 raw_local_irq_save(flags);
190 cpu = smp_processor_id();
191 if (!arch_spin_trylock(&die_lock)) {
192 if (cpu == die_owner)
193 /* nested oops. should stop eventually */;
194 else
195 arch_spin_lock(&die_lock);
anton@samba.org34c2a142007-03-20 20:38:13 -0500196 }
Anton Blanchard760ca4d2011-11-30 00:23:13 +0000197 die_nest_count++;
198 die_owner = cpu;
199 console_verbose();
200 bust_spinlocks(1);
201 if (machine_is(powermac))
202 pmac_backlight_unblank();
203 return flags;
204}
Nicholas Piggin03465f82016-09-16 20:48:08 +1000205NOKPROBE_SYMBOL(oops_begin);
Michael Hanselmann5474c122006-06-25 05:47:08 -0700206
Nicholas Piggin03465f82016-09-16 20:48:08 +1000207static void oops_end(unsigned long flags, struct pt_regs *regs,
Anton Blanchard760ca4d2011-11-30 00:23:13 +0000208 int signr)
209{
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000210 bust_spinlocks(0);
Rusty Russell373d4d02013-01-21 17:17:39 +1030211 add_taint(TAINT_DIE, LOCKDEP_NOW_UNRELIABLE);
Anton Blanchard760ca4d2011-11-30 00:23:13 +0000212 die_nest_count--;
Anton Blanchard58154c82011-11-30 00:23:09 +0000213 oops_exit();
214 printk("\n");
Nicholas Piggin7458e8b2016-11-08 23:14:45 +1100215 if (!die_nest_count) {
Anton Blanchard760ca4d2011-11-30 00:23:13 +0000216 /* Nest count reaches zero, release the lock. */
Nicholas Piggin7458e8b2016-11-08 23:14:45 +1100217 die_owner = -1;
Anton Blanchard760ca4d2011-11-30 00:23:13 +0000218 arch_spin_unlock(&die_lock);
Nicholas Piggin7458e8b2016-11-08 23:14:45 +1100219 }
Anton Blanchard760ca4d2011-11-30 00:23:13 +0000220 raw_local_irq_restore(flags);
David Wilderc0ce7d02006-06-23 15:29:34 -0700221
Nicholas Piggind40b6762018-03-27 01:01:16 +1000222 /*
223 * system_reset_excption handles debugger, crash dump, panic, for 0x100
224 */
225 if (TRAP(regs) == 0x100)
226 return;
227
Mahesh Salgaonkarebaeb5a2012-02-16 01:14:45 +0000228 crash_fadump(regs, "die oops");
229
Nicholas Piggin4388c9b2017-07-05 13:56:27 +1000230 if (kexec_should_crash(current))
David Wilderc0ce7d02006-06-23 15:29:34 -0700231 crash_kexec(regs);
Anton Blanchard9b00ac02011-11-30 00:23:10 +0000232
Anton Blanchard760ca4d2011-11-30 00:23:13 +0000233 if (!signr)
234 return;
235
Anton Blanchard58154c82011-11-30 00:23:09 +0000236 /*
237 * While our oops output is serialised by a spinlock, output
238 * from panic() called below can race and corrupt it. If we
239 * know we are going to panic, delay for 1 second so we have a
240 * chance to get clean backtraces from all CPUs that are oopsing.
241 */
242 if (in_interrupt() || panic_on_oops || !current->pid ||
243 is_global_init(current)) {
244 mdelay(MSEC_PER_SEC);
245 }
246
Hormscea6a4b2006-07-30 03:03:34 -0700247 if (panic_on_oops)
Horms012c4372006-08-13 23:24:22 -0700248 panic("Fatal exception");
Anton Blanchard760ca4d2011-11-30 00:23:13 +0000249 do_exit(signr);
250}
Nicholas Piggin03465f82016-09-16 20:48:08 +1000251NOKPROBE_SYMBOL(oops_end);
Hormscea6a4b2006-07-30 03:03:34 -0700252
Nicholas Piggin03465f82016-09-16 20:48:08 +1000253static int __die(const char *str, struct pt_regs *regs, long err)
Anton Blanchard760ca4d2011-11-30 00:23:13 +0000254{
255 printk("Oops: %s, sig: %ld [#%d]\n", str, err, ++die_counter);
Michael Ellerman2e82ca32017-08-23 23:56:21 +1000256
Michael Ellerman16842512019-01-10 22:57:37 +1100257 printk("%s PAGE_SIZE=%luK%s%s%s%s%s%s%s %s\n",
Michael Ellerman78227442019-01-10 22:57:35 +1100258 IS_ENABLED(CONFIG_CPU_LITTLE_ENDIAN) ? "LE" : "BE",
Michael Ellerman18405132019-01-10 22:57:36 +1100259 PAGE_SIZE / 1024,
Michael Ellerman16842512019-01-10 22:57:37 +1100260 early_radix_enabled() ? " MMU=Radix" : "",
261 early_mmu_has_feature(MMU_FTR_HPTE_TABLE) ? " MMU=Hash" : "",
Michael Ellerman78227442019-01-10 22:57:35 +1100262 IS_ENABLED(CONFIG_PREEMPT) ? " PREEMPT" : "",
263 IS_ENABLED(CONFIG_SMP) ? " SMP" : "",
264 IS_ENABLED(CONFIG_SMP) ? (" NR_CPUS=" __stringify(NR_CPUS)) : "",
265 debug_pagealloc_enabled() ? " DEBUG_PAGEALLOC" : "",
266 IS_ENABLED(CONFIG_NUMA) ? " NUMA" : "",
267 ppc_md.name ? ppc_md.name : "");
Anton Blanchard760ca4d2011-11-30 00:23:13 +0000268
269 if (notify_die(DIE_OOPS, str, regs, err, 255, SIGSEGV) == NOTIFY_STOP)
270 return 1;
271
272 print_modules();
273 show_regs(regs);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000274
275 return 0;
276}
Nicholas Piggin03465f82016-09-16 20:48:08 +1000277NOKPROBE_SYMBOL(__die);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000278
Anton Blanchard760ca4d2011-11-30 00:23:13 +0000279void die(const char *str, struct pt_regs *regs, long err)
280{
Nicholas Piggin6f44b202016-11-08 23:14:44 +1100281 unsigned long flags;
Anton Blanchard760ca4d2011-11-30 00:23:13 +0000282
Nicholas Piggind40b6762018-03-27 01:01:16 +1000283 /*
284 * system_reset_excption handles debugger, crash dump, panic, for 0x100
285 */
286 if (TRAP(regs) != 0x100) {
287 if (debugger(regs))
288 return;
289 }
Nicholas Piggin6f44b202016-11-08 23:14:44 +1100290
291 flags = oops_begin(regs);
Anton Blanchard760ca4d2011-11-30 00:23:13 +0000292 if (__die(str, regs, err))
293 err = 0;
294 oops_end(flags, regs, err);
295}
Naveen N. Rao15770a12017-06-29 23:19:19 +0530296NOKPROBE_SYMBOL(die);
Anton Blanchard760ca4d2011-11-30 00:23:13 +0000297
Eric W. Biedermanefc463a2018-04-16 14:18:26 -0500298void user_single_step_report(struct pt_regs *regs)
Oleg Nesterov25baa352009-12-15 16:47:18 -0800299{
Eric W. Biedermanefc463a2018-04-16 14:18:26 -0500300 force_sig_fault(SIGTRAP, TRAP_TRACE, (void __user *)regs->nip, current);
Oleg Nesterov25baa352009-12-15 16:47:18 -0800301}
302
Murilo Opsfelder Araujo658b0f92018-08-01 18:33:15 -0300303static void show_signal_msg(int signr, struct pt_regs *regs, int code,
304 unsigned long addr)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000305{
Michael Ellerman997dd262018-08-16 15:27:47 +1000306 static DEFINE_RATELIMIT_STATE(rs, DEFAULT_RATELIMIT_INTERVAL,
307 DEFAULT_RATELIMIT_BURST);
308
309 if (!show_unhandled_signals)
Murilo Opsfelder Araujo35a52a12018-08-01 18:33:16 -0300310 return;
311
312 if (!unhandled_signal(current, signr))
313 return;
314
Michael Ellerman997dd262018-08-16 15:27:47 +1000315 if (!__ratelimit(&rs))
316 return;
317
Murilo Opsfelder Araujo0f642d62018-08-01 18:33:18 -0300318 pr_info("%s[%d]: %s (%d) at %lx nip %lx lr %lx code %x",
319 current->comm, current->pid, signame(signr), signr,
Murilo Opsfelder Araujo49d8f202018-08-01 18:33:17 -0300320 addr, regs->nip, regs->link, code);
Murilo Opsfelder Araujo0f642d62018-08-01 18:33:18 -0300321
322 print_vma_addr(KERN_CONT " in ", regs->nip);
323
324 pr_cont("\n");
Murilo Opsfelder Araujoa99b9c52018-08-01 18:33:20 -0300325
326 show_user_instructions(regs);
Murilo Opsfelder Araujo658b0f92018-08-01 18:33:15 -0300327}
328
Eric W. Biederman2c44ce22018-09-18 09:37:28 +0200329static bool exception_common(int signr, struct pt_regs *regs, int code,
330 unsigned long addr)
Murilo Opsfelder Araujo658b0f92018-08-01 18:33:15 -0300331{
Murilo Opsfelder Araujo658b0f92018-08-01 18:33:15 -0300332 if (!user_mode(regs)) {
333 die("Exception in kernel mode", regs, signr);
Eric W. Biederman2c44ce22018-09-18 09:37:28 +0200334 return false;
Murilo Opsfelder Araujo658b0f92018-08-01 18:33:15 -0300335 }
336
337 show_signal_msg(signr, regs, code, addr);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000338
Benjamin Herrenschmidta3512b22012-05-08 13:38:50 +1000339 if (arch_irqs_disabled() && !arch_irq_disabled_regs(regs))
Benjamin Herrenschmidt9f2f79e2012-03-01 15:47:44 +1100340 local_irq_enable();
341
Ananth N Mavinakayanahalli41ab5262012-08-23 21:27:09 +0000342 current->thread.trap_nr = code;
Thiago Jung Bauermannc5cc1f42018-01-18 17:50:43 -0800343
344 /*
345 * Save all the pkey registers AMR/IAMR/UAMOR. Eg: Core dumps need
346 * to capture the content, if the task gets killed.
347 */
348 thread_pkey_regs_save(&current->thread);
349
Eric W. Biederman2c44ce22018-09-18 09:37:28 +0200350 return true;
351}
352
Eric W. Biederman5d8fb8a2018-09-18 10:56:25 +0200353void _exception_pkey(struct pt_regs *regs, unsigned long addr, int key)
Eric W. Biederman2c44ce22018-09-18 09:37:28 +0200354{
Eric W. Biederman5d8fb8a2018-09-18 10:56:25 +0200355 if (!exception_common(SIGSEGV, regs, SEGV_PKUERR, addr))
Eric W. Biederman2c44ce22018-09-18 09:37:28 +0200356 return;
357
Eric W. Biederman77c70722018-09-18 11:26:32 +0200358 force_sig_pkuerr((void __user *) addr, key);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000359}
360
Ram Pai99cd1302018-01-18 17:50:42 -0800361void _exception(int signr, struct pt_regs *regs, int code, unsigned long addr)
362{
Eric W. Biedermanc1c7c852018-09-18 09:43:32 +0200363 if (!exception_common(signr, regs, code, addr))
364 return;
365
366 force_sig_fault(signr, code, (void __user *)addr, current);
Ram Pai99cd1302018-01-18 17:50:42 -0800367}
368
Nicholas Pigginccd47702019-02-26 18:51:07 +1000369/*
370 * The interrupt architecture has a quirk in that the HV interrupts excluding
371 * the NMIs (0x100 and 0x200) do not clear MSR[RI] at entry. The first thing
372 * that an interrupt handler must do is save off a GPR into a scratch register,
373 * and all interrupts on POWERNV (HV=1) use the HSPRG1 register as scratch.
374 * Therefore an NMI can clobber an HV interrupt's live HSPRG1 without noticing
375 * that it is non-reentrant, which leads to random data corruption.
376 *
377 * The solution is for NMI interrupts in HV mode to check if they originated
378 * from these critical HV interrupt regions. If so, then mark them not
379 * recoverable.
380 *
381 * An alternative would be for HV NMIs to use SPRG for scratch to avoid the
382 * HSPRG1 clobber, however this would cause guest SPRG to be clobbered. Linux
383 * guests should always have MSR[RI]=0 when its scratch SPRG is in use, so
384 * that would work. However any other guest OS that may have the SPRG live
385 * and MSR[RI]=1 could encounter silent corruption.
386 *
387 * Builds that do not support KVM could take this second option to increase
388 * the recoverability of NMIs.
389 */
390void hv_nmi_check_nonrecoverable(struct pt_regs *regs)
391{
392#ifdef CONFIG_PPC_POWERNV
393 unsigned long kbase = (unsigned long)_stext;
394 unsigned long nip = regs->nip;
395
396 if (!(regs->msr & MSR_RI))
397 return;
398 if (!(regs->msr & MSR_HV))
399 return;
400 if (regs->msr & MSR_PR)
401 return;
402
403 /*
404 * Now test if the interrupt has hit a range that may be using
405 * HSPRG1 without having RI=0 (i.e., an HSRR interrupt). The
406 * problem ranges all run un-relocated. Test real and virt modes
407 * at the same time by droping the high bit of the nip (virt mode
408 * entry points still have the +0x4000 offset).
409 */
410 nip &= ~0xc000000000000000ULL;
411 if ((nip >= 0x500 && nip < 0x600) || (nip >= 0x4500 && nip < 0x4600))
412 goto nonrecoverable;
413 if ((nip >= 0x980 && nip < 0xa00) || (nip >= 0x4980 && nip < 0x4a00))
414 goto nonrecoverable;
415 if ((nip >= 0xe00 && nip < 0xec0) || (nip >= 0x4e00 && nip < 0x4ec0))
416 goto nonrecoverable;
417 if ((nip >= 0xf80 && nip < 0xfa0) || (nip >= 0x4f80 && nip < 0x4fa0))
418 goto nonrecoverable;
Nicholas Pigginbd3524f2019-03-01 22:56:36 +1000419
Nicholas Pigginccd47702019-02-26 18:51:07 +1000420 /* Trampoline code runs un-relocated so subtract kbase. */
Nicholas Pigginbd3524f2019-03-01 22:56:36 +1000421 if (nip >= (unsigned long)(start_real_trampolines - kbase) &&
422 nip < (unsigned long)(end_real_trampolines - kbase))
Nicholas Pigginccd47702019-02-26 18:51:07 +1000423 goto nonrecoverable;
Nicholas Pigginbd3524f2019-03-01 22:56:36 +1000424 if (nip >= (unsigned long)(start_virt_trampolines - kbase) &&
425 nip < (unsigned long)(end_virt_trampolines - kbase))
Nicholas Pigginccd47702019-02-26 18:51:07 +1000426 goto nonrecoverable;
427 return;
428
429nonrecoverable:
430 regs->msr &= ~MSR_RI;
431#endif
432}
433
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000434void system_reset_exception(struct pt_regs *regs)
435{
Nicholas Piggincbf2ba92019-02-26 18:51:08 +1000436 unsigned long hsrr0, hsrr1;
437 bool nested = in_nmi();
438 bool saved_hsrrs = false;
439
Nicholas Piggin2b4f3ac2016-12-20 04:30:07 +1000440 /*
441 * Avoid crashes in case of nested NMI exceptions. Recoverability
442 * is determined by RI and in_nmi
443 */
Nicholas Piggin2b4f3ac2016-12-20 04:30:07 +1000444 if (!nested)
445 nmi_enter();
446
Nicholas Piggincbf2ba92019-02-26 18:51:08 +1000447 /*
448 * System reset can interrupt code where HSRRs are live and MSR[RI]=1.
449 * The system reset interrupt itself may clobber HSRRs (e.g., to call
450 * OPAL), so save them here and restore them before returning.
451 *
452 * Machine checks don't need to save HSRRs, as the real mode handler
453 * is careful to avoid them, and the regular handler is not delivered
454 * as an NMI.
455 */
456 if (cpu_has_feature(CPU_FTR_HVMODE)) {
457 hsrr0 = mfspr(SPRN_HSRR0);
458 hsrr1 = mfspr(SPRN_HSRR1);
459 saved_hsrrs = true;
460 }
461
Nicholas Pigginccd47702019-02-26 18:51:07 +1000462 hv_nmi_check_nonrecoverable(regs);
463
Nicholas Pigginca41ad42017-08-01 22:00:53 +1000464 __this_cpu_inc(irq_stat.sreset_irqs);
465
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000466 /* See if any machine dependent calls */
Arnd Bergmannc902be72006-01-04 19:55:53 +0000467 if (ppc_md.system_reset_exception) {
468 if (ppc_md.system_reset_exception(regs))
Nicholas Pigginc4f3b522016-12-20 04:30:05 +1000469 goto out;
Arnd Bergmannc902be72006-01-04 19:55:53 +0000470 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000471
Nicholas Piggin4388c9b2017-07-05 13:56:27 +1000472 if (debugger(regs))
473 goto out;
474
475 /*
476 * A system reset is a request to dump, so we always send
477 * it through the crashdump code (if fadump or kdump are
478 * registered).
479 */
480 crash_fadump(regs, "System Reset");
481
482 crash_kexec(regs);
483
484 /*
485 * We aren't the primary crash CPU. We need to send it
486 * to a holding pattern to avoid it ending up in the panic
487 * code.
488 */
489 crash_kexec_secondary(regs);
490
491 /*
492 * No debugger or crash dump registered, print logs then
493 * panic.
494 */
Nicholas Piggin4552d122017-12-24 02:49:22 +1000495 die("System Reset", regs, SIGABRT);
Nicholas Piggin4388c9b2017-07-05 13:56:27 +1000496
497 mdelay(2*MSEC_PER_SEC); /* Wait a little while for others to print */
498 add_taint(TAINT_DIE, LOCKDEP_NOW_UNRELIABLE);
499 nmi_panic(regs, "System Reset");
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000500
Nicholas Pigginc4f3b522016-12-20 04:30:05 +1000501out:
502#ifdef CONFIG_PPC_BOOK3S_64
503 BUG_ON(get_paca()->in_nmi == 0);
504 if (get_paca()->in_nmi > 1)
Nicholas Piggin4388c9b2017-07-05 13:56:27 +1000505 nmi_panic(regs, "Unrecoverable nested System Reset");
Nicholas Pigginc4f3b522016-12-20 04:30:05 +1000506#endif
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000507 /* Must die if the interrupt is not recoverable */
508 if (!(regs->msr & MSR_RI))
Nicholas Piggin4388c9b2017-07-05 13:56:27 +1000509 nmi_panic(regs, "Unrecoverable System Reset");
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000510
Nicholas Piggincbf2ba92019-02-26 18:51:08 +1000511 if (saved_hsrrs) {
512 mtspr(SPRN_HSRR0, hsrr0);
513 mtspr(SPRN_HSRR1, hsrr1);
514 }
515
Nicholas Piggin2b4f3ac2016-12-20 04:30:07 +1000516 if (!nested)
517 nmi_exit();
518
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000519 /* What should we do here? We could issue a shutdown or hard reset. */
520}
Mahesh Salgaonkar1e9b4502013-10-30 20:04:08 +0530521
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000522/*
523 * I/O accesses can cause machine checks on powermacs.
524 * Check if the NIP corresponds to the address of a sync
525 * instruction for which there is an entry in the exception
526 * table.
527 * Note that the 601 only takes a machine check on TEA
528 * (transfer error ack) signal assertion, and does not
529 * set any of the top 16 bits of SRR1.
530 * -- paulus.
531 */
532static inline int check_io_access(struct pt_regs *regs)
533{
Benjamin Herrenschmidt68a64352006-11-13 09:27:39 +1100534#ifdef CONFIG_PPC32
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000535 unsigned long msr = regs->msr;
536 const struct exception_table_entry *entry;
537 unsigned int *nip = (unsigned int *)regs->nip;
538
539 if (((msr & 0xffff0000) == 0 || (msr & (0x80000 | 0x40000)))
540 && (entry = search_exception_tables(regs->nip)) != NULL) {
541 /*
542 * Check that it's a sync instruction, or somewhere
543 * in the twi; isync; nop sequence that inb/inw/inl uses.
544 * As the address is in the exception table
545 * we should be able to read the instr there.
546 * For the debug message, we look at the preceding
547 * load or store.
548 */
Christophe Leroyddc6cd02016-05-17 14:01:39 +0200549 if (*nip == PPC_INST_NOP)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000550 nip -= 2;
Christophe Leroyddc6cd02016-05-17 14:01:39 +0200551 else if (*nip == PPC_INST_ISYNC)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000552 --nip;
Christophe Leroyddc6cd02016-05-17 14:01:39 +0200553 if (*nip == PPC_INST_SYNC || (*nip >> 26) == OP_TRAP) {
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000554 unsigned int rb;
555
556 --nip;
557 rb = (*nip >> 11) & 0x1f;
558 printk(KERN_DEBUG "%s bad port %lx at %p\n",
559 (*nip & 0x100)? "OUT to": "IN from",
560 regs->gpr[rb] - _IO_BASE, nip);
561 regs->msr |= MSR_RI;
Nicholas Piggin61a92f72016-10-14 16:47:31 +1100562 regs->nip = extable_fixup(entry);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000563 return 1;
564 }
565 }
Benjamin Herrenschmidt68a64352006-11-13 09:27:39 +1100566#endif /* CONFIG_PPC32 */
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000567 return 0;
568}
569
Dave Kleikamp172ae2e2010-02-08 11:50:57 +0000570#ifdef CONFIG_PPC_ADV_DEBUG_REGS
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000571/* On 4xx, the reason for the machine check or program exception
572 is in the ESR. */
573#define get_reason(regs) ((regs)->dsisr)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000574#define REASON_FP ESR_FP
575#define REASON_ILLEGAL (ESR_PIL | ESR_PUO)
576#define REASON_PRIVILEGED ESR_PPR
577#define REASON_TRAP ESR_PTR
578
579/* single-step stuff */
Bharat Bhushan51ae8d42013-07-04 11:45:46 +0530580#define single_stepping(regs) (current->thread.debug.dbcr0 & DBCR0_IC)
581#define clear_single_step(regs) (current->thread.debug.dbcr0 &= ~DBCR0_IC)
Matt Evans0e524e72018-03-26 17:55:21 +0100582#define clear_br_trace(regs) do {} while(0)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000583#else
584/* On non-4xx, the reason for the machine check or program
585 exception is in the MSR. */
586#define get_reason(regs) ((regs)->msr)
Michael Ellermand30a5a52017-08-08 16:39:25 +1000587#define REASON_TM SRR1_PROGTM
588#define REASON_FP SRR1_PROGFPE
589#define REASON_ILLEGAL SRR1_PROGILL
590#define REASON_PRIVILEGED SRR1_PROGPRIV
591#define REASON_TRAP SRR1_PROGTRAP
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000592
593#define single_stepping(regs) ((regs)->msr & MSR_SE)
594#define clear_single_step(regs) ((regs)->msr &= ~MSR_SE)
Matt Evans0e524e72018-03-26 17:55:21 +0100595#define clear_br_trace(regs) ((regs)->msr &= ~MSR_BE)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000596#endif
597
Michael Ellerman0d0935b2017-08-08 16:39:21 +1000598#if defined(CONFIG_E500)
Scott Woodfe04b112010-04-08 00:38:22 -0500599int machine_check_e500mc(struct pt_regs *regs)
600{
601 unsigned long mcsr = mfspr(SPRN_MCSR);
Matt Webera4e89ff2017-06-28 11:14:29 -0500602 unsigned long pvr = mfspr(SPRN_PVR);
Scott Woodfe04b112010-04-08 00:38:22 -0500603 unsigned long reason = mcsr;
604 int recoverable = 1;
605
Scott Wood82a9a482011-06-16 14:09:17 -0500606 if (reason & MCSR_LD) {
Shaohui Xiecce1f102010-11-18 14:57:32 +0800607 recoverable = fsl_rio_mcheck_exception(regs);
608 if (recoverable == 1)
609 goto silent_out;
610 }
611
Scott Woodfe04b112010-04-08 00:38:22 -0500612 printk("Machine check in kernel mode.\n");
613 printk("Caused by (from MCSR=%lx): ", reason);
614
615 if (reason & MCSR_MCP)
Christophe Leroy422123c2018-10-15 07:20:45 +0000616 pr_cont("Machine Check Signal\n");
Scott Woodfe04b112010-04-08 00:38:22 -0500617
618 if (reason & MCSR_ICPERR) {
Christophe Leroy422123c2018-10-15 07:20:45 +0000619 pr_cont("Instruction Cache Parity Error\n");
Scott Woodfe04b112010-04-08 00:38:22 -0500620
621 /*
622 * This is recoverable by invalidating the i-cache.
623 */
624 mtspr(SPRN_L1CSR1, mfspr(SPRN_L1CSR1) | L1CSR1_ICFI);
625 while (mfspr(SPRN_L1CSR1) & L1CSR1_ICFI)
626 ;
627
628 /*
629 * This will generally be accompanied by an instruction
630 * fetch error report -- only treat MCSR_IF as fatal
631 * if it wasn't due to an L1 parity error.
632 */
633 reason &= ~MCSR_IF;
634 }
635
636 if (reason & MCSR_DCPERR_MC) {
Christophe Leroy422123c2018-10-15 07:20:45 +0000637 pr_cont("Data Cache Parity Error\n");
Kumar Gala37caf9f2011-08-27 06:14:23 -0500638
639 /*
640 * In write shadow mode we auto-recover from the error, but it
641 * may still get logged and cause a machine check. We should
642 * only treat the non-write shadow case as non-recoverable.
643 */
Matt Webera4e89ff2017-06-28 11:14:29 -0500644 /* On e6500 core, L1 DCWS (Data cache write shadow mode) bit
645 * is not implemented but L1 data cache always runs in write
646 * shadow mode. Hence on data cache parity errors HW will
647 * automatically invalidate the L1 Data Cache.
648 */
649 if (PVR_VER(pvr) != PVR_VER_E6500) {
650 if (!(mfspr(SPRN_L1CSR2) & L1CSR2_DCWS))
651 recoverable = 0;
652 }
Scott Woodfe04b112010-04-08 00:38:22 -0500653 }
654
655 if (reason & MCSR_L2MMU_MHIT) {
Christophe Leroy422123c2018-10-15 07:20:45 +0000656 pr_cont("Hit on multiple TLB entries\n");
Scott Woodfe04b112010-04-08 00:38:22 -0500657 recoverable = 0;
658 }
659
660 if (reason & MCSR_NMI)
Christophe Leroy422123c2018-10-15 07:20:45 +0000661 pr_cont("Non-maskable interrupt\n");
Scott Woodfe04b112010-04-08 00:38:22 -0500662
663 if (reason & MCSR_IF) {
Christophe Leroy422123c2018-10-15 07:20:45 +0000664 pr_cont("Instruction Fetch Error Report\n");
Scott Woodfe04b112010-04-08 00:38:22 -0500665 recoverable = 0;
666 }
667
668 if (reason & MCSR_LD) {
Christophe Leroy422123c2018-10-15 07:20:45 +0000669 pr_cont("Load Error Report\n");
Scott Woodfe04b112010-04-08 00:38:22 -0500670 recoverable = 0;
671 }
672
673 if (reason & MCSR_ST) {
Christophe Leroy422123c2018-10-15 07:20:45 +0000674 pr_cont("Store Error Report\n");
Scott Woodfe04b112010-04-08 00:38:22 -0500675 recoverable = 0;
676 }
677
678 if (reason & MCSR_LDG) {
Christophe Leroy422123c2018-10-15 07:20:45 +0000679 pr_cont("Guarded Load Error Report\n");
Scott Woodfe04b112010-04-08 00:38:22 -0500680 recoverable = 0;
681 }
682
683 if (reason & MCSR_TLBSYNC)
Christophe Leroy422123c2018-10-15 07:20:45 +0000684 pr_cont("Simultaneous tlbsync operations\n");
Scott Woodfe04b112010-04-08 00:38:22 -0500685
686 if (reason & MCSR_BSL2_ERR) {
Christophe Leroy422123c2018-10-15 07:20:45 +0000687 pr_cont("Level 2 Cache Error\n");
Scott Woodfe04b112010-04-08 00:38:22 -0500688 recoverable = 0;
689 }
690
691 if (reason & MCSR_MAV) {
692 u64 addr;
693
694 addr = mfspr(SPRN_MCAR);
695 addr |= (u64)mfspr(SPRN_MCARU) << 32;
696
Christophe Leroy422123c2018-10-15 07:20:45 +0000697 pr_cont("Machine Check %s Address: %#llx\n",
Scott Woodfe04b112010-04-08 00:38:22 -0500698 reason & MCSR_MEA ? "Effective" : "Physical", addr);
699 }
700
Shaohui Xiecce1f102010-11-18 14:57:32 +0800701silent_out:
Scott Woodfe04b112010-04-08 00:38:22 -0500702 mtspr(SPRN_MCSR, mcsr);
703 return mfspr(SPRN_MCSR) == 0 && recoverable;
704}
705
Benjamin Herrenschmidt47c0bd12007-12-21 15:39:21 +1100706int machine_check_e500(struct pt_regs *regs)
707{
Michael Ellerman42bff232017-08-08 16:39:22 +1000708 unsigned long reason = mfspr(SPRN_MCSR);
Benjamin Herrenschmidt47c0bd12007-12-21 15:39:21 +1100709
Shaohui Xiecce1f102010-11-18 14:57:32 +0800710 if (reason & MCSR_BUS_RBERR) {
711 if (fsl_rio_mcheck_exception(regs))
712 return 1;
Hongtao Jia4e0e3432013-04-28 13:20:08 +0800713 if (fsl_pci_mcheck_exception(regs))
714 return 1;
Shaohui Xiecce1f102010-11-18 14:57:32 +0800715 }
716
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000717 printk("Machine check in kernel mode.\n");
718 printk("Caused by (from MCSR=%lx): ", reason);
719
720 if (reason & MCSR_MCP)
Christophe Leroy422123c2018-10-15 07:20:45 +0000721 pr_cont("Machine Check Signal\n");
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000722 if (reason & MCSR_ICPERR)
Christophe Leroy422123c2018-10-15 07:20:45 +0000723 pr_cont("Instruction Cache Parity Error\n");
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000724 if (reason & MCSR_DCP_PERR)
Christophe Leroy422123c2018-10-15 07:20:45 +0000725 pr_cont("Data Cache Push Parity Error\n");
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000726 if (reason & MCSR_DCPERR)
Christophe Leroy422123c2018-10-15 07:20:45 +0000727 pr_cont("Data Cache Parity Error\n");
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000728 if (reason & MCSR_BUS_IAERR)
Christophe Leroy422123c2018-10-15 07:20:45 +0000729 pr_cont("Bus - Instruction Address Error\n");
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000730 if (reason & MCSR_BUS_RAERR)
Christophe Leroy422123c2018-10-15 07:20:45 +0000731 pr_cont("Bus - Read Address Error\n");
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000732 if (reason & MCSR_BUS_WAERR)
Christophe Leroy422123c2018-10-15 07:20:45 +0000733 pr_cont("Bus - Write Address Error\n");
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000734 if (reason & MCSR_BUS_IBERR)
Christophe Leroy422123c2018-10-15 07:20:45 +0000735 pr_cont("Bus - Instruction Data Error\n");
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000736 if (reason & MCSR_BUS_RBERR)
Christophe Leroy422123c2018-10-15 07:20:45 +0000737 pr_cont("Bus - Read Data Bus Error\n");
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000738 if (reason & MCSR_BUS_WBERR)
Christophe Leroy422123c2018-10-15 07:20:45 +0000739 pr_cont("Bus - Write Data Bus Error\n");
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000740 if (reason & MCSR_BUS_IPERR)
Christophe Leroy422123c2018-10-15 07:20:45 +0000741 pr_cont("Bus - Instruction Parity Error\n");
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000742 if (reason & MCSR_BUS_RPERR)
Christophe Leroy422123c2018-10-15 07:20:45 +0000743 pr_cont("Bus - Read Parity Error\n");
Benjamin Herrenschmidt47c0bd12007-12-21 15:39:21 +1100744
745 return 0;
746}
Kumar Gala4490c062010-10-08 08:32:11 -0500747
748int machine_check_generic(struct pt_regs *regs)
749{
750 return 0;
751}
Benjamin Herrenschmidt47c0bd12007-12-21 15:39:21 +1100752#elif defined(CONFIG_E200)
753int machine_check_e200(struct pt_regs *regs)
754{
Michael Ellerman42bff232017-08-08 16:39:22 +1000755 unsigned long reason = mfspr(SPRN_MCSR);
Benjamin Herrenschmidt47c0bd12007-12-21 15:39:21 +1100756
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000757 printk("Machine check in kernel mode.\n");
758 printk("Caused by (from MCSR=%lx): ", reason);
759
760 if (reason & MCSR_MCP)
Christophe Leroy422123c2018-10-15 07:20:45 +0000761 pr_cont("Machine Check Signal\n");
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000762 if (reason & MCSR_CP_PERR)
Christophe Leroy422123c2018-10-15 07:20:45 +0000763 pr_cont("Cache Push Parity Error\n");
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000764 if (reason & MCSR_CPERR)
Christophe Leroy422123c2018-10-15 07:20:45 +0000765 pr_cont("Cache Parity Error\n");
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000766 if (reason & MCSR_EXCP_ERR)
Christophe Leroy422123c2018-10-15 07:20:45 +0000767 pr_cont("ISI, ITLB, or Bus Error on first instruction fetch for an exception handler\n");
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000768 if (reason & MCSR_BUS_IRERR)
Christophe Leroy422123c2018-10-15 07:20:45 +0000769 pr_cont("Bus - Read Bus Error on instruction fetch\n");
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000770 if (reason & MCSR_BUS_DRERR)
Christophe Leroy422123c2018-10-15 07:20:45 +0000771 pr_cont("Bus - Read Bus Error on data load\n");
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000772 if (reason & MCSR_BUS_WRERR)
Christophe Leroy422123c2018-10-15 07:20:45 +0000773 pr_cont("Bus - Write Bus Error on buffered store or cache line push\n");
Benjamin Herrenschmidt47c0bd12007-12-21 15:39:21 +1100774
775 return 0;
776}
Michael Ellerman7f3f8192017-08-08 16:39:23 +1000777#elif defined(CONFIG_PPC32)
Benjamin Herrenschmidt47c0bd12007-12-21 15:39:21 +1100778int machine_check_generic(struct pt_regs *regs)
779{
Michael Ellerman42bff232017-08-08 16:39:22 +1000780 unsigned long reason = regs->msr;
Benjamin Herrenschmidt47c0bd12007-12-21 15:39:21 +1100781
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000782 printk("Machine check in kernel mode.\n");
783 printk("Caused by (from SRR1=%lx): ", reason);
784 switch (reason & 0x601F0000) {
785 case 0x80000:
Christophe Leroy422123c2018-10-15 07:20:45 +0000786 pr_cont("Machine check signal\n");
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000787 break;
788 case 0: /* for 601 */
789 case 0x40000:
790 case 0x140000: /* 7450 MSS error and TEA */
Christophe Leroy422123c2018-10-15 07:20:45 +0000791 pr_cont("Transfer error ack signal\n");
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000792 break;
793 case 0x20000:
Christophe Leroy422123c2018-10-15 07:20:45 +0000794 pr_cont("Data parity error signal\n");
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000795 break;
796 case 0x10000:
Christophe Leroy422123c2018-10-15 07:20:45 +0000797 pr_cont("Address parity error signal\n");
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000798 break;
799 case 0x20000000:
Christophe Leroy422123c2018-10-15 07:20:45 +0000800 pr_cont("L1 Data Cache error\n");
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000801 break;
802 case 0x40000000:
Christophe Leroy422123c2018-10-15 07:20:45 +0000803 pr_cont("L1 Instruction Cache error\n");
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000804 break;
805 case 0x00100000:
Christophe Leroy422123c2018-10-15 07:20:45 +0000806 pr_cont("L2 data cache parity error\n");
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000807 break;
808 default:
Christophe Leroy422123c2018-10-15 07:20:45 +0000809 pr_cont("Unknown values in msr\n");
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000810 }
Olof Johansson75918a42007-09-21 05:11:20 +1000811 return 0;
812}
Benjamin Herrenschmidt47c0bd12007-12-21 15:39:21 +1100813#endif /* everything else */
Olof Johansson75918a42007-09-21 05:11:20 +1000814
815void machine_check_exception(struct pt_regs *regs)
816{
817 int recover = 0;
Nicholas Pigginb96672d2017-07-19 16:59:12 +1000818 bool nested = in_nmi();
819 if (!nested)
820 nmi_enter();
Olof Johansson75918a42007-09-21 05:11:20 +1000821
Michal Suchanek8a03e812018-09-26 14:24:30 +0200822 __this_cpu_inc(irq_stat.mce_exceptions);
Anton Blanchard89713ed2010-01-31 20:34:06 +0000823
Mahesh Salgaonkard93b0ac2017-04-18 22:08:17 +0530824 add_taint(TAINT_MACHINE_CHECK, LOCKDEP_NOW_UNRELIABLE);
825
Benjamin Herrenschmidt47c0bd12007-12-21 15:39:21 +1100826 /* See if any machine dependent calls. In theory, we would want
827 * to call the CPU first, and call the ppc_md. one if the CPU
828 * one returns a positive number. However there is existing code
829 * that assumes the board gets a first chance, so let's keep it
830 * that way for now and fix things later. --BenH.
831 */
Olof Johansson75918a42007-09-21 05:11:20 +1000832 if (ppc_md.machine_check_exception)
833 recover = ppc_md.machine_check_exception(regs);
Benjamin Herrenschmidt47c0bd12007-12-21 15:39:21 +1100834 else if (cur_cpu_spec->machine_check)
835 recover = cur_cpu_spec->machine_check(regs);
Olof Johansson75918a42007-09-21 05:11:20 +1000836
Benjamin Herrenschmidt47c0bd12007-12-21 15:39:21 +1100837 if (recover > 0)
Li Zhongba12eed2013-05-13 16:16:41 +0000838 goto bail;
Olof Johansson75918a42007-09-21 05:11:20 +1000839
Anton Blancharda4435062011-01-11 19:45:31 +0000840 if (debugger_fault_handler(regs))
Li Zhongba12eed2013-05-13 16:16:41 +0000841 goto bail;
Olof Johansson75918a42007-09-21 05:11:20 +1000842
843 if (check_io_access(regs))
Li Zhongba12eed2013-05-13 16:16:41 +0000844 goto bail;
Olof Johansson75918a42007-09-21 05:11:20 +1000845
Christophe Leroydaf00ae72018-10-13 09:16:22 +0000846 if (!nested)
847 nmi_exit();
848
849 die("Machine check", regs, SIGBUS);
850
Christophe Leroy0bbea752019-01-22 14:11:24 +0000851 /* Must die if the interrupt is not recoverable */
852 if (!(regs->msr & MSR_RI))
853 nmi_panic(regs, "Unrecoverable Machine check");
854
Christophe Leroydaf00ae72018-10-13 09:16:22 +0000855 return;
856
Li Zhongba12eed2013-05-13 16:16:41 +0000857bail:
Nicholas Pigginb96672d2017-07-19 16:59:12 +1000858 if (!nested)
859 nmi_exit();
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000860}
861
862void SMIException(struct pt_regs *regs)
863{
864 die("System Management Interrupt", regs, SIGABRT);
865}
866
Michael Neuling50803322017-09-15 15:25:48 +1000867#ifdef CONFIG_VSX
868static void p9_hmi_special_emu(struct pt_regs *regs)
869{
870 unsigned int ra, rb, t, i, sel, instr, rc;
871 const void __user *addr;
872 u8 vbuf[16], *vdst;
873 unsigned long ea, msr, msr_mask;
874 bool swap;
875
876 if (__get_user_inatomic(instr, (unsigned int __user *)regs->nip))
877 return;
878
879 /*
880 * lxvb16x opcode: 0x7c0006d8
881 * lxvd2x opcode: 0x7c000698
882 * lxvh8x opcode: 0x7c000658
883 * lxvw4x opcode: 0x7c000618
884 */
885 if ((instr & 0xfc00073e) != 0x7c000618) {
886 pr_devel("HMI vec emu: not vector CI %i:%s[%d] nip=%016lx"
887 " instr=%08x\n",
888 smp_processor_id(), current->comm, current->pid,
889 regs->nip, instr);
890 return;
891 }
892
893 /* Grab vector registers into the task struct */
894 msr = regs->msr; /* Grab msr before we flush the bits */
895 flush_vsx_to_thread(current);
896 enable_kernel_altivec();
897
898 /*
899 * Is userspace running with a different endian (this is rare but
900 * not impossible)
901 */
902 swap = (msr & MSR_LE) != (MSR_KERNEL & MSR_LE);
903
904 /* Decode the instruction */
905 ra = (instr >> 16) & 0x1f;
906 rb = (instr >> 11) & 0x1f;
907 t = (instr >> 21) & 0x1f;
908 if (instr & 1)
909 vdst = (u8 *)&current->thread.vr_state.vr[t];
910 else
911 vdst = (u8 *)&current->thread.fp_state.fpr[t][0];
912
913 /* Grab the vector address */
914 ea = regs->gpr[rb] + (ra ? regs->gpr[ra] : 0);
915 if (is_32bit_task())
916 ea &= 0xfffffffful;
917 addr = (__force const void __user *)ea;
918
919 /* Check it */
Linus Torvalds96d4f262019-01-03 18:57:57 -0800920 if (!access_ok(addr, 16)) {
Michael Neuling50803322017-09-15 15:25:48 +1000921 pr_devel("HMI vec emu: bad access %i:%s[%d] nip=%016lx"
922 " instr=%08x addr=%016lx\n",
923 smp_processor_id(), current->comm, current->pid,
924 regs->nip, instr, (unsigned long)addr);
925 return;
926 }
927
928 /* Read the vector */
929 rc = 0;
930 if ((unsigned long)addr & 0xfUL)
931 /* unaligned case */
932 rc = __copy_from_user_inatomic(vbuf, addr, 16);
933 else
934 __get_user_atomic_128_aligned(vbuf, addr, rc);
935 if (rc) {
936 pr_devel("HMI vec emu: page fault %i:%s[%d] nip=%016lx"
937 " instr=%08x addr=%016lx\n",
938 smp_processor_id(), current->comm, current->pid,
939 regs->nip, instr, (unsigned long)addr);
940 return;
941 }
942
943 pr_devel("HMI vec emu: emulated vector CI %i:%s[%d] nip=%016lx"
944 " instr=%08x addr=%016lx\n",
945 smp_processor_id(), current->comm, current->pid, regs->nip,
946 instr, (unsigned long) addr);
947
948 /* Grab instruction "selector" */
949 sel = (instr >> 6) & 3;
950
951 /*
952 * Check to make sure the facility is actually enabled. This
953 * could happen if we get a false positive hit.
954 *
955 * lxvd2x/lxvw4x always check MSR VSX sel = 0,2
956 * lxvh8x/lxvb16x check MSR VSX or VEC depending on VSR used sel = 1,3
957 */
958 msr_mask = MSR_VSX;
959 if ((sel & 1) && (instr & 1)) /* lxvh8x & lxvb16x + VSR >= 32 */
960 msr_mask = MSR_VEC;
961 if (!(msr & msr_mask)) {
962 pr_devel("HMI vec emu: MSR fac clear %i:%s[%d] nip=%016lx"
963 " instr=%08x msr:%016lx\n",
964 smp_processor_id(), current->comm, current->pid,
965 regs->nip, instr, msr);
966 return;
967 }
968
969 /* Do logging here before we modify sel based on endian */
970 switch (sel) {
971 case 0: /* lxvw4x */
972 PPC_WARN_EMULATED(lxvw4x, regs);
973 break;
974 case 1: /* lxvh8x */
975 PPC_WARN_EMULATED(lxvh8x, regs);
976 break;
977 case 2: /* lxvd2x */
978 PPC_WARN_EMULATED(lxvd2x, regs);
979 break;
980 case 3: /* lxvb16x */
981 PPC_WARN_EMULATED(lxvb16x, regs);
982 break;
983 }
984
985#ifdef __LITTLE_ENDIAN__
986 /*
987 * An LE kernel stores the vector in the task struct as an LE
988 * byte array (effectively swapping both the components and
989 * the content of the components). Those instructions expect
990 * the components to remain in ascending address order, so we
991 * swap them back.
992 *
993 * If we are running a BE user space, the expectation is that
994 * of a simple memcpy, so forcing the emulation to look like
995 * a lxvb16x should do the trick.
996 */
997 if (swap)
998 sel = 3;
999
1000 switch (sel) {
1001 case 0: /* lxvw4x */
1002 for (i = 0; i < 4; i++)
1003 ((u32 *)vdst)[i] = ((u32 *)vbuf)[3-i];
1004 break;
1005 case 1: /* lxvh8x */
1006 for (i = 0; i < 8; i++)
1007 ((u16 *)vdst)[i] = ((u16 *)vbuf)[7-i];
1008 break;
1009 case 2: /* lxvd2x */
1010 for (i = 0; i < 2; i++)
1011 ((u64 *)vdst)[i] = ((u64 *)vbuf)[1-i];
1012 break;
1013 case 3: /* lxvb16x */
1014 for (i = 0; i < 16; i++)
1015 vdst[i] = vbuf[15-i];
1016 break;
1017 }
1018#else /* __LITTLE_ENDIAN__ */
1019 /* On a big endian kernel, a BE userspace only needs a memcpy */
1020 if (!swap)
1021 sel = 3;
1022
1023 /* Otherwise, we need to swap the content of the components */
1024 switch (sel) {
1025 case 0: /* lxvw4x */
1026 for (i = 0; i < 4; i++)
1027 ((u32 *)vdst)[i] = cpu_to_le32(((u32 *)vbuf)[i]);
1028 break;
1029 case 1: /* lxvh8x */
1030 for (i = 0; i < 8; i++)
1031 ((u16 *)vdst)[i] = cpu_to_le16(((u16 *)vbuf)[i]);
1032 break;
1033 case 2: /* lxvd2x */
1034 for (i = 0; i < 2; i++)
1035 ((u64 *)vdst)[i] = cpu_to_le64(((u64 *)vbuf)[i]);
1036 break;
1037 case 3: /* lxvb16x */
1038 memcpy(vdst, vbuf, 16);
1039 break;
1040 }
1041#endif /* !__LITTLE_ENDIAN__ */
1042
1043 /* Go to next instruction */
1044 regs->nip += 4;
1045}
1046#endif /* CONFIG_VSX */
1047
Mahesh Salgaonkar0869b6f2014-07-29 18:40:01 +05301048void handle_hmi_exception(struct pt_regs *regs)
1049{
1050 struct pt_regs *old_regs;
1051
1052 old_regs = set_irq_regs(regs);
1053 irq_enter();
1054
Michael Neuling50803322017-09-15 15:25:48 +10001055#ifdef CONFIG_VSX
1056 /* Real mode flagged P9 special emu is needed */
1057 if (local_paca->hmi_p9_special_emu) {
1058 local_paca->hmi_p9_special_emu = 0;
1059
1060 /*
1061 * We don't want to take page faults while doing the
1062 * emulation, we just replay the instruction if necessary.
1063 */
1064 pagefault_disable();
1065 p9_hmi_special_emu(regs);
1066 pagefault_enable();
1067 }
1068#endif /* CONFIG_VSX */
1069
Mahesh Salgaonkar0869b6f2014-07-29 18:40:01 +05301070 if (ppc_md.handle_hmi_exception)
1071 ppc_md.handle_hmi_exception(regs);
1072
1073 irq_exit();
1074 set_irq_regs(old_regs);
1075}
1076
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001077void unknown_exception(struct pt_regs *regs)
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001078{
Li Zhongba12eed2013-05-13 16:16:41 +00001079 enum ctx_state prev_state = exception_enter();
1080
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001081 printk("Bad trap at PC: %lx, SR: %lx, vector=%lx\n",
1082 regs->nip, regs->msr, regs->trap);
1083
Eric W. Biedermane821fa422018-04-17 17:10:34 -05001084 _exception(SIGTRAP, regs, TRAP_UNK, 0);
Li Zhongba12eed2013-05-13 16:16:41 +00001085
1086 exception_exit(prev_state);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001087}
1088
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001089void instruction_breakpoint_exception(struct pt_regs *regs)
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001090{
Li Zhongba12eed2013-05-13 16:16:41 +00001091 enum ctx_state prev_state = exception_enter();
1092
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001093 if (notify_die(DIE_IABR_MATCH, "iabr_match", regs, 5,
1094 5, SIGTRAP) == NOTIFY_STOP)
Li Zhongba12eed2013-05-13 16:16:41 +00001095 goto bail;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001096 if (debugger_iabr_match(regs))
Li Zhongba12eed2013-05-13 16:16:41 +00001097 goto bail;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001098 _exception(SIGTRAP, regs, TRAP_BRKPT, regs->nip);
Li Zhongba12eed2013-05-13 16:16:41 +00001099
1100bail:
1101 exception_exit(prev_state);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001102}
1103
1104void RunModeException(struct pt_regs *regs)
1105{
Eric W. Biedermane821fa422018-04-17 17:10:34 -05001106 _exception(SIGTRAP, regs, TRAP_UNK, 0);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001107}
1108
Nicholas Piggin03465f82016-09-16 20:48:08 +10001109void single_step_exception(struct pt_regs *regs)
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001110{
Li Zhongba12eed2013-05-13 16:16:41 +00001111 enum ctx_state prev_state = exception_enter();
1112
K.Prasad2538c2d2010-06-15 11:35:31 +05301113 clear_single_step(regs);
Matt Evans0e524e72018-03-26 17:55:21 +01001114 clear_br_trace(regs);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001115
Naveen N. Rao6cc89ba2016-11-21 22:36:41 +05301116 if (kprobe_post_handler(regs))
1117 return;
1118
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001119 if (notify_die(DIE_SSTEP, "single_step", regs, 5,
1120 5, SIGTRAP) == NOTIFY_STOP)
Li Zhongba12eed2013-05-13 16:16:41 +00001121 goto bail;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001122 if (debugger_sstep(regs))
Li Zhongba12eed2013-05-13 16:16:41 +00001123 goto bail;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001124
1125 _exception(SIGTRAP, regs, TRAP_TRACE, regs->nip);
Li Zhongba12eed2013-05-13 16:16:41 +00001126
1127bail:
1128 exception_exit(prev_state);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001129}
Nicholas Piggin03465f82016-09-16 20:48:08 +10001130NOKPROBE_SYMBOL(single_step_exception);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001131
1132/*
1133 * After we have successfully emulated an instruction, we have to
1134 * check if the instruction was being single-stepped, and if so,
1135 * pretend we got a single-step exception. This was pointed out
1136 * by Kumar Gala. -- paulus
1137 */
Paul Mackerras8dad3f92005-10-06 13:27:05 +10001138static void emulate_single_step(struct pt_regs *regs)
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001139{
K.Prasad2538c2d2010-06-15 11:35:31 +05301140 if (single_stepping(regs))
1141 single_step_exception(regs);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001142}
1143
Kumar Gala5fad2932007-02-07 01:47:59 -06001144static inline int __parse_fpscr(unsigned long fpscr)
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001145{
Eric W. Biedermanaeb1c0f2018-04-17 15:30:54 -05001146 int ret = FPE_FLTUNK;
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001147
1148 /* Invalid operation */
1149 if ((fpscr & FPSCR_VE) && (fpscr & FPSCR_VX))
Kumar Gala5fad2932007-02-07 01:47:59 -06001150 ret = FPE_FLTINV;
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001151
1152 /* Overflow */
1153 else if ((fpscr & FPSCR_OE) && (fpscr & FPSCR_OX))
Kumar Gala5fad2932007-02-07 01:47:59 -06001154 ret = FPE_FLTOVF;
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001155
1156 /* Underflow */
1157 else if ((fpscr & FPSCR_UE) && (fpscr & FPSCR_UX))
Kumar Gala5fad2932007-02-07 01:47:59 -06001158 ret = FPE_FLTUND;
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001159
1160 /* Divide by zero */
1161 else if ((fpscr & FPSCR_ZE) && (fpscr & FPSCR_ZX))
Kumar Gala5fad2932007-02-07 01:47:59 -06001162 ret = FPE_FLTDIV;
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001163
1164 /* Inexact result */
1165 else if ((fpscr & FPSCR_XE) && (fpscr & FPSCR_XX))
Kumar Gala5fad2932007-02-07 01:47:59 -06001166 ret = FPE_FLTRES;
1167
1168 return ret;
1169}
1170
1171static void parse_fpe(struct pt_regs *regs)
1172{
1173 int code = 0;
1174
1175 flush_fp_to_thread(current);
1176
Paul Mackerrasde79f7b2013-09-10 20:20:42 +10001177 code = __parse_fpscr(current->thread.fp_state.fpscr);
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001178
1179 _exception(SIGFPE, regs, code, regs->nip);
1180}
1181
1182/*
1183 * Illegal instruction emulation support. Originally written to
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001184 * provide the PVR to user applications using the mfspr rd, PVR.
1185 * Return non-zero if we can't emulate, or -EFAULT if the associated
1186 * memory access caused an access fault. Return zero on success.
1187 *
1188 * There are a couple of ways to do this, either "decode" the instruction
1189 * or directly match lots of bits. In this case, matching lots of
1190 * bits is faster and easier.
Paul Mackerras86417782005-10-10 22:37:57 +10001191 *
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001192 */
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001193static int emulate_string_inst(struct pt_regs *regs, u32 instword)
1194{
1195 u8 rT = (instword >> 21) & 0x1f;
1196 u8 rA = (instword >> 16) & 0x1f;
1197 u8 NB_RB = (instword >> 11) & 0x1f;
1198 u32 num_bytes;
1199 unsigned long EA;
1200 int pos = 0;
1201
1202 /* Early out if we are an invalid form of lswx */
Kumar Gala16c57b32009-02-10 20:10:44 +00001203 if ((instword & PPC_INST_STRING_MASK) == PPC_INST_LSWX)
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001204 if ((rT == rA) || (rT == NB_RB))
1205 return -EINVAL;
1206
1207 EA = (rA == 0) ? 0 : regs->gpr[rA];
1208
Kumar Gala16c57b32009-02-10 20:10:44 +00001209 switch (instword & PPC_INST_STRING_MASK) {
1210 case PPC_INST_LSWX:
1211 case PPC_INST_STSWX:
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001212 EA += NB_RB;
1213 num_bytes = regs->xer & 0x7f;
1214 break;
Kumar Gala16c57b32009-02-10 20:10:44 +00001215 case PPC_INST_LSWI:
1216 case PPC_INST_STSWI:
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001217 num_bytes = (NB_RB == 0) ? 32 : NB_RB;
1218 break;
1219 default:
1220 return -EINVAL;
1221 }
1222
1223 while (num_bytes != 0)
1224 {
1225 u8 val;
1226 u32 shift = 8 * (3 - (pos & 0x3));
1227
James Yang80aa0fb2013-06-25 11:41:05 -05001228 /* if process is 32-bit, clear upper 32 bits of EA */
1229 if ((regs->msr & MSR_64BIT) == 0)
1230 EA &= 0xFFFFFFFF;
1231
Kumar Gala16c57b32009-02-10 20:10:44 +00001232 switch ((instword & PPC_INST_STRING_MASK)) {
1233 case PPC_INST_LSWX:
1234 case PPC_INST_LSWI:
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001235 if (get_user(val, (u8 __user *)EA))
1236 return -EFAULT;
1237 /* first time updating this reg,
1238 * zero it out */
1239 if (pos == 0)
1240 regs->gpr[rT] = 0;
1241 regs->gpr[rT] |= val << shift;
1242 break;
Kumar Gala16c57b32009-02-10 20:10:44 +00001243 case PPC_INST_STSWI:
1244 case PPC_INST_STSWX:
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001245 val = regs->gpr[rT] >> shift;
1246 if (put_user(val, (u8 __user *)EA))
1247 return -EFAULT;
1248 break;
1249 }
1250 /* move EA to next address */
1251 EA += 1;
1252 num_bytes--;
1253
1254 /* manage our position within the register */
1255 if (++pos == 4) {
1256 pos = 0;
1257 if (++rT == 32)
1258 rT = 0;
1259 }
1260 }
1261
1262 return 0;
1263}
1264
Will Schmidtc3412dc2006-08-30 13:11:38 -05001265static int emulate_popcntb_inst(struct pt_regs *regs, u32 instword)
1266{
1267 u32 ra,rs;
1268 unsigned long tmp;
1269
1270 ra = (instword >> 16) & 0x1f;
1271 rs = (instword >> 21) & 0x1f;
1272
1273 tmp = regs->gpr[rs];
1274 tmp = tmp - ((tmp >> 1) & 0x5555555555555555ULL);
1275 tmp = (tmp & 0x3333333333333333ULL) + ((tmp >> 2) & 0x3333333333333333ULL);
1276 tmp = (tmp + (tmp >> 4)) & 0x0f0f0f0f0f0f0f0fULL;
1277 regs->gpr[ra] = tmp;
1278
1279 return 0;
1280}
1281
Kumar Galac1469f12007-11-19 21:35:29 -06001282static int emulate_isel(struct pt_regs *regs, u32 instword)
1283{
1284 u8 rT = (instword >> 21) & 0x1f;
1285 u8 rA = (instword >> 16) & 0x1f;
1286 u8 rB = (instword >> 11) & 0x1f;
1287 u8 BC = (instword >> 6) & 0x1f;
1288 u8 bit;
1289 unsigned long tmp;
1290
1291 tmp = (rA == 0) ? 0 : regs->gpr[rA];
1292 bit = (regs->ccr >> (31 - BC)) & 0x1;
1293
1294 regs->gpr[rT] = bit ? tmp : regs->gpr[rB];
1295
1296 return 0;
1297}
1298
Michael Neuling6ce6c622013-05-26 18:09:39 +00001299#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
1300static inline bool tm_abort_check(struct pt_regs *regs, int cause)
1301{
1302 /* If we're emulating a load/store in an active transaction, we cannot
1303 * emulate it as the kernel operates in transaction suspended context.
1304 * We need to abort the transaction. This creates a persistent TM
1305 * abort so tell the user what caused it with a new code.
1306 */
1307 if (MSR_TM_TRANSACTIONAL(regs->msr)) {
1308 tm_enable();
1309 tm_abort(cause);
1310 return true;
1311 }
1312 return false;
1313}
1314#else
1315static inline bool tm_abort_check(struct pt_regs *regs, int reason)
1316{
1317 return false;
1318}
1319#endif
1320
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001321static int emulate_instruction(struct pt_regs *regs)
1322{
1323 u32 instword;
1324 u32 rd;
1325
Anton Blanchard4288e342013-08-07 02:01:47 +10001326 if (!user_mode(regs))
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001327 return -EINVAL;
1328 CHECK_FULL_REGS(regs);
1329
1330 if (get_user(instword, (u32 __user *)(regs->nip)))
1331 return -EFAULT;
1332
1333 /* Emulate the mfspr rD, PVR. */
Kumar Gala16c57b32009-02-10 20:10:44 +00001334 if ((instword & PPC_INST_MFSPR_PVR_MASK) == PPC_INST_MFSPR_PVR) {
Anton Blanchardeecff812009-10-27 18:46:55 +00001335 PPC_WARN_EMULATED(mfpvr, regs);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001336 rd = (instword >> 21) & 0x1f;
1337 regs->gpr[rd] = mfspr(SPRN_PVR);
1338 return 0;
1339 }
1340
1341 /* Emulating the dcba insn is just a no-op. */
Geert Uytterhoeven80947e72009-05-18 02:10:05 +00001342 if ((instword & PPC_INST_DCBA_MASK) == PPC_INST_DCBA) {
Anton Blanchardeecff812009-10-27 18:46:55 +00001343 PPC_WARN_EMULATED(dcba, regs);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001344 return 0;
Geert Uytterhoeven80947e72009-05-18 02:10:05 +00001345 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001346
1347 /* Emulate the mcrxr insn. */
Kumar Gala16c57b32009-02-10 20:10:44 +00001348 if ((instword & PPC_INST_MCRXR_MASK) == PPC_INST_MCRXR) {
Paul Mackerras86417782005-10-10 22:37:57 +10001349 int shift = (instword >> 21) & 0x1c;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001350 unsigned long msk = 0xf0000000UL >> shift;
1351
Anton Blanchardeecff812009-10-27 18:46:55 +00001352 PPC_WARN_EMULATED(mcrxr, regs);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001353 regs->ccr = (regs->ccr & ~msk) | ((regs->xer >> shift) & msk);
1354 regs->xer &= ~0xf0000000UL;
1355 return 0;
1356 }
1357
1358 /* Emulate load/store string insn. */
Geert Uytterhoeven80947e72009-05-18 02:10:05 +00001359 if ((instword & PPC_INST_STRING_GEN_MASK) == PPC_INST_STRING) {
Michael Neuling6ce6c622013-05-26 18:09:39 +00001360 if (tm_abort_check(regs,
1361 TM_CAUSE_EMULATE | TM_CAUSE_PERSISTENT))
1362 return -EINVAL;
Anton Blanchardeecff812009-10-27 18:46:55 +00001363 PPC_WARN_EMULATED(string, regs);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001364 return emulate_string_inst(regs, instword);
Geert Uytterhoeven80947e72009-05-18 02:10:05 +00001365 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001366
Will Schmidtc3412dc2006-08-30 13:11:38 -05001367 /* Emulate the popcntb (Population Count Bytes) instruction. */
Kumar Gala16c57b32009-02-10 20:10:44 +00001368 if ((instword & PPC_INST_POPCNTB_MASK) == PPC_INST_POPCNTB) {
Anton Blanchardeecff812009-10-27 18:46:55 +00001369 PPC_WARN_EMULATED(popcntb, regs);
Will Schmidtc3412dc2006-08-30 13:11:38 -05001370 return emulate_popcntb_inst(regs, instword);
1371 }
1372
Kumar Galac1469f12007-11-19 21:35:29 -06001373 /* Emulate isel (Integer Select) instruction */
Kumar Gala16c57b32009-02-10 20:10:44 +00001374 if ((instword & PPC_INST_ISEL_MASK) == PPC_INST_ISEL) {
Anton Blanchardeecff812009-10-27 18:46:55 +00001375 PPC_WARN_EMULATED(isel, regs);
Kumar Galac1469f12007-11-19 21:35:29 -06001376 return emulate_isel(regs, instword);
1377 }
1378
James Yang9863c282013-07-03 16:26:47 -05001379 /* Emulate sync instruction variants */
1380 if ((instword & PPC_INST_SYNC_MASK) == PPC_INST_SYNC) {
1381 PPC_WARN_EMULATED(sync, regs);
1382 asm volatile("sync");
1383 return 0;
1384 }
1385
Alexey Kardashevskiyefcac652011-03-02 15:18:48 +00001386#ifdef CONFIG_PPC64
1387 /* Emulate the mfspr rD, DSCR. */
Anton Blanchard73d2fb72013-05-01 20:06:33 +00001388 if ((((instword & PPC_INST_MFSPR_DSCR_USER_MASK) ==
1389 PPC_INST_MFSPR_DSCR_USER) ||
1390 ((instword & PPC_INST_MFSPR_DSCR_MASK) ==
1391 PPC_INST_MFSPR_DSCR)) &&
Alexey Kardashevskiyefcac652011-03-02 15:18:48 +00001392 cpu_has_feature(CPU_FTR_DSCR)) {
1393 PPC_WARN_EMULATED(mfdscr, regs);
1394 rd = (instword >> 21) & 0x1f;
1395 regs->gpr[rd] = mfspr(SPRN_DSCR);
1396 return 0;
1397 }
1398 /* Emulate the mtspr DSCR, rD. */
Anton Blanchard73d2fb72013-05-01 20:06:33 +00001399 if ((((instword & PPC_INST_MTSPR_DSCR_USER_MASK) ==
1400 PPC_INST_MTSPR_DSCR_USER) ||
1401 ((instword & PPC_INST_MTSPR_DSCR_MASK) ==
1402 PPC_INST_MTSPR_DSCR)) &&
Alexey Kardashevskiyefcac652011-03-02 15:18:48 +00001403 cpu_has_feature(CPU_FTR_DSCR)) {
1404 PPC_WARN_EMULATED(mtdscr, regs);
1405 rd = (instword >> 21) & 0x1f;
Anton Blanchard00ca0de2012-09-03 16:48:46 +00001406 current->thread.dscr = regs->gpr[rd];
Alexey Kardashevskiyefcac652011-03-02 15:18:48 +00001407 current->thread.dscr_inherit = 1;
Anton Blanchard00ca0de2012-09-03 16:48:46 +00001408 mtspr(SPRN_DSCR, current->thread.dscr);
Alexey Kardashevskiyefcac652011-03-02 15:18:48 +00001409 return 0;
1410 }
1411#endif
1412
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001413 return -EINVAL;
1414}
1415
Jeremy Fitzhardinge73c9cea2006-12-08 03:30:41 -08001416int is_valid_bugaddr(unsigned long addr)
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001417{
Jeremy Fitzhardinge73c9cea2006-12-08 03:30:41 -08001418 return is_kernel_addr(addr);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001419}
1420
Kevin Hao3a3b5aa2013-07-14 16:40:07 +08001421#ifdef CONFIG_MATH_EMULATION
1422static int emulate_math(struct pt_regs *regs)
1423{
1424 int ret;
1425 extern int do_mathemu(struct pt_regs *regs);
1426
1427 ret = do_mathemu(regs);
1428 if (ret >= 0)
1429 PPC_WARN_EMULATED(math, regs);
1430
1431 switch (ret) {
1432 case 0:
1433 emulate_single_step(regs);
1434 return 0;
1435 case 1: {
1436 int code = 0;
Paul Mackerrasde79f7b2013-09-10 20:20:42 +10001437 code = __parse_fpscr(current->thread.fp_state.fpscr);
Kevin Hao3a3b5aa2013-07-14 16:40:07 +08001438 _exception(SIGFPE, regs, code, regs->nip);
1439 return 0;
1440 }
1441 case -EFAULT:
1442 _exception(SIGSEGV, regs, SEGV_MAPERR, regs->nip);
1443 return 0;
1444 }
1445
1446 return -1;
1447}
1448#else
1449static inline int emulate_math(struct pt_regs *regs) { return -1; }
1450#endif
1451
Nicholas Piggin03465f82016-09-16 20:48:08 +10001452void program_check_exception(struct pt_regs *regs)
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001453{
Li Zhongba12eed2013-05-13 16:16:41 +00001454 enum ctx_state prev_state = exception_enter();
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001455 unsigned int reason = get_reason(regs);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001456
Kim Phillipsaa42c692006-12-08 02:43:30 -06001457 /* We can now get here via a FP Unavailable exception if the core
Kumar Gala04903a32007-02-07 01:13:32 -06001458 * has no FPU, in that case the reason flags will be 0 */
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001459
1460 if (reason & REASON_FP) {
1461 /* IEEE FP exception */
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001462 parse_fpe(regs);
Li Zhongba12eed2013-05-13 16:16:41 +00001463 goto bail;
Paul Mackerras8dad3f92005-10-06 13:27:05 +10001464 }
1465 if (reason & REASON_TRAP) {
Balbir Singha4c3f902016-02-18 13:48:01 +11001466 unsigned long bugaddr;
Jason Wesselba797b22010-05-20 21:04:25 -05001467 /* Debugger is first in line to stop recursive faults in
1468 * rcu_lock, notify_die, or atomic_notifier_call_chain */
1469 if (debugger_bpt(regs))
Li Zhongba12eed2013-05-13 16:16:41 +00001470 goto bail;
Jason Wesselba797b22010-05-20 21:04:25 -05001471
Naveen N. Rao6cc89ba2016-11-21 22:36:41 +05301472 if (kprobe_handler(regs))
1473 goto bail;
1474
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001475 /* trap exception */
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001476 if (notify_die(DIE_BPT, "breakpoint", regs, 5, 5, SIGTRAP)
1477 == NOTIFY_STOP)
Li Zhongba12eed2013-05-13 16:16:41 +00001478 goto bail;
Jeremy Fitzhardinge73c9cea2006-12-08 03:30:41 -08001479
Balbir Singha4c3f902016-02-18 13:48:01 +11001480 bugaddr = regs->nip;
1481 /*
1482 * Fixup bugaddr for BUG_ON() in real mode
1483 */
1484 if (!is_kernel_addr(bugaddr) && !(regs->msr & MSR_IR))
1485 bugaddr += PAGE_OFFSET;
1486
Jeremy Fitzhardinge73c9cea2006-12-08 03:30:41 -08001487 if (!(regs->msr & MSR_PR) && /* not user-mode */
Balbir Singha4c3f902016-02-18 13:48:01 +11001488 report_bug(bugaddr, regs) == BUG_TRAP_TYPE_WARN) {
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001489 regs->nip += 4;
Li Zhongba12eed2013-05-13 16:16:41 +00001490 goto bail;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001491 }
Paul Mackerras8dad3f92005-10-06 13:27:05 +10001492 _exception(SIGTRAP, regs, TRAP_BRKPT, regs->nip);
Li Zhongba12eed2013-05-13 16:16:41 +00001493 goto bail;
Paul Mackerras8dad3f92005-10-06 13:27:05 +10001494 }
Michael Neulingbc2a9402013-02-13 16:21:40 +00001495#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
1496 if (reason & REASON_TM) {
1497 /* This is a TM "Bad Thing Exception" program check.
1498 * This occurs when:
1499 * - An rfid/hrfid/mtmsrd attempts to cause an illegal
1500 * transition in TM states.
1501 * - A trechkpt is attempted when transactional.
1502 * - A treclaim is attempted when non transactional.
1503 * - A tend is illegally attempted.
1504 * - writing a TM SPR when transactional.
Michael Ellerman632f05742017-10-12 15:45:25 +11001505 *
1506 * If usermode caused this, it's done something illegal and
Michael Neulingbc2a9402013-02-13 16:21:40 +00001507 * gets a SIGILL slap on the wrist. We call it an illegal
1508 * operand to distinguish from the instruction just being bad
1509 * (e.g. executing a 'tend' on a CPU without TM!); it's an
1510 * illegal /placement/ of a valid instruction.
1511 */
1512 if (user_mode(regs)) {
1513 _exception(SIGILL, regs, ILL_ILLOPN, regs->nip);
Li Zhongba12eed2013-05-13 16:16:41 +00001514 goto bail;
Michael Neulingbc2a9402013-02-13 16:21:40 +00001515 } else {
1516 printk(KERN_EMERG "Unexpected TM Bad Thing exception "
Breno Leitao11be3952018-11-26 18:11:59 -02001517 "at %lx (msr 0x%lx) tm_scratch=%llx\n",
1518 regs->nip, regs->msr, get_paca()->tm_scratch);
Michael Neulingbc2a9402013-02-13 16:21:40 +00001519 die("Unrecoverable exception", regs, SIGABRT);
1520 }
1521 }
1522#endif
Paul Mackerras8dad3f92005-10-06 13:27:05 +10001523
Michael Ellermanb3f6a452013-08-15 15:22:19 +10001524 /*
1525 * If we took the program check in the kernel skip down to sending a
1526 * SIGILL. The subsequent cases all relate to emulating instructions
1527 * which we should only do for userspace. We also do not want to enable
1528 * interrupts for kernel faults because that might lead to further
1529 * faults, and loose the context of the original exception.
1530 */
1531 if (!user_mode(regs))
1532 goto sigill;
1533
Benjamin Herrenschmidta3512b22012-05-08 13:38:50 +10001534 /* We restore the interrupt state now */
1535 if (!arch_irq_disabled_regs(regs))
1536 local_irq_enable();
Paul Mackerrascd8a5672006-03-03 17:11:40 +11001537
Kumar Gala04903a32007-02-07 01:13:32 -06001538 /* (reason & REASON_ILLEGAL) would be the obvious thing here,
1539 * but there seems to be a hardware bug on the 405GP (RevD)
1540 * that means ESR is sometimes set incorrectly - either to
1541 * ESR_DST (!?) or 0. In the process of chasing this with the
1542 * hardware people - not sure if it can happen on any illegal
1543 * instruction or only on FP instructions, whether there is a
Benjamin Herrenschmidt4e63f8e2013-06-09 17:01:24 +10001544 * pattern to occurrences etc. -dgibson 31/Mar/2003
1545 */
Kevin Hao3a3b5aa2013-07-14 16:40:07 +08001546 if (!emulate_math(regs))
Li Zhongba12eed2013-05-13 16:16:41 +00001547 goto bail;
Kumar Gala04903a32007-02-07 01:13:32 -06001548
Paul Mackerras8dad3f92005-10-06 13:27:05 +10001549 /* Try to emulate it if we should. */
1550 if (reason & (REASON_ILLEGAL | REASON_PRIVILEGED)) {
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001551 switch (emulate_instruction(regs)) {
1552 case 0:
1553 regs->nip += 4;
1554 emulate_single_step(regs);
Li Zhongba12eed2013-05-13 16:16:41 +00001555 goto bail;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001556 case -EFAULT:
1557 _exception(SIGSEGV, regs, SEGV_MAPERR, regs->nip);
Li Zhongba12eed2013-05-13 16:16:41 +00001558 goto bail;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001559 }
1560 }
Paul Mackerras8dad3f92005-10-06 13:27:05 +10001561
Michael Ellermanb3f6a452013-08-15 15:22:19 +10001562sigill:
Paul Mackerras8dad3f92005-10-06 13:27:05 +10001563 if (reason & REASON_PRIVILEGED)
1564 _exception(SIGILL, regs, ILL_PRVOPC, regs->nip);
1565 else
1566 _exception(SIGILL, regs, ILL_ILLOPC, regs->nip);
Li Zhongba12eed2013-05-13 16:16:41 +00001567
1568bail:
1569 exception_exit(prev_state);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001570}
Nicholas Piggin03465f82016-09-16 20:48:08 +10001571NOKPROBE_SYMBOL(program_check_exception);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001572
Paul Mackerrasbf593902013-06-14 20:07:41 +10001573/*
1574 * This occurs when running in hypervisor mode on POWER6 or later
1575 * and an illegal instruction is encountered.
1576 */
Nicholas Piggin03465f82016-09-16 20:48:08 +10001577void emulation_assist_interrupt(struct pt_regs *regs)
Paul Mackerrasbf593902013-06-14 20:07:41 +10001578{
1579 regs->msr |= REASON_ILLEGAL;
1580 program_check_exception(regs);
1581}
Nicholas Piggin03465f82016-09-16 20:48:08 +10001582NOKPROBE_SYMBOL(emulation_assist_interrupt);
Paul Mackerrasbf593902013-06-14 20:07:41 +10001583
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001584void alignment_exception(struct pt_regs *regs)
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001585{
Li Zhongba12eed2013-05-13 16:16:41 +00001586 enum ctx_state prev_state = exception_enter();
Benjamin Herrenschmidt4393c4f2006-11-01 15:11:39 +11001587 int sig, code, fixed = 0;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001588
Benjamin Herrenschmidta3512b22012-05-08 13:38:50 +10001589 /* We restore the interrupt state now */
1590 if (!arch_irq_disabled_regs(regs))
1591 local_irq_enable();
1592
Michael Neuling6ce6c622013-05-26 18:09:39 +00001593 if (tm_abort_check(regs, TM_CAUSE_ALIGNMENT | TM_CAUSE_PERSISTENT))
1594 goto bail;
1595
Paul Mackerrase9370ae2006-06-07 16:15:39 +10001596 /* we don't implement logging of alignment exceptions */
1597 if (!(current->thread.align_ctl & PR_UNALIGN_SIGBUS))
1598 fixed = fix_alignment(regs);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001599
1600 if (fixed == 1) {
1601 regs->nip += 4; /* skip over emulated instruction */
1602 emulate_single_step(regs);
Li Zhongba12eed2013-05-13 16:16:41 +00001603 goto bail;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001604 }
1605
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001606 /* Operand address was bad */
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001607 if (fixed == -EFAULT) {
Benjamin Herrenschmidt4393c4f2006-11-01 15:11:39 +11001608 sig = SIGSEGV;
1609 code = SEGV_ACCERR;
1610 } else {
1611 sig = SIGBUS;
1612 code = BUS_ADRALN;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001613 }
Benjamin Herrenschmidt4393c4f2006-11-01 15:11:39 +11001614 if (user_mode(regs))
1615 _exception(sig, regs, code, regs->dar);
1616 else
1617 bad_page_fault(regs, regs->dar, sig);
Li Zhongba12eed2013-05-13 16:16:41 +00001618
1619bail:
1620 exception_exit(prev_state);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001621}
1622
1623void StackOverflow(struct pt_regs *regs)
1624{
Christophe Leroy9bf3d3c2019-01-29 16:37:55 +00001625 pr_crit("Kernel stack overflow in process %s[%d], r1=%lx\n",
1626 current->comm, task_pid_nr(current), regs->gpr[1]);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001627 debugger(regs);
1628 show_regs(regs);
1629 panic("kernel stack overflow");
1630}
1631
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001632void kernel_fp_unavailable_exception(struct pt_regs *regs)
1633{
Li Zhongba12eed2013-05-13 16:16:41 +00001634 enum ctx_state prev_state = exception_enter();
1635
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001636 printk(KERN_EMERG "Unrecoverable FP Unavailable Exception "
1637 "%lx at %lx\n", regs->trap, regs->nip);
1638 die("Unrecoverable FP Unavailable Exception", regs, SIGABRT);
Li Zhongba12eed2013-05-13 16:16:41 +00001639
1640 exception_exit(prev_state);
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001641}
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001642
1643void altivec_unavailable_exception(struct pt_regs *regs)
1644{
Li Zhongba12eed2013-05-13 16:16:41 +00001645 enum ctx_state prev_state = exception_enter();
1646
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001647 if (user_mode(regs)) {
1648 /* A user program has executed an altivec instruction,
1649 but this kernel doesn't support altivec. */
1650 _exception(SIGILL, regs, ILL_ILLOPC, regs->nip);
Li Zhongba12eed2013-05-13 16:16:41 +00001651 goto bail;
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001652 }
Anton Blanchard6c4841c2006-10-13 11:41:00 +10001653
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001654 printk(KERN_EMERG "Unrecoverable VMX/Altivec Unavailable Exception "
1655 "%lx at %lx\n", regs->trap, regs->nip);
1656 die("Unrecoverable VMX/Altivec Unavailable Exception", regs, SIGABRT);
Li Zhongba12eed2013-05-13 16:16:41 +00001657
1658bail:
1659 exception_exit(prev_state);
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001660}
1661
Michael Neulingce48b212008-06-25 14:07:18 +10001662void vsx_unavailable_exception(struct pt_regs *regs)
1663{
1664 if (user_mode(regs)) {
1665 /* A user program has executed an vsx instruction,
1666 but this kernel doesn't support vsx. */
1667 _exception(SIGILL, regs, ILL_ILLOPC, regs->nip);
1668 return;
1669 }
1670
1671 printk(KERN_EMERG "Unrecoverable VSX Unavailable Exception "
1672 "%lx at %lx\n", regs->trap, regs->nip);
1673 die("Unrecoverable VSX Unavailable Exception", regs, SIGABRT);
1674}
1675
Michael Neuling25176172013-08-09 17:29:29 +10001676#ifdef CONFIG_PPC64
Cyril Bur172f7aa2016-09-14 18:02:15 +10001677static void tm_unavailable(struct pt_regs *regs)
1678{
Cyril Bur5d176f72016-09-14 18:02:16 +10001679#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
1680 if (user_mode(regs)) {
1681 current->thread.load_tm++;
1682 regs->msr |= MSR_TM;
1683 tm_enable();
1684 tm_restore_sprs(&current->thread);
1685 return;
1686 }
1687#endif
Cyril Bur172f7aa2016-09-14 18:02:15 +10001688 pr_emerg("Unrecoverable TM Unavailable Exception "
1689 "%lx at %lx\n", regs->trap, regs->nip);
1690 die("Unrecoverable TM Unavailable Exception", regs, SIGABRT);
1691}
1692
Michael Ellerman021424a2013-06-25 17:47:56 +10001693void facility_unavailable_exception(struct pt_regs *regs)
Michael Neulingd0c0c9a2013-02-13 16:21:38 +00001694{
Michael Ellerman021424a2013-06-25 17:47:56 +10001695 static char *facility_strings[] = {
Michael Neuling25176172013-08-09 17:29:29 +10001696 [FSCR_FP_LG] = "FPU",
1697 [FSCR_VECVSX_LG] = "VMX/VSX",
1698 [FSCR_DSCR_LG] = "DSCR",
1699 [FSCR_PM_LG] = "PMU SPRs",
1700 [FSCR_BHRB_LG] = "BHRB",
1701 [FSCR_TM_LG] = "TM",
1702 [FSCR_EBB_LG] = "EBB",
1703 [FSCR_TAR_LG] = "TAR",
Nicholas Piggin794464f2017-04-07 11:27:43 +10001704 [FSCR_MSGP_LG] = "MSGP",
Nicholas Piggin9b7ff0c2017-04-07 11:27:44 +10001705 [FSCR_SCV_LG] = "SCV",
Michael Ellerman021424a2013-06-25 17:47:56 +10001706 };
Michael Neuling25176172013-08-09 17:29:29 +10001707 char *facility = "unknown";
Michael Ellerman021424a2013-06-25 17:47:56 +10001708 u64 value;
Anshuman Khandualc952c1c2015-05-21 12:13:01 +05301709 u32 instword, rd;
Michael Neuling25176172013-08-09 17:29:29 +10001710 u8 status;
1711 bool hv;
Michael Ellerman021424a2013-06-25 17:47:56 +10001712
Benjamin Herrenschmidt2271db22018-01-12 13:28:49 +11001713 hv = (TRAP(regs) == 0xf80);
Michael Neuling25176172013-08-09 17:29:29 +10001714 if (hv)
Michael Ellermanb14b6262013-06-25 17:47:57 +10001715 value = mfspr(SPRN_HFSCR);
Michael Neuling25176172013-08-09 17:29:29 +10001716 else
1717 value = mfspr(SPRN_FSCR);
1718
1719 status = value >> 56;
Anshuman Khandual709b9732018-03-29 11:53:37 +05301720 if ((hv || status >= 2) &&
1721 (status < ARRAY_SIZE(facility_strings)) &&
1722 facility_strings[status])
1723 facility = facility_strings[status];
1724
1725 /* We should not have taken this interrupt in kernel */
1726 if (!user_mode(regs)) {
1727 pr_emerg("Facility '%s' unavailable (%d) exception in kernel mode at %lx\n",
1728 facility, status, regs->nip);
1729 die("Unexpected facility unavailable exception", regs, SIGABRT);
1730 }
1731
1732 /* We restore the interrupt state now */
1733 if (!arch_irq_disabled_regs(regs))
1734 local_irq_enable();
1735
Michael Neuling25176172013-08-09 17:29:29 +10001736 if (status == FSCR_DSCR_LG) {
Anshuman Khandualc952c1c2015-05-21 12:13:01 +05301737 /*
1738 * User is accessing the DSCR register using the problem
1739 * state only SPR number (0x03) either through a mfspr or
1740 * a mtspr instruction. If it is a write attempt through
1741 * a mtspr, then we set the inherit bit. This also allows
1742 * the user to write or read the register directly in the
1743 * future by setting via the FSCR DSCR bit. But in case it
1744 * is a read DSCR attempt through a mfspr instruction, we
1745 * just emulate the instruction instead. This code path will
1746 * always emulate all the mfspr instructions till the user
Adam Buchbinder446957b2016-02-24 10:51:11 -08001747 * has attempted at least one mtspr instruction. This way it
Anshuman Khandualc952c1c2015-05-21 12:13:01 +05301748 * preserves the same behaviour when the user is accessing
1749 * the DSCR through privilege level only SPR number (0x11)
1750 * which is emulated through illegal instruction exception.
1751 * We always leave HFSCR DSCR set.
Michael Neuling25176172013-08-09 17:29:29 +10001752 */
Anshuman Khandualc952c1c2015-05-21 12:13:01 +05301753 if (get_user(instword, (u32 __user *)(regs->nip))) {
1754 pr_err("Failed to fetch the user instruction\n");
1755 return;
1756 }
1757
1758 /* Write into DSCR (mtspr 0x03, RS) */
1759 if ((instword & PPC_INST_MTSPR_DSCR_USER_MASK)
1760 == PPC_INST_MTSPR_DSCR_USER) {
1761 rd = (instword >> 21) & 0x1f;
1762 current->thread.dscr = regs->gpr[rd];
1763 current->thread.dscr_inherit = 1;
Michael Neulingb57bd2d2016-06-09 12:31:08 +10001764 current->thread.fscr |= FSCR_DSCR;
1765 mtspr(SPRN_FSCR, current->thread.fscr);
Anshuman Khandualc952c1c2015-05-21 12:13:01 +05301766 }
1767
1768 /* Read from DSCR (mfspr RT, 0x03) */
1769 if ((instword & PPC_INST_MFSPR_DSCR_USER_MASK)
1770 == PPC_INST_MFSPR_DSCR_USER) {
1771 if (emulate_instruction(regs)) {
1772 pr_err("DSCR based mfspr emulation failed\n");
1773 return;
1774 }
1775 regs->nip += 4;
1776 emulate_single_step(regs);
1777 }
Michael Neuling25176172013-08-09 17:29:29 +10001778 return;
Michael Ellermanb14b6262013-06-25 17:47:57 +10001779 }
1780
Cyril Bur172f7aa2016-09-14 18:02:15 +10001781 if (status == FSCR_TM_LG) {
1782 /*
1783 * If we're here then the hardware is TM aware because it
1784 * generated an exception with FSRM_TM set.
1785 *
1786 * If cpu_has_feature(CPU_FTR_TM) is false, then either firmware
1787 * told us not to do TM, or the kernel is not built with TM
1788 * support.
1789 *
1790 * If both of those things are true, then userspace can spam the
1791 * console by triggering the printk() below just by continually
1792 * doing tbegin (or any TM instruction). So in that case just
1793 * send the process a SIGILL immediately.
1794 */
1795 if (!cpu_has_feature(CPU_FTR_TM))
1796 goto out;
1797
1798 tm_unavailable(regs);
1799 return;
1800 }
1801
Balbir Singh93c2ec02016-11-30 17:45:09 +11001802 pr_err_ratelimited("%sFacility '%s' unavailable (%d), exception at 0x%lx, MSR=%lx\n",
1803 hv ? "Hypervisor " : "", facility, status, regs->nip, regs->msr);
Michael Neulingd0c0c9a2013-02-13 16:21:38 +00001804
Cyril Bur172f7aa2016-09-14 18:02:15 +10001805out:
Anshuman Khandual709b9732018-03-29 11:53:37 +05301806 _exception(SIGILL, regs, ILL_ILLOPC, regs->nip);
Michael Neulingd0c0c9a2013-02-13 16:21:38 +00001807}
Michael Neuling25176172013-08-09 17:29:29 +10001808#endif
Michael Neulingd0c0c9a2013-02-13 16:21:38 +00001809
Michael Neulingf54db642013-02-13 16:21:39 +00001810#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
1811
Michael Neulingf54db642013-02-13 16:21:39 +00001812void fp_unavailable_tm(struct pt_regs *regs)
1813{
1814 /* Note: This does not handle any kind of FP laziness. */
1815
1816 TM_DEBUG("FP Unavailable trap whilst transactional at 0x%lx, MSR=%lx\n",
1817 regs->nip, regs->msr);
Michael Neulingf54db642013-02-13 16:21:39 +00001818
1819 /* We can only have got here if the task started using FP after
1820 * beginning the transaction. So, the transactional regs are just a
1821 * copy of the checkpointed ones. But, we still need to recheckpoint
1822 * as we're enabling FP for the process; it will return, abort the
1823 * transaction, and probably retry but now with FP enabled. So the
1824 * checkpointed FP registers need to be loaded.
1825 */
Paul Mackerrasd31626f2014-01-13 15:56:29 +11001826 tm_reclaim_current(TM_CAUSE_FAC_UNAV);
Breno Leitao96695562018-06-18 19:59:42 -03001827
1828 /*
1829 * Reclaim initially saved out bogus (lazy) FPRs to ckfp_state, and
1830 * then it was overwrite by the thr->fp_state by tm_reclaim_thread().
1831 *
1832 * At this point, ck{fp,vr}_state contains the exact values we want to
1833 * recheckpoint.
1834 */
Michael Neulingf54db642013-02-13 16:21:39 +00001835
1836 /* Enable FP for the task: */
Cyril Bura7771172017-11-02 14:09:03 +11001837 current->thread.load_fp = 1;
Michael Neulingf54db642013-02-13 16:21:39 +00001838
Breno Leitao96695562018-06-18 19:59:42 -03001839 /*
1840 * Recheckpoint all the checkpointed ckpt, ck{fp, vr}_state registers.
Michael Neulingf54db642013-02-13 16:21:39 +00001841 */
Cyril Bureb5c3f12017-11-02 14:09:05 +11001842 tm_recheckpoint(&current->thread);
Michael Neulingf54db642013-02-13 16:21:39 +00001843}
1844
Michael Neulingf54db642013-02-13 16:21:39 +00001845void altivec_unavailable_tm(struct pt_regs *regs)
1846{
1847 /* See the comments in fp_unavailable_tm(). This function operates
1848 * the same way.
1849 */
1850
1851 TM_DEBUG("Vector Unavailable trap whilst transactional at 0x%lx,"
1852 "MSR=%lx\n",
1853 regs->nip, regs->msr);
Paul Mackerrasd31626f2014-01-13 15:56:29 +11001854 tm_reclaim_current(TM_CAUSE_FAC_UNAV);
Cyril Bura7771172017-11-02 14:09:03 +11001855 current->thread.load_vec = 1;
Cyril Bureb5c3f12017-11-02 14:09:05 +11001856 tm_recheckpoint(&current->thread);
Michael Neulingf54db642013-02-13 16:21:39 +00001857 current->thread.used_vr = 1;
Paul Mackerras3ac8ff12014-01-13 15:56:30 +11001858}
1859
Michael Neulingf54db642013-02-13 16:21:39 +00001860void vsx_unavailable_tm(struct pt_regs *regs)
1861{
1862 /* See the comments in fp_unavailable_tm(). This works similarly,
1863 * though we're loading both FP and VEC registers in here.
1864 *
1865 * If FP isn't in use, load FP regs. If VEC isn't in use, load VEC
1866 * regs. Either way, set MSR_VSX.
1867 */
1868
1869 TM_DEBUG("VSX Unavailable trap whilst transactional at 0x%lx,"
1870 "MSR=%lx\n",
1871 regs->nip, regs->msr);
1872
Paul Mackerras3ac8ff12014-01-13 15:56:30 +11001873 current->thread.used_vsr = 1;
1874
Michael Neulingf54db642013-02-13 16:21:39 +00001875 /* This reclaims FP and/or VR regs if they're already enabled */
Paul Mackerrasd31626f2014-01-13 15:56:29 +11001876 tm_reclaim_current(TM_CAUSE_FAC_UNAV);
Michael Neulingf54db642013-02-13 16:21:39 +00001877
Cyril Bura7771172017-11-02 14:09:03 +11001878 current->thread.load_vec = 1;
1879 current->thread.load_fp = 1;
Paul Mackerras3ac8ff12014-01-13 15:56:30 +11001880
Cyril Bureb5c3f12017-11-02 14:09:05 +11001881 tm_recheckpoint(&current->thread);
Michael Neulingf54db642013-02-13 16:21:39 +00001882}
Michael Neulingf54db642013-02-13 16:21:39 +00001883#endif /* CONFIG_PPC_TRANSACTIONAL_MEM */
1884
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001885void performance_monitor_exception(struct pt_regs *regs)
1886{
Christoph Lameter69111ba2014-10-21 15:23:25 -05001887 __this_cpu_inc(irq_stat.pmu_irqs);
Anton Blanchard89713ed2010-01-31 20:34:06 +00001888
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001889 perf_irq(regs);
1890}
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001891
Dave Kleikamp172ae2e2010-02-08 11:50:57 +00001892#ifdef CONFIG_PPC_ADV_DEBUG_REGS
Dave Kleikamp3bffb652010-02-08 11:51:18 +00001893static void handle_debug(struct pt_regs *regs, unsigned long debug_status)
1894{
1895 int changed = 0;
1896 /*
1897 * Determine the cause of the debug event, clear the
1898 * event flags and send a trap to the handler. Torez
1899 */
1900 if (debug_status & (DBSR_DAC1R | DBSR_DAC1W)) {
1901 dbcr_dac(current) &= ~(DBCR_DAC1R | DBCR_DAC1W);
1902#ifdef CONFIG_PPC_ADV_DEBUG_DAC_RANGE
Bharat Bhushan51ae8d42013-07-04 11:45:46 +05301903 current->thread.debug.dbcr2 &= ~DBCR2_DAC12MODE;
Dave Kleikamp3bffb652010-02-08 11:51:18 +00001904#endif
Eric W. Biederman47355042018-01-16 16:12:38 -06001905 do_send_trap(regs, mfspr(SPRN_DAC1), debug_status,
Dave Kleikamp3bffb652010-02-08 11:51:18 +00001906 5);
1907 changed |= 0x01;
1908 } else if (debug_status & (DBSR_DAC2R | DBSR_DAC2W)) {
1909 dbcr_dac(current) &= ~(DBCR_DAC2R | DBCR_DAC2W);
Eric W. Biederman47355042018-01-16 16:12:38 -06001910 do_send_trap(regs, mfspr(SPRN_DAC2), debug_status,
Dave Kleikamp3bffb652010-02-08 11:51:18 +00001911 6);
1912 changed |= 0x01;
1913 } else if (debug_status & DBSR_IAC1) {
Bharat Bhushan51ae8d42013-07-04 11:45:46 +05301914 current->thread.debug.dbcr0 &= ~DBCR0_IAC1;
Dave Kleikamp3bffb652010-02-08 11:51:18 +00001915 dbcr_iac_range(current) &= ~DBCR_IAC12MODE;
Eric W. Biederman47355042018-01-16 16:12:38 -06001916 do_send_trap(regs, mfspr(SPRN_IAC1), debug_status,
Dave Kleikamp3bffb652010-02-08 11:51:18 +00001917 1);
1918 changed |= 0x01;
1919 } else if (debug_status & DBSR_IAC2) {
Bharat Bhushan51ae8d42013-07-04 11:45:46 +05301920 current->thread.debug.dbcr0 &= ~DBCR0_IAC2;
Eric W. Biederman47355042018-01-16 16:12:38 -06001921 do_send_trap(regs, mfspr(SPRN_IAC2), debug_status,
Dave Kleikamp3bffb652010-02-08 11:51:18 +00001922 2);
1923 changed |= 0x01;
1924 } else if (debug_status & DBSR_IAC3) {
Bharat Bhushan51ae8d42013-07-04 11:45:46 +05301925 current->thread.debug.dbcr0 &= ~DBCR0_IAC3;
Dave Kleikamp3bffb652010-02-08 11:51:18 +00001926 dbcr_iac_range(current) &= ~DBCR_IAC34MODE;
Eric W. Biederman47355042018-01-16 16:12:38 -06001927 do_send_trap(regs, mfspr(SPRN_IAC3), debug_status,
Dave Kleikamp3bffb652010-02-08 11:51:18 +00001928 3);
1929 changed |= 0x01;
1930 } else if (debug_status & DBSR_IAC4) {
Bharat Bhushan51ae8d42013-07-04 11:45:46 +05301931 current->thread.debug.dbcr0 &= ~DBCR0_IAC4;
Eric W. Biederman47355042018-01-16 16:12:38 -06001932 do_send_trap(regs, mfspr(SPRN_IAC4), debug_status,
Dave Kleikamp3bffb652010-02-08 11:51:18 +00001933 4);
1934 changed |= 0x01;
1935 }
1936 /*
1937 * At the point this routine was called, the MSR(DE) was turned off.
1938 * Check all other debug flags and see if that bit needs to be turned
1939 * back on or not.
1940 */
Bharat Bhushan51ae8d42013-07-04 11:45:46 +05301941 if (DBCR_ACTIVE_EVENTS(current->thread.debug.dbcr0,
Bharat Bhushan95791982013-06-26 11:12:22 +05301942 current->thread.debug.dbcr1))
Dave Kleikamp3bffb652010-02-08 11:51:18 +00001943 regs->msr |= MSR_DE;
1944 else
1945 /* Make sure the IDM flag is off */
Bharat Bhushan51ae8d42013-07-04 11:45:46 +05301946 current->thread.debug.dbcr0 &= ~DBCR0_IDM;
Dave Kleikamp3bffb652010-02-08 11:51:18 +00001947
1948 if (changed & 0x01)
Bharat Bhushan51ae8d42013-07-04 11:45:46 +05301949 mtspr(SPRN_DBCR0, current->thread.debug.dbcr0);
Dave Kleikamp3bffb652010-02-08 11:51:18 +00001950}
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001951
Nicholas Piggin03465f82016-09-16 20:48:08 +10001952void DebugException(struct pt_regs *regs, unsigned long debug_status)
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001953{
Bharat Bhushan51ae8d42013-07-04 11:45:46 +05301954 current->thread.debug.dbsr = debug_status;
Dave Kleikamp3bffb652010-02-08 11:51:18 +00001955
Roland McGrathec097c82009-05-28 21:26:38 +00001956 /* Hack alert: On BookE, Branch Taken stops on the branch itself, while
1957 * on server, it stops on the target of the branch. In order to simulate
1958 * the server behaviour, we thus restart right away with a single step
1959 * instead of stopping here when hitting a BT
1960 */
1961 if (debug_status & DBSR_BT) {
1962 regs->msr &= ~MSR_DE;
1963
1964 /* Disable BT */
1965 mtspr(SPRN_DBCR0, mfspr(SPRN_DBCR0) & ~DBCR0_BT);
1966 /* Clear the BT event */
1967 mtspr(SPRN_DBSR, DBSR_BT);
1968
1969 /* Do the single step trick only when coming from userspace */
1970 if (user_mode(regs)) {
Bharat Bhushan51ae8d42013-07-04 11:45:46 +05301971 current->thread.debug.dbcr0 &= ~DBCR0_BT;
1972 current->thread.debug.dbcr0 |= DBCR0_IDM | DBCR0_IC;
Roland McGrathec097c82009-05-28 21:26:38 +00001973 regs->msr |= MSR_DE;
1974 return;
1975 }
1976
Naveen N. Rao6cc89ba2016-11-21 22:36:41 +05301977 if (kprobe_post_handler(regs))
1978 return;
1979
Roland McGrathec097c82009-05-28 21:26:38 +00001980 if (notify_die(DIE_SSTEP, "block_step", regs, 5,
1981 5, SIGTRAP) == NOTIFY_STOP) {
1982 return;
1983 }
1984 if (debugger_sstep(regs))
1985 return;
1986 } else if (debug_status & DBSR_IC) { /* Instruction complete */
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001987 regs->msr &= ~MSR_DE;
Kumar Galaf8279622008-06-26 02:01:37 -05001988
1989 /* Disable instruction completion */
1990 mtspr(SPRN_DBCR0, mfspr(SPRN_DBCR0) & ~DBCR0_IC);
1991 /* Clear the instruction completion event */
1992 mtspr(SPRN_DBSR, DBSR_IC);
1993
Naveen N. Rao6cc89ba2016-11-21 22:36:41 +05301994 if (kprobe_post_handler(regs))
1995 return;
1996
Kumar Galaf8279622008-06-26 02:01:37 -05001997 if (notify_die(DIE_SSTEP, "single_step", regs, 5,
1998 5, SIGTRAP) == NOTIFY_STOP) {
1999 return;
2000 }
2001
2002 if (debugger_sstep(regs))
2003 return;
2004
Dave Kleikamp3bffb652010-02-08 11:51:18 +00002005 if (user_mode(regs)) {
Bharat Bhushan51ae8d42013-07-04 11:45:46 +05302006 current->thread.debug.dbcr0 &= ~DBCR0_IC;
2007 if (DBCR_ACTIVE_EVENTS(current->thread.debug.dbcr0,
2008 current->thread.debug.dbcr1))
Dave Kleikamp3bffb652010-02-08 11:51:18 +00002009 regs->msr |= MSR_DE;
2010 else
2011 /* Make sure the IDM bit is off */
Bharat Bhushan51ae8d42013-07-04 11:45:46 +05302012 current->thread.debug.dbcr0 &= ~DBCR0_IDM;
Dave Kleikamp3bffb652010-02-08 11:51:18 +00002013 }
Kumar Galaf8279622008-06-26 02:01:37 -05002014
2015 _exception(SIGTRAP, regs, TRAP_TRACE, regs->nip);
Dave Kleikamp3bffb652010-02-08 11:51:18 +00002016 } else
2017 handle_debug(regs, debug_status);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002018}
Nicholas Piggin03465f82016-09-16 20:48:08 +10002019NOKPROBE_SYMBOL(DebugException);
Dave Kleikamp172ae2e2010-02-08 11:50:57 +00002020#endif /* CONFIG_PPC_ADV_DEBUG_REGS */
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002021
2022#if !defined(CONFIG_TAU_INT)
2023void TAUException(struct pt_regs *regs)
2024{
2025 printk("TAU trap at PC: %lx, MSR: %lx, vector=%lx %s\n",
2026 regs->nip, regs->msr, regs->trap, print_tainted());
2027}
2028#endif /* CONFIG_INT_TAU */
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002029
2030#ifdef CONFIG_ALTIVEC
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10002031void altivec_assist_exception(struct pt_regs *regs)
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002032{
2033 int err;
2034
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002035 if (!user_mode(regs)) {
2036 printk(KERN_EMERG "VMX/Altivec assist exception in kernel mode"
2037 " at %lx\n", regs->nip);
Paul Mackerras8dad3f92005-10-06 13:27:05 +10002038 die("Kernel VMX/Altivec assist exception", regs, SIGILL);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002039 }
2040
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10002041 flush_altivec_to_thread(current);
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10002042
Anton Blanchardeecff812009-10-27 18:46:55 +00002043 PPC_WARN_EMULATED(altivec, regs);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002044 err = emulate_altivec(regs);
2045 if (err == 0) {
2046 regs->nip += 4; /* skip emulated instruction */
2047 emulate_single_step(regs);
2048 return;
2049 }
2050
2051 if (err == -EFAULT) {
2052 /* got an error reading the instruction */
2053 _exception(SIGSEGV, regs, SEGV_ACCERR, regs->nip);
2054 } else {
2055 /* didn't recognize the instruction */
2056 /* XXX quick hack for now: set the non-Java bit in the VSCR */
Christian Dietrich76462232011-06-04 05:36:54 +00002057 printk_ratelimited(KERN_ERR "Unrecognized altivec instruction "
2058 "in %s at %lx\n", current->comm, regs->nip);
Paul Mackerrasde79f7b2013-09-10 20:20:42 +10002059 current->thread.vr_state.vscr.u[3] |= 0x10000;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002060 }
2061}
2062#endif /* CONFIG_ALTIVEC */
2063
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002064#ifdef CONFIG_FSL_BOOKE
2065void CacheLockingException(struct pt_regs *regs, unsigned long address,
2066 unsigned long error_code)
2067{
2068 /* We treat cache locking instructions from the user
2069 * as priv ops, in the future we could try to do
2070 * something smarter
2071 */
2072 if (error_code & (ESR_DLK|ESR_ILK))
2073 _exception(SIGILL, regs, ILL_PRVOPC, regs->nip);
2074 return;
2075}
2076#endif /* CONFIG_FSL_BOOKE */
2077
2078#ifdef CONFIG_SPE
2079void SPEFloatingPointException(struct pt_regs *regs)
2080{
Liu Yu6a800f32008-10-28 11:50:21 +08002081 extern int do_spe_mathemu(struct pt_regs *regs);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002082 unsigned long spefscr;
2083 int fpexc_mode;
Eric W. Biedermanaeb1c0f2018-04-17 15:30:54 -05002084 int code = FPE_FLTUNK;
Liu Yu6a800f32008-10-28 11:50:21 +08002085 int err;
2086
Christophe Leroyef429122019-04-30 12:38:57 +00002087 /* We restore the interrupt state now */
2088 if (!arch_irq_disabled_regs(regs))
2089 local_irq_enable();
2090
yu liu685659e2011-06-14 18:34:25 -05002091 flush_spe_to_thread(current);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002092
2093 spefscr = current->thread.spefscr;
2094 fpexc_mode = current->thread.fpexc_mode;
2095
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002096 if ((spefscr & SPEFSCR_FOVF) && (fpexc_mode & PR_FP_EXC_OVF)) {
2097 code = FPE_FLTOVF;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002098 }
2099 else if ((spefscr & SPEFSCR_FUNF) && (fpexc_mode & PR_FP_EXC_UND)) {
2100 code = FPE_FLTUND;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002101 }
2102 else if ((spefscr & SPEFSCR_FDBZ) && (fpexc_mode & PR_FP_EXC_DIV))
2103 code = FPE_FLTDIV;
2104 else if ((spefscr & SPEFSCR_FINV) && (fpexc_mode & PR_FP_EXC_INV)) {
2105 code = FPE_FLTINV;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002106 }
2107 else if ((spefscr & (SPEFSCR_FG | SPEFSCR_FX)) && (fpexc_mode & PR_FP_EXC_RES))
2108 code = FPE_FLTRES;
2109
Liu Yu6a800f32008-10-28 11:50:21 +08002110 err = do_spe_mathemu(regs);
2111 if (err == 0) {
2112 regs->nip += 4; /* skip emulated instruction */
2113 emulate_single_step(regs);
2114 return;
2115 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002116
Liu Yu6a800f32008-10-28 11:50:21 +08002117 if (err == -EFAULT) {
2118 /* got an error reading the instruction */
2119 _exception(SIGSEGV, regs, SEGV_ACCERR, regs->nip);
2120 } else if (err == -EINVAL) {
2121 /* didn't recognize the instruction */
2122 printk(KERN_ERR "unrecognized spe instruction "
2123 "in %s at %lx\n", current->comm, regs->nip);
2124 } else {
2125 _exception(SIGFPE, regs, code, regs->nip);
2126 }
2127
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002128 return;
2129}
Liu Yu6a800f32008-10-28 11:50:21 +08002130
2131void SPEFloatingPointRoundException(struct pt_regs *regs)
2132{
2133 extern int speround_handler(struct pt_regs *regs);
2134 int err;
2135
Christophe Leroyef429122019-04-30 12:38:57 +00002136 /* We restore the interrupt state now */
2137 if (!arch_irq_disabled_regs(regs))
2138 local_irq_enable();
2139
Liu Yu6a800f32008-10-28 11:50:21 +08002140 preempt_disable();
2141 if (regs->msr & MSR_SPE)
2142 giveup_spe(current);
2143 preempt_enable();
2144
2145 regs->nip -= 4;
2146 err = speround_handler(regs);
2147 if (err == 0) {
2148 regs->nip += 4; /* skip emulated instruction */
2149 emulate_single_step(regs);
2150 return;
2151 }
2152
2153 if (err == -EFAULT) {
2154 /* got an error reading the instruction */
2155 _exception(SIGSEGV, regs, SEGV_ACCERR, regs->nip);
2156 } else if (err == -EINVAL) {
2157 /* didn't recognize the instruction */
2158 printk(KERN_ERR "unrecognized spe instruction "
2159 "in %s at %lx\n", current->comm, regs->nip);
2160 } else {
Eric W. Biedermanaeb1c0f2018-04-17 15:30:54 -05002161 _exception(SIGFPE, regs, FPE_FLTUNK, regs->nip);
Liu Yu6a800f32008-10-28 11:50:21 +08002162 return;
2163 }
2164}
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002165#endif
2166
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10002167/*
2168 * We enter here if we get an unrecoverable exception, that is, one
2169 * that happened at a point where the RI (recoverable interrupt) bit
2170 * in the MSR is 0. This indicates that SRR0/1 are live, and that
2171 * we therefore lost state by taking this exception.
2172 */
2173void unrecoverable_exception(struct pt_regs *regs)
2174{
Christophe Leroy51423a92018-09-25 14:10:04 +00002175 pr_emerg("Unrecoverable exception %lx at %lx (msr=%lx)\n",
2176 regs->trap, regs->nip, regs->msr);
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10002177 die("Unrecoverable exception", regs, SIGABRT);
2178}
Naveen N. Rao15770a12017-06-29 23:19:19 +05302179NOKPROBE_SYMBOL(unrecoverable_exception);
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10002180
Jason Gunthorpe1e18c172012-10-05 08:07:15 +00002181#if defined(CONFIG_BOOKE_WDT) || defined(CONFIG_40x)
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002182/*
2183 * Default handler for a Watchdog exception,
2184 * spins until a reboot occurs
2185 */
2186void __attribute__ ((weak)) WatchdogHandler(struct pt_regs *regs)
2187{
2188 /* Generic WatchdogHandler, implement your own */
2189 mtspr(SPRN_TCR, mfspr(SPRN_TCR)&(~TCR_WIE));
2190 return;
2191}
2192
2193void WatchdogException(struct pt_regs *regs)
2194{
2195 printk (KERN_EMERG "PowerPC Book-E Watchdog Exception\n");
2196 WatchdogHandler(regs);
2197}
2198#endif
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10002199
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10002200/*
2201 * We enter here if we discover during exception entry that we are
2202 * running in supervisor mode with a userspace value in the stack pointer.
2203 */
2204void kernel_bad_stack(struct pt_regs *regs)
2205{
2206 printk(KERN_EMERG "Bad kernel stack pointer %lx at %lx\n",
2207 regs->gpr[1], regs->nip);
2208 die("Bad kernel stack pointer", regs, SIGABRT);
2209}
Naveen N. Rao15770a12017-06-29 23:19:19 +05302210NOKPROBE_SYMBOL(kernel_bad_stack);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002211
2212void __init trap_init(void)
2213{
2214}
Geert Uytterhoeven80947e72009-05-18 02:10:05 +00002215
2216
2217#ifdef CONFIG_PPC_EMULATED_STATS
2218
2219#define WARN_EMULATED_SETUP(type) .type = { .name = #type }
2220
2221struct ppc_emulated ppc_emulated = {
2222#ifdef CONFIG_ALTIVEC
2223 WARN_EMULATED_SETUP(altivec),
2224#endif
2225 WARN_EMULATED_SETUP(dcba),
2226 WARN_EMULATED_SETUP(dcbz),
2227 WARN_EMULATED_SETUP(fp_pair),
2228 WARN_EMULATED_SETUP(isel),
2229 WARN_EMULATED_SETUP(mcrxr),
2230 WARN_EMULATED_SETUP(mfpvr),
2231 WARN_EMULATED_SETUP(multiple),
2232 WARN_EMULATED_SETUP(popcntb),
2233 WARN_EMULATED_SETUP(spe),
2234 WARN_EMULATED_SETUP(string),
Scott Wooda3821b22013-10-28 22:07:59 -05002235 WARN_EMULATED_SETUP(sync),
Geert Uytterhoeven80947e72009-05-18 02:10:05 +00002236 WARN_EMULATED_SETUP(unaligned),
2237#ifdef CONFIG_MATH_EMULATION
2238 WARN_EMULATED_SETUP(math),
Geert Uytterhoeven80947e72009-05-18 02:10:05 +00002239#endif
2240#ifdef CONFIG_VSX
2241 WARN_EMULATED_SETUP(vsx),
2242#endif
Alexey Kardashevskiyefcac652011-03-02 15:18:48 +00002243#ifdef CONFIG_PPC64
2244 WARN_EMULATED_SETUP(mfdscr),
2245 WARN_EMULATED_SETUP(mtdscr),
Anton Blanchardf83319d2014-03-28 17:01:23 +11002246 WARN_EMULATED_SETUP(lq_stq),
Michael Neuling50803322017-09-15 15:25:48 +10002247 WARN_EMULATED_SETUP(lxvw4x),
2248 WARN_EMULATED_SETUP(lxvh8x),
2249 WARN_EMULATED_SETUP(lxvd2x),
2250 WARN_EMULATED_SETUP(lxvb16x),
Alexey Kardashevskiyefcac652011-03-02 15:18:48 +00002251#endif
Geert Uytterhoeven80947e72009-05-18 02:10:05 +00002252};
2253
2254u32 ppc_warn_emulated;
2255
2256void ppc_warn_emulated_print(const char *type)
2257{
Christian Dietrich76462232011-06-04 05:36:54 +00002258 pr_warn_ratelimited("%s used emulated %s instruction\n", current->comm,
2259 type);
Geert Uytterhoeven80947e72009-05-18 02:10:05 +00002260}
2261
2262static int __init ppc_warn_emulated_init(void)
2263{
2264 struct dentry *dir, *d;
2265 unsigned int i;
2266 struct ppc_emulated_entry *entries = (void *)&ppc_emulated;
2267
2268 if (!powerpc_debugfs_root)
2269 return -ENODEV;
2270
2271 dir = debugfs_create_dir("emulated_instructions",
2272 powerpc_debugfs_root);
2273 if (!dir)
2274 return -ENOMEM;
2275
Russell Currey57ad583f2017-01-12 14:54:13 +11002276 d = debugfs_create_u32("do_warn", 0644, dir,
Geert Uytterhoeven80947e72009-05-18 02:10:05 +00002277 &ppc_warn_emulated);
2278 if (!d)
2279 goto fail;
2280
2281 for (i = 0; i < sizeof(ppc_emulated)/sizeof(*entries); i++) {
Russell Currey57ad583f2017-01-12 14:54:13 +11002282 d = debugfs_create_u32(entries[i].name, 0644, dir,
Geert Uytterhoeven80947e72009-05-18 02:10:05 +00002283 (u32 *)&entries[i].val.counter);
2284 if (!d)
2285 goto fail;
2286 }
2287
2288 return 0;
2289
2290fail:
2291 debugfs_remove_recursive(dir);
2292 return -ENOMEM;
2293}
2294
2295device_initcall(ppc_warn_emulated_init);
2296
2297#endif /* CONFIG_PPC_EMULATED_STATS */