blob: 164fc92895be1ebd66fb8faf82d669e1bf53b32d [file] [log] [blame]
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001/*
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002 * Copyright (C) 1995-1996 Gary Thomas (gdt@linuxppc.org)
Scott Woodfe04b112010-04-08 00:38:22 -05003 * Copyright 2007-2010 Freescale Semiconductor, Inc.
Paul Mackerras14cf11a2005-09-26 16:04:21 +10004 *
5 * This program is free software; you can redistribute it and/or
6 * modify it under the terms of the GNU General Public License
7 * as published by the Free Software Foundation; either version
8 * 2 of the License, or (at your option) any later version.
9 *
10 * Modified by Cort Dougan (cort@cs.nmt.edu)
11 * and Paul Mackerras (paulus@samba.org)
12 */
13
14/*
15 * This file handles the architecture-dependent parts of hardware exceptions
16 */
17
Paul Mackerras14cf11a2005-09-26 16:04:21 +100018#include <linux/errno.h>
19#include <linux/sched.h>
Ingo Molnarb17b0152017-02-08 18:51:35 +010020#include <linux/sched/debug.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100021#include <linux/kernel.h>
22#include <linux/mm.h>
Ram Pai99cd1302018-01-18 17:50:42 -080023#include <linux/pkeys.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100024#include <linux/stddef.h>
25#include <linux/unistd.h>
Paul Mackerras8dad3f92005-10-06 13:27:05 +100026#include <linux/ptrace.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100027#include <linux/user.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100028#include <linux/interrupt.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100029#include <linux/init.h>
Paul Gortmaker8a39b052016-08-16 10:57:34 -040030#include <linux/extable.h>
31#include <linux/module.h> /* print_modules */
Paul Mackerras8dad3f92005-10-06 13:27:05 +100032#include <linux/prctl.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100033#include <linux/delay.h>
34#include <linux/kprobes.h>
Michael Ellermancc532912005-12-04 18:39:43 +110035#include <linux/kexec.h>
Michael Hanselmann5474c122006-06-25 05:47:08 -070036#include <linux/backlight.h>
Jeremy Fitzhardinge73c9cea2006-12-08 03:30:41 -080037#include <linux/bug.h>
Christoph Hellwig1eeb66a2007-05-08 00:27:03 -070038#include <linux/kdebug.h>
Christian Dietrich76462232011-06-04 05:36:54 +000039#include <linux/ratelimit.h>
Li Zhongba12eed2013-05-13 16:16:41 +000040#include <linux/context_tracking.h>
Michael Neuling50803322017-09-15 15:25:48 +100041#include <linux/smp.h>
Nicholas Piggin35adacd2017-12-24 02:49:23 +100042#include <linux/console.h>
43#include <linux/kmsg_dump.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100044
Geert Uytterhoeven80947e72009-05-18 02:10:05 +000045#include <asm/emulated_ops.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100046#include <asm/pgtable.h>
Linus Torvalds7c0f6ba2016-12-24 11:46:01 -080047#include <linux/uaccess.h>
Michael Ellerman7644d582017-02-10 12:04:56 +110048#include <asm/debugfs.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100049#include <asm/io.h>
Paul Mackerras86417782005-10-10 22:37:57 +100050#include <asm/machdep.h>
51#include <asm/rtas.h>
David Gibsonf7f6f4f2005-10-19 14:53:32 +100052#include <asm/pmc.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100053#include <asm/reg.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100054#ifdef CONFIG_PMAC_BACKLIGHT
55#include <asm/backlight.h>
56#endif
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +100057#ifdef CONFIG_PPC64
Paul Mackerras86417782005-10-10 22:37:57 +100058#include <asm/firmware.h>
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +100059#include <asm/processor.h>
Michael Neuling6ce6c622013-05-26 18:09:39 +000060#include <asm/tm.h>
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +100061#endif
David Wilderc0ce7d02006-06-23 15:29:34 -070062#include <asm/kexec.h>
Kumar Gala16c57b32009-02-10 20:10:44 +000063#include <asm/ppc-opcode.h>
Shaohui Xiecce1f102010-11-18 14:57:32 +080064#include <asm/rio.h>
Mahesh Salgaonkarebaeb5a2012-02-16 01:14:45 +000065#include <asm/fadump.h>
David Howellsae3a1972012-03-28 18:30:02 +010066#include <asm/switch_to.h>
Michael Neulingf54db642013-02-13 16:21:39 +000067#include <asm/tm.h>
David Howellsae3a1972012-03-28 18:30:02 +010068#include <asm/debug.h>
Daniel Axtens42f5b4c2016-05-18 11:16:50 +100069#include <asm/asm-prototypes.h>
Mahesh Salgaonkarfd7bacb2016-05-15 09:44:26 +053070#include <asm/hmi.h>
Hongtao Jia4e0e3432013-04-28 13:20:08 +080071#include <sysdev/fsl_pci.h>
Naveen N. Rao6cc89ba2016-11-21 22:36:41 +053072#include <asm/kprobes.h>
Murilo Opsfelder Araujoa99b9c52018-08-01 18:33:20 -030073#include <asm/stacktrace.h>
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +100074
Thiago Jung Bauermannda665882016-11-29 23:45:50 +110075#if defined(CONFIG_DEBUGGER) || defined(CONFIG_KEXEC_CORE)
Anton Blanchard5be34922010-01-12 00:50:14 +000076int (*__debugger)(struct pt_regs *regs) __read_mostly;
77int (*__debugger_ipi)(struct pt_regs *regs) __read_mostly;
78int (*__debugger_bpt)(struct pt_regs *regs) __read_mostly;
79int (*__debugger_sstep)(struct pt_regs *regs) __read_mostly;
80int (*__debugger_iabr_match)(struct pt_regs *regs) __read_mostly;
Michael Neuling9422de32012-12-20 14:06:44 +000081int (*__debugger_break_match)(struct pt_regs *regs) __read_mostly;
Anton Blanchard5be34922010-01-12 00:50:14 +000082int (*__debugger_fault_handler)(struct pt_regs *regs) __read_mostly;
Paul Mackerras14cf11a2005-09-26 16:04:21 +100083
84EXPORT_SYMBOL(__debugger);
85EXPORT_SYMBOL(__debugger_ipi);
86EXPORT_SYMBOL(__debugger_bpt);
87EXPORT_SYMBOL(__debugger_sstep);
88EXPORT_SYMBOL(__debugger_iabr_match);
Michael Neuling9422de32012-12-20 14:06:44 +000089EXPORT_SYMBOL(__debugger_break_match);
Paul Mackerras14cf11a2005-09-26 16:04:21 +100090EXPORT_SYMBOL(__debugger_fault_handler);
91#endif
92
Michael Neuling8b3c34c2013-02-13 16:21:32 +000093/* Transactional Memory trap debug */
94#ifdef TM_DEBUG_SW
95#define TM_DEBUG(x...) printk(KERN_INFO x)
96#else
97#define TM_DEBUG(x...) do { } while(0)
98#endif
99
Murilo Opsfelder Araujo0f642d62018-08-01 18:33:18 -0300100static const char *signame(int signr)
101{
102 switch (signr) {
103 case SIGBUS: return "bus error";
104 case SIGFPE: return "floating point exception";
105 case SIGILL: return "illegal instruction";
106 case SIGSEGV: return "segfault";
107 case SIGTRAP: return "unhandled trap";
108 }
109
110 return "unknown signal";
111}
112
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000113/*
114 * Trap & Exception support
115 */
116
anton@samba.org6031d9d2007-03-20 20:38:12 -0500117#ifdef CONFIG_PMAC_BACKLIGHT
118static void pmac_backlight_unblank(void)
119{
120 mutex_lock(&pmac_backlight_mutex);
121 if (pmac_backlight) {
122 struct backlight_properties *props;
123
124 props = &pmac_backlight->props;
125 props->brightness = props->max_brightness;
126 props->power = FB_BLANK_UNBLANK;
127 backlight_update_status(pmac_backlight);
128 }
129 mutex_unlock(&pmac_backlight_mutex);
130}
131#else
132static inline void pmac_backlight_unblank(void) { }
133#endif
134
Nicholas Piggin6fcd6ba2017-07-19 16:59:11 +1000135/*
136 * If oops/die is expected to crash the machine, return true here.
137 *
138 * This should not be expected to be 100% accurate, there may be
139 * notifiers registered or other unexpected conditions that may bring
140 * down the kernel. Or if the current process in the kernel is holding
141 * locks or has other critical state, the kernel may become effectively
142 * unusable anyway.
143 */
144bool die_will_crash(void)
145{
146 if (should_fadump_crash())
147 return true;
148 if (kexec_should_crash(current))
149 return true;
150 if (in_interrupt() || panic_on_oops ||
151 !current->pid || is_global_init(current))
152 return true;
153
154 return false;
155}
156
Anton Blanchard760ca4d2011-11-30 00:23:13 +0000157static arch_spinlock_t die_lock = __ARCH_SPIN_LOCK_UNLOCKED;
158static int die_owner = -1;
159static unsigned int die_nest_count;
160static int die_counter;
161
Nicholas Piggin35adacd2017-12-24 02:49:23 +1000162extern void panic_flush_kmsg_start(void)
163{
164 /*
165 * These are mostly taken from kernel/panic.c, but tries to do
166 * relatively minimal work. Don't use delay functions (TB may
167 * be broken), don't crash dump (need to set a firmware log),
168 * don't run notifiers. We do want to get some information to
169 * Linux console.
170 */
171 console_verbose();
172 bust_spinlocks(1);
173}
174
175extern void panic_flush_kmsg_end(void)
176{
177 printk_safe_flush_on_panic();
178 kmsg_dump(KMSG_DUMP_PANIC);
179 bust_spinlocks(0);
180 debug_locks_off();
181 console_flush_on_panic();
182}
183
Nicholas Piggin03465f82016-09-16 20:48:08 +1000184static unsigned long oops_begin(struct pt_regs *regs)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000185{
Anton Blanchard760ca4d2011-11-30 00:23:13 +0000186 int cpu;
anton@samba.org34c2a142007-03-20 20:38:13 -0500187 unsigned long flags;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000188
anton@samba.org293e4682007-03-20 20:38:11 -0500189 oops_enter();
190
Anton Blanchard760ca4d2011-11-30 00:23:13 +0000191 /* racy, but better than risking deadlock. */
192 raw_local_irq_save(flags);
193 cpu = smp_processor_id();
194 if (!arch_spin_trylock(&die_lock)) {
195 if (cpu == die_owner)
196 /* nested oops. should stop eventually */;
197 else
198 arch_spin_lock(&die_lock);
anton@samba.org34c2a142007-03-20 20:38:13 -0500199 }
Anton Blanchard760ca4d2011-11-30 00:23:13 +0000200 die_nest_count++;
201 die_owner = cpu;
202 console_verbose();
203 bust_spinlocks(1);
204 if (machine_is(powermac))
205 pmac_backlight_unblank();
206 return flags;
207}
Nicholas Piggin03465f82016-09-16 20:48:08 +1000208NOKPROBE_SYMBOL(oops_begin);
Michael Hanselmann5474c122006-06-25 05:47:08 -0700209
Nicholas Piggin03465f82016-09-16 20:48:08 +1000210static void oops_end(unsigned long flags, struct pt_regs *regs,
Anton Blanchard760ca4d2011-11-30 00:23:13 +0000211 int signr)
212{
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000213 bust_spinlocks(0);
Rusty Russell373d4d02013-01-21 17:17:39 +1030214 add_taint(TAINT_DIE, LOCKDEP_NOW_UNRELIABLE);
Anton Blanchard760ca4d2011-11-30 00:23:13 +0000215 die_nest_count--;
Anton Blanchard58154c82011-11-30 00:23:09 +0000216 oops_exit();
217 printk("\n");
Nicholas Piggin7458e8b2016-11-08 23:14:45 +1100218 if (!die_nest_count) {
Anton Blanchard760ca4d2011-11-30 00:23:13 +0000219 /* Nest count reaches zero, release the lock. */
Nicholas Piggin7458e8b2016-11-08 23:14:45 +1100220 die_owner = -1;
Anton Blanchard760ca4d2011-11-30 00:23:13 +0000221 arch_spin_unlock(&die_lock);
Nicholas Piggin7458e8b2016-11-08 23:14:45 +1100222 }
Anton Blanchard760ca4d2011-11-30 00:23:13 +0000223 raw_local_irq_restore(flags);
David Wilderc0ce7d02006-06-23 15:29:34 -0700224
Nicholas Piggind40b6762018-03-27 01:01:16 +1000225 /*
226 * system_reset_excption handles debugger, crash dump, panic, for 0x100
227 */
228 if (TRAP(regs) == 0x100)
229 return;
230
Mahesh Salgaonkarebaeb5a2012-02-16 01:14:45 +0000231 crash_fadump(regs, "die oops");
232
Nicholas Piggin4388c9b2017-07-05 13:56:27 +1000233 if (kexec_should_crash(current))
David Wilderc0ce7d02006-06-23 15:29:34 -0700234 crash_kexec(regs);
Anton Blanchard9b00ac02011-11-30 00:23:10 +0000235
Anton Blanchard760ca4d2011-11-30 00:23:13 +0000236 if (!signr)
237 return;
238
Anton Blanchard58154c82011-11-30 00:23:09 +0000239 /*
240 * While our oops output is serialised by a spinlock, output
241 * from panic() called below can race and corrupt it. If we
242 * know we are going to panic, delay for 1 second so we have a
243 * chance to get clean backtraces from all CPUs that are oopsing.
244 */
245 if (in_interrupt() || panic_on_oops || !current->pid ||
246 is_global_init(current)) {
247 mdelay(MSEC_PER_SEC);
248 }
249
Hormscea6a4b2006-07-30 03:03:34 -0700250 if (panic_on_oops)
Horms012c4372006-08-13 23:24:22 -0700251 panic("Fatal exception");
Anton Blanchard760ca4d2011-11-30 00:23:13 +0000252 do_exit(signr);
253}
Nicholas Piggin03465f82016-09-16 20:48:08 +1000254NOKPROBE_SYMBOL(oops_end);
Hormscea6a4b2006-07-30 03:03:34 -0700255
Nicholas Piggin03465f82016-09-16 20:48:08 +1000256static int __die(const char *str, struct pt_regs *regs, long err)
Anton Blanchard760ca4d2011-11-30 00:23:13 +0000257{
258 printk("Oops: %s, sig: %ld [#%d]\n", str, err, ++die_counter);
Michael Ellerman2e82ca32017-08-23 23:56:21 +1000259
Michael Ellerman78227442019-01-10 22:57:35 +1100260 printk("%s %s%s%s%s%s %s\n",
261 IS_ENABLED(CONFIG_CPU_LITTLE_ENDIAN) ? "LE" : "BE",
262 IS_ENABLED(CONFIG_PREEMPT) ? " PREEMPT" : "",
263 IS_ENABLED(CONFIG_SMP) ? " SMP" : "",
264 IS_ENABLED(CONFIG_SMP) ? (" NR_CPUS=" __stringify(NR_CPUS)) : "",
265 debug_pagealloc_enabled() ? " DEBUG_PAGEALLOC" : "",
266 IS_ENABLED(CONFIG_NUMA) ? " NUMA" : "",
267 ppc_md.name ? ppc_md.name : "");
Anton Blanchard760ca4d2011-11-30 00:23:13 +0000268
269 if (notify_die(DIE_OOPS, str, regs, err, 255, SIGSEGV) == NOTIFY_STOP)
270 return 1;
271
272 print_modules();
273 show_regs(regs);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000274
275 return 0;
276}
Nicholas Piggin03465f82016-09-16 20:48:08 +1000277NOKPROBE_SYMBOL(__die);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000278
Anton Blanchard760ca4d2011-11-30 00:23:13 +0000279void die(const char *str, struct pt_regs *regs, long err)
280{
Nicholas Piggin6f44b202016-11-08 23:14:44 +1100281 unsigned long flags;
Anton Blanchard760ca4d2011-11-30 00:23:13 +0000282
Nicholas Piggind40b6762018-03-27 01:01:16 +1000283 /*
284 * system_reset_excption handles debugger, crash dump, panic, for 0x100
285 */
286 if (TRAP(regs) != 0x100) {
287 if (debugger(regs))
288 return;
289 }
Nicholas Piggin6f44b202016-11-08 23:14:44 +1100290
291 flags = oops_begin(regs);
Anton Blanchard760ca4d2011-11-30 00:23:13 +0000292 if (__die(str, regs, err))
293 err = 0;
294 oops_end(flags, regs, err);
295}
Naveen N. Rao15770a12017-06-29 23:19:19 +0530296NOKPROBE_SYMBOL(die);
Anton Blanchard760ca4d2011-11-30 00:23:13 +0000297
Eric W. Biedermanefc463a2018-04-16 14:18:26 -0500298void user_single_step_report(struct pt_regs *regs)
Oleg Nesterov25baa352009-12-15 16:47:18 -0800299{
Eric W. Biedermanefc463a2018-04-16 14:18:26 -0500300 force_sig_fault(SIGTRAP, TRAP_TRACE, (void __user *)regs->nip, current);
Oleg Nesterov25baa352009-12-15 16:47:18 -0800301}
302
Murilo Opsfelder Araujo658b0f92018-08-01 18:33:15 -0300303static void show_signal_msg(int signr, struct pt_regs *regs, int code,
304 unsigned long addr)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000305{
Michael Ellerman997dd262018-08-16 15:27:47 +1000306 static DEFINE_RATELIMIT_STATE(rs, DEFAULT_RATELIMIT_INTERVAL,
307 DEFAULT_RATELIMIT_BURST);
308
309 if (!show_unhandled_signals)
Murilo Opsfelder Araujo35a52a12018-08-01 18:33:16 -0300310 return;
311
312 if (!unhandled_signal(current, signr))
313 return;
314
Michael Ellerman997dd262018-08-16 15:27:47 +1000315 if (!__ratelimit(&rs))
316 return;
317
Murilo Opsfelder Araujo0f642d62018-08-01 18:33:18 -0300318 pr_info("%s[%d]: %s (%d) at %lx nip %lx lr %lx code %x",
319 current->comm, current->pid, signame(signr), signr,
Murilo Opsfelder Araujo49d8f202018-08-01 18:33:17 -0300320 addr, regs->nip, regs->link, code);
Murilo Opsfelder Araujo0f642d62018-08-01 18:33:18 -0300321
322 print_vma_addr(KERN_CONT " in ", regs->nip);
323
324 pr_cont("\n");
Murilo Opsfelder Araujoa99b9c52018-08-01 18:33:20 -0300325
326 show_user_instructions(regs);
Murilo Opsfelder Araujo658b0f92018-08-01 18:33:15 -0300327}
328
Eric W. Biederman2c44ce22018-09-18 09:37:28 +0200329static bool exception_common(int signr, struct pt_regs *regs, int code,
330 unsigned long addr)
Murilo Opsfelder Araujo658b0f92018-08-01 18:33:15 -0300331{
Murilo Opsfelder Araujo658b0f92018-08-01 18:33:15 -0300332 if (!user_mode(regs)) {
333 die("Exception in kernel mode", regs, signr);
Eric W. Biederman2c44ce22018-09-18 09:37:28 +0200334 return false;
Murilo Opsfelder Araujo658b0f92018-08-01 18:33:15 -0300335 }
336
337 show_signal_msg(signr, regs, code, addr);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000338
Benjamin Herrenschmidta3512b22012-05-08 13:38:50 +1000339 if (arch_irqs_disabled() && !arch_irq_disabled_regs(regs))
Benjamin Herrenschmidt9f2f79e2012-03-01 15:47:44 +1100340 local_irq_enable();
341
Ananth N Mavinakayanahalli41ab5262012-08-23 21:27:09 +0000342 current->thread.trap_nr = code;
Thiago Jung Bauermannc5cc1f42018-01-18 17:50:43 -0800343
344 /*
345 * Save all the pkey registers AMR/IAMR/UAMOR. Eg: Core dumps need
346 * to capture the content, if the task gets killed.
347 */
348 thread_pkey_regs_save(&current->thread);
349
Eric W. Biederman2c44ce22018-09-18 09:37:28 +0200350 return true;
351}
352
Eric W. Biederman5d8fb8a2018-09-18 10:56:25 +0200353void _exception_pkey(struct pt_regs *regs, unsigned long addr, int key)
Eric W. Biederman2c44ce22018-09-18 09:37:28 +0200354{
Eric W. Biederman5d8fb8a2018-09-18 10:56:25 +0200355 if (!exception_common(SIGSEGV, regs, SEGV_PKUERR, addr))
Eric W. Biederman2c44ce22018-09-18 09:37:28 +0200356 return;
357
Eric W. Biederman77c70722018-09-18 11:26:32 +0200358 force_sig_pkuerr((void __user *) addr, key);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000359}
360
Ram Pai99cd1302018-01-18 17:50:42 -0800361void _exception(int signr, struct pt_regs *regs, int code, unsigned long addr)
362{
Eric W. Biedermanc1c7c852018-09-18 09:43:32 +0200363 if (!exception_common(signr, regs, code, addr))
364 return;
365
366 force_sig_fault(signr, code, (void __user *)addr, current);
Ram Pai99cd1302018-01-18 17:50:42 -0800367}
368
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000369void system_reset_exception(struct pt_regs *regs)
370{
Nicholas Piggin2b4f3ac2016-12-20 04:30:07 +1000371 /*
372 * Avoid crashes in case of nested NMI exceptions. Recoverability
373 * is determined by RI and in_nmi
374 */
375 bool nested = in_nmi();
376 if (!nested)
377 nmi_enter();
378
Nicholas Pigginca41ad42017-08-01 22:00:53 +1000379 __this_cpu_inc(irq_stat.sreset_irqs);
380
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000381 /* See if any machine dependent calls */
Arnd Bergmannc902be72006-01-04 19:55:53 +0000382 if (ppc_md.system_reset_exception) {
383 if (ppc_md.system_reset_exception(regs))
Nicholas Pigginc4f3b522016-12-20 04:30:05 +1000384 goto out;
Arnd Bergmannc902be72006-01-04 19:55:53 +0000385 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000386
Nicholas Piggin4388c9b2017-07-05 13:56:27 +1000387 if (debugger(regs))
388 goto out;
389
390 /*
391 * A system reset is a request to dump, so we always send
392 * it through the crashdump code (if fadump or kdump are
393 * registered).
394 */
395 crash_fadump(regs, "System Reset");
396
397 crash_kexec(regs);
398
399 /*
400 * We aren't the primary crash CPU. We need to send it
401 * to a holding pattern to avoid it ending up in the panic
402 * code.
403 */
404 crash_kexec_secondary(regs);
405
406 /*
407 * No debugger or crash dump registered, print logs then
408 * panic.
409 */
Nicholas Piggin4552d122017-12-24 02:49:22 +1000410 die("System Reset", regs, SIGABRT);
Nicholas Piggin4388c9b2017-07-05 13:56:27 +1000411
412 mdelay(2*MSEC_PER_SEC); /* Wait a little while for others to print */
413 add_taint(TAINT_DIE, LOCKDEP_NOW_UNRELIABLE);
414 nmi_panic(regs, "System Reset");
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000415
Nicholas Pigginc4f3b522016-12-20 04:30:05 +1000416out:
417#ifdef CONFIG_PPC_BOOK3S_64
418 BUG_ON(get_paca()->in_nmi == 0);
419 if (get_paca()->in_nmi > 1)
Nicholas Piggin4388c9b2017-07-05 13:56:27 +1000420 nmi_panic(regs, "Unrecoverable nested System Reset");
Nicholas Pigginc4f3b522016-12-20 04:30:05 +1000421#endif
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000422 /* Must die if the interrupt is not recoverable */
423 if (!(regs->msr & MSR_RI))
Nicholas Piggin4388c9b2017-07-05 13:56:27 +1000424 nmi_panic(regs, "Unrecoverable System Reset");
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000425
Nicholas Piggin2b4f3ac2016-12-20 04:30:07 +1000426 if (!nested)
427 nmi_exit();
428
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000429 /* What should we do here? We could issue a shutdown or hard reset. */
430}
Mahesh Salgaonkar1e9b4502013-10-30 20:04:08 +0530431
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000432/*
433 * I/O accesses can cause machine checks on powermacs.
434 * Check if the NIP corresponds to the address of a sync
435 * instruction for which there is an entry in the exception
436 * table.
437 * Note that the 601 only takes a machine check on TEA
438 * (transfer error ack) signal assertion, and does not
439 * set any of the top 16 bits of SRR1.
440 * -- paulus.
441 */
442static inline int check_io_access(struct pt_regs *regs)
443{
Benjamin Herrenschmidt68a64352006-11-13 09:27:39 +1100444#ifdef CONFIG_PPC32
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000445 unsigned long msr = regs->msr;
446 const struct exception_table_entry *entry;
447 unsigned int *nip = (unsigned int *)regs->nip;
448
449 if (((msr & 0xffff0000) == 0 || (msr & (0x80000 | 0x40000)))
450 && (entry = search_exception_tables(regs->nip)) != NULL) {
451 /*
452 * Check that it's a sync instruction, or somewhere
453 * in the twi; isync; nop sequence that inb/inw/inl uses.
454 * As the address is in the exception table
455 * we should be able to read the instr there.
456 * For the debug message, we look at the preceding
457 * load or store.
458 */
Christophe Leroyddc6cd02016-05-17 14:01:39 +0200459 if (*nip == PPC_INST_NOP)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000460 nip -= 2;
Christophe Leroyddc6cd02016-05-17 14:01:39 +0200461 else if (*nip == PPC_INST_ISYNC)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000462 --nip;
Christophe Leroyddc6cd02016-05-17 14:01:39 +0200463 if (*nip == PPC_INST_SYNC || (*nip >> 26) == OP_TRAP) {
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000464 unsigned int rb;
465
466 --nip;
467 rb = (*nip >> 11) & 0x1f;
468 printk(KERN_DEBUG "%s bad port %lx at %p\n",
469 (*nip & 0x100)? "OUT to": "IN from",
470 regs->gpr[rb] - _IO_BASE, nip);
471 regs->msr |= MSR_RI;
Nicholas Piggin61a92f72016-10-14 16:47:31 +1100472 regs->nip = extable_fixup(entry);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000473 return 1;
474 }
475 }
Benjamin Herrenschmidt68a64352006-11-13 09:27:39 +1100476#endif /* CONFIG_PPC32 */
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000477 return 0;
478}
479
Dave Kleikamp172ae2e2010-02-08 11:50:57 +0000480#ifdef CONFIG_PPC_ADV_DEBUG_REGS
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000481/* On 4xx, the reason for the machine check or program exception
482 is in the ESR. */
483#define get_reason(regs) ((regs)->dsisr)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000484#define REASON_FP ESR_FP
485#define REASON_ILLEGAL (ESR_PIL | ESR_PUO)
486#define REASON_PRIVILEGED ESR_PPR
487#define REASON_TRAP ESR_PTR
488
489/* single-step stuff */
Bharat Bhushan51ae8d42013-07-04 11:45:46 +0530490#define single_stepping(regs) (current->thread.debug.dbcr0 & DBCR0_IC)
491#define clear_single_step(regs) (current->thread.debug.dbcr0 &= ~DBCR0_IC)
Matt Evans0e524e72018-03-26 17:55:21 +0100492#define clear_br_trace(regs) do {} while(0)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000493#else
494/* On non-4xx, the reason for the machine check or program
495 exception is in the MSR. */
496#define get_reason(regs) ((regs)->msr)
Michael Ellermand30a5a52017-08-08 16:39:25 +1000497#define REASON_TM SRR1_PROGTM
498#define REASON_FP SRR1_PROGFPE
499#define REASON_ILLEGAL SRR1_PROGILL
500#define REASON_PRIVILEGED SRR1_PROGPRIV
501#define REASON_TRAP SRR1_PROGTRAP
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000502
503#define single_stepping(regs) ((regs)->msr & MSR_SE)
504#define clear_single_step(regs) ((regs)->msr &= ~MSR_SE)
Matt Evans0e524e72018-03-26 17:55:21 +0100505#define clear_br_trace(regs) ((regs)->msr &= ~MSR_BE)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000506#endif
507
Michael Ellerman0d0935b2017-08-08 16:39:21 +1000508#if defined(CONFIG_E500)
Scott Woodfe04b112010-04-08 00:38:22 -0500509int machine_check_e500mc(struct pt_regs *regs)
510{
511 unsigned long mcsr = mfspr(SPRN_MCSR);
Matt Webera4e89ff2017-06-28 11:14:29 -0500512 unsigned long pvr = mfspr(SPRN_PVR);
Scott Woodfe04b112010-04-08 00:38:22 -0500513 unsigned long reason = mcsr;
514 int recoverable = 1;
515
Scott Wood82a9a482011-06-16 14:09:17 -0500516 if (reason & MCSR_LD) {
Shaohui Xiecce1f102010-11-18 14:57:32 +0800517 recoverable = fsl_rio_mcheck_exception(regs);
518 if (recoverable == 1)
519 goto silent_out;
520 }
521
Scott Woodfe04b112010-04-08 00:38:22 -0500522 printk("Machine check in kernel mode.\n");
523 printk("Caused by (from MCSR=%lx): ", reason);
524
525 if (reason & MCSR_MCP)
Christophe Leroy422123c2018-10-15 07:20:45 +0000526 pr_cont("Machine Check Signal\n");
Scott Woodfe04b112010-04-08 00:38:22 -0500527
528 if (reason & MCSR_ICPERR) {
Christophe Leroy422123c2018-10-15 07:20:45 +0000529 pr_cont("Instruction Cache Parity Error\n");
Scott Woodfe04b112010-04-08 00:38:22 -0500530
531 /*
532 * This is recoverable by invalidating the i-cache.
533 */
534 mtspr(SPRN_L1CSR1, mfspr(SPRN_L1CSR1) | L1CSR1_ICFI);
535 while (mfspr(SPRN_L1CSR1) & L1CSR1_ICFI)
536 ;
537
538 /*
539 * This will generally be accompanied by an instruction
540 * fetch error report -- only treat MCSR_IF as fatal
541 * if it wasn't due to an L1 parity error.
542 */
543 reason &= ~MCSR_IF;
544 }
545
546 if (reason & MCSR_DCPERR_MC) {
Christophe Leroy422123c2018-10-15 07:20:45 +0000547 pr_cont("Data Cache Parity Error\n");
Kumar Gala37caf9f2011-08-27 06:14:23 -0500548
549 /*
550 * In write shadow mode we auto-recover from the error, but it
551 * may still get logged and cause a machine check. We should
552 * only treat the non-write shadow case as non-recoverable.
553 */
Matt Webera4e89ff2017-06-28 11:14:29 -0500554 /* On e6500 core, L1 DCWS (Data cache write shadow mode) bit
555 * is not implemented but L1 data cache always runs in write
556 * shadow mode. Hence on data cache parity errors HW will
557 * automatically invalidate the L1 Data Cache.
558 */
559 if (PVR_VER(pvr) != PVR_VER_E6500) {
560 if (!(mfspr(SPRN_L1CSR2) & L1CSR2_DCWS))
561 recoverable = 0;
562 }
Scott Woodfe04b112010-04-08 00:38:22 -0500563 }
564
565 if (reason & MCSR_L2MMU_MHIT) {
Christophe Leroy422123c2018-10-15 07:20:45 +0000566 pr_cont("Hit on multiple TLB entries\n");
Scott Woodfe04b112010-04-08 00:38:22 -0500567 recoverable = 0;
568 }
569
570 if (reason & MCSR_NMI)
Christophe Leroy422123c2018-10-15 07:20:45 +0000571 pr_cont("Non-maskable interrupt\n");
Scott Woodfe04b112010-04-08 00:38:22 -0500572
573 if (reason & MCSR_IF) {
Christophe Leroy422123c2018-10-15 07:20:45 +0000574 pr_cont("Instruction Fetch Error Report\n");
Scott Woodfe04b112010-04-08 00:38:22 -0500575 recoverable = 0;
576 }
577
578 if (reason & MCSR_LD) {
Christophe Leroy422123c2018-10-15 07:20:45 +0000579 pr_cont("Load Error Report\n");
Scott Woodfe04b112010-04-08 00:38:22 -0500580 recoverable = 0;
581 }
582
583 if (reason & MCSR_ST) {
Christophe Leroy422123c2018-10-15 07:20:45 +0000584 pr_cont("Store Error Report\n");
Scott Woodfe04b112010-04-08 00:38:22 -0500585 recoverable = 0;
586 }
587
588 if (reason & MCSR_LDG) {
Christophe Leroy422123c2018-10-15 07:20:45 +0000589 pr_cont("Guarded Load Error Report\n");
Scott Woodfe04b112010-04-08 00:38:22 -0500590 recoverable = 0;
591 }
592
593 if (reason & MCSR_TLBSYNC)
Christophe Leroy422123c2018-10-15 07:20:45 +0000594 pr_cont("Simultaneous tlbsync operations\n");
Scott Woodfe04b112010-04-08 00:38:22 -0500595
596 if (reason & MCSR_BSL2_ERR) {
Christophe Leroy422123c2018-10-15 07:20:45 +0000597 pr_cont("Level 2 Cache Error\n");
Scott Woodfe04b112010-04-08 00:38:22 -0500598 recoverable = 0;
599 }
600
601 if (reason & MCSR_MAV) {
602 u64 addr;
603
604 addr = mfspr(SPRN_MCAR);
605 addr |= (u64)mfspr(SPRN_MCARU) << 32;
606
Christophe Leroy422123c2018-10-15 07:20:45 +0000607 pr_cont("Machine Check %s Address: %#llx\n",
Scott Woodfe04b112010-04-08 00:38:22 -0500608 reason & MCSR_MEA ? "Effective" : "Physical", addr);
609 }
610
Shaohui Xiecce1f102010-11-18 14:57:32 +0800611silent_out:
Scott Woodfe04b112010-04-08 00:38:22 -0500612 mtspr(SPRN_MCSR, mcsr);
613 return mfspr(SPRN_MCSR) == 0 && recoverable;
614}
615
Benjamin Herrenschmidt47c0bd12007-12-21 15:39:21 +1100616int machine_check_e500(struct pt_regs *regs)
617{
Michael Ellerman42bff232017-08-08 16:39:22 +1000618 unsigned long reason = mfspr(SPRN_MCSR);
Benjamin Herrenschmidt47c0bd12007-12-21 15:39:21 +1100619
Shaohui Xiecce1f102010-11-18 14:57:32 +0800620 if (reason & MCSR_BUS_RBERR) {
621 if (fsl_rio_mcheck_exception(regs))
622 return 1;
Hongtao Jia4e0e3432013-04-28 13:20:08 +0800623 if (fsl_pci_mcheck_exception(regs))
624 return 1;
Shaohui Xiecce1f102010-11-18 14:57:32 +0800625 }
626
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000627 printk("Machine check in kernel mode.\n");
628 printk("Caused by (from MCSR=%lx): ", reason);
629
630 if (reason & MCSR_MCP)
Christophe Leroy422123c2018-10-15 07:20:45 +0000631 pr_cont("Machine Check Signal\n");
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000632 if (reason & MCSR_ICPERR)
Christophe Leroy422123c2018-10-15 07:20:45 +0000633 pr_cont("Instruction Cache Parity Error\n");
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000634 if (reason & MCSR_DCP_PERR)
Christophe Leroy422123c2018-10-15 07:20:45 +0000635 pr_cont("Data Cache Push Parity Error\n");
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000636 if (reason & MCSR_DCPERR)
Christophe Leroy422123c2018-10-15 07:20:45 +0000637 pr_cont("Data Cache Parity Error\n");
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000638 if (reason & MCSR_BUS_IAERR)
Christophe Leroy422123c2018-10-15 07:20:45 +0000639 pr_cont("Bus - Instruction Address Error\n");
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000640 if (reason & MCSR_BUS_RAERR)
Christophe Leroy422123c2018-10-15 07:20:45 +0000641 pr_cont("Bus - Read Address Error\n");
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000642 if (reason & MCSR_BUS_WAERR)
Christophe Leroy422123c2018-10-15 07:20:45 +0000643 pr_cont("Bus - Write Address Error\n");
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000644 if (reason & MCSR_BUS_IBERR)
Christophe Leroy422123c2018-10-15 07:20:45 +0000645 pr_cont("Bus - Instruction Data Error\n");
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000646 if (reason & MCSR_BUS_RBERR)
Christophe Leroy422123c2018-10-15 07:20:45 +0000647 pr_cont("Bus - Read Data Bus Error\n");
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000648 if (reason & MCSR_BUS_WBERR)
Christophe Leroy422123c2018-10-15 07:20:45 +0000649 pr_cont("Bus - Write Data Bus Error\n");
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000650 if (reason & MCSR_BUS_IPERR)
Christophe Leroy422123c2018-10-15 07:20:45 +0000651 pr_cont("Bus - Instruction Parity Error\n");
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000652 if (reason & MCSR_BUS_RPERR)
Christophe Leroy422123c2018-10-15 07:20:45 +0000653 pr_cont("Bus - Read Parity Error\n");
Benjamin Herrenschmidt47c0bd12007-12-21 15:39:21 +1100654
655 return 0;
656}
Kumar Gala4490c062010-10-08 08:32:11 -0500657
658int machine_check_generic(struct pt_regs *regs)
659{
660 return 0;
661}
Benjamin Herrenschmidt47c0bd12007-12-21 15:39:21 +1100662#elif defined(CONFIG_E200)
663int machine_check_e200(struct pt_regs *regs)
664{
Michael Ellerman42bff232017-08-08 16:39:22 +1000665 unsigned long reason = mfspr(SPRN_MCSR);
Benjamin Herrenschmidt47c0bd12007-12-21 15:39:21 +1100666
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000667 printk("Machine check in kernel mode.\n");
668 printk("Caused by (from MCSR=%lx): ", reason);
669
670 if (reason & MCSR_MCP)
Christophe Leroy422123c2018-10-15 07:20:45 +0000671 pr_cont("Machine Check Signal\n");
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000672 if (reason & MCSR_CP_PERR)
Christophe Leroy422123c2018-10-15 07:20:45 +0000673 pr_cont("Cache Push Parity Error\n");
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000674 if (reason & MCSR_CPERR)
Christophe Leroy422123c2018-10-15 07:20:45 +0000675 pr_cont("Cache Parity Error\n");
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000676 if (reason & MCSR_EXCP_ERR)
Christophe Leroy422123c2018-10-15 07:20:45 +0000677 pr_cont("ISI, ITLB, or Bus Error on first instruction fetch for an exception handler\n");
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000678 if (reason & MCSR_BUS_IRERR)
Christophe Leroy422123c2018-10-15 07:20:45 +0000679 pr_cont("Bus - Read Bus Error on instruction fetch\n");
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000680 if (reason & MCSR_BUS_DRERR)
Christophe Leroy422123c2018-10-15 07:20:45 +0000681 pr_cont("Bus - Read Bus Error on data load\n");
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000682 if (reason & MCSR_BUS_WRERR)
Christophe Leroy422123c2018-10-15 07:20:45 +0000683 pr_cont("Bus - Write Bus Error on buffered store or cache line push\n");
Benjamin Herrenschmidt47c0bd12007-12-21 15:39:21 +1100684
685 return 0;
686}
Michael Ellerman7f3f8192017-08-08 16:39:23 +1000687#elif defined(CONFIG_PPC32)
Benjamin Herrenschmidt47c0bd12007-12-21 15:39:21 +1100688int machine_check_generic(struct pt_regs *regs)
689{
Michael Ellerman42bff232017-08-08 16:39:22 +1000690 unsigned long reason = regs->msr;
Benjamin Herrenschmidt47c0bd12007-12-21 15:39:21 +1100691
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000692 printk("Machine check in kernel mode.\n");
693 printk("Caused by (from SRR1=%lx): ", reason);
694 switch (reason & 0x601F0000) {
695 case 0x80000:
Christophe Leroy422123c2018-10-15 07:20:45 +0000696 pr_cont("Machine check signal\n");
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000697 break;
698 case 0: /* for 601 */
699 case 0x40000:
700 case 0x140000: /* 7450 MSS error and TEA */
Christophe Leroy422123c2018-10-15 07:20:45 +0000701 pr_cont("Transfer error ack signal\n");
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000702 break;
703 case 0x20000:
Christophe Leroy422123c2018-10-15 07:20:45 +0000704 pr_cont("Data parity error signal\n");
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000705 break;
706 case 0x10000:
Christophe Leroy422123c2018-10-15 07:20:45 +0000707 pr_cont("Address parity error signal\n");
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000708 break;
709 case 0x20000000:
Christophe Leroy422123c2018-10-15 07:20:45 +0000710 pr_cont("L1 Data Cache error\n");
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000711 break;
712 case 0x40000000:
Christophe Leroy422123c2018-10-15 07:20:45 +0000713 pr_cont("L1 Instruction Cache error\n");
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000714 break;
715 case 0x00100000:
Christophe Leroy422123c2018-10-15 07:20:45 +0000716 pr_cont("L2 data cache parity error\n");
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000717 break;
718 default:
Christophe Leroy422123c2018-10-15 07:20:45 +0000719 pr_cont("Unknown values in msr\n");
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000720 }
Olof Johansson75918a42007-09-21 05:11:20 +1000721 return 0;
722}
Benjamin Herrenschmidt47c0bd12007-12-21 15:39:21 +1100723#endif /* everything else */
Olof Johansson75918a42007-09-21 05:11:20 +1000724
725void machine_check_exception(struct pt_regs *regs)
726{
727 int recover = 0;
Nicholas Pigginb96672d2017-07-19 16:59:12 +1000728 bool nested = in_nmi();
729 if (!nested)
730 nmi_enter();
Olof Johansson75918a42007-09-21 05:11:20 +1000731
Michal Suchanek8a03e812018-09-26 14:24:30 +0200732 __this_cpu_inc(irq_stat.mce_exceptions);
Anton Blanchard89713ed2010-01-31 20:34:06 +0000733
Mahesh Salgaonkard93b0ac2017-04-18 22:08:17 +0530734 add_taint(TAINT_MACHINE_CHECK, LOCKDEP_NOW_UNRELIABLE);
735
Benjamin Herrenschmidt47c0bd12007-12-21 15:39:21 +1100736 /* See if any machine dependent calls. In theory, we would want
737 * to call the CPU first, and call the ppc_md. one if the CPU
738 * one returns a positive number. However there is existing code
739 * that assumes the board gets a first chance, so let's keep it
740 * that way for now and fix things later. --BenH.
741 */
Olof Johansson75918a42007-09-21 05:11:20 +1000742 if (ppc_md.machine_check_exception)
743 recover = ppc_md.machine_check_exception(regs);
Benjamin Herrenschmidt47c0bd12007-12-21 15:39:21 +1100744 else if (cur_cpu_spec->machine_check)
745 recover = cur_cpu_spec->machine_check(regs);
Olof Johansson75918a42007-09-21 05:11:20 +1000746
Benjamin Herrenschmidt47c0bd12007-12-21 15:39:21 +1100747 if (recover > 0)
Li Zhongba12eed2013-05-13 16:16:41 +0000748 goto bail;
Olof Johansson75918a42007-09-21 05:11:20 +1000749
Anton Blancharda4435062011-01-11 19:45:31 +0000750 if (debugger_fault_handler(regs))
Li Zhongba12eed2013-05-13 16:16:41 +0000751 goto bail;
Olof Johansson75918a42007-09-21 05:11:20 +1000752
753 if (check_io_access(regs))
Li Zhongba12eed2013-05-13 16:16:41 +0000754 goto bail;
Olof Johansson75918a42007-09-21 05:11:20 +1000755
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000756 /* Must die if the interrupt is not recoverable */
757 if (!(regs->msr & MSR_RI))
Nicholas Pigginb96672d2017-07-19 16:59:12 +1000758 nmi_panic(regs, "Unrecoverable Machine check");
Li Zhongba12eed2013-05-13 16:16:41 +0000759
Christophe Leroydaf00ae72018-10-13 09:16:22 +0000760 if (!nested)
761 nmi_exit();
762
763 die("Machine check", regs, SIGBUS);
764
765 return;
766
Li Zhongba12eed2013-05-13 16:16:41 +0000767bail:
Nicholas Pigginb96672d2017-07-19 16:59:12 +1000768 if (!nested)
769 nmi_exit();
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000770}
771
772void SMIException(struct pt_regs *regs)
773{
774 die("System Management Interrupt", regs, SIGABRT);
775}
776
Michael Neuling50803322017-09-15 15:25:48 +1000777#ifdef CONFIG_VSX
778static void p9_hmi_special_emu(struct pt_regs *regs)
779{
780 unsigned int ra, rb, t, i, sel, instr, rc;
781 const void __user *addr;
782 u8 vbuf[16], *vdst;
783 unsigned long ea, msr, msr_mask;
784 bool swap;
785
786 if (__get_user_inatomic(instr, (unsigned int __user *)regs->nip))
787 return;
788
789 /*
790 * lxvb16x opcode: 0x7c0006d8
791 * lxvd2x opcode: 0x7c000698
792 * lxvh8x opcode: 0x7c000658
793 * lxvw4x opcode: 0x7c000618
794 */
795 if ((instr & 0xfc00073e) != 0x7c000618) {
796 pr_devel("HMI vec emu: not vector CI %i:%s[%d] nip=%016lx"
797 " instr=%08x\n",
798 smp_processor_id(), current->comm, current->pid,
799 regs->nip, instr);
800 return;
801 }
802
803 /* Grab vector registers into the task struct */
804 msr = regs->msr; /* Grab msr before we flush the bits */
805 flush_vsx_to_thread(current);
806 enable_kernel_altivec();
807
808 /*
809 * Is userspace running with a different endian (this is rare but
810 * not impossible)
811 */
812 swap = (msr & MSR_LE) != (MSR_KERNEL & MSR_LE);
813
814 /* Decode the instruction */
815 ra = (instr >> 16) & 0x1f;
816 rb = (instr >> 11) & 0x1f;
817 t = (instr >> 21) & 0x1f;
818 if (instr & 1)
819 vdst = (u8 *)&current->thread.vr_state.vr[t];
820 else
821 vdst = (u8 *)&current->thread.fp_state.fpr[t][0];
822
823 /* Grab the vector address */
824 ea = regs->gpr[rb] + (ra ? regs->gpr[ra] : 0);
825 if (is_32bit_task())
826 ea &= 0xfffffffful;
827 addr = (__force const void __user *)ea;
828
829 /* Check it */
Linus Torvalds96d4f262019-01-03 18:57:57 -0800830 if (!access_ok(addr, 16)) {
Michael Neuling50803322017-09-15 15:25:48 +1000831 pr_devel("HMI vec emu: bad access %i:%s[%d] nip=%016lx"
832 " instr=%08x addr=%016lx\n",
833 smp_processor_id(), current->comm, current->pid,
834 regs->nip, instr, (unsigned long)addr);
835 return;
836 }
837
838 /* Read the vector */
839 rc = 0;
840 if ((unsigned long)addr & 0xfUL)
841 /* unaligned case */
842 rc = __copy_from_user_inatomic(vbuf, addr, 16);
843 else
844 __get_user_atomic_128_aligned(vbuf, addr, rc);
845 if (rc) {
846 pr_devel("HMI vec emu: page fault %i:%s[%d] nip=%016lx"
847 " instr=%08x addr=%016lx\n",
848 smp_processor_id(), current->comm, current->pid,
849 regs->nip, instr, (unsigned long)addr);
850 return;
851 }
852
853 pr_devel("HMI vec emu: emulated vector CI %i:%s[%d] nip=%016lx"
854 " instr=%08x addr=%016lx\n",
855 smp_processor_id(), current->comm, current->pid, regs->nip,
856 instr, (unsigned long) addr);
857
858 /* Grab instruction "selector" */
859 sel = (instr >> 6) & 3;
860
861 /*
862 * Check to make sure the facility is actually enabled. This
863 * could happen if we get a false positive hit.
864 *
865 * lxvd2x/lxvw4x always check MSR VSX sel = 0,2
866 * lxvh8x/lxvb16x check MSR VSX or VEC depending on VSR used sel = 1,3
867 */
868 msr_mask = MSR_VSX;
869 if ((sel & 1) && (instr & 1)) /* lxvh8x & lxvb16x + VSR >= 32 */
870 msr_mask = MSR_VEC;
871 if (!(msr & msr_mask)) {
872 pr_devel("HMI vec emu: MSR fac clear %i:%s[%d] nip=%016lx"
873 " instr=%08x msr:%016lx\n",
874 smp_processor_id(), current->comm, current->pid,
875 regs->nip, instr, msr);
876 return;
877 }
878
879 /* Do logging here before we modify sel based on endian */
880 switch (sel) {
881 case 0: /* lxvw4x */
882 PPC_WARN_EMULATED(lxvw4x, regs);
883 break;
884 case 1: /* lxvh8x */
885 PPC_WARN_EMULATED(lxvh8x, regs);
886 break;
887 case 2: /* lxvd2x */
888 PPC_WARN_EMULATED(lxvd2x, regs);
889 break;
890 case 3: /* lxvb16x */
891 PPC_WARN_EMULATED(lxvb16x, regs);
892 break;
893 }
894
895#ifdef __LITTLE_ENDIAN__
896 /*
897 * An LE kernel stores the vector in the task struct as an LE
898 * byte array (effectively swapping both the components and
899 * the content of the components). Those instructions expect
900 * the components to remain in ascending address order, so we
901 * swap them back.
902 *
903 * If we are running a BE user space, the expectation is that
904 * of a simple memcpy, so forcing the emulation to look like
905 * a lxvb16x should do the trick.
906 */
907 if (swap)
908 sel = 3;
909
910 switch (sel) {
911 case 0: /* lxvw4x */
912 for (i = 0; i < 4; i++)
913 ((u32 *)vdst)[i] = ((u32 *)vbuf)[3-i];
914 break;
915 case 1: /* lxvh8x */
916 for (i = 0; i < 8; i++)
917 ((u16 *)vdst)[i] = ((u16 *)vbuf)[7-i];
918 break;
919 case 2: /* lxvd2x */
920 for (i = 0; i < 2; i++)
921 ((u64 *)vdst)[i] = ((u64 *)vbuf)[1-i];
922 break;
923 case 3: /* lxvb16x */
924 for (i = 0; i < 16; i++)
925 vdst[i] = vbuf[15-i];
926 break;
927 }
928#else /* __LITTLE_ENDIAN__ */
929 /* On a big endian kernel, a BE userspace only needs a memcpy */
930 if (!swap)
931 sel = 3;
932
933 /* Otherwise, we need to swap the content of the components */
934 switch (sel) {
935 case 0: /* lxvw4x */
936 for (i = 0; i < 4; i++)
937 ((u32 *)vdst)[i] = cpu_to_le32(((u32 *)vbuf)[i]);
938 break;
939 case 1: /* lxvh8x */
940 for (i = 0; i < 8; i++)
941 ((u16 *)vdst)[i] = cpu_to_le16(((u16 *)vbuf)[i]);
942 break;
943 case 2: /* lxvd2x */
944 for (i = 0; i < 2; i++)
945 ((u64 *)vdst)[i] = cpu_to_le64(((u64 *)vbuf)[i]);
946 break;
947 case 3: /* lxvb16x */
948 memcpy(vdst, vbuf, 16);
949 break;
950 }
951#endif /* !__LITTLE_ENDIAN__ */
952
953 /* Go to next instruction */
954 regs->nip += 4;
955}
956#endif /* CONFIG_VSX */
957
Mahesh Salgaonkar0869b6f2014-07-29 18:40:01 +0530958void handle_hmi_exception(struct pt_regs *regs)
959{
960 struct pt_regs *old_regs;
961
962 old_regs = set_irq_regs(regs);
963 irq_enter();
964
Michael Neuling50803322017-09-15 15:25:48 +1000965#ifdef CONFIG_VSX
966 /* Real mode flagged P9 special emu is needed */
967 if (local_paca->hmi_p9_special_emu) {
968 local_paca->hmi_p9_special_emu = 0;
969
970 /*
971 * We don't want to take page faults while doing the
972 * emulation, we just replay the instruction if necessary.
973 */
974 pagefault_disable();
975 p9_hmi_special_emu(regs);
976 pagefault_enable();
977 }
978#endif /* CONFIG_VSX */
979
Mahesh Salgaonkar0869b6f2014-07-29 18:40:01 +0530980 if (ppc_md.handle_hmi_exception)
981 ppc_md.handle_hmi_exception(regs);
982
983 irq_exit();
984 set_irq_regs(old_regs);
985}
986
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +1000987void unknown_exception(struct pt_regs *regs)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000988{
Li Zhongba12eed2013-05-13 16:16:41 +0000989 enum ctx_state prev_state = exception_enter();
990
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000991 printk("Bad trap at PC: %lx, SR: %lx, vector=%lx\n",
992 regs->nip, regs->msr, regs->trap);
993
Eric W. Biedermane821fa422018-04-17 17:10:34 -0500994 _exception(SIGTRAP, regs, TRAP_UNK, 0);
Li Zhongba12eed2013-05-13 16:16:41 +0000995
996 exception_exit(prev_state);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000997}
998
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +1000999void instruction_breakpoint_exception(struct pt_regs *regs)
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001000{
Li Zhongba12eed2013-05-13 16:16:41 +00001001 enum ctx_state prev_state = exception_enter();
1002
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001003 if (notify_die(DIE_IABR_MATCH, "iabr_match", regs, 5,
1004 5, SIGTRAP) == NOTIFY_STOP)
Li Zhongba12eed2013-05-13 16:16:41 +00001005 goto bail;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001006 if (debugger_iabr_match(regs))
Li Zhongba12eed2013-05-13 16:16:41 +00001007 goto bail;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001008 _exception(SIGTRAP, regs, TRAP_BRKPT, regs->nip);
Li Zhongba12eed2013-05-13 16:16:41 +00001009
1010bail:
1011 exception_exit(prev_state);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001012}
1013
1014void RunModeException(struct pt_regs *regs)
1015{
Eric W. Biedermane821fa422018-04-17 17:10:34 -05001016 _exception(SIGTRAP, regs, TRAP_UNK, 0);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001017}
1018
Nicholas Piggin03465f82016-09-16 20:48:08 +10001019void single_step_exception(struct pt_regs *regs)
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001020{
Li Zhongba12eed2013-05-13 16:16:41 +00001021 enum ctx_state prev_state = exception_enter();
1022
K.Prasad2538c2d2010-06-15 11:35:31 +05301023 clear_single_step(regs);
Matt Evans0e524e72018-03-26 17:55:21 +01001024 clear_br_trace(regs);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001025
Naveen N. Rao6cc89ba2016-11-21 22:36:41 +05301026 if (kprobe_post_handler(regs))
1027 return;
1028
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001029 if (notify_die(DIE_SSTEP, "single_step", regs, 5,
1030 5, SIGTRAP) == NOTIFY_STOP)
Li Zhongba12eed2013-05-13 16:16:41 +00001031 goto bail;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001032 if (debugger_sstep(regs))
Li Zhongba12eed2013-05-13 16:16:41 +00001033 goto bail;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001034
1035 _exception(SIGTRAP, regs, TRAP_TRACE, regs->nip);
Li Zhongba12eed2013-05-13 16:16:41 +00001036
1037bail:
1038 exception_exit(prev_state);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001039}
Nicholas Piggin03465f82016-09-16 20:48:08 +10001040NOKPROBE_SYMBOL(single_step_exception);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001041
1042/*
1043 * After we have successfully emulated an instruction, we have to
1044 * check if the instruction was being single-stepped, and if so,
1045 * pretend we got a single-step exception. This was pointed out
1046 * by Kumar Gala. -- paulus
1047 */
Paul Mackerras8dad3f92005-10-06 13:27:05 +10001048static void emulate_single_step(struct pt_regs *regs)
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001049{
K.Prasad2538c2d2010-06-15 11:35:31 +05301050 if (single_stepping(regs))
1051 single_step_exception(regs);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001052}
1053
Kumar Gala5fad2932007-02-07 01:47:59 -06001054static inline int __parse_fpscr(unsigned long fpscr)
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001055{
Eric W. Biedermanaeb1c0f2018-04-17 15:30:54 -05001056 int ret = FPE_FLTUNK;
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001057
1058 /* Invalid operation */
1059 if ((fpscr & FPSCR_VE) && (fpscr & FPSCR_VX))
Kumar Gala5fad2932007-02-07 01:47:59 -06001060 ret = FPE_FLTINV;
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001061
1062 /* Overflow */
1063 else if ((fpscr & FPSCR_OE) && (fpscr & FPSCR_OX))
Kumar Gala5fad2932007-02-07 01:47:59 -06001064 ret = FPE_FLTOVF;
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001065
1066 /* Underflow */
1067 else if ((fpscr & FPSCR_UE) && (fpscr & FPSCR_UX))
Kumar Gala5fad2932007-02-07 01:47:59 -06001068 ret = FPE_FLTUND;
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001069
1070 /* Divide by zero */
1071 else if ((fpscr & FPSCR_ZE) && (fpscr & FPSCR_ZX))
Kumar Gala5fad2932007-02-07 01:47:59 -06001072 ret = FPE_FLTDIV;
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001073
1074 /* Inexact result */
1075 else if ((fpscr & FPSCR_XE) && (fpscr & FPSCR_XX))
Kumar Gala5fad2932007-02-07 01:47:59 -06001076 ret = FPE_FLTRES;
1077
1078 return ret;
1079}
1080
1081static void parse_fpe(struct pt_regs *regs)
1082{
1083 int code = 0;
1084
1085 flush_fp_to_thread(current);
1086
Paul Mackerrasde79f7b2013-09-10 20:20:42 +10001087 code = __parse_fpscr(current->thread.fp_state.fpscr);
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001088
1089 _exception(SIGFPE, regs, code, regs->nip);
1090}
1091
1092/*
1093 * Illegal instruction emulation support. Originally written to
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001094 * provide the PVR to user applications using the mfspr rd, PVR.
1095 * Return non-zero if we can't emulate, or -EFAULT if the associated
1096 * memory access caused an access fault. Return zero on success.
1097 *
1098 * There are a couple of ways to do this, either "decode" the instruction
1099 * or directly match lots of bits. In this case, matching lots of
1100 * bits is faster and easier.
Paul Mackerras86417782005-10-10 22:37:57 +10001101 *
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001102 */
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001103static int emulate_string_inst(struct pt_regs *regs, u32 instword)
1104{
1105 u8 rT = (instword >> 21) & 0x1f;
1106 u8 rA = (instword >> 16) & 0x1f;
1107 u8 NB_RB = (instword >> 11) & 0x1f;
1108 u32 num_bytes;
1109 unsigned long EA;
1110 int pos = 0;
1111
1112 /* Early out if we are an invalid form of lswx */
Kumar Gala16c57b32009-02-10 20:10:44 +00001113 if ((instword & PPC_INST_STRING_MASK) == PPC_INST_LSWX)
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001114 if ((rT == rA) || (rT == NB_RB))
1115 return -EINVAL;
1116
1117 EA = (rA == 0) ? 0 : regs->gpr[rA];
1118
Kumar Gala16c57b32009-02-10 20:10:44 +00001119 switch (instword & PPC_INST_STRING_MASK) {
1120 case PPC_INST_LSWX:
1121 case PPC_INST_STSWX:
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001122 EA += NB_RB;
1123 num_bytes = regs->xer & 0x7f;
1124 break;
Kumar Gala16c57b32009-02-10 20:10:44 +00001125 case PPC_INST_LSWI:
1126 case PPC_INST_STSWI:
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001127 num_bytes = (NB_RB == 0) ? 32 : NB_RB;
1128 break;
1129 default:
1130 return -EINVAL;
1131 }
1132
1133 while (num_bytes != 0)
1134 {
1135 u8 val;
1136 u32 shift = 8 * (3 - (pos & 0x3));
1137
James Yang80aa0fb2013-06-25 11:41:05 -05001138 /* if process is 32-bit, clear upper 32 bits of EA */
1139 if ((regs->msr & MSR_64BIT) == 0)
1140 EA &= 0xFFFFFFFF;
1141
Kumar Gala16c57b32009-02-10 20:10:44 +00001142 switch ((instword & PPC_INST_STRING_MASK)) {
1143 case PPC_INST_LSWX:
1144 case PPC_INST_LSWI:
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001145 if (get_user(val, (u8 __user *)EA))
1146 return -EFAULT;
1147 /* first time updating this reg,
1148 * zero it out */
1149 if (pos == 0)
1150 regs->gpr[rT] = 0;
1151 regs->gpr[rT] |= val << shift;
1152 break;
Kumar Gala16c57b32009-02-10 20:10:44 +00001153 case PPC_INST_STSWI:
1154 case PPC_INST_STSWX:
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001155 val = regs->gpr[rT] >> shift;
1156 if (put_user(val, (u8 __user *)EA))
1157 return -EFAULT;
1158 break;
1159 }
1160 /* move EA to next address */
1161 EA += 1;
1162 num_bytes--;
1163
1164 /* manage our position within the register */
1165 if (++pos == 4) {
1166 pos = 0;
1167 if (++rT == 32)
1168 rT = 0;
1169 }
1170 }
1171
1172 return 0;
1173}
1174
Will Schmidtc3412dc2006-08-30 13:11:38 -05001175static int emulate_popcntb_inst(struct pt_regs *regs, u32 instword)
1176{
1177 u32 ra,rs;
1178 unsigned long tmp;
1179
1180 ra = (instword >> 16) & 0x1f;
1181 rs = (instword >> 21) & 0x1f;
1182
1183 tmp = regs->gpr[rs];
1184 tmp = tmp - ((tmp >> 1) & 0x5555555555555555ULL);
1185 tmp = (tmp & 0x3333333333333333ULL) + ((tmp >> 2) & 0x3333333333333333ULL);
1186 tmp = (tmp + (tmp >> 4)) & 0x0f0f0f0f0f0f0f0fULL;
1187 regs->gpr[ra] = tmp;
1188
1189 return 0;
1190}
1191
Kumar Galac1469f12007-11-19 21:35:29 -06001192static int emulate_isel(struct pt_regs *regs, u32 instword)
1193{
1194 u8 rT = (instword >> 21) & 0x1f;
1195 u8 rA = (instword >> 16) & 0x1f;
1196 u8 rB = (instword >> 11) & 0x1f;
1197 u8 BC = (instword >> 6) & 0x1f;
1198 u8 bit;
1199 unsigned long tmp;
1200
1201 tmp = (rA == 0) ? 0 : regs->gpr[rA];
1202 bit = (regs->ccr >> (31 - BC)) & 0x1;
1203
1204 regs->gpr[rT] = bit ? tmp : regs->gpr[rB];
1205
1206 return 0;
1207}
1208
Michael Neuling6ce6c622013-05-26 18:09:39 +00001209#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
1210static inline bool tm_abort_check(struct pt_regs *regs, int cause)
1211{
1212 /* If we're emulating a load/store in an active transaction, we cannot
1213 * emulate it as the kernel operates in transaction suspended context.
1214 * We need to abort the transaction. This creates a persistent TM
1215 * abort so tell the user what caused it with a new code.
1216 */
1217 if (MSR_TM_TRANSACTIONAL(regs->msr)) {
1218 tm_enable();
1219 tm_abort(cause);
1220 return true;
1221 }
1222 return false;
1223}
1224#else
1225static inline bool tm_abort_check(struct pt_regs *regs, int reason)
1226{
1227 return false;
1228}
1229#endif
1230
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001231static int emulate_instruction(struct pt_regs *regs)
1232{
1233 u32 instword;
1234 u32 rd;
1235
Anton Blanchard4288e342013-08-07 02:01:47 +10001236 if (!user_mode(regs))
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001237 return -EINVAL;
1238 CHECK_FULL_REGS(regs);
1239
1240 if (get_user(instword, (u32 __user *)(regs->nip)))
1241 return -EFAULT;
1242
1243 /* Emulate the mfspr rD, PVR. */
Kumar Gala16c57b32009-02-10 20:10:44 +00001244 if ((instword & PPC_INST_MFSPR_PVR_MASK) == PPC_INST_MFSPR_PVR) {
Anton Blanchardeecff812009-10-27 18:46:55 +00001245 PPC_WARN_EMULATED(mfpvr, regs);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001246 rd = (instword >> 21) & 0x1f;
1247 regs->gpr[rd] = mfspr(SPRN_PVR);
1248 return 0;
1249 }
1250
1251 /* Emulating the dcba insn is just a no-op. */
Geert Uytterhoeven80947e72009-05-18 02:10:05 +00001252 if ((instword & PPC_INST_DCBA_MASK) == PPC_INST_DCBA) {
Anton Blanchardeecff812009-10-27 18:46:55 +00001253 PPC_WARN_EMULATED(dcba, regs);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001254 return 0;
Geert Uytterhoeven80947e72009-05-18 02:10:05 +00001255 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001256
1257 /* Emulate the mcrxr insn. */
Kumar Gala16c57b32009-02-10 20:10:44 +00001258 if ((instword & PPC_INST_MCRXR_MASK) == PPC_INST_MCRXR) {
Paul Mackerras86417782005-10-10 22:37:57 +10001259 int shift = (instword >> 21) & 0x1c;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001260 unsigned long msk = 0xf0000000UL >> shift;
1261
Anton Blanchardeecff812009-10-27 18:46:55 +00001262 PPC_WARN_EMULATED(mcrxr, regs);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001263 regs->ccr = (regs->ccr & ~msk) | ((regs->xer >> shift) & msk);
1264 regs->xer &= ~0xf0000000UL;
1265 return 0;
1266 }
1267
1268 /* Emulate load/store string insn. */
Geert Uytterhoeven80947e72009-05-18 02:10:05 +00001269 if ((instword & PPC_INST_STRING_GEN_MASK) == PPC_INST_STRING) {
Michael Neuling6ce6c622013-05-26 18:09:39 +00001270 if (tm_abort_check(regs,
1271 TM_CAUSE_EMULATE | TM_CAUSE_PERSISTENT))
1272 return -EINVAL;
Anton Blanchardeecff812009-10-27 18:46:55 +00001273 PPC_WARN_EMULATED(string, regs);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001274 return emulate_string_inst(regs, instword);
Geert Uytterhoeven80947e72009-05-18 02:10:05 +00001275 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001276
Will Schmidtc3412dc2006-08-30 13:11:38 -05001277 /* Emulate the popcntb (Population Count Bytes) instruction. */
Kumar Gala16c57b32009-02-10 20:10:44 +00001278 if ((instword & PPC_INST_POPCNTB_MASK) == PPC_INST_POPCNTB) {
Anton Blanchardeecff812009-10-27 18:46:55 +00001279 PPC_WARN_EMULATED(popcntb, regs);
Will Schmidtc3412dc2006-08-30 13:11:38 -05001280 return emulate_popcntb_inst(regs, instword);
1281 }
1282
Kumar Galac1469f12007-11-19 21:35:29 -06001283 /* Emulate isel (Integer Select) instruction */
Kumar Gala16c57b32009-02-10 20:10:44 +00001284 if ((instword & PPC_INST_ISEL_MASK) == PPC_INST_ISEL) {
Anton Blanchardeecff812009-10-27 18:46:55 +00001285 PPC_WARN_EMULATED(isel, regs);
Kumar Galac1469f12007-11-19 21:35:29 -06001286 return emulate_isel(regs, instword);
1287 }
1288
James Yang9863c282013-07-03 16:26:47 -05001289 /* Emulate sync instruction variants */
1290 if ((instword & PPC_INST_SYNC_MASK) == PPC_INST_SYNC) {
1291 PPC_WARN_EMULATED(sync, regs);
1292 asm volatile("sync");
1293 return 0;
1294 }
1295
Alexey Kardashevskiyefcac652011-03-02 15:18:48 +00001296#ifdef CONFIG_PPC64
1297 /* Emulate the mfspr rD, DSCR. */
Anton Blanchard73d2fb72013-05-01 20:06:33 +00001298 if ((((instword & PPC_INST_MFSPR_DSCR_USER_MASK) ==
1299 PPC_INST_MFSPR_DSCR_USER) ||
1300 ((instword & PPC_INST_MFSPR_DSCR_MASK) ==
1301 PPC_INST_MFSPR_DSCR)) &&
Alexey Kardashevskiyefcac652011-03-02 15:18:48 +00001302 cpu_has_feature(CPU_FTR_DSCR)) {
1303 PPC_WARN_EMULATED(mfdscr, regs);
1304 rd = (instword >> 21) & 0x1f;
1305 regs->gpr[rd] = mfspr(SPRN_DSCR);
1306 return 0;
1307 }
1308 /* Emulate the mtspr DSCR, rD. */
Anton Blanchard73d2fb72013-05-01 20:06:33 +00001309 if ((((instword & PPC_INST_MTSPR_DSCR_USER_MASK) ==
1310 PPC_INST_MTSPR_DSCR_USER) ||
1311 ((instword & PPC_INST_MTSPR_DSCR_MASK) ==
1312 PPC_INST_MTSPR_DSCR)) &&
Alexey Kardashevskiyefcac652011-03-02 15:18:48 +00001313 cpu_has_feature(CPU_FTR_DSCR)) {
1314 PPC_WARN_EMULATED(mtdscr, regs);
1315 rd = (instword >> 21) & 0x1f;
Anton Blanchard00ca0de2012-09-03 16:48:46 +00001316 current->thread.dscr = regs->gpr[rd];
Alexey Kardashevskiyefcac652011-03-02 15:18:48 +00001317 current->thread.dscr_inherit = 1;
Anton Blanchard00ca0de2012-09-03 16:48:46 +00001318 mtspr(SPRN_DSCR, current->thread.dscr);
Alexey Kardashevskiyefcac652011-03-02 15:18:48 +00001319 return 0;
1320 }
1321#endif
1322
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001323 return -EINVAL;
1324}
1325
Jeremy Fitzhardinge73c9cea2006-12-08 03:30:41 -08001326int is_valid_bugaddr(unsigned long addr)
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001327{
Jeremy Fitzhardinge73c9cea2006-12-08 03:30:41 -08001328 return is_kernel_addr(addr);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001329}
1330
Kevin Hao3a3b5aa2013-07-14 16:40:07 +08001331#ifdef CONFIG_MATH_EMULATION
1332static int emulate_math(struct pt_regs *regs)
1333{
1334 int ret;
1335 extern int do_mathemu(struct pt_regs *regs);
1336
1337 ret = do_mathemu(regs);
1338 if (ret >= 0)
1339 PPC_WARN_EMULATED(math, regs);
1340
1341 switch (ret) {
1342 case 0:
1343 emulate_single_step(regs);
1344 return 0;
1345 case 1: {
1346 int code = 0;
Paul Mackerrasde79f7b2013-09-10 20:20:42 +10001347 code = __parse_fpscr(current->thread.fp_state.fpscr);
Kevin Hao3a3b5aa2013-07-14 16:40:07 +08001348 _exception(SIGFPE, regs, code, regs->nip);
1349 return 0;
1350 }
1351 case -EFAULT:
1352 _exception(SIGSEGV, regs, SEGV_MAPERR, regs->nip);
1353 return 0;
1354 }
1355
1356 return -1;
1357}
1358#else
1359static inline int emulate_math(struct pt_regs *regs) { return -1; }
1360#endif
1361
Nicholas Piggin03465f82016-09-16 20:48:08 +10001362void program_check_exception(struct pt_regs *regs)
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001363{
Li Zhongba12eed2013-05-13 16:16:41 +00001364 enum ctx_state prev_state = exception_enter();
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001365 unsigned int reason = get_reason(regs);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001366
Kim Phillipsaa42c692006-12-08 02:43:30 -06001367 /* We can now get here via a FP Unavailable exception if the core
Kumar Gala04903a32007-02-07 01:13:32 -06001368 * has no FPU, in that case the reason flags will be 0 */
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001369
1370 if (reason & REASON_FP) {
1371 /* IEEE FP exception */
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001372 parse_fpe(regs);
Li Zhongba12eed2013-05-13 16:16:41 +00001373 goto bail;
Paul Mackerras8dad3f92005-10-06 13:27:05 +10001374 }
1375 if (reason & REASON_TRAP) {
Balbir Singha4c3f902016-02-18 13:48:01 +11001376 unsigned long bugaddr;
Jason Wesselba797b22010-05-20 21:04:25 -05001377 /* Debugger is first in line to stop recursive faults in
1378 * rcu_lock, notify_die, or atomic_notifier_call_chain */
1379 if (debugger_bpt(regs))
Li Zhongba12eed2013-05-13 16:16:41 +00001380 goto bail;
Jason Wesselba797b22010-05-20 21:04:25 -05001381
Naveen N. Rao6cc89ba2016-11-21 22:36:41 +05301382 if (kprobe_handler(regs))
1383 goto bail;
1384
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001385 /* trap exception */
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001386 if (notify_die(DIE_BPT, "breakpoint", regs, 5, 5, SIGTRAP)
1387 == NOTIFY_STOP)
Li Zhongba12eed2013-05-13 16:16:41 +00001388 goto bail;
Jeremy Fitzhardinge73c9cea2006-12-08 03:30:41 -08001389
Balbir Singha4c3f902016-02-18 13:48:01 +11001390 bugaddr = regs->nip;
1391 /*
1392 * Fixup bugaddr for BUG_ON() in real mode
1393 */
1394 if (!is_kernel_addr(bugaddr) && !(regs->msr & MSR_IR))
1395 bugaddr += PAGE_OFFSET;
1396
Jeremy Fitzhardinge73c9cea2006-12-08 03:30:41 -08001397 if (!(regs->msr & MSR_PR) && /* not user-mode */
Balbir Singha4c3f902016-02-18 13:48:01 +11001398 report_bug(bugaddr, regs) == BUG_TRAP_TYPE_WARN) {
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001399 regs->nip += 4;
Li Zhongba12eed2013-05-13 16:16:41 +00001400 goto bail;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001401 }
Paul Mackerras8dad3f92005-10-06 13:27:05 +10001402 _exception(SIGTRAP, regs, TRAP_BRKPT, regs->nip);
Li Zhongba12eed2013-05-13 16:16:41 +00001403 goto bail;
Paul Mackerras8dad3f92005-10-06 13:27:05 +10001404 }
Michael Neulingbc2a9402013-02-13 16:21:40 +00001405#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
1406 if (reason & REASON_TM) {
1407 /* This is a TM "Bad Thing Exception" program check.
1408 * This occurs when:
1409 * - An rfid/hrfid/mtmsrd attempts to cause an illegal
1410 * transition in TM states.
1411 * - A trechkpt is attempted when transactional.
1412 * - A treclaim is attempted when non transactional.
1413 * - A tend is illegally attempted.
1414 * - writing a TM SPR when transactional.
Michael Ellerman632f05742017-10-12 15:45:25 +11001415 *
1416 * If usermode caused this, it's done something illegal and
Michael Neulingbc2a9402013-02-13 16:21:40 +00001417 * gets a SIGILL slap on the wrist. We call it an illegal
1418 * operand to distinguish from the instruction just being bad
1419 * (e.g. executing a 'tend' on a CPU without TM!); it's an
1420 * illegal /placement/ of a valid instruction.
1421 */
1422 if (user_mode(regs)) {
1423 _exception(SIGILL, regs, ILL_ILLOPN, regs->nip);
Li Zhongba12eed2013-05-13 16:16:41 +00001424 goto bail;
Michael Neulingbc2a9402013-02-13 16:21:40 +00001425 } else {
1426 printk(KERN_EMERG "Unexpected TM Bad Thing exception "
Breno Leitao11be3952018-11-26 18:11:59 -02001427 "at %lx (msr 0x%lx) tm_scratch=%llx\n",
1428 regs->nip, regs->msr, get_paca()->tm_scratch);
Michael Neulingbc2a9402013-02-13 16:21:40 +00001429 die("Unrecoverable exception", regs, SIGABRT);
1430 }
1431 }
1432#endif
Paul Mackerras8dad3f92005-10-06 13:27:05 +10001433
Michael Ellermanb3f6a452013-08-15 15:22:19 +10001434 /*
1435 * If we took the program check in the kernel skip down to sending a
1436 * SIGILL. The subsequent cases all relate to emulating instructions
1437 * which we should only do for userspace. We also do not want to enable
1438 * interrupts for kernel faults because that might lead to further
1439 * faults, and loose the context of the original exception.
1440 */
1441 if (!user_mode(regs))
1442 goto sigill;
1443
Benjamin Herrenschmidta3512b22012-05-08 13:38:50 +10001444 /* We restore the interrupt state now */
1445 if (!arch_irq_disabled_regs(regs))
1446 local_irq_enable();
Paul Mackerrascd8a5672006-03-03 17:11:40 +11001447
Kumar Gala04903a32007-02-07 01:13:32 -06001448 /* (reason & REASON_ILLEGAL) would be the obvious thing here,
1449 * but there seems to be a hardware bug on the 405GP (RevD)
1450 * that means ESR is sometimes set incorrectly - either to
1451 * ESR_DST (!?) or 0. In the process of chasing this with the
1452 * hardware people - not sure if it can happen on any illegal
1453 * instruction or only on FP instructions, whether there is a
Benjamin Herrenschmidt4e63f8e2013-06-09 17:01:24 +10001454 * pattern to occurrences etc. -dgibson 31/Mar/2003
1455 */
Kevin Hao3a3b5aa2013-07-14 16:40:07 +08001456 if (!emulate_math(regs))
Li Zhongba12eed2013-05-13 16:16:41 +00001457 goto bail;
Kumar Gala04903a32007-02-07 01:13:32 -06001458
Paul Mackerras8dad3f92005-10-06 13:27:05 +10001459 /* Try to emulate it if we should. */
1460 if (reason & (REASON_ILLEGAL | REASON_PRIVILEGED)) {
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001461 switch (emulate_instruction(regs)) {
1462 case 0:
1463 regs->nip += 4;
1464 emulate_single_step(regs);
Li Zhongba12eed2013-05-13 16:16:41 +00001465 goto bail;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001466 case -EFAULT:
1467 _exception(SIGSEGV, regs, SEGV_MAPERR, regs->nip);
Li Zhongba12eed2013-05-13 16:16:41 +00001468 goto bail;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001469 }
1470 }
Paul Mackerras8dad3f92005-10-06 13:27:05 +10001471
Michael Ellermanb3f6a452013-08-15 15:22:19 +10001472sigill:
Paul Mackerras8dad3f92005-10-06 13:27:05 +10001473 if (reason & REASON_PRIVILEGED)
1474 _exception(SIGILL, regs, ILL_PRVOPC, regs->nip);
1475 else
1476 _exception(SIGILL, regs, ILL_ILLOPC, regs->nip);
Li Zhongba12eed2013-05-13 16:16:41 +00001477
1478bail:
1479 exception_exit(prev_state);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001480}
Nicholas Piggin03465f82016-09-16 20:48:08 +10001481NOKPROBE_SYMBOL(program_check_exception);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001482
Paul Mackerrasbf593902013-06-14 20:07:41 +10001483/*
1484 * This occurs when running in hypervisor mode on POWER6 or later
1485 * and an illegal instruction is encountered.
1486 */
Nicholas Piggin03465f82016-09-16 20:48:08 +10001487void emulation_assist_interrupt(struct pt_regs *regs)
Paul Mackerrasbf593902013-06-14 20:07:41 +10001488{
1489 regs->msr |= REASON_ILLEGAL;
1490 program_check_exception(regs);
1491}
Nicholas Piggin03465f82016-09-16 20:48:08 +10001492NOKPROBE_SYMBOL(emulation_assist_interrupt);
Paul Mackerrasbf593902013-06-14 20:07:41 +10001493
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001494void alignment_exception(struct pt_regs *regs)
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001495{
Li Zhongba12eed2013-05-13 16:16:41 +00001496 enum ctx_state prev_state = exception_enter();
Benjamin Herrenschmidt4393c4f2006-11-01 15:11:39 +11001497 int sig, code, fixed = 0;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001498
Benjamin Herrenschmidta3512b22012-05-08 13:38:50 +10001499 /* We restore the interrupt state now */
1500 if (!arch_irq_disabled_regs(regs))
1501 local_irq_enable();
1502
Michael Neuling6ce6c622013-05-26 18:09:39 +00001503 if (tm_abort_check(regs, TM_CAUSE_ALIGNMENT | TM_CAUSE_PERSISTENT))
1504 goto bail;
1505
Paul Mackerrase9370ae2006-06-07 16:15:39 +10001506 /* we don't implement logging of alignment exceptions */
1507 if (!(current->thread.align_ctl & PR_UNALIGN_SIGBUS))
1508 fixed = fix_alignment(regs);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001509
1510 if (fixed == 1) {
1511 regs->nip += 4; /* skip over emulated instruction */
1512 emulate_single_step(regs);
Li Zhongba12eed2013-05-13 16:16:41 +00001513 goto bail;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001514 }
1515
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001516 /* Operand address was bad */
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001517 if (fixed == -EFAULT) {
Benjamin Herrenschmidt4393c4f2006-11-01 15:11:39 +11001518 sig = SIGSEGV;
1519 code = SEGV_ACCERR;
1520 } else {
1521 sig = SIGBUS;
1522 code = BUS_ADRALN;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001523 }
Benjamin Herrenschmidt4393c4f2006-11-01 15:11:39 +11001524 if (user_mode(regs))
1525 _exception(sig, regs, code, regs->dar);
1526 else
1527 bad_page_fault(regs, regs->dar, sig);
Li Zhongba12eed2013-05-13 16:16:41 +00001528
1529bail:
1530 exception_exit(prev_state);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001531}
1532
1533void StackOverflow(struct pt_regs *regs)
1534{
1535 printk(KERN_CRIT "Kernel stack overflow in process %p, r1=%lx\n",
1536 current, regs->gpr[1]);
1537 debugger(regs);
1538 show_regs(regs);
1539 panic("kernel stack overflow");
1540}
1541
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001542void kernel_fp_unavailable_exception(struct pt_regs *regs)
1543{
Li Zhongba12eed2013-05-13 16:16:41 +00001544 enum ctx_state prev_state = exception_enter();
1545
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001546 printk(KERN_EMERG "Unrecoverable FP Unavailable Exception "
1547 "%lx at %lx\n", regs->trap, regs->nip);
1548 die("Unrecoverable FP Unavailable Exception", regs, SIGABRT);
Li Zhongba12eed2013-05-13 16:16:41 +00001549
1550 exception_exit(prev_state);
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001551}
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001552
1553void altivec_unavailable_exception(struct pt_regs *regs)
1554{
Li Zhongba12eed2013-05-13 16:16:41 +00001555 enum ctx_state prev_state = exception_enter();
1556
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001557 if (user_mode(regs)) {
1558 /* A user program has executed an altivec instruction,
1559 but this kernel doesn't support altivec. */
1560 _exception(SIGILL, regs, ILL_ILLOPC, regs->nip);
Li Zhongba12eed2013-05-13 16:16:41 +00001561 goto bail;
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001562 }
Anton Blanchard6c4841c2006-10-13 11:41:00 +10001563
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001564 printk(KERN_EMERG "Unrecoverable VMX/Altivec Unavailable Exception "
1565 "%lx at %lx\n", regs->trap, regs->nip);
1566 die("Unrecoverable VMX/Altivec Unavailable Exception", regs, SIGABRT);
Li Zhongba12eed2013-05-13 16:16:41 +00001567
1568bail:
1569 exception_exit(prev_state);
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001570}
1571
Michael Neulingce48b212008-06-25 14:07:18 +10001572void vsx_unavailable_exception(struct pt_regs *regs)
1573{
1574 if (user_mode(regs)) {
1575 /* A user program has executed an vsx instruction,
1576 but this kernel doesn't support vsx. */
1577 _exception(SIGILL, regs, ILL_ILLOPC, regs->nip);
1578 return;
1579 }
1580
1581 printk(KERN_EMERG "Unrecoverable VSX Unavailable Exception "
1582 "%lx at %lx\n", regs->trap, regs->nip);
1583 die("Unrecoverable VSX Unavailable Exception", regs, SIGABRT);
1584}
1585
Michael Neuling25176172013-08-09 17:29:29 +10001586#ifdef CONFIG_PPC64
Cyril Bur172f7aa2016-09-14 18:02:15 +10001587static void tm_unavailable(struct pt_regs *regs)
1588{
Cyril Bur5d176f72016-09-14 18:02:16 +10001589#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
1590 if (user_mode(regs)) {
1591 current->thread.load_tm++;
1592 regs->msr |= MSR_TM;
1593 tm_enable();
1594 tm_restore_sprs(&current->thread);
1595 return;
1596 }
1597#endif
Cyril Bur172f7aa2016-09-14 18:02:15 +10001598 pr_emerg("Unrecoverable TM Unavailable Exception "
1599 "%lx at %lx\n", regs->trap, regs->nip);
1600 die("Unrecoverable TM Unavailable Exception", regs, SIGABRT);
1601}
1602
Michael Ellerman021424a2013-06-25 17:47:56 +10001603void facility_unavailable_exception(struct pt_regs *regs)
Michael Neulingd0c0c9a2013-02-13 16:21:38 +00001604{
Michael Ellerman021424a2013-06-25 17:47:56 +10001605 static char *facility_strings[] = {
Michael Neuling25176172013-08-09 17:29:29 +10001606 [FSCR_FP_LG] = "FPU",
1607 [FSCR_VECVSX_LG] = "VMX/VSX",
1608 [FSCR_DSCR_LG] = "DSCR",
1609 [FSCR_PM_LG] = "PMU SPRs",
1610 [FSCR_BHRB_LG] = "BHRB",
1611 [FSCR_TM_LG] = "TM",
1612 [FSCR_EBB_LG] = "EBB",
1613 [FSCR_TAR_LG] = "TAR",
Nicholas Piggin794464f2017-04-07 11:27:43 +10001614 [FSCR_MSGP_LG] = "MSGP",
Nicholas Piggin9b7ff0c2017-04-07 11:27:44 +10001615 [FSCR_SCV_LG] = "SCV",
Michael Ellerman021424a2013-06-25 17:47:56 +10001616 };
Michael Neuling25176172013-08-09 17:29:29 +10001617 char *facility = "unknown";
Michael Ellerman021424a2013-06-25 17:47:56 +10001618 u64 value;
Anshuman Khandualc952c1c2015-05-21 12:13:01 +05301619 u32 instword, rd;
Michael Neuling25176172013-08-09 17:29:29 +10001620 u8 status;
1621 bool hv;
Michael Ellerman021424a2013-06-25 17:47:56 +10001622
Benjamin Herrenschmidt2271db22018-01-12 13:28:49 +11001623 hv = (TRAP(regs) == 0xf80);
Michael Neuling25176172013-08-09 17:29:29 +10001624 if (hv)
Michael Ellermanb14b6262013-06-25 17:47:57 +10001625 value = mfspr(SPRN_HFSCR);
Michael Neuling25176172013-08-09 17:29:29 +10001626 else
1627 value = mfspr(SPRN_FSCR);
1628
1629 status = value >> 56;
Anshuman Khandual709b9732018-03-29 11:53:37 +05301630 if ((hv || status >= 2) &&
1631 (status < ARRAY_SIZE(facility_strings)) &&
1632 facility_strings[status])
1633 facility = facility_strings[status];
1634
1635 /* We should not have taken this interrupt in kernel */
1636 if (!user_mode(regs)) {
1637 pr_emerg("Facility '%s' unavailable (%d) exception in kernel mode at %lx\n",
1638 facility, status, regs->nip);
1639 die("Unexpected facility unavailable exception", regs, SIGABRT);
1640 }
1641
1642 /* We restore the interrupt state now */
1643 if (!arch_irq_disabled_regs(regs))
1644 local_irq_enable();
1645
Michael Neuling25176172013-08-09 17:29:29 +10001646 if (status == FSCR_DSCR_LG) {
Anshuman Khandualc952c1c2015-05-21 12:13:01 +05301647 /*
1648 * User is accessing the DSCR register using the problem
1649 * state only SPR number (0x03) either through a mfspr or
1650 * a mtspr instruction. If it is a write attempt through
1651 * a mtspr, then we set the inherit bit. This also allows
1652 * the user to write or read the register directly in the
1653 * future by setting via the FSCR DSCR bit. But in case it
1654 * is a read DSCR attempt through a mfspr instruction, we
1655 * just emulate the instruction instead. This code path will
1656 * always emulate all the mfspr instructions till the user
Adam Buchbinder446957b2016-02-24 10:51:11 -08001657 * has attempted at least one mtspr instruction. This way it
Anshuman Khandualc952c1c2015-05-21 12:13:01 +05301658 * preserves the same behaviour when the user is accessing
1659 * the DSCR through privilege level only SPR number (0x11)
1660 * which is emulated through illegal instruction exception.
1661 * We always leave HFSCR DSCR set.
Michael Neuling25176172013-08-09 17:29:29 +10001662 */
Anshuman Khandualc952c1c2015-05-21 12:13:01 +05301663 if (get_user(instword, (u32 __user *)(regs->nip))) {
1664 pr_err("Failed to fetch the user instruction\n");
1665 return;
1666 }
1667
1668 /* Write into DSCR (mtspr 0x03, RS) */
1669 if ((instword & PPC_INST_MTSPR_DSCR_USER_MASK)
1670 == PPC_INST_MTSPR_DSCR_USER) {
1671 rd = (instword >> 21) & 0x1f;
1672 current->thread.dscr = regs->gpr[rd];
1673 current->thread.dscr_inherit = 1;
Michael Neulingb57bd2d2016-06-09 12:31:08 +10001674 current->thread.fscr |= FSCR_DSCR;
1675 mtspr(SPRN_FSCR, current->thread.fscr);
Anshuman Khandualc952c1c2015-05-21 12:13:01 +05301676 }
1677
1678 /* Read from DSCR (mfspr RT, 0x03) */
1679 if ((instword & PPC_INST_MFSPR_DSCR_USER_MASK)
1680 == PPC_INST_MFSPR_DSCR_USER) {
1681 if (emulate_instruction(regs)) {
1682 pr_err("DSCR based mfspr emulation failed\n");
1683 return;
1684 }
1685 regs->nip += 4;
1686 emulate_single_step(regs);
1687 }
Michael Neuling25176172013-08-09 17:29:29 +10001688 return;
Michael Ellermanb14b6262013-06-25 17:47:57 +10001689 }
1690
Cyril Bur172f7aa2016-09-14 18:02:15 +10001691 if (status == FSCR_TM_LG) {
1692 /*
1693 * If we're here then the hardware is TM aware because it
1694 * generated an exception with FSRM_TM set.
1695 *
1696 * If cpu_has_feature(CPU_FTR_TM) is false, then either firmware
1697 * told us not to do TM, or the kernel is not built with TM
1698 * support.
1699 *
1700 * If both of those things are true, then userspace can spam the
1701 * console by triggering the printk() below just by continually
1702 * doing tbegin (or any TM instruction). So in that case just
1703 * send the process a SIGILL immediately.
1704 */
1705 if (!cpu_has_feature(CPU_FTR_TM))
1706 goto out;
1707
1708 tm_unavailable(regs);
1709 return;
1710 }
1711
Balbir Singh93c2ec02016-11-30 17:45:09 +11001712 pr_err_ratelimited("%sFacility '%s' unavailable (%d), exception at 0x%lx, MSR=%lx\n",
1713 hv ? "Hypervisor " : "", facility, status, regs->nip, regs->msr);
Michael Neulingd0c0c9a2013-02-13 16:21:38 +00001714
Cyril Bur172f7aa2016-09-14 18:02:15 +10001715out:
Anshuman Khandual709b9732018-03-29 11:53:37 +05301716 _exception(SIGILL, regs, ILL_ILLOPC, regs->nip);
Michael Neulingd0c0c9a2013-02-13 16:21:38 +00001717}
Michael Neuling25176172013-08-09 17:29:29 +10001718#endif
Michael Neulingd0c0c9a2013-02-13 16:21:38 +00001719
Michael Neulingf54db642013-02-13 16:21:39 +00001720#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
1721
Michael Neulingf54db642013-02-13 16:21:39 +00001722void fp_unavailable_tm(struct pt_regs *regs)
1723{
1724 /* Note: This does not handle any kind of FP laziness. */
1725
1726 TM_DEBUG("FP Unavailable trap whilst transactional at 0x%lx, MSR=%lx\n",
1727 regs->nip, regs->msr);
Michael Neulingf54db642013-02-13 16:21:39 +00001728
1729 /* We can only have got here if the task started using FP after
1730 * beginning the transaction. So, the transactional regs are just a
1731 * copy of the checkpointed ones. But, we still need to recheckpoint
1732 * as we're enabling FP for the process; it will return, abort the
1733 * transaction, and probably retry but now with FP enabled. So the
1734 * checkpointed FP registers need to be loaded.
1735 */
Paul Mackerrasd31626f2014-01-13 15:56:29 +11001736 tm_reclaim_current(TM_CAUSE_FAC_UNAV);
Breno Leitao96695562018-06-18 19:59:42 -03001737
1738 /*
1739 * Reclaim initially saved out bogus (lazy) FPRs to ckfp_state, and
1740 * then it was overwrite by the thr->fp_state by tm_reclaim_thread().
1741 *
1742 * At this point, ck{fp,vr}_state contains the exact values we want to
1743 * recheckpoint.
1744 */
Michael Neulingf54db642013-02-13 16:21:39 +00001745
1746 /* Enable FP for the task: */
Cyril Bura7771172017-11-02 14:09:03 +11001747 current->thread.load_fp = 1;
Michael Neulingf54db642013-02-13 16:21:39 +00001748
Breno Leitao96695562018-06-18 19:59:42 -03001749 /*
1750 * Recheckpoint all the checkpointed ckpt, ck{fp, vr}_state registers.
Michael Neulingf54db642013-02-13 16:21:39 +00001751 */
Cyril Bureb5c3f12017-11-02 14:09:05 +11001752 tm_recheckpoint(&current->thread);
Michael Neulingf54db642013-02-13 16:21:39 +00001753}
1754
Michael Neulingf54db642013-02-13 16:21:39 +00001755void altivec_unavailable_tm(struct pt_regs *regs)
1756{
1757 /* See the comments in fp_unavailable_tm(). This function operates
1758 * the same way.
1759 */
1760
1761 TM_DEBUG("Vector Unavailable trap whilst transactional at 0x%lx,"
1762 "MSR=%lx\n",
1763 regs->nip, regs->msr);
Paul Mackerrasd31626f2014-01-13 15:56:29 +11001764 tm_reclaim_current(TM_CAUSE_FAC_UNAV);
Cyril Bura7771172017-11-02 14:09:03 +11001765 current->thread.load_vec = 1;
Cyril Bureb5c3f12017-11-02 14:09:05 +11001766 tm_recheckpoint(&current->thread);
Michael Neulingf54db642013-02-13 16:21:39 +00001767 current->thread.used_vr = 1;
Paul Mackerras3ac8ff12014-01-13 15:56:30 +11001768}
1769
Michael Neulingf54db642013-02-13 16:21:39 +00001770void vsx_unavailable_tm(struct pt_regs *regs)
1771{
1772 /* See the comments in fp_unavailable_tm(). This works similarly,
1773 * though we're loading both FP and VEC registers in here.
1774 *
1775 * If FP isn't in use, load FP regs. If VEC isn't in use, load VEC
1776 * regs. Either way, set MSR_VSX.
1777 */
1778
1779 TM_DEBUG("VSX Unavailable trap whilst transactional at 0x%lx,"
1780 "MSR=%lx\n",
1781 regs->nip, regs->msr);
1782
Paul Mackerras3ac8ff12014-01-13 15:56:30 +11001783 current->thread.used_vsr = 1;
1784
Michael Neulingf54db642013-02-13 16:21:39 +00001785 /* This reclaims FP and/or VR regs if they're already enabled */
Paul Mackerrasd31626f2014-01-13 15:56:29 +11001786 tm_reclaim_current(TM_CAUSE_FAC_UNAV);
Michael Neulingf54db642013-02-13 16:21:39 +00001787
Cyril Bura7771172017-11-02 14:09:03 +11001788 current->thread.load_vec = 1;
1789 current->thread.load_fp = 1;
Paul Mackerras3ac8ff12014-01-13 15:56:30 +11001790
Cyril Bureb5c3f12017-11-02 14:09:05 +11001791 tm_recheckpoint(&current->thread);
Michael Neulingf54db642013-02-13 16:21:39 +00001792}
Michael Neulingf54db642013-02-13 16:21:39 +00001793#endif /* CONFIG_PPC_TRANSACTIONAL_MEM */
1794
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001795void performance_monitor_exception(struct pt_regs *regs)
1796{
Christoph Lameter69111ba2014-10-21 15:23:25 -05001797 __this_cpu_inc(irq_stat.pmu_irqs);
Anton Blanchard89713ed2010-01-31 20:34:06 +00001798
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001799 perf_irq(regs);
1800}
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001801
Dave Kleikamp172ae2e2010-02-08 11:50:57 +00001802#ifdef CONFIG_PPC_ADV_DEBUG_REGS
Dave Kleikamp3bffb652010-02-08 11:51:18 +00001803static void handle_debug(struct pt_regs *regs, unsigned long debug_status)
1804{
1805 int changed = 0;
1806 /*
1807 * Determine the cause of the debug event, clear the
1808 * event flags and send a trap to the handler. Torez
1809 */
1810 if (debug_status & (DBSR_DAC1R | DBSR_DAC1W)) {
1811 dbcr_dac(current) &= ~(DBCR_DAC1R | DBCR_DAC1W);
1812#ifdef CONFIG_PPC_ADV_DEBUG_DAC_RANGE
Bharat Bhushan51ae8d42013-07-04 11:45:46 +05301813 current->thread.debug.dbcr2 &= ~DBCR2_DAC12MODE;
Dave Kleikamp3bffb652010-02-08 11:51:18 +00001814#endif
Eric W. Biederman47355042018-01-16 16:12:38 -06001815 do_send_trap(regs, mfspr(SPRN_DAC1), debug_status,
Dave Kleikamp3bffb652010-02-08 11:51:18 +00001816 5);
1817 changed |= 0x01;
1818 } else if (debug_status & (DBSR_DAC2R | DBSR_DAC2W)) {
1819 dbcr_dac(current) &= ~(DBCR_DAC2R | DBCR_DAC2W);
Eric W. Biederman47355042018-01-16 16:12:38 -06001820 do_send_trap(regs, mfspr(SPRN_DAC2), debug_status,
Dave Kleikamp3bffb652010-02-08 11:51:18 +00001821 6);
1822 changed |= 0x01;
1823 } else if (debug_status & DBSR_IAC1) {
Bharat Bhushan51ae8d42013-07-04 11:45:46 +05301824 current->thread.debug.dbcr0 &= ~DBCR0_IAC1;
Dave Kleikamp3bffb652010-02-08 11:51:18 +00001825 dbcr_iac_range(current) &= ~DBCR_IAC12MODE;
Eric W. Biederman47355042018-01-16 16:12:38 -06001826 do_send_trap(regs, mfspr(SPRN_IAC1), debug_status,
Dave Kleikamp3bffb652010-02-08 11:51:18 +00001827 1);
1828 changed |= 0x01;
1829 } else if (debug_status & DBSR_IAC2) {
Bharat Bhushan51ae8d42013-07-04 11:45:46 +05301830 current->thread.debug.dbcr0 &= ~DBCR0_IAC2;
Eric W. Biederman47355042018-01-16 16:12:38 -06001831 do_send_trap(regs, mfspr(SPRN_IAC2), debug_status,
Dave Kleikamp3bffb652010-02-08 11:51:18 +00001832 2);
1833 changed |= 0x01;
1834 } else if (debug_status & DBSR_IAC3) {
Bharat Bhushan51ae8d42013-07-04 11:45:46 +05301835 current->thread.debug.dbcr0 &= ~DBCR0_IAC3;
Dave Kleikamp3bffb652010-02-08 11:51:18 +00001836 dbcr_iac_range(current) &= ~DBCR_IAC34MODE;
Eric W. Biederman47355042018-01-16 16:12:38 -06001837 do_send_trap(regs, mfspr(SPRN_IAC3), debug_status,
Dave Kleikamp3bffb652010-02-08 11:51:18 +00001838 3);
1839 changed |= 0x01;
1840 } else if (debug_status & DBSR_IAC4) {
Bharat Bhushan51ae8d42013-07-04 11:45:46 +05301841 current->thread.debug.dbcr0 &= ~DBCR0_IAC4;
Eric W. Biederman47355042018-01-16 16:12:38 -06001842 do_send_trap(regs, mfspr(SPRN_IAC4), debug_status,
Dave Kleikamp3bffb652010-02-08 11:51:18 +00001843 4);
1844 changed |= 0x01;
1845 }
1846 /*
1847 * At the point this routine was called, the MSR(DE) was turned off.
1848 * Check all other debug flags and see if that bit needs to be turned
1849 * back on or not.
1850 */
Bharat Bhushan51ae8d42013-07-04 11:45:46 +05301851 if (DBCR_ACTIVE_EVENTS(current->thread.debug.dbcr0,
Bharat Bhushan95791982013-06-26 11:12:22 +05301852 current->thread.debug.dbcr1))
Dave Kleikamp3bffb652010-02-08 11:51:18 +00001853 regs->msr |= MSR_DE;
1854 else
1855 /* Make sure the IDM flag is off */
Bharat Bhushan51ae8d42013-07-04 11:45:46 +05301856 current->thread.debug.dbcr0 &= ~DBCR0_IDM;
Dave Kleikamp3bffb652010-02-08 11:51:18 +00001857
1858 if (changed & 0x01)
Bharat Bhushan51ae8d42013-07-04 11:45:46 +05301859 mtspr(SPRN_DBCR0, current->thread.debug.dbcr0);
Dave Kleikamp3bffb652010-02-08 11:51:18 +00001860}
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001861
Nicholas Piggin03465f82016-09-16 20:48:08 +10001862void DebugException(struct pt_regs *regs, unsigned long debug_status)
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001863{
Bharat Bhushan51ae8d42013-07-04 11:45:46 +05301864 current->thread.debug.dbsr = debug_status;
Dave Kleikamp3bffb652010-02-08 11:51:18 +00001865
Roland McGrathec097c82009-05-28 21:26:38 +00001866 /* Hack alert: On BookE, Branch Taken stops on the branch itself, while
1867 * on server, it stops on the target of the branch. In order to simulate
1868 * the server behaviour, we thus restart right away with a single step
1869 * instead of stopping here when hitting a BT
1870 */
1871 if (debug_status & DBSR_BT) {
1872 regs->msr &= ~MSR_DE;
1873
1874 /* Disable BT */
1875 mtspr(SPRN_DBCR0, mfspr(SPRN_DBCR0) & ~DBCR0_BT);
1876 /* Clear the BT event */
1877 mtspr(SPRN_DBSR, DBSR_BT);
1878
1879 /* Do the single step trick only when coming from userspace */
1880 if (user_mode(regs)) {
Bharat Bhushan51ae8d42013-07-04 11:45:46 +05301881 current->thread.debug.dbcr0 &= ~DBCR0_BT;
1882 current->thread.debug.dbcr0 |= DBCR0_IDM | DBCR0_IC;
Roland McGrathec097c82009-05-28 21:26:38 +00001883 regs->msr |= MSR_DE;
1884 return;
1885 }
1886
Naveen N. Rao6cc89ba2016-11-21 22:36:41 +05301887 if (kprobe_post_handler(regs))
1888 return;
1889
Roland McGrathec097c82009-05-28 21:26:38 +00001890 if (notify_die(DIE_SSTEP, "block_step", regs, 5,
1891 5, SIGTRAP) == NOTIFY_STOP) {
1892 return;
1893 }
1894 if (debugger_sstep(regs))
1895 return;
1896 } else if (debug_status & DBSR_IC) { /* Instruction complete */
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001897 regs->msr &= ~MSR_DE;
Kumar Galaf8279622008-06-26 02:01:37 -05001898
1899 /* Disable instruction completion */
1900 mtspr(SPRN_DBCR0, mfspr(SPRN_DBCR0) & ~DBCR0_IC);
1901 /* Clear the instruction completion event */
1902 mtspr(SPRN_DBSR, DBSR_IC);
1903
Naveen N. Rao6cc89ba2016-11-21 22:36:41 +05301904 if (kprobe_post_handler(regs))
1905 return;
1906
Kumar Galaf8279622008-06-26 02:01:37 -05001907 if (notify_die(DIE_SSTEP, "single_step", regs, 5,
1908 5, SIGTRAP) == NOTIFY_STOP) {
1909 return;
1910 }
1911
1912 if (debugger_sstep(regs))
1913 return;
1914
Dave Kleikamp3bffb652010-02-08 11:51:18 +00001915 if (user_mode(regs)) {
Bharat Bhushan51ae8d42013-07-04 11:45:46 +05301916 current->thread.debug.dbcr0 &= ~DBCR0_IC;
1917 if (DBCR_ACTIVE_EVENTS(current->thread.debug.dbcr0,
1918 current->thread.debug.dbcr1))
Dave Kleikamp3bffb652010-02-08 11:51:18 +00001919 regs->msr |= MSR_DE;
1920 else
1921 /* Make sure the IDM bit is off */
Bharat Bhushan51ae8d42013-07-04 11:45:46 +05301922 current->thread.debug.dbcr0 &= ~DBCR0_IDM;
Dave Kleikamp3bffb652010-02-08 11:51:18 +00001923 }
Kumar Galaf8279622008-06-26 02:01:37 -05001924
1925 _exception(SIGTRAP, regs, TRAP_TRACE, regs->nip);
Dave Kleikamp3bffb652010-02-08 11:51:18 +00001926 } else
1927 handle_debug(regs, debug_status);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001928}
Nicholas Piggin03465f82016-09-16 20:48:08 +10001929NOKPROBE_SYMBOL(DebugException);
Dave Kleikamp172ae2e2010-02-08 11:50:57 +00001930#endif /* CONFIG_PPC_ADV_DEBUG_REGS */
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001931
1932#if !defined(CONFIG_TAU_INT)
1933void TAUException(struct pt_regs *regs)
1934{
1935 printk("TAU trap at PC: %lx, MSR: %lx, vector=%lx %s\n",
1936 regs->nip, regs->msr, regs->trap, print_tainted());
1937}
1938#endif /* CONFIG_INT_TAU */
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001939
1940#ifdef CONFIG_ALTIVEC
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001941void altivec_assist_exception(struct pt_regs *regs)
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001942{
1943 int err;
1944
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001945 if (!user_mode(regs)) {
1946 printk(KERN_EMERG "VMX/Altivec assist exception in kernel mode"
1947 " at %lx\n", regs->nip);
Paul Mackerras8dad3f92005-10-06 13:27:05 +10001948 die("Kernel VMX/Altivec assist exception", regs, SIGILL);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001949 }
1950
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001951 flush_altivec_to_thread(current);
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001952
Anton Blanchardeecff812009-10-27 18:46:55 +00001953 PPC_WARN_EMULATED(altivec, regs);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001954 err = emulate_altivec(regs);
1955 if (err == 0) {
1956 regs->nip += 4; /* skip emulated instruction */
1957 emulate_single_step(regs);
1958 return;
1959 }
1960
1961 if (err == -EFAULT) {
1962 /* got an error reading the instruction */
1963 _exception(SIGSEGV, regs, SEGV_ACCERR, regs->nip);
1964 } else {
1965 /* didn't recognize the instruction */
1966 /* XXX quick hack for now: set the non-Java bit in the VSCR */
Christian Dietrich76462232011-06-04 05:36:54 +00001967 printk_ratelimited(KERN_ERR "Unrecognized altivec instruction "
1968 "in %s at %lx\n", current->comm, regs->nip);
Paul Mackerrasde79f7b2013-09-10 20:20:42 +10001969 current->thread.vr_state.vscr.u[3] |= 0x10000;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001970 }
1971}
1972#endif /* CONFIG_ALTIVEC */
1973
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001974#ifdef CONFIG_FSL_BOOKE
1975void CacheLockingException(struct pt_regs *regs, unsigned long address,
1976 unsigned long error_code)
1977{
1978 /* We treat cache locking instructions from the user
1979 * as priv ops, in the future we could try to do
1980 * something smarter
1981 */
1982 if (error_code & (ESR_DLK|ESR_ILK))
1983 _exception(SIGILL, regs, ILL_PRVOPC, regs->nip);
1984 return;
1985}
1986#endif /* CONFIG_FSL_BOOKE */
1987
1988#ifdef CONFIG_SPE
1989void SPEFloatingPointException(struct pt_regs *regs)
1990{
Liu Yu6a800f32008-10-28 11:50:21 +08001991 extern int do_spe_mathemu(struct pt_regs *regs);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001992 unsigned long spefscr;
1993 int fpexc_mode;
Eric W. Biedermanaeb1c0f2018-04-17 15:30:54 -05001994 int code = FPE_FLTUNK;
Liu Yu6a800f32008-10-28 11:50:21 +08001995 int err;
1996
yu liu685659e2011-06-14 18:34:25 -05001997 flush_spe_to_thread(current);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001998
1999 spefscr = current->thread.spefscr;
2000 fpexc_mode = current->thread.fpexc_mode;
2001
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002002 if ((spefscr & SPEFSCR_FOVF) && (fpexc_mode & PR_FP_EXC_OVF)) {
2003 code = FPE_FLTOVF;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002004 }
2005 else if ((spefscr & SPEFSCR_FUNF) && (fpexc_mode & PR_FP_EXC_UND)) {
2006 code = FPE_FLTUND;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002007 }
2008 else if ((spefscr & SPEFSCR_FDBZ) && (fpexc_mode & PR_FP_EXC_DIV))
2009 code = FPE_FLTDIV;
2010 else if ((spefscr & SPEFSCR_FINV) && (fpexc_mode & PR_FP_EXC_INV)) {
2011 code = FPE_FLTINV;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002012 }
2013 else if ((spefscr & (SPEFSCR_FG | SPEFSCR_FX)) && (fpexc_mode & PR_FP_EXC_RES))
2014 code = FPE_FLTRES;
2015
Liu Yu6a800f32008-10-28 11:50:21 +08002016 err = do_spe_mathemu(regs);
2017 if (err == 0) {
2018 regs->nip += 4; /* skip emulated instruction */
2019 emulate_single_step(regs);
2020 return;
2021 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002022
Liu Yu6a800f32008-10-28 11:50:21 +08002023 if (err == -EFAULT) {
2024 /* got an error reading the instruction */
2025 _exception(SIGSEGV, regs, SEGV_ACCERR, regs->nip);
2026 } else if (err == -EINVAL) {
2027 /* didn't recognize the instruction */
2028 printk(KERN_ERR "unrecognized spe instruction "
2029 "in %s at %lx\n", current->comm, regs->nip);
2030 } else {
2031 _exception(SIGFPE, regs, code, regs->nip);
2032 }
2033
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002034 return;
2035}
Liu Yu6a800f32008-10-28 11:50:21 +08002036
2037void SPEFloatingPointRoundException(struct pt_regs *regs)
2038{
2039 extern int speround_handler(struct pt_regs *regs);
2040 int err;
2041
2042 preempt_disable();
2043 if (regs->msr & MSR_SPE)
2044 giveup_spe(current);
2045 preempt_enable();
2046
2047 regs->nip -= 4;
2048 err = speround_handler(regs);
2049 if (err == 0) {
2050 regs->nip += 4; /* skip emulated instruction */
2051 emulate_single_step(regs);
2052 return;
2053 }
2054
2055 if (err == -EFAULT) {
2056 /* got an error reading the instruction */
2057 _exception(SIGSEGV, regs, SEGV_ACCERR, regs->nip);
2058 } else if (err == -EINVAL) {
2059 /* didn't recognize the instruction */
2060 printk(KERN_ERR "unrecognized spe instruction "
2061 "in %s at %lx\n", current->comm, regs->nip);
2062 } else {
Eric W. Biedermanaeb1c0f2018-04-17 15:30:54 -05002063 _exception(SIGFPE, regs, FPE_FLTUNK, regs->nip);
Liu Yu6a800f32008-10-28 11:50:21 +08002064 return;
2065 }
2066}
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002067#endif
2068
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10002069/*
2070 * We enter here if we get an unrecoverable exception, that is, one
2071 * that happened at a point where the RI (recoverable interrupt) bit
2072 * in the MSR is 0. This indicates that SRR0/1 are live, and that
2073 * we therefore lost state by taking this exception.
2074 */
2075void unrecoverable_exception(struct pt_regs *regs)
2076{
Christophe Leroy51423a92018-09-25 14:10:04 +00002077 pr_emerg("Unrecoverable exception %lx at %lx (msr=%lx)\n",
2078 regs->trap, regs->nip, regs->msr);
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10002079 die("Unrecoverable exception", regs, SIGABRT);
2080}
Naveen N. Rao15770a12017-06-29 23:19:19 +05302081NOKPROBE_SYMBOL(unrecoverable_exception);
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10002082
Jason Gunthorpe1e18c172012-10-05 08:07:15 +00002083#if defined(CONFIG_BOOKE_WDT) || defined(CONFIG_40x)
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002084/*
2085 * Default handler for a Watchdog exception,
2086 * spins until a reboot occurs
2087 */
2088void __attribute__ ((weak)) WatchdogHandler(struct pt_regs *regs)
2089{
2090 /* Generic WatchdogHandler, implement your own */
2091 mtspr(SPRN_TCR, mfspr(SPRN_TCR)&(~TCR_WIE));
2092 return;
2093}
2094
2095void WatchdogException(struct pt_regs *regs)
2096{
2097 printk (KERN_EMERG "PowerPC Book-E Watchdog Exception\n");
2098 WatchdogHandler(regs);
2099}
2100#endif
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10002101
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10002102/*
2103 * We enter here if we discover during exception entry that we are
2104 * running in supervisor mode with a userspace value in the stack pointer.
2105 */
2106void kernel_bad_stack(struct pt_regs *regs)
2107{
2108 printk(KERN_EMERG "Bad kernel stack pointer %lx at %lx\n",
2109 regs->gpr[1], regs->nip);
2110 die("Bad kernel stack pointer", regs, SIGABRT);
2111}
Naveen N. Rao15770a12017-06-29 23:19:19 +05302112NOKPROBE_SYMBOL(kernel_bad_stack);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002113
2114void __init trap_init(void)
2115{
2116}
Geert Uytterhoeven80947e72009-05-18 02:10:05 +00002117
2118
2119#ifdef CONFIG_PPC_EMULATED_STATS
2120
2121#define WARN_EMULATED_SETUP(type) .type = { .name = #type }
2122
2123struct ppc_emulated ppc_emulated = {
2124#ifdef CONFIG_ALTIVEC
2125 WARN_EMULATED_SETUP(altivec),
2126#endif
2127 WARN_EMULATED_SETUP(dcba),
2128 WARN_EMULATED_SETUP(dcbz),
2129 WARN_EMULATED_SETUP(fp_pair),
2130 WARN_EMULATED_SETUP(isel),
2131 WARN_EMULATED_SETUP(mcrxr),
2132 WARN_EMULATED_SETUP(mfpvr),
2133 WARN_EMULATED_SETUP(multiple),
2134 WARN_EMULATED_SETUP(popcntb),
2135 WARN_EMULATED_SETUP(spe),
2136 WARN_EMULATED_SETUP(string),
Scott Wooda3821b22013-10-28 22:07:59 -05002137 WARN_EMULATED_SETUP(sync),
Geert Uytterhoeven80947e72009-05-18 02:10:05 +00002138 WARN_EMULATED_SETUP(unaligned),
2139#ifdef CONFIG_MATH_EMULATION
2140 WARN_EMULATED_SETUP(math),
Geert Uytterhoeven80947e72009-05-18 02:10:05 +00002141#endif
2142#ifdef CONFIG_VSX
2143 WARN_EMULATED_SETUP(vsx),
2144#endif
Alexey Kardashevskiyefcac652011-03-02 15:18:48 +00002145#ifdef CONFIG_PPC64
2146 WARN_EMULATED_SETUP(mfdscr),
2147 WARN_EMULATED_SETUP(mtdscr),
Anton Blanchardf83319d2014-03-28 17:01:23 +11002148 WARN_EMULATED_SETUP(lq_stq),
Michael Neuling50803322017-09-15 15:25:48 +10002149 WARN_EMULATED_SETUP(lxvw4x),
2150 WARN_EMULATED_SETUP(lxvh8x),
2151 WARN_EMULATED_SETUP(lxvd2x),
2152 WARN_EMULATED_SETUP(lxvb16x),
Alexey Kardashevskiyefcac652011-03-02 15:18:48 +00002153#endif
Geert Uytterhoeven80947e72009-05-18 02:10:05 +00002154};
2155
2156u32 ppc_warn_emulated;
2157
2158void ppc_warn_emulated_print(const char *type)
2159{
Christian Dietrich76462232011-06-04 05:36:54 +00002160 pr_warn_ratelimited("%s used emulated %s instruction\n", current->comm,
2161 type);
Geert Uytterhoeven80947e72009-05-18 02:10:05 +00002162}
2163
2164static int __init ppc_warn_emulated_init(void)
2165{
2166 struct dentry *dir, *d;
2167 unsigned int i;
2168 struct ppc_emulated_entry *entries = (void *)&ppc_emulated;
2169
2170 if (!powerpc_debugfs_root)
2171 return -ENODEV;
2172
2173 dir = debugfs_create_dir("emulated_instructions",
2174 powerpc_debugfs_root);
2175 if (!dir)
2176 return -ENOMEM;
2177
Russell Currey57ad583f2017-01-12 14:54:13 +11002178 d = debugfs_create_u32("do_warn", 0644, dir,
Geert Uytterhoeven80947e72009-05-18 02:10:05 +00002179 &ppc_warn_emulated);
2180 if (!d)
2181 goto fail;
2182
2183 for (i = 0; i < sizeof(ppc_emulated)/sizeof(*entries); i++) {
Russell Currey57ad583f2017-01-12 14:54:13 +11002184 d = debugfs_create_u32(entries[i].name, 0644, dir,
Geert Uytterhoeven80947e72009-05-18 02:10:05 +00002185 (u32 *)&entries[i].val.counter);
2186 if (!d)
2187 goto fail;
2188 }
2189
2190 return 0;
2191
2192fail:
2193 debugfs_remove_recursive(dir);
2194 return -ENOMEM;
2195}
2196
2197device_initcall(ppc_warn_emulated_init);
2198
2199#endif /* CONFIG_PPC_EMULATED_STATS */