blob: f651fa91cdc96c9bc96c07291b8ac47a197c2046 [file] [log] [blame]
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001/*
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002 * Copyright (C) 1995-1996 Gary Thomas (gdt@linuxppc.org)
Scott Woodfe04b112010-04-08 00:38:22 -05003 * Copyright 2007-2010 Freescale Semiconductor, Inc.
Paul Mackerras14cf11a2005-09-26 16:04:21 +10004 *
5 * This program is free software; you can redistribute it and/or
6 * modify it under the terms of the GNU General Public License
7 * as published by the Free Software Foundation; either version
8 * 2 of the License, or (at your option) any later version.
9 *
10 * Modified by Cort Dougan (cort@cs.nmt.edu)
11 * and Paul Mackerras (paulus@samba.org)
12 */
13
14/*
15 * This file handles the architecture-dependent parts of hardware exceptions
16 */
17
Paul Mackerras14cf11a2005-09-26 16:04:21 +100018#include <linux/errno.h>
19#include <linux/sched.h>
Ingo Molnarb17b0152017-02-08 18:51:35 +010020#include <linux/sched/debug.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100021#include <linux/kernel.h>
22#include <linux/mm.h>
Ram Pai99cd1302018-01-18 17:50:42 -080023#include <linux/pkeys.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100024#include <linux/stddef.h>
25#include <linux/unistd.h>
Paul Mackerras8dad3f92005-10-06 13:27:05 +100026#include <linux/ptrace.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100027#include <linux/user.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100028#include <linux/interrupt.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100029#include <linux/init.h>
Paul Gortmaker8a39b052016-08-16 10:57:34 -040030#include <linux/extable.h>
31#include <linux/module.h> /* print_modules */
Paul Mackerras8dad3f92005-10-06 13:27:05 +100032#include <linux/prctl.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100033#include <linux/delay.h>
34#include <linux/kprobes.h>
Michael Ellermancc532912005-12-04 18:39:43 +110035#include <linux/kexec.h>
Michael Hanselmann5474c122006-06-25 05:47:08 -070036#include <linux/backlight.h>
Jeremy Fitzhardinge73c9cea2006-12-08 03:30:41 -080037#include <linux/bug.h>
Christoph Hellwig1eeb66a2007-05-08 00:27:03 -070038#include <linux/kdebug.h>
Christian Dietrich76462232011-06-04 05:36:54 +000039#include <linux/ratelimit.h>
Li Zhongba12eed2013-05-13 16:16:41 +000040#include <linux/context_tracking.h>
Michael Neuling50803322017-09-15 15:25:48 +100041#include <linux/smp.h>
Nicholas Piggin35adacd2017-12-24 02:49:23 +100042#include <linux/console.h>
43#include <linux/kmsg_dump.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100044
Geert Uytterhoeven80947e72009-05-18 02:10:05 +000045#include <asm/emulated_ops.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100046#include <asm/pgtable.h>
Linus Torvalds7c0f6ba2016-12-24 11:46:01 -080047#include <linux/uaccess.h>
Michael Ellerman7644d582017-02-10 12:04:56 +110048#include <asm/debugfs.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100049#include <asm/io.h>
Paul Mackerras86417782005-10-10 22:37:57 +100050#include <asm/machdep.h>
51#include <asm/rtas.h>
David Gibsonf7f6f4f2005-10-19 14:53:32 +100052#include <asm/pmc.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100053#include <asm/reg.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100054#ifdef CONFIG_PMAC_BACKLIGHT
55#include <asm/backlight.h>
56#endif
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +100057#ifdef CONFIG_PPC64
Paul Mackerras86417782005-10-10 22:37:57 +100058#include <asm/firmware.h>
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +100059#include <asm/processor.h>
Michael Neuling6ce6c622013-05-26 18:09:39 +000060#include <asm/tm.h>
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +100061#endif
David Wilderc0ce7d02006-06-23 15:29:34 -070062#include <asm/kexec.h>
Kumar Gala16c57b32009-02-10 20:10:44 +000063#include <asm/ppc-opcode.h>
Shaohui Xiecce1f102010-11-18 14:57:32 +080064#include <asm/rio.h>
Mahesh Salgaonkarebaeb5a2012-02-16 01:14:45 +000065#include <asm/fadump.h>
David Howellsae3a1972012-03-28 18:30:02 +010066#include <asm/switch_to.h>
Michael Neulingf54db642013-02-13 16:21:39 +000067#include <asm/tm.h>
David Howellsae3a1972012-03-28 18:30:02 +010068#include <asm/debug.h>
Daniel Axtens42f5b4c2016-05-18 11:16:50 +100069#include <asm/asm-prototypes.h>
Mahesh Salgaonkarfd7bacb2016-05-15 09:44:26 +053070#include <asm/hmi.h>
Hongtao Jia4e0e3432013-04-28 13:20:08 +080071#include <sysdev/fsl_pci.h>
Naveen N. Rao6cc89ba2016-11-21 22:36:41 +053072#include <asm/kprobes.h>
Murilo Opsfelder Araujoa99b9c52018-08-01 18:33:20 -030073#include <asm/stacktrace.h>
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +100074
Thiago Jung Bauermannda665882016-11-29 23:45:50 +110075#if defined(CONFIG_DEBUGGER) || defined(CONFIG_KEXEC_CORE)
Anton Blanchard5be34922010-01-12 00:50:14 +000076int (*__debugger)(struct pt_regs *regs) __read_mostly;
77int (*__debugger_ipi)(struct pt_regs *regs) __read_mostly;
78int (*__debugger_bpt)(struct pt_regs *regs) __read_mostly;
79int (*__debugger_sstep)(struct pt_regs *regs) __read_mostly;
80int (*__debugger_iabr_match)(struct pt_regs *regs) __read_mostly;
Michael Neuling9422de32012-12-20 14:06:44 +000081int (*__debugger_break_match)(struct pt_regs *regs) __read_mostly;
Anton Blanchard5be34922010-01-12 00:50:14 +000082int (*__debugger_fault_handler)(struct pt_regs *regs) __read_mostly;
Paul Mackerras14cf11a2005-09-26 16:04:21 +100083
84EXPORT_SYMBOL(__debugger);
85EXPORT_SYMBOL(__debugger_ipi);
86EXPORT_SYMBOL(__debugger_bpt);
87EXPORT_SYMBOL(__debugger_sstep);
88EXPORT_SYMBOL(__debugger_iabr_match);
Michael Neuling9422de32012-12-20 14:06:44 +000089EXPORT_SYMBOL(__debugger_break_match);
Paul Mackerras14cf11a2005-09-26 16:04:21 +100090EXPORT_SYMBOL(__debugger_fault_handler);
91#endif
92
Michael Neuling8b3c34c2013-02-13 16:21:32 +000093/* Transactional Memory trap debug */
94#ifdef TM_DEBUG_SW
95#define TM_DEBUG(x...) printk(KERN_INFO x)
96#else
97#define TM_DEBUG(x...) do { } while(0)
98#endif
99
Murilo Opsfelder Araujo0f642d62018-08-01 18:33:18 -0300100static const char *signame(int signr)
101{
102 switch (signr) {
103 case SIGBUS: return "bus error";
104 case SIGFPE: return "floating point exception";
105 case SIGILL: return "illegal instruction";
106 case SIGSEGV: return "segfault";
107 case SIGTRAP: return "unhandled trap";
108 }
109
110 return "unknown signal";
111}
112
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000113/*
114 * Trap & Exception support
115 */
116
anton@samba.org6031d9d2007-03-20 20:38:12 -0500117#ifdef CONFIG_PMAC_BACKLIGHT
118static void pmac_backlight_unblank(void)
119{
120 mutex_lock(&pmac_backlight_mutex);
121 if (pmac_backlight) {
122 struct backlight_properties *props;
123
124 props = &pmac_backlight->props;
125 props->brightness = props->max_brightness;
126 props->power = FB_BLANK_UNBLANK;
127 backlight_update_status(pmac_backlight);
128 }
129 mutex_unlock(&pmac_backlight_mutex);
130}
131#else
132static inline void pmac_backlight_unblank(void) { }
133#endif
134
Nicholas Piggin6fcd6ba2017-07-19 16:59:11 +1000135/*
136 * If oops/die is expected to crash the machine, return true here.
137 *
138 * This should not be expected to be 100% accurate, there may be
139 * notifiers registered or other unexpected conditions that may bring
140 * down the kernel. Or if the current process in the kernel is holding
141 * locks or has other critical state, the kernel may become effectively
142 * unusable anyway.
143 */
144bool die_will_crash(void)
145{
146 if (should_fadump_crash())
147 return true;
148 if (kexec_should_crash(current))
149 return true;
150 if (in_interrupt() || panic_on_oops ||
151 !current->pid || is_global_init(current))
152 return true;
153
154 return false;
155}
156
Anton Blanchard760ca4d2011-11-30 00:23:13 +0000157static arch_spinlock_t die_lock = __ARCH_SPIN_LOCK_UNLOCKED;
158static int die_owner = -1;
159static unsigned int die_nest_count;
160static int die_counter;
161
Nicholas Piggin35adacd2017-12-24 02:49:23 +1000162extern void panic_flush_kmsg_start(void)
163{
164 /*
165 * These are mostly taken from kernel/panic.c, but tries to do
166 * relatively minimal work. Don't use delay functions (TB may
167 * be broken), don't crash dump (need to set a firmware log),
168 * don't run notifiers. We do want to get some information to
169 * Linux console.
170 */
171 console_verbose();
172 bust_spinlocks(1);
173}
174
175extern void panic_flush_kmsg_end(void)
176{
177 printk_safe_flush_on_panic();
178 kmsg_dump(KMSG_DUMP_PANIC);
179 bust_spinlocks(0);
180 debug_locks_off();
181 console_flush_on_panic();
182}
183
Nicholas Piggin03465f82016-09-16 20:48:08 +1000184static unsigned long oops_begin(struct pt_regs *regs)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000185{
Anton Blanchard760ca4d2011-11-30 00:23:13 +0000186 int cpu;
anton@samba.org34c2a142007-03-20 20:38:13 -0500187 unsigned long flags;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000188
anton@samba.org293e4682007-03-20 20:38:11 -0500189 oops_enter();
190
Anton Blanchard760ca4d2011-11-30 00:23:13 +0000191 /* racy, but better than risking deadlock. */
192 raw_local_irq_save(flags);
193 cpu = smp_processor_id();
194 if (!arch_spin_trylock(&die_lock)) {
195 if (cpu == die_owner)
196 /* nested oops. should stop eventually */;
197 else
198 arch_spin_lock(&die_lock);
anton@samba.org34c2a142007-03-20 20:38:13 -0500199 }
Anton Blanchard760ca4d2011-11-30 00:23:13 +0000200 die_nest_count++;
201 die_owner = cpu;
202 console_verbose();
203 bust_spinlocks(1);
204 if (machine_is(powermac))
205 pmac_backlight_unblank();
206 return flags;
207}
Nicholas Piggin03465f82016-09-16 20:48:08 +1000208NOKPROBE_SYMBOL(oops_begin);
Michael Hanselmann5474c122006-06-25 05:47:08 -0700209
Nicholas Piggin03465f82016-09-16 20:48:08 +1000210static void oops_end(unsigned long flags, struct pt_regs *regs,
Anton Blanchard760ca4d2011-11-30 00:23:13 +0000211 int signr)
212{
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000213 bust_spinlocks(0);
Rusty Russell373d4d02013-01-21 17:17:39 +1030214 add_taint(TAINT_DIE, LOCKDEP_NOW_UNRELIABLE);
Anton Blanchard760ca4d2011-11-30 00:23:13 +0000215 die_nest_count--;
Anton Blanchard58154c82011-11-30 00:23:09 +0000216 oops_exit();
217 printk("\n");
Nicholas Piggin7458e8b2016-11-08 23:14:45 +1100218 if (!die_nest_count) {
Anton Blanchard760ca4d2011-11-30 00:23:13 +0000219 /* Nest count reaches zero, release the lock. */
Nicholas Piggin7458e8b2016-11-08 23:14:45 +1100220 die_owner = -1;
Anton Blanchard760ca4d2011-11-30 00:23:13 +0000221 arch_spin_unlock(&die_lock);
Nicholas Piggin7458e8b2016-11-08 23:14:45 +1100222 }
Anton Blanchard760ca4d2011-11-30 00:23:13 +0000223 raw_local_irq_restore(flags);
David Wilderc0ce7d02006-06-23 15:29:34 -0700224
Nicholas Piggind40b6762018-03-27 01:01:16 +1000225 /*
226 * system_reset_excption handles debugger, crash dump, panic, for 0x100
227 */
228 if (TRAP(regs) == 0x100)
229 return;
230
Mahesh Salgaonkarebaeb5a2012-02-16 01:14:45 +0000231 crash_fadump(regs, "die oops");
232
Nicholas Piggin4388c9b2017-07-05 13:56:27 +1000233 if (kexec_should_crash(current))
David Wilderc0ce7d02006-06-23 15:29:34 -0700234 crash_kexec(regs);
Anton Blanchard9b00ac02011-11-30 00:23:10 +0000235
Anton Blanchard760ca4d2011-11-30 00:23:13 +0000236 if (!signr)
237 return;
238
Anton Blanchard58154c82011-11-30 00:23:09 +0000239 /*
240 * While our oops output is serialised by a spinlock, output
241 * from panic() called below can race and corrupt it. If we
242 * know we are going to panic, delay for 1 second so we have a
243 * chance to get clean backtraces from all CPUs that are oopsing.
244 */
245 if (in_interrupt() || panic_on_oops || !current->pid ||
246 is_global_init(current)) {
247 mdelay(MSEC_PER_SEC);
248 }
249
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000250 if (in_interrupt())
251 panic("Fatal exception in interrupt");
Hormscea6a4b2006-07-30 03:03:34 -0700252 if (panic_on_oops)
Horms012c4372006-08-13 23:24:22 -0700253 panic("Fatal exception");
Anton Blanchard760ca4d2011-11-30 00:23:13 +0000254 do_exit(signr);
255}
Nicholas Piggin03465f82016-09-16 20:48:08 +1000256NOKPROBE_SYMBOL(oops_end);
Hormscea6a4b2006-07-30 03:03:34 -0700257
Nicholas Piggin03465f82016-09-16 20:48:08 +1000258static int __die(const char *str, struct pt_regs *regs, long err)
Anton Blanchard760ca4d2011-11-30 00:23:13 +0000259{
260 printk("Oops: %s, sig: %ld [#%d]\n", str, err, ++die_counter);
Michael Ellerman2e82ca32017-08-23 23:56:21 +1000261
262 if (IS_ENABLED(CONFIG_CPU_LITTLE_ENDIAN))
263 printk("LE ");
264 else
265 printk("BE ");
266
Michael Ellerman1c56cd82017-08-23 23:56:22 +1000267 if (IS_ENABLED(CONFIG_PREEMPT))
268 pr_cont("PREEMPT ");
269
270 if (IS_ENABLED(CONFIG_SMP))
271 pr_cont("SMP NR_CPUS=%d ", NR_CPUS);
272
Joonsoo Kime7df0d82016-03-17 14:17:59 -0700273 if (debug_pagealloc_enabled())
Michael Ellerman72c0d9e2017-08-23 23:56:20 +1000274 pr_cont("DEBUG_PAGEALLOC ");
Michael Ellerman1c56cd82017-08-23 23:56:22 +1000275
276 if (IS_ENABLED(CONFIG_NUMA))
277 pr_cont("NUMA ");
278
Michael Ellerman72c0d9e2017-08-23 23:56:20 +1000279 pr_cont("%s\n", ppc_md.name ? ppc_md.name : "");
Anton Blanchard760ca4d2011-11-30 00:23:13 +0000280
281 if (notify_die(DIE_OOPS, str, regs, err, 255, SIGSEGV) == NOTIFY_STOP)
282 return 1;
283
284 print_modules();
285 show_regs(regs);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000286
287 return 0;
288}
Nicholas Piggin03465f82016-09-16 20:48:08 +1000289NOKPROBE_SYMBOL(__die);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000290
Anton Blanchard760ca4d2011-11-30 00:23:13 +0000291void die(const char *str, struct pt_regs *regs, long err)
292{
Nicholas Piggin6f44b202016-11-08 23:14:44 +1100293 unsigned long flags;
Anton Blanchard760ca4d2011-11-30 00:23:13 +0000294
Nicholas Piggind40b6762018-03-27 01:01:16 +1000295 /*
296 * system_reset_excption handles debugger, crash dump, panic, for 0x100
297 */
298 if (TRAP(regs) != 0x100) {
299 if (debugger(regs))
300 return;
301 }
Nicholas Piggin6f44b202016-11-08 23:14:44 +1100302
303 flags = oops_begin(regs);
Anton Blanchard760ca4d2011-11-30 00:23:13 +0000304 if (__die(str, regs, err))
305 err = 0;
306 oops_end(flags, regs, err);
307}
Naveen N. Rao15770a12017-06-29 23:19:19 +0530308NOKPROBE_SYMBOL(die);
Anton Blanchard760ca4d2011-11-30 00:23:13 +0000309
Eric W. Biedermanefc463a2018-04-16 14:18:26 -0500310void user_single_step_report(struct pt_regs *regs)
Oleg Nesterov25baa352009-12-15 16:47:18 -0800311{
Eric W. Biedermanefc463a2018-04-16 14:18:26 -0500312 force_sig_fault(SIGTRAP, TRAP_TRACE, (void __user *)regs->nip, current);
Oleg Nesterov25baa352009-12-15 16:47:18 -0800313}
314
Murilo Opsfelder Araujo658b0f92018-08-01 18:33:15 -0300315static void show_signal_msg(int signr, struct pt_regs *regs, int code,
316 unsigned long addr)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000317{
Michael Ellerman997dd262018-08-16 15:27:47 +1000318 static DEFINE_RATELIMIT_STATE(rs, DEFAULT_RATELIMIT_INTERVAL,
319 DEFAULT_RATELIMIT_BURST);
320
321 if (!show_unhandled_signals)
Murilo Opsfelder Araujo35a52a12018-08-01 18:33:16 -0300322 return;
323
324 if (!unhandled_signal(current, signr))
325 return;
326
Michael Ellerman997dd262018-08-16 15:27:47 +1000327 if (!__ratelimit(&rs))
328 return;
329
Murilo Opsfelder Araujo0f642d62018-08-01 18:33:18 -0300330 pr_info("%s[%d]: %s (%d) at %lx nip %lx lr %lx code %x",
331 current->comm, current->pid, signame(signr), signr,
Murilo Opsfelder Araujo49d8f202018-08-01 18:33:17 -0300332 addr, regs->nip, regs->link, code);
Murilo Opsfelder Araujo0f642d62018-08-01 18:33:18 -0300333
334 print_vma_addr(KERN_CONT " in ", regs->nip);
335
336 pr_cont("\n");
Murilo Opsfelder Araujoa99b9c52018-08-01 18:33:20 -0300337
338 show_user_instructions(regs);
Murilo Opsfelder Araujo658b0f92018-08-01 18:33:15 -0300339}
340
341void _exception_pkey(int signr, struct pt_regs *regs, int code,
342 unsigned long addr, int key)
343{
344 siginfo_t info;
345
346 if (!user_mode(regs)) {
347 die("Exception in kernel mode", regs, signr);
348 return;
349 }
350
351 show_signal_msg(signr, regs, code, addr);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000352
Benjamin Herrenschmidta3512b22012-05-08 13:38:50 +1000353 if (arch_irqs_disabled() && !arch_irq_disabled_regs(regs))
Benjamin Herrenschmidt9f2f79e2012-03-01 15:47:44 +1100354 local_irq_enable();
355
Ananth N Mavinakayanahalli41ab5262012-08-23 21:27:09 +0000356 current->thread.trap_nr = code;
Thiago Jung Bauermannc5cc1f42018-01-18 17:50:43 -0800357
358 /*
359 * Save all the pkey registers AMR/IAMR/UAMOR. Eg: Core dumps need
360 * to capture the content, if the task gets killed.
361 */
362 thread_pkey_regs_save(&current->thread);
363
Eric W. Biederman3eb0f512018-04-17 15:26:37 -0500364 clear_siginfo(&info);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000365 info.si_signo = signr;
366 info.si_code = code;
367 info.si_addr = (void __user *) addr;
Ram Pai99cd1302018-01-18 17:50:42 -0800368 info.si_pkey = key;
369
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000370 force_sig_info(signr, &info, current);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000371}
372
Ram Pai99cd1302018-01-18 17:50:42 -0800373void _exception(int signr, struct pt_regs *regs, int code, unsigned long addr)
374{
375 _exception_pkey(signr, regs, code, addr, 0);
376}
377
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000378void system_reset_exception(struct pt_regs *regs)
379{
Nicholas Piggin2b4f3ac2016-12-20 04:30:07 +1000380 /*
381 * Avoid crashes in case of nested NMI exceptions. Recoverability
382 * is determined by RI and in_nmi
383 */
384 bool nested = in_nmi();
385 if (!nested)
386 nmi_enter();
387
Nicholas Pigginca41ad42017-08-01 22:00:53 +1000388 __this_cpu_inc(irq_stat.sreset_irqs);
389
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000390 /* See if any machine dependent calls */
Arnd Bergmannc902be72006-01-04 19:55:53 +0000391 if (ppc_md.system_reset_exception) {
392 if (ppc_md.system_reset_exception(regs))
Nicholas Pigginc4f3b522016-12-20 04:30:05 +1000393 goto out;
Arnd Bergmannc902be72006-01-04 19:55:53 +0000394 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000395
Nicholas Piggin4388c9b2017-07-05 13:56:27 +1000396 if (debugger(regs))
397 goto out;
398
399 /*
400 * A system reset is a request to dump, so we always send
401 * it through the crashdump code (if fadump or kdump are
402 * registered).
403 */
404 crash_fadump(regs, "System Reset");
405
406 crash_kexec(regs);
407
408 /*
409 * We aren't the primary crash CPU. We need to send it
410 * to a holding pattern to avoid it ending up in the panic
411 * code.
412 */
413 crash_kexec_secondary(regs);
414
415 /*
416 * No debugger or crash dump registered, print logs then
417 * panic.
418 */
Nicholas Piggin4552d122017-12-24 02:49:22 +1000419 die("System Reset", regs, SIGABRT);
Nicholas Piggin4388c9b2017-07-05 13:56:27 +1000420
421 mdelay(2*MSEC_PER_SEC); /* Wait a little while for others to print */
422 add_taint(TAINT_DIE, LOCKDEP_NOW_UNRELIABLE);
423 nmi_panic(regs, "System Reset");
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000424
Nicholas Pigginc4f3b522016-12-20 04:30:05 +1000425out:
426#ifdef CONFIG_PPC_BOOK3S_64
427 BUG_ON(get_paca()->in_nmi == 0);
428 if (get_paca()->in_nmi > 1)
Nicholas Piggin4388c9b2017-07-05 13:56:27 +1000429 nmi_panic(regs, "Unrecoverable nested System Reset");
Nicholas Pigginc4f3b522016-12-20 04:30:05 +1000430#endif
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000431 /* Must die if the interrupt is not recoverable */
432 if (!(regs->msr & MSR_RI))
Nicholas Piggin4388c9b2017-07-05 13:56:27 +1000433 nmi_panic(regs, "Unrecoverable System Reset");
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000434
Nicholas Piggin2b4f3ac2016-12-20 04:30:07 +1000435 if (!nested)
436 nmi_exit();
437
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000438 /* What should we do here? We could issue a shutdown or hard reset. */
439}
Mahesh Salgaonkar1e9b4502013-10-30 20:04:08 +0530440
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000441/*
442 * I/O accesses can cause machine checks on powermacs.
443 * Check if the NIP corresponds to the address of a sync
444 * instruction for which there is an entry in the exception
445 * table.
446 * Note that the 601 only takes a machine check on TEA
447 * (transfer error ack) signal assertion, and does not
448 * set any of the top 16 bits of SRR1.
449 * -- paulus.
450 */
451static inline int check_io_access(struct pt_regs *regs)
452{
Benjamin Herrenschmidt68a64352006-11-13 09:27:39 +1100453#ifdef CONFIG_PPC32
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000454 unsigned long msr = regs->msr;
455 const struct exception_table_entry *entry;
456 unsigned int *nip = (unsigned int *)regs->nip;
457
458 if (((msr & 0xffff0000) == 0 || (msr & (0x80000 | 0x40000)))
459 && (entry = search_exception_tables(regs->nip)) != NULL) {
460 /*
461 * Check that it's a sync instruction, or somewhere
462 * in the twi; isync; nop sequence that inb/inw/inl uses.
463 * As the address is in the exception table
464 * we should be able to read the instr there.
465 * For the debug message, we look at the preceding
466 * load or store.
467 */
Christophe Leroyddc6cd02016-05-17 14:01:39 +0200468 if (*nip == PPC_INST_NOP)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000469 nip -= 2;
Christophe Leroyddc6cd02016-05-17 14:01:39 +0200470 else if (*nip == PPC_INST_ISYNC)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000471 --nip;
Christophe Leroyddc6cd02016-05-17 14:01:39 +0200472 if (*nip == PPC_INST_SYNC || (*nip >> 26) == OP_TRAP) {
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000473 unsigned int rb;
474
475 --nip;
476 rb = (*nip >> 11) & 0x1f;
477 printk(KERN_DEBUG "%s bad port %lx at %p\n",
478 (*nip & 0x100)? "OUT to": "IN from",
479 regs->gpr[rb] - _IO_BASE, nip);
480 regs->msr |= MSR_RI;
Nicholas Piggin61a92f72016-10-14 16:47:31 +1100481 regs->nip = extable_fixup(entry);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000482 return 1;
483 }
484 }
Benjamin Herrenschmidt68a64352006-11-13 09:27:39 +1100485#endif /* CONFIG_PPC32 */
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000486 return 0;
487}
488
Dave Kleikamp172ae2e2010-02-08 11:50:57 +0000489#ifdef CONFIG_PPC_ADV_DEBUG_REGS
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000490/* On 4xx, the reason for the machine check or program exception
491 is in the ESR. */
492#define get_reason(regs) ((regs)->dsisr)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000493#define REASON_FP ESR_FP
494#define REASON_ILLEGAL (ESR_PIL | ESR_PUO)
495#define REASON_PRIVILEGED ESR_PPR
496#define REASON_TRAP ESR_PTR
497
498/* single-step stuff */
Bharat Bhushan51ae8d42013-07-04 11:45:46 +0530499#define single_stepping(regs) (current->thread.debug.dbcr0 & DBCR0_IC)
500#define clear_single_step(regs) (current->thread.debug.dbcr0 &= ~DBCR0_IC)
Matt Evans0e524e72018-03-26 17:55:21 +0100501#define clear_br_trace(regs) do {} while(0)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000502#else
503/* On non-4xx, the reason for the machine check or program
504 exception is in the MSR. */
505#define get_reason(regs) ((regs)->msr)
Michael Ellermand30a5a52017-08-08 16:39:25 +1000506#define REASON_TM SRR1_PROGTM
507#define REASON_FP SRR1_PROGFPE
508#define REASON_ILLEGAL SRR1_PROGILL
509#define REASON_PRIVILEGED SRR1_PROGPRIV
510#define REASON_TRAP SRR1_PROGTRAP
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000511
512#define single_stepping(regs) ((regs)->msr & MSR_SE)
513#define clear_single_step(regs) ((regs)->msr &= ~MSR_SE)
Matt Evans0e524e72018-03-26 17:55:21 +0100514#define clear_br_trace(regs) ((regs)->msr &= ~MSR_BE)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000515#endif
516
Michael Ellerman0d0935b2017-08-08 16:39:21 +1000517#if defined(CONFIG_E500)
Scott Woodfe04b112010-04-08 00:38:22 -0500518int machine_check_e500mc(struct pt_regs *regs)
519{
520 unsigned long mcsr = mfspr(SPRN_MCSR);
Matt Webera4e89ff2017-06-28 11:14:29 -0500521 unsigned long pvr = mfspr(SPRN_PVR);
Scott Woodfe04b112010-04-08 00:38:22 -0500522 unsigned long reason = mcsr;
523 int recoverable = 1;
524
Scott Wood82a9a482011-06-16 14:09:17 -0500525 if (reason & MCSR_LD) {
Shaohui Xiecce1f102010-11-18 14:57:32 +0800526 recoverable = fsl_rio_mcheck_exception(regs);
527 if (recoverable == 1)
528 goto silent_out;
529 }
530
Scott Woodfe04b112010-04-08 00:38:22 -0500531 printk("Machine check in kernel mode.\n");
532 printk("Caused by (from MCSR=%lx): ", reason);
533
534 if (reason & MCSR_MCP)
535 printk("Machine Check Signal\n");
536
537 if (reason & MCSR_ICPERR) {
538 printk("Instruction Cache Parity Error\n");
539
540 /*
541 * This is recoverable by invalidating the i-cache.
542 */
543 mtspr(SPRN_L1CSR1, mfspr(SPRN_L1CSR1) | L1CSR1_ICFI);
544 while (mfspr(SPRN_L1CSR1) & L1CSR1_ICFI)
545 ;
546
547 /*
548 * This will generally be accompanied by an instruction
549 * fetch error report -- only treat MCSR_IF as fatal
550 * if it wasn't due to an L1 parity error.
551 */
552 reason &= ~MCSR_IF;
553 }
554
555 if (reason & MCSR_DCPERR_MC) {
556 printk("Data Cache Parity Error\n");
Kumar Gala37caf9f2011-08-27 06:14:23 -0500557
558 /*
559 * In write shadow mode we auto-recover from the error, but it
560 * may still get logged and cause a machine check. We should
561 * only treat the non-write shadow case as non-recoverable.
562 */
Matt Webera4e89ff2017-06-28 11:14:29 -0500563 /* On e6500 core, L1 DCWS (Data cache write shadow mode) bit
564 * is not implemented but L1 data cache always runs in write
565 * shadow mode. Hence on data cache parity errors HW will
566 * automatically invalidate the L1 Data Cache.
567 */
568 if (PVR_VER(pvr) != PVR_VER_E6500) {
569 if (!(mfspr(SPRN_L1CSR2) & L1CSR2_DCWS))
570 recoverable = 0;
571 }
Scott Woodfe04b112010-04-08 00:38:22 -0500572 }
573
574 if (reason & MCSR_L2MMU_MHIT) {
575 printk("Hit on multiple TLB entries\n");
576 recoverable = 0;
577 }
578
579 if (reason & MCSR_NMI)
580 printk("Non-maskable interrupt\n");
581
582 if (reason & MCSR_IF) {
583 printk("Instruction Fetch Error Report\n");
584 recoverable = 0;
585 }
586
587 if (reason & MCSR_LD) {
588 printk("Load Error Report\n");
589 recoverable = 0;
590 }
591
592 if (reason & MCSR_ST) {
593 printk("Store Error Report\n");
594 recoverable = 0;
595 }
596
597 if (reason & MCSR_LDG) {
598 printk("Guarded Load Error Report\n");
599 recoverable = 0;
600 }
601
602 if (reason & MCSR_TLBSYNC)
603 printk("Simultaneous tlbsync operations\n");
604
605 if (reason & MCSR_BSL2_ERR) {
606 printk("Level 2 Cache Error\n");
607 recoverable = 0;
608 }
609
610 if (reason & MCSR_MAV) {
611 u64 addr;
612
613 addr = mfspr(SPRN_MCAR);
614 addr |= (u64)mfspr(SPRN_MCARU) << 32;
615
616 printk("Machine Check %s Address: %#llx\n",
617 reason & MCSR_MEA ? "Effective" : "Physical", addr);
618 }
619
Shaohui Xiecce1f102010-11-18 14:57:32 +0800620silent_out:
Scott Woodfe04b112010-04-08 00:38:22 -0500621 mtspr(SPRN_MCSR, mcsr);
622 return mfspr(SPRN_MCSR) == 0 && recoverable;
623}
624
Benjamin Herrenschmidt47c0bd12007-12-21 15:39:21 +1100625int machine_check_e500(struct pt_regs *regs)
626{
Michael Ellerman42bff232017-08-08 16:39:22 +1000627 unsigned long reason = mfspr(SPRN_MCSR);
Benjamin Herrenschmidt47c0bd12007-12-21 15:39:21 +1100628
Shaohui Xiecce1f102010-11-18 14:57:32 +0800629 if (reason & MCSR_BUS_RBERR) {
630 if (fsl_rio_mcheck_exception(regs))
631 return 1;
Hongtao Jia4e0e3432013-04-28 13:20:08 +0800632 if (fsl_pci_mcheck_exception(regs))
633 return 1;
Shaohui Xiecce1f102010-11-18 14:57:32 +0800634 }
635
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000636 printk("Machine check in kernel mode.\n");
637 printk("Caused by (from MCSR=%lx): ", reason);
638
639 if (reason & MCSR_MCP)
640 printk("Machine Check Signal\n");
641 if (reason & MCSR_ICPERR)
642 printk("Instruction Cache Parity Error\n");
643 if (reason & MCSR_DCP_PERR)
644 printk("Data Cache Push Parity Error\n");
645 if (reason & MCSR_DCPERR)
646 printk("Data Cache Parity Error\n");
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000647 if (reason & MCSR_BUS_IAERR)
648 printk("Bus - Instruction Address Error\n");
649 if (reason & MCSR_BUS_RAERR)
650 printk("Bus - Read Address Error\n");
651 if (reason & MCSR_BUS_WAERR)
652 printk("Bus - Write Address Error\n");
653 if (reason & MCSR_BUS_IBERR)
654 printk("Bus - Instruction Data Error\n");
655 if (reason & MCSR_BUS_RBERR)
656 printk("Bus - Read Data Bus Error\n");
657 if (reason & MCSR_BUS_WBERR)
Wladislav Wiebec1528332014-06-17 15:30:53 +0200658 printk("Bus - Write Data Bus Error\n");
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000659 if (reason & MCSR_BUS_IPERR)
660 printk("Bus - Instruction Parity Error\n");
661 if (reason & MCSR_BUS_RPERR)
662 printk("Bus - Read Parity Error\n");
Benjamin Herrenschmidt47c0bd12007-12-21 15:39:21 +1100663
664 return 0;
665}
Kumar Gala4490c062010-10-08 08:32:11 -0500666
667int machine_check_generic(struct pt_regs *regs)
668{
669 return 0;
670}
Benjamin Herrenschmidt47c0bd12007-12-21 15:39:21 +1100671#elif defined(CONFIG_E200)
672int machine_check_e200(struct pt_regs *regs)
673{
Michael Ellerman42bff232017-08-08 16:39:22 +1000674 unsigned long reason = mfspr(SPRN_MCSR);
Benjamin Herrenschmidt47c0bd12007-12-21 15:39:21 +1100675
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000676 printk("Machine check in kernel mode.\n");
677 printk("Caused by (from MCSR=%lx): ", reason);
678
679 if (reason & MCSR_MCP)
680 printk("Machine Check Signal\n");
681 if (reason & MCSR_CP_PERR)
682 printk("Cache Push Parity Error\n");
683 if (reason & MCSR_CPERR)
684 printk("Cache Parity Error\n");
685 if (reason & MCSR_EXCP_ERR)
686 printk("ISI, ITLB, or Bus Error on first instruction fetch for an exception handler\n");
687 if (reason & MCSR_BUS_IRERR)
688 printk("Bus - Read Bus Error on instruction fetch\n");
689 if (reason & MCSR_BUS_DRERR)
690 printk("Bus - Read Bus Error on data load\n");
691 if (reason & MCSR_BUS_WRERR)
692 printk("Bus - Write Bus Error on buffered store or cache line push\n");
Benjamin Herrenschmidt47c0bd12007-12-21 15:39:21 +1100693
694 return 0;
695}
Michael Ellerman7f3f8192017-08-08 16:39:23 +1000696#elif defined(CONFIG_PPC32)
Benjamin Herrenschmidt47c0bd12007-12-21 15:39:21 +1100697int machine_check_generic(struct pt_regs *regs)
698{
Michael Ellerman42bff232017-08-08 16:39:22 +1000699 unsigned long reason = regs->msr;
Benjamin Herrenschmidt47c0bd12007-12-21 15:39:21 +1100700
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000701 printk("Machine check in kernel mode.\n");
702 printk("Caused by (from SRR1=%lx): ", reason);
703 switch (reason & 0x601F0000) {
704 case 0x80000:
705 printk("Machine check signal\n");
706 break;
707 case 0: /* for 601 */
708 case 0x40000:
709 case 0x140000: /* 7450 MSS error and TEA */
710 printk("Transfer error ack signal\n");
711 break;
712 case 0x20000:
713 printk("Data parity error signal\n");
714 break;
715 case 0x10000:
716 printk("Address parity error signal\n");
717 break;
718 case 0x20000000:
719 printk("L1 Data Cache error\n");
720 break;
721 case 0x40000000:
722 printk("L1 Instruction Cache error\n");
723 break;
724 case 0x00100000:
725 printk("L2 data cache parity error\n");
726 break;
727 default:
728 printk("Unknown values in msr\n");
729 }
Olof Johansson75918a42007-09-21 05:11:20 +1000730 return 0;
731}
Benjamin Herrenschmidt47c0bd12007-12-21 15:39:21 +1100732#endif /* everything else */
Olof Johansson75918a42007-09-21 05:11:20 +1000733
734void machine_check_exception(struct pt_regs *regs)
735{
736 int recover = 0;
Nicholas Pigginb96672d2017-07-19 16:59:12 +1000737 bool nested = in_nmi();
738 if (!nested)
739 nmi_enter();
Olof Johansson75918a42007-09-21 05:11:20 +1000740
Nicholas Pigginf886f0f2017-08-01 22:00:51 +1000741 /* 64s accounts the mce in machine_check_early when in HVMODE */
742 if (!IS_ENABLED(CONFIG_PPC_BOOK3S_64) || !cpu_has_feature(CPU_FTR_HVMODE))
743 __this_cpu_inc(irq_stat.mce_exceptions);
Anton Blanchard89713ed2010-01-31 20:34:06 +0000744
Mahesh Salgaonkard93b0ac2017-04-18 22:08:17 +0530745 add_taint(TAINT_MACHINE_CHECK, LOCKDEP_NOW_UNRELIABLE);
746
Benjamin Herrenschmidt47c0bd12007-12-21 15:39:21 +1100747 /* See if any machine dependent calls. In theory, we would want
748 * to call the CPU first, and call the ppc_md. one if the CPU
749 * one returns a positive number. However there is existing code
750 * that assumes the board gets a first chance, so let's keep it
751 * that way for now and fix things later. --BenH.
752 */
Olof Johansson75918a42007-09-21 05:11:20 +1000753 if (ppc_md.machine_check_exception)
754 recover = ppc_md.machine_check_exception(regs);
Benjamin Herrenschmidt47c0bd12007-12-21 15:39:21 +1100755 else if (cur_cpu_spec->machine_check)
756 recover = cur_cpu_spec->machine_check(regs);
Olof Johansson75918a42007-09-21 05:11:20 +1000757
Benjamin Herrenschmidt47c0bd12007-12-21 15:39:21 +1100758 if (recover > 0)
Li Zhongba12eed2013-05-13 16:16:41 +0000759 goto bail;
Olof Johansson75918a42007-09-21 05:11:20 +1000760
Anton Blancharda4435062011-01-11 19:45:31 +0000761 if (debugger_fault_handler(regs))
Li Zhongba12eed2013-05-13 16:16:41 +0000762 goto bail;
Olof Johansson75918a42007-09-21 05:11:20 +1000763
764 if (check_io_access(regs))
Li Zhongba12eed2013-05-13 16:16:41 +0000765 goto bail;
Olof Johansson75918a42007-09-21 05:11:20 +1000766
Paul Mackerras8dad3f92005-10-06 13:27:05 +1000767 die("Machine check", regs, SIGBUS);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000768
769 /* Must die if the interrupt is not recoverable */
770 if (!(regs->msr & MSR_RI))
Nicholas Pigginb96672d2017-07-19 16:59:12 +1000771 nmi_panic(regs, "Unrecoverable Machine check");
Li Zhongba12eed2013-05-13 16:16:41 +0000772
773bail:
Nicholas Pigginb96672d2017-07-19 16:59:12 +1000774 if (!nested)
775 nmi_exit();
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000776}
777
778void SMIException(struct pt_regs *regs)
779{
780 die("System Management Interrupt", regs, SIGABRT);
781}
782
Michael Neuling50803322017-09-15 15:25:48 +1000783#ifdef CONFIG_VSX
784static void p9_hmi_special_emu(struct pt_regs *regs)
785{
786 unsigned int ra, rb, t, i, sel, instr, rc;
787 const void __user *addr;
788 u8 vbuf[16], *vdst;
789 unsigned long ea, msr, msr_mask;
790 bool swap;
791
792 if (__get_user_inatomic(instr, (unsigned int __user *)regs->nip))
793 return;
794
795 /*
796 * lxvb16x opcode: 0x7c0006d8
797 * lxvd2x opcode: 0x7c000698
798 * lxvh8x opcode: 0x7c000658
799 * lxvw4x opcode: 0x7c000618
800 */
801 if ((instr & 0xfc00073e) != 0x7c000618) {
802 pr_devel("HMI vec emu: not vector CI %i:%s[%d] nip=%016lx"
803 " instr=%08x\n",
804 smp_processor_id(), current->comm, current->pid,
805 regs->nip, instr);
806 return;
807 }
808
809 /* Grab vector registers into the task struct */
810 msr = regs->msr; /* Grab msr before we flush the bits */
811 flush_vsx_to_thread(current);
812 enable_kernel_altivec();
813
814 /*
815 * Is userspace running with a different endian (this is rare but
816 * not impossible)
817 */
818 swap = (msr & MSR_LE) != (MSR_KERNEL & MSR_LE);
819
820 /* Decode the instruction */
821 ra = (instr >> 16) & 0x1f;
822 rb = (instr >> 11) & 0x1f;
823 t = (instr >> 21) & 0x1f;
824 if (instr & 1)
825 vdst = (u8 *)&current->thread.vr_state.vr[t];
826 else
827 vdst = (u8 *)&current->thread.fp_state.fpr[t][0];
828
829 /* Grab the vector address */
830 ea = regs->gpr[rb] + (ra ? regs->gpr[ra] : 0);
831 if (is_32bit_task())
832 ea &= 0xfffffffful;
833 addr = (__force const void __user *)ea;
834
835 /* Check it */
836 if (!access_ok(VERIFY_READ, addr, 16)) {
837 pr_devel("HMI vec emu: bad access %i:%s[%d] nip=%016lx"
838 " instr=%08x addr=%016lx\n",
839 smp_processor_id(), current->comm, current->pid,
840 regs->nip, instr, (unsigned long)addr);
841 return;
842 }
843
844 /* Read the vector */
845 rc = 0;
846 if ((unsigned long)addr & 0xfUL)
847 /* unaligned case */
848 rc = __copy_from_user_inatomic(vbuf, addr, 16);
849 else
850 __get_user_atomic_128_aligned(vbuf, addr, rc);
851 if (rc) {
852 pr_devel("HMI vec emu: page fault %i:%s[%d] nip=%016lx"
853 " instr=%08x addr=%016lx\n",
854 smp_processor_id(), current->comm, current->pid,
855 regs->nip, instr, (unsigned long)addr);
856 return;
857 }
858
859 pr_devel("HMI vec emu: emulated vector CI %i:%s[%d] nip=%016lx"
860 " instr=%08x addr=%016lx\n",
861 smp_processor_id(), current->comm, current->pid, regs->nip,
862 instr, (unsigned long) addr);
863
864 /* Grab instruction "selector" */
865 sel = (instr >> 6) & 3;
866
867 /*
868 * Check to make sure the facility is actually enabled. This
869 * could happen if we get a false positive hit.
870 *
871 * lxvd2x/lxvw4x always check MSR VSX sel = 0,2
872 * lxvh8x/lxvb16x check MSR VSX or VEC depending on VSR used sel = 1,3
873 */
874 msr_mask = MSR_VSX;
875 if ((sel & 1) && (instr & 1)) /* lxvh8x & lxvb16x + VSR >= 32 */
876 msr_mask = MSR_VEC;
877 if (!(msr & msr_mask)) {
878 pr_devel("HMI vec emu: MSR fac clear %i:%s[%d] nip=%016lx"
879 " instr=%08x msr:%016lx\n",
880 smp_processor_id(), current->comm, current->pid,
881 regs->nip, instr, msr);
882 return;
883 }
884
885 /* Do logging here before we modify sel based on endian */
886 switch (sel) {
887 case 0: /* lxvw4x */
888 PPC_WARN_EMULATED(lxvw4x, regs);
889 break;
890 case 1: /* lxvh8x */
891 PPC_WARN_EMULATED(lxvh8x, regs);
892 break;
893 case 2: /* lxvd2x */
894 PPC_WARN_EMULATED(lxvd2x, regs);
895 break;
896 case 3: /* lxvb16x */
897 PPC_WARN_EMULATED(lxvb16x, regs);
898 break;
899 }
900
901#ifdef __LITTLE_ENDIAN__
902 /*
903 * An LE kernel stores the vector in the task struct as an LE
904 * byte array (effectively swapping both the components and
905 * the content of the components). Those instructions expect
906 * the components to remain in ascending address order, so we
907 * swap them back.
908 *
909 * If we are running a BE user space, the expectation is that
910 * of a simple memcpy, so forcing the emulation to look like
911 * a lxvb16x should do the trick.
912 */
913 if (swap)
914 sel = 3;
915
916 switch (sel) {
917 case 0: /* lxvw4x */
918 for (i = 0; i < 4; i++)
919 ((u32 *)vdst)[i] = ((u32 *)vbuf)[3-i];
920 break;
921 case 1: /* lxvh8x */
922 for (i = 0; i < 8; i++)
923 ((u16 *)vdst)[i] = ((u16 *)vbuf)[7-i];
924 break;
925 case 2: /* lxvd2x */
926 for (i = 0; i < 2; i++)
927 ((u64 *)vdst)[i] = ((u64 *)vbuf)[1-i];
928 break;
929 case 3: /* lxvb16x */
930 for (i = 0; i < 16; i++)
931 vdst[i] = vbuf[15-i];
932 break;
933 }
934#else /* __LITTLE_ENDIAN__ */
935 /* On a big endian kernel, a BE userspace only needs a memcpy */
936 if (!swap)
937 sel = 3;
938
939 /* Otherwise, we need to swap the content of the components */
940 switch (sel) {
941 case 0: /* lxvw4x */
942 for (i = 0; i < 4; i++)
943 ((u32 *)vdst)[i] = cpu_to_le32(((u32 *)vbuf)[i]);
944 break;
945 case 1: /* lxvh8x */
946 for (i = 0; i < 8; i++)
947 ((u16 *)vdst)[i] = cpu_to_le16(((u16 *)vbuf)[i]);
948 break;
949 case 2: /* lxvd2x */
950 for (i = 0; i < 2; i++)
951 ((u64 *)vdst)[i] = cpu_to_le64(((u64 *)vbuf)[i]);
952 break;
953 case 3: /* lxvb16x */
954 memcpy(vdst, vbuf, 16);
955 break;
956 }
957#endif /* !__LITTLE_ENDIAN__ */
958
959 /* Go to next instruction */
960 regs->nip += 4;
961}
962#endif /* CONFIG_VSX */
963
Mahesh Salgaonkar0869b6f2014-07-29 18:40:01 +0530964void handle_hmi_exception(struct pt_regs *regs)
965{
966 struct pt_regs *old_regs;
967
968 old_regs = set_irq_regs(regs);
969 irq_enter();
970
Michael Neuling50803322017-09-15 15:25:48 +1000971#ifdef CONFIG_VSX
972 /* Real mode flagged P9 special emu is needed */
973 if (local_paca->hmi_p9_special_emu) {
974 local_paca->hmi_p9_special_emu = 0;
975
976 /*
977 * We don't want to take page faults while doing the
978 * emulation, we just replay the instruction if necessary.
979 */
980 pagefault_disable();
981 p9_hmi_special_emu(regs);
982 pagefault_enable();
983 }
984#endif /* CONFIG_VSX */
985
Mahesh Salgaonkar0869b6f2014-07-29 18:40:01 +0530986 if (ppc_md.handle_hmi_exception)
987 ppc_md.handle_hmi_exception(regs);
988
989 irq_exit();
990 set_irq_regs(old_regs);
991}
992
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +1000993void unknown_exception(struct pt_regs *regs)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000994{
Li Zhongba12eed2013-05-13 16:16:41 +0000995 enum ctx_state prev_state = exception_enter();
996
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000997 printk("Bad trap at PC: %lx, SR: %lx, vector=%lx\n",
998 regs->nip, regs->msr, regs->trap);
999
Eric W. Biedermane821fa422018-04-17 17:10:34 -05001000 _exception(SIGTRAP, regs, TRAP_UNK, 0);
Li Zhongba12eed2013-05-13 16:16:41 +00001001
1002 exception_exit(prev_state);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001003}
1004
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001005void instruction_breakpoint_exception(struct pt_regs *regs)
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001006{
Li Zhongba12eed2013-05-13 16:16:41 +00001007 enum ctx_state prev_state = exception_enter();
1008
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001009 if (notify_die(DIE_IABR_MATCH, "iabr_match", regs, 5,
1010 5, SIGTRAP) == NOTIFY_STOP)
Li Zhongba12eed2013-05-13 16:16:41 +00001011 goto bail;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001012 if (debugger_iabr_match(regs))
Li Zhongba12eed2013-05-13 16:16:41 +00001013 goto bail;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001014 _exception(SIGTRAP, regs, TRAP_BRKPT, regs->nip);
Li Zhongba12eed2013-05-13 16:16:41 +00001015
1016bail:
1017 exception_exit(prev_state);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001018}
1019
1020void RunModeException(struct pt_regs *regs)
1021{
Eric W. Biedermane821fa422018-04-17 17:10:34 -05001022 _exception(SIGTRAP, regs, TRAP_UNK, 0);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001023}
1024
Nicholas Piggin03465f82016-09-16 20:48:08 +10001025void single_step_exception(struct pt_regs *regs)
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001026{
Li Zhongba12eed2013-05-13 16:16:41 +00001027 enum ctx_state prev_state = exception_enter();
1028
K.Prasad2538c2d2010-06-15 11:35:31 +05301029 clear_single_step(regs);
Matt Evans0e524e72018-03-26 17:55:21 +01001030 clear_br_trace(regs);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001031
Naveen N. Rao6cc89ba2016-11-21 22:36:41 +05301032 if (kprobe_post_handler(regs))
1033 return;
1034
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001035 if (notify_die(DIE_SSTEP, "single_step", regs, 5,
1036 5, SIGTRAP) == NOTIFY_STOP)
Li Zhongba12eed2013-05-13 16:16:41 +00001037 goto bail;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001038 if (debugger_sstep(regs))
Li Zhongba12eed2013-05-13 16:16:41 +00001039 goto bail;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001040
1041 _exception(SIGTRAP, regs, TRAP_TRACE, regs->nip);
Li Zhongba12eed2013-05-13 16:16:41 +00001042
1043bail:
1044 exception_exit(prev_state);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001045}
Nicholas Piggin03465f82016-09-16 20:48:08 +10001046NOKPROBE_SYMBOL(single_step_exception);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001047
1048/*
1049 * After we have successfully emulated an instruction, we have to
1050 * check if the instruction was being single-stepped, and if so,
1051 * pretend we got a single-step exception. This was pointed out
1052 * by Kumar Gala. -- paulus
1053 */
Paul Mackerras8dad3f92005-10-06 13:27:05 +10001054static void emulate_single_step(struct pt_regs *regs)
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001055{
K.Prasad2538c2d2010-06-15 11:35:31 +05301056 if (single_stepping(regs))
1057 single_step_exception(regs);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001058}
1059
Kumar Gala5fad2932007-02-07 01:47:59 -06001060static inline int __parse_fpscr(unsigned long fpscr)
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001061{
Eric W. Biedermanaeb1c0f2018-04-17 15:30:54 -05001062 int ret = FPE_FLTUNK;
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001063
1064 /* Invalid operation */
1065 if ((fpscr & FPSCR_VE) && (fpscr & FPSCR_VX))
Kumar Gala5fad2932007-02-07 01:47:59 -06001066 ret = FPE_FLTINV;
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001067
1068 /* Overflow */
1069 else if ((fpscr & FPSCR_OE) && (fpscr & FPSCR_OX))
Kumar Gala5fad2932007-02-07 01:47:59 -06001070 ret = FPE_FLTOVF;
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001071
1072 /* Underflow */
1073 else if ((fpscr & FPSCR_UE) && (fpscr & FPSCR_UX))
Kumar Gala5fad2932007-02-07 01:47:59 -06001074 ret = FPE_FLTUND;
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001075
1076 /* Divide by zero */
1077 else if ((fpscr & FPSCR_ZE) && (fpscr & FPSCR_ZX))
Kumar Gala5fad2932007-02-07 01:47:59 -06001078 ret = FPE_FLTDIV;
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001079
1080 /* Inexact result */
1081 else if ((fpscr & FPSCR_XE) && (fpscr & FPSCR_XX))
Kumar Gala5fad2932007-02-07 01:47:59 -06001082 ret = FPE_FLTRES;
1083
1084 return ret;
1085}
1086
1087static void parse_fpe(struct pt_regs *regs)
1088{
1089 int code = 0;
1090
1091 flush_fp_to_thread(current);
1092
Paul Mackerrasde79f7b2013-09-10 20:20:42 +10001093 code = __parse_fpscr(current->thread.fp_state.fpscr);
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001094
1095 _exception(SIGFPE, regs, code, regs->nip);
1096}
1097
1098/*
1099 * Illegal instruction emulation support. Originally written to
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001100 * provide the PVR to user applications using the mfspr rd, PVR.
1101 * Return non-zero if we can't emulate, or -EFAULT if the associated
1102 * memory access caused an access fault. Return zero on success.
1103 *
1104 * There are a couple of ways to do this, either "decode" the instruction
1105 * or directly match lots of bits. In this case, matching lots of
1106 * bits is faster and easier.
Paul Mackerras86417782005-10-10 22:37:57 +10001107 *
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001108 */
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001109static int emulate_string_inst(struct pt_regs *regs, u32 instword)
1110{
1111 u8 rT = (instword >> 21) & 0x1f;
1112 u8 rA = (instword >> 16) & 0x1f;
1113 u8 NB_RB = (instword >> 11) & 0x1f;
1114 u32 num_bytes;
1115 unsigned long EA;
1116 int pos = 0;
1117
1118 /* Early out if we are an invalid form of lswx */
Kumar Gala16c57b32009-02-10 20:10:44 +00001119 if ((instword & PPC_INST_STRING_MASK) == PPC_INST_LSWX)
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001120 if ((rT == rA) || (rT == NB_RB))
1121 return -EINVAL;
1122
1123 EA = (rA == 0) ? 0 : regs->gpr[rA];
1124
Kumar Gala16c57b32009-02-10 20:10:44 +00001125 switch (instword & PPC_INST_STRING_MASK) {
1126 case PPC_INST_LSWX:
1127 case PPC_INST_STSWX:
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001128 EA += NB_RB;
1129 num_bytes = regs->xer & 0x7f;
1130 break;
Kumar Gala16c57b32009-02-10 20:10:44 +00001131 case PPC_INST_LSWI:
1132 case PPC_INST_STSWI:
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001133 num_bytes = (NB_RB == 0) ? 32 : NB_RB;
1134 break;
1135 default:
1136 return -EINVAL;
1137 }
1138
1139 while (num_bytes != 0)
1140 {
1141 u8 val;
1142 u32 shift = 8 * (3 - (pos & 0x3));
1143
James Yang80aa0fb2013-06-25 11:41:05 -05001144 /* if process is 32-bit, clear upper 32 bits of EA */
1145 if ((regs->msr & MSR_64BIT) == 0)
1146 EA &= 0xFFFFFFFF;
1147
Kumar Gala16c57b32009-02-10 20:10:44 +00001148 switch ((instword & PPC_INST_STRING_MASK)) {
1149 case PPC_INST_LSWX:
1150 case PPC_INST_LSWI:
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001151 if (get_user(val, (u8 __user *)EA))
1152 return -EFAULT;
1153 /* first time updating this reg,
1154 * zero it out */
1155 if (pos == 0)
1156 regs->gpr[rT] = 0;
1157 regs->gpr[rT] |= val << shift;
1158 break;
Kumar Gala16c57b32009-02-10 20:10:44 +00001159 case PPC_INST_STSWI:
1160 case PPC_INST_STSWX:
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001161 val = regs->gpr[rT] >> shift;
1162 if (put_user(val, (u8 __user *)EA))
1163 return -EFAULT;
1164 break;
1165 }
1166 /* move EA to next address */
1167 EA += 1;
1168 num_bytes--;
1169
1170 /* manage our position within the register */
1171 if (++pos == 4) {
1172 pos = 0;
1173 if (++rT == 32)
1174 rT = 0;
1175 }
1176 }
1177
1178 return 0;
1179}
1180
Will Schmidtc3412dc2006-08-30 13:11:38 -05001181static int emulate_popcntb_inst(struct pt_regs *regs, u32 instword)
1182{
1183 u32 ra,rs;
1184 unsigned long tmp;
1185
1186 ra = (instword >> 16) & 0x1f;
1187 rs = (instword >> 21) & 0x1f;
1188
1189 tmp = regs->gpr[rs];
1190 tmp = tmp - ((tmp >> 1) & 0x5555555555555555ULL);
1191 tmp = (tmp & 0x3333333333333333ULL) + ((tmp >> 2) & 0x3333333333333333ULL);
1192 tmp = (tmp + (tmp >> 4)) & 0x0f0f0f0f0f0f0f0fULL;
1193 regs->gpr[ra] = tmp;
1194
1195 return 0;
1196}
1197
Kumar Galac1469f12007-11-19 21:35:29 -06001198static int emulate_isel(struct pt_regs *regs, u32 instword)
1199{
1200 u8 rT = (instword >> 21) & 0x1f;
1201 u8 rA = (instword >> 16) & 0x1f;
1202 u8 rB = (instword >> 11) & 0x1f;
1203 u8 BC = (instword >> 6) & 0x1f;
1204 u8 bit;
1205 unsigned long tmp;
1206
1207 tmp = (rA == 0) ? 0 : regs->gpr[rA];
1208 bit = (regs->ccr >> (31 - BC)) & 0x1;
1209
1210 regs->gpr[rT] = bit ? tmp : regs->gpr[rB];
1211
1212 return 0;
1213}
1214
Michael Neuling6ce6c622013-05-26 18:09:39 +00001215#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
1216static inline bool tm_abort_check(struct pt_regs *regs, int cause)
1217{
1218 /* If we're emulating a load/store in an active transaction, we cannot
1219 * emulate it as the kernel operates in transaction suspended context.
1220 * We need to abort the transaction. This creates a persistent TM
1221 * abort so tell the user what caused it with a new code.
1222 */
1223 if (MSR_TM_TRANSACTIONAL(regs->msr)) {
1224 tm_enable();
1225 tm_abort(cause);
1226 return true;
1227 }
1228 return false;
1229}
1230#else
1231static inline bool tm_abort_check(struct pt_regs *regs, int reason)
1232{
1233 return false;
1234}
1235#endif
1236
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001237static int emulate_instruction(struct pt_regs *regs)
1238{
1239 u32 instword;
1240 u32 rd;
1241
Anton Blanchard4288e342013-08-07 02:01:47 +10001242 if (!user_mode(regs))
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001243 return -EINVAL;
1244 CHECK_FULL_REGS(regs);
1245
1246 if (get_user(instword, (u32 __user *)(regs->nip)))
1247 return -EFAULT;
1248
1249 /* Emulate the mfspr rD, PVR. */
Kumar Gala16c57b32009-02-10 20:10:44 +00001250 if ((instword & PPC_INST_MFSPR_PVR_MASK) == PPC_INST_MFSPR_PVR) {
Anton Blanchardeecff812009-10-27 18:46:55 +00001251 PPC_WARN_EMULATED(mfpvr, regs);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001252 rd = (instword >> 21) & 0x1f;
1253 regs->gpr[rd] = mfspr(SPRN_PVR);
1254 return 0;
1255 }
1256
1257 /* Emulating the dcba insn is just a no-op. */
Geert Uytterhoeven80947e72009-05-18 02:10:05 +00001258 if ((instword & PPC_INST_DCBA_MASK) == PPC_INST_DCBA) {
Anton Blanchardeecff812009-10-27 18:46:55 +00001259 PPC_WARN_EMULATED(dcba, regs);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001260 return 0;
Geert Uytterhoeven80947e72009-05-18 02:10:05 +00001261 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001262
1263 /* Emulate the mcrxr insn. */
Kumar Gala16c57b32009-02-10 20:10:44 +00001264 if ((instword & PPC_INST_MCRXR_MASK) == PPC_INST_MCRXR) {
Paul Mackerras86417782005-10-10 22:37:57 +10001265 int shift = (instword >> 21) & 0x1c;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001266 unsigned long msk = 0xf0000000UL >> shift;
1267
Anton Blanchardeecff812009-10-27 18:46:55 +00001268 PPC_WARN_EMULATED(mcrxr, regs);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001269 regs->ccr = (regs->ccr & ~msk) | ((regs->xer >> shift) & msk);
1270 regs->xer &= ~0xf0000000UL;
1271 return 0;
1272 }
1273
1274 /* Emulate load/store string insn. */
Geert Uytterhoeven80947e72009-05-18 02:10:05 +00001275 if ((instword & PPC_INST_STRING_GEN_MASK) == PPC_INST_STRING) {
Michael Neuling6ce6c622013-05-26 18:09:39 +00001276 if (tm_abort_check(regs,
1277 TM_CAUSE_EMULATE | TM_CAUSE_PERSISTENT))
1278 return -EINVAL;
Anton Blanchardeecff812009-10-27 18:46:55 +00001279 PPC_WARN_EMULATED(string, regs);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001280 return emulate_string_inst(regs, instword);
Geert Uytterhoeven80947e72009-05-18 02:10:05 +00001281 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001282
Will Schmidtc3412dc2006-08-30 13:11:38 -05001283 /* Emulate the popcntb (Population Count Bytes) instruction. */
Kumar Gala16c57b32009-02-10 20:10:44 +00001284 if ((instword & PPC_INST_POPCNTB_MASK) == PPC_INST_POPCNTB) {
Anton Blanchardeecff812009-10-27 18:46:55 +00001285 PPC_WARN_EMULATED(popcntb, regs);
Will Schmidtc3412dc2006-08-30 13:11:38 -05001286 return emulate_popcntb_inst(regs, instword);
1287 }
1288
Kumar Galac1469f12007-11-19 21:35:29 -06001289 /* Emulate isel (Integer Select) instruction */
Kumar Gala16c57b32009-02-10 20:10:44 +00001290 if ((instword & PPC_INST_ISEL_MASK) == PPC_INST_ISEL) {
Anton Blanchardeecff812009-10-27 18:46:55 +00001291 PPC_WARN_EMULATED(isel, regs);
Kumar Galac1469f12007-11-19 21:35:29 -06001292 return emulate_isel(regs, instword);
1293 }
1294
James Yang9863c282013-07-03 16:26:47 -05001295 /* Emulate sync instruction variants */
1296 if ((instword & PPC_INST_SYNC_MASK) == PPC_INST_SYNC) {
1297 PPC_WARN_EMULATED(sync, regs);
1298 asm volatile("sync");
1299 return 0;
1300 }
1301
Alexey Kardashevskiyefcac652011-03-02 15:18:48 +00001302#ifdef CONFIG_PPC64
1303 /* Emulate the mfspr rD, DSCR. */
Anton Blanchard73d2fb72013-05-01 20:06:33 +00001304 if ((((instword & PPC_INST_MFSPR_DSCR_USER_MASK) ==
1305 PPC_INST_MFSPR_DSCR_USER) ||
1306 ((instword & PPC_INST_MFSPR_DSCR_MASK) ==
1307 PPC_INST_MFSPR_DSCR)) &&
Alexey Kardashevskiyefcac652011-03-02 15:18:48 +00001308 cpu_has_feature(CPU_FTR_DSCR)) {
1309 PPC_WARN_EMULATED(mfdscr, regs);
1310 rd = (instword >> 21) & 0x1f;
1311 regs->gpr[rd] = mfspr(SPRN_DSCR);
1312 return 0;
1313 }
1314 /* Emulate the mtspr DSCR, rD. */
Anton Blanchard73d2fb72013-05-01 20:06:33 +00001315 if ((((instword & PPC_INST_MTSPR_DSCR_USER_MASK) ==
1316 PPC_INST_MTSPR_DSCR_USER) ||
1317 ((instword & PPC_INST_MTSPR_DSCR_MASK) ==
1318 PPC_INST_MTSPR_DSCR)) &&
Alexey Kardashevskiyefcac652011-03-02 15:18:48 +00001319 cpu_has_feature(CPU_FTR_DSCR)) {
1320 PPC_WARN_EMULATED(mtdscr, regs);
1321 rd = (instword >> 21) & 0x1f;
Anton Blanchard00ca0de2012-09-03 16:48:46 +00001322 current->thread.dscr = regs->gpr[rd];
Alexey Kardashevskiyefcac652011-03-02 15:18:48 +00001323 current->thread.dscr_inherit = 1;
Anton Blanchard00ca0de2012-09-03 16:48:46 +00001324 mtspr(SPRN_DSCR, current->thread.dscr);
Alexey Kardashevskiyefcac652011-03-02 15:18:48 +00001325 return 0;
1326 }
1327#endif
1328
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001329 return -EINVAL;
1330}
1331
Jeremy Fitzhardinge73c9cea2006-12-08 03:30:41 -08001332int is_valid_bugaddr(unsigned long addr)
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001333{
Jeremy Fitzhardinge73c9cea2006-12-08 03:30:41 -08001334 return is_kernel_addr(addr);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001335}
1336
Kevin Hao3a3b5aa2013-07-14 16:40:07 +08001337#ifdef CONFIG_MATH_EMULATION
1338static int emulate_math(struct pt_regs *regs)
1339{
1340 int ret;
1341 extern int do_mathemu(struct pt_regs *regs);
1342
1343 ret = do_mathemu(regs);
1344 if (ret >= 0)
1345 PPC_WARN_EMULATED(math, regs);
1346
1347 switch (ret) {
1348 case 0:
1349 emulate_single_step(regs);
1350 return 0;
1351 case 1: {
1352 int code = 0;
Paul Mackerrasde79f7b2013-09-10 20:20:42 +10001353 code = __parse_fpscr(current->thread.fp_state.fpscr);
Kevin Hao3a3b5aa2013-07-14 16:40:07 +08001354 _exception(SIGFPE, regs, code, regs->nip);
1355 return 0;
1356 }
1357 case -EFAULT:
1358 _exception(SIGSEGV, regs, SEGV_MAPERR, regs->nip);
1359 return 0;
1360 }
1361
1362 return -1;
1363}
1364#else
1365static inline int emulate_math(struct pt_regs *regs) { return -1; }
1366#endif
1367
Nicholas Piggin03465f82016-09-16 20:48:08 +10001368void program_check_exception(struct pt_regs *regs)
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001369{
Li Zhongba12eed2013-05-13 16:16:41 +00001370 enum ctx_state prev_state = exception_enter();
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001371 unsigned int reason = get_reason(regs);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001372
Kim Phillipsaa42c692006-12-08 02:43:30 -06001373 /* We can now get here via a FP Unavailable exception if the core
Kumar Gala04903a32007-02-07 01:13:32 -06001374 * has no FPU, in that case the reason flags will be 0 */
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001375
1376 if (reason & REASON_FP) {
1377 /* IEEE FP exception */
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001378 parse_fpe(regs);
Li Zhongba12eed2013-05-13 16:16:41 +00001379 goto bail;
Paul Mackerras8dad3f92005-10-06 13:27:05 +10001380 }
1381 if (reason & REASON_TRAP) {
Balbir Singha4c3f902016-02-18 13:48:01 +11001382 unsigned long bugaddr;
Jason Wesselba797b22010-05-20 21:04:25 -05001383 /* Debugger is first in line to stop recursive faults in
1384 * rcu_lock, notify_die, or atomic_notifier_call_chain */
1385 if (debugger_bpt(regs))
Li Zhongba12eed2013-05-13 16:16:41 +00001386 goto bail;
Jason Wesselba797b22010-05-20 21:04:25 -05001387
Naveen N. Rao6cc89ba2016-11-21 22:36:41 +05301388 if (kprobe_handler(regs))
1389 goto bail;
1390
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001391 /* trap exception */
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001392 if (notify_die(DIE_BPT, "breakpoint", regs, 5, 5, SIGTRAP)
1393 == NOTIFY_STOP)
Li Zhongba12eed2013-05-13 16:16:41 +00001394 goto bail;
Jeremy Fitzhardinge73c9cea2006-12-08 03:30:41 -08001395
Balbir Singha4c3f902016-02-18 13:48:01 +11001396 bugaddr = regs->nip;
1397 /*
1398 * Fixup bugaddr for BUG_ON() in real mode
1399 */
1400 if (!is_kernel_addr(bugaddr) && !(regs->msr & MSR_IR))
1401 bugaddr += PAGE_OFFSET;
1402
Jeremy Fitzhardinge73c9cea2006-12-08 03:30:41 -08001403 if (!(regs->msr & MSR_PR) && /* not user-mode */
Balbir Singha4c3f902016-02-18 13:48:01 +11001404 report_bug(bugaddr, regs) == BUG_TRAP_TYPE_WARN) {
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001405 regs->nip += 4;
Li Zhongba12eed2013-05-13 16:16:41 +00001406 goto bail;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001407 }
Paul Mackerras8dad3f92005-10-06 13:27:05 +10001408 _exception(SIGTRAP, regs, TRAP_BRKPT, regs->nip);
Li Zhongba12eed2013-05-13 16:16:41 +00001409 goto bail;
Paul Mackerras8dad3f92005-10-06 13:27:05 +10001410 }
Michael Neulingbc2a9402013-02-13 16:21:40 +00001411#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
1412 if (reason & REASON_TM) {
1413 /* This is a TM "Bad Thing Exception" program check.
1414 * This occurs when:
1415 * - An rfid/hrfid/mtmsrd attempts to cause an illegal
1416 * transition in TM states.
1417 * - A trechkpt is attempted when transactional.
1418 * - A treclaim is attempted when non transactional.
1419 * - A tend is illegally attempted.
1420 * - writing a TM SPR when transactional.
Michael Ellerman632f05742017-10-12 15:45:25 +11001421 *
1422 * If usermode caused this, it's done something illegal and
Michael Neulingbc2a9402013-02-13 16:21:40 +00001423 * gets a SIGILL slap on the wrist. We call it an illegal
1424 * operand to distinguish from the instruction just being bad
1425 * (e.g. executing a 'tend' on a CPU without TM!); it's an
1426 * illegal /placement/ of a valid instruction.
1427 */
1428 if (user_mode(regs)) {
1429 _exception(SIGILL, regs, ILL_ILLOPN, regs->nip);
Li Zhongba12eed2013-05-13 16:16:41 +00001430 goto bail;
Michael Neulingbc2a9402013-02-13 16:21:40 +00001431 } else {
1432 printk(KERN_EMERG "Unexpected TM Bad Thing exception "
1433 "at %lx (msr 0x%x)\n", regs->nip, reason);
1434 die("Unrecoverable exception", regs, SIGABRT);
1435 }
1436 }
1437#endif
Paul Mackerras8dad3f92005-10-06 13:27:05 +10001438
Michael Ellermanb3f6a452013-08-15 15:22:19 +10001439 /*
1440 * If we took the program check in the kernel skip down to sending a
1441 * SIGILL. The subsequent cases all relate to emulating instructions
1442 * which we should only do for userspace. We also do not want to enable
1443 * interrupts for kernel faults because that might lead to further
1444 * faults, and loose the context of the original exception.
1445 */
1446 if (!user_mode(regs))
1447 goto sigill;
1448
Benjamin Herrenschmidta3512b22012-05-08 13:38:50 +10001449 /* We restore the interrupt state now */
1450 if (!arch_irq_disabled_regs(regs))
1451 local_irq_enable();
Paul Mackerrascd8a5672006-03-03 17:11:40 +11001452
Kumar Gala04903a32007-02-07 01:13:32 -06001453 /* (reason & REASON_ILLEGAL) would be the obvious thing here,
1454 * but there seems to be a hardware bug on the 405GP (RevD)
1455 * that means ESR is sometimes set incorrectly - either to
1456 * ESR_DST (!?) or 0. In the process of chasing this with the
1457 * hardware people - not sure if it can happen on any illegal
1458 * instruction or only on FP instructions, whether there is a
Benjamin Herrenschmidt4e63f8e2013-06-09 17:01:24 +10001459 * pattern to occurrences etc. -dgibson 31/Mar/2003
1460 */
Kevin Hao3a3b5aa2013-07-14 16:40:07 +08001461 if (!emulate_math(regs))
Li Zhongba12eed2013-05-13 16:16:41 +00001462 goto bail;
Kumar Gala04903a32007-02-07 01:13:32 -06001463
Paul Mackerras8dad3f92005-10-06 13:27:05 +10001464 /* Try to emulate it if we should. */
1465 if (reason & (REASON_ILLEGAL | REASON_PRIVILEGED)) {
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001466 switch (emulate_instruction(regs)) {
1467 case 0:
1468 regs->nip += 4;
1469 emulate_single_step(regs);
Li Zhongba12eed2013-05-13 16:16:41 +00001470 goto bail;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001471 case -EFAULT:
1472 _exception(SIGSEGV, regs, SEGV_MAPERR, regs->nip);
Li Zhongba12eed2013-05-13 16:16:41 +00001473 goto bail;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001474 }
1475 }
Paul Mackerras8dad3f92005-10-06 13:27:05 +10001476
Michael Ellermanb3f6a452013-08-15 15:22:19 +10001477sigill:
Paul Mackerras8dad3f92005-10-06 13:27:05 +10001478 if (reason & REASON_PRIVILEGED)
1479 _exception(SIGILL, regs, ILL_PRVOPC, regs->nip);
1480 else
1481 _exception(SIGILL, regs, ILL_ILLOPC, regs->nip);
Li Zhongba12eed2013-05-13 16:16:41 +00001482
1483bail:
1484 exception_exit(prev_state);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001485}
Nicholas Piggin03465f82016-09-16 20:48:08 +10001486NOKPROBE_SYMBOL(program_check_exception);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001487
Paul Mackerrasbf593902013-06-14 20:07:41 +10001488/*
1489 * This occurs when running in hypervisor mode on POWER6 or later
1490 * and an illegal instruction is encountered.
1491 */
Nicholas Piggin03465f82016-09-16 20:48:08 +10001492void emulation_assist_interrupt(struct pt_regs *regs)
Paul Mackerrasbf593902013-06-14 20:07:41 +10001493{
1494 regs->msr |= REASON_ILLEGAL;
1495 program_check_exception(regs);
1496}
Nicholas Piggin03465f82016-09-16 20:48:08 +10001497NOKPROBE_SYMBOL(emulation_assist_interrupt);
Paul Mackerrasbf593902013-06-14 20:07:41 +10001498
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001499void alignment_exception(struct pt_regs *regs)
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001500{
Li Zhongba12eed2013-05-13 16:16:41 +00001501 enum ctx_state prev_state = exception_enter();
Benjamin Herrenschmidt4393c4f2006-11-01 15:11:39 +11001502 int sig, code, fixed = 0;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001503
Benjamin Herrenschmidta3512b22012-05-08 13:38:50 +10001504 /* We restore the interrupt state now */
1505 if (!arch_irq_disabled_regs(regs))
1506 local_irq_enable();
1507
Michael Neuling6ce6c622013-05-26 18:09:39 +00001508 if (tm_abort_check(regs, TM_CAUSE_ALIGNMENT | TM_CAUSE_PERSISTENT))
1509 goto bail;
1510
Paul Mackerrase9370ae2006-06-07 16:15:39 +10001511 /* we don't implement logging of alignment exceptions */
1512 if (!(current->thread.align_ctl & PR_UNALIGN_SIGBUS))
1513 fixed = fix_alignment(regs);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001514
1515 if (fixed == 1) {
1516 regs->nip += 4; /* skip over emulated instruction */
1517 emulate_single_step(regs);
Li Zhongba12eed2013-05-13 16:16:41 +00001518 goto bail;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001519 }
1520
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001521 /* Operand address was bad */
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001522 if (fixed == -EFAULT) {
Benjamin Herrenschmidt4393c4f2006-11-01 15:11:39 +11001523 sig = SIGSEGV;
1524 code = SEGV_ACCERR;
1525 } else {
1526 sig = SIGBUS;
1527 code = BUS_ADRALN;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001528 }
Benjamin Herrenschmidt4393c4f2006-11-01 15:11:39 +11001529 if (user_mode(regs))
1530 _exception(sig, regs, code, regs->dar);
1531 else
1532 bad_page_fault(regs, regs->dar, sig);
Li Zhongba12eed2013-05-13 16:16:41 +00001533
1534bail:
1535 exception_exit(prev_state);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001536}
1537
1538void StackOverflow(struct pt_regs *regs)
1539{
1540 printk(KERN_CRIT "Kernel stack overflow in process %p, r1=%lx\n",
1541 current, regs->gpr[1]);
1542 debugger(regs);
1543 show_regs(regs);
1544 panic("kernel stack overflow");
1545}
1546
1547void nonrecoverable_exception(struct pt_regs *regs)
1548{
1549 printk(KERN_ERR "Non-recoverable exception at PC=%lx MSR=%lx\n",
1550 regs->nip, regs->msr);
1551 debugger(regs);
1552 die("nonrecoverable exception", regs, SIGKILL);
1553}
1554
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001555void kernel_fp_unavailable_exception(struct pt_regs *regs)
1556{
Li Zhongba12eed2013-05-13 16:16:41 +00001557 enum ctx_state prev_state = exception_enter();
1558
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001559 printk(KERN_EMERG "Unrecoverable FP Unavailable Exception "
1560 "%lx at %lx\n", regs->trap, regs->nip);
1561 die("Unrecoverable FP Unavailable Exception", regs, SIGABRT);
Li Zhongba12eed2013-05-13 16:16:41 +00001562
1563 exception_exit(prev_state);
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001564}
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001565
1566void altivec_unavailable_exception(struct pt_regs *regs)
1567{
Li Zhongba12eed2013-05-13 16:16:41 +00001568 enum ctx_state prev_state = exception_enter();
1569
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001570 if (user_mode(regs)) {
1571 /* A user program has executed an altivec instruction,
1572 but this kernel doesn't support altivec. */
1573 _exception(SIGILL, regs, ILL_ILLOPC, regs->nip);
Li Zhongba12eed2013-05-13 16:16:41 +00001574 goto bail;
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001575 }
Anton Blanchard6c4841c2006-10-13 11:41:00 +10001576
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001577 printk(KERN_EMERG "Unrecoverable VMX/Altivec Unavailable Exception "
1578 "%lx at %lx\n", regs->trap, regs->nip);
1579 die("Unrecoverable VMX/Altivec Unavailable Exception", regs, SIGABRT);
Li Zhongba12eed2013-05-13 16:16:41 +00001580
1581bail:
1582 exception_exit(prev_state);
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001583}
1584
Michael Neulingce48b212008-06-25 14:07:18 +10001585void vsx_unavailable_exception(struct pt_regs *regs)
1586{
1587 if (user_mode(regs)) {
1588 /* A user program has executed an vsx instruction,
1589 but this kernel doesn't support vsx. */
1590 _exception(SIGILL, regs, ILL_ILLOPC, regs->nip);
1591 return;
1592 }
1593
1594 printk(KERN_EMERG "Unrecoverable VSX Unavailable Exception "
1595 "%lx at %lx\n", regs->trap, regs->nip);
1596 die("Unrecoverable VSX Unavailable Exception", regs, SIGABRT);
1597}
1598
Michael Neuling25176172013-08-09 17:29:29 +10001599#ifdef CONFIG_PPC64
Cyril Bur172f7aa2016-09-14 18:02:15 +10001600static void tm_unavailable(struct pt_regs *regs)
1601{
Cyril Bur5d176f72016-09-14 18:02:16 +10001602#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
1603 if (user_mode(regs)) {
1604 current->thread.load_tm++;
1605 regs->msr |= MSR_TM;
1606 tm_enable();
1607 tm_restore_sprs(&current->thread);
1608 return;
1609 }
1610#endif
Cyril Bur172f7aa2016-09-14 18:02:15 +10001611 pr_emerg("Unrecoverable TM Unavailable Exception "
1612 "%lx at %lx\n", regs->trap, regs->nip);
1613 die("Unrecoverable TM Unavailable Exception", regs, SIGABRT);
1614}
1615
Michael Ellerman021424a2013-06-25 17:47:56 +10001616void facility_unavailable_exception(struct pt_regs *regs)
Michael Neulingd0c0c9a2013-02-13 16:21:38 +00001617{
Michael Ellerman021424a2013-06-25 17:47:56 +10001618 static char *facility_strings[] = {
Michael Neuling25176172013-08-09 17:29:29 +10001619 [FSCR_FP_LG] = "FPU",
1620 [FSCR_VECVSX_LG] = "VMX/VSX",
1621 [FSCR_DSCR_LG] = "DSCR",
1622 [FSCR_PM_LG] = "PMU SPRs",
1623 [FSCR_BHRB_LG] = "BHRB",
1624 [FSCR_TM_LG] = "TM",
1625 [FSCR_EBB_LG] = "EBB",
1626 [FSCR_TAR_LG] = "TAR",
Nicholas Piggin794464f2017-04-07 11:27:43 +10001627 [FSCR_MSGP_LG] = "MSGP",
Nicholas Piggin9b7ff0c2017-04-07 11:27:44 +10001628 [FSCR_SCV_LG] = "SCV",
Michael Ellerman021424a2013-06-25 17:47:56 +10001629 };
Michael Neuling25176172013-08-09 17:29:29 +10001630 char *facility = "unknown";
Michael Ellerman021424a2013-06-25 17:47:56 +10001631 u64 value;
Anshuman Khandualc952c1c2015-05-21 12:13:01 +05301632 u32 instword, rd;
Michael Neuling25176172013-08-09 17:29:29 +10001633 u8 status;
1634 bool hv;
Michael Ellerman021424a2013-06-25 17:47:56 +10001635
Benjamin Herrenschmidt2271db22018-01-12 13:28:49 +11001636 hv = (TRAP(regs) == 0xf80);
Michael Neuling25176172013-08-09 17:29:29 +10001637 if (hv)
Michael Ellermanb14b6262013-06-25 17:47:57 +10001638 value = mfspr(SPRN_HFSCR);
Michael Neuling25176172013-08-09 17:29:29 +10001639 else
1640 value = mfspr(SPRN_FSCR);
1641
1642 status = value >> 56;
Anshuman Khandual709b9732018-03-29 11:53:37 +05301643 if ((hv || status >= 2) &&
1644 (status < ARRAY_SIZE(facility_strings)) &&
1645 facility_strings[status])
1646 facility = facility_strings[status];
1647
1648 /* We should not have taken this interrupt in kernel */
1649 if (!user_mode(regs)) {
1650 pr_emerg("Facility '%s' unavailable (%d) exception in kernel mode at %lx\n",
1651 facility, status, regs->nip);
1652 die("Unexpected facility unavailable exception", regs, SIGABRT);
1653 }
1654
1655 /* We restore the interrupt state now */
1656 if (!arch_irq_disabled_regs(regs))
1657 local_irq_enable();
1658
Michael Neuling25176172013-08-09 17:29:29 +10001659 if (status == FSCR_DSCR_LG) {
Anshuman Khandualc952c1c2015-05-21 12:13:01 +05301660 /*
1661 * User is accessing the DSCR register using the problem
1662 * state only SPR number (0x03) either through a mfspr or
1663 * a mtspr instruction. If it is a write attempt through
1664 * a mtspr, then we set the inherit bit. This also allows
1665 * the user to write or read the register directly in the
1666 * future by setting via the FSCR DSCR bit. But in case it
1667 * is a read DSCR attempt through a mfspr instruction, we
1668 * just emulate the instruction instead. This code path will
1669 * always emulate all the mfspr instructions till the user
Adam Buchbinder446957b2016-02-24 10:51:11 -08001670 * has attempted at least one mtspr instruction. This way it
Anshuman Khandualc952c1c2015-05-21 12:13:01 +05301671 * preserves the same behaviour when the user is accessing
1672 * the DSCR through privilege level only SPR number (0x11)
1673 * which is emulated through illegal instruction exception.
1674 * We always leave HFSCR DSCR set.
Michael Neuling25176172013-08-09 17:29:29 +10001675 */
Anshuman Khandualc952c1c2015-05-21 12:13:01 +05301676 if (get_user(instword, (u32 __user *)(regs->nip))) {
1677 pr_err("Failed to fetch the user instruction\n");
1678 return;
1679 }
1680
1681 /* Write into DSCR (mtspr 0x03, RS) */
1682 if ((instword & PPC_INST_MTSPR_DSCR_USER_MASK)
1683 == PPC_INST_MTSPR_DSCR_USER) {
1684 rd = (instword >> 21) & 0x1f;
1685 current->thread.dscr = regs->gpr[rd];
1686 current->thread.dscr_inherit = 1;
Michael Neulingb57bd2d2016-06-09 12:31:08 +10001687 current->thread.fscr |= FSCR_DSCR;
1688 mtspr(SPRN_FSCR, current->thread.fscr);
Anshuman Khandualc952c1c2015-05-21 12:13:01 +05301689 }
1690
1691 /* Read from DSCR (mfspr RT, 0x03) */
1692 if ((instword & PPC_INST_MFSPR_DSCR_USER_MASK)
1693 == PPC_INST_MFSPR_DSCR_USER) {
1694 if (emulate_instruction(regs)) {
1695 pr_err("DSCR based mfspr emulation failed\n");
1696 return;
1697 }
1698 regs->nip += 4;
1699 emulate_single_step(regs);
1700 }
Michael Neuling25176172013-08-09 17:29:29 +10001701 return;
Michael Ellermanb14b6262013-06-25 17:47:57 +10001702 }
1703
Cyril Bur172f7aa2016-09-14 18:02:15 +10001704 if (status == FSCR_TM_LG) {
1705 /*
1706 * If we're here then the hardware is TM aware because it
1707 * generated an exception with FSRM_TM set.
1708 *
1709 * If cpu_has_feature(CPU_FTR_TM) is false, then either firmware
1710 * told us not to do TM, or the kernel is not built with TM
1711 * support.
1712 *
1713 * If both of those things are true, then userspace can spam the
1714 * console by triggering the printk() below just by continually
1715 * doing tbegin (or any TM instruction). So in that case just
1716 * send the process a SIGILL immediately.
1717 */
1718 if (!cpu_has_feature(CPU_FTR_TM))
1719 goto out;
1720
1721 tm_unavailable(regs);
1722 return;
1723 }
1724
Balbir Singh93c2ec02016-11-30 17:45:09 +11001725 pr_err_ratelimited("%sFacility '%s' unavailable (%d), exception at 0x%lx, MSR=%lx\n",
1726 hv ? "Hypervisor " : "", facility, status, regs->nip, regs->msr);
Michael Neulingd0c0c9a2013-02-13 16:21:38 +00001727
Cyril Bur172f7aa2016-09-14 18:02:15 +10001728out:
Anshuman Khandual709b9732018-03-29 11:53:37 +05301729 _exception(SIGILL, regs, ILL_ILLOPC, regs->nip);
Michael Neulingd0c0c9a2013-02-13 16:21:38 +00001730}
Michael Neuling25176172013-08-09 17:29:29 +10001731#endif
Michael Neulingd0c0c9a2013-02-13 16:21:38 +00001732
Michael Neulingf54db642013-02-13 16:21:39 +00001733#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
1734
Michael Neulingf54db642013-02-13 16:21:39 +00001735void fp_unavailable_tm(struct pt_regs *regs)
1736{
1737 /* Note: This does not handle any kind of FP laziness. */
1738
1739 TM_DEBUG("FP Unavailable trap whilst transactional at 0x%lx, MSR=%lx\n",
1740 regs->nip, regs->msr);
Michael Neulingf54db642013-02-13 16:21:39 +00001741
1742 /* We can only have got here if the task started using FP after
1743 * beginning the transaction. So, the transactional regs are just a
1744 * copy of the checkpointed ones. But, we still need to recheckpoint
1745 * as we're enabling FP for the process; it will return, abort the
1746 * transaction, and probably retry but now with FP enabled. So the
1747 * checkpointed FP registers need to be loaded.
1748 */
Paul Mackerrasd31626f2014-01-13 15:56:29 +11001749 tm_reclaim_current(TM_CAUSE_FAC_UNAV);
Michael Neulingf54db642013-02-13 16:21:39 +00001750 /* Reclaim didn't save out any FPRs to transact_fprs. */
1751
1752 /* Enable FP for the task: */
Cyril Bura7771172017-11-02 14:09:03 +11001753 current->thread.load_fp = 1;
Michael Neulingf54db642013-02-13 16:21:39 +00001754
1755 /* This loads and recheckpoints the FP registers from
1756 * thread.fpr[]. They will remain in registers after the
1757 * checkpoint so we don't need to reload them after.
Paul Mackerras3ac8ff12014-01-13 15:56:30 +11001758 * If VMX is in use, the VRs now hold checkpointed values,
1759 * so we don't want to load the VRs from the thread_struct.
Michael Neulingf54db642013-02-13 16:21:39 +00001760 */
Cyril Bureb5c3f12017-11-02 14:09:05 +11001761 tm_recheckpoint(&current->thread);
Michael Neulingf54db642013-02-13 16:21:39 +00001762}
1763
Michael Neulingf54db642013-02-13 16:21:39 +00001764void altivec_unavailable_tm(struct pt_regs *regs)
1765{
1766 /* See the comments in fp_unavailable_tm(). This function operates
1767 * the same way.
1768 */
1769
1770 TM_DEBUG("Vector Unavailable trap whilst transactional at 0x%lx,"
1771 "MSR=%lx\n",
1772 regs->nip, regs->msr);
Paul Mackerrasd31626f2014-01-13 15:56:29 +11001773 tm_reclaim_current(TM_CAUSE_FAC_UNAV);
Cyril Bura7771172017-11-02 14:09:03 +11001774 current->thread.load_vec = 1;
Cyril Bureb5c3f12017-11-02 14:09:05 +11001775 tm_recheckpoint(&current->thread);
Michael Neulingf54db642013-02-13 16:21:39 +00001776 current->thread.used_vr = 1;
Paul Mackerras3ac8ff12014-01-13 15:56:30 +11001777}
1778
Michael Neulingf54db642013-02-13 16:21:39 +00001779void vsx_unavailable_tm(struct pt_regs *regs)
1780{
1781 /* See the comments in fp_unavailable_tm(). This works similarly,
1782 * though we're loading both FP and VEC registers in here.
1783 *
1784 * If FP isn't in use, load FP regs. If VEC isn't in use, load VEC
1785 * regs. Either way, set MSR_VSX.
1786 */
1787
1788 TM_DEBUG("VSX Unavailable trap whilst transactional at 0x%lx,"
1789 "MSR=%lx\n",
1790 regs->nip, regs->msr);
1791
Paul Mackerras3ac8ff12014-01-13 15:56:30 +11001792 current->thread.used_vsr = 1;
1793
Michael Neulingf54db642013-02-13 16:21:39 +00001794 /* This reclaims FP and/or VR regs if they're already enabled */
Paul Mackerrasd31626f2014-01-13 15:56:29 +11001795 tm_reclaim_current(TM_CAUSE_FAC_UNAV);
Michael Neulingf54db642013-02-13 16:21:39 +00001796
Cyril Bura7771172017-11-02 14:09:03 +11001797 current->thread.load_vec = 1;
1798 current->thread.load_fp = 1;
Paul Mackerras3ac8ff12014-01-13 15:56:30 +11001799
Cyril Bureb5c3f12017-11-02 14:09:05 +11001800 tm_recheckpoint(&current->thread);
Michael Neulingf54db642013-02-13 16:21:39 +00001801}
Michael Neulingf54db642013-02-13 16:21:39 +00001802#endif /* CONFIG_PPC_TRANSACTIONAL_MEM */
1803
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001804void performance_monitor_exception(struct pt_regs *regs)
1805{
Christoph Lameter69111ba2014-10-21 15:23:25 -05001806 __this_cpu_inc(irq_stat.pmu_irqs);
Anton Blanchard89713ed2010-01-31 20:34:06 +00001807
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001808 perf_irq(regs);
1809}
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001810
Dave Kleikamp172ae2e2010-02-08 11:50:57 +00001811#ifdef CONFIG_PPC_ADV_DEBUG_REGS
Dave Kleikamp3bffb652010-02-08 11:51:18 +00001812static void handle_debug(struct pt_regs *regs, unsigned long debug_status)
1813{
1814 int changed = 0;
1815 /*
1816 * Determine the cause of the debug event, clear the
1817 * event flags and send a trap to the handler. Torez
1818 */
1819 if (debug_status & (DBSR_DAC1R | DBSR_DAC1W)) {
1820 dbcr_dac(current) &= ~(DBCR_DAC1R | DBCR_DAC1W);
1821#ifdef CONFIG_PPC_ADV_DEBUG_DAC_RANGE
Bharat Bhushan51ae8d42013-07-04 11:45:46 +05301822 current->thread.debug.dbcr2 &= ~DBCR2_DAC12MODE;
Dave Kleikamp3bffb652010-02-08 11:51:18 +00001823#endif
Eric W. Biederman47355042018-01-16 16:12:38 -06001824 do_send_trap(regs, mfspr(SPRN_DAC1), debug_status,
Dave Kleikamp3bffb652010-02-08 11:51:18 +00001825 5);
1826 changed |= 0x01;
1827 } else if (debug_status & (DBSR_DAC2R | DBSR_DAC2W)) {
1828 dbcr_dac(current) &= ~(DBCR_DAC2R | DBCR_DAC2W);
Eric W. Biederman47355042018-01-16 16:12:38 -06001829 do_send_trap(regs, mfspr(SPRN_DAC2), debug_status,
Dave Kleikamp3bffb652010-02-08 11:51:18 +00001830 6);
1831 changed |= 0x01;
1832 } else if (debug_status & DBSR_IAC1) {
Bharat Bhushan51ae8d42013-07-04 11:45:46 +05301833 current->thread.debug.dbcr0 &= ~DBCR0_IAC1;
Dave Kleikamp3bffb652010-02-08 11:51:18 +00001834 dbcr_iac_range(current) &= ~DBCR_IAC12MODE;
Eric W. Biederman47355042018-01-16 16:12:38 -06001835 do_send_trap(regs, mfspr(SPRN_IAC1), debug_status,
Dave Kleikamp3bffb652010-02-08 11:51:18 +00001836 1);
1837 changed |= 0x01;
1838 } else if (debug_status & DBSR_IAC2) {
Bharat Bhushan51ae8d42013-07-04 11:45:46 +05301839 current->thread.debug.dbcr0 &= ~DBCR0_IAC2;
Eric W. Biederman47355042018-01-16 16:12:38 -06001840 do_send_trap(regs, mfspr(SPRN_IAC2), debug_status,
Dave Kleikamp3bffb652010-02-08 11:51:18 +00001841 2);
1842 changed |= 0x01;
1843 } else if (debug_status & DBSR_IAC3) {
Bharat Bhushan51ae8d42013-07-04 11:45:46 +05301844 current->thread.debug.dbcr0 &= ~DBCR0_IAC3;
Dave Kleikamp3bffb652010-02-08 11:51:18 +00001845 dbcr_iac_range(current) &= ~DBCR_IAC34MODE;
Eric W. Biederman47355042018-01-16 16:12:38 -06001846 do_send_trap(regs, mfspr(SPRN_IAC3), debug_status,
Dave Kleikamp3bffb652010-02-08 11:51:18 +00001847 3);
1848 changed |= 0x01;
1849 } else if (debug_status & DBSR_IAC4) {
Bharat Bhushan51ae8d42013-07-04 11:45:46 +05301850 current->thread.debug.dbcr0 &= ~DBCR0_IAC4;
Eric W. Biederman47355042018-01-16 16:12:38 -06001851 do_send_trap(regs, mfspr(SPRN_IAC4), debug_status,
Dave Kleikamp3bffb652010-02-08 11:51:18 +00001852 4);
1853 changed |= 0x01;
1854 }
1855 /*
1856 * At the point this routine was called, the MSR(DE) was turned off.
1857 * Check all other debug flags and see if that bit needs to be turned
1858 * back on or not.
1859 */
Bharat Bhushan51ae8d42013-07-04 11:45:46 +05301860 if (DBCR_ACTIVE_EVENTS(current->thread.debug.dbcr0,
Bharat Bhushan95791982013-06-26 11:12:22 +05301861 current->thread.debug.dbcr1))
Dave Kleikamp3bffb652010-02-08 11:51:18 +00001862 regs->msr |= MSR_DE;
1863 else
1864 /* Make sure the IDM flag is off */
Bharat Bhushan51ae8d42013-07-04 11:45:46 +05301865 current->thread.debug.dbcr0 &= ~DBCR0_IDM;
Dave Kleikamp3bffb652010-02-08 11:51:18 +00001866
1867 if (changed & 0x01)
Bharat Bhushan51ae8d42013-07-04 11:45:46 +05301868 mtspr(SPRN_DBCR0, current->thread.debug.dbcr0);
Dave Kleikamp3bffb652010-02-08 11:51:18 +00001869}
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001870
Nicholas Piggin03465f82016-09-16 20:48:08 +10001871void DebugException(struct pt_regs *regs, unsigned long debug_status)
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001872{
Bharat Bhushan51ae8d42013-07-04 11:45:46 +05301873 current->thread.debug.dbsr = debug_status;
Dave Kleikamp3bffb652010-02-08 11:51:18 +00001874
Roland McGrathec097c82009-05-28 21:26:38 +00001875 /* Hack alert: On BookE, Branch Taken stops on the branch itself, while
1876 * on server, it stops on the target of the branch. In order to simulate
1877 * the server behaviour, we thus restart right away with a single step
1878 * instead of stopping here when hitting a BT
1879 */
1880 if (debug_status & DBSR_BT) {
1881 regs->msr &= ~MSR_DE;
1882
1883 /* Disable BT */
1884 mtspr(SPRN_DBCR0, mfspr(SPRN_DBCR0) & ~DBCR0_BT);
1885 /* Clear the BT event */
1886 mtspr(SPRN_DBSR, DBSR_BT);
1887
1888 /* Do the single step trick only when coming from userspace */
1889 if (user_mode(regs)) {
Bharat Bhushan51ae8d42013-07-04 11:45:46 +05301890 current->thread.debug.dbcr0 &= ~DBCR0_BT;
1891 current->thread.debug.dbcr0 |= DBCR0_IDM | DBCR0_IC;
Roland McGrathec097c82009-05-28 21:26:38 +00001892 regs->msr |= MSR_DE;
1893 return;
1894 }
1895
Naveen N. Rao6cc89ba2016-11-21 22:36:41 +05301896 if (kprobe_post_handler(regs))
1897 return;
1898
Roland McGrathec097c82009-05-28 21:26:38 +00001899 if (notify_die(DIE_SSTEP, "block_step", regs, 5,
1900 5, SIGTRAP) == NOTIFY_STOP) {
1901 return;
1902 }
1903 if (debugger_sstep(regs))
1904 return;
1905 } else if (debug_status & DBSR_IC) { /* Instruction complete */
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001906 regs->msr &= ~MSR_DE;
Kumar Galaf8279622008-06-26 02:01:37 -05001907
1908 /* Disable instruction completion */
1909 mtspr(SPRN_DBCR0, mfspr(SPRN_DBCR0) & ~DBCR0_IC);
1910 /* Clear the instruction completion event */
1911 mtspr(SPRN_DBSR, DBSR_IC);
1912
Naveen N. Rao6cc89ba2016-11-21 22:36:41 +05301913 if (kprobe_post_handler(regs))
1914 return;
1915
Kumar Galaf8279622008-06-26 02:01:37 -05001916 if (notify_die(DIE_SSTEP, "single_step", regs, 5,
1917 5, SIGTRAP) == NOTIFY_STOP) {
1918 return;
1919 }
1920
1921 if (debugger_sstep(regs))
1922 return;
1923
Dave Kleikamp3bffb652010-02-08 11:51:18 +00001924 if (user_mode(regs)) {
Bharat Bhushan51ae8d42013-07-04 11:45:46 +05301925 current->thread.debug.dbcr0 &= ~DBCR0_IC;
1926 if (DBCR_ACTIVE_EVENTS(current->thread.debug.dbcr0,
1927 current->thread.debug.dbcr1))
Dave Kleikamp3bffb652010-02-08 11:51:18 +00001928 regs->msr |= MSR_DE;
1929 else
1930 /* Make sure the IDM bit is off */
Bharat Bhushan51ae8d42013-07-04 11:45:46 +05301931 current->thread.debug.dbcr0 &= ~DBCR0_IDM;
Dave Kleikamp3bffb652010-02-08 11:51:18 +00001932 }
Kumar Galaf8279622008-06-26 02:01:37 -05001933
1934 _exception(SIGTRAP, regs, TRAP_TRACE, regs->nip);
Dave Kleikamp3bffb652010-02-08 11:51:18 +00001935 } else
1936 handle_debug(regs, debug_status);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001937}
Nicholas Piggin03465f82016-09-16 20:48:08 +10001938NOKPROBE_SYMBOL(DebugException);
Dave Kleikamp172ae2e2010-02-08 11:50:57 +00001939#endif /* CONFIG_PPC_ADV_DEBUG_REGS */
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001940
1941#if !defined(CONFIG_TAU_INT)
1942void TAUException(struct pt_regs *regs)
1943{
1944 printk("TAU trap at PC: %lx, MSR: %lx, vector=%lx %s\n",
1945 regs->nip, regs->msr, regs->trap, print_tainted());
1946}
1947#endif /* CONFIG_INT_TAU */
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001948
1949#ifdef CONFIG_ALTIVEC
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001950void altivec_assist_exception(struct pt_regs *regs)
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001951{
1952 int err;
1953
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001954 if (!user_mode(regs)) {
1955 printk(KERN_EMERG "VMX/Altivec assist exception in kernel mode"
1956 " at %lx\n", regs->nip);
Paul Mackerras8dad3f92005-10-06 13:27:05 +10001957 die("Kernel VMX/Altivec assist exception", regs, SIGILL);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001958 }
1959
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001960 flush_altivec_to_thread(current);
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001961
Anton Blanchardeecff812009-10-27 18:46:55 +00001962 PPC_WARN_EMULATED(altivec, regs);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001963 err = emulate_altivec(regs);
1964 if (err == 0) {
1965 regs->nip += 4; /* skip emulated instruction */
1966 emulate_single_step(regs);
1967 return;
1968 }
1969
1970 if (err == -EFAULT) {
1971 /* got an error reading the instruction */
1972 _exception(SIGSEGV, regs, SEGV_ACCERR, regs->nip);
1973 } else {
1974 /* didn't recognize the instruction */
1975 /* XXX quick hack for now: set the non-Java bit in the VSCR */
Christian Dietrich76462232011-06-04 05:36:54 +00001976 printk_ratelimited(KERN_ERR "Unrecognized altivec instruction "
1977 "in %s at %lx\n", current->comm, regs->nip);
Paul Mackerrasde79f7b2013-09-10 20:20:42 +10001978 current->thread.vr_state.vscr.u[3] |= 0x10000;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001979 }
1980}
1981#endif /* CONFIG_ALTIVEC */
1982
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001983#ifdef CONFIG_FSL_BOOKE
1984void CacheLockingException(struct pt_regs *regs, unsigned long address,
1985 unsigned long error_code)
1986{
1987 /* We treat cache locking instructions from the user
1988 * as priv ops, in the future we could try to do
1989 * something smarter
1990 */
1991 if (error_code & (ESR_DLK|ESR_ILK))
1992 _exception(SIGILL, regs, ILL_PRVOPC, regs->nip);
1993 return;
1994}
1995#endif /* CONFIG_FSL_BOOKE */
1996
1997#ifdef CONFIG_SPE
1998void SPEFloatingPointException(struct pt_regs *regs)
1999{
Liu Yu6a800f32008-10-28 11:50:21 +08002000 extern int do_spe_mathemu(struct pt_regs *regs);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002001 unsigned long spefscr;
2002 int fpexc_mode;
Eric W. Biedermanaeb1c0f2018-04-17 15:30:54 -05002003 int code = FPE_FLTUNK;
Liu Yu6a800f32008-10-28 11:50:21 +08002004 int err;
2005
yu liu685659e2011-06-14 18:34:25 -05002006 flush_spe_to_thread(current);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002007
2008 spefscr = current->thread.spefscr;
2009 fpexc_mode = current->thread.fpexc_mode;
2010
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002011 if ((spefscr & SPEFSCR_FOVF) && (fpexc_mode & PR_FP_EXC_OVF)) {
2012 code = FPE_FLTOVF;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002013 }
2014 else if ((spefscr & SPEFSCR_FUNF) && (fpexc_mode & PR_FP_EXC_UND)) {
2015 code = FPE_FLTUND;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002016 }
2017 else if ((spefscr & SPEFSCR_FDBZ) && (fpexc_mode & PR_FP_EXC_DIV))
2018 code = FPE_FLTDIV;
2019 else if ((spefscr & SPEFSCR_FINV) && (fpexc_mode & PR_FP_EXC_INV)) {
2020 code = FPE_FLTINV;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002021 }
2022 else if ((spefscr & (SPEFSCR_FG | SPEFSCR_FX)) && (fpexc_mode & PR_FP_EXC_RES))
2023 code = FPE_FLTRES;
2024
Liu Yu6a800f32008-10-28 11:50:21 +08002025 err = do_spe_mathemu(regs);
2026 if (err == 0) {
2027 regs->nip += 4; /* skip emulated instruction */
2028 emulate_single_step(regs);
2029 return;
2030 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002031
Liu Yu6a800f32008-10-28 11:50:21 +08002032 if (err == -EFAULT) {
2033 /* got an error reading the instruction */
2034 _exception(SIGSEGV, regs, SEGV_ACCERR, regs->nip);
2035 } else if (err == -EINVAL) {
2036 /* didn't recognize the instruction */
2037 printk(KERN_ERR "unrecognized spe instruction "
2038 "in %s at %lx\n", current->comm, regs->nip);
2039 } else {
2040 _exception(SIGFPE, regs, code, regs->nip);
2041 }
2042
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002043 return;
2044}
Liu Yu6a800f32008-10-28 11:50:21 +08002045
2046void SPEFloatingPointRoundException(struct pt_regs *regs)
2047{
2048 extern int speround_handler(struct pt_regs *regs);
2049 int err;
2050
2051 preempt_disable();
2052 if (regs->msr & MSR_SPE)
2053 giveup_spe(current);
2054 preempt_enable();
2055
2056 regs->nip -= 4;
2057 err = speround_handler(regs);
2058 if (err == 0) {
2059 regs->nip += 4; /* skip emulated instruction */
2060 emulate_single_step(regs);
2061 return;
2062 }
2063
2064 if (err == -EFAULT) {
2065 /* got an error reading the instruction */
2066 _exception(SIGSEGV, regs, SEGV_ACCERR, regs->nip);
2067 } else if (err == -EINVAL) {
2068 /* didn't recognize the instruction */
2069 printk(KERN_ERR "unrecognized spe instruction "
2070 "in %s at %lx\n", current->comm, regs->nip);
2071 } else {
Eric W. Biedermanaeb1c0f2018-04-17 15:30:54 -05002072 _exception(SIGFPE, regs, FPE_FLTUNK, regs->nip);
Liu Yu6a800f32008-10-28 11:50:21 +08002073 return;
2074 }
2075}
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002076#endif
2077
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10002078/*
2079 * We enter here if we get an unrecoverable exception, that is, one
2080 * that happened at a point where the RI (recoverable interrupt) bit
2081 * in the MSR is 0. This indicates that SRR0/1 are live, and that
2082 * we therefore lost state by taking this exception.
2083 */
2084void unrecoverable_exception(struct pt_regs *regs)
2085{
2086 printk(KERN_EMERG "Unrecoverable exception %lx at %lx\n",
2087 regs->trap, regs->nip);
2088 die("Unrecoverable exception", regs, SIGABRT);
2089}
Naveen N. Rao15770a12017-06-29 23:19:19 +05302090NOKPROBE_SYMBOL(unrecoverable_exception);
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10002091
Jason Gunthorpe1e18c172012-10-05 08:07:15 +00002092#if defined(CONFIG_BOOKE_WDT) || defined(CONFIG_40x)
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002093/*
2094 * Default handler for a Watchdog exception,
2095 * spins until a reboot occurs
2096 */
2097void __attribute__ ((weak)) WatchdogHandler(struct pt_regs *regs)
2098{
2099 /* Generic WatchdogHandler, implement your own */
2100 mtspr(SPRN_TCR, mfspr(SPRN_TCR)&(~TCR_WIE));
2101 return;
2102}
2103
2104void WatchdogException(struct pt_regs *regs)
2105{
2106 printk (KERN_EMERG "PowerPC Book-E Watchdog Exception\n");
2107 WatchdogHandler(regs);
2108}
2109#endif
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10002110
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10002111/*
2112 * We enter here if we discover during exception entry that we are
2113 * running in supervisor mode with a userspace value in the stack pointer.
2114 */
2115void kernel_bad_stack(struct pt_regs *regs)
2116{
2117 printk(KERN_EMERG "Bad kernel stack pointer %lx at %lx\n",
2118 regs->gpr[1], regs->nip);
2119 die("Bad kernel stack pointer", regs, SIGABRT);
2120}
Naveen N. Rao15770a12017-06-29 23:19:19 +05302121NOKPROBE_SYMBOL(kernel_bad_stack);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002122
2123void __init trap_init(void)
2124{
2125}
Geert Uytterhoeven80947e72009-05-18 02:10:05 +00002126
2127
2128#ifdef CONFIG_PPC_EMULATED_STATS
2129
2130#define WARN_EMULATED_SETUP(type) .type = { .name = #type }
2131
2132struct ppc_emulated ppc_emulated = {
2133#ifdef CONFIG_ALTIVEC
2134 WARN_EMULATED_SETUP(altivec),
2135#endif
2136 WARN_EMULATED_SETUP(dcba),
2137 WARN_EMULATED_SETUP(dcbz),
2138 WARN_EMULATED_SETUP(fp_pair),
2139 WARN_EMULATED_SETUP(isel),
2140 WARN_EMULATED_SETUP(mcrxr),
2141 WARN_EMULATED_SETUP(mfpvr),
2142 WARN_EMULATED_SETUP(multiple),
2143 WARN_EMULATED_SETUP(popcntb),
2144 WARN_EMULATED_SETUP(spe),
2145 WARN_EMULATED_SETUP(string),
Scott Wooda3821b22013-10-28 22:07:59 -05002146 WARN_EMULATED_SETUP(sync),
Geert Uytterhoeven80947e72009-05-18 02:10:05 +00002147 WARN_EMULATED_SETUP(unaligned),
2148#ifdef CONFIG_MATH_EMULATION
2149 WARN_EMULATED_SETUP(math),
Geert Uytterhoeven80947e72009-05-18 02:10:05 +00002150#endif
2151#ifdef CONFIG_VSX
2152 WARN_EMULATED_SETUP(vsx),
2153#endif
Alexey Kardashevskiyefcac652011-03-02 15:18:48 +00002154#ifdef CONFIG_PPC64
2155 WARN_EMULATED_SETUP(mfdscr),
2156 WARN_EMULATED_SETUP(mtdscr),
Anton Blanchardf83319d2014-03-28 17:01:23 +11002157 WARN_EMULATED_SETUP(lq_stq),
Michael Neuling50803322017-09-15 15:25:48 +10002158 WARN_EMULATED_SETUP(lxvw4x),
2159 WARN_EMULATED_SETUP(lxvh8x),
2160 WARN_EMULATED_SETUP(lxvd2x),
2161 WARN_EMULATED_SETUP(lxvb16x),
Alexey Kardashevskiyefcac652011-03-02 15:18:48 +00002162#endif
Geert Uytterhoeven80947e72009-05-18 02:10:05 +00002163};
2164
2165u32 ppc_warn_emulated;
2166
2167void ppc_warn_emulated_print(const char *type)
2168{
Christian Dietrich76462232011-06-04 05:36:54 +00002169 pr_warn_ratelimited("%s used emulated %s instruction\n", current->comm,
2170 type);
Geert Uytterhoeven80947e72009-05-18 02:10:05 +00002171}
2172
2173static int __init ppc_warn_emulated_init(void)
2174{
2175 struct dentry *dir, *d;
2176 unsigned int i;
2177 struct ppc_emulated_entry *entries = (void *)&ppc_emulated;
2178
2179 if (!powerpc_debugfs_root)
2180 return -ENODEV;
2181
2182 dir = debugfs_create_dir("emulated_instructions",
2183 powerpc_debugfs_root);
2184 if (!dir)
2185 return -ENOMEM;
2186
Russell Currey57ad583f2017-01-12 14:54:13 +11002187 d = debugfs_create_u32("do_warn", 0644, dir,
Geert Uytterhoeven80947e72009-05-18 02:10:05 +00002188 &ppc_warn_emulated);
2189 if (!d)
2190 goto fail;
2191
2192 for (i = 0; i < sizeof(ppc_emulated)/sizeof(*entries); i++) {
Russell Currey57ad583f2017-01-12 14:54:13 +11002193 d = debugfs_create_u32(entries[i].name, 0644, dir,
Geert Uytterhoeven80947e72009-05-18 02:10:05 +00002194 (u32 *)&entries[i].val.counter);
2195 if (!d)
2196 goto fail;
2197 }
2198
2199 return 0;
2200
2201fail:
2202 debugfs_remove_recursive(dir);
2203 return -ENOMEM;
2204}
2205
2206device_initcall(ppc_warn_emulated_init);
2207
2208#endif /* CONFIG_PPC_EMULATED_STATS */