blob: c8559b2c2c81fe4750afa5230f654b1087f9868b [file] [log] [blame]
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001/*
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002 * Copyright (C) 1995-1996 Gary Thomas (gdt@linuxppc.org)
Scott Woodfe04b112010-04-08 00:38:22 -05003 * Copyright 2007-2010 Freescale Semiconductor, Inc.
Paul Mackerras14cf11a2005-09-26 16:04:21 +10004 *
5 * This program is free software; you can redistribute it and/or
6 * modify it under the terms of the GNU General Public License
7 * as published by the Free Software Foundation; either version
8 * 2 of the License, or (at your option) any later version.
9 *
10 * Modified by Cort Dougan (cort@cs.nmt.edu)
11 * and Paul Mackerras (paulus@samba.org)
12 */
13
14/*
15 * This file handles the architecture-dependent parts of hardware exceptions
16 */
17
Paul Mackerras14cf11a2005-09-26 16:04:21 +100018#include <linux/errno.h>
19#include <linux/sched.h>
Ingo Molnarb17b0152017-02-08 18:51:35 +010020#include <linux/sched/debug.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100021#include <linux/kernel.h>
22#include <linux/mm.h>
Ram Pai99cd1302018-01-18 17:50:42 -080023#include <linux/pkeys.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100024#include <linux/stddef.h>
25#include <linux/unistd.h>
Paul Mackerras8dad3f92005-10-06 13:27:05 +100026#include <linux/ptrace.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100027#include <linux/user.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100028#include <linux/interrupt.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100029#include <linux/init.h>
Paul Gortmaker8a39b052016-08-16 10:57:34 -040030#include <linux/extable.h>
31#include <linux/module.h> /* print_modules */
Paul Mackerras8dad3f92005-10-06 13:27:05 +100032#include <linux/prctl.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100033#include <linux/delay.h>
34#include <linux/kprobes.h>
Michael Ellermancc532912005-12-04 18:39:43 +110035#include <linux/kexec.h>
Michael Hanselmann5474c122006-06-25 05:47:08 -070036#include <linux/backlight.h>
Jeremy Fitzhardinge73c9cea2006-12-08 03:30:41 -080037#include <linux/bug.h>
Christoph Hellwig1eeb66a2007-05-08 00:27:03 -070038#include <linux/kdebug.h>
Christian Dietrich76462232011-06-04 05:36:54 +000039#include <linux/ratelimit.h>
Li Zhongba12eed2013-05-13 16:16:41 +000040#include <linux/context_tracking.h>
Michael Neuling50803322017-09-15 15:25:48 +100041#include <linux/smp.h>
Nicholas Piggin35adacd2017-12-24 02:49:23 +100042#include <linux/console.h>
43#include <linux/kmsg_dump.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100044
Geert Uytterhoeven80947e72009-05-18 02:10:05 +000045#include <asm/emulated_ops.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100046#include <asm/pgtable.h>
Linus Torvalds7c0f6ba2016-12-24 11:46:01 -080047#include <linux/uaccess.h>
Michael Ellerman7644d582017-02-10 12:04:56 +110048#include <asm/debugfs.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100049#include <asm/io.h>
Paul Mackerras86417782005-10-10 22:37:57 +100050#include <asm/machdep.h>
51#include <asm/rtas.h>
David Gibsonf7f6f4f2005-10-19 14:53:32 +100052#include <asm/pmc.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100053#include <asm/reg.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100054#ifdef CONFIG_PMAC_BACKLIGHT
55#include <asm/backlight.h>
56#endif
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +100057#ifdef CONFIG_PPC64
Paul Mackerras86417782005-10-10 22:37:57 +100058#include <asm/firmware.h>
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +100059#include <asm/processor.h>
Michael Neuling6ce6c622013-05-26 18:09:39 +000060#include <asm/tm.h>
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +100061#endif
David Wilderc0ce7d02006-06-23 15:29:34 -070062#include <asm/kexec.h>
Kumar Gala16c57b32009-02-10 20:10:44 +000063#include <asm/ppc-opcode.h>
Shaohui Xiecce1f102010-11-18 14:57:32 +080064#include <asm/rio.h>
Mahesh Salgaonkarebaeb5a2012-02-16 01:14:45 +000065#include <asm/fadump.h>
David Howellsae3a1972012-03-28 18:30:02 +010066#include <asm/switch_to.h>
Michael Neulingf54db642013-02-13 16:21:39 +000067#include <asm/tm.h>
David Howellsae3a1972012-03-28 18:30:02 +010068#include <asm/debug.h>
Daniel Axtens42f5b4c2016-05-18 11:16:50 +100069#include <asm/asm-prototypes.h>
Mahesh Salgaonkarfd7bacb2016-05-15 09:44:26 +053070#include <asm/hmi.h>
Hongtao Jia4e0e3432013-04-28 13:20:08 +080071#include <sysdev/fsl_pci.h>
Naveen N. Rao6cc89ba2016-11-21 22:36:41 +053072#include <asm/kprobes.h>
Murilo Opsfelder Araujoa99b9c52018-08-01 18:33:20 -030073#include <asm/stacktrace.h>
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +100074
Thiago Jung Bauermannda665882016-11-29 23:45:50 +110075#if defined(CONFIG_DEBUGGER) || defined(CONFIG_KEXEC_CORE)
Anton Blanchard5be34922010-01-12 00:50:14 +000076int (*__debugger)(struct pt_regs *regs) __read_mostly;
77int (*__debugger_ipi)(struct pt_regs *regs) __read_mostly;
78int (*__debugger_bpt)(struct pt_regs *regs) __read_mostly;
79int (*__debugger_sstep)(struct pt_regs *regs) __read_mostly;
80int (*__debugger_iabr_match)(struct pt_regs *regs) __read_mostly;
Michael Neuling9422de32012-12-20 14:06:44 +000081int (*__debugger_break_match)(struct pt_regs *regs) __read_mostly;
Anton Blanchard5be34922010-01-12 00:50:14 +000082int (*__debugger_fault_handler)(struct pt_regs *regs) __read_mostly;
Paul Mackerras14cf11a2005-09-26 16:04:21 +100083
84EXPORT_SYMBOL(__debugger);
85EXPORT_SYMBOL(__debugger_ipi);
86EXPORT_SYMBOL(__debugger_bpt);
87EXPORT_SYMBOL(__debugger_sstep);
88EXPORT_SYMBOL(__debugger_iabr_match);
Michael Neuling9422de32012-12-20 14:06:44 +000089EXPORT_SYMBOL(__debugger_break_match);
Paul Mackerras14cf11a2005-09-26 16:04:21 +100090EXPORT_SYMBOL(__debugger_fault_handler);
91#endif
92
Michael Neuling8b3c34c2013-02-13 16:21:32 +000093/* Transactional Memory trap debug */
94#ifdef TM_DEBUG_SW
95#define TM_DEBUG(x...) printk(KERN_INFO x)
96#else
97#define TM_DEBUG(x...) do { } while(0)
98#endif
99
Murilo Opsfelder Araujo0f642d62018-08-01 18:33:18 -0300100static const char *signame(int signr)
101{
102 switch (signr) {
103 case SIGBUS: return "bus error";
104 case SIGFPE: return "floating point exception";
105 case SIGILL: return "illegal instruction";
106 case SIGSEGV: return "segfault";
107 case SIGTRAP: return "unhandled trap";
108 }
109
110 return "unknown signal";
111}
112
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000113/*
114 * Trap & Exception support
115 */
116
anton@samba.org6031d9d2007-03-20 20:38:12 -0500117#ifdef CONFIG_PMAC_BACKLIGHT
118static void pmac_backlight_unblank(void)
119{
120 mutex_lock(&pmac_backlight_mutex);
121 if (pmac_backlight) {
122 struct backlight_properties *props;
123
124 props = &pmac_backlight->props;
125 props->brightness = props->max_brightness;
126 props->power = FB_BLANK_UNBLANK;
127 backlight_update_status(pmac_backlight);
128 }
129 mutex_unlock(&pmac_backlight_mutex);
130}
131#else
132static inline void pmac_backlight_unblank(void) { }
133#endif
134
Nicholas Piggin6fcd6ba2017-07-19 16:59:11 +1000135/*
136 * If oops/die is expected to crash the machine, return true here.
137 *
138 * This should not be expected to be 100% accurate, there may be
139 * notifiers registered or other unexpected conditions that may bring
140 * down the kernel. Or if the current process in the kernel is holding
141 * locks or has other critical state, the kernel may become effectively
142 * unusable anyway.
143 */
144bool die_will_crash(void)
145{
146 if (should_fadump_crash())
147 return true;
148 if (kexec_should_crash(current))
149 return true;
150 if (in_interrupt() || panic_on_oops ||
151 !current->pid || is_global_init(current))
152 return true;
153
154 return false;
155}
156
Anton Blanchard760ca4d2011-11-30 00:23:13 +0000157static arch_spinlock_t die_lock = __ARCH_SPIN_LOCK_UNLOCKED;
158static int die_owner = -1;
159static unsigned int die_nest_count;
160static int die_counter;
161
Nicholas Piggin35adacd2017-12-24 02:49:23 +1000162extern void panic_flush_kmsg_start(void)
163{
164 /*
165 * These are mostly taken from kernel/panic.c, but tries to do
166 * relatively minimal work. Don't use delay functions (TB may
167 * be broken), don't crash dump (need to set a firmware log),
168 * don't run notifiers. We do want to get some information to
169 * Linux console.
170 */
171 console_verbose();
172 bust_spinlocks(1);
173}
174
175extern void panic_flush_kmsg_end(void)
176{
177 printk_safe_flush_on_panic();
178 kmsg_dump(KMSG_DUMP_PANIC);
179 bust_spinlocks(0);
180 debug_locks_off();
181 console_flush_on_panic();
182}
183
Nicholas Piggin03465f82016-09-16 20:48:08 +1000184static unsigned long oops_begin(struct pt_regs *regs)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000185{
Anton Blanchard760ca4d2011-11-30 00:23:13 +0000186 int cpu;
anton@samba.org34c2a142007-03-20 20:38:13 -0500187 unsigned long flags;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000188
anton@samba.org293e4682007-03-20 20:38:11 -0500189 oops_enter();
190
Anton Blanchard760ca4d2011-11-30 00:23:13 +0000191 /* racy, but better than risking deadlock. */
192 raw_local_irq_save(flags);
193 cpu = smp_processor_id();
194 if (!arch_spin_trylock(&die_lock)) {
195 if (cpu == die_owner)
196 /* nested oops. should stop eventually */;
197 else
198 arch_spin_lock(&die_lock);
anton@samba.org34c2a142007-03-20 20:38:13 -0500199 }
Anton Blanchard760ca4d2011-11-30 00:23:13 +0000200 die_nest_count++;
201 die_owner = cpu;
202 console_verbose();
203 bust_spinlocks(1);
204 if (machine_is(powermac))
205 pmac_backlight_unblank();
206 return flags;
207}
Nicholas Piggin03465f82016-09-16 20:48:08 +1000208NOKPROBE_SYMBOL(oops_begin);
Michael Hanselmann5474c122006-06-25 05:47:08 -0700209
Nicholas Piggin03465f82016-09-16 20:48:08 +1000210static void oops_end(unsigned long flags, struct pt_regs *regs,
Anton Blanchard760ca4d2011-11-30 00:23:13 +0000211 int signr)
212{
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000213 bust_spinlocks(0);
Rusty Russell373d4d02013-01-21 17:17:39 +1030214 add_taint(TAINT_DIE, LOCKDEP_NOW_UNRELIABLE);
Anton Blanchard760ca4d2011-11-30 00:23:13 +0000215 die_nest_count--;
Anton Blanchard58154c82011-11-30 00:23:09 +0000216 oops_exit();
217 printk("\n");
Nicholas Piggin7458e8b2016-11-08 23:14:45 +1100218 if (!die_nest_count) {
Anton Blanchard760ca4d2011-11-30 00:23:13 +0000219 /* Nest count reaches zero, release the lock. */
Nicholas Piggin7458e8b2016-11-08 23:14:45 +1100220 die_owner = -1;
Anton Blanchard760ca4d2011-11-30 00:23:13 +0000221 arch_spin_unlock(&die_lock);
Nicholas Piggin7458e8b2016-11-08 23:14:45 +1100222 }
Anton Blanchard760ca4d2011-11-30 00:23:13 +0000223 raw_local_irq_restore(flags);
David Wilderc0ce7d02006-06-23 15:29:34 -0700224
Nicholas Piggind40b6762018-03-27 01:01:16 +1000225 /*
226 * system_reset_excption handles debugger, crash dump, panic, for 0x100
227 */
228 if (TRAP(regs) == 0x100)
229 return;
230
Mahesh Salgaonkarebaeb5a2012-02-16 01:14:45 +0000231 crash_fadump(regs, "die oops");
232
Nicholas Piggin4388c9b2017-07-05 13:56:27 +1000233 if (kexec_should_crash(current))
David Wilderc0ce7d02006-06-23 15:29:34 -0700234 crash_kexec(regs);
Anton Blanchard9b00ac02011-11-30 00:23:10 +0000235
Anton Blanchard760ca4d2011-11-30 00:23:13 +0000236 if (!signr)
237 return;
238
Anton Blanchard58154c82011-11-30 00:23:09 +0000239 /*
240 * While our oops output is serialised by a spinlock, output
241 * from panic() called below can race and corrupt it. If we
242 * know we are going to panic, delay for 1 second so we have a
243 * chance to get clean backtraces from all CPUs that are oopsing.
244 */
245 if (in_interrupt() || panic_on_oops || !current->pid ||
246 is_global_init(current)) {
247 mdelay(MSEC_PER_SEC);
248 }
249
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000250 if (in_interrupt())
251 panic("Fatal exception in interrupt");
Hormscea6a4b2006-07-30 03:03:34 -0700252 if (panic_on_oops)
Horms012c4372006-08-13 23:24:22 -0700253 panic("Fatal exception");
Anton Blanchard760ca4d2011-11-30 00:23:13 +0000254 do_exit(signr);
255}
Nicholas Piggin03465f82016-09-16 20:48:08 +1000256NOKPROBE_SYMBOL(oops_end);
Hormscea6a4b2006-07-30 03:03:34 -0700257
Nicholas Piggin03465f82016-09-16 20:48:08 +1000258static int __die(const char *str, struct pt_regs *regs, long err)
Anton Blanchard760ca4d2011-11-30 00:23:13 +0000259{
260 printk("Oops: %s, sig: %ld [#%d]\n", str, err, ++die_counter);
Michael Ellerman2e82ca32017-08-23 23:56:21 +1000261
262 if (IS_ENABLED(CONFIG_CPU_LITTLE_ENDIAN))
263 printk("LE ");
264 else
265 printk("BE ");
266
Michael Ellerman1c56cd82017-08-23 23:56:22 +1000267 if (IS_ENABLED(CONFIG_PREEMPT))
268 pr_cont("PREEMPT ");
269
270 if (IS_ENABLED(CONFIG_SMP))
271 pr_cont("SMP NR_CPUS=%d ", NR_CPUS);
272
Joonsoo Kime7df0d82016-03-17 14:17:59 -0700273 if (debug_pagealloc_enabled())
Michael Ellerman72c0d9e2017-08-23 23:56:20 +1000274 pr_cont("DEBUG_PAGEALLOC ");
Michael Ellerman1c56cd82017-08-23 23:56:22 +1000275
276 if (IS_ENABLED(CONFIG_NUMA))
277 pr_cont("NUMA ");
278
Michael Ellerman72c0d9e2017-08-23 23:56:20 +1000279 pr_cont("%s\n", ppc_md.name ? ppc_md.name : "");
Anton Blanchard760ca4d2011-11-30 00:23:13 +0000280
281 if (notify_die(DIE_OOPS, str, regs, err, 255, SIGSEGV) == NOTIFY_STOP)
282 return 1;
283
284 print_modules();
285 show_regs(regs);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000286
287 return 0;
288}
Nicholas Piggin03465f82016-09-16 20:48:08 +1000289NOKPROBE_SYMBOL(__die);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000290
Anton Blanchard760ca4d2011-11-30 00:23:13 +0000291void die(const char *str, struct pt_regs *regs, long err)
292{
Nicholas Piggin6f44b202016-11-08 23:14:44 +1100293 unsigned long flags;
Anton Blanchard760ca4d2011-11-30 00:23:13 +0000294
Nicholas Piggind40b6762018-03-27 01:01:16 +1000295 /*
296 * system_reset_excption handles debugger, crash dump, panic, for 0x100
297 */
298 if (TRAP(regs) != 0x100) {
299 if (debugger(regs))
300 return;
301 }
Nicholas Piggin6f44b202016-11-08 23:14:44 +1100302
303 flags = oops_begin(regs);
Anton Blanchard760ca4d2011-11-30 00:23:13 +0000304 if (__die(str, regs, err))
305 err = 0;
306 oops_end(flags, regs, err);
307}
Naveen N. Rao15770a12017-06-29 23:19:19 +0530308NOKPROBE_SYMBOL(die);
Anton Blanchard760ca4d2011-11-30 00:23:13 +0000309
Oleg Nesterov25baa352009-12-15 16:47:18 -0800310void user_single_step_siginfo(struct task_struct *tsk,
311 struct pt_regs *regs, siginfo_t *info)
312{
Oleg Nesterov25baa352009-12-15 16:47:18 -0800313 info->si_signo = SIGTRAP;
314 info->si_code = TRAP_TRACE;
315 info->si_addr = (void __user *)regs->nip;
316}
317
Murilo Opsfelder Araujo658b0f92018-08-01 18:33:15 -0300318static void show_signal_msg(int signr, struct pt_regs *regs, int code,
319 unsigned long addr)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000320{
Michael Ellerman997dd262018-08-16 15:27:47 +1000321 static DEFINE_RATELIMIT_STATE(rs, DEFAULT_RATELIMIT_INTERVAL,
322 DEFAULT_RATELIMIT_BURST);
323
324 if (!show_unhandled_signals)
Murilo Opsfelder Araujo35a52a12018-08-01 18:33:16 -0300325 return;
326
327 if (!unhandled_signal(current, signr))
328 return;
329
Michael Ellerman997dd262018-08-16 15:27:47 +1000330 if (!__ratelimit(&rs))
331 return;
332
Murilo Opsfelder Araujo0f642d62018-08-01 18:33:18 -0300333 pr_info("%s[%d]: %s (%d) at %lx nip %lx lr %lx code %x",
334 current->comm, current->pid, signame(signr), signr,
Murilo Opsfelder Araujo49d8f202018-08-01 18:33:17 -0300335 addr, regs->nip, regs->link, code);
Murilo Opsfelder Araujo0f642d62018-08-01 18:33:18 -0300336
337 print_vma_addr(KERN_CONT " in ", regs->nip);
338
339 pr_cont("\n");
Murilo Opsfelder Araujoa99b9c52018-08-01 18:33:20 -0300340
341 show_user_instructions(regs);
Murilo Opsfelder Araujo658b0f92018-08-01 18:33:15 -0300342}
343
344void _exception_pkey(int signr, struct pt_regs *regs, int code,
345 unsigned long addr, int key)
346{
347 siginfo_t info;
348
349 if (!user_mode(regs)) {
350 die("Exception in kernel mode", regs, signr);
351 return;
352 }
353
354 show_signal_msg(signr, regs, code, addr);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000355
Benjamin Herrenschmidta3512b22012-05-08 13:38:50 +1000356 if (arch_irqs_disabled() && !arch_irq_disabled_regs(regs))
Benjamin Herrenschmidt9f2f79e2012-03-01 15:47:44 +1100357 local_irq_enable();
358
Ananth N Mavinakayanahalli41ab5262012-08-23 21:27:09 +0000359 current->thread.trap_nr = code;
Thiago Jung Bauermannc5cc1f42018-01-18 17:50:43 -0800360
361 /*
362 * Save all the pkey registers AMR/IAMR/UAMOR. Eg: Core dumps need
363 * to capture the content, if the task gets killed.
364 */
365 thread_pkey_regs_save(&current->thread);
366
Eric W. Biederman3eb0f512018-04-17 15:26:37 -0500367 clear_siginfo(&info);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000368 info.si_signo = signr;
369 info.si_code = code;
370 info.si_addr = (void __user *) addr;
Ram Pai99cd1302018-01-18 17:50:42 -0800371 info.si_pkey = key;
372
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000373 force_sig_info(signr, &info, current);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000374}
375
Ram Pai99cd1302018-01-18 17:50:42 -0800376void _exception(int signr, struct pt_regs *regs, int code, unsigned long addr)
377{
378 _exception_pkey(signr, regs, code, addr, 0);
379}
380
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000381void system_reset_exception(struct pt_regs *regs)
382{
Nicholas Piggin2b4f3ac2016-12-20 04:30:07 +1000383 /*
384 * Avoid crashes in case of nested NMI exceptions. Recoverability
385 * is determined by RI and in_nmi
386 */
387 bool nested = in_nmi();
388 if (!nested)
389 nmi_enter();
390
Nicholas Pigginca41ad42017-08-01 22:00:53 +1000391 __this_cpu_inc(irq_stat.sreset_irqs);
392
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000393 /* See if any machine dependent calls */
Arnd Bergmannc902be72006-01-04 19:55:53 +0000394 if (ppc_md.system_reset_exception) {
395 if (ppc_md.system_reset_exception(regs))
Nicholas Pigginc4f3b522016-12-20 04:30:05 +1000396 goto out;
Arnd Bergmannc902be72006-01-04 19:55:53 +0000397 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000398
Nicholas Piggin4388c9b2017-07-05 13:56:27 +1000399 if (debugger(regs))
400 goto out;
401
402 /*
403 * A system reset is a request to dump, so we always send
404 * it through the crashdump code (if fadump or kdump are
405 * registered).
406 */
407 crash_fadump(regs, "System Reset");
408
409 crash_kexec(regs);
410
411 /*
412 * We aren't the primary crash CPU. We need to send it
413 * to a holding pattern to avoid it ending up in the panic
414 * code.
415 */
416 crash_kexec_secondary(regs);
417
418 /*
419 * No debugger or crash dump registered, print logs then
420 * panic.
421 */
Nicholas Piggin4552d122017-12-24 02:49:22 +1000422 die("System Reset", regs, SIGABRT);
Nicholas Piggin4388c9b2017-07-05 13:56:27 +1000423
424 mdelay(2*MSEC_PER_SEC); /* Wait a little while for others to print */
425 add_taint(TAINT_DIE, LOCKDEP_NOW_UNRELIABLE);
426 nmi_panic(regs, "System Reset");
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000427
Nicholas Pigginc4f3b522016-12-20 04:30:05 +1000428out:
429#ifdef CONFIG_PPC_BOOK3S_64
430 BUG_ON(get_paca()->in_nmi == 0);
431 if (get_paca()->in_nmi > 1)
Nicholas Piggin4388c9b2017-07-05 13:56:27 +1000432 nmi_panic(regs, "Unrecoverable nested System Reset");
Nicholas Pigginc4f3b522016-12-20 04:30:05 +1000433#endif
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000434 /* Must die if the interrupt is not recoverable */
435 if (!(regs->msr & MSR_RI))
Nicholas Piggin4388c9b2017-07-05 13:56:27 +1000436 nmi_panic(regs, "Unrecoverable System Reset");
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000437
Nicholas Piggin2b4f3ac2016-12-20 04:30:07 +1000438 if (!nested)
439 nmi_exit();
440
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000441 /* What should we do here? We could issue a shutdown or hard reset. */
442}
Mahesh Salgaonkar1e9b4502013-10-30 20:04:08 +0530443
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000444/*
445 * I/O accesses can cause machine checks on powermacs.
446 * Check if the NIP corresponds to the address of a sync
447 * instruction for which there is an entry in the exception
448 * table.
449 * Note that the 601 only takes a machine check on TEA
450 * (transfer error ack) signal assertion, and does not
451 * set any of the top 16 bits of SRR1.
452 * -- paulus.
453 */
454static inline int check_io_access(struct pt_regs *regs)
455{
Benjamin Herrenschmidt68a64352006-11-13 09:27:39 +1100456#ifdef CONFIG_PPC32
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000457 unsigned long msr = regs->msr;
458 const struct exception_table_entry *entry;
459 unsigned int *nip = (unsigned int *)regs->nip;
460
461 if (((msr & 0xffff0000) == 0 || (msr & (0x80000 | 0x40000)))
462 && (entry = search_exception_tables(regs->nip)) != NULL) {
463 /*
464 * Check that it's a sync instruction, or somewhere
465 * in the twi; isync; nop sequence that inb/inw/inl uses.
466 * As the address is in the exception table
467 * we should be able to read the instr there.
468 * For the debug message, we look at the preceding
469 * load or store.
470 */
Christophe Leroyddc6cd02016-05-17 14:01:39 +0200471 if (*nip == PPC_INST_NOP)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000472 nip -= 2;
Christophe Leroyddc6cd02016-05-17 14:01:39 +0200473 else if (*nip == PPC_INST_ISYNC)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000474 --nip;
Christophe Leroyddc6cd02016-05-17 14:01:39 +0200475 if (*nip == PPC_INST_SYNC || (*nip >> 26) == OP_TRAP) {
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000476 unsigned int rb;
477
478 --nip;
479 rb = (*nip >> 11) & 0x1f;
480 printk(KERN_DEBUG "%s bad port %lx at %p\n",
481 (*nip & 0x100)? "OUT to": "IN from",
482 regs->gpr[rb] - _IO_BASE, nip);
483 regs->msr |= MSR_RI;
Nicholas Piggin61a92f72016-10-14 16:47:31 +1100484 regs->nip = extable_fixup(entry);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000485 return 1;
486 }
487 }
Benjamin Herrenschmidt68a64352006-11-13 09:27:39 +1100488#endif /* CONFIG_PPC32 */
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000489 return 0;
490}
491
Dave Kleikamp172ae2e2010-02-08 11:50:57 +0000492#ifdef CONFIG_PPC_ADV_DEBUG_REGS
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000493/* On 4xx, the reason for the machine check or program exception
494 is in the ESR. */
495#define get_reason(regs) ((regs)->dsisr)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000496#define REASON_FP ESR_FP
497#define REASON_ILLEGAL (ESR_PIL | ESR_PUO)
498#define REASON_PRIVILEGED ESR_PPR
499#define REASON_TRAP ESR_PTR
500
501/* single-step stuff */
Bharat Bhushan51ae8d42013-07-04 11:45:46 +0530502#define single_stepping(regs) (current->thread.debug.dbcr0 & DBCR0_IC)
503#define clear_single_step(regs) (current->thread.debug.dbcr0 &= ~DBCR0_IC)
Matt Evans0e524e72018-03-26 17:55:21 +0100504#define clear_br_trace(regs) do {} while(0)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000505#else
506/* On non-4xx, the reason for the machine check or program
507 exception is in the MSR. */
508#define get_reason(regs) ((regs)->msr)
Michael Ellermand30a5a52017-08-08 16:39:25 +1000509#define REASON_TM SRR1_PROGTM
510#define REASON_FP SRR1_PROGFPE
511#define REASON_ILLEGAL SRR1_PROGILL
512#define REASON_PRIVILEGED SRR1_PROGPRIV
513#define REASON_TRAP SRR1_PROGTRAP
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000514
515#define single_stepping(regs) ((regs)->msr & MSR_SE)
516#define clear_single_step(regs) ((regs)->msr &= ~MSR_SE)
Matt Evans0e524e72018-03-26 17:55:21 +0100517#define clear_br_trace(regs) ((regs)->msr &= ~MSR_BE)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000518#endif
519
Michael Ellerman0d0935b2017-08-08 16:39:21 +1000520#if defined(CONFIG_E500)
Scott Woodfe04b112010-04-08 00:38:22 -0500521int machine_check_e500mc(struct pt_regs *regs)
522{
523 unsigned long mcsr = mfspr(SPRN_MCSR);
Matt Webera4e89ff2017-06-28 11:14:29 -0500524 unsigned long pvr = mfspr(SPRN_PVR);
Scott Woodfe04b112010-04-08 00:38:22 -0500525 unsigned long reason = mcsr;
526 int recoverable = 1;
527
Scott Wood82a9a482011-06-16 14:09:17 -0500528 if (reason & MCSR_LD) {
Shaohui Xiecce1f102010-11-18 14:57:32 +0800529 recoverable = fsl_rio_mcheck_exception(regs);
530 if (recoverable == 1)
531 goto silent_out;
532 }
533
Scott Woodfe04b112010-04-08 00:38:22 -0500534 printk("Machine check in kernel mode.\n");
535 printk("Caused by (from MCSR=%lx): ", reason);
536
537 if (reason & MCSR_MCP)
Christophe Leroy422123c2018-10-15 07:20:45 +0000538 pr_cont("Machine Check Signal\n");
Scott Woodfe04b112010-04-08 00:38:22 -0500539
540 if (reason & MCSR_ICPERR) {
Christophe Leroy422123c2018-10-15 07:20:45 +0000541 pr_cont("Instruction Cache Parity Error\n");
Scott Woodfe04b112010-04-08 00:38:22 -0500542
543 /*
544 * This is recoverable by invalidating the i-cache.
545 */
546 mtspr(SPRN_L1CSR1, mfspr(SPRN_L1CSR1) | L1CSR1_ICFI);
547 while (mfspr(SPRN_L1CSR1) & L1CSR1_ICFI)
548 ;
549
550 /*
551 * This will generally be accompanied by an instruction
552 * fetch error report -- only treat MCSR_IF as fatal
553 * if it wasn't due to an L1 parity error.
554 */
555 reason &= ~MCSR_IF;
556 }
557
558 if (reason & MCSR_DCPERR_MC) {
Christophe Leroy422123c2018-10-15 07:20:45 +0000559 pr_cont("Data Cache Parity Error\n");
Kumar Gala37caf9f2011-08-27 06:14:23 -0500560
561 /*
562 * In write shadow mode we auto-recover from the error, but it
563 * may still get logged and cause a machine check. We should
564 * only treat the non-write shadow case as non-recoverable.
565 */
Matt Webera4e89ff2017-06-28 11:14:29 -0500566 /* On e6500 core, L1 DCWS (Data cache write shadow mode) bit
567 * is not implemented but L1 data cache always runs in write
568 * shadow mode. Hence on data cache parity errors HW will
569 * automatically invalidate the L1 Data Cache.
570 */
571 if (PVR_VER(pvr) != PVR_VER_E6500) {
572 if (!(mfspr(SPRN_L1CSR2) & L1CSR2_DCWS))
573 recoverable = 0;
574 }
Scott Woodfe04b112010-04-08 00:38:22 -0500575 }
576
577 if (reason & MCSR_L2MMU_MHIT) {
Christophe Leroy422123c2018-10-15 07:20:45 +0000578 pr_cont("Hit on multiple TLB entries\n");
Scott Woodfe04b112010-04-08 00:38:22 -0500579 recoverable = 0;
580 }
581
582 if (reason & MCSR_NMI)
Christophe Leroy422123c2018-10-15 07:20:45 +0000583 pr_cont("Non-maskable interrupt\n");
Scott Woodfe04b112010-04-08 00:38:22 -0500584
585 if (reason & MCSR_IF) {
Christophe Leroy422123c2018-10-15 07:20:45 +0000586 pr_cont("Instruction Fetch Error Report\n");
Scott Woodfe04b112010-04-08 00:38:22 -0500587 recoverable = 0;
588 }
589
590 if (reason & MCSR_LD) {
Christophe Leroy422123c2018-10-15 07:20:45 +0000591 pr_cont("Load Error Report\n");
Scott Woodfe04b112010-04-08 00:38:22 -0500592 recoverable = 0;
593 }
594
595 if (reason & MCSR_ST) {
Christophe Leroy422123c2018-10-15 07:20:45 +0000596 pr_cont("Store Error Report\n");
Scott Woodfe04b112010-04-08 00:38:22 -0500597 recoverable = 0;
598 }
599
600 if (reason & MCSR_LDG) {
Christophe Leroy422123c2018-10-15 07:20:45 +0000601 pr_cont("Guarded Load Error Report\n");
Scott Woodfe04b112010-04-08 00:38:22 -0500602 recoverable = 0;
603 }
604
605 if (reason & MCSR_TLBSYNC)
Christophe Leroy422123c2018-10-15 07:20:45 +0000606 pr_cont("Simultaneous tlbsync operations\n");
Scott Woodfe04b112010-04-08 00:38:22 -0500607
608 if (reason & MCSR_BSL2_ERR) {
Christophe Leroy422123c2018-10-15 07:20:45 +0000609 pr_cont("Level 2 Cache Error\n");
Scott Woodfe04b112010-04-08 00:38:22 -0500610 recoverable = 0;
611 }
612
613 if (reason & MCSR_MAV) {
614 u64 addr;
615
616 addr = mfspr(SPRN_MCAR);
617 addr |= (u64)mfspr(SPRN_MCARU) << 32;
618
Christophe Leroy422123c2018-10-15 07:20:45 +0000619 pr_cont("Machine Check %s Address: %#llx\n",
Scott Woodfe04b112010-04-08 00:38:22 -0500620 reason & MCSR_MEA ? "Effective" : "Physical", addr);
621 }
622
Shaohui Xiecce1f102010-11-18 14:57:32 +0800623silent_out:
Scott Woodfe04b112010-04-08 00:38:22 -0500624 mtspr(SPRN_MCSR, mcsr);
625 return mfspr(SPRN_MCSR) == 0 && recoverable;
626}
627
Benjamin Herrenschmidt47c0bd12007-12-21 15:39:21 +1100628int machine_check_e500(struct pt_regs *regs)
629{
Michael Ellerman42bff232017-08-08 16:39:22 +1000630 unsigned long reason = mfspr(SPRN_MCSR);
Benjamin Herrenschmidt47c0bd12007-12-21 15:39:21 +1100631
Shaohui Xiecce1f102010-11-18 14:57:32 +0800632 if (reason & MCSR_BUS_RBERR) {
633 if (fsl_rio_mcheck_exception(regs))
634 return 1;
Hongtao Jia4e0e3432013-04-28 13:20:08 +0800635 if (fsl_pci_mcheck_exception(regs))
636 return 1;
Shaohui Xiecce1f102010-11-18 14:57:32 +0800637 }
638
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000639 printk("Machine check in kernel mode.\n");
640 printk("Caused by (from MCSR=%lx): ", reason);
641
642 if (reason & MCSR_MCP)
Christophe Leroy422123c2018-10-15 07:20:45 +0000643 pr_cont("Machine Check Signal\n");
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000644 if (reason & MCSR_ICPERR)
Christophe Leroy422123c2018-10-15 07:20:45 +0000645 pr_cont("Instruction Cache Parity Error\n");
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000646 if (reason & MCSR_DCP_PERR)
Christophe Leroy422123c2018-10-15 07:20:45 +0000647 pr_cont("Data Cache Push Parity Error\n");
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000648 if (reason & MCSR_DCPERR)
Christophe Leroy422123c2018-10-15 07:20:45 +0000649 pr_cont("Data Cache Parity Error\n");
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000650 if (reason & MCSR_BUS_IAERR)
Christophe Leroy422123c2018-10-15 07:20:45 +0000651 pr_cont("Bus - Instruction Address Error\n");
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000652 if (reason & MCSR_BUS_RAERR)
Christophe Leroy422123c2018-10-15 07:20:45 +0000653 pr_cont("Bus - Read Address Error\n");
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000654 if (reason & MCSR_BUS_WAERR)
Christophe Leroy422123c2018-10-15 07:20:45 +0000655 pr_cont("Bus - Write Address Error\n");
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000656 if (reason & MCSR_BUS_IBERR)
Christophe Leroy422123c2018-10-15 07:20:45 +0000657 pr_cont("Bus - Instruction Data Error\n");
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000658 if (reason & MCSR_BUS_RBERR)
Christophe Leroy422123c2018-10-15 07:20:45 +0000659 pr_cont("Bus - Read Data Bus Error\n");
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000660 if (reason & MCSR_BUS_WBERR)
Christophe Leroy422123c2018-10-15 07:20:45 +0000661 pr_cont("Bus - Write Data Bus Error\n");
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000662 if (reason & MCSR_BUS_IPERR)
Christophe Leroy422123c2018-10-15 07:20:45 +0000663 pr_cont("Bus - Instruction Parity Error\n");
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000664 if (reason & MCSR_BUS_RPERR)
Christophe Leroy422123c2018-10-15 07:20:45 +0000665 pr_cont("Bus - Read Parity Error\n");
Benjamin Herrenschmidt47c0bd12007-12-21 15:39:21 +1100666
667 return 0;
668}
Kumar Gala4490c062010-10-08 08:32:11 -0500669
670int machine_check_generic(struct pt_regs *regs)
671{
672 return 0;
673}
Benjamin Herrenschmidt47c0bd12007-12-21 15:39:21 +1100674#elif defined(CONFIG_E200)
675int machine_check_e200(struct pt_regs *regs)
676{
Michael Ellerman42bff232017-08-08 16:39:22 +1000677 unsigned long reason = mfspr(SPRN_MCSR);
Benjamin Herrenschmidt47c0bd12007-12-21 15:39:21 +1100678
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000679 printk("Machine check in kernel mode.\n");
680 printk("Caused by (from MCSR=%lx): ", reason);
681
682 if (reason & MCSR_MCP)
Christophe Leroy422123c2018-10-15 07:20:45 +0000683 pr_cont("Machine Check Signal\n");
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000684 if (reason & MCSR_CP_PERR)
Christophe Leroy422123c2018-10-15 07:20:45 +0000685 pr_cont("Cache Push Parity Error\n");
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000686 if (reason & MCSR_CPERR)
Christophe Leroy422123c2018-10-15 07:20:45 +0000687 pr_cont("Cache Parity Error\n");
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000688 if (reason & MCSR_EXCP_ERR)
Christophe Leroy422123c2018-10-15 07:20:45 +0000689 pr_cont("ISI, ITLB, or Bus Error on first instruction fetch for an exception handler\n");
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000690 if (reason & MCSR_BUS_IRERR)
Christophe Leroy422123c2018-10-15 07:20:45 +0000691 pr_cont("Bus - Read Bus Error on instruction fetch\n");
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000692 if (reason & MCSR_BUS_DRERR)
Christophe Leroy422123c2018-10-15 07:20:45 +0000693 pr_cont("Bus - Read Bus Error on data load\n");
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000694 if (reason & MCSR_BUS_WRERR)
Christophe Leroy422123c2018-10-15 07:20:45 +0000695 pr_cont("Bus - Write Bus Error on buffered store or cache line push\n");
Benjamin Herrenschmidt47c0bd12007-12-21 15:39:21 +1100696
697 return 0;
698}
Michael Ellerman7f3f8192017-08-08 16:39:23 +1000699#elif defined(CONFIG_PPC32)
Benjamin Herrenschmidt47c0bd12007-12-21 15:39:21 +1100700int machine_check_generic(struct pt_regs *regs)
701{
Michael Ellerman42bff232017-08-08 16:39:22 +1000702 unsigned long reason = regs->msr;
Benjamin Herrenschmidt47c0bd12007-12-21 15:39:21 +1100703
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000704 printk("Machine check in kernel mode.\n");
705 printk("Caused by (from SRR1=%lx): ", reason);
706 switch (reason & 0x601F0000) {
707 case 0x80000:
Christophe Leroy422123c2018-10-15 07:20:45 +0000708 pr_cont("Machine check signal\n");
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000709 break;
710 case 0: /* for 601 */
711 case 0x40000:
712 case 0x140000: /* 7450 MSS error and TEA */
Christophe Leroy422123c2018-10-15 07:20:45 +0000713 pr_cont("Transfer error ack signal\n");
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000714 break;
715 case 0x20000:
Christophe Leroy422123c2018-10-15 07:20:45 +0000716 pr_cont("Data parity error signal\n");
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000717 break;
718 case 0x10000:
Christophe Leroy422123c2018-10-15 07:20:45 +0000719 pr_cont("Address parity error signal\n");
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000720 break;
721 case 0x20000000:
Christophe Leroy422123c2018-10-15 07:20:45 +0000722 pr_cont("L1 Data Cache error\n");
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000723 break;
724 case 0x40000000:
Christophe Leroy422123c2018-10-15 07:20:45 +0000725 pr_cont("L1 Instruction Cache error\n");
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000726 break;
727 case 0x00100000:
Christophe Leroy422123c2018-10-15 07:20:45 +0000728 pr_cont("L2 data cache parity error\n");
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000729 break;
730 default:
Christophe Leroy422123c2018-10-15 07:20:45 +0000731 pr_cont("Unknown values in msr\n");
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000732 }
Olof Johansson75918a42007-09-21 05:11:20 +1000733 return 0;
734}
Benjamin Herrenschmidt47c0bd12007-12-21 15:39:21 +1100735#endif /* everything else */
Olof Johansson75918a42007-09-21 05:11:20 +1000736
737void machine_check_exception(struct pt_regs *regs)
738{
739 int recover = 0;
Nicholas Pigginb96672d2017-07-19 16:59:12 +1000740 bool nested = in_nmi();
741 if (!nested)
742 nmi_enter();
Olof Johansson75918a42007-09-21 05:11:20 +1000743
Michal Suchanek8a03e812018-09-26 14:24:30 +0200744 __this_cpu_inc(irq_stat.mce_exceptions);
Anton Blanchard89713ed2010-01-31 20:34:06 +0000745
Mahesh Salgaonkard93b0ac2017-04-18 22:08:17 +0530746 add_taint(TAINT_MACHINE_CHECK, LOCKDEP_NOW_UNRELIABLE);
747
Benjamin Herrenschmidt47c0bd12007-12-21 15:39:21 +1100748 /* See if any machine dependent calls. In theory, we would want
749 * to call the CPU first, and call the ppc_md. one if the CPU
750 * one returns a positive number. However there is existing code
751 * that assumes the board gets a first chance, so let's keep it
752 * that way for now and fix things later. --BenH.
753 */
Olof Johansson75918a42007-09-21 05:11:20 +1000754 if (ppc_md.machine_check_exception)
755 recover = ppc_md.machine_check_exception(regs);
Benjamin Herrenschmidt47c0bd12007-12-21 15:39:21 +1100756 else if (cur_cpu_spec->machine_check)
757 recover = cur_cpu_spec->machine_check(regs);
Olof Johansson75918a42007-09-21 05:11:20 +1000758
Benjamin Herrenschmidt47c0bd12007-12-21 15:39:21 +1100759 if (recover > 0)
Li Zhongba12eed2013-05-13 16:16:41 +0000760 goto bail;
Olof Johansson75918a42007-09-21 05:11:20 +1000761
Anton Blancharda4435062011-01-11 19:45:31 +0000762 if (debugger_fault_handler(regs))
Li Zhongba12eed2013-05-13 16:16:41 +0000763 goto bail;
Olof Johansson75918a42007-09-21 05:11:20 +1000764
765 if (check_io_access(regs))
Li Zhongba12eed2013-05-13 16:16:41 +0000766 goto bail;
Olof Johansson75918a42007-09-21 05:11:20 +1000767
Paul Mackerras8dad3f92005-10-06 13:27:05 +1000768 die("Machine check", regs, SIGBUS);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000769
770 /* Must die if the interrupt is not recoverable */
771 if (!(regs->msr & MSR_RI))
Nicholas Pigginb96672d2017-07-19 16:59:12 +1000772 nmi_panic(regs, "Unrecoverable Machine check");
Li Zhongba12eed2013-05-13 16:16:41 +0000773
774bail:
Nicholas Pigginb96672d2017-07-19 16:59:12 +1000775 if (!nested)
776 nmi_exit();
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000777}
778
779void SMIException(struct pt_regs *regs)
780{
781 die("System Management Interrupt", regs, SIGABRT);
782}
783
Michael Neuling50803322017-09-15 15:25:48 +1000784#ifdef CONFIG_VSX
785static void p9_hmi_special_emu(struct pt_regs *regs)
786{
787 unsigned int ra, rb, t, i, sel, instr, rc;
788 const void __user *addr;
789 u8 vbuf[16], *vdst;
790 unsigned long ea, msr, msr_mask;
791 bool swap;
792
793 if (__get_user_inatomic(instr, (unsigned int __user *)regs->nip))
794 return;
795
796 /*
797 * lxvb16x opcode: 0x7c0006d8
798 * lxvd2x opcode: 0x7c000698
799 * lxvh8x opcode: 0x7c000658
800 * lxvw4x opcode: 0x7c000618
801 */
802 if ((instr & 0xfc00073e) != 0x7c000618) {
803 pr_devel("HMI vec emu: not vector CI %i:%s[%d] nip=%016lx"
804 " instr=%08x\n",
805 smp_processor_id(), current->comm, current->pid,
806 regs->nip, instr);
807 return;
808 }
809
810 /* Grab vector registers into the task struct */
811 msr = regs->msr; /* Grab msr before we flush the bits */
812 flush_vsx_to_thread(current);
813 enable_kernel_altivec();
814
815 /*
816 * Is userspace running with a different endian (this is rare but
817 * not impossible)
818 */
819 swap = (msr & MSR_LE) != (MSR_KERNEL & MSR_LE);
820
821 /* Decode the instruction */
822 ra = (instr >> 16) & 0x1f;
823 rb = (instr >> 11) & 0x1f;
824 t = (instr >> 21) & 0x1f;
825 if (instr & 1)
826 vdst = (u8 *)&current->thread.vr_state.vr[t];
827 else
828 vdst = (u8 *)&current->thread.fp_state.fpr[t][0];
829
830 /* Grab the vector address */
831 ea = regs->gpr[rb] + (ra ? regs->gpr[ra] : 0);
832 if (is_32bit_task())
833 ea &= 0xfffffffful;
834 addr = (__force const void __user *)ea;
835
836 /* Check it */
837 if (!access_ok(VERIFY_READ, addr, 16)) {
838 pr_devel("HMI vec emu: bad access %i:%s[%d] nip=%016lx"
839 " instr=%08x addr=%016lx\n",
840 smp_processor_id(), current->comm, current->pid,
841 regs->nip, instr, (unsigned long)addr);
842 return;
843 }
844
845 /* Read the vector */
846 rc = 0;
847 if ((unsigned long)addr & 0xfUL)
848 /* unaligned case */
849 rc = __copy_from_user_inatomic(vbuf, addr, 16);
850 else
851 __get_user_atomic_128_aligned(vbuf, addr, rc);
852 if (rc) {
853 pr_devel("HMI vec emu: page fault %i:%s[%d] nip=%016lx"
854 " instr=%08x addr=%016lx\n",
855 smp_processor_id(), current->comm, current->pid,
856 regs->nip, instr, (unsigned long)addr);
857 return;
858 }
859
860 pr_devel("HMI vec emu: emulated vector CI %i:%s[%d] nip=%016lx"
861 " instr=%08x addr=%016lx\n",
862 smp_processor_id(), current->comm, current->pid, regs->nip,
863 instr, (unsigned long) addr);
864
865 /* Grab instruction "selector" */
866 sel = (instr >> 6) & 3;
867
868 /*
869 * Check to make sure the facility is actually enabled. This
870 * could happen if we get a false positive hit.
871 *
872 * lxvd2x/lxvw4x always check MSR VSX sel = 0,2
873 * lxvh8x/lxvb16x check MSR VSX or VEC depending on VSR used sel = 1,3
874 */
875 msr_mask = MSR_VSX;
876 if ((sel & 1) && (instr & 1)) /* lxvh8x & lxvb16x + VSR >= 32 */
877 msr_mask = MSR_VEC;
878 if (!(msr & msr_mask)) {
879 pr_devel("HMI vec emu: MSR fac clear %i:%s[%d] nip=%016lx"
880 " instr=%08x msr:%016lx\n",
881 smp_processor_id(), current->comm, current->pid,
882 regs->nip, instr, msr);
883 return;
884 }
885
886 /* Do logging here before we modify sel based on endian */
887 switch (sel) {
888 case 0: /* lxvw4x */
889 PPC_WARN_EMULATED(lxvw4x, regs);
890 break;
891 case 1: /* lxvh8x */
892 PPC_WARN_EMULATED(lxvh8x, regs);
893 break;
894 case 2: /* lxvd2x */
895 PPC_WARN_EMULATED(lxvd2x, regs);
896 break;
897 case 3: /* lxvb16x */
898 PPC_WARN_EMULATED(lxvb16x, regs);
899 break;
900 }
901
902#ifdef __LITTLE_ENDIAN__
903 /*
904 * An LE kernel stores the vector in the task struct as an LE
905 * byte array (effectively swapping both the components and
906 * the content of the components). Those instructions expect
907 * the components to remain in ascending address order, so we
908 * swap them back.
909 *
910 * If we are running a BE user space, the expectation is that
911 * of a simple memcpy, so forcing the emulation to look like
912 * a lxvb16x should do the trick.
913 */
914 if (swap)
915 sel = 3;
916
917 switch (sel) {
918 case 0: /* lxvw4x */
919 for (i = 0; i < 4; i++)
920 ((u32 *)vdst)[i] = ((u32 *)vbuf)[3-i];
921 break;
922 case 1: /* lxvh8x */
923 for (i = 0; i < 8; i++)
924 ((u16 *)vdst)[i] = ((u16 *)vbuf)[7-i];
925 break;
926 case 2: /* lxvd2x */
927 for (i = 0; i < 2; i++)
928 ((u64 *)vdst)[i] = ((u64 *)vbuf)[1-i];
929 break;
930 case 3: /* lxvb16x */
931 for (i = 0; i < 16; i++)
932 vdst[i] = vbuf[15-i];
933 break;
934 }
935#else /* __LITTLE_ENDIAN__ */
936 /* On a big endian kernel, a BE userspace only needs a memcpy */
937 if (!swap)
938 sel = 3;
939
940 /* Otherwise, we need to swap the content of the components */
941 switch (sel) {
942 case 0: /* lxvw4x */
943 for (i = 0; i < 4; i++)
944 ((u32 *)vdst)[i] = cpu_to_le32(((u32 *)vbuf)[i]);
945 break;
946 case 1: /* lxvh8x */
947 for (i = 0; i < 8; i++)
948 ((u16 *)vdst)[i] = cpu_to_le16(((u16 *)vbuf)[i]);
949 break;
950 case 2: /* lxvd2x */
951 for (i = 0; i < 2; i++)
952 ((u64 *)vdst)[i] = cpu_to_le64(((u64 *)vbuf)[i]);
953 break;
954 case 3: /* lxvb16x */
955 memcpy(vdst, vbuf, 16);
956 break;
957 }
958#endif /* !__LITTLE_ENDIAN__ */
959
960 /* Go to next instruction */
961 regs->nip += 4;
962}
963#endif /* CONFIG_VSX */
964
Mahesh Salgaonkar0869b6f2014-07-29 18:40:01 +0530965void handle_hmi_exception(struct pt_regs *regs)
966{
967 struct pt_regs *old_regs;
968
969 old_regs = set_irq_regs(regs);
970 irq_enter();
971
Michael Neuling50803322017-09-15 15:25:48 +1000972#ifdef CONFIG_VSX
973 /* Real mode flagged P9 special emu is needed */
974 if (local_paca->hmi_p9_special_emu) {
975 local_paca->hmi_p9_special_emu = 0;
976
977 /*
978 * We don't want to take page faults while doing the
979 * emulation, we just replay the instruction if necessary.
980 */
981 pagefault_disable();
982 p9_hmi_special_emu(regs);
983 pagefault_enable();
984 }
985#endif /* CONFIG_VSX */
986
Mahesh Salgaonkar0869b6f2014-07-29 18:40:01 +0530987 if (ppc_md.handle_hmi_exception)
988 ppc_md.handle_hmi_exception(regs);
989
990 irq_exit();
991 set_irq_regs(old_regs);
992}
993
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +1000994void unknown_exception(struct pt_regs *regs)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000995{
Li Zhongba12eed2013-05-13 16:16:41 +0000996 enum ctx_state prev_state = exception_enter();
997
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000998 printk("Bad trap at PC: %lx, SR: %lx, vector=%lx\n",
999 regs->nip, regs->msr, regs->trap);
1000
Eric W. Biedermane821fa422018-04-17 17:10:34 -05001001 _exception(SIGTRAP, regs, TRAP_UNK, 0);
Li Zhongba12eed2013-05-13 16:16:41 +00001002
1003 exception_exit(prev_state);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001004}
1005
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001006void instruction_breakpoint_exception(struct pt_regs *regs)
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001007{
Li Zhongba12eed2013-05-13 16:16:41 +00001008 enum ctx_state prev_state = exception_enter();
1009
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001010 if (notify_die(DIE_IABR_MATCH, "iabr_match", regs, 5,
1011 5, SIGTRAP) == NOTIFY_STOP)
Li Zhongba12eed2013-05-13 16:16:41 +00001012 goto bail;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001013 if (debugger_iabr_match(regs))
Li Zhongba12eed2013-05-13 16:16:41 +00001014 goto bail;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001015 _exception(SIGTRAP, regs, TRAP_BRKPT, regs->nip);
Li Zhongba12eed2013-05-13 16:16:41 +00001016
1017bail:
1018 exception_exit(prev_state);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001019}
1020
1021void RunModeException(struct pt_regs *regs)
1022{
Eric W. Biedermane821fa422018-04-17 17:10:34 -05001023 _exception(SIGTRAP, regs, TRAP_UNK, 0);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001024}
1025
Nicholas Piggin03465f82016-09-16 20:48:08 +10001026void single_step_exception(struct pt_regs *regs)
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001027{
Li Zhongba12eed2013-05-13 16:16:41 +00001028 enum ctx_state prev_state = exception_enter();
1029
K.Prasad2538c2d2010-06-15 11:35:31 +05301030 clear_single_step(regs);
Matt Evans0e524e72018-03-26 17:55:21 +01001031 clear_br_trace(regs);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001032
Naveen N. Rao6cc89ba2016-11-21 22:36:41 +05301033 if (kprobe_post_handler(regs))
1034 return;
1035
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001036 if (notify_die(DIE_SSTEP, "single_step", regs, 5,
1037 5, SIGTRAP) == NOTIFY_STOP)
Li Zhongba12eed2013-05-13 16:16:41 +00001038 goto bail;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001039 if (debugger_sstep(regs))
Li Zhongba12eed2013-05-13 16:16:41 +00001040 goto bail;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001041
1042 _exception(SIGTRAP, regs, TRAP_TRACE, regs->nip);
Li Zhongba12eed2013-05-13 16:16:41 +00001043
1044bail:
1045 exception_exit(prev_state);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001046}
Nicholas Piggin03465f82016-09-16 20:48:08 +10001047NOKPROBE_SYMBOL(single_step_exception);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001048
1049/*
1050 * After we have successfully emulated an instruction, we have to
1051 * check if the instruction was being single-stepped, and if so,
1052 * pretend we got a single-step exception. This was pointed out
1053 * by Kumar Gala. -- paulus
1054 */
Paul Mackerras8dad3f92005-10-06 13:27:05 +10001055static void emulate_single_step(struct pt_regs *regs)
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001056{
K.Prasad2538c2d2010-06-15 11:35:31 +05301057 if (single_stepping(regs))
1058 single_step_exception(regs);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001059}
1060
Kumar Gala5fad2932007-02-07 01:47:59 -06001061static inline int __parse_fpscr(unsigned long fpscr)
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001062{
Eric W. Biedermanaeb1c0f2018-04-17 15:30:54 -05001063 int ret = FPE_FLTUNK;
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001064
1065 /* Invalid operation */
1066 if ((fpscr & FPSCR_VE) && (fpscr & FPSCR_VX))
Kumar Gala5fad2932007-02-07 01:47:59 -06001067 ret = FPE_FLTINV;
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001068
1069 /* Overflow */
1070 else if ((fpscr & FPSCR_OE) && (fpscr & FPSCR_OX))
Kumar Gala5fad2932007-02-07 01:47:59 -06001071 ret = FPE_FLTOVF;
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001072
1073 /* Underflow */
1074 else if ((fpscr & FPSCR_UE) && (fpscr & FPSCR_UX))
Kumar Gala5fad2932007-02-07 01:47:59 -06001075 ret = FPE_FLTUND;
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001076
1077 /* Divide by zero */
1078 else if ((fpscr & FPSCR_ZE) && (fpscr & FPSCR_ZX))
Kumar Gala5fad2932007-02-07 01:47:59 -06001079 ret = FPE_FLTDIV;
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001080
1081 /* Inexact result */
1082 else if ((fpscr & FPSCR_XE) && (fpscr & FPSCR_XX))
Kumar Gala5fad2932007-02-07 01:47:59 -06001083 ret = FPE_FLTRES;
1084
1085 return ret;
1086}
1087
1088static void parse_fpe(struct pt_regs *regs)
1089{
1090 int code = 0;
1091
1092 flush_fp_to_thread(current);
1093
Paul Mackerrasde79f7b2013-09-10 20:20:42 +10001094 code = __parse_fpscr(current->thread.fp_state.fpscr);
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001095
1096 _exception(SIGFPE, regs, code, regs->nip);
1097}
1098
1099/*
1100 * Illegal instruction emulation support. Originally written to
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001101 * provide the PVR to user applications using the mfspr rd, PVR.
1102 * Return non-zero if we can't emulate, or -EFAULT if the associated
1103 * memory access caused an access fault. Return zero on success.
1104 *
1105 * There are a couple of ways to do this, either "decode" the instruction
1106 * or directly match lots of bits. In this case, matching lots of
1107 * bits is faster and easier.
Paul Mackerras86417782005-10-10 22:37:57 +10001108 *
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001109 */
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001110static int emulate_string_inst(struct pt_regs *regs, u32 instword)
1111{
1112 u8 rT = (instword >> 21) & 0x1f;
1113 u8 rA = (instword >> 16) & 0x1f;
1114 u8 NB_RB = (instword >> 11) & 0x1f;
1115 u32 num_bytes;
1116 unsigned long EA;
1117 int pos = 0;
1118
1119 /* Early out if we are an invalid form of lswx */
Kumar Gala16c57b32009-02-10 20:10:44 +00001120 if ((instword & PPC_INST_STRING_MASK) == PPC_INST_LSWX)
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001121 if ((rT == rA) || (rT == NB_RB))
1122 return -EINVAL;
1123
1124 EA = (rA == 0) ? 0 : regs->gpr[rA];
1125
Kumar Gala16c57b32009-02-10 20:10:44 +00001126 switch (instword & PPC_INST_STRING_MASK) {
1127 case PPC_INST_LSWX:
1128 case PPC_INST_STSWX:
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001129 EA += NB_RB;
1130 num_bytes = regs->xer & 0x7f;
1131 break;
Kumar Gala16c57b32009-02-10 20:10:44 +00001132 case PPC_INST_LSWI:
1133 case PPC_INST_STSWI:
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001134 num_bytes = (NB_RB == 0) ? 32 : NB_RB;
1135 break;
1136 default:
1137 return -EINVAL;
1138 }
1139
1140 while (num_bytes != 0)
1141 {
1142 u8 val;
1143 u32 shift = 8 * (3 - (pos & 0x3));
1144
James Yang80aa0fb2013-06-25 11:41:05 -05001145 /* if process is 32-bit, clear upper 32 bits of EA */
1146 if ((regs->msr & MSR_64BIT) == 0)
1147 EA &= 0xFFFFFFFF;
1148
Kumar Gala16c57b32009-02-10 20:10:44 +00001149 switch ((instword & PPC_INST_STRING_MASK)) {
1150 case PPC_INST_LSWX:
1151 case PPC_INST_LSWI:
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001152 if (get_user(val, (u8 __user *)EA))
1153 return -EFAULT;
1154 /* first time updating this reg,
1155 * zero it out */
1156 if (pos == 0)
1157 regs->gpr[rT] = 0;
1158 regs->gpr[rT] |= val << shift;
1159 break;
Kumar Gala16c57b32009-02-10 20:10:44 +00001160 case PPC_INST_STSWI:
1161 case PPC_INST_STSWX:
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001162 val = regs->gpr[rT] >> shift;
1163 if (put_user(val, (u8 __user *)EA))
1164 return -EFAULT;
1165 break;
1166 }
1167 /* move EA to next address */
1168 EA += 1;
1169 num_bytes--;
1170
1171 /* manage our position within the register */
1172 if (++pos == 4) {
1173 pos = 0;
1174 if (++rT == 32)
1175 rT = 0;
1176 }
1177 }
1178
1179 return 0;
1180}
1181
Will Schmidtc3412dc2006-08-30 13:11:38 -05001182static int emulate_popcntb_inst(struct pt_regs *regs, u32 instword)
1183{
1184 u32 ra,rs;
1185 unsigned long tmp;
1186
1187 ra = (instword >> 16) & 0x1f;
1188 rs = (instword >> 21) & 0x1f;
1189
1190 tmp = regs->gpr[rs];
1191 tmp = tmp - ((tmp >> 1) & 0x5555555555555555ULL);
1192 tmp = (tmp & 0x3333333333333333ULL) + ((tmp >> 2) & 0x3333333333333333ULL);
1193 tmp = (tmp + (tmp >> 4)) & 0x0f0f0f0f0f0f0f0fULL;
1194 regs->gpr[ra] = tmp;
1195
1196 return 0;
1197}
1198
Kumar Galac1469f12007-11-19 21:35:29 -06001199static int emulate_isel(struct pt_regs *regs, u32 instword)
1200{
1201 u8 rT = (instword >> 21) & 0x1f;
1202 u8 rA = (instword >> 16) & 0x1f;
1203 u8 rB = (instword >> 11) & 0x1f;
1204 u8 BC = (instword >> 6) & 0x1f;
1205 u8 bit;
1206 unsigned long tmp;
1207
1208 tmp = (rA == 0) ? 0 : regs->gpr[rA];
1209 bit = (regs->ccr >> (31 - BC)) & 0x1;
1210
1211 regs->gpr[rT] = bit ? tmp : regs->gpr[rB];
1212
1213 return 0;
1214}
1215
Michael Neuling6ce6c622013-05-26 18:09:39 +00001216#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
1217static inline bool tm_abort_check(struct pt_regs *regs, int cause)
1218{
1219 /* If we're emulating a load/store in an active transaction, we cannot
1220 * emulate it as the kernel operates in transaction suspended context.
1221 * We need to abort the transaction. This creates a persistent TM
1222 * abort so tell the user what caused it with a new code.
1223 */
1224 if (MSR_TM_TRANSACTIONAL(regs->msr)) {
1225 tm_enable();
1226 tm_abort(cause);
1227 return true;
1228 }
1229 return false;
1230}
1231#else
1232static inline bool tm_abort_check(struct pt_regs *regs, int reason)
1233{
1234 return false;
1235}
1236#endif
1237
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001238static int emulate_instruction(struct pt_regs *regs)
1239{
1240 u32 instword;
1241 u32 rd;
1242
Anton Blanchard4288e342013-08-07 02:01:47 +10001243 if (!user_mode(regs))
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001244 return -EINVAL;
1245 CHECK_FULL_REGS(regs);
1246
1247 if (get_user(instword, (u32 __user *)(regs->nip)))
1248 return -EFAULT;
1249
1250 /* Emulate the mfspr rD, PVR. */
Kumar Gala16c57b32009-02-10 20:10:44 +00001251 if ((instword & PPC_INST_MFSPR_PVR_MASK) == PPC_INST_MFSPR_PVR) {
Anton Blanchardeecff812009-10-27 18:46:55 +00001252 PPC_WARN_EMULATED(mfpvr, regs);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001253 rd = (instword >> 21) & 0x1f;
1254 regs->gpr[rd] = mfspr(SPRN_PVR);
1255 return 0;
1256 }
1257
1258 /* Emulating the dcba insn is just a no-op. */
Geert Uytterhoeven80947e72009-05-18 02:10:05 +00001259 if ((instword & PPC_INST_DCBA_MASK) == PPC_INST_DCBA) {
Anton Blanchardeecff812009-10-27 18:46:55 +00001260 PPC_WARN_EMULATED(dcba, regs);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001261 return 0;
Geert Uytterhoeven80947e72009-05-18 02:10:05 +00001262 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001263
1264 /* Emulate the mcrxr insn. */
Kumar Gala16c57b32009-02-10 20:10:44 +00001265 if ((instword & PPC_INST_MCRXR_MASK) == PPC_INST_MCRXR) {
Paul Mackerras86417782005-10-10 22:37:57 +10001266 int shift = (instword >> 21) & 0x1c;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001267 unsigned long msk = 0xf0000000UL >> shift;
1268
Anton Blanchardeecff812009-10-27 18:46:55 +00001269 PPC_WARN_EMULATED(mcrxr, regs);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001270 regs->ccr = (regs->ccr & ~msk) | ((regs->xer >> shift) & msk);
1271 regs->xer &= ~0xf0000000UL;
1272 return 0;
1273 }
1274
1275 /* Emulate load/store string insn. */
Geert Uytterhoeven80947e72009-05-18 02:10:05 +00001276 if ((instword & PPC_INST_STRING_GEN_MASK) == PPC_INST_STRING) {
Michael Neuling6ce6c622013-05-26 18:09:39 +00001277 if (tm_abort_check(regs,
1278 TM_CAUSE_EMULATE | TM_CAUSE_PERSISTENT))
1279 return -EINVAL;
Anton Blanchardeecff812009-10-27 18:46:55 +00001280 PPC_WARN_EMULATED(string, regs);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001281 return emulate_string_inst(regs, instword);
Geert Uytterhoeven80947e72009-05-18 02:10:05 +00001282 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001283
Will Schmidtc3412dc2006-08-30 13:11:38 -05001284 /* Emulate the popcntb (Population Count Bytes) instruction. */
Kumar Gala16c57b32009-02-10 20:10:44 +00001285 if ((instword & PPC_INST_POPCNTB_MASK) == PPC_INST_POPCNTB) {
Anton Blanchardeecff812009-10-27 18:46:55 +00001286 PPC_WARN_EMULATED(popcntb, regs);
Will Schmidtc3412dc2006-08-30 13:11:38 -05001287 return emulate_popcntb_inst(regs, instword);
1288 }
1289
Kumar Galac1469f12007-11-19 21:35:29 -06001290 /* Emulate isel (Integer Select) instruction */
Kumar Gala16c57b32009-02-10 20:10:44 +00001291 if ((instword & PPC_INST_ISEL_MASK) == PPC_INST_ISEL) {
Anton Blanchardeecff812009-10-27 18:46:55 +00001292 PPC_WARN_EMULATED(isel, regs);
Kumar Galac1469f12007-11-19 21:35:29 -06001293 return emulate_isel(regs, instword);
1294 }
1295
James Yang9863c282013-07-03 16:26:47 -05001296 /* Emulate sync instruction variants */
1297 if ((instword & PPC_INST_SYNC_MASK) == PPC_INST_SYNC) {
1298 PPC_WARN_EMULATED(sync, regs);
1299 asm volatile("sync");
1300 return 0;
1301 }
1302
Alexey Kardashevskiyefcac652011-03-02 15:18:48 +00001303#ifdef CONFIG_PPC64
1304 /* Emulate the mfspr rD, DSCR. */
Anton Blanchard73d2fb72013-05-01 20:06:33 +00001305 if ((((instword & PPC_INST_MFSPR_DSCR_USER_MASK) ==
1306 PPC_INST_MFSPR_DSCR_USER) ||
1307 ((instword & PPC_INST_MFSPR_DSCR_MASK) ==
1308 PPC_INST_MFSPR_DSCR)) &&
Alexey Kardashevskiyefcac652011-03-02 15:18:48 +00001309 cpu_has_feature(CPU_FTR_DSCR)) {
1310 PPC_WARN_EMULATED(mfdscr, regs);
1311 rd = (instword >> 21) & 0x1f;
1312 regs->gpr[rd] = mfspr(SPRN_DSCR);
1313 return 0;
1314 }
1315 /* Emulate the mtspr DSCR, rD. */
Anton Blanchard73d2fb72013-05-01 20:06:33 +00001316 if ((((instword & PPC_INST_MTSPR_DSCR_USER_MASK) ==
1317 PPC_INST_MTSPR_DSCR_USER) ||
1318 ((instword & PPC_INST_MTSPR_DSCR_MASK) ==
1319 PPC_INST_MTSPR_DSCR)) &&
Alexey Kardashevskiyefcac652011-03-02 15:18:48 +00001320 cpu_has_feature(CPU_FTR_DSCR)) {
1321 PPC_WARN_EMULATED(mtdscr, regs);
1322 rd = (instword >> 21) & 0x1f;
Anton Blanchard00ca0de2012-09-03 16:48:46 +00001323 current->thread.dscr = regs->gpr[rd];
Alexey Kardashevskiyefcac652011-03-02 15:18:48 +00001324 current->thread.dscr_inherit = 1;
Anton Blanchard00ca0de2012-09-03 16:48:46 +00001325 mtspr(SPRN_DSCR, current->thread.dscr);
Alexey Kardashevskiyefcac652011-03-02 15:18:48 +00001326 return 0;
1327 }
1328#endif
1329
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001330 return -EINVAL;
1331}
1332
Jeremy Fitzhardinge73c9cea2006-12-08 03:30:41 -08001333int is_valid_bugaddr(unsigned long addr)
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001334{
Jeremy Fitzhardinge73c9cea2006-12-08 03:30:41 -08001335 return is_kernel_addr(addr);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001336}
1337
Kevin Hao3a3b5aa2013-07-14 16:40:07 +08001338#ifdef CONFIG_MATH_EMULATION
1339static int emulate_math(struct pt_regs *regs)
1340{
1341 int ret;
1342 extern int do_mathemu(struct pt_regs *regs);
1343
1344 ret = do_mathemu(regs);
1345 if (ret >= 0)
1346 PPC_WARN_EMULATED(math, regs);
1347
1348 switch (ret) {
1349 case 0:
1350 emulate_single_step(regs);
1351 return 0;
1352 case 1: {
1353 int code = 0;
Paul Mackerrasde79f7b2013-09-10 20:20:42 +10001354 code = __parse_fpscr(current->thread.fp_state.fpscr);
Kevin Hao3a3b5aa2013-07-14 16:40:07 +08001355 _exception(SIGFPE, regs, code, regs->nip);
1356 return 0;
1357 }
1358 case -EFAULT:
1359 _exception(SIGSEGV, regs, SEGV_MAPERR, regs->nip);
1360 return 0;
1361 }
1362
1363 return -1;
1364}
1365#else
1366static inline int emulate_math(struct pt_regs *regs) { return -1; }
1367#endif
1368
Nicholas Piggin03465f82016-09-16 20:48:08 +10001369void program_check_exception(struct pt_regs *regs)
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001370{
Li Zhongba12eed2013-05-13 16:16:41 +00001371 enum ctx_state prev_state = exception_enter();
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001372 unsigned int reason = get_reason(regs);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001373
Kim Phillipsaa42c692006-12-08 02:43:30 -06001374 /* We can now get here via a FP Unavailable exception if the core
Kumar Gala04903a32007-02-07 01:13:32 -06001375 * has no FPU, in that case the reason flags will be 0 */
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001376
1377 if (reason & REASON_FP) {
1378 /* IEEE FP exception */
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001379 parse_fpe(regs);
Li Zhongba12eed2013-05-13 16:16:41 +00001380 goto bail;
Paul Mackerras8dad3f92005-10-06 13:27:05 +10001381 }
1382 if (reason & REASON_TRAP) {
Balbir Singha4c3f902016-02-18 13:48:01 +11001383 unsigned long bugaddr;
Jason Wesselba797b22010-05-20 21:04:25 -05001384 /* Debugger is first in line to stop recursive faults in
1385 * rcu_lock, notify_die, or atomic_notifier_call_chain */
1386 if (debugger_bpt(regs))
Li Zhongba12eed2013-05-13 16:16:41 +00001387 goto bail;
Jason Wesselba797b22010-05-20 21:04:25 -05001388
Naveen N. Rao6cc89ba2016-11-21 22:36:41 +05301389 if (kprobe_handler(regs))
1390 goto bail;
1391
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001392 /* trap exception */
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001393 if (notify_die(DIE_BPT, "breakpoint", regs, 5, 5, SIGTRAP)
1394 == NOTIFY_STOP)
Li Zhongba12eed2013-05-13 16:16:41 +00001395 goto bail;
Jeremy Fitzhardinge73c9cea2006-12-08 03:30:41 -08001396
Balbir Singha4c3f902016-02-18 13:48:01 +11001397 bugaddr = regs->nip;
1398 /*
1399 * Fixup bugaddr for BUG_ON() in real mode
1400 */
1401 if (!is_kernel_addr(bugaddr) && !(regs->msr & MSR_IR))
1402 bugaddr += PAGE_OFFSET;
1403
Jeremy Fitzhardinge73c9cea2006-12-08 03:30:41 -08001404 if (!(regs->msr & MSR_PR) && /* not user-mode */
Balbir Singha4c3f902016-02-18 13:48:01 +11001405 report_bug(bugaddr, regs) == BUG_TRAP_TYPE_WARN) {
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001406 regs->nip += 4;
Li Zhongba12eed2013-05-13 16:16:41 +00001407 goto bail;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001408 }
Paul Mackerras8dad3f92005-10-06 13:27:05 +10001409 _exception(SIGTRAP, regs, TRAP_BRKPT, regs->nip);
Li Zhongba12eed2013-05-13 16:16:41 +00001410 goto bail;
Paul Mackerras8dad3f92005-10-06 13:27:05 +10001411 }
Michael Neulingbc2a9402013-02-13 16:21:40 +00001412#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
1413 if (reason & REASON_TM) {
1414 /* This is a TM "Bad Thing Exception" program check.
1415 * This occurs when:
1416 * - An rfid/hrfid/mtmsrd attempts to cause an illegal
1417 * transition in TM states.
1418 * - A trechkpt is attempted when transactional.
1419 * - A treclaim is attempted when non transactional.
1420 * - A tend is illegally attempted.
1421 * - writing a TM SPR when transactional.
Michael Ellerman632f05742017-10-12 15:45:25 +11001422 *
1423 * If usermode caused this, it's done something illegal and
Michael Neulingbc2a9402013-02-13 16:21:40 +00001424 * gets a SIGILL slap on the wrist. We call it an illegal
1425 * operand to distinguish from the instruction just being bad
1426 * (e.g. executing a 'tend' on a CPU without TM!); it's an
1427 * illegal /placement/ of a valid instruction.
1428 */
1429 if (user_mode(regs)) {
1430 _exception(SIGILL, regs, ILL_ILLOPN, regs->nip);
Li Zhongba12eed2013-05-13 16:16:41 +00001431 goto bail;
Michael Neulingbc2a9402013-02-13 16:21:40 +00001432 } else {
1433 printk(KERN_EMERG "Unexpected TM Bad Thing exception "
Breno Leitao51303112018-08-07 10:35:00 -03001434 "at %lx (msr 0x%lx)\n", regs->nip, regs->msr);
Michael Neulingbc2a9402013-02-13 16:21:40 +00001435 die("Unrecoverable exception", regs, SIGABRT);
1436 }
1437 }
1438#endif
Paul Mackerras8dad3f92005-10-06 13:27:05 +10001439
Michael Ellermanb3f6a452013-08-15 15:22:19 +10001440 /*
1441 * If we took the program check in the kernel skip down to sending a
1442 * SIGILL. The subsequent cases all relate to emulating instructions
1443 * which we should only do for userspace. We also do not want to enable
1444 * interrupts for kernel faults because that might lead to further
1445 * faults, and loose the context of the original exception.
1446 */
1447 if (!user_mode(regs))
1448 goto sigill;
1449
Benjamin Herrenschmidta3512b22012-05-08 13:38:50 +10001450 /* We restore the interrupt state now */
1451 if (!arch_irq_disabled_regs(regs))
1452 local_irq_enable();
Paul Mackerrascd8a5672006-03-03 17:11:40 +11001453
Kumar Gala04903a32007-02-07 01:13:32 -06001454 /* (reason & REASON_ILLEGAL) would be the obvious thing here,
1455 * but there seems to be a hardware bug on the 405GP (RevD)
1456 * that means ESR is sometimes set incorrectly - either to
1457 * ESR_DST (!?) or 0. In the process of chasing this with the
1458 * hardware people - not sure if it can happen on any illegal
1459 * instruction or only on FP instructions, whether there is a
Benjamin Herrenschmidt4e63f8e2013-06-09 17:01:24 +10001460 * pattern to occurrences etc. -dgibson 31/Mar/2003
1461 */
Kevin Hao3a3b5aa2013-07-14 16:40:07 +08001462 if (!emulate_math(regs))
Li Zhongba12eed2013-05-13 16:16:41 +00001463 goto bail;
Kumar Gala04903a32007-02-07 01:13:32 -06001464
Paul Mackerras8dad3f92005-10-06 13:27:05 +10001465 /* Try to emulate it if we should. */
1466 if (reason & (REASON_ILLEGAL | REASON_PRIVILEGED)) {
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001467 switch (emulate_instruction(regs)) {
1468 case 0:
1469 regs->nip += 4;
1470 emulate_single_step(regs);
Li Zhongba12eed2013-05-13 16:16:41 +00001471 goto bail;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001472 case -EFAULT:
1473 _exception(SIGSEGV, regs, SEGV_MAPERR, regs->nip);
Li Zhongba12eed2013-05-13 16:16:41 +00001474 goto bail;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001475 }
1476 }
Paul Mackerras8dad3f92005-10-06 13:27:05 +10001477
Michael Ellermanb3f6a452013-08-15 15:22:19 +10001478sigill:
Paul Mackerras8dad3f92005-10-06 13:27:05 +10001479 if (reason & REASON_PRIVILEGED)
1480 _exception(SIGILL, regs, ILL_PRVOPC, regs->nip);
1481 else
1482 _exception(SIGILL, regs, ILL_ILLOPC, regs->nip);
Li Zhongba12eed2013-05-13 16:16:41 +00001483
1484bail:
1485 exception_exit(prev_state);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001486}
Nicholas Piggin03465f82016-09-16 20:48:08 +10001487NOKPROBE_SYMBOL(program_check_exception);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001488
Paul Mackerrasbf593902013-06-14 20:07:41 +10001489/*
1490 * This occurs when running in hypervisor mode on POWER6 or later
1491 * and an illegal instruction is encountered.
1492 */
Nicholas Piggin03465f82016-09-16 20:48:08 +10001493void emulation_assist_interrupt(struct pt_regs *regs)
Paul Mackerrasbf593902013-06-14 20:07:41 +10001494{
1495 regs->msr |= REASON_ILLEGAL;
1496 program_check_exception(regs);
1497}
Nicholas Piggin03465f82016-09-16 20:48:08 +10001498NOKPROBE_SYMBOL(emulation_assist_interrupt);
Paul Mackerrasbf593902013-06-14 20:07:41 +10001499
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001500void alignment_exception(struct pt_regs *regs)
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001501{
Li Zhongba12eed2013-05-13 16:16:41 +00001502 enum ctx_state prev_state = exception_enter();
Benjamin Herrenschmidt4393c4f2006-11-01 15:11:39 +11001503 int sig, code, fixed = 0;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001504
Benjamin Herrenschmidta3512b22012-05-08 13:38:50 +10001505 /* We restore the interrupt state now */
1506 if (!arch_irq_disabled_regs(regs))
1507 local_irq_enable();
1508
Michael Neuling6ce6c622013-05-26 18:09:39 +00001509 if (tm_abort_check(regs, TM_CAUSE_ALIGNMENT | TM_CAUSE_PERSISTENT))
1510 goto bail;
1511
Paul Mackerrase9370ae2006-06-07 16:15:39 +10001512 /* we don't implement logging of alignment exceptions */
1513 if (!(current->thread.align_ctl & PR_UNALIGN_SIGBUS))
1514 fixed = fix_alignment(regs);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001515
1516 if (fixed == 1) {
1517 regs->nip += 4; /* skip over emulated instruction */
1518 emulate_single_step(regs);
Li Zhongba12eed2013-05-13 16:16:41 +00001519 goto bail;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001520 }
1521
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001522 /* Operand address was bad */
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001523 if (fixed == -EFAULT) {
Benjamin Herrenschmidt4393c4f2006-11-01 15:11:39 +11001524 sig = SIGSEGV;
1525 code = SEGV_ACCERR;
1526 } else {
1527 sig = SIGBUS;
1528 code = BUS_ADRALN;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001529 }
Benjamin Herrenschmidt4393c4f2006-11-01 15:11:39 +11001530 if (user_mode(regs))
1531 _exception(sig, regs, code, regs->dar);
1532 else
1533 bad_page_fault(regs, regs->dar, sig);
Li Zhongba12eed2013-05-13 16:16:41 +00001534
1535bail:
1536 exception_exit(prev_state);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001537}
1538
1539void StackOverflow(struct pt_regs *regs)
1540{
1541 printk(KERN_CRIT "Kernel stack overflow in process %p, r1=%lx\n",
1542 current, regs->gpr[1]);
1543 debugger(regs);
1544 show_regs(regs);
1545 panic("kernel stack overflow");
1546}
1547
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001548void kernel_fp_unavailable_exception(struct pt_regs *regs)
1549{
Li Zhongba12eed2013-05-13 16:16:41 +00001550 enum ctx_state prev_state = exception_enter();
1551
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001552 printk(KERN_EMERG "Unrecoverable FP Unavailable Exception "
1553 "%lx at %lx\n", regs->trap, regs->nip);
1554 die("Unrecoverable FP Unavailable Exception", regs, SIGABRT);
Li Zhongba12eed2013-05-13 16:16:41 +00001555
1556 exception_exit(prev_state);
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001557}
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001558
1559void altivec_unavailable_exception(struct pt_regs *regs)
1560{
Li Zhongba12eed2013-05-13 16:16:41 +00001561 enum ctx_state prev_state = exception_enter();
1562
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001563 if (user_mode(regs)) {
1564 /* A user program has executed an altivec instruction,
1565 but this kernel doesn't support altivec. */
1566 _exception(SIGILL, regs, ILL_ILLOPC, regs->nip);
Li Zhongba12eed2013-05-13 16:16:41 +00001567 goto bail;
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001568 }
Anton Blanchard6c4841c2006-10-13 11:41:00 +10001569
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001570 printk(KERN_EMERG "Unrecoverable VMX/Altivec Unavailable Exception "
1571 "%lx at %lx\n", regs->trap, regs->nip);
1572 die("Unrecoverable VMX/Altivec Unavailable Exception", regs, SIGABRT);
Li Zhongba12eed2013-05-13 16:16:41 +00001573
1574bail:
1575 exception_exit(prev_state);
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001576}
1577
Michael Neulingce48b212008-06-25 14:07:18 +10001578void vsx_unavailable_exception(struct pt_regs *regs)
1579{
1580 if (user_mode(regs)) {
1581 /* A user program has executed an vsx instruction,
1582 but this kernel doesn't support vsx. */
1583 _exception(SIGILL, regs, ILL_ILLOPC, regs->nip);
1584 return;
1585 }
1586
1587 printk(KERN_EMERG "Unrecoverable VSX Unavailable Exception "
1588 "%lx at %lx\n", regs->trap, regs->nip);
1589 die("Unrecoverable VSX Unavailable Exception", regs, SIGABRT);
1590}
1591
Michael Neuling25176172013-08-09 17:29:29 +10001592#ifdef CONFIG_PPC64
Cyril Bur172f7aa2016-09-14 18:02:15 +10001593static void tm_unavailable(struct pt_regs *regs)
1594{
Cyril Bur5d176f72016-09-14 18:02:16 +10001595#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
1596 if (user_mode(regs)) {
1597 current->thread.load_tm++;
1598 regs->msr |= MSR_TM;
1599 tm_enable();
1600 tm_restore_sprs(&current->thread);
1601 return;
1602 }
1603#endif
Cyril Bur172f7aa2016-09-14 18:02:15 +10001604 pr_emerg("Unrecoverable TM Unavailable Exception "
1605 "%lx at %lx\n", regs->trap, regs->nip);
1606 die("Unrecoverable TM Unavailable Exception", regs, SIGABRT);
1607}
1608
Michael Ellerman021424a2013-06-25 17:47:56 +10001609void facility_unavailable_exception(struct pt_regs *regs)
Michael Neulingd0c0c9a2013-02-13 16:21:38 +00001610{
Michael Ellerman021424a2013-06-25 17:47:56 +10001611 static char *facility_strings[] = {
Michael Neuling25176172013-08-09 17:29:29 +10001612 [FSCR_FP_LG] = "FPU",
1613 [FSCR_VECVSX_LG] = "VMX/VSX",
1614 [FSCR_DSCR_LG] = "DSCR",
1615 [FSCR_PM_LG] = "PMU SPRs",
1616 [FSCR_BHRB_LG] = "BHRB",
1617 [FSCR_TM_LG] = "TM",
1618 [FSCR_EBB_LG] = "EBB",
1619 [FSCR_TAR_LG] = "TAR",
Nicholas Piggin794464f2017-04-07 11:27:43 +10001620 [FSCR_MSGP_LG] = "MSGP",
Nicholas Piggin9b7ff0c2017-04-07 11:27:44 +10001621 [FSCR_SCV_LG] = "SCV",
Michael Ellerman021424a2013-06-25 17:47:56 +10001622 };
Michael Neuling25176172013-08-09 17:29:29 +10001623 char *facility = "unknown";
Michael Ellerman021424a2013-06-25 17:47:56 +10001624 u64 value;
Anshuman Khandualc952c1c2015-05-21 12:13:01 +05301625 u32 instword, rd;
Michael Neuling25176172013-08-09 17:29:29 +10001626 u8 status;
1627 bool hv;
Michael Ellerman021424a2013-06-25 17:47:56 +10001628
Benjamin Herrenschmidt2271db22018-01-12 13:28:49 +11001629 hv = (TRAP(regs) == 0xf80);
Michael Neuling25176172013-08-09 17:29:29 +10001630 if (hv)
Michael Ellermanb14b6262013-06-25 17:47:57 +10001631 value = mfspr(SPRN_HFSCR);
Michael Neuling25176172013-08-09 17:29:29 +10001632 else
1633 value = mfspr(SPRN_FSCR);
1634
1635 status = value >> 56;
Anshuman Khandual709b9732018-03-29 11:53:37 +05301636 if ((hv || status >= 2) &&
1637 (status < ARRAY_SIZE(facility_strings)) &&
1638 facility_strings[status])
1639 facility = facility_strings[status];
1640
1641 /* We should not have taken this interrupt in kernel */
1642 if (!user_mode(regs)) {
1643 pr_emerg("Facility '%s' unavailable (%d) exception in kernel mode at %lx\n",
1644 facility, status, regs->nip);
1645 die("Unexpected facility unavailable exception", regs, SIGABRT);
1646 }
1647
1648 /* We restore the interrupt state now */
1649 if (!arch_irq_disabled_regs(regs))
1650 local_irq_enable();
1651
Michael Neuling25176172013-08-09 17:29:29 +10001652 if (status == FSCR_DSCR_LG) {
Anshuman Khandualc952c1c2015-05-21 12:13:01 +05301653 /*
1654 * User is accessing the DSCR register using the problem
1655 * state only SPR number (0x03) either through a mfspr or
1656 * a mtspr instruction. If it is a write attempt through
1657 * a mtspr, then we set the inherit bit. This also allows
1658 * the user to write or read the register directly in the
1659 * future by setting via the FSCR DSCR bit. But in case it
1660 * is a read DSCR attempt through a mfspr instruction, we
1661 * just emulate the instruction instead. This code path will
1662 * always emulate all the mfspr instructions till the user
Adam Buchbinder446957b2016-02-24 10:51:11 -08001663 * has attempted at least one mtspr instruction. This way it
Anshuman Khandualc952c1c2015-05-21 12:13:01 +05301664 * preserves the same behaviour when the user is accessing
1665 * the DSCR through privilege level only SPR number (0x11)
1666 * which is emulated through illegal instruction exception.
1667 * We always leave HFSCR DSCR set.
Michael Neuling25176172013-08-09 17:29:29 +10001668 */
Anshuman Khandualc952c1c2015-05-21 12:13:01 +05301669 if (get_user(instword, (u32 __user *)(regs->nip))) {
1670 pr_err("Failed to fetch the user instruction\n");
1671 return;
1672 }
1673
1674 /* Write into DSCR (mtspr 0x03, RS) */
1675 if ((instword & PPC_INST_MTSPR_DSCR_USER_MASK)
1676 == PPC_INST_MTSPR_DSCR_USER) {
1677 rd = (instword >> 21) & 0x1f;
1678 current->thread.dscr = regs->gpr[rd];
1679 current->thread.dscr_inherit = 1;
Michael Neulingb57bd2d2016-06-09 12:31:08 +10001680 current->thread.fscr |= FSCR_DSCR;
1681 mtspr(SPRN_FSCR, current->thread.fscr);
Anshuman Khandualc952c1c2015-05-21 12:13:01 +05301682 }
1683
1684 /* Read from DSCR (mfspr RT, 0x03) */
1685 if ((instword & PPC_INST_MFSPR_DSCR_USER_MASK)
1686 == PPC_INST_MFSPR_DSCR_USER) {
1687 if (emulate_instruction(regs)) {
1688 pr_err("DSCR based mfspr emulation failed\n");
1689 return;
1690 }
1691 regs->nip += 4;
1692 emulate_single_step(regs);
1693 }
Michael Neuling25176172013-08-09 17:29:29 +10001694 return;
Michael Ellermanb14b6262013-06-25 17:47:57 +10001695 }
1696
Cyril Bur172f7aa2016-09-14 18:02:15 +10001697 if (status == FSCR_TM_LG) {
1698 /*
1699 * If we're here then the hardware is TM aware because it
1700 * generated an exception with FSRM_TM set.
1701 *
1702 * If cpu_has_feature(CPU_FTR_TM) is false, then either firmware
1703 * told us not to do TM, or the kernel is not built with TM
1704 * support.
1705 *
1706 * If both of those things are true, then userspace can spam the
1707 * console by triggering the printk() below just by continually
1708 * doing tbegin (or any TM instruction). So in that case just
1709 * send the process a SIGILL immediately.
1710 */
1711 if (!cpu_has_feature(CPU_FTR_TM))
1712 goto out;
1713
1714 tm_unavailable(regs);
1715 return;
1716 }
1717
Balbir Singh93c2ec02016-11-30 17:45:09 +11001718 pr_err_ratelimited("%sFacility '%s' unavailable (%d), exception at 0x%lx, MSR=%lx\n",
1719 hv ? "Hypervisor " : "", facility, status, regs->nip, regs->msr);
Michael Neulingd0c0c9a2013-02-13 16:21:38 +00001720
Cyril Bur172f7aa2016-09-14 18:02:15 +10001721out:
Anshuman Khandual709b9732018-03-29 11:53:37 +05301722 _exception(SIGILL, regs, ILL_ILLOPC, regs->nip);
Michael Neulingd0c0c9a2013-02-13 16:21:38 +00001723}
Michael Neuling25176172013-08-09 17:29:29 +10001724#endif
Michael Neulingd0c0c9a2013-02-13 16:21:38 +00001725
Michael Neulingf54db642013-02-13 16:21:39 +00001726#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
1727
Michael Neulingf54db642013-02-13 16:21:39 +00001728void fp_unavailable_tm(struct pt_regs *regs)
1729{
1730 /* Note: This does not handle any kind of FP laziness. */
1731
1732 TM_DEBUG("FP Unavailable trap whilst transactional at 0x%lx, MSR=%lx\n",
1733 regs->nip, regs->msr);
Michael Neulingf54db642013-02-13 16:21:39 +00001734
1735 /* We can only have got here if the task started using FP after
1736 * beginning the transaction. So, the transactional regs are just a
1737 * copy of the checkpointed ones. But, we still need to recheckpoint
1738 * as we're enabling FP for the process; it will return, abort the
1739 * transaction, and probably retry but now with FP enabled. So the
1740 * checkpointed FP registers need to be loaded.
1741 */
Paul Mackerrasd31626f2014-01-13 15:56:29 +11001742 tm_reclaim_current(TM_CAUSE_FAC_UNAV);
Breno Leitao96695562018-06-18 19:59:42 -03001743
1744 /*
1745 * Reclaim initially saved out bogus (lazy) FPRs to ckfp_state, and
1746 * then it was overwrite by the thr->fp_state by tm_reclaim_thread().
1747 *
1748 * At this point, ck{fp,vr}_state contains the exact values we want to
1749 * recheckpoint.
1750 */
Michael Neulingf54db642013-02-13 16:21:39 +00001751
1752 /* Enable FP for the task: */
Cyril Bura7771172017-11-02 14:09:03 +11001753 current->thread.load_fp = 1;
Michael Neulingf54db642013-02-13 16:21:39 +00001754
Breno Leitao96695562018-06-18 19:59:42 -03001755 /*
1756 * Recheckpoint all the checkpointed ckpt, ck{fp, vr}_state registers.
Michael Neulingf54db642013-02-13 16:21:39 +00001757 */
Cyril Bureb5c3f12017-11-02 14:09:05 +11001758 tm_recheckpoint(&current->thread);
Michael Neulingf54db642013-02-13 16:21:39 +00001759}
1760
Michael Neulingf54db642013-02-13 16:21:39 +00001761void altivec_unavailable_tm(struct pt_regs *regs)
1762{
1763 /* See the comments in fp_unavailable_tm(). This function operates
1764 * the same way.
1765 */
1766
1767 TM_DEBUG("Vector Unavailable trap whilst transactional at 0x%lx,"
1768 "MSR=%lx\n",
1769 regs->nip, regs->msr);
Paul Mackerrasd31626f2014-01-13 15:56:29 +11001770 tm_reclaim_current(TM_CAUSE_FAC_UNAV);
Cyril Bura7771172017-11-02 14:09:03 +11001771 current->thread.load_vec = 1;
Cyril Bureb5c3f12017-11-02 14:09:05 +11001772 tm_recheckpoint(&current->thread);
Michael Neulingf54db642013-02-13 16:21:39 +00001773 current->thread.used_vr = 1;
Paul Mackerras3ac8ff12014-01-13 15:56:30 +11001774}
1775
Michael Neulingf54db642013-02-13 16:21:39 +00001776void vsx_unavailable_tm(struct pt_regs *regs)
1777{
1778 /* See the comments in fp_unavailable_tm(). This works similarly,
1779 * though we're loading both FP and VEC registers in here.
1780 *
1781 * If FP isn't in use, load FP regs. If VEC isn't in use, load VEC
1782 * regs. Either way, set MSR_VSX.
1783 */
1784
1785 TM_DEBUG("VSX Unavailable trap whilst transactional at 0x%lx,"
1786 "MSR=%lx\n",
1787 regs->nip, regs->msr);
1788
Paul Mackerras3ac8ff12014-01-13 15:56:30 +11001789 current->thread.used_vsr = 1;
1790
Michael Neulingf54db642013-02-13 16:21:39 +00001791 /* This reclaims FP and/or VR regs if they're already enabled */
Paul Mackerrasd31626f2014-01-13 15:56:29 +11001792 tm_reclaim_current(TM_CAUSE_FAC_UNAV);
Michael Neulingf54db642013-02-13 16:21:39 +00001793
Cyril Bura7771172017-11-02 14:09:03 +11001794 current->thread.load_vec = 1;
1795 current->thread.load_fp = 1;
Paul Mackerras3ac8ff12014-01-13 15:56:30 +11001796
Cyril Bureb5c3f12017-11-02 14:09:05 +11001797 tm_recheckpoint(&current->thread);
Michael Neulingf54db642013-02-13 16:21:39 +00001798}
Michael Neulingf54db642013-02-13 16:21:39 +00001799#endif /* CONFIG_PPC_TRANSACTIONAL_MEM */
1800
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001801void performance_monitor_exception(struct pt_regs *regs)
1802{
Christoph Lameter69111ba2014-10-21 15:23:25 -05001803 __this_cpu_inc(irq_stat.pmu_irqs);
Anton Blanchard89713ed2010-01-31 20:34:06 +00001804
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001805 perf_irq(regs);
1806}
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001807
Dave Kleikamp172ae2e2010-02-08 11:50:57 +00001808#ifdef CONFIG_PPC_ADV_DEBUG_REGS
Dave Kleikamp3bffb652010-02-08 11:51:18 +00001809static void handle_debug(struct pt_regs *regs, unsigned long debug_status)
1810{
1811 int changed = 0;
1812 /*
1813 * Determine the cause of the debug event, clear the
1814 * event flags and send a trap to the handler. Torez
1815 */
1816 if (debug_status & (DBSR_DAC1R | DBSR_DAC1W)) {
1817 dbcr_dac(current) &= ~(DBCR_DAC1R | DBCR_DAC1W);
1818#ifdef CONFIG_PPC_ADV_DEBUG_DAC_RANGE
Bharat Bhushan51ae8d42013-07-04 11:45:46 +05301819 current->thread.debug.dbcr2 &= ~DBCR2_DAC12MODE;
Dave Kleikamp3bffb652010-02-08 11:51:18 +00001820#endif
Eric W. Biederman47355042018-01-16 16:12:38 -06001821 do_send_trap(regs, mfspr(SPRN_DAC1), debug_status,
Dave Kleikamp3bffb652010-02-08 11:51:18 +00001822 5);
1823 changed |= 0x01;
1824 } else if (debug_status & (DBSR_DAC2R | DBSR_DAC2W)) {
1825 dbcr_dac(current) &= ~(DBCR_DAC2R | DBCR_DAC2W);
Eric W. Biederman47355042018-01-16 16:12:38 -06001826 do_send_trap(regs, mfspr(SPRN_DAC2), debug_status,
Dave Kleikamp3bffb652010-02-08 11:51:18 +00001827 6);
1828 changed |= 0x01;
1829 } else if (debug_status & DBSR_IAC1) {
Bharat Bhushan51ae8d42013-07-04 11:45:46 +05301830 current->thread.debug.dbcr0 &= ~DBCR0_IAC1;
Dave Kleikamp3bffb652010-02-08 11:51:18 +00001831 dbcr_iac_range(current) &= ~DBCR_IAC12MODE;
Eric W. Biederman47355042018-01-16 16:12:38 -06001832 do_send_trap(regs, mfspr(SPRN_IAC1), debug_status,
Dave Kleikamp3bffb652010-02-08 11:51:18 +00001833 1);
1834 changed |= 0x01;
1835 } else if (debug_status & DBSR_IAC2) {
Bharat Bhushan51ae8d42013-07-04 11:45:46 +05301836 current->thread.debug.dbcr0 &= ~DBCR0_IAC2;
Eric W. Biederman47355042018-01-16 16:12:38 -06001837 do_send_trap(regs, mfspr(SPRN_IAC2), debug_status,
Dave Kleikamp3bffb652010-02-08 11:51:18 +00001838 2);
1839 changed |= 0x01;
1840 } else if (debug_status & DBSR_IAC3) {
Bharat Bhushan51ae8d42013-07-04 11:45:46 +05301841 current->thread.debug.dbcr0 &= ~DBCR0_IAC3;
Dave Kleikamp3bffb652010-02-08 11:51:18 +00001842 dbcr_iac_range(current) &= ~DBCR_IAC34MODE;
Eric W. Biederman47355042018-01-16 16:12:38 -06001843 do_send_trap(regs, mfspr(SPRN_IAC3), debug_status,
Dave Kleikamp3bffb652010-02-08 11:51:18 +00001844 3);
1845 changed |= 0x01;
1846 } else if (debug_status & DBSR_IAC4) {
Bharat Bhushan51ae8d42013-07-04 11:45:46 +05301847 current->thread.debug.dbcr0 &= ~DBCR0_IAC4;
Eric W. Biederman47355042018-01-16 16:12:38 -06001848 do_send_trap(regs, mfspr(SPRN_IAC4), debug_status,
Dave Kleikamp3bffb652010-02-08 11:51:18 +00001849 4);
1850 changed |= 0x01;
1851 }
1852 /*
1853 * At the point this routine was called, the MSR(DE) was turned off.
1854 * Check all other debug flags and see if that bit needs to be turned
1855 * back on or not.
1856 */
Bharat Bhushan51ae8d42013-07-04 11:45:46 +05301857 if (DBCR_ACTIVE_EVENTS(current->thread.debug.dbcr0,
Bharat Bhushan95791982013-06-26 11:12:22 +05301858 current->thread.debug.dbcr1))
Dave Kleikamp3bffb652010-02-08 11:51:18 +00001859 regs->msr |= MSR_DE;
1860 else
1861 /* Make sure the IDM flag is off */
Bharat Bhushan51ae8d42013-07-04 11:45:46 +05301862 current->thread.debug.dbcr0 &= ~DBCR0_IDM;
Dave Kleikamp3bffb652010-02-08 11:51:18 +00001863
1864 if (changed & 0x01)
Bharat Bhushan51ae8d42013-07-04 11:45:46 +05301865 mtspr(SPRN_DBCR0, current->thread.debug.dbcr0);
Dave Kleikamp3bffb652010-02-08 11:51:18 +00001866}
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001867
Nicholas Piggin03465f82016-09-16 20:48:08 +10001868void DebugException(struct pt_regs *regs, unsigned long debug_status)
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001869{
Bharat Bhushan51ae8d42013-07-04 11:45:46 +05301870 current->thread.debug.dbsr = debug_status;
Dave Kleikamp3bffb652010-02-08 11:51:18 +00001871
Roland McGrathec097c82009-05-28 21:26:38 +00001872 /* Hack alert: On BookE, Branch Taken stops on the branch itself, while
1873 * on server, it stops on the target of the branch. In order to simulate
1874 * the server behaviour, we thus restart right away with a single step
1875 * instead of stopping here when hitting a BT
1876 */
1877 if (debug_status & DBSR_BT) {
1878 regs->msr &= ~MSR_DE;
1879
1880 /* Disable BT */
1881 mtspr(SPRN_DBCR0, mfspr(SPRN_DBCR0) & ~DBCR0_BT);
1882 /* Clear the BT event */
1883 mtspr(SPRN_DBSR, DBSR_BT);
1884
1885 /* Do the single step trick only when coming from userspace */
1886 if (user_mode(regs)) {
Bharat Bhushan51ae8d42013-07-04 11:45:46 +05301887 current->thread.debug.dbcr0 &= ~DBCR0_BT;
1888 current->thread.debug.dbcr0 |= DBCR0_IDM | DBCR0_IC;
Roland McGrathec097c82009-05-28 21:26:38 +00001889 regs->msr |= MSR_DE;
1890 return;
1891 }
1892
Naveen N. Rao6cc89ba2016-11-21 22:36:41 +05301893 if (kprobe_post_handler(regs))
1894 return;
1895
Roland McGrathec097c82009-05-28 21:26:38 +00001896 if (notify_die(DIE_SSTEP, "block_step", regs, 5,
1897 5, SIGTRAP) == NOTIFY_STOP) {
1898 return;
1899 }
1900 if (debugger_sstep(regs))
1901 return;
1902 } else if (debug_status & DBSR_IC) { /* Instruction complete */
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001903 regs->msr &= ~MSR_DE;
Kumar Galaf8279622008-06-26 02:01:37 -05001904
1905 /* Disable instruction completion */
1906 mtspr(SPRN_DBCR0, mfspr(SPRN_DBCR0) & ~DBCR0_IC);
1907 /* Clear the instruction completion event */
1908 mtspr(SPRN_DBSR, DBSR_IC);
1909
Naveen N. Rao6cc89ba2016-11-21 22:36:41 +05301910 if (kprobe_post_handler(regs))
1911 return;
1912
Kumar Galaf8279622008-06-26 02:01:37 -05001913 if (notify_die(DIE_SSTEP, "single_step", regs, 5,
1914 5, SIGTRAP) == NOTIFY_STOP) {
1915 return;
1916 }
1917
1918 if (debugger_sstep(regs))
1919 return;
1920
Dave Kleikamp3bffb652010-02-08 11:51:18 +00001921 if (user_mode(regs)) {
Bharat Bhushan51ae8d42013-07-04 11:45:46 +05301922 current->thread.debug.dbcr0 &= ~DBCR0_IC;
1923 if (DBCR_ACTIVE_EVENTS(current->thread.debug.dbcr0,
1924 current->thread.debug.dbcr1))
Dave Kleikamp3bffb652010-02-08 11:51:18 +00001925 regs->msr |= MSR_DE;
1926 else
1927 /* Make sure the IDM bit is off */
Bharat Bhushan51ae8d42013-07-04 11:45:46 +05301928 current->thread.debug.dbcr0 &= ~DBCR0_IDM;
Dave Kleikamp3bffb652010-02-08 11:51:18 +00001929 }
Kumar Galaf8279622008-06-26 02:01:37 -05001930
1931 _exception(SIGTRAP, regs, TRAP_TRACE, regs->nip);
Dave Kleikamp3bffb652010-02-08 11:51:18 +00001932 } else
1933 handle_debug(regs, debug_status);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001934}
Nicholas Piggin03465f82016-09-16 20:48:08 +10001935NOKPROBE_SYMBOL(DebugException);
Dave Kleikamp172ae2e2010-02-08 11:50:57 +00001936#endif /* CONFIG_PPC_ADV_DEBUG_REGS */
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001937
1938#if !defined(CONFIG_TAU_INT)
1939void TAUException(struct pt_regs *regs)
1940{
1941 printk("TAU trap at PC: %lx, MSR: %lx, vector=%lx %s\n",
1942 regs->nip, regs->msr, regs->trap, print_tainted());
1943}
1944#endif /* CONFIG_INT_TAU */
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001945
1946#ifdef CONFIG_ALTIVEC
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001947void altivec_assist_exception(struct pt_regs *regs)
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001948{
1949 int err;
1950
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001951 if (!user_mode(regs)) {
1952 printk(KERN_EMERG "VMX/Altivec assist exception in kernel mode"
1953 " at %lx\n", regs->nip);
Paul Mackerras8dad3f92005-10-06 13:27:05 +10001954 die("Kernel VMX/Altivec assist exception", regs, SIGILL);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001955 }
1956
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001957 flush_altivec_to_thread(current);
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001958
Anton Blanchardeecff812009-10-27 18:46:55 +00001959 PPC_WARN_EMULATED(altivec, regs);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001960 err = emulate_altivec(regs);
1961 if (err == 0) {
1962 regs->nip += 4; /* skip emulated instruction */
1963 emulate_single_step(regs);
1964 return;
1965 }
1966
1967 if (err == -EFAULT) {
1968 /* got an error reading the instruction */
1969 _exception(SIGSEGV, regs, SEGV_ACCERR, regs->nip);
1970 } else {
1971 /* didn't recognize the instruction */
1972 /* XXX quick hack for now: set the non-Java bit in the VSCR */
Christian Dietrich76462232011-06-04 05:36:54 +00001973 printk_ratelimited(KERN_ERR "Unrecognized altivec instruction "
1974 "in %s at %lx\n", current->comm, regs->nip);
Paul Mackerrasde79f7b2013-09-10 20:20:42 +10001975 current->thread.vr_state.vscr.u[3] |= 0x10000;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001976 }
1977}
1978#endif /* CONFIG_ALTIVEC */
1979
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001980#ifdef CONFIG_FSL_BOOKE
1981void CacheLockingException(struct pt_regs *regs, unsigned long address,
1982 unsigned long error_code)
1983{
1984 /* We treat cache locking instructions from the user
1985 * as priv ops, in the future we could try to do
1986 * something smarter
1987 */
1988 if (error_code & (ESR_DLK|ESR_ILK))
1989 _exception(SIGILL, regs, ILL_PRVOPC, regs->nip);
1990 return;
1991}
1992#endif /* CONFIG_FSL_BOOKE */
1993
1994#ifdef CONFIG_SPE
1995void SPEFloatingPointException(struct pt_regs *regs)
1996{
Liu Yu6a800f32008-10-28 11:50:21 +08001997 extern int do_spe_mathemu(struct pt_regs *regs);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001998 unsigned long spefscr;
1999 int fpexc_mode;
Eric W. Biedermanaeb1c0f2018-04-17 15:30:54 -05002000 int code = FPE_FLTUNK;
Liu Yu6a800f32008-10-28 11:50:21 +08002001 int err;
2002
yu liu685659e2011-06-14 18:34:25 -05002003 flush_spe_to_thread(current);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002004
2005 spefscr = current->thread.spefscr;
2006 fpexc_mode = current->thread.fpexc_mode;
2007
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002008 if ((spefscr & SPEFSCR_FOVF) && (fpexc_mode & PR_FP_EXC_OVF)) {
2009 code = FPE_FLTOVF;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002010 }
2011 else if ((spefscr & SPEFSCR_FUNF) && (fpexc_mode & PR_FP_EXC_UND)) {
2012 code = FPE_FLTUND;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002013 }
2014 else if ((spefscr & SPEFSCR_FDBZ) && (fpexc_mode & PR_FP_EXC_DIV))
2015 code = FPE_FLTDIV;
2016 else if ((spefscr & SPEFSCR_FINV) && (fpexc_mode & PR_FP_EXC_INV)) {
2017 code = FPE_FLTINV;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002018 }
2019 else if ((spefscr & (SPEFSCR_FG | SPEFSCR_FX)) && (fpexc_mode & PR_FP_EXC_RES))
2020 code = FPE_FLTRES;
2021
Liu Yu6a800f32008-10-28 11:50:21 +08002022 err = do_spe_mathemu(regs);
2023 if (err == 0) {
2024 regs->nip += 4; /* skip emulated instruction */
2025 emulate_single_step(regs);
2026 return;
2027 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002028
Liu Yu6a800f32008-10-28 11:50:21 +08002029 if (err == -EFAULT) {
2030 /* got an error reading the instruction */
2031 _exception(SIGSEGV, regs, SEGV_ACCERR, regs->nip);
2032 } else if (err == -EINVAL) {
2033 /* didn't recognize the instruction */
2034 printk(KERN_ERR "unrecognized spe instruction "
2035 "in %s at %lx\n", current->comm, regs->nip);
2036 } else {
2037 _exception(SIGFPE, regs, code, regs->nip);
2038 }
2039
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002040 return;
2041}
Liu Yu6a800f32008-10-28 11:50:21 +08002042
2043void SPEFloatingPointRoundException(struct pt_regs *regs)
2044{
2045 extern int speround_handler(struct pt_regs *regs);
2046 int err;
2047
2048 preempt_disable();
2049 if (regs->msr & MSR_SPE)
2050 giveup_spe(current);
2051 preempt_enable();
2052
2053 regs->nip -= 4;
2054 err = speround_handler(regs);
2055 if (err == 0) {
2056 regs->nip += 4; /* skip emulated instruction */
2057 emulate_single_step(regs);
2058 return;
2059 }
2060
2061 if (err == -EFAULT) {
2062 /* got an error reading the instruction */
2063 _exception(SIGSEGV, regs, SEGV_ACCERR, regs->nip);
2064 } else if (err == -EINVAL) {
2065 /* didn't recognize the instruction */
2066 printk(KERN_ERR "unrecognized spe instruction "
2067 "in %s at %lx\n", current->comm, regs->nip);
2068 } else {
Eric W. Biedermanaeb1c0f2018-04-17 15:30:54 -05002069 _exception(SIGFPE, regs, FPE_FLTUNK, regs->nip);
Liu Yu6a800f32008-10-28 11:50:21 +08002070 return;
2071 }
2072}
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002073#endif
2074
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10002075/*
2076 * We enter here if we get an unrecoverable exception, that is, one
2077 * that happened at a point where the RI (recoverable interrupt) bit
2078 * in the MSR is 0. This indicates that SRR0/1 are live, and that
2079 * we therefore lost state by taking this exception.
2080 */
2081void unrecoverable_exception(struct pt_regs *regs)
2082{
Christophe Leroy51423a92018-09-25 14:10:04 +00002083 pr_emerg("Unrecoverable exception %lx at %lx (msr=%lx)\n",
2084 regs->trap, regs->nip, regs->msr);
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10002085 die("Unrecoverable exception", regs, SIGABRT);
2086}
Naveen N. Rao15770a12017-06-29 23:19:19 +05302087NOKPROBE_SYMBOL(unrecoverable_exception);
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10002088
Jason Gunthorpe1e18c172012-10-05 08:07:15 +00002089#if defined(CONFIG_BOOKE_WDT) || defined(CONFIG_40x)
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002090/*
2091 * Default handler for a Watchdog exception,
2092 * spins until a reboot occurs
2093 */
2094void __attribute__ ((weak)) WatchdogHandler(struct pt_regs *regs)
2095{
2096 /* Generic WatchdogHandler, implement your own */
2097 mtspr(SPRN_TCR, mfspr(SPRN_TCR)&(~TCR_WIE));
2098 return;
2099}
2100
2101void WatchdogException(struct pt_regs *regs)
2102{
2103 printk (KERN_EMERG "PowerPC Book-E Watchdog Exception\n");
2104 WatchdogHandler(regs);
2105}
2106#endif
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10002107
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10002108/*
2109 * We enter here if we discover during exception entry that we are
2110 * running in supervisor mode with a userspace value in the stack pointer.
2111 */
2112void kernel_bad_stack(struct pt_regs *regs)
2113{
2114 printk(KERN_EMERG "Bad kernel stack pointer %lx at %lx\n",
2115 regs->gpr[1], regs->nip);
2116 die("Bad kernel stack pointer", regs, SIGABRT);
2117}
Naveen N. Rao15770a12017-06-29 23:19:19 +05302118NOKPROBE_SYMBOL(kernel_bad_stack);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002119
2120void __init trap_init(void)
2121{
2122}
Geert Uytterhoeven80947e72009-05-18 02:10:05 +00002123
2124
2125#ifdef CONFIG_PPC_EMULATED_STATS
2126
2127#define WARN_EMULATED_SETUP(type) .type = { .name = #type }
2128
2129struct ppc_emulated ppc_emulated = {
2130#ifdef CONFIG_ALTIVEC
2131 WARN_EMULATED_SETUP(altivec),
2132#endif
2133 WARN_EMULATED_SETUP(dcba),
2134 WARN_EMULATED_SETUP(dcbz),
2135 WARN_EMULATED_SETUP(fp_pair),
2136 WARN_EMULATED_SETUP(isel),
2137 WARN_EMULATED_SETUP(mcrxr),
2138 WARN_EMULATED_SETUP(mfpvr),
2139 WARN_EMULATED_SETUP(multiple),
2140 WARN_EMULATED_SETUP(popcntb),
2141 WARN_EMULATED_SETUP(spe),
2142 WARN_EMULATED_SETUP(string),
Scott Wooda3821b22013-10-28 22:07:59 -05002143 WARN_EMULATED_SETUP(sync),
Geert Uytterhoeven80947e72009-05-18 02:10:05 +00002144 WARN_EMULATED_SETUP(unaligned),
2145#ifdef CONFIG_MATH_EMULATION
2146 WARN_EMULATED_SETUP(math),
Geert Uytterhoeven80947e72009-05-18 02:10:05 +00002147#endif
2148#ifdef CONFIG_VSX
2149 WARN_EMULATED_SETUP(vsx),
2150#endif
Alexey Kardashevskiyefcac652011-03-02 15:18:48 +00002151#ifdef CONFIG_PPC64
2152 WARN_EMULATED_SETUP(mfdscr),
2153 WARN_EMULATED_SETUP(mtdscr),
Anton Blanchardf83319d2014-03-28 17:01:23 +11002154 WARN_EMULATED_SETUP(lq_stq),
Michael Neuling50803322017-09-15 15:25:48 +10002155 WARN_EMULATED_SETUP(lxvw4x),
2156 WARN_EMULATED_SETUP(lxvh8x),
2157 WARN_EMULATED_SETUP(lxvd2x),
2158 WARN_EMULATED_SETUP(lxvb16x),
Alexey Kardashevskiyefcac652011-03-02 15:18:48 +00002159#endif
Geert Uytterhoeven80947e72009-05-18 02:10:05 +00002160};
2161
2162u32 ppc_warn_emulated;
2163
2164void ppc_warn_emulated_print(const char *type)
2165{
Christian Dietrich76462232011-06-04 05:36:54 +00002166 pr_warn_ratelimited("%s used emulated %s instruction\n", current->comm,
2167 type);
Geert Uytterhoeven80947e72009-05-18 02:10:05 +00002168}
2169
2170static int __init ppc_warn_emulated_init(void)
2171{
2172 struct dentry *dir, *d;
2173 unsigned int i;
2174 struct ppc_emulated_entry *entries = (void *)&ppc_emulated;
2175
2176 if (!powerpc_debugfs_root)
2177 return -ENODEV;
2178
2179 dir = debugfs_create_dir("emulated_instructions",
2180 powerpc_debugfs_root);
2181 if (!dir)
2182 return -ENOMEM;
2183
Russell Currey57ad583f2017-01-12 14:54:13 +11002184 d = debugfs_create_u32("do_warn", 0644, dir,
Geert Uytterhoeven80947e72009-05-18 02:10:05 +00002185 &ppc_warn_emulated);
2186 if (!d)
2187 goto fail;
2188
2189 for (i = 0; i < sizeof(ppc_emulated)/sizeof(*entries); i++) {
Russell Currey57ad583f2017-01-12 14:54:13 +11002190 d = debugfs_create_u32(entries[i].name, 0644, dir,
Geert Uytterhoeven80947e72009-05-18 02:10:05 +00002191 (u32 *)&entries[i].val.counter);
2192 if (!d)
2193 goto fail;
2194 }
2195
2196 return 0;
2197
2198fail:
2199 debugfs_remove_recursive(dir);
2200 return -ENOMEM;
2201}
2202
2203device_initcall(ppc_warn_emulated_init);
2204
2205#endif /* CONFIG_PPC_EMULATED_STATS */