blob: d2518c3cbf040c6eff22edc0ae9ce38e9a7dad77 [file] [log] [blame]
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001/*
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002 * Copyright (C) 1995-1996 Gary Thomas (gdt@linuxppc.org)
Scott Woodfe04b112010-04-08 00:38:22 -05003 * Copyright 2007-2010 Freescale Semiconductor, Inc.
Paul Mackerras14cf11a2005-09-26 16:04:21 +10004 *
5 * This program is free software; you can redistribute it and/or
6 * modify it under the terms of the GNU General Public License
7 * as published by the Free Software Foundation; either version
8 * 2 of the License, or (at your option) any later version.
9 *
10 * Modified by Cort Dougan (cort@cs.nmt.edu)
11 * and Paul Mackerras (paulus@samba.org)
12 */
13
14/*
15 * This file handles the architecture-dependent parts of hardware exceptions
16 */
17
Paul Mackerras14cf11a2005-09-26 16:04:21 +100018#include <linux/errno.h>
19#include <linux/sched.h>
20#include <linux/kernel.h>
21#include <linux/mm.h>
22#include <linux/stddef.h>
23#include <linux/unistd.h>
Paul Mackerras8dad3f92005-10-06 13:27:05 +100024#include <linux/ptrace.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100025#include <linux/user.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100026#include <linux/interrupt.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100027#include <linux/init.h>
28#include <linux/module.h>
Paul Mackerras8dad3f92005-10-06 13:27:05 +100029#include <linux/prctl.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100030#include <linux/delay.h>
31#include <linux/kprobes.h>
Michael Ellermancc532912005-12-04 18:39:43 +110032#include <linux/kexec.h>
Michael Hanselmann5474c122006-06-25 05:47:08 -070033#include <linux/backlight.h>
Jeremy Fitzhardinge73c9cea2006-12-08 03:30:41 -080034#include <linux/bug.h>
Christoph Hellwig1eeb66a2007-05-08 00:27:03 -070035#include <linux/kdebug.h>
Geert Uytterhoeven80947e72009-05-18 02:10:05 +000036#include <linux/debugfs.h>
Christian Dietrich76462232011-06-04 05:36:54 +000037#include <linux/ratelimit.h>
Li Zhongba12eed2013-05-13 16:16:41 +000038#include <linux/context_tracking.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100039
Geert Uytterhoeven80947e72009-05-18 02:10:05 +000040#include <asm/emulated_ops.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100041#include <asm/pgtable.h>
42#include <asm/uaccess.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100043#include <asm/io.h>
Paul Mackerras86417782005-10-10 22:37:57 +100044#include <asm/machdep.h>
45#include <asm/rtas.h>
David Gibsonf7f6f4f2005-10-19 14:53:32 +100046#include <asm/pmc.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100047#include <asm/reg.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100048#ifdef CONFIG_PMAC_BACKLIGHT
49#include <asm/backlight.h>
50#endif
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +100051#ifdef CONFIG_PPC64
Paul Mackerras86417782005-10-10 22:37:57 +100052#include <asm/firmware.h>
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +100053#include <asm/processor.h>
Michael Neuling6ce6c622013-05-26 18:09:39 +000054#include <asm/tm.h>
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +100055#endif
David Wilderc0ce7d02006-06-23 15:29:34 -070056#include <asm/kexec.h>
Kumar Gala16c57b32009-02-10 20:10:44 +000057#include <asm/ppc-opcode.h>
Shaohui Xiecce1f102010-11-18 14:57:32 +080058#include <asm/rio.h>
Mahesh Salgaonkarebaeb5a2012-02-16 01:14:45 +000059#include <asm/fadump.h>
David Howellsae3a1972012-03-28 18:30:02 +010060#include <asm/switch_to.h>
Michael Neulingf54db642013-02-13 16:21:39 +000061#include <asm/tm.h>
David Howellsae3a1972012-03-28 18:30:02 +010062#include <asm/debug.h>
Daniel Axtens42f5b4c2016-05-18 11:16:50 +100063#include <asm/asm-prototypes.h>
Hongtao Jia4e0e3432013-04-28 13:20:08 +080064#include <sysdev/fsl_pci.h>
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +100065
Olof Johansson7dbb9222008-01-31 14:34:47 +110066#if defined(CONFIG_DEBUGGER) || defined(CONFIG_KEXEC)
Anton Blanchard5be34922010-01-12 00:50:14 +000067int (*__debugger)(struct pt_regs *regs) __read_mostly;
68int (*__debugger_ipi)(struct pt_regs *regs) __read_mostly;
69int (*__debugger_bpt)(struct pt_regs *regs) __read_mostly;
70int (*__debugger_sstep)(struct pt_regs *regs) __read_mostly;
71int (*__debugger_iabr_match)(struct pt_regs *regs) __read_mostly;
Michael Neuling9422de32012-12-20 14:06:44 +000072int (*__debugger_break_match)(struct pt_regs *regs) __read_mostly;
Anton Blanchard5be34922010-01-12 00:50:14 +000073int (*__debugger_fault_handler)(struct pt_regs *regs) __read_mostly;
Paul Mackerras14cf11a2005-09-26 16:04:21 +100074
75EXPORT_SYMBOL(__debugger);
76EXPORT_SYMBOL(__debugger_ipi);
77EXPORT_SYMBOL(__debugger_bpt);
78EXPORT_SYMBOL(__debugger_sstep);
79EXPORT_SYMBOL(__debugger_iabr_match);
Michael Neuling9422de32012-12-20 14:06:44 +000080EXPORT_SYMBOL(__debugger_break_match);
Paul Mackerras14cf11a2005-09-26 16:04:21 +100081EXPORT_SYMBOL(__debugger_fault_handler);
82#endif
83
Michael Neuling8b3c34c2013-02-13 16:21:32 +000084/* Transactional Memory trap debug */
85#ifdef TM_DEBUG_SW
86#define TM_DEBUG(x...) printk(KERN_INFO x)
87#else
88#define TM_DEBUG(x...) do { } while(0)
89#endif
90
Paul Mackerras14cf11a2005-09-26 16:04:21 +100091/*
92 * Trap & Exception support
93 */
94
anton@samba.org6031d9d2007-03-20 20:38:12 -050095#ifdef CONFIG_PMAC_BACKLIGHT
96static void pmac_backlight_unblank(void)
97{
98 mutex_lock(&pmac_backlight_mutex);
99 if (pmac_backlight) {
100 struct backlight_properties *props;
101
102 props = &pmac_backlight->props;
103 props->brightness = props->max_brightness;
104 props->power = FB_BLANK_UNBLANK;
105 backlight_update_status(pmac_backlight);
106 }
107 mutex_unlock(&pmac_backlight_mutex);
108}
109#else
110static inline void pmac_backlight_unblank(void) { }
111#endif
112
Anton Blanchard760ca4d2011-11-30 00:23:13 +0000113static arch_spinlock_t die_lock = __ARCH_SPIN_LOCK_UNLOCKED;
114static int die_owner = -1;
115static unsigned int die_nest_count;
116static int die_counter;
117
118static unsigned __kprobes long oops_begin(struct pt_regs *regs)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000119{
Anton Blanchard760ca4d2011-11-30 00:23:13 +0000120 int cpu;
anton@samba.org34c2a142007-03-20 20:38:13 -0500121 unsigned long flags;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000122
123 if (debugger(regs))
124 return 1;
125
anton@samba.org293e4682007-03-20 20:38:11 -0500126 oops_enter();
127
Anton Blanchard760ca4d2011-11-30 00:23:13 +0000128 /* racy, but better than risking deadlock. */
129 raw_local_irq_save(flags);
130 cpu = smp_processor_id();
131 if (!arch_spin_trylock(&die_lock)) {
132 if (cpu == die_owner)
133 /* nested oops. should stop eventually */;
134 else
135 arch_spin_lock(&die_lock);
anton@samba.org34c2a142007-03-20 20:38:13 -0500136 }
Anton Blanchard760ca4d2011-11-30 00:23:13 +0000137 die_nest_count++;
138 die_owner = cpu;
139 console_verbose();
140 bust_spinlocks(1);
141 if (machine_is(powermac))
142 pmac_backlight_unblank();
143 return flags;
144}
Michael Hanselmann5474c122006-06-25 05:47:08 -0700145
Anton Blanchard760ca4d2011-11-30 00:23:13 +0000146static void __kprobes oops_end(unsigned long flags, struct pt_regs *regs,
147 int signr)
148{
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000149 bust_spinlocks(0);
Anton Blanchard760ca4d2011-11-30 00:23:13 +0000150 die_owner = -1;
Rusty Russell373d4d02013-01-21 17:17:39 +1030151 add_taint(TAINT_DIE, LOCKDEP_NOW_UNRELIABLE);
Anton Blanchard760ca4d2011-11-30 00:23:13 +0000152 die_nest_count--;
Anton Blanchard58154c82011-11-30 00:23:09 +0000153 oops_exit();
154 printk("\n");
Anton Blanchard760ca4d2011-11-30 00:23:13 +0000155 if (!die_nest_count)
156 /* Nest count reaches zero, release the lock. */
157 arch_spin_unlock(&die_lock);
158 raw_local_irq_restore(flags);
David Wilderc0ce7d02006-06-23 15:29:34 -0700159
Mahesh Salgaonkarebaeb5a2012-02-16 01:14:45 +0000160 crash_fadump(regs, "die oops");
161
Anton Blanchard9b00ac02011-11-30 00:23:10 +0000162 /*
163 * A system reset (0x100) is a request to dump, so we always send
164 * it through the crashdump code.
165 */
166 if (kexec_should_crash(current) || (TRAP(regs) == 0x100)) {
David Wilderc0ce7d02006-06-23 15:29:34 -0700167 crash_kexec(regs);
Anton Blanchard9b00ac02011-11-30 00:23:10 +0000168
169 /*
170 * We aren't the primary crash CPU. We need to send it
171 * to a holding pattern to avoid it ending up in the panic
172 * code.
173 */
174 crash_kexec_secondary(regs);
175 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000176
Anton Blanchard760ca4d2011-11-30 00:23:13 +0000177 if (!signr)
178 return;
179
Anton Blanchard58154c82011-11-30 00:23:09 +0000180 /*
181 * While our oops output is serialised by a spinlock, output
182 * from panic() called below can race and corrupt it. If we
183 * know we are going to panic, delay for 1 second so we have a
184 * chance to get clean backtraces from all CPUs that are oopsing.
185 */
186 if (in_interrupt() || panic_on_oops || !current->pid ||
187 is_global_init(current)) {
188 mdelay(MSEC_PER_SEC);
189 }
190
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000191 if (in_interrupt())
192 panic("Fatal exception in interrupt");
Hormscea6a4b2006-07-30 03:03:34 -0700193 if (panic_on_oops)
Horms012c4372006-08-13 23:24:22 -0700194 panic("Fatal exception");
Anton Blanchard760ca4d2011-11-30 00:23:13 +0000195 do_exit(signr);
196}
Hormscea6a4b2006-07-30 03:03:34 -0700197
Anton Blanchard760ca4d2011-11-30 00:23:13 +0000198static int __kprobes __die(const char *str, struct pt_regs *regs, long err)
199{
200 printk("Oops: %s, sig: %ld [#%d]\n", str, err, ++die_counter);
201#ifdef CONFIG_PREEMPT
202 printk("PREEMPT ");
203#endif
204#ifdef CONFIG_SMP
205 printk("SMP NR_CPUS=%d ", NR_CPUS);
206#endif
Joonsoo Kime7df0d82016-03-17 14:17:59 -0700207 if (debug_pagealloc_enabled())
208 printk("DEBUG_PAGEALLOC ");
Anton Blanchard760ca4d2011-11-30 00:23:13 +0000209#ifdef CONFIG_NUMA
210 printk("NUMA ");
211#endif
212 printk("%s\n", ppc_md.name ? ppc_md.name : "");
213
214 if (notify_die(DIE_OOPS, str, regs, err, 255, SIGSEGV) == NOTIFY_STOP)
215 return 1;
216
217 print_modules();
218 show_regs(regs);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000219
220 return 0;
221}
222
Anton Blanchard760ca4d2011-11-30 00:23:13 +0000223void die(const char *str, struct pt_regs *regs, long err)
224{
225 unsigned long flags = oops_begin(regs);
226
227 if (__die(str, regs, err))
228 err = 0;
229 oops_end(flags, regs, err);
230}
231
Oleg Nesterov25baa352009-12-15 16:47:18 -0800232void user_single_step_siginfo(struct task_struct *tsk,
233 struct pt_regs *regs, siginfo_t *info)
234{
235 memset(info, 0, sizeof(*info));
236 info->si_signo = SIGTRAP;
237 info->si_code = TRAP_TRACE;
238 info->si_addr = (void __user *)regs->nip;
239}
240
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000241void _exception(int signr, struct pt_regs *regs, int code, unsigned long addr)
242{
243 siginfo_t info;
Olof Johanssond0c3d532007-10-12 10:20:07 +1000244 const char fmt32[] = KERN_INFO "%s[%d]: unhandled signal %d " \
245 "at %08lx nip %08lx lr %08lx code %x\n";
246 const char fmt64[] = KERN_INFO "%s[%d]: unhandled signal %d " \
247 "at %016lx nip %016lx lr %016lx code %x\n";
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000248
249 if (!user_mode(regs)) {
Anton Blanchard760ca4d2011-11-30 00:23:13 +0000250 die("Exception in kernel mode", regs, signr);
251 return;
252 }
253
254 if (show_unhandled_signals && unhandled_signal(current, signr)) {
Christian Dietrich76462232011-06-04 05:36:54 +0000255 printk_ratelimited(regs->msr & MSR_64BIT ? fmt64 : fmt32,
256 current->comm, current->pid, signr,
257 addr, regs->nip, regs->link, code);
258 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000259
Benjamin Herrenschmidta3512b22012-05-08 13:38:50 +1000260 if (arch_irqs_disabled() && !arch_irq_disabled_regs(regs))
Benjamin Herrenschmidt9f2f79e2012-03-01 15:47:44 +1100261 local_irq_enable();
262
Ananth N Mavinakayanahalli41ab5262012-08-23 21:27:09 +0000263 current->thread.trap_nr = code;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000264 memset(&info, 0, sizeof(info));
265 info.si_signo = signr;
266 info.si_code = code;
267 info.si_addr = (void __user *) addr;
268 force_sig_info(signr, &info, current);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000269}
270
271#ifdef CONFIG_PPC64
272void system_reset_exception(struct pt_regs *regs)
273{
274 /* See if any machine dependent calls */
Arnd Bergmannc902be72006-01-04 19:55:53 +0000275 if (ppc_md.system_reset_exception) {
276 if (ppc_md.system_reset_exception(regs))
277 return;
278 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000279
Paul Mackerras8dad3f92005-10-06 13:27:05 +1000280 die("System Reset", regs, SIGABRT);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000281
282 /* Must die if the interrupt is not recoverable */
283 if (!(regs->msr & MSR_RI))
284 panic("Unrecoverable System Reset");
285
286 /* What should we do here? We could issue a shutdown or hard reset. */
287}
Mahesh Salgaonkar1e9b4502013-10-30 20:04:08 +0530288
289/*
290 * This function is called in real mode. Strictly no printk's please.
291 *
292 * regs->nip and regs->msr contains srr0 and ssr1.
293 */
294long machine_check_early(struct pt_regs *regs)
295{
Mahesh Salgaonkar4c703412013-10-30 20:04:40 +0530296 long handled = 0;
297
Christoph Lameter69111ba2014-10-21 15:23:25 -0500298 __this_cpu_inc(irq_stat.mce_exceptions);
Mahesh Salgaonkare6654d52014-06-11 14:18:07 +0530299
Daniel Axtens27ea2c42015-06-15 13:25:19 +1000300 add_taint(TAINT_MACHINE_CHECK, LOCKDEP_NOW_UNRELIABLE);
301
Mahesh Salgaonkar4c703412013-10-30 20:04:40 +0530302 if (cur_cpu_spec && cur_cpu_spec->machine_check_early)
303 handled = cur_cpu_spec->machine_check_early(regs);
304 return handled;
Mahesh Salgaonkar1e9b4502013-10-30 20:04:08 +0530305}
306
Mahesh Salgaonkar0869b6f2014-07-29 18:40:01 +0530307long hmi_exception_realmode(struct pt_regs *regs)
308{
Christoph Lameter69111ba2014-10-21 15:23:25 -0500309 __this_cpu_inc(irq_stat.hmi_exceptions);
Mahesh Salgaonkar0869b6f2014-07-29 18:40:01 +0530310
311 if (ppc_md.hmi_exception_early)
312 ppc_md.hmi_exception_early(regs);
313
314 return 0;
315}
316
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000317#endif
318
319/*
320 * I/O accesses can cause machine checks on powermacs.
321 * Check if the NIP corresponds to the address of a sync
322 * instruction for which there is an entry in the exception
323 * table.
324 * Note that the 601 only takes a machine check on TEA
325 * (transfer error ack) signal assertion, and does not
326 * set any of the top 16 bits of SRR1.
327 * -- paulus.
328 */
329static inline int check_io_access(struct pt_regs *regs)
330{
Benjamin Herrenschmidt68a64352006-11-13 09:27:39 +1100331#ifdef CONFIG_PPC32
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000332 unsigned long msr = regs->msr;
333 const struct exception_table_entry *entry;
334 unsigned int *nip = (unsigned int *)regs->nip;
335
336 if (((msr & 0xffff0000) == 0 || (msr & (0x80000 | 0x40000)))
337 && (entry = search_exception_tables(regs->nip)) != NULL) {
338 /*
339 * Check that it's a sync instruction, or somewhere
340 * in the twi; isync; nop sequence that inb/inw/inl uses.
341 * As the address is in the exception table
342 * we should be able to read the instr there.
343 * For the debug message, we look at the preceding
344 * load or store.
345 */
346 if (*nip == 0x60000000) /* nop */
347 nip -= 2;
348 else if (*nip == 0x4c00012c) /* isync */
349 --nip;
350 if (*nip == 0x7c0004ac || (*nip >> 26) == 3) {
351 /* sync or twi */
352 unsigned int rb;
353
354 --nip;
355 rb = (*nip >> 11) & 0x1f;
356 printk(KERN_DEBUG "%s bad port %lx at %p\n",
357 (*nip & 0x100)? "OUT to": "IN from",
358 regs->gpr[rb] - _IO_BASE, nip);
359 regs->msr |= MSR_RI;
360 regs->nip = entry->fixup;
361 return 1;
362 }
363 }
Benjamin Herrenschmidt68a64352006-11-13 09:27:39 +1100364#endif /* CONFIG_PPC32 */
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000365 return 0;
366}
367
Dave Kleikamp172ae2e2010-02-08 11:50:57 +0000368#ifdef CONFIG_PPC_ADV_DEBUG_REGS
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000369/* On 4xx, the reason for the machine check or program exception
370 is in the ESR. */
371#define get_reason(regs) ((regs)->dsisr)
372#ifndef CONFIG_FSL_BOOKE
373#define get_mc_reason(regs) ((regs)->dsisr)
374#else
Scott Woodfe04b112010-04-08 00:38:22 -0500375#define get_mc_reason(regs) (mfspr(SPRN_MCSR))
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000376#endif
377#define REASON_FP ESR_FP
378#define REASON_ILLEGAL (ESR_PIL | ESR_PUO)
379#define REASON_PRIVILEGED ESR_PPR
380#define REASON_TRAP ESR_PTR
381
382/* single-step stuff */
Bharat Bhushan51ae8d42013-07-04 11:45:46 +0530383#define single_stepping(regs) (current->thread.debug.dbcr0 & DBCR0_IC)
384#define clear_single_step(regs) (current->thread.debug.dbcr0 &= ~DBCR0_IC)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000385
386#else
387/* On non-4xx, the reason for the machine check or program
388 exception is in the MSR. */
389#define get_reason(regs) ((regs)->msr)
390#define get_mc_reason(regs) ((regs)->msr)
Michael Neuling8b3c34c2013-02-13 16:21:32 +0000391#define REASON_TM 0x200000
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000392#define REASON_FP 0x100000
393#define REASON_ILLEGAL 0x80000
394#define REASON_PRIVILEGED 0x40000
395#define REASON_TRAP 0x20000
396
397#define single_stepping(regs) ((regs)->msr & MSR_SE)
398#define clear_single_step(regs) ((regs)->msr &= ~MSR_SE)
399#endif
400
Benjamin Herrenschmidt47c0bd12007-12-21 15:39:21 +1100401#if defined(CONFIG_4xx)
402int machine_check_4xx(struct pt_regs *regs)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000403{
Kumar Gala1a6a4ff2006-03-30 21:11:15 -0600404 unsigned long reason = get_mc_reason(regs);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000405
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000406 if (reason & ESR_IMCP) {
407 printk("Instruction");
408 mtspr(SPRN_ESR, reason & ~ESR_IMCP);
409 } else
410 printk("Data");
411 printk(" machine check in kernel mode.\n");
Benjamin Herrenschmidt47c0bd12007-12-21 15:39:21 +1100412
413 return 0;
414}
415
416int machine_check_440A(struct pt_regs *regs)
417{
418 unsigned long reason = get_mc_reason(regs);
419
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000420 printk("Machine check in kernel mode.\n");
421 if (reason & ESR_IMCP){
422 printk("Instruction Synchronous Machine Check exception\n");
423 mtspr(SPRN_ESR, reason & ~ESR_IMCP);
424 }
425 else {
426 u32 mcsr = mfspr(SPRN_MCSR);
427 if (mcsr & MCSR_IB)
428 printk("Instruction Read PLB Error\n");
429 if (mcsr & MCSR_DRB)
430 printk("Data Read PLB Error\n");
431 if (mcsr & MCSR_DWB)
432 printk("Data Write PLB Error\n");
433 if (mcsr & MCSR_TLBP)
434 printk("TLB Parity Error\n");
435 if (mcsr & MCSR_ICP){
436 flush_instruction_cache();
437 printk("I-Cache Parity Error\n");
438 }
439 if (mcsr & MCSR_DCSP)
440 printk("D-Cache Search Parity Error\n");
441 if (mcsr & MCSR_DCFP)
442 printk("D-Cache Flush Parity Error\n");
443 if (mcsr & MCSR_IMPE)
444 printk("Machine Check exception is imprecise\n");
445
446 /* Clear MCSR */
447 mtspr(SPRN_MCSR, mcsr);
448 }
Benjamin Herrenschmidt47c0bd12007-12-21 15:39:21 +1100449 return 0;
450}
Dave Kleikampfc5e7092010-03-05 03:43:18 +0000451
452int machine_check_47x(struct pt_regs *regs)
453{
454 unsigned long reason = get_mc_reason(regs);
455 u32 mcsr;
456
457 printk(KERN_ERR "Machine check in kernel mode.\n");
458 if (reason & ESR_IMCP) {
459 printk(KERN_ERR
460 "Instruction Synchronous Machine Check exception\n");
461 mtspr(SPRN_ESR, reason & ~ESR_IMCP);
462 return 0;
463 }
464 mcsr = mfspr(SPRN_MCSR);
465 if (mcsr & MCSR_IB)
466 printk(KERN_ERR "Instruction Read PLB Error\n");
467 if (mcsr & MCSR_DRB)
468 printk(KERN_ERR "Data Read PLB Error\n");
469 if (mcsr & MCSR_DWB)
470 printk(KERN_ERR "Data Write PLB Error\n");
471 if (mcsr & MCSR_TLBP)
472 printk(KERN_ERR "TLB Parity Error\n");
473 if (mcsr & MCSR_ICP) {
474 flush_instruction_cache();
475 printk(KERN_ERR "I-Cache Parity Error\n");
476 }
477 if (mcsr & MCSR_DCSP)
478 printk(KERN_ERR "D-Cache Search Parity Error\n");
479 if (mcsr & PPC47x_MCSR_GPR)
480 printk(KERN_ERR "GPR Parity Error\n");
481 if (mcsr & PPC47x_MCSR_FPR)
482 printk(KERN_ERR "FPR Parity Error\n");
483 if (mcsr & PPC47x_MCSR_IPR)
484 printk(KERN_ERR "Machine Check exception is imprecise\n");
485
486 /* Clear MCSR */
487 mtspr(SPRN_MCSR, mcsr);
488
489 return 0;
490}
Benjamin Herrenschmidt47c0bd12007-12-21 15:39:21 +1100491#elif defined(CONFIG_E500)
Scott Woodfe04b112010-04-08 00:38:22 -0500492int machine_check_e500mc(struct pt_regs *regs)
493{
494 unsigned long mcsr = mfspr(SPRN_MCSR);
495 unsigned long reason = mcsr;
496 int recoverable = 1;
497
Scott Wood82a9a482011-06-16 14:09:17 -0500498 if (reason & MCSR_LD) {
Shaohui Xiecce1f102010-11-18 14:57:32 +0800499 recoverable = fsl_rio_mcheck_exception(regs);
500 if (recoverable == 1)
501 goto silent_out;
502 }
503
Scott Woodfe04b112010-04-08 00:38:22 -0500504 printk("Machine check in kernel mode.\n");
505 printk("Caused by (from MCSR=%lx): ", reason);
506
507 if (reason & MCSR_MCP)
508 printk("Machine Check Signal\n");
509
510 if (reason & MCSR_ICPERR) {
511 printk("Instruction Cache Parity Error\n");
512
513 /*
514 * This is recoverable by invalidating the i-cache.
515 */
516 mtspr(SPRN_L1CSR1, mfspr(SPRN_L1CSR1) | L1CSR1_ICFI);
517 while (mfspr(SPRN_L1CSR1) & L1CSR1_ICFI)
518 ;
519
520 /*
521 * This will generally be accompanied by an instruction
522 * fetch error report -- only treat MCSR_IF as fatal
523 * if it wasn't due to an L1 parity error.
524 */
525 reason &= ~MCSR_IF;
526 }
527
528 if (reason & MCSR_DCPERR_MC) {
529 printk("Data Cache Parity Error\n");
Kumar Gala37caf9f2011-08-27 06:14:23 -0500530
531 /*
532 * In write shadow mode we auto-recover from the error, but it
533 * may still get logged and cause a machine check. We should
534 * only treat the non-write shadow case as non-recoverable.
535 */
536 if (!(mfspr(SPRN_L1CSR2) & L1CSR2_DCWS))
537 recoverable = 0;
Scott Woodfe04b112010-04-08 00:38:22 -0500538 }
539
540 if (reason & MCSR_L2MMU_MHIT) {
541 printk("Hit on multiple TLB entries\n");
542 recoverable = 0;
543 }
544
545 if (reason & MCSR_NMI)
546 printk("Non-maskable interrupt\n");
547
548 if (reason & MCSR_IF) {
549 printk("Instruction Fetch Error Report\n");
550 recoverable = 0;
551 }
552
553 if (reason & MCSR_LD) {
554 printk("Load Error Report\n");
555 recoverable = 0;
556 }
557
558 if (reason & MCSR_ST) {
559 printk("Store Error Report\n");
560 recoverable = 0;
561 }
562
563 if (reason & MCSR_LDG) {
564 printk("Guarded Load Error Report\n");
565 recoverable = 0;
566 }
567
568 if (reason & MCSR_TLBSYNC)
569 printk("Simultaneous tlbsync operations\n");
570
571 if (reason & MCSR_BSL2_ERR) {
572 printk("Level 2 Cache Error\n");
573 recoverable = 0;
574 }
575
576 if (reason & MCSR_MAV) {
577 u64 addr;
578
579 addr = mfspr(SPRN_MCAR);
580 addr |= (u64)mfspr(SPRN_MCARU) << 32;
581
582 printk("Machine Check %s Address: %#llx\n",
583 reason & MCSR_MEA ? "Effective" : "Physical", addr);
584 }
585
Shaohui Xiecce1f102010-11-18 14:57:32 +0800586silent_out:
Scott Woodfe04b112010-04-08 00:38:22 -0500587 mtspr(SPRN_MCSR, mcsr);
588 return mfspr(SPRN_MCSR) == 0 && recoverable;
589}
590
Benjamin Herrenschmidt47c0bd12007-12-21 15:39:21 +1100591int machine_check_e500(struct pt_regs *regs)
592{
593 unsigned long reason = get_mc_reason(regs);
594
Shaohui Xiecce1f102010-11-18 14:57:32 +0800595 if (reason & MCSR_BUS_RBERR) {
596 if (fsl_rio_mcheck_exception(regs))
597 return 1;
Hongtao Jia4e0e3432013-04-28 13:20:08 +0800598 if (fsl_pci_mcheck_exception(regs))
599 return 1;
Shaohui Xiecce1f102010-11-18 14:57:32 +0800600 }
601
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000602 printk("Machine check in kernel mode.\n");
603 printk("Caused by (from MCSR=%lx): ", reason);
604
605 if (reason & MCSR_MCP)
606 printk("Machine Check Signal\n");
607 if (reason & MCSR_ICPERR)
608 printk("Instruction Cache Parity Error\n");
609 if (reason & MCSR_DCP_PERR)
610 printk("Data Cache Push Parity Error\n");
611 if (reason & MCSR_DCPERR)
612 printk("Data Cache Parity Error\n");
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000613 if (reason & MCSR_BUS_IAERR)
614 printk("Bus - Instruction Address Error\n");
615 if (reason & MCSR_BUS_RAERR)
616 printk("Bus - Read Address Error\n");
617 if (reason & MCSR_BUS_WAERR)
618 printk("Bus - Write Address Error\n");
619 if (reason & MCSR_BUS_IBERR)
620 printk("Bus - Instruction Data Error\n");
621 if (reason & MCSR_BUS_RBERR)
622 printk("Bus - Read Data Bus Error\n");
623 if (reason & MCSR_BUS_WBERR)
Wladislav Wiebec1528332014-06-17 15:30:53 +0200624 printk("Bus - Write Data Bus Error\n");
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000625 if (reason & MCSR_BUS_IPERR)
626 printk("Bus - Instruction Parity Error\n");
627 if (reason & MCSR_BUS_RPERR)
628 printk("Bus - Read Parity Error\n");
Benjamin Herrenschmidt47c0bd12007-12-21 15:39:21 +1100629
630 return 0;
631}
Kumar Gala4490c062010-10-08 08:32:11 -0500632
633int machine_check_generic(struct pt_regs *regs)
634{
635 return 0;
636}
Benjamin Herrenschmidt47c0bd12007-12-21 15:39:21 +1100637#elif defined(CONFIG_E200)
638int machine_check_e200(struct pt_regs *regs)
639{
640 unsigned long reason = get_mc_reason(regs);
641
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000642 printk("Machine check in kernel mode.\n");
643 printk("Caused by (from MCSR=%lx): ", reason);
644
645 if (reason & MCSR_MCP)
646 printk("Machine Check Signal\n");
647 if (reason & MCSR_CP_PERR)
648 printk("Cache Push Parity Error\n");
649 if (reason & MCSR_CPERR)
650 printk("Cache Parity Error\n");
651 if (reason & MCSR_EXCP_ERR)
652 printk("ISI, ITLB, or Bus Error on first instruction fetch for an exception handler\n");
653 if (reason & MCSR_BUS_IRERR)
654 printk("Bus - Read Bus Error on instruction fetch\n");
655 if (reason & MCSR_BUS_DRERR)
656 printk("Bus - Read Bus Error on data load\n");
657 if (reason & MCSR_BUS_WRERR)
658 printk("Bus - Write Bus Error on buffered store or cache line push\n");
Benjamin Herrenschmidt47c0bd12007-12-21 15:39:21 +1100659
660 return 0;
661}
662#else
663int machine_check_generic(struct pt_regs *regs)
664{
665 unsigned long reason = get_mc_reason(regs);
666
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000667 printk("Machine check in kernel mode.\n");
668 printk("Caused by (from SRR1=%lx): ", reason);
669 switch (reason & 0x601F0000) {
670 case 0x80000:
671 printk("Machine check signal\n");
672 break;
673 case 0: /* for 601 */
674 case 0x40000:
675 case 0x140000: /* 7450 MSS error and TEA */
676 printk("Transfer error ack signal\n");
677 break;
678 case 0x20000:
679 printk("Data parity error signal\n");
680 break;
681 case 0x10000:
682 printk("Address parity error signal\n");
683 break;
684 case 0x20000000:
685 printk("L1 Data Cache error\n");
686 break;
687 case 0x40000000:
688 printk("L1 Instruction Cache error\n");
689 break;
690 case 0x00100000:
691 printk("L2 data cache parity error\n");
692 break;
693 default:
694 printk("Unknown values in msr\n");
695 }
Olof Johansson75918a42007-09-21 05:11:20 +1000696 return 0;
697}
Benjamin Herrenschmidt47c0bd12007-12-21 15:39:21 +1100698#endif /* everything else */
Olof Johansson75918a42007-09-21 05:11:20 +1000699
700void machine_check_exception(struct pt_regs *regs)
701{
Li Zhongba12eed2013-05-13 16:16:41 +0000702 enum ctx_state prev_state = exception_enter();
Olof Johansson75918a42007-09-21 05:11:20 +1000703 int recover = 0;
704
Christoph Lameter69111ba2014-10-21 15:23:25 -0500705 __this_cpu_inc(irq_stat.mce_exceptions);
Anton Blanchard89713ed2010-01-31 20:34:06 +0000706
Benjamin Herrenschmidt47c0bd12007-12-21 15:39:21 +1100707 /* See if any machine dependent calls. In theory, we would want
708 * to call the CPU first, and call the ppc_md. one if the CPU
709 * one returns a positive number. However there is existing code
710 * that assumes the board gets a first chance, so let's keep it
711 * that way for now and fix things later. --BenH.
712 */
Olof Johansson75918a42007-09-21 05:11:20 +1000713 if (ppc_md.machine_check_exception)
714 recover = ppc_md.machine_check_exception(regs);
Benjamin Herrenschmidt47c0bd12007-12-21 15:39:21 +1100715 else if (cur_cpu_spec->machine_check)
716 recover = cur_cpu_spec->machine_check(regs);
Olof Johansson75918a42007-09-21 05:11:20 +1000717
Benjamin Herrenschmidt47c0bd12007-12-21 15:39:21 +1100718 if (recover > 0)
Li Zhongba12eed2013-05-13 16:16:41 +0000719 goto bail;
Olof Johansson75918a42007-09-21 05:11:20 +1000720
Olof Johansson75918a42007-09-21 05:11:20 +1000721#if defined(CONFIG_8xx) && defined(CONFIG_PCI)
Benjamin Herrenschmidt47c0bd12007-12-21 15:39:21 +1100722 /* the qspan pci read routines can cause machine checks -- Cort
723 *
724 * yuck !!! that totally needs to go away ! There are better ways
725 * to deal with that than having a wart in the mcheck handler.
726 * -- BenH
727 */
Olof Johansson75918a42007-09-21 05:11:20 +1000728 bad_page_fault(regs, regs->dar, SIGBUS);
Li Zhongba12eed2013-05-13 16:16:41 +0000729 goto bail;
Olof Johansson75918a42007-09-21 05:11:20 +1000730#endif
731
Anton Blancharda4435062011-01-11 19:45:31 +0000732 if (debugger_fault_handler(regs))
Li Zhongba12eed2013-05-13 16:16:41 +0000733 goto bail;
Olof Johansson75918a42007-09-21 05:11:20 +1000734
735 if (check_io_access(regs))
Li Zhongba12eed2013-05-13 16:16:41 +0000736 goto bail;
Olof Johansson75918a42007-09-21 05:11:20 +1000737
Paul Mackerras8dad3f92005-10-06 13:27:05 +1000738 die("Machine check", regs, SIGBUS);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000739
740 /* Must die if the interrupt is not recoverable */
741 if (!(regs->msr & MSR_RI))
742 panic("Unrecoverable Machine check");
Li Zhongba12eed2013-05-13 16:16:41 +0000743
744bail:
745 exception_exit(prev_state);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000746}
747
748void SMIException(struct pt_regs *regs)
749{
750 die("System Management Interrupt", regs, SIGABRT);
751}
752
Mahesh Salgaonkar0869b6f2014-07-29 18:40:01 +0530753void handle_hmi_exception(struct pt_regs *regs)
754{
755 struct pt_regs *old_regs;
756
757 old_regs = set_irq_regs(regs);
758 irq_enter();
759
760 if (ppc_md.handle_hmi_exception)
761 ppc_md.handle_hmi_exception(regs);
762
763 irq_exit();
764 set_irq_regs(old_regs);
765}
766
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +1000767void unknown_exception(struct pt_regs *regs)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000768{
Li Zhongba12eed2013-05-13 16:16:41 +0000769 enum ctx_state prev_state = exception_enter();
770
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000771 printk("Bad trap at PC: %lx, SR: %lx, vector=%lx\n",
772 regs->nip, regs->msr, regs->trap);
773
774 _exception(SIGTRAP, regs, 0, 0);
Li Zhongba12eed2013-05-13 16:16:41 +0000775
776 exception_exit(prev_state);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000777}
778
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +1000779void instruction_breakpoint_exception(struct pt_regs *regs)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000780{
Li Zhongba12eed2013-05-13 16:16:41 +0000781 enum ctx_state prev_state = exception_enter();
782
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000783 if (notify_die(DIE_IABR_MATCH, "iabr_match", regs, 5,
784 5, SIGTRAP) == NOTIFY_STOP)
Li Zhongba12eed2013-05-13 16:16:41 +0000785 goto bail;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000786 if (debugger_iabr_match(regs))
Li Zhongba12eed2013-05-13 16:16:41 +0000787 goto bail;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000788 _exception(SIGTRAP, regs, TRAP_BRKPT, regs->nip);
Li Zhongba12eed2013-05-13 16:16:41 +0000789
790bail:
791 exception_exit(prev_state);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000792}
793
794void RunModeException(struct pt_regs *regs)
795{
796 _exception(SIGTRAP, regs, 0, 0);
797}
798
Paul Mackerras8dad3f92005-10-06 13:27:05 +1000799void __kprobes single_step_exception(struct pt_regs *regs)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000800{
Li Zhongba12eed2013-05-13 16:16:41 +0000801 enum ctx_state prev_state = exception_enter();
802
K.Prasad2538c2d2010-06-15 11:35:31 +0530803 clear_single_step(regs);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000804
805 if (notify_die(DIE_SSTEP, "single_step", regs, 5,
806 5, SIGTRAP) == NOTIFY_STOP)
Li Zhongba12eed2013-05-13 16:16:41 +0000807 goto bail;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000808 if (debugger_sstep(regs))
Li Zhongba12eed2013-05-13 16:16:41 +0000809 goto bail;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000810
811 _exception(SIGTRAP, regs, TRAP_TRACE, regs->nip);
Li Zhongba12eed2013-05-13 16:16:41 +0000812
813bail:
814 exception_exit(prev_state);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000815}
816
817/*
818 * After we have successfully emulated an instruction, we have to
819 * check if the instruction was being single-stepped, and if so,
820 * pretend we got a single-step exception. This was pointed out
821 * by Kumar Gala. -- paulus
822 */
Paul Mackerras8dad3f92005-10-06 13:27:05 +1000823static void emulate_single_step(struct pt_regs *regs)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000824{
K.Prasad2538c2d2010-06-15 11:35:31 +0530825 if (single_stepping(regs))
826 single_step_exception(regs);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000827}
828
Kumar Gala5fad2932007-02-07 01:47:59 -0600829static inline int __parse_fpscr(unsigned long fpscr)
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +1000830{
Kumar Gala5fad2932007-02-07 01:47:59 -0600831 int ret = 0;
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +1000832
833 /* Invalid operation */
834 if ((fpscr & FPSCR_VE) && (fpscr & FPSCR_VX))
Kumar Gala5fad2932007-02-07 01:47:59 -0600835 ret = FPE_FLTINV;
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +1000836
837 /* Overflow */
838 else if ((fpscr & FPSCR_OE) && (fpscr & FPSCR_OX))
Kumar Gala5fad2932007-02-07 01:47:59 -0600839 ret = FPE_FLTOVF;
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +1000840
841 /* Underflow */
842 else if ((fpscr & FPSCR_UE) && (fpscr & FPSCR_UX))
Kumar Gala5fad2932007-02-07 01:47:59 -0600843 ret = FPE_FLTUND;
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +1000844
845 /* Divide by zero */
846 else if ((fpscr & FPSCR_ZE) && (fpscr & FPSCR_ZX))
Kumar Gala5fad2932007-02-07 01:47:59 -0600847 ret = FPE_FLTDIV;
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +1000848
849 /* Inexact result */
850 else if ((fpscr & FPSCR_XE) && (fpscr & FPSCR_XX))
Kumar Gala5fad2932007-02-07 01:47:59 -0600851 ret = FPE_FLTRES;
852
853 return ret;
854}
855
856static void parse_fpe(struct pt_regs *regs)
857{
858 int code = 0;
859
860 flush_fp_to_thread(current);
861
Paul Mackerrasde79f7b2013-09-10 20:20:42 +1000862 code = __parse_fpscr(current->thread.fp_state.fpscr);
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +1000863
864 _exception(SIGFPE, regs, code, regs->nip);
865}
866
867/*
868 * Illegal instruction emulation support. Originally written to
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000869 * provide the PVR to user applications using the mfspr rd, PVR.
870 * Return non-zero if we can't emulate, or -EFAULT if the associated
871 * memory access caused an access fault. Return zero on success.
872 *
873 * There are a couple of ways to do this, either "decode" the instruction
874 * or directly match lots of bits. In this case, matching lots of
875 * bits is faster and easier.
Paul Mackerras86417782005-10-10 22:37:57 +1000876 *
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000877 */
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000878static int emulate_string_inst(struct pt_regs *regs, u32 instword)
879{
880 u8 rT = (instword >> 21) & 0x1f;
881 u8 rA = (instword >> 16) & 0x1f;
882 u8 NB_RB = (instword >> 11) & 0x1f;
883 u32 num_bytes;
884 unsigned long EA;
885 int pos = 0;
886
887 /* Early out if we are an invalid form of lswx */
Kumar Gala16c57b32009-02-10 20:10:44 +0000888 if ((instword & PPC_INST_STRING_MASK) == PPC_INST_LSWX)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000889 if ((rT == rA) || (rT == NB_RB))
890 return -EINVAL;
891
892 EA = (rA == 0) ? 0 : regs->gpr[rA];
893
Kumar Gala16c57b32009-02-10 20:10:44 +0000894 switch (instword & PPC_INST_STRING_MASK) {
895 case PPC_INST_LSWX:
896 case PPC_INST_STSWX:
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000897 EA += NB_RB;
898 num_bytes = regs->xer & 0x7f;
899 break;
Kumar Gala16c57b32009-02-10 20:10:44 +0000900 case PPC_INST_LSWI:
901 case PPC_INST_STSWI:
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000902 num_bytes = (NB_RB == 0) ? 32 : NB_RB;
903 break;
904 default:
905 return -EINVAL;
906 }
907
908 while (num_bytes != 0)
909 {
910 u8 val;
911 u32 shift = 8 * (3 - (pos & 0x3));
912
James Yang80aa0fb2013-06-25 11:41:05 -0500913 /* if process is 32-bit, clear upper 32 bits of EA */
914 if ((regs->msr & MSR_64BIT) == 0)
915 EA &= 0xFFFFFFFF;
916
Kumar Gala16c57b32009-02-10 20:10:44 +0000917 switch ((instword & PPC_INST_STRING_MASK)) {
918 case PPC_INST_LSWX:
919 case PPC_INST_LSWI:
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000920 if (get_user(val, (u8 __user *)EA))
921 return -EFAULT;
922 /* first time updating this reg,
923 * zero it out */
924 if (pos == 0)
925 regs->gpr[rT] = 0;
926 regs->gpr[rT] |= val << shift;
927 break;
Kumar Gala16c57b32009-02-10 20:10:44 +0000928 case PPC_INST_STSWI:
929 case PPC_INST_STSWX:
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000930 val = regs->gpr[rT] >> shift;
931 if (put_user(val, (u8 __user *)EA))
932 return -EFAULT;
933 break;
934 }
935 /* move EA to next address */
936 EA += 1;
937 num_bytes--;
938
939 /* manage our position within the register */
940 if (++pos == 4) {
941 pos = 0;
942 if (++rT == 32)
943 rT = 0;
944 }
945 }
946
947 return 0;
948}
949
Will Schmidtc3412dc2006-08-30 13:11:38 -0500950static int emulate_popcntb_inst(struct pt_regs *regs, u32 instword)
951{
952 u32 ra,rs;
953 unsigned long tmp;
954
955 ra = (instword >> 16) & 0x1f;
956 rs = (instword >> 21) & 0x1f;
957
958 tmp = regs->gpr[rs];
959 tmp = tmp - ((tmp >> 1) & 0x5555555555555555ULL);
960 tmp = (tmp & 0x3333333333333333ULL) + ((tmp >> 2) & 0x3333333333333333ULL);
961 tmp = (tmp + (tmp >> 4)) & 0x0f0f0f0f0f0f0f0fULL;
962 regs->gpr[ra] = tmp;
963
964 return 0;
965}
966
Kumar Galac1469f12007-11-19 21:35:29 -0600967static int emulate_isel(struct pt_regs *regs, u32 instword)
968{
969 u8 rT = (instword >> 21) & 0x1f;
970 u8 rA = (instword >> 16) & 0x1f;
971 u8 rB = (instword >> 11) & 0x1f;
972 u8 BC = (instword >> 6) & 0x1f;
973 u8 bit;
974 unsigned long tmp;
975
976 tmp = (rA == 0) ? 0 : regs->gpr[rA];
977 bit = (regs->ccr >> (31 - BC)) & 0x1;
978
979 regs->gpr[rT] = bit ? tmp : regs->gpr[rB];
980
981 return 0;
982}
983
Michael Neuling6ce6c622013-05-26 18:09:39 +0000984#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
985static inline bool tm_abort_check(struct pt_regs *regs, int cause)
986{
987 /* If we're emulating a load/store in an active transaction, we cannot
988 * emulate it as the kernel operates in transaction suspended context.
989 * We need to abort the transaction. This creates a persistent TM
990 * abort so tell the user what caused it with a new code.
991 */
992 if (MSR_TM_TRANSACTIONAL(regs->msr)) {
993 tm_enable();
994 tm_abort(cause);
995 return true;
996 }
997 return false;
998}
999#else
1000static inline bool tm_abort_check(struct pt_regs *regs, int reason)
1001{
1002 return false;
1003}
1004#endif
1005
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001006static int emulate_instruction(struct pt_regs *regs)
1007{
1008 u32 instword;
1009 u32 rd;
1010
Anton Blanchard4288e342013-08-07 02:01:47 +10001011 if (!user_mode(regs))
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001012 return -EINVAL;
1013 CHECK_FULL_REGS(regs);
1014
1015 if (get_user(instword, (u32 __user *)(regs->nip)))
1016 return -EFAULT;
1017
1018 /* Emulate the mfspr rD, PVR. */
Kumar Gala16c57b32009-02-10 20:10:44 +00001019 if ((instword & PPC_INST_MFSPR_PVR_MASK) == PPC_INST_MFSPR_PVR) {
Anton Blanchardeecff812009-10-27 18:46:55 +00001020 PPC_WARN_EMULATED(mfpvr, regs);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001021 rd = (instword >> 21) & 0x1f;
1022 regs->gpr[rd] = mfspr(SPRN_PVR);
1023 return 0;
1024 }
1025
1026 /* Emulating the dcba insn is just a no-op. */
Geert Uytterhoeven80947e72009-05-18 02:10:05 +00001027 if ((instword & PPC_INST_DCBA_MASK) == PPC_INST_DCBA) {
Anton Blanchardeecff812009-10-27 18:46:55 +00001028 PPC_WARN_EMULATED(dcba, regs);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001029 return 0;
Geert Uytterhoeven80947e72009-05-18 02:10:05 +00001030 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001031
1032 /* Emulate the mcrxr insn. */
Kumar Gala16c57b32009-02-10 20:10:44 +00001033 if ((instword & PPC_INST_MCRXR_MASK) == PPC_INST_MCRXR) {
Paul Mackerras86417782005-10-10 22:37:57 +10001034 int shift = (instword >> 21) & 0x1c;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001035 unsigned long msk = 0xf0000000UL >> shift;
1036
Anton Blanchardeecff812009-10-27 18:46:55 +00001037 PPC_WARN_EMULATED(mcrxr, regs);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001038 regs->ccr = (regs->ccr & ~msk) | ((regs->xer >> shift) & msk);
1039 regs->xer &= ~0xf0000000UL;
1040 return 0;
1041 }
1042
1043 /* Emulate load/store string insn. */
Geert Uytterhoeven80947e72009-05-18 02:10:05 +00001044 if ((instword & PPC_INST_STRING_GEN_MASK) == PPC_INST_STRING) {
Michael Neuling6ce6c622013-05-26 18:09:39 +00001045 if (tm_abort_check(regs,
1046 TM_CAUSE_EMULATE | TM_CAUSE_PERSISTENT))
1047 return -EINVAL;
Anton Blanchardeecff812009-10-27 18:46:55 +00001048 PPC_WARN_EMULATED(string, regs);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001049 return emulate_string_inst(regs, instword);
Geert Uytterhoeven80947e72009-05-18 02:10:05 +00001050 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001051
Will Schmidtc3412dc2006-08-30 13:11:38 -05001052 /* Emulate the popcntb (Population Count Bytes) instruction. */
Kumar Gala16c57b32009-02-10 20:10:44 +00001053 if ((instword & PPC_INST_POPCNTB_MASK) == PPC_INST_POPCNTB) {
Anton Blanchardeecff812009-10-27 18:46:55 +00001054 PPC_WARN_EMULATED(popcntb, regs);
Will Schmidtc3412dc2006-08-30 13:11:38 -05001055 return emulate_popcntb_inst(regs, instword);
1056 }
1057
Kumar Galac1469f12007-11-19 21:35:29 -06001058 /* Emulate isel (Integer Select) instruction */
Kumar Gala16c57b32009-02-10 20:10:44 +00001059 if ((instword & PPC_INST_ISEL_MASK) == PPC_INST_ISEL) {
Anton Blanchardeecff812009-10-27 18:46:55 +00001060 PPC_WARN_EMULATED(isel, regs);
Kumar Galac1469f12007-11-19 21:35:29 -06001061 return emulate_isel(regs, instword);
1062 }
1063
James Yang9863c282013-07-03 16:26:47 -05001064 /* Emulate sync instruction variants */
1065 if ((instword & PPC_INST_SYNC_MASK) == PPC_INST_SYNC) {
1066 PPC_WARN_EMULATED(sync, regs);
1067 asm volatile("sync");
1068 return 0;
1069 }
1070
Alexey Kardashevskiyefcac652011-03-02 15:18:48 +00001071#ifdef CONFIG_PPC64
1072 /* Emulate the mfspr rD, DSCR. */
Anton Blanchard73d2fb72013-05-01 20:06:33 +00001073 if ((((instword & PPC_INST_MFSPR_DSCR_USER_MASK) ==
1074 PPC_INST_MFSPR_DSCR_USER) ||
1075 ((instword & PPC_INST_MFSPR_DSCR_MASK) ==
1076 PPC_INST_MFSPR_DSCR)) &&
Alexey Kardashevskiyefcac652011-03-02 15:18:48 +00001077 cpu_has_feature(CPU_FTR_DSCR)) {
1078 PPC_WARN_EMULATED(mfdscr, regs);
1079 rd = (instword >> 21) & 0x1f;
1080 regs->gpr[rd] = mfspr(SPRN_DSCR);
1081 return 0;
1082 }
1083 /* Emulate the mtspr DSCR, rD. */
Anton Blanchard73d2fb72013-05-01 20:06:33 +00001084 if ((((instword & PPC_INST_MTSPR_DSCR_USER_MASK) ==
1085 PPC_INST_MTSPR_DSCR_USER) ||
1086 ((instword & PPC_INST_MTSPR_DSCR_MASK) ==
1087 PPC_INST_MTSPR_DSCR)) &&
Alexey Kardashevskiyefcac652011-03-02 15:18:48 +00001088 cpu_has_feature(CPU_FTR_DSCR)) {
1089 PPC_WARN_EMULATED(mtdscr, regs);
1090 rd = (instword >> 21) & 0x1f;
Anton Blanchard00ca0de2012-09-03 16:48:46 +00001091 current->thread.dscr = regs->gpr[rd];
Alexey Kardashevskiyefcac652011-03-02 15:18:48 +00001092 current->thread.dscr_inherit = 1;
Anton Blanchard00ca0de2012-09-03 16:48:46 +00001093 mtspr(SPRN_DSCR, current->thread.dscr);
Alexey Kardashevskiyefcac652011-03-02 15:18:48 +00001094 return 0;
1095 }
1096#endif
1097
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001098 return -EINVAL;
1099}
1100
Jeremy Fitzhardinge73c9cea2006-12-08 03:30:41 -08001101int is_valid_bugaddr(unsigned long addr)
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001102{
Jeremy Fitzhardinge73c9cea2006-12-08 03:30:41 -08001103 return is_kernel_addr(addr);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001104}
1105
Kevin Hao3a3b5aa2013-07-14 16:40:07 +08001106#ifdef CONFIG_MATH_EMULATION
1107static int emulate_math(struct pt_regs *regs)
1108{
1109 int ret;
1110 extern int do_mathemu(struct pt_regs *regs);
1111
1112 ret = do_mathemu(regs);
1113 if (ret >= 0)
1114 PPC_WARN_EMULATED(math, regs);
1115
1116 switch (ret) {
1117 case 0:
1118 emulate_single_step(regs);
1119 return 0;
1120 case 1: {
1121 int code = 0;
Paul Mackerrasde79f7b2013-09-10 20:20:42 +10001122 code = __parse_fpscr(current->thread.fp_state.fpscr);
Kevin Hao3a3b5aa2013-07-14 16:40:07 +08001123 _exception(SIGFPE, regs, code, regs->nip);
1124 return 0;
1125 }
1126 case -EFAULT:
1127 _exception(SIGSEGV, regs, SEGV_MAPERR, regs->nip);
1128 return 0;
1129 }
1130
1131 return -1;
1132}
1133#else
1134static inline int emulate_math(struct pt_regs *regs) { return -1; }
1135#endif
1136
Paul Mackerras8dad3f92005-10-06 13:27:05 +10001137void __kprobes program_check_exception(struct pt_regs *regs)
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001138{
Li Zhongba12eed2013-05-13 16:16:41 +00001139 enum ctx_state prev_state = exception_enter();
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001140 unsigned int reason = get_reason(regs);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001141
Kim Phillipsaa42c692006-12-08 02:43:30 -06001142 /* We can now get here via a FP Unavailable exception if the core
Kumar Gala04903a32007-02-07 01:13:32 -06001143 * has no FPU, in that case the reason flags will be 0 */
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001144
1145 if (reason & REASON_FP) {
1146 /* IEEE FP exception */
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001147 parse_fpe(regs);
Li Zhongba12eed2013-05-13 16:16:41 +00001148 goto bail;
Paul Mackerras8dad3f92005-10-06 13:27:05 +10001149 }
1150 if (reason & REASON_TRAP) {
Balbir Singha4c3f902016-02-18 13:48:01 +11001151 unsigned long bugaddr;
Jason Wesselba797b22010-05-20 21:04:25 -05001152 /* Debugger is first in line to stop recursive faults in
1153 * rcu_lock, notify_die, or atomic_notifier_call_chain */
1154 if (debugger_bpt(regs))
Li Zhongba12eed2013-05-13 16:16:41 +00001155 goto bail;
Jason Wesselba797b22010-05-20 21:04:25 -05001156
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001157 /* trap exception */
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001158 if (notify_die(DIE_BPT, "breakpoint", regs, 5, 5, SIGTRAP)
1159 == NOTIFY_STOP)
Li Zhongba12eed2013-05-13 16:16:41 +00001160 goto bail;
Jeremy Fitzhardinge73c9cea2006-12-08 03:30:41 -08001161
Balbir Singha4c3f902016-02-18 13:48:01 +11001162 bugaddr = regs->nip;
1163 /*
1164 * Fixup bugaddr for BUG_ON() in real mode
1165 */
1166 if (!is_kernel_addr(bugaddr) && !(regs->msr & MSR_IR))
1167 bugaddr += PAGE_OFFSET;
1168
Jeremy Fitzhardinge73c9cea2006-12-08 03:30:41 -08001169 if (!(regs->msr & MSR_PR) && /* not user-mode */
Balbir Singha4c3f902016-02-18 13:48:01 +11001170 report_bug(bugaddr, regs) == BUG_TRAP_TYPE_WARN) {
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001171 regs->nip += 4;
Li Zhongba12eed2013-05-13 16:16:41 +00001172 goto bail;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001173 }
Paul Mackerras8dad3f92005-10-06 13:27:05 +10001174 _exception(SIGTRAP, regs, TRAP_BRKPT, regs->nip);
Li Zhongba12eed2013-05-13 16:16:41 +00001175 goto bail;
Paul Mackerras8dad3f92005-10-06 13:27:05 +10001176 }
Michael Neulingbc2a9402013-02-13 16:21:40 +00001177#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
1178 if (reason & REASON_TM) {
1179 /* This is a TM "Bad Thing Exception" program check.
1180 * This occurs when:
1181 * - An rfid/hrfid/mtmsrd attempts to cause an illegal
1182 * transition in TM states.
1183 * - A trechkpt is attempted when transactional.
1184 * - A treclaim is attempted when non transactional.
1185 * - A tend is illegally attempted.
1186 * - writing a TM SPR when transactional.
1187 */
1188 if (!user_mode(regs) &&
1189 report_bug(regs->nip, regs) == BUG_TRAP_TYPE_WARN) {
1190 regs->nip += 4;
Li Zhongba12eed2013-05-13 16:16:41 +00001191 goto bail;
Michael Neulingbc2a9402013-02-13 16:21:40 +00001192 }
1193 /* If usermode caused this, it's done something illegal and
1194 * gets a SIGILL slap on the wrist. We call it an illegal
1195 * operand to distinguish from the instruction just being bad
1196 * (e.g. executing a 'tend' on a CPU without TM!); it's an
1197 * illegal /placement/ of a valid instruction.
1198 */
1199 if (user_mode(regs)) {
1200 _exception(SIGILL, regs, ILL_ILLOPN, regs->nip);
Li Zhongba12eed2013-05-13 16:16:41 +00001201 goto bail;
Michael Neulingbc2a9402013-02-13 16:21:40 +00001202 } else {
1203 printk(KERN_EMERG "Unexpected TM Bad Thing exception "
1204 "at %lx (msr 0x%x)\n", regs->nip, reason);
1205 die("Unrecoverable exception", regs, SIGABRT);
1206 }
1207 }
1208#endif
Paul Mackerras8dad3f92005-10-06 13:27:05 +10001209
Michael Ellermanb3f6a452013-08-15 15:22:19 +10001210 /*
1211 * If we took the program check in the kernel skip down to sending a
1212 * SIGILL. The subsequent cases all relate to emulating instructions
1213 * which we should only do for userspace. We also do not want to enable
1214 * interrupts for kernel faults because that might lead to further
1215 * faults, and loose the context of the original exception.
1216 */
1217 if (!user_mode(regs))
1218 goto sigill;
1219
Benjamin Herrenschmidta3512b22012-05-08 13:38:50 +10001220 /* We restore the interrupt state now */
1221 if (!arch_irq_disabled_regs(regs))
1222 local_irq_enable();
Paul Mackerrascd8a5672006-03-03 17:11:40 +11001223
Kumar Gala04903a32007-02-07 01:13:32 -06001224 /* (reason & REASON_ILLEGAL) would be the obvious thing here,
1225 * but there seems to be a hardware bug on the 405GP (RevD)
1226 * that means ESR is sometimes set incorrectly - either to
1227 * ESR_DST (!?) or 0. In the process of chasing this with the
1228 * hardware people - not sure if it can happen on any illegal
1229 * instruction or only on FP instructions, whether there is a
Benjamin Herrenschmidt4e63f8e2013-06-09 17:01:24 +10001230 * pattern to occurrences etc. -dgibson 31/Mar/2003
1231 */
Kevin Hao3a3b5aa2013-07-14 16:40:07 +08001232 if (!emulate_math(regs))
Li Zhongba12eed2013-05-13 16:16:41 +00001233 goto bail;
Kumar Gala04903a32007-02-07 01:13:32 -06001234
Paul Mackerras8dad3f92005-10-06 13:27:05 +10001235 /* Try to emulate it if we should. */
1236 if (reason & (REASON_ILLEGAL | REASON_PRIVILEGED)) {
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001237 switch (emulate_instruction(regs)) {
1238 case 0:
1239 regs->nip += 4;
1240 emulate_single_step(regs);
Li Zhongba12eed2013-05-13 16:16:41 +00001241 goto bail;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001242 case -EFAULT:
1243 _exception(SIGSEGV, regs, SEGV_MAPERR, regs->nip);
Li Zhongba12eed2013-05-13 16:16:41 +00001244 goto bail;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001245 }
1246 }
Paul Mackerras8dad3f92005-10-06 13:27:05 +10001247
Michael Ellermanb3f6a452013-08-15 15:22:19 +10001248sigill:
Paul Mackerras8dad3f92005-10-06 13:27:05 +10001249 if (reason & REASON_PRIVILEGED)
1250 _exception(SIGILL, regs, ILL_PRVOPC, regs->nip);
1251 else
1252 _exception(SIGILL, regs, ILL_ILLOPC, regs->nip);
Li Zhongba12eed2013-05-13 16:16:41 +00001253
1254bail:
1255 exception_exit(prev_state);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001256}
1257
Paul Mackerrasbf593902013-06-14 20:07:41 +10001258/*
1259 * This occurs when running in hypervisor mode on POWER6 or later
1260 * and an illegal instruction is encountered.
1261 */
1262void __kprobes emulation_assist_interrupt(struct pt_regs *regs)
1263{
1264 regs->msr |= REASON_ILLEGAL;
1265 program_check_exception(regs);
1266}
1267
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001268void alignment_exception(struct pt_regs *regs)
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001269{
Li Zhongba12eed2013-05-13 16:16:41 +00001270 enum ctx_state prev_state = exception_enter();
Benjamin Herrenschmidt4393c4f2006-11-01 15:11:39 +11001271 int sig, code, fixed = 0;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001272
Benjamin Herrenschmidta3512b22012-05-08 13:38:50 +10001273 /* We restore the interrupt state now */
1274 if (!arch_irq_disabled_regs(regs))
1275 local_irq_enable();
1276
Michael Neuling6ce6c622013-05-26 18:09:39 +00001277 if (tm_abort_check(regs, TM_CAUSE_ALIGNMENT | TM_CAUSE_PERSISTENT))
1278 goto bail;
1279
Paul Mackerrase9370ae2006-06-07 16:15:39 +10001280 /* we don't implement logging of alignment exceptions */
1281 if (!(current->thread.align_ctl & PR_UNALIGN_SIGBUS))
1282 fixed = fix_alignment(regs);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001283
1284 if (fixed == 1) {
1285 regs->nip += 4; /* skip over emulated instruction */
1286 emulate_single_step(regs);
Li Zhongba12eed2013-05-13 16:16:41 +00001287 goto bail;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001288 }
1289
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001290 /* Operand address was bad */
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001291 if (fixed == -EFAULT) {
Benjamin Herrenschmidt4393c4f2006-11-01 15:11:39 +11001292 sig = SIGSEGV;
1293 code = SEGV_ACCERR;
1294 } else {
1295 sig = SIGBUS;
1296 code = BUS_ADRALN;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001297 }
Benjamin Herrenschmidt4393c4f2006-11-01 15:11:39 +11001298 if (user_mode(regs))
1299 _exception(sig, regs, code, regs->dar);
1300 else
1301 bad_page_fault(regs, regs->dar, sig);
Li Zhongba12eed2013-05-13 16:16:41 +00001302
1303bail:
1304 exception_exit(prev_state);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001305}
1306
1307void StackOverflow(struct pt_regs *regs)
1308{
1309 printk(KERN_CRIT "Kernel stack overflow in process %p, r1=%lx\n",
1310 current, regs->gpr[1]);
1311 debugger(regs);
1312 show_regs(regs);
1313 panic("kernel stack overflow");
1314}
1315
1316void nonrecoverable_exception(struct pt_regs *regs)
1317{
1318 printk(KERN_ERR "Non-recoverable exception at PC=%lx MSR=%lx\n",
1319 regs->nip, regs->msr);
1320 debugger(regs);
1321 die("nonrecoverable exception", regs, SIGKILL);
1322}
1323
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001324void kernel_fp_unavailable_exception(struct pt_regs *regs)
1325{
Li Zhongba12eed2013-05-13 16:16:41 +00001326 enum ctx_state prev_state = exception_enter();
1327
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001328 printk(KERN_EMERG "Unrecoverable FP Unavailable Exception "
1329 "%lx at %lx\n", regs->trap, regs->nip);
1330 die("Unrecoverable FP Unavailable Exception", regs, SIGABRT);
Li Zhongba12eed2013-05-13 16:16:41 +00001331
1332 exception_exit(prev_state);
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001333}
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001334
1335void altivec_unavailable_exception(struct pt_regs *regs)
1336{
Li Zhongba12eed2013-05-13 16:16:41 +00001337 enum ctx_state prev_state = exception_enter();
1338
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001339 if (user_mode(regs)) {
1340 /* A user program has executed an altivec instruction,
1341 but this kernel doesn't support altivec. */
1342 _exception(SIGILL, regs, ILL_ILLOPC, regs->nip);
Li Zhongba12eed2013-05-13 16:16:41 +00001343 goto bail;
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001344 }
Anton Blanchard6c4841c2006-10-13 11:41:00 +10001345
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001346 printk(KERN_EMERG "Unrecoverable VMX/Altivec Unavailable Exception "
1347 "%lx at %lx\n", regs->trap, regs->nip);
1348 die("Unrecoverable VMX/Altivec Unavailable Exception", regs, SIGABRT);
Li Zhongba12eed2013-05-13 16:16:41 +00001349
1350bail:
1351 exception_exit(prev_state);
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001352}
1353
Michael Neulingce48b212008-06-25 14:07:18 +10001354void vsx_unavailable_exception(struct pt_regs *regs)
1355{
1356 if (user_mode(regs)) {
1357 /* A user program has executed an vsx instruction,
1358 but this kernel doesn't support vsx. */
1359 _exception(SIGILL, regs, ILL_ILLOPC, regs->nip);
1360 return;
1361 }
1362
1363 printk(KERN_EMERG "Unrecoverable VSX Unavailable Exception "
1364 "%lx at %lx\n", regs->trap, regs->nip);
1365 die("Unrecoverable VSX Unavailable Exception", regs, SIGABRT);
1366}
1367
Michael Neuling25176172013-08-09 17:29:29 +10001368#ifdef CONFIG_PPC64
Michael Ellerman021424a2013-06-25 17:47:56 +10001369void facility_unavailable_exception(struct pt_regs *regs)
Michael Neulingd0c0c9a2013-02-13 16:21:38 +00001370{
Michael Ellerman021424a2013-06-25 17:47:56 +10001371 static char *facility_strings[] = {
Michael Neuling25176172013-08-09 17:29:29 +10001372 [FSCR_FP_LG] = "FPU",
1373 [FSCR_VECVSX_LG] = "VMX/VSX",
1374 [FSCR_DSCR_LG] = "DSCR",
1375 [FSCR_PM_LG] = "PMU SPRs",
1376 [FSCR_BHRB_LG] = "BHRB",
1377 [FSCR_TM_LG] = "TM",
1378 [FSCR_EBB_LG] = "EBB",
1379 [FSCR_TAR_LG] = "TAR",
Michael Ellerman021424a2013-06-25 17:47:56 +10001380 };
Michael Neuling25176172013-08-09 17:29:29 +10001381 char *facility = "unknown";
Michael Ellerman021424a2013-06-25 17:47:56 +10001382 u64 value;
Anshuman Khandualc952c1c2015-05-21 12:13:01 +05301383 u32 instword, rd;
Michael Neuling25176172013-08-09 17:29:29 +10001384 u8 status;
1385 bool hv;
Michael Ellerman021424a2013-06-25 17:47:56 +10001386
Michael Neuling25176172013-08-09 17:29:29 +10001387 hv = (regs->trap == 0xf80);
1388 if (hv)
Michael Ellermanb14b6262013-06-25 17:47:57 +10001389 value = mfspr(SPRN_HFSCR);
Michael Neuling25176172013-08-09 17:29:29 +10001390 else
1391 value = mfspr(SPRN_FSCR);
1392
1393 status = value >> 56;
1394 if (status == FSCR_DSCR_LG) {
Anshuman Khandualc952c1c2015-05-21 12:13:01 +05301395 /*
1396 * User is accessing the DSCR register using the problem
1397 * state only SPR number (0x03) either through a mfspr or
1398 * a mtspr instruction. If it is a write attempt through
1399 * a mtspr, then we set the inherit bit. This also allows
1400 * the user to write or read the register directly in the
1401 * future by setting via the FSCR DSCR bit. But in case it
1402 * is a read DSCR attempt through a mfspr instruction, we
1403 * just emulate the instruction instead. This code path will
1404 * always emulate all the mfspr instructions till the user
Adam Buchbinder446957b2016-02-24 10:51:11 -08001405 * has attempted at least one mtspr instruction. This way it
Anshuman Khandualc952c1c2015-05-21 12:13:01 +05301406 * preserves the same behaviour when the user is accessing
1407 * the DSCR through privilege level only SPR number (0x11)
1408 * which is emulated through illegal instruction exception.
1409 * We always leave HFSCR DSCR set.
Michael Neuling25176172013-08-09 17:29:29 +10001410 */
Anshuman Khandualc952c1c2015-05-21 12:13:01 +05301411 if (get_user(instword, (u32 __user *)(regs->nip))) {
1412 pr_err("Failed to fetch the user instruction\n");
1413 return;
1414 }
1415
1416 /* Write into DSCR (mtspr 0x03, RS) */
1417 if ((instword & PPC_INST_MTSPR_DSCR_USER_MASK)
1418 == PPC_INST_MTSPR_DSCR_USER) {
1419 rd = (instword >> 21) & 0x1f;
1420 current->thread.dscr = regs->gpr[rd];
1421 current->thread.dscr_inherit = 1;
Michael Neulingb57bd2d2016-06-09 12:31:08 +10001422 current->thread.fscr |= FSCR_DSCR;
1423 mtspr(SPRN_FSCR, current->thread.fscr);
Anshuman Khandualc952c1c2015-05-21 12:13:01 +05301424 }
1425
1426 /* Read from DSCR (mfspr RT, 0x03) */
1427 if ((instword & PPC_INST_MFSPR_DSCR_USER_MASK)
1428 == PPC_INST_MFSPR_DSCR_USER) {
1429 if (emulate_instruction(regs)) {
1430 pr_err("DSCR based mfspr emulation failed\n");
1431 return;
1432 }
1433 regs->nip += 4;
1434 emulate_single_step(regs);
1435 }
Michael Neuling25176172013-08-09 17:29:29 +10001436 return;
Michael Ellermanb14b6262013-06-25 17:47:57 +10001437 }
1438
Michael Neuling25176172013-08-09 17:29:29 +10001439 if ((status < ARRAY_SIZE(facility_strings)) &&
1440 facility_strings[status])
1441 facility = facility_strings[status];
Michael Ellerman021424a2013-06-25 17:47:56 +10001442
Michael Neulingd0c0c9a2013-02-13 16:21:38 +00001443 /* We restore the interrupt state now */
1444 if (!arch_irq_disabled_regs(regs))
1445 local_irq_enable();
1446
Michael Neulingee4ed6f2014-03-14 17:03:58 +11001447 pr_err_ratelimited(
1448 "%sFacility '%s' unavailable, exception at 0x%lx, MSR=%lx\n",
1449 hv ? "Hypervisor " : "", facility, regs->nip, regs->msr);
Michael Neulingd0c0c9a2013-02-13 16:21:38 +00001450
1451 if (user_mode(regs)) {
1452 _exception(SIGILL, regs, ILL_ILLOPC, regs->nip);
1453 return;
1454 }
1455
Michael Ellerman021424a2013-06-25 17:47:56 +10001456 die("Unexpected facility unavailable exception", regs, SIGABRT);
Michael Neulingd0c0c9a2013-02-13 16:21:38 +00001457}
Michael Neuling25176172013-08-09 17:29:29 +10001458#endif
Michael Neulingd0c0c9a2013-02-13 16:21:38 +00001459
Michael Neulingf54db642013-02-13 16:21:39 +00001460#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
1461
Michael Neulingf54db642013-02-13 16:21:39 +00001462void fp_unavailable_tm(struct pt_regs *regs)
1463{
1464 /* Note: This does not handle any kind of FP laziness. */
1465
1466 TM_DEBUG("FP Unavailable trap whilst transactional at 0x%lx, MSR=%lx\n",
1467 regs->nip, regs->msr);
Michael Neulingf54db642013-02-13 16:21:39 +00001468
1469 /* We can only have got here if the task started using FP after
1470 * beginning the transaction. So, the transactional regs are just a
1471 * copy of the checkpointed ones. But, we still need to recheckpoint
1472 * as we're enabling FP for the process; it will return, abort the
1473 * transaction, and probably retry but now with FP enabled. So the
1474 * checkpointed FP registers need to be loaded.
1475 */
Paul Mackerrasd31626f2014-01-13 15:56:29 +11001476 tm_reclaim_current(TM_CAUSE_FAC_UNAV);
Michael Neulingf54db642013-02-13 16:21:39 +00001477 /* Reclaim didn't save out any FPRs to transact_fprs. */
1478
1479 /* Enable FP for the task: */
1480 regs->msr |= (MSR_FP | current->thread.fpexc_mode);
1481
1482 /* This loads and recheckpoints the FP registers from
1483 * thread.fpr[]. They will remain in registers after the
1484 * checkpoint so we don't need to reload them after.
Paul Mackerras3ac8ff12014-01-13 15:56:30 +11001485 * If VMX is in use, the VRs now hold checkpointed values,
1486 * so we don't want to load the VRs from the thread_struct.
Michael Neulingf54db642013-02-13 16:21:39 +00001487 */
Paul Mackerras3ac8ff12014-01-13 15:56:30 +11001488 tm_recheckpoint(&current->thread, MSR_FP);
1489
1490 /* If VMX is in use, get the transactional values back */
1491 if (regs->msr & MSR_VEC) {
1492 do_load_up_transact_altivec(&current->thread);
1493 /* At this point all the VSX state is loaded, so enable it */
1494 regs->msr |= MSR_VSX;
1495 }
Michael Neulingf54db642013-02-13 16:21:39 +00001496}
1497
Michael Neulingf54db642013-02-13 16:21:39 +00001498void altivec_unavailable_tm(struct pt_regs *regs)
1499{
1500 /* See the comments in fp_unavailable_tm(). This function operates
1501 * the same way.
1502 */
1503
1504 TM_DEBUG("Vector Unavailable trap whilst transactional at 0x%lx,"
1505 "MSR=%lx\n",
1506 regs->nip, regs->msr);
Paul Mackerrasd31626f2014-01-13 15:56:29 +11001507 tm_reclaim_current(TM_CAUSE_FAC_UNAV);
Michael Neulingf54db642013-02-13 16:21:39 +00001508 regs->msr |= MSR_VEC;
Paul Mackerras3ac8ff12014-01-13 15:56:30 +11001509 tm_recheckpoint(&current->thread, MSR_VEC);
Michael Neulingf54db642013-02-13 16:21:39 +00001510 current->thread.used_vr = 1;
Michael Neulingf54db642013-02-13 16:21:39 +00001511
Paul Mackerras3ac8ff12014-01-13 15:56:30 +11001512 if (regs->msr & MSR_FP) {
1513 do_load_up_transact_fpu(&current->thread);
1514 regs->msr |= MSR_VSX;
1515 }
1516}
1517
Michael Neulingf54db642013-02-13 16:21:39 +00001518void vsx_unavailable_tm(struct pt_regs *regs)
1519{
Paul Mackerras3ac8ff12014-01-13 15:56:30 +11001520 unsigned long orig_msr = regs->msr;
1521
Michael Neulingf54db642013-02-13 16:21:39 +00001522 /* See the comments in fp_unavailable_tm(). This works similarly,
1523 * though we're loading both FP and VEC registers in here.
1524 *
1525 * If FP isn't in use, load FP regs. If VEC isn't in use, load VEC
1526 * regs. Either way, set MSR_VSX.
1527 */
1528
1529 TM_DEBUG("VSX Unavailable trap whilst transactional at 0x%lx,"
1530 "MSR=%lx\n",
1531 regs->nip, regs->msr);
1532
Paul Mackerras3ac8ff12014-01-13 15:56:30 +11001533 current->thread.used_vsr = 1;
1534
1535 /* If FP and VMX are already loaded, we have all the state we need */
1536 if ((orig_msr & (MSR_FP | MSR_VEC)) == (MSR_FP | MSR_VEC)) {
1537 regs->msr |= MSR_VSX;
1538 return;
1539 }
1540
Michael Neulingf54db642013-02-13 16:21:39 +00001541 /* This reclaims FP and/or VR regs if they're already enabled */
Paul Mackerrasd31626f2014-01-13 15:56:29 +11001542 tm_reclaim_current(TM_CAUSE_FAC_UNAV);
Michael Neulingf54db642013-02-13 16:21:39 +00001543
1544 regs->msr |= MSR_VEC | MSR_FP | current->thread.fpexc_mode |
1545 MSR_VSX;
Paul Mackerras3ac8ff12014-01-13 15:56:30 +11001546
1547 /* This loads & recheckpoints FP and VRs; but we have
1548 * to be sure not to overwrite previously-valid state.
1549 */
1550 tm_recheckpoint(&current->thread, regs->msr & ~orig_msr);
1551
1552 if (orig_msr & MSR_FP)
1553 do_load_up_transact_fpu(&current->thread);
1554 if (orig_msr & MSR_VEC)
1555 do_load_up_transact_altivec(&current->thread);
Michael Neulingf54db642013-02-13 16:21:39 +00001556}
Michael Neulingf54db642013-02-13 16:21:39 +00001557#endif /* CONFIG_PPC_TRANSACTIONAL_MEM */
1558
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001559void performance_monitor_exception(struct pt_regs *regs)
1560{
Christoph Lameter69111ba2014-10-21 15:23:25 -05001561 __this_cpu_inc(irq_stat.pmu_irqs);
Anton Blanchard89713ed2010-01-31 20:34:06 +00001562
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001563 perf_irq(regs);
1564}
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001565
Paul Mackerras8dad3f92005-10-06 13:27:05 +10001566#ifdef CONFIG_8xx
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001567void SoftwareEmulation(struct pt_regs *regs)
1568{
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001569 CHECK_FULL_REGS(regs);
1570
1571 if (!user_mode(regs)) {
1572 debugger(regs);
LEROY Christophe1eb28192013-08-28 16:19:17 +02001573 die("Kernel Mode Unimplemented Instruction or SW FPU Emulation",
1574 regs, SIGFPE);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001575 }
1576
Kevin Hao3a3b5aa2013-07-14 16:40:07 +08001577 if (!emulate_math(regs))
1578 return;
Kumar Gala5fad2932007-02-07 01:47:59 -06001579
Scott Wood5dd57a12007-09-18 15:29:35 -05001580 _exception(SIGILL, regs, ILL_ILLOPC, regs->nip);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001581}
Paul Mackerras8dad3f92005-10-06 13:27:05 +10001582#endif /* CONFIG_8xx */
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001583
Dave Kleikamp172ae2e2010-02-08 11:50:57 +00001584#ifdef CONFIG_PPC_ADV_DEBUG_REGS
Dave Kleikamp3bffb652010-02-08 11:51:18 +00001585static void handle_debug(struct pt_regs *regs, unsigned long debug_status)
1586{
1587 int changed = 0;
1588 /*
1589 * Determine the cause of the debug event, clear the
1590 * event flags and send a trap to the handler. Torez
1591 */
1592 if (debug_status & (DBSR_DAC1R | DBSR_DAC1W)) {
1593 dbcr_dac(current) &= ~(DBCR_DAC1R | DBCR_DAC1W);
1594#ifdef CONFIG_PPC_ADV_DEBUG_DAC_RANGE
Bharat Bhushan51ae8d42013-07-04 11:45:46 +05301595 current->thread.debug.dbcr2 &= ~DBCR2_DAC12MODE;
Dave Kleikamp3bffb652010-02-08 11:51:18 +00001596#endif
1597 do_send_trap(regs, mfspr(SPRN_DAC1), debug_status, TRAP_HWBKPT,
1598 5);
1599 changed |= 0x01;
1600 } else if (debug_status & (DBSR_DAC2R | DBSR_DAC2W)) {
1601 dbcr_dac(current) &= ~(DBCR_DAC2R | DBCR_DAC2W);
1602 do_send_trap(regs, mfspr(SPRN_DAC2), debug_status, TRAP_HWBKPT,
1603 6);
1604 changed |= 0x01;
1605 } else if (debug_status & DBSR_IAC1) {
Bharat Bhushan51ae8d42013-07-04 11:45:46 +05301606 current->thread.debug.dbcr0 &= ~DBCR0_IAC1;
Dave Kleikamp3bffb652010-02-08 11:51:18 +00001607 dbcr_iac_range(current) &= ~DBCR_IAC12MODE;
1608 do_send_trap(regs, mfspr(SPRN_IAC1), debug_status, TRAP_HWBKPT,
1609 1);
1610 changed |= 0x01;
1611 } else if (debug_status & DBSR_IAC2) {
Bharat Bhushan51ae8d42013-07-04 11:45:46 +05301612 current->thread.debug.dbcr0 &= ~DBCR0_IAC2;
Dave Kleikamp3bffb652010-02-08 11:51:18 +00001613 do_send_trap(regs, mfspr(SPRN_IAC2), debug_status, TRAP_HWBKPT,
1614 2);
1615 changed |= 0x01;
1616 } else if (debug_status & DBSR_IAC3) {
Bharat Bhushan51ae8d42013-07-04 11:45:46 +05301617 current->thread.debug.dbcr0 &= ~DBCR0_IAC3;
Dave Kleikamp3bffb652010-02-08 11:51:18 +00001618 dbcr_iac_range(current) &= ~DBCR_IAC34MODE;
1619 do_send_trap(regs, mfspr(SPRN_IAC3), debug_status, TRAP_HWBKPT,
1620 3);
1621 changed |= 0x01;
1622 } else if (debug_status & DBSR_IAC4) {
Bharat Bhushan51ae8d42013-07-04 11:45:46 +05301623 current->thread.debug.dbcr0 &= ~DBCR0_IAC4;
Dave Kleikamp3bffb652010-02-08 11:51:18 +00001624 do_send_trap(regs, mfspr(SPRN_IAC4), debug_status, TRAP_HWBKPT,
1625 4);
1626 changed |= 0x01;
1627 }
1628 /*
1629 * At the point this routine was called, the MSR(DE) was turned off.
1630 * Check all other debug flags and see if that bit needs to be turned
1631 * back on or not.
1632 */
Bharat Bhushan51ae8d42013-07-04 11:45:46 +05301633 if (DBCR_ACTIVE_EVENTS(current->thread.debug.dbcr0,
Bharat Bhushan95791982013-06-26 11:12:22 +05301634 current->thread.debug.dbcr1))
Dave Kleikamp3bffb652010-02-08 11:51:18 +00001635 regs->msr |= MSR_DE;
1636 else
1637 /* Make sure the IDM flag is off */
Bharat Bhushan51ae8d42013-07-04 11:45:46 +05301638 current->thread.debug.dbcr0 &= ~DBCR0_IDM;
Dave Kleikamp3bffb652010-02-08 11:51:18 +00001639
1640 if (changed & 0x01)
Bharat Bhushan51ae8d42013-07-04 11:45:46 +05301641 mtspr(SPRN_DBCR0, current->thread.debug.dbcr0);
Dave Kleikamp3bffb652010-02-08 11:51:18 +00001642}
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001643
Kumar Galaf8279622008-06-26 02:01:37 -05001644void __kprobes DebugException(struct pt_regs *regs, unsigned long debug_status)
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001645{
Bharat Bhushan51ae8d42013-07-04 11:45:46 +05301646 current->thread.debug.dbsr = debug_status;
Dave Kleikamp3bffb652010-02-08 11:51:18 +00001647
Roland McGrathec097c82009-05-28 21:26:38 +00001648 /* Hack alert: On BookE, Branch Taken stops on the branch itself, while
1649 * on server, it stops on the target of the branch. In order to simulate
1650 * the server behaviour, we thus restart right away with a single step
1651 * instead of stopping here when hitting a BT
1652 */
1653 if (debug_status & DBSR_BT) {
1654 regs->msr &= ~MSR_DE;
1655
1656 /* Disable BT */
1657 mtspr(SPRN_DBCR0, mfspr(SPRN_DBCR0) & ~DBCR0_BT);
1658 /* Clear the BT event */
1659 mtspr(SPRN_DBSR, DBSR_BT);
1660
1661 /* Do the single step trick only when coming from userspace */
1662 if (user_mode(regs)) {
Bharat Bhushan51ae8d42013-07-04 11:45:46 +05301663 current->thread.debug.dbcr0 &= ~DBCR0_BT;
1664 current->thread.debug.dbcr0 |= DBCR0_IDM | DBCR0_IC;
Roland McGrathec097c82009-05-28 21:26:38 +00001665 regs->msr |= MSR_DE;
1666 return;
1667 }
1668
1669 if (notify_die(DIE_SSTEP, "block_step", regs, 5,
1670 5, SIGTRAP) == NOTIFY_STOP) {
1671 return;
1672 }
1673 if (debugger_sstep(regs))
1674 return;
1675 } else if (debug_status & DBSR_IC) { /* Instruction complete */
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001676 regs->msr &= ~MSR_DE;
Kumar Galaf8279622008-06-26 02:01:37 -05001677
1678 /* Disable instruction completion */
1679 mtspr(SPRN_DBCR0, mfspr(SPRN_DBCR0) & ~DBCR0_IC);
1680 /* Clear the instruction completion event */
1681 mtspr(SPRN_DBSR, DBSR_IC);
1682
1683 if (notify_die(DIE_SSTEP, "single_step", regs, 5,
1684 5, SIGTRAP) == NOTIFY_STOP) {
1685 return;
1686 }
1687
1688 if (debugger_sstep(regs))
1689 return;
1690
Dave Kleikamp3bffb652010-02-08 11:51:18 +00001691 if (user_mode(regs)) {
Bharat Bhushan51ae8d42013-07-04 11:45:46 +05301692 current->thread.debug.dbcr0 &= ~DBCR0_IC;
1693 if (DBCR_ACTIVE_EVENTS(current->thread.debug.dbcr0,
1694 current->thread.debug.dbcr1))
Dave Kleikamp3bffb652010-02-08 11:51:18 +00001695 regs->msr |= MSR_DE;
1696 else
1697 /* Make sure the IDM bit is off */
Bharat Bhushan51ae8d42013-07-04 11:45:46 +05301698 current->thread.debug.dbcr0 &= ~DBCR0_IDM;
Dave Kleikamp3bffb652010-02-08 11:51:18 +00001699 }
Kumar Galaf8279622008-06-26 02:01:37 -05001700
1701 _exception(SIGTRAP, regs, TRAP_TRACE, regs->nip);
Dave Kleikamp3bffb652010-02-08 11:51:18 +00001702 } else
1703 handle_debug(regs, debug_status);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001704}
Dave Kleikamp172ae2e2010-02-08 11:50:57 +00001705#endif /* CONFIG_PPC_ADV_DEBUG_REGS */
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001706
1707#if !defined(CONFIG_TAU_INT)
1708void TAUException(struct pt_regs *regs)
1709{
1710 printk("TAU trap at PC: %lx, MSR: %lx, vector=%lx %s\n",
1711 regs->nip, regs->msr, regs->trap, print_tainted());
1712}
1713#endif /* CONFIG_INT_TAU */
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001714
1715#ifdef CONFIG_ALTIVEC
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001716void altivec_assist_exception(struct pt_regs *regs)
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001717{
1718 int err;
1719
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001720 if (!user_mode(regs)) {
1721 printk(KERN_EMERG "VMX/Altivec assist exception in kernel mode"
1722 " at %lx\n", regs->nip);
Paul Mackerras8dad3f92005-10-06 13:27:05 +10001723 die("Kernel VMX/Altivec assist exception", regs, SIGILL);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001724 }
1725
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001726 flush_altivec_to_thread(current);
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001727
Anton Blanchardeecff812009-10-27 18:46:55 +00001728 PPC_WARN_EMULATED(altivec, regs);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001729 err = emulate_altivec(regs);
1730 if (err == 0) {
1731 regs->nip += 4; /* skip emulated instruction */
1732 emulate_single_step(regs);
1733 return;
1734 }
1735
1736 if (err == -EFAULT) {
1737 /* got an error reading the instruction */
1738 _exception(SIGSEGV, regs, SEGV_ACCERR, regs->nip);
1739 } else {
1740 /* didn't recognize the instruction */
1741 /* XXX quick hack for now: set the non-Java bit in the VSCR */
Christian Dietrich76462232011-06-04 05:36:54 +00001742 printk_ratelimited(KERN_ERR "Unrecognized altivec instruction "
1743 "in %s at %lx\n", current->comm, regs->nip);
Paul Mackerrasde79f7b2013-09-10 20:20:42 +10001744 current->thread.vr_state.vscr.u[3] |= 0x10000;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001745 }
1746}
1747#endif /* CONFIG_ALTIVEC */
1748
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001749#ifdef CONFIG_FSL_BOOKE
1750void CacheLockingException(struct pt_regs *regs, unsigned long address,
1751 unsigned long error_code)
1752{
1753 /* We treat cache locking instructions from the user
1754 * as priv ops, in the future we could try to do
1755 * something smarter
1756 */
1757 if (error_code & (ESR_DLK|ESR_ILK))
1758 _exception(SIGILL, regs, ILL_PRVOPC, regs->nip);
1759 return;
1760}
1761#endif /* CONFIG_FSL_BOOKE */
1762
1763#ifdef CONFIG_SPE
1764void SPEFloatingPointException(struct pt_regs *regs)
1765{
Liu Yu6a800f32008-10-28 11:50:21 +08001766 extern int do_spe_mathemu(struct pt_regs *regs);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001767 unsigned long spefscr;
1768 int fpexc_mode;
1769 int code = 0;
Liu Yu6a800f32008-10-28 11:50:21 +08001770 int err;
1771
yu liu685659e2011-06-14 18:34:25 -05001772 flush_spe_to_thread(current);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001773
1774 spefscr = current->thread.spefscr;
1775 fpexc_mode = current->thread.fpexc_mode;
1776
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001777 if ((spefscr & SPEFSCR_FOVF) && (fpexc_mode & PR_FP_EXC_OVF)) {
1778 code = FPE_FLTOVF;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001779 }
1780 else if ((spefscr & SPEFSCR_FUNF) && (fpexc_mode & PR_FP_EXC_UND)) {
1781 code = FPE_FLTUND;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001782 }
1783 else if ((spefscr & SPEFSCR_FDBZ) && (fpexc_mode & PR_FP_EXC_DIV))
1784 code = FPE_FLTDIV;
1785 else if ((spefscr & SPEFSCR_FINV) && (fpexc_mode & PR_FP_EXC_INV)) {
1786 code = FPE_FLTINV;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001787 }
1788 else if ((spefscr & (SPEFSCR_FG | SPEFSCR_FX)) && (fpexc_mode & PR_FP_EXC_RES))
1789 code = FPE_FLTRES;
1790
Liu Yu6a800f32008-10-28 11:50:21 +08001791 err = do_spe_mathemu(regs);
1792 if (err == 0) {
1793 regs->nip += 4; /* skip emulated instruction */
1794 emulate_single_step(regs);
1795 return;
1796 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001797
Liu Yu6a800f32008-10-28 11:50:21 +08001798 if (err == -EFAULT) {
1799 /* got an error reading the instruction */
1800 _exception(SIGSEGV, regs, SEGV_ACCERR, regs->nip);
1801 } else if (err == -EINVAL) {
1802 /* didn't recognize the instruction */
1803 printk(KERN_ERR "unrecognized spe instruction "
1804 "in %s at %lx\n", current->comm, regs->nip);
1805 } else {
1806 _exception(SIGFPE, regs, code, regs->nip);
1807 }
1808
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001809 return;
1810}
Liu Yu6a800f32008-10-28 11:50:21 +08001811
1812void SPEFloatingPointRoundException(struct pt_regs *regs)
1813{
1814 extern int speround_handler(struct pt_regs *regs);
1815 int err;
1816
1817 preempt_disable();
1818 if (regs->msr & MSR_SPE)
1819 giveup_spe(current);
1820 preempt_enable();
1821
1822 regs->nip -= 4;
1823 err = speround_handler(regs);
1824 if (err == 0) {
1825 regs->nip += 4; /* skip emulated instruction */
1826 emulate_single_step(regs);
1827 return;
1828 }
1829
1830 if (err == -EFAULT) {
1831 /* got an error reading the instruction */
1832 _exception(SIGSEGV, regs, SEGV_ACCERR, regs->nip);
1833 } else if (err == -EINVAL) {
1834 /* didn't recognize the instruction */
1835 printk(KERN_ERR "unrecognized spe instruction "
1836 "in %s at %lx\n", current->comm, regs->nip);
1837 } else {
1838 _exception(SIGFPE, regs, 0, regs->nip);
1839 return;
1840 }
1841}
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001842#endif
1843
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001844/*
1845 * We enter here if we get an unrecoverable exception, that is, one
1846 * that happened at a point where the RI (recoverable interrupt) bit
1847 * in the MSR is 0. This indicates that SRR0/1 are live, and that
1848 * we therefore lost state by taking this exception.
1849 */
1850void unrecoverable_exception(struct pt_regs *regs)
1851{
1852 printk(KERN_EMERG "Unrecoverable exception %lx at %lx\n",
1853 regs->trap, regs->nip);
1854 die("Unrecoverable exception", regs, SIGABRT);
1855}
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001856
Jason Gunthorpe1e18c172012-10-05 08:07:15 +00001857#if defined(CONFIG_BOOKE_WDT) || defined(CONFIG_40x)
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001858/*
1859 * Default handler for a Watchdog exception,
1860 * spins until a reboot occurs
1861 */
1862void __attribute__ ((weak)) WatchdogHandler(struct pt_regs *regs)
1863{
1864 /* Generic WatchdogHandler, implement your own */
1865 mtspr(SPRN_TCR, mfspr(SPRN_TCR)&(~TCR_WIE));
1866 return;
1867}
1868
1869void WatchdogException(struct pt_regs *regs)
1870{
1871 printk (KERN_EMERG "PowerPC Book-E Watchdog Exception\n");
1872 WatchdogHandler(regs);
1873}
1874#endif
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001875
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001876/*
1877 * We enter here if we discover during exception entry that we are
1878 * running in supervisor mode with a userspace value in the stack pointer.
1879 */
1880void kernel_bad_stack(struct pt_regs *regs)
1881{
1882 printk(KERN_EMERG "Bad kernel stack pointer %lx at %lx\n",
1883 regs->gpr[1], regs->nip);
1884 die("Bad kernel stack pointer", regs, SIGABRT);
1885}
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001886
1887void __init trap_init(void)
1888{
1889}
Geert Uytterhoeven80947e72009-05-18 02:10:05 +00001890
1891
1892#ifdef CONFIG_PPC_EMULATED_STATS
1893
1894#define WARN_EMULATED_SETUP(type) .type = { .name = #type }
1895
1896struct ppc_emulated ppc_emulated = {
1897#ifdef CONFIG_ALTIVEC
1898 WARN_EMULATED_SETUP(altivec),
1899#endif
1900 WARN_EMULATED_SETUP(dcba),
1901 WARN_EMULATED_SETUP(dcbz),
1902 WARN_EMULATED_SETUP(fp_pair),
1903 WARN_EMULATED_SETUP(isel),
1904 WARN_EMULATED_SETUP(mcrxr),
1905 WARN_EMULATED_SETUP(mfpvr),
1906 WARN_EMULATED_SETUP(multiple),
1907 WARN_EMULATED_SETUP(popcntb),
1908 WARN_EMULATED_SETUP(spe),
1909 WARN_EMULATED_SETUP(string),
Scott Wooda3821b22013-10-28 22:07:59 -05001910 WARN_EMULATED_SETUP(sync),
Geert Uytterhoeven80947e72009-05-18 02:10:05 +00001911 WARN_EMULATED_SETUP(unaligned),
1912#ifdef CONFIG_MATH_EMULATION
1913 WARN_EMULATED_SETUP(math),
Geert Uytterhoeven80947e72009-05-18 02:10:05 +00001914#endif
1915#ifdef CONFIG_VSX
1916 WARN_EMULATED_SETUP(vsx),
1917#endif
Alexey Kardashevskiyefcac652011-03-02 15:18:48 +00001918#ifdef CONFIG_PPC64
1919 WARN_EMULATED_SETUP(mfdscr),
1920 WARN_EMULATED_SETUP(mtdscr),
Anton Blanchardf83319d2014-03-28 17:01:23 +11001921 WARN_EMULATED_SETUP(lq_stq),
Alexey Kardashevskiyefcac652011-03-02 15:18:48 +00001922#endif
Geert Uytterhoeven80947e72009-05-18 02:10:05 +00001923};
1924
1925u32 ppc_warn_emulated;
1926
1927void ppc_warn_emulated_print(const char *type)
1928{
Christian Dietrich76462232011-06-04 05:36:54 +00001929 pr_warn_ratelimited("%s used emulated %s instruction\n", current->comm,
1930 type);
Geert Uytterhoeven80947e72009-05-18 02:10:05 +00001931}
1932
1933static int __init ppc_warn_emulated_init(void)
1934{
1935 struct dentry *dir, *d;
1936 unsigned int i;
1937 struct ppc_emulated_entry *entries = (void *)&ppc_emulated;
1938
1939 if (!powerpc_debugfs_root)
1940 return -ENODEV;
1941
1942 dir = debugfs_create_dir("emulated_instructions",
1943 powerpc_debugfs_root);
1944 if (!dir)
1945 return -ENOMEM;
1946
1947 d = debugfs_create_u32("do_warn", S_IRUGO | S_IWUSR, dir,
1948 &ppc_warn_emulated);
1949 if (!d)
1950 goto fail;
1951
1952 for (i = 0; i < sizeof(ppc_emulated)/sizeof(*entries); i++) {
1953 d = debugfs_create_u32(entries[i].name, S_IRUGO | S_IWUSR, dir,
1954 (u32 *)&entries[i].val.counter);
1955 if (!d)
1956 goto fail;
1957 }
1958
1959 return 0;
1960
1961fail:
1962 debugfs_remove_recursive(dir);
1963 return -ENOMEM;
1964}
1965
1966device_initcall(ppc_warn_emulated_init);
1967
1968#endif /* CONFIG_PPC_EMULATED_STATS */