blob: a5757bef03cd28d36ae29df1af288a82a83a8aee [file] [log] [blame]
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001/*
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002 * Copyright (C) 1995-1996 Gary Thomas (gdt@linuxppc.org)
Scott Woodfe04b112010-04-08 00:38:22 -05003 * Copyright 2007-2010 Freescale Semiconductor, Inc.
Paul Mackerras14cf11a2005-09-26 16:04:21 +10004 *
5 * This program is free software; you can redistribute it and/or
6 * modify it under the terms of the GNU General Public License
7 * as published by the Free Software Foundation; either version
8 * 2 of the License, or (at your option) any later version.
9 *
10 * Modified by Cort Dougan (cort@cs.nmt.edu)
11 * and Paul Mackerras (paulus@samba.org)
12 */
13
14/*
15 * This file handles the architecture-dependent parts of hardware exceptions
16 */
17
Paul Mackerras14cf11a2005-09-26 16:04:21 +100018#include <linux/errno.h>
19#include <linux/sched.h>
Ingo Molnarb17b0152017-02-08 18:51:35 +010020#include <linux/sched/debug.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100021#include <linux/kernel.h>
22#include <linux/mm.h>
Ram Pai99cd1302018-01-18 17:50:42 -080023#include <linux/pkeys.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100024#include <linux/stddef.h>
25#include <linux/unistd.h>
Paul Mackerras8dad3f92005-10-06 13:27:05 +100026#include <linux/ptrace.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100027#include <linux/user.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100028#include <linux/interrupt.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100029#include <linux/init.h>
Paul Gortmaker8a39b052016-08-16 10:57:34 -040030#include <linux/extable.h>
31#include <linux/module.h> /* print_modules */
Paul Mackerras8dad3f92005-10-06 13:27:05 +100032#include <linux/prctl.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100033#include <linux/delay.h>
34#include <linux/kprobes.h>
Michael Ellermancc532912005-12-04 18:39:43 +110035#include <linux/kexec.h>
Michael Hanselmann5474c122006-06-25 05:47:08 -070036#include <linux/backlight.h>
Jeremy Fitzhardinge73c9cea2006-12-08 03:30:41 -080037#include <linux/bug.h>
Christoph Hellwig1eeb66a2007-05-08 00:27:03 -070038#include <linux/kdebug.h>
Christian Dietrich76462232011-06-04 05:36:54 +000039#include <linux/ratelimit.h>
Li Zhongba12eed2013-05-13 16:16:41 +000040#include <linux/context_tracking.h>
Michael Neuling50803322017-09-15 15:25:48 +100041#include <linux/smp.h>
Nicholas Piggin35adacd2017-12-24 02:49:23 +100042#include <linux/console.h>
43#include <linux/kmsg_dump.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100044
Geert Uytterhoeven80947e72009-05-18 02:10:05 +000045#include <asm/emulated_ops.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100046#include <asm/pgtable.h>
Linus Torvalds7c0f6ba2016-12-24 11:46:01 -080047#include <linux/uaccess.h>
Michael Ellerman7644d582017-02-10 12:04:56 +110048#include <asm/debugfs.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100049#include <asm/io.h>
Paul Mackerras86417782005-10-10 22:37:57 +100050#include <asm/machdep.h>
51#include <asm/rtas.h>
David Gibsonf7f6f4f2005-10-19 14:53:32 +100052#include <asm/pmc.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100053#include <asm/reg.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100054#ifdef CONFIG_PMAC_BACKLIGHT
55#include <asm/backlight.h>
56#endif
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +100057#ifdef CONFIG_PPC64
Paul Mackerras86417782005-10-10 22:37:57 +100058#include <asm/firmware.h>
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +100059#include <asm/processor.h>
Michael Neuling6ce6c622013-05-26 18:09:39 +000060#include <asm/tm.h>
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +100061#endif
David Wilderc0ce7d02006-06-23 15:29:34 -070062#include <asm/kexec.h>
Kumar Gala16c57b32009-02-10 20:10:44 +000063#include <asm/ppc-opcode.h>
Shaohui Xiecce1f102010-11-18 14:57:32 +080064#include <asm/rio.h>
Mahesh Salgaonkarebaeb5a2012-02-16 01:14:45 +000065#include <asm/fadump.h>
David Howellsae3a1972012-03-28 18:30:02 +010066#include <asm/switch_to.h>
Michael Neulingf54db642013-02-13 16:21:39 +000067#include <asm/tm.h>
David Howellsae3a1972012-03-28 18:30:02 +010068#include <asm/debug.h>
Daniel Axtens42f5b4c2016-05-18 11:16:50 +100069#include <asm/asm-prototypes.h>
Mahesh Salgaonkarfd7bacb2016-05-15 09:44:26 +053070#include <asm/hmi.h>
Hongtao Jia4e0e3432013-04-28 13:20:08 +080071#include <sysdev/fsl_pci.h>
Naveen N. Rao6cc89ba2016-11-21 22:36:41 +053072#include <asm/kprobes.h>
Murilo Opsfelder Araujoa99b9c52018-08-01 18:33:20 -030073#include <asm/stacktrace.h>
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +100074
Thiago Jung Bauermannda665882016-11-29 23:45:50 +110075#if defined(CONFIG_DEBUGGER) || defined(CONFIG_KEXEC_CORE)
Anton Blanchard5be34922010-01-12 00:50:14 +000076int (*__debugger)(struct pt_regs *regs) __read_mostly;
77int (*__debugger_ipi)(struct pt_regs *regs) __read_mostly;
78int (*__debugger_bpt)(struct pt_regs *regs) __read_mostly;
79int (*__debugger_sstep)(struct pt_regs *regs) __read_mostly;
80int (*__debugger_iabr_match)(struct pt_regs *regs) __read_mostly;
Michael Neuling9422de32012-12-20 14:06:44 +000081int (*__debugger_break_match)(struct pt_regs *regs) __read_mostly;
Anton Blanchard5be34922010-01-12 00:50:14 +000082int (*__debugger_fault_handler)(struct pt_regs *regs) __read_mostly;
Paul Mackerras14cf11a2005-09-26 16:04:21 +100083
84EXPORT_SYMBOL(__debugger);
85EXPORT_SYMBOL(__debugger_ipi);
86EXPORT_SYMBOL(__debugger_bpt);
87EXPORT_SYMBOL(__debugger_sstep);
88EXPORT_SYMBOL(__debugger_iabr_match);
Michael Neuling9422de32012-12-20 14:06:44 +000089EXPORT_SYMBOL(__debugger_break_match);
Paul Mackerras14cf11a2005-09-26 16:04:21 +100090EXPORT_SYMBOL(__debugger_fault_handler);
91#endif
92
Michael Neuling8b3c34c2013-02-13 16:21:32 +000093/* Transactional Memory trap debug */
94#ifdef TM_DEBUG_SW
95#define TM_DEBUG(x...) printk(KERN_INFO x)
96#else
97#define TM_DEBUG(x...) do { } while(0)
98#endif
99
Murilo Opsfelder Araujo0f642d62018-08-01 18:33:18 -0300100static const char *signame(int signr)
101{
102 switch (signr) {
103 case SIGBUS: return "bus error";
104 case SIGFPE: return "floating point exception";
105 case SIGILL: return "illegal instruction";
106 case SIGSEGV: return "segfault";
107 case SIGTRAP: return "unhandled trap";
108 }
109
110 return "unknown signal";
111}
112
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000113/*
114 * Trap & Exception support
115 */
116
anton@samba.org6031d9d2007-03-20 20:38:12 -0500117#ifdef CONFIG_PMAC_BACKLIGHT
118static void pmac_backlight_unblank(void)
119{
120 mutex_lock(&pmac_backlight_mutex);
121 if (pmac_backlight) {
122 struct backlight_properties *props;
123
124 props = &pmac_backlight->props;
125 props->brightness = props->max_brightness;
126 props->power = FB_BLANK_UNBLANK;
127 backlight_update_status(pmac_backlight);
128 }
129 mutex_unlock(&pmac_backlight_mutex);
130}
131#else
132static inline void pmac_backlight_unblank(void) { }
133#endif
134
Nicholas Piggin6fcd6ba2017-07-19 16:59:11 +1000135/*
136 * If oops/die is expected to crash the machine, return true here.
137 *
138 * This should not be expected to be 100% accurate, there may be
139 * notifiers registered or other unexpected conditions that may bring
140 * down the kernel. Or if the current process in the kernel is holding
141 * locks or has other critical state, the kernel may become effectively
142 * unusable anyway.
143 */
144bool die_will_crash(void)
145{
146 if (should_fadump_crash())
147 return true;
148 if (kexec_should_crash(current))
149 return true;
150 if (in_interrupt() || panic_on_oops ||
151 !current->pid || is_global_init(current))
152 return true;
153
154 return false;
155}
156
Anton Blanchard760ca4d2011-11-30 00:23:13 +0000157static arch_spinlock_t die_lock = __ARCH_SPIN_LOCK_UNLOCKED;
158static int die_owner = -1;
159static unsigned int die_nest_count;
160static int die_counter;
161
Nicholas Piggin35adacd2017-12-24 02:49:23 +1000162extern void panic_flush_kmsg_start(void)
163{
164 /*
165 * These are mostly taken from kernel/panic.c, but tries to do
166 * relatively minimal work. Don't use delay functions (TB may
167 * be broken), don't crash dump (need to set a firmware log),
168 * don't run notifiers. We do want to get some information to
169 * Linux console.
170 */
171 console_verbose();
172 bust_spinlocks(1);
173}
174
175extern void panic_flush_kmsg_end(void)
176{
177 printk_safe_flush_on_panic();
178 kmsg_dump(KMSG_DUMP_PANIC);
179 bust_spinlocks(0);
180 debug_locks_off();
181 console_flush_on_panic();
182}
183
Nicholas Piggin03465f82016-09-16 20:48:08 +1000184static unsigned long oops_begin(struct pt_regs *regs)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000185{
Anton Blanchard760ca4d2011-11-30 00:23:13 +0000186 int cpu;
anton@samba.org34c2a142007-03-20 20:38:13 -0500187 unsigned long flags;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000188
anton@samba.org293e4682007-03-20 20:38:11 -0500189 oops_enter();
190
Anton Blanchard760ca4d2011-11-30 00:23:13 +0000191 /* racy, but better than risking deadlock. */
192 raw_local_irq_save(flags);
193 cpu = smp_processor_id();
194 if (!arch_spin_trylock(&die_lock)) {
195 if (cpu == die_owner)
196 /* nested oops. should stop eventually */;
197 else
198 arch_spin_lock(&die_lock);
anton@samba.org34c2a142007-03-20 20:38:13 -0500199 }
Anton Blanchard760ca4d2011-11-30 00:23:13 +0000200 die_nest_count++;
201 die_owner = cpu;
202 console_verbose();
203 bust_spinlocks(1);
204 if (machine_is(powermac))
205 pmac_backlight_unblank();
206 return flags;
207}
Nicholas Piggin03465f82016-09-16 20:48:08 +1000208NOKPROBE_SYMBOL(oops_begin);
Michael Hanselmann5474c122006-06-25 05:47:08 -0700209
Nicholas Piggin03465f82016-09-16 20:48:08 +1000210static void oops_end(unsigned long flags, struct pt_regs *regs,
Anton Blanchard760ca4d2011-11-30 00:23:13 +0000211 int signr)
212{
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000213 bust_spinlocks(0);
Rusty Russell373d4d02013-01-21 17:17:39 +1030214 add_taint(TAINT_DIE, LOCKDEP_NOW_UNRELIABLE);
Anton Blanchard760ca4d2011-11-30 00:23:13 +0000215 die_nest_count--;
Anton Blanchard58154c82011-11-30 00:23:09 +0000216 oops_exit();
217 printk("\n");
Nicholas Piggin7458e8b2016-11-08 23:14:45 +1100218 if (!die_nest_count) {
Anton Blanchard760ca4d2011-11-30 00:23:13 +0000219 /* Nest count reaches zero, release the lock. */
Nicholas Piggin7458e8b2016-11-08 23:14:45 +1100220 die_owner = -1;
Anton Blanchard760ca4d2011-11-30 00:23:13 +0000221 arch_spin_unlock(&die_lock);
Nicholas Piggin7458e8b2016-11-08 23:14:45 +1100222 }
Anton Blanchard760ca4d2011-11-30 00:23:13 +0000223 raw_local_irq_restore(flags);
David Wilderc0ce7d02006-06-23 15:29:34 -0700224
Nicholas Piggind40b6762018-03-27 01:01:16 +1000225 /*
226 * system_reset_excption handles debugger, crash dump, panic, for 0x100
227 */
228 if (TRAP(regs) == 0x100)
229 return;
230
Mahesh Salgaonkarebaeb5a2012-02-16 01:14:45 +0000231 crash_fadump(regs, "die oops");
232
Nicholas Piggin4388c9b2017-07-05 13:56:27 +1000233 if (kexec_should_crash(current))
David Wilderc0ce7d02006-06-23 15:29:34 -0700234 crash_kexec(regs);
Anton Blanchard9b00ac02011-11-30 00:23:10 +0000235
Anton Blanchard760ca4d2011-11-30 00:23:13 +0000236 if (!signr)
237 return;
238
Anton Blanchard58154c82011-11-30 00:23:09 +0000239 /*
240 * While our oops output is serialised by a spinlock, output
241 * from panic() called below can race and corrupt it. If we
242 * know we are going to panic, delay for 1 second so we have a
243 * chance to get clean backtraces from all CPUs that are oopsing.
244 */
245 if (in_interrupt() || panic_on_oops || !current->pid ||
246 is_global_init(current)) {
247 mdelay(MSEC_PER_SEC);
248 }
249
Hormscea6a4b2006-07-30 03:03:34 -0700250 if (panic_on_oops)
Horms012c4372006-08-13 23:24:22 -0700251 panic("Fatal exception");
Anton Blanchard760ca4d2011-11-30 00:23:13 +0000252 do_exit(signr);
253}
Nicholas Piggin03465f82016-09-16 20:48:08 +1000254NOKPROBE_SYMBOL(oops_end);
Hormscea6a4b2006-07-30 03:03:34 -0700255
Nicholas Piggin03465f82016-09-16 20:48:08 +1000256static int __die(const char *str, struct pt_regs *regs, long err)
Anton Blanchard760ca4d2011-11-30 00:23:13 +0000257{
258 printk("Oops: %s, sig: %ld [#%d]\n", str, err, ++die_counter);
Michael Ellerman2e82ca32017-08-23 23:56:21 +1000259
Michael Ellerman16842512019-01-10 22:57:37 +1100260 printk("%s PAGE_SIZE=%luK%s%s%s%s%s%s%s %s\n",
Michael Ellerman78227442019-01-10 22:57:35 +1100261 IS_ENABLED(CONFIG_CPU_LITTLE_ENDIAN) ? "LE" : "BE",
Michael Ellerman18405132019-01-10 22:57:36 +1100262 PAGE_SIZE / 1024,
Michael Ellerman16842512019-01-10 22:57:37 +1100263 early_radix_enabled() ? " MMU=Radix" : "",
264 early_mmu_has_feature(MMU_FTR_HPTE_TABLE) ? " MMU=Hash" : "",
Michael Ellerman78227442019-01-10 22:57:35 +1100265 IS_ENABLED(CONFIG_PREEMPT) ? " PREEMPT" : "",
266 IS_ENABLED(CONFIG_SMP) ? " SMP" : "",
267 IS_ENABLED(CONFIG_SMP) ? (" NR_CPUS=" __stringify(NR_CPUS)) : "",
268 debug_pagealloc_enabled() ? " DEBUG_PAGEALLOC" : "",
269 IS_ENABLED(CONFIG_NUMA) ? " NUMA" : "",
270 ppc_md.name ? ppc_md.name : "");
Anton Blanchard760ca4d2011-11-30 00:23:13 +0000271
272 if (notify_die(DIE_OOPS, str, regs, err, 255, SIGSEGV) == NOTIFY_STOP)
273 return 1;
274
275 print_modules();
276 show_regs(regs);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000277
278 return 0;
279}
Nicholas Piggin03465f82016-09-16 20:48:08 +1000280NOKPROBE_SYMBOL(__die);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000281
Anton Blanchard760ca4d2011-11-30 00:23:13 +0000282void die(const char *str, struct pt_regs *regs, long err)
283{
Nicholas Piggin6f44b202016-11-08 23:14:44 +1100284 unsigned long flags;
Anton Blanchard760ca4d2011-11-30 00:23:13 +0000285
Nicholas Piggind40b6762018-03-27 01:01:16 +1000286 /*
287 * system_reset_excption handles debugger, crash dump, panic, for 0x100
288 */
289 if (TRAP(regs) != 0x100) {
290 if (debugger(regs))
291 return;
292 }
Nicholas Piggin6f44b202016-11-08 23:14:44 +1100293
294 flags = oops_begin(regs);
Anton Blanchard760ca4d2011-11-30 00:23:13 +0000295 if (__die(str, regs, err))
296 err = 0;
297 oops_end(flags, regs, err);
298}
Naveen N. Rao15770a12017-06-29 23:19:19 +0530299NOKPROBE_SYMBOL(die);
Anton Blanchard760ca4d2011-11-30 00:23:13 +0000300
Eric W. Biedermanefc463a2018-04-16 14:18:26 -0500301void user_single_step_report(struct pt_regs *regs)
Oleg Nesterov25baa352009-12-15 16:47:18 -0800302{
Eric W. Biedermanefc463a2018-04-16 14:18:26 -0500303 force_sig_fault(SIGTRAP, TRAP_TRACE, (void __user *)regs->nip, current);
Oleg Nesterov25baa352009-12-15 16:47:18 -0800304}
305
Murilo Opsfelder Araujo658b0f92018-08-01 18:33:15 -0300306static void show_signal_msg(int signr, struct pt_regs *regs, int code,
307 unsigned long addr)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000308{
Michael Ellerman997dd262018-08-16 15:27:47 +1000309 static DEFINE_RATELIMIT_STATE(rs, DEFAULT_RATELIMIT_INTERVAL,
310 DEFAULT_RATELIMIT_BURST);
311
312 if (!show_unhandled_signals)
Murilo Opsfelder Araujo35a52a12018-08-01 18:33:16 -0300313 return;
314
315 if (!unhandled_signal(current, signr))
316 return;
317
Michael Ellerman997dd262018-08-16 15:27:47 +1000318 if (!__ratelimit(&rs))
319 return;
320
Murilo Opsfelder Araujo0f642d62018-08-01 18:33:18 -0300321 pr_info("%s[%d]: %s (%d) at %lx nip %lx lr %lx code %x",
322 current->comm, current->pid, signame(signr), signr,
Murilo Opsfelder Araujo49d8f202018-08-01 18:33:17 -0300323 addr, regs->nip, regs->link, code);
Murilo Opsfelder Araujo0f642d62018-08-01 18:33:18 -0300324
325 print_vma_addr(KERN_CONT " in ", regs->nip);
326
327 pr_cont("\n");
Murilo Opsfelder Araujoa99b9c52018-08-01 18:33:20 -0300328
329 show_user_instructions(regs);
Murilo Opsfelder Araujo658b0f92018-08-01 18:33:15 -0300330}
331
Eric W. Biederman2c44ce22018-09-18 09:37:28 +0200332static bool exception_common(int signr, struct pt_regs *regs, int code,
333 unsigned long addr)
Murilo Opsfelder Araujo658b0f92018-08-01 18:33:15 -0300334{
Murilo Opsfelder Araujo658b0f92018-08-01 18:33:15 -0300335 if (!user_mode(regs)) {
336 die("Exception in kernel mode", regs, signr);
Eric W. Biederman2c44ce22018-09-18 09:37:28 +0200337 return false;
Murilo Opsfelder Araujo658b0f92018-08-01 18:33:15 -0300338 }
339
340 show_signal_msg(signr, regs, code, addr);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000341
Benjamin Herrenschmidta3512b22012-05-08 13:38:50 +1000342 if (arch_irqs_disabled() && !arch_irq_disabled_regs(regs))
Benjamin Herrenschmidt9f2f79e2012-03-01 15:47:44 +1100343 local_irq_enable();
344
Ananth N Mavinakayanahalli41ab5262012-08-23 21:27:09 +0000345 current->thread.trap_nr = code;
Thiago Jung Bauermannc5cc1f42018-01-18 17:50:43 -0800346
347 /*
348 * Save all the pkey registers AMR/IAMR/UAMOR. Eg: Core dumps need
349 * to capture the content, if the task gets killed.
350 */
351 thread_pkey_regs_save(&current->thread);
352
Eric W. Biederman2c44ce22018-09-18 09:37:28 +0200353 return true;
354}
355
Eric W. Biederman5d8fb8a2018-09-18 10:56:25 +0200356void _exception_pkey(struct pt_regs *regs, unsigned long addr, int key)
Eric W. Biederman2c44ce22018-09-18 09:37:28 +0200357{
Eric W. Biederman5d8fb8a2018-09-18 10:56:25 +0200358 if (!exception_common(SIGSEGV, regs, SEGV_PKUERR, addr))
Eric W. Biederman2c44ce22018-09-18 09:37:28 +0200359 return;
360
Eric W. Biederman77c70722018-09-18 11:26:32 +0200361 force_sig_pkuerr((void __user *) addr, key);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000362}
363
Ram Pai99cd1302018-01-18 17:50:42 -0800364void _exception(int signr, struct pt_regs *regs, int code, unsigned long addr)
365{
Eric W. Biedermanc1c7c852018-09-18 09:43:32 +0200366 if (!exception_common(signr, regs, code, addr))
367 return;
368
369 force_sig_fault(signr, code, (void __user *)addr, current);
Ram Pai99cd1302018-01-18 17:50:42 -0800370}
371
Nicholas Pigginccd47702019-02-26 18:51:07 +1000372/*
373 * The interrupt architecture has a quirk in that the HV interrupts excluding
374 * the NMIs (0x100 and 0x200) do not clear MSR[RI] at entry. The first thing
375 * that an interrupt handler must do is save off a GPR into a scratch register,
376 * and all interrupts on POWERNV (HV=1) use the HSPRG1 register as scratch.
377 * Therefore an NMI can clobber an HV interrupt's live HSPRG1 without noticing
378 * that it is non-reentrant, which leads to random data corruption.
379 *
380 * The solution is for NMI interrupts in HV mode to check if they originated
381 * from these critical HV interrupt regions. If so, then mark them not
382 * recoverable.
383 *
384 * An alternative would be for HV NMIs to use SPRG for scratch to avoid the
385 * HSPRG1 clobber, however this would cause guest SPRG to be clobbered. Linux
386 * guests should always have MSR[RI]=0 when its scratch SPRG is in use, so
387 * that would work. However any other guest OS that may have the SPRG live
388 * and MSR[RI]=1 could encounter silent corruption.
389 *
390 * Builds that do not support KVM could take this second option to increase
391 * the recoverability of NMIs.
392 */
393void hv_nmi_check_nonrecoverable(struct pt_regs *regs)
394{
395#ifdef CONFIG_PPC_POWERNV
396 unsigned long kbase = (unsigned long)_stext;
397 unsigned long nip = regs->nip;
398
399 if (!(regs->msr & MSR_RI))
400 return;
401 if (!(regs->msr & MSR_HV))
402 return;
403 if (regs->msr & MSR_PR)
404 return;
405
406 /*
407 * Now test if the interrupt has hit a range that may be using
408 * HSPRG1 without having RI=0 (i.e., an HSRR interrupt). The
409 * problem ranges all run un-relocated. Test real and virt modes
410 * at the same time by droping the high bit of the nip (virt mode
411 * entry points still have the +0x4000 offset).
412 */
413 nip &= ~0xc000000000000000ULL;
414 if ((nip >= 0x500 && nip < 0x600) || (nip >= 0x4500 && nip < 0x4600))
415 goto nonrecoverable;
416 if ((nip >= 0x980 && nip < 0xa00) || (nip >= 0x4980 && nip < 0x4a00))
417 goto nonrecoverable;
418 if ((nip >= 0xe00 && nip < 0xec0) || (nip >= 0x4e00 && nip < 0x4ec0))
419 goto nonrecoverable;
420 if ((nip >= 0xf80 && nip < 0xfa0) || (nip >= 0x4f80 && nip < 0x4fa0))
421 goto nonrecoverable;
422 /* Trampoline code runs un-relocated so subtract kbase. */
423 if (nip >= real_trampolines_start - kbase &&
424 nip < real_trampolines_end - kbase)
425 goto nonrecoverable;
426 if (nip >= virt_trampolines_start - kbase &&
427 nip < virt_trampolines_end - kbase)
428 goto nonrecoverable;
429 return;
430
431nonrecoverable:
432 regs->msr &= ~MSR_RI;
433#endif
434}
435
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000436void system_reset_exception(struct pt_regs *regs)
437{
Nicholas Piggincbf2ba92019-02-26 18:51:08 +1000438 unsigned long hsrr0, hsrr1;
439 bool nested = in_nmi();
440 bool saved_hsrrs = false;
441
Nicholas Piggin2b4f3ac2016-12-20 04:30:07 +1000442 /*
443 * Avoid crashes in case of nested NMI exceptions. Recoverability
444 * is determined by RI and in_nmi
445 */
Nicholas Piggin2b4f3ac2016-12-20 04:30:07 +1000446 if (!nested)
447 nmi_enter();
448
Nicholas Piggincbf2ba92019-02-26 18:51:08 +1000449 /*
450 * System reset can interrupt code where HSRRs are live and MSR[RI]=1.
451 * The system reset interrupt itself may clobber HSRRs (e.g., to call
452 * OPAL), so save them here and restore them before returning.
453 *
454 * Machine checks don't need to save HSRRs, as the real mode handler
455 * is careful to avoid them, and the regular handler is not delivered
456 * as an NMI.
457 */
458 if (cpu_has_feature(CPU_FTR_HVMODE)) {
459 hsrr0 = mfspr(SPRN_HSRR0);
460 hsrr1 = mfspr(SPRN_HSRR1);
461 saved_hsrrs = true;
462 }
463
Nicholas Pigginccd47702019-02-26 18:51:07 +1000464 hv_nmi_check_nonrecoverable(regs);
465
Nicholas Pigginca41ad42017-08-01 22:00:53 +1000466 __this_cpu_inc(irq_stat.sreset_irqs);
467
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000468 /* See if any machine dependent calls */
Arnd Bergmannc902be72006-01-04 19:55:53 +0000469 if (ppc_md.system_reset_exception) {
470 if (ppc_md.system_reset_exception(regs))
Nicholas Pigginc4f3b522016-12-20 04:30:05 +1000471 goto out;
Arnd Bergmannc902be72006-01-04 19:55:53 +0000472 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000473
Nicholas Piggin4388c9b2017-07-05 13:56:27 +1000474 if (debugger(regs))
475 goto out;
476
477 /*
478 * A system reset is a request to dump, so we always send
479 * it through the crashdump code (if fadump or kdump are
480 * registered).
481 */
482 crash_fadump(regs, "System Reset");
483
484 crash_kexec(regs);
485
486 /*
487 * We aren't the primary crash CPU. We need to send it
488 * to a holding pattern to avoid it ending up in the panic
489 * code.
490 */
491 crash_kexec_secondary(regs);
492
493 /*
494 * No debugger or crash dump registered, print logs then
495 * panic.
496 */
Nicholas Piggin4552d122017-12-24 02:49:22 +1000497 die("System Reset", regs, SIGABRT);
Nicholas Piggin4388c9b2017-07-05 13:56:27 +1000498
499 mdelay(2*MSEC_PER_SEC); /* Wait a little while for others to print */
500 add_taint(TAINT_DIE, LOCKDEP_NOW_UNRELIABLE);
501 nmi_panic(regs, "System Reset");
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000502
Nicholas Pigginc4f3b522016-12-20 04:30:05 +1000503out:
504#ifdef CONFIG_PPC_BOOK3S_64
505 BUG_ON(get_paca()->in_nmi == 0);
506 if (get_paca()->in_nmi > 1)
Nicholas Piggin4388c9b2017-07-05 13:56:27 +1000507 nmi_panic(regs, "Unrecoverable nested System Reset");
Nicholas Pigginc4f3b522016-12-20 04:30:05 +1000508#endif
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000509 /* Must die if the interrupt is not recoverable */
510 if (!(regs->msr & MSR_RI))
Nicholas Piggin4388c9b2017-07-05 13:56:27 +1000511 nmi_panic(regs, "Unrecoverable System Reset");
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000512
Nicholas Piggincbf2ba92019-02-26 18:51:08 +1000513 if (saved_hsrrs) {
514 mtspr(SPRN_HSRR0, hsrr0);
515 mtspr(SPRN_HSRR1, hsrr1);
516 }
517
Nicholas Piggin2b4f3ac2016-12-20 04:30:07 +1000518 if (!nested)
519 nmi_exit();
520
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000521 /* What should we do here? We could issue a shutdown or hard reset. */
522}
Mahesh Salgaonkar1e9b4502013-10-30 20:04:08 +0530523
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000524/*
525 * I/O accesses can cause machine checks on powermacs.
526 * Check if the NIP corresponds to the address of a sync
527 * instruction for which there is an entry in the exception
528 * table.
529 * Note that the 601 only takes a machine check on TEA
530 * (transfer error ack) signal assertion, and does not
531 * set any of the top 16 bits of SRR1.
532 * -- paulus.
533 */
534static inline int check_io_access(struct pt_regs *regs)
535{
Benjamin Herrenschmidt68a64352006-11-13 09:27:39 +1100536#ifdef CONFIG_PPC32
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000537 unsigned long msr = regs->msr;
538 const struct exception_table_entry *entry;
539 unsigned int *nip = (unsigned int *)regs->nip;
540
541 if (((msr & 0xffff0000) == 0 || (msr & (0x80000 | 0x40000)))
542 && (entry = search_exception_tables(regs->nip)) != NULL) {
543 /*
544 * Check that it's a sync instruction, or somewhere
545 * in the twi; isync; nop sequence that inb/inw/inl uses.
546 * As the address is in the exception table
547 * we should be able to read the instr there.
548 * For the debug message, we look at the preceding
549 * load or store.
550 */
Christophe Leroyddc6cd02016-05-17 14:01:39 +0200551 if (*nip == PPC_INST_NOP)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000552 nip -= 2;
Christophe Leroyddc6cd02016-05-17 14:01:39 +0200553 else if (*nip == PPC_INST_ISYNC)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000554 --nip;
Christophe Leroyddc6cd02016-05-17 14:01:39 +0200555 if (*nip == PPC_INST_SYNC || (*nip >> 26) == OP_TRAP) {
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000556 unsigned int rb;
557
558 --nip;
559 rb = (*nip >> 11) & 0x1f;
560 printk(KERN_DEBUG "%s bad port %lx at %p\n",
561 (*nip & 0x100)? "OUT to": "IN from",
562 regs->gpr[rb] - _IO_BASE, nip);
563 regs->msr |= MSR_RI;
Nicholas Piggin61a92f72016-10-14 16:47:31 +1100564 regs->nip = extable_fixup(entry);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000565 return 1;
566 }
567 }
Benjamin Herrenschmidt68a64352006-11-13 09:27:39 +1100568#endif /* CONFIG_PPC32 */
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000569 return 0;
570}
571
Dave Kleikamp172ae2e2010-02-08 11:50:57 +0000572#ifdef CONFIG_PPC_ADV_DEBUG_REGS
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000573/* On 4xx, the reason for the machine check or program exception
574 is in the ESR. */
575#define get_reason(regs) ((regs)->dsisr)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000576#define REASON_FP ESR_FP
577#define REASON_ILLEGAL (ESR_PIL | ESR_PUO)
578#define REASON_PRIVILEGED ESR_PPR
579#define REASON_TRAP ESR_PTR
580
581/* single-step stuff */
Bharat Bhushan51ae8d42013-07-04 11:45:46 +0530582#define single_stepping(regs) (current->thread.debug.dbcr0 & DBCR0_IC)
583#define clear_single_step(regs) (current->thread.debug.dbcr0 &= ~DBCR0_IC)
Matt Evans0e524e72018-03-26 17:55:21 +0100584#define clear_br_trace(regs) do {} while(0)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000585#else
586/* On non-4xx, the reason for the machine check or program
587 exception is in the MSR. */
588#define get_reason(regs) ((regs)->msr)
Michael Ellermand30a5a52017-08-08 16:39:25 +1000589#define REASON_TM SRR1_PROGTM
590#define REASON_FP SRR1_PROGFPE
591#define REASON_ILLEGAL SRR1_PROGILL
592#define REASON_PRIVILEGED SRR1_PROGPRIV
593#define REASON_TRAP SRR1_PROGTRAP
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000594
595#define single_stepping(regs) ((regs)->msr & MSR_SE)
596#define clear_single_step(regs) ((regs)->msr &= ~MSR_SE)
Matt Evans0e524e72018-03-26 17:55:21 +0100597#define clear_br_trace(regs) ((regs)->msr &= ~MSR_BE)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000598#endif
599
Michael Ellerman0d0935b2017-08-08 16:39:21 +1000600#if defined(CONFIG_E500)
Scott Woodfe04b112010-04-08 00:38:22 -0500601int machine_check_e500mc(struct pt_regs *regs)
602{
603 unsigned long mcsr = mfspr(SPRN_MCSR);
Matt Webera4e89ff2017-06-28 11:14:29 -0500604 unsigned long pvr = mfspr(SPRN_PVR);
Scott Woodfe04b112010-04-08 00:38:22 -0500605 unsigned long reason = mcsr;
606 int recoverable = 1;
607
Scott Wood82a9a482011-06-16 14:09:17 -0500608 if (reason & MCSR_LD) {
Shaohui Xiecce1f102010-11-18 14:57:32 +0800609 recoverable = fsl_rio_mcheck_exception(regs);
610 if (recoverable == 1)
611 goto silent_out;
612 }
613
Scott Woodfe04b112010-04-08 00:38:22 -0500614 printk("Machine check in kernel mode.\n");
615 printk("Caused by (from MCSR=%lx): ", reason);
616
617 if (reason & MCSR_MCP)
Christophe Leroy422123c2018-10-15 07:20:45 +0000618 pr_cont("Machine Check Signal\n");
Scott Woodfe04b112010-04-08 00:38:22 -0500619
620 if (reason & MCSR_ICPERR) {
Christophe Leroy422123c2018-10-15 07:20:45 +0000621 pr_cont("Instruction Cache Parity Error\n");
Scott Woodfe04b112010-04-08 00:38:22 -0500622
623 /*
624 * This is recoverable by invalidating the i-cache.
625 */
626 mtspr(SPRN_L1CSR1, mfspr(SPRN_L1CSR1) | L1CSR1_ICFI);
627 while (mfspr(SPRN_L1CSR1) & L1CSR1_ICFI)
628 ;
629
630 /*
631 * This will generally be accompanied by an instruction
632 * fetch error report -- only treat MCSR_IF as fatal
633 * if it wasn't due to an L1 parity error.
634 */
635 reason &= ~MCSR_IF;
636 }
637
638 if (reason & MCSR_DCPERR_MC) {
Christophe Leroy422123c2018-10-15 07:20:45 +0000639 pr_cont("Data Cache Parity Error\n");
Kumar Gala37caf9f2011-08-27 06:14:23 -0500640
641 /*
642 * In write shadow mode we auto-recover from the error, but it
643 * may still get logged and cause a machine check. We should
644 * only treat the non-write shadow case as non-recoverable.
645 */
Matt Webera4e89ff2017-06-28 11:14:29 -0500646 /* On e6500 core, L1 DCWS (Data cache write shadow mode) bit
647 * is not implemented but L1 data cache always runs in write
648 * shadow mode. Hence on data cache parity errors HW will
649 * automatically invalidate the L1 Data Cache.
650 */
651 if (PVR_VER(pvr) != PVR_VER_E6500) {
652 if (!(mfspr(SPRN_L1CSR2) & L1CSR2_DCWS))
653 recoverable = 0;
654 }
Scott Woodfe04b112010-04-08 00:38:22 -0500655 }
656
657 if (reason & MCSR_L2MMU_MHIT) {
Christophe Leroy422123c2018-10-15 07:20:45 +0000658 pr_cont("Hit on multiple TLB entries\n");
Scott Woodfe04b112010-04-08 00:38:22 -0500659 recoverable = 0;
660 }
661
662 if (reason & MCSR_NMI)
Christophe Leroy422123c2018-10-15 07:20:45 +0000663 pr_cont("Non-maskable interrupt\n");
Scott Woodfe04b112010-04-08 00:38:22 -0500664
665 if (reason & MCSR_IF) {
Christophe Leroy422123c2018-10-15 07:20:45 +0000666 pr_cont("Instruction Fetch Error Report\n");
Scott Woodfe04b112010-04-08 00:38:22 -0500667 recoverable = 0;
668 }
669
670 if (reason & MCSR_LD) {
Christophe Leroy422123c2018-10-15 07:20:45 +0000671 pr_cont("Load Error Report\n");
Scott Woodfe04b112010-04-08 00:38:22 -0500672 recoverable = 0;
673 }
674
675 if (reason & MCSR_ST) {
Christophe Leroy422123c2018-10-15 07:20:45 +0000676 pr_cont("Store Error Report\n");
Scott Woodfe04b112010-04-08 00:38:22 -0500677 recoverable = 0;
678 }
679
680 if (reason & MCSR_LDG) {
Christophe Leroy422123c2018-10-15 07:20:45 +0000681 pr_cont("Guarded Load Error Report\n");
Scott Woodfe04b112010-04-08 00:38:22 -0500682 recoverable = 0;
683 }
684
685 if (reason & MCSR_TLBSYNC)
Christophe Leroy422123c2018-10-15 07:20:45 +0000686 pr_cont("Simultaneous tlbsync operations\n");
Scott Woodfe04b112010-04-08 00:38:22 -0500687
688 if (reason & MCSR_BSL2_ERR) {
Christophe Leroy422123c2018-10-15 07:20:45 +0000689 pr_cont("Level 2 Cache Error\n");
Scott Woodfe04b112010-04-08 00:38:22 -0500690 recoverable = 0;
691 }
692
693 if (reason & MCSR_MAV) {
694 u64 addr;
695
696 addr = mfspr(SPRN_MCAR);
697 addr |= (u64)mfspr(SPRN_MCARU) << 32;
698
Christophe Leroy422123c2018-10-15 07:20:45 +0000699 pr_cont("Machine Check %s Address: %#llx\n",
Scott Woodfe04b112010-04-08 00:38:22 -0500700 reason & MCSR_MEA ? "Effective" : "Physical", addr);
701 }
702
Shaohui Xiecce1f102010-11-18 14:57:32 +0800703silent_out:
Scott Woodfe04b112010-04-08 00:38:22 -0500704 mtspr(SPRN_MCSR, mcsr);
705 return mfspr(SPRN_MCSR) == 0 && recoverable;
706}
707
Benjamin Herrenschmidt47c0bd12007-12-21 15:39:21 +1100708int machine_check_e500(struct pt_regs *regs)
709{
Michael Ellerman42bff232017-08-08 16:39:22 +1000710 unsigned long reason = mfspr(SPRN_MCSR);
Benjamin Herrenschmidt47c0bd12007-12-21 15:39:21 +1100711
Shaohui Xiecce1f102010-11-18 14:57:32 +0800712 if (reason & MCSR_BUS_RBERR) {
713 if (fsl_rio_mcheck_exception(regs))
714 return 1;
Hongtao Jia4e0e3432013-04-28 13:20:08 +0800715 if (fsl_pci_mcheck_exception(regs))
716 return 1;
Shaohui Xiecce1f102010-11-18 14:57:32 +0800717 }
718
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000719 printk("Machine check in kernel mode.\n");
720 printk("Caused by (from MCSR=%lx): ", reason);
721
722 if (reason & MCSR_MCP)
Christophe Leroy422123c2018-10-15 07:20:45 +0000723 pr_cont("Machine Check Signal\n");
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000724 if (reason & MCSR_ICPERR)
Christophe Leroy422123c2018-10-15 07:20:45 +0000725 pr_cont("Instruction Cache Parity Error\n");
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000726 if (reason & MCSR_DCP_PERR)
Christophe Leroy422123c2018-10-15 07:20:45 +0000727 pr_cont("Data Cache Push Parity Error\n");
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000728 if (reason & MCSR_DCPERR)
Christophe Leroy422123c2018-10-15 07:20:45 +0000729 pr_cont("Data Cache Parity Error\n");
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000730 if (reason & MCSR_BUS_IAERR)
Christophe Leroy422123c2018-10-15 07:20:45 +0000731 pr_cont("Bus - Instruction Address Error\n");
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000732 if (reason & MCSR_BUS_RAERR)
Christophe Leroy422123c2018-10-15 07:20:45 +0000733 pr_cont("Bus - Read Address Error\n");
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000734 if (reason & MCSR_BUS_WAERR)
Christophe Leroy422123c2018-10-15 07:20:45 +0000735 pr_cont("Bus - Write Address Error\n");
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000736 if (reason & MCSR_BUS_IBERR)
Christophe Leroy422123c2018-10-15 07:20:45 +0000737 pr_cont("Bus - Instruction Data Error\n");
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000738 if (reason & MCSR_BUS_RBERR)
Christophe Leroy422123c2018-10-15 07:20:45 +0000739 pr_cont("Bus - Read Data Bus Error\n");
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000740 if (reason & MCSR_BUS_WBERR)
Christophe Leroy422123c2018-10-15 07:20:45 +0000741 pr_cont("Bus - Write Data Bus Error\n");
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000742 if (reason & MCSR_BUS_IPERR)
Christophe Leroy422123c2018-10-15 07:20:45 +0000743 pr_cont("Bus - Instruction Parity Error\n");
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000744 if (reason & MCSR_BUS_RPERR)
Christophe Leroy422123c2018-10-15 07:20:45 +0000745 pr_cont("Bus - Read Parity Error\n");
Benjamin Herrenschmidt47c0bd12007-12-21 15:39:21 +1100746
747 return 0;
748}
Kumar Gala4490c062010-10-08 08:32:11 -0500749
750int machine_check_generic(struct pt_regs *regs)
751{
752 return 0;
753}
Benjamin Herrenschmidt47c0bd12007-12-21 15:39:21 +1100754#elif defined(CONFIG_E200)
755int machine_check_e200(struct pt_regs *regs)
756{
Michael Ellerman42bff232017-08-08 16:39:22 +1000757 unsigned long reason = mfspr(SPRN_MCSR);
Benjamin Herrenschmidt47c0bd12007-12-21 15:39:21 +1100758
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000759 printk("Machine check in kernel mode.\n");
760 printk("Caused by (from MCSR=%lx): ", reason);
761
762 if (reason & MCSR_MCP)
Christophe Leroy422123c2018-10-15 07:20:45 +0000763 pr_cont("Machine Check Signal\n");
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000764 if (reason & MCSR_CP_PERR)
Christophe Leroy422123c2018-10-15 07:20:45 +0000765 pr_cont("Cache Push Parity Error\n");
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000766 if (reason & MCSR_CPERR)
Christophe Leroy422123c2018-10-15 07:20:45 +0000767 pr_cont("Cache Parity Error\n");
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000768 if (reason & MCSR_EXCP_ERR)
Christophe Leroy422123c2018-10-15 07:20:45 +0000769 pr_cont("ISI, ITLB, or Bus Error on first instruction fetch for an exception handler\n");
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000770 if (reason & MCSR_BUS_IRERR)
Christophe Leroy422123c2018-10-15 07:20:45 +0000771 pr_cont("Bus - Read Bus Error on instruction fetch\n");
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000772 if (reason & MCSR_BUS_DRERR)
Christophe Leroy422123c2018-10-15 07:20:45 +0000773 pr_cont("Bus - Read Bus Error on data load\n");
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000774 if (reason & MCSR_BUS_WRERR)
Christophe Leroy422123c2018-10-15 07:20:45 +0000775 pr_cont("Bus - Write Bus Error on buffered store or cache line push\n");
Benjamin Herrenschmidt47c0bd12007-12-21 15:39:21 +1100776
777 return 0;
778}
Michael Ellerman7f3f8192017-08-08 16:39:23 +1000779#elif defined(CONFIG_PPC32)
Benjamin Herrenschmidt47c0bd12007-12-21 15:39:21 +1100780int machine_check_generic(struct pt_regs *regs)
781{
Michael Ellerman42bff232017-08-08 16:39:22 +1000782 unsigned long reason = regs->msr;
Benjamin Herrenschmidt47c0bd12007-12-21 15:39:21 +1100783
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000784 printk("Machine check in kernel mode.\n");
785 printk("Caused by (from SRR1=%lx): ", reason);
786 switch (reason & 0x601F0000) {
787 case 0x80000:
Christophe Leroy422123c2018-10-15 07:20:45 +0000788 pr_cont("Machine check signal\n");
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000789 break;
790 case 0: /* for 601 */
791 case 0x40000:
792 case 0x140000: /* 7450 MSS error and TEA */
Christophe Leroy422123c2018-10-15 07:20:45 +0000793 pr_cont("Transfer error ack signal\n");
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000794 break;
795 case 0x20000:
Christophe Leroy422123c2018-10-15 07:20:45 +0000796 pr_cont("Data parity error signal\n");
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000797 break;
798 case 0x10000:
Christophe Leroy422123c2018-10-15 07:20:45 +0000799 pr_cont("Address parity error signal\n");
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000800 break;
801 case 0x20000000:
Christophe Leroy422123c2018-10-15 07:20:45 +0000802 pr_cont("L1 Data Cache error\n");
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000803 break;
804 case 0x40000000:
Christophe Leroy422123c2018-10-15 07:20:45 +0000805 pr_cont("L1 Instruction Cache error\n");
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000806 break;
807 case 0x00100000:
Christophe Leroy422123c2018-10-15 07:20:45 +0000808 pr_cont("L2 data cache parity error\n");
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000809 break;
810 default:
Christophe Leroy422123c2018-10-15 07:20:45 +0000811 pr_cont("Unknown values in msr\n");
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000812 }
Olof Johansson75918a42007-09-21 05:11:20 +1000813 return 0;
814}
Benjamin Herrenschmidt47c0bd12007-12-21 15:39:21 +1100815#endif /* everything else */
Olof Johansson75918a42007-09-21 05:11:20 +1000816
817void machine_check_exception(struct pt_regs *regs)
818{
819 int recover = 0;
Nicholas Pigginb96672d2017-07-19 16:59:12 +1000820 bool nested = in_nmi();
821 if (!nested)
822 nmi_enter();
Olof Johansson75918a42007-09-21 05:11:20 +1000823
Michal Suchanek8a03e812018-09-26 14:24:30 +0200824 __this_cpu_inc(irq_stat.mce_exceptions);
Anton Blanchard89713ed2010-01-31 20:34:06 +0000825
Mahesh Salgaonkard93b0ac2017-04-18 22:08:17 +0530826 add_taint(TAINT_MACHINE_CHECK, LOCKDEP_NOW_UNRELIABLE);
827
Benjamin Herrenschmidt47c0bd12007-12-21 15:39:21 +1100828 /* See if any machine dependent calls. In theory, we would want
829 * to call the CPU first, and call the ppc_md. one if the CPU
830 * one returns a positive number. However there is existing code
831 * that assumes the board gets a first chance, so let's keep it
832 * that way for now and fix things later. --BenH.
833 */
Olof Johansson75918a42007-09-21 05:11:20 +1000834 if (ppc_md.machine_check_exception)
835 recover = ppc_md.machine_check_exception(regs);
Benjamin Herrenschmidt47c0bd12007-12-21 15:39:21 +1100836 else if (cur_cpu_spec->machine_check)
837 recover = cur_cpu_spec->machine_check(regs);
Olof Johansson75918a42007-09-21 05:11:20 +1000838
Benjamin Herrenschmidt47c0bd12007-12-21 15:39:21 +1100839 if (recover > 0)
Li Zhongba12eed2013-05-13 16:16:41 +0000840 goto bail;
Olof Johansson75918a42007-09-21 05:11:20 +1000841
Anton Blancharda4435062011-01-11 19:45:31 +0000842 if (debugger_fault_handler(regs))
Li Zhongba12eed2013-05-13 16:16:41 +0000843 goto bail;
Olof Johansson75918a42007-09-21 05:11:20 +1000844
845 if (check_io_access(regs))
Li Zhongba12eed2013-05-13 16:16:41 +0000846 goto bail;
Olof Johansson75918a42007-09-21 05:11:20 +1000847
Christophe Leroydaf00ae72018-10-13 09:16:22 +0000848 if (!nested)
849 nmi_exit();
850
851 die("Machine check", regs, SIGBUS);
852
Christophe Leroy0bbea752019-01-22 14:11:24 +0000853 /* Must die if the interrupt is not recoverable */
854 if (!(regs->msr & MSR_RI))
855 nmi_panic(regs, "Unrecoverable Machine check");
856
Christophe Leroydaf00ae72018-10-13 09:16:22 +0000857 return;
858
Li Zhongba12eed2013-05-13 16:16:41 +0000859bail:
Nicholas Pigginb96672d2017-07-19 16:59:12 +1000860 if (!nested)
861 nmi_exit();
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000862}
863
864void SMIException(struct pt_regs *regs)
865{
866 die("System Management Interrupt", regs, SIGABRT);
867}
868
Michael Neuling50803322017-09-15 15:25:48 +1000869#ifdef CONFIG_VSX
870static void p9_hmi_special_emu(struct pt_regs *regs)
871{
872 unsigned int ra, rb, t, i, sel, instr, rc;
873 const void __user *addr;
874 u8 vbuf[16], *vdst;
875 unsigned long ea, msr, msr_mask;
876 bool swap;
877
878 if (__get_user_inatomic(instr, (unsigned int __user *)regs->nip))
879 return;
880
881 /*
882 * lxvb16x opcode: 0x7c0006d8
883 * lxvd2x opcode: 0x7c000698
884 * lxvh8x opcode: 0x7c000658
885 * lxvw4x opcode: 0x7c000618
886 */
887 if ((instr & 0xfc00073e) != 0x7c000618) {
888 pr_devel("HMI vec emu: not vector CI %i:%s[%d] nip=%016lx"
889 " instr=%08x\n",
890 smp_processor_id(), current->comm, current->pid,
891 regs->nip, instr);
892 return;
893 }
894
895 /* Grab vector registers into the task struct */
896 msr = regs->msr; /* Grab msr before we flush the bits */
897 flush_vsx_to_thread(current);
898 enable_kernel_altivec();
899
900 /*
901 * Is userspace running with a different endian (this is rare but
902 * not impossible)
903 */
904 swap = (msr & MSR_LE) != (MSR_KERNEL & MSR_LE);
905
906 /* Decode the instruction */
907 ra = (instr >> 16) & 0x1f;
908 rb = (instr >> 11) & 0x1f;
909 t = (instr >> 21) & 0x1f;
910 if (instr & 1)
911 vdst = (u8 *)&current->thread.vr_state.vr[t];
912 else
913 vdst = (u8 *)&current->thread.fp_state.fpr[t][0];
914
915 /* Grab the vector address */
916 ea = regs->gpr[rb] + (ra ? regs->gpr[ra] : 0);
917 if (is_32bit_task())
918 ea &= 0xfffffffful;
919 addr = (__force const void __user *)ea;
920
921 /* Check it */
Linus Torvalds96d4f262019-01-03 18:57:57 -0800922 if (!access_ok(addr, 16)) {
Michael Neuling50803322017-09-15 15:25:48 +1000923 pr_devel("HMI vec emu: bad access %i:%s[%d] nip=%016lx"
924 " instr=%08x addr=%016lx\n",
925 smp_processor_id(), current->comm, current->pid,
926 regs->nip, instr, (unsigned long)addr);
927 return;
928 }
929
930 /* Read the vector */
931 rc = 0;
932 if ((unsigned long)addr & 0xfUL)
933 /* unaligned case */
934 rc = __copy_from_user_inatomic(vbuf, addr, 16);
935 else
936 __get_user_atomic_128_aligned(vbuf, addr, rc);
937 if (rc) {
938 pr_devel("HMI vec emu: page fault %i:%s[%d] nip=%016lx"
939 " instr=%08x addr=%016lx\n",
940 smp_processor_id(), current->comm, current->pid,
941 regs->nip, instr, (unsigned long)addr);
942 return;
943 }
944
945 pr_devel("HMI vec emu: emulated vector CI %i:%s[%d] nip=%016lx"
946 " instr=%08x addr=%016lx\n",
947 smp_processor_id(), current->comm, current->pid, regs->nip,
948 instr, (unsigned long) addr);
949
950 /* Grab instruction "selector" */
951 sel = (instr >> 6) & 3;
952
953 /*
954 * Check to make sure the facility is actually enabled. This
955 * could happen if we get a false positive hit.
956 *
957 * lxvd2x/lxvw4x always check MSR VSX sel = 0,2
958 * lxvh8x/lxvb16x check MSR VSX or VEC depending on VSR used sel = 1,3
959 */
960 msr_mask = MSR_VSX;
961 if ((sel & 1) && (instr & 1)) /* lxvh8x & lxvb16x + VSR >= 32 */
962 msr_mask = MSR_VEC;
963 if (!(msr & msr_mask)) {
964 pr_devel("HMI vec emu: MSR fac clear %i:%s[%d] nip=%016lx"
965 " instr=%08x msr:%016lx\n",
966 smp_processor_id(), current->comm, current->pid,
967 regs->nip, instr, msr);
968 return;
969 }
970
971 /* Do logging here before we modify sel based on endian */
972 switch (sel) {
973 case 0: /* lxvw4x */
974 PPC_WARN_EMULATED(lxvw4x, regs);
975 break;
976 case 1: /* lxvh8x */
977 PPC_WARN_EMULATED(lxvh8x, regs);
978 break;
979 case 2: /* lxvd2x */
980 PPC_WARN_EMULATED(lxvd2x, regs);
981 break;
982 case 3: /* lxvb16x */
983 PPC_WARN_EMULATED(lxvb16x, regs);
984 break;
985 }
986
987#ifdef __LITTLE_ENDIAN__
988 /*
989 * An LE kernel stores the vector in the task struct as an LE
990 * byte array (effectively swapping both the components and
991 * the content of the components). Those instructions expect
992 * the components to remain in ascending address order, so we
993 * swap them back.
994 *
995 * If we are running a BE user space, the expectation is that
996 * of a simple memcpy, so forcing the emulation to look like
997 * a lxvb16x should do the trick.
998 */
999 if (swap)
1000 sel = 3;
1001
1002 switch (sel) {
1003 case 0: /* lxvw4x */
1004 for (i = 0; i < 4; i++)
1005 ((u32 *)vdst)[i] = ((u32 *)vbuf)[3-i];
1006 break;
1007 case 1: /* lxvh8x */
1008 for (i = 0; i < 8; i++)
1009 ((u16 *)vdst)[i] = ((u16 *)vbuf)[7-i];
1010 break;
1011 case 2: /* lxvd2x */
1012 for (i = 0; i < 2; i++)
1013 ((u64 *)vdst)[i] = ((u64 *)vbuf)[1-i];
1014 break;
1015 case 3: /* lxvb16x */
1016 for (i = 0; i < 16; i++)
1017 vdst[i] = vbuf[15-i];
1018 break;
1019 }
1020#else /* __LITTLE_ENDIAN__ */
1021 /* On a big endian kernel, a BE userspace only needs a memcpy */
1022 if (!swap)
1023 sel = 3;
1024
1025 /* Otherwise, we need to swap the content of the components */
1026 switch (sel) {
1027 case 0: /* lxvw4x */
1028 for (i = 0; i < 4; i++)
1029 ((u32 *)vdst)[i] = cpu_to_le32(((u32 *)vbuf)[i]);
1030 break;
1031 case 1: /* lxvh8x */
1032 for (i = 0; i < 8; i++)
1033 ((u16 *)vdst)[i] = cpu_to_le16(((u16 *)vbuf)[i]);
1034 break;
1035 case 2: /* lxvd2x */
1036 for (i = 0; i < 2; i++)
1037 ((u64 *)vdst)[i] = cpu_to_le64(((u64 *)vbuf)[i]);
1038 break;
1039 case 3: /* lxvb16x */
1040 memcpy(vdst, vbuf, 16);
1041 break;
1042 }
1043#endif /* !__LITTLE_ENDIAN__ */
1044
1045 /* Go to next instruction */
1046 regs->nip += 4;
1047}
1048#endif /* CONFIG_VSX */
1049
Mahesh Salgaonkar0869b6f2014-07-29 18:40:01 +05301050void handle_hmi_exception(struct pt_regs *regs)
1051{
1052 struct pt_regs *old_regs;
1053
1054 old_regs = set_irq_regs(regs);
1055 irq_enter();
1056
Michael Neuling50803322017-09-15 15:25:48 +10001057#ifdef CONFIG_VSX
1058 /* Real mode flagged P9 special emu is needed */
1059 if (local_paca->hmi_p9_special_emu) {
1060 local_paca->hmi_p9_special_emu = 0;
1061
1062 /*
1063 * We don't want to take page faults while doing the
1064 * emulation, we just replay the instruction if necessary.
1065 */
1066 pagefault_disable();
1067 p9_hmi_special_emu(regs);
1068 pagefault_enable();
1069 }
1070#endif /* CONFIG_VSX */
1071
Mahesh Salgaonkar0869b6f2014-07-29 18:40:01 +05301072 if (ppc_md.handle_hmi_exception)
1073 ppc_md.handle_hmi_exception(regs);
1074
1075 irq_exit();
1076 set_irq_regs(old_regs);
1077}
1078
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001079void unknown_exception(struct pt_regs *regs)
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001080{
Li Zhongba12eed2013-05-13 16:16:41 +00001081 enum ctx_state prev_state = exception_enter();
1082
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001083 printk("Bad trap at PC: %lx, SR: %lx, vector=%lx\n",
1084 regs->nip, regs->msr, regs->trap);
1085
Eric W. Biedermane821fa422018-04-17 17:10:34 -05001086 _exception(SIGTRAP, regs, TRAP_UNK, 0);
Li Zhongba12eed2013-05-13 16:16:41 +00001087
1088 exception_exit(prev_state);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001089}
1090
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001091void instruction_breakpoint_exception(struct pt_regs *regs)
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001092{
Li Zhongba12eed2013-05-13 16:16:41 +00001093 enum ctx_state prev_state = exception_enter();
1094
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001095 if (notify_die(DIE_IABR_MATCH, "iabr_match", regs, 5,
1096 5, SIGTRAP) == NOTIFY_STOP)
Li Zhongba12eed2013-05-13 16:16:41 +00001097 goto bail;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001098 if (debugger_iabr_match(regs))
Li Zhongba12eed2013-05-13 16:16:41 +00001099 goto bail;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001100 _exception(SIGTRAP, regs, TRAP_BRKPT, regs->nip);
Li Zhongba12eed2013-05-13 16:16:41 +00001101
1102bail:
1103 exception_exit(prev_state);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001104}
1105
1106void RunModeException(struct pt_regs *regs)
1107{
Eric W. Biedermane821fa422018-04-17 17:10:34 -05001108 _exception(SIGTRAP, regs, TRAP_UNK, 0);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001109}
1110
Nicholas Piggin03465f82016-09-16 20:48:08 +10001111void single_step_exception(struct pt_regs *regs)
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001112{
Li Zhongba12eed2013-05-13 16:16:41 +00001113 enum ctx_state prev_state = exception_enter();
1114
K.Prasad2538c2d2010-06-15 11:35:31 +05301115 clear_single_step(regs);
Matt Evans0e524e72018-03-26 17:55:21 +01001116 clear_br_trace(regs);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001117
Naveen N. Rao6cc89ba2016-11-21 22:36:41 +05301118 if (kprobe_post_handler(regs))
1119 return;
1120
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001121 if (notify_die(DIE_SSTEP, "single_step", regs, 5,
1122 5, SIGTRAP) == NOTIFY_STOP)
Li Zhongba12eed2013-05-13 16:16:41 +00001123 goto bail;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001124 if (debugger_sstep(regs))
Li Zhongba12eed2013-05-13 16:16:41 +00001125 goto bail;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001126
1127 _exception(SIGTRAP, regs, TRAP_TRACE, regs->nip);
Li Zhongba12eed2013-05-13 16:16:41 +00001128
1129bail:
1130 exception_exit(prev_state);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001131}
Nicholas Piggin03465f82016-09-16 20:48:08 +10001132NOKPROBE_SYMBOL(single_step_exception);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001133
1134/*
1135 * After we have successfully emulated an instruction, we have to
1136 * check if the instruction was being single-stepped, and if so,
1137 * pretend we got a single-step exception. This was pointed out
1138 * by Kumar Gala. -- paulus
1139 */
Paul Mackerras8dad3f92005-10-06 13:27:05 +10001140static void emulate_single_step(struct pt_regs *regs)
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001141{
K.Prasad2538c2d2010-06-15 11:35:31 +05301142 if (single_stepping(regs))
1143 single_step_exception(regs);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001144}
1145
Kumar Gala5fad2932007-02-07 01:47:59 -06001146static inline int __parse_fpscr(unsigned long fpscr)
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001147{
Eric W. Biedermanaeb1c0f2018-04-17 15:30:54 -05001148 int ret = FPE_FLTUNK;
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001149
1150 /* Invalid operation */
1151 if ((fpscr & FPSCR_VE) && (fpscr & FPSCR_VX))
Kumar Gala5fad2932007-02-07 01:47:59 -06001152 ret = FPE_FLTINV;
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001153
1154 /* Overflow */
1155 else if ((fpscr & FPSCR_OE) && (fpscr & FPSCR_OX))
Kumar Gala5fad2932007-02-07 01:47:59 -06001156 ret = FPE_FLTOVF;
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001157
1158 /* Underflow */
1159 else if ((fpscr & FPSCR_UE) && (fpscr & FPSCR_UX))
Kumar Gala5fad2932007-02-07 01:47:59 -06001160 ret = FPE_FLTUND;
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001161
1162 /* Divide by zero */
1163 else if ((fpscr & FPSCR_ZE) && (fpscr & FPSCR_ZX))
Kumar Gala5fad2932007-02-07 01:47:59 -06001164 ret = FPE_FLTDIV;
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001165
1166 /* Inexact result */
1167 else if ((fpscr & FPSCR_XE) && (fpscr & FPSCR_XX))
Kumar Gala5fad2932007-02-07 01:47:59 -06001168 ret = FPE_FLTRES;
1169
1170 return ret;
1171}
1172
1173static void parse_fpe(struct pt_regs *regs)
1174{
1175 int code = 0;
1176
1177 flush_fp_to_thread(current);
1178
Paul Mackerrasde79f7b2013-09-10 20:20:42 +10001179 code = __parse_fpscr(current->thread.fp_state.fpscr);
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001180
1181 _exception(SIGFPE, regs, code, regs->nip);
1182}
1183
1184/*
1185 * Illegal instruction emulation support. Originally written to
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001186 * provide the PVR to user applications using the mfspr rd, PVR.
1187 * Return non-zero if we can't emulate, or -EFAULT if the associated
1188 * memory access caused an access fault. Return zero on success.
1189 *
1190 * There are a couple of ways to do this, either "decode" the instruction
1191 * or directly match lots of bits. In this case, matching lots of
1192 * bits is faster and easier.
Paul Mackerras86417782005-10-10 22:37:57 +10001193 *
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001194 */
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001195static int emulate_string_inst(struct pt_regs *regs, u32 instword)
1196{
1197 u8 rT = (instword >> 21) & 0x1f;
1198 u8 rA = (instword >> 16) & 0x1f;
1199 u8 NB_RB = (instword >> 11) & 0x1f;
1200 u32 num_bytes;
1201 unsigned long EA;
1202 int pos = 0;
1203
1204 /* Early out if we are an invalid form of lswx */
Kumar Gala16c57b32009-02-10 20:10:44 +00001205 if ((instword & PPC_INST_STRING_MASK) == PPC_INST_LSWX)
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001206 if ((rT == rA) || (rT == NB_RB))
1207 return -EINVAL;
1208
1209 EA = (rA == 0) ? 0 : regs->gpr[rA];
1210
Kumar Gala16c57b32009-02-10 20:10:44 +00001211 switch (instword & PPC_INST_STRING_MASK) {
1212 case PPC_INST_LSWX:
1213 case PPC_INST_STSWX:
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001214 EA += NB_RB;
1215 num_bytes = regs->xer & 0x7f;
1216 break;
Kumar Gala16c57b32009-02-10 20:10:44 +00001217 case PPC_INST_LSWI:
1218 case PPC_INST_STSWI:
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001219 num_bytes = (NB_RB == 0) ? 32 : NB_RB;
1220 break;
1221 default:
1222 return -EINVAL;
1223 }
1224
1225 while (num_bytes != 0)
1226 {
1227 u8 val;
1228 u32 shift = 8 * (3 - (pos & 0x3));
1229
James Yang80aa0fb2013-06-25 11:41:05 -05001230 /* if process is 32-bit, clear upper 32 bits of EA */
1231 if ((regs->msr & MSR_64BIT) == 0)
1232 EA &= 0xFFFFFFFF;
1233
Kumar Gala16c57b32009-02-10 20:10:44 +00001234 switch ((instword & PPC_INST_STRING_MASK)) {
1235 case PPC_INST_LSWX:
1236 case PPC_INST_LSWI:
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001237 if (get_user(val, (u8 __user *)EA))
1238 return -EFAULT;
1239 /* first time updating this reg,
1240 * zero it out */
1241 if (pos == 0)
1242 regs->gpr[rT] = 0;
1243 regs->gpr[rT] |= val << shift;
1244 break;
Kumar Gala16c57b32009-02-10 20:10:44 +00001245 case PPC_INST_STSWI:
1246 case PPC_INST_STSWX:
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001247 val = regs->gpr[rT] >> shift;
1248 if (put_user(val, (u8 __user *)EA))
1249 return -EFAULT;
1250 break;
1251 }
1252 /* move EA to next address */
1253 EA += 1;
1254 num_bytes--;
1255
1256 /* manage our position within the register */
1257 if (++pos == 4) {
1258 pos = 0;
1259 if (++rT == 32)
1260 rT = 0;
1261 }
1262 }
1263
1264 return 0;
1265}
1266
Will Schmidtc3412dc2006-08-30 13:11:38 -05001267static int emulate_popcntb_inst(struct pt_regs *regs, u32 instword)
1268{
1269 u32 ra,rs;
1270 unsigned long tmp;
1271
1272 ra = (instword >> 16) & 0x1f;
1273 rs = (instword >> 21) & 0x1f;
1274
1275 tmp = regs->gpr[rs];
1276 tmp = tmp - ((tmp >> 1) & 0x5555555555555555ULL);
1277 tmp = (tmp & 0x3333333333333333ULL) + ((tmp >> 2) & 0x3333333333333333ULL);
1278 tmp = (tmp + (tmp >> 4)) & 0x0f0f0f0f0f0f0f0fULL;
1279 regs->gpr[ra] = tmp;
1280
1281 return 0;
1282}
1283
Kumar Galac1469f12007-11-19 21:35:29 -06001284static int emulate_isel(struct pt_regs *regs, u32 instword)
1285{
1286 u8 rT = (instword >> 21) & 0x1f;
1287 u8 rA = (instword >> 16) & 0x1f;
1288 u8 rB = (instword >> 11) & 0x1f;
1289 u8 BC = (instword >> 6) & 0x1f;
1290 u8 bit;
1291 unsigned long tmp;
1292
1293 tmp = (rA == 0) ? 0 : regs->gpr[rA];
1294 bit = (regs->ccr >> (31 - BC)) & 0x1;
1295
1296 regs->gpr[rT] = bit ? tmp : regs->gpr[rB];
1297
1298 return 0;
1299}
1300
Michael Neuling6ce6c622013-05-26 18:09:39 +00001301#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
1302static inline bool tm_abort_check(struct pt_regs *regs, int cause)
1303{
1304 /* If we're emulating a load/store in an active transaction, we cannot
1305 * emulate it as the kernel operates in transaction suspended context.
1306 * We need to abort the transaction. This creates a persistent TM
1307 * abort so tell the user what caused it with a new code.
1308 */
1309 if (MSR_TM_TRANSACTIONAL(regs->msr)) {
1310 tm_enable();
1311 tm_abort(cause);
1312 return true;
1313 }
1314 return false;
1315}
1316#else
1317static inline bool tm_abort_check(struct pt_regs *regs, int reason)
1318{
1319 return false;
1320}
1321#endif
1322
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001323static int emulate_instruction(struct pt_regs *regs)
1324{
1325 u32 instword;
1326 u32 rd;
1327
Anton Blanchard4288e342013-08-07 02:01:47 +10001328 if (!user_mode(regs))
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001329 return -EINVAL;
1330 CHECK_FULL_REGS(regs);
1331
1332 if (get_user(instword, (u32 __user *)(regs->nip)))
1333 return -EFAULT;
1334
1335 /* Emulate the mfspr rD, PVR. */
Kumar Gala16c57b32009-02-10 20:10:44 +00001336 if ((instword & PPC_INST_MFSPR_PVR_MASK) == PPC_INST_MFSPR_PVR) {
Anton Blanchardeecff812009-10-27 18:46:55 +00001337 PPC_WARN_EMULATED(mfpvr, regs);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001338 rd = (instword >> 21) & 0x1f;
1339 regs->gpr[rd] = mfspr(SPRN_PVR);
1340 return 0;
1341 }
1342
1343 /* Emulating the dcba insn is just a no-op. */
Geert Uytterhoeven80947e72009-05-18 02:10:05 +00001344 if ((instword & PPC_INST_DCBA_MASK) == PPC_INST_DCBA) {
Anton Blanchardeecff812009-10-27 18:46:55 +00001345 PPC_WARN_EMULATED(dcba, regs);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001346 return 0;
Geert Uytterhoeven80947e72009-05-18 02:10:05 +00001347 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001348
1349 /* Emulate the mcrxr insn. */
Kumar Gala16c57b32009-02-10 20:10:44 +00001350 if ((instword & PPC_INST_MCRXR_MASK) == PPC_INST_MCRXR) {
Paul Mackerras86417782005-10-10 22:37:57 +10001351 int shift = (instword >> 21) & 0x1c;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001352 unsigned long msk = 0xf0000000UL >> shift;
1353
Anton Blanchardeecff812009-10-27 18:46:55 +00001354 PPC_WARN_EMULATED(mcrxr, regs);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001355 regs->ccr = (regs->ccr & ~msk) | ((regs->xer >> shift) & msk);
1356 regs->xer &= ~0xf0000000UL;
1357 return 0;
1358 }
1359
1360 /* Emulate load/store string insn. */
Geert Uytterhoeven80947e72009-05-18 02:10:05 +00001361 if ((instword & PPC_INST_STRING_GEN_MASK) == PPC_INST_STRING) {
Michael Neuling6ce6c622013-05-26 18:09:39 +00001362 if (tm_abort_check(regs,
1363 TM_CAUSE_EMULATE | TM_CAUSE_PERSISTENT))
1364 return -EINVAL;
Anton Blanchardeecff812009-10-27 18:46:55 +00001365 PPC_WARN_EMULATED(string, regs);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001366 return emulate_string_inst(regs, instword);
Geert Uytterhoeven80947e72009-05-18 02:10:05 +00001367 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001368
Will Schmidtc3412dc2006-08-30 13:11:38 -05001369 /* Emulate the popcntb (Population Count Bytes) instruction. */
Kumar Gala16c57b32009-02-10 20:10:44 +00001370 if ((instword & PPC_INST_POPCNTB_MASK) == PPC_INST_POPCNTB) {
Anton Blanchardeecff812009-10-27 18:46:55 +00001371 PPC_WARN_EMULATED(popcntb, regs);
Will Schmidtc3412dc2006-08-30 13:11:38 -05001372 return emulate_popcntb_inst(regs, instword);
1373 }
1374
Kumar Galac1469f12007-11-19 21:35:29 -06001375 /* Emulate isel (Integer Select) instruction */
Kumar Gala16c57b32009-02-10 20:10:44 +00001376 if ((instword & PPC_INST_ISEL_MASK) == PPC_INST_ISEL) {
Anton Blanchardeecff812009-10-27 18:46:55 +00001377 PPC_WARN_EMULATED(isel, regs);
Kumar Galac1469f12007-11-19 21:35:29 -06001378 return emulate_isel(regs, instword);
1379 }
1380
James Yang9863c282013-07-03 16:26:47 -05001381 /* Emulate sync instruction variants */
1382 if ((instword & PPC_INST_SYNC_MASK) == PPC_INST_SYNC) {
1383 PPC_WARN_EMULATED(sync, regs);
1384 asm volatile("sync");
1385 return 0;
1386 }
1387
Alexey Kardashevskiyefcac652011-03-02 15:18:48 +00001388#ifdef CONFIG_PPC64
1389 /* Emulate the mfspr rD, DSCR. */
Anton Blanchard73d2fb72013-05-01 20:06:33 +00001390 if ((((instword & PPC_INST_MFSPR_DSCR_USER_MASK) ==
1391 PPC_INST_MFSPR_DSCR_USER) ||
1392 ((instword & PPC_INST_MFSPR_DSCR_MASK) ==
1393 PPC_INST_MFSPR_DSCR)) &&
Alexey Kardashevskiyefcac652011-03-02 15:18:48 +00001394 cpu_has_feature(CPU_FTR_DSCR)) {
1395 PPC_WARN_EMULATED(mfdscr, regs);
1396 rd = (instword >> 21) & 0x1f;
1397 regs->gpr[rd] = mfspr(SPRN_DSCR);
1398 return 0;
1399 }
1400 /* Emulate the mtspr DSCR, rD. */
Anton Blanchard73d2fb72013-05-01 20:06:33 +00001401 if ((((instword & PPC_INST_MTSPR_DSCR_USER_MASK) ==
1402 PPC_INST_MTSPR_DSCR_USER) ||
1403 ((instword & PPC_INST_MTSPR_DSCR_MASK) ==
1404 PPC_INST_MTSPR_DSCR)) &&
Alexey Kardashevskiyefcac652011-03-02 15:18:48 +00001405 cpu_has_feature(CPU_FTR_DSCR)) {
1406 PPC_WARN_EMULATED(mtdscr, regs);
1407 rd = (instword >> 21) & 0x1f;
Anton Blanchard00ca0de2012-09-03 16:48:46 +00001408 current->thread.dscr = regs->gpr[rd];
Alexey Kardashevskiyefcac652011-03-02 15:18:48 +00001409 current->thread.dscr_inherit = 1;
Anton Blanchard00ca0de2012-09-03 16:48:46 +00001410 mtspr(SPRN_DSCR, current->thread.dscr);
Alexey Kardashevskiyefcac652011-03-02 15:18:48 +00001411 return 0;
1412 }
1413#endif
1414
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001415 return -EINVAL;
1416}
1417
Jeremy Fitzhardinge73c9cea2006-12-08 03:30:41 -08001418int is_valid_bugaddr(unsigned long addr)
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001419{
Jeremy Fitzhardinge73c9cea2006-12-08 03:30:41 -08001420 return is_kernel_addr(addr);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001421}
1422
Kevin Hao3a3b5aa2013-07-14 16:40:07 +08001423#ifdef CONFIG_MATH_EMULATION
1424static int emulate_math(struct pt_regs *regs)
1425{
1426 int ret;
1427 extern int do_mathemu(struct pt_regs *regs);
1428
1429 ret = do_mathemu(regs);
1430 if (ret >= 0)
1431 PPC_WARN_EMULATED(math, regs);
1432
1433 switch (ret) {
1434 case 0:
1435 emulate_single_step(regs);
1436 return 0;
1437 case 1: {
1438 int code = 0;
Paul Mackerrasde79f7b2013-09-10 20:20:42 +10001439 code = __parse_fpscr(current->thread.fp_state.fpscr);
Kevin Hao3a3b5aa2013-07-14 16:40:07 +08001440 _exception(SIGFPE, regs, code, regs->nip);
1441 return 0;
1442 }
1443 case -EFAULT:
1444 _exception(SIGSEGV, regs, SEGV_MAPERR, regs->nip);
1445 return 0;
1446 }
1447
1448 return -1;
1449}
1450#else
1451static inline int emulate_math(struct pt_regs *regs) { return -1; }
1452#endif
1453
Nicholas Piggin03465f82016-09-16 20:48:08 +10001454void program_check_exception(struct pt_regs *regs)
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001455{
Li Zhongba12eed2013-05-13 16:16:41 +00001456 enum ctx_state prev_state = exception_enter();
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001457 unsigned int reason = get_reason(regs);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001458
Kim Phillipsaa42c692006-12-08 02:43:30 -06001459 /* We can now get here via a FP Unavailable exception if the core
Kumar Gala04903a32007-02-07 01:13:32 -06001460 * has no FPU, in that case the reason flags will be 0 */
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001461
1462 if (reason & REASON_FP) {
1463 /* IEEE FP exception */
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001464 parse_fpe(regs);
Li Zhongba12eed2013-05-13 16:16:41 +00001465 goto bail;
Paul Mackerras8dad3f92005-10-06 13:27:05 +10001466 }
1467 if (reason & REASON_TRAP) {
Balbir Singha4c3f902016-02-18 13:48:01 +11001468 unsigned long bugaddr;
Jason Wesselba797b22010-05-20 21:04:25 -05001469 /* Debugger is first in line to stop recursive faults in
1470 * rcu_lock, notify_die, or atomic_notifier_call_chain */
1471 if (debugger_bpt(regs))
Li Zhongba12eed2013-05-13 16:16:41 +00001472 goto bail;
Jason Wesselba797b22010-05-20 21:04:25 -05001473
Naveen N. Rao6cc89ba2016-11-21 22:36:41 +05301474 if (kprobe_handler(regs))
1475 goto bail;
1476
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001477 /* trap exception */
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001478 if (notify_die(DIE_BPT, "breakpoint", regs, 5, 5, SIGTRAP)
1479 == NOTIFY_STOP)
Li Zhongba12eed2013-05-13 16:16:41 +00001480 goto bail;
Jeremy Fitzhardinge73c9cea2006-12-08 03:30:41 -08001481
Balbir Singha4c3f902016-02-18 13:48:01 +11001482 bugaddr = regs->nip;
1483 /*
1484 * Fixup bugaddr for BUG_ON() in real mode
1485 */
1486 if (!is_kernel_addr(bugaddr) && !(regs->msr & MSR_IR))
1487 bugaddr += PAGE_OFFSET;
1488
Jeremy Fitzhardinge73c9cea2006-12-08 03:30:41 -08001489 if (!(regs->msr & MSR_PR) && /* not user-mode */
Balbir Singha4c3f902016-02-18 13:48:01 +11001490 report_bug(bugaddr, regs) == BUG_TRAP_TYPE_WARN) {
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001491 regs->nip += 4;
Li Zhongba12eed2013-05-13 16:16:41 +00001492 goto bail;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001493 }
Paul Mackerras8dad3f92005-10-06 13:27:05 +10001494 _exception(SIGTRAP, regs, TRAP_BRKPT, regs->nip);
Li Zhongba12eed2013-05-13 16:16:41 +00001495 goto bail;
Paul Mackerras8dad3f92005-10-06 13:27:05 +10001496 }
Michael Neulingbc2a9402013-02-13 16:21:40 +00001497#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
1498 if (reason & REASON_TM) {
1499 /* This is a TM "Bad Thing Exception" program check.
1500 * This occurs when:
1501 * - An rfid/hrfid/mtmsrd attempts to cause an illegal
1502 * transition in TM states.
1503 * - A trechkpt is attempted when transactional.
1504 * - A treclaim is attempted when non transactional.
1505 * - A tend is illegally attempted.
1506 * - writing a TM SPR when transactional.
Michael Ellerman632f05742017-10-12 15:45:25 +11001507 *
1508 * If usermode caused this, it's done something illegal and
Michael Neulingbc2a9402013-02-13 16:21:40 +00001509 * gets a SIGILL slap on the wrist. We call it an illegal
1510 * operand to distinguish from the instruction just being bad
1511 * (e.g. executing a 'tend' on a CPU without TM!); it's an
1512 * illegal /placement/ of a valid instruction.
1513 */
1514 if (user_mode(regs)) {
1515 _exception(SIGILL, regs, ILL_ILLOPN, regs->nip);
Li Zhongba12eed2013-05-13 16:16:41 +00001516 goto bail;
Michael Neulingbc2a9402013-02-13 16:21:40 +00001517 } else {
1518 printk(KERN_EMERG "Unexpected TM Bad Thing exception "
Breno Leitao11be3952018-11-26 18:11:59 -02001519 "at %lx (msr 0x%lx) tm_scratch=%llx\n",
1520 regs->nip, regs->msr, get_paca()->tm_scratch);
Michael Neulingbc2a9402013-02-13 16:21:40 +00001521 die("Unrecoverable exception", regs, SIGABRT);
1522 }
1523 }
1524#endif
Paul Mackerras8dad3f92005-10-06 13:27:05 +10001525
Michael Ellermanb3f6a452013-08-15 15:22:19 +10001526 /*
1527 * If we took the program check in the kernel skip down to sending a
1528 * SIGILL. The subsequent cases all relate to emulating instructions
1529 * which we should only do for userspace. We also do not want to enable
1530 * interrupts for kernel faults because that might lead to further
1531 * faults, and loose the context of the original exception.
1532 */
1533 if (!user_mode(regs))
1534 goto sigill;
1535
Benjamin Herrenschmidta3512b22012-05-08 13:38:50 +10001536 /* We restore the interrupt state now */
1537 if (!arch_irq_disabled_regs(regs))
1538 local_irq_enable();
Paul Mackerrascd8a5672006-03-03 17:11:40 +11001539
Kumar Gala04903a32007-02-07 01:13:32 -06001540 /* (reason & REASON_ILLEGAL) would be the obvious thing here,
1541 * but there seems to be a hardware bug on the 405GP (RevD)
1542 * that means ESR is sometimes set incorrectly - either to
1543 * ESR_DST (!?) or 0. In the process of chasing this with the
1544 * hardware people - not sure if it can happen on any illegal
1545 * instruction or only on FP instructions, whether there is a
Benjamin Herrenschmidt4e63f8e2013-06-09 17:01:24 +10001546 * pattern to occurrences etc. -dgibson 31/Mar/2003
1547 */
Kevin Hao3a3b5aa2013-07-14 16:40:07 +08001548 if (!emulate_math(regs))
Li Zhongba12eed2013-05-13 16:16:41 +00001549 goto bail;
Kumar Gala04903a32007-02-07 01:13:32 -06001550
Paul Mackerras8dad3f92005-10-06 13:27:05 +10001551 /* Try to emulate it if we should. */
1552 if (reason & (REASON_ILLEGAL | REASON_PRIVILEGED)) {
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001553 switch (emulate_instruction(regs)) {
1554 case 0:
1555 regs->nip += 4;
1556 emulate_single_step(regs);
Li Zhongba12eed2013-05-13 16:16:41 +00001557 goto bail;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001558 case -EFAULT:
1559 _exception(SIGSEGV, regs, SEGV_MAPERR, regs->nip);
Li Zhongba12eed2013-05-13 16:16:41 +00001560 goto bail;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001561 }
1562 }
Paul Mackerras8dad3f92005-10-06 13:27:05 +10001563
Michael Ellermanb3f6a452013-08-15 15:22:19 +10001564sigill:
Paul Mackerras8dad3f92005-10-06 13:27:05 +10001565 if (reason & REASON_PRIVILEGED)
1566 _exception(SIGILL, regs, ILL_PRVOPC, regs->nip);
1567 else
1568 _exception(SIGILL, regs, ILL_ILLOPC, regs->nip);
Li Zhongba12eed2013-05-13 16:16:41 +00001569
1570bail:
1571 exception_exit(prev_state);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001572}
Nicholas Piggin03465f82016-09-16 20:48:08 +10001573NOKPROBE_SYMBOL(program_check_exception);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001574
Paul Mackerrasbf593902013-06-14 20:07:41 +10001575/*
1576 * This occurs when running in hypervisor mode on POWER6 or later
1577 * and an illegal instruction is encountered.
1578 */
Nicholas Piggin03465f82016-09-16 20:48:08 +10001579void emulation_assist_interrupt(struct pt_regs *regs)
Paul Mackerrasbf593902013-06-14 20:07:41 +10001580{
1581 regs->msr |= REASON_ILLEGAL;
1582 program_check_exception(regs);
1583}
Nicholas Piggin03465f82016-09-16 20:48:08 +10001584NOKPROBE_SYMBOL(emulation_assist_interrupt);
Paul Mackerrasbf593902013-06-14 20:07:41 +10001585
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001586void alignment_exception(struct pt_regs *regs)
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001587{
Li Zhongba12eed2013-05-13 16:16:41 +00001588 enum ctx_state prev_state = exception_enter();
Benjamin Herrenschmidt4393c4f2006-11-01 15:11:39 +11001589 int sig, code, fixed = 0;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001590
Benjamin Herrenschmidta3512b22012-05-08 13:38:50 +10001591 /* We restore the interrupt state now */
1592 if (!arch_irq_disabled_regs(regs))
1593 local_irq_enable();
1594
Michael Neuling6ce6c622013-05-26 18:09:39 +00001595 if (tm_abort_check(regs, TM_CAUSE_ALIGNMENT | TM_CAUSE_PERSISTENT))
1596 goto bail;
1597
Paul Mackerrase9370ae2006-06-07 16:15:39 +10001598 /* we don't implement logging of alignment exceptions */
1599 if (!(current->thread.align_ctl & PR_UNALIGN_SIGBUS))
1600 fixed = fix_alignment(regs);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001601
1602 if (fixed == 1) {
1603 regs->nip += 4; /* skip over emulated instruction */
1604 emulate_single_step(regs);
Li Zhongba12eed2013-05-13 16:16:41 +00001605 goto bail;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001606 }
1607
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001608 /* Operand address was bad */
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001609 if (fixed == -EFAULT) {
Benjamin Herrenschmidt4393c4f2006-11-01 15:11:39 +11001610 sig = SIGSEGV;
1611 code = SEGV_ACCERR;
1612 } else {
1613 sig = SIGBUS;
1614 code = BUS_ADRALN;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001615 }
Benjamin Herrenschmidt4393c4f2006-11-01 15:11:39 +11001616 if (user_mode(regs))
1617 _exception(sig, regs, code, regs->dar);
1618 else
1619 bad_page_fault(regs, regs->dar, sig);
Li Zhongba12eed2013-05-13 16:16:41 +00001620
1621bail:
1622 exception_exit(prev_state);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001623}
1624
1625void StackOverflow(struct pt_regs *regs)
1626{
Christophe Leroy9bf3d3c2019-01-29 16:37:55 +00001627 pr_crit("Kernel stack overflow in process %s[%d], r1=%lx\n",
1628 current->comm, task_pid_nr(current), regs->gpr[1]);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001629 debugger(regs);
1630 show_regs(regs);
1631 panic("kernel stack overflow");
1632}
1633
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001634void kernel_fp_unavailable_exception(struct pt_regs *regs)
1635{
Li Zhongba12eed2013-05-13 16:16:41 +00001636 enum ctx_state prev_state = exception_enter();
1637
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001638 printk(KERN_EMERG "Unrecoverable FP Unavailable Exception "
1639 "%lx at %lx\n", regs->trap, regs->nip);
1640 die("Unrecoverable FP Unavailable Exception", regs, SIGABRT);
Li Zhongba12eed2013-05-13 16:16:41 +00001641
1642 exception_exit(prev_state);
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001643}
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001644
1645void altivec_unavailable_exception(struct pt_regs *regs)
1646{
Li Zhongba12eed2013-05-13 16:16:41 +00001647 enum ctx_state prev_state = exception_enter();
1648
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001649 if (user_mode(regs)) {
1650 /* A user program has executed an altivec instruction,
1651 but this kernel doesn't support altivec. */
1652 _exception(SIGILL, regs, ILL_ILLOPC, regs->nip);
Li Zhongba12eed2013-05-13 16:16:41 +00001653 goto bail;
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001654 }
Anton Blanchard6c4841c2006-10-13 11:41:00 +10001655
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001656 printk(KERN_EMERG "Unrecoverable VMX/Altivec Unavailable Exception "
1657 "%lx at %lx\n", regs->trap, regs->nip);
1658 die("Unrecoverable VMX/Altivec Unavailable Exception", regs, SIGABRT);
Li Zhongba12eed2013-05-13 16:16:41 +00001659
1660bail:
1661 exception_exit(prev_state);
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001662}
1663
Michael Neulingce48b212008-06-25 14:07:18 +10001664void vsx_unavailable_exception(struct pt_regs *regs)
1665{
1666 if (user_mode(regs)) {
1667 /* A user program has executed an vsx instruction,
1668 but this kernel doesn't support vsx. */
1669 _exception(SIGILL, regs, ILL_ILLOPC, regs->nip);
1670 return;
1671 }
1672
1673 printk(KERN_EMERG "Unrecoverable VSX Unavailable Exception "
1674 "%lx at %lx\n", regs->trap, regs->nip);
1675 die("Unrecoverable VSX Unavailable Exception", regs, SIGABRT);
1676}
1677
Michael Neuling25176172013-08-09 17:29:29 +10001678#ifdef CONFIG_PPC64
Cyril Bur172f7aa2016-09-14 18:02:15 +10001679static void tm_unavailable(struct pt_regs *regs)
1680{
Cyril Bur5d176f72016-09-14 18:02:16 +10001681#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
1682 if (user_mode(regs)) {
1683 current->thread.load_tm++;
1684 regs->msr |= MSR_TM;
1685 tm_enable();
1686 tm_restore_sprs(&current->thread);
1687 return;
1688 }
1689#endif
Cyril Bur172f7aa2016-09-14 18:02:15 +10001690 pr_emerg("Unrecoverable TM Unavailable Exception "
1691 "%lx at %lx\n", regs->trap, regs->nip);
1692 die("Unrecoverable TM Unavailable Exception", regs, SIGABRT);
1693}
1694
Michael Ellerman021424a2013-06-25 17:47:56 +10001695void facility_unavailable_exception(struct pt_regs *regs)
Michael Neulingd0c0c9a2013-02-13 16:21:38 +00001696{
Michael Ellerman021424a2013-06-25 17:47:56 +10001697 static char *facility_strings[] = {
Michael Neuling25176172013-08-09 17:29:29 +10001698 [FSCR_FP_LG] = "FPU",
1699 [FSCR_VECVSX_LG] = "VMX/VSX",
1700 [FSCR_DSCR_LG] = "DSCR",
1701 [FSCR_PM_LG] = "PMU SPRs",
1702 [FSCR_BHRB_LG] = "BHRB",
1703 [FSCR_TM_LG] = "TM",
1704 [FSCR_EBB_LG] = "EBB",
1705 [FSCR_TAR_LG] = "TAR",
Nicholas Piggin794464f2017-04-07 11:27:43 +10001706 [FSCR_MSGP_LG] = "MSGP",
Nicholas Piggin9b7ff0c2017-04-07 11:27:44 +10001707 [FSCR_SCV_LG] = "SCV",
Michael Ellerman021424a2013-06-25 17:47:56 +10001708 };
Michael Neuling25176172013-08-09 17:29:29 +10001709 char *facility = "unknown";
Michael Ellerman021424a2013-06-25 17:47:56 +10001710 u64 value;
Anshuman Khandualc952c1c2015-05-21 12:13:01 +05301711 u32 instword, rd;
Michael Neuling25176172013-08-09 17:29:29 +10001712 u8 status;
1713 bool hv;
Michael Ellerman021424a2013-06-25 17:47:56 +10001714
Benjamin Herrenschmidt2271db22018-01-12 13:28:49 +11001715 hv = (TRAP(regs) == 0xf80);
Michael Neuling25176172013-08-09 17:29:29 +10001716 if (hv)
Michael Ellermanb14b6262013-06-25 17:47:57 +10001717 value = mfspr(SPRN_HFSCR);
Michael Neuling25176172013-08-09 17:29:29 +10001718 else
1719 value = mfspr(SPRN_FSCR);
1720
1721 status = value >> 56;
Anshuman Khandual709b9732018-03-29 11:53:37 +05301722 if ((hv || status >= 2) &&
1723 (status < ARRAY_SIZE(facility_strings)) &&
1724 facility_strings[status])
1725 facility = facility_strings[status];
1726
1727 /* We should not have taken this interrupt in kernel */
1728 if (!user_mode(regs)) {
1729 pr_emerg("Facility '%s' unavailable (%d) exception in kernel mode at %lx\n",
1730 facility, status, regs->nip);
1731 die("Unexpected facility unavailable exception", regs, SIGABRT);
1732 }
1733
1734 /* We restore the interrupt state now */
1735 if (!arch_irq_disabled_regs(regs))
1736 local_irq_enable();
1737
Michael Neuling25176172013-08-09 17:29:29 +10001738 if (status == FSCR_DSCR_LG) {
Anshuman Khandualc952c1c2015-05-21 12:13:01 +05301739 /*
1740 * User is accessing the DSCR register using the problem
1741 * state only SPR number (0x03) either through a mfspr or
1742 * a mtspr instruction. If it is a write attempt through
1743 * a mtspr, then we set the inherit bit. This also allows
1744 * the user to write or read the register directly in the
1745 * future by setting via the FSCR DSCR bit. But in case it
1746 * is a read DSCR attempt through a mfspr instruction, we
1747 * just emulate the instruction instead. This code path will
1748 * always emulate all the mfspr instructions till the user
Adam Buchbinder446957b2016-02-24 10:51:11 -08001749 * has attempted at least one mtspr instruction. This way it
Anshuman Khandualc952c1c2015-05-21 12:13:01 +05301750 * preserves the same behaviour when the user is accessing
1751 * the DSCR through privilege level only SPR number (0x11)
1752 * which is emulated through illegal instruction exception.
1753 * We always leave HFSCR DSCR set.
Michael Neuling25176172013-08-09 17:29:29 +10001754 */
Anshuman Khandualc952c1c2015-05-21 12:13:01 +05301755 if (get_user(instword, (u32 __user *)(regs->nip))) {
1756 pr_err("Failed to fetch the user instruction\n");
1757 return;
1758 }
1759
1760 /* Write into DSCR (mtspr 0x03, RS) */
1761 if ((instword & PPC_INST_MTSPR_DSCR_USER_MASK)
1762 == PPC_INST_MTSPR_DSCR_USER) {
1763 rd = (instword >> 21) & 0x1f;
1764 current->thread.dscr = regs->gpr[rd];
1765 current->thread.dscr_inherit = 1;
Michael Neulingb57bd2d2016-06-09 12:31:08 +10001766 current->thread.fscr |= FSCR_DSCR;
1767 mtspr(SPRN_FSCR, current->thread.fscr);
Anshuman Khandualc952c1c2015-05-21 12:13:01 +05301768 }
1769
1770 /* Read from DSCR (mfspr RT, 0x03) */
1771 if ((instword & PPC_INST_MFSPR_DSCR_USER_MASK)
1772 == PPC_INST_MFSPR_DSCR_USER) {
1773 if (emulate_instruction(regs)) {
1774 pr_err("DSCR based mfspr emulation failed\n");
1775 return;
1776 }
1777 regs->nip += 4;
1778 emulate_single_step(regs);
1779 }
Michael Neuling25176172013-08-09 17:29:29 +10001780 return;
Michael Ellermanb14b6262013-06-25 17:47:57 +10001781 }
1782
Cyril Bur172f7aa2016-09-14 18:02:15 +10001783 if (status == FSCR_TM_LG) {
1784 /*
1785 * If we're here then the hardware is TM aware because it
1786 * generated an exception with FSRM_TM set.
1787 *
1788 * If cpu_has_feature(CPU_FTR_TM) is false, then either firmware
1789 * told us not to do TM, or the kernel is not built with TM
1790 * support.
1791 *
1792 * If both of those things are true, then userspace can spam the
1793 * console by triggering the printk() below just by continually
1794 * doing tbegin (or any TM instruction). So in that case just
1795 * send the process a SIGILL immediately.
1796 */
1797 if (!cpu_has_feature(CPU_FTR_TM))
1798 goto out;
1799
1800 tm_unavailable(regs);
1801 return;
1802 }
1803
Balbir Singh93c2ec02016-11-30 17:45:09 +11001804 pr_err_ratelimited("%sFacility '%s' unavailable (%d), exception at 0x%lx, MSR=%lx\n",
1805 hv ? "Hypervisor " : "", facility, status, regs->nip, regs->msr);
Michael Neulingd0c0c9a2013-02-13 16:21:38 +00001806
Cyril Bur172f7aa2016-09-14 18:02:15 +10001807out:
Anshuman Khandual709b9732018-03-29 11:53:37 +05301808 _exception(SIGILL, regs, ILL_ILLOPC, regs->nip);
Michael Neulingd0c0c9a2013-02-13 16:21:38 +00001809}
Michael Neuling25176172013-08-09 17:29:29 +10001810#endif
Michael Neulingd0c0c9a2013-02-13 16:21:38 +00001811
Michael Neulingf54db642013-02-13 16:21:39 +00001812#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
1813
Michael Neulingf54db642013-02-13 16:21:39 +00001814void fp_unavailable_tm(struct pt_regs *regs)
1815{
1816 /* Note: This does not handle any kind of FP laziness. */
1817
1818 TM_DEBUG("FP Unavailable trap whilst transactional at 0x%lx, MSR=%lx\n",
1819 regs->nip, regs->msr);
Michael Neulingf54db642013-02-13 16:21:39 +00001820
1821 /* We can only have got here if the task started using FP after
1822 * beginning the transaction. So, the transactional regs are just a
1823 * copy of the checkpointed ones. But, we still need to recheckpoint
1824 * as we're enabling FP for the process; it will return, abort the
1825 * transaction, and probably retry but now with FP enabled. So the
1826 * checkpointed FP registers need to be loaded.
1827 */
Paul Mackerrasd31626f2014-01-13 15:56:29 +11001828 tm_reclaim_current(TM_CAUSE_FAC_UNAV);
Breno Leitao96695562018-06-18 19:59:42 -03001829
1830 /*
1831 * Reclaim initially saved out bogus (lazy) FPRs to ckfp_state, and
1832 * then it was overwrite by the thr->fp_state by tm_reclaim_thread().
1833 *
1834 * At this point, ck{fp,vr}_state contains the exact values we want to
1835 * recheckpoint.
1836 */
Michael Neulingf54db642013-02-13 16:21:39 +00001837
1838 /* Enable FP for the task: */
Cyril Bura7771172017-11-02 14:09:03 +11001839 current->thread.load_fp = 1;
Michael Neulingf54db642013-02-13 16:21:39 +00001840
Breno Leitao96695562018-06-18 19:59:42 -03001841 /*
1842 * Recheckpoint all the checkpointed ckpt, ck{fp, vr}_state registers.
Michael Neulingf54db642013-02-13 16:21:39 +00001843 */
Cyril Bureb5c3f12017-11-02 14:09:05 +11001844 tm_recheckpoint(&current->thread);
Michael Neulingf54db642013-02-13 16:21:39 +00001845}
1846
Michael Neulingf54db642013-02-13 16:21:39 +00001847void altivec_unavailable_tm(struct pt_regs *regs)
1848{
1849 /* See the comments in fp_unavailable_tm(). This function operates
1850 * the same way.
1851 */
1852
1853 TM_DEBUG("Vector Unavailable trap whilst transactional at 0x%lx,"
1854 "MSR=%lx\n",
1855 regs->nip, regs->msr);
Paul Mackerrasd31626f2014-01-13 15:56:29 +11001856 tm_reclaim_current(TM_CAUSE_FAC_UNAV);
Cyril Bura7771172017-11-02 14:09:03 +11001857 current->thread.load_vec = 1;
Cyril Bureb5c3f12017-11-02 14:09:05 +11001858 tm_recheckpoint(&current->thread);
Michael Neulingf54db642013-02-13 16:21:39 +00001859 current->thread.used_vr = 1;
Paul Mackerras3ac8ff12014-01-13 15:56:30 +11001860}
1861
Michael Neulingf54db642013-02-13 16:21:39 +00001862void vsx_unavailable_tm(struct pt_regs *regs)
1863{
1864 /* See the comments in fp_unavailable_tm(). This works similarly,
1865 * though we're loading both FP and VEC registers in here.
1866 *
1867 * If FP isn't in use, load FP regs. If VEC isn't in use, load VEC
1868 * regs. Either way, set MSR_VSX.
1869 */
1870
1871 TM_DEBUG("VSX Unavailable trap whilst transactional at 0x%lx,"
1872 "MSR=%lx\n",
1873 regs->nip, regs->msr);
1874
Paul Mackerras3ac8ff12014-01-13 15:56:30 +11001875 current->thread.used_vsr = 1;
1876
Michael Neulingf54db642013-02-13 16:21:39 +00001877 /* This reclaims FP and/or VR regs if they're already enabled */
Paul Mackerrasd31626f2014-01-13 15:56:29 +11001878 tm_reclaim_current(TM_CAUSE_FAC_UNAV);
Michael Neulingf54db642013-02-13 16:21:39 +00001879
Cyril Bura7771172017-11-02 14:09:03 +11001880 current->thread.load_vec = 1;
1881 current->thread.load_fp = 1;
Paul Mackerras3ac8ff12014-01-13 15:56:30 +11001882
Cyril Bureb5c3f12017-11-02 14:09:05 +11001883 tm_recheckpoint(&current->thread);
Michael Neulingf54db642013-02-13 16:21:39 +00001884}
Michael Neulingf54db642013-02-13 16:21:39 +00001885#endif /* CONFIG_PPC_TRANSACTIONAL_MEM */
1886
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001887void performance_monitor_exception(struct pt_regs *regs)
1888{
Christoph Lameter69111ba2014-10-21 15:23:25 -05001889 __this_cpu_inc(irq_stat.pmu_irqs);
Anton Blanchard89713ed2010-01-31 20:34:06 +00001890
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001891 perf_irq(regs);
1892}
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001893
Dave Kleikamp172ae2e2010-02-08 11:50:57 +00001894#ifdef CONFIG_PPC_ADV_DEBUG_REGS
Dave Kleikamp3bffb652010-02-08 11:51:18 +00001895static void handle_debug(struct pt_regs *regs, unsigned long debug_status)
1896{
1897 int changed = 0;
1898 /*
1899 * Determine the cause of the debug event, clear the
1900 * event flags and send a trap to the handler. Torez
1901 */
1902 if (debug_status & (DBSR_DAC1R | DBSR_DAC1W)) {
1903 dbcr_dac(current) &= ~(DBCR_DAC1R | DBCR_DAC1W);
1904#ifdef CONFIG_PPC_ADV_DEBUG_DAC_RANGE
Bharat Bhushan51ae8d42013-07-04 11:45:46 +05301905 current->thread.debug.dbcr2 &= ~DBCR2_DAC12MODE;
Dave Kleikamp3bffb652010-02-08 11:51:18 +00001906#endif
Eric W. Biederman47355042018-01-16 16:12:38 -06001907 do_send_trap(regs, mfspr(SPRN_DAC1), debug_status,
Dave Kleikamp3bffb652010-02-08 11:51:18 +00001908 5);
1909 changed |= 0x01;
1910 } else if (debug_status & (DBSR_DAC2R | DBSR_DAC2W)) {
1911 dbcr_dac(current) &= ~(DBCR_DAC2R | DBCR_DAC2W);
Eric W. Biederman47355042018-01-16 16:12:38 -06001912 do_send_trap(regs, mfspr(SPRN_DAC2), debug_status,
Dave Kleikamp3bffb652010-02-08 11:51:18 +00001913 6);
1914 changed |= 0x01;
1915 } else if (debug_status & DBSR_IAC1) {
Bharat Bhushan51ae8d42013-07-04 11:45:46 +05301916 current->thread.debug.dbcr0 &= ~DBCR0_IAC1;
Dave Kleikamp3bffb652010-02-08 11:51:18 +00001917 dbcr_iac_range(current) &= ~DBCR_IAC12MODE;
Eric W. Biederman47355042018-01-16 16:12:38 -06001918 do_send_trap(regs, mfspr(SPRN_IAC1), debug_status,
Dave Kleikamp3bffb652010-02-08 11:51:18 +00001919 1);
1920 changed |= 0x01;
1921 } else if (debug_status & DBSR_IAC2) {
Bharat Bhushan51ae8d42013-07-04 11:45:46 +05301922 current->thread.debug.dbcr0 &= ~DBCR0_IAC2;
Eric W. Biederman47355042018-01-16 16:12:38 -06001923 do_send_trap(regs, mfspr(SPRN_IAC2), debug_status,
Dave Kleikamp3bffb652010-02-08 11:51:18 +00001924 2);
1925 changed |= 0x01;
1926 } else if (debug_status & DBSR_IAC3) {
Bharat Bhushan51ae8d42013-07-04 11:45:46 +05301927 current->thread.debug.dbcr0 &= ~DBCR0_IAC3;
Dave Kleikamp3bffb652010-02-08 11:51:18 +00001928 dbcr_iac_range(current) &= ~DBCR_IAC34MODE;
Eric W. Biederman47355042018-01-16 16:12:38 -06001929 do_send_trap(regs, mfspr(SPRN_IAC3), debug_status,
Dave Kleikamp3bffb652010-02-08 11:51:18 +00001930 3);
1931 changed |= 0x01;
1932 } else if (debug_status & DBSR_IAC4) {
Bharat Bhushan51ae8d42013-07-04 11:45:46 +05301933 current->thread.debug.dbcr0 &= ~DBCR0_IAC4;
Eric W. Biederman47355042018-01-16 16:12:38 -06001934 do_send_trap(regs, mfspr(SPRN_IAC4), debug_status,
Dave Kleikamp3bffb652010-02-08 11:51:18 +00001935 4);
1936 changed |= 0x01;
1937 }
1938 /*
1939 * At the point this routine was called, the MSR(DE) was turned off.
1940 * Check all other debug flags and see if that bit needs to be turned
1941 * back on or not.
1942 */
Bharat Bhushan51ae8d42013-07-04 11:45:46 +05301943 if (DBCR_ACTIVE_EVENTS(current->thread.debug.dbcr0,
Bharat Bhushan95791982013-06-26 11:12:22 +05301944 current->thread.debug.dbcr1))
Dave Kleikamp3bffb652010-02-08 11:51:18 +00001945 regs->msr |= MSR_DE;
1946 else
1947 /* Make sure the IDM flag is off */
Bharat Bhushan51ae8d42013-07-04 11:45:46 +05301948 current->thread.debug.dbcr0 &= ~DBCR0_IDM;
Dave Kleikamp3bffb652010-02-08 11:51:18 +00001949
1950 if (changed & 0x01)
Bharat Bhushan51ae8d42013-07-04 11:45:46 +05301951 mtspr(SPRN_DBCR0, current->thread.debug.dbcr0);
Dave Kleikamp3bffb652010-02-08 11:51:18 +00001952}
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001953
Nicholas Piggin03465f82016-09-16 20:48:08 +10001954void DebugException(struct pt_regs *regs, unsigned long debug_status)
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001955{
Bharat Bhushan51ae8d42013-07-04 11:45:46 +05301956 current->thread.debug.dbsr = debug_status;
Dave Kleikamp3bffb652010-02-08 11:51:18 +00001957
Roland McGrathec097c82009-05-28 21:26:38 +00001958 /* Hack alert: On BookE, Branch Taken stops on the branch itself, while
1959 * on server, it stops on the target of the branch. In order to simulate
1960 * the server behaviour, we thus restart right away with a single step
1961 * instead of stopping here when hitting a BT
1962 */
1963 if (debug_status & DBSR_BT) {
1964 regs->msr &= ~MSR_DE;
1965
1966 /* Disable BT */
1967 mtspr(SPRN_DBCR0, mfspr(SPRN_DBCR0) & ~DBCR0_BT);
1968 /* Clear the BT event */
1969 mtspr(SPRN_DBSR, DBSR_BT);
1970
1971 /* Do the single step trick only when coming from userspace */
1972 if (user_mode(regs)) {
Bharat Bhushan51ae8d42013-07-04 11:45:46 +05301973 current->thread.debug.dbcr0 &= ~DBCR0_BT;
1974 current->thread.debug.dbcr0 |= DBCR0_IDM | DBCR0_IC;
Roland McGrathec097c82009-05-28 21:26:38 +00001975 regs->msr |= MSR_DE;
1976 return;
1977 }
1978
Naveen N. Rao6cc89ba2016-11-21 22:36:41 +05301979 if (kprobe_post_handler(regs))
1980 return;
1981
Roland McGrathec097c82009-05-28 21:26:38 +00001982 if (notify_die(DIE_SSTEP, "block_step", regs, 5,
1983 5, SIGTRAP) == NOTIFY_STOP) {
1984 return;
1985 }
1986 if (debugger_sstep(regs))
1987 return;
1988 } else if (debug_status & DBSR_IC) { /* Instruction complete */
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001989 regs->msr &= ~MSR_DE;
Kumar Galaf8279622008-06-26 02:01:37 -05001990
1991 /* Disable instruction completion */
1992 mtspr(SPRN_DBCR0, mfspr(SPRN_DBCR0) & ~DBCR0_IC);
1993 /* Clear the instruction completion event */
1994 mtspr(SPRN_DBSR, DBSR_IC);
1995
Naveen N. Rao6cc89ba2016-11-21 22:36:41 +05301996 if (kprobe_post_handler(regs))
1997 return;
1998
Kumar Galaf8279622008-06-26 02:01:37 -05001999 if (notify_die(DIE_SSTEP, "single_step", regs, 5,
2000 5, SIGTRAP) == NOTIFY_STOP) {
2001 return;
2002 }
2003
2004 if (debugger_sstep(regs))
2005 return;
2006
Dave Kleikamp3bffb652010-02-08 11:51:18 +00002007 if (user_mode(regs)) {
Bharat Bhushan51ae8d42013-07-04 11:45:46 +05302008 current->thread.debug.dbcr0 &= ~DBCR0_IC;
2009 if (DBCR_ACTIVE_EVENTS(current->thread.debug.dbcr0,
2010 current->thread.debug.dbcr1))
Dave Kleikamp3bffb652010-02-08 11:51:18 +00002011 regs->msr |= MSR_DE;
2012 else
2013 /* Make sure the IDM bit is off */
Bharat Bhushan51ae8d42013-07-04 11:45:46 +05302014 current->thread.debug.dbcr0 &= ~DBCR0_IDM;
Dave Kleikamp3bffb652010-02-08 11:51:18 +00002015 }
Kumar Galaf8279622008-06-26 02:01:37 -05002016
2017 _exception(SIGTRAP, regs, TRAP_TRACE, regs->nip);
Dave Kleikamp3bffb652010-02-08 11:51:18 +00002018 } else
2019 handle_debug(regs, debug_status);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002020}
Nicholas Piggin03465f82016-09-16 20:48:08 +10002021NOKPROBE_SYMBOL(DebugException);
Dave Kleikamp172ae2e2010-02-08 11:50:57 +00002022#endif /* CONFIG_PPC_ADV_DEBUG_REGS */
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002023
2024#if !defined(CONFIG_TAU_INT)
2025void TAUException(struct pt_regs *regs)
2026{
2027 printk("TAU trap at PC: %lx, MSR: %lx, vector=%lx %s\n",
2028 regs->nip, regs->msr, regs->trap, print_tainted());
2029}
2030#endif /* CONFIG_INT_TAU */
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002031
2032#ifdef CONFIG_ALTIVEC
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10002033void altivec_assist_exception(struct pt_regs *regs)
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002034{
2035 int err;
2036
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002037 if (!user_mode(regs)) {
2038 printk(KERN_EMERG "VMX/Altivec assist exception in kernel mode"
2039 " at %lx\n", regs->nip);
Paul Mackerras8dad3f92005-10-06 13:27:05 +10002040 die("Kernel VMX/Altivec assist exception", regs, SIGILL);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002041 }
2042
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10002043 flush_altivec_to_thread(current);
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10002044
Anton Blanchardeecff812009-10-27 18:46:55 +00002045 PPC_WARN_EMULATED(altivec, regs);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002046 err = emulate_altivec(regs);
2047 if (err == 0) {
2048 regs->nip += 4; /* skip emulated instruction */
2049 emulate_single_step(regs);
2050 return;
2051 }
2052
2053 if (err == -EFAULT) {
2054 /* got an error reading the instruction */
2055 _exception(SIGSEGV, regs, SEGV_ACCERR, regs->nip);
2056 } else {
2057 /* didn't recognize the instruction */
2058 /* XXX quick hack for now: set the non-Java bit in the VSCR */
Christian Dietrich76462232011-06-04 05:36:54 +00002059 printk_ratelimited(KERN_ERR "Unrecognized altivec instruction "
2060 "in %s at %lx\n", current->comm, regs->nip);
Paul Mackerrasde79f7b2013-09-10 20:20:42 +10002061 current->thread.vr_state.vscr.u[3] |= 0x10000;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002062 }
2063}
2064#endif /* CONFIG_ALTIVEC */
2065
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002066#ifdef CONFIG_FSL_BOOKE
2067void CacheLockingException(struct pt_regs *regs, unsigned long address,
2068 unsigned long error_code)
2069{
2070 /* We treat cache locking instructions from the user
2071 * as priv ops, in the future we could try to do
2072 * something smarter
2073 */
2074 if (error_code & (ESR_DLK|ESR_ILK))
2075 _exception(SIGILL, regs, ILL_PRVOPC, regs->nip);
2076 return;
2077}
2078#endif /* CONFIG_FSL_BOOKE */
2079
2080#ifdef CONFIG_SPE
2081void SPEFloatingPointException(struct pt_regs *regs)
2082{
Liu Yu6a800f32008-10-28 11:50:21 +08002083 extern int do_spe_mathemu(struct pt_regs *regs);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002084 unsigned long spefscr;
2085 int fpexc_mode;
Eric W. Biedermanaeb1c0f2018-04-17 15:30:54 -05002086 int code = FPE_FLTUNK;
Liu Yu6a800f32008-10-28 11:50:21 +08002087 int err;
2088
yu liu685659e2011-06-14 18:34:25 -05002089 flush_spe_to_thread(current);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002090
2091 spefscr = current->thread.spefscr;
2092 fpexc_mode = current->thread.fpexc_mode;
2093
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002094 if ((spefscr & SPEFSCR_FOVF) && (fpexc_mode & PR_FP_EXC_OVF)) {
2095 code = FPE_FLTOVF;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002096 }
2097 else if ((spefscr & SPEFSCR_FUNF) && (fpexc_mode & PR_FP_EXC_UND)) {
2098 code = FPE_FLTUND;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002099 }
2100 else if ((spefscr & SPEFSCR_FDBZ) && (fpexc_mode & PR_FP_EXC_DIV))
2101 code = FPE_FLTDIV;
2102 else if ((spefscr & SPEFSCR_FINV) && (fpexc_mode & PR_FP_EXC_INV)) {
2103 code = FPE_FLTINV;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002104 }
2105 else if ((spefscr & (SPEFSCR_FG | SPEFSCR_FX)) && (fpexc_mode & PR_FP_EXC_RES))
2106 code = FPE_FLTRES;
2107
Liu Yu6a800f32008-10-28 11:50:21 +08002108 err = do_spe_mathemu(regs);
2109 if (err == 0) {
2110 regs->nip += 4; /* skip emulated instruction */
2111 emulate_single_step(regs);
2112 return;
2113 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002114
Liu Yu6a800f32008-10-28 11:50:21 +08002115 if (err == -EFAULT) {
2116 /* got an error reading the instruction */
2117 _exception(SIGSEGV, regs, SEGV_ACCERR, regs->nip);
2118 } else if (err == -EINVAL) {
2119 /* didn't recognize the instruction */
2120 printk(KERN_ERR "unrecognized spe instruction "
2121 "in %s at %lx\n", current->comm, regs->nip);
2122 } else {
2123 _exception(SIGFPE, regs, code, regs->nip);
2124 }
2125
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002126 return;
2127}
Liu Yu6a800f32008-10-28 11:50:21 +08002128
2129void SPEFloatingPointRoundException(struct pt_regs *regs)
2130{
2131 extern int speround_handler(struct pt_regs *regs);
2132 int err;
2133
2134 preempt_disable();
2135 if (regs->msr & MSR_SPE)
2136 giveup_spe(current);
2137 preempt_enable();
2138
2139 regs->nip -= 4;
2140 err = speround_handler(regs);
2141 if (err == 0) {
2142 regs->nip += 4; /* skip emulated instruction */
2143 emulate_single_step(regs);
2144 return;
2145 }
2146
2147 if (err == -EFAULT) {
2148 /* got an error reading the instruction */
2149 _exception(SIGSEGV, regs, SEGV_ACCERR, regs->nip);
2150 } else if (err == -EINVAL) {
2151 /* didn't recognize the instruction */
2152 printk(KERN_ERR "unrecognized spe instruction "
2153 "in %s at %lx\n", current->comm, regs->nip);
2154 } else {
Eric W. Biedermanaeb1c0f2018-04-17 15:30:54 -05002155 _exception(SIGFPE, regs, FPE_FLTUNK, regs->nip);
Liu Yu6a800f32008-10-28 11:50:21 +08002156 return;
2157 }
2158}
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002159#endif
2160
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10002161/*
2162 * We enter here if we get an unrecoverable exception, that is, one
2163 * that happened at a point where the RI (recoverable interrupt) bit
2164 * in the MSR is 0. This indicates that SRR0/1 are live, and that
2165 * we therefore lost state by taking this exception.
2166 */
2167void unrecoverable_exception(struct pt_regs *regs)
2168{
Christophe Leroy51423a92018-09-25 14:10:04 +00002169 pr_emerg("Unrecoverable exception %lx at %lx (msr=%lx)\n",
2170 regs->trap, regs->nip, regs->msr);
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10002171 die("Unrecoverable exception", regs, SIGABRT);
2172}
Naveen N. Rao15770a12017-06-29 23:19:19 +05302173NOKPROBE_SYMBOL(unrecoverable_exception);
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10002174
Jason Gunthorpe1e18c172012-10-05 08:07:15 +00002175#if defined(CONFIG_BOOKE_WDT) || defined(CONFIG_40x)
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002176/*
2177 * Default handler for a Watchdog exception,
2178 * spins until a reboot occurs
2179 */
2180void __attribute__ ((weak)) WatchdogHandler(struct pt_regs *regs)
2181{
2182 /* Generic WatchdogHandler, implement your own */
2183 mtspr(SPRN_TCR, mfspr(SPRN_TCR)&(~TCR_WIE));
2184 return;
2185}
2186
2187void WatchdogException(struct pt_regs *regs)
2188{
2189 printk (KERN_EMERG "PowerPC Book-E Watchdog Exception\n");
2190 WatchdogHandler(regs);
2191}
2192#endif
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10002193
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10002194/*
2195 * We enter here if we discover during exception entry that we are
2196 * running in supervisor mode with a userspace value in the stack pointer.
2197 */
2198void kernel_bad_stack(struct pt_regs *regs)
2199{
2200 printk(KERN_EMERG "Bad kernel stack pointer %lx at %lx\n",
2201 regs->gpr[1], regs->nip);
2202 die("Bad kernel stack pointer", regs, SIGABRT);
2203}
Naveen N. Rao15770a12017-06-29 23:19:19 +05302204NOKPROBE_SYMBOL(kernel_bad_stack);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002205
2206void __init trap_init(void)
2207{
2208}
Geert Uytterhoeven80947e72009-05-18 02:10:05 +00002209
2210
2211#ifdef CONFIG_PPC_EMULATED_STATS
2212
2213#define WARN_EMULATED_SETUP(type) .type = { .name = #type }
2214
2215struct ppc_emulated ppc_emulated = {
2216#ifdef CONFIG_ALTIVEC
2217 WARN_EMULATED_SETUP(altivec),
2218#endif
2219 WARN_EMULATED_SETUP(dcba),
2220 WARN_EMULATED_SETUP(dcbz),
2221 WARN_EMULATED_SETUP(fp_pair),
2222 WARN_EMULATED_SETUP(isel),
2223 WARN_EMULATED_SETUP(mcrxr),
2224 WARN_EMULATED_SETUP(mfpvr),
2225 WARN_EMULATED_SETUP(multiple),
2226 WARN_EMULATED_SETUP(popcntb),
2227 WARN_EMULATED_SETUP(spe),
2228 WARN_EMULATED_SETUP(string),
Scott Wooda3821b22013-10-28 22:07:59 -05002229 WARN_EMULATED_SETUP(sync),
Geert Uytterhoeven80947e72009-05-18 02:10:05 +00002230 WARN_EMULATED_SETUP(unaligned),
2231#ifdef CONFIG_MATH_EMULATION
2232 WARN_EMULATED_SETUP(math),
Geert Uytterhoeven80947e72009-05-18 02:10:05 +00002233#endif
2234#ifdef CONFIG_VSX
2235 WARN_EMULATED_SETUP(vsx),
2236#endif
Alexey Kardashevskiyefcac652011-03-02 15:18:48 +00002237#ifdef CONFIG_PPC64
2238 WARN_EMULATED_SETUP(mfdscr),
2239 WARN_EMULATED_SETUP(mtdscr),
Anton Blanchardf83319d2014-03-28 17:01:23 +11002240 WARN_EMULATED_SETUP(lq_stq),
Michael Neuling50803322017-09-15 15:25:48 +10002241 WARN_EMULATED_SETUP(lxvw4x),
2242 WARN_EMULATED_SETUP(lxvh8x),
2243 WARN_EMULATED_SETUP(lxvd2x),
2244 WARN_EMULATED_SETUP(lxvb16x),
Alexey Kardashevskiyefcac652011-03-02 15:18:48 +00002245#endif
Geert Uytterhoeven80947e72009-05-18 02:10:05 +00002246};
2247
2248u32 ppc_warn_emulated;
2249
2250void ppc_warn_emulated_print(const char *type)
2251{
Christian Dietrich76462232011-06-04 05:36:54 +00002252 pr_warn_ratelimited("%s used emulated %s instruction\n", current->comm,
2253 type);
Geert Uytterhoeven80947e72009-05-18 02:10:05 +00002254}
2255
2256static int __init ppc_warn_emulated_init(void)
2257{
2258 struct dentry *dir, *d;
2259 unsigned int i;
2260 struct ppc_emulated_entry *entries = (void *)&ppc_emulated;
2261
2262 if (!powerpc_debugfs_root)
2263 return -ENODEV;
2264
2265 dir = debugfs_create_dir("emulated_instructions",
2266 powerpc_debugfs_root);
2267 if (!dir)
2268 return -ENOMEM;
2269
Russell Currey57ad583f2017-01-12 14:54:13 +11002270 d = debugfs_create_u32("do_warn", 0644, dir,
Geert Uytterhoeven80947e72009-05-18 02:10:05 +00002271 &ppc_warn_emulated);
2272 if (!d)
2273 goto fail;
2274
2275 for (i = 0; i < sizeof(ppc_emulated)/sizeof(*entries); i++) {
Russell Currey57ad583f2017-01-12 14:54:13 +11002276 d = debugfs_create_u32(entries[i].name, 0644, dir,
Geert Uytterhoeven80947e72009-05-18 02:10:05 +00002277 (u32 *)&entries[i].val.counter);
2278 if (!d)
2279 goto fail;
2280 }
2281
2282 return 0;
2283
2284fail:
2285 debugfs_remove_recursive(dir);
2286 return -ENOMEM;
2287}
2288
2289device_initcall(ppc_warn_emulated_init);
2290
2291#endif /* CONFIG_PPC_EMULATED_STATS */