Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1 | /* |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 2 | * Copyright (C) 1995-1996 Gary Thomas (gdt@linuxppc.org) |
Scott Wood | fe04b11 | 2010-04-08 00:38:22 -0500 | [diff] [blame] | 3 | * Copyright 2007-2010 Freescale Semiconductor, Inc. |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 4 | * |
| 5 | * This program is free software; you can redistribute it and/or |
| 6 | * modify it under the terms of the GNU General Public License |
| 7 | * as published by the Free Software Foundation; either version |
| 8 | * 2 of the License, or (at your option) any later version. |
| 9 | * |
| 10 | * Modified by Cort Dougan (cort@cs.nmt.edu) |
| 11 | * and Paul Mackerras (paulus@samba.org) |
| 12 | */ |
| 13 | |
| 14 | /* |
| 15 | * This file handles the architecture-dependent parts of hardware exceptions |
| 16 | */ |
| 17 | |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 18 | #include <linux/errno.h> |
| 19 | #include <linux/sched.h> |
Ingo Molnar | b17b015 | 2017-02-08 18:51:35 +0100 | [diff] [blame] | 20 | #include <linux/sched/debug.h> |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 21 | #include <linux/kernel.h> |
| 22 | #include <linux/mm.h> |
Ram Pai | 99cd130 | 2018-01-18 17:50:42 -0800 | [diff] [blame] | 23 | #include <linux/pkeys.h> |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 24 | #include <linux/stddef.h> |
| 25 | #include <linux/unistd.h> |
Paul Mackerras | 8dad3f9 | 2005-10-06 13:27:05 +1000 | [diff] [blame] | 26 | #include <linux/ptrace.h> |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 27 | #include <linux/user.h> |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 28 | #include <linux/interrupt.h> |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 29 | #include <linux/init.h> |
Paul Gortmaker | 8a39b05 | 2016-08-16 10:57:34 -0400 | [diff] [blame] | 30 | #include <linux/extable.h> |
| 31 | #include <linux/module.h> /* print_modules */ |
Paul Mackerras | 8dad3f9 | 2005-10-06 13:27:05 +1000 | [diff] [blame] | 32 | #include <linux/prctl.h> |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 33 | #include <linux/delay.h> |
| 34 | #include <linux/kprobes.h> |
Michael Ellerman | cc53291 | 2005-12-04 18:39:43 +1100 | [diff] [blame] | 35 | #include <linux/kexec.h> |
Michael Hanselmann | 5474c12 | 2006-06-25 05:47:08 -0700 | [diff] [blame] | 36 | #include <linux/backlight.h> |
Jeremy Fitzhardinge | 73c9cea | 2006-12-08 03:30:41 -0800 | [diff] [blame] | 37 | #include <linux/bug.h> |
Christoph Hellwig | 1eeb66a | 2007-05-08 00:27:03 -0700 | [diff] [blame] | 38 | #include <linux/kdebug.h> |
Christian Dietrich | 7646223 | 2011-06-04 05:36:54 +0000 | [diff] [blame] | 39 | #include <linux/ratelimit.h> |
Li Zhong | ba12eed | 2013-05-13 16:16:41 +0000 | [diff] [blame] | 40 | #include <linux/context_tracking.h> |
Michael Neuling | 5080332 | 2017-09-15 15:25:48 +1000 | [diff] [blame] | 41 | #include <linux/smp.h> |
Nicholas Piggin | 35adacd | 2017-12-24 02:49:23 +1000 | [diff] [blame] | 42 | #include <linux/console.h> |
| 43 | #include <linux/kmsg_dump.h> |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 44 | |
Geert Uytterhoeven | 80947e7 | 2009-05-18 02:10:05 +0000 | [diff] [blame] | 45 | #include <asm/emulated_ops.h> |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 46 | #include <asm/pgtable.h> |
Linus Torvalds | 7c0f6ba | 2016-12-24 11:46:01 -0800 | [diff] [blame] | 47 | #include <linux/uaccess.h> |
Michael Ellerman | 7644d58 | 2017-02-10 12:04:56 +1100 | [diff] [blame] | 48 | #include <asm/debugfs.h> |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 49 | #include <asm/io.h> |
Paul Mackerras | 8641778 | 2005-10-10 22:37:57 +1000 | [diff] [blame] | 50 | #include <asm/machdep.h> |
| 51 | #include <asm/rtas.h> |
David Gibson | f7f6f4f | 2005-10-19 14:53:32 +1000 | [diff] [blame] | 52 | #include <asm/pmc.h> |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 53 | #include <asm/reg.h> |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 54 | #ifdef CONFIG_PMAC_BACKLIGHT |
| 55 | #include <asm/backlight.h> |
| 56 | #endif |
Stephen Rothwell | dc1c1ca | 2005-10-01 18:43:42 +1000 | [diff] [blame] | 57 | #ifdef CONFIG_PPC64 |
Paul Mackerras | 8641778 | 2005-10-10 22:37:57 +1000 | [diff] [blame] | 58 | #include <asm/firmware.h> |
Stephen Rothwell | dc1c1ca | 2005-10-01 18:43:42 +1000 | [diff] [blame] | 59 | #include <asm/processor.h> |
Michael Neuling | 6ce6c62 | 2013-05-26 18:09:39 +0000 | [diff] [blame] | 60 | #include <asm/tm.h> |
Stephen Rothwell | dc1c1ca | 2005-10-01 18:43:42 +1000 | [diff] [blame] | 61 | #endif |
David Wilder | c0ce7d0 | 2006-06-23 15:29:34 -0700 | [diff] [blame] | 62 | #include <asm/kexec.h> |
Kumar Gala | 16c57b3 | 2009-02-10 20:10:44 +0000 | [diff] [blame] | 63 | #include <asm/ppc-opcode.h> |
Shaohui Xie | cce1f10 | 2010-11-18 14:57:32 +0800 | [diff] [blame] | 64 | #include <asm/rio.h> |
Mahesh Salgaonkar | ebaeb5a | 2012-02-16 01:14:45 +0000 | [diff] [blame] | 65 | #include <asm/fadump.h> |
David Howells | ae3a197 | 2012-03-28 18:30:02 +0100 | [diff] [blame] | 66 | #include <asm/switch_to.h> |
Michael Neuling | f54db64 | 2013-02-13 16:21:39 +0000 | [diff] [blame] | 67 | #include <asm/tm.h> |
David Howells | ae3a197 | 2012-03-28 18:30:02 +0100 | [diff] [blame] | 68 | #include <asm/debug.h> |
Daniel Axtens | 42f5b4c | 2016-05-18 11:16:50 +1000 | [diff] [blame] | 69 | #include <asm/asm-prototypes.h> |
Mahesh Salgaonkar | fd7bacb | 2016-05-15 09:44:26 +0530 | [diff] [blame] | 70 | #include <asm/hmi.h> |
Hongtao Jia | 4e0e343 | 2013-04-28 13:20:08 +0800 | [diff] [blame] | 71 | #include <sysdev/fsl_pci.h> |
Naveen N. Rao | 6cc89ba | 2016-11-21 22:36:41 +0530 | [diff] [blame] | 72 | #include <asm/kprobes.h> |
Murilo Opsfelder Araujo | a99b9c5 | 2018-08-01 18:33:20 -0300 | [diff] [blame] | 73 | #include <asm/stacktrace.h> |
Stephen Rothwell | dc1c1ca | 2005-10-01 18:43:42 +1000 | [diff] [blame] | 74 | |
Thiago Jung Bauermann | da66588 | 2016-11-29 23:45:50 +1100 | [diff] [blame] | 75 | #if defined(CONFIG_DEBUGGER) || defined(CONFIG_KEXEC_CORE) |
Anton Blanchard | 5be3492 | 2010-01-12 00:50:14 +0000 | [diff] [blame] | 76 | int (*__debugger)(struct pt_regs *regs) __read_mostly; |
| 77 | int (*__debugger_ipi)(struct pt_regs *regs) __read_mostly; |
| 78 | int (*__debugger_bpt)(struct pt_regs *regs) __read_mostly; |
| 79 | int (*__debugger_sstep)(struct pt_regs *regs) __read_mostly; |
| 80 | int (*__debugger_iabr_match)(struct pt_regs *regs) __read_mostly; |
Michael Neuling | 9422de3 | 2012-12-20 14:06:44 +0000 | [diff] [blame] | 81 | int (*__debugger_break_match)(struct pt_regs *regs) __read_mostly; |
Anton Blanchard | 5be3492 | 2010-01-12 00:50:14 +0000 | [diff] [blame] | 82 | int (*__debugger_fault_handler)(struct pt_regs *regs) __read_mostly; |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 83 | |
| 84 | EXPORT_SYMBOL(__debugger); |
| 85 | EXPORT_SYMBOL(__debugger_ipi); |
| 86 | EXPORT_SYMBOL(__debugger_bpt); |
| 87 | EXPORT_SYMBOL(__debugger_sstep); |
| 88 | EXPORT_SYMBOL(__debugger_iabr_match); |
Michael Neuling | 9422de3 | 2012-12-20 14:06:44 +0000 | [diff] [blame] | 89 | EXPORT_SYMBOL(__debugger_break_match); |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 90 | EXPORT_SYMBOL(__debugger_fault_handler); |
| 91 | #endif |
| 92 | |
Michael Neuling | 8b3c34c | 2013-02-13 16:21:32 +0000 | [diff] [blame] | 93 | /* Transactional Memory trap debug */ |
| 94 | #ifdef TM_DEBUG_SW |
| 95 | #define TM_DEBUG(x...) printk(KERN_INFO x) |
| 96 | #else |
| 97 | #define TM_DEBUG(x...) do { } while(0) |
| 98 | #endif |
| 99 | |
Murilo Opsfelder Araujo | 0f642d6 | 2018-08-01 18:33:18 -0300 | [diff] [blame] | 100 | static const char *signame(int signr) |
| 101 | { |
| 102 | switch (signr) { |
| 103 | case SIGBUS: return "bus error"; |
| 104 | case SIGFPE: return "floating point exception"; |
| 105 | case SIGILL: return "illegal instruction"; |
| 106 | case SIGSEGV: return "segfault"; |
| 107 | case SIGTRAP: return "unhandled trap"; |
| 108 | } |
| 109 | |
| 110 | return "unknown signal"; |
| 111 | } |
| 112 | |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 113 | /* |
| 114 | * Trap & Exception support |
| 115 | */ |
| 116 | |
anton@samba.org | 6031d9d | 2007-03-20 20:38:12 -0500 | [diff] [blame] | 117 | #ifdef CONFIG_PMAC_BACKLIGHT |
| 118 | static void pmac_backlight_unblank(void) |
| 119 | { |
| 120 | mutex_lock(&pmac_backlight_mutex); |
| 121 | if (pmac_backlight) { |
| 122 | struct backlight_properties *props; |
| 123 | |
| 124 | props = &pmac_backlight->props; |
| 125 | props->brightness = props->max_brightness; |
| 126 | props->power = FB_BLANK_UNBLANK; |
| 127 | backlight_update_status(pmac_backlight); |
| 128 | } |
| 129 | mutex_unlock(&pmac_backlight_mutex); |
| 130 | } |
| 131 | #else |
| 132 | static inline void pmac_backlight_unblank(void) { } |
| 133 | #endif |
| 134 | |
Nicholas Piggin | 6fcd6ba | 2017-07-19 16:59:11 +1000 | [diff] [blame] | 135 | /* |
| 136 | * If oops/die is expected to crash the machine, return true here. |
| 137 | * |
| 138 | * This should not be expected to be 100% accurate, there may be |
| 139 | * notifiers registered or other unexpected conditions that may bring |
| 140 | * down the kernel. Or if the current process in the kernel is holding |
| 141 | * locks or has other critical state, the kernel may become effectively |
| 142 | * unusable anyway. |
| 143 | */ |
| 144 | bool die_will_crash(void) |
| 145 | { |
| 146 | if (should_fadump_crash()) |
| 147 | return true; |
| 148 | if (kexec_should_crash(current)) |
| 149 | return true; |
| 150 | if (in_interrupt() || panic_on_oops || |
| 151 | !current->pid || is_global_init(current)) |
| 152 | return true; |
| 153 | |
| 154 | return false; |
| 155 | } |
| 156 | |
Anton Blanchard | 760ca4d | 2011-11-30 00:23:13 +0000 | [diff] [blame] | 157 | static arch_spinlock_t die_lock = __ARCH_SPIN_LOCK_UNLOCKED; |
| 158 | static int die_owner = -1; |
| 159 | static unsigned int die_nest_count; |
| 160 | static int die_counter; |
| 161 | |
Nicholas Piggin | 35adacd | 2017-12-24 02:49:23 +1000 | [diff] [blame] | 162 | extern void panic_flush_kmsg_start(void) |
| 163 | { |
| 164 | /* |
| 165 | * These are mostly taken from kernel/panic.c, but tries to do |
| 166 | * relatively minimal work. Don't use delay functions (TB may |
| 167 | * be broken), don't crash dump (need to set a firmware log), |
| 168 | * don't run notifiers. We do want to get some information to |
| 169 | * Linux console. |
| 170 | */ |
| 171 | console_verbose(); |
| 172 | bust_spinlocks(1); |
| 173 | } |
| 174 | |
| 175 | extern void panic_flush_kmsg_end(void) |
| 176 | { |
| 177 | printk_safe_flush_on_panic(); |
| 178 | kmsg_dump(KMSG_DUMP_PANIC); |
| 179 | bust_spinlocks(0); |
| 180 | debug_locks_off(); |
| 181 | console_flush_on_panic(); |
| 182 | } |
| 183 | |
Nicholas Piggin | 03465f8 | 2016-09-16 20:48:08 +1000 | [diff] [blame] | 184 | static unsigned long oops_begin(struct pt_regs *regs) |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 185 | { |
Anton Blanchard | 760ca4d | 2011-11-30 00:23:13 +0000 | [diff] [blame] | 186 | int cpu; |
anton@samba.org | 34c2a14 | 2007-03-20 20:38:13 -0500 | [diff] [blame] | 187 | unsigned long flags; |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 188 | |
anton@samba.org | 293e468 | 2007-03-20 20:38:11 -0500 | [diff] [blame] | 189 | oops_enter(); |
| 190 | |
Anton Blanchard | 760ca4d | 2011-11-30 00:23:13 +0000 | [diff] [blame] | 191 | /* racy, but better than risking deadlock. */ |
| 192 | raw_local_irq_save(flags); |
| 193 | cpu = smp_processor_id(); |
| 194 | if (!arch_spin_trylock(&die_lock)) { |
| 195 | if (cpu == die_owner) |
| 196 | /* nested oops. should stop eventually */; |
| 197 | else |
| 198 | arch_spin_lock(&die_lock); |
anton@samba.org | 34c2a14 | 2007-03-20 20:38:13 -0500 | [diff] [blame] | 199 | } |
Anton Blanchard | 760ca4d | 2011-11-30 00:23:13 +0000 | [diff] [blame] | 200 | die_nest_count++; |
| 201 | die_owner = cpu; |
| 202 | console_verbose(); |
| 203 | bust_spinlocks(1); |
| 204 | if (machine_is(powermac)) |
| 205 | pmac_backlight_unblank(); |
| 206 | return flags; |
| 207 | } |
Nicholas Piggin | 03465f8 | 2016-09-16 20:48:08 +1000 | [diff] [blame] | 208 | NOKPROBE_SYMBOL(oops_begin); |
Michael Hanselmann | 5474c12 | 2006-06-25 05:47:08 -0700 | [diff] [blame] | 209 | |
Nicholas Piggin | 03465f8 | 2016-09-16 20:48:08 +1000 | [diff] [blame] | 210 | static void oops_end(unsigned long flags, struct pt_regs *regs, |
Anton Blanchard | 760ca4d | 2011-11-30 00:23:13 +0000 | [diff] [blame] | 211 | int signr) |
| 212 | { |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 213 | bust_spinlocks(0); |
Rusty Russell | 373d4d0 | 2013-01-21 17:17:39 +1030 | [diff] [blame] | 214 | add_taint(TAINT_DIE, LOCKDEP_NOW_UNRELIABLE); |
Anton Blanchard | 760ca4d | 2011-11-30 00:23:13 +0000 | [diff] [blame] | 215 | die_nest_count--; |
Anton Blanchard | 58154c8 | 2011-11-30 00:23:09 +0000 | [diff] [blame] | 216 | oops_exit(); |
| 217 | printk("\n"); |
Nicholas Piggin | 7458e8b | 2016-11-08 23:14:45 +1100 | [diff] [blame] | 218 | if (!die_nest_count) { |
Anton Blanchard | 760ca4d | 2011-11-30 00:23:13 +0000 | [diff] [blame] | 219 | /* Nest count reaches zero, release the lock. */ |
Nicholas Piggin | 7458e8b | 2016-11-08 23:14:45 +1100 | [diff] [blame] | 220 | die_owner = -1; |
Anton Blanchard | 760ca4d | 2011-11-30 00:23:13 +0000 | [diff] [blame] | 221 | arch_spin_unlock(&die_lock); |
Nicholas Piggin | 7458e8b | 2016-11-08 23:14:45 +1100 | [diff] [blame] | 222 | } |
Anton Blanchard | 760ca4d | 2011-11-30 00:23:13 +0000 | [diff] [blame] | 223 | raw_local_irq_restore(flags); |
David Wilder | c0ce7d0 | 2006-06-23 15:29:34 -0700 | [diff] [blame] | 224 | |
Nicholas Piggin | d40b676 | 2018-03-27 01:01:16 +1000 | [diff] [blame] | 225 | /* |
| 226 | * system_reset_excption handles debugger, crash dump, panic, for 0x100 |
| 227 | */ |
| 228 | if (TRAP(regs) == 0x100) |
| 229 | return; |
| 230 | |
Mahesh Salgaonkar | ebaeb5a | 2012-02-16 01:14:45 +0000 | [diff] [blame] | 231 | crash_fadump(regs, "die oops"); |
| 232 | |
Nicholas Piggin | 4388c9b | 2017-07-05 13:56:27 +1000 | [diff] [blame] | 233 | if (kexec_should_crash(current)) |
David Wilder | c0ce7d0 | 2006-06-23 15:29:34 -0700 | [diff] [blame] | 234 | crash_kexec(regs); |
Anton Blanchard | 9b00ac0 | 2011-11-30 00:23:10 +0000 | [diff] [blame] | 235 | |
Anton Blanchard | 760ca4d | 2011-11-30 00:23:13 +0000 | [diff] [blame] | 236 | if (!signr) |
| 237 | return; |
| 238 | |
Anton Blanchard | 58154c8 | 2011-11-30 00:23:09 +0000 | [diff] [blame] | 239 | /* |
| 240 | * While our oops output is serialised by a spinlock, output |
| 241 | * from panic() called below can race and corrupt it. If we |
| 242 | * know we are going to panic, delay for 1 second so we have a |
| 243 | * chance to get clean backtraces from all CPUs that are oopsing. |
| 244 | */ |
| 245 | if (in_interrupt() || panic_on_oops || !current->pid || |
| 246 | is_global_init(current)) { |
| 247 | mdelay(MSEC_PER_SEC); |
| 248 | } |
| 249 | |
Horms | cea6a4b | 2006-07-30 03:03:34 -0700 | [diff] [blame] | 250 | if (panic_on_oops) |
Horms | 012c437 | 2006-08-13 23:24:22 -0700 | [diff] [blame] | 251 | panic("Fatal exception"); |
Anton Blanchard | 760ca4d | 2011-11-30 00:23:13 +0000 | [diff] [blame] | 252 | do_exit(signr); |
| 253 | } |
Nicholas Piggin | 03465f8 | 2016-09-16 20:48:08 +1000 | [diff] [blame] | 254 | NOKPROBE_SYMBOL(oops_end); |
Horms | cea6a4b | 2006-07-30 03:03:34 -0700 | [diff] [blame] | 255 | |
Nicholas Piggin | 03465f8 | 2016-09-16 20:48:08 +1000 | [diff] [blame] | 256 | static int __die(const char *str, struct pt_regs *regs, long err) |
Anton Blanchard | 760ca4d | 2011-11-30 00:23:13 +0000 | [diff] [blame] | 257 | { |
| 258 | printk("Oops: %s, sig: %ld [#%d]\n", str, err, ++die_counter); |
Michael Ellerman | 2e82ca3 | 2017-08-23 23:56:21 +1000 | [diff] [blame] | 259 | |
Michael Ellerman | 1684251 | 2019-01-10 22:57:37 +1100 | [diff] [blame] | 260 | printk("%s PAGE_SIZE=%luK%s%s%s%s%s%s%s %s\n", |
Michael Ellerman | 7822744 | 2019-01-10 22:57:35 +1100 | [diff] [blame] | 261 | IS_ENABLED(CONFIG_CPU_LITTLE_ENDIAN) ? "LE" : "BE", |
Michael Ellerman | 1840513 | 2019-01-10 22:57:36 +1100 | [diff] [blame] | 262 | PAGE_SIZE / 1024, |
Michael Ellerman | 1684251 | 2019-01-10 22:57:37 +1100 | [diff] [blame] | 263 | early_radix_enabled() ? " MMU=Radix" : "", |
| 264 | early_mmu_has_feature(MMU_FTR_HPTE_TABLE) ? " MMU=Hash" : "", |
Michael Ellerman | 7822744 | 2019-01-10 22:57:35 +1100 | [diff] [blame] | 265 | IS_ENABLED(CONFIG_PREEMPT) ? " PREEMPT" : "", |
| 266 | IS_ENABLED(CONFIG_SMP) ? " SMP" : "", |
| 267 | IS_ENABLED(CONFIG_SMP) ? (" NR_CPUS=" __stringify(NR_CPUS)) : "", |
| 268 | debug_pagealloc_enabled() ? " DEBUG_PAGEALLOC" : "", |
| 269 | IS_ENABLED(CONFIG_NUMA) ? " NUMA" : "", |
| 270 | ppc_md.name ? ppc_md.name : ""); |
Anton Blanchard | 760ca4d | 2011-11-30 00:23:13 +0000 | [diff] [blame] | 271 | |
| 272 | if (notify_die(DIE_OOPS, str, regs, err, 255, SIGSEGV) == NOTIFY_STOP) |
| 273 | return 1; |
| 274 | |
| 275 | print_modules(); |
| 276 | show_regs(regs); |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 277 | |
| 278 | return 0; |
| 279 | } |
Nicholas Piggin | 03465f8 | 2016-09-16 20:48:08 +1000 | [diff] [blame] | 280 | NOKPROBE_SYMBOL(__die); |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 281 | |
Anton Blanchard | 760ca4d | 2011-11-30 00:23:13 +0000 | [diff] [blame] | 282 | void die(const char *str, struct pt_regs *regs, long err) |
| 283 | { |
Nicholas Piggin | 6f44b20 | 2016-11-08 23:14:44 +1100 | [diff] [blame] | 284 | unsigned long flags; |
Anton Blanchard | 760ca4d | 2011-11-30 00:23:13 +0000 | [diff] [blame] | 285 | |
Nicholas Piggin | d40b676 | 2018-03-27 01:01:16 +1000 | [diff] [blame] | 286 | /* |
| 287 | * system_reset_excption handles debugger, crash dump, panic, for 0x100 |
| 288 | */ |
| 289 | if (TRAP(regs) != 0x100) { |
| 290 | if (debugger(regs)) |
| 291 | return; |
| 292 | } |
Nicholas Piggin | 6f44b20 | 2016-11-08 23:14:44 +1100 | [diff] [blame] | 293 | |
| 294 | flags = oops_begin(regs); |
Anton Blanchard | 760ca4d | 2011-11-30 00:23:13 +0000 | [diff] [blame] | 295 | if (__die(str, regs, err)) |
| 296 | err = 0; |
| 297 | oops_end(flags, regs, err); |
| 298 | } |
Naveen N. Rao | 15770a1 | 2017-06-29 23:19:19 +0530 | [diff] [blame] | 299 | NOKPROBE_SYMBOL(die); |
Anton Blanchard | 760ca4d | 2011-11-30 00:23:13 +0000 | [diff] [blame] | 300 | |
Eric W. Biederman | efc463a | 2018-04-16 14:18:26 -0500 | [diff] [blame] | 301 | void user_single_step_report(struct pt_regs *regs) |
Oleg Nesterov | 25baa35 | 2009-12-15 16:47:18 -0800 | [diff] [blame] | 302 | { |
Eric W. Biederman | efc463a | 2018-04-16 14:18:26 -0500 | [diff] [blame] | 303 | force_sig_fault(SIGTRAP, TRAP_TRACE, (void __user *)regs->nip, current); |
Oleg Nesterov | 25baa35 | 2009-12-15 16:47:18 -0800 | [diff] [blame] | 304 | } |
| 305 | |
Murilo Opsfelder Araujo | 658b0f9 | 2018-08-01 18:33:15 -0300 | [diff] [blame] | 306 | static void show_signal_msg(int signr, struct pt_regs *regs, int code, |
| 307 | unsigned long addr) |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 308 | { |
Michael Ellerman | 997dd26 | 2018-08-16 15:27:47 +1000 | [diff] [blame] | 309 | static DEFINE_RATELIMIT_STATE(rs, DEFAULT_RATELIMIT_INTERVAL, |
| 310 | DEFAULT_RATELIMIT_BURST); |
| 311 | |
| 312 | if (!show_unhandled_signals) |
Murilo Opsfelder Araujo | 35a52a1 | 2018-08-01 18:33:16 -0300 | [diff] [blame] | 313 | return; |
| 314 | |
| 315 | if (!unhandled_signal(current, signr)) |
| 316 | return; |
| 317 | |
Michael Ellerman | 997dd26 | 2018-08-16 15:27:47 +1000 | [diff] [blame] | 318 | if (!__ratelimit(&rs)) |
| 319 | return; |
| 320 | |
Murilo Opsfelder Araujo | 0f642d6 | 2018-08-01 18:33:18 -0300 | [diff] [blame] | 321 | pr_info("%s[%d]: %s (%d) at %lx nip %lx lr %lx code %x", |
| 322 | current->comm, current->pid, signame(signr), signr, |
Murilo Opsfelder Araujo | 49d8f20 | 2018-08-01 18:33:17 -0300 | [diff] [blame] | 323 | addr, regs->nip, regs->link, code); |
Murilo Opsfelder Araujo | 0f642d6 | 2018-08-01 18:33:18 -0300 | [diff] [blame] | 324 | |
| 325 | print_vma_addr(KERN_CONT " in ", regs->nip); |
| 326 | |
| 327 | pr_cont("\n"); |
Murilo Opsfelder Araujo | a99b9c5 | 2018-08-01 18:33:20 -0300 | [diff] [blame] | 328 | |
| 329 | show_user_instructions(regs); |
Murilo Opsfelder Araujo | 658b0f9 | 2018-08-01 18:33:15 -0300 | [diff] [blame] | 330 | } |
| 331 | |
Eric W. Biederman | 2c44ce2 | 2018-09-18 09:37:28 +0200 | [diff] [blame] | 332 | static bool exception_common(int signr, struct pt_regs *regs, int code, |
| 333 | unsigned long addr) |
Murilo Opsfelder Araujo | 658b0f9 | 2018-08-01 18:33:15 -0300 | [diff] [blame] | 334 | { |
Murilo Opsfelder Araujo | 658b0f9 | 2018-08-01 18:33:15 -0300 | [diff] [blame] | 335 | if (!user_mode(regs)) { |
| 336 | die("Exception in kernel mode", regs, signr); |
Eric W. Biederman | 2c44ce2 | 2018-09-18 09:37:28 +0200 | [diff] [blame] | 337 | return false; |
Murilo Opsfelder Araujo | 658b0f9 | 2018-08-01 18:33:15 -0300 | [diff] [blame] | 338 | } |
| 339 | |
| 340 | show_signal_msg(signr, regs, code, addr); |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 341 | |
Benjamin Herrenschmidt | a3512b2 | 2012-05-08 13:38:50 +1000 | [diff] [blame] | 342 | if (arch_irqs_disabled() && !arch_irq_disabled_regs(regs)) |
Benjamin Herrenschmidt | 9f2f79e | 2012-03-01 15:47:44 +1100 | [diff] [blame] | 343 | local_irq_enable(); |
| 344 | |
Ananth N Mavinakayanahalli | 41ab526 | 2012-08-23 21:27:09 +0000 | [diff] [blame] | 345 | current->thread.trap_nr = code; |
Thiago Jung Bauermann | c5cc1f4 | 2018-01-18 17:50:43 -0800 | [diff] [blame] | 346 | |
| 347 | /* |
| 348 | * Save all the pkey registers AMR/IAMR/UAMOR. Eg: Core dumps need |
| 349 | * to capture the content, if the task gets killed. |
| 350 | */ |
| 351 | thread_pkey_regs_save(¤t->thread); |
| 352 | |
Eric W. Biederman | 2c44ce2 | 2018-09-18 09:37:28 +0200 | [diff] [blame] | 353 | return true; |
| 354 | } |
| 355 | |
Eric W. Biederman | 5d8fb8a | 2018-09-18 10:56:25 +0200 | [diff] [blame] | 356 | void _exception_pkey(struct pt_regs *regs, unsigned long addr, int key) |
Eric W. Biederman | 2c44ce2 | 2018-09-18 09:37:28 +0200 | [diff] [blame] | 357 | { |
Eric W. Biederman | 5d8fb8a | 2018-09-18 10:56:25 +0200 | [diff] [blame] | 358 | if (!exception_common(SIGSEGV, regs, SEGV_PKUERR, addr)) |
Eric W. Biederman | 2c44ce2 | 2018-09-18 09:37:28 +0200 | [diff] [blame] | 359 | return; |
| 360 | |
Eric W. Biederman | 77c7072 | 2018-09-18 11:26:32 +0200 | [diff] [blame] | 361 | force_sig_pkuerr((void __user *) addr, key); |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 362 | } |
| 363 | |
Ram Pai | 99cd130 | 2018-01-18 17:50:42 -0800 | [diff] [blame] | 364 | void _exception(int signr, struct pt_regs *regs, int code, unsigned long addr) |
| 365 | { |
Eric W. Biederman | c1c7c85 | 2018-09-18 09:43:32 +0200 | [diff] [blame] | 366 | if (!exception_common(signr, regs, code, addr)) |
| 367 | return; |
| 368 | |
| 369 | force_sig_fault(signr, code, (void __user *)addr, current); |
Ram Pai | 99cd130 | 2018-01-18 17:50:42 -0800 | [diff] [blame] | 370 | } |
| 371 | |
Nicholas Piggin | ccd4770 | 2019-02-26 18:51:07 +1000 | [diff] [blame] | 372 | /* |
| 373 | * The interrupt architecture has a quirk in that the HV interrupts excluding |
| 374 | * the NMIs (0x100 and 0x200) do not clear MSR[RI] at entry. The first thing |
| 375 | * that an interrupt handler must do is save off a GPR into a scratch register, |
| 376 | * and all interrupts on POWERNV (HV=1) use the HSPRG1 register as scratch. |
| 377 | * Therefore an NMI can clobber an HV interrupt's live HSPRG1 without noticing |
| 378 | * that it is non-reentrant, which leads to random data corruption. |
| 379 | * |
| 380 | * The solution is for NMI interrupts in HV mode to check if they originated |
| 381 | * from these critical HV interrupt regions. If so, then mark them not |
| 382 | * recoverable. |
| 383 | * |
| 384 | * An alternative would be for HV NMIs to use SPRG for scratch to avoid the |
| 385 | * HSPRG1 clobber, however this would cause guest SPRG to be clobbered. Linux |
| 386 | * guests should always have MSR[RI]=0 when its scratch SPRG is in use, so |
| 387 | * that would work. However any other guest OS that may have the SPRG live |
| 388 | * and MSR[RI]=1 could encounter silent corruption. |
| 389 | * |
| 390 | * Builds that do not support KVM could take this second option to increase |
| 391 | * the recoverability of NMIs. |
| 392 | */ |
| 393 | void hv_nmi_check_nonrecoverable(struct pt_regs *regs) |
| 394 | { |
| 395 | #ifdef CONFIG_PPC_POWERNV |
| 396 | unsigned long kbase = (unsigned long)_stext; |
| 397 | unsigned long nip = regs->nip; |
| 398 | |
| 399 | if (!(regs->msr & MSR_RI)) |
| 400 | return; |
| 401 | if (!(regs->msr & MSR_HV)) |
| 402 | return; |
| 403 | if (regs->msr & MSR_PR) |
| 404 | return; |
| 405 | |
| 406 | /* |
| 407 | * Now test if the interrupt has hit a range that may be using |
| 408 | * HSPRG1 without having RI=0 (i.e., an HSRR interrupt). The |
| 409 | * problem ranges all run un-relocated. Test real and virt modes |
| 410 | * at the same time by droping the high bit of the nip (virt mode |
| 411 | * entry points still have the +0x4000 offset). |
| 412 | */ |
| 413 | nip &= ~0xc000000000000000ULL; |
| 414 | if ((nip >= 0x500 && nip < 0x600) || (nip >= 0x4500 && nip < 0x4600)) |
| 415 | goto nonrecoverable; |
| 416 | if ((nip >= 0x980 && nip < 0xa00) || (nip >= 0x4980 && nip < 0x4a00)) |
| 417 | goto nonrecoverable; |
| 418 | if ((nip >= 0xe00 && nip < 0xec0) || (nip >= 0x4e00 && nip < 0x4ec0)) |
| 419 | goto nonrecoverable; |
| 420 | if ((nip >= 0xf80 && nip < 0xfa0) || (nip >= 0x4f80 && nip < 0x4fa0)) |
| 421 | goto nonrecoverable; |
| 422 | /* Trampoline code runs un-relocated so subtract kbase. */ |
| 423 | if (nip >= real_trampolines_start - kbase && |
| 424 | nip < real_trampolines_end - kbase) |
| 425 | goto nonrecoverable; |
| 426 | if (nip >= virt_trampolines_start - kbase && |
| 427 | nip < virt_trampolines_end - kbase) |
| 428 | goto nonrecoverable; |
| 429 | return; |
| 430 | |
| 431 | nonrecoverable: |
| 432 | regs->msr &= ~MSR_RI; |
| 433 | #endif |
| 434 | } |
| 435 | |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 436 | void system_reset_exception(struct pt_regs *regs) |
| 437 | { |
Nicholas Piggin | cbf2ba9 | 2019-02-26 18:51:08 +1000 | [diff] [blame^] | 438 | unsigned long hsrr0, hsrr1; |
| 439 | bool nested = in_nmi(); |
| 440 | bool saved_hsrrs = false; |
| 441 | |
Nicholas Piggin | 2b4f3ac | 2016-12-20 04:30:07 +1000 | [diff] [blame] | 442 | /* |
| 443 | * Avoid crashes in case of nested NMI exceptions. Recoverability |
| 444 | * is determined by RI and in_nmi |
| 445 | */ |
Nicholas Piggin | 2b4f3ac | 2016-12-20 04:30:07 +1000 | [diff] [blame] | 446 | if (!nested) |
| 447 | nmi_enter(); |
| 448 | |
Nicholas Piggin | cbf2ba9 | 2019-02-26 18:51:08 +1000 | [diff] [blame^] | 449 | /* |
| 450 | * System reset can interrupt code where HSRRs are live and MSR[RI]=1. |
| 451 | * The system reset interrupt itself may clobber HSRRs (e.g., to call |
| 452 | * OPAL), so save them here and restore them before returning. |
| 453 | * |
| 454 | * Machine checks don't need to save HSRRs, as the real mode handler |
| 455 | * is careful to avoid them, and the regular handler is not delivered |
| 456 | * as an NMI. |
| 457 | */ |
| 458 | if (cpu_has_feature(CPU_FTR_HVMODE)) { |
| 459 | hsrr0 = mfspr(SPRN_HSRR0); |
| 460 | hsrr1 = mfspr(SPRN_HSRR1); |
| 461 | saved_hsrrs = true; |
| 462 | } |
| 463 | |
Nicholas Piggin | ccd4770 | 2019-02-26 18:51:07 +1000 | [diff] [blame] | 464 | hv_nmi_check_nonrecoverable(regs); |
| 465 | |
Nicholas Piggin | ca41ad4 | 2017-08-01 22:00:53 +1000 | [diff] [blame] | 466 | __this_cpu_inc(irq_stat.sreset_irqs); |
| 467 | |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 468 | /* See if any machine dependent calls */ |
Arnd Bergmann | c902be7 | 2006-01-04 19:55:53 +0000 | [diff] [blame] | 469 | if (ppc_md.system_reset_exception) { |
| 470 | if (ppc_md.system_reset_exception(regs)) |
Nicholas Piggin | c4f3b52 | 2016-12-20 04:30:05 +1000 | [diff] [blame] | 471 | goto out; |
Arnd Bergmann | c902be7 | 2006-01-04 19:55:53 +0000 | [diff] [blame] | 472 | } |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 473 | |
Nicholas Piggin | 4388c9b | 2017-07-05 13:56:27 +1000 | [diff] [blame] | 474 | if (debugger(regs)) |
| 475 | goto out; |
| 476 | |
| 477 | /* |
| 478 | * A system reset is a request to dump, so we always send |
| 479 | * it through the crashdump code (if fadump or kdump are |
| 480 | * registered). |
| 481 | */ |
| 482 | crash_fadump(regs, "System Reset"); |
| 483 | |
| 484 | crash_kexec(regs); |
| 485 | |
| 486 | /* |
| 487 | * We aren't the primary crash CPU. We need to send it |
| 488 | * to a holding pattern to avoid it ending up in the panic |
| 489 | * code. |
| 490 | */ |
| 491 | crash_kexec_secondary(regs); |
| 492 | |
| 493 | /* |
| 494 | * No debugger or crash dump registered, print logs then |
| 495 | * panic. |
| 496 | */ |
Nicholas Piggin | 4552d12 | 2017-12-24 02:49:22 +1000 | [diff] [blame] | 497 | die("System Reset", regs, SIGABRT); |
Nicholas Piggin | 4388c9b | 2017-07-05 13:56:27 +1000 | [diff] [blame] | 498 | |
| 499 | mdelay(2*MSEC_PER_SEC); /* Wait a little while for others to print */ |
| 500 | add_taint(TAINT_DIE, LOCKDEP_NOW_UNRELIABLE); |
| 501 | nmi_panic(regs, "System Reset"); |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 502 | |
Nicholas Piggin | c4f3b52 | 2016-12-20 04:30:05 +1000 | [diff] [blame] | 503 | out: |
| 504 | #ifdef CONFIG_PPC_BOOK3S_64 |
| 505 | BUG_ON(get_paca()->in_nmi == 0); |
| 506 | if (get_paca()->in_nmi > 1) |
Nicholas Piggin | 4388c9b | 2017-07-05 13:56:27 +1000 | [diff] [blame] | 507 | nmi_panic(regs, "Unrecoverable nested System Reset"); |
Nicholas Piggin | c4f3b52 | 2016-12-20 04:30:05 +1000 | [diff] [blame] | 508 | #endif |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 509 | /* Must die if the interrupt is not recoverable */ |
| 510 | if (!(regs->msr & MSR_RI)) |
Nicholas Piggin | 4388c9b | 2017-07-05 13:56:27 +1000 | [diff] [blame] | 511 | nmi_panic(regs, "Unrecoverable System Reset"); |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 512 | |
Nicholas Piggin | cbf2ba9 | 2019-02-26 18:51:08 +1000 | [diff] [blame^] | 513 | if (saved_hsrrs) { |
| 514 | mtspr(SPRN_HSRR0, hsrr0); |
| 515 | mtspr(SPRN_HSRR1, hsrr1); |
| 516 | } |
| 517 | |
Nicholas Piggin | 2b4f3ac | 2016-12-20 04:30:07 +1000 | [diff] [blame] | 518 | if (!nested) |
| 519 | nmi_exit(); |
| 520 | |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 521 | /* What should we do here? We could issue a shutdown or hard reset. */ |
| 522 | } |
Mahesh Salgaonkar | 1e9b450 | 2013-10-30 20:04:08 +0530 | [diff] [blame] | 523 | |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 524 | /* |
| 525 | * I/O accesses can cause machine checks on powermacs. |
| 526 | * Check if the NIP corresponds to the address of a sync |
| 527 | * instruction for which there is an entry in the exception |
| 528 | * table. |
| 529 | * Note that the 601 only takes a machine check on TEA |
| 530 | * (transfer error ack) signal assertion, and does not |
| 531 | * set any of the top 16 bits of SRR1. |
| 532 | * -- paulus. |
| 533 | */ |
| 534 | static inline int check_io_access(struct pt_regs *regs) |
| 535 | { |
Benjamin Herrenschmidt | 68a6435 | 2006-11-13 09:27:39 +1100 | [diff] [blame] | 536 | #ifdef CONFIG_PPC32 |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 537 | unsigned long msr = regs->msr; |
| 538 | const struct exception_table_entry *entry; |
| 539 | unsigned int *nip = (unsigned int *)regs->nip; |
| 540 | |
| 541 | if (((msr & 0xffff0000) == 0 || (msr & (0x80000 | 0x40000))) |
| 542 | && (entry = search_exception_tables(regs->nip)) != NULL) { |
| 543 | /* |
| 544 | * Check that it's a sync instruction, or somewhere |
| 545 | * in the twi; isync; nop sequence that inb/inw/inl uses. |
| 546 | * As the address is in the exception table |
| 547 | * we should be able to read the instr there. |
| 548 | * For the debug message, we look at the preceding |
| 549 | * load or store. |
| 550 | */ |
Christophe Leroy | ddc6cd0 | 2016-05-17 14:01:39 +0200 | [diff] [blame] | 551 | if (*nip == PPC_INST_NOP) |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 552 | nip -= 2; |
Christophe Leroy | ddc6cd0 | 2016-05-17 14:01:39 +0200 | [diff] [blame] | 553 | else if (*nip == PPC_INST_ISYNC) |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 554 | --nip; |
Christophe Leroy | ddc6cd0 | 2016-05-17 14:01:39 +0200 | [diff] [blame] | 555 | if (*nip == PPC_INST_SYNC || (*nip >> 26) == OP_TRAP) { |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 556 | unsigned int rb; |
| 557 | |
| 558 | --nip; |
| 559 | rb = (*nip >> 11) & 0x1f; |
| 560 | printk(KERN_DEBUG "%s bad port %lx at %p\n", |
| 561 | (*nip & 0x100)? "OUT to": "IN from", |
| 562 | regs->gpr[rb] - _IO_BASE, nip); |
| 563 | regs->msr |= MSR_RI; |
Nicholas Piggin | 61a92f7 | 2016-10-14 16:47:31 +1100 | [diff] [blame] | 564 | regs->nip = extable_fixup(entry); |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 565 | return 1; |
| 566 | } |
| 567 | } |
Benjamin Herrenschmidt | 68a6435 | 2006-11-13 09:27:39 +1100 | [diff] [blame] | 568 | #endif /* CONFIG_PPC32 */ |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 569 | return 0; |
| 570 | } |
| 571 | |
Dave Kleikamp | 172ae2e | 2010-02-08 11:50:57 +0000 | [diff] [blame] | 572 | #ifdef CONFIG_PPC_ADV_DEBUG_REGS |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 573 | /* On 4xx, the reason for the machine check or program exception |
| 574 | is in the ESR. */ |
| 575 | #define get_reason(regs) ((regs)->dsisr) |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 576 | #define REASON_FP ESR_FP |
| 577 | #define REASON_ILLEGAL (ESR_PIL | ESR_PUO) |
| 578 | #define REASON_PRIVILEGED ESR_PPR |
| 579 | #define REASON_TRAP ESR_PTR |
| 580 | |
| 581 | /* single-step stuff */ |
Bharat Bhushan | 51ae8d4 | 2013-07-04 11:45:46 +0530 | [diff] [blame] | 582 | #define single_stepping(regs) (current->thread.debug.dbcr0 & DBCR0_IC) |
| 583 | #define clear_single_step(regs) (current->thread.debug.dbcr0 &= ~DBCR0_IC) |
Matt Evans | 0e524e7 | 2018-03-26 17:55:21 +0100 | [diff] [blame] | 584 | #define clear_br_trace(regs) do {} while(0) |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 585 | #else |
| 586 | /* On non-4xx, the reason for the machine check or program |
| 587 | exception is in the MSR. */ |
| 588 | #define get_reason(regs) ((regs)->msr) |
Michael Ellerman | d30a5a5 | 2017-08-08 16:39:25 +1000 | [diff] [blame] | 589 | #define REASON_TM SRR1_PROGTM |
| 590 | #define REASON_FP SRR1_PROGFPE |
| 591 | #define REASON_ILLEGAL SRR1_PROGILL |
| 592 | #define REASON_PRIVILEGED SRR1_PROGPRIV |
| 593 | #define REASON_TRAP SRR1_PROGTRAP |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 594 | |
| 595 | #define single_stepping(regs) ((regs)->msr & MSR_SE) |
| 596 | #define clear_single_step(regs) ((regs)->msr &= ~MSR_SE) |
Matt Evans | 0e524e7 | 2018-03-26 17:55:21 +0100 | [diff] [blame] | 597 | #define clear_br_trace(regs) ((regs)->msr &= ~MSR_BE) |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 598 | #endif |
| 599 | |
Michael Ellerman | 0d0935b | 2017-08-08 16:39:21 +1000 | [diff] [blame] | 600 | #if defined(CONFIG_E500) |
Scott Wood | fe04b11 | 2010-04-08 00:38:22 -0500 | [diff] [blame] | 601 | int machine_check_e500mc(struct pt_regs *regs) |
| 602 | { |
| 603 | unsigned long mcsr = mfspr(SPRN_MCSR); |
Matt Weber | a4e89ff | 2017-06-28 11:14:29 -0500 | [diff] [blame] | 604 | unsigned long pvr = mfspr(SPRN_PVR); |
Scott Wood | fe04b11 | 2010-04-08 00:38:22 -0500 | [diff] [blame] | 605 | unsigned long reason = mcsr; |
| 606 | int recoverable = 1; |
| 607 | |
Scott Wood | 82a9a48 | 2011-06-16 14:09:17 -0500 | [diff] [blame] | 608 | if (reason & MCSR_LD) { |
Shaohui Xie | cce1f10 | 2010-11-18 14:57:32 +0800 | [diff] [blame] | 609 | recoverable = fsl_rio_mcheck_exception(regs); |
| 610 | if (recoverable == 1) |
| 611 | goto silent_out; |
| 612 | } |
| 613 | |
Scott Wood | fe04b11 | 2010-04-08 00:38:22 -0500 | [diff] [blame] | 614 | printk("Machine check in kernel mode.\n"); |
| 615 | printk("Caused by (from MCSR=%lx): ", reason); |
| 616 | |
| 617 | if (reason & MCSR_MCP) |
Christophe Leroy | 422123c | 2018-10-15 07:20:45 +0000 | [diff] [blame] | 618 | pr_cont("Machine Check Signal\n"); |
Scott Wood | fe04b11 | 2010-04-08 00:38:22 -0500 | [diff] [blame] | 619 | |
| 620 | if (reason & MCSR_ICPERR) { |
Christophe Leroy | 422123c | 2018-10-15 07:20:45 +0000 | [diff] [blame] | 621 | pr_cont("Instruction Cache Parity Error\n"); |
Scott Wood | fe04b11 | 2010-04-08 00:38:22 -0500 | [diff] [blame] | 622 | |
| 623 | /* |
| 624 | * This is recoverable by invalidating the i-cache. |
| 625 | */ |
| 626 | mtspr(SPRN_L1CSR1, mfspr(SPRN_L1CSR1) | L1CSR1_ICFI); |
| 627 | while (mfspr(SPRN_L1CSR1) & L1CSR1_ICFI) |
| 628 | ; |
| 629 | |
| 630 | /* |
| 631 | * This will generally be accompanied by an instruction |
| 632 | * fetch error report -- only treat MCSR_IF as fatal |
| 633 | * if it wasn't due to an L1 parity error. |
| 634 | */ |
| 635 | reason &= ~MCSR_IF; |
| 636 | } |
| 637 | |
| 638 | if (reason & MCSR_DCPERR_MC) { |
Christophe Leroy | 422123c | 2018-10-15 07:20:45 +0000 | [diff] [blame] | 639 | pr_cont("Data Cache Parity Error\n"); |
Kumar Gala | 37caf9f | 2011-08-27 06:14:23 -0500 | [diff] [blame] | 640 | |
| 641 | /* |
| 642 | * In write shadow mode we auto-recover from the error, but it |
| 643 | * may still get logged and cause a machine check. We should |
| 644 | * only treat the non-write shadow case as non-recoverable. |
| 645 | */ |
Matt Weber | a4e89ff | 2017-06-28 11:14:29 -0500 | [diff] [blame] | 646 | /* On e6500 core, L1 DCWS (Data cache write shadow mode) bit |
| 647 | * is not implemented but L1 data cache always runs in write |
| 648 | * shadow mode. Hence on data cache parity errors HW will |
| 649 | * automatically invalidate the L1 Data Cache. |
| 650 | */ |
| 651 | if (PVR_VER(pvr) != PVR_VER_E6500) { |
| 652 | if (!(mfspr(SPRN_L1CSR2) & L1CSR2_DCWS)) |
| 653 | recoverable = 0; |
| 654 | } |
Scott Wood | fe04b11 | 2010-04-08 00:38:22 -0500 | [diff] [blame] | 655 | } |
| 656 | |
| 657 | if (reason & MCSR_L2MMU_MHIT) { |
Christophe Leroy | 422123c | 2018-10-15 07:20:45 +0000 | [diff] [blame] | 658 | pr_cont("Hit on multiple TLB entries\n"); |
Scott Wood | fe04b11 | 2010-04-08 00:38:22 -0500 | [diff] [blame] | 659 | recoverable = 0; |
| 660 | } |
| 661 | |
| 662 | if (reason & MCSR_NMI) |
Christophe Leroy | 422123c | 2018-10-15 07:20:45 +0000 | [diff] [blame] | 663 | pr_cont("Non-maskable interrupt\n"); |
Scott Wood | fe04b11 | 2010-04-08 00:38:22 -0500 | [diff] [blame] | 664 | |
| 665 | if (reason & MCSR_IF) { |
Christophe Leroy | 422123c | 2018-10-15 07:20:45 +0000 | [diff] [blame] | 666 | pr_cont("Instruction Fetch Error Report\n"); |
Scott Wood | fe04b11 | 2010-04-08 00:38:22 -0500 | [diff] [blame] | 667 | recoverable = 0; |
| 668 | } |
| 669 | |
| 670 | if (reason & MCSR_LD) { |
Christophe Leroy | 422123c | 2018-10-15 07:20:45 +0000 | [diff] [blame] | 671 | pr_cont("Load Error Report\n"); |
Scott Wood | fe04b11 | 2010-04-08 00:38:22 -0500 | [diff] [blame] | 672 | recoverable = 0; |
| 673 | } |
| 674 | |
| 675 | if (reason & MCSR_ST) { |
Christophe Leroy | 422123c | 2018-10-15 07:20:45 +0000 | [diff] [blame] | 676 | pr_cont("Store Error Report\n"); |
Scott Wood | fe04b11 | 2010-04-08 00:38:22 -0500 | [diff] [blame] | 677 | recoverable = 0; |
| 678 | } |
| 679 | |
| 680 | if (reason & MCSR_LDG) { |
Christophe Leroy | 422123c | 2018-10-15 07:20:45 +0000 | [diff] [blame] | 681 | pr_cont("Guarded Load Error Report\n"); |
Scott Wood | fe04b11 | 2010-04-08 00:38:22 -0500 | [diff] [blame] | 682 | recoverable = 0; |
| 683 | } |
| 684 | |
| 685 | if (reason & MCSR_TLBSYNC) |
Christophe Leroy | 422123c | 2018-10-15 07:20:45 +0000 | [diff] [blame] | 686 | pr_cont("Simultaneous tlbsync operations\n"); |
Scott Wood | fe04b11 | 2010-04-08 00:38:22 -0500 | [diff] [blame] | 687 | |
| 688 | if (reason & MCSR_BSL2_ERR) { |
Christophe Leroy | 422123c | 2018-10-15 07:20:45 +0000 | [diff] [blame] | 689 | pr_cont("Level 2 Cache Error\n"); |
Scott Wood | fe04b11 | 2010-04-08 00:38:22 -0500 | [diff] [blame] | 690 | recoverable = 0; |
| 691 | } |
| 692 | |
| 693 | if (reason & MCSR_MAV) { |
| 694 | u64 addr; |
| 695 | |
| 696 | addr = mfspr(SPRN_MCAR); |
| 697 | addr |= (u64)mfspr(SPRN_MCARU) << 32; |
| 698 | |
Christophe Leroy | 422123c | 2018-10-15 07:20:45 +0000 | [diff] [blame] | 699 | pr_cont("Machine Check %s Address: %#llx\n", |
Scott Wood | fe04b11 | 2010-04-08 00:38:22 -0500 | [diff] [blame] | 700 | reason & MCSR_MEA ? "Effective" : "Physical", addr); |
| 701 | } |
| 702 | |
Shaohui Xie | cce1f10 | 2010-11-18 14:57:32 +0800 | [diff] [blame] | 703 | silent_out: |
Scott Wood | fe04b11 | 2010-04-08 00:38:22 -0500 | [diff] [blame] | 704 | mtspr(SPRN_MCSR, mcsr); |
| 705 | return mfspr(SPRN_MCSR) == 0 && recoverable; |
| 706 | } |
| 707 | |
Benjamin Herrenschmidt | 47c0bd1 | 2007-12-21 15:39:21 +1100 | [diff] [blame] | 708 | int machine_check_e500(struct pt_regs *regs) |
| 709 | { |
Michael Ellerman | 42bff23 | 2017-08-08 16:39:22 +1000 | [diff] [blame] | 710 | unsigned long reason = mfspr(SPRN_MCSR); |
Benjamin Herrenschmidt | 47c0bd1 | 2007-12-21 15:39:21 +1100 | [diff] [blame] | 711 | |
Shaohui Xie | cce1f10 | 2010-11-18 14:57:32 +0800 | [diff] [blame] | 712 | if (reason & MCSR_BUS_RBERR) { |
| 713 | if (fsl_rio_mcheck_exception(regs)) |
| 714 | return 1; |
Hongtao Jia | 4e0e343 | 2013-04-28 13:20:08 +0800 | [diff] [blame] | 715 | if (fsl_pci_mcheck_exception(regs)) |
| 716 | return 1; |
Shaohui Xie | cce1f10 | 2010-11-18 14:57:32 +0800 | [diff] [blame] | 717 | } |
| 718 | |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 719 | printk("Machine check in kernel mode.\n"); |
| 720 | printk("Caused by (from MCSR=%lx): ", reason); |
| 721 | |
| 722 | if (reason & MCSR_MCP) |
Christophe Leroy | 422123c | 2018-10-15 07:20:45 +0000 | [diff] [blame] | 723 | pr_cont("Machine Check Signal\n"); |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 724 | if (reason & MCSR_ICPERR) |
Christophe Leroy | 422123c | 2018-10-15 07:20:45 +0000 | [diff] [blame] | 725 | pr_cont("Instruction Cache Parity Error\n"); |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 726 | if (reason & MCSR_DCP_PERR) |
Christophe Leroy | 422123c | 2018-10-15 07:20:45 +0000 | [diff] [blame] | 727 | pr_cont("Data Cache Push Parity Error\n"); |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 728 | if (reason & MCSR_DCPERR) |
Christophe Leroy | 422123c | 2018-10-15 07:20:45 +0000 | [diff] [blame] | 729 | pr_cont("Data Cache Parity Error\n"); |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 730 | if (reason & MCSR_BUS_IAERR) |
Christophe Leroy | 422123c | 2018-10-15 07:20:45 +0000 | [diff] [blame] | 731 | pr_cont("Bus - Instruction Address Error\n"); |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 732 | if (reason & MCSR_BUS_RAERR) |
Christophe Leroy | 422123c | 2018-10-15 07:20:45 +0000 | [diff] [blame] | 733 | pr_cont("Bus - Read Address Error\n"); |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 734 | if (reason & MCSR_BUS_WAERR) |
Christophe Leroy | 422123c | 2018-10-15 07:20:45 +0000 | [diff] [blame] | 735 | pr_cont("Bus - Write Address Error\n"); |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 736 | if (reason & MCSR_BUS_IBERR) |
Christophe Leroy | 422123c | 2018-10-15 07:20:45 +0000 | [diff] [blame] | 737 | pr_cont("Bus - Instruction Data Error\n"); |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 738 | if (reason & MCSR_BUS_RBERR) |
Christophe Leroy | 422123c | 2018-10-15 07:20:45 +0000 | [diff] [blame] | 739 | pr_cont("Bus - Read Data Bus Error\n"); |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 740 | if (reason & MCSR_BUS_WBERR) |
Christophe Leroy | 422123c | 2018-10-15 07:20:45 +0000 | [diff] [blame] | 741 | pr_cont("Bus - Write Data Bus Error\n"); |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 742 | if (reason & MCSR_BUS_IPERR) |
Christophe Leroy | 422123c | 2018-10-15 07:20:45 +0000 | [diff] [blame] | 743 | pr_cont("Bus - Instruction Parity Error\n"); |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 744 | if (reason & MCSR_BUS_RPERR) |
Christophe Leroy | 422123c | 2018-10-15 07:20:45 +0000 | [diff] [blame] | 745 | pr_cont("Bus - Read Parity Error\n"); |
Benjamin Herrenschmidt | 47c0bd1 | 2007-12-21 15:39:21 +1100 | [diff] [blame] | 746 | |
| 747 | return 0; |
| 748 | } |
Kumar Gala | 4490c06 | 2010-10-08 08:32:11 -0500 | [diff] [blame] | 749 | |
| 750 | int machine_check_generic(struct pt_regs *regs) |
| 751 | { |
| 752 | return 0; |
| 753 | } |
Benjamin Herrenschmidt | 47c0bd1 | 2007-12-21 15:39:21 +1100 | [diff] [blame] | 754 | #elif defined(CONFIG_E200) |
| 755 | int machine_check_e200(struct pt_regs *regs) |
| 756 | { |
Michael Ellerman | 42bff23 | 2017-08-08 16:39:22 +1000 | [diff] [blame] | 757 | unsigned long reason = mfspr(SPRN_MCSR); |
Benjamin Herrenschmidt | 47c0bd1 | 2007-12-21 15:39:21 +1100 | [diff] [blame] | 758 | |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 759 | printk("Machine check in kernel mode.\n"); |
| 760 | printk("Caused by (from MCSR=%lx): ", reason); |
| 761 | |
| 762 | if (reason & MCSR_MCP) |
Christophe Leroy | 422123c | 2018-10-15 07:20:45 +0000 | [diff] [blame] | 763 | pr_cont("Machine Check Signal\n"); |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 764 | if (reason & MCSR_CP_PERR) |
Christophe Leroy | 422123c | 2018-10-15 07:20:45 +0000 | [diff] [blame] | 765 | pr_cont("Cache Push Parity Error\n"); |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 766 | if (reason & MCSR_CPERR) |
Christophe Leroy | 422123c | 2018-10-15 07:20:45 +0000 | [diff] [blame] | 767 | pr_cont("Cache Parity Error\n"); |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 768 | if (reason & MCSR_EXCP_ERR) |
Christophe Leroy | 422123c | 2018-10-15 07:20:45 +0000 | [diff] [blame] | 769 | pr_cont("ISI, ITLB, or Bus Error on first instruction fetch for an exception handler\n"); |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 770 | if (reason & MCSR_BUS_IRERR) |
Christophe Leroy | 422123c | 2018-10-15 07:20:45 +0000 | [diff] [blame] | 771 | pr_cont("Bus - Read Bus Error on instruction fetch\n"); |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 772 | if (reason & MCSR_BUS_DRERR) |
Christophe Leroy | 422123c | 2018-10-15 07:20:45 +0000 | [diff] [blame] | 773 | pr_cont("Bus - Read Bus Error on data load\n"); |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 774 | if (reason & MCSR_BUS_WRERR) |
Christophe Leroy | 422123c | 2018-10-15 07:20:45 +0000 | [diff] [blame] | 775 | pr_cont("Bus - Write Bus Error on buffered store or cache line push\n"); |
Benjamin Herrenschmidt | 47c0bd1 | 2007-12-21 15:39:21 +1100 | [diff] [blame] | 776 | |
| 777 | return 0; |
| 778 | } |
Michael Ellerman | 7f3f819 | 2017-08-08 16:39:23 +1000 | [diff] [blame] | 779 | #elif defined(CONFIG_PPC32) |
Benjamin Herrenschmidt | 47c0bd1 | 2007-12-21 15:39:21 +1100 | [diff] [blame] | 780 | int machine_check_generic(struct pt_regs *regs) |
| 781 | { |
Michael Ellerman | 42bff23 | 2017-08-08 16:39:22 +1000 | [diff] [blame] | 782 | unsigned long reason = regs->msr; |
Benjamin Herrenschmidt | 47c0bd1 | 2007-12-21 15:39:21 +1100 | [diff] [blame] | 783 | |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 784 | printk("Machine check in kernel mode.\n"); |
| 785 | printk("Caused by (from SRR1=%lx): ", reason); |
| 786 | switch (reason & 0x601F0000) { |
| 787 | case 0x80000: |
Christophe Leroy | 422123c | 2018-10-15 07:20:45 +0000 | [diff] [blame] | 788 | pr_cont("Machine check signal\n"); |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 789 | break; |
| 790 | case 0: /* for 601 */ |
| 791 | case 0x40000: |
| 792 | case 0x140000: /* 7450 MSS error and TEA */ |
Christophe Leroy | 422123c | 2018-10-15 07:20:45 +0000 | [diff] [blame] | 793 | pr_cont("Transfer error ack signal\n"); |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 794 | break; |
| 795 | case 0x20000: |
Christophe Leroy | 422123c | 2018-10-15 07:20:45 +0000 | [diff] [blame] | 796 | pr_cont("Data parity error signal\n"); |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 797 | break; |
| 798 | case 0x10000: |
Christophe Leroy | 422123c | 2018-10-15 07:20:45 +0000 | [diff] [blame] | 799 | pr_cont("Address parity error signal\n"); |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 800 | break; |
| 801 | case 0x20000000: |
Christophe Leroy | 422123c | 2018-10-15 07:20:45 +0000 | [diff] [blame] | 802 | pr_cont("L1 Data Cache error\n"); |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 803 | break; |
| 804 | case 0x40000000: |
Christophe Leroy | 422123c | 2018-10-15 07:20:45 +0000 | [diff] [blame] | 805 | pr_cont("L1 Instruction Cache error\n"); |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 806 | break; |
| 807 | case 0x00100000: |
Christophe Leroy | 422123c | 2018-10-15 07:20:45 +0000 | [diff] [blame] | 808 | pr_cont("L2 data cache parity error\n"); |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 809 | break; |
| 810 | default: |
Christophe Leroy | 422123c | 2018-10-15 07:20:45 +0000 | [diff] [blame] | 811 | pr_cont("Unknown values in msr\n"); |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 812 | } |
Olof Johansson | 75918a4 | 2007-09-21 05:11:20 +1000 | [diff] [blame] | 813 | return 0; |
| 814 | } |
Benjamin Herrenschmidt | 47c0bd1 | 2007-12-21 15:39:21 +1100 | [diff] [blame] | 815 | #endif /* everything else */ |
Olof Johansson | 75918a4 | 2007-09-21 05:11:20 +1000 | [diff] [blame] | 816 | |
| 817 | void machine_check_exception(struct pt_regs *regs) |
| 818 | { |
| 819 | int recover = 0; |
Nicholas Piggin | b96672d | 2017-07-19 16:59:12 +1000 | [diff] [blame] | 820 | bool nested = in_nmi(); |
| 821 | if (!nested) |
| 822 | nmi_enter(); |
Olof Johansson | 75918a4 | 2007-09-21 05:11:20 +1000 | [diff] [blame] | 823 | |
Michal Suchanek | 8a03e81 | 2018-09-26 14:24:30 +0200 | [diff] [blame] | 824 | __this_cpu_inc(irq_stat.mce_exceptions); |
Anton Blanchard | 89713ed | 2010-01-31 20:34:06 +0000 | [diff] [blame] | 825 | |
Mahesh Salgaonkar | d93b0ac | 2017-04-18 22:08:17 +0530 | [diff] [blame] | 826 | add_taint(TAINT_MACHINE_CHECK, LOCKDEP_NOW_UNRELIABLE); |
| 827 | |
Benjamin Herrenschmidt | 47c0bd1 | 2007-12-21 15:39:21 +1100 | [diff] [blame] | 828 | /* See if any machine dependent calls. In theory, we would want |
| 829 | * to call the CPU first, and call the ppc_md. one if the CPU |
| 830 | * one returns a positive number. However there is existing code |
| 831 | * that assumes the board gets a first chance, so let's keep it |
| 832 | * that way for now and fix things later. --BenH. |
| 833 | */ |
Olof Johansson | 75918a4 | 2007-09-21 05:11:20 +1000 | [diff] [blame] | 834 | if (ppc_md.machine_check_exception) |
| 835 | recover = ppc_md.machine_check_exception(regs); |
Benjamin Herrenschmidt | 47c0bd1 | 2007-12-21 15:39:21 +1100 | [diff] [blame] | 836 | else if (cur_cpu_spec->machine_check) |
| 837 | recover = cur_cpu_spec->machine_check(regs); |
Olof Johansson | 75918a4 | 2007-09-21 05:11:20 +1000 | [diff] [blame] | 838 | |
Benjamin Herrenschmidt | 47c0bd1 | 2007-12-21 15:39:21 +1100 | [diff] [blame] | 839 | if (recover > 0) |
Li Zhong | ba12eed | 2013-05-13 16:16:41 +0000 | [diff] [blame] | 840 | goto bail; |
Olof Johansson | 75918a4 | 2007-09-21 05:11:20 +1000 | [diff] [blame] | 841 | |
Anton Blanchard | a443506 | 2011-01-11 19:45:31 +0000 | [diff] [blame] | 842 | if (debugger_fault_handler(regs)) |
Li Zhong | ba12eed | 2013-05-13 16:16:41 +0000 | [diff] [blame] | 843 | goto bail; |
Olof Johansson | 75918a4 | 2007-09-21 05:11:20 +1000 | [diff] [blame] | 844 | |
| 845 | if (check_io_access(regs)) |
Li Zhong | ba12eed | 2013-05-13 16:16:41 +0000 | [diff] [blame] | 846 | goto bail; |
Olof Johansson | 75918a4 | 2007-09-21 05:11:20 +1000 | [diff] [blame] | 847 | |
Christophe Leroy | daf00ae7 | 2018-10-13 09:16:22 +0000 | [diff] [blame] | 848 | if (!nested) |
| 849 | nmi_exit(); |
| 850 | |
| 851 | die("Machine check", regs, SIGBUS); |
| 852 | |
Christophe Leroy | 0bbea75 | 2019-01-22 14:11:24 +0000 | [diff] [blame] | 853 | /* Must die if the interrupt is not recoverable */ |
| 854 | if (!(regs->msr & MSR_RI)) |
| 855 | nmi_panic(regs, "Unrecoverable Machine check"); |
| 856 | |
Christophe Leroy | daf00ae7 | 2018-10-13 09:16:22 +0000 | [diff] [blame] | 857 | return; |
| 858 | |
Li Zhong | ba12eed | 2013-05-13 16:16:41 +0000 | [diff] [blame] | 859 | bail: |
Nicholas Piggin | b96672d | 2017-07-19 16:59:12 +1000 | [diff] [blame] | 860 | if (!nested) |
| 861 | nmi_exit(); |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 862 | } |
| 863 | |
| 864 | void SMIException(struct pt_regs *regs) |
| 865 | { |
| 866 | die("System Management Interrupt", regs, SIGABRT); |
| 867 | } |
| 868 | |
Michael Neuling | 5080332 | 2017-09-15 15:25:48 +1000 | [diff] [blame] | 869 | #ifdef CONFIG_VSX |
| 870 | static void p9_hmi_special_emu(struct pt_regs *regs) |
| 871 | { |
| 872 | unsigned int ra, rb, t, i, sel, instr, rc; |
| 873 | const void __user *addr; |
| 874 | u8 vbuf[16], *vdst; |
| 875 | unsigned long ea, msr, msr_mask; |
| 876 | bool swap; |
| 877 | |
| 878 | if (__get_user_inatomic(instr, (unsigned int __user *)regs->nip)) |
| 879 | return; |
| 880 | |
| 881 | /* |
| 882 | * lxvb16x opcode: 0x7c0006d8 |
| 883 | * lxvd2x opcode: 0x7c000698 |
| 884 | * lxvh8x opcode: 0x7c000658 |
| 885 | * lxvw4x opcode: 0x7c000618 |
| 886 | */ |
| 887 | if ((instr & 0xfc00073e) != 0x7c000618) { |
| 888 | pr_devel("HMI vec emu: not vector CI %i:%s[%d] nip=%016lx" |
| 889 | " instr=%08x\n", |
| 890 | smp_processor_id(), current->comm, current->pid, |
| 891 | regs->nip, instr); |
| 892 | return; |
| 893 | } |
| 894 | |
| 895 | /* Grab vector registers into the task struct */ |
| 896 | msr = regs->msr; /* Grab msr before we flush the bits */ |
| 897 | flush_vsx_to_thread(current); |
| 898 | enable_kernel_altivec(); |
| 899 | |
| 900 | /* |
| 901 | * Is userspace running with a different endian (this is rare but |
| 902 | * not impossible) |
| 903 | */ |
| 904 | swap = (msr & MSR_LE) != (MSR_KERNEL & MSR_LE); |
| 905 | |
| 906 | /* Decode the instruction */ |
| 907 | ra = (instr >> 16) & 0x1f; |
| 908 | rb = (instr >> 11) & 0x1f; |
| 909 | t = (instr >> 21) & 0x1f; |
| 910 | if (instr & 1) |
| 911 | vdst = (u8 *)¤t->thread.vr_state.vr[t]; |
| 912 | else |
| 913 | vdst = (u8 *)¤t->thread.fp_state.fpr[t][0]; |
| 914 | |
| 915 | /* Grab the vector address */ |
| 916 | ea = regs->gpr[rb] + (ra ? regs->gpr[ra] : 0); |
| 917 | if (is_32bit_task()) |
| 918 | ea &= 0xfffffffful; |
| 919 | addr = (__force const void __user *)ea; |
| 920 | |
| 921 | /* Check it */ |
Linus Torvalds | 96d4f26 | 2019-01-03 18:57:57 -0800 | [diff] [blame] | 922 | if (!access_ok(addr, 16)) { |
Michael Neuling | 5080332 | 2017-09-15 15:25:48 +1000 | [diff] [blame] | 923 | pr_devel("HMI vec emu: bad access %i:%s[%d] nip=%016lx" |
| 924 | " instr=%08x addr=%016lx\n", |
| 925 | smp_processor_id(), current->comm, current->pid, |
| 926 | regs->nip, instr, (unsigned long)addr); |
| 927 | return; |
| 928 | } |
| 929 | |
| 930 | /* Read the vector */ |
| 931 | rc = 0; |
| 932 | if ((unsigned long)addr & 0xfUL) |
| 933 | /* unaligned case */ |
| 934 | rc = __copy_from_user_inatomic(vbuf, addr, 16); |
| 935 | else |
| 936 | __get_user_atomic_128_aligned(vbuf, addr, rc); |
| 937 | if (rc) { |
| 938 | pr_devel("HMI vec emu: page fault %i:%s[%d] nip=%016lx" |
| 939 | " instr=%08x addr=%016lx\n", |
| 940 | smp_processor_id(), current->comm, current->pid, |
| 941 | regs->nip, instr, (unsigned long)addr); |
| 942 | return; |
| 943 | } |
| 944 | |
| 945 | pr_devel("HMI vec emu: emulated vector CI %i:%s[%d] nip=%016lx" |
| 946 | " instr=%08x addr=%016lx\n", |
| 947 | smp_processor_id(), current->comm, current->pid, regs->nip, |
| 948 | instr, (unsigned long) addr); |
| 949 | |
| 950 | /* Grab instruction "selector" */ |
| 951 | sel = (instr >> 6) & 3; |
| 952 | |
| 953 | /* |
| 954 | * Check to make sure the facility is actually enabled. This |
| 955 | * could happen if we get a false positive hit. |
| 956 | * |
| 957 | * lxvd2x/lxvw4x always check MSR VSX sel = 0,2 |
| 958 | * lxvh8x/lxvb16x check MSR VSX or VEC depending on VSR used sel = 1,3 |
| 959 | */ |
| 960 | msr_mask = MSR_VSX; |
| 961 | if ((sel & 1) && (instr & 1)) /* lxvh8x & lxvb16x + VSR >= 32 */ |
| 962 | msr_mask = MSR_VEC; |
| 963 | if (!(msr & msr_mask)) { |
| 964 | pr_devel("HMI vec emu: MSR fac clear %i:%s[%d] nip=%016lx" |
| 965 | " instr=%08x msr:%016lx\n", |
| 966 | smp_processor_id(), current->comm, current->pid, |
| 967 | regs->nip, instr, msr); |
| 968 | return; |
| 969 | } |
| 970 | |
| 971 | /* Do logging here before we modify sel based on endian */ |
| 972 | switch (sel) { |
| 973 | case 0: /* lxvw4x */ |
| 974 | PPC_WARN_EMULATED(lxvw4x, regs); |
| 975 | break; |
| 976 | case 1: /* lxvh8x */ |
| 977 | PPC_WARN_EMULATED(lxvh8x, regs); |
| 978 | break; |
| 979 | case 2: /* lxvd2x */ |
| 980 | PPC_WARN_EMULATED(lxvd2x, regs); |
| 981 | break; |
| 982 | case 3: /* lxvb16x */ |
| 983 | PPC_WARN_EMULATED(lxvb16x, regs); |
| 984 | break; |
| 985 | } |
| 986 | |
| 987 | #ifdef __LITTLE_ENDIAN__ |
| 988 | /* |
| 989 | * An LE kernel stores the vector in the task struct as an LE |
| 990 | * byte array (effectively swapping both the components and |
| 991 | * the content of the components). Those instructions expect |
| 992 | * the components to remain in ascending address order, so we |
| 993 | * swap them back. |
| 994 | * |
| 995 | * If we are running a BE user space, the expectation is that |
| 996 | * of a simple memcpy, so forcing the emulation to look like |
| 997 | * a lxvb16x should do the trick. |
| 998 | */ |
| 999 | if (swap) |
| 1000 | sel = 3; |
| 1001 | |
| 1002 | switch (sel) { |
| 1003 | case 0: /* lxvw4x */ |
| 1004 | for (i = 0; i < 4; i++) |
| 1005 | ((u32 *)vdst)[i] = ((u32 *)vbuf)[3-i]; |
| 1006 | break; |
| 1007 | case 1: /* lxvh8x */ |
| 1008 | for (i = 0; i < 8; i++) |
| 1009 | ((u16 *)vdst)[i] = ((u16 *)vbuf)[7-i]; |
| 1010 | break; |
| 1011 | case 2: /* lxvd2x */ |
| 1012 | for (i = 0; i < 2; i++) |
| 1013 | ((u64 *)vdst)[i] = ((u64 *)vbuf)[1-i]; |
| 1014 | break; |
| 1015 | case 3: /* lxvb16x */ |
| 1016 | for (i = 0; i < 16; i++) |
| 1017 | vdst[i] = vbuf[15-i]; |
| 1018 | break; |
| 1019 | } |
| 1020 | #else /* __LITTLE_ENDIAN__ */ |
| 1021 | /* On a big endian kernel, a BE userspace only needs a memcpy */ |
| 1022 | if (!swap) |
| 1023 | sel = 3; |
| 1024 | |
| 1025 | /* Otherwise, we need to swap the content of the components */ |
| 1026 | switch (sel) { |
| 1027 | case 0: /* lxvw4x */ |
| 1028 | for (i = 0; i < 4; i++) |
| 1029 | ((u32 *)vdst)[i] = cpu_to_le32(((u32 *)vbuf)[i]); |
| 1030 | break; |
| 1031 | case 1: /* lxvh8x */ |
| 1032 | for (i = 0; i < 8; i++) |
| 1033 | ((u16 *)vdst)[i] = cpu_to_le16(((u16 *)vbuf)[i]); |
| 1034 | break; |
| 1035 | case 2: /* lxvd2x */ |
| 1036 | for (i = 0; i < 2; i++) |
| 1037 | ((u64 *)vdst)[i] = cpu_to_le64(((u64 *)vbuf)[i]); |
| 1038 | break; |
| 1039 | case 3: /* lxvb16x */ |
| 1040 | memcpy(vdst, vbuf, 16); |
| 1041 | break; |
| 1042 | } |
| 1043 | #endif /* !__LITTLE_ENDIAN__ */ |
| 1044 | |
| 1045 | /* Go to next instruction */ |
| 1046 | regs->nip += 4; |
| 1047 | } |
| 1048 | #endif /* CONFIG_VSX */ |
| 1049 | |
Mahesh Salgaonkar | 0869b6f | 2014-07-29 18:40:01 +0530 | [diff] [blame] | 1050 | void handle_hmi_exception(struct pt_regs *regs) |
| 1051 | { |
| 1052 | struct pt_regs *old_regs; |
| 1053 | |
| 1054 | old_regs = set_irq_regs(regs); |
| 1055 | irq_enter(); |
| 1056 | |
Michael Neuling | 5080332 | 2017-09-15 15:25:48 +1000 | [diff] [blame] | 1057 | #ifdef CONFIG_VSX |
| 1058 | /* Real mode flagged P9 special emu is needed */ |
| 1059 | if (local_paca->hmi_p9_special_emu) { |
| 1060 | local_paca->hmi_p9_special_emu = 0; |
| 1061 | |
| 1062 | /* |
| 1063 | * We don't want to take page faults while doing the |
| 1064 | * emulation, we just replay the instruction if necessary. |
| 1065 | */ |
| 1066 | pagefault_disable(); |
| 1067 | p9_hmi_special_emu(regs); |
| 1068 | pagefault_enable(); |
| 1069 | } |
| 1070 | #endif /* CONFIG_VSX */ |
| 1071 | |
Mahesh Salgaonkar | 0869b6f | 2014-07-29 18:40:01 +0530 | [diff] [blame] | 1072 | if (ppc_md.handle_hmi_exception) |
| 1073 | ppc_md.handle_hmi_exception(regs); |
| 1074 | |
| 1075 | irq_exit(); |
| 1076 | set_irq_regs(old_regs); |
| 1077 | } |
| 1078 | |
Stephen Rothwell | dc1c1ca | 2005-10-01 18:43:42 +1000 | [diff] [blame] | 1079 | void unknown_exception(struct pt_regs *regs) |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1080 | { |
Li Zhong | ba12eed | 2013-05-13 16:16:41 +0000 | [diff] [blame] | 1081 | enum ctx_state prev_state = exception_enter(); |
| 1082 | |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1083 | printk("Bad trap at PC: %lx, SR: %lx, vector=%lx\n", |
| 1084 | regs->nip, regs->msr, regs->trap); |
| 1085 | |
Eric W. Biederman | e821fa42 | 2018-04-17 17:10:34 -0500 | [diff] [blame] | 1086 | _exception(SIGTRAP, regs, TRAP_UNK, 0); |
Li Zhong | ba12eed | 2013-05-13 16:16:41 +0000 | [diff] [blame] | 1087 | |
| 1088 | exception_exit(prev_state); |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1089 | } |
| 1090 | |
Stephen Rothwell | dc1c1ca | 2005-10-01 18:43:42 +1000 | [diff] [blame] | 1091 | void instruction_breakpoint_exception(struct pt_regs *regs) |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1092 | { |
Li Zhong | ba12eed | 2013-05-13 16:16:41 +0000 | [diff] [blame] | 1093 | enum ctx_state prev_state = exception_enter(); |
| 1094 | |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1095 | if (notify_die(DIE_IABR_MATCH, "iabr_match", regs, 5, |
| 1096 | 5, SIGTRAP) == NOTIFY_STOP) |
Li Zhong | ba12eed | 2013-05-13 16:16:41 +0000 | [diff] [blame] | 1097 | goto bail; |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1098 | if (debugger_iabr_match(regs)) |
Li Zhong | ba12eed | 2013-05-13 16:16:41 +0000 | [diff] [blame] | 1099 | goto bail; |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1100 | _exception(SIGTRAP, regs, TRAP_BRKPT, regs->nip); |
Li Zhong | ba12eed | 2013-05-13 16:16:41 +0000 | [diff] [blame] | 1101 | |
| 1102 | bail: |
| 1103 | exception_exit(prev_state); |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1104 | } |
| 1105 | |
| 1106 | void RunModeException(struct pt_regs *regs) |
| 1107 | { |
Eric W. Biederman | e821fa42 | 2018-04-17 17:10:34 -0500 | [diff] [blame] | 1108 | _exception(SIGTRAP, regs, TRAP_UNK, 0); |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1109 | } |
| 1110 | |
Nicholas Piggin | 03465f8 | 2016-09-16 20:48:08 +1000 | [diff] [blame] | 1111 | void single_step_exception(struct pt_regs *regs) |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1112 | { |
Li Zhong | ba12eed | 2013-05-13 16:16:41 +0000 | [diff] [blame] | 1113 | enum ctx_state prev_state = exception_enter(); |
| 1114 | |
K.Prasad | 2538c2d | 2010-06-15 11:35:31 +0530 | [diff] [blame] | 1115 | clear_single_step(regs); |
Matt Evans | 0e524e7 | 2018-03-26 17:55:21 +0100 | [diff] [blame] | 1116 | clear_br_trace(regs); |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1117 | |
Naveen N. Rao | 6cc89ba | 2016-11-21 22:36:41 +0530 | [diff] [blame] | 1118 | if (kprobe_post_handler(regs)) |
| 1119 | return; |
| 1120 | |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1121 | if (notify_die(DIE_SSTEP, "single_step", regs, 5, |
| 1122 | 5, SIGTRAP) == NOTIFY_STOP) |
Li Zhong | ba12eed | 2013-05-13 16:16:41 +0000 | [diff] [blame] | 1123 | goto bail; |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1124 | if (debugger_sstep(regs)) |
Li Zhong | ba12eed | 2013-05-13 16:16:41 +0000 | [diff] [blame] | 1125 | goto bail; |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1126 | |
| 1127 | _exception(SIGTRAP, regs, TRAP_TRACE, regs->nip); |
Li Zhong | ba12eed | 2013-05-13 16:16:41 +0000 | [diff] [blame] | 1128 | |
| 1129 | bail: |
| 1130 | exception_exit(prev_state); |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1131 | } |
Nicholas Piggin | 03465f8 | 2016-09-16 20:48:08 +1000 | [diff] [blame] | 1132 | NOKPROBE_SYMBOL(single_step_exception); |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1133 | |
| 1134 | /* |
| 1135 | * After we have successfully emulated an instruction, we have to |
| 1136 | * check if the instruction was being single-stepped, and if so, |
| 1137 | * pretend we got a single-step exception. This was pointed out |
| 1138 | * by Kumar Gala. -- paulus |
| 1139 | */ |
Paul Mackerras | 8dad3f9 | 2005-10-06 13:27:05 +1000 | [diff] [blame] | 1140 | static void emulate_single_step(struct pt_regs *regs) |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1141 | { |
K.Prasad | 2538c2d | 2010-06-15 11:35:31 +0530 | [diff] [blame] | 1142 | if (single_stepping(regs)) |
| 1143 | single_step_exception(regs); |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1144 | } |
| 1145 | |
Kumar Gala | 5fad293 | 2007-02-07 01:47:59 -0600 | [diff] [blame] | 1146 | static inline int __parse_fpscr(unsigned long fpscr) |
Stephen Rothwell | dc1c1ca | 2005-10-01 18:43:42 +1000 | [diff] [blame] | 1147 | { |
Eric W. Biederman | aeb1c0f | 2018-04-17 15:30:54 -0500 | [diff] [blame] | 1148 | int ret = FPE_FLTUNK; |
Stephen Rothwell | dc1c1ca | 2005-10-01 18:43:42 +1000 | [diff] [blame] | 1149 | |
| 1150 | /* Invalid operation */ |
| 1151 | if ((fpscr & FPSCR_VE) && (fpscr & FPSCR_VX)) |
Kumar Gala | 5fad293 | 2007-02-07 01:47:59 -0600 | [diff] [blame] | 1152 | ret = FPE_FLTINV; |
Stephen Rothwell | dc1c1ca | 2005-10-01 18:43:42 +1000 | [diff] [blame] | 1153 | |
| 1154 | /* Overflow */ |
| 1155 | else if ((fpscr & FPSCR_OE) && (fpscr & FPSCR_OX)) |
Kumar Gala | 5fad293 | 2007-02-07 01:47:59 -0600 | [diff] [blame] | 1156 | ret = FPE_FLTOVF; |
Stephen Rothwell | dc1c1ca | 2005-10-01 18:43:42 +1000 | [diff] [blame] | 1157 | |
| 1158 | /* Underflow */ |
| 1159 | else if ((fpscr & FPSCR_UE) && (fpscr & FPSCR_UX)) |
Kumar Gala | 5fad293 | 2007-02-07 01:47:59 -0600 | [diff] [blame] | 1160 | ret = FPE_FLTUND; |
Stephen Rothwell | dc1c1ca | 2005-10-01 18:43:42 +1000 | [diff] [blame] | 1161 | |
| 1162 | /* Divide by zero */ |
| 1163 | else if ((fpscr & FPSCR_ZE) && (fpscr & FPSCR_ZX)) |
Kumar Gala | 5fad293 | 2007-02-07 01:47:59 -0600 | [diff] [blame] | 1164 | ret = FPE_FLTDIV; |
Stephen Rothwell | dc1c1ca | 2005-10-01 18:43:42 +1000 | [diff] [blame] | 1165 | |
| 1166 | /* Inexact result */ |
| 1167 | else if ((fpscr & FPSCR_XE) && (fpscr & FPSCR_XX)) |
Kumar Gala | 5fad293 | 2007-02-07 01:47:59 -0600 | [diff] [blame] | 1168 | ret = FPE_FLTRES; |
| 1169 | |
| 1170 | return ret; |
| 1171 | } |
| 1172 | |
| 1173 | static void parse_fpe(struct pt_regs *regs) |
| 1174 | { |
| 1175 | int code = 0; |
| 1176 | |
| 1177 | flush_fp_to_thread(current); |
| 1178 | |
Paul Mackerras | de79f7b | 2013-09-10 20:20:42 +1000 | [diff] [blame] | 1179 | code = __parse_fpscr(current->thread.fp_state.fpscr); |
Stephen Rothwell | dc1c1ca | 2005-10-01 18:43:42 +1000 | [diff] [blame] | 1180 | |
| 1181 | _exception(SIGFPE, regs, code, regs->nip); |
| 1182 | } |
| 1183 | |
| 1184 | /* |
| 1185 | * Illegal instruction emulation support. Originally written to |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1186 | * provide the PVR to user applications using the mfspr rd, PVR. |
| 1187 | * Return non-zero if we can't emulate, or -EFAULT if the associated |
| 1188 | * memory access caused an access fault. Return zero on success. |
| 1189 | * |
| 1190 | * There are a couple of ways to do this, either "decode" the instruction |
| 1191 | * or directly match lots of bits. In this case, matching lots of |
| 1192 | * bits is faster and easier. |
Paul Mackerras | 8641778 | 2005-10-10 22:37:57 +1000 | [diff] [blame] | 1193 | * |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1194 | */ |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1195 | static int emulate_string_inst(struct pt_regs *regs, u32 instword) |
| 1196 | { |
| 1197 | u8 rT = (instword >> 21) & 0x1f; |
| 1198 | u8 rA = (instword >> 16) & 0x1f; |
| 1199 | u8 NB_RB = (instword >> 11) & 0x1f; |
| 1200 | u32 num_bytes; |
| 1201 | unsigned long EA; |
| 1202 | int pos = 0; |
| 1203 | |
| 1204 | /* Early out if we are an invalid form of lswx */ |
Kumar Gala | 16c57b3 | 2009-02-10 20:10:44 +0000 | [diff] [blame] | 1205 | if ((instword & PPC_INST_STRING_MASK) == PPC_INST_LSWX) |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1206 | if ((rT == rA) || (rT == NB_RB)) |
| 1207 | return -EINVAL; |
| 1208 | |
| 1209 | EA = (rA == 0) ? 0 : regs->gpr[rA]; |
| 1210 | |
Kumar Gala | 16c57b3 | 2009-02-10 20:10:44 +0000 | [diff] [blame] | 1211 | switch (instword & PPC_INST_STRING_MASK) { |
| 1212 | case PPC_INST_LSWX: |
| 1213 | case PPC_INST_STSWX: |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1214 | EA += NB_RB; |
| 1215 | num_bytes = regs->xer & 0x7f; |
| 1216 | break; |
Kumar Gala | 16c57b3 | 2009-02-10 20:10:44 +0000 | [diff] [blame] | 1217 | case PPC_INST_LSWI: |
| 1218 | case PPC_INST_STSWI: |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1219 | num_bytes = (NB_RB == 0) ? 32 : NB_RB; |
| 1220 | break; |
| 1221 | default: |
| 1222 | return -EINVAL; |
| 1223 | } |
| 1224 | |
| 1225 | while (num_bytes != 0) |
| 1226 | { |
| 1227 | u8 val; |
| 1228 | u32 shift = 8 * (3 - (pos & 0x3)); |
| 1229 | |
James Yang | 80aa0fb | 2013-06-25 11:41:05 -0500 | [diff] [blame] | 1230 | /* if process is 32-bit, clear upper 32 bits of EA */ |
| 1231 | if ((regs->msr & MSR_64BIT) == 0) |
| 1232 | EA &= 0xFFFFFFFF; |
| 1233 | |
Kumar Gala | 16c57b3 | 2009-02-10 20:10:44 +0000 | [diff] [blame] | 1234 | switch ((instword & PPC_INST_STRING_MASK)) { |
| 1235 | case PPC_INST_LSWX: |
| 1236 | case PPC_INST_LSWI: |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1237 | if (get_user(val, (u8 __user *)EA)) |
| 1238 | return -EFAULT; |
| 1239 | /* first time updating this reg, |
| 1240 | * zero it out */ |
| 1241 | if (pos == 0) |
| 1242 | regs->gpr[rT] = 0; |
| 1243 | regs->gpr[rT] |= val << shift; |
| 1244 | break; |
Kumar Gala | 16c57b3 | 2009-02-10 20:10:44 +0000 | [diff] [blame] | 1245 | case PPC_INST_STSWI: |
| 1246 | case PPC_INST_STSWX: |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1247 | val = regs->gpr[rT] >> shift; |
| 1248 | if (put_user(val, (u8 __user *)EA)) |
| 1249 | return -EFAULT; |
| 1250 | break; |
| 1251 | } |
| 1252 | /* move EA to next address */ |
| 1253 | EA += 1; |
| 1254 | num_bytes--; |
| 1255 | |
| 1256 | /* manage our position within the register */ |
| 1257 | if (++pos == 4) { |
| 1258 | pos = 0; |
| 1259 | if (++rT == 32) |
| 1260 | rT = 0; |
| 1261 | } |
| 1262 | } |
| 1263 | |
| 1264 | return 0; |
| 1265 | } |
| 1266 | |
Will Schmidt | c3412dc | 2006-08-30 13:11:38 -0500 | [diff] [blame] | 1267 | static int emulate_popcntb_inst(struct pt_regs *regs, u32 instword) |
| 1268 | { |
| 1269 | u32 ra,rs; |
| 1270 | unsigned long tmp; |
| 1271 | |
| 1272 | ra = (instword >> 16) & 0x1f; |
| 1273 | rs = (instword >> 21) & 0x1f; |
| 1274 | |
| 1275 | tmp = regs->gpr[rs]; |
| 1276 | tmp = tmp - ((tmp >> 1) & 0x5555555555555555ULL); |
| 1277 | tmp = (tmp & 0x3333333333333333ULL) + ((tmp >> 2) & 0x3333333333333333ULL); |
| 1278 | tmp = (tmp + (tmp >> 4)) & 0x0f0f0f0f0f0f0f0fULL; |
| 1279 | regs->gpr[ra] = tmp; |
| 1280 | |
| 1281 | return 0; |
| 1282 | } |
| 1283 | |
Kumar Gala | c1469f1 | 2007-11-19 21:35:29 -0600 | [diff] [blame] | 1284 | static int emulate_isel(struct pt_regs *regs, u32 instword) |
| 1285 | { |
| 1286 | u8 rT = (instword >> 21) & 0x1f; |
| 1287 | u8 rA = (instword >> 16) & 0x1f; |
| 1288 | u8 rB = (instword >> 11) & 0x1f; |
| 1289 | u8 BC = (instword >> 6) & 0x1f; |
| 1290 | u8 bit; |
| 1291 | unsigned long tmp; |
| 1292 | |
| 1293 | tmp = (rA == 0) ? 0 : regs->gpr[rA]; |
| 1294 | bit = (regs->ccr >> (31 - BC)) & 0x1; |
| 1295 | |
| 1296 | regs->gpr[rT] = bit ? tmp : regs->gpr[rB]; |
| 1297 | |
| 1298 | return 0; |
| 1299 | } |
| 1300 | |
Michael Neuling | 6ce6c62 | 2013-05-26 18:09:39 +0000 | [diff] [blame] | 1301 | #ifdef CONFIG_PPC_TRANSACTIONAL_MEM |
| 1302 | static inline bool tm_abort_check(struct pt_regs *regs, int cause) |
| 1303 | { |
| 1304 | /* If we're emulating a load/store in an active transaction, we cannot |
| 1305 | * emulate it as the kernel operates in transaction suspended context. |
| 1306 | * We need to abort the transaction. This creates a persistent TM |
| 1307 | * abort so tell the user what caused it with a new code. |
| 1308 | */ |
| 1309 | if (MSR_TM_TRANSACTIONAL(regs->msr)) { |
| 1310 | tm_enable(); |
| 1311 | tm_abort(cause); |
| 1312 | return true; |
| 1313 | } |
| 1314 | return false; |
| 1315 | } |
| 1316 | #else |
| 1317 | static inline bool tm_abort_check(struct pt_regs *regs, int reason) |
| 1318 | { |
| 1319 | return false; |
| 1320 | } |
| 1321 | #endif |
| 1322 | |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1323 | static int emulate_instruction(struct pt_regs *regs) |
| 1324 | { |
| 1325 | u32 instword; |
| 1326 | u32 rd; |
| 1327 | |
Anton Blanchard | 4288e34 | 2013-08-07 02:01:47 +1000 | [diff] [blame] | 1328 | if (!user_mode(regs)) |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1329 | return -EINVAL; |
| 1330 | CHECK_FULL_REGS(regs); |
| 1331 | |
| 1332 | if (get_user(instword, (u32 __user *)(regs->nip))) |
| 1333 | return -EFAULT; |
| 1334 | |
| 1335 | /* Emulate the mfspr rD, PVR. */ |
Kumar Gala | 16c57b3 | 2009-02-10 20:10:44 +0000 | [diff] [blame] | 1336 | if ((instword & PPC_INST_MFSPR_PVR_MASK) == PPC_INST_MFSPR_PVR) { |
Anton Blanchard | eecff81 | 2009-10-27 18:46:55 +0000 | [diff] [blame] | 1337 | PPC_WARN_EMULATED(mfpvr, regs); |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1338 | rd = (instword >> 21) & 0x1f; |
| 1339 | regs->gpr[rd] = mfspr(SPRN_PVR); |
| 1340 | return 0; |
| 1341 | } |
| 1342 | |
| 1343 | /* Emulating the dcba insn is just a no-op. */ |
Geert Uytterhoeven | 80947e7 | 2009-05-18 02:10:05 +0000 | [diff] [blame] | 1344 | if ((instword & PPC_INST_DCBA_MASK) == PPC_INST_DCBA) { |
Anton Blanchard | eecff81 | 2009-10-27 18:46:55 +0000 | [diff] [blame] | 1345 | PPC_WARN_EMULATED(dcba, regs); |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1346 | return 0; |
Geert Uytterhoeven | 80947e7 | 2009-05-18 02:10:05 +0000 | [diff] [blame] | 1347 | } |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1348 | |
| 1349 | /* Emulate the mcrxr insn. */ |
Kumar Gala | 16c57b3 | 2009-02-10 20:10:44 +0000 | [diff] [blame] | 1350 | if ((instword & PPC_INST_MCRXR_MASK) == PPC_INST_MCRXR) { |
Paul Mackerras | 8641778 | 2005-10-10 22:37:57 +1000 | [diff] [blame] | 1351 | int shift = (instword >> 21) & 0x1c; |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1352 | unsigned long msk = 0xf0000000UL >> shift; |
| 1353 | |
Anton Blanchard | eecff81 | 2009-10-27 18:46:55 +0000 | [diff] [blame] | 1354 | PPC_WARN_EMULATED(mcrxr, regs); |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1355 | regs->ccr = (regs->ccr & ~msk) | ((regs->xer >> shift) & msk); |
| 1356 | regs->xer &= ~0xf0000000UL; |
| 1357 | return 0; |
| 1358 | } |
| 1359 | |
| 1360 | /* Emulate load/store string insn. */ |
Geert Uytterhoeven | 80947e7 | 2009-05-18 02:10:05 +0000 | [diff] [blame] | 1361 | if ((instword & PPC_INST_STRING_GEN_MASK) == PPC_INST_STRING) { |
Michael Neuling | 6ce6c62 | 2013-05-26 18:09:39 +0000 | [diff] [blame] | 1362 | if (tm_abort_check(regs, |
| 1363 | TM_CAUSE_EMULATE | TM_CAUSE_PERSISTENT)) |
| 1364 | return -EINVAL; |
Anton Blanchard | eecff81 | 2009-10-27 18:46:55 +0000 | [diff] [blame] | 1365 | PPC_WARN_EMULATED(string, regs); |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1366 | return emulate_string_inst(regs, instword); |
Geert Uytterhoeven | 80947e7 | 2009-05-18 02:10:05 +0000 | [diff] [blame] | 1367 | } |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1368 | |
Will Schmidt | c3412dc | 2006-08-30 13:11:38 -0500 | [diff] [blame] | 1369 | /* Emulate the popcntb (Population Count Bytes) instruction. */ |
Kumar Gala | 16c57b3 | 2009-02-10 20:10:44 +0000 | [diff] [blame] | 1370 | if ((instword & PPC_INST_POPCNTB_MASK) == PPC_INST_POPCNTB) { |
Anton Blanchard | eecff81 | 2009-10-27 18:46:55 +0000 | [diff] [blame] | 1371 | PPC_WARN_EMULATED(popcntb, regs); |
Will Schmidt | c3412dc | 2006-08-30 13:11:38 -0500 | [diff] [blame] | 1372 | return emulate_popcntb_inst(regs, instword); |
| 1373 | } |
| 1374 | |
Kumar Gala | c1469f1 | 2007-11-19 21:35:29 -0600 | [diff] [blame] | 1375 | /* Emulate isel (Integer Select) instruction */ |
Kumar Gala | 16c57b3 | 2009-02-10 20:10:44 +0000 | [diff] [blame] | 1376 | if ((instword & PPC_INST_ISEL_MASK) == PPC_INST_ISEL) { |
Anton Blanchard | eecff81 | 2009-10-27 18:46:55 +0000 | [diff] [blame] | 1377 | PPC_WARN_EMULATED(isel, regs); |
Kumar Gala | c1469f1 | 2007-11-19 21:35:29 -0600 | [diff] [blame] | 1378 | return emulate_isel(regs, instword); |
| 1379 | } |
| 1380 | |
James Yang | 9863c28 | 2013-07-03 16:26:47 -0500 | [diff] [blame] | 1381 | /* Emulate sync instruction variants */ |
| 1382 | if ((instword & PPC_INST_SYNC_MASK) == PPC_INST_SYNC) { |
| 1383 | PPC_WARN_EMULATED(sync, regs); |
| 1384 | asm volatile("sync"); |
| 1385 | return 0; |
| 1386 | } |
| 1387 | |
Alexey Kardashevskiy | efcac65 | 2011-03-02 15:18:48 +0000 | [diff] [blame] | 1388 | #ifdef CONFIG_PPC64 |
| 1389 | /* Emulate the mfspr rD, DSCR. */ |
Anton Blanchard | 73d2fb7 | 2013-05-01 20:06:33 +0000 | [diff] [blame] | 1390 | if ((((instword & PPC_INST_MFSPR_DSCR_USER_MASK) == |
| 1391 | PPC_INST_MFSPR_DSCR_USER) || |
| 1392 | ((instword & PPC_INST_MFSPR_DSCR_MASK) == |
| 1393 | PPC_INST_MFSPR_DSCR)) && |
Alexey Kardashevskiy | efcac65 | 2011-03-02 15:18:48 +0000 | [diff] [blame] | 1394 | cpu_has_feature(CPU_FTR_DSCR)) { |
| 1395 | PPC_WARN_EMULATED(mfdscr, regs); |
| 1396 | rd = (instword >> 21) & 0x1f; |
| 1397 | regs->gpr[rd] = mfspr(SPRN_DSCR); |
| 1398 | return 0; |
| 1399 | } |
| 1400 | /* Emulate the mtspr DSCR, rD. */ |
Anton Blanchard | 73d2fb7 | 2013-05-01 20:06:33 +0000 | [diff] [blame] | 1401 | if ((((instword & PPC_INST_MTSPR_DSCR_USER_MASK) == |
| 1402 | PPC_INST_MTSPR_DSCR_USER) || |
| 1403 | ((instword & PPC_INST_MTSPR_DSCR_MASK) == |
| 1404 | PPC_INST_MTSPR_DSCR)) && |
Alexey Kardashevskiy | efcac65 | 2011-03-02 15:18:48 +0000 | [diff] [blame] | 1405 | cpu_has_feature(CPU_FTR_DSCR)) { |
| 1406 | PPC_WARN_EMULATED(mtdscr, regs); |
| 1407 | rd = (instword >> 21) & 0x1f; |
Anton Blanchard | 00ca0de | 2012-09-03 16:48:46 +0000 | [diff] [blame] | 1408 | current->thread.dscr = regs->gpr[rd]; |
Alexey Kardashevskiy | efcac65 | 2011-03-02 15:18:48 +0000 | [diff] [blame] | 1409 | current->thread.dscr_inherit = 1; |
Anton Blanchard | 00ca0de | 2012-09-03 16:48:46 +0000 | [diff] [blame] | 1410 | mtspr(SPRN_DSCR, current->thread.dscr); |
Alexey Kardashevskiy | efcac65 | 2011-03-02 15:18:48 +0000 | [diff] [blame] | 1411 | return 0; |
| 1412 | } |
| 1413 | #endif |
| 1414 | |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1415 | return -EINVAL; |
| 1416 | } |
| 1417 | |
Jeremy Fitzhardinge | 73c9cea | 2006-12-08 03:30:41 -0800 | [diff] [blame] | 1418 | int is_valid_bugaddr(unsigned long addr) |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1419 | { |
Jeremy Fitzhardinge | 73c9cea | 2006-12-08 03:30:41 -0800 | [diff] [blame] | 1420 | return is_kernel_addr(addr); |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1421 | } |
| 1422 | |
Kevin Hao | 3a3b5aa | 2013-07-14 16:40:07 +0800 | [diff] [blame] | 1423 | #ifdef CONFIG_MATH_EMULATION |
| 1424 | static int emulate_math(struct pt_regs *regs) |
| 1425 | { |
| 1426 | int ret; |
| 1427 | extern int do_mathemu(struct pt_regs *regs); |
| 1428 | |
| 1429 | ret = do_mathemu(regs); |
| 1430 | if (ret >= 0) |
| 1431 | PPC_WARN_EMULATED(math, regs); |
| 1432 | |
| 1433 | switch (ret) { |
| 1434 | case 0: |
| 1435 | emulate_single_step(regs); |
| 1436 | return 0; |
| 1437 | case 1: { |
| 1438 | int code = 0; |
Paul Mackerras | de79f7b | 2013-09-10 20:20:42 +1000 | [diff] [blame] | 1439 | code = __parse_fpscr(current->thread.fp_state.fpscr); |
Kevin Hao | 3a3b5aa | 2013-07-14 16:40:07 +0800 | [diff] [blame] | 1440 | _exception(SIGFPE, regs, code, regs->nip); |
| 1441 | return 0; |
| 1442 | } |
| 1443 | case -EFAULT: |
| 1444 | _exception(SIGSEGV, regs, SEGV_MAPERR, regs->nip); |
| 1445 | return 0; |
| 1446 | } |
| 1447 | |
| 1448 | return -1; |
| 1449 | } |
| 1450 | #else |
| 1451 | static inline int emulate_math(struct pt_regs *regs) { return -1; } |
| 1452 | #endif |
| 1453 | |
Nicholas Piggin | 03465f8 | 2016-09-16 20:48:08 +1000 | [diff] [blame] | 1454 | void program_check_exception(struct pt_regs *regs) |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1455 | { |
Li Zhong | ba12eed | 2013-05-13 16:16:41 +0000 | [diff] [blame] | 1456 | enum ctx_state prev_state = exception_enter(); |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1457 | unsigned int reason = get_reason(regs); |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1458 | |
Kim Phillips | aa42c69 | 2006-12-08 02:43:30 -0600 | [diff] [blame] | 1459 | /* We can now get here via a FP Unavailable exception if the core |
Kumar Gala | 04903a3 | 2007-02-07 01:13:32 -0600 | [diff] [blame] | 1460 | * has no FPU, in that case the reason flags will be 0 */ |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1461 | |
| 1462 | if (reason & REASON_FP) { |
| 1463 | /* IEEE FP exception */ |
Stephen Rothwell | dc1c1ca | 2005-10-01 18:43:42 +1000 | [diff] [blame] | 1464 | parse_fpe(regs); |
Li Zhong | ba12eed | 2013-05-13 16:16:41 +0000 | [diff] [blame] | 1465 | goto bail; |
Paul Mackerras | 8dad3f9 | 2005-10-06 13:27:05 +1000 | [diff] [blame] | 1466 | } |
| 1467 | if (reason & REASON_TRAP) { |
Balbir Singh | a4c3f90 | 2016-02-18 13:48:01 +1100 | [diff] [blame] | 1468 | unsigned long bugaddr; |
Jason Wessel | ba797b2 | 2010-05-20 21:04:25 -0500 | [diff] [blame] | 1469 | /* Debugger is first in line to stop recursive faults in |
| 1470 | * rcu_lock, notify_die, or atomic_notifier_call_chain */ |
| 1471 | if (debugger_bpt(regs)) |
Li Zhong | ba12eed | 2013-05-13 16:16:41 +0000 | [diff] [blame] | 1472 | goto bail; |
Jason Wessel | ba797b2 | 2010-05-20 21:04:25 -0500 | [diff] [blame] | 1473 | |
Naveen N. Rao | 6cc89ba | 2016-11-21 22:36:41 +0530 | [diff] [blame] | 1474 | if (kprobe_handler(regs)) |
| 1475 | goto bail; |
| 1476 | |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1477 | /* trap exception */ |
Stephen Rothwell | dc1c1ca | 2005-10-01 18:43:42 +1000 | [diff] [blame] | 1478 | if (notify_die(DIE_BPT, "breakpoint", regs, 5, 5, SIGTRAP) |
| 1479 | == NOTIFY_STOP) |
Li Zhong | ba12eed | 2013-05-13 16:16:41 +0000 | [diff] [blame] | 1480 | goto bail; |
Jeremy Fitzhardinge | 73c9cea | 2006-12-08 03:30:41 -0800 | [diff] [blame] | 1481 | |
Balbir Singh | a4c3f90 | 2016-02-18 13:48:01 +1100 | [diff] [blame] | 1482 | bugaddr = regs->nip; |
| 1483 | /* |
| 1484 | * Fixup bugaddr for BUG_ON() in real mode |
| 1485 | */ |
| 1486 | if (!is_kernel_addr(bugaddr) && !(regs->msr & MSR_IR)) |
| 1487 | bugaddr += PAGE_OFFSET; |
| 1488 | |
Jeremy Fitzhardinge | 73c9cea | 2006-12-08 03:30:41 -0800 | [diff] [blame] | 1489 | if (!(regs->msr & MSR_PR) && /* not user-mode */ |
Balbir Singh | a4c3f90 | 2016-02-18 13:48:01 +1100 | [diff] [blame] | 1490 | report_bug(bugaddr, regs) == BUG_TRAP_TYPE_WARN) { |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1491 | regs->nip += 4; |
Li Zhong | ba12eed | 2013-05-13 16:16:41 +0000 | [diff] [blame] | 1492 | goto bail; |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1493 | } |
Paul Mackerras | 8dad3f9 | 2005-10-06 13:27:05 +1000 | [diff] [blame] | 1494 | _exception(SIGTRAP, regs, TRAP_BRKPT, regs->nip); |
Li Zhong | ba12eed | 2013-05-13 16:16:41 +0000 | [diff] [blame] | 1495 | goto bail; |
Paul Mackerras | 8dad3f9 | 2005-10-06 13:27:05 +1000 | [diff] [blame] | 1496 | } |
Michael Neuling | bc2a940 | 2013-02-13 16:21:40 +0000 | [diff] [blame] | 1497 | #ifdef CONFIG_PPC_TRANSACTIONAL_MEM |
| 1498 | if (reason & REASON_TM) { |
| 1499 | /* This is a TM "Bad Thing Exception" program check. |
| 1500 | * This occurs when: |
| 1501 | * - An rfid/hrfid/mtmsrd attempts to cause an illegal |
| 1502 | * transition in TM states. |
| 1503 | * - A trechkpt is attempted when transactional. |
| 1504 | * - A treclaim is attempted when non transactional. |
| 1505 | * - A tend is illegally attempted. |
| 1506 | * - writing a TM SPR when transactional. |
Michael Ellerman | 632f0574 | 2017-10-12 15:45:25 +1100 | [diff] [blame] | 1507 | * |
| 1508 | * If usermode caused this, it's done something illegal and |
Michael Neuling | bc2a940 | 2013-02-13 16:21:40 +0000 | [diff] [blame] | 1509 | * gets a SIGILL slap on the wrist. We call it an illegal |
| 1510 | * operand to distinguish from the instruction just being bad |
| 1511 | * (e.g. executing a 'tend' on a CPU without TM!); it's an |
| 1512 | * illegal /placement/ of a valid instruction. |
| 1513 | */ |
| 1514 | if (user_mode(regs)) { |
| 1515 | _exception(SIGILL, regs, ILL_ILLOPN, regs->nip); |
Li Zhong | ba12eed | 2013-05-13 16:16:41 +0000 | [diff] [blame] | 1516 | goto bail; |
Michael Neuling | bc2a940 | 2013-02-13 16:21:40 +0000 | [diff] [blame] | 1517 | } else { |
| 1518 | printk(KERN_EMERG "Unexpected TM Bad Thing exception " |
Breno Leitao | 11be395 | 2018-11-26 18:11:59 -0200 | [diff] [blame] | 1519 | "at %lx (msr 0x%lx) tm_scratch=%llx\n", |
| 1520 | regs->nip, regs->msr, get_paca()->tm_scratch); |
Michael Neuling | bc2a940 | 2013-02-13 16:21:40 +0000 | [diff] [blame] | 1521 | die("Unrecoverable exception", regs, SIGABRT); |
| 1522 | } |
| 1523 | } |
| 1524 | #endif |
Paul Mackerras | 8dad3f9 | 2005-10-06 13:27:05 +1000 | [diff] [blame] | 1525 | |
Michael Ellerman | b3f6a45 | 2013-08-15 15:22:19 +1000 | [diff] [blame] | 1526 | /* |
| 1527 | * If we took the program check in the kernel skip down to sending a |
| 1528 | * SIGILL. The subsequent cases all relate to emulating instructions |
| 1529 | * which we should only do for userspace. We also do not want to enable |
| 1530 | * interrupts for kernel faults because that might lead to further |
| 1531 | * faults, and loose the context of the original exception. |
| 1532 | */ |
| 1533 | if (!user_mode(regs)) |
| 1534 | goto sigill; |
| 1535 | |
Benjamin Herrenschmidt | a3512b2 | 2012-05-08 13:38:50 +1000 | [diff] [blame] | 1536 | /* We restore the interrupt state now */ |
| 1537 | if (!arch_irq_disabled_regs(regs)) |
| 1538 | local_irq_enable(); |
Paul Mackerras | cd8a567 | 2006-03-03 17:11:40 +1100 | [diff] [blame] | 1539 | |
Kumar Gala | 04903a3 | 2007-02-07 01:13:32 -0600 | [diff] [blame] | 1540 | /* (reason & REASON_ILLEGAL) would be the obvious thing here, |
| 1541 | * but there seems to be a hardware bug on the 405GP (RevD) |
| 1542 | * that means ESR is sometimes set incorrectly - either to |
| 1543 | * ESR_DST (!?) or 0. In the process of chasing this with the |
| 1544 | * hardware people - not sure if it can happen on any illegal |
| 1545 | * instruction or only on FP instructions, whether there is a |
Benjamin Herrenschmidt | 4e63f8e | 2013-06-09 17:01:24 +1000 | [diff] [blame] | 1546 | * pattern to occurrences etc. -dgibson 31/Mar/2003 |
| 1547 | */ |
Kevin Hao | 3a3b5aa | 2013-07-14 16:40:07 +0800 | [diff] [blame] | 1548 | if (!emulate_math(regs)) |
Li Zhong | ba12eed | 2013-05-13 16:16:41 +0000 | [diff] [blame] | 1549 | goto bail; |
Kumar Gala | 04903a3 | 2007-02-07 01:13:32 -0600 | [diff] [blame] | 1550 | |
Paul Mackerras | 8dad3f9 | 2005-10-06 13:27:05 +1000 | [diff] [blame] | 1551 | /* Try to emulate it if we should. */ |
| 1552 | if (reason & (REASON_ILLEGAL | REASON_PRIVILEGED)) { |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1553 | switch (emulate_instruction(regs)) { |
| 1554 | case 0: |
| 1555 | regs->nip += 4; |
| 1556 | emulate_single_step(regs); |
Li Zhong | ba12eed | 2013-05-13 16:16:41 +0000 | [diff] [blame] | 1557 | goto bail; |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1558 | case -EFAULT: |
| 1559 | _exception(SIGSEGV, regs, SEGV_MAPERR, regs->nip); |
Li Zhong | ba12eed | 2013-05-13 16:16:41 +0000 | [diff] [blame] | 1560 | goto bail; |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1561 | } |
| 1562 | } |
Paul Mackerras | 8dad3f9 | 2005-10-06 13:27:05 +1000 | [diff] [blame] | 1563 | |
Michael Ellerman | b3f6a45 | 2013-08-15 15:22:19 +1000 | [diff] [blame] | 1564 | sigill: |
Paul Mackerras | 8dad3f9 | 2005-10-06 13:27:05 +1000 | [diff] [blame] | 1565 | if (reason & REASON_PRIVILEGED) |
| 1566 | _exception(SIGILL, regs, ILL_PRVOPC, regs->nip); |
| 1567 | else |
| 1568 | _exception(SIGILL, regs, ILL_ILLOPC, regs->nip); |
Li Zhong | ba12eed | 2013-05-13 16:16:41 +0000 | [diff] [blame] | 1569 | |
| 1570 | bail: |
| 1571 | exception_exit(prev_state); |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1572 | } |
Nicholas Piggin | 03465f8 | 2016-09-16 20:48:08 +1000 | [diff] [blame] | 1573 | NOKPROBE_SYMBOL(program_check_exception); |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1574 | |
Paul Mackerras | bf59390 | 2013-06-14 20:07:41 +1000 | [diff] [blame] | 1575 | /* |
| 1576 | * This occurs when running in hypervisor mode on POWER6 or later |
| 1577 | * and an illegal instruction is encountered. |
| 1578 | */ |
Nicholas Piggin | 03465f8 | 2016-09-16 20:48:08 +1000 | [diff] [blame] | 1579 | void emulation_assist_interrupt(struct pt_regs *regs) |
Paul Mackerras | bf59390 | 2013-06-14 20:07:41 +1000 | [diff] [blame] | 1580 | { |
| 1581 | regs->msr |= REASON_ILLEGAL; |
| 1582 | program_check_exception(regs); |
| 1583 | } |
Nicholas Piggin | 03465f8 | 2016-09-16 20:48:08 +1000 | [diff] [blame] | 1584 | NOKPROBE_SYMBOL(emulation_assist_interrupt); |
Paul Mackerras | bf59390 | 2013-06-14 20:07:41 +1000 | [diff] [blame] | 1585 | |
Stephen Rothwell | dc1c1ca | 2005-10-01 18:43:42 +1000 | [diff] [blame] | 1586 | void alignment_exception(struct pt_regs *regs) |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1587 | { |
Li Zhong | ba12eed | 2013-05-13 16:16:41 +0000 | [diff] [blame] | 1588 | enum ctx_state prev_state = exception_enter(); |
Benjamin Herrenschmidt | 4393c4f | 2006-11-01 15:11:39 +1100 | [diff] [blame] | 1589 | int sig, code, fixed = 0; |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1590 | |
Benjamin Herrenschmidt | a3512b2 | 2012-05-08 13:38:50 +1000 | [diff] [blame] | 1591 | /* We restore the interrupt state now */ |
| 1592 | if (!arch_irq_disabled_regs(regs)) |
| 1593 | local_irq_enable(); |
| 1594 | |
Michael Neuling | 6ce6c62 | 2013-05-26 18:09:39 +0000 | [diff] [blame] | 1595 | if (tm_abort_check(regs, TM_CAUSE_ALIGNMENT | TM_CAUSE_PERSISTENT)) |
| 1596 | goto bail; |
| 1597 | |
Paul Mackerras | e9370ae | 2006-06-07 16:15:39 +1000 | [diff] [blame] | 1598 | /* we don't implement logging of alignment exceptions */ |
| 1599 | if (!(current->thread.align_ctl & PR_UNALIGN_SIGBUS)) |
| 1600 | fixed = fix_alignment(regs); |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1601 | |
| 1602 | if (fixed == 1) { |
| 1603 | regs->nip += 4; /* skip over emulated instruction */ |
| 1604 | emulate_single_step(regs); |
Li Zhong | ba12eed | 2013-05-13 16:16:41 +0000 | [diff] [blame] | 1605 | goto bail; |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1606 | } |
| 1607 | |
Stephen Rothwell | dc1c1ca | 2005-10-01 18:43:42 +1000 | [diff] [blame] | 1608 | /* Operand address was bad */ |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1609 | if (fixed == -EFAULT) { |
Benjamin Herrenschmidt | 4393c4f | 2006-11-01 15:11:39 +1100 | [diff] [blame] | 1610 | sig = SIGSEGV; |
| 1611 | code = SEGV_ACCERR; |
| 1612 | } else { |
| 1613 | sig = SIGBUS; |
| 1614 | code = BUS_ADRALN; |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1615 | } |
Benjamin Herrenschmidt | 4393c4f | 2006-11-01 15:11:39 +1100 | [diff] [blame] | 1616 | if (user_mode(regs)) |
| 1617 | _exception(sig, regs, code, regs->dar); |
| 1618 | else |
| 1619 | bad_page_fault(regs, regs->dar, sig); |
Li Zhong | ba12eed | 2013-05-13 16:16:41 +0000 | [diff] [blame] | 1620 | |
| 1621 | bail: |
| 1622 | exception_exit(prev_state); |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1623 | } |
| 1624 | |
| 1625 | void StackOverflow(struct pt_regs *regs) |
| 1626 | { |
Christophe Leroy | 9bf3d3c | 2019-01-29 16:37:55 +0000 | [diff] [blame] | 1627 | pr_crit("Kernel stack overflow in process %s[%d], r1=%lx\n", |
| 1628 | current->comm, task_pid_nr(current), regs->gpr[1]); |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1629 | debugger(regs); |
| 1630 | show_regs(regs); |
| 1631 | panic("kernel stack overflow"); |
| 1632 | } |
| 1633 | |
Stephen Rothwell | dc1c1ca | 2005-10-01 18:43:42 +1000 | [diff] [blame] | 1634 | void kernel_fp_unavailable_exception(struct pt_regs *regs) |
| 1635 | { |
Li Zhong | ba12eed | 2013-05-13 16:16:41 +0000 | [diff] [blame] | 1636 | enum ctx_state prev_state = exception_enter(); |
| 1637 | |
Stephen Rothwell | dc1c1ca | 2005-10-01 18:43:42 +1000 | [diff] [blame] | 1638 | printk(KERN_EMERG "Unrecoverable FP Unavailable Exception " |
| 1639 | "%lx at %lx\n", regs->trap, regs->nip); |
| 1640 | die("Unrecoverable FP Unavailable Exception", regs, SIGABRT); |
Li Zhong | ba12eed | 2013-05-13 16:16:41 +0000 | [diff] [blame] | 1641 | |
| 1642 | exception_exit(prev_state); |
Stephen Rothwell | dc1c1ca | 2005-10-01 18:43:42 +1000 | [diff] [blame] | 1643 | } |
Stephen Rothwell | dc1c1ca | 2005-10-01 18:43:42 +1000 | [diff] [blame] | 1644 | |
| 1645 | void altivec_unavailable_exception(struct pt_regs *regs) |
| 1646 | { |
Li Zhong | ba12eed | 2013-05-13 16:16:41 +0000 | [diff] [blame] | 1647 | enum ctx_state prev_state = exception_enter(); |
| 1648 | |
Stephen Rothwell | dc1c1ca | 2005-10-01 18:43:42 +1000 | [diff] [blame] | 1649 | if (user_mode(regs)) { |
| 1650 | /* A user program has executed an altivec instruction, |
| 1651 | but this kernel doesn't support altivec. */ |
| 1652 | _exception(SIGILL, regs, ILL_ILLOPC, regs->nip); |
Li Zhong | ba12eed | 2013-05-13 16:16:41 +0000 | [diff] [blame] | 1653 | goto bail; |
Stephen Rothwell | dc1c1ca | 2005-10-01 18:43:42 +1000 | [diff] [blame] | 1654 | } |
Anton Blanchard | 6c4841c | 2006-10-13 11:41:00 +1000 | [diff] [blame] | 1655 | |
Stephen Rothwell | dc1c1ca | 2005-10-01 18:43:42 +1000 | [diff] [blame] | 1656 | printk(KERN_EMERG "Unrecoverable VMX/Altivec Unavailable Exception " |
| 1657 | "%lx at %lx\n", regs->trap, regs->nip); |
| 1658 | die("Unrecoverable VMX/Altivec Unavailable Exception", regs, SIGABRT); |
Li Zhong | ba12eed | 2013-05-13 16:16:41 +0000 | [diff] [blame] | 1659 | |
| 1660 | bail: |
| 1661 | exception_exit(prev_state); |
Stephen Rothwell | dc1c1ca | 2005-10-01 18:43:42 +1000 | [diff] [blame] | 1662 | } |
| 1663 | |
Michael Neuling | ce48b21 | 2008-06-25 14:07:18 +1000 | [diff] [blame] | 1664 | void vsx_unavailable_exception(struct pt_regs *regs) |
| 1665 | { |
| 1666 | if (user_mode(regs)) { |
| 1667 | /* A user program has executed an vsx instruction, |
| 1668 | but this kernel doesn't support vsx. */ |
| 1669 | _exception(SIGILL, regs, ILL_ILLOPC, regs->nip); |
| 1670 | return; |
| 1671 | } |
| 1672 | |
| 1673 | printk(KERN_EMERG "Unrecoverable VSX Unavailable Exception " |
| 1674 | "%lx at %lx\n", regs->trap, regs->nip); |
| 1675 | die("Unrecoverable VSX Unavailable Exception", regs, SIGABRT); |
| 1676 | } |
| 1677 | |
Michael Neuling | 2517617 | 2013-08-09 17:29:29 +1000 | [diff] [blame] | 1678 | #ifdef CONFIG_PPC64 |
Cyril Bur | 172f7aa | 2016-09-14 18:02:15 +1000 | [diff] [blame] | 1679 | static void tm_unavailable(struct pt_regs *regs) |
| 1680 | { |
Cyril Bur | 5d176f7 | 2016-09-14 18:02:16 +1000 | [diff] [blame] | 1681 | #ifdef CONFIG_PPC_TRANSACTIONAL_MEM |
| 1682 | if (user_mode(regs)) { |
| 1683 | current->thread.load_tm++; |
| 1684 | regs->msr |= MSR_TM; |
| 1685 | tm_enable(); |
| 1686 | tm_restore_sprs(¤t->thread); |
| 1687 | return; |
| 1688 | } |
| 1689 | #endif |
Cyril Bur | 172f7aa | 2016-09-14 18:02:15 +1000 | [diff] [blame] | 1690 | pr_emerg("Unrecoverable TM Unavailable Exception " |
| 1691 | "%lx at %lx\n", regs->trap, regs->nip); |
| 1692 | die("Unrecoverable TM Unavailable Exception", regs, SIGABRT); |
| 1693 | } |
| 1694 | |
Michael Ellerman | 021424a | 2013-06-25 17:47:56 +1000 | [diff] [blame] | 1695 | void facility_unavailable_exception(struct pt_regs *regs) |
Michael Neuling | d0c0c9a | 2013-02-13 16:21:38 +0000 | [diff] [blame] | 1696 | { |
Michael Ellerman | 021424a | 2013-06-25 17:47:56 +1000 | [diff] [blame] | 1697 | static char *facility_strings[] = { |
Michael Neuling | 2517617 | 2013-08-09 17:29:29 +1000 | [diff] [blame] | 1698 | [FSCR_FP_LG] = "FPU", |
| 1699 | [FSCR_VECVSX_LG] = "VMX/VSX", |
| 1700 | [FSCR_DSCR_LG] = "DSCR", |
| 1701 | [FSCR_PM_LG] = "PMU SPRs", |
| 1702 | [FSCR_BHRB_LG] = "BHRB", |
| 1703 | [FSCR_TM_LG] = "TM", |
| 1704 | [FSCR_EBB_LG] = "EBB", |
| 1705 | [FSCR_TAR_LG] = "TAR", |
Nicholas Piggin | 794464f | 2017-04-07 11:27:43 +1000 | [diff] [blame] | 1706 | [FSCR_MSGP_LG] = "MSGP", |
Nicholas Piggin | 9b7ff0c | 2017-04-07 11:27:44 +1000 | [diff] [blame] | 1707 | [FSCR_SCV_LG] = "SCV", |
Michael Ellerman | 021424a | 2013-06-25 17:47:56 +1000 | [diff] [blame] | 1708 | }; |
Michael Neuling | 2517617 | 2013-08-09 17:29:29 +1000 | [diff] [blame] | 1709 | char *facility = "unknown"; |
Michael Ellerman | 021424a | 2013-06-25 17:47:56 +1000 | [diff] [blame] | 1710 | u64 value; |
Anshuman Khandual | c952c1c | 2015-05-21 12:13:01 +0530 | [diff] [blame] | 1711 | u32 instword, rd; |
Michael Neuling | 2517617 | 2013-08-09 17:29:29 +1000 | [diff] [blame] | 1712 | u8 status; |
| 1713 | bool hv; |
Michael Ellerman | 021424a | 2013-06-25 17:47:56 +1000 | [diff] [blame] | 1714 | |
Benjamin Herrenschmidt | 2271db2 | 2018-01-12 13:28:49 +1100 | [diff] [blame] | 1715 | hv = (TRAP(regs) == 0xf80); |
Michael Neuling | 2517617 | 2013-08-09 17:29:29 +1000 | [diff] [blame] | 1716 | if (hv) |
Michael Ellerman | b14b626 | 2013-06-25 17:47:57 +1000 | [diff] [blame] | 1717 | value = mfspr(SPRN_HFSCR); |
Michael Neuling | 2517617 | 2013-08-09 17:29:29 +1000 | [diff] [blame] | 1718 | else |
| 1719 | value = mfspr(SPRN_FSCR); |
| 1720 | |
| 1721 | status = value >> 56; |
Anshuman Khandual | 709b973 | 2018-03-29 11:53:37 +0530 | [diff] [blame] | 1722 | if ((hv || status >= 2) && |
| 1723 | (status < ARRAY_SIZE(facility_strings)) && |
| 1724 | facility_strings[status]) |
| 1725 | facility = facility_strings[status]; |
| 1726 | |
| 1727 | /* We should not have taken this interrupt in kernel */ |
| 1728 | if (!user_mode(regs)) { |
| 1729 | pr_emerg("Facility '%s' unavailable (%d) exception in kernel mode at %lx\n", |
| 1730 | facility, status, regs->nip); |
| 1731 | die("Unexpected facility unavailable exception", regs, SIGABRT); |
| 1732 | } |
| 1733 | |
| 1734 | /* We restore the interrupt state now */ |
| 1735 | if (!arch_irq_disabled_regs(regs)) |
| 1736 | local_irq_enable(); |
| 1737 | |
Michael Neuling | 2517617 | 2013-08-09 17:29:29 +1000 | [diff] [blame] | 1738 | if (status == FSCR_DSCR_LG) { |
Anshuman Khandual | c952c1c | 2015-05-21 12:13:01 +0530 | [diff] [blame] | 1739 | /* |
| 1740 | * User is accessing the DSCR register using the problem |
| 1741 | * state only SPR number (0x03) either through a mfspr or |
| 1742 | * a mtspr instruction. If it is a write attempt through |
| 1743 | * a mtspr, then we set the inherit bit. This also allows |
| 1744 | * the user to write or read the register directly in the |
| 1745 | * future by setting via the FSCR DSCR bit. But in case it |
| 1746 | * is a read DSCR attempt through a mfspr instruction, we |
| 1747 | * just emulate the instruction instead. This code path will |
| 1748 | * always emulate all the mfspr instructions till the user |
Adam Buchbinder | 446957b | 2016-02-24 10:51:11 -0800 | [diff] [blame] | 1749 | * has attempted at least one mtspr instruction. This way it |
Anshuman Khandual | c952c1c | 2015-05-21 12:13:01 +0530 | [diff] [blame] | 1750 | * preserves the same behaviour when the user is accessing |
| 1751 | * the DSCR through privilege level only SPR number (0x11) |
| 1752 | * which is emulated through illegal instruction exception. |
| 1753 | * We always leave HFSCR DSCR set. |
Michael Neuling | 2517617 | 2013-08-09 17:29:29 +1000 | [diff] [blame] | 1754 | */ |
Anshuman Khandual | c952c1c | 2015-05-21 12:13:01 +0530 | [diff] [blame] | 1755 | if (get_user(instword, (u32 __user *)(regs->nip))) { |
| 1756 | pr_err("Failed to fetch the user instruction\n"); |
| 1757 | return; |
| 1758 | } |
| 1759 | |
| 1760 | /* Write into DSCR (mtspr 0x03, RS) */ |
| 1761 | if ((instword & PPC_INST_MTSPR_DSCR_USER_MASK) |
| 1762 | == PPC_INST_MTSPR_DSCR_USER) { |
| 1763 | rd = (instword >> 21) & 0x1f; |
| 1764 | current->thread.dscr = regs->gpr[rd]; |
| 1765 | current->thread.dscr_inherit = 1; |
Michael Neuling | b57bd2d | 2016-06-09 12:31:08 +1000 | [diff] [blame] | 1766 | current->thread.fscr |= FSCR_DSCR; |
| 1767 | mtspr(SPRN_FSCR, current->thread.fscr); |
Anshuman Khandual | c952c1c | 2015-05-21 12:13:01 +0530 | [diff] [blame] | 1768 | } |
| 1769 | |
| 1770 | /* Read from DSCR (mfspr RT, 0x03) */ |
| 1771 | if ((instword & PPC_INST_MFSPR_DSCR_USER_MASK) |
| 1772 | == PPC_INST_MFSPR_DSCR_USER) { |
| 1773 | if (emulate_instruction(regs)) { |
| 1774 | pr_err("DSCR based mfspr emulation failed\n"); |
| 1775 | return; |
| 1776 | } |
| 1777 | regs->nip += 4; |
| 1778 | emulate_single_step(regs); |
| 1779 | } |
Michael Neuling | 2517617 | 2013-08-09 17:29:29 +1000 | [diff] [blame] | 1780 | return; |
Michael Ellerman | b14b626 | 2013-06-25 17:47:57 +1000 | [diff] [blame] | 1781 | } |
| 1782 | |
Cyril Bur | 172f7aa | 2016-09-14 18:02:15 +1000 | [diff] [blame] | 1783 | if (status == FSCR_TM_LG) { |
| 1784 | /* |
| 1785 | * If we're here then the hardware is TM aware because it |
| 1786 | * generated an exception with FSRM_TM set. |
| 1787 | * |
| 1788 | * If cpu_has_feature(CPU_FTR_TM) is false, then either firmware |
| 1789 | * told us not to do TM, or the kernel is not built with TM |
| 1790 | * support. |
| 1791 | * |
| 1792 | * If both of those things are true, then userspace can spam the |
| 1793 | * console by triggering the printk() below just by continually |
| 1794 | * doing tbegin (or any TM instruction). So in that case just |
| 1795 | * send the process a SIGILL immediately. |
| 1796 | */ |
| 1797 | if (!cpu_has_feature(CPU_FTR_TM)) |
| 1798 | goto out; |
| 1799 | |
| 1800 | tm_unavailable(regs); |
| 1801 | return; |
| 1802 | } |
| 1803 | |
Balbir Singh | 93c2ec0 | 2016-11-30 17:45:09 +1100 | [diff] [blame] | 1804 | pr_err_ratelimited("%sFacility '%s' unavailable (%d), exception at 0x%lx, MSR=%lx\n", |
| 1805 | hv ? "Hypervisor " : "", facility, status, regs->nip, regs->msr); |
Michael Neuling | d0c0c9a | 2013-02-13 16:21:38 +0000 | [diff] [blame] | 1806 | |
Cyril Bur | 172f7aa | 2016-09-14 18:02:15 +1000 | [diff] [blame] | 1807 | out: |
Anshuman Khandual | 709b973 | 2018-03-29 11:53:37 +0530 | [diff] [blame] | 1808 | _exception(SIGILL, regs, ILL_ILLOPC, regs->nip); |
Michael Neuling | d0c0c9a | 2013-02-13 16:21:38 +0000 | [diff] [blame] | 1809 | } |
Michael Neuling | 2517617 | 2013-08-09 17:29:29 +1000 | [diff] [blame] | 1810 | #endif |
Michael Neuling | d0c0c9a | 2013-02-13 16:21:38 +0000 | [diff] [blame] | 1811 | |
Michael Neuling | f54db64 | 2013-02-13 16:21:39 +0000 | [diff] [blame] | 1812 | #ifdef CONFIG_PPC_TRANSACTIONAL_MEM |
| 1813 | |
Michael Neuling | f54db64 | 2013-02-13 16:21:39 +0000 | [diff] [blame] | 1814 | void fp_unavailable_tm(struct pt_regs *regs) |
| 1815 | { |
| 1816 | /* Note: This does not handle any kind of FP laziness. */ |
| 1817 | |
| 1818 | TM_DEBUG("FP Unavailable trap whilst transactional at 0x%lx, MSR=%lx\n", |
| 1819 | regs->nip, regs->msr); |
Michael Neuling | f54db64 | 2013-02-13 16:21:39 +0000 | [diff] [blame] | 1820 | |
| 1821 | /* We can only have got here if the task started using FP after |
| 1822 | * beginning the transaction. So, the transactional regs are just a |
| 1823 | * copy of the checkpointed ones. But, we still need to recheckpoint |
| 1824 | * as we're enabling FP for the process; it will return, abort the |
| 1825 | * transaction, and probably retry but now with FP enabled. So the |
| 1826 | * checkpointed FP registers need to be loaded. |
| 1827 | */ |
Paul Mackerras | d31626f | 2014-01-13 15:56:29 +1100 | [diff] [blame] | 1828 | tm_reclaim_current(TM_CAUSE_FAC_UNAV); |
Breno Leitao | 9669556 | 2018-06-18 19:59:42 -0300 | [diff] [blame] | 1829 | |
| 1830 | /* |
| 1831 | * Reclaim initially saved out bogus (lazy) FPRs to ckfp_state, and |
| 1832 | * then it was overwrite by the thr->fp_state by tm_reclaim_thread(). |
| 1833 | * |
| 1834 | * At this point, ck{fp,vr}_state contains the exact values we want to |
| 1835 | * recheckpoint. |
| 1836 | */ |
Michael Neuling | f54db64 | 2013-02-13 16:21:39 +0000 | [diff] [blame] | 1837 | |
| 1838 | /* Enable FP for the task: */ |
Cyril Bur | a777117 | 2017-11-02 14:09:03 +1100 | [diff] [blame] | 1839 | current->thread.load_fp = 1; |
Michael Neuling | f54db64 | 2013-02-13 16:21:39 +0000 | [diff] [blame] | 1840 | |
Breno Leitao | 9669556 | 2018-06-18 19:59:42 -0300 | [diff] [blame] | 1841 | /* |
| 1842 | * Recheckpoint all the checkpointed ckpt, ck{fp, vr}_state registers. |
Michael Neuling | f54db64 | 2013-02-13 16:21:39 +0000 | [diff] [blame] | 1843 | */ |
Cyril Bur | eb5c3f1 | 2017-11-02 14:09:05 +1100 | [diff] [blame] | 1844 | tm_recheckpoint(¤t->thread); |
Michael Neuling | f54db64 | 2013-02-13 16:21:39 +0000 | [diff] [blame] | 1845 | } |
| 1846 | |
Michael Neuling | f54db64 | 2013-02-13 16:21:39 +0000 | [diff] [blame] | 1847 | void altivec_unavailable_tm(struct pt_regs *regs) |
| 1848 | { |
| 1849 | /* See the comments in fp_unavailable_tm(). This function operates |
| 1850 | * the same way. |
| 1851 | */ |
| 1852 | |
| 1853 | TM_DEBUG("Vector Unavailable trap whilst transactional at 0x%lx," |
| 1854 | "MSR=%lx\n", |
| 1855 | regs->nip, regs->msr); |
Paul Mackerras | d31626f | 2014-01-13 15:56:29 +1100 | [diff] [blame] | 1856 | tm_reclaim_current(TM_CAUSE_FAC_UNAV); |
Cyril Bur | a777117 | 2017-11-02 14:09:03 +1100 | [diff] [blame] | 1857 | current->thread.load_vec = 1; |
Cyril Bur | eb5c3f1 | 2017-11-02 14:09:05 +1100 | [diff] [blame] | 1858 | tm_recheckpoint(¤t->thread); |
Michael Neuling | f54db64 | 2013-02-13 16:21:39 +0000 | [diff] [blame] | 1859 | current->thread.used_vr = 1; |
Paul Mackerras | 3ac8ff1 | 2014-01-13 15:56:30 +1100 | [diff] [blame] | 1860 | } |
| 1861 | |
Michael Neuling | f54db64 | 2013-02-13 16:21:39 +0000 | [diff] [blame] | 1862 | void vsx_unavailable_tm(struct pt_regs *regs) |
| 1863 | { |
| 1864 | /* See the comments in fp_unavailable_tm(). This works similarly, |
| 1865 | * though we're loading both FP and VEC registers in here. |
| 1866 | * |
| 1867 | * If FP isn't in use, load FP regs. If VEC isn't in use, load VEC |
| 1868 | * regs. Either way, set MSR_VSX. |
| 1869 | */ |
| 1870 | |
| 1871 | TM_DEBUG("VSX Unavailable trap whilst transactional at 0x%lx," |
| 1872 | "MSR=%lx\n", |
| 1873 | regs->nip, regs->msr); |
| 1874 | |
Paul Mackerras | 3ac8ff1 | 2014-01-13 15:56:30 +1100 | [diff] [blame] | 1875 | current->thread.used_vsr = 1; |
| 1876 | |
Michael Neuling | f54db64 | 2013-02-13 16:21:39 +0000 | [diff] [blame] | 1877 | /* This reclaims FP and/or VR regs if they're already enabled */ |
Paul Mackerras | d31626f | 2014-01-13 15:56:29 +1100 | [diff] [blame] | 1878 | tm_reclaim_current(TM_CAUSE_FAC_UNAV); |
Michael Neuling | f54db64 | 2013-02-13 16:21:39 +0000 | [diff] [blame] | 1879 | |
Cyril Bur | a777117 | 2017-11-02 14:09:03 +1100 | [diff] [blame] | 1880 | current->thread.load_vec = 1; |
| 1881 | current->thread.load_fp = 1; |
Paul Mackerras | 3ac8ff1 | 2014-01-13 15:56:30 +1100 | [diff] [blame] | 1882 | |
Cyril Bur | eb5c3f1 | 2017-11-02 14:09:05 +1100 | [diff] [blame] | 1883 | tm_recheckpoint(¤t->thread); |
Michael Neuling | f54db64 | 2013-02-13 16:21:39 +0000 | [diff] [blame] | 1884 | } |
Michael Neuling | f54db64 | 2013-02-13 16:21:39 +0000 | [diff] [blame] | 1885 | #endif /* CONFIG_PPC_TRANSACTIONAL_MEM */ |
| 1886 | |
Stephen Rothwell | dc1c1ca | 2005-10-01 18:43:42 +1000 | [diff] [blame] | 1887 | void performance_monitor_exception(struct pt_regs *regs) |
| 1888 | { |
Christoph Lameter | 69111ba | 2014-10-21 15:23:25 -0500 | [diff] [blame] | 1889 | __this_cpu_inc(irq_stat.pmu_irqs); |
Anton Blanchard | 89713ed | 2010-01-31 20:34:06 +0000 | [diff] [blame] | 1890 | |
Stephen Rothwell | dc1c1ca | 2005-10-01 18:43:42 +1000 | [diff] [blame] | 1891 | perf_irq(regs); |
| 1892 | } |
Stephen Rothwell | dc1c1ca | 2005-10-01 18:43:42 +1000 | [diff] [blame] | 1893 | |
Dave Kleikamp | 172ae2e | 2010-02-08 11:50:57 +0000 | [diff] [blame] | 1894 | #ifdef CONFIG_PPC_ADV_DEBUG_REGS |
Dave Kleikamp | 3bffb65 | 2010-02-08 11:51:18 +0000 | [diff] [blame] | 1895 | static void handle_debug(struct pt_regs *regs, unsigned long debug_status) |
| 1896 | { |
| 1897 | int changed = 0; |
| 1898 | /* |
| 1899 | * Determine the cause of the debug event, clear the |
| 1900 | * event flags and send a trap to the handler. Torez |
| 1901 | */ |
| 1902 | if (debug_status & (DBSR_DAC1R | DBSR_DAC1W)) { |
| 1903 | dbcr_dac(current) &= ~(DBCR_DAC1R | DBCR_DAC1W); |
| 1904 | #ifdef CONFIG_PPC_ADV_DEBUG_DAC_RANGE |
Bharat Bhushan | 51ae8d4 | 2013-07-04 11:45:46 +0530 | [diff] [blame] | 1905 | current->thread.debug.dbcr2 &= ~DBCR2_DAC12MODE; |
Dave Kleikamp | 3bffb65 | 2010-02-08 11:51:18 +0000 | [diff] [blame] | 1906 | #endif |
Eric W. Biederman | 4735504 | 2018-01-16 16:12:38 -0600 | [diff] [blame] | 1907 | do_send_trap(regs, mfspr(SPRN_DAC1), debug_status, |
Dave Kleikamp | 3bffb65 | 2010-02-08 11:51:18 +0000 | [diff] [blame] | 1908 | 5); |
| 1909 | changed |= 0x01; |
| 1910 | } else if (debug_status & (DBSR_DAC2R | DBSR_DAC2W)) { |
| 1911 | dbcr_dac(current) &= ~(DBCR_DAC2R | DBCR_DAC2W); |
Eric W. Biederman | 4735504 | 2018-01-16 16:12:38 -0600 | [diff] [blame] | 1912 | do_send_trap(regs, mfspr(SPRN_DAC2), debug_status, |
Dave Kleikamp | 3bffb65 | 2010-02-08 11:51:18 +0000 | [diff] [blame] | 1913 | 6); |
| 1914 | changed |= 0x01; |
| 1915 | } else if (debug_status & DBSR_IAC1) { |
Bharat Bhushan | 51ae8d4 | 2013-07-04 11:45:46 +0530 | [diff] [blame] | 1916 | current->thread.debug.dbcr0 &= ~DBCR0_IAC1; |
Dave Kleikamp | 3bffb65 | 2010-02-08 11:51:18 +0000 | [diff] [blame] | 1917 | dbcr_iac_range(current) &= ~DBCR_IAC12MODE; |
Eric W. Biederman | 4735504 | 2018-01-16 16:12:38 -0600 | [diff] [blame] | 1918 | do_send_trap(regs, mfspr(SPRN_IAC1), debug_status, |
Dave Kleikamp | 3bffb65 | 2010-02-08 11:51:18 +0000 | [diff] [blame] | 1919 | 1); |
| 1920 | changed |= 0x01; |
| 1921 | } else if (debug_status & DBSR_IAC2) { |
Bharat Bhushan | 51ae8d4 | 2013-07-04 11:45:46 +0530 | [diff] [blame] | 1922 | current->thread.debug.dbcr0 &= ~DBCR0_IAC2; |
Eric W. Biederman | 4735504 | 2018-01-16 16:12:38 -0600 | [diff] [blame] | 1923 | do_send_trap(regs, mfspr(SPRN_IAC2), debug_status, |
Dave Kleikamp | 3bffb65 | 2010-02-08 11:51:18 +0000 | [diff] [blame] | 1924 | 2); |
| 1925 | changed |= 0x01; |
| 1926 | } else if (debug_status & DBSR_IAC3) { |
Bharat Bhushan | 51ae8d4 | 2013-07-04 11:45:46 +0530 | [diff] [blame] | 1927 | current->thread.debug.dbcr0 &= ~DBCR0_IAC3; |
Dave Kleikamp | 3bffb65 | 2010-02-08 11:51:18 +0000 | [diff] [blame] | 1928 | dbcr_iac_range(current) &= ~DBCR_IAC34MODE; |
Eric W. Biederman | 4735504 | 2018-01-16 16:12:38 -0600 | [diff] [blame] | 1929 | do_send_trap(regs, mfspr(SPRN_IAC3), debug_status, |
Dave Kleikamp | 3bffb65 | 2010-02-08 11:51:18 +0000 | [diff] [blame] | 1930 | 3); |
| 1931 | changed |= 0x01; |
| 1932 | } else if (debug_status & DBSR_IAC4) { |
Bharat Bhushan | 51ae8d4 | 2013-07-04 11:45:46 +0530 | [diff] [blame] | 1933 | current->thread.debug.dbcr0 &= ~DBCR0_IAC4; |
Eric W. Biederman | 4735504 | 2018-01-16 16:12:38 -0600 | [diff] [blame] | 1934 | do_send_trap(regs, mfspr(SPRN_IAC4), debug_status, |
Dave Kleikamp | 3bffb65 | 2010-02-08 11:51:18 +0000 | [diff] [blame] | 1935 | 4); |
| 1936 | changed |= 0x01; |
| 1937 | } |
| 1938 | /* |
| 1939 | * At the point this routine was called, the MSR(DE) was turned off. |
| 1940 | * Check all other debug flags and see if that bit needs to be turned |
| 1941 | * back on or not. |
| 1942 | */ |
Bharat Bhushan | 51ae8d4 | 2013-07-04 11:45:46 +0530 | [diff] [blame] | 1943 | if (DBCR_ACTIVE_EVENTS(current->thread.debug.dbcr0, |
Bharat Bhushan | 9579198 | 2013-06-26 11:12:22 +0530 | [diff] [blame] | 1944 | current->thread.debug.dbcr1)) |
Dave Kleikamp | 3bffb65 | 2010-02-08 11:51:18 +0000 | [diff] [blame] | 1945 | regs->msr |= MSR_DE; |
| 1946 | else |
| 1947 | /* Make sure the IDM flag is off */ |
Bharat Bhushan | 51ae8d4 | 2013-07-04 11:45:46 +0530 | [diff] [blame] | 1948 | current->thread.debug.dbcr0 &= ~DBCR0_IDM; |
Dave Kleikamp | 3bffb65 | 2010-02-08 11:51:18 +0000 | [diff] [blame] | 1949 | |
| 1950 | if (changed & 0x01) |
Bharat Bhushan | 51ae8d4 | 2013-07-04 11:45:46 +0530 | [diff] [blame] | 1951 | mtspr(SPRN_DBCR0, current->thread.debug.dbcr0); |
Dave Kleikamp | 3bffb65 | 2010-02-08 11:51:18 +0000 | [diff] [blame] | 1952 | } |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1953 | |
Nicholas Piggin | 03465f8 | 2016-09-16 20:48:08 +1000 | [diff] [blame] | 1954 | void DebugException(struct pt_regs *regs, unsigned long debug_status) |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1955 | { |
Bharat Bhushan | 51ae8d4 | 2013-07-04 11:45:46 +0530 | [diff] [blame] | 1956 | current->thread.debug.dbsr = debug_status; |
Dave Kleikamp | 3bffb65 | 2010-02-08 11:51:18 +0000 | [diff] [blame] | 1957 | |
Roland McGrath | ec097c8 | 2009-05-28 21:26:38 +0000 | [diff] [blame] | 1958 | /* Hack alert: On BookE, Branch Taken stops on the branch itself, while |
| 1959 | * on server, it stops on the target of the branch. In order to simulate |
| 1960 | * the server behaviour, we thus restart right away with a single step |
| 1961 | * instead of stopping here when hitting a BT |
| 1962 | */ |
| 1963 | if (debug_status & DBSR_BT) { |
| 1964 | regs->msr &= ~MSR_DE; |
| 1965 | |
| 1966 | /* Disable BT */ |
| 1967 | mtspr(SPRN_DBCR0, mfspr(SPRN_DBCR0) & ~DBCR0_BT); |
| 1968 | /* Clear the BT event */ |
| 1969 | mtspr(SPRN_DBSR, DBSR_BT); |
| 1970 | |
| 1971 | /* Do the single step trick only when coming from userspace */ |
| 1972 | if (user_mode(regs)) { |
Bharat Bhushan | 51ae8d4 | 2013-07-04 11:45:46 +0530 | [diff] [blame] | 1973 | current->thread.debug.dbcr0 &= ~DBCR0_BT; |
| 1974 | current->thread.debug.dbcr0 |= DBCR0_IDM | DBCR0_IC; |
Roland McGrath | ec097c8 | 2009-05-28 21:26:38 +0000 | [diff] [blame] | 1975 | regs->msr |= MSR_DE; |
| 1976 | return; |
| 1977 | } |
| 1978 | |
Naveen N. Rao | 6cc89ba | 2016-11-21 22:36:41 +0530 | [diff] [blame] | 1979 | if (kprobe_post_handler(regs)) |
| 1980 | return; |
| 1981 | |
Roland McGrath | ec097c8 | 2009-05-28 21:26:38 +0000 | [diff] [blame] | 1982 | if (notify_die(DIE_SSTEP, "block_step", regs, 5, |
| 1983 | 5, SIGTRAP) == NOTIFY_STOP) { |
| 1984 | return; |
| 1985 | } |
| 1986 | if (debugger_sstep(regs)) |
| 1987 | return; |
| 1988 | } else if (debug_status & DBSR_IC) { /* Instruction complete */ |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1989 | regs->msr &= ~MSR_DE; |
Kumar Gala | f827962 | 2008-06-26 02:01:37 -0500 | [diff] [blame] | 1990 | |
| 1991 | /* Disable instruction completion */ |
| 1992 | mtspr(SPRN_DBCR0, mfspr(SPRN_DBCR0) & ~DBCR0_IC); |
| 1993 | /* Clear the instruction completion event */ |
| 1994 | mtspr(SPRN_DBSR, DBSR_IC); |
| 1995 | |
Naveen N. Rao | 6cc89ba | 2016-11-21 22:36:41 +0530 | [diff] [blame] | 1996 | if (kprobe_post_handler(regs)) |
| 1997 | return; |
| 1998 | |
Kumar Gala | f827962 | 2008-06-26 02:01:37 -0500 | [diff] [blame] | 1999 | if (notify_die(DIE_SSTEP, "single_step", regs, 5, |
| 2000 | 5, SIGTRAP) == NOTIFY_STOP) { |
| 2001 | return; |
| 2002 | } |
| 2003 | |
| 2004 | if (debugger_sstep(regs)) |
| 2005 | return; |
| 2006 | |
Dave Kleikamp | 3bffb65 | 2010-02-08 11:51:18 +0000 | [diff] [blame] | 2007 | if (user_mode(regs)) { |
Bharat Bhushan | 51ae8d4 | 2013-07-04 11:45:46 +0530 | [diff] [blame] | 2008 | current->thread.debug.dbcr0 &= ~DBCR0_IC; |
| 2009 | if (DBCR_ACTIVE_EVENTS(current->thread.debug.dbcr0, |
| 2010 | current->thread.debug.dbcr1)) |
Dave Kleikamp | 3bffb65 | 2010-02-08 11:51:18 +0000 | [diff] [blame] | 2011 | regs->msr |= MSR_DE; |
| 2012 | else |
| 2013 | /* Make sure the IDM bit is off */ |
Bharat Bhushan | 51ae8d4 | 2013-07-04 11:45:46 +0530 | [diff] [blame] | 2014 | current->thread.debug.dbcr0 &= ~DBCR0_IDM; |
Dave Kleikamp | 3bffb65 | 2010-02-08 11:51:18 +0000 | [diff] [blame] | 2015 | } |
Kumar Gala | f827962 | 2008-06-26 02:01:37 -0500 | [diff] [blame] | 2016 | |
| 2017 | _exception(SIGTRAP, regs, TRAP_TRACE, regs->nip); |
Dave Kleikamp | 3bffb65 | 2010-02-08 11:51:18 +0000 | [diff] [blame] | 2018 | } else |
| 2019 | handle_debug(regs, debug_status); |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 2020 | } |
Nicholas Piggin | 03465f8 | 2016-09-16 20:48:08 +1000 | [diff] [blame] | 2021 | NOKPROBE_SYMBOL(DebugException); |
Dave Kleikamp | 172ae2e | 2010-02-08 11:50:57 +0000 | [diff] [blame] | 2022 | #endif /* CONFIG_PPC_ADV_DEBUG_REGS */ |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 2023 | |
| 2024 | #if !defined(CONFIG_TAU_INT) |
| 2025 | void TAUException(struct pt_regs *regs) |
| 2026 | { |
| 2027 | printk("TAU trap at PC: %lx, MSR: %lx, vector=%lx %s\n", |
| 2028 | regs->nip, regs->msr, regs->trap, print_tainted()); |
| 2029 | } |
| 2030 | #endif /* CONFIG_INT_TAU */ |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 2031 | |
| 2032 | #ifdef CONFIG_ALTIVEC |
Stephen Rothwell | dc1c1ca | 2005-10-01 18:43:42 +1000 | [diff] [blame] | 2033 | void altivec_assist_exception(struct pt_regs *regs) |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 2034 | { |
| 2035 | int err; |
| 2036 | |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 2037 | if (!user_mode(regs)) { |
| 2038 | printk(KERN_EMERG "VMX/Altivec assist exception in kernel mode" |
| 2039 | " at %lx\n", regs->nip); |
Paul Mackerras | 8dad3f9 | 2005-10-06 13:27:05 +1000 | [diff] [blame] | 2040 | die("Kernel VMX/Altivec assist exception", regs, SIGILL); |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 2041 | } |
| 2042 | |
Stephen Rothwell | dc1c1ca | 2005-10-01 18:43:42 +1000 | [diff] [blame] | 2043 | flush_altivec_to_thread(current); |
Stephen Rothwell | dc1c1ca | 2005-10-01 18:43:42 +1000 | [diff] [blame] | 2044 | |
Anton Blanchard | eecff81 | 2009-10-27 18:46:55 +0000 | [diff] [blame] | 2045 | PPC_WARN_EMULATED(altivec, regs); |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 2046 | err = emulate_altivec(regs); |
| 2047 | if (err == 0) { |
| 2048 | regs->nip += 4; /* skip emulated instruction */ |
| 2049 | emulate_single_step(regs); |
| 2050 | return; |
| 2051 | } |
| 2052 | |
| 2053 | if (err == -EFAULT) { |
| 2054 | /* got an error reading the instruction */ |
| 2055 | _exception(SIGSEGV, regs, SEGV_ACCERR, regs->nip); |
| 2056 | } else { |
| 2057 | /* didn't recognize the instruction */ |
| 2058 | /* XXX quick hack for now: set the non-Java bit in the VSCR */ |
Christian Dietrich | 7646223 | 2011-06-04 05:36:54 +0000 | [diff] [blame] | 2059 | printk_ratelimited(KERN_ERR "Unrecognized altivec instruction " |
| 2060 | "in %s at %lx\n", current->comm, regs->nip); |
Paul Mackerras | de79f7b | 2013-09-10 20:20:42 +1000 | [diff] [blame] | 2061 | current->thread.vr_state.vscr.u[3] |= 0x10000; |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 2062 | } |
| 2063 | } |
| 2064 | #endif /* CONFIG_ALTIVEC */ |
| 2065 | |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 2066 | #ifdef CONFIG_FSL_BOOKE |
| 2067 | void CacheLockingException(struct pt_regs *regs, unsigned long address, |
| 2068 | unsigned long error_code) |
| 2069 | { |
| 2070 | /* We treat cache locking instructions from the user |
| 2071 | * as priv ops, in the future we could try to do |
| 2072 | * something smarter |
| 2073 | */ |
| 2074 | if (error_code & (ESR_DLK|ESR_ILK)) |
| 2075 | _exception(SIGILL, regs, ILL_PRVOPC, regs->nip); |
| 2076 | return; |
| 2077 | } |
| 2078 | #endif /* CONFIG_FSL_BOOKE */ |
| 2079 | |
| 2080 | #ifdef CONFIG_SPE |
| 2081 | void SPEFloatingPointException(struct pt_regs *regs) |
| 2082 | { |
Liu Yu | 6a800f3 | 2008-10-28 11:50:21 +0800 | [diff] [blame] | 2083 | extern int do_spe_mathemu(struct pt_regs *regs); |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 2084 | unsigned long spefscr; |
| 2085 | int fpexc_mode; |
Eric W. Biederman | aeb1c0f | 2018-04-17 15:30:54 -0500 | [diff] [blame] | 2086 | int code = FPE_FLTUNK; |
Liu Yu | 6a800f3 | 2008-10-28 11:50:21 +0800 | [diff] [blame] | 2087 | int err; |
| 2088 | |
yu liu | 685659e | 2011-06-14 18:34:25 -0500 | [diff] [blame] | 2089 | flush_spe_to_thread(current); |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 2090 | |
| 2091 | spefscr = current->thread.spefscr; |
| 2092 | fpexc_mode = current->thread.fpexc_mode; |
| 2093 | |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 2094 | if ((spefscr & SPEFSCR_FOVF) && (fpexc_mode & PR_FP_EXC_OVF)) { |
| 2095 | code = FPE_FLTOVF; |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 2096 | } |
| 2097 | else if ((spefscr & SPEFSCR_FUNF) && (fpexc_mode & PR_FP_EXC_UND)) { |
| 2098 | code = FPE_FLTUND; |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 2099 | } |
| 2100 | else if ((spefscr & SPEFSCR_FDBZ) && (fpexc_mode & PR_FP_EXC_DIV)) |
| 2101 | code = FPE_FLTDIV; |
| 2102 | else if ((spefscr & SPEFSCR_FINV) && (fpexc_mode & PR_FP_EXC_INV)) { |
| 2103 | code = FPE_FLTINV; |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 2104 | } |
| 2105 | else if ((spefscr & (SPEFSCR_FG | SPEFSCR_FX)) && (fpexc_mode & PR_FP_EXC_RES)) |
| 2106 | code = FPE_FLTRES; |
| 2107 | |
Liu Yu | 6a800f3 | 2008-10-28 11:50:21 +0800 | [diff] [blame] | 2108 | err = do_spe_mathemu(regs); |
| 2109 | if (err == 0) { |
| 2110 | regs->nip += 4; /* skip emulated instruction */ |
| 2111 | emulate_single_step(regs); |
| 2112 | return; |
| 2113 | } |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 2114 | |
Liu Yu | 6a800f3 | 2008-10-28 11:50:21 +0800 | [diff] [blame] | 2115 | if (err == -EFAULT) { |
| 2116 | /* got an error reading the instruction */ |
| 2117 | _exception(SIGSEGV, regs, SEGV_ACCERR, regs->nip); |
| 2118 | } else if (err == -EINVAL) { |
| 2119 | /* didn't recognize the instruction */ |
| 2120 | printk(KERN_ERR "unrecognized spe instruction " |
| 2121 | "in %s at %lx\n", current->comm, regs->nip); |
| 2122 | } else { |
| 2123 | _exception(SIGFPE, regs, code, regs->nip); |
| 2124 | } |
| 2125 | |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 2126 | return; |
| 2127 | } |
Liu Yu | 6a800f3 | 2008-10-28 11:50:21 +0800 | [diff] [blame] | 2128 | |
| 2129 | void SPEFloatingPointRoundException(struct pt_regs *regs) |
| 2130 | { |
| 2131 | extern int speround_handler(struct pt_regs *regs); |
| 2132 | int err; |
| 2133 | |
| 2134 | preempt_disable(); |
| 2135 | if (regs->msr & MSR_SPE) |
| 2136 | giveup_spe(current); |
| 2137 | preempt_enable(); |
| 2138 | |
| 2139 | regs->nip -= 4; |
| 2140 | err = speround_handler(regs); |
| 2141 | if (err == 0) { |
| 2142 | regs->nip += 4; /* skip emulated instruction */ |
| 2143 | emulate_single_step(regs); |
| 2144 | return; |
| 2145 | } |
| 2146 | |
| 2147 | if (err == -EFAULT) { |
| 2148 | /* got an error reading the instruction */ |
| 2149 | _exception(SIGSEGV, regs, SEGV_ACCERR, regs->nip); |
| 2150 | } else if (err == -EINVAL) { |
| 2151 | /* didn't recognize the instruction */ |
| 2152 | printk(KERN_ERR "unrecognized spe instruction " |
| 2153 | "in %s at %lx\n", current->comm, regs->nip); |
| 2154 | } else { |
Eric W. Biederman | aeb1c0f | 2018-04-17 15:30:54 -0500 | [diff] [blame] | 2155 | _exception(SIGFPE, regs, FPE_FLTUNK, regs->nip); |
Liu Yu | 6a800f3 | 2008-10-28 11:50:21 +0800 | [diff] [blame] | 2156 | return; |
| 2157 | } |
| 2158 | } |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 2159 | #endif |
| 2160 | |
Stephen Rothwell | dc1c1ca | 2005-10-01 18:43:42 +1000 | [diff] [blame] | 2161 | /* |
| 2162 | * We enter here if we get an unrecoverable exception, that is, one |
| 2163 | * that happened at a point where the RI (recoverable interrupt) bit |
| 2164 | * in the MSR is 0. This indicates that SRR0/1 are live, and that |
| 2165 | * we therefore lost state by taking this exception. |
| 2166 | */ |
| 2167 | void unrecoverable_exception(struct pt_regs *regs) |
| 2168 | { |
Christophe Leroy | 51423a9 | 2018-09-25 14:10:04 +0000 | [diff] [blame] | 2169 | pr_emerg("Unrecoverable exception %lx at %lx (msr=%lx)\n", |
| 2170 | regs->trap, regs->nip, regs->msr); |
Stephen Rothwell | dc1c1ca | 2005-10-01 18:43:42 +1000 | [diff] [blame] | 2171 | die("Unrecoverable exception", regs, SIGABRT); |
| 2172 | } |
Naveen N. Rao | 15770a1 | 2017-06-29 23:19:19 +0530 | [diff] [blame] | 2173 | NOKPROBE_SYMBOL(unrecoverable_exception); |
Stephen Rothwell | dc1c1ca | 2005-10-01 18:43:42 +1000 | [diff] [blame] | 2174 | |
Jason Gunthorpe | 1e18c17 | 2012-10-05 08:07:15 +0000 | [diff] [blame] | 2175 | #if defined(CONFIG_BOOKE_WDT) || defined(CONFIG_40x) |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 2176 | /* |
| 2177 | * Default handler for a Watchdog exception, |
| 2178 | * spins until a reboot occurs |
| 2179 | */ |
| 2180 | void __attribute__ ((weak)) WatchdogHandler(struct pt_regs *regs) |
| 2181 | { |
| 2182 | /* Generic WatchdogHandler, implement your own */ |
| 2183 | mtspr(SPRN_TCR, mfspr(SPRN_TCR)&(~TCR_WIE)); |
| 2184 | return; |
| 2185 | } |
| 2186 | |
| 2187 | void WatchdogException(struct pt_regs *regs) |
| 2188 | { |
| 2189 | printk (KERN_EMERG "PowerPC Book-E Watchdog Exception\n"); |
| 2190 | WatchdogHandler(regs); |
| 2191 | } |
| 2192 | #endif |
Stephen Rothwell | dc1c1ca | 2005-10-01 18:43:42 +1000 | [diff] [blame] | 2193 | |
Stephen Rothwell | dc1c1ca | 2005-10-01 18:43:42 +1000 | [diff] [blame] | 2194 | /* |
| 2195 | * We enter here if we discover during exception entry that we are |
| 2196 | * running in supervisor mode with a userspace value in the stack pointer. |
| 2197 | */ |
| 2198 | void kernel_bad_stack(struct pt_regs *regs) |
| 2199 | { |
| 2200 | printk(KERN_EMERG "Bad kernel stack pointer %lx at %lx\n", |
| 2201 | regs->gpr[1], regs->nip); |
| 2202 | die("Bad kernel stack pointer", regs, SIGABRT); |
| 2203 | } |
Naveen N. Rao | 15770a1 | 2017-06-29 23:19:19 +0530 | [diff] [blame] | 2204 | NOKPROBE_SYMBOL(kernel_bad_stack); |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 2205 | |
| 2206 | void __init trap_init(void) |
| 2207 | { |
| 2208 | } |
Geert Uytterhoeven | 80947e7 | 2009-05-18 02:10:05 +0000 | [diff] [blame] | 2209 | |
| 2210 | |
| 2211 | #ifdef CONFIG_PPC_EMULATED_STATS |
| 2212 | |
| 2213 | #define WARN_EMULATED_SETUP(type) .type = { .name = #type } |
| 2214 | |
| 2215 | struct ppc_emulated ppc_emulated = { |
| 2216 | #ifdef CONFIG_ALTIVEC |
| 2217 | WARN_EMULATED_SETUP(altivec), |
| 2218 | #endif |
| 2219 | WARN_EMULATED_SETUP(dcba), |
| 2220 | WARN_EMULATED_SETUP(dcbz), |
| 2221 | WARN_EMULATED_SETUP(fp_pair), |
| 2222 | WARN_EMULATED_SETUP(isel), |
| 2223 | WARN_EMULATED_SETUP(mcrxr), |
| 2224 | WARN_EMULATED_SETUP(mfpvr), |
| 2225 | WARN_EMULATED_SETUP(multiple), |
| 2226 | WARN_EMULATED_SETUP(popcntb), |
| 2227 | WARN_EMULATED_SETUP(spe), |
| 2228 | WARN_EMULATED_SETUP(string), |
Scott Wood | a3821b2 | 2013-10-28 22:07:59 -0500 | [diff] [blame] | 2229 | WARN_EMULATED_SETUP(sync), |
Geert Uytterhoeven | 80947e7 | 2009-05-18 02:10:05 +0000 | [diff] [blame] | 2230 | WARN_EMULATED_SETUP(unaligned), |
| 2231 | #ifdef CONFIG_MATH_EMULATION |
| 2232 | WARN_EMULATED_SETUP(math), |
Geert Uytterhoeven | 80947e7 | 2009-05-18 02:10:05 +0000 | [diff] [blame] | 2233 | #endif |
| 2234 | #ifdef CONFIG_VSX |
| 2235 | WARN_EMULATED_SETUP(vsx), |
| 2236 | #endif |
Alexey Kardashevskiy | efcac65 | 2011-03-02 15:18:48 +0000 | [diff] [blame] | 2237 | #ifdef CONFIG_PPC64 |
| 2238 | WARN_EMULATED_SETUP(mfdscr), |
| 2239 | WARN_EMULATED_SETUP(mtdscr), |
Anton Blanchard | f83319d | 2014-03-28 17:01:23 +1100 | [diff] [blame] | 2240 | WARN_EMULATED_SETUP(lq_stq), |
Michael Neuling | 5080332 | 2017-09-15 15:25:48 +1000 | [diff] [blame] | 2241 | WARN_EMULATED_SETUP(lxvw4x), |
| 2242 | WARN_EMULATED_SETUP(lxvh8x), |
| 2243 | WARN_EMULATED_SETUP(lxvd2x), |
| 2244 | WARN_EMULATED_SETUP(lxvb16x), |
Alexey Kardashevskiy | efcac65 | 2011-03-02 15:18:48 +0000 | [diff] [blame] | 2245 | #endif |
Geert Uytterhoeven | 80947e7 | 2009-05-18 02:10:05 +0000 | [diff] [blame] | 2246 | }; |
| 2247 | |
| 2248 | u32 ppc_warn_emulated; |
| 2249 | |
| 2250 | void ppc_warn_emulated_print(const char *type) |
| 2251 | { |
Christian Dietrich | 7646223 | 2011-06-04 05:36:54 +0000 | [diff] [blame] | 2252 | pr_warn_ratelimited("%s used emulated %s instruction\n", current->comm, |
| 2253 | type); |
Geert Uytterhoeven | 80947e7 | 2009-05-18 02:10:05 +0000 | [diff] [blame] | 2254 | } |
| 2255 | |
| 2256 | static int __init ppc_warn_emulated_init(void) |
| 2257 | { |
| 2258 | struct dentry *dir, *d; |
| 2259 | unsigned int i; |
| 2260 | struct ppc_emulated_entry *entries = (void *)&ppc_emulated; |
| 2261 | |
| 2262 | if (!powerpc_debugfs_root) |
| 2263 | return -ENODEV; |
| 2264 | |
| 2265 | dir = debugfs_create_dir("emulated_instructions", |
| 2266 | powerpc_debugfs_root); |
| 2267 | if (!dir) |
| 2268 | return -ENOMEM; |
| 2269 | |
Russell Currey | 57ad583f | 2017-01-12 14:54:13 +1100 | [diff] [blame] | 2270 | d = debugfs_create_u32("do_warn", 0644, dir, |
Geert Uytterhoeven | 80947e7 | 2009-05-18 02:10:05 +0000 | [diff] [blame] | 2271 | &ppc_warn_emulated); |
| 2272 | if (!d) |
| 2273 | goto fail; |
| 2274 | |
| 2275 | for (i = 0; i < sizeof(ppc_emulated)/sizeof(*entries); i++) { |
Russell Currey | 57ad583f | 2017-01-12 14:54:13 +1100 | [diff] [blame] | 2276 | d = debugfs_create_u32(entries[i].name, 0644, dir, |
Geert Uytterhoeven | 80947e7 | 2009-05-18 02:10:05 +0000 | [diff] [blame] | 2277 | (u32 *)&entries[i].val.counter); |
| 2278 | if (!d) |
| 2279 | goto fail; |
| 2280 | } |
| 2281 | |
| 2282 | return 0; |
| 2283 | |
| 2284 | fail: |
| 2285 | debugfs_remove_recursive(dir); |
| 2286 | return -ENOMEM; |
| 2287 | } |
| 2288 | |
| 2289 | device_initcall(ppc_warn_emulated_init); |
| 2290 | |
| 2291 | #endif /* CONFIG_PPC_EMULATED_STATS */ |