blob: a872c64618ad0a6ddf1636beeb0ea14738a10fb4 [file] [log] [blame]
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001/*
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002 * Copyright (C) 1995-1996 Gary Thomas (gdt@linuxppc.org)
Scott Woodfe04b112010-04-08 00:38:22 -05003 * Copyright 2007-2010 Freescale Semiconductor, Inc.
Paul Mackerras14cf11a2005-09-26 16:04:21 +10004 *
5 * This program is free software; you can redistribute it and/or
6 * modify it under the terms of the GNU General Public License
7 * as published by the Free Software Foundation; either version
8 * 2 of the License, or (at your option) any later version.
9 *
10 * Modified by Cort Dougan (cort@cs.nmt.edu)
11 * and Paul Mackerras (paulus@samba.org)
12 */
13
14/*
15 * This file handles the architecture-dependent parts of hardware exceptions
16 */
17
Paul Mackerras14cf11a2005-09-26 16:04:21 +100018#include <linux/errno.h>
19#include <linux/sched.h>
Ingo Molnarb17b0152017-02-08 18:51:35 +010020#include <linux/sched/debug.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100021#include <linux/kernel.h>
22#include <linux/mm.h>
Ram Pai99cd1302018-01-18 17:50:42 -080023#include <linux/pkeys.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100024#include <linux/stddef.h>
25#include <linux/unistd.h>
Paul Mackerras8dad3f92005-10-06 13:27:05 +100026#include <linux/ptrace.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100027#include <linux/user.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100028#include <linux/interrupt.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100029#include <linux/init.h>
Paul Gortmaker8a39b052016-08-16 10:57:34 -040030#include <linux/extable.h>
31#include <linux/module.h> /* print_modules */
Paul Mackerras8dad3f92005-10-06 13:27:05 +100032#include <linux/prctl.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100033#include <linux/delay.h>
34#include <linux/kprobes.h>
Michael Ellermancc532912005-12-04 18:39:43 +110035#include <linux/kexec.h>
Michael Hanselmann5474c122006-06-25 05:47:08 -070036#include <linux/backlight.h>
Jeremy Fitzhardinge73c9cea2006-12-08 03:30:41 -080037#include <linux/bug.h>
Christoph Hellwig1eeb66a2007-05-08 00:27:03 -070038#include <linux/kdebug.h>
Christian Dietrich76462232011-06-04 05:36:54 +000039#include <linux/ratelimit.h>
Li Zhongba12eed2013-05-13 16:16:41 +000040#include <linux/context_tracking.h>
Michael Neuling50803322017-09-15 15:25:48 +100041#include <linux/smp.h>
Nicholas Piggin35adacd2017-12-24 02:49:23 +100042#include <linux/console.h>
43#include <linux/kmsg_dump.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100044
Geert Uytterhoeven80947e72009-05-18 02:10:05 +000045#include <asm/emulated_ops.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100046#include <asm/pgtable.h>
Linus Torvalds7c0f6ba2016-12-24 11:46:01 -080047#include <linux/uaccess.h>
Michael Ellerman7644d582017-02-10 12:04:56 +110048#include <asm/debugfs.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100049#include <asm/io.h>
Paul Mackerras86417782005-10-10 22:37:57 +100050#include <asm/machdep.h>
51#include <asm/rtas.h>
David Gibsonf7f6f4f2005-10-19 14:53:32 +100052#include <asm/pmc.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100053#include <asm/reg.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100054#ifdef CONFIG_PMAC_BACKLIGHT
55#include <asm/backlight.h>
56#endif
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +100057#ifdef CONFIG_PPC64
Paul Mackerras86417782005-10-10 22:37:57 +100058#include <asm/firmware.h>
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +100059#include <asm/processor.h>
Michael Neuling6ce6c622013-05-26 18:09:39 +000060#include <asm/tm.h>
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +100061#endif
David Wilderc0ce7d02006-06-23 15:29:34 -070062#include <asm/kexec.h>
Kumar Gala16c57b32009-02-10 20:10:44 +000063#include <asm/ppc-opcode.h>
Shaohui Xiecce1f102010-11-18 14:57:32 +080064#include <asm/rio.h>
Mahesh Salgaonkarebaeb5a2012-02-16 01:14:45 +000065#include <asm/fadump.h>
David Howellsae3a1972012-03-28 18:30:02 +010066#include <asm/switch_to.h>
Michael Neulingf54db642013-02-13 16:21:39 +000067#include <asm/tm.h>
David Howellsae3a1972012-03-28 18:30:02 +010068#include <asm/debug.h>
Daniel Axtens42f5b4c2016-05-18 11:16:50 +100069#include <asm/asm-prototypes.h>
Mahesh Salgaonkarfd7bacb2016-05-15 09:44:26 +053070#include <asm/hmi.h>
Hongtao Jia4e0e3432013-04-28 13:20:08 +080071#include <sysdev/fsl_pci.h>
Naveen N. Rao6cc89ba2016-11-21 22:36:41 +053072#include <asm/kprobes.h>
Murilo Opsfelder Araujoa99b9c52018-08-01 18:33:20 -030073#include <asm/stacktrace.h>
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +100074
Thiago Jung Bauermannda665882016-11-29 23:45:50 +110075#if defined(CONFIG_DEBUGGER) || defined(CONFIG_KEXEC_CORE)
Anton Blanchard5be34922010-01-12 00:50:14 +000076int (*__debugger)(struct pt_regs *regs) __read_mostly;
77int (*__debugger_ipi)(struct pt_regs *regs) __read_mostly;
78int (*__debugger_bpt)(struct pt_regs *regs) __read_mostly;
79int (*__debugger_sstep)(struct pt_regs *regs) __read_mostly;
80int (*__debugger_iabr_match)(struct pt_regs *regs) __read_mostly;
Michael Neuling9422de32012-12-20 14:06:44 +000081int (*__debugger_break_match)(struct pt_regs *regs) __read_mostly;
Anton Blanchard5be34922010-01-12 00:50:14 +000082int (*__debugger_fault_handler)(struct pt_regs *regs) __read_mostly;
Paul Mackerras14cf11a2005-09-26 16:04:21 +100083
84EXPORT_SYMBOL(__debugger);
85EXPORT_SYMBOL(__debugger_ipi);
86EXPORT_SYMBOL(__debugger_bpt);
87EXPORT_SYMBOL(__debugger_sstep);
88EXPORT_SYMBOL(__debugger_iabr_match);
Michael Neuling9422de32012-12-20 14:06:44 +000089EXPORT_SYMBOL(__debugger_break_match);
Paul Mackerras14cf11a2005-09-26 16:04:21 +100090EXPORT_SYMBOL(__debugger_fault_handler);
91#endif
92
Michael Neuling8b3c34c2013-02-13 16:21:32 +000093/* Transactional Memory trap debug */
94#ifdef TM_DEBUG_SW
95#define TM_DEBUG(x...) printk(KERN_INFO x)
96#else
97#define TM_DEBUG(x...) do { } while(0)
98#endif
99
Murilo Opsfelder Araujo0f642d62018-08-01 18:33:18 -0300100static const char *signame(int signr)
101{
102 switch (signr) {
103 case SIGBUS: return "bus error";
104 case SIGFPE: return "floating point exception";
105 case SIGILL: return "illegal instruction";
106 case SIGSEGV: return "segfault";
107 case SIGTRAP: return "unhandled trap";
108 }
109
110 return "unknown signal";
111}
112
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000113/*
114 * Trap & Exception support
115 */
116
anton@samba.org6031d9d2007-03-20 20:38:12 -0500117#ifdef CONFIG_PMAC_BACKLIGHT
118static void pmac_backlight_unblank(void)
119{
120 mutex_lock(&pmac_backlight_mutex);
121 if (pmac_backlight) {
122 struct backlight_properties *props;
123
124 props = &pmac_backlight->props;
125 props->brightness = props->max_brightness;
126 props->power = FB_BLANK_UNBLANK;
127 backlight_update_status(pmac_backlight);
128 }
129 mutex_unlock(&pmac_backlight_mutex);
130}
131#else
132static inline void pmac_backlight_unblank(void) { }
133#endif
134
Nicholas Piggin6fcd6ba2017-07-19 16:59:11 +1000135/*
136 * If oops/die is expected to crash the machine, return true here.
137 *
138 * This should not be expected to be 100% accurate, there may be
139 * notifiers registered or other unexpected conditions that may bring
140 * down the kernel. Or if the current process in the kernel is holding
141 * locks or has other critical state, the kernel may become effectively
142 * unusable anyway.
143 */
144bool die_will_crash(void)
145{
146 if (should_fadump_crash())
147 return true;
148 if (kexec_should_crash(current))
149 return true;
150 if (in_interrupt() || panic_on_oops ||
151 !current->pid || is_global_init(current))
152 return true;
153
154 return false;
155}
156
Anton Blanchard760ca4d2011-11-30 00:23:13 +0000157static arch_spinlock_t die_lock = __ARCH_SPIN_LOCK_UNLOCKED;
158static int die_owner = -1;
159static unsigned int die_nest_count;
160static int die_counter;
161
Nicholas Piggin35adacd2017-12-24 02:49:23 +1000162extern void panic_flush_kmsg_start(void)
163{
164 /*
165 * These are mostly taken from kernel/panic.c, but tries to do
166 * relatively minimal work. Don't use delay functions (TB may
167 * be broken), don't crash dump (need to set a firmware log),
168 * don't run notifiers. We do want to get some information to
169 * Linux console.
170 */
171 console_verbose();
172 bust_spinlocks(1);
173}
174
175extern void panic_flush_kmsg_end(void)
176{
177 printk_safe_flush_on_panic();
178 kmsg_dump(KMSG_DUMP_PANIC);
179 bust_spinlocks(0);
180 debug_locks_off();
181 console_flush_on_panic();
182}
183
Nicholas Piggin03465f82016-09-16 20:48:08 +1000184static unsigned long oops_begin(struct pt_regs *regs)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000185{
Anton Blanchard760ca4d2011-11-30 00:23:13 +0000186 int cpu;
anton@samba.org34c2a142007-03-20 20:38:13 -0500187 unsigned long flags;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000188
anton@samba.org293e4682007-03-20 20:38:11 -0500189 oops_enter();
190
Anton Blanchard760ca4d2011-11-30 00:23:13 +0000191 /* racy, but better than risking deadlock. */
192 raw_local_irq_save(flags);
193 cpu = smp_processor_id();
194 if (!arch_spin_trylock(&die_lock)) {
195 if (cpu == die_owner)
196 /* nested oops. should stop eventually */;
197 else
198 arch_spin_lock(&die_lock);
anton@samba.org34c2a142007-03-20 20:38:13 -0500199 }
Anton Blanchard760ca4d2011-11-30 00:23:13 +0000200 die_nest_count++;
201 die_owner = cpu;
202 console_verbose();
203 bust_spinlocks(1);
204 if (machine_is(powermac))
205 pmac_backlight_unblank();
206 return flags;
207}
Nicholas Piggin03465f82016-09-16 20:48:08 +1000208NOKPROBE_SYMBOL(oops_begin);
Michael Hanselmann5474c122006-06-25 05:47:08 -0700209
Nicholas Piggin03465f82016-09-16 20:48:08 +1000210static void oops_end(unsigned long flags, struct pt_regs *regs,
Anton Blanchard760ca4d2011-11-30 00:23:13 +0000211 int signr)
212{
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000213 bust_spinlocks(0);
Rusty Russell373d4d02013-01-21 17:17:39 +1030214 add_taint(TAINT_DIE, LOCKDEP_NOW_UNRELIABLE);
Anton Blanchard760ca4d2011-11-30 00:23:13 +0000215 die_nest_count--;
Anton Blanchard58154c82011-11-30 00:23:09 +0000216 oops_exit();
217 printk("\n");
Nicholas Piggin7458e8b2016-11-08 23:14:45 +1100218 if (!die_nest_count) {
Anton Blanchard760ca4d2011-11-30 00:23:13 +0000219 /* Nest count reaches zero, release the lock. */
Nicholas Piggin7458e8b2016-11-08 23:14:45 +1100220 die_owner = -1;
Anton Blanchard760ca4d2011-11-30 00:23:13 +0000221 arch_spin_unlock(&die_lock);
Nicholas Piggin7458e8b2016-11-08 23:14:45 +1100222 }
Anton Blanchard760ca4d2011-11-30 00:23:13 +0000223 raw_local_irq_restore(flags);
David Wilderc0ce7d02006-06-23 15:29:34 -0700224
Nicholas Piggind40b6762018-03-27 01:01:16 +1000225 /*
226 * system_reset_excption handles debugger, crash dump, panic, for 0x100
227 */
228 if (TRAP(regs) == 0x100)
229 return;
230
Mahesh Salgaonkarebaeb5a2012-02-16 01:14:45 +0000231 crash_fadump(regs, "die oops");
232
Nicholas Piggin4388c9b2017-07-05 13:56:27 +1000233 if (kexec_should_crash(current))
David Wilderc0ce7d02006-06-23 15:29:34 -0700234 crash_kexec(regs);
Anton Blanchard9b00ac02011-11-30 00:23:10 +0000235
Anton Blanchard760ca4d2011-11-30 00:23:13 +0000236 if (!signr)
237 return;
238
Anton Blanchard58154c82011-11-30 00:23:09 +0000239 /*
240 * While our oops output is serialised by a spinlock, output
241 * from panic() called below can race and corrupt it. If we
242 * know we are going to panic, delay for 1 second so we have a
243 * chance to get clean backtraces from all CPUs that are oopsing.
244 */
245 if (in_interrupt() || panic_on_oops || !current->pid ||
246 is_global_init(current)) {
247 mdelay(MSEC_PER_SEC);
248 }
249
Hormscea6a4b2006-07-30 03:03:34 -0700250 if (panic_on_oops)
Horms012c4372006-08-13 23:24:22 -0700251 panic("Fatal exception");
Anton Blanchard760ca4d2011-11-30 00:23:13 +0000252 do_exit(signr);
253}
Nicholas Piggin03465f82016-09-16 20:48:08 +1000254NOKPROBE_SYMBOL(oops_end);
Hormscea6a4b2006-07-30 03:03:34 -0700255
Nicholas Piggin03465f82016-09-16 20:48:08 +1000256static int __die(const char *str, struct pt_regs *regs, long err)
Anton Blanchard760ca4d2011-11-30 00:23:13 +0000257{
258 printk("Oops: %s, sig: %ld [#%d]\n", str, err, ++die_counter);
Michael Ellerman2e82ca32017-08-23 23:56:21 +1000259
Michael Ellerman18405132019-01-10 22:57:36 +1100260 printk("%s PAGE_SIZE=%luK%s%s%s%s%s %s\n",
Michael Ellerman78227442019-01-10 22:57:35 +1100261 IS_ENABLED(CONFIG_CPU_LITTLE_ENDIAN) ? "LE" : "BE",
Michael Ellerman18405132019-01-10 22:57:36 +1100262 PAGE_SIZE / 1024,
Michael Ellerman78227442019-01-10 22:57:35 +1100263 IS_ENABLED(CONFIG_PREEMPT) ? " PREEMPT" : "",
264 IS_ENABLED(CONFIG_SMP) ? " SMP" : "",
265 IS_ENABLED(CONFIG_SMP) ? (" NR_CPUS=" __stringify(NR_CPUS)) : "",
266 debug_pagealloc_enabled() ? " DEBUG_PAGEALLOC" : "",
267 IS_ENABLED(CONFIG_NUMA) ? " NUMA" : "",
268 ppc_md.name ? ppc_md.name : "");
Anton Blanchard760ca4d2011-11-30 00:23:13 +0000269
270 if (notify_die(DIE_OOPS, str, regs, err, 255, SIGSEGV) == NOTIFY_STOP)
271 return 1;
272
273 print_modules();
274 show_regs(regs);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000275
276 return 0;
277}
Nicholas Piggin03465f82016-09-16 20:48:08 +1000278NOKPROBE_SYMBOL(__die);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000279
Anton Blanchard760ca4d2011-11-30 00:23:13 +0000280void die(const char *str, struct pt_regs *regs, long err)
281{
Nicholas Piggin6f44b202016-11-08 23:14:44 +1100282 unsigned long flags;
Anton Blanchard760ca4d2011-11-30 00:23:13 +0000283
Nicholas Piggind40b6762018-03-27 01:01:16 +1000284 /*
285 * system_reset_excption handles debugger, crash dump, panic, for 0x100
286 */
287 if (TRAP(regs) != 0x100) {
288 if (debugger(regs))
289 return;
290 }
Nicholas Piggin6f44b202016-11-08 23:14:44 +1100291
292 flags = oops_begin(regs);
Anton Blanchard760ca4d2011-11-30 00:23:13 +0000293 if (__die(str, regs, err))
294 err = 0;
295 oops_end(flags, regs, err);
296}
Naveen N. Rao15770a12017-06-29 23:19:19 +0530297NOKPROBE_SYMBOL(die);
Anton Blanchard760ca4d2011-11-30 00:23:13 +0000298
Eric W. Biedermanefc463a2018-04-16 14:18:26 -0500299void user_single_step_report(struct pt_regs *regs)
Oleg Nesterov25baa352009-12-15 16:47:18 -0800300{
Eric W. Biedermanefc463a2018-04-16 14:18:26 -0500301 force_sig_fault(SIGTRAP, TRAP_TRACE, (void __user *)regs->nip, current);
Oleg Nesterov25baa352009-12-15 16:47:18 -0800302}
303
Murilo Opsfelder Araujo658b0f92018-08-01 18:33:15 -0300304static void show_signal_msg(int signr, struct pt_regs *regs, int code,
305 unsigned long addr)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000306{
Michael Ellerman997dd262018-08-16 15:27:47 +1000307 static DEFINE_RATELIMIT_STATE(rs, DEFAULT_RATELIMIT_INTERVAL,
308 DEFAULT_RATELIMIT_BURST);
309
310 if (!show_unhandled_signals)
Murilo Opsfelder Araujo35a52a12018-08-01 18:33:16 -0300311 return;
312
313 if (!unhandled_signal(current, signr))
314 return;
315
Michael Ellerman997dd262018-08-16 15:27:47 +1000316 if (!__ratelimit(&rs))
317 return;
318
Murilo Opsfelder Araujo0f642d62018-08-01 18:33:18 -0300319 pr_info("%s[%d]: %s (%d) at %lx nip %lx lr %lx code %x",
320 current->comm, current->pid, signame(signr), signr,
Murilo Opsfelder Araujo49d8f202018-08-01 18:33:17 -0300321 addr, regs->nip, regs->link, code);
Murilo Opsfelder Araujo0f642d62018-08-01 18:33:18 -0300322
323 print_vma_addr(KERN_CONT " in ", regs->nip);
324
325 pr_cont("\n");
Murilo Opsfelder Araujoa99b9c52018-08-01 18:33:20 -0300326
327 show_user_instructions(regs);
Murilo Opsfelder Araujo658b0f92018-08-01 18:33:15 -0300328}
329
Eric W. Biederman2c44ce22018-09-18 09:37:28 +0200330static bool exception_common(int signr, struct pt_regs *regs, int code,
331 unsigned long addr)
Murilo Opsfelder Araujo658b0f92018-08-01 18:33:15 -0300332{
Murilo Opsfelder Araujo658b0f92018-08-01 18:33:15 -0300333 if (!user_mode(regs)) {
334 die("Exception in kernel mode", regs, signr);
Eric W. Biederman2c44ce22018-09-18 09:37:28 +0200335 return false;
Murilo Opsfelder Araujo658b0f92018-08-01 18:33:15 -0300336 }
337
338 show_signal_msg(signr, regs, code, addr);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000339
Benjamin Herrenschmidta3512b22012-05-08 13:38:50 +1000340 if (arch_irqs_disabled() && !arch_irq_disabled_regs(regs))
Benjamin Herrenschmidt9f2f79e2012-03-01 15:47:44 +1100341 local_irq_enable();
342
Ananth N Mavinakayanahalli41ab5262012-08-23 21:27:09 +0000343 current->thread.trap_nr = code;
Thiago Jung Bauermannc5cc1f42018-01-18 17:50:43 -0800344
345 /*
346 * Save all the pkey registers AMR/IAMR/UAMOR. Eg: Core dumps need
347 * to capture the content, if the task gets killed.
348 */
349 thread_pkey_regs_save(&current->thread);
350
Eric W. Biederman2c44ce22018-09-18 09:37:28 +0200351 return true;
352}
353
Eric W. Biederman5d8fb8a2018-09-18 10:56:25 +0200354void _exception_pkey(struct pt_regs *regs, unsigned long addr, int key)
Eric W. Biederman2c44ce22018-09-18 09:37:28 +0200355{
Eric W. Biederman5d8fb8a2018-09-18 10:56:25 +0200356 if (!exception_common(SIGSEGV, regs, SEGV_PKUERR, addr))
Eric W. Biederman2c44ce22018-09-18 09:37:28 +0200357 return;
358
Eric W. Biederman77c70722018-09-18 11:26:32 +0200359 force_sig_pkuerr((void __user *) addr, key);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000360}
361
Ram Pai99cd1302018-01-18 17:50:42 -0800362void _exception(int signr, struct pt_regs *regs, int code, unsigned long addr)
363{
Eric W. Biedermanc1c7c852018-09-18 09:43:32 +0200364 if (!exception_common(signr, regs, code, addr))
365 return;
366
367 force_sig_fault(signr, code, (void __user *)addr, current);
Ram Pai99cd1302018-01-18 17:50:42 -0800368}
369
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000370void system_reset_exception(struct pt_regs *regs)
371{
Nicholas Piggin2b4f3ac2016-12-20 04:30:07 +1000372 /*
373 * Avoid crashes in case of nested NMI exceptions. Recoverability
374 * is determined by RI and in_nmi
375 */
376 bool nested = in_nmi();
377 if (!nested)
378 nmi_enter();
379
Nicholas Pigginca41ad42017-08-01 22:00:53 +1000380 __this_cpu_inc(irq_stat.sreset_irqs);
381
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000382 /* See if any machine dependent calls */
Arnd Bergmannc902be72006-01-04 19:55:53 +0000383 if (ppc_md.system_reset_exception) {
384 if (ppc_md.system_reset_exception(regs))
Nicholas Pigginc4f3b522016-12-20 04:30:05 +1000385 goto out;
Arnd Bergmannc902be72006-01-04 19:55:53 +0000386 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000387
Nicholas Piggin4388c9b2017-07-05 13:56:27 +1000388 if (debugger(regs))
389 goto out;
390
391 /*
392 * A system reset is a request to dump, so we always send
393 * it through the crashdump code (if fadump or kdump are
394 * registered).
395 */
396 crash_fadump(regs, "System Reset");
397
398 crash_kexec(regs);
399
400 /*
401 * We aren't the primary crash CPU. We need to send it
402 * to a holding pattern to avoid it ending up in the panic
403 * code.
404 */
405 crash_kexec_secondary(regs);
406
407 /*
408 * No debugger or crash dump registered, print logs then
409 * panic.
410 */
Nicholas Piggin4552d122017-12-24 02:49:22 +1000411 die("System Reset", regs, SIGABRT);
Nicholas Piggin4388c9b2017-07-05 13:56:27 +1000412
413 mdelay(2*MSEC_PER_SEC); /* Wait a little while for others to print */
414 add_taint(TAINT_DIE, LOCKDEP_NOW_UNRELIABLE);
415 nmi_panic(regs, "System Reset");
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000416
Nicholas Pigginc4f3b522016-12-20 04:30:05 +1000417out:
418#ifdef CONFIG_PPC_BOOK3S_64
419 BUG_ON(get_paca()->in_nmi == 0);
420 if (get_paca()->in_nmi > 1)
Nicholas Piggin4388c9b2017-07-05 13:56:27 +1000421 nmi_panic(regs, "Unrecoverable nested System Reset");
Nicholas Pigginc4f3b522016-12-20 04:30:05 +1000422#endif
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000423 /* Must die if the interrupt is not recoverable */
424 if (!(regs->msr & MSR_RI))
Nicholas Piggin4388c9b2017-07-05 13:56:27 +1000425 nmi_panic(regs, "Unrecoverable System Reset");
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000426
Nicholas Piggin2b4f3ac2016-12-20 04:30:07 +1000427 if (!nested)
428 nmi_exit();
429
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000430 /* What should we do here? We could issue a shutdown or hard reset. */
431}
Mahesh Salgaonkar1e9b4502013-10-30 20:04:08 +0530432
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000433/*
434 * I/O accesses can cause machine checks on powermacs.
435 * Check if the NIP corresponds to the address of a sync
436 * instruction for which there is an entry in the exception
437 * table.
438 * Note that the 601 only takes a machine check on TEA
439 * (transfer error ack) signal assertion, and does not
440 * set any of the top 16 bits of SRR1.
441 * -- paulus.
442 */
443static inline int check_io_access(struct pt_regs *regs)
444{
Benjamin Herrenschmidt68a64352006-11-13 09:27:39 +1100445#ifdef CONFIG_PPC32
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000446 unsigned long msr = regs->msr;
447 const struct exception_table_entry *entry;
448 unsigned int *nip = (unsigned int *)regs->nip;
449
450 if (((msr & 0xffff0000) == 0 || (msr & (0x80000 | 0x40000)))
451 && (entry = search_exception_tables(regs->nip)) != NULL) {
452 /*
453 * Check that it's a sync instruction, or somewhere
454 * in the twi; isync; nop sequence that inb/inw/inl uses.
455 * As the address is in the exception table
456 * we should be able to read the instr there.
457 * For the debug message, we look at the preceding
458 * load or store.
459 */
Christophe Leroyddc6cd02016-05-17 14:01:39 +0200460 if (*nip == PPC_INST_NOP)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000461 nip -= 2;
Christophe Leroyddc6cd02016-05-17 14:01:39 +0200462 else if (*nip == PPC_INST_ISYNC)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000463 --nip;
Christophe Leroyddc6cd02016-05-17 14:01:39 +0200464 if (*nip == PPC_INST_SYNC || (*nip >> 26) == OP_TRAP) {
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000465 unsigned int rb;
466
467 --nip;
468 rb = (*nip >> 11) & 0x1f;
469 printk(KERN_DEBUG "%s bad port %lx at %p\n",
470 (*nip & 0x100)? "OUT to": "IN from",
471 regs->gpr[rb] - _IO_BASE, nip);
472 regs->msr |= MSR_RI;
Nicholas Piggin61a92f72016-10-14 16:47:31 +1100473 regs->nip = extable_fixup(entry);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000474 return 1;
475 }
476 }
Benjamin Herrenschmidt68a64352006-11-13 09:27:39 +1100477#endif /* CONFIG_PPC32 */
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000478 return 0;
479}
480
Dave Kleikamp172ae2e2010-02-08 11:50:57 +0000481#ifdef CONFIG_PPC_ADV_DEBUG_REGS
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000482/* On 4xx, the reason for the machine check or program exception
483 is in the ESR. */
484#define get_reason(regs) ((regs)->dsisr)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000485#define REASON_FP ESR_FP
486#define REASON_ILLEGAL (ESR_PIL | ESR_PUO)
487#define REASON_PRIVILEGED ESR_PPR
488#define REASON_TRAP ESR_PTR
489
490/* single-step stuff */
Bharat Bhushan51ae8d42013-07-04 11:45:46 +0530491#define single_stepping(regs) (current->thread.debug.dbcr0 & DBCR0_IC)
492#define clear_single_step(regs) (current->thread.debug.dbcr0 &= ~DBCR0_IC)
Matt Evans0e524e72018-03-26 17:55:21 +0100493#define clear_br_trace(regs) do {} while(0)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000494#else
495/* On non-4xx, the reason for the machine check or program
496 exception is in the MSR. */
497#define get_reason(regs) ((regs)->msr)
Michael Ellermand30a5a52017-08-08 16:39:25 +1000498#define REASON_TM SRR1_PROGTM
499#define REASON_FP SRR1_PROGFPE
500#define REASON_ILLEGAL SRR1_PROGILL
501#define REASON_PRIVILEGED SRR1_PROGPRIV
502#define REASON_TRAP SRR1_PROGTRAP
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000503
504#define single_stepping(regs) ((regs)->msr & MSR_SE)
505#define clear_single_step(regs) ((regs)->msr &= ~MSR_SE)
Matt Evans0e524e72018-03-26 17:55:21 +0100506#define clear_br_trace(regs) ((regs)->msr &= ~MSR_BE)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000507#endif
508
Michael Ellerman0d0935b2017-08-08 16:39:21 +1000509#if defined(CONFIG_E500)
Scott Woodfe04b112010-04-08 00:38:22 -0500510int machine_check_e500mc(struct pt_regs *regs)
511{
512 unsigned long mcsr = mfspr(SPRN_MCSR);
Matt Webera4e89ff2017-06-28 11:14:29 -0500513 unsigned long pvr = mfspr(SPRN_PVR);
Scott Woodfe04b112010-04-08 00:38:22 -0500514 unsigned long reason = mcsr;
515 int recoverable = 1;
516
Scott Wood82a9a482011-06-16 14:09:17 -0500517 if (reason & MCSR_LD) {
Shaohui Xiecce1f102010-11-18 14:57:32 +0800518 recoverable = fsl_rio_mcheck_exception(regs);
519 if (recoverable == 1)
520 goto silent_out;
521 }
522
Scott Woodfe04b112010-04-08 00:38:22 -0500523 printk("Machine check in kernel mode.\n");
524 printk("Caused by (from MCSR=%lx): ", reason);
525
526 if (reason & MCSR_MCP)
Christophe Leroy422123c2018-10-15 07:20:45 +0000527 pr_cont("Machine Check Signal\n");
Scott Woodfe04b112010-04-08 00:38:22 -0500528
529 if (reason & MCSR_ICPERR) {
Christophe Leroy422123c2018-10-15 07:20:45 +0000530 pr_cont("Instruction Cache Parity Error\n");
Scott Woodfe04b112010-04-08 00:38:22 -0500531
532 /*
533 * This is recoverable by invalidating the i-cache.
534 */
535 mtspr(SPRN_L1CSR1, mfspr(SPRN_L1CSR1) | L1CSR1_ICFI);
536 while (mfspr(SPRN_L1CSR1) & L1CSR1_ICFI)
537 ;
538
539 /*
540 * This will generally be accompanied by an instruction
541 * fetch error report -- only treat MCSR_IF as fatal
542 * if it wasn't due to an L1 parity error.
543 */
544 reason &= ~MCSR_IF;
545 }
546
547 if (reason & MCSR_DCPERR_MC) {
Christophe Leroy422123c2018-10-15 07:20:45 +0000548 pr_cont("Data Cache Parity Error\n");
Kumar Gala37caf9f2011-08-27 06:14:23 -0500549
550 /*
551 * In write shadow mode we auto-recover from the error, but it
552 * may still get logged and cause a machine check. We should
553 * only treat the non-write shadow case as non-recoverable.
554 */
Matt Webera4e89ff2017-06-28 11:14:29 -0500555 /* On e6500 core, L1 DCWS (Data cache write shadow mode) bit
556 * is not implemented but L1 data cache always runs in write
557 * shadow mode. Hence on data cache parity errors HW will
558 * automatically invalidate the L1 Data Cache.
559 */
560 if (PVR_VER(pvr) != PVR_VER_E6500) {
561 if (!(mfspr(SPRN_L1CSR2) & L1CSR2_DCWS))
562 recoverable = 0;
563 }
Scott Woodfe04b112010-04-08 00:38:22 -0500564 }
565
566 if (reason & MCSR_L2MMU_MHIT) {
Christophe Leroy422123c2018-10-15 07:20:45 +0000567 pr_cont("Hit on multiple TLB entries\n");
Scott Woodfe04b112010-04-08 00:38:22 -0500568 recoverable = 0;
569 }
570
571 if (reason & MCSR_NMI)
Christophe Leroy422123c2018-10-15 07:20:45 +0000572 pr_cont("Non-maskable interrupt\n");
Scott Woodfe04b112010-04-08 00:38:22 -0500573
574 if (reason & MCSR_IF) {
Christophe Leroy422123c2018-10-15 07:20:45 +0000575 pr_cont("Instruction Fetch Error Report\n");
Scott Woodfe04b112010-04-08 00:38:22 -0500576 recoverable = 0;
577 }
578
579 if (reason & MCSR_LD) {
Christophe Leroy422123c2018-10-15 07:20:45 +0000580 pr_cont("Load Error Report\n");
Scott Woodfe04b112010-04-08 00:38:22 -0500581 recoverable = 0;
582 }
583
584 if (reason & MCSR_ST) {
Christophe Leroy422123c2018-10-15 07:20:45 +0000585 pr_cont("Store Error Report\n");
Scott Woodfe04b112010-04-08 00:38:22 -0500586 recoverable = 0;
587 }
588
589 if (reason & MCSR_LDG) {
Christophe Leroy422123c2018-10-15 07:20:45 +0000590 pr_cont("Guarded Load Error Report\n");
Scott Woodfe04b112010-04-08 00:38:22 -0500591 recoverable = 0;
592 }
593
594 if (reason & MCSR_TLBSYNC)
Christophe Leroy422123c2018-10-15 07:20:45 +0000595 pr_cont("Simultaneous tlbsync operations\n");
Scott Woodfe04b112010-04-08 00:38:22 -0500596
597 if (reason & MCSR_BSL2_ERR) {
Christophe Leroy422123c2018-10-15 07:20:45 +0000598 pr_cont("Level 2 Cache Error\n");
Scott Woodfe04b112010-04-08 00:38:22 -0500599 recoverable = 0;
600 }
601
602 if (reason & MCSR_MAV) {
603 u64 addr;
604
605 addr = mfspr(SPRN_MCAR);
606 addr |= (u64)mfspr(SPRN_MCARU) << 32;
607
Christophe Leroy422123c2018-10-15 07:20:45 +0000608 pr_cont("Machine Check %s Address: %#llx\n",
Scott Woodfe04b112010-04-08 00:38:22 -0500609 reason & MCSR_MEA ? "Effective" : "Physical", addr);
610 }
611
Shaohui Xiecce1f102010-11-18 14:57:32 +0800612silent_out:
Scott Woodfe04b112010-04-08 00:38:22 -0500613 mtspr(SPRN_MCSR, mcsr);
614 return mfspr(SPRN_MCSR) == 0 && recoverable;
615}
616
Benjamin Herrenschmidt47c0bd12007-12-21 15:39:21 +1100617int machine_check_e500(struct pt_regs *regs)
618{
Michael Ellerman42bff232017-08-08 16:39:22 +1000619 unsigned long reason = mfspr(SPRN_MCSR);
Benjamin Herrenschmidt47c0bd12007-12-21 15:39:21 +1100620
Shaohui Xiecce1f102010-11-18 14:57:32 +0800621 if (reason & MCSR_BUS_RBERR) {
622 if (fsl_rio_mcheck_exception(regs))
623 return 1;
Hongtao Jia4e0e3432013-04-28 13:20:08 +0800624 if (fsl_pci_mcheck_exception(regs))
625 return 1;
Shaohui Xiecce1f102010-11-18 14:57:32 +0800626 }
627
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000628 printk("Machine check in kernel mode.\n");
629 printk("Caused by (from MCSR=%lx): ", reason);
630
631 if (reason & MCSR_MCP)
Christophe Leroy422123c2018-10-15 07:20:45 +0000632 pr_cont("Machine Check Signal\n");
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000633 if (reason & MCSR_ICPERR)
Christophe Leroy422123c2018-10-15 07:20:45 +0000634 pr_cont("Instruction Cache Parity Error\n");
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000635 if (reason & MCSR_DCP_PERR)
Christophe Leroy422123c2018-10-15 07:20:45 +0000636 pr_cont("Data Cache Push Parity Error\n");
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000637 if (reason & MCSR_DCPERR)
Christophe Leroy422123c2018-10-15 07:20:45 +0000638 pr_cont("Data Cache Parity Error\n");
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000639 if (reason & MCSR_BUS_IAERR)
Christophe Leroy422123c2018-10-15 07:20:45 +0000640 pr_cont("Bus - Instruction Address Error\n");
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000641 if (reason & MCSR_BUS_RAERR)
Christophe Leroy422123c2018-10-15 07:20:45 +0000642 pr_cont("Bus - Read Address Error\n");
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000643 if (reason & MCSR_BUS_WAERR)
Christophe Leroy422123c2018-10-15 07:20:45 +0000644 pr_cont("Bus - Write Address Error\n");
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000645 if (reason & MCSR_BUS_IBERR)
Christophe Leroy422123c2018-10-15 07:20:45 +0000646 pr_cont("Bus - Instruction Data Error\n");
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000647 if (reason & MCSR_BUS_RBERR)
Christophe Leroy422123c2018-10-15 07:20:45 +0000648 pr_cont("Bus - Read Data Bus Error\n");
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000649 if (reason & MCSR_BUS_WBERR)
Christophe Leroy422123c2018-10-15 07:20:45 +0000650 pr_cont("Bus - Write Data Bus Error\n");
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000651 if (reason & MCSR_BUS_IPERR)
Christophe Leroy422123c2018-10-15 07:20:45 +0000652 pr_cont("Bus - Instruction Parity Error\n");
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000653 if (reason & MCSR_BUS_RPERR)
Christophe Leroy422123c2018-10-15 07:20:45 +0000654 pr_cont("Bus - Read Parity Error\n");
Benjamin Herrenschmidt47c0bd12007-12-21 15:39:21 +1100655
656 return 0;
657}
Kumar Gala4490c062010-10-08 08:32:11 -0500658
659int machine_check_generic(struct pt_regs *regs)
660{
661 return 0;
662}
Benjamin Herrenschmidt47c0bd12007-12-21 15:39:21 +1100663#elif defined(CONFIG_E200)
664int machine_check_e200(struct pt_regs *regs)
665{
Michael Ellerman42bff232017-08-08 16:39:22 +1000666 unsigned long reason = mfspr(SPRN_MCSR);
Benjamin Herrenschmidt47c0bd12007-12-21 15:39:21 +1100667
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000668 printk("Machine check in kernel mode.\n");
669 printk("Caused by (from MCSR=%lx): ", reason);
670
671 if (reason & MCSR_MCP)
Christophe Leroy422123c2018-10-15 07:20:45 +0000672 pr_cont("Machine Check Signal\n");
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000673 if (reason & MCSR_CP_PERR)
Christophe Leroy422123c2018-10-15 07:20:45 +0000674 pr_cont("Cache Push Parity Error\n");
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000675 if (reason & MCSR_CPERR)
Christophe Leroy422123c2018-10-15 07:20:45 +0000676 pr_cont("Cache Parity Error\n");
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000677 if (reason & MCSR_EXCP_ERR)
Christophe Leroy422123c2018-10-15 07:20:45 +0000678 pr_cont("ISI, ITLB, or Bus Error on first instruction fetch for an exception handler\n");
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000679 if (reason & MCSR_BUS_IRERR)
Christophe Leroy422123c2018-10-15 07:20:45 +0000680 pr_cont("Bus - Read Bus Error on instruction fetch\n");
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000681 if (reason & MCSR_BUS_DRERR)
Christophe Leroy422123c2018-10-15 07:20:45 +0000682 pr_cont("Bus - Read Bus Error on data load\n");
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000683 if (reason & MCSR_BUS_WRERR)
Christophe Leroy422123c2018-10-15 07:20:45 +0000684 pr_cont("Bus - Write Bus Error on buffered store or cache line push\n");
Benjamin Herrenschmidt47c0bd12007-12-21 15:39:21 +1100685
686 return 0;
687}
Michael Ellerman7f3f8192017-08-08 16:39:23 +1000688#elif defined(CONFIG_PPC32)
Benjamin Herrenschmidt47c0bd12007-12-21 15:39:21 +1100689int machine_check_generic(struct pt_regs *regs)
690{
Michael Ellerman42bff232017-08-08 16:39:22 +1000691 unsigned long reason = regs->msr;
Benjamin Herrenschmidt47c0bd12007-12-21 15:39:21 +1100692
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000693 printk("Machine check in kernel mode.\n");
694 printk("Caused by (from SRR1=%lx): ", reason);
695 switch (reason & 0x601F0000) {
696 case 0x80000:
Christophe Leroy422123c2018-10-15 07:20:45 +0000697 pr_cont("Machine check signal\n");
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000698 break;
699 case 0: /* for 601 */
700 case 0x40000:
701 case 0x140000: /* 7450 MSS error and TEA */
Christophe Leroy422123c2018-10-15 07:20:45 +0000702 pr_cont("Transfer error ack signal\n");
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000703 break;
704 case 0x20000:
Christophe Leroy422123c2018-10-15 07:20:45 +0000705 pr_cont("Data parity error signal\n");
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000706 break;
707 case 0x10000:
Christophe Leroy422123c2018-10-15 07:20:45 +0000708 pr_cont("Address parity error signal\n");
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000709 break;
710 case 0x20000000:
Christophe Leroy422123c2018-10-15 07:20:45 +0000711 pr_cont("L1 Data Cache error\n");
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000712 break;
713 case 0x40000000:
Christophe Leroy422123c2018-10-15 07:20:45 +0000714 pr_cont("L1 Instruction Cache error\n");
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000715 break;
716 case 0x00100000:
Christophe Leroy422123c2018-10-15 07:20:45 +0000717 pr_cont("L2 data cache parity error\n");
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000718 break;
719 default:
Christophe Leroy422123c2018-10-15 07:20:45 +0000720 pr_cont("Unknown values in msr\n");
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000721 }
Olof Johansson75918a42007-09-21 05:11:20 +1000722 return 0;
723}
Benjamin Herrenschmidt47c0bd12007-12-21 15:39:21 +1100724#endif /* everything else */
Olof Johansson75918a42007-09-21 05:11:20 +1000725
726void machine_check_exception(struct pt_regs *regs)
727{
728 int recover = 0;
Nicholas Pigginb96672d2017-07-19 16:59:12 +1000729 bool nested = in_nmi();
730 if (!nested)
731 nmi_enter();
Olof Johansson75918a42007-09-21 05:11:20 +1000732
Michal Suchanek8a03e812018-09-26 14:24:30 +0200733 __this_cpu_inc(irq_stat.mce_exceptions);
Anton Blanchard89713ed2010-01-31 20:34:06 +0000734
Mahesh Salgaonkard93b0ac2017-04-18 22:08:17 +0530735 add_taint(TAINT_MACHINE_CHECK, LOCKDEP_NOW_UNRELIABLE);
736
Benjamin Herrenschmidt47c0bd12007-12-21 15:39:21 +1100737 /* See if any machine dependent calls. In theory, we would want
738 * to call the CPU first, and call the ppc_md. one if the CPU
739 * one returns a positive number. However there is existing code
740 * that assumes the board gets a first chance, so let's keep it
741 * that way for now and fix things later. --BenH.
742 */
Olof Johansson75918a42007-09-21 05:11:20 +1000743 if (ppc_md.machine_check_exception)
744 recover = ppc_md.machine_check_exception(regs);
Benjamin Herrenschmidt47c0bd12007-12-21 15:39:21 +1100745 else if (cur_cpu_spec->machine_check)
746 recover = cur_cpu_spec->machine_check(regs);
Olof Johansson75918a42007-09-21 05:11:20 +1000747
Benjamin Herrenschmidt47c0bd12007-12-21 15:39:21 +1100748 if (recover > 0)
Li Zhongba12eed2013-05-13 16:16:41 +0000749 goto bail;
Olof Johansson75918a42007-09-21 05:11:20 +1000750
Anton Blancharda4435062011-01-11 19:45:31 +0000751 if (debugger_fault_handler(regs))
Li Zhongba12eed2013-05-13 16:16:41 +0000752 goto bail;
Olof Johansson75918a42007-09-21 05:11:20 +1000753
754 if (check_io_access(regs))
Li Zhongba12eed2013-05-13 16:16:41 +0000755 goto bail;
Olof Johansson75918a42007-09-21 05:11:20 +1000756
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000757 /* Must die if the interrupt is not recoverable */
758 if (!(regs->msr & MSR_RI))
Nicholas Pigginb96672d2017-07-19 16:59:12 +1000759 nmi_panic(regs, "Unrecoverable Machine check");
Li Zhongba12eed2013-05-13 16:16:41 +0000760
Christophe Leroydaf00ae72018-10-13 09:16:22 +0000761 if (!nested)
762 nmi_exit();
763
764 die("Machine check", regs, SIGBUS);
765
766 return;
767
Li Zhongba12eed2013-05-13 16:16:41 +0000768bail:
Nicholas Pigginb96672d2017-07-19 16:59:12 +1000769 if (!nested)
770 nmi_exit();
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000771}
772
773void SMIException(struct pt_regs *regs)
774{
775 die("System Management Interrupt", regs, SIGABRT);
776}
777
Michael Neuling50803322017-09-15 15:25:48 +1000778#ifdef CONFIG_VSX
779static void p9_hmi_special_emu(struct pt_regs *regs)
780{
781 unsigned int ra, rb, t, i, sel, instr, rc;
782 const void __user *addr;
783 u8 vbuf[16], *vdst;
784 unsigned long ea, msr, msr_mask;
785 bool swap;
786
787 if (__get_user_inatomic(instr, (unsigned int __user *)regs->nip))
788 return;
789
790 /*
791 * lxvb16x opcode: 0x7c0006d8
792 * lxvd2x opcode: 0x7c000698
793 * lxvh8x opcode: 0x7c000658
794 * lxvw4x opcode: 0x7c000618
795 */
796 if ((instr & 0xfc00073e) != 0x7c000618) {
797 pr_devel("HMI vec emu: not vector CI %i:%s[%d] nip=%016lx"
798 " instr=%08x\n",
799 smp_processor_id(), current->comm, current->pid,
800 regs->nip, instr);
801 return;
802 }
803
804 /* Grab vector registers into the task struct */
805 msr = regs->msr; /* Grab msr before we flush the bits */
806 flush_vsx_to_thread(current);
807 enable_kernel_altivec();
808
809 /*
810 * Is userspace running with a different endian (this is rare but
811 * not impossible)
812 */
813 swap = (msr & MSR_LE) != (MSR_KERNEL & MSR_LE);
814
815 /* Decode the instruction */
816 ra = (instr >> 16) & 0x1f;
817 rb = (instr >> 11) & 0x1f;
818 t = (instr >> 21) & 0x1f;
819 if (instr & 1)
820 vdst = (u8 *)&current->thread.vr_state.vr[t];
821 else
822 vdst = (u8 *)&current->thread.fp_state.fpr[t][0];
823
824 /* Grab the vector address */
825 ea = regs->gpr[rb] + (ra ? regs->gpr[ra] : 0);
826 if (is_32bit_task())
827 ea &= 0xfffffffful;
828 addr = (__force const void __user *)ea;
829
830 /* Check it */
Linus Torvalds96d4f262019-01-03 18:57:57 -0800831 if (!access_ok(addr, 16)) {
Michael Neuling50803322017-09-15 15:25:48 +1000832 pr_devel("HMI vec emu: bad access %i:%s[%d] nip=%016lx"
833 " instr=%08x addr=%016lx\n",
834 smp_processor_id(), current->comm, current->pid,
835 regs->nip, instr, (unsigned long)addr);
836 return;
837 }
838
839 /* Read the vector */
840 rc = 0;
841 if ((unsigned long)addr & 0xfUL)
842 /* unaligned case */
843 rc = __copy_from_user_inatomic(vbuf, addr, 16);
844 else
845 __get_user_atomic_128_aligned(vbuf, addr, rc);
846 if (rc) {
847 pr_devel("HMI vec emu: page fault %i:%s[%d] nip=%016lx"
848 " instr=%08x addr=%016lx\n",
849 smp_processor_id(), current->comm, current->pid,
850 regs->nip, instr, (unsigned long)addr);
851 return;
852 }
853
854 pr_devel("HMI vec emu: emulated vector CI %i:%s[%d] nip=%016lx"
855 " instr=%08x addr=%016lx\n",
856 smp_processor_id(), current->comm, current->pid, regs->nip,
857 instr, (unsigned long) addr);
858
859 /* Grab instruction "selector" */
860 sel = (instr >> 6) & 3;
861
862 /*
863 * Check to make sure the facility is actually enabled. This
864 * could happen if we get a false positive hit.
865 *
866 * lxvd2x/lxvw4x always check MSR VSX sel = 0,2
867 * lxvh8x/lxvb16x check MSR VSX or VEC depending on VSR used sel = 1,3
868 */
869 msr_mask = MSR_VSX;
870 if ((sel & 1) && (instr & 1)) /* lxvh8x & lxvb16x + VSR >= 32 */
871 msr_mask = MSR_VEC;
872 if (!(msr & msr_mask)) {
873 pr_devel("HMI vec emu: MSR fac clear %i:%s[%d] nip=%016lx"
874 " instr=%08x msr:%016lx\n",
875 smp_processor_id(), current->comm, current->pid,
876 regs->nip, instr, msr);
877 return;
878 }
879
880 /* Do logging here before we modify sel based on endian */
881 switch (sel) {
882 case 0: /* lxvw4x */
883 PPC_WARN_EMULATED(lxvw4x, regs);
884 break;
885 case 1: /* lxvh8x */
886 PPC_WARN_EMULATED(lxvh8x, regs);
887 break;
888 case 2: /* lxvd2x */
889 PPC_WARN_EMULATED(lxvd2x, regs);
890 break;
891 case 3: /* lxvb16x */
892 PPC_WARN_EMULATED(lxvb16x, regs);
893 break;
894 }
895
896#ifdef __LITTLE_ENDIAN__
897 /*
898 * An LE kernel stores the vector in the task struct as an LE
899 * byte array (effectively swapping both the components and
900 * the content of the components). Those instructions expect
901 * the components to remain in ascending address order, so we
902 * swap them back.
903 *
904 * If we are running a BE user space, the expectation is that
905 * of a simple memcpy, so forcing the emulation to look like
906 * a lxvb16x should do the trick.
907 */
908 if (swap)
909 sel = 3;
910
911 switch (sel) {
912 case 0: /* lxvw4x */
913 for (i = 0; i < 4; i++)
914 ((u32 *)vdst)[i] = ((u32 *)vbuf)[3-i];
915 break;
916 case 1: /* lxvh8x */
917 for (i = 0; i < 8; i++)
918 ((u16 *)vdst)[i] = ((u16 *)vbuf)[7-i];
919 break;
920 case 2: /* lxvd2x */
921 for (i = 0; i < 2; i++)
922 ((u64 *)vdst)[i] = ((u64 *)vbuf)[1-i];
923 break;
924 case 3: /* lxvb16x */
925 for (i = 0; i < 16; i++)
926 vdst[i] = vbuf[15-i];
927 break;
928 }
929#else /* __LITTLE_ENDIAN__ */
930 /* On a big endian kernel, a BE userspace only needs a memcpy */
931 if (!swap)
932 sel = 3;
933
934 /* Otherwise, we need to swap the content of the components */
935 switch (sel) {
936 case 0: /* lxvw4x */
937 for (i = 0; i < 4; i++)
938 ((u32 *)vdst)[i] = cpu_to_le32(((u32 *)vbuf)[i]);
939 break;
940 case 1: /* lxvh8x */
941 for (i = 0; i < 8; i++)
942 ((u16 *)vdst)[i] = cpu_to_le16(((u16 *)vbuf)[i]);
943 break;
944 case 2: /* lxvd2x */
945 for (i = 0; i < 2; i++)
946 ((u64 *)vdst)[i] = cpu_to_le64(((u64 *)vbuf)[i]);
947 break;
948 case 3: /* lxvb16x */
949 memcpy(vdst, vbuf, 16);
950 break;
951 }
952#endif /* !__LITTLE_ENDIAN__ */
953
954 /* Go to next instruction */
955 regs->nip += 4;
956}
957#endif /* CONFIG_VSX */
958
Mahesh Salgaonkar0869b6f2014-07-29 18:40:01 +0530959void handle_hmi_exception(struct pt_regs *regs)
960{
961 struct pt_regs *old_regs;
962
963 old_regs = set_irq_regs(regs);
964 irq_enter();
965
Michael Neuling50803322017-09-15 15:25:48 +1000966#ifdef CONFIG_VSX
967 /* Real mode flagged P9 special emu is needed */
968 if (local_paca->hmi_p9_special_emu) {
969 local_paca->hmi_p9_special_emu = 0;
970
971 /*
972 * We don't want to take page faults while doing the
973 * emulation, we just replay the instruction if necessary.
974 */
975 pagefault_disable();
976 p9_hmi_special_emu(regs);
977 pagefault_enable();
978 }
979#endif /* CONFIG_VSX */
980
Mahesh Salgaonkar0869b6f2014-07-29 18:40:01 +0530981 if (ppc_md.handle_hmi_exception)
982 ppc_md.handle_hmi_exception(regs);
983
984 irq_exit();
985 set_irq_regs(old_regs);
986}
987
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +1000988void unknown_exception(struct pt_regs *regs)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000989{
Li Zhongba12eed2013-05-13 16:16:41 +0000990 enum ctx_state prev_state = exception_enter();
991
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000992 printk("Bad trap at PC: %lx, SR: %lx, vector=%lx\n",
993 regs->nip, regs->msr, regs->trap);
994
Eric W. Biedermane821fa422018-04-17 17:10:34 -0500995 _exception(SIGTRAP, regs, TRAP_UNK, 0);
Li Zhongba12eed2013-05-13 16:16:41 +0000996
997 exception_exit(prev_state);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000998}
999
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001000void instruction_breakpoint_exception(struct pt_regs *regs)
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001001{
Li Zhongba12eed2013-05-13 16:16:41 +00001002 enum ctx_state prev_state = exception_enter();
1003
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001004 if (notify_die(DIE_IABR_MATCH, "iabr_match", regs, 5,
1005 5, SIGTRAP) == NOTIFY_STOP)
Li Zhongba12eed2013-05-13 16:16:41 +00001006 goto bail;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001007 if (debugger_iabr_match(regs))
Li Zhongba12eed2013-05-13 16:16:41 +00001008 goto bail;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001009 _exception(SIGTRAP, regs, TRAP_BRKPT, regs->nip);
Li Zhongba12eed2013-05-13 16:16:41 +00001010
1011bail:
1012 exception_exit(prev_state);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001013}
1014
1015void RunModeException(struct pt_regs *regs)
1016{
Eric W. Biedermane821fa422018-04-17 17:10:34 -05001017 _exception(SIGTRAP, regs, TRAP_UNK, 0);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001018}
1019
Nicholas Piggin03465f82016-09-16 20:48:08 +10001020void single_step_exception(struct pt_regs *regs)
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001021{
Li Zhongba12eed2013-05-13 16:16:41 +00001022 enum ctx_state prev_state = exception_enter();
1023
K.Prasad2538c2d2010-06-15 11:35:31 +05301024 clear_single_step(regs);
Matt Evans0e524e72018-03-26 17:55:21 +01001025 clear_br_trace(regs);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001026
Naveen N. Rao6cc89ba2016-11-21 22:36:41 +05301027 if (kprobe_post_handler(regs))
1028 return;
1029
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001030 if (notify_die(DIE_SSTEP, "single_step", regs, 5,
1031 5, SIGTRAP) == NOTIFY_STOP)
Li Zhongba12eed2013-05-13 16:16:41 +00001032 goto bail;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001033 if (debugger_sstep(regs))
Li Zhongba12eed2013-05-13 16:16:41 +00001034 goto bail;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001035
1036 _exception(SIGTRAP, regs, TRAP_TRACE, regs->nip);
Li Zhongba12eed2013-05-13 16:16:41 +00001037
1038bail:
1039 exception_exit(prev_state);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001040}
Nicholas Piggin03465f82016-09-16 20:48:08 +10001041NOKPROBE_SYMBOL(single_step_exception);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001042
1043/*
1044 * After we have successfully emulated an instruction, we have to
1045 * check if the instruction was being single-stepped, and if so,
1046 * pretend we got a single-step exception. This was pointed out
1047 * by Kumar Gala. -- paulus
1048 */
Paul Mackerras8dad3f92005-10-06 13:27:05 +10001049static void emulate_single_step(struct pt_regs *regs)
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001050{
K.Prasad2538c2d2010-06-15 11:35:31 +05301051 if (single_stepping(regs))
1052 single_step_exception(regs);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001053}
1054
Kumar Gala5fad2932007-02-07 01:47:59 -06001055static inline int __parse_fpscr(unsigned long fpscr)
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001056{
Eric W. Biedermanaeb1c0f2018-04-17 15:30:54 -05001057 int ret = FPE_FLTUNK;
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001058
1059 /* Invalid operation */
1060 if ((fpscr & FPSCR_VE) && (fpscr & FPSCR_VX))
Kumar Gala5fad2932007-02-07 01:47:59 -06001061 ret = FPE_FLTINV;
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001062
1063 /* Overflow */
1064 else if ((fpscr & FPSCR_OE) && (fpscr & FPSCR_OX))
Kumar Gala5fad2932007-02-07 01:47:59 -06001065 ret = FPE_FLTOVF;
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001066
1067 /* Underflow */
1068 else if ((fpscr & FPSCR_UE) && (fpscr & FPSCR_UX))
Kumar Gala5fad2932007-02-07 01:47:59 -06001069 ret = FPE_FLTUND;
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001070
1071 /* Divide by zero */
1072 else if ((fpscr & FPSCR_ZE) && (fpscr & FPSCR_ZX))
Kumar Gala5fad2932007-02-07 01:47:59 -06001073 ret = FPE_FLTDIV;
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001074
1075 /* Inexact result */
1076 else if ((fpscr & FPSCR_XE) && (fpscr & FPSCR_XX))
Kumar Gala5fad2932007-02-07 01:47:59 -06001077 ret = FPE_FLTRES;
1078
1079 return ret;
1080}
1081
1082static void parse_fpe(struct pt_regs *regs)
1083{
1084 int code = 0;
1085
1086 flush_fp_to_thread(current);
1087
Paul Mackerrasde79f7b2013-09-10 20:20:42 +10001088 code = __parse_fpscr(current->thread.fp_state.fpscr);
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001089
1090 _exception(SIGFPE, regs, code, regs->nip);
1091}
1092
1093/*
1094 * Illegal instruction emulation support. Originally written to
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001095 * provide the PVR to user applications using the mfspr rd, PVR.
1096 * Return non-zero if we can't emulate, or -EFAULT if the associated
1097 * memory access caused an access fault. Return zero on success.
1098 *
1099 * There are a couple of ways to do this, either "decode" the instruction
1100 * or directly match lots of bits. In this case, matching lots of
1101 * bits is faster and easier.
Paul Mackerras86417782005-10-10 22:37:57 +10001102 *
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001103 */
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001104static int emulate_string_inst(struct pt_regs *regs, u32 instword)
1105{
1106 u8 rT = (instword >> 21) & 0x1f;
1107 u8 rA = (instword >> 16) & 0x1f;
1108 u8 NB_RB = (instword >> 11) & 0x1f;
1109 u32 num_bytes;
1110 unsigned long EA;
1111 int pos = 0;
1112
1113 /* Early out if we are an invalid form of lswx */
Kumar Gala16c57b32009-02-10 20:10:44 +00001114 if ((instword & PPC_INST_STRING_MASK) == PPC_INST_LSWX)
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001115 if ((rT == rA) || (rT == NB_RB))
1116 return -EINVAL;
1117
1118 EA = (rA == 0) ? 0 : regs->gpr[rA];
1119
Kumar Gala16c57b32009-02-10 20:10:44 +00001120 switch (instword & PPC_INST_STRING_MASK) {
1121 case PPC_INST_LSWX:
1122 case PPC_INST_STSWX:
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001123 EA += NB_RB;
1124 num_bytes = regs->xer & 0x7f;
1125 break;
Kumar Gala16c57b32009-02-10 20:10:44 +00001126 case PPC_INST_LSWI:
1127 case PPC_INST_STSWI:
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001128 num_bytes = (NB_RB == 0) ? 32 : NB_RB;
1129 break;
1130 default:
1131 return -EINVAL;
1132 }
1133
1134 while (num_bytes != 0)
1135 {
1136 u8 val;
1137 u32 shift = 8 * (3 - (pos & 0x3));
1138
James Yang80aa0fb2013-06-25 11:41:05 -05001139 /* if process is 32-bit, clear upper 32 bits of EA */
1140 if ((regs->msr & MSR_64BIT) == 0)
1141 EA &= 0xFFFFFFFF;
1142
Kumar Gala16c57b32009-02-10 20:10:44 +00001143 switch ((instword & PPC_INST_STRING_MASK)) {
1144 case PPC_INST_LSWX:
1145 case PPC_INST_LSWI:
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001146 if (get_user(val, (u8 __user *)EA))
1147 return -EFAULT;
1148 /* first time updating this reg,
1149 * zero it out */
1150 if (pos == 0)
1151 regs->gpr[rT] = 0;
1152 regs->gpr[rT] |= val << shift;
1153 break;
Kumar Gala16c57b32009-02-10 20:10:44 +00001154 case PPC_INST_STSWI:
1155 case PPC_INST_STSWX:
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001156 val = regs->gpr[rT] >> shift;
1157 if (put_user(val, (u8 __user *)EA))
1158 return -EFAULT;
1159 break;
1160 }
1161 /* move EA to next address */
1162 EA += 1;
1163 num_bytes--;
1164
1165 /* manage our position within the register */
1166 if (++pos == 4) {
1167 pos = 0;
1168 if (++rT == 32)
1169 rT = 0;
1170 }
1171 }
1172
1173 return 0;
1174}
1175
Will Schmidtc3412dc2006-08-30 13:11:38 -05001176static int emulate_popcntb_inst(struct pt_regs *regs, u32 instword)
1177{
1178 u32 ra,rs;
1179 unsigned long tmp;
1180
1181 ra = (instword >> 16) & 0x1f;
1182 rs = (instword >> 21) & 0x1f;
1183
1184 tmp = regs->gpr[rs];
1185 tmp = tmp - ((tmp >> 1) & 0x5555555555555555ULL);
1186 tmp = (tmp & 0x3333333333333333ULL) + ((tmp >> 2) & 0x3333333333333333ULL);
1187 tmp = (tmp + (tmp >> 4)) & 0x0f0f0f0f0f0f0f0fULL;
1188 regs->gpr[ra] = tmp;
1189
1190 return 0;
1191}
1192
Kumar Galac1469f12007-11-19 21:35:29 -06001193static int emulate_isel(struct pt_regs *regs, u32 instword)
1194{
1195 u8 rT = (instword >> 21) & 0x1f;
1196 u8 rA = (instword >> 16) & 0x1f;
1197 u8 rB = (instword >> 11) & 0x1f;
1198 u8 BC = (instword >> 6) & 0x1f;
1199 u8 bit;
1200 unsigned long tmp;
1201
1202 tmp = (rA == 0) ? 0 : regs->gpr[rA];
1203 bit = (regs->ccr >> (31 - BC)) & 0x1;
1204
1205 regs->gpr[rT] = bit ? tmp : regs->gpr[rB];
1206
1207 return 0;
1208}
1209
Michael Neuling6ce6c622013-05-26 18:09:39 +00001210#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
1211static inline bool tm_abort_check(struct pt_regs *regs, int cause)
1212{
1213 /* If we're emulating a load/store in an active transaction, we cannot
1214 * emulate it as the kernel operates in transaction suspended context.
1215 * We need to abort the transaction. This creates a persistent TM
1216 * abort so tell the user what caused it with a new code.
1217 */
1218 if (MSR_TM_TRANSACTIONAL(regs->msr)) {
1219 tm_enable();
1220 tm_abort(cause);
1221 return true;
1222 }
1223 return false;
1224}
1225#else
1226static inline bool tm_abort_check(struct pt_regs *regs, int reason)
1227{
1228 return false;
1229}
1230#endif
1231
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001232static int emulate_instruction(struct pt_regs *regs)
1233{
1234 u32 instword;
1235 u32 rd;
1236
Anton Blanchard4288e342013-08-07 02:01:47 +10001237 if (!user_mode(regs))
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001238 return -EINVAL;
1239 CHECK_FULL_REGS(regs);
1240
1241 if (get_user(instword, (u32 __user *)(regs->nip)))
1242 return -EFAULT;
1243
1244 /* Emulate the mfspr rD, PVR. */
Kumar Gala16c57b32009-02-10 20:10:44 +00001245 if ((instword & PPC_INST_MFSPR_PVR_MASK) == PPC_INST_MFSPR_PVR) {
Anton Blanchardeecff812009-10-27 18:46:55 +00001246 PPC_WARN_EMULATED(mfpvr, regs);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001247 rd = (instword >> 21) & 0x1f;
1248 regs->gpr[rd] = mfspr(SPRN_PVR);
1249 return 0;
1250 }
1251
1252 /* Emulating the dcba insn is just a no-op. */
Geert Uytterhoeven80947e72009-05-18 02:10:05 +00001253 if ((instword & PPC_INST_DCBA_MASK) == PPC_INST_DCBA) {
Anton Blanchardeecff812009-10-27 18:46:55 +00001254 PPC_WARN_EMULATED(dcba, regs);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001255 return 0;
Geert Uytterhoeven80947e72009-05-18 02:10:05 +00001256 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001257
1258 /* Emulate the mcrxr insn. */
Kumar Gala16c57b32009-02-10 20:10:44 +00001259 if ((instword & PPC_INST_MCRXR_MASK) == PPC_INST_MCRXR) {
Paul Mackerras86417782005-10-10 22:37:57 +10001260 int shift = (instword >> 21) & 0x1c;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001261 unsigned long msk = 0xf0000000UL >> shift;
1262
Anton Blanchardeecff812009-10-27 18:46:55 +00001263 PPC_WARN_EMULATED(mcrxr, regs);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001264 regs->ccr = (regs->ccr & ~msk) | ((regs->xer >> shift) & msk);
1265 regs->xer &= ~0xf0000000UL;
1266 return 0;
1267 }
1268
1269 /* Emulate load/store string insn. */
Geert Uytterhoeven80947e72009-05-18 02:10:05 +00001270 if ((instword & PPC_INST_STRING_GEN_MASK) == PPC_INST_STRING) {
Michael Neuling6ce6c622013-05-26 18:09:39 +00001271 if (tm_abort_check(regs,
1272 TM_CAUSE_EMULATE | TM_CAUSE_PERSISTENT))
1273 return -EINVAL;
Anton Blanchardeecff812009-10-27 18:46:55 +00001274 PPC_WARN_EMULATED(string, regs);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001275 return emulate_string_inst(regs, instword);
Geert Uytterhoeven80947e72009-05-18 02:10:05 +00001276 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001277
Will Schmidtc3412dc2006-08-30 13:11:38 -05001278 /* Emulate the popcntb (Population Count Bytes) instruction. */
Kumar Gala16c57b32009-02-10 20:10:44 +00001279 if ((instword & PPC_INST_POPCNTB_MASK) == PPC_INST_POPCNTB) {
Anton Blanchardeecff812009-10-27 18:46:55 +00001280 PPC_WARN_EMULATED(popcntb, regs);
Will Schmidtc3412dc2006-08-30 13:11:38 -05001281 return emulate_popcntb_inst(regs, instword);
1282 }
1283
Kumar Galac1469f12007-11-19 21:35:29 -06001284 /* Emulate isel (Integer Select) instruction */
Kumar Gala16c57b32009-02-10 20:10:44 +00001285 if ((instword & PPC_INST_ISEL_MASK) == PPC_INST_ISEL) {
Anton Blanchardeecff812009-10-27 18:46:55 +00001286 PPC_WARN_EMULATED(isel, regs);
Kumar Galac1469f12007-11-19 21:35:29 -06001287 return emulate_isel(regs, instword);
1288 }
1289
James Yang9863c282013-07-03 16:26:47 -05001290 /* Emulate sync instruction variants */
1291 if ((instword & PPC_INST_SYNC_MASK) == PPC_INST_SYNC) {
1292 PPC_WARN_EMULATED(sync, regs);
1293 asm volatile("sync");
1294 return 0;
1295 }
1296
Alexey Kardashevskiyefcac652011-03-02 15:18:48 +00001297#ifdef CONFIG_PPC64
1298 /* Emulate the mfspr rD, DSCR. */
Anton Blanchard73d2fb72013-05-01 20:06:33 +00001299 if ((((instword & PPC_INST_MFSPR_DSCR_USER_MASK) ==
1300 PPC_INST_MFSPR_DSCR_USER) ||
1301 ((instword & PPC_INST_MFSPR_DSCR_MASK) ==
1302 PPC_INST_MFSPR_DSCR)) &&
Alexey Kardashevskiyefcac652011-03-02 15:18:48 +00001303 cpu_has_feature(CPU_FTR_DSCR)) {
1304 PPC_WARN_EMULATED(mfdscr, regs);
1305 rd = (instword >> 21) & 0x1f;
1306 regs->gpr[rd] = mfspr(SPRN_DSCR);
1307 return 0;
1308 }
1309 /* Emulate the mtspr DSCR, rD. */
Anton Blanchard73d2fb72013-05-01 20:06:33 +00001310 if ((((instword & PPC_INST_MTSPR_DSCR_USER_MASK) ==
1311 PPC_INST_MTSPR_DSCR_USER) ||
1312 ((instword & PPC_INST_MTSPR_DSCR_MASK) ==
1313 PPC_INST_MTSPR_DSCR)) &&
Alexey Kardashevskiyefcac652011-03-02 15:18:48 +00001314 cpu_has_feature(CPU_FTR_DSCR)) {
1315 PPC_WARN_EMULATED(mtdscr, regs);
1316 rd = (instword >> 21) & 0x1f;
Anton Blanchard00ca0de2012-09-03 16:48:46 +00001317 current->thread.dscr = regs->gpr[rd];
Alexey Kardashevskiyefcac652011-03-02 15:18:48 +00001318 current->thread.dscr_inherit = 1;
Anton Blanchard00ca0de2012-09-03 16:48:46 +00001319 mtspr(SPRN_DSCR, current->thread.dscr);
Alexey Kardashevskiyefcac652011-03-02 15:18:48 +00001320 return 0;
1321 }
1322#endif
1323
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001324 return -EINVAL;
1325}
1326
Jeremy Fitzhardinge73c9cea2006-12-08 03:30:41 -08001327int is_valid_bugaddr(unsigned long addr)
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001328{
Jeremy Fitzhardinge73c9cea2006-12-08 03:30:41 -08001329 return is_kernel_addr(addr);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001330}
1331
Kevin Hao3a3b5aa2013-07-14 16:40:07 +08001332#ifdef CONFIG_MATH_EMULATION
1333static int emulate_math(struct pt_regs *regs)
1334{
1335 int ret;
1336 extern int do_mathemu(struct pt_regs *regs);
1337
1338 ret = do_mathemu(regs);
1339 if (ret >= 0)
1340 PPC_WARN_EMULATED(math, regs);
1341
1342 switch (ret) {
1343 case 0:
1344 emulate_single_step(regs);
1345 return 0;
1346 case 1: {
1347 int code = 0;
Paul Mackerrasde79f7b2013-09-10 20:20:42 +10001348 code = __parse_fpscr(current->thread.fp_state.fpscr);
Kevin Hao3a3b5aa2013-07-14 16:40:07 +08001349 _exception(SIGFPE, regs, code, regs->nip);
1350 return 0;
1351 }
1352 case -EFAULT:
1353 _exception(SIGSEGV, regs, SEGV_MAPERR, regs->nip);
1354 return 0;
1355 }
1356
1357 return -1;
1358}
1359#else
1360static inline int emulate_math(struct pt_regs *regs) { return -1; }
1361#endif
1362
Nicholas Piggin03465f82016-09-16 20:48:08 +10001363void program_check_exception(struct pt_regs *regs)
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001364{
Li Zhongba12eed2013-05-13 16:16:41 +00001365 enum ctx_state prev_state = exception_enter();
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001366 unsigned int reason = get_reason(regs);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001367
Kim Phillipsaa42c692006-12-08 02:43:30 -06001368 /* We can now get here via a FP Unavailable exception if the core
Kumar Gala04903a32007-02-07 01:13:32 -06001369 * has no FPU, in that case the reason flags will be 0 */
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001370
1371 if (reason & REASON_FP) {
1372 /* IEEE FP exception */
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001373 parse_fpe(regs);
Li Zhongba12eed2013-05-13 16:16:41 +00001374 goto bail;
Paul Mackerras8dad3f92005-10-06 13:27:05 +10001375 }
1376 if (reason & REASON_TRAP) {
Balbir Singha4c3f902016-02-18 13:48:01 +11001377 unsigned long bugaddr;
Jason Wesselba797b22010-05-20 21:04:25 -05001378 /* Debugger is first in line to stop recursive faults in
1379 * rcu_lock, notify_die, or atomic_notifier_call_chain */
1380 if (debugger_bpt(regs))
Li Zhongba12eed2013-05-13 16:16:41 +00001381 goto bail;
Jason Wesselba797b22010-05-20 21:04:25 -05001382
Naveen N. Rao6cc89ba2016-11-21 22:36:41 +05301383 if (kprobe_handler(regs))
1384 goto bail;
1385
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001386 /* trap exception */
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001387 if (notify_die(DIE_BPT, "breakpoint", regs, 5, 5, SIGTRAP)
1388 == NOTIFY_STOP)
Li Zhongba12eed2013-05-13 16:16:41 +00001389 goto bail;
Jeremy Fitzhardinge73c9cea2006-12-08 03:30:41 -08001390
Balbir Singha4c3f902016-02-18 13:48:01 +11001391 bugaddr = regs->nip;
1392 /*
1393 * Fixup bugaddr for BUG_ON() in real mode
1394 */
1395 if (!is_kernel_addr(bugaddr) && !(regs->msr & MSR_IR))
1396 bugaddr += PAGE_OFFSET;
1397
Jeremy Fitzhardinge73c9cea2006-12-08 03:30:41 -08001398 if (!(regs->msr & MSR_PR) && /* not user-mode */
Balbir Singha4c3f902016-02-18 13:48:01 +11001399 report_bug(bugaddr, regs) == BUG_TRAP_TYPE_WARN) {
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001400 regs->nip += 4;
Li Zhongba12eed2013-05-13 16:16:41 +00001401 goto bail;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001402 }
Paul Mackerras8dad3f92005-10-06 13:27:05 +10001403 _exception(SIGTRAP, regs, TRAP_BRKPT, regs->nip);
Li Zhongba12eed2013-05-13 16:16:41 +00001404 goto bail;
Paul Mackerras8dad3f92005-10-06 13:27:05 +10001405 }
Michael Neulingbc2a9402013-02-13 16:21:40 +00001406#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
1407 if (reason & REASON_TM) {
1408 /* This is a TM "Bad Thing Exception" program check.
1409 * This occurs when:
1410 * - An rfid/hrfid/mtmsrd attempts to cause an illegal
1411 * transition in TM states.
1412 * - A trechkpt is attempted when transactional.
1413 * - A treclaim is attempted when non transactional.
1414 * - A tend is illegally attempted.
1415 * - writing a TM SPR when transactional.
Michael Ellerman632f05742017-10-12 15:45:25 +11001416 *
1417 * If usermode caused this, it's done something illegal and
Michael Neulingbc2a9402013-02-13 16:21:40 +00001418 * gets a SIGILL slap on the wrist. We call it an illegal
1419 * operand to distinguish from the instruction just being bad
1420 * (e.g. executing a 'tend' on a CPU without TM!); it's an
1421 * illegal /placement/ of a valid instruction.
1422 */
1423 if (user_mode(regs)) {
1424 _exception(SIGILL, regs, ILL_ILLOPN, regs->nip);
Li Zhongba12eed2013-05-13 16:16:41 +00001425 goto bail;
Michael Neulingbc2a9402013-02-13 16:21:40 +00001426 } else {
1427 printk(KERN_EMERG "Unexpected TM Bad Thing exception "
Breno Leitao11be3952018-11-26 18:11:59 -02001428 "at %lx (msr 0x%lx) tm_scratch=%llx\n",
1429 regs->nip, regs->msr, get_paca()->tm_scratch);
Michael Neulingbc2a9402013-02-13 16:21:40 +00001430 die("Unrecoverable exception", regs, SIGABRT);
1431 }
1432 }
1433#endif
Paul Mackerras8dad3f92005-10-06 13:27:05 +10001434
Michael Ellermanb3f6a452013-08-15 15:22:19 +10001435 /*
1436 * If we took the program check in the kernel skip down to sending a
1437 * SIGILL. The subsequent cases all relate to emulating instructions
1438 * which we should only do for userspace. We also do not want to enable
1439 * interrupts for kernel faults because that might lead to further
1440 * faults, and loose the context of the original exception.
1441 */
1442 if (!user_mode(regs))
1443 goto sigill;
1444
Benjamin Herrenschmidta3512b22012-05-08 13:38:50 +10001445 /* We restore the interrupt state now */
1446 if (!arch_irq_disabled_regs(regs))
1447 local_irq_enable();
Paul Mackerrascd8a5672006-03-03 17:11:40 +11001448
Kumar Gala04903a32007-02-07 01:13:32 -06001449 /* (reason & REASON_ILLEGAL) would be the obvious thing here,
1450 * but there seems to be a hardware bug on the 405GP (RevD)
1451 * that means ESR is sometimes set incorrectly - either to
1452 * ESR_DST (!?) or 0. In the process of chasing this with the
1453 * hardware people - not sure if it can happen on any illegal
1454 * instruction or only on FP instructions, whether there is a
Benjamin Herrenschmidt4e63f8e2013-06-09 17:01:24 +10001455 * pattern to occurrences etc. -dgibson 31/Mar/2003
1456 */
Kevin Hao3a3b5aa2013-07-14 16:40:07 +08001457 if (!emulate_math(regs))
Li Zhongba12eed2013-05-13 16:16:41 +00001458 goto bail;
Kumar Gala04903a32007-02-07 01:13:32 -06001459
Paul Mackerras8dad3f92005-10-06 13:27:05 +10001460 /* Try to emulate it if we should. */
1461 if (reason & (REASON_ILLEGAL | REASON_PRIVILEGED)) {
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001462 switch (emulate_instruction(regs)) {
1463 case 0:
1464 regs->nip += 4;
1465 emulate_single_step(regs);
Li Zhongba12eed2013-05-13 16:16:41 +00001466 goto bail;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001467 case -EFAULT:
1468 _exception(SIGSEGV, regs, SEGV_MAPERR, regs->nip);
Li Zhongba12eed2013-05-13 16:16:41 +00001469 goto bail;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001470 }
1471 }
Paul Mackerras8dad3f92005-10-06 13:27:05 +10001472
Michael Ellermanb3f6a452013-08-15 15:22:19 +10001473sigill:
Paul Mackerras8dad3f92005-10-06 13:27:05 +10001474 if (reason & REASON_PRIVILEGED)
1475 _exception(SIGILL, regs, ILL_PRVOPC, regs->nip);
1476 else
1477 _exception(SIGILL, regs, ILL_ILLOPC, regs->nip);
Li Zhongba12eed2013-05-13 16:16:41 +00001478
1479bail:
1480 exception_exit(prev_state);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001481}
Nicholas Piggin03465f82016-09-16 20:48:08 +10001482NOKPROBE_SYMBOL(program_check_exception);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001483
Paul Mackerrasbf593902013-06-14 20:07:41 +10001484/*
1485 * This occurs when running in hypervisor mode on POWER6 or later
1486 * and an illegal instruction is encountered.
1487 */
Nicholas Piggin03465f82016-09-16 20:48:08 +10001488void emulation_assist_interrupt(struct pt_regs *regs)
Paul Mackerrasbf593902013-06-14 20:07:41 +10001489{
1490 regs->msr |= REASON_ILLEGAL;
1491 program_check_exception(regs);
1492}
Nicholas Piggin03465f82016-09-16 20:48:08 +10001493NOKPROBE_SYMBOL(emulation_assist_interrupt);
Paul Mackerrasbf593902013-06-14 20:07:41 +10001494
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001495void alignment_exception(struct pt_regs *regs)
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001496{
Li Zhongba12eed2013-05-13 16:16:41 +00001497 enum ctx_state prev_state = exception_enter();
Benjamin Herrenschmidt4393c4f2006-11-01 15:11:39 +11001498 int sig, code, fixed = 0;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001499
Benjamin Herrenschmidta3512b22012-05-08 13:38:50 +10001500 /* We restore the interrupt state now */
1501 if (!arch_irq_disabled_regs(regs))
1502 local_irq_enable();
1503
Michael Neuling6ce6c622013-05-26 18:09:39 +00001504 if (tm_abort_check(regs, TM_CAUSE_ALIGNMENT | TM_CAUSE_PERSISTENT))
1505 goto bail;
1506
Paul Mackerrase9370ae2006-06-07 16:15:39 +10001507 /* we don't implement logging of alignment exceptions */
1508 if (!(current->thread.align_ctl & PR_UNALIGN_SIGBUS))
1509 fixed = fix_alignment(regs);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001510
1511 if (fixed == 1) {
1512 regs->nip += 4; /* skip over emulated instruction */
1513 emulate_single_step(regs);
Li Zhongba12eed2013-05-13 16:16:41 +00001514 goto bail;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001515 }
1516
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001517 /* Operand address was bad */
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001518 if (fixed == -EFAULT) {
Benjamin Herrenschmidt4393c4f2006-11-01 15:11:39 +11001519 sig = SIGSEGV;
1520 code = SEGV_ACCERR;
1521 } else {
1522 sig = SIGBUS;
1523 code = BUS_ADRALN;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001524 }
Benjamin Herrenschmidt4393c4f2006-11-01 15:11:39 +11001525 if (user_mode(regs))
1526 _exception(sig, regs, code, regs->dar);
1527 else
1528 bad_page_fault(regs, regs->dar, sig);
Li Zhongba12eed2013-05-13 16:16:41 +00001529
1530bail:
1531 exception_exit(prev_state);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001532}
1533
1534void StackOverflow(struct pt_regs *regs)
1535{
1536 printk(KERN_CRIT "Kernel stack overflow in process %p, r1=%lx\n",
1537 current, regs->gpr[1]);
1538 debugger(regs);
1539 show_regs(regs);
1540 panic("kernel stack overflow");
1541}
1542
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001543void kernel_fp_unavailable_exception(struct pt_regs *regs)
1544{
Li Zhongba12eed2013-05-13 16:16:41 +00001545 enum ctx_state prev_state = exception_enter();
1546
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001547 printk(KERN_EMERG "Unrecoverable FP Unavailable Exception "
1548 "%lx at %lx\n", regs->trap, regs->nip);
1549 die("Unrecoverable FP Unavailable Exception", regs, SIGABRT);
Li Zhongba12eed2013-05-13 16:16:41 +00001550
1551 exception_exit(prev_state);
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001552}
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001553
1554void altivec_unavailable_exception(struct pt_regs *regs)
1555{
Li Zhongba12eed2013-05-13 16:16:41 +00001556 enum ctx_state prev_state = exception_enter();
1557
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001558 if (user_mode(regs)) {
1559 /* A user program has executed an altivec instruction,
1560 but this kernel doesn't support altivec. */
1561 _exception(SIGILL, regs, ILL_ILLOPC, regs->nip);
Li Zhongba12eed2013-05-13 16:16:41 +00001562 goto bail;
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001563 }
Anton Blanchard6c4841c2006-10-13 11:41:00 +10001564
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001565 printk(KERN_EMERG "Unrecoverable VMX/Altivec Unavailable Exception "
1566 "%lx at %lx\n", regs->trap, regs->nip);
1567 die("Unrecoverable VMX/Altivec Unavailable Exception", regs, SIGABRT);
Li Zhongba12eed2013-05-13 16:16:41 +00001568
1569bail:
1570 exception_exit(prev_state);
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001571}
1572
Michael Neulingce48b212008-06-25 14:07:18 +10001573void vsx_unavailable_exception(struct pt_regs *regs)
1574{
1575 if (user_mode(regs)) {
1576 /* A user program has executed an vsx instruction,
1577 but this kernel doesn't support vsx. */
1578 _exception(SIGILL, regs, ILL_ILLOPC, regs->nip);
1579 return;
1580 }
1581
1582 printk(KERN_EMERG "Unrecoverable VSX Unavailable Exception "
1583 "%lx at %lx\n", regs->trap, regs->nip);
1584 die("Unrecoverable VSX Unavailable Exception", regs, SIGABRT);
1585}
1586
Michael Neuling25176172013-08-09 17:29:29 +10001587#ifdef CONFIG_PPC64
Cyril Bur172f7aa2016-09-14 18:02:15 +10001588static void tm_unavailable(struct pt_regs *regs)
1589{
Cyril Bur5d176f72016-09-14 18:02:16 +10001590#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
1591 if (user_mode(regs)) {
1592 current->thread.load_tm++;
1593 regs->msr |= MSR_TM;
1594 tm_enable();
1595 tm_restore_sprs(&current->thread);
1596 return;
1597 }
1598#endif
Cyril Bur172f7aa2016-09-14 18:02:15 +10001599 pr_emerg("Unrecoverable TM Unavailable Exception "
1600 "%lx at %lx\n", regs->trap, regs->nip);
1601 die("Unrecoverable TM Unavailable Exception", regs, SIGABRT);
1602}
1603
Michael Ellerman021424a2013-06-25 17:47:56 +10001604void facility_unavailable_exception(struct pt_regs *regs)
Michael Neulingd0c0c9a2013-02-13 16:21:38 +00001605{
Michael Ellerman021424a2013-06-25 17:47:56 +10001606 static char *facility_strings[] = {
Michael Neuling25176172013-08-09 17:29:29 +10001607 [FSCR_FP_LG] = "FPU",
1608 [FSCR_VECVSX_LG] = "VMX/VSX",
1609 [FSCR_DSCR_LG] = "DSCR",
1610 [FSCR_PM_LG] = "PMU SPRs",
1611 [FSCR_BHRB_LG] = "BHRB",
1612 [FSCR_TM_LG] = "TM",
1613 [FSCR_EBB_LG] = "EBB",
1614 [FSCR_TAR_LG] = "TAR",
Nicholas Piggin794464f2017-04-07 11:27:43 +10001615 [FSCR_MSGP_LG] = "MSGP",
Nicholas Piggin9b7ff0c2017-04-07 11:27:44 +10001616 [FSCR_SCV_LG] = "SCV",
Michael Ellerman021424a2013-06-25 17:47:56 +10001617 };
Michael Neuling25176172013-08-09 17:29:29 +10001618 char *facility = "unknown";
Michael Ellerman021424a2013-06-25 17:47:56 +10001619 u64 value;
Anshuman Khandualc952c1c2015-05-21 12:13:01 +05301620 u32 instword, rd;
Michael Neuling25176172013-08-09 17:29:29 +10001621 u8 status;
1622 bool hv;
Michael Ellerman021424a2013-06-25 17:47:56 +10001623
Benjamin Herrenschmidt2271db22018-01-12 13:28:49 +11001624 hv = (TRAP(regs) == 0xf80);
Michael Neuling25176172013-08-09 17:29:29 +10001625 if (hv)
Michael Ellermanb14b6262013-06-25 17:47:57 +10001626 value = mfspr(SPRN_HFSCR);
Michael Neuling25176172013-08-09 17:29:29 +10001627 else
1628 value = mfspr(SPRN_FSCR);
1629
1630 status = value >> 56;
Anshuman Khandual709b9732018-03-29 11:53:37 +05301631 if ((hv || status >= 2) &&
1632 (status < ARRAY_SIZE(facility_strings)) &&
1633 facility_strings[status])
1634 facility = facility_strings[status];
1635
1636 /* We should not have taken this interrupt in kernel */
1637 if (!user_mode(regs)) {
1638 pr_emerg("Facility '%s' unavailable (%d) exception in kernel mode at %lx\n",
1639 facility, status, regs->nip);
1640 die("Unexpected facility unavailable exception", regs, SIGABRT);
1641 }
1642
1643 /* We restore the interrupt state now */
1644 if (!arch_irq_disabled_regs(regs))
1645 local_irq_enable();
1646
Michael Neuling25176172013-08-09 17:29:29 +10001647 if (status == FSCR_DSCR_LG) {
Anshuman Khandualc952c1c2015-05-21 12:13:01 +05301648 /*
1649 * User is accessing the DSCR register using the problem
1650 * state only SPR number (0x03) either through a mfspr or
1651 * a mtspr instruction. If it is a write attempt through
1652 * a mtspr, then we set the inherit bit. This also allows
1653 * the user to write or read the register directly in the
1654 * future by setting via the FSCR DSCR bit. But in case it
1655 * is a read DSCR attempt through a mfspr instruction, we
1656 * just emulate the instruction instead. This code path will
1657 * always emulate all the mfspr instructions till the user
Adam Buchbinder446957b2016-02-24 10:51:11 -08001658 * has attempted at least one mtspr instruction. This way it
Anshuman Khandualc952c1c2015-05-21 12:13:01 +05301659 * preserves the same behaviour when the user is accessing
1660 * the DSCR through privilege level only SPR number (0x11)
1661 * which is emulated through illegal instruction exception.
1662 * We always leave HFSCR DSCR set.
Michael Neuling25176172013-08-09 17:29:29 +10001663 */
Anshuman Khandualc952c1c2015-05-21 12:13:01 +05301664 if (get_user(instword, (u32 __user *)(regs->nip))) {
1665 pr_err("Failed to fetch the user instruction\n");
1666 return;
1667 }
1668
1669 /* Write into DSCR (mtspr 0x03, RS) */
1670 if ((instword & PPC_INST_MTSPR_DSCR_USER_MASK)
1671 == PPC_INST_MTSPR_DSCR_USER) {
1672 rd = (instword >> 21) & 0x1f;
1673 current->thread.dscr = regs->gpr[rd];
1674 current->thread.dscr_inherit = 1;
Michael Neulingb57bd2d2016-06-09 12:31:08 +10001675 current->thread.fscr |= FSCR_DSCR;
1676 mtspr(SPRN_FSCR, current->thread.fscr);
Anshuman Khandualc952c1c2015-05-21 12:13:01 +05301677 }
1678
1679 /* Read from DSCR (mfspr RT, 0x03) */
1680 if ((instword & PPC_INST_MFSPR_DSCR_USER_MASK)
1681 == PPC_INST_MFSPR_DSCR_USER) {
1682 if (emulate_instruction(regs)) {
1683 pr_err("DSCR based mfspr emulation failed\n");
1684 return;
1685 }
1686 regs->nip += 4;
1687 emulate_single_step(regs);
1688 }
Michael Neuling25176172013-08-09 17:29:29 +10001689 return;
Michael Ellermanb14b6262013-06-25 17:47:57 +10001690 }
1691
Cyril Bur172f7aa2016-09-14 18:02:15 +10001692 if (status == FSCR_TM_LG) {
1693 /*
1694 * If we're here then the hardware is TM aware because it
1695 * generated an exception with FSRM_TM set.
1696 *
1697 * If cpu_has_feature(CPU_FTR_TM) is false, then either firmware
1698 * told us not to do TM, or the kernel is not built with TM
1699 * support.
1700 *
1701 * If both of those things are true, then userspace can spam the
1702 * console by triggering the printk() below just by continually
1703 * doing tbegin (or any TM instruction). So in that case just
1704 * send the process a SIGILL immediately.
1705 */
1706 if (!cpu_has_feature(CPU_FTR_TM))
1707 goto out;
1708
1709 tm_unavailable(regs);
1710 return;
1711 }
1712
Balbir Singh93c2ec02016-11-30 17:45:09 +11001713 pr_err_ratelimited("%sFacility '%s' unavailable (%d), exception at 0x%lx, MSR=%lx\n",
1714 hv ? "Hypervisor " : "", facility, status, regs->nip, regs->msr);
Michael Neulingd0c0c9a2013-02-13 16:21:38 +00001715
Cyril Bur172f7aa2016-09-14 18:02:15 +10001716out:
Anshuman Khandual709b9732018-03-29 11:53:37 +05301717 _exception(SIGILL, regs, ILL_ILLOPC, regs->nip);
Michael Neulingd0c0c9a2013-02-13 16:21:38 +00001718}
Michael Neuling25176172013-08-09 17:29:29 +10001719#endif
Michael Neulingd0c0c9a2013-02-13 16:21:38 +00001720
Michael Neulingf54db642013-02-13 16:21:39 +00001721#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
1722
Michael Neulingf54db642013-02-13 16:21:39 +00001723void fp_unavailable_tm(struct pt_regs *regs)
1724{
1725 /* Note: This does not handle any kind of FP laziness. */
1726
1727 TM_DEBUG("FP Unavailable trap whilst transactional at 0x%lx, MSR=%lx\n",
1728 regs->nip, regs->msr);
Michael Neulingf54db642013-02-13 16:21:39 +00001729
1730 /* We can only have got here if the task started using FP after
1731 * beginning the transaction. So, the transactional regs are just a
1732 * copy of the checkpointed ones. But, we still need to recheckpoint
1733 * as we're enabling FP for the process; it will return, abort the
1734 * transaction, and probably retry but now with FP enabled. So the
1735 * checkpointed FP registers need to be loaded.
1736 */
Paul Mackerrasd31626f2014-01-13 15:56:29 +11001737 tm_reclaim_current(TM_CAUSE_FAC_UNAV);
Breno Leitao96695562018-06-18 19:59:42 -03001738
1739 /*
1740 * Reclaim initially saved out bogus (lazy) FPRs to ckfp_state, and
1741 * then it was overwrite by the thr->fp_state by tm_reclaim_thread().
1742 *
1743 * At this point, ck{fp,vr}_state contains the exact values we want to
1744 * recheckpoint.
1745 */
Michael Neulingf54db642013-02-13 16:21:39 +00001746
1747 /* Enable FP for the task: */
Cyril Bura7771172017-11-02 14:09:03 +11001748 current->thread.load_fp = 1;
Michael Neulingf54db642013-02-13 16:21:39 +00001749
Breno Leitao96695562018-06-18 19:59:42 -03001750 /*
1751 * Recheckpoint all the checkpointed ckpt, ck{fp, vr}_state registers.
Michael Neulingf54db642013-02-13 16:21:39 +00001752 */
Cyril Bureb5c3f12017-11-02 14:09:05 +11001753 tm_recheckpoint(&current->thread);
Michael Neulingf54db642013-02-13 16:21:39 +00001754}
1755
Michael Neulingf54db642013-02-13 16:21:39 +00001756void altivec_unavailable_tm(struct pt_regs *regs)
1757{
1758 /* See the comments in fp_unavailable_tm(). This function operates
1759 * the same way.
1760 */
1761
1762 TM_DEBUG("Vector Unavailable trap whilst transactional at 0x%lx,"
1763 "MSR=%lx\n",
1764 regs->nip, regs->msr);
Paul Mackerrasd31626f2014-01-13 15:56:29 +11001765 tm_reclaim_current(TM_CAUSE_FAC_UNAV);
Cyril Bura7771172017-11-02 14:09:03 +11001766 current->thread.load_vec = 1;
Cyril Bureb5c3f12017-11-02 14:09:05 +11001767 tm_recheckpoint(&current->thread);
Michael Neulingf54db642013-02-13 16:21:39 +00001768 current->thread.used_vr = 1;
Paul Mackerras3ac8ff12014-01-13 15:56:30 +11001769}
1770
Michael Neulingf54db642013-02-13 16:21:39 +00001771void vsx_unavailable_tm(struct pt_regs *regs)
1772{
1773 /* See the comments in fp_unavailable_tm(). This works similarly,
1774 * though we're loading both FP and VEC registers in here.
1775 *
1776 * If FP isn't in use, load FP regs. If VEC isn't in use, load VEC
1777 * regs. Either way, set MSR_VSX.
1778 */
1779
1780 TM_DEBUG("VSX Unavailable trap whilst transactional at 0x%lx,"
1781 "MSR=%lx\n",
1782 regs->nip, regs->msr);
1783
Paul Mackerras3ac8ff12014-01-13 15:56:30 +11001784 current->thread.used_vsr = 1;
1785
Michael Neulingf54db642013-02-13 16:21:39 +00001786 /* This reclaims FP and/or VR regs if they're already enabled */
Paul Mackerrasd31626f2014-01-13 15:56:29 +11001787 tm_reclaim_current(TM_CAUSE_FAC_UNAV);
Michael Neulingf54db642013-02-13 16:21:39 +00001788
Cyril Bura7771172017-11-02 14:09:03 +11001789 current->thread.load_vec = 1;
1790 current->thread.load_fp = 1;
Paul Mackerras3ac8ff12014-01-13 15:56:30 +11001791
Cyril Bureb5c3f12017-11-02 14:09:05 +11001792 tm_recheckpoint(&current->thread);
Michael Neulingf54db642013-02-13 16:21:39 +00001793}
Michael Neulingf54db642013-02-13 16:21:39 +00001794#endif /* CONFIG_PPC_TRANSACTIONAL_MEM */
1795
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001796void performance_monitor_exception(struct pt_regs *regs)
1797{
Christoph Lameter69111ba2014-10-21 15:23:25 -05001798 __this_cpu_inc(irq_stat.pmu_irqs);
Anton Blanchard89713ed2010-01-31 20:34:06 +00001799
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001800 perf_irq(regs);
1801}
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001802
Dave Kleikamp172ae2e2010-02-08 11:50:57 +00001803#ifdef CONFIG_PPC_ADV_DEBUG_REGS
Dave Kleikamp3bffb652010-02-08 11:51:18 +00001804static void handle_debug(struct pt_regs *regs, unsigned long debug_status)
1805{
1806 int changed = 0;
1807 /*
1808 * Determine the cause of the debug event, clear the
1809 * event flags and send a trap to the handler. Torez
1810 */
1811 if (debug_status & (DBSR_DAC1R | DBSR_DAC1W)) {
1812 dbcr_dac(current) &= ~(DBCR_DAC1R | DBCR_DAC1W);
1813#ifdef CONFIG_PPC_ADV_DEBUG_DAC_RANGE
Bharat Bhushan51ae8d42013-07-04 11:45:46 +05301814 current->thread.debug.dbcr2 &= ~DBCR2_DAC12MODE;
Dave Kleikamp3bffb652010-02-08 11:51:18 +00001815#endif
Eric W. Biederman47355042018-01-16 16:12:38 -06001816 do_send_trap(regs, mfspr(SPRN_DAC1), debug_status,
Dave Kleikamp3bffb652010-02-08 11:51:18 +00001817 5);
1818 changed |= 0x01;
1819 } else if (debug_status & (DBSR_DAC2R | DBSR_DAC2W)) {
1820 dbcr_dac(current) &= ~(DBCR_DAC2R | DBCR_DAC2W);
Eric W. Biederman47355042018-01-16 16:12:38 -06001821 do_send_trap(regs, mfspr(SPRN_DAC2), debug_status,
Dave Kleikamp3bffb652010-02-08 11:51:18 +00001822 6);
1823 changed |= 0x01;
1824 } else if (debug_status & DBSR_IAC1) {
Bharat Bhushan51ae8d42013-07-04 11:45:46 +05301825 current->thread.debug.dbcr0 &= ~DBCR0_IAC1;
Dave Kleikamp3bffb652010-02-08 11:51:18 +00001826 dbcr_iac_range(current) &= ~DBCR_IAC12MODE;
Eric W. Biederman47355042018-01-16 16:12:38 -06001827 do_send_trap(regs, mfspr(SPRN_IAC1), debug_status,
Dave Kleikamp3bffb652010-02-08 11:51:18 +00001828 1);
1829 changed |= 0x01;
1830 } else if (debug_status & DBSR_IAC2) {
Bharat Bhushan51ae8d42013-07-04 11:45:46 +05301831 current->thread.debug.dbcr0 &= ~DBCR0_IAC2;
Eric W. Biederman47355042018-01-16 16:12:38 -06001832 do_send_trap(regs, mfspr(SPRN_IAC2), debug_status,
Dave Kleikamp3bffb652010-02-08 11:51:18 +00001833 2);
1834 changed |= 0x01;
1835 } else if (debug_status & DBSR_IAC3) {
Bharat Bhushan51ae8d42013-07-04 11:45:46 +05301836 current->thread.debug.dbcr0 &= ~DBCR0_IAC3;
Dave Kleikamp3bffb652010-02-08 11:51:18 +00001837 dbcr_iac_range(current) &= ~DBCR_IAC34MODE;
Eric W. Biederman47355042018-01-16 16:12:38 -06001838 do_send_trap(regs, mfspr(SPRN_IAC3), debug_status,
Dave Kleikamp3bffb652010-02-08 11:51:18 +00001839 3);
1840 changed |= 0x01;
1841 } else if (debug_status & DBSR_IAC4) {
Bharat Bhushan51ae8d42013-07-04 11:45:46 +05301842 current->thread.debug.dbcr0 &= ~DBCR0_IAC4;
Eric W. Biederman47355042018-01-16 16:12:38 -06001843 do_send_trap(regs, mfspr(SPRN_IAC4), debug_status,
Dave Kleikamp3bffb652010-02-08 11:51:18 +00001844 4);
1845 changed |= 0x01;
1846 }
1847 /*
1848 * At the point this routine was called, the MSR(DE) was turned off.
1849 * Check all other debug flags and see if that bit needs to be turned
1850 * back on or not.
1851 */
Bharat Bhushan51ae8d42013-07-04 11:45:46 +05301852 if (DBCR_ACTIVE_EVENTS(current->thread.debug.dbcr0,
Bharat Bhushan95791982013-06-26 11:12:22 +05301853 current->thread.debug.dbcr1))
Dave Kleikamp3bffb652010-02-08 11:51:18 +00001854 regs->msr |= MSR_DE;
1855 else
1856 /* Make sure the IDM flag is off */
Bharat Bhushan51ae8d42013-07-04 11:45:46 +05301857 current->thread.debug.dbcr0 &= ~DBCR0_IDM;
Dave Kleikamp3bffb652010-02-08 11:51:18 +00001858
1859 if (changed & 0x01)
Bharat Bhushan51ae8d42013-07-04 11:45:46 +05301860 mtspr(SPRN_DBCR0, current->thread.debug.dbcr0);
Dave Kleikamp3bffb652010-02-08 11:51:18 +00001861}
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001862
Nicholas Piggin03465f82016-09-16 20:48:08 +10001863void DebugException(struct pt_regs *regs, unsigned long debug_status)
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001864{
Bharat Bhushan51ae8d42013-07-04 11:45:46 +05301865 current->thread.debug.dbsr = debug_status;
Dave Kleikamp3bffb652010-02-08 11:51:18 +00001866
Roland McGrathec097c82009-05-28 21:26:38 +00001867 /* Hack alert: On BookE, Branch Taken stops on the branch itself, while
1868 * on server, it stops on the target of the branch. In order to simulate
1869 * the server behaviour, we thus restart right away with a single step
1870 * instead of stopping here when hitting a BT
1871 */
1872 if (debug_status & DBSR_BT) {
1873 regs->msr &= ~MSR_DE;
1874
1875 /* Disable BT */
1876 mtspr(SPRN_DBCR0, mfspr(SPRN_DBCR0) & ~DBCR0_BT);
1877 /* Clear the BT event */
1878 mtspr(SPRN_DBSR, DBSR_BT);
1879
1880 /* Do the single step trick only when coming from userspace */
1881 if (user_mode(regs)) {
Bharat Bhushan51ae8d42013-07-04 11:45:46 +05301882 current->thread.debug.dbcr0 &= ~DBCR0_BT;
1883 current->thread.debug.dbcr0 |= DBCR0_IDM | DBCR0_IC;
Roland McGrathec097c82009-05-28 21:26:38 +00001884 regs->msr |= MSR_DE;
1885 return;
1886 }
1887
Naveen N. Rao6cc89ba2016-11-21 22:36:41 +05301888 if (kprobe_post_handler(regs))
1889 return;
1890
Roland McGrathec097c82009-05-28 21:26:38 +00001891 if (notify_die(DIE_SSTEP, "block_step", regs, 5,
1892 5, SIGTRAP) == NOTIFY_STOP) {
1893 return;
1894 }
1895 if (debugger_sstep(regs))
1896 return;
1897 } else if (debug_status & DBSR_IC) { /* Instruction complete */
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001898 regs->msr &= ~MSR_DE;
Kumar Galaf8279622008-06-26 02:01:37 -05001899
1900 /* Disable instruction completion */
1901 mtspr(SPRN_DBCR0, mfspr(SPRN_DBCR0) & ~DBCR0_IC);
1902 /* Clear the instruction completion event */
1903 mtspr(SPRN_DBSR, DBSR_IC);
1904
Naveen N. Rao6cc89ba2016-11-21 22:36:41 +05301905 if (kprobe_post_handler(regs))
1906 return;
1907
Kumar Galaf8279622008-06-26 02:01:37 -05001908 if (notify_die(DIE_SSTEP, "single_step", regs, 5,
1909 5, SIGTRAP) == NOTIFY_STOP) {
1910 return;
1911 }
1912
1913 if (debugger_sstep(regs))
1914 return;
1915
Dave Kleikamp3bffb652010-02-08 11:51:18 +00001916 if (user_mode(regs)) {
Bharat Bhushan51ae8d42013-07-04 11:45:46 +05301917 current->thread.debug.dbcr0 &= ~DBCR0_IC;
1918 if (DBCR_ACTIVE_EVENTS(current->thread.debug.dbcr0,
1919 current->thread.debug.dbcr1))
Dave Kleikamp3bffb652010-02-08 11:51:18 +00001920 regs->msr |= MSR_DE;
1921 else
1922 /* Make sure the IDM bit is off */
Bharat Bhushan51ae8d42013-07-04 11:45:46 +05301923 current->thread.debug.dbcr0 &= ~DBCR0_IDM;
Dave Kleikamp3bffb652010-02-08 11:51:18 +00001924 }
Kumar Galaf8279622008-06-26 02:01:37 -05001925
1926 _exception(SIGTRAP, regs, TRAP_TRACE, regs->nip);
Dave Kleikamp3bffb652010-02-08 11:51:18 +00001927 } else
1928 handle_debug(regs, debug_status);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001929}
Nicholas Piggin03465f82016-09-16 20:48:08 +10001930NOKPROBE_SYMBOL(DebugException);
Dave Kleikamp172ae2e2010-02-08 11:50:57 +00001931#endif /* CONFIG_PPC_ADV_DEBUG_REGS */
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001932
1933#if !defined(CONFIG_TAU_INT)
1934void TAUException(struct pt_regs *regs)
1935{
1936 printk("TAU trap at PC: %lx, MSR: %lx, vector=%lx %s\n",
1937 regs->nip, regs->msr, regs->trap, print_tainted());
1938}
1939#endif /* CONFIG_INT_TAU */
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001940
1941#ifdef CONFIG_ALTIVEC
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001942void altivec_assist_exception(struct pt_regs *regs)
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001943{
1944 int err;
1945
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001946 if (!user_mode(regs)) {
1947 printk(KERN_EMERG "VMX/Altivec assist exception in kernel mode"
1948 " at %lx\n", regs->nip);
Paul Mackerras8dad3f92005-10-06 13:27:05 +10001949 die("Kernel VMX/Altivec assist exception", regs, SIGILL);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001950 }
1951
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001952 flush_altivec_to_thread(current);
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001953
Anton Blanchardeecff812009-10-27 18:46:55 +00001954 PPC_WARN_EMULATED(altivec, regs);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001955 err = emulate_altivec(regs);
1956 if (err == 0) {
1957 regs->nip += 4; /* skip emulated instruction */
1958 emulate_single_step(regs);
1959 return;
1960 }
1961
1962 if (err == -EFAULT) {
1963 /* got an error reading the instruction */
1964 _exception(SIGSEGV, regs, SEGV_ACCERR, regs->nip);
1965 } else {
1966 /* didn't recognize the instruction */
1967 /* XXX quick hack for now: set the non-Java bit in the VSCR */
Christian Dietrich76462232011-06-04 05:36:54 +00001968 printk_ratelimited(KERN_ERR "Unrecognized altivec instruction "
1969 "in %s at %lx\n", current->comm, regs->nip);
Paul Mackerrasde79f7b2013-09-10 20:20:42 +10001970 current->thread.vr_state.vscr.u[3] |= 0x10000;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001971 }
1972}
1973#endif /* CONFIG_ALTIVEC */
1974
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001975#ifdef CONFIG_FSL_BOOKE
1976void CacheLockingException(struct pt_regs *regs, unsigned long address,
1977 unsigned long error_code)
1978{
1979 /* We treat cache locking instructions from the user
1980 * as priv ops, in the future we could try to do
1981 * something smarter
1982 */
1983 if (error_code & (ESR_DLK|ESR_ILK))
1984 _exception(SIGILL, regs, ILL_PRVOPC, regs->nip);
1985 return;
1986}
1987#endif /* CONFIG_FSL_BOOKE */
1988
1989#ifdef CONFIG_SPE
1990void SPEFloatingPointException(struct pt_regs *regs)
1991{
Liu Yu6a800f32008-10-28 11:50:21 +08001992 extern int do_spe_mathemu(struct pt_regs *regs);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001993 unsigned long spefscr;
1994 int fpexc_mode;
Eric W. Biedermanaeb1c0f2018-04-17 15:30:54 -05001995 int code = FPE_FLTUNK;
Liu Yu6a800f32008-10-28 11:50:21 +08001996 int err;
1997
yu liu685659e2011-06-14 18:34:25 -05001998 flush_spe_to_thread(current);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001999
2000 spefscr = current->thread.spefscr;
2001 fpexc_mode = current->thread.fpexc_mode;
2002
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002003 if ((spefscr & SPEFSCR_FOVF) && (fpexc_mode & PR_FP_EXC_OVF)) {
2004 code = FPE_FLTOVF;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002005 }
2006 else if ((spefscr & SPEFSCR_FUNF) && (fpexc_mode & PR_FP_EXC_UND)) {
2007 code = FPE_FLTUND;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002008 }
2009 else if ((spefscr & SPEFSCR_FDBZ) && (fpexc_mode & PR_FP_EXC_DIV))
2010 code = FPE_FLTDIV;
2011 else if ((spefscr & SPEFSCR_FINV) && (fpexc_mode & PR_FP_EXC_INV)) {
2012 code = FPE_FLTINV;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002013 }
2014 else if ((spefscr & (SPEFSCR_FG | SPEFSCR_FX)) && (fpexc_mode & PR_FP_EXC_RES))
2015 code = FPE_FLTRES;
2016
Liu Yu6a800f32008-10-28 11:50:21 +08002017 err = do_spe_mathemu(regs);
2018 if (err == 0) {
2019 regs->nip += 4; /* skip emulated instruction */
2020 emulate_single_step(regs);
2021 return;
2022 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002023
Liu Yu6a800f32008-10-28 11:50:21 +08002024 if (err == -EFAULT) {
2025 /* got an error reading the instruction */
2026 _exception(SIGSEGV, regs, SEGV_ACCERR, regs->nip);
2027 } else if (err == -EINVAL) {
2028 /* didn't recognize the instruction */
2029 printk(KERN_ERR "unrecognized spe instruction "
2030 "in %s at %lx\n", current->comm, regs->nip);
2031 } else {
2032 _exception(SIGFPE, regs, code, regs->nip);
2033 }
2034
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002035 return;
2036}
Liu Yu6a800f32008-10-28 11:50:21 +08002037
2038void SPEFloatingPointRoundException(struct pt_regs *regs)
2039{
2040 extern int speround_handler(struct pt_regs *regs);
2041 int err;
2042
2043 preempt_disable();
2044 if (regs->msr & MSR_SPE)
2045 giveup_spe(current);
2046 preempt_enable();
2047
2048 regs->nip -= 4;
2049 err = speround_handler(regs);
2050 if (err == 0) {
2051 regs->nip += 4; /* skip emulated instruction */
2052 emulate_single_step(regs);
2053 return;
2054 }
2055
2056 if (err == -EFAULT) {
2057 /* got an error reading the instruction */
2058 _exception(SIGSEGV, regs, SEGV_ACCERR, regs->nip);
2059 } else if (err == -EINVAL) {
2060 /* didn't recognize the instruction */
2061 printk(KERN_ERR "unrecognized spe instruction "
2062 "in %s at %lx\n", current->comm, regs->nip);
2063 } else {
Eric W. Biedermanaeb1c0f2018-04-17 15:30:54 -05002064 _exception(SIGFPE, regs, FPE_FLTUNK, regs->nip);
Liu Yu6a800f32008-10-28 11:50:21 +08002065 return;
2066 }
2067}
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002068#endif
2069
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10002070/*
2071 * We enter here if we get an unrecoverable exception, that is, one
2072 * that happened at a point where the RI (recoverable interrupt) bit
2073 * in the MSR is 0. This indicates that SRR0/1 are live, and that
2074 * we therefore lost state by taking this exception.
2075 */
2076void unrecoverable_exception(struct pt_regs *regs)
2077{
Christophe Leroy51423a92018-09-25 14:10:04 +00002078 pr_emerg("Unrecoverable exception %lx at %lx (msr=%lx)\n",
2079 regs->trap, regs->nip, regs->msr);
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10002080 die("Unrecoverable exception", regs, SIGABRT);
2081}
Naveen N. Rao15770a12017-06-29 23:19:19 +05302082NOKPROBE_SYMBOL(unrecoverable_exception);
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10002083
Jason Gunthorpe1e18c172012-10-05 08:07:15 +00002084#if defined(CONFIG_BOOKE_WDT) || defined(CONFIG_40x)
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002085/*
2086 * Default handler for a Watchdog exception,
2087 * spins until a reboot occurs
2088 */
2089void __attribute__ ((weak)) WatchdogHandler(struct pt_regs *regs)
2090{
2091 /* Generic WatchdogHandler, implement your own */
2092 mtspr(SPRN_TCR, mfspr(SPRN_TCR)&(~TCR_WIE));
2093 return;
2094}
2095
2096void WatchdogException(struct pt_regs *regs)
2097{
2098 printk (KERN_EMERG "PowerPC Book-E Watchdog Exception\n");
2099 WatchdogHandler(regs);
2100}
2101#endif
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10002102
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10002103/*
2104 * We enter here if we discover during exception entry that we are
2105 * running in supervisor mode with a userspace value in the stack pointer.
2106 */
2107void kernel_bad_stack(struct pt_regs *regs)
2108{
2109 printk(KERN_EMERG "Bad kernel stack pointer %lx at %lx\n",
2110 regs->gpr[1], regs->nip);
2111 die("Bad kernel stack pointer", regs, SIGABRT);
2112}
Naveen N. Rao15770a12017-06-29 23:19:19 +05302113NOKPROBE_SYMBOL(kernel_bad_stack);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002114
2115void __init trap_init(void)
2116{
2117}
Geert Uytterhoeven80947e72009-05-18 02:10:05 +00002118
2119
2120#ifdef CONFIG_PPC_EMULATED_STATS
2121
2122#define WARN_EMULATED_SETUP(type) .type = { .name = #type }
2123
2124struct ppc_emulated ppc_emulated = {
2125#ifdef CONFIG_ALTIVEC
2126 WARN_EMULATED_SETUP(altivec),
2127#endif
2128 WARN_EMULATED_SETUP(dcba),
2129 WARN_EMULATED_SETUP(dcbz),
2130 WARN_EMULATED_SETUP(fp_pair),
2131 WARN_EMULATED_SETUP(isel),
2132 WARN_EMULATED_SETUP(mcrxr),
2133 WARN_EMULATED_SETUP(mfpvr),
2134 WARN_EMULATED_SETUP(multiple),
2135 WARN_EMULATED_SETUP(popcntb),
2136 WARN_EMULATED_SETUP(spe),
2137 WARN_EMULATED_SETUP(string),
Scott Wooda3821b22013-10-28 22:07:59 -05002138 WARN_EMULATED_SETUP(sync),
Geert Uytterhoeven80947e72009-05-18 02:10:05 +00002139 WARN_EMULATED_SETUP(unaligned),
2140#ifdef CONFIG_MATH_EMULATION
2141 WARN_EMULATED_SETUP(math),
Geert Uytterhoeven80947e72009-05-18 02:10:05 +00002142#endif
2143#ifdef CONFIG_VSX
2144 WARN_EMULATED_SETUP(vsx),
2145#endif
Alexey Kardashevskiyefcac652011-03-02 15:18:48 +00002146#ifdef CONFIG_PPC64
2147 WARN_EMULATED_SETUP(mfdscr),
2148 WARN_EMULATED_SETUP(mtdscr),
Anton Blanchardf83319d2014-03-28 17:01:23 +11002149 WARN_EMULATED_SETUP(lq_stq),
Michael Neuling50803322017-09-15 15:25:48 +10002150 WARN_EMULATED_SETUP(lxvw4x),
2151 WARN_EMULATED_SETUP(lxvh8x),
2152 WARN_EMULATED_SETUP(lxvd2x),
2153 WARN_EMULATED_SETUP(lxvb16x),
Alexey Kardashevskiyefcac652011-03-02 15:18:48 +00002154#endif
Geert Uytterhoeven80947e72009-05-18 02:10:05 +00002155};
2156
2157u32 ppc_warn_emulated;
2158
2159void ppc_warn_emulated_print(const char *type)
2160{
Christian Dietrich76462232011-06-04 05:36:54 +00002161 pr_warn_ratelimited("%s used emulated %s instruction\n", current->comm,
2162 type);
Geert Uytterhoeven80947e72009-05-18 02:10:05 +00002163}
2164
2165static int __init ppc_warn_emulated_init(void)
2166{
2167 struct dentry *dir, *d;
2168 unsigned int i;
2169 struct ppc_emulated_entry *entries = (void *)&ppc_emulated;
2170
2171 if (!powerpc_debugfs_root)
2172 return -ENODEV;
2173
2174 dir = debugfs_create_dir("emulated_instructions",
2175 powerpc_debugfs_root);
2176 if (!dir)
2177 return -ENOMEM;
2178
Russell Currey57ad583f2017-01-12 14:54:13 +11002179 d = debugfs_create_u32("do_warn", 0644, dir,
Geert Uytterhoeven80947e72009-05-18 02:10:05 +00002180 &ppc_warn_emulated);
2181 if (!d)
2182 goto fail;
2183
2184 for (i = 0; i < sizeof(ppc_emulated)/sizeof(*entries); i++) {
Russell Currey57ad583f2017-01-12 14:54:13 +11002185 d = debugfs_create_u32(entries[i].name, 0644, dir,
Geert Uytterhoeven80947e72009-05-18 02:10:05 +00002186 (u32 *)&entries[i].val.counter);
2187 if (!d)
2188 goto fail;
2189 }
2190
2191 return 0;
2192
2193fail:
2194 debugfs_remove_recursive(dir);
2195 return -ENOMEM;
2196}
2197
2198device_initcall(ppc_warn_emulated_init);
2199
2200#endif /* CONFIG_PPC_EMULATED_STATS */