blob: a2ef0c0e6c315bf5b833d1d3c1d140d15a178b2e [file] [log] [blame]
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001/*
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002 * Copyright (C) 1995-1996 Gary Thomas (gdt@linuxppc.org)
Scott Woodfe04b112010-04-08 00:38:22 -05003 * Copyright 2007-2010 Freescale Semiconductor, Inc.
Paul Mackerras14cf11a2005-09-26 16:04:21 +10004 *
5 * This program is free software; you can redistribute it and/or
6 * modify it under the terms of the GNU General Public License
7 * as published by the Free Software Foundation; either version
8 * 2 of the License, or (at your option) any later version.
9 *
10 * Modified by Cort Dougan (cort@cs.nmt.edu)
11 * and Paul Mackerras (paulus@samba.org)
12 */
13
14/*
15 * This file handles the architecture-dependent parts of hardware exceptions
16 */
17
Paul Mackerras14cf11a2005-09-26 16:04:21 +100018#include <linux/errno.h>
19#include <linux/sched.h>
Ingo Molnarb17b0152017-02-08 18:51:35 +010020#include <linux/sched/debug.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100021#include <linux/kernel.h>
22#include <linux/mm.h>
Ram Pai99cd1302018-01-18 17:50:42 -080023#include <linux/pkeys.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100024#include <linux/stddef.h>
25#include <linux/unistd.h>
Paul Mackerras8dad3f92005-10-06 13:27:05 +100026#include <linux/ptrace.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100027#include <linux/user.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100028#include <linux/interrupt.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100029#include <linux/init.h>
Paul Gortmaker8a39b052016-08-16 10:57:34 -040030#include <linux/extable.h>
31#include <linux/module.h> /* print_modules */
Paul Mackerras8dad3f92005-10-06 13:27:05 +100032#include <linux/prctl.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100033#include <linux/delay.h>
34#include <linux/kprobes.h>
Michael Ellermancc532912005-12-04 18:39:43 +110035#include <linux/kexec.h>
Michael Hanselmann5474c122006-06-25 05:47:08 -070036#include <linux/backlight.h>
Jeremy Fitzhardinge73c9cea2006-12-08 03:30:41 -080037#include <linux/bug.h>
Christoph Hellwig1eeb66a2007-05-08 00:27:03 -070038#include <linux/kdebug.h>
Christian Dietrich76462232011-06-04 05:36:54 +000039#include <linux/ratelimit.h>
Li Zhongba12eed2013-05-13 16:16:41 +000040#include <linux/context_tracking.h>
Michael Neuling50803322017-09-15 15:25:48 +100041#include <linux/smp.h>
Nicholas Piggin35adacd2017-12-24 02:49:23 +100042#include <linux/console.h>
43#include <linux/kmsg_dump.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100044
Geert Uytterhoeven80947e72009-05-18 02:10:05 +000045#include <asm/emulated_ops.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100046#include <asm/pgtable.h>
Linus Torvalds7c0f6ba2016-12-24 11:46:01 -080047#include <linux/uaccess.h>
Michael Ellerman7644d582017-02-10 12:04:56 +110048#include <asm/debugfs.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100049#include <asm/io.h>
Paul Mackerras86417782005-10-10 22:37:57 +100050#include <asm/machdep.h>
51#include <asm/rtas.h>
David Gibsonf7f6f4f2005-10-19 14:53:32 +100052#include <asm/pmc.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100053#include <asm/reg.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100054#ifdef CONFIG_PMAC_BACKLIGHT
55#include <asm/backlight.h>
56#endif
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +100057#ifdef CONFIG_PPC64
Paul Mackerras86417782005-10-10 22:37:57 +100058#include <asm/firmware.h>
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +100059#include <asm/processor.h>
Michael Neuling6ce6c622013-05-26 18:09:39 +000060#include <asm/tm.h>
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +100061#endif
David Wilderc0ce7d02006-06-23 15:29:34 -070062#include <asm/kexec.h>
Kumar Gala16c57b32009-02-10 20:10:44 +000063#include <asm/ppc-opcode.h>
Shaohui Xiecce1f102010-11-18 14:57:32 +080064#include <asm/rio.h>
Mahesh Salgaonkarebaeb5a2012-02-16 01:14:45 +000065#include <asm/fadump.h>
David Howellsae3a1972012-03-28 18:30:02 +010066#include <asm/switch_to.h>
Michael Neulingf54db642013-02-13 16:21:39 +000067#include <asm/tm.h>
David Howellsae3a1972012-03-28 18:30:02 +010068#include <asm/debug.h>
Daniel Axtens42f5b4c2016-05-18 11:16:50 +100069#include <asm/asm-prototypes.h>
Mahesh Salgaonkarfd7bacb2016-05-15 09:44:26 +053070#include <asm/hmi.h>
Hongtao Jia4e0e3432013-04-28 13:20:08 +080071#include <sysdev/fsl_pci.h>
Naveen N. Rao6cc89ba2016-11-21 22:36:41 +053072#include <asm/kprobes.h>
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +100073
Thiago Jung Bauermannda665882016-11-29 23:45:50 +110074#if defined(CONFIG_DEBUGGER) || defined(CONFIG_KEXEC_CORE)
Anton Blanchard5be34922010-01-12 00:50:14 +000075int (*__debugger)(struct pt_regs *regs) __read_mostly;
76int (*__debugger_ipi)(struct pt_regs *regs) __read_mostly;
77int (*__debugger_bpt)(struct pt_regs *regs) __read_mostly;
78int (*__debugger_sstep)(struct pt_regs *regs) __read_mostly;
79int (*__debugger_iabr_match)(struct pt_regs *regs) __read_mostly;
Michael Neuling9422de32012-12-20 14:06:44 +000080int (*__debugger_break_match)(struct pt_regs *regs) __read_mostly;
Anton Blanchard5be34922010-01-12 00:50:14 +000081int (*__debugger_fault_handler)(struct pt_regs *regs) __read_mostly;
Paul Mackerras14cf11a2005-09-26 16:04:21 +100082
83EXPORT_SYMBOL(__debugger);
84EXPORT_SYMBOL(__debugger_ipi);
85EXPORT_SYMBOL(__debugger_bpt);
86EXPORT_SYMBOL(__debugger_sstep);
87EXPORT_SYMBOL(__debugger_iabr_match);
Michael Neuling9422de32012-12-20 14:06:44 +000088EXPORT_SYMBOL(__debugger_break_match);
Paul Mackerras14cf11a2005-09-26 16:04:21 +100089EXPORT_SYMBOL(__debugger_fault_handler);
90#endif
91
Michael Neuling8b3c34c2013-02-13 16:21:32 +000092/* Transactional Memory trap debug */
93#ifdef TM_DEBUG_SW
94#define TM_DEBUG(x...) printk(KERN_INFO x)
95#else
96#define TM_DEBUG(x...) do { } while(0)
97#endif
98
Paul Mackerras14cf11a2005-09-26 16:04:21 +100099/*
100 * Trap & Exception support
101 */
102
anton@samba.org6031d9d2007-03-20 20:38:12 -0500103#ifdef CONFIG_PMAC_BACKLIGHT
104static void pmac_backlight_unblank(void)
105{
106 mutex_lock(&pmac_backlight_mutex);
107 if (pmac_backlight) {
108 struct backlight_properties *props;
109
110 props = &pmac_backlight->props;
111 props->brightness = props->max_brightness;
112 props->power = FB_BLANK_UNBLANK;
113 backlight_update_status(pmac_backlight);
114 }
115 mutex_unlock(&pmac_backlight_mutex);
116}
117#else
118static inline void pmac_backlight_unblank(void) { }
119#endif
120
Nicholas Piggin6fcd6ba2017-07-19 16:59:11 +1000121/*
122 * If oops/die is expected to crash the machine, return true here.
123 *
124 * This should not be expected to be 100% accurate, there may be
125 * notifiers registered or other unexpected conditions that may bring
126 * down the kernel. Or if the current process in the kernel is holding
127 * locks or has other critical state, the kernel may become effectively
128 * unusable anyway.
129 */
130bool die_will_crash(void)
131{
132 if (should_fadump_crash())
133 return true;
134 if (kexec_should_crash(current))
135 return true;
136 if (in_interrupt() || panic_on_oops ||
137 !current->pid || is_global_init(current))
138 return true;
139
140 return false;
141}
142
Anton Blanchard760ca4d2011-11-30 00:23:13 +0000143static arch_spinlock_t die_lock = __ARCH_SPIN_LOCK_UNLOCKED;
144static int die_owner = -1;
145static unsigned int die_nest_count;
146static int die_counter;
147
Nicholas Piggin35adacd2017-12-24 02:49:23 +1000148extern void panic_flush_kmsg_start(void)
149{
150 /*
151 * These are mostly taken from kernel/panic.c, but tries to do
152 * relatively minimal work. Don't use delay functions (TB may
153 * be broken), don't crash dump (need to set a firmware log),
154 * don't run notifiers. We do want to get some information to
155 * Linux console.
156 */
157 console_verbose();
158 bust_spinlocks(1);
159}
160
161extern void panic_flush_kmsg_end(void)
162{
163 printk_safe_flush_on_panic();
164 kmsg_dump(KMSG_DUMP_PANIC);
165 bust_spinlocks(0);
166 debug_locks_off();
167 console_flush_on_panic();
168}
169
Nicholas Piggin03465f82016-09-16 20:48:08 +1000170static unsigned long oops_begin(struct pt_regs *regs)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000171{
Anton Blanchard760ca4d2011-11-30 00:23:13 +0000172 int cpu;
anton@samba.org34c2a142007-03-20 20:38:13 -0500173 unsigned long flags;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000174
anton@samba.org293e4682007-03-20 20:38:11 -0500175 oops_enter();
176
Anton Blanchard760ca4d2011-11-30 00:23:13 +0000177 /* racy, but better than risking deadlock. */
178 raw_local_irq_save(flags);
179 cpu = smp_processor_id();
180 if (!arch_spin_trylock(&die_lock)) {
181 if (cpu == die_owner)
182 /* nested oops. should stop eventually */;
183 else
184 arch_spin_lock(&die_lock);
anton@samba.org34c2a142007-03-20 20:38:13 -0500185 }
Anton Blanchard760ca4d2011-11-30 00:23:13 +0000186 die_nest_count++;
187 die_owner = cpu;
188 console_verbose();
189 bust_spinlocks(1);
190 if (machine_is(powermac))
191 pmac_backlight_unblank();
192 return flags;
193}
Nicholas Piggin03465f82016-09-16 20:48:08 +1000194NOKPROBE_SYMBOL(oops_begin);
Michael Hanselmann5474c122006-06-25 05:47:08 -0700195
Nicholas Piggin03465f82016-09-16 20:48:08 +1000196static void oops_end(unsigned long flags, struct pt_regs *regs,
Anton Blanchard760ca4d2011-11-30 00:23:13 +0000197 int signr)
198{
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000199 bust_spinlocks(0);
Rusty Russell373d4d02013-01-21 17:17:39 +1030200 add_taint(TAINT_DIE, LOCKDEP_NOW_UNRELIABLE);
Anton Blanchard760ca4d2011-11-30 00:23:13 +0000201 die_nest_count--;
Anton Blanchard58154c82011-11-30 00:23:09 +0000202 oops_exit();
203 printk("\n");
Nicholas Piggin7458e8b2016-11-08 23:14:45 +1100204 if (!die_nest_count) {
Anton Blanchard760ca4d2011-11-30 00:23:13 +0000205 /* Nest count reaches zero, release the lock. */
Nicholas Piggin7458e8b2016-11-08 23:14:45 +1100206 die_owner = -1;
Anton Blanchard760ca4d2011-11-30 00:23:13 +0000207 arch_spin_unlock(&die_lock);
Nicholas Piggin7458e8b2016-11-08 23:14:45 +1100208 }
Anton Blanchard760ca4d2011-11-30 00:23:13 +0000209 raw_local_irq_restore(flags);
David Wilderc0ce7d02006-06-23 15:29:34 -0700210
Nicholas Piggind40b6762018-03-27 01:01:16 +1000211 /*
212 * system_reset_excption handles debugger, crash dump, panic, for 0x100
213 */
214 if (TRAP(regs) == 0x100)
215 return;
216
Mahesh Salgaonkarebaeb5a2012-02-16 01:14:45 +0000217 crash_fadump(regs, "die oops");
218
Nicholas Piggin4388c9b2017-07-05 13:56:27 +1000219 if (kexec_should_crash(current))
David Wilderc0ce7d02006-06-23 15:29:34 -0700220 crash_kexec(regs);
Anton Blanchard9b00ac02011-11-30 00:23:10 +0000221
Anton Blanchard760ca4d2011-11-30 00:23:13 +0000222 if (!signr)
223 return;
224
Anton Blanchard58154c82011-11-30 00:23:09 +0000225 /*
226 * While our oops output is serialised by a spinlock, output
227 * from panic() called below can race and corrupt it. If we
228 * know we are going to panic, delay for 1 second so we have a
229 * chance to get clean backtraces from all CPUs that are oopsing.
230 */
231 if (in_interrupt() || panic_on_oops || !current->pid ||
232 is_global_init(current)) {
233 mdelay(MSEC_PER_SEC);
234 }
235
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000236 if (in_interrupt())
237 panic("Fatal exception in interrupt");
Hormscea6a4b2006-07-30 03:03:34 -0700238 if (panic_on_oops)
Horms012c4372006-08-13 23:24:22 -0700239 panic("Fatal exception");
Anton Blanchard760ca4d2011-11-30 00:23:13 +0000240 do_exit(signr);
241}
Nicholas Piggin03465f82016-09-16 20:48:08 +1000242NOKPROBE_SYMBOL(oops_end);
Hormscea6a4b2006-07-30 03:03:34 -0700243
Nicholas Piggin03465f82016-09-16 20:48:08 +1000244static int __die(const char *str, struct pt_regs *regs, long err)
Anton Blanchard760ca4d2011-11-30 00:23:13 +0000245{
246 printk("Oops: %s, sig: %ld [#%d]\n", str, err, ++die_counter);
Michael Ellerman2e82ca32017-08-23 23:56:21 +1000247
248 if (IS_ENABLED(CONFIG_CPU_LITTLE_ENDIAN))
249 printk("LE ");
250 else
251 printk("BE ");
252
Michael Ellerman1c56cd82017-08-23 23:56:22 +1000253 if (IS_ENABLED(CONFIG_PREEMPT))
254 pr_cont("PREEMPT ");
255
256 if (IS_ENABLED(CONFIG_SMP))
257 pr_cont("SMP NR_CPUS=%d ", NR_CPUS);
258
Joonsoo Kime7df0d82016-03-17 14:17:59 -0700259 if (debug_pagealloc_enabled())
Michael Ellerman72c0d9e2017-08-23 23:56:20 +1000260 pr_cont("DEBUG_PAGEALLOC ");
Michael Ellerman1c56cd82017-08-23 23:56:22 +1000261
262 if (IS_ENABLED(CONFIG_NUMA))
263 pr_cont("NUMA ");
264
Michael Ellerman72c0d9e2017-08-23 23:56:20 +1000265 pr_cont("%s\n", ppc_md.name ? ppc_md.name : "");
Anton Blanchard760ca4d2011-11-30 00:23:13 +0000266
267 if (notify_die(DIE_OOPS, str, regs, err, 255, SIGSEGV) == NOTIFY_STOP)
268 return 1;
269
270 print_modules();
271 show_regs(regs);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000272
273 return 0;
274}
Nicholas Piggin03465f82016-09-16 20:48:08 +1000275NOKPROBE_SYMBOL(__die);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000276
Anton Blanchard760ca4d2011-11-30 00:23:13 +0000277void die(const char *str, struct pt_regs *regs, long err)
278{
Nicholas Piggin6f44b202016-11-08 23:14:44 +1100279 unsigned long flags;
Anton Blanchard760ca4d2011-11-30 00:23:13 +0000280
Nicholas Piggind40b6762018-03-27 01:01:16 +1000281 /*
282 * system_reset_excption handles debugger, crash dump, panic, for 0x100
283 */
284 if (TRAP(regs) != 0x100) {
285 if (debugger(regs))
286 return;
287 }
Nicholas Piggin6f44b202016-11-08 23:14:44 +1100288
289 flags = oops_begin(regs);
Anton Blanchard760ca4d2011-11-30 00:23:13 +0000290 if (__die(str, regs, err))
291 err = 0;
292 oops_end(flags, regs, err);
293}
Naveen N. Rao15770a12017-06-29 23:19:19 +0530294NOKPROBE_SYMBOL(die);
Anton Blanchard760ca4d2011-11-30 00:23:13 +0000295
Oleg Nesterov25baa352009-12-15 16:47:18 -0800296void user_single_step_siginfo(struct task_struct *tsk,
297 struct pt_regs *regs, siginfo_t *info)
298{
299 memset(info, 0, sizeof(*info));
300 info->si_signo = SIGTRAP;
301 info->si_code = TRAP_TRACE;
302 info->si_addr = (void __user *)regs->nip;
303}
304
Ram Pai99cd1302018-01-18 17:50:42 -0800305
306void _exception_pkey(int signr, struct pt_regs *regs, int code,
307 unsigned long addr, int key)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000308{
309 siginfo_t info;
Olof Johanssond0c3d532007-10-12 10:20:07 +1000310 const char fmt32[] = KERN_INFO "%s[%d]: unhandled signal %d " \
311 "at %08lx nip %08lx lr %08lx code %x\n";
312 const char fmt64[] = KERN_INFO "%s[%d]: unhandled signal %d " \
313 "at %016lx nip %016lx lr %016lx code %x\n";
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000314
315 if (!user_mode(regs)) {
Anton Blanchard760ca4d2011-11-30 00:23:13 +0000316 die("Exception in kernel mode", regs, signr);
317 return;
318 }
319
320 if (show_unhandled_signals && unhandled_signal(current, signr)) {
Christian Dietrich76462232011-06-04 05:36:54 +0000321 printk_ratelimited(regs->msr & MSR_64BIT ? fmt64 : fmt32,
322 current->comm, current->pid, signr,
323 addr, regs->nip, regs->link, code);
324 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000325
Benjamin Herrenschmidta3512b22012-05-08 13:38:50 +1000326 if (arch_irqs_disabled() && !arch_irq_disabled_regs(regs))
Benjamin Herrenschmidt9f2f79e2012-03-01 15:47:44 +1100327 local_irq_enable();
328
Ananth N Mavinakayanahalli41ab5262012-08-23 21:27:09 +0000329 current->thread.trap_nr = code;
Thiago Jung Bauermannc5cc1f42018-01-18 17:50:43 -0800330
331 /*
332 * Save all the pkey registers AMR/IAMR/UAMOR. Eg: Core dumps need
333 * to capture the content, if the task gets killed.
334 */
335 thread_pkey_regs_save(&current->thread);
336
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000337 memset(&info, 0, sizeof(info));
338 info.si_signo = signr;
339 info.si_code = code;
340 info.si_addr = (void __user *) addr;
Ram Pai99cd1302018-01-18 17:50:42 -0800341 info.si_pkey = key;
342
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000343 force_sig_info(signr, &info, current);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000344}
345
Ram Pai99cd1302018-01-18 17:50:42 -0800346void _exception(int signr, struct pt_regs *regs, int code, unsigned long addr)
347{
348 _exception_pkey(signr, regs, code, addr, 0);
349}
350
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000351void system_reset_exception(struct pt_regs *regs)
352{
Nicholas Piggin2b4f3ac2016-12-20 04:30:07 +1000353 /*
354 * Avoid crashes in case of nested NMI exceptions. Recoverability
355 * is determined by RI and in_nmi
356 */
357 bool nested = in_nmi();
358 if (!nested)
359 nmi_enter();
360
Nicholas Pigginca41ad42017-08-01 22:00:53 +1000361 __this_cpu_inc(irq_stat.sreset_irqs);
362
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000363 /* See if any machine dependent calls */
Arnd Bergmannc902be72006-01-04 19:55:53 +0000364 if (ppc_md.system_reset_exception) {
365 if (ppc_md.system_reset_exception(regs))
Nicholas Pigginc4f3b522016-12-20 04:30:05 +1000366 goto out;
Arnd Bergmannc902be72006-01-04 19:55:53 +0000367 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000368
Nicholas Piggin4388c9b2017-07-05 13:56:27 +1000369 if (debugger(regs))
370 goto out;
371
372 /*
373 * A system reset is a request to dump, so we always send
374 * it through the crashdump code (if fadump or kdump are
375 * registered).
376 */
377 crash_fadump(regs, "System Reset");
378
379 crash_kexec(regs);
380
381 /*
382 * We aren't the primary crash CPU. We need to send it
383 * to a holding pattern to avoid it ending up in the panic
384 * code.
385 */
386 crash_kexec_secondary(regs);
387
388 /*
389 * No debugger or crash dump registered, print logs then
390 * panic.
391 */
Nicholas Piggin4552d122017-12-24 02:49:22 +1000392 die("System Reset", regs, SIGABRT);
Nicholas Piggin4388c9b2017-07-05 13:56:27 +1000393
394 mdelay(2*MSEC_PER_SEC); /* Wait a little while for others to print */
395 add_taint(TAINT_DIE, LOCKDEP_NOW_UNRELIABLE);
396 nmi_panic(regs, "System Reset");
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000397
Nicholas Pigginc4f3b522016-12-20 04:30:05 +1000398out:
399#ifdef CONFIG_PPC_BOOK3S_64
400 BUG_ON(get_paca()->in_nmi == 0);
401 if (get_paca()->in_nmi > 1)
Nicholas Piggin4388c9b2017-07-05 13:56:27 +1000402 nmi_panic(regs, "Unrecoverable nested System Reset");
Nicholas Pigginc4f3b522016-12-20 04:30:05 +1000403#endif
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000404 /* Must die if the interrupt is not recoverable */
405 if (!(regs->msr & MSR_RI))
Nicholas Piggin4388c9b2017-07-05 13:56:27 +1000406 nmi_panic(regs, "Unrecoverable System Reset");
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000407
Nicholas Piggin2b4f3ac2016-12-20 04:30:07 +1000408 if (!nested)
409 nmi_exit();
410
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000411 /* What should we do here? We could issue a shutdown or hard reset. */
412}
Mahesh Salgaonkar1e9b4502013-10-30 20:04:08 +0530413
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000414/*
415 * I/O accesses can cause machine checks on powermacs.
416 * Check if the NIP corresponds to the address of a sync
417 * instruction for which there is an entry in the exception
418 * table.
419 * Note that the 601 only takes a machine check on TEA
420 * (transfer error ack) signal assertion, and does not
421 * set any of the top 16 bits of SRR1.
422 * -- paulus.
423 */
424static inline int check_io_access(struct pt_regs *regs)
425{
Benjamin Herrenschmidt68a64352006-11-13 09:27:39 +1100426#ifdef CONFIG_PPC32
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000427 unsigned long msr = regs->msr;
428 const struct exception_table_entry *entry;
429 unsigned int *nip = (unsigned int *)regs->nip;
430
431 if (((msr & 0xffff0000) == 0 || (msr & (0x80000 | 0x40000)))
432 && (entry = search_exception_tables(regs->nip)) != NULL) {
433 /*
434 * Check that it's a sync instruction, or somewhere
435 * in the twi; isync; nop sequence that inb/inw/inl uses.
436 * As the address is in the exception table
437 * we should be able to read the instr there.
438 * For the debug message, we look at the preceding
439 * load or store.
440 */
Christophe Leroyddc6cd02016-05-17 14:01:39 +0200441 if (*nip == PPC_INST_NOP)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000442 nip -= 2;
Christophe Leroyddc6cd02016-05-17 14:01:39 +0200443 else if (*nip == PPC_INST_ISYNC)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000444 --nip;
Christophe Leroyddc6cd02016-05-17 14:01:39 +0200445 if (*nip == PPC_INST_SYNC || (*nip >> 26) == OP_TRAP) {
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000446 unsigned int rb;
447
448 --nip;
449 rb = (*nip >> 11) & 0x1f;
450 printk(KERN_DEBUG "%s bad port %lx at %p\n",
451 (*nip & 0x100)? "OUT to": "IN from",
452 regs->gpr[rb] - _IO_BASE, nip);
453 regs->msr |= MSR_RI;
Nicholas Piggin61a92f72016-10-14 16:47:31 +1100454 regs->nip = extable_fixup(entry);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000455 return 1;
456 }
457 }
Benjamin Herrenschmidt68a64352006-11-13 09:27:39 +1100458#endif /* CONFIG_PPC32 */
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000459 return 0;
460}
461
Dave Kleikamp172ae2e2010-02-08 11:50:57 +0000462#ifdef CONFIG_PPC_ADV_DEBUG_REGS
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000463/* On 4xx, the reason for the machine check or program exception
464 is in the ESR. */
465#define get_reason(regs) ((regs)->dsisr)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000466#define REASON_FP ESR_FP
467#define REASON_ILLEGAL (ESR_PIL | ESR_PUO)
468#define REASON_PRIVILEGED ESR_PPR
469#define REASON_TRAP ESR_PTR
470
471/* single-step stuff */
Bharat Bhushan51ae8d42013-07-04 11:45:46 +0530472#define single_stepping(regs) (current->thread.debug.dbcr0 & DBCR0_IC)
473#define clear_single_step(regs) (current->thread.debug.dbcr0 &= ~DBCR0_IC)
Matt Evans0e524e72018-03-26 17:55:21 +0100474#define clear_br_trace(regs) do {} while(0)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000475#else
476/* On non-4xx, the reason for the machine check or program
477 exception is in the MSR. */
478#define get_reason(regs) ((regs)->msr)
Michael Ellermand30a5a52017-08-08 16:39:25 +1000479#define REASON_TM SRR1_PROGTM
480#define REASON_FP SRR1_PROGFPE
481#define REASON_ILLEGAL SRR1_PROGILL
482#define REASON_PRIVILEGED SRR1_PROGPRIV
483#define REASON_TRAP SRR1_PROGTRAP
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000484
485#define single_stepping(regs) ((regs)->msr & MSR_SE)
486#define clear_single_step(regs) ((regs)->msr &= ~MSR_SE)
Matt Evans0e524e72018-03-26 17:55:21 +0100487#define clear_br_trace(regs) ((regs)->msr &= ~MSR_BE)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000488#endif
489
Michael Ellerman0d0935b2017-08-08 16:39:21 +1000490#if defined(CONFIG_E500)
Scott Woodfe04b112010-04-08 00:38:22 -0500491int machine_check_e500mc(struct pt_regs *regs)
492{
493 unsigned long mcsr = mfspr(SPRN_MCSR);
Matt Webera4e89ff2017-06-28 11:14:29 -0500494 unsigned long pvr = mfspr(SPRN_PVR);
Scott Woodfe04b112010-04-08 00:38:22 -0500495 unsigned long reason = mcsr;
496 int recoverable = 1;
497
Scott Wood82a9a482011-06-16 14:09:17 -0500498 if (reason & MCSR_LD) {
Shaohui Xiecce1f102010-11-18 14:57:32 +0800499 recoverable = fsl_rio_mcheck_exception(regs);
500 if (recoverable == 1)
501 goto silent_out;
502 }
503
Scott Woodfe04b112010-04-08 00:38:22 -0500504 printk("Machine check in kernel mode.\n");
505 printk("Caused by (from MCSR=%lx): ", reason);
506
507 if (reason & MCSR_MCP)
508 printk("Machine Check Signal\n");
509
510 if (reason & MCSR_ICPERR) {
511 printk("Instruction Cache Parity Error\n");
512
513 /*
514 * This is recoverable by invalidating the i-cache.
515 */
516 mtspr(SPRN_L1CSR1, mfspr(SPRN_L1CSR1) | L1CSR1_ICFI);
517 while (mfspr(SPRN_L1CSR1) & L1CSR1_ICFI)
518 ;
519
520 /*
521 * This will generally be accompanied by an instruction
522 * fetch error report -- only treat MCSR_IF as fatal
523 * if it wasn't due to an L1 parity error.
524 */
525 reason &= ~MCSR_IF;
526 }
527
528 if (reason & MCSR_DCPERR_MC) {
529 printk("Data Cache Parity Error\n");
Kumar Gala37caf9f2011-08-27 06:14:23 -0500530
531 /*
532 * In write shadow mode we auto-recover from the error, but it
533 * may still get logged and cause a machine check. We should
534 * only treat the non-write shadow case as non-recoverable.
535 */
Matt Webera4e89ff2017-06-28 11:14:29 -0500536 /* On e6500 core, L1 DCWS (Data cache write shadow mode) bit
537 * is not implemented but L1 data cache always runs in write
538 * shadow mode. Hence on data cache parity errors HW will
539 * automatically invalidate the L1 Data Cache.
540 */
541 if (PVR_VER(pvr) != PVR_VER_E6500) {
542 if (!(mfspr(SPRN_L1CSR2) & L1CSR2_DCWS))
543 recoverable = 0;
544 }
Scott Woodfe04b112010-04-08 00:38:22 -0500545 }
546
547 if (reason & MCSR_L2MMU_MHIT) {
548 printk("Hit on multiple TLB entries\n");
549 recoverable = 0;
550 }
551
552 if (reason & MCSR_NMI)
553 printk("Non-maskable interrupt\n");
554
555 if (reason & MCSR_IF) {
556 printk("Instruction Fetch Error Report\n");
557 recoverable = 0;
558 }
559
560 if (reason & MCSR_LD) {
561 printk("Load Error Report\n");
562 recoverable = 0;
563 }
564
565 if (reason & MCSR_ST) {
566 printk("Store Error Report\n");
567 recoverable = 0;
568 }
569
570 if (reason & MCSR_LDG) {
571 printk("Guarded Load Error Report\n");
572 recoverable = 0;
573 }
574
575 if (reason & MCSR_TLBSYNC)
576 printk("Simultaneous tlbsync operations\n");
577
578 if (reason & MCSR_BSL2_ERR) {
579 printk("Level 2 Cache Error\n");
580 recoverable = 0;
581 }
582
583 if (reason & MCSR_MAV) {
584 u64 addr;
585
586 addr = mfspr(SPRN_MCAR);
587 addr |= (u64)mfspr(SPRN_MCARU) << 32;
588
589 printk("Machine Check %s Address: %#llx\n",
590 reason & MCSR_MEA ? "Effective" : "Physical", addr);
591 }
592
Shaohui Xiecce1f102010-11-18 14:57:32 +0800593silent_out:
Scott Woodfe04b112010-04-08 00:38:22 -0500594 mtspr(SPRN_MCSR, mcsr);
595 return mfspr(SPRN_MCSR) == 0 && recoverable;
596}
597
Benjamin Herrenschmidt47c0bd12007-12-21 15:39:21 +1100598int machine_check_e500(struct pt_regs *regs)
599{
Michael Ellerman42bff232017-08-08 16:39:22 +1000600 unsigned long reason = mfspr(SPRN_MCSR);
Benjamin Herrenschmidt47c0bd12007-12-21 15:39:21 +1100601
Shaohui Xiecce1f102010-11-18 14:57:32 +0800602 if (reason & MCSR_BUS_RBERR) {
603 if (fsl_rio_mcheck_exception(regs))
604 return 1;
Hongtao Jia4e0e3432013-04-28 13:20:08 +0800605 if (fsl_pci_mcheck_exception(regs))
606 return 1;
Shaohui Xiecce1f102010-11-18 14:57:32 +0800607 }
608
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000609 printk("Machine check in kernel mode.\n");
610 printk("Caused by (from MCSR=%lx): ", reason);
611
612 if (reason & MCSR_MCP)
613 printk("Machine Check Signal\n");
614 if (reason & MCSR_ICPERR)
615 printk("Instruction Cache Parity Error\n");
616 if (reason & MCSR_DCP_PERR)
617 printk("Data Cache Push Parity Error\n");
618 if (reason & MCSR_DCPERR)
619 printk("Data Cache Parity Error\n");
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000620 if (reason & MCSR_BUS_IAERR)
621 printk("Bus - Instruction Address Error\n");
622 if (reason & MCSR_BUS_RAERR)
623 printk("Bus - Read Address Error\n");
624 if (reason & MCSR_BUS_WAERR)
625 printk("Bus - Write Address Error\n");
626 if (reason & MCSR_BUS_IBERR)
627 printk("Bus - Instruction Data Error\n");
628 if (reason & MCSR_BUS_RBERR)
629 printk("Bus - Read Data Bus Error\n");
630 if (reason & MCSR_BUS_WBERR)
Wladislav Wiebec1528332014-06-17 15:30:53 +0200631 printk("Bus - Write Data Bus Error\n");
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000632 if (reason & MCSR_BUS_IPERR)
633 printk("Bus - Instruction Parity Error\n");
634 if (reason & MCSR_BUS_RPERR)
635 printk("Bus - Read Parity Error\n");
Benjamin Herrenschmidt47c0bd12007-12-21 15:39:21 +1100636
637 return 0;
638}
Kumar Gala4490c062010-10-08 08:32:11 -0500639
640int machine_check_generic(struct pt_regs *regs)
641{
642 return 0;
643}
Benjamin Herrenschmidt47c0bd12007-12-21 15:39:21 +1100644#elif defined(CONFIG_E200)
645int machine_check_e200(struct pt_regs *regs)
646{
Michael Ellerman42bff232017-08-08 16:39:22 +1000647 unsigned long reason = mfspr(SPRN_MCSR);
Benjamin Herrenschmidt47c0bd12007-12-21 15:39:21 +1100648
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000649 printk("Machine check in kernel mode.\n");
650 printk("Caused by (from MCSR=%lx): ", reason);
651
652 if (reason & MCSR_MCP)
653 printk("Machine Check Signal\n");
654 if (reason & MCSR_CP_PERR)
655 printk("Cache Push Parity Error\n");
656 if (reason & MCSR_CPERR)
657 printk("Cache Parity Error\n");
658 if (reason & MCSR_EXCP_ERR)
659 printk("ISI, ITLB, or Bus Error on first instruction fetch for an exception handler\n");
660 if (reason & MCSR_BUS_IRERR)
661 printk("Bus - Read Bus Error on instruction fetch\n");
662 if (reason & MCSR_BUS_DRERR)
663 printk("Bus - Read Bus Error on data load\n");
664 if (reason & MCSR_BUS_WRERR)
665 printk("Bus - Write Bus Error on buffered store or cache line push\n");
Benjamin Herrenschmidt47c0bd12007-12-21 15:39:21 +1100666
667 return 0;
668}
Michael Ellerman7f3f8192017-08-08 16:39:23 +1000669#elif defined(CONFIG_PPC32)
Benjamin Herrenschmidt47c0bd12007-12-21 15:39:21 +1100670int machine_check_generic(struct pt_regs *regs)
671{
Michael Ellerman42bff232017-08-08 16:39:22 +1000672 unsigned long reason = regs->msr;
Benjamin Herrenschmidt47c0bd12007-12-21 15:39:21 +1100673
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000674 printk("Machine check in kernel mode.\n");
675 printk("Caused by (from SRR1=%lx): ", reason);
676 switch (reason & 0x601F0000) {
677 case 0x80000:
678 printk("Machine check signal\n");
679 break;
680 case 0: /* for 601 */
681 case 0x40000:
682 case 0x140000: /* 7450 MSS error and TEA */
683 printk("Transfer error ack signal\n");
684 break;
685 case 0x20000:
686 printk("Data parity error signal\n");
687 break;
688 case 0x10000:
689 printk("Address parity error signal\n");
690 break;
691 case 0x20000000:
692 printk("L1 Data Cache error\n");
693 break;
694 case 0x40000000:
695 printk("L1 Instruction Cache error\n");
696 break;
697 case 0x00100000:
698 printk("L2 data cache parity error\n");
699 break;
700 default:
701 printk("Unknown values in msr\n");
702 }
Olof Johansson75918a42007-09-21 05:11:20 +1000703 return 0;
704}
Benjamin Herrenschmidt47c0bd12007-12-21 15:39:21 +1100705#endif /* everything else */
Olof Johansson75918a42007-09-21 05:11:20 +1000706
707void machine_check_exception(struct pt_regs *regs)
708{
709 int recover = 0;
Nicholas Pigginb96672d2017-07-19 16:59:12 +1000710 bool nested = in_nmi();
711 if (!nested)
712 nmi_enter();
Olof Johansson75918a42007-09-21 05:11:20 +1000713
Nicholas Pigginf886f0f2017-08-01 22:00:51 +1000714 /* 64s accounts the mce in machine_check_early when in HVMODE */
715 if (!IS_ENABLED(CONFIG_PPC_BOOK3S_64) || !cpu_has_feature(CPU_FTR_HVMODE))
716 __this_cpu_inc(irq_stat.mce_exceptions);
Anton Blanchard89713ed2010-01-31 20:34:06 +0000717
Mahesh Salgaonkard93b0ac2017-04-18 22:08:17 +0530718 add_taint(TAINT_MACHINE_CHECK, LOCKDEP_NOW_UNRELIABLE);
719
Benjamin Herrenschmidt47c0bd12007-12-21 15:39:21 +1100720 /* See if any machine dependent calls. In theory, we would want
721 * to call the CPU first, and call the ppc_md. one if the CPU
722 * one returns a positive number. However there is existing code
723 * that assumes the board gets a first chance, so let's keep it
724 * that way for now and fix things later. --BenH.
725 */
Olof Johansson75918a42007-09-21 05:11:20 +1000726 if (ppc_md.machine_check_exception)
727 recover = ppc_md.machine_check_exception(regs);
Benjamin Herrenschmidt47c0bd12007-12-21 15:39:21 +1100728 else if (cur_cpu_spec->machine_check)
729 recover = cur_cpu_spec->machine_check(regs);
Olof Johansson75918a42007-09-21 05:11:20 +1000730
Benjamin Herrenschmidt47c0bd12007-12-21 15:39:21 +1100731 if (recover > 0)
Li Zhongba12eed2013-05-13 16:16:41 +0000732 goto bail;
Olof Johansson75918a42007-09-21 05:11:20 +1000733
Anton Blancharda4435062011-01-11 19:45:31 +0000734 if (debugger_fault_handler(regs))
Li Zhongba12eed2013-05-13 16:16:41 +0000735 goto bail;
Olof Johansson75918a42007-09-21 05:11:20 +1000736
737 if (check_io_access(regs))
Li Zhongba12eed2013-05-13 16:16:41 +0000738 goto bail;
Olof Johansson75918a42007-09-21 05:11:20 +1000739
Paul Mackerras8dad3f92005-10-06 13:27:05 +1000740 die("Machine check", regs, SIGBUS);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000741
742 /* Must die if the interrupt is not recoverable */
743 if (!(regs->msr & MSR_RI))
Nicholas Pigginb96672d2017-07-19 16:59:12 +1000744 nmi_panic(regs, "Unrecoverable Machine check");
Li Zhongba12eed2013-05-13 16:16:41 +0000745
746bail:
Nicholas Pigginb96672d2017-07-19 16:59:12 +1000747 if (!nested)
748 nmi_exit();
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000749}
750
751void SMIException(struct pt_regs *regs)
752{
753 die("System Management Interrupt", regs, SIGABRT);
754}
755
Michael Neuling50803322017-09-15 15:25:48 +1000756#ifdef CONFIG_VSX
757static void p9_hmi_special_emu(struct pt_regs *regs)
758{
759 unsigned int ra, rb, t, i, sel, instr, rc;
760 const void __user *addr;
761 u8 vbuf[16], *vdst;
762 unsigned long ea, msr, msr_mask;
763 bool swap;
764
765 if (__get_user_inatomic(instr, (unsigned int __user *)regs->nip))
766 return;
767
768 /*
769 * lxvb16x opcode: 0x7c0006d8
770 * lxvd2x opcode: 0x7c000698
771 * lxvh8x opcode: 0x7c000658
772 * lxvw4x opcode: 0x7c000618
773 */
774 if ((instr & 0xfc00073e) != 0x7c000618) {
775 pr_devel("HMI vec emu: not vector CI %i:%s[%d] nip=%016lx"
776 " instr=%08x\n",
777 smp_processor_id(), current->comm, current->pid,
778 regs->nip, instr);
779 return;
780 }
781
782 /* Grab vector registers into the task struct */
783 msr = regs->msr; /* Grab msr before we flush the bits */
784 flush_vsx_to_thread(current);
785 enable_kernel_altivec();
786
787 /*
788 * Is userspace running with a different endian (this is rare but
789 * not impossible)
790 */
791 swap = (msr & MSR_LE) != (MSR_KERNEL & MSR_LE);
792
793 /* Decode the instruction */
794 ra = (instr >> 16) & 0x1f;
795 rb = (instr >> 11) & 0x1f;
796 t = (instr >> 21) & 0x1f;
797 if (instr & 1)
798 vdst = (u8 *)&current->thread.vr_state.vr[t];
799 else
800 vdst = (u8 *)&current->thread.fp_state.fpr[t][0];
801
802 /* Grab the vector address */
803 ea = regs->gpr[rb] + (ra ? regs->gpr[ra] : 0);
804 if (is_32bit_task())
805 ea &= 0xfffffffful;
806 addr = (__force const void __user *)ea;
807
808 /* Check it */
809 if (!access_ok(VERIFY_READ, addr, 16)) {
810 pr_devel("HMI vec emu: bad access %i:%s[%d] nip=%016lx"
811 " instr=%08x addr=%016lx\n",
812 smp_processor_id(), current->comm, current->pid,
813 regs->nip, instr, (unsigned long)addr);
814 return;
815 }
816
817 /* Read the vector */
818 rc = 0;
819 if ((unsigned long)addr & 0xfUL)
820 /* unaligned case */
821 rc = __copy_from_user_inatomic(vbuf, addr, 16);
822 else
823 __get_user_atomic_128_aligned(vbuf, addr, rc);
824 if (rc) {
825 pr_devel("HMI vec emu: page fault %i:%s[%d] nip=%016lx"
826 " instr=%08x addr=%016lx\n",
827 smp_processor_id(), current->comm, current->pid,
828 regs->nip, instr, (unsigned long)addr);
829 return;
830 }
831
832 pr_devel("HMI vec emu: emulated vector CI %i:%s[%d] nip=%016lx"
833 " instr=%08x addr=%016lx\n",
834 smp_processor_id(), current->comm, current->pid, regs->nip,
835 instr, (unsigned long) addr);
836
837 /* Grab instruction "selector" */
838 sel = (instr >> 6) & 3;
839
840 /*
841 * Check to make sure the facility is actually enabled. This
842 * could happen if we get a false positive hit.
843 *
844 * lxvd2x/lxvw4x always check MSR VSX sel = 0,2
845 * lxvh8x/lxvb16x check MSR VSX or VEC depending on VSR used sel = 1,3
846 */
847 msr_mask = MSR_VSX;
848 if ((sel & 1) && (instr & 1)) /* lxvh8x & lxvb16x + VSR >= 32 */
849 msr_mask = MSR_VEC;
850 if (!(msr & msr_mask)) {
851 pr_devel("HMI vec emu: MSR fac clear %i:%s[%d] nip=%016lx"
852 " instr=%08x msr:%016lx\n",
853 smp_processor_id(), current->comm, current->pid,
854 regs->nip, instr, msr);
855 return;
856 }
857
858 /* Do logging here before we modify sel based on endian */
859 switch (sel) {
860 case 0: /* lxvw4x */
861 PPC_WARN_EMULATED(lxvw4x, regs);
862 break;
863 case 1: /* lxvh8x */
864 PPC_WARN_EMULATED(lxvh8x, regs);
865 break;
866 case 2: /* lxvd2x */
867 PPC_WARN_EMULATED(lxvd2x, regs);
868 break;
869 case 3: /* lxvb16x */
870 PPC_WARN_EMULATED(lxvb16x, regs);
871 break;
872 }
873
874#ifdef __LITTLE_ENDIAN__
875 /*
876 * An LE kernel stores the vector in the task struct as an LE
877 * byte array (effectively swapping both the components and
878 * the content of the components). Those instructions expect
879 * the components to remain in ascending address order, so we
880 * swap them back.
881 *
882 * If we are running a BE user space, the expectation is that
883 * of a simple memcpy, so forcing the emulation to look like
884 * a lxvb16x should do the trick.
885 */
886 if (swap)
887 sel = 3;
888
889 switch (sel) {
890 case 0: /* lxvw4x */
891 for (i = 0; i < 4; i++)
892 ((u32 *)vdst)[i] = ((u32 *)vbuf)[3-i];
893 break;
894 case 1: /* lxvh8x */
895 for (i = 0; i < 8; i++)
896 ((u16 *)vdst)[i] = ((u16 *)vbuf)[7-i];
897 break;
898 case 2: /* lxvd2x */
899 for (i = 0; i < 2; i++)
900 ((u64 *)vdst)[i] = ((u64 *)vbuf)[1-i];
901 break;
902 case 3: /* lxvb16x */
903 for (i = 0; i < 16; i++)
904 vdst[i] = vbuf[15-i];
905 break;
906 }
907#else /* __LITTLE_ENDIAN__ */
908 /* On a big endian kernel, a BE userspace only needs a memcpy */
909 if (!swap)
910 sel = 3;
911
912 /* Otherwise, we need to swap the content of the components */
913 switch (sel) {
914 case 0: /* lxvw4x */
915 for (i = 0; i < 4; i++)
916 ((u32 *)vdst)[i] = cpu_to_le32(((u32 *)vbuf)[i]);
917 break;
918 case 1: /* lxvh8x */
919 for (i = 0; i < 8; i++)
920 ((u16 *)vdst)[i] = cpu_to_le16(((u16 *)vbuf)[i]);
921 break;
922 case 2: /* lxvd2x */
923 for (i = 0; i < 2; i++)
924 ((u64 *)vdst)[i] = cpu_to_le64(((u64 *)vbuf)[i]);
925 break;
926 case 3: /* lxvb16x */
927 memcpy(vdst, vbuf, 16);
928 break;
929 }
930#endif /* !__LITTLE_ENDIAN__ */
931
932 /* Go to next instruction */
933 regs->nip += 4;
934}
935#endif /* CONFIG_VSX */
936
Mahesh Salgaonkar0869b6f2014-07-29 18:40:01 +0530937void handle_hmi_exception(struct pt_regs *regs)
938{
939 struct pt_regs *old_regs;
940
941 old_regs = set_irq_regs(regs);
942 irq_enter();
943
Michael Neuling50803322017-09-15 15:25:48 +1000944#ifdef CONFIG_VSX
945 /* Real mode flagged P9 special emu is needed */
946 if (local_paca->hmi_p9_special_emu) {
947 local_paca->hmi_p9_special_emu = 0;
948
949 /*
950 * We don't want to take page faults while doing the
951 * emulation, we just replay the instruction if necessary.
952 */
953 pagefault_disable();
954 p9_hmi_special_emu(regs);
955 pagefault_enable();
956 }
957#endif /* CONFIG_VSX */
958
Mahesh Salgaonkar0869b6f2014-07-29 18:40:01 +0530959 if (ppc_md.handle_hmi_exception)
960 ppc_md.handle_hmi_exception(regs);
961
962 irq_exit();
963 set_irq_regs(old_regs);
964}
965
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +1000966void unknown_exception(struct pt_regs *regs)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000967{
Li Zhongba12eed2013-05-13 16:16:41 +0000968 enum ctx_state prev_state = exception_enter();
969
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000970 printk("Bad trap at PC: %lx, SR: %lx, vector=%lx\n",
971 regs->nip, regs->msr, regs->trap);
972
Eric W. Biedermancf4674c2017-08-19 15:26:01 -0500973 _exception(SIGTRAP, regs, TRAP_FIXME, 0);
Li Zhongba12eed2013-05-13 16:16:41 +0000974
975 exception_exit(prev_state);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000976}
977
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +1000978void instruction_breakpoint_exception(struct pt_regs *regs)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000979{
Li Zhongba12eed2013-05-13 16:16:41 +0000980 enum ctx_state prev_state = exception_enter();
981
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000982 if (notify_die(DIE_IABR_MATCH, "iabr_match", regs, 5,
983 5, SIGTRAP) == NOTIFY_STOP)
Li Zhongba12eed2013-05-13 16:16:41 +0000984 goto bail;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000985 if (debugger_iabr_match(regs))
Li Zhongba12eed2013-05-13 16:16:41 +0000986 goto bail;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000987 _exception(SIGTRAP, regs, TRAP_BRKPT, regs->nip);
Li Zhongba12eed2013-05-13 16:16:41 +0000988
989bail:
990 exception_exit(prev_state);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000991}
992
993void RunModeException(struct pt_regs *regs)
994{
Eric W. Biedermancf4674c2017-08-19 15:26:01 -0500995 _exception(SIGTRAP, regs, TRAP_FIXME, 0);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000996}
997
Nicholas Piggin03465f82016-09-16 20:48:08 +1000998void single_step_exception(struct pt_regs *regs)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000999{
Li Zhongba12eed2013-05-13 16:16:41 +00001000 enum ctx_state prev_state = exception_enter();
1001
K.Prasad2538c2d2010-06-15 11:35:31 +05301002 clear_single_step(regs);
Matt Evans0e524e72018-03-26 17:55:21 +01001003 clear_br_trace(regs);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001004
Naveen N. Rao6cc89ba2016-11-21 22:36:41 +05301005 if (kprobe_post_handler(regs))
1006 return;
1007
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001008 if (notify_die(DIE_SSTEP, "single_step", regs, 5,
1009 5, SIGTRAP) == NOTIFY_STOP)
Li Zhongba12eed2013-05-13 16:16:41 +00001010 goto bail;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001011 if (debugger_sstep(regs))
Li Zhongba12eed2013-05-13 16:16:41 +00001012 goto bail;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001013
1014 _exception(SIGTRAP, regs, TRAP_TRACE, regs->nip);
Li Zhongba12eed2013-05-13 16:16:41 +00001015
1016bail:
1017 exception_exit(prev_state);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001018}
Nicholas Piggin03465f82016-09-16 20:48:08 +10001019NOKPROBE_SYMBOL(single_step_exception);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001020
1021/*
1022 * After we have successfully emulated an instruction, we have to
1023 * check if the instruction was being single-stepped, and if so,
1024 * pretend we got a single-step exception. This was pointed out
1025 * by Kumar Gala. -- paulus
1026 */
Paul Mackerras8dad3f92005-10-06 13:27:05 +10001027static void emulate_single_step(struct pt_regs *regs)
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001028{
K.Prasad2538c2d2010-06-15 11:35:31 +05301029 if (single_stepping(regs))
1030 single_step_exception(regs);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001031}
1032
Kumar Gala5fad2932007-02-07 01:47:59 -06001033static inline int __parse_fpscr(unsigned long fpscr)
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001034{
Eric W. Biedermancf4674c2017-08-19 15:26:01 -05001035 int ret = FPE_FIXME;
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001036
1037 /* Invalid operation */
1038 if ((fpscr & FPSCR_VE) && (fpscr & FPSCR_VX))
Kumar Gala5fad2932007-02-07 01:47:59 -06001039 ret = FPE_FLTINV;
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001040
1041 /* Overflow */
1042 else if ((fpscr & FPSCR_OE) && (fpscr & FPSCR_OX))
Kumar Gala5fad2932007-02-07 01:47:59 -06001043 ret = FPE_FLTOVF;
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001044
1045 /* Underflow */
1046 else if ((fpscr & FPSCR_UE) && (fpscr & FPSCR_UX))
Kumar Gala5fad2932007-02-07 01:47:59 -06001047 ret = FPE_FLTUND;
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001048
1049 /* Divide by zero */
1050 else if ((fpscr & FPSCR_ZE) && (fpscr & FPSCR_ZX))
Kumar Gala5fad2932007-02-07 01:47:59 -06001051 ret = FPE_FLTDIV;
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001052
1053 /* Inexact result */
1054 else if ((fpscr & FPSCR_XE) && (fpscr & FPSCR_XX))
Kumar Gala5fad2932007-02-07 01:47:59 -06001055 ret = FPE_FLTRES;
1056
1057 return ret;
1058}
1059
1060static void parse_fpe(struct pt_regs *regs)
1061{
1062 int code = 0;
1063
1064 flush_fp_to_thread(current);
1065
Paul Mackerrasde79f7b2013-09-10 20:20:42 +10001066 code = __parse_fpscr(current->thread.fp_state.fpscr);
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001067
1068 _exception(SIGFPE, regs, code, regs->nip);
1069}
1070
1071/*
1072 * Illegal instruction emulation support. Originally written to
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001073 * provide the PVR to user applications using the mfspr rd, PVR.
1074 * Return non-zero if we can't emulate, or -EFAULT if the associated
1075 * memory access caused an access fault. Return zero on success.
1076 *
1077 * There are a couple of ways to do this, either "decode" the instruction
1078 * or directly match lots of bits. In this case, matching lots of
1079 * bits is faster and easier.
Paul Mackerras86417782005-10-10 22:37:57 +10001080 *
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001081 */
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001082static int emulate_string_inst(struct pt_regs *regs, u32 instword)
1083{
1084 u8 rT = (instword >> 21) & 0x1f;
1085 u8 rA = (instword >> 16) & 0x1f;
1086 u8 NB_RB = (instword >> 11) & 0x1f;
1087 u32 num_bytes;
1088 unsigned long EA;
1089 int pos = 0;
1090
1091 /* Early out if we are an invalid form of lswx */
Kumar Gala16c57b32009-02-10 20:10:44 +00001092 if ((instword & PPC_INST_STRING_MASK) == PPC_INST_LSWX)
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001093 if ((rT == rA) || (rT == NB_RB))
1094 return -EINVAL;
1095
1096 EA = (rA == 0) ? 0 : regs->gpr[rA];
1097
Kumar Gala16c57b32009-02-10 20:10:44 +00001098 switch (instword & PPC_INST_STRING_MASK) {
1099 case PPC_INST_LSWX:
1100 case PPC_INST_STSWX:
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001101 EA += NB_RB;
1102 num_bytes = regs->xer & 0x7f;
1103 break;
Kumar Gala16c57b32009-02-10 20:10:44 +00001104 case PPC_INST_LSWI:
1105 case PPC_INST_STSWI:
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001106 num_bytes = (NB_RB == 0) ? 32 : NB_RB;
1107 break;
1108 default:
1109 return -EINVAL;
1110 }
1111
1112 while (num_bytes != 0)
1113 {
1114 u8 val;
1115 u32 shift = 8 * (3 - (pos & 0x3));
1116
James Yang80aa0fb2013-06-25 11:41:05 -05001117 /* if process is 32-bit, clear upper 32 bits of EA */
1118 if ((regs->msr & MSR_64BIT) == 0)
1119 EA &= 0xFFFFFFFF;
1120
Kumar Gala16c57b32009-02-10 20:10:44 +00001121 switch ((instword & PPC_INST_STRING_MASK)) {
1122 case PPC_INST_LSWX:
1123 case PPC_INST_LSWI:
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001124 if (get_user(val, (u8 __user *)EA))
1125 return -EFAULT;
1126 /* first time updating this reg,
1127 * zero it out */
1128 if (pos == 0)
1129 regs->gpr[rT] = 0;
1130 regs->gpr[rT] |= val << shift;
1131 break;
Kumar Gala16c57b32009-02-10 20:10:44 +00001132 case PPC_INST_STSWI:
1133 case PPC_INST_STSWX:
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001134 val = regs->gpr[rT] >> shift;
1135 if (put_user(val, (u8 __user *)EA))
1136 return -EFAULT;
1137 break;
1138 }
1139 /* move EA to next address */
1140 EA += 1;
1141 num_bytes--;
1142
1143 /* manage our position within the register */
1144 if (++pos == 4) {
1145 pos = 0;
1146 if (++rT == 32)
1147 rT = 0;
1148 }
1149 }
1150
1151 return 0;
1152}
1153
Will Schmidtc3412dc2006-08-30 13:11:38 -05001154static int emulate_popcntb_inst(struct pt_regs *regs, u32 instword)
1155{
1156 u32 ra,rs;
1157 unsigned long tmp;
1158
1159 ra = (instword >> 16) & 0x1f;
1160 rs = (instword >> 21) & 0x1f;
1161
1162 tmp = regs->gpr[rs];
1163 tmp = tmp - ((tmp >> 1) & 0x5555555555555555ULL);
1164 tmp = (tmp & 0x3333333333333333ULL) + ((tmp >> 2) & 0x3333333333333333ULL);
1165 tmp = (tmp + (tmp >> 4)) & 0x0f0f0f0f0f0f0f0fULL;
1166 regs->gpr[ra] = tmp;
1167
1168 return 0;
1169}
1170
Kumar Galac1469f12007-11-19 21:35:29 -06001171static int emulate_isel(struct pt_regs *regs, u32 instword)
1172{
1173 u8 rT = (instword >> 21) & 0x1f;
1174 u8 rA = (instword >> 16) & 0x1f;
1175 u8 rB = (instword >> 11) & 0x1f;
1176 u8 BC = (instword >> 6) & 0x1f;
1177 u8 bit;
1178 unsigned long tmp;
1179
1180 tmp = (rA == 0) ? 0 : regs->gpr[rA];
1181 bit = (regs->ccr >> (31 - BC)) & 0x1;
1182
1183 regs->gpr[rT] = bit ? tmp : regs->gpr[rB];
1184
1185 return 0;
1186}
1187
Michael Neuling6ce6c622013-05-26 18:09:39 +00001188#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
1189static inline bool tm_abort_check(struct pt_regs *regs, int cause)
1190{
1191 /* If we're emulating a load/store in an active transaction, we cannot
1192 * emulate it as the kernel operates in transaction suspended context.
1193 * We need to abort the transaction. This creates a persistent TM
1194 * abort so tell the user what caused it with a new code.
1195 */
1196 if (MSR_TM_TRANSACTIONAL(regs->msr)) {
1197 tm_enable();
1198 tm_abort(cause);
1199 return true;
1200 }
1201 return false;
1202}
1203#else
1204static inline bool tm_abort_check(struct pt_regs *regs, int reason)
1205{
1206 return false;
1207}
1208#endif
1209
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001210static int emulate_instruction(struct pt_regs *regs)
1211{
1212 u32 instword;
1213 u32 rd;
1214
Anton Blanchard4288e342013-08-07 02:01:47 +10001215 if (!user_mode(regs))
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001216 return -EINVAL;
1217 CHECK_FULL_REGS(regs);
1218
1219 if (get_user(instword, (u32 __user *)(regs->nip)))
1220 return -EFAULT;
1221
1222 /* Emulate the mfspr rD, PVR. */
Kumar Gala16c57b32009-02-10 20:10:44 +00001223 if ((instword & PPC_INST_MFSPR_PVR_MASK) == PPC_INST_MFSPR_PVR) {
Anton Blanchardeecff812009-10-27 18:46:55 +00001224 PPC_WARN_EMULATED(mfpvr, regs);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001225 rd = (instword >> 21) & 0x1f;
1226 regs->gpr[rd] = mfspr(SPRN_PVR);
1227 return 0;
1228 }
1229
1230 /* Emulating the dcba insn is just a no-op. */
Geert Uytterhoeven80947e72009-05-18 02:10:05 +00001231 if ((instword & PPC_INST_DCBA_MASK) == PPC_INST_DCBA) {
Anton Blanchardeecff812009-10-27 18:46:55 +00001232 PPC_WARN_EMULATED(dcba, regs);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001233 return 0;
Geert Uytterhoeven80947e72009-05-18 02:10:05 +00001234 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001235
1236 /* Emulate the mcrxr insn. */
Kumar Gala16c57b32009-02-10 20:10:44 +00001237 if ((instword & PPC_INST_MCRXR_MASK) == PPC_INST_MCRXR) {
Paul Mackerras86417782005-10-10 22:37:57 +10001238 int shift = (instword >> 21) & 0x1c;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001239 unsigned long msk = 0xf0000000UL >> shift;
1240
Anton Blanchardeecff812009-10-27 18:46:55 +00001241 PPC_WARN_EMULATED(mcrxr, regs);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001242 regs->ccr = (regs->ccr & ~msk) | ((regs->xer >> shift) & msk);
1243 regs->xer &= ~0xf0000000UL;
1244 return 0;
1245 }
1246
1247 /* Emulate load/store string insn. */
Geert Uytterhoeven80947e72009-05-18 02:10:05 +00001248 if ((instword & PPC_INST_STRING_GEN_MASK) == PPC_INST_STRING) {
Michael Neuling6ce6c622013-05-26 18:09:39 +00001249 if (tm_abort_check(regs,
1250 TM_CAUSE_EMULATE | TM_CAUSE_PERSISTENT))
1251 return -EINVAL;
Anton Blanchardeecff812009-10-27 18:46:55 +00001252 PPC_WARN_EMULATED(string, regs);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001253 return emulate_string_inst(regs, instword);
Geert Uytterhoeven80947e72009-05-18 02:10:05 +00001254 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001255
Will Schmidtc3412dc2006-08-30 13:11:38 -05001256 /* Emulate the popcntb (Population Count Bytes) instruction. */
Kumar Gala16c57b32009-02-10 20:10:44 +00001257 if ((instword & PPC_INST_POPCNTB_MASK) == PPC_INST_POPCNTB) {
Anton Blanchardeecff812009-10-27 18:46:55 +00001258 PPC_WARN_EMULATED(popcntb, regs);
Will Schmidtc3412dc2006-08-30 13:11:38 -05001259 return emulate_popcntb_inst(regs, instword);
1260 }
1261
Kumar Galac1469f12007-11-19 21:35:29 -06001262 /* Emulate isel (Integer Select) instruction */
Kumar Gala16c57b32009-02-10 20:10:44 +00001263 if ((instword & PPC_INST_ISEL_MASK) == PPC_INST_ISEL) {
Anton Blanchardeecff812009-10-27 18:46:55 +00001264 PPC_WARN_EMULATED(isel, regs);
Kumar Galac1469f12007-11-19 21:35:29 -06001265 return emulate_isel(regs, instword);
1266 }
1267
James Yang9863c282013-07-03 16:26:47 -05001268 /* Emulate sync instruction variants */
1269 if ((instword & PPC_INST_SYNC_MASK) == PPC_INST_SYNC) {
1270 PPC_WARN_EMULATED(sync, regs);
1271 asm volatile("sync");
1272 return 0;
1273 }
1274
Alexey Kardashevskiyefcac652011-03-02 15:18:48 +00001275#ifdef CONFIG_PPC64
1276 /* Emulate the mfspr rD, DSCR. */
Anton Blanchard73d2fb72013-05-01 20:06:33 +00001277 if ((((instword & PPC_INST_MFSPR_DSCR_USER_MASK) ==
1278 PPC_INST_MFSPR_DSCR_USER) ||
1279 ((instword & PPC_INST_MFSPR_DSCR_MASK) ==
1280 PPC_INST_MFSPR_DSCR)) &&
Alexey Kardashevskiyefcac652011-03-02 15:18:48 +00001281 cpu_has_feature(CPU_FTR_DSCR)) {
1282 PPC_WARN_EMULATED(mfdscr, regs);
1283 rd = (instword >> 21) & 0x1f;
1284 regs->gpr[rd] = mfspr(SPRN_DSCR);
1285 return 0;
1286 }
1287 /* Emulate the mtspr DSCR, rD. */
Anton Blanchard73d2fb72013-05-01 20:06:33 +00001288 if ((((instword & PPC_INST_MTSPR_DSCR_USER_MASK) ==
1289 PPC_INST_MTSPR_DSCR_USER) ||
1290 ((instword & PPC_INST_MTSPR_DSCR_MASK) ==
1291 PPC_INST_MTSPR_DSCR)) &&
Alexey Kardashevskiyefcac652011-03-02 15:18:48 +00001292 cpu_has_feature(CPU_FTR_DSCR)) {
1293 PPC_WARN_EMULATED(mtdscr, regs);
1294 rd = (instword >> 21) & 0x1f;
Anton Blanchard00ca0de2012-09-03 16:48:46 +00001295 current->thread.dscr = regs->gpr[rd];
Alexey Kardashevskiyefcac652011-03-02 15:18:48 +00001296 current->thread.dscr_inherit = 1;
Anton Blanchard00ca0de2012-09-03 16:48:46 +00001297 mtspr(SPRN_DSCR, current->thread.dscr);
Alexey Kardashevskiyefcac652011-03-02 15:18:48 +00001298 return 0;
1299 }
1300#endif
1301
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001302 return -EINVAL;
1303}
1304
Jeremy Fitzhardinge73c9cea2006-12-08 03:30:41 -08001305int is_valid_bugaddr(unsigned long addr)
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001306{
Jeremy Fitzhardinge73c9cea2006-12-08 03:30:41 -08001307 return is_kernel_addr(addr);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001308}
1309
Kevin Hao3a3b5aa2013-07-14 16:40:07 +08001310#ifdef CONFIG_MATH_EMULATION
1311static int emulate_math(struct pt_regs *regs)
1312{
1313 int ret;
1314 extern int do_mathemu(struct pt_regs *regs);
1315
1316 ret = do_mathemu(regs);
1317 if (ret >= 0)
1318 PPC_WARN_EMULATED(math, regs);
1319
1320 switch (ret) {
1321 case 0:
1322 emulate_single_step(regs);
1323 return 0;
1324 case 1: {
1325 int code = 0;
Paul Mackerrasde79f7b2013-09-10 20:20:42 +10001326 code = __parse_fpscr(current->thread.fp_state.fpscr);
Kevin Hao3a3b5aa2013-07-14 16:40:07 +08001327 _exception(SIGFPE, regs, code, regs->nip);
1328 return 0;
1329 }
1330 case -EFAULT:
1331 _exception(SIGSEGV, regs, SEGV_MAPERR, regs->nip);
1332 return 0;
1333 }
1334
1335 return -1;
1336}
1337#else
1338static inline int emulate_math(struct pt_regs *regs) { return -1; }
1339#endif
1340
Nicholas Piggin03465f82016-09-16 20:48:08 +10001341void program_check_exception(struct pt_regs *regs)
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001342{
Li Zhongba12eed2013-05-13 16:16:41 +00001343 enum ctx_state prev_state = exception_enter();
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001344 unsigned int reason = get_reason(regs);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001345
Kim Phillipsaa42c692006-12-08 02:43:30 -06001346 /* We can now get here via a FP Unavailable exception if the core
Kumar Gala04903a32007-02-07 01:13:32 -06001347 * has no FPU, in that case the reason flags will be 0 */
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001348
1349 if (reason & REASON_FP) {
1350 /* IEEE FP exception */
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001351 parse_fpe(regs);
Li Zhongba12eed2013-05-13 16:16:41 +00001352 goto bail;
Paul Mackerras8dad3f92005-10-06 13:27:05 +10001353 }
1354 if (reason & REASON_TRAP) {
Balbir Singha4c3f902016-02-18 13:48:01 +11001355 unsigned long bugaddr;
Jason Wesselba797b22010-05-20 21:04:25 -05001356 /* Debugger is first in line to stop recursive faults in
1357 * rcu_lock, notify_die, or atomic_notifier_call_chain */
1358 if (debugger_bpt(regs))
Li Zhongba12eed2013-05-13 16:16:41 +00001359 goto bail;
Jason Wesselba797b22010-05-20 21:04:25 -05001360
Naveen N. Rao6cc89ba2016-11-21 22:36:41 +05301361 if (kprobe_handler(regs))
1362 goto bail;
1363
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001364 /* trap exception */
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001365 if (notify_die(DIE_BPT, "breakpoint", regs, 5, 5, SIGTRAP)
1366 == NOTIFY_STOP)
Li Zhongba12eed2013-05-13 16:16:41 +00001367 goto bail;
Jeremy Fitzhardinge73c9cea2006-12-08 03:30:41 -08001368
Balbir Singha4c3f902016-02-18 13:48:01 +11001369 bugaddr = regs->nip;
1370 /*
1371 * Fixup bugaddr for BUG_ON() in real mode
1372 */
1373 if (!is_kernel_addr(bugaddr) && !(regs->msr & MSR_IR))
1374 bugaddr += PAGE_OFFSET;
1375
Jeremy Fitzhardinge73c9cea2006-12-08 03:30:41 -08001376 if (!(regs->msr & MSR_PR) && /* not user-mode */
Balbir Singha4c3f902016-02-18 13:48:01 +11001377 report_bug(bugaddr, regs) == BUG_TRAP_TYPE_WARN) {
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001378 regs->nip += 4;
Li Zhongba12eed2013-05-13 16:16:41 +00001379 goto bail;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001380 }
Paul Mackerras8dad3f92005-10-06 13:27:05 +10001381 _exception(SIGTRAP, regs, TRAP_BRKPT, regs->nip);
Li Zhongba12eed2013-05-13 16:16:41 +00001382 goto bail;
Paul Mackerras8dad3f92005-10-06 13:27:05 +10001383 }
Michael Neulingbc2a9402013-02-13 16:21:40 +00001384#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
1385 if (reason & REASON_TM) {
1386 /* This is a TM "Bad Thing Exception" program check.
1387 * This occurs when:
1388 * - An rfid/hrfid/mtmsrd attempts to cause an illegal
1389 * transition in TM states.
1390 * - A trechkpt is attempted when transactional.
1391 * - A treclaim is attempted when non transactional.
1392 * - A tend is illegally attempted.
1393 * - writing a TM SPR when transactional.
Michael Ellerman632f05742017-10-12 15:45:25 +11001394 *
1395 * If usermode caused this, it's done something illegal and
Michael Neulingbc2a9402013-02-13 16:21:40 +00001396 * gets a SIGILL slap on the wrist. We call it an illegal
1397 * operand to distinguish from the instruction just being bad
1398 * (e.g. executing a 'tend' on a CPU without TM!); it's an
1399 * illegal /placement/ of a valid instruction.
1400 */
1401 if (user_mode(regs)) {
1402 _exception(SIGILL, regs, ILL_ILLOPN, regs->nip);
Li Zhongba12eed2013-05-13 16:16:41 +00001403 goto bail;
Michael Neulingbc2a9402013-02-13 16:21:40 +00001404 } else {
1405 printk(KERN_EMERG "Unexpected TM Bad Thing exception "
1406 "at %lx (msr 0x%x)\n", regs->nip, reason);
1407 die("Unrecoverable exception", regs, SIGABRT);
1408 }
1409 }
1410#endif
Paul Mackerras8dad3f92005-10-06 13:27:05 +10001411
Michael Ellermanb3f6a452013-08-15 15:22:19 +10001412 /*
1413 * If we took the program check in the kernel skip down to sending a
1414 * SIGILL. The subsequent cases all relate to emulating instructions
1415 * which we should only do for userspace. We also do not want to enable
1416 * interrupts for kernel faults because that might lead to further
1417 * faults, and loose the context of the original exception.
1418 */
1419 if (!user_mode(regs))
1420 goto sigill;
1421
Benjamin Herrenschmidta3512b22012-05-08 13:38:50 +10001422 /* We restore the interrupt state now */
1423 if (!arch_irq_disabled_regs(regs))
1424 local_irq_enable();
Paul Mackerrascd8a5672006-03-03 17:11:40 +11001425
Kumar Gala04903a32007-02-07 01:13:32 -06001426 /* (reason & REASON_ILLEGAL) would be the obvious thing here,
1427 * but there seems to be a hardware bug on the 405GP (RevD)
1428 * that means ESR is sometimes set incorrectly - either to
1429 * ESR_DST (!?) or 0. In the process of chasing this with the
1430 * hardware people - not sure if it can happen on any illegal
1431 * instruction or only on FP instructions, whether there is a
Benjamin Herrenschmidt4e63f8e2013-06-09 17:01:24 +10001432 * pattern to occurrences etc. -dgibson 31/Mar/2003
1433 */
Kevin Hao3a3b5aa2013-07-14 16:40:07 +08001434 if (!emulate_math(regs))
Li Zhongba12eed2013-05-13 16:16:41 +00001435 goto bail;
Kumar Gala04903a32007-02-07 01:13:32 -06001436
Paul Mackerras8dad3f92005-10-06 13:27:05 +10001437 /* Try to emulate it if we should. */
1438 if (reason & (REASON_ILLEGAL | REASON_PRIVILEGED)) {
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001439 switch (emulate_instruction(regs)) {
1440 case 0:
1441 regs->nip += 4;
1442 emulate_single_step(regs);
Li Zhongba12eed2013-05-13 16:16:41 +00001443 goto bail;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001444 case -EFAULT:
1445 _exception(SIGSEGV, regs, SEGV_MAPERR, regs->nip);
Li Zhongba12eed2013-05-13 16:16:41 +00001446 goto bail;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001447 }
1448 }
Paul Mackerras8dad3f92005-10-06 13:27:05 +10001449
Michael Ellermanb3f6a452013-08-15 15:22:19 +10001450sigill:
Paul Mackerras8dad3f92005-10-06 13:27:05 +10001451 if (reason & REASON_PRIVILEGED)
1452 _exception(SIGILL, regs, ILL_PRVOPC, regs->nip);
1453 else
1454 _exception(SIGILL, regs, ILL_ILLOPC, regs->nip);
Li Zhongba12eed2013-05-13 16:16:41 +00001455
1456bail:
1457 exception_exit(prev_state);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001458}
Nicholas Piggin03465f82016-09-16 20:48:08 +10001459NOKPROBE_SYMBOL(program_check_exception);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001460
Paul Mackerrasbf593902013-06-14 20:07:41 +10001461/*
1462 * This occurs when running in hypervisor mode on POWER6 or later
1463 * and an illegal instruction is encountered.
1464 */
Nicholas Piggin03465f82016-09-16 20:48:08 +10001465void emulation_assist_interrupt(struct pt_regs *regs)
Paul Mackerrasbf593902013-06-14 20:07:41 +10001466{
1467 regs->msr |= REASON_ILLEGAL;
1468 program_check_exception(regs);
1469}
Nicholas Piggin03465f82016-09-16 20:48:08 +10001470NOKPROBE_SYMBOL(emulation_assist_interrupt);
Paul Mackerrasbf593902013-06-14 20:07:41 +10001471
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001472void alignment_exception(struct pt_regs *regs)
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001473{
Li Zhongba12eed2013-05-13 16:16:41 +00001474 enum ctx_state prev_state = exception_enter();
Benjamin Herrenschmidt4393c4f2006-11-01 15:11:39 +11001475 int sig, code, fixed = 0;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001476
Benjamin Herrenschmidta3512b22012-05-08 13:38:50 +10001477 /* We restore the interrupt state now */
1478 if (!arch_irq_disabled_regs(regs))
1479 local_irq_enable();
1480
Michael Neuling6ce6c622013-05-26 18:09:39 +00001481 if (tm_abort_check(regs, TM_CAUSE_ALIGNMENT | TM_CAUSE_PERSISTENT))
1482 goto bail;
1483
Paul Mackerrase9370ae2006-06-07 16:15:39 +10001484 /* we don't implement logging of alignment exceptions */
1485 if (!(current->thread.align_ctl & PR_UNALIGN_SIGBUS))
1486 fixed = fix_alignment(regs);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001487
1488 if (fixed == 1) {
1489 regs->nip += 4; /* skip over emulated instruction */
1490 emulate_single_step(regs);
Li Zhongba12eed2013-05-13 16:16:41 +00001491 goto bail;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001492 }
1493
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001494 /* Operand address was bad */
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001495 if (fixed == -EFAULT) {
Benjamin Herrenschmidt4393c4f2006-11-01 15:11:39 +11001496 sig = SIGSEGV;
1497 code = SEGV_ACCERR;
1498 } else {
1499 sig = SIGBUS;
1500 code = BUS_ADRALN;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001501 }
Benjamin Herrenschmidt4393c4f2006-11-01 15:11:39 +11001502 if (user_mode(regs))
1503 _exception(sig, regs, code, regs->dar);
1504 else
1505 bad_page_fault(regs, regs->dar, sig);
Li Zhongba12eed2013-05-13 16:16:41 +00001506
1507bail:
1508 exception_exit(prev_state);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001509}
1510
1511void StackOverflow(struct pt_regs *regs)
1512{
1513 printk(KERN_CRIT "Kernel stack overflow in process %p, r1=%lx\n",
1514 current, regs->gpr[1]);
1515 debugger(regs);
1516 show_regs(regs);
1517 panic("kernel stack overflow");
1518}
1519
1520void nonrecoverable_exception(struct pt_regs *regs)
1521{
1522 printk(KERN_ERR "Non-recoverable exception at PC=%lx MSR=%lx\n",
1523 regs->nip, regs->msr);
1524 debugger(regs);
1525 die("nonrecoverable exception", regs, SIGKILL);
1526}
1527
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001528void kernel_fp_unavailable_exception(struct pt_regs *regs)
1529{
Li Zhongba12eed2013-05-13 16:16:41 +00001530 enum ctx_state prev_state = exception_enter();
1531
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001532 printk(KERN_EMERG "Unrecoverable FP Unavailable Exception "
1533 "%lx at %lx\n", regs->trap, regs->nip);
1534 die("Unrecoverable FP Unavailable Exception", regs, SIGABRT);
Li Zhongba12eed2013-05-13 16:16:41 +00001535
1536 exception_exit(prev_state);
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001537}
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001538
1539void altivec_unavailable_exception(struct pt_regs *regs)
1540{
Li Zhongba12eed2013-05-13 16:16:41 +00001541 enum ctx_state prev_state = exception_enter();
1542
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001543 if (user_mode(regs)) {
1544 /* A user program has executed an altivec instruction,
1545 but this kernel doesn't support altivec. */
1546 _exception(SIGILL, regs, ILL_ILLOPC, regs->nip);
Li Zhongba12eed2013-05-13 16:16:41 +00001547 goto bail;
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001548 }
Anton Blanchard6c4841c2006-10-13 11:41:00 +10001549
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001550 printk(KERN_EMERG "Unrecoverable VMX/Altivec Unavailable Exception "
1551 "%lx at %lx\n", regs->trap, regs->nip);
1552 die("Unrecoverable VMX/Altivec Unavailable Exception", regs, SIGABRT);
Li Zhongba12eed2013-05-13 16:16:41 +00001553
1554bail:
1555 exception_exit(prev_state);
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001556}
1557
Michael Neulingce48b212008-06-25 14:07:18 +10001558void vsx_unavailable_exception(struct pt_regs *regs)
1559{
1560 if (user_mode(regs)) {
1561 /* A user program has executed an vsx instruction,
1562 but this kernel doesn't support vsx. */
1563 _exception(SIGILL, regs, ILL_ILLOPC, regs->nip);
1564 return;
1565 }
1566
1567 printk(KERN_EMERG "Unrecoverable VSX Unavailable Exception "
1568 "%lx at %lx\n", regs->trap, regs->nip);
1569 die("Unrecoverable VSX Unavailable Exception", regs, SIGABRT);
1570}
1571
Michael Neuling25176172013-08-09 17:29:29 +10001572#ifdef CONFIG_PPC64
Cyril Bur172f7aa2016-09-14 18:02:15 +10001573static void tm_unavailable(struct pt_regs *regs)
1574{
Cyril Bur5d176f72016-09-14 18:02:16 +10001575#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
1576 if (user_mode(regs)) {
1577 current->thread.load_tm++;
1578 regs->msr |= MSR_TM;
1579 tm_enable();
1580 tm_restore_sprs(&current->thread);
1581 return;
1582 }
1583#endif
Cyril Bur172f7aa2016-09-14 18:02:15 +10001584 pr_emerg("Unrecoverable TM Unavailable Exception "
1585 "%lx at %lx\n", regs->trap, regs->nip);
1586 die("Unrecoverable TM Unavailable Exception", regs, SIGABRT);
1587}
1588
Michael Ellerman021424a2013-06-25 17:47:56 +10001589void facility_unavailable_exception(struct pt_regs *regs)
Michael Neulingd0c0c9a2013-02-13 16:21:38 +00001590{
Michael Ellerman021424a2013-06-25 17:47:56 +10001591 static char *facility_strings[] = {
Michael Neuling25176172013-08-09 17:29:29 +10001592 [FSCR_FP_LG] = "FPU",
1593 [FSCR_VECVSX_LG] = "VMX/VSX",
1594 [FSCR_DSCR_LG] = "DSCR",
1595 [FSCR_PM_LG] = "PMU SPRs",
1596 [FSCR_BHRB_LG] = "BHRB",
1597 [FSCR_TM_LG] = "TM",
1598 [FSCR_EBB_LG] = "EBB",
1599 [FSCR_TAR_LG] = "TAR",
Nicholas Piggin794464f2017-04-07 11:27:43 +10001600 [FSCR_MSGP_LG] = "MSGP",
Nicholas Piggin9b7ff0c2017-04-07 11:27:44 +10001601 [FSCR_SCV_LG] = "SCV",
Michael Ellerman021424a2013-06-25 17:47:56 +10001602 };
Michael Neuling25176172013-08-09 17:29:29 +10001603 char *facility = "unknown";
Michael Ellerman021424a2013-06-25 17:47:56 +10001604 u64 value;
Anshuman Khandualc952c1c2015-05-21 12:13:01 +05301605 u32 instword, rd;
Michael Neuling25176172013-08-09 17:29:29 +10001606 u8 status;
1607 bool hv;
Michael Ellerman021424a2013-06-25 17:47:56 +10001608
Benjamin Herrenschmidt2271db22018-01-12 13:28:49 +11001609 hv = (TRAP(regs) == 0xf80);
Michael Neuling25176172013-08-09 17:29:29 +10001610 if (hv)
Michael Ellermanb14b6262013-06-25 17:47:57 +10001611 value = mfspr(SPRN_HFSCR);
Michael Neuling25176172013-08-09 17:29:29 +10001612 else
1613 value = mfspr(SPRN_FSCR);
1614
1615 status = value >> 56;
1616 if (status == FSCR_DSCR_LG) {
Anshuman Khandualc952c1c2015-05-21 12:13:01 +05301617 /*
1618 * User is accessing the DSCR register using the problem
1619 * state only SPR number (0x03) either through a mfspr or
1620 * a mtspr instruction. If it is a write attempt through
1621 * a mtspr, then we set the inherit bit. This also allows
1622 * the user to write or read the register directly in the
1623 * future by setting via the FSCR DSCR bit. But in case it
1624 * is a read DSCR attempt through a mfspr instruction, we
1625 * just emulate the instruction instead. This code path will
1626 * always emulate all the mfspr instructions till the user
Adam Buchbinder446957b2016-02-24 10:51:11 -08001627 * has attempted at least one mtspr instruction. This way it
Anshuman Khandualc952c1c2015-05-21 12:13:01 +05301628 * preserves the same behaviour when the user is accessing
1629 * the DSCR through privilege level only SPR number (0x11)
1630 * which is emulated through illegal instruction exception.
1631 * We always leave HFSCR DSCR set.
Michael Neuling25176172013-08-09 17:29:29 +10001632 */
Anshuman Khandualc952c1c2015-05-21 12:13:01 +05301633 if (get_user(instword, (u32 __user *)(regs->nip))) {
1634 pr_err("Failed to fetch the user instruction\n");
1635 return;
1636 }
1637
1638 /* Write into DSCR (mtspr 0x03, RS) */
1639 if ((instword & PPC_INST_MTSPR_DSCR_USER_MASK)
1640 == PPC_INST_MTSPR_DSCR_USER) {
1641 rd = (instword >> 21) & 0x1f;
1642 current->thread.dscr = regs->gpr[rd];
1643 current->thread.dscr_inherit = 1;
Michael Neulingb57bd2d2016-06-09 12:31:08 +10001644 current->thread.fscr |= FSCR_DSCR;
1645 mtspr(SPRN_FSCR, current->thread.fscr);
Anshuman Khandualc952c1c2015-05-21 12:13:01 +05301646 }
1647
1648 /* Read from DSCR (mfspr RT, 0x03) */
1649 if ((instword & PPC_INST_MFSPR_DSCR_USER_MASK)
1650 == PPC_INST_MFSPR_DSCR_USER) {
1651 if (emulate_instruction(regs)) {
1652 pr_err("DSCR based mfspr emulation failed\n");
1653 return;
1654 }
1655 regs->nip += 4;
1656 emulate_single_step(regs);
1657 }
Michael Neuling25176172013-08-09 17:29:29 +10001658 return;
Michael Ellermanb14b6262013-06-25 17:47:57 +10001659 }
1660
Cyril Bur172f7aa2016-09-14 18:02:15 +10001661 if (status == FSCR_TM_LG) {
1662 /*
1663 * If we're here then the hardware is TM aware because it
1664 * generated an exception with FSRM_TM set.
1665 *
1666 * If cpu_has_feature(CPU_FTR_TM) is false, then either firmware
1667 * told us not to do TM, or the kernel is not built with TM
1668 * support.
1669 *
1670 * If both of those things are true, then userspace can spam the
1671 * console by triggering the printk() below just by continually
1672 * doing tbegin (or any TM instruction). So in that case just
1673 * send the process a SIGILL immediately.
1674 */
1675 if (!cpu_has_feature(CPU_FTR_TM))
1676 goto out;
1677
1678 tm_unavailable(regs);
1679 return;
1680 }
1681
Balbir Singh93c2ec02016-11-30 17:45:09 +11001682 if ((hv || status >= 2) &&
1683 (status < ARRAY_SIZE(facility_strings)) &&
Michael Neuling25176172013-08-09 17:29:29 +10001684 facility_strings[status])
1685 facility = facility_strings[status];
Michael Ellerman021424a2013-06-25 17:47:56 +10001686
Michael Neulingd0c0c9a2013-02-13 16:21:38 +00001687 /* We restore the interrupt state now */
1688 if (!arch_irq_disabled_regs(regs))
1689 local_irq_enable();
1690
Balbir Singh93c2ec02016-11-30 17:45:09 +11001691 pr_err_ratelimited("%sFacility '%s' unavailable (%d), exception at 0x%lx, MSR=%lx\n",
1692 hv ? "Hypervisor " : "", facility, status, regs->nip, regs->msr);
Michael Neulingd0c0c9a2013-02-13 16:21:38 +00001693
Cyril Bur172f7aa2016-09-14 18:02:15 +10001694out:
Michael Neulingd0c0c9a2013-02-13 16:21:38 +00001695 if (user_mode(regs)) {
1696 _exception(SIGILL, regs, ILL_ILLOPC, regs->nip);
1697 return;
1698 }
1699
Michael Ellerman021424a2013-06-25 17:47:56 +10001700 die("Unexpected facility unavailable exception", regs, SIGABRT);
Michael Neulingd0c0c9a2013-02-13 16:21:38 +00001701}
Michael Neuling25176172013-08-09 17:29:29 +10001702#endif
Michael Neulingd0c0c9a2013-02-13 16:21:38 +00001703
Michael Neulingf54db642013-02-13 16:21:39 +00001704#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
1705
Michael Neulingf54db642013-02-13 16:21:39 +00001706void fp_unavailable_tm(struct pt_regs *regs)
1707{
1708 /* Note: This does not handle any kind of FP laziness. */
1709
1710 TM_DEBUG("FP Unavailable trap whilst transactional at 0x%lx, MSR=%lx\n",
1711 regs->nip, regs->msr);
Michael Neulingf54db642013-02-13 16:21:39 +00001712
1713 /* We can only have got here if the task started using FP after
1714 * beginning the transaction. So, the transactional regs are just a
1715 * copy of the checkpointed ones. But, we still need to recheckpoint
1716 * as we're enabling FP for the process; it will return, abort the
1717 * transaction, and probably retry but now with FP enabled. So the
1718 * checkpointed FP registers need to be loaded.
1719 */
Paul Mackerrasd31626f2014-01-13 15:56:29 +11001720 tm_reclaim_current(TM_CAUSE_FAC_UNAV);
Michael Neulingf54db642013-02-13 16:21:39 +00001721 /* Reclaim didn't save out any FPRs to transact_fprs. */
1722
1723 /* Enable FP for the task: */
Cyril Bura7771172017-11-02 14:09:03 +11001724 current->thread.load_fp = 1;
Michael Neulingf54db642013-02-13 16:21:39 +00001725
1726 /* This loads and recheckpoints the FP registers from
1727 * thread.fpr[]. They will remain in registers after the
1728 * checkpoint so we don't need to reload them after.
Paul Mackerras3ac8ff12014-01-13 15:56:30 +11001729 * If VMX is in use, the VRs now hold checkpointed values,
1730 * so we don't want to load the VRs from the thread_struct.
Michael Neulingf54db642013-02-13 16:21:39 +00001731 */
Cyril Bureb5c3f12017-11-02 14:09:05 +11001732 tm_recheckpoint(&current->thread);
Michael Neulingf54db642013-02-13 16:21:39 +00001733}
1734
Michael Neulingf54db642013-02-13 16:21:39 +00001735void altivec_unavailable_tm(struct pt_regs *regs)
1736{
1737 /* See the comments in fp_unavailable_tm(). This function operates
1738 * the same way.
1739 */
1740
1741 TM_DEBUG("Vector Unavailable trap whilst transactional at 0x%lx,"
1742 "MSR=%lx\n",
1743 regs->nip, regs->msr);
Paul Mackerrasd31626f2014-01-13 15:56:29 +11001744 tm_reclaim_current(TM_CAUSE_FAC_UNAV);
Cyril Bura7771172017-11-02 14:09:03 +11001745 current->thread.load_vec = 1;
Cyril Bureb5c3f12017-11-02 14:09:05 +11001746 tm_recheckpoint(&current->thread);
Michael Neulingf54db642013-02-13 16:21:39 +00001747 current->thread.used_vr = 1;
Paul Mackerras3ac8ff12014-01-13 15:56:30 +11001748}
1749
Michael Neulingf54db642013-02-13 16:21:39 +00001750void vsx_unavailable_tm(struct pt_regs *regs)
1751{
1752 /* See the comments in fp_unavailable_tm(). This works similarly,
1753 * though we're loading both FP and VEC registers in here.
1754 *
1755 * If FP isn't in use, load FP regs. If VEC isn't in use, load VEC
1756 * regs. Either way, set MSR_VSX.
1757 */
1758
1759 TM_DEBUG("VSX Unavailable trap whilst transactional at 0x%lx,"
1760 "MSR=%lx\n",
1761 regs->nip, regs->msr);
1762
Paul Mackerras3ac8ff12014-01-13 15:56:30 +11001763 current->thread.used_vsr = 1;
1764
Michael Neulingf54db642013-02-13 16:21:39 +00001765 /* This reclaims FP and/or VR regs if they're already enabled */
Paul Mackerrasd31626f2014-01-13 15:56:29 +11001766 tm_reclaim_current(TM_CAUSE_FAC_UNAV);
Michael Neulingf54db642013-02-13 16:21:39 +00001767
Cyril Bura7771172017-11-02 14:09:03 +11001768 current->thread.load_vec = 1;
1769 current->thread.load_fp = 1;
Paul Mackerras3ac8ff12014-01-13 15:56:30 +11001770
Cyril Bureb5c3f12017-11-02 14:09:05 +11001771 tm_recheckpoint(&current->thread);
Michael Neulingf54db642013-02-13 16:21:39 +00001772}
Michael Neulingf54db642013-02-13 16:21:39 +00001773#endif /* CONFIG_PPC_TRANSACTIONAL_MEM */
1774
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001775void performance_monitor_exception(struct pt_regs *regs)
1776{
Christoph Lameter69111ba2014-10-21 15:23:25 -05001777 __this_cpu_inc(irq_stat.pmu_irqs);
Anton Blanchard89713ed2010-01-31 20:34:06 +00001778
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001779 perf_irq(regs);
1780}
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001781
Dave Kleikamp172ae2e2010-02-08 11:50:57 +00001782#ifdef CONFIG_PPC_ADV_DEBUG_REGS
Dave Kleikamp3bffb652010-02-08 11:51:18 +00001783static void handle_debug(struct pt_regs *regs, unsigned long debug_status)
1784{
1785 int changed = 0;
1786 /*
1787 * Determine the cause of the debug event, clear the
1788 * event flags and send a trap to the handler. Torez
1789 */
1790 if (debug_status & (DBSR_DAC1R | DBSR_DAC1W)) {
1791 dbcr_dac(current) &= ~(DBCR_DAC1R | DBCR_DAC1W);
1792#ifdef CONFIG_PPC_ADV_DEBUG_DAC_RANGE
Bharat Bhushan51ae8d42013-07-04 11:45:46 +05301793 current->thread.debug.dbcr2 &= ~DBCR2_DAC12MODE;
Dave Kleikamp3bffb652010-02-08 11:51:18 +00001794#endif
Eric W. Biederman47355042018-01-16 16:12:38 -06001795 do_send_trap(regs, mfspr(SPRN_DAC1), debug_status,
Dave Kleikamp3bffb652010-02-08 11:51:18 +00001796 5);
1797 changed |= 0x01;
1798 } else if (debug_status & (DBSR_DAC2R | DBSR_DAC2W)) {
1799 dbcr_dac(current) &= ~(DBCR_DAC2R | DBCR_DAC2W);
Eric W. Biederman47355042018-01-16 16:12:38 -06001800 do_send_trap(regs, mfspr(SPRN_DAC2), debug_status,
Dave Kleikamp3bffb652010-02-08 11:51:18 +00001801 6);
1802 changed |= 0x01;
1803 } else if (debug_status & DBSR_IAC1) {
Bharat Bhushan51ae8d42013-07-04 11:45:46 +05301804 current->thread.debug.dbcr0 &= ~DBCR0_IAC1;
Dave Kleikamp3bffb652010-02-08 11:51:18 +00001805 dbcr_iac_range(current) &= ~DBCR_IAC12MODE;
Eric W. Biederman47355042018-01-16 16:12:38 -06001806 do_send_trap(regs, mfspr(SPRN_IAC1), debug_status,
Dave Kleikamp3bffb652010-02-08 11:51:18 +00001807 1);
1808 changed |= 0x01;
1809 } else if (debug_status & DBSR_IAC2) {
Bharat Bhushan51ae8d42013-07-04 11:45:46 +05301810 current->thread.debug.dbcr0 &= ~DBCR0_IAC2;
Eric W. Biederman47355042018-01-16 16:12:38 -06001811 do_send_trap(regs, mfspr(SPRN_IAC2), debug_status,
Dave Kleikamp3bffb652010-02-08 11:51:18 +00001812 2);
1813 changed |= 0x01;
1814 } else if (debug_status & DBSR_IAC3) {
Bharat Bhushan51ae8d42013-07-04 11:45:46 +05301815 current->thread.debug.dbcr0 &= ~DBCR0_IAC3;
Dave Kleikamp3bffb652010-02-08 11:51:18 +00001816 dbcr_iac_range(current) &= ~DBCR_IAC34MODE;
Eric W. Biederman47355042018-01-16 16:12:38 -06001817 do_send_trap(regs, mfspr(SPRN_IAC3), debug_status,
Dave Kleikamp3bffb652010-02-08 11:51:18 +00001818 3);
1819 changed |= 0x01;
1820 } else if (debug_status & DBSR_IAC4) {
Bharat Bhushan51ae8d42013-07-04 11:45:46 +05301821 current->thread.debug.dbcr0 &= ~DBCR0_IAC4;
Eric W. Biederman47355042018-01-16 16:12:38 -06001822 do_send_trap(regs, mfspr(SPRN_IAC4), debug_status,
Dave Kleikamp3bffb652010-02-08 11:51:18 +00001823 4);
1824 changed |= 0x01;
1825 }
1826 /*
1827 * At the point this routine was called, the MSR(DE) was turned off.
1828 * Check all other debug flags and see if that bit needs to be turned
1829 * back on or not.
1830 */
Bharat Bhushan51ae8d42013-07-04 11:45:46 +05301831 if (DBCR_ACTIVE_EVENTS(current->thread.debug.dbcr0,
Bharat Bhushan95791982013-06-26 11:12:22 +05301832 current->thread.debug.dbcr1))
Dave Kleikamp3bffb652010-02-08 11:51:18 +00001833 regs->msr |= MSR_DE;
1834 else
1835 /* Make sure the IDM flag is off */
Bharat Bhushan51ae8d42013-07-04 11:45:46 +05301836 current->thread.debug.dbcr0 &= ~DBCR0_IDM;
Dave Kleikamp3bffb652010-02-08 11:51:18 +00001837
1838 if (changed & 0x01)
Bharat Bhushan51ae8d42013-07-04 11:45:46 +05301839 mtspr(SPRN_DBCR0, current->thread.debug.dbcr0);
Dave Kleikamp3bffb652010-02-08 11:51:18 +00001840}
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001841
Nicholas Piggin03465f82016-09-16 20:48:08 +10001842void DebugException(struct pt_regs *regs, unsigned long debug_status)
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001843{
Bharat Bhushan51ae8d42013-07-04 11:45:46 +05301844 current->thread.debug.dbsr = debug_status;
Dave Kleikamp3bffb652010-02-08 11:51:18 +00001845
Roland McGrathec097c82009-05-28 21:26:38 +00001846 /* Hack alert: On BookE, Branch Taken stops on the branch itself, while
1847 * on server, it stops on the target of the branch. In order to simulate
1848 * the server behaviour, we thus restart right away with a single step
1849 * instead of stopping here when hitting a BT
1850 */
1851 if (debug_status & DBSR_BT) {
1852 regs->msr &= ~MSR_DE;
1853
1854 /* Disable BT */
1855 mtspr(SPRN_DBCR0, mfspr(SPRN_DBCR0) & ~DBCR0_BT);
1856 /* Clear the BT event */
1857 mtspr(SPRN_DBSR, DBSR_BT);
1858
1859 /* Do the single step trick only when coming from userspace */
1860 if (user_mode(regs)) {
Bharat Bhushan51ae8d42013-07-04 11:45:46 +05301861 current->thread.debug.dbcr0 &= ~DBCR0_BT;
1862 current->thread.debug.dbcr0 |= DBCR0_IDM | DBCR0_IC;
Roland McGrathec097c82009-05-28 21:26:38 +00001863 regs->msr |= MSR_DE;
1864 return;
1865 }
1866
Naveen N. Rao6cc89ba2016-11-21 22:36:41 +05301867 if (kprobe_post_handler(regs))
1868 return;
1869
Roland McGrathec097c82009-05-28 21:26:38 +00001870 if (notify_die(DIE_SSTEP, "block_step", regs, 5,
1871 5, SIGTRAP) == NOTIFY_STOP) {
1872 return;
1873 }
1874 if (debugger_sstep(regs))
1875 return;
1876 } else if (debug_status & DBSR_IC) { /* Instruction complete */
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001877 regs->msr &= ~MSR_DE;
Kumar Galaf8279622008-06-26 02:01:37 -05001878
1879 /* Disable instruction completion */
1880 mtspr(SPRN_DBCR0, mfspr(SPRN_DBCR0) & ~DBCR0_IC);
1881 /* Clear the instruction completion event */
1882 mtspr(SPRN_DBSR, DBSR_IC);
1883
Naveen N. Rao6cc89ba2016-11-21 22:36:41 +05301884 if (kprobe_post_handler(regs))
1885 return;
1886
Kumar Galaf8279622008-06-26 02:01:37 -05001887 if (notify_die(DIE_SSTEP, "single_step", regs, 5,
1888 5, SIGTRAP) == NOTIFY_STOP) {
1889 return;
1890 }
1891
1892 if (debugger_sstep(regs))
1893 return;
1894
Dave Kleikamp3bffb652010-02-08 11:51:18 +00001895 if (user_mode(regs)) {
Bharat Bhushan51ae8d42013-07-04 11:45:46 +05301896 current->thread.debug.dbcr0 &= ~DBCR0_IC;
1897 if (DBCR_ACTIVE_EVENTS(current->thread.debug.dbcr0,
1898 current->thread.debug.dbcr1))
Dave Kleikamp3bffb652010-02-08 11:51:18 +00001899 regs->msr |= MSR_DE;
1900 else
1901 /* Make sure the IDM bit is off */
Bharat Bhushan51ae8d42013-07-04 11:45:46 +05301902 current->thread.debug.dbcr0 &= ~DBCR0_IDM;
Dave Kleikamp3bffb652010-02-08 11:51:18 +00001903 }
Kumar Galaf8279622008-06-26 02:01:37 -05001904
1905 _exception(SIGTRAP, regs, TRAP_TRACE, regs->nip);
Dave Kleikamp3bffb652010-02-08 11:51:18 +00001906 } else
1907 handle_debug(regs, debug_status);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001908}
Nicholas Piggin03465f82016-09-16 20:48:08 +10001909NOKPROBE_SYMBOL(DebugException);
Dave Kleikamp172ae2e2010-02-08 11:50:57 +00001910#endif /* CONFIG_PPC_ADV_DEBUG_REGS */
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001911
1912#if !defined(CONFIG_TAU_INT)
1913void TAUException(struct pt_regs *regs)
1914{
1915 printk("TAU trap at PC: %lx, MSR: %lx, vector=%lx %s\n",
1916 regs->nip, regs->msr, regs->trap, print_tainted());
1917}
1918#endif /* CONFIG_INT_TAU */
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001919
1920#ifdef CONFIG_ALTIVEC
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001921void altivec_assist_exception(struct pt_regs *regs)
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001922{
1923 int err;
1924
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001925 if (!user_mode(regs)) {
1926 printk(KERN_EMERG "VMX/Altivec assist exception in kernel mode"
1927 " at %lx\n", regs->nip);
Paul Mackerras8dad3f92005-10-06 13:27:05 +10001928 die("Kernel VMX/Altivec assist exception", regs, SIGILL);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001929 }
1930
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001931 flush_altivec_to_thread(current);
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001932
Anton Blanchardeecff812009-10-27 18:46:55 +00001933 PPC_WARN_EMULATED(altivec, regs);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001934 err = emulate_altivec(regs);
1935 if (err == 0) {
1936 regs->nip += 4; /* skip emulated instruction */
1937 emulate_single_step(regs);
1938 return;
1939 }
1940
1941 if (err == -EFAULT) {
1942 /* got an error reading the instruction */
1943 _exception(SIGSEGV, regs, SEGV_ACCERR, regs->nip);
1944 } else {
1945 /* didn't recognize the instruction */
1946 /* XXX quick hack for now: set the non-Java bit in the VSCR */
Christian Dietrich76462232011-06-04 05:36:54 +00001947 printk_ratelimited(KERN_ERR "Unrecognized altivec instruction "
1948 "in %s at %lx\n", current->comm, regs->nip);
Paul Mackerrasde79f7b2013-09-10 20:20:42 +10001949 current->thread.vr_state.vscr.u[3] |= 0x10000;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001950 }
1951}
1952#endif /* CONFIG_ALTIVEC */
1953
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001954#ifdef CONFIG_FSL_BOOKE
1955void CacheLockingException(struct pt_regs *regs, unsigned long address,
1956 unsigned long error_code)
1957{
1958 /* We treat cache locking instructions from the user
1959 * as priv ops, in the future we could try to do
1960 * something smarter
1961 */
1962 if (error_code & (ESR_DLK|ESR_ILK))
1963 _exception(SIGILL, regs, ILL_PRVOPC, regs->nip);
1964 return;
1965}
1966#endif /* CONFIG_FSL_BOOKE */
1967
1968#ifdef CONFIG_SPE
1969void SPEFloatingPointException(struct pt_regs *regs)
1970{
Liu Yu6a800f32008-10-28 11:50:21 +08001971 extern int do_spe_mathemu(struct pt_regs *regs);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001972 unsigned long spefscr;
1973 int fpexc_mode;
Eric W. Biedermancf4674c2017-08-19 15:26:01 -05001974 int code = FPE_FIXME;
Liu Yu6a800f32008-10-28 11:50:21 +08001975 int err;
1976
yu liu685659e2011-06-14 18:34:25 -05001977 flush_spe_to_thread(current);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001978
1979 spefscr = current->thread.spefscr;
1980 fpexc_mode = current->thread.fpexc_mode;
1981
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001982 if ((spefscr & SPEFSCR_FOVF) && (fpexc_mode & PR_FP_EXC_OVF)) {
1983 code = FPE_FLTOVF;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001984 }
1985 else if ((spefscr & SPEFSCR_FUNF) && (fpexc_mode & PR_FP_EXC_UND)) {
1986 code = FPE_FLTUND;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001987 }
1988 else if ((spefscr & SPEFSCR_FDBZ) && (fpexc_mode & PR_FP_EXC_DIV))
1989 code = FPE_FLTDIV;
1990 else if ((spefscr & SPEFSCR_FINV) && (fpexc_mode & PR_FP_EXC_INV)) {
1991 code = FPE_FLTINV;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001992 }
1993 else if ((spefscr & (SPEFSCR_FG | SPEFSCR_FX)) && (fpexc_mode & PR_FP_EXC_RES))
1994 code = FPE_FLTRES;
1995
Liu Yu6a800f32008-10-28 11:50:21 +08001996 err = do_spe_mathemu(regs);
1997 if (err == 0) {
1998 regs->nip += 4; /* skip emulated instruction */
1999 emulate_single_step(regs);
2000 return;
2001 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002002
Liu Yu6a800f32008-10-28 11:50:21 +08002003 if (err == -EFAULT) {
2004 /* got an error reading the instruction */
2005 _exception(SIGSEGV, regs, SEGV_ACCERR, regs->nip);
2006 } else if (err == -EINVAL) {
2007 /* didn't recognize the instruction */
2008 printk(KERN_ERR "unrecognized spe instruction "
2009 "in %s at %lx\n", current->comm, regs->nip);
2010 } else {
2011 _exception(SIGFPE, regs, code, regs->nip);
2012 }
2013
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002014 return;
2015}
Liu Yu6a800f32008-10-28 11:50:21 +08002016
2017void SPEFloatingPointRoundException(struct pt_regs *regs)
2018{
2019 extern int speround_handler(struct pt_regs *regs);
2020 int err;
2021
2022 preempt_disable();
2023 if (regs->msr & MSR_SPE)
2024 giveup_spe(current);
2025 preempt_enable();
2026
2027 regs->nip -= 4;
2028 err = speround_handler(regs);
2029 if (err == 0) {
2030 regs->nip += 4; /* skip emulated instruction */
2031 emulate_single_step(regs);
2032 return;
2033 }
2034
2035 if (err == -EFAULT) {
2036 /* got an error reading the instruction */
2037 _exception(SIGSEGV, regs, SEGV_ACCERR, regs->nip);
2038 } else if (err == -EINVAL) {
2039 /* didn't recognize the instruction */
2040 printk(KERN_ERR "unrecognized spe instruction "
2041 "in %s at %lx\n", current->comm, regs->nip);
2042 } else {
Eric W. Biedermancf4674c2017-08-19 15:26:01 -05002043 _exception(SIGFPE, regs, FPE_FIXME, regs->nip);
Liu Yu6a800f32008-10-28 11:50:21 +08002044 return;
2045 }
2046}
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002047#endif
2048
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10002049/*
2050 * We enter here if we get an unrecoverable exception, that is, one
2051 * that happened at a point where the RI (recoverable interrupt) bit
2052 * in the MSR is 0. This indicates that SRR0/1 are live, and that
2053 * we therefore lost state by taking this exception.
2054 */
2055void unrecoverable_exception(struct pt_regs *regs)
2056{
2057 printk(KERN_EMERG "Unrecoverable exception %lx at %lx\n",
2058 regs->trap, regs->nip);
2059 die("Unrecoverable exception", regs, SIGABRT);
2060}
Naveen N. Rao15770a12017-06-29 23:19:19 +05302061NOKPROBE_SYMBOL(unrecoverable_exception);
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10002062
Jason Gunthorpe1e18c172012-10-05 08:07:15 +00002063#if defined(CONFIG_BOOKE_WDT) || defined(CONFIG_40x)
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002064/*
2065 * Default handler for a Watchdog exception,
2066 * spins until a reboot occurs
2067 */
2068void __attribute__ ((weak)) WatchdogHandler(struct pt_regs *regs)
2069{
2070 /* Generic WatchdogHandler, implement your own */
2071 mtspr(SPRN_TCR, mfspr(SPRN_TCR)&(~TCR_WIE));
2072 return;
2073}
2074
2075void WatchdogException(struct pt_regs *regs)
2076{
2077 printk (KERN_EMERG "PowerPC Book-E Watchdog Exception\n");
2078 WatchdogHandler(regs);
2079}
2080#endif
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10002081
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10002082/*
2083 * We enter here if we discover during exception entry that we are
2084 * running in supervisor mode with a userspace value in the stack pointer.
2085 */
2086void kernel_bad_stack(struct pt_regs *regs)
2087{
2088 printk(KERN_EMERG "Bad kernel stack pointer %lx at %lx\n",
2089 regs->gpr[1], regs->nip);
2090 die("Bad kernel stack pointer", regs, SIGABRT);
2091}
Naveen N. Rao15770a12017-06-29 23:19:19 +05302092NOKPROBE_SYMBOL(kernel_bad_stack);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002093
2094void __init trap_init(void)
2095{
2096}
Geert Uytterhoeven80947e72009-05-18 02:10:05 +00002097
2098
2099#ifdef CONFIG_PPC_EMULATED_STATS
2100
2101#define WARN_EMULATED_SETUP(type) .type = { .name = #type }
2102
2103struct ppc_emulated ppc_emulated = {
2104#ifdef CONFIG_ALTIVEC
2105 WARN_EMULATED_SETUP(altivec),
2106#endif
2107 WARN_EMULATED_SETUP(dcba),
2108 WARN_EMULATED_SETUP(dcbz),
2109 WARN_EMULATED_SETUP(fp_pair),
2110 WARN_EMULATED_SETUP(isel),
2111 WARN_EMULATED_SETUP(mcrxr),
2112 WARN_EMULATED_SETUP(mfpvr),
2113 WARN_EMULATED_SETUP(multiple),
2114 WARN_EMULATED_SETUP(popcntb),
2115 WARN_EMULATED_SETUP(spe),
2116 WARN_EMULATED_SETUP(string),
Scott Wooda3821b22013-10-28 22:07:59 -05002117 WARN_EMULATED_SETUP(sync),
Geert Uytterhoeven80947e72009-05-18 02:10:05 +00002118 WARN_EMULATED_SETUP(unaligned),
2119#ifdef CONFIG_MATH_EMULATION
2120 WARN_EMULATED_SETUP(math),
Geert Uytterhoeven80947e72009-05-18 02:10:05 +00002121#endif
2122#ifdef CONFIG_VSX
2123 WARN_EMULATED_SETUP(vsx),
2124#endif
Alexey Kardashevskiyefcac652011-03-02 15:18:48 +00002125#ifdef CONFIG_PPC64
2126 WARN_EMULATED_SETUP(mfdscr),
2127 WARN_EMULATED_SETUP(mtdscr),
Anton Blanchardf83319d2014-03-28 17:01:23 +11002128 WARN_EMULATED_SETUP(lq_stq),
Michael Neuling50803322017-09-15 15:25:48 +10002129 WARN_EMULATED_SETUP(lxvw4x),
2130 WARN_EMULATED_SETUP(lxvh8x),
2131 WARN_EMULATED_SETUP(lxvd2x),
2132 WARN_EMULATED_SETUP(lxvb16x),
Alexey Kardashevskiyefcac652011-03-02 15:18:48 +00002133#endif
Geert Uytterhoeven80947e72009-05-18 02:10:05 +00002134};
2135
2136u32 ppc_warn_emulated;
2137
2138void ppc_warn_emulated_print(const char *type)
2139{
Christian Dietrich76462232011-06-04 05:36:54 +00002140 pr_warn_ratelimited("%s used emulated %s instruction\n", current->comm,
2141 type);
Geert Uytterhoeven80947e72009-05-18 02:10:05 +00002142}
2143
2144static int __init ppc_warn_emulated_init(void)
2145{
2146 struct dentry *dir, *d;
2147 unsigned int i;
2148 struct ppc_emulated_entry *entries = (void *)&ppc_emulated;
2149
2150 if (!powerpc_debugfs_root)
2151 return -ENODEV;
2152
2153 dir = debugfs_create_dir("emulated_instructions",
2154 powerpc_debugfs_root);
2155 if (!dir)
2156 return -ENOMEM;
2157
Russell Currey57ad583f2017-01-12 14:54:13 +11002158 d = debugfs_create_u32("do_warn", 0644, dir,
Geert Uytterhoeven80947e72009-05-18 02:10:05 +00002159 &ppc_warn_emulated);
2160 if (!d)
2161 goto fail;
2162
2163 for (i = 0; i < sizeof(ppc_emulated)/sizeof(*entries); i++) {
Russell Currey57ad583f2017-01-12 14:54:13 +11002164 d = debugfs_create_u32(entries[i].name, 0644, dir,
Geert Uytterhoeven80947e72009-05-18 02:10:05 +00002165 (u32 *)&entries[i].val.counter);
2166 if (!d)
2167 goto fail;
2168 }
2169
2170 return 0;
2171
2172fail:
2173 debugfs_remove_recursive(dir);
2174 return -ENOMEM;
2175}
2176
2177device_initcall(ppc_warn_emulated_init);
2178
2179#endif /* CONFIG_PPC_EMULATED_STATS */