Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1 | /* |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 2 | * Copyright (C) 1995-1996 Gary Thomas (gdt@linuxppc.org) |
Scott Wood | fe04b11 | 2010-04-08 00:38:22 -0500 | [diff] [blame] | 3 | * Copyright 2007-2010 Freescale Semiconductor, Inc. |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 4 | * |
| 5 | * This program is free software; you can redistribute it and/or |
| 6 | * modify it under the terms of the GNU General Public License |
| 7 | * as published by the Free Software Foundation; either version |
| 8 | * 2 of the License, or (at your option) any later version. |
| 9 | * |
| 10 | * Modified by Cort Dougan (cort@cs.nmt.edu) |
| 11 | * and Paul Mackerras (paulus@samba.org) |
| 12 | */ |
| 13 | |
| 14 | /* |
| 15 | * This file handles the architecture-dependent parts of hardware exceptions |
| 16 | */ |
| 17 | |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 18 | #include <linux/errno.h> |
| 19 | #include <linux/sched.h> |
Ingo Molnar | b17b015 | 2017-02-08 18:51:35 +0100 | [diff] [blame] | 20 | #include <linux/sched/debug.h> |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 21 | #include <linux/kernel.h> |
| 22 | #include <linux/mm.h> |
Ram Pai | 99cd130 | 2018-01-18 17:50:42 -0800 | [diff] [blame] | 23 | #include <linux/pkeys.h> |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 24 | #include <linux/stddef.h> |
| 25 | #include <linux/unistd.h> |
Paul Mackerras | 8dad3f9 | 2005-10-06 13:27:05 +1000 | [diff] [blame] | 26 | #include <linux/ptrace.h> |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 27 | #include <linux/user.h> |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 28 | #include <linux/interrupt.h> |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 29 | #include <linux/init.h> |
Paul Gortmaker | 8a39b05 | 2016-08-16 10:57:34 -0400 | [diff] [blame] | 30 | #include <linux/extable.h> |
| 31 | #include <linux/module.h> /* print_modules */ |
Paul Mackerras | 8dad3f9 | 2005-10-06 13:27:05 +1000 | [diff] [blame] | 32 | #include <linux/prctl.h> |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 33 | #include <linux/delay.h> |
| 34 | #include <linux/kprobes.h> |
Michael Ellerman | cc53291 | 2005-12-04 18:39:43 +1100 | [diff] [blame] | 35 | #include <linux/kexec.h> |
Michael Hanselmann | 5474c12 | 2006-06-25 05:47:08 -0700 | [diff] [blame] | 36 | #include <linux/backlight.h> |
Jeremy Fitzhardinge | 73c9cea | 2006-12-08 03:30:41 -0800 | [diff] [blame] | 37 | #include <linux/bug.h> |
Christoph Hellwig | 1eeb66a | 2007-05-08 00:27:03 -0700 | [diff] [blame] | 38 | #include <linux/kdebug.h> |
Christian Dietrich | 7646223 | 2011-06-04 05:36:54 +0000 | [diff] [blame] | 39 | #include <linux/ratelimit.h> |
Li Zhong | ba12eed | 2013-05-13 16:16:41 +0000 | [diff] [blame] | 40 | #include <linux/context_tracking.h> |
Michael Neuling | 5080332 | 2017-09-15 15:25:48 +1000 | [diff] [blame] | 41 | #include <linux/smp.h> |
Nicholas Piggin | 35adacd | 2017-12-24 02:49:23 +1000 | [diff] [blame] | 42 | #include <linux/console.h> |
| 43 | #include <linux/kmsg_dump.h> |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 44 | |
Geert Uytterhoeven | 80947e7 | 2009-05-18 02:10:05 +0000 | [diff] [blame] | 45 | #include <asm/emulated_ops.h> |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 46 | #include <asm/pgtable.h> |
Linus Torvalds | 7c0f6ba | 2016-12-24 11:46:01 -0800 | [diff] [blame] | 47 | #include <linux/uaccess.h> |
Michael Ellerman | 7644d58 | 2017-02-10 12:04:56 +1100 | [diff] [blame] | 48 | #include <asm/debugfs.h> |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 49 | #include <asm/io.h> |
Paul Mackerras | 8641778 | 2005-10-10 22:37:57 +1000 | [diff] [blame] | 50 | #include <asm/machdep.h> |
| 51 | #include <asm/rtas.h> |
David Gibson | f7f6f4f | 2005-10-19 14:53:32 +1000 | [diff] [blame] | 52 | #include <asm/pmc.h> |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 53 | #include <asm/reg.h> |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 54 | #ifdef CONFIG_PMAC_BACKLIGHT |
| 55 | #include <asm/backlight.h> |
| 56 | #endif |
Stephen Rothwell | dc1c1ca | 2005-10-01 18:43:42 +1000 | [diff] [blame] | 57 | #ifdef CONFIG_PPC64 |
Paul Mackerras | 8641778 | 2005-10-10 22:37:57 +1000 | [diff] [blame] | 58 | #include <asm/firmware.h> |
Stephen Rothwell | dc1c1ca | 2005-10-01 18:43:42 +1000 | [diff] [blame] | 59 | #include <asm/processor.h> |
Michael Neuling | 6ce6c62 | 2013-05-26 18:09:39 +0000 | [diff] [blame] | 60 | #include <asm/tm.h> |
Stephen Rothwell | dc1c1ca | 2005-10-01 18:43:42 +1000 | [diff] [blame] | 61 | #endif |
David Wilder | c0ce7d0 | 2006-06-23 15:29:34 -0700 | [diff] [blame] | 62 | #include <asm/kexec.h> |
Kumar Gala | 16c57b3 | 2009-02-10 20:10:44 +0000 | [diff] [blame] | 63 | #include <asm/ppc-opcode.h> |
Shaohui Xie | cce1f10 | 2010-11-18 14:57:32 +0800 | [diff] [blame] | 64 | #include <asm/rio.h> |
Mahesh Salgaonkar | ebaeb5a | 2012-02-16 01:14:45 +0000 | [diff] [blame] | 65 | #include <asm/fadump.h> |
David Howells | ae3a197 | 2012-03-28 18:30:02 +0100 | [diff] [blame] | 66 | #include <asm/switch_to.h> |
Michael Neuling | f54db64 | 2013-02-13 16:21:39 +0000 | [diff] [blame] | 67 | #include <asm/tm.h> |
David Howells | ae3a197 | 2012-03-28 18:30:02 +0100 | [diff] [blame] | 68 | #include <asm/debug.h> |
Daniel Axtens | 42f5b4c | 2016-05-18 11:16:50 +1000 | [diff] [blame] | 69 | #include <asm/asm-prototypes.h> |
Mahesh Salgaonkar | fd7bacb | 2016-05-15 09:44:26 +0530 | [diff] [blame] | 70 | #include <asm/hmi.h> |
Hongtao Jia | 4e0e343 | 2013-04-28 13:20:08 +0800 | [diff] [blame] | 71 | #include <sysdev/fsl_pci.h> |
Naveen N. Rao | 6cc89ba | 2016-11-21 22:36:41 +0530 | [diff] [blame] | 72 | #include <asm/kprobes.h> |
Murilo Opsfelder Araujo | a99b9c5 | 2018-08-01 18:33:20 -0300 | [diff] [blame] | 73 | #include <asm/stacktrace.h> |
Mathieu Malaterre | de3c83c | 2019-03-12 21:18:23 +0100 | [diff] [blame] | 74 | #include <asm/nmi.h> |
Stephen Rothwell | dc1c1ca | 2005-10-01 18:43:42 +1000 | [diff] [blame] | 75 | |
Thiago Jung Bauermann | da66588 | 2016-11-29 23:45:50 +1100 | [diff] [blame] | 76 | #if defined(CONFIG_DEBUGGER) || defined(CONFIG_KEXEC_CORE) |
Anton Blanchard | 5be3492 | 2010-01-12 00:50:14 +0000 | [diff] [blame] | 77 | int (*__debugger)(struct pt_regs *regs) __read_mostly; |
| 78 | int (*__debugger_ipi)(struct pt_regs *regs) __read_mostly; |
| 79 | int (*__debugger_bpt)(struct pt_regs *regs) __read_mostly; |
| 80 | int (*__debugger_sstep)(struct pt_regs *regs) __read_mostly; |
| 81 | int (*__debugger_iabr_match)(struct pt_regs *regs) __read_mostly; |
Michael Neuling | 9422de3 | 2012-12-20 14:06:44 +0000 | [diff] [blame] | 82 | int (*__debugger_break_match)(struct pt_regs *regs) __read_mostly; |
Anton Blanchard | 5be3492 | 2010-01-12 00:50:14 +0000 | [diff] [blame] | 83 | int (*__debugger_fault_handler)(struct pt_regs *regs) __read_mostly; |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 84 | |
| 85 | EXPORT_SYMBOL(__debugger); |
| 86 | EXPORT_SYMBOL(__debugger_ipi); |
| 87 | EXPORT_SYMBOL(__debugger_bpt); |
| 88 | EXPORT_SYMBOL(__debugger_sstep); |
| 89 | EXPORT_SYMBOL(__debugger_iabr_match); |
Michael Neuling | 9422de3 | 2012-12-20 14:06:44 +0000 | [diff] [blame] | 90 | EXPORT_SYMBOL(__debugger_break_match); |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 91 | EXPORT_SYMBOL(__debugger_fault_handler); |
| 92 | #endif |
| 93 | |
Michael Neuling | 8b3c34c | 2013-02-13 16:21:32 +0000 | [diff] [blame] | 94 | /* Transactional Memory trap debug */ |
| 95 | #ifdef TM_DEBUG_SW |
| 96 | #define TM_DEBUG(x...) printk(KERN_INFO x) |
| 97 | #else |
| 98 | #define TM_DEBUG(x...) do { } while(0) |
| 99 | #endif |
| 100 | |
Murilo Opsfelder Araujo | 0f642d6 | 2018-08-01 18:33:18 -0300 | [diff] [blame] | 101 | static const char *signame(int signr) |
| 102 | { |
| 103 | switch (signr) { |
| 104 | case SIGBUS: return "bus error"; |
| 105 | case SIGFPE: return "floating point exception"; |
| 106 | case SIGILL: return "illegal instruction"; |
| 107 | case SIGSEGV: return "segfault"; |
| 108 | case SIGTRAP: return "unhandled trap"; |
| 109 | } |
| 110 | |
| 111 | return "unknown signal"; |
| 112 | } |
| 113 | |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 114 | /* |
| 115 | * Trap & Exception support |
| 116 | */ |
| 117 | |
anton@samba.org | 6031d9d | 2007-03-20 20:38:12 -0500 | [diff] [blame] | 118 | #ifdef CONFIG_PMAC_BACKLIGHT |
| 119 | static void pmac_backlight_unblank(void) |
| 120 | { |
| 121 | mutex_lock(&pmac_backlight_mutex); |
| 122 | if (pmac_backlight) { |
| 123 | struct backlight_properties *props; |
| 124 | |
| 125 | props = &pmac_backlight->props; |
| 126 | props->brightness = props->max_brightness; |
| 127 | props->power = FB_BLANK_UNBLANK; |
| 128 | backlight_update_status(pmac_backlight); |
| 129 | } |
| 130 | mutex_unlock(&pmac_backlight_mutex); |
| 131 | } |
| 132 | #else |
| 133 | static inline void pmac_backlight_unblank(void) { } |
| 134 | #endif |
| 135 | |
Nicholas Piggin | 6fcd6ba | 2017-07-19 16:59:11 +1000 | [diff] [blame] | 136 | /* |
| 137 | * If oops/die is expected to crash the machine, return true here. |
| 138 | * |
| 139 | * This should not be expected to be 100% accurate, there may be |
| 140 | * notifiers registered or other unexpected conditions that may bring |
| 141 | * down the kernel. Or if the current process in the kernel is holding |
| 142 | * locks or has other critical state, the kernel may become effectively |
| 143 | * unusable anyway. |
| 144 | */ |
| 145 | bool die_will_crash(void) |
| 146 | { |
| 147 | if (should_fadump_crash()) |
| 148 | return true; |
| 149 | if (kexec_should_crash(current)) |
| 150 | return true; |
| 151 | if (in_interrupt() || panic_on_oops || |
| 152 | !current->pid || is_global_init(current)) |
| 153 | return true; |
| 154 | |
| 155 | return false; |
| 156 | } |
| 157 | |
Anton Blanchard | 760ca4d | 2011-11-30 00:23:13 +0000 | [diff] [blame] | 158 | static arch_spinlock_t die_lock = __ARCH_SPIN_LOCK_UNLOCKED; |
| 159 | static int die_owner = -1; |
| 160 | static unsigned int die_nest_count; |
| 161 | static int die_counter; |
| 162 | |
Nicholas Piggin | 35adacd | 2017-12-24 02:49:23 +1000 | [diff] [blame] | 163 | extern void panic_flush_kmsg_start(void) |
| 164 | { |
| 165 | /* |
| 166 | * These are mostly taken from kernel/panic.c, but tries to do |
| 167 | * relatively minimal work. Don't use delay functions (TB may |
| 168 | * be broken), don't crash dump (need to set a firmware log), |
| 169 | * don't run notifiers. We do want to get some information to |
| 170 | * Linux console. |
| 171 | */ |
| 172 | console_verbose(); |
| 173 | bust_spinlocks(1); |
| 174 | } |
| 175 | |
| 176 | extern void panic_flush_kmsg_end(void) |
| 177 | { |
| 178 | printk_safe_flush_on_panic(); |
| 179 | kmsg_dump(KMSG_DUMP_PANIC); |
| 180 | bust_spinlocks(0); |
| 181 | debug_locks_off(); |
| 182 | console_flush_on_panic(); |
| 183 | } |
| 184 | |
Nicholas Piggin | 03465f8 | 2016-09-16 20:48:08 +1000 | [diff] [blame] | 185 | static unsigned long oops_begin(struct pt_regs *regs) |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 186 | { |
Anton Blanchard | 760ca4d | 2011-11-30 00:23:13 +0000 | [diff] [blame] | 187 | int cpu; |
anton@samba.org | 34c2a14 | 2007-03-20 20:38:13 -0500 | [diff] [blame] | 188 | unsigned long flags; |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 189 | |
anton@samba.org | 293e468 | 2007-03-20 20:38:11 -0500 | [diff] [blame] | 190 | oops_enter(); |
| 191 | |
Anton Blanchard | 760ca4d | 2011-11-30 00:23:13 +0000 | [diff] [blame] | 192 | /* racy, but better than risking deadlock. */ |
| 193 | raw_local_irq_save(flags); |
| 194 | cpu = smp_processor_id(); |
| 195 | if (!arch_spin_trylock(&die_lock)) { |
| 196 | if (cpu == die_owner) |
| 197 | /* nested oops. should stop eventually */; |
| 198 | else |
| 199 | arch_spin_lock(&die_lock); |
anton@samba.org | 34c2a14 | 2007-03-20 20:38:13 -0500 | [diff] [blame] | 200 | } |
Anton Blanchard | 760ca4d | 2011-11-30 00:23:13 +0000 | [diff] [blame] | 201 | die_nest_count++; |
| 202 | die_owner = cpu; |
| 203 | console_verbose(); |
| 204 | bust_spinlocks(1); |
| 205 | if (machine_is(powermac)) |
| 206 | pmac_backlight_unblank(); |
| 207 | return flags; |
| 208 | } |
Nicholas Piggin | 03465f8 | 2016-09-16 20:48:08 +1000 | [diff] [blame] | 209 | NOKPROBE_SYMBOL(oops_begin); |
Michael Hanselmann | 5474c12 | 2006-06-25 05:47:08 -0700 | [diff] [blame] | 210 | |
Nicholas Piggin | 03465f8 | 2016-09-16 20:48:08 +1000 | [diff] [blame] | 211 | static void oops_end(unsigned long flags, struct pt_regs *regs, |
Anton Blanchard | 760ca4d | 2011-11-30 00:23:13 +0000 | [diff] [blame] | 212 | int signr) |
| 213 | { |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 214 | bust_spinlocks(0); |
Rusty Russell | 373d4d0 | 2013-01-21 17:17:39 +1030 | [diff] [blame] | 215 | add_taint(TAINT_DIE, LOCKDEP_NOW_UNRELIABLE); |
Anton Blanchard | 760ca4d | 2011-11-30 00:23:13 +0000 | [diff] [blame] | 216 | die_nest_count--; |
Anton Blanchard | 58154c8 | 2011-11-30 00:23:09 +0000 | [diff] [blame] | 217 | oops_exit(); |
| 218 | printk("\n"); |
Nicholas Piggin | 7458e8b | 2016-11-08 23:14:45 +1100 | [diff] [blame] | 219 | if (!die_nest_count) { |
Anton Blanchard | 760ca4d | 2011-11-30 00:23:13 +0000 | [diff] [blame] | 220 | /* Nest count reaches zero, release the lock. */ |
Nicholas Piggin | 7458e8b | 2016-11-08 23:14:45 +1100 | [diff] [blame] | 221 | die_owner = -1; |
Anton Blanchard | 760ca4d | 2011-11-30 00:23:13 +0000 | [diff] [blame] | 222 | arch_spin_unlock(&die_lock); |
Nicholas Piggin | 7458e8b | 2016-11-08 23:14:45 +1100 | [diff] [blame] | 223 | } |
Anton Blanchard | 760ca4d | 2011-11-30 00:23:13 +0000 | [diff] [blame] | 224 | raw_local_irq_restore(flags); |
David Wilder | c0ce7d0 | 2006-06-23 15:29:34 -0700 | [diff] [blame] | 225 | |
Nicholas Piggin | d40b676 | 2018-03-27 01:01:16 +1000 | [diff] [blame] | 226 | /* |
| 227 | * system_reset_excption handles debugger, crash dump, panic, for 0x100 |
| 228 | */ |
| 229 | if (TRAP(regs) == 0x100) |
| 230 | return; |
| 231 | |
Mahesh Salgaonkar | ebaeb5a | 2012-02-16 01:14:45 +0000 | [diff] [blame] | 232 | crash_fadump(regs, "die oops"); |
| 233 | |
Nicholas Piggin | 4388c9b | 2017-07-05 13:56:27 +1000 | [diff] [blame] | 234 | if (kexec_should_crash(current)) |
David Wilder | c0ce7d0 | 2006-06-23 15:29:34 -0700 | [diff] [blame] | 235 | crash_kexec(regs); |
Anton Blanchard | 9b00ac0 | 2011-11-30 00:23:10 +0000 | [diff] [blame] | 236 | |
Anton Blanchard | 760ca4d | 2011-11-30 00:23:13 +0000 | [diff] [blame] | 237 | if (!signr) |
| 238 | return; |
| 239 | |
Anton Blanchard | 58154c8 | 2011-11-30 00:23:09 +0000 | [diff] [blame] | 240 | /* |
| 241 | * While our oops output is serialised by a spinlock, output |
| 242 | * from panic() called below can race and corrupt it. If we |
| 243 | * know we are going to panic, delay for 1 second so we have a |
| 244 | * chance to get clean backtraces from all CPUs that are oopsing. |
| 245 | */ |
| 246 | if (in_interrupt() || panic_on_oops || !current->pid || |
| 247 | is_global_init(current)) { |
| 248 | mdelay(MSEC_PER_SEC); |
| 249 | } |
| 250 | |
Horms | cea6a4b | 2006-07-30 03:03:34 -0700 | [diff] [blame] | 251 | if (panic_on_oops) |
Horms | 012c437 | 2006-08-13 23:24:22 -0700 | [diff] [blame] | 252 | panic("Fatal exception"); |
Anton Blanchard | 760ca4d | 2011-11-30 00:23:13 +0000 | [diff] [blame] | 253 | do_exit(signr); |
| 254 | } |
Nicholas Piggin | 03465f8 | 2016-09-16 20:48:08 +1000 | [diff] [blame] | 255 | NOKPROBE_SYMBOL(oops_end); |
Horms | cea6a4b | 2006-07-30 03:03:34 -0700 | [diff] [blame] | 256 | |
Nicholas Piggin | 03465f8 | 2016-09-16 20:48:08 +1000 | [diff] [blame] | 257 | static int __die(const char *str, struct pt_regs *regs, long err) |
Anton Blanchard | 760ca4d | 2011-11-30 00:23:13 +0000 | [diff] [blame] | 258 | { |
| 259 | printk("Oops: %s, sig: %ld [#%d]\n", str, err, ++die_counter); |
Michael Ellerman | 2e82ca3 | 2017-08-23 23:56:21 +1000 | [diff] [blame] | 260 | |
Michael Ellerman | 1684251 | 2019-01-10 22:57:37 +1100 | [diff] [blame] | 261 | printk("%s PAGE_SIZE=%luK%s%s%s%s%s%s%s %s\n", |
Michael Ellerman | 7822744 | 2019-01-10 22:57:35 +1100 | [diff] [blame] | 262 | IS_ENABLED(CONFIG_CPU_LITTLE_ENDIAN) ? "LE" : "BE", |
Michael Ellerman | 1840513 | 2019-01-10 22:57:36 +1100 | [diff] [blame] | 263 | PAGE_SIZE / 1024, |
Michael Ellerman | 1684251 | 2019-01-10 22:57:37 +1100 | [diff] [blame] | 264 | early_radix_enabled() ? " MMU=Radix" : "", |
| 265 | early_mmu_has_feature(MMU_FTR_HPTE_TABLE) ? " MMU=Hash" : "", |
Michael Ellerman | 7822744 | 2019-01-10 22:57:35 +1100 | [diff] [blame] | 266 | IS_ENABLED(CONFIG_PREEMPT) ? " PREEMPT" : "", |
| 267 | IS_ENABLED(CONFIG_SMP) ? " SMP" : "", |
| 268 | IS_ENABLED(CONFIG_SMP) ? (" NR_CPUS=" __stringify(NR_CPUS)) : "", |
| 269 | debug_pagealloc_enabled() ? " DEBUG_PAGEALLOC" : "", |
| 270 | IS_ENABLED(CONFIG_NUMA) ? " NUMA" : "", |
| 271 | ppc_md.name ? ppc_md.name : ""); |
Anton Blanchard | 760ca4d | 2011-11-30 00:23:13 +0000 | [diff] [blame] | 272 | |
| 273 | if (notify_die(DIE_OOPS, str, regs, err, 255, SIGSEGV) == NOTIFY_STOP) |
| 274 | return 1; |
| 275 | |
| 276 | print_modules(); |
| 277 | show_regs(regs); |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 278 | |
| 279 | return 0; |
| 280 | } |
Nicholas Piggin | 03465f8 | 2016-09-16 20:48:08 +1000 | [diff] [blame] | 281 | NOKPROBE_SYMBOL(__die); |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 282 | |
Anton Blanchard | 760ca4d | 2011-11-30 00:23:13 +0000 | [diff] [blame] | 283 | void die(const char *str, struct pt_regs *regs, long err) |
| 284 | { |
Nicholas Piggin | 6f44b20 | 2016-11-08 23:14:44 +1100 | [diff] [blame] | 285 | unsigned long flags; |
Anton Blanchard | 760ca4d | 2011-11-30 00:23:13 +0000 | [diff] [blame] | 286 | |
Nicholas Piggin | d40b676 | 2018-03-27 01:01:16 +1000 | [diff] [blame] | 287 | /* |
| 288 | * system_reset_excption handles debugger, crash dump, panic, for 0x100 |
| 289 | */ |
| 290 | if (TRAP(regs) != 0x100) { |
| 291 | if (debugger(regs)) |
| 292 | return; |
| 293 | } |
Nicholas Piggin | 6f44b20 | 2016-11-08 23:14:44 +1100 | [diff] [blame] | 294 | |
| 295 | flags = oops_begin(regs); |
Anton Blanchard | 760ca4d | 2011-11-30 00:23:13 +0000 | [diff] [blame] | 296 | if (__die(str, regs, err)) |
| 297 | err = 0; |
| 298 | oops_end(flags, regs, err); |
| 299 | } |
Naveen N. Rao | 15770a1 | 2017-06-29 23:19:19 +0530 | [diff] [blame] | 300 | NOKPROBE_SYMBOL(die); |
Anton Blanchard | 760ca4d | 2011-11-30 00:23:13 +0000 | [diff] [blame] | 301 | |
Eric W. Biederman | efc463a | 2018-04-16 14:18:26 -0500 | [diff] [blame] | 302 | void user_single_step_report(struct pt_regs *regs) |
Oleg Nesterov | 25baa35 | 2009-12-15 16:47:18 -0800 | [diff] [blame] | 303 | { |
Eric W. Biederman | efc463a | 2018-04-16 14:18:26 -0500 | [diff] [blame] | 304 | force_sig_fault(SIGTRAP, TRAP_TRACE, (void __user *)regs->nip, current); |
Oleg Nesterov | 25baa35 | 2009-12-15 16:47:18 -0800 | [diff] [blame] | 305 | } |
| 306 | |
Murilo Opsfelder Araujo | 658b0f9 | 2018-08-01 18:33:15 -0300 | [diff] [blame] | 307 | static void show_signal_msg(int signr, struct pt_regs *regs, int code, |
| 308 | unsigned long addr) |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 309 | { |
Michael Ellerman | 997dd26 | 2018-08-16 15:27:47 +1000 | [diff] [blame] | 310 | static DEFINE_RATELIMIT_STATE(rs, DEFAULT_RATELIMIT_INTERVAL, |
| 311 | DEFAULT_RATELIMIT_BURST); |
| 312 | |
| 313 | if (!show_unhandled_signals) |
Murilo Opsfelder Araujo | 35a52a1 | 2018-08-01 18:33:16 -0300 | [diff] [blame] | 314 | return; |
| 315 | |
| 316 | if (!unhandled_signal(current, signr)) |
| 317 | return; |
| 318 | |
Michael Ellerman | 997dd26 | 2018-08-16 15:27:47 +1000 | [diff] [blame] | 319 | if (!__ratelimit(&rs)) |
| 320 | return; |
| 321 | |
Murilo Opsfelder Araujo | 0f642d6 | 2018-08-01 18:33:18 -0300 | [diff] [blame] | 322 | pr_info("%s[%d]: %s (%d) at %lx nip %lx lr %lx code %x", |
| 323 | current->comm, current->pid, signame(signr), signr, |
Murilo Opsfelder Araujo | 49d8f20 | 2018-08-01 18:33:17 -0300 | [diff] [blame] | 324 | addr, regs->nip, regs->link, code); |
Murilo Opsfelder Araujo | 0f642d6 | 2018-08-01 18:33:18 -0300 | [diff] [blame] | 325 | |
| 326 | print_vma_addr(KERN_CONT " in ", regs->nip); |
| 327 | |
| 328 | pr_cont("\n"); |
Murilo Opsfelder Araujo | a99b9c5 | 2018-08-01 18:33:20 -0300 | [diff] [blame] | 329 | |
| 330 | show_user_instructions(regs); |
Murilo Opsfelder Araujo | 658b0f9 | 2018-08-01 18:33:15 -0300 | [diff] [blame] | 331 | } |
| 332 | |
Eric W. Biederman | 2c44ce2 | 2018-09-18 09:37:28 +0200 | [diff] [blame] | 333 | static bool exception_common(int signr, struct pt_regs *regs, int code, |
| 334 | unsigned long addr) |
Murilo Opsfelder Araujo | 658b0f9 | 2018-08-01 18:33:15 -0300 | [diff] [blame] | 335 | { |
Murilo Opsfelder Araujo | 658b0f9 | 2018-08-01 18:33:15 -0300 | [diff] [blame] | 336 | if (!user_mode(regs)) { |
| 337 | die("Exception in kernel mode", regs, signr); |
Eric W. Biederman | 2c44ce2 | 2018-09-18 09:37:28 +0200 | [diff] [blame] | 338 | return false; |
Murilo Opsfelder Araujo | 658b0f9 | 2018-08-01 18:33:15 -0300 | [diff] [blame] | 339 | } |
| 340 | |
| 341 | show_signal_msg(signr, regs, code, addr); |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 342 | |
Benjamin Herrenschmidt | a3512b2 | 2012-05-08 13:38:50 +1000 | [diff] [blame] | 343 | if (arch_irqs_disabled() && !arch_irq_disabled_regs(regs)) |
Benjamin Herrenschmidt | 9f2f79e | 2012-03-01 15:47:44 +1100 | [diff] [blame] | 344 | local_irq_enable(); |
| 345 | |
Ananth N Mavinakayanahalli | 41ab526 | 2012-08-23 21:27:09 +0000 | [diff] [blame] | 346 | current->thread.trap_nr = code; |
Thiago Jung Bauermann | c5cc1f4 | 2018-01-18 17:50:43 -0800 | [diff] [blame] | 347 | |
| 348 | /* |
| 349 | * Save all the pkey registers AMR/IAMR/UAMOR. Eg: Core dumps need |
| 350 | * to capture the content, if the task gets killed. |
| 351 | */ |
| 352 | thread_pkey_regs_save(¤t->thread); |
| 353 | |
Eric W. Biederman | 2c44ce2 | 2018-09-18 09:37:28 +0200 | [diff] [blame] | 354 | return true; |
| 355 | } |
| 356 | |
Eric W. Biederman | 5d8fb8a | 2018-09-18 10:56:25 +0200 | [diff] [blame] | 357 | void _exception_pkey(struct pt_regs *regs, unsigned long addr, int key) |
Eric W. Biederman | 2c44ce2 | 2018-09-18 09:37:28 +0200 | [diff] [blame] | 358 | { |
Eric W. Biederman | 5d8fb8a | 2018-09-18 10:56:25 +0200 | [diff] [blame] | 359 | if (!exception_common(SIGSEGV, regs, SEGV_PKUERR, addr)) |
Eric W. Biederman | 2c44ce2 | 2018-09-18 09:37:28 +0200 | [diff] [blame] | 360 | return; |
| 361 | |
Eric W. Biederman | 77c7072 | 2018-09-18 11:26:32 +0200 | [diff] [blame] | 362 | force_sig_pkuerr((void __user *) addr, key); |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 363 | } |
| 364 | |
Ram Pai | 99cd130 | 2018-01-18 17:50:42 -0800 | [diff] [blame] | 365 | void _exception(int signr, struct pt_regs *regs, int code, unsigned long addr) |
| 366 | { |
Eric W. Biederman | c1c7c85 | 2018-09-18 09:43:32 +0200 | [diff] [blame] | 367 | if (!exception_common(signr, regs, code, addr)) |
| 368 | return; |
| 369 | |
| 370 | force_sig_fault(signr, code, (void __user *)addr, current); |
Ram Pai | 99cd130 | 2018-01-18 17:50:42 -0800 | [diff] [blame] | 371 | } |
| 372 | |
Nicholas Piggin | ccd4770 | 2019-02-26 18:51:07 +1000 | [diff] [blame] | 373 | /* |
| 374 | * The interrupt architecture has a quirk in that the HV interrupts excluding |
| 375 | * the NMIs (0x100 and 0x200) do not clear MSR[RI] at entry. The first thing |
| 376 | * that an interrupt handler must do is save off a GPR into a scratch register, |
| 377 | * and all interrupts on POWERNV (HV=1) use the HSPRG1 register as scratch. |
| 378 | * Therefore an NMI can clobber an HV interrupt's live HSPRG1 without noticing |
| 379 | * that it is non-reentrant, which leads to random data corruption. |
| 380 | * |
| 381 | * The solution is for NMI interrupts in HV mode to check if they originated |
| 382 | * from these critical HV interrupt regions. If so, then mark them not |
| 383 | * recoverable. |
| 384 | * |
| 385 | * An alternative would be for HV NMIs to use SPRG for scratch to avoid the |
| 386 | * HSPRG1 clobber, however this would cause guest SPRG to be clobbered. Linux |
| 387 | * guests should always have MSR[RI]=0 when its scratch SPRG is in use, so |
| 388 | * that would work. However any other guest OS that may have the SPRG live |
| 389 | * and MSR[RI]=1 could encounter silent corruption. |
| 390 | * |
| 391 | * Builds that do not support KVM could take this second option to increase |
| 392 | * the recoverability of NMIs. |
| 393 | */ |
| 394 | void hv_nmi_check_nonrecoverable(struct pt_regs *regs) |
| 395 | { |
| 396 | #ifdef CONFIG_PPC_POWERNV |
| 397 | unsigned long kbase = (unsigned long)_stext; |
| 398 | unsigned long nip = regs->nip; |
| 399 | |
| 400 | if (!(regs->msr & MSR_RI)) |
| 401 | return; |
| 402 | if (!(regs->msr & MSR_HV)) |
| 403 | return; |
| 404 | if (regs->msr & MSR_PR) |
| 405 | return; |
| 406 | |
| 407 | /* |
| 408 | * Now test if the interrupt has hit a range that may be using |
| 409 | * HSPRG1 without having RI=0 (i.e., an HSRR interrupt). The |
| 410 | * problem ranges all run un-relocated. Test real and virt modes |
| 411 | * at the same time by droping the high bit of the nip (virt mode |
| 412 | * entry points still have the +0x4000 offset). |
| 413 | */ |
| 414 | nip &= ~0xc000000000000000ULL; |
| 415 | if ((nip >= 0x500 && nip < 0x600) || (nip >= 0x4500 && nip < 0x4600)) |
| 416 | goto nonrecoverable; |
| 417 | if ((nip >= 0x980 && nip < 0xa00) || (nip >= 0x4980 && nip < 0x4a00)) |
| 418 | goto nonrecoverable; |
| 419 | if ((nip >= 0xe00 && nip < 0xec0) || (nip >= 0x4e00 && nip < 0x4ec0)) |
| 420 | goto nonrecoverable; |
| 421 | if ((nip >= 0xf80 && nip < 0xfa0) || (nip >= 0x4f80 && nip < 0x4fa0)) |
| 422 | goto nonrecoverable; |
Nicholas Piggin | bd3524f | 2019-03-01 22:56:36 +1000 | [diff] [blame] | 423 | |
Nicholas Piggin | ccd4770 | 2019-02-26 18:51:07 +1000 | [diff] [blame] | 424 | /* Trampoline code runs un-relocated so subtract kbase. */ |
Nicholas Piggin | bd3524f | 2019-03-01 22:56:36 +1000 | [diff] [blame] | 425 | if (nip >= (unsigned long)(start_real_trampolines - kbase) && |
| 426 | nip < (unsigned long)(end_real_trampolines - kbase)) |
Nicholas Piggin | ccd4770 | 2019-02-26 18:51:07 +1000 | [diff] [blame] | 427 | goto nonrecoverable; |
Nicholas Piggin | bd3524f | 2019-03-01 22:56:36 +1000 | [diff] [blame] | 428 | if (nip >= (unsigned long)(start_virt_trampolines - kbase) && |
| 429 | nip < (unsigned long)(end_virt_trampolines - kbase)) |
Nicholas Piggin | ccd4770 | 2019-02-26 18:51:07 +1000 | [diff] [blame] | 430 | goto nonrecoverable; |
| 431 | return; |
| 432 | |
| 433 | nonrecoverable: |
| 434 | regs->msr &= ~MSR_RI; |
| 435 | #endif |
| 436 | } |
| 437 | |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 438 | void system_reset_exception(struct pt_regs *regs) |
| 439 | { |
Nicholas Piggin | cbf2ba9 | 2019-02-26 18:51:08 +1000 | [diff] [blame] | 440 | unsigned long hsrr0, hsrr1; |
| 441 | bool nested = in_nmi(); |
| 442 | bool saved_hsrrs = false; |
| 443 | |
Nicholas Piggin | 2b4f3ac | 2016-12-20 04:30:07 +1000 | [diff] [blame] | 444 | /* |
| 445 | * Avoid crashes in case of nested NMI exceptions. Recoverability |
| 446 | * is determined by RI and in_nmi |
| 447 | */ |
Nicholas Piggin | 2b4f3ac | 2016-12-20 04:30:07 +1000 | [diff] [blame] | 448 | if (!nested) |
| 449 | nmi_enter(); |
| 450 | |
Nicholas Piggin | cbf2ba9 | 2019-02-26 18:51:08 +1000 | [diff] [blame] | 451 | /* |
| 452 | * System reset can interrupt code where HSRRs are live and MSR[RI]=1. |
| 453 | * The system reset interrupt itself may clobber HSRRs (e.g., to call |
| 454 | * OPAL), so save them here and restore them before returning. |
| 455 | * |
| 456 | * Machine checks don't need to save HSRRs, as the real mode handler |
| 457 | * is careful to avoid them, and the regular handler is not delivered |
| 458 | * as an NMI. |
| 459 | */ |
| 460 | if (cpu_has_feature(CPU_FTR_HVMODE)) { |
| 461 | hsrr0 = mfspr(SPRN_HSRR0); |
| 462 | hsrr1 = mfspr(SPRN_HSRR1); |
| 463 | saved_hsrrs = true; |
| 464 | } |
| 465 | |
Nicholas Piggin | ccd4770 | 2019-02-26 18:51:07 +1000 | [diff] [blame] | 466 | hv_nmi_check_nonrecoverable(regs); |
| 467 | |
Nicholas Piggin | ca41ad4 | 2017-08-01 22:00:53 +1000 | [diff] [blame] | 468 | __this_cpu_inc(irq_stat.sreset_irqs); |
| 469 | |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 470 | /* See if any machine dependent calls */ |
Arnd Bergmann | c902be7 | 2006-01-04 19:55:53 +0000 | [diff] [blame] | 471 | if (ppc_md.system_reset_exception) { |
| 472 | if (ppc_md.system_reset_exception(regs)) |
Nicholas Piggin | c4f3b52 | 2016-12-20 04:30:05 +1000 | [diff] [blame] | 473 | goto out; |
Arnd Bergmann | c902be7 | 2006-01-04 19:55:53 +0000 | [diff] [blame] | 474 | } |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 475 | |
Nicholas Piggin | 4388c9b | 2017-07-05 13:56:27 +1000 | [diff] [blame] | 476 | if (debugger(regs)) |
| 477 | goto out; |
| 478 | |
| 479 | /* |
| 480 | * A system reset is a request to dump, so we always send |
| 481 | * it through the crashdump code (if fadump or kdump are |
| 482 | * registered). |
| 483 | */ |
| 484 | crash_fadump(regs, "System Reset"); |
| 485 | |
| 486 | crash_kexec(regs); |
| 487 | |
| 488 | /* |
| 489 | * We aren't the primary crash CPU. We need to send it |
| 490 | * to a holding pattern to avoid it ending up in the panic |
| 491 | * code. |
| 492 | */ |
| 493 | crash_kexec_secondary(regs); |
| 494 | |
| 495 | /* |
| 496 | * No debugger or crash dump registered, print logs then |
| 497 | * panic. |
| 498 | */ |
Nicholas Piggin | 4552d12 | 2017-12-24 02:49:22 +1000 | [diff] [blame] | 499 | die("System Reset", regs, SIGABRT); |
Nicholas Piggin | 4388c9b | 2017-07-05 13:56:27 +1000 | [diff] [blame] | 500 | |
| 501 | mdelay(2*MSEC_PER_SEC); /* Wait a little while for others to print */ |
| 502 | add_taint(TAINT_DIE, LOCKDEP_NOW_UNRELIABLE); |
| 503 | nmi_panic(regs, "System Reset"); |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 504 | |
Nicholas Piggin | c4f3b52 | 2016-12-20 04:30:05 +1000 | [diff] [blame] | 505 | out: |
| 506 | #ifdef CONFIG_PPC_BOOK3S_64 |
| 507 | BUG_ON(get_paca()->in_nmi == 0); |
| 508 | if (get_paca()->in_nmi > 1) |
Nicholas Piggin | 4388c9b | 2017-07-05 13:56:27 +1000 | [diff] [blame] | 509 | nmi_panic(regs, "Unrecoverable nested System Reset"); |
Nicholas Piggin | c4f3b52 | 2016-12-20 04:30:05 +1000 | [diff] [blame] | 510 | #endif |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 511 | /* Must die if the interrupt is not recoverable */ |
| 512 | if (!(regs->msr & MSR_RI)) |
Nicholas Piggin | 4388c9b | 2017-07-05 13:56:27 +1000 | [diff] [blame] | 513 | nmi_panic(regs, "Unrecoverable System Reset"); |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 514 | |
Nicholas Piggin | cbf2ba9 | 2019-02-26 18:51:08 +1000 | [diff] [blame] | 515 | if (saved_hsrrs) { |
| 516 | mtspr(SPRN_HSRR0, hsrr0); |
| 517 | mtspr(SPRN_HSRR1, hsrr1); |
| 518 | } |
| 519 | |
Nicholas Piggin | 2b4f3ac | 2016-12-20 04:30:07 +1000 | [diff] [blame] | 520 | if (!nested) |
| 521 | nmi_exit(); |
| 522 | |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 523 | /* What should we do here? We could issue a shutdown or hard reset. */ |
| 524 | } |
Mahesh Salgaonkar | 1e9b450 | 2013-10-30 20:04:08 +0530 | [diff] [blame] | 525 | |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 526 | /* |
| 527 | * I/O accesses can cause machine checks on powermacs. |
| 528 | * Check if the NIP corresponds to the address of a sync |
| 529 | * instruction for which there is an entry in the exception |
| 530 | * table. |
| 531 | * Note that the 601 only takes a machine check on TEA |
| 532 | * (transfer error ack) signal assertion, and does not |
| 533 | * set any of the top 16 bits of SRR1. |
| 534 | * -- paulus. |
| 535 | */ |
| 536 | static inline int check_io_access(struct pt_regs *regs) |
| 537 | { |
Benjamin Herrenschmidt | 68a6435 | 2006-11-13 09:27:39 +1100 | [diff] [blame] | 538 | #ifdef CONFIG_PPC32 |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 539 | unsigned long msr = regs->msr; |
| 540 | const struct exception_table_entry *entry; |
| 541 | unsigned int *nip = (unsigned int *)regs->nip; |
| 542 | |
| 543 | if (((msr & 0xffff0000) == 0 || (msr & (0x80000 | 0x40000))) |
| 544 | && (entry = search_exception_tables(regs->nip)) != NULL) { |
| 545 | /* |
| 546 | * Check that it's a sync instruction, or somewhere |
| 547 | * in the twi; isync; nop sequence that inb/inw/inl uses. |
| 548 | * As the address is in the exception table |
| 549 | * we should be able to read the instr there. |
| 550 | * For the debug message, we look at the preceding |
| 551 | * load or store. |
| 552 | */ |
Christophe Leroy | ddc6cd0 | 2016-05-17 14:01:39 +0200 | [diff] [blame] | 553 | if (*nip == PPC_INST_NOP) |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 554 | nip -= 2; |
Christophe Leroy | ddc6cd0 | 2016-05-17 14:01:39 +0200 | [diff] [blame] | 555 | else if (*nip == PPC_INST_ISYNC) |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 556 | --nip; |
Christophe Leroy | ddc6cd0 | 2016-05-17 14:01:39 +0200 | [diff] [blame] | 557 | if (*nip == PPC_INST_SYNC || (*nip >> 26) == OP_TRAP) { |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 558 | unsigned int rb; |
| 559 | |
| 560 | --nip; |
| 561 | rb = (*nip >> 11) & 0x1f; |
| 562 | printk(KERN_DEBUG "%s bad port %lx at %p\n", |
| 563 | (*nip & 0x100)? "OUT to": "IN from", |
| 564 | regs->gpr[rb] - _IO_BASE, nip); |
| 565 | regs->msr |= MSR_RI; |
Nicholas Piggin | 61a92f7 | 2016-10-14 16:47:31 +1100 | [diff] [blame] | 566 | regs->nip = extable_fixup(entry); |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 567 | return 1; |
| 568 | } |
| 569 | } |
Benjamin Herrenschmidt | 68a6435 | 2006-11-13 09:27:39 +1100 | [diff] [blame] | 570 | #endif /* CONFIG_PPC32 */ |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 571 | return 0; |
| 572 | } |
| 573 | |
Dave Kleikamp | 172ae2e | 2010-02-08 11:50:57 +0000 | [diff] [blame] | 574 | #ifdef CONFIG_PPC_ADV_DEBUG_REGS |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 575 | /* On 4xx, the reason for the machine check or program exception |
| 576 | is in the ESR. */ |
| 577 | #define get_reason(regs) ((regs)->dsisr) |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 578 | #define REASON_FP ESR_FP |
| 579 | #define REASON_ILLEGAL (ESR_PIL | ESR_PUO) |
| 580 | #define REASON_PRIVILEGED ESR_PPR |
| 581 | #define REASON_TRAP ESR_PTR |
| 582 | |
| 583 | /* single-step stuff */ |
Bharat Bhushan | 51ae8d4 | 2013-07-04 11:45:46 +0530 | [diff] [blame] | 584 | #define single_stepping(regs) (current->thread.debug.dbcr0 & DBCR0_IC) |
| 585 | #define clear_single_step(regs) (current->thread.debug.dbcr0 &= ~DBCR0_IC) |
Matt Evans | 0e524e7 | 2018-03-26 17:55:21 +0100 | [diff] [blame] | 586 | #define clear_br_trace(regs) do {} while(0) |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 587 | #else |
| 588 | /* On non-4xx, the reason for the machine check or program |
| 589 | exception is in the MSR. */ |
| 590 | #define get_reason(regs) ((regs)->msr) |
Michael Ellerman | d30a5a5 | 2017-08-08 16:39:25 +1000 | [diff] [blame] | 591 | #define REASON_TM SRR1_PROGTM |
| 592 | #define REASON_FP SRR1_PROGFPE |
| 593 | #define REASON_ILLEGAL SRR1_PROGILL |
| 594 | #define REASON_PRIVILEGED SRR1_PROGPRIV |
| 595 | #define REASON_TRAP SRR1_PROGTRAP |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 596 | |
| 597 | #define single_stepping(regs) ((regs)->msr & MSR_SE) |
| 598 | #define clear_single_step(regs) ((regs)->msr &= ~MSR_SE) |
Matt Evans | 0e524e7 | 2018-03-26 17:55:21 +0100 | [diff] [blame] | 599 | #define clear_br_trace(regs) ((regs)->msr &= ~MSR_BE) |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 600 | #endif |
| 601 | |
Michael Ellerman | 0d0935b | 2017-08-08 16:39:21 +1000 | [diff] [blame] | 602 | #if defined(CONFIG_E500) |
Scott Wood | fe04b11 | 2010-04-08 00:38:22 -0500 | [diff] [blame] | 603 | int machine_check_e500mc(struct pt_regs *regs) |
| 604 | { |
| 605 | unsigned long mcsr = mfspr(SPRN_MCSR); |
Matt Weber | a4e89ff | 2017-06-28 11:14:29 -0500 | [diff] [blame] | 606 | unsigned long pvr = mfspr(SPRN_PVR); |
Scott Wood | fe04b11 | 2010-04-08 00:38:22 -0500 | [diff] [blame] | 607 | unsigned long reason = mcsr; |
| 608 | int recoverable = 1; |
| 609 | |
Scott Wood | 82a9a48 | 2011-06-16 14:09:17 -0500 | [diff] [blame] | 610 | if (reason & MCSR_LD) { |
Shaohui Xie | cce1f10 | 2010-11-18 14:57:32 +0800 | [diff] [blame] | 611 | recoverable = fsl_rio_mcheck_exception(regs); |
| 612 | if (recoverable == 1) |
| 613 | goto silent_out; |
| 614 | } |
| 615 | |
Scott Wood | fe04b11 | 2010-04-08 00:38:22 -0500 | [diff] [blame] | 616 | printk("Machine check in kernel mode.\n"); |
| 617 | printk("Caused by (from MCSR=%lx): ", reason); |
| 618 | |
| 619 | if (reason & MCSR_MCP) |
Christophe Leroy | 422123c | 2018-10-15 07:20:45 +0000 | [diff] [blame] | 620 | pr_cont("Machine Check Signal\n"); |
Scott Wood | fe04b11 | 2010-04-08 00:38:22 -0500 | [diff] [blame] | 621 | |
| 622 | if (reason & MCSR_ICPERR) { |
Christophe Leroy | 422123c | 2018-10-15 07:20:45 +0000 | [diff] [blame] | 623 | pr_cont("Instruction Cache Parity Error\n"); |
Scott Wood | fe04b11 | 2010-04-08 00:38:22 -0500 | [diff] [blame] | 624 | |
| 625 | /* |
| 626 | * This is recoverable by invalidating the i-cache. |
| 627 | */ |
| 628 | mtspr(SPRN_L1CSR1, mfspr(SPRN_L1CSR1) | L1CSR1_ICFI); |
| 629 | while (mfspr(SPRN_L1CSR1) & L1CSR1_ICFI) |
| 630 | ; |
| 631 | |
| 632 | /* |
| 633 | * This will generally be accompanied by an instruction |
| 634 | * fetch error report -- only treat MCSR_IF as fatal |
| 635 | * if it wasn't due to an L1 parity error. |
| 636 | */ |
| 637 | reason &= ~MCSR_IF; |
| 638 | } |
| 639 | |
| 640 | if (reason & MCSR_DCPERR_MC) { |
Christophe Leroy | 422123c | 2018-10-15 07:20:45 +0000 | [diff] [blame] | 641 | pr_cont("Data Cache Parity Error\n"); |
Kumar Gala | 37caf9f | 2011-08-27 06:14:23 -0500 | [diff] [blame] | 642 | |
| 643 | /* |
| 644 | * In write shadow mode we auto-recover from the error, but it |
| 645 | * may still get logged and cause a machine check. We should |
| 646 | * only treat the non-write shadow case as non-recoverable. |
| 647 | */ |
Matt Weber | a4e89ff | 2017-06-28 11:14:29 -0500 | [diff] [blame] | 648 | /* On e6500 core, L1 DCWS (Data cache write shadow mode) bit |
| 649 | * is not implemented but L1 data cache always runs in write |
| 650 | * shadow mode. Hence on data cache parity errors HW will |
| 651 | * automatically invalidate the L1 Data Cache. |
| 652 | */ |
| 653 | if (PVR_VER(pvr) != PVR_VER_E6500) { |
| 654 | if (!(mfspr(SPRN_L1CSR2) & L1CSR2_DCWS)) |
| 655 | recoverable = 0; |
| 656 | } |
Scott Wood | fe04b11 | 2010-04-08 00:38:22 -0500 | [diff] [blame] | 657 | } |
| 658 | |
| 659 | if (reason & MCSR_L2MMU_MHIT) { |
Christophe Leroy | 422123c | 2018-10-15 07:20:45 +0000 | [diff] [blame] | 660 | pr_cont("Hit on multiple TLB entries\n"); |
Scott Wood | fe04b11 | 2010-04-08 00:38:22 -0500 | [diff] [blame] | 661 | recoverable = 0; |
| 662 | } |
| 663 | |
| 664 | if (reason & MCSR_NMI) |
Christophe Leroy | 422123c | 2018-10-15 07:20:45 +0000 | [diff] [blame] | 665 | pr_cont("Non-maskable interrupt\n"); |
Scott Wood | fe04b11 | 2010-04-08 00:38:22 -0500 | [diff] [blame] | 666 | |
| 667 | if (reason & MCSR_IF) { |
Christophe Leroy | 422123c | 2018-10-15 07:20:45 +0000 | [diff] [blame] | 668 | pr_cont("Instruction Fetch Error Report\n"); |
Scott Wood | fe04b11 | 2010-04-08 00:38:22 -0500 | [diff] [blame] | 669 | recoverable = 0; |
| 670 | } |
| 671 | |
| 672 | if (reason & MCSR_LD) { |
Christophe Leroy | 422123c | 2018-10-15 07:20:45 +0000 | [diff] [blame] | 673 | pr_cont("Load Error Report\n"); |
Scott Wood | fe04b11 | 2010-04-08 00:38:22 -0500 | [diff] [blame] | 674 | recoverable = 0; |
| 675 | } |
| 676 | |
| 677 | if (reason & MCSR_ST) { |
Christophe Leroy | 422123c | 2018-10-15 07:20:45 +0000 | [diff] [blame] | 678 | pr_cont("Store Error Report\n"); |
Scott Wood | fe04b11 | 2010-04-08 00:38:22 -0500 | [diff] [blame] | 679 | recoverable = 0; |
| 680 | } |
| 681 | |
| 682 | if (reason & MCSR_LDG) { |
Christophe Leroy | 422123c | 2018-10-15 07:20:45 +0000 | [diff] [blame] | 683 | pr_cont("Guarded Load Error Report\n"); |
Scott Wood | fe04b11 | 2010-04-08 00:38:22 -0500 | [diff] [blame] | 684 | recoverable = 0; |
| 685 | } |
| 686 | |
| 687 | if (reason & MCSR_TLBSYNC) |
Christophe Leroy | 422123c | 2018-10-15 07:20:45 +0000 | [diff] [blame] | 688 | pr_cont("Simultaneous tlbsync operations\n"); |
Scott Wood | fe04b11 | 2010-04-08 00:38:22 -0500 | [diff] [blame] | 689 | |
| 690 | if (reason & MCSR_BSL2_ERR) { |
Christophe Leroy | 422123c | 2018-10-15 07:20:45 +0000 | [diff] [blame] | 691 | pr_cont("Level 2 Cache Error\n"); |
Scott Wood | fe04b11 | 2010-04-08 00:38:22 -0500 | [diff] [blame] | 692 | recoverable = 0; |
| 693 | } |
| 694 | |
| 695 | if (reason & MCSR_MAV) { |
| 696 | u64 addr; |
| 697 | |
| 698 | addr = mfspr(SPRN_MCAR); |
| 699 | addr |= (u64)mfspr(SPRN_MCARU) << 32; |
| 700 | |
Christophe Leroy | 422123c | 2018-10-15 07:20:45 +0000 | [diff] [blame] | 701 | pr_cont("Machine Check %s Address: %#llx\n", |
Scott Wood | fe04b11 | 2010-04-08 00:38:22 -0500 | [diff] [blame] | 702 | reason & MCSR_MEA ? "Effective" : "Physical", addr); |
| 703 | } |
| 704 | |
Shaohui Xie | cce1f10 | 2010-11-18 14:57:32 +0800 | [diff] [blame] | 705 | silent_out: |
Scott Wood | fe04b11 | 2010-04-08 00:38:22 -0500 | [diff] [blame] | 706 | mtspr(SPRN_MCSR, mcsr); |
| 707 | return mfspr(SPRN_MCSR) == 0 && recoverable; |
| 708 | } |
| 709 | |
Benjamin Herrenschmidt | 47c0bd1 | 2007-12-21 15:39:21 +1100 | [diff] [blame] | 710 | int machine_check_e500(struct pt_regs *regs) |
| 711 | { |
Michael Ellerman | 42bff23 | 2017-08-08 16:39:22 +1000 | [diff] [blame] | 712 | unsigned long reason = mfspr(SPRN_MCSR); |
Benjamin Herrenschmidt | 47c0bd1 | 2007-12-21 15:39:21 +1100 | [diff] [blame] | 713 | |
Shaohui Xie | cce1f10 | 2010-11-18 14:57:32 +0800 | [diff] [blame] | 714 | if (reason & MCSR_BUS_RBERR) { |
| 715 | if (fsl_rio_mcheck_exception(regs)) |
| 716 | return 1; |
Hongtao Jia | 4e0e343 | 2013-04-28 13:20:08 +0800 | [diff] [blame] | 717 | if (fsl_pci_mcheck_exception(regs)) |
| 718 | return 1; |
Shaohui Xie | cce1f10 | 2010-11-18 14:57:32 +0800 | [diff] [blame] | 719 | } |
| 720 | |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 721 | printk("Machine check in kernel mode.\n"); |
| 722 | printk("Caused by (from MCSR=%lx): ", reason); |
| 723 | |
| 724 | if (reason & MCSR_MCP) |
Christophe Leroy | 422123c | 2018-10-15 07:20:45 +0000 | [diff] [blame] | 725 | pr_cont("Machine Check Signal\n"); |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 726 | if (reason & MCSR_ICPERR) |
Christophe Leroy | 422123c | 2018-10-15 07:20:45 +0000 | [diff] [blame] | 727 | pr_cont("Instruction Cache Parity Error\n"); |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 728 | if (reason & MCSR_DCP_PERR) |
Christophe Leroy | 422123c | 2018-10-15 07:20:45 +0000 | [diff] [blame] | 729 | pr_cont("Data Cache Push Parity Error\n"); |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 730 | if (reason & MCSR_DCPERR) |
Christophe Leroy | 422123c | 2018-10-15 07:20:45 +0000 | [diff] [blame] | 731 | pr_cont("Data Cache Parity Error\n"); |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 732 | if (reason & MCSR_BUS_IAERR) |
Christophe Leroy | 422123c | 2018-10-15 07:20:45 +0000 | [diff] [blame] | 733 | pr_cont("Bus - Instruction Address Error\n"); |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 734 | if (reason & MCSR_BUS_RAERR) |
Christophe Leroy | 422123c | 2018-10-15 07:20:45 +0000 | [diff] [blame] | 735 | pr_cont("Bus - Read Address Error\n"); |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 736 | if (reason & MCSR_BUS_WAERR) |
Christophe Leroy | 422123c | 2018-10-15 07:20:45 +0000 | [diff] [blame] | 737 | pr_cont("Bus - Write Address Error\n"); |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 738 | if (reason & MCSR_BUS_IBERR) |
Christophe Leroy | 422123c | 2018-10-15 07:20:45 +0000 | [diff] [blame] | 739 | pr_cont("Bus - Instruction Data Error\n"); |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 740 | if (reason & MCSR_BUS_RBERR) |
Christophe Leroy | 422123c | 2018-10-15 07:20:45 +0000 | [diff] [blame] | 741 | pr_cont("Bus - Read Data Bus Error\n"); |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 742 | if (reason & MCSR_BUS_WBERR) |
Christophe Leroy | 422123c | 2018-10-15 07:20:45 +0000 | [diff] [blame] | 743 | pr_cont("Bus - Write Data Bus Error\n"); |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 744 | if (reason & MCSR_BUS_IPERR) |
Christophe Leroy | 422123c | 2018-10-15 07:20:45 +0000 | [diff] [blame] | 745 | pr_cont("Bus - Instruction Parity Error\n"); |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 746 | if (reason & MCSR_BUS_RPERR) |
Christophe Leroy | 422123c | 2018-10-15 07:20:45 +0000 | [diff] [blame] | 747 | pr_cont("Bus - Read Parity Error\n"); |
Benjamin Herrenschmidt | 47c0bd1 | 2007-12-21 15:39:21 +1100 | [diff] [blame] | 748 | |
| 749 | return 0; |
| 750 | } |
Kumar Gala | 4490c06 | 2010-10-08 08:32:11 -0500 | [diff] [blame] | 751 | |
| 752 | int machine_check_generic(struct pt_regs *regs) |
| 753 | { |
| 754 | return 0; |
| 755 | } |
Benjamin Herrenschmidt | 47c0bd1 | 2007-12-21 15:39:21 +1100 | [diff] [blame] | 756 | #elif defined(CONFIG_E200) |
| 757 | int machine_check_e200(struct pt_regs *regs) |
| 758 | { |
Michael Ellerman | 42bff23 | 2017-08-08 16:39:22 +1000 | [diff] [blame] | 759 | unsigned long reason = mfspr(SPRN_MCSR); |
Benjamin Herrenschmidt | 47c0bd1 | 2007-12-21 15:39:21 +1100 | [diff] [blame] | 760 | |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 761 | printk("Machine check in kernel mode.\n"); |
| 762 | printk("Caused by (from MCSR=%lx): ", reason); |
| 763 | |
| 764 | if (reason & MCSR_MCP) |
Christophe Leroy | 422123c | 2018-10-15 07:20:45 +0000 | [diff] [blame] | 765 | pr_cont("Machine Check Signal\n"); |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 766 | if (reason & MCSR_CP_PERR) |
Christophe Leroy | 422123c | 2018-10-15 07:20:45 +0000 | [diff] [blame] | 767 | pr_cont("Cache Push Parity Error\n"); |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 768 | if (reason & MCSR_CPERR) |
Christophe Leroy | 422123c | 2018-10-15 07:20:45 +0000 | [diff] [blame] | 769 | pr_cont("Cache Parity Error\n"); |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 770 | if (reason & MCSR_EXCP_ERR) |
Christophe Leroy | 422123c | 2018-10-15 07:20:45 +0000 | [diff] [blame] | 771 | pr_cont("ISI, ITLB, or Bus Error on first instruction fetch for an exception handler\n"); |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 772 | if (reason & MCSR_BUS_IRERR) |
Christophe Leroy | 422123c | 2018-10-15 07:20:45 +0000 | [diff] [blame] | 773 | pr_cont("Bus - Read Bus Error on instruction fetch\n"); |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 774 | if (reason & MCSR_BUS_DRERR) |
Christophe Leroy | 422123c | 2018-10-15 07:20:45 +0000 | [diff] [blame] | 775 | pr_cont("Bus - Read Bus Error on data load\n"); |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 776 | if (reason & MCSR_BUS_WRERR) |
Christophe Leroy | 422123c | 2018-10-15 07:20:45 +0000 | [diff] [blame] | 777 | pr_cont("Bus - Write Bus Error on buffered store or cache line push\n"); |
Benjamin Herrenschmidt | 47c0bd1 | 2007-12-21 15:39:21 +1100 | [diff] [blame] | 778 | |
| 779 | return 0; |
| 780 | } |
Michael Ellerman | 7f3f819 | 2017-08-08 16:39:23 +1000 | [diff] [blame] | 781 | #elif defined(CONFIG_PPC32) |
Benjamin Herrenschmidt | 47c0bd1 | 2007-12-21 15:39:21 +1100 | [diff] [blame] | 782 | int machine_check_generic(struct pt_regs *regs) |
| 783 | { |
Michael Ellerman | 42bff23 | 2017-08-08 16:39:22 +1000 | [diff] [blame] | 784 | unsigned long reason = regs->msr; |
Benjamin Herrenschmidt | 47c0bd1 | 2007-12-21 15:39:21 +1100 | [diff] [blame] | 785 | |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 786 | printk("Machine check in kernel mode.\n"); |
| 787 | printk("Caused by (from SRR1=%lx): ", reason); |
| 788 | switch (reason & 0x601F0000) { |
| 789 | case 0x80000: |
Christophe Leroy | 422123c | 2018-10-15 07:20:45 +0000 | [diff] [blame] | 790 | pr_cont("Machine check signal\n"); |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 791 | break; |
| 792 | case 0: /* for 601 */ |
| 793 | case 0x40000: |
| 794 | case 0x140000: /* 7450 MSS error and TEA */ |
Christophe Leroy | 422123c | 2018-10-15 07:20:45 +0000 | [diff] [blame] | 795 | pr_cont("Transfer error ack signal\n"); |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 796 | break; |
| 797 | case 0x20000: |
Christophe Leroy | 422123c | 2018-10-15 07:20:45 +0000 | [diff] [blame] | 798 | pr_cont("Data parity error signal\n"); |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 799 | break; |
| 800 | case 0x10000: |
Christophe Leroy | 422123c | 2018-10-15 07:20:45 +0000 | [diff] [blame] | 801 | pr_cont("Address parity error signal\n"); |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 802 | break; |
| 803 | case 0x20000000: |
Christophe Leroy | 422123c | 2018-10-15 07:20:45 +0000 | [diff] [blame] | 804 | pr_cont("L1 Data Cache error\n"); |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 805 | break; |
| 806 | case 0x40000000: |
Christophe Leroy | 422123c | 2018-10-15 07:20:45 +0000 | [diff] [blame] | 807 | pr_cont("L1 Instruction Cache error\n"); |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 808 | break; |
| 809 | case 0x00100000: |
Christophe Leroy | 422123c | 2018-10-15 07:20:45 +0000 | [diff] [blame] | 810 | pr_cont("L2 data cache parity error\n"); |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 811 | break; |
| 812 | default: |
Christophe Leroy | 422123c | 2018-10-15 07:20:45 +0000 | [diff] [blame] | 813 | pr_cont("Unknown values in msr\n"); |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 814 | } |
Olof Johansson | 75918a4 | 2007-09-21 05:11:20 +1000 | [diff] [blame] | 815 | return 0; |
| 816 | } |
Benjamin Herrenschmidt | 47c0bd1 | 2007-12-21 15:39:21 +1100 | [diff] [blame] | 817 | #endif /* everything else */ |
Olof Johansson | 75918a4 | 2007-09-21 05:11:20 +1000 | [diff] [blame] | 818 | |
| 819 | void machine_check_exception(struct pt_regs *regs) |
| 820 | { |
| 821 | int recover = 0; |
Nicholas Piggin | b96672d | 2017-07-19 16:59:12 +1000 | [diff] [blame] | 822 | bool nested = in_nmi(); |
| 823 | if (!nested) |
| 824 | nmi_enter(); |
Olof Johansson | 75918a4 | 2007-09-21 05:11:20 +1000 | [diff] [blame] | 825 | |
Michal Suchanek | 8a03e81 | 2018-09-26 14:24:30 +0200 | [diff] [blame] | 826 | __this_cpu_inc(irq_stat.mce_exceptions); |
Anton Blanchard | 89713ed | 2010-01-31 20:34:06 +0000 | [diff] [blame] | 827 | |
Mahesh Salgaonkar | d93b0ac | 2017-04-18 22:08:17 +0530 | [diff] [blame] | 828 | add_taint(TAINT_MACHINE_CHECK, LOCKDEP_NOW_UNRELIABLE); |
| 829 | |
Benjamin Herrenschmidt | 47c0bd1 | 2007-12-21 15:39:21 +1100 | [diff] [blame] | 830 | /* See if any machine dependent calls. In theory, we would want |
| 831 | * to call the CPU first, and call the ppc_md. one if the CPU |
| 832 | * one returns a positive number. However there is existing code |
| 833 | * that assumes the board gets a first chance, so let's keep it |
| 834 | * that way for now and fix things later. --BenH. |
| 835 | */ |
Olof Johansson | 75918a4 | 2007-09-21 05:11:20 +1000 | [diff] [blame] | 836 | if (ppc_md.machine_check_exception) |
| 837 | recover = ppc_md.machine_check_exception(regs); |
Benjamin Herrenschmidt | 47c0bd1 | 2007-12-21 15:39:21 +1100 | [diff] [blame] | 838 | else if (cur_cpu_spec->machine_check) |
| 839 | recover = cur_cpu_spec->machine_check(regs); |
Olof Johansson | 75918a4 | 2007-09-21 05:11:20 +1000 | [diff] [blame] | 840 | |
Benjamin Herrenschmidt | 47c0bd1 | 2007-12-21 15:39:21 +1100 | [diff] [blame] | 841 | if (recover > 0) |
Li Zhong | ba12eed | 2013-05-13 16:16:41 +0000 | [diff] [blame] | 842 | goto bail; |
Olof Johansson | 75918a4 | 2007-09-21 05:11:20 +1000 | [diff] [blame] | 843 | |
Anton Blanchard | a443506 | 2011-01-11 19:45:31 +0000 | [diff] [blame] | 844 | if (debugger_fault_handler(regs)) |
Li Zhong | ba12eed | 2013-05-13 16:16:41 +0000 | [diff] [blame] | 845 | goto bail; |
Olof Johansson | 75918a4 | 2007-09-21 05:11:20 +1000 | [diff] [blame] | 846 | |
| 847 | if (check_io_access(regs)) |
Li Zhong | ba12eed | 2013-05-13 16:16:41 +0000 | [diff] [blame] | 848 | goto bail; |
Olof Johansson | 75918a4 | 2007-09-21 05:11:20 +1000 | [diff] [blame] | 849 | |
Christophe Leroy | daf00ae7 | 2018-10-13 09:16:22 +0000 | [diff] [blame] | 850 | if (!nested) |
| 851 | nmi_exit(); |
| 852 | |
| 853 | die("Machine check", regs, SIGBUS); |
| 854 | |
Christophe Leroy | 0bbea75 | 2019-01-22 14:11:24 +0000 | [diff] [blame] | 855 | /* Must die if the interrupt is not recoverable */ |
| 856 | if (!(regs->msr & MSR_RI)) |
| 857 | nmi_panic(regs, "Unrecoverable Machine check"); |
| 858 | |
Christophe Leroy | daf00ae7 | 2018-10-13 09:16:22 +0000 | [diff] [blame] | 859 | return; |
| 860 | |
Li Zhong | ba12eed | 2013-05-13 16:16:41 +0000 | [diff] [blame] | 861 | bail: |
Nicholas Piggin | b96672d | 2017-07-19 16:59:12 +1000 | [diff] [blame] | 862 | if (!nested) |
| 863 | nmi_exit(); |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 864 | } |
| 865 | |
| 866 | void SMIException(struct pt_regs *regs) |
| 867 | { |
| 868 | die("System Management Interrupt", regs, SIGABRT); |
| 869 | } |
| 870 | |
Michael Neuling | 5080332 | 2017-09-15 15:25:48 +1000 | [diff] [blame] | 871 | #ifdef CONFIG_VSX |
| 872 | static void p9_hmi_special_emu(struct pt_regs *regs) |
| 873 | { |
| 874 | unsigned int ra, rb, t, i, sel, instr, rc; |
| 875 | const void __user *addr; |
| 876 | u8 vbuf[16], *vdst; |
| 877 | unsigned long ea, msr, msr_mask; |
| 878 | bool swap; |
| 879 | |
| 880 | if (__get_user_inatomic(instr, (unsigned int __user *)regs->nip)) |
| 881 | return; |
| 882 | |
| 883 | /* |
| 884 | * lxvb16x opcode: 0x7c0006d8 |
| 885 | * lxvd2x opcode: 0x7c000698 |
| 886 | * lxvh8x opcode: 0x7c000658 |
| 887 | * lxvw4x opcode: 0x7c000618 |
| 888 | */ |
| 889 | if ((instr & 0xfc00073e) != 0x7c000618) { |
| 890 | pr_devel("HMI vec emu: not vector CI %i:%s[%d] nip=%016lx" |
| 891 | " instr=%08x\n", |
| 892 | smp_processor_id(), current->comm, current->pid, |
| 893 | regs->nip, instr); |
| 894 | return; |
| 895 | } |
| 896 | |
| 897 | /* Grab vector registers into the task struct */ |
| 898 | msr = regs->msr; /* Grab msr before we flush the bits */ |
| 899 | flush_vsx_to_thread(current); |
| 900 | enable_kernel_altivec(); |
| 901 | |
| 902 | /* |
| 903 | * Is userspace running with a different endian (this is rare but |
| 904 | * not impossible) |
| 905 | */ |
| 906 | swap = (msr & MSR_LE) != (MSR_KERNEL & MSR_LE); |
| 907 | |
| 908 | /* Decode the instruction */ |
| 909 | ra = (instr >> 16) & 0x1f; |
| 910 | rb = (instr >> 11) & 0x1f; |
| 911 | t = (instr >> 21) & 0x1f; |
| 912 | if (instr & 1) |
| 913 | vdst = (u8 *)¤t->thread.vr_state.vr[t]; |
| 914 | else |
| 915 | vdst = (u8 *)¤t->thread.fp_state.fpr[t][0]; |
| 916 | |
| 917 | /* Grab the vector address */ |
| 918 | ea = regs->gpr[rb] + (ra ? regs->gpr[ra] : 0); |
| 919 | if (is_32bit_task()) |
| 920 | ea &= 0xfffffffful; |
| 921 | addr = (__force const void __user *)ea; |
| 922 | |
| 923 | /* Check it */ |
Linus Torvalds | 96d4f26 | 2019-01-03 18:57:57 -0800 | [diff] [blame] | 924 | if (!access_ok(addr, 16)) { |
Michael Neuling | 5080332 | 2017-09-15 15:25:48 +1000 | [diff] [blame] | 925 | pr_devel("HMI vec emu: bad access %i:%s[%d] nip=%016lx" |
| 926 | " instr=%08x addr=%016lx\n", |
| 927 | smp_processor_id(), current->comm, current->pid, |
| 928 | regs->nip, instr, (unsigned long)addr); |
| 929 | return; |
| 930 | } |
| 931 | |
| 932 | /* Read the vector */ |
| 933 | rc = 0; |
| 934 | if ((unsigned long)addr & 0xfUL) |
| 935 | /* unaligned case */ |
| 936 | rc = __copy_from_user_inatomic(vbuf, addr, 16); |
| 937 | else |
| 938 | __get_user_atomic_128_aligned(vbuf, addr, rc); |
| 939 | if (rc) { |
| 940 | pr_devel("HMI vec emu: page fault %i:%s[%d] nip=%016lx" |
| 941 | " instr=%08x addr=%016lx\n", |
| 942 | smp_processor_id(), current->comm, current->pid, |
| 943 | regs->nip, instr, (unsigned long)addr); |
| 944 | return; |
| 945 | } |
| 946 | |
| 947 | pr_devel("HMI vec emu: emulated vector CI %i:%s[%d] nip=%016lx" |
| 948 | " instr=%08x addr=%016lx\n", |
| 949 | smp_processor_id(), current->comm, current->pid, regs->nip, |
| 950 | instr, (unsigned long) addr); |
| 951 | |
| 952 | /* Grab instruction "selector" */ |
| 953 | sel = (instr >> 6) & 3; |
| 954 | |
| 955 | /* |
| 956 | * Check to make sure the facility is actually enabled. This |
| 957 | * could happen if we get a false positive hit. |
| 958 | * |
| 959 | * lxvd2x/lxvw4x always check MSR VSX sel = 0,2 |
| 960 | * lxvh8x/lxvb16x check MSR VSX or VEC depending on VSR used sel = 1,3 |
| 961 | */ |
| 962 | msr_mask = MSR_VSX; |
| 963 | if ((sel & 1) && (instr & 1)) /* lxvh8x & lxvb16x + VSR >= 32 */ |
| 964 | msr_mask = MSR_VEC; |
| 965 | if (!(msr & msr_mask)) { |
| 966 | pr_devel("HMI vec emu: MSR fac clear %i:%s[%d] nip=%016lx" |
| 967 | " instr=%08x msr:%016lx\n", |
| 968 | smp_processor_id(), current->comm, current->pid, |
| 969 | regs->nip, instr, msr); |
| 970 | return; |
| 971 | } |
| 972 | |
| 973 | /* Do logging here before we modify sel based on endian */ |
| 974 | switch (sel) { |
| 975 | case 0: /* lxvw4x */ |
| 976 | PPC_WARN_EMULATED(lxvw4x, regs); |
| 977 | break; |
| 978 | case 1: /* lxvh8x */ |
| 979 | PPC_WARN_EMULATED(lxvh8x, regs); |
| 980 | break; |
| 981 | case 2: /* lxvd2x */ |
| 982 | PPC_WARN_EMULATED(lxvd2x, regs); |
| 983 | break; |
| 984 | case 3: /* lxvb16x */ |
| 985 | PPC_WARN_EMULATED(lxvb16x, regs); |
| 986 | break; |
| 987 | } |
| 988 | |
| 989 | #ifdef __LITTLE_ENDIAN__ |
| 990 | /* |
| 991 | * An LE kernel stores the vector in the task struct as an LE |
| 992 | * byte array (effectively swapping both the components and |
| 993 | * the content of the components). Those instructions expect |
| 994 | * the components to remain in ascending address order, so we |
| 995 | * swap them back. |
| 996 | * |
| 997 | * If we are running a BE user space, the expectation is that |
| 998 | * of a simple memcpy, so forcing the emulation to look like |
| 999 | * a lxvb16x should do the trick. |
| 1000 | */ |
| 1001 | if (swap) |
| 1002 | sel = 3; |
| 1003 | |
| 1004 | switch (sel) { |
| 1005 | case 0: /* lxvw4x */ |
| 1006 | for (i = 0; i < 4; i++) |
| 1007 | ((u32 *)vdst)[i] = ((u32 *)vbuf)[3-i]; |
| 1008 | break; |
| 1009 | case 1: /* lxvh8x */ |
| 1010 | for (i = 0; i < 8; i++) |
| 1011 | ((u16 *)vdst)[i] = ((u16 *)vbuf)[7-i]; |
| 1012 | break; |
| 1013 | case 2: /* lxvd2x */ |
| 1014 | for (i = 0; i < 2; i++) |
| 1015 | ((u64 *)vdst)[i] = ((u64 *)vbuf)[1-i]; |
| 1016 | break; |
| 1017 | case 3: /* lxvb16x */ |
| 1018 | for (i = 0; i < 16; i++) |
| 1019 | vdst[i] = vbuf[15-i]; |
| 1020 | break; |
| 1021 | } |
| 1022 | #else /* __LITTLE_ENDIAN__ */ |
| 1023 | /* On a big endian kernel, a BE userspace only needs a memcpy */ |
| 1024 | if (!swap) |
| 1025 | sel = 3; |
| 1026 | |
| 1027 | /* Otherwise, we need to swap the content of the components */ |
| 1028 | switch (sel) { |
| 1029 | case 0: /* lxvw4x */ |
| 1030 | for (i = 0; i < 4; i++) |
| 1031 | ((u32 *)vdst)[i] = cpu_to_le32(((u32 *)vbuf)[i]); |
| 1032 | break; |
| 1033 | case 1: /* lxvh8x */ |
| 1034 | for (i = 0; i < 8; i++) |
| 1035 | ((u16 *)vdst)[i] = cpu_to_le16(((u16 *)vbuf)[i]); |
| 1036 | break; |
| 1037 | case 2: /* lxvd2x */ |
| 1038 | for (i = 0; i < 2; i++) |
| 1039 | ((u64 *)vdst)[i] = cpu_to_le64(((u64 *)vbuf)[i]); |
| 1040 | break; |
| 1041 | case 3: /* lxvb16x */ |
| 1042 | memcpy(vdst, vbuf, 16); |
| 1043 | break; |
| 1044 | } |
| 1045 | #endif /* !__LITTLE_ENDIAN__ */ |
| 1046 | |
| 1047 | /* Go to next instruction */ |
| 1048 | regs->nip += 4; |
| 1049 | } |
| 1050 | #endif /* CONFIG_VSX */ |
| 1051 | |
Mahesh Salgaonkar | 0869b6f | 2014-07-29 18:40:01 +0530 | [diff] [blame] | 1052 | void handle_hmi_exception(struct pt_regs *regs) |
| 1053 | { |
| 1054 | struct pt_regs *old_regs; |
| 1055 | |
| 1056 | old_regs = set_irq_regs(regs); |
| 1057 | irq_enter(); |
| 1058 | |
Michael Neuling | 5080332 | 2017-09-15 15:25:48 +1000 | [diff] [blame] | 1059 | #ifdef CONFIG_VSX |
| 1060 | /* Real mode flagged P9 special emu is needed */ |
| 1061 | if (local_paca->hmi_p9_special_emu) { |
| 1062 | local_paca->hmi_p9_special_emu = 0; |
| 1063 | |
| 1064 | /* |
| 1065 | * We don't want to take page faults while doing the |
| 1066 | * emulation, we just replay the instruction if necessary. |
| 1067 | */ |
| 1068 | pagefault_disable(); |
| 1069 | p9_hmi_special_emu(regs); |
| 1070 | pagefault_enable(); |
| 1071 | } |
| 1072 | #endif /* CONFIG_VSX */ |
| 1073 | |
Mahesh Salgaonkar | 0869b6f | 2014-07-29 18:40:01 +0530 | [diff] [blame] | 1074 | if (ppc_md.handle_hmi_exception) |
| 1075 | ppc_md.handle_hmi_exception(regs); |
| 1076 | |
| 1077 | irq_exit(); |
| 1078 | set_irq_regs(old_regs); |
| 1079 | } |
| 1080 | |
Stephen Rothwell | dc1c1ca | 2005-10-01 18:43:42 +1000 | [diff] [blame] | 1081 | void unknown_exception(struct pt_regs *regs) |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1082 | { |
Li Zhong | ba12eed | 2013-05-13 16:16:41 +0000 | [diff] [blame] | 1083 | enum ctx_state prev_state = exception_enter(); |
| 1084 | |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1085 | printk("Bad trap at PC: %lx, SR: %lx, vector=%lx\n", |
| 1086 | regs->nip, regs->msr, regs->trap); |
| 1087 | |
Eric W. Biederman | e821fa42 | 2018-04-17 17:10:34 -0500 | [diff] [blame] | 1088 | _exception(SIGTRAP, regs, TRAP_UNK, 0); |
Li Zhong | ba12eed | 2013-05-13 16:16:41 +0000 | [diff] [blame] | 1089 | |
| 1090 | exception_exit(prev_state); |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1091 | } |
| 1092 | |
Stephen Rothwell | dc1c1ca | 2005-10-01 18:43:42 +1000 | [diff] [blame] | 1093 | void instruction_breakpoint_exception(struct pt_regs *regs) |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1094 | { |
Li Zhong | ba12eed | 2013-05-13 16:16:41 +0000 | [diff] [blame] | 1095 | enum ctx_state prev_state = exception_enter(); |
| 1096 | |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1097 | if (notify_die(DIE_IABR_MATCH, "iabr_match", regs, 5, |
| 1098 | 5, SIGTRAP) == NOTIFY_STOP) |
Li Zhong | ba12eed | 2013-05-13 16:16:41 +0000 | [diff] [blame] | 1099 | goto bail; |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1100 | if (debugger_iabr_match(regs)) |
Li Zhong | ba12eed | 2013-05-13 16:16:41 +0000 | [diff] [blame] | 1101 | goto bail; |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1102 | _exception(SIGTRAP, regs, TRAP_BRKPT, regs->nip); |
Li Zhong | ba12eed | 2013-05-13 16:16:41 +0000 | [diff] [blame] | 1103 | |
| 1104 | bail: |
| 1105 | exception_exit(prev_state); |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1106 | } |
| 1107 | |
| 1108 | void RunModeException(struct pt_regs *regs) |
| 1109 | { |
Eric W. Biederman | e821fa42 | 2018-04-17 17:10:34 -0500 | [diff] [blame] | 1110 | _exception(SIGTRAP, regs, TRAP_UNK, 0); |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1111 | } |
| 1112 | |
Nicholas Piggin | 03465f8 | 2016-09-16 20:48:08 +1000 | [diff] [blame] | 1113 | void single_step_exception(struct pt_regs *regs) |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1114 | { |
Li Zhong | ba12eed | 2013-05-13 16:16:41 +0000 | [diff] [blame] | 1115 | enum ctx_state prev_state = exception_enter(); |
| 1116 | |
K.Prasad | 2538c2d | 2010-06-15 11:35:31 +0530 | [diff] [blame] | 1117 | clear_single_step(regs); |
Matt Evans | 0e524e7 | 2018-03-26 17:55:21 +0100 | [diff] [blame] | 1118 | clear_br_trace(regs); |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1119 | |
Naveen N. Rao | 6cc89ba | 2016-11-21 22:36:41 +0530 | [diff] [blame] | 1120 | if (kprobe_post_handler(regs)) |
| 1121 | return; |
| 1122 | |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1123 | if (notify_die(DIE_SSTEP, "single_step", regs, 5, |
| 1124 | 5, SIGTRAP) == NOTIFY_STOP) |
Li Zhong | ba12eed | 2013-05-13 16:16:41 +0000 | [diff] [blame] | 1125 | goto bail; |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1126 | if (debugger_sstep(regs)) |
Li Zhong | ba12eed | 2013-05-13 16:16:41 +0000 | [diff] [blame] | 1127 | goto bail; |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1128 | |
| 1129 | _exception(SIGTRAP, regs, TRAP_TRACE, regs->nip); |
Li Zhong | ba12eed | 2013-05-13 16:16:41 +0000 | [diff] [blame] | 1130 | |
| 1131 | bail: |
| 1132 | exception_exit(prev_state); |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1133 | } |
Nicholas Piggin | 03465f8 | 2016-09-16 20:48:08 +1000 | [diff] [blame] | 1134 | NOKPROBE_SYMBOL(single_step_exception); |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1135 | |
| 1136 | /* |
| 1137 | * After we have successfully emulated an instruction, we have to |
| 1138 | * check if the instruction was being single-stepped, and if so, |
| 1139 | * pretend we got a single-step exception. This was pointed out |
| 1140 | * by Kumar Gala. -- paulus |
| 1141 | */ |
Paul Mackerras | 8dad3f9 | 2005-10-06 13:27:05 +1000 | [diff] [blame] | 1142 | static void emulate_single_step(struct pt_regs *regs) |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1143 | { |
K.Prasad | 2538c2d | 2010-06-15 11:35:31 +0530 | [diff] [blame] | 1144 | if (single_stepping(regs)) |
| 1145 | single_step_exception(regs); |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1146 | } |
| 1147 | |
Kumar Gala | 5fad293 | 2007-02-07 01:47:59 -0600 | [diff] [blame] | 1148 | static inline int __parse_fpscr(unsigned long fpscr) |
Stephen Rothwell | dc1c1ca | 2005-10-01 18:43:42 +1000 | [diff] [blame] | 1149 | { |
Eric W. Biederman | aeb1c0f | 2018-04-17 15:30:54 -0500 | [diff] [blame] | 1150 | int ret = FPE_FLTUNK; |
Stephen Rothwell | dc1c1ca | 2005-10-01 18:43:42 +1000 | [diff] [blame] | 1151 | |
| 1152 | /* Invalid operation */ |
| 1153 | if ((fpscr & FPSCR_VE) && (fpscr & FPSCR_VX)) |
Kumar Gala | 5fad293 | 2007-02-07 01:47:59 -0600 | [diff] [blame] | 1154 | ret = FPE_FLTINV; |
Stephen Rothwell | dc1c1ca | 2005-10-01 18:43:42 +1000 | [diff] [blame] | 1155 | |
| 1156 | /* Overflow */ |
| 1157 | else if ((fpscr & FPSCR_OE) && (fpscr & FPSCR_OX)) |
Kumar Gala | 5fad293 | 2007-02-07 01:47:59 -0600 | [diff] [blame] | 1158 | ret = FPE_FLTOVF; |
Stephen Rothwell | dc1c1ca | 2005-10-01 18:43:42 +1000 | [diff] [blame] | 1159 | |
| 1160 | /* Underflow */ |
| 1161 | else if ((fpscr & FPSCR_UE) && (fpscr & FPSCR_UX)) |
Kumar Gala | 5fad293 | 2007-02-07 01:47:59 -0600 | [diff] [blame] | 1162 | ret = FPE_FLTUND; |
Stephen Rothwell | dc1c1ca | 2005-10-01 18:43:42 +1000 | [diff] [blame] | 1163 | |
| 1164 | /* Divide by zero */ |
| 1165 | else if ((fpscr & FPSCR_ZE) && (fpscr & FPSCR_ZX)) |
Kumar Gala | 5fad293 | 2007-02-07 01:47:59 -0600 | [diff] [blame] | 1166 | ret = FPE_FLTDIV; |
Stephen Rothwell | dc1c1ca | 2005-10-01 18:43:42 +1000 | [diff] [blame] | 1167 | |
| 1168 | /* Inexact result */ |
| 1169 | else if ((fpscr & FPSCR_XE) && (fpscr & FPSCR_XX)) |
Kumar Gala | 5fad293 | 2007-02-07 01:47:59 -0600 | [diff] [blame] | 1170 | ret = FPE_FLTRES; |
| 1171 | |
| 1172 | return ret; |
| 1173 | } |
| 1174 | |
| 1175 | static void parse_fpe(struct pt_regs *regs) |
| 1176 | { |
| 1177 | int code = 0; |
| 1178 | |
| 1179 | flush_fp_to_thread(current); |
| 1180 | |
Paul Mackerras | de79f7b | 2013-09-10 20:20:42 +1000 | [diff] [blame] | 1181 | code = __parse_fpscr(current->thread.fp_state.fpscr); |
Stephen Rothwell | dc1c1ca | 2005-10-01 18:43:42 +1000 | [diff] [blame] | 1182 | |
| 1183 | _exception(SIGFPE, regs, code, regs->nip); |
| 1184 | } |
| 1185 | |
| 1186 | /* |
| 1187 | * Illegal instruction emulation support. Originally written to |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1188 | * provide the PVR to user applications using the mfspr rd, PVR. |
| 1189 | * Return non-zero if we can't emulate, or -EFAULT if the associated |
| 1190 | * memory access caused an access fault. Return zero on success. |
| 1191 | * |
| 1192 | * There are a couple of ways to do this, either "decode" the instruction |
| 1193 | * or directly match lots of bits. In this case, matching lots of |
| 1194 | * bits is faster and easier. |
Paul Mackerras | 8641778 | 2005-10-10 22:37:57 +1000 | [diff] [blame] | 1195 | * |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1196 | */ |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1197 | static int emulate_string_inst(struct pt_regs *regs, u32 instword) |
| 1198 | { |
| 1199 | u8 rT = (instword >> 21) & 0x1f; |
| 1200 | u8 rA = (instword >> 16) & 0x1f; |
| 1201 | u8 NB_RB = (instword >> 11) & 0x1f; |
| 1202 | u32 num_bytes; |
| 1203 | unsigned long EA; |
| 1204 | int pos = 0; |
| 1205 | |
| 1206 | /* Early out if we are an invalid form of lswx */ |
Kumar Gala | 16c57b3 | 2009-02-10 20:10:44 +0000 | [diff] [blame] | 1207 | if ((instword & PPC_INST_STRING_MASK) == PPC_INST_LSWX) |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1208 | if ((rT == rA) || (rT == NB_RB)) |
| 1209 | return -EINVAL; |
| 1210 | |
| 1211 | EA = (rA == 0) ? 0 : regs->gpr[rA]; |
| 1212 | |
Kumar Gala | 16c57b3 | 2009-02-10 20:10:44 +0000 | [diff] [blame] | 1213 | switch (instword & PPC_INST_STRING_MASK) { |
| 1214 | case PPC_INST_LSWX: |
| 1215 | case PPC_INST_STSWX: |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1216 | EA += NB_RB; |
| 1217 | num_bytes = regs->xer & 0x7f; |
| 1218 | break; |
Kumar Gala | 16c57b3 | 2009-02-10 20:10:44 +0000 | [diff] [blame] | 1219 | case PPC_INST_LSWI: |
| 1220 | case PPC_INST_STSWI: |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1221 | num_bytes = (NB_RB == 0) ? 32 : NB_RB; |
| 1222 | break; |
| 1223 | default: |
| 1224 | return -EINVAL; |
| 1225 | } |
| 1226 | |
| 1227 | while (num_bytes != 0) |
| 1228 | { |
| 1229 | u8 val; |
| 1230 | u32 shift = 8 * (3 - (pos & 0x3)); |
| 1231 | |
James Yang | 80aa0fb | 2013-06-25 11:41:05 -0500 | [diff] [blame] | 1232 | /* if process is 32-bit, clear upper 32 bits of EA */ |
| 1233 | if ((regs->msr & MSR_64BIT) == 0) |
| 1234 | EA &= 0xFFFFFFFF; |
| 1235 | |
Kumar Gala | 16c57b3 | 2009-02-10 20:10:44 +0000 | [diff] [blame] | 1236 | switch ((instword & PPC_INST_STRING_MASK)) { |
| 1237 | case PPC_INST_LSWX: |
| 1238 | case PPC_INST_LSWI: |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1239 | if (get_user(val, (u8 __user *)EA)) |
| 1240 | return -EFAULT; |
| 1241 | /* first time updating this reg, |
| 1242 | * zero it out */ |
| 1243 | if (pos == 0) |
| 1244 | regs->gpr[rT] = 0; |
| 1245 | regs->gpr[rT] |= val << shift; |
| 1246 | break; |
Kumar Gala | 16c57b3 | 2009-02-10 20:10:44 +0000 | [diff] [blame] | 1247 | case PPC_INST_STSWI: |
| 1248 | case PPC_INST_STSWX: |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1249 | val = regs->gpr[rT] >> shift; |
| 1250 | if (put_user(val, (u8 __user *)EA)) |
| 1251 | return -EFAULT; |
| 1252 | break; |
| 1253 | } |
| 1254 | /* move EA to next address */ |
| 1255 | EA += 1; |
| 1256 | num_bytes--; |
| 1257 | |
| 1258 | /* manage our position within the register */ |
| 1259 | if (++pos == 4) { |
| 1260 | pos = 0; |
| 1261 | if (++rT == 32) |
| 1262 | rT = 0; |
| 1263 | } |
| 1264 | } |
| 1265 | |
| 1266 | return 0; |
| 1267 | } |
| 1268 | |
Will Schmidt | c3412dc | 2006-08-30 13:11:38 -0500 | [diff] [blame] | 1269 | static int emulate_popcntb_inst(struct pt_regs *regs, u32 instword) |
| 1270 | { |
| 1271 | u32 ra,rs; |
| 1272 | unsigned long tmp; |
| 1273 | |
| 1274 | ra = (instword >> 16) & 0x1f; |
| 1275 | rs = (instword >> 21) & 0x1f; |
| 1276 | |
| 1277 | tmp = regs->gpr[rs]; |
| 1278 | tmp = tmp - ((tmp >> 1) & 0x5555555555555555ULL); |
| 1279 | tmp = (tmp & 0x3333333333333333ULL) + ((tmp >> 2) & 0x3333333333333333ULL); |
| 1280 | tmp = (tmp + (tmp >> 4)) & 0x0f0f0f0f0f0f0f0fULL; |
| 1281 | regs->gpr[ra] = tmp; |
| 1282 | |
| 1283 | return 0; |
| 1284 | } |
| 1285 | |
Kumar Gala | c1469f1 | 2007-11-19 21:35:29 -0600 | [diff] [blame] | 1286 | static int emulate_isel(struct pt_regs *regs, u32 instword) |
| 1287 | { |
| 1288 | u8 rT = (instword >> 21) & 0x1f; |
| 1289 | u8 rA = (instword >> 16) & 0x1f; |
| 1290 | u8 rB = (instword >> 11) & 0x1f; |
| 1291 | u8 BC = (instword >> 6) & 0x1f; |
| 1292 | u8 bit; |
| 1293 | unsigned long tmp; |
| 1294 | |
| 1295 | tmp = (rA == 0) ? 0 : regs->gpr[rA]; |
| 1296 | bit = (regs->ccr >> (31 - BC)) & 0x1; |
| 1297 | |
| 1298 | regs->gpr[rT] = bit ? tmp : regs->gpr[rB]; |
| 1299 | |
| 1300 | return 0; |
| 1301 | } |
| 1302 | |
Michael Neuling | 6ce6c62 | 2013-05-26 18:09:39 +0000 | [diff] [blame] | 1303 | #ifdef CONFIG_PPC_TRANSACTIONAL_MEM |
| 1304 | static inline bool tm_abort_check(struct pt_regs *regs, int cause) |
| 1305 | { |
| 1306 | /* If we're emulating a load/store in an active transaction, we cannot |
| 1307 | * emulate it as the kernel operates in transaction suspended context. |
| 1308 | * We need to abort the transaction. This creates a persistent TM |
| 1309 | * abort so tell the user what caused it with a new code. |
| 1310 | */ |
| 1311 | if (MSR_TM_TRANSACTIONAL(regs->msr)) { |
| 1312 | tm_enable(); |
| 1313 | tm_abort(cause); |
| 1314 | return true; |
| 1315 | } |
| 1316 | return false; |
| 1317 | } |
| 1318 | #else |
| 1319 | static inline bool tm_abort_check(struct pt_regs *regs, int reason) |
| 1320 | { |
| 1321 | return false; |
| 1322 | } |
| 1323 | #endif |
| 1324 | |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1325 | static int emulate_instruction(struct pt_regs *regs) |
| 1326 | { |
| 1327 | u32 instword; |
| 1328 | u32 rd; |
| 1329 | |
Anton Blanchard | 4288e34 | 2013-08-07 02:01:47 +1000 | [diff] [blame] | 1330 | if (!user_mode(regs)) |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1331 | return -EINVAL; |
| 1332 | CHECK_FULL_REGS(regs); |
| 1333 | |
| 1334 | if (get_user(instword, (u32 __user *)(regs->nip))) |
| 1335 | return -EFAULT; |
| 1336 | |
| 1337 | /* Emulate the mfspr rD, PVR. */ |
Kumar Gala | 16c57b3 | 2009-02-10 20:10:44 +0000 | [diff] [blame] | 1338 | if ((instword & PPC_INST_MFSPR_PVR_MASK) == PPC_INST_MFSPR_PVR) { |
Anton Blanchard | eecff81 | 2009-10-27 18:46:55 +0000 | [diff] [blame] | 1339 | PPC_WARN_EMULATED(mfpvr, regs); |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1340 | rd = (instword >> 21) & 0x1f; |
| 1341 | regs->gpr[rd] = mfspr(SPRN_PVR); |
| 1342 | return 0; |
| 1343 | } |
| 1344 | |
| 1345 | /* Emulating the dcba insn is just a no-op. */ |
Geert Uytterhoeven | 80947e7 | 2009-05-18 02:10:05 +0000 | [diff] [blame] | 1346 | if ((instword & PPC_INST_DCBA_MASK) == PPC_INST_DCBA) { |
Anton Blanchard | eecff81 | 2009-10-27 18:46:55 +0000 | [diff] [blame] | 1347 | PPC_WARN_EMULATED(dcba, regs); |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1348 | return 0; |
Geert Uytterhoeven | 80947e7 | 2009-05-18 02:10:05 +0000 | [diff] [blame] | 1349 | } |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1350 | |
| 1351 | /* Emulate the mcrxr insn. */ |
Kumar Gala | 16c57b3 | 2009-02-10 20:10:44 +0000 | [diff] [blame] | 1352 | if ((instword & PPC_INST_MCRXR_MASK) == PPC_INST_MCRXR) { |
Paul Mackerras | 8641778 | 2005-10-10 22:37:57 +1000 | [diff] [blame] | 1353 | int shift = (instword >> 21) & 0x1c; |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1354 | unsigned long msk = 0xf0000000UL >> shift; |
| 1355 | |
Anton Blanchard | eecff81 | 2009-10-27 18:46:55 +0000 | [diff] [blame] | 1356 | PPC_WARN_EMULATED(mcrxr, regs); |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1357 | regs->ccr = (regs->ccr & ~msk) | ((regs->xer >> shift) & msk); |
| 1358 | regs->xer &= ~0xf0000000UL; |
| 1359 | return 0; |
| 1360 | } |
| 1361 | |
| 1362 | /* Emulate load/store string insn. */ |
Geert Uytterhoeven | 80947e7 | 2009-05-18 02:10:05 +0000 | [diff] [blame] | 1363 | if ((instword & PPC_INST_STRING_GEN_MASK) == PPC_INST_STRING) { |
Michael Neuling | 6ce6c62 | 2013-05-26 18:09:39 +0000 | [diff] [blame] | 1364 | if (tm_abort_check(regs, |
| 1365 | TM_CAUSE_EMULATE | TM_CAUSE_PERSISTENT)) |
| 1366 | return -EINVAL; |
Anton Blanchard | eecff81 | 2009-10-27 18:46:55 +0000 | [diff] [blame] | 1367 | PPC_WARN_EMULATED(string, regs); |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1368 | return emulate_string_inst(regs, instword); |
Geert Uytterhoeven | 80947e7 | 2009-05-18 02:10:05 +0000 | [diff] [blame] | 1369 | } |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1370 | |
Will Schmidt | c3412dc | 2006-08-30 13:11:38 -0500 | [diff] [blame] | 1371 | /* Emulate the popcntb (Population Count Bytes) instruction. */ |
Kumar Gala | 16c57b3 | 2009-02-10 20:10:44 +0000 | [diff] [blame] | 1372 | if ((instword & PPC_INST_POPCNTB_MASK) == PPC_INST_POPCNTB) { |
Anton Blanchard | eecff81 | 2009-10-27 18:46:55 +0000 | [diff] [blame] | 1373 | PPC_WARN_EMULATED(popcntb, regs); |
Will Schmidt | c3412dc | 2006-08-30 13:11:38 -0500 | [diff] [blame] | 1374 | return emulate_popcntb_inst(regs, instword); |
| 1375 | } |
| 1376 | |
Kumar Gala | c1469f1 | 2007-11-19 21:35:29 -0600 | [diff] [blame] | 1377 | /* Emulate isel (Integer Select) instruction */ |
Kumar Gala | 16c57b3 | 2009-02-10 20:10:44 +0000 | [diff] [blame] | 1378 | if ((instword & PPC_INST_ISEL_MASK) == PPC_INST_ISEL) { |
Anton Blanchard | eecff81 | 2009-10-27 18:46:55 +0000 | [diff] [blame] | 1379 | PPC_WARN_EMULATED(isel, regs); |
Kumar Gala | c1469f1 | 2007-11-19 21:35:29 -0600 | [diff] [blame] | 1380 | return emulate_isel(regs, instword); |
| 1381 | } |
| 1382 | |
James Yang | 9863c28 | 2013-07-03 16:26:47 -0500 | [diff] [blame] | 1383 | /* Emulate sync instruction variants */ |
| 1384 | if ((instword & PPC_INST_SYNC_MASK) == PPC_INST_SYNC) { |
| 1385 | PPC_WARN_EMULATED(sync, regs); |
| 1386 | asm volatile("sync"); |
| 1387 | return 0; |
| 1388 | } |
| 1389 | |
Alexey Kardashevskiy | efcac65 | 2011-03-02 15:18:48 +0000 | [diff] [blame] | 1390 | #ifdef CONFIG_PPC64 |
| 1391 | /* Emulate the mfspr rD, DSCR. */ |
Anton Blanchard | 73d2fb7 | 2013-05-01 20:06:33 +0000 | [diff] [blame] | 1392 | if ((((instword & PPC_INST_MFSPR_DSCR_USER_MASK) == |
| 1393 | PPC_INST_MFSPR_DSCR_USER) || |
| 1394 | ((instword & PPC_INST_MFSPR_DSCR_MASK) == |
| 1395 | PPC_INST_MFSPR_DSCR)) && |
Alexey Kardashevskiy | efcac65 | 2011-03-02 15:18:48 +0000 | [diff] [blame] | 1396 | cpu_has_feature(CPU_FTR_DSCR)) { |
| 1397 | PPC_WARN_EMULATED(mfdscr, regs); |
| 1398 | rd = (instword >> 21) & 0x1f; |
| 1399 | regs->gpr[rd] = mfspr(SPRN_DSCR); |
| 1400 | return 0; |
| 1401 | } |
| 1402 | /* Emulate the mtspr DSCR, rD. */ |
Anton Blanchard | 73d2fb7 | 2013-05-01 20:06:33 +0000 | [diff] [blame] | 1403 | if ((((instword & PPC_INST_MTSPR_DSCR_USER_MASK) == |
| 1404 | PPC_INST_MTSPR_DSCR_USER) || |
| 1405 | ((instword & PPC_INST_MTSPR_DSCR_MASK) == |
| 1406 | PPC_INST_MTSPR_DSCR)) && |
Alexey Kardashevskiy | efcac65 | 2011-03-02 15:18:48 +0000 | [diff] [blame] | 1407 | cpu_has_feature(CPU_FTR_DSCR)) { |
| 1408 | PPC_WARN_EMULATED(mtdscr, regs); |
| 1409 | rd = (instword >> 21) & 0x1f; |
Anton Blanchard | 00ca0de | 2012-09-03 16:48:46 +0000 | [diff] [blame] | 1410 | current->thread.dscr = regs->gpr[rd]; |
Alexey Kardashevskiy | efcac65 | 2011-03-02 15:18:48 +0000 | [diff] [blame] | 1411 | current->thread.dscr_inherit = 1; |
Anton Blanchard | 00ca0de | 2012-09-03 16:48:46 +0000 | [diff] [blame] | 1412 | mtspr(SPRN_DSCR, current->thread.dscr); |
Alexey Kardashevskiy | efcac65 | 2011-03-02 15:18:48 +0000 | [diff] [blame] | 1413 | return 0; |
| 1414 | } |
| 1415 | #endif |
| 1416 | |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1417 | return -EINVAL; |
| 1418 | } |
| 1419 | |
Jeremy Fitzhardinge | 73c9cea | 2006-12-08 03:30:41 -0800 | [diff] [blame] | 1420 | int is_valid_bugaddr(unsigned long addr) |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1421 | { |
Jeremy Fitzhardinge | 73c9cea | 2006-12-08 03:30:41 -0800 | [diff] [blame] | 1422 | return is_kernel_addr(addr); |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1423 | } |
| 1424 | |
Kevin Hao | 3a3b5aa | 2013-07-14 16:40:07 +0800 | [diff] [blame] | 1425 | #ifdef CONFIG_MATH_EMULATION |
| 1426 | static int emulate_math(struct pt_regs *regs) |
| 1427 | { |
| 1428 | int ret; |
| 1429 | extern int do_mathemu(struct pt_regs *regs); |
| 1430 | |
| 1431 | ret = do_mathemu(regs); |
| 1432 | if (ret >= 0) |
| 1433 | PPC_WARN_EMULATED(math, regs); |
| 1434 | |
| 1435 | switch (ret) { |
| 1436 | case 0: |
| 1437 | emulate_single_step(regs); |
| 1438 | return 0; |
| 1439 | case 1: { |
| 1440 | int code = 0; |
Paul Mackerras | de79f7b | 2013-09-10 20:20:42 +1000 | [diff] [blame] | 1441 | code = __parse_fpscr(current->thread.fp_state.fpscr); |
Kevin Hao | 3a3b5aa | 2013-07-14 16:40:07 +0800 | [diff] [blame] | 1442 | _exception(SIGFPE, regs, code, regs->nip); |
| 1443 | return 0; |
| 1444 | } |
| 1445 | case -EFAULT: |
| 1446 | _exception(SIGSEGV, regs, SEGV_MAPERR, regs->nip); |
| 1447 | return 0; |
| 1448 | } |
| 1449 | |
| 1450 | return -1; |
| 1451 | } |
| 1452 | #else |
| 1453 | static inline int emulate_math(struct pt_regs *regs) { return -1; } |
| 1454 | #endif |
| 1455 | |
Nicholas Piggin | 03465f8 | 2016-09-16 20:48:08 +1000 | [diff] [blame] | 1456 | void program_check_exception(struct pt_regs *regs) |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1457 | { |
Li Zhong | ba12eed | 2013-05-13 16:16:41 +0000 | [diff] [blame] | 1458 | enum ctx_state prev_state = exception_enter(); |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1459 | unsigned int reason = get_reason(regs); |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1460 | |
Kim Phillips | aa42c69 | 2006-12-08 02:43:30 -0600 | [diff] [blame] | 1461 | /* We can now get here via a FP Unavailable exception if the core |
Kumar Gala | 04903a3 | 2007-02-07 01:13:32 -0600 | [diff] [blame] | 1462 | * has no FPU, in that case the reason flags will be 0 */ |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1463 | |
| 1464 | if (reason & REASON_FP) { |
| 1465 | /* IEEE FP exception */ |
Stephen Rothwell | dc1c1ca | 2005-10-01 18:43:42 +1000 | [diff] [blame] | 1466 | parse_fpe(regs); |
Li Zhong | ba12eed | 2013-05-13 16:16:41 +0000 | [diff] [blame] | 1467 | goto bail; |
Paul Mackerras | 8dad3f9 | 2005-10-06 13:27:05 +1000 | [diff] [blame] | 1468 | } |
| 1469 | if (reason & REASON_TRAP) { |
Balbir Singh | a4c3f90 | 2016-02-18 13:48:01 +1100 | [diff] [blame] | 1470 | unsigned long bugaddr; |
Jason Wessel | ba797b2 | 2010-05-20 21:04:25 -0500 | [diff] [blame] | 1471 | /* Debugger is first in line to stop recursive faults in |
| 1472 | * rcu_lock, notify_die, or atomic_notifier_call_chain */ |
| 1473 | if (debugger_bpt(regs)) |
Li Zhong | ba12eed | 2013-05-13 16:16:41 +0000 | [diff] [blame] | 1474 | goto bail; |
Jason Wessel | ba797b2 | 2010-05-20 21:04:25 -0500 | [diff] [blame] | 1475 | |
Naveen N. Rao | 6cc89ba | 2016-11-21 22:36:41 +0530 | [diff] [blame] | 1476 | if (kprobe_handler(regs)) |
| 1477 | goto bail; |
| 1478 | |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1479 | /* trap exception */ |
Stephen Rothwell | dc1c1ca | 2005-10-01 18:43:42 +1000 | [diff] [blame] | 1480 | if (notify_die(DIE_BPT, "breakpoint", regs, 5, 5, SIGTRAP) |
| 1481 | == NOTIFY_STOP) |
Li Zhong | ba12eed | 2013-05-13 16:16:41 +0000 | [diff] [blame] | 1482 | goto bail; |
Jeremy Fitzhardinge | 73c9cea | 2006-12-08 03:30:41 -0800 | [diff] [blame] | 1483 | |
Balbir Singh | a4c3f90 | 2016-02-18 13:48:01 +1100 | [diff] [blame] | 1484 | bugaddr = regs->nip; |
| 1485 | /* |
| 1486 | * Fixup bugaddr for BUG_ON() in real mode |
| 1487 | */ |
| 1488 | if (!is_kernel_addr(bugaddr) && !(regs->msr & MSR_IR)) |
| 1489 | bugaddr += PAGE_OFFSET; |
| 1490 | |
Jeremy Fitzhardinge | 73c9cea | 2006-12-08 03:30:41 -0800 | [diff] [blame] | 1491 | if (!(regs->msr & MSR_PR) && /* not user-mode */ |
Balbir Singh | a4c3f90 | 2016-02-18 13:48:01 +1100 | [diff] [blame] | 1492 | report_bug(bugaddr, regs) == BUG_TRAP_TYPE_WARN) { |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1493 | regs->nip += 4; |
Li Zhong | ba12eed | 2013-05-13 16:16:41 +0000 | [diff] [blame] | 1494 | goto bail; |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1495 | } |
Paul Mackerras | 8dad3f9 | 2005-10-06 13:27:05 +1000 | [diff] [blame] | 1496 | _exception(SIGTRAP, regs, TRAP_BRKPT, regs->nip); |
Li Zhong | ba12eed | 2013-05-13 16:16:41 +0000 | [diff] [blame] | 1497 | goto bail; |
Paul Mackerras | 8dad3f9 | 2005-10-06 13:27:05 +1000 | [diff] [blame] | 1498 | } |
Michael Neuling | bc2a940 | 2013-02-13 16:21:40 +0000 | [diff] [blame] | 1499 | #ifdef CONFIG_PPC_TRANSACTIONAL_MEM |
| 1500 | if (reason & REASON_TM) { |
| 1501 | /* This is a TM "Bad Thing Exception" program check. |
| 1502 | * This occurs when: |
| 1503 | * - An rfid/hrfid/mtmsrd attempts to cause an illegal |
| 1504 | * transition in TM states. |
| 1505 | * - A trechkpt is attempted when transactional. |
| 1506 | * - A treclaim is attempted when non transactional. |
| 1507 | * - A tend is illegally attempted. |
| 1508 | * - writing a TM SPR when transactional. |
Michael Ellerman | 632f0574 | 2017-10-12 15:45:25 +1100 | [diff] [blame] | 1509 | * |
| 1510 | * If usermode caused this, it's done something illegal and |
Michael Neuling | bc2a940 | 2013-02-13 16:21:40 +0000 | [diff] [blame] | 1511 | * gets a SIGILL slap on the wrist. We call it an illegal |
| 1512 | * operand to distinguish from the instruction just being bad |
| 1513 | * (e.g. executing a 'tend' on a CPU without TM!); it's an |
| 1514 | * illegal /placement/ of a valid instruction. |
| 1515 | */ |
| 1516 | if (user_mode(regs)) { |
| 1517 | _exception(SIGILL, regs, ILL_ILLOPN, regs->nip); |
Li Zhong | ba12eed | 2013-05-13 16:16:41 +0000 | [diff] [blame] | 1518 | goto bail; |
Michael Neuling | bc2a940 | 2013-02-13 16:21:40 +0000 | [diff] [blame] | 1519 | } else { |
| 1520 | printk(KERN_EMERG "Unexpected TM Bad Thing exception " |
Breno Leitao | 11be395 | 2018-11-26 18:11:59 -0200 | [diff] [blame] | 1521 | "at %lx (msr 0x%lx) tm_scratch=%llx\n", |
| 1522 | regs->nip, regs->msr, get_paca()->tm_scratch); |
Michael Neuling | bc2a940 | 2013-02-13 16:21:40 +0000 | [diff] [blame] | 1523 | die("Unrecoverable exception", regs, SIGABRT); |
| 1524 | } |
| 1525 | } |
| 1526 | #endif |
Paul Mackerras | 8dad3f9 | 2005-10-06 13:27:05 +1000 | [diff] [blame] | 1527 | |
Michael Ellerman | b3f6a45 | 2013-08-15 15:22:19 +1000 | [diff] [blame] | 1528 | /* |
| 1529 | * If we took the program check in the kernel skip down to sending a |
| 1530 | * SIGILL. The subsequent cases all relate to emulating instructions |
| 1531 | * which we should only do for userspace. We also do not want to enable |
| 1532 | * interrupts for kernel faults because that might lead to further |
| 1533 | * faults, and loose the context of the original exception. |
| 1534 | */ |
| 1535 | if (!user_mode(regs)) |
| 1536 | goto sigill; |
| 1537 | |
Benjamin Herrenschmidt | a3512b2 | 2012-05-08 13:38:50 +1000 | [diff] [blame] | 1538 | /* We restore the interrupt state now */ |
| 1539 | if (!arch_irq_disabled_regs(regs)) |
| 1540 | local_irq_enable(); |
Paul Mackerras | cd8a567 | 2006-03-03 17:11:40 +1100 | [diff] [blame] | 1541 | |
Kumar Gala | 04903a3 | 2007-02-07 01:13:32 -0600 | [diff] [blame] | 1542 | /* (reason & REASON_ILLEGAL) would be the obvious thing here, |
| 1543 | * but there seems to be a hardware bug on the 405GP (RevD) |
| 1544 | * that means ESR is sometimes set incorrectly - either to |
| 1545 | * ESR_DST (!?) or 0. In the process of chasing this with the |
| 1546 | * hardware people - not sure if it can happen on any illegal |
| 1547 | * instruction or only on FP instructions, whether there is a |
Benjamin Herrenschmidt | 4e63f8e | 2013-06-09 17:01:24 +1000 | [diff] [blame] | 1548 | * pattern to occurrences etc. -dgibson 31/Mar/2003 |
| 1549 | */ |
Kevin Hao | 3a3b5aa | 2013-07-14 16:40:07 +0800 | [diff] [blame] | 1550 | if (!emulate_math(regs)) |
Li Zhong | ba12eed | 2013-05-13 16:16:41 +0000 | [diff] [blame] | 1551 | goto bail; |
Kumar Gala | 04903a3 | 2007-02-07 01:13:32 -0600 | [diff] [blame] | 1552 | |
Paul Mackerras | 8dad3f9 | 2005-10-06 13:27:05 +1000 | [diff] [blame] | 1553 | /* Try to emulate it if we should. */ |
| 1554 | if (reason & (REASON_ILLEGAL | REASON_PRIVILEGED)) { |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1555 | switch (emulate_instruction(regs)) { |
| 1556 | case 0: |
| 1557 | regs->nip += 4; |
| 1558 | emulate_single_step(regs); |
Li Zhong | ba12eed | 2013-05-13 16:16:41 +0000 | [diff] [blame] | 1559 | goto bail; |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1560 | case -EFAULT: |
| 1561 | _exception(SIGSEGV, regs, SEGV_MAPERR, regs->nip); |
Li Zhong | ba12eed | 2013-05-13 16:16:41 +0000 | [diff] [blame] | 1562 | goto bail; |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1563 | } |
| 1564 | } |
Paul Mackerras | 8dad3f9 | 2005-10-06 13:27:05 +1000 | [diff] [blame] | 1565 | |
Michael Ellerman | b3f6a45 | 2013-08-15 15:22:19 +1000 | [diff] [blame] | 1566 | sigill: |
Paul Mackerras | 8dad3f9 | 2005-10-06 13:27:05 +1000 | [diff] [blame] | 1567 | if (reason & REASON_PRIVILEGED) |
| 1568 | _exception(SIGILL, regs, ILL_PRVOPC, regs->nip); |
| 1569 | else |
| 1570 | _exception(SIGILL, regs, ILL_ILLOPC, regs->nip); |
Li Zhong | ba12eed | 2013-05-13 16:16:41 +0000 | [diff] [blame] | 1571 | |
| 1572 | bail: |
| 1573 | exception_exit(prev_state); |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1574 | } |
Nicholas Piggin | 03465f8 | 2016-09-16 20:48:08 +1000 | [diff] [blame] | 1575 | NOKPROBE_SYMBOL(program_check_exception); |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1576 | |
Paul Mackerras | bf59390 | 2013-06-14 20:07:41 +1000 | [diff] [blame] | 1577 | /* |
| 1578 | * This occurs when running in hypervisor mode on POWER6 or later |
| 1579 | * and an illegal instruction is encountered. |
| 1580 | */ |
Nicholas Piggin | 03465f8 | 2016-09-16 20:48:08 +1000 | [diff] [blame] | 1581 | void emulation_assist_interrupt(struct pt_regs *regs) |
Paul Mackerras | bf59390 | 2013-06-14 20:07:41 +1000 | [diff] [blame] | 1582 | { |
| 1583 | regs->msr |= REASON_ILLEGAL; |
| 1584 | program_check_exception(regs); |
| 1585 | } |
Nicholas Piggin | 03465f8 | 2016-09-16 20:48:08 +1000 | [diff] [blame] | 1586 | NOKPROBE_SYMBOL(emulation_assist_interrupt); |
Paul Mackerras | bf59390 | 2013-06-14 20:07:41 +1000 | [diff] [blame] | 1587 | |
Stephen Rothwell | dc1c1ca | 2005-10-01 18:43:42 +1000 | [diff] [blame] | 1588 | void alignment_exception(struct pt_regs *regs) |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1589 | { |
Li Zhong | ba12eed | 2013-05-13 16:16:41 +0000 | [diff] [blame] | 1590 | enum ctx_state prev_state = exception_enter(); |
Benjamin Herrenschmidt | 4393c4f | 2006-11-01 15:11:39 +1100 | [diff] [blame] | 1591 | int sig, code, fixed = 0; |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1592 | |
Benjamin Herrenschmidt | a3512b2 | 2012-05-08 13:38:50 +1000 | [diff] [blame] | 1593 | /* We restore the interrupt state now */ |
| 1594 | if (!arch_irq_disabled_regs(regs)) |
| 1595 | local_irq_enable(); |
| 1596 | |
Michael Neuling | 6ce6c62 | 2013-05-26 18:09:39 +0000 | [diff] [blame] | 1597 | if (tm_abort_check(regs, TM_CAUSE_ALIGNMENT | TM_CAUSE_PERSISTENT)) |
| 1598 | goto bail; |
| 1599 | |
Paul Mackerras | e9370ae | 2006-06-07 16:15:39 +1000 | [diff] [blame] | 1600 | /* we don't implement logging of alignment exceptions */ |
| 1601 | if (!(current->thread.align_ctl & PR_UNALIGN_SIGBUS)) |
| 1602 | fixed = fix_alignment(regs); |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1603 | |
| 1604 | if (fixed == 1) { |
| 1605 | regs->nip += 4; /* skip over emulated instruction */ |
| 1606 | emulate_single_step(regs); |
Li Zhong | ba12eed | 2013-05-13 16:16:41 +0000 | [diff] [blame] | 1607 | goto bail; |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1608 | } |
| 1609 | |
Stephen Rothwell | dc1c1ca | 2005-10-01 18:43:42 +1000 | [diff] [blame] | 1610 | /* Operand address was bad */ |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1611 | if (fixed == -EFAULT) { |
Benjamin Herrenschmidt | 4393c4f | 2006-11-01 15:11:39 +1100 | [diff] [blame] | 1612 | sig = SIGSEGV; |
| 1613 | code = SEGV_ACCERR; |
| 1614 | } else { |
| 1615 | sig = SIGBUS; |
| 1616 | code = BUS_ADRALN; |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1617 | } |
Benjamin Herrenschmidt | 4393c4f | 2006-11-01 15:11:39 +1100 | [diff] [blame] | 1618 | if (user_mode(regs)) |
| 1619 | _exception(sig, regs, code, regs->dar); |
| 1620 | else |
| 1621 | bad_page_fault(regs, regs->dar, sig); |
Li Zhong | ba12eed | 2013-05-13 16:16:41 +0000 | [diff] [blame] | 1622 | |
| 1623 | bail: |
| 1624 | exception_exit(prev_state); |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1625 | } |
| 1626 | |
| 1627 | void StackOverflow(struct pt_regs *regs) |
| 1628 | { |
Christophe Leroy | 9bf3d3c | 2019-01-29 16:37:55 +0000 | [diff] [blame] | 1629 | pr_crit("Kernel stack overflow in process %s[%d], r1=%lx\n", |
| 1630 | current->comm, task_pid_nr(current), regs->gpr[1]); |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1631 | debugger(regs); |
| 1632 | show_regs(regs); |
| 1633 | panic("kernel stack overflow"); |
| 1634 | } |
| 1635 | |
Stephen Rothwell | dc1c1ca | 2005-10-01 18:43:42 +1000 | [diff] [blame] | 1636 | void kernel_fp_unavailable_exception(struct pt_regs *regs) |
| 1637 | { |
Li Zhong | ba12eed | 2013-05-13 16:16:41 +0000 | [diff] [blame] | 1638 | enum ctx_state prev_state = exception_enter(); |
| 1639 | |
Stephen Rothwell | dc1c1ca | 2005-10-01 18:43:42 +1000 | [diff] [blame] | 1640 | printk(KERN_EMERG "Unrecoverable FP Unavailable Exception " |
| 1641 | "%lx at %lx\n", regs->trap, regs->nip); |
| 1642 | die("Unrecoverable FP Unavailable Exception", regs, SIGABRT); |
Li Zhong | ba12eed | 2013-05-13 16:16:41 +0000 | [diff] [blame] | 1643 | |
| 1644 | exception_exit(prev_state); |
Stephen Rothwell | dc1c1ca | 2005-10-01 18:43:42 +1000 | [diff] [blame] | 1645 | } |
Stephen Rothwell | dc1c1ca | 2005-10-01 18:43:42 +1000 | [diff] [blame] | 1646 | |
| 1647 | void altivec_unavailable_exception(struct pt_regs *regs) |
| 1648 | { |
Li Zhong | ba12eed | 2013-05-13 16:16:41 +0000 | [diff] [blame] | 1649 | enum ctx_state prev_state = exception_enter(); |
| 1650 | |
Stephen Rothwell | dc1c1ca | 2005-10-01 18:43:42 +1000 | [diff] [blame] | 1651 | if (user_mode(regs)) { |
| 1652 | /* A user program has executed an altivec instruction, |
| 1653 | but this kernel doesn't support altivec. */ |
| 1654 | _exception(SIGILL, regs, ILL_ILLOPC, regs->nip); |
Li Zhong | ba12eed | 2013-05-13 16:16:41 +0000 | [diff] [blame] | 1655 | goto bail; |
Stephen Rothwell | dc1c1ca | 2005-10-01 18:43:42 +1000 | [diff] [blame] | 1656 | } |
Anton Blanchard | 6c4841c | 2006-10-13 11:41:00 +1000 | [diff] [blame] | 1657 | |
Stephen Rothwell | dc1c1ca | 2005-10-01 18:43:42 +1000 | [diff] [blame] | 1658 | printk(KERN_EMERG "Unrecoverable VMX/Altivec Unavailable Exception " |
| 1659 | "%lx at %lx\n", regs->trap, regs->nip); |
| 1660 | die("Unrecoverable VMX/Altivec Unavailable Exception", regs, SIGABRT); |
Li Zhong | ba12eed | 2013-05-13 16:16:41 +0000 | [diff] [blame] | 1661 | |
| 1662 | bail: |
| 1663 | exception_exit(prev_state); |
Stephen Rothwell | dc1c1ca | 2005-10-01 18:43:42 +1000 | [diff] [blame] | 1664 | } |
| 1665 | |
Michael Neuling | ce48b21 | 2008-06-25 14:07:18 +1000 | [diff] [blame] | 1666 | void vsx_unavailable_exception(struct pt_regs *regs) |
| 1667 | { |
| 1668 | if (user_mode(regs)) { |
| 1669 | /* A user program has executed an vsx instruction, |
| 1670 | but this kernel doesn't support vsx. */ |
| 1671 | _exception(SIGILL, regs, ILL_ILLOPC, regs->nip); |
| 1672 | return; |
| 1673 | } |
| 1674 | |
| 1675 | printk(KERN_EMERG "Unrecoverable VSX Unavailable Exception " |
| 1676 | "%lx at %lx\n", regs->trap, regs->nip); |
| 1677 | die("Unrecoverable VSX Unavailable Exception", regs, SIGABRT); |
| 1678 | } |
| 1679 | |
Michael Neuling | 2517617 | 2013-08-09 17:29:29 +1000 | [diff] [blame] | 1680 | #ifdef CONFIG_PPC64 |
Cyril Bur | 172f7aa | 2016-09-14 18:02:15 +1000 | [diff] [blame] | 1681 | static void tm_unavailable(struct pt_regs *regs) |
| 1682 | { |
Cyril Bur | 5d176f7 | 2016-09-14 18:02:16 +1000 | [diff] [blame] | 1683 | #ifdef CONFIG_PPC_TRANSACTIONAL_MEM |
| 1684 | if (user_mode(regs)) { |
| 1685 | current->thread.load_tm++; |
| 1686 | regs->msr |= MSR_TM; |
| 1687 | tm_enable(); |
| 1688 | tm_restore_sprs(¤t->thread); |
| 1689 | return; |
| 1690 | } |
| 1691 | #endif |
Cyril Bur | 172f7aa | 2016-09-14 18:02:15 +1000 | [diff] [blame] | 1692 | pr_emerg("Unrecoverable TM Unavailable Exception " |
| 1693 | "%lx at %lx\n", regs->trap, regs->nip); |
| 1694 | die("Unrecoverable TM Unavailable Exception", regs, SIGABRT); |
| 1695 | } |
| 1696 | |
Michael Ellerman | 021424a | 2013-06-25 17:47:56 +1000 | [diff] [blame] | 1697 | void facility_unavailable_exception(struct pt_regs *regs) |
Michael Neuling | d0c0c9a | 2013-02-13 16:21:38 +0000 | [diff] [blame] | 1698 | { |
Michael Ellerman | 021424a | 2013-06-25 17:47:56 +1000 | [diff] [blame] | 1699 | static char *facility_strings[] = { |
Michael Neuling | 2517617 | 2013-08-09 17:29:29 +1000 | [diff] [blame] | 1700 | [FSCR_FP_LG] = "FPU", |
| 1701 | [FSCR_VECVSX_LG] = "VMX/VSX", |
| 1702 | [FSCR_DSCR_LG] = "DSCR", |
| 1703 | [FSCR_PM_LG] = "PMU SPRs", |
| 1704 | [FSCR_BHRB_LG] = "BHRB", |
| 1705 | [FSCR_TM_LG] = "TM", |
| 1706 | [FSCR_EBB_LG] = "EBB", |
| 1707 | [FSCR_TAR_LG] = "TAR", |
Nicholas Piggin | 794464f | 2017-04-07 11:27:43 +1000 | [diff] [blame] | 1708 | [FSCR_MSGP_LG] = "MSGP", |
Nicholas Piggin | 9b7ff0c | 2017-04-07 11:27:44 +1000 | [diff] [blame] | 1709 | [FSCR_SCV_LG] = "SCV", |
Michael Ellerman | 021424a | 2013-06-25 17:47:56 +1000 | [diff] [blame] | 1710 | }; |
Michael Neuling | 2517617 | 2013-08-09 17:29:29 +1000 | [diff] [blame] | 1711 | char *facility = "unknown"; |
Michael Ellerman | 021424a | 2013-06-25 17:47:56 +1000 | [diff] [blame] | 1712 | u64 value; |
Anshuman Khandual | c952c1c | 2015-05-21 12:13:01 +0530 | [diff] [blame] | 1713 | u32 instword, rd; |
Michael Neuling | 2517617 | 2013-08-09 17:29:29 +1000 | [diff] [blame] | 1714 | u8 status; |
| 1715 | bool hv; |
Michael Ellerman | 021424a | 2013-06-25 17:47:56 +1000 | [diff] [blame] | 1716 | |
Benjamin Herrenschmidt | 2271db2 | 2018-01-12 13:28:49 +1100 | [diff] [blame] | 1717 | hv = (TRAP(regs) == 0xf80); |
Michael Neuling | 2517617 | 2013-08-09 17:29:29 +1000 | [diff] [blame] | 1718 | if (hv) |
Michael Ellerman | b14b626 | 2013-06-25 17:47:57 +1000 | [diff] [blame] | 1719 | value = mfspr(SPRN_HFSCR); |
Michael Neuling | 2517617 | 2013-08-09 17:29:29 +1000 | [diff] [blame] | 1720 | else |
| 1721 | value = mfspr(SPRN_FSCR); |
| 1722 | |
| 1723 | status = value >> 56; |
Anshuman Khandual | 709b973 | 2018-03-29 11:53:37 +0530 | [diff] [blame] | 1724 | if ((hv || status >= 2) && |
| 1725 | (status < ARRAY_SIZE(facility_strings)) && |
| 1726 | facility_strings[status]) |
| 1727 | facility = facility_strings[status]; |
| 1728 | |
| 1729 | /* We should not have taken this interrupt in kernel */ |
| 1730 | if (!user_mode(regs)) { |
| 1731 | pr_emerg("Facility '%s' unavailable (%d) exception in kernel mode at %lx\n", |
| 1732 | facility, status, regs->nip); |
| 1733 | die("Unexpected facility unavailable exception", regs, SIGABRT); |
| 1734 | } |
| 1735 | |
| 1736 | /* We restore the interrupt state now */ |
| 1737 | if (!arch_irq_disabled_regs(regs)) |
| 1738 | local_irq_enable(); |
| 1739 | |
Michael Neuling | 2517617 | 2013-08-09 17:29:29 +1000 | [diff] [blame] | 1740 | if (status == FSCR_DSCR_LG) { |
Anshuman Khandual | c952c1c | 2015-05-21 12:13:01 +0530 | [diff] [blame] | 1741 | /* |
| 1742 | * User is accessing the DSCR register using the problem |
| 1743 | * state only SPR number (0x03) either through a mfspr or |
| 1744 | * a mtspr instruction. If it is a write attempt through |
| 1745 | * a mtspr, then we set the inherit bit. This also allows |
| 1746 | * the user to write or read the register directly in the |
| 1747 | * future by setting via the FSCR DSCR bit. But in case it |
| 1748 | * is a read DSCR attempt through a mfspr instruction, we |
| 1749 | * just emulate the instruction instead. This code path will |
| 1750 | * always emulate all the mfspr instructions till the user |
Adam Buchbinder | 446957b | 2016-02-24 10:51:11 -0800 | [diff] [blame] | 1751 | * has attempted at least one mtspr instruction. This way it |
Anshuman Khandual | c952c1c | 2015-05-21 12:13:01 +0530 | [diff] [blame] | 1752 | * preserves the same behaviour when the user is accessing |
| 1753 | * the DSCR through privilege level only SPR number (0x11) |
| 1754 | * which is emulated through illegal instruction exception. |
| 1755 | * We always leave HFSCR DSCR set. |
Michael Neuling | 2517617 | 2013-08-09 17:29:29 +1000 | [diff] [blame] | 1756 | */ |
Anshuman Khandual | c952c1c | 2015-05-21 12:13:01 +0530 | [diff] [blame] | 1757 | if (get_user(instword, (u32 __user *)(regs->nip))) { |
| 1758 | pr_err("Failed to fetch the user instruction\n"); |
| 1759 | return; |
| 1760 | } |
| 1761 | |
| 1762 | /* Write into DSCR (mtspr 0x03, RS) */ |
| 1763 | if ((instword & PPC_INST_MTSPR_DSCR_USER_MASK) |
| 1764 | == PPC_INST_MTSPR_DSCR_USER) { |
| 1765 | rd = (instword >> 21) & 0x1f; |
| 1766 | current->thread.dscr = regs->gpr[rd]; |
| 1767 | current->thread.dscr_inherit = 1; |
Michael Neuling | b57bd2d | 2016-06-09 12:31:08 +1000 | [diff] [blame] | 1768 | current->thread.fscr |= FSCR_DSCR; |
| 1769 | mtspr(SPRN_FSCR, current->thread.fscr); |
Anshuman Khandual | c952c1c | 2015-05-21 12:13:01 +0530 | [diff] [blame] | 1770 | } |
| 1771 | |
| 1772 | /* Read from DSCR (mfspr RT, 0x03) */ |
| 1773 | if ((instword & PPC_INST_MFSPR_DSCR_USER_MASK) |
| 1774 | == PPC_INST_MFSPR_DSCR_USER) { |
| 1775 | if (emulate_instruction(regs)) { |
| 1776 | pr_err("DSCR based mfspr emulation failed\n"); |
| 1777 | return; |
| 1778 | } |
| 1779 | regs->nip += 4; |
| 1780 | emulate_single_step(regs); |
| 1781 | } |
Michael Neuling | 2517617 | 2013-08-09 17:29:29 +1000 | [diff] [blame] | 1782 | return; |
Michael Ellerman | b14b626 | 2013-06-25 17:47:57 +1000 | [diff] [blame] | 1783 | } |
| 1784 | |
Cyril Bur | 172f7aa | 2016-09-14 18:02:15 +1000 | [diff] [blame] | 1785 | if (status == FSCR_TM_LG) { |
| 1786 | /* |
| 1787 | * If we're here then the hardware is TM aware because it |
| 1788 | * generated an exception with FSRM_TM set. |
| 1789 | * |
| 1790 | * If cpu_has_feature(CPU_FTR_TM) is false, then either firmware |
| 1791 | * told us not to do TM, or the kernel is not built with TM |
| 1792 | * support. |
| 1793 | * |
| 1794 | * If both of those things are true, then userspace can spam the |
| 1795 | * console by triggering the printk() below just by continually |
| 1796 | * doing tbegin (or any TM instruction). So in that case just |
| 1797 | * send the process a SIGILL immediately. |
| 1798 | */ |
| 1799 | if (!cpu_has_feature(CPU_FTR_TM)) |
| 1800 | goto out; |
| 1801 | |
| 1802 | tm_unavailable(regs); |
| 1803 | return; |
| 1804 | } |
| 1805 | |
Balbir Singh | 93c2ec0 | 2016-11-30 17:45:09 +1100 | [diff] [blame] | 1806 | pr_err_ratelimited("%sFacility '%s' unavailable (%d), exception at 0x%lx, MSR=%lx\n", |
| 1807 | hv ? "Hypervisor " : "", facility, status, regs->nip, regs->msr); |
Michael Neuling | d0c0c9a | 2013-02-13 16:21:38 +0000 | [diff] [blame] | 1808 | |
Cyril Bur | 172f7aa | 2016-09-14 18:02:15 +1000 | [diff] [blame] | 1809 | out: |
Anshuman Khandual | 709b973 | 2018-03-29 11:53:37 +0530 | [diff] [blame] | 1810 | _exception(SIGILL, regs, ILL_ILLOPC, regs->nip); |
Michael Neuling | d0c0c9a | 2013-02-13 16:21:38 +0000 | [diff] [blame] | 1811 | } |
Michael Neuling | 2517617 | 2013-08-09 17:29:29 +1000 | [diff] [blame] | 1812 | #endif |
Michael Neuling | d0c0c9a | 2013-02-13 16:21:38 +0000 | [diff] [blame] | 1813 | |
Michael Neuling | f54db64 | 2013-02-13 16:21:39 +0000 | [diff] [blame] | 1814 | #ifdef CONFIG_PPC_TRANSACTIONAL_MEM |
| 1815 | |
Michael Neuling | f54db64 | 2013-02-13 16:21:39 +0000 | [diff] [blame] | 1816 | void fp_unavailable_tm(struct pt_regs *regs) |
| 1817 | { |
| 1818 | /* Note: This does not handle any kind of FP laziness. */ |
| 1819 | |
| 1820 | TM_DEBUG("FP Unavailable trap whilst transactional at 0x%lx, MSR=%lx\n", |
| 1821 | regs->nip, regs->msr); |
Michael Neuling | f54db64 | 2013-02-13 16:21:39 +0000 | [diff] [blame] | 1822 | |
| 1823 | /* We can only have got here if the task started using FP after |
| 1824 | * beginning the transaction. So, the transactional regs are just a |
| 1825 | * copy of the checkpointed ones. But, we still need to recheckpoint |
| 1826 | * as we're enabling FP for the process; it will return, abort the |
| 1827 | * transaction, and probably retry but now with FP enabled. So the |
| 1828 | * checkpointed FP registers need to be loaded. |
| 1829 | */ |
Paul Mackerras | d31626f | 2014-01-13 15:56:29 +1100 | [diff] [blame] | 1830 | tm_reclaim_current(TM_CAUSE_FAC_UNAV); |
Breno Leitao | 9669556 | 2018-06-18 19:59:42 -0300 | [diff] [blame] | 1831 | |
| 1832 | /* |
| 1833 | * Reclaim initially saved out bogus (lazy) FPRs to ckfp_state, and |
| 1834 | * then it was overwrite by the thr->fp_state by tm_reclaim_thread(). |
| 1835 | * |
| 1836 | * At this point, ck{fp,vr}_state contains the exact values we want to |
| 1837 | * recheckpoint. |
| 1838 | */ |
Michael Neuling | f54db64 | 2013-02-13 16:21:39 +0000 | [diff] [blame] | 1839 | |
| 1840 | /* Enable FP for the task: */ |
Cyril Bur | a777117 | 2017-11-02 14:09:03 +1100 | [diff] [blame] | 1841 | current->thread.load_fp = 1; |
Michael Neuling | f54db64 | 2013-02-13 16:21:39 +0000 | [diff] [blame] | 1842 | |
Breno Leitao | 9669556 | 2018-06-18 19:59:42 -0300 | [diff] [blame] | 1843 | /* |
| 1844 | * Recheckpoint all the checkpointed ckpt, ck{fp, vr}_state registers. |
Michael Neuling | f54db64 | 2013-02-13 16:21:39 +0000 | [diff] [blame] | 1845 | */ |
Cyril Bur | eb5c3f1 | 2017-11-02 14:09:05 +1100 | [diff] [blame] | 1846 | tm_recheckpoint(¤t->thread); |
Michael Neuling | f54db64 | 2013-02-13 16:21:39 +0000 | [diff] [blame] | 1847 | } |
| 1848 | |
Michael Neuling | f54db64 | 2013-02-13 16:21:39 +0000 | [diff] [blame] | 1849 | void altivec_unavailable_tm(struct pt_regs *regs) |
| 1850 | { |
| 1851 | /* See the comments in fp_unavailable_tm(). This function operates |
| 1852 | * the same way. |
| 1853 | */ |
| 1854 | |
| 1855 | TM_DEBUG("Vector Unavailable trap whilst transactional at 0x%lx," |
| 1856 | "MSR=%lx\n", |
| 1857 | regs->nip, regs->msr); |
Paul Mackerras | d31626f | 2014-01-13 15:56:29 +1100 | [diff] [blame] | 1858 | tm_reclaim_current(TM_CAUSE_FAC_UNAV); |
Cyril Bur | a777117 | 2017-11-02 14:09:03 +1100 | [diff] [blame] | 1859 | current->thread.load_vec = 1; |
Cyril Bur | eb5c3f1 | 2017-11-02 14:09:05 +1100 | [diff] [blame] | 1860 | tm_recheckpoint(¤t->thread); |
Michael Neuling | f54db64 | 2013-02-13 16:21:39 +0000 | [diff] [blame] | 1861 | current->thread.used_vr = 1; |
Paul Mackerras | 3ac8ff1 | 2014-01-13 15:56:30 +1100 | [diff] [blame] | 1862 | } |
| 1863 | |
Michael Neuling | f54db64 | 2013-02-13 16:21:39 +0000 | [diff] [blame] | 1864 | void vsx_unavailable_tm(struct pt_regs *regs) |
| 1865 | { |
| 1866 | /* See the comments in fp_unavailable_tm(). This works similarly, |
| 1867 | * though we're loading both FP and VEC registers in here. |
| 1868 | * |
| 1869 | * If FP isn't in use, load FP regs. If VEC isn't in use, load VEC |
| 1870 | * regs. Either way, set MSR_VSX. |
| 1871 | */ |
| 1872 | |
| 1873 | TM_DEBUG("VSX Unavailable trap whilst transactional at 0x%lx," |
| 1874 | "MSR=%lx\n", |
| 1875 | regs->nip, regs->msr); |
| 1876 | |
Paul Mackerras | 3ac8ff1 | 2014-01-13 15:56:30 +1100 | [diff] [blame] | 1877 | current->thread.used_vsr = 1; |
| 1878 | |
Michael Neuling | f54db64 | 2013-02-13 16:21:39 +0000 | [diff] [blame] | 1879 | /* This reclaims FP and/or VR regs if they're already enabled */ |
Paul Mackerras | d31626f | 2014-01-13 15:56:29 +1100 | [diff] [blame] | 1880 | tm_reclaim_current(TM_CAUSE_FAC_UNAV); |
Michael Neuling | f54db64 | 2013-02-13 16:21:39 +0000 | [diff] [blame] | 1881 | |
Cyril Bur | a777117 | 2017-11-02 14:09:03 +1100 | [diff] [blame] | 1882 | current->thread.load_vec = 1; |
| 1883 | current->thread.load_fp = 1; |
Paul Mackerras | 3ac8ff1 | 2014-01-13 15:56:30 +1100 | [diff] [blame] | 1884 | |
Cyril Bur | eb5c3f1 | 2017-11-02 14:09:05 +1100 | [diff] [blame] | 1885 | tm_recheckpoint(¤t->thread); |
Michael Neuling | f54db64 | 2013-02-13 16:21:39 +0000 | [diff] [blame] | 1886 | } |
Michael Neuling | f54db64 | 2013-02-13 16:21:39 +0000 | [diff] [blame] | 1887 | #endif /* CONFIG_PPC_TRANSACTIONAL_MEM */ |
| 1888 | |
Stephen Rothwell | dc1c1ca | 2005-10-01 18:43:42 +1000 | [diff] [blame] | 1889 | void performance_monitor_exception(struct pt_regs *regs) |
| 1890 | { |
Christoph Lameter | 69111ba | 2014-10-21 15:23:25 -0500 | [diff] [blame] | 1891 | __this_cpu_inc(irq_stat.pmu_irqs); |
Anton Blanchard | 89713ed | 2010-01-31 20:34:06 +0000 | [diff] [blame] | 1892 | |
Stephen Rothwell | dc1c1ca | 2005-10-01 18:43:42 +1000 | [diff] [blame] | 1893 | perf_irq(regs); |
| 1894 | } |
Stephen Rothwell | dc1c1ca | 2005-10-01 18:43:42 +1000 | [diff] [blame] | 1895 | |
Dave Kleikamp | 172ae2e | 2010-02-08 11:50:57 +0000 | [diff] [blame] | 1896 | #ifdef CONFIG_PPC_ADV_DEBUG_REGS |
Dave Kleikamp | 3bffb65 | 2010-02-08 11:51:18 +0000 | [diff] [blame] | 1897 | static void handle_debug(struct pt_regs *regs, unsigned long debug_status) |
| 1898 | { |
| 1899 | int changed = 0; |
| 1900 | /* |
| 1901 | * Determine the cause of the debug event, clear the |
| 1902 | * event flags and send a trap to the handler. Torez |
| 1903 | */ |
| 1904 | if (debug_status & (DBSR_DAC1R | DBSR_DAC1W)) { |
| 1905 | dbcr_dac(current) &= ~(DBCR_DAC1R | DBCR_DAC1W); |
| 1906 | #ifdef CONFIG_PPC_ADV_DEBUG_DAC_RANGE |
Bharat Bhushan | 51ae8d4 | 2013-07-04 11:45:46 +0530 | [diff] [blame] | 1907 | current->thread.debug.dbcr2 &= ~DBCR2_DAC12MODE; |
Dave Kleikamp | 3bffb65 | 2010-02-08 11:51:18 +0000 | [diff] [blame] | 1908 | #endif |
Eric W. Biederman | 4735504 | 2018-01-16 16:12:38 -0600 | [diff] [blame] | 1909 | do_send_trap(regs, mfspr(SPRN_DAC1), debug_status, |
Dave Kleikamp | 3bffb65 | 2010-02-08 11:51:18 +0000 | [diff] [blame] | 1910 | 5); |
| 1911 | changed |= 0x01; |
| 1912 | } else if (debug_status & (DBSR_DAC2R | DBSR_DAC2W)) { |
| 1913 | dbcr_dac(current) &= ~(DBCR_DAC2R | DBCR_DAC2W); |
Eric W. Biederman | 4735504 | 2018-01-16 16:12:38 -0600 | [diff] [blame] | 1914 | do_send_trap(regs, mfspr(SPRN_DAC2), debug_status, |
Dave Kleikamp | 3bffb65 | 2010-02-08 11:51:18 +0000 | [diff] [blame] | 1915 | 6); |
| 1916 | changed |= 0x01; |
| 1917 | } else if (debug_status & DBSR_IAC1) { |
Bharat Bhushan | 51ae8d4 | 2013-07-04 11:45:46 +0530 | [diff] [blame] | 1918 | current->thread.debug.dbcr0 &= ~DBCR0_IAC1; |
Dave Kleikamp | 3bffb65 | 2010-02-08 11:51:18 +0000 | [diff] [blame] | 1919 | dbcr_iac_range(current) &= ~DBCR_IAC12MODE; |
Eric W. Biederman | 4735504 | 2018-01-16 16:12:38 -0600 | [diff] [blame] | 1920 | do_send_trap(regs, mfspr(SPRN_IAC1), debug_status, |
Dave Kleikamp | 3bffb65 | 2010-02-08 11:51:18 +0000 | [diff] [blame] | 1921 | 1); |
| 1922 | changed |= 0x01; |
| 1923 | } else if (debug_status & DBSR_IAC2) { |
Bharat Bhushan | 51ae8d4 | 2013-07-04 11:45:46 +0530 | [diff] [blame] | 1924 | current->thread.debug.dbcr0 &= ~DBCR0_IAC2; |
Eric W. Biederman | 4735504 | 2018-01-16 16:12:38 -0600 | [diff] [blame] | 1925 | do_send_trap(regs, mfspr(SPRN_IAC2), debug_status, |
Dave Kleikamp | 3bffb65 | 2010-02-08 11:51:18 +0000 | [diff] [blame] | 1926 | 2); |
| 1927 | changed |= 0x01; |
| 1928 | } else if (debug_status & DBSR_IAC3) { |
Bharat Bhushan | 51ae8d4 | 2013-07-04 11:45:46 +0530 | [diff] [blame] | 1929 | current->thread.debug.dbcr0 &= ~DBCR0_IAC3; |
Dave Kleikamp | 3bffb65 | 2010-02-08 11:51:18 +0000 | [diff] [blame] | 1930 | dbcr_iac_range(current) &= ~DBCR_IAC34MODE; |
Eric W. Biederman | 4735504 | 2018-01-16 16:12:38 -0600 | [diff] [blame] | 1931 | do_send_trap(regs, mfspr(SPRN_IAC3), debug_status, |
Dave Kleikamp | 3bffb65 | 2010-02-08 11:51:18 +0000 | [diff] [blame] | 1932 | 3); |
| 1933 | changed |= 0x01; |
| 1934 | } else if (debug_status & DBSR_IAC4) { |
Bharat Bhushan | 51ae8d4 | 2013-07-04 11:45:46 +0530 | [diff] [blame] | 1935 | current->thread.debug.dbcr0 &= ~DBCR0_IAC4; |
Eric W. Biederman | 4735504 | 2018-01-16 16:12:38 -0600 | [diff] [blame] | 1936 | do_send_trap(regs, mfspr(SPRN_IAC4), debug_status, |
Dave Kleikamp | 3bffb65 | 2010-02-08 11:51:18 +0000 | [diff] [blame] | 1937 | 4); |
| 1938 | changed |= 0x01; |
| 1939 | } |
| 1940 | /* |
| 1941 | * At the point this routine was called, the MSR(DE) was turned off. |
| 1942 | * Check all other debug flags and see if that bit needs to be turned |
| 1943 | * back on or not. |
| 1944 | */ |
Bharat Bhushan | 51ae8d4 | 2013-07-04 11:45:46 +0530 | [diff] [blame] | 1945 | if (DBCR_ACTIVE_EVENTS(current->thread.debug.dbcr0, |
Bharat Bhushan | 9579198 | 2013-06-26 11:12:22 +0530 | [diff] [blame] | 1946 | current->thread.debug.dbcr1)) |
Dave Kleikamp | 3bffb65 | 2010-02-08 11:51:18 +0000 | [diff] [blame] | 1947 | regs->msr |= MSR_DE; |
| 1948 | else |
| 1949 | /* Make sure the IDM flag is off */ |
Bharat Bhushan | 51ae8d4 | 2013-07-04 11:45:46 +0530 | [diff] [blame] | 1950 | current->thread.debug.dbcr0 &= ~DBCR0_IDM; |
Dave Kleikamp | 3bffb65 | 2010-02-08 11:51:18 +0000 | [diff] [blame] | 1951 | |
| 1952 | if (changed & 0x01) |
Bharat Bhushan | 51ae8d4 | 2013-07-04 11:45:46 +0530 | [diff] [blame] | 1953 | mtspr(SPRN_DBCR0, current->thread.debug.dbcr0); |
Dave Kleikamp | 3bffb65 | 2010-02-08 11:51:18 +0000 | [diff] [blame] | 1954 | } |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1955 | |
Nicholas Piggin | 03465f8 | 2016-09-16 20:48:08 +1000 | [diff] [blame] | 1956 | void DebugException(struct pt_regs *regs, unsigned long debug_status) |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1957 | { |
Bharat Bhushan | 51ae8d4 | 2013-07-04 11:45:46 +0530 | [diff] [blame] | 1958 | current->thread.debug.dbsr = debug_status; |
Dave Kleikamp | 3bffb65 | 2010-02-08 11:51:18 +0000 | [diff] [blame] | 1959 | |
Roland McGrath | ec097c8 | 2009-05-28 21:26:38 +0000 | [diff] [blame] | 1960 | /* Hack alert: On BookE, Branch Taken stops on the branch itself, while |
| 1961 | * on server, it stops on the target of the branch. In order to simulate |
| 1962 | * the server behaviour, we thus restart right away with a single step |
| 1963 | * instead of stopping here when hitting a BT |
| 1964 | */ |
| 1965 | if (debug_status & DBSR_BT) { |
| 1966 | regs->msr &= ~MSR_DE; |
| 1967 | |
| 1968 | /* Disable BT */ |
| 1969 | mtspr(SPRN_DBCR0, mfspr(SPRN_DBCR0) & ~DBCR0_BT); |
| 1970 | /* Clear the BT event */ |
| 1971 | mtspr(SPRN_DBSR, DBSR_BT); |
| 1972 | |
| 1973 | /* Do the single step trick only when coming from userspace */ |
| 1974 | if (user_mode(regs)) { |
Bharat Bhushan | 51ae8d4 | 2013-07-04 11:45:46 +0530 | [diff] [blame] | 1975 | current->thread.debug.dbcr0 &= ~DBCR0_BT; |
| 1976 | current->thread.debug.dbcr0 |= DBCR0_IDM | DBCR0_IC; |
Roland McGrath | ec097c8 | 2009-05-28 21:26:38 +0000 | [diff] [blame] | 1977 | regs->msr |= MSR_DE; |
| 1978 | return; |
| 1979 | } |
| 1980 | |
Naveen N. Rao | 6cc89ba | 2016-11-21 22:36:41 +0530 | [diff] [blame] | 1981 | if (kprobe_post_handler(regs)) |
| 1982 | return; |
| 1983 | |
Roland McGrath | ec097c8 | 2009-05-28 21:26:38 +0000 | [diff] [blame] | 1984 | if (notify_die(DIE_SSTEP, "block_step", regs, 5, |
| 1985 | 5, SIGTRAP) == NOTIFY_STOP) { |
| 1986 | return; |
| 1987 | } |
| 1988 | if (debugger_sstep(regs)) |
| 1989 | return; |
| 1990 | } else if (debug_status & DBSR_IC) { /* Instruction complete */ |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1991 | regs->msr &= ~MSR_DE; |
Kumar Gala | f827962 | 2008-06-26 02:01:37 -0500 | [diff] [blame] | 1992 | |
| 1993 | /* Disable instruction completion */ |
| 1994 | mtspr(SPRN_DBCR0, mfspr(SPRN_DBCR0) & ~DBCR0_IC); |
| 1995 | /* Clear the instruction completion event */ |
| 1996 | mtspr(SPRN_DBSR, DBSR_IC); |
| 1997 | |
Naveen N. Rao | 6cc89ba | 2016-11-21 22:36:41 +0530 | [diff] [blame] | 1998 | if (kprobe_post_handler(regs)) |
| 1999 | return; |
| 2000 | |
Kumar Gala | f827962 | 2008-06-26 02:01:37 -0500 | [diff] [blame] | 2001 | if (notify_die(DIE_SSTEP, "single_step", regs, 5, |
| 2002 | 5, SIGTRAP) == NOTIFY_STOP) { |
| 2003 | return; |
| 2004 | } |
| 2005 | |
| 2006 | if (debugger_sstep(regs)) |
| 2007 | return; |
| 2008 | |
Dave Kleikamp | 3bffb65 | 2010-02-08 11:51:18 +0000 | [diff] [blame] | 2009 | if (user_mode(regs)) { |
Bharat Bhushan | 51ae8d4 | 2013-07-04 11:45:46 +0530 | [diff] [blame] | 2010 | current->thread.debug.dbcr0 &= ~DBCR0_IC; |
| 2011 | if (DBCR_ACTIVE_EVENTS(current->thread.debug.dbcr0, |
| 2012 | current->thread.debug.dbcr1)) |
Dave Kleikamp | 3bffb65 | 2010-02-08 11:51:18 +0000 | [diff] [blame] | 2013 | regs->msr |= MSR_DE; |
| 2014 | else |
| 2015 | /* Make sure the IDM bit is off */ |
Bharat Bhushan | 51ae8d4 | 2013-07-04 11:45:46 +0530 | [diff] [blame] | 2016 | current->thread.debug.dbcr0 &= ~DBCR0_IDM; |
Dave Kleikamp | 3bffb65 | 2010-02-08 11:51:18 +0000 | [diff] [blame] | 2017 | } |
Kumar Gala | f827962 | 2008-06-26 02:01:37 -0500 | [diff] [blame] | 2018 | |
| 2019 | _exception(SIGTRAP, regs, TRAP_TRACE, regs->nip); |
Dave Kleikamp | 3bffb65 | 2010-02-08 11:51:18 +0000 | [diff] [blame] | 2020 | } else |
| 2021 | handle_debug(regs, debug_status); |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 2022 | } |
Nicholas Piggin | 03465f8 | 2016-09-16 20:48:08 +1000 | [diff] [blame] | 2023 | NOKPROBE_SYMBOL(DebugException); |
Dave Kleikamp | 172ae2e | 2010-02-08 11:50:57 +0000 | [diff] [blame] | 2024 | #endif /* CONFIG_PPC_ADV_DEBUG_REGS */ |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 2025 | |
| 2026 | #if !defined(CONFIG_TAU_INT) |
| 2027 | void TAUException(struct pt_regs *regs) |
| 2028 | { |
| 2029 | printk("TAU trap at PC: %lx, MSR: %lx, vector=%lx %s\n", |
| 2030 | regs->nip, regs->msr, regs->trap, print_tainted()); |
| 2031 | } |
| 2032 | #endif /* CONFIG_INT_TAU */ |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 2033 | |
| 2034 | #ifdef CONFIG_ALTIVEC |
Stephen Rothwell | dc1c1ca | 2005-10-01 18:43:42 +1000 | [diff] [blame] | 2035 | void altivec_assist_exception(struct pt_regs *regs) |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 2036 | { |
| 2037 | int err; |
| 2038 | |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 2039 | if (!user_mode(regs)) { |
| 2040 | printk(KERN_EMERG "VMX/Altivec assist exception in kernel mode" |
| 2041 | " at %lx\n", regs->nip); |
Paul Mackerras | 8dad3f9 | 2005-10-06 13:27:05 +1000 | [diff] [blame] | 2042 | die("Kernel VMX/Altivec assist exception", regs, SIGILL); |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 2043 | } |
| 2044 | |
Stephen Rothwell | dc1c1ca | 2005-10-01 18:43:42 +1000 | [diff] [blame] | 2045 | flush_altivec_to_thread(current); |
Stephen Rothwell | dc1c1ca | 2005-10-01 18:43:42 +1000 | [diff] [blame] | 2046 | |
Anton Blanchard | eecff81 | 2009-10-27 18:46:55 +0000 | [diff] [blame] | 2047 | PPC_WARN_EMULATED(altivec, regs); |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 2048 | err = emulate_altivec(regs); |
| 2049 | if (err == 0) { |
| 2050 | regs->nip += 4; /* skip emulated instruction */ |
| 2051 | emulate_single_step(regs); |
| 2052 | return; |
| 2053 | } |
| 2054 | |
| 2055 | if (err == -EFAULT) { |
| 2056 | /* got an error reading the instruction */ |
| 2057 | _exception(SIGSEGV, regs, SEGV_ACCERR, regs->nip); |
| 2058 | } else { |
| 2059 | /* didn't recognize the instruction */ |
| 2060 | /* XXX quick hack for now: set the non-Java bit in the VSCR */ |
Christian Dietrich | 7646223 | 2011-06-04 05:36:54 +0000 | [diff] [blame] | 2061 | printk_ratelimited(KERN_ERR "Unrecognized altivec instruction " |
| 2062 | "in %s at %lx\n", current->comm, regs->nip); |
Paul Mackerras | de79f7b | 2013-09-10 20:20:42 +1000 | [diff] [blame] | 2063 | current->thread.vr_state.vscr.u[3] |= 0x10000; |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 2064 | } |
| 2065 | } |
| 2066 | #endif /* CONFIG_ALTIVEC */ |
| 2067 | |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 2068 | #ifdef CONFIG_FSL_BOOKE |
| 2069 | void CacheLockingException(struct pt_regs *regs, unsigned long address, |
| 2070 | unsigned long error_code) |
| 2071 | { |
| 2072 | /* We treat cache locking instructions from the user |
| 2073 | * as priv ops, in the future we could try to do |
| 2074 | * something smarter |
| 2075 | */ |
| 2076 | if (error_code & (ESR_DLK|ESR_ILK)) |
| 2077 | _exception(SIGILL, regs, ILL_PRVOPC, regs->nip); |
| 2078 | return; |
| 2079 | } |
| 2080 | #endif /* CONFIG_FSL_BOOKE */ |
| 2081 | |
| 2082 | #ifdef CONFIG_SPE |
| 2083 | void SPEFloatingPointException(struct pt_regs *regs) |
| 2084 | { |
Liu Yu | 6a800f3 | 2008-10-28 11:50:21 +0800 | [diff] [blame] | 2085 | extern int do_spe_mathemu(struct pt_regs *regs); |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 2086 | unsigned long spefscr; |
| 2087 | int fpexc_mode; |
Eric W. Biederman | aeb1c0f | 2018-04-17 15:30:54 -0500 | [diff] [blame] | 2088 | int code = FPE_FLTUNK; |
Liu Yu | 6a800f3 | 2008-10-28 11:50:21 +0800 | [diff] [blame] | 2089 | int err; |
| 2090 | |
Christophe Leroy | ef42912 | 2019-04-30 12:38:57 +0000 | [diff] [blame^] | 2091 | /* We restore the interrupt state now */ |
| 2092 | if (!arch_irq_disabled_regs(regs)) |
| 2093 | local_irq_enable(); |
| 2094 | |
yu liu | 685659e | 2011-06-14 18:34:25 -0500 | [diff] [blame] | 2095 | flush_spe_to_thread(current); |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 2096 | |
| 2097 | spefscr = current->thread.spefscr; |
| 2098 | fpexc_mode = current->thread.fpexc_mode; |
| 2099 | |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 2100 | if ((spefscr & SPEFSCR_FOVF) && (fpexc_mode & PR_FP_EXC_OVF)) { |
| 2101 | code = FPE_FLTOVF; |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 2102 | } |
| 2103 | else if ((spefscr & SPEFSCR_FUNF) && (fpexc_mode & PR_FP_EXC_UND)) { |
| 2104 | code = FPE_FLTUND; |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 2105 | } |
| 2106 | else if ((spefscr & SPEFSCR_FDBZ) && (fpexc_mode & PR_FP_EXC_DIV)) |
| 2107 | code = FPE_FLTDIV; |
| 2108 | else if ((spefscr & SPEFSCR_FINV) && (fpexc_mode & PR_FP_EXC_INV)) { |
| 2109 | code = FPE_FLTINV; |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 2110 | } |
| 2111 | else if ((spefscr & (SPEFSCR_FG | SPEFSCR_FX)) && (fpexc_mode & PR_FP_EXC_RES)) |
| 2112 | code = FPE_FLTRES; |
| 2113 | |
Liu Yu | 6a800f3 | 2008-10-28 11:50:21 +0800 | [diff] [blame] | 2114 | err = do_spe_mathemu(regs); |
| 2115 | if (err == 0) { |
| 2116 | regs->nip += 4; /* skip emulated instruction */ |
| 2117 | emulate_single_step(regs); |
| 2118 | return; |
| 2119 | } |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 2120 | |
Liu Yu | 6a800f3 | 2008-10-28 11:50:21 +0800 | [diff] [blame] | 2121 | if (err == -EFAULT) { |
| 2122 | /* got an error reading the instruction */ |
| 2123 | _exception(SIGSEGV, regs, SEGV_ACCERR, regs->nip); |
| 2124 | } else if (err == -EINVAL) { |
| 2125 | /* didn't recognize the instruction */ |
| 2126 | printk(KERN_ERR "unrecognized spe instruction " |
| 2127 | "in %s at %lx\n", current->comm, regs->nip); |
| 2128 | } else { |
| 2129 | _exception(SIGFPE, regs, code, regs->nip); |
| 2130 | } |
| 2131 | |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 2132 | return; |
| 2133 | } |
Liu Yu | 6a800f3 | 2008-10-28 11:50:21 +0800 | [diff] [blame] | 2134 | |
| 2135 | void SPEFloatingPointRoundException(struct pt_regs *regs) |
| 2136 | { |
| 2137 | extern int speround_handler(struct pt_regs *regs); |
| 2138 | int err; |
| 2139 | |
Christophe Leroy | ef42912 | 2019-04-30 12:38:57 +0000 | [diff] [blame^] | 2140 | /* We restore the interrupt state now */ |
| 2141 | if (!arch_irq_disabled_regs(regs)) |
| 2142 | local_irq_enable(); |
| 2143 | |
Liu Yu | 6a800f3 | 2008-10-28 11:50:21 +0800 | [diff] [blame] | 2144 | preempt_disable(); |
| 2145 | if (regs->msr & MSR_SPE) |
| 2146 | giveup_spe(current); |
| 2147 | preempt_enable(); |
| 2148 | |
| 2149 | regs->nip -= 4; |
| 2150 | err = speround_handler(regs); |
| 2151 | if (err == 0) { |
| 2152 | regs->nip += 4; /* skip emulated instruction */ |
| 2153 | emulate_single_step(regs); |
| 2154 | return; |
| 2155 | } |
| 2156 | |
| 2157 | if (err == -EFAULT) { |
| 2158 | /* got an error reading the instruction */ |
| 2159 | _exception(SIGSEGV, regs, SEGV_ACCERR, regs->nip); |
| 2160 | } else if (err == -EINVAL) { |
| 2161 | /* didn't recognize the instruction */ |
| 2162 | printk(KERN_ERR "unrecognized spe instruction " |
| 2163 | "in %s at %lx\n", current->comm, regs->nip); |
| 2164 | } else { |
Eric W. Biederman | aeb1c0f | 2018-04-17 15:30:54 -0500 | [diff] [blame] | 2165 | _exception(SIGFPE, regs, FPE_FLTUNK, regs->nip); |
Liu Yu | 6a800f3 | 2008-10-28 11:50:21 +0800 | [diff] [blame] | 2166 | return; |
| 2167 | } |
| 2168 | } |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 2169 | #endif |
| 2170 | |
Stephen Rothwell | dc1c1ca | 2005-10-01 18:43:42 +1000 | [diff] [blame] | 2171 | /* |
| 2172 | * We enter here if we get an unrecoverable exception, that is, one |
| 2173 | * that happened at a point where the RI (recoverable interrupt) bit |
| 2174 | * in the MSR is 0. This indicates that SRR0/1 are live, and that |
| 2175 | * we therefore lost state by taking this exception. |
| 2176 | */ |
| 2177 | void unrecoverable_exception(struct pt_regs *regs) |
| 2178 | { |
Christophe Leroy | 51423a9 | 2018-09-25 14:10:04 +0000 | [diff] [blame] | 2179 | pr_emerg("Unrecoverable exception %lx at %lx (msr=%lx)\n", |
| 2180 | regs->trap, regs->nip, regs->msr); |
Stephen Rothwell | dc1c1ca | 2005-10-01 18:43:42 +1000 | [diff] [blame] | 2181 | die("Unrecoverable exception", regs, SIGABRT); |
| 2182 | } |
Naveen N. Rao | 15770a1 | 2017-06-29 23:19:19 +0530 | [diff] [blame] | 2183 | NOKPROBE_SYMBOL(unrecoverable_exception); |
Stephen Rothwell | dc1c1ca | 2005-10-01 18:43:42 +1000 | [diff] [blame] | 2184 | |
Jason Gunthorpe | 1e18c17 | 2012-10-05 08:07:15 +0000 | [diff] [blame] | 2185 | #if defined(CONFIG_BOOKE_WDT) || defined(CONFIG_40x) |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 2186 | /* |
| 2187 | * Default handler for a Watchdog exception, |
| 2188 | * spins until a reboot occurs |
| 2189 | */ |
| 2190 | void __attribute__ ((weak)) WatchdogHandler(struct pt_regs *regs) |
| 2191 | { |
| 2192 | /* Generic WatchdogHandler, implement your own */ |
| 2193 | mtspr(SPRN_TCR, mfspr(SPRN_TCR)&(~TCR_WIE)); |
| 2194 | return; |
| 2195 | } |
| 2196 | |
| 2197 | void WatchdogException(struct pt_regs *regs) |
| 2198 | { |
| 2199 | printk (KERN_EMERG "PowerPC Book-E Watchdog Exception\n"); |
| 2200 | WatchdogHandler(regs); |
| 2201 | } |
| 2202 | #endif |
Stephen Rothwell | dc1c1ca | 2005-10-01 18:43:42 +1000 | [diff] [blame] | 2203 | |
Stephen Rothwell | dc1c1ca | 2005-10-01 18:43:42 +1000 | [diff] [blame] | 2204 | /* |
| 2205 | * We enter here if we discover during exception entry that we are |
| 2206 | * running in supervisor mode with a userspace value in the stack pointer. |
| 2207 | */ |
| 2208 | void kernel_bad_stack(struct pt_regs *regs) |
| 2209 | { |
| 2210 | printk(KERN_EMERG "Bad kernel stack pointer %lx at %lx\n", |
| 2211 | regs->gpr[1], regs->nip); |
| 2212 | die("Bad kernel stack pointer", regs, SIGABRT); |
| 2213 | } |
Naveen N. Rao | 15770a1 | 2017-06-29 23:19:19 +0530 | [diff] [blame] | 2214 | NOKPROBE_SYMBOL(kernel_bad_stack); |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 2215 | |
| 2216 | void __init trap_init(void) |
| 2217 | { |
| 2218 | } |
Geert Uytterhoeven | 80947e7 | 2009-05-18 02:10:05 +0000 | [diff] [blame] | 2219 | |
| 2220 | |
| 2221 | #ifdef CONFIG_PPC_EMULATED_STATS |
| 2222 | |
| 2223 | #define WARN_EMULATED_SETUP(type) .type = { .name = #type } |
| 2224 | |
| 2225 | struct ppc_emulated ppc_emulated = { |
| 2226 | #ifdef CONFIG_ALTIVEC |
| 2227 | WARN_EMULATED_SETUP(altivec), |
| 2228 | #endif |
| 2229 | WARN_EMULATED_SETUP(dcba), |
| 2230 | WARN_EMULATED_SETUP(dcbz), |
| 2231 | WARN_EMULATED_SETUP(fp_pair), |
| 2232 | WARN_EMULATED_SETUP(isel), |
| 2233 | WARN_EMULATED_SETUP(mcrxr), |
| 2234 | WARN_EMULATED_SETUP(mfpvr), |
| 2235 | WARN_EMULATED_SETUP(multiple), |
| 2236 | WARN_EMULATED_SETUP(popcntb), |
| 2237 | WARN_EMULATED_SETUP(spe), |
| 2238 | WARN_EMULATED_SETUP(string), |
Scott Wood | a3821b2 | 2013-10-28 22:07:59 -0500 | [diff] [blame] | 2239 | WARN_EMULATED_SETUP(sync), |
Geert Uytterhoeven | 80947e7 | 2009-05-18 02:10:05 +0000 | [diff] [blame] | 2240 | WARN_EMULATED_SETUP(unaligned), |
| 2241 | #ifdef CONFIG_MATH_EMULATION |
| 2242 | WARN_EMULATED_SETUP(math), |
Geert Uytterhoeven | 80947e7 | 2009-05-18 02:10:05 +0000 | [diff] [blame] | 2243 | #endif |
| 2244 | #ifdef CONFIG_VSX |
| 2245 | WARN_EMULATED_SETUP(vsx), |
| 2246 | #endif |
Alexey Kardashevskiy | efcac65 | 2011-03-02 15:18:48 +0000 | [diff] [blame] | 2247 | #ifdef CONFIG_PPC64 |
| 2248 | WARN_EMULATED_SETUP(mfdscr), |
| 2249 | WARN_EMULATED_SETUP(mtdscr), |
Anton Blanchard | f83319d | 2014-03-28 17:01:23 +1100 | [diff] [blame] | 2250 | WARN_EMULATED_SETUP(lq_stq), |
Michael Neuling | 5080332 | 2017-09-15 15:25:48 +1000 | [diff] [blame] | 2251 | WARN_EMULATED_SETUP(lxvw4x), |
| 2252 | WARN_EMULATED_SETUP(lxvh8x), |
| 2253 | WARN_EMULATED_SETUP(lxvd2x), |
| 2254 | WARN_EMULATED_SETUP(lxvb16x), |
Alexey Kardashevskiy | efcac65 | 2011-03-02 15:18:48 +0000 | [diff] [blame] | 2255 | #endif |
Geert Uytterhoeven | 80947e7 | 2009-05-18 02:10:05 +0000 | [diff] [blame] | 2256 | }; |
| 2257 | |
| 2258 | u32 ppc_warn_emulated; |
| 2259 | |
| 2260 | void ppc_warn_emulated_print(const char *type) |
| 2261 | { |
Christian Dietrich | 7646223 | 2011-06-04 05:36:54 +0000 | [diff] [blame] | 2262 | pr_warn_ratelimited("%s used emulated %s instruction\n", current->comm, |
| 2263 | type); |
Geert Uytterhoeven | 80947e7 | 2009-05-18 02:10:05 +0000 | [diff] [blame] | 2264 | } |
| 2265 | |
| 2266 | static int __init ppc_warn_emulated_init(void) |
| 2267 | { |
| 2268 | struct dentry *dir, *d; |
| 2269 | unsigned int i; |
| 2270 | struct ppc_emulated_entry *entries = (void *)&ppc_emulated; |
| 2271 | |
| 2272 | if (!powerpc_debugfs_root) |
| 2273 | return -ENODEV; |
| 2274 | |
| 2275 | dir = debugfs_create_dir("emulated_instructions", |
| 2276 | powerpc_debugfs_root); |
| 2277 | if (!dir) |
| 2278 | return -ENOMEM; |
| 2279 | |
Russell Currey | 57ad583f | 2017-01-12 14:54:13 +1100 | [diff] [blame] | 2280 | d = debugfs_create_u32("do_warn", 0644, dir, |
Geert Uytterhoeven | 80947e7 | 2009-05-18 02:10:05 +0000 | [diff] [blame] | 2281 | &ppc_warn_emulated); |
| 2282 | if (!d) |
| 2283 | goto fail; |
| 2284 | |
| 2285 | for (i = 0; i < sizeof(ppc_emulated)/sizeof(*entries); i++) { |
Russell Currey | 57ad583f | 2017-01-12 14:54:13 +1100 | [diff] [blame] | 2286 | d = debugfs_create_u32(entries[i].name, 0644, dir, |
Geert Uytterhoeven | 80947e7 | 2009-05-18 02:10:05 +0000 | [diff] [blame] | 2287 | (u32 *)&entries[i].val.counter); |
| 2288 | if (!d) |
| 2289 | goto fail; |
| 2290 | } |
| 2291 | |
| 2292 | return 0; |
| 2293 | |
| 2294 | fail: |
| 2295 | debugfs_remove_recursive(dir); |
| 2296 | return -ENOMEM; |
| 2297 | } |
| 2298 | |
| 2299 | device_initcall(ppc_warn_emulated_init); |
| 2300 | |
| 2301 | #endif /* CONFIG_PPC_EMULATED_STATS */ |