blob: 070e96f1773a464b1aebf7c316e2de1028dd6c2f [file] [log] [blame]
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001/*
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002 * Copyright (C) 1995-1996 Gary Thomas (gdt@linuxppc.org)
Scott Woodfe04b112010-04-08 00:38:22 -05003 * Copyright 2007-2010 Freescale Semiconductor, Inc.
Paul Mackerras14cf11a2005-09-26 16:04:21 +10004 *
5 * This program is free software; you can redistribute it and/or
6 * modify it under the terms of the GNU General Public License
7 * as published by the Free Software Foundation; either version
8 * 2 of the License, or (at your option) any later version.
9 *
10 * Modified by Cort Dougan (cort@cs.nmt.edu)
11 * and Paul Mackerras (paulus@samba.org)
12 */
13
14/*
15 * This file handles the architecture-dependent parts of hardware exceptions
16 */
17
Paul Mackerras14cf11a2005-09-26 16:04:21 +100018#include <linux/errno.h>
19#include <linux/sched.h>
Ingo Molnarb17b0152017-02-08 18:51:35 +010020#include <linux/sched/debug.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100021#include <linux/kernel.h>
22#include <linux/mm.h>
Ram Pai99cd1302018-01-18 17:50:42 -080023#include <linux/pkeys.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100024#include <linux/stddef.h>
25#include <linux/unistd.h>
Paul Mackerras8dad3f92005-10-06 13:27:05 +100026#include <linux/ptrace.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100027#include <linux/user.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100028#include <linux/interrupt.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100029#include <linux/init.h>
Paul Gortmaker8a39b052016-08-16 10:57:34 -040030#include <linux/extable.h>
31#include <linux/module.h> /* print_modules */
Paul Mackerras8dad3f92005-10-06 13:27:05 +100032#include <linux/prctl.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100033#include <linux/delay.h>
34#include <linux/kprobes.h>
Michael Ellermancc532912005-12-04 18:39:43 +110035#include <linux/kexec.h>
Michael Hanselmann5474c122006-06-25 05:47:08 -070036#include <linux/backlight.h>
Jeremy Fitzhardinge73c9cea2006-12-08 03:30:41 -080037#include <linux/bug.h>
Christoph Hellwig1eeb66a2007-05-08 00:27:03 -070038#include <linux/kdebug.h>
Christian Dietrich76462232011-06-04 05:36:54 +000039#include <linux/ratelimit.h>
Li Zhongba12eed2013-05-13 16:16:41 +000040#include <linux/context_tracking.h>
Michael Neuling50803322017-09-15 15:25:48 +100041#include <linux/smp.h>
Nicholas Piggin35adacd2017-12-24 02:49:23 +100042#include <linux/console.h>
43#include <linux/kmsg_dump.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100044
Geert Uytterhoeven80947e72009-05-18 02:10:05 +000045#include <asm/emulated_ops.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100046#include <asm/pgtable.h>
Linus Torvalds7c0f6ba2016-12-24 11:46:01 -080047#include <linux/uaccess.h>
Michael Ellerman7644d582017-02-10 12:04:56 +110048#include <asm/debugfs.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100049#include <asm/io.h>
Paul Mackerras86417782005-10-10 22:37:57 +100050#include <asm/machdep.h>
51#include <asm/rtas.h>
David Gibsonf7f6f4f2005-10-19 14:53:32 +100052#include <asm/pmc.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100053#include <asm/reg.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100054#ifdef CONFIG_PMAC_BACKLIGHT
55#include <asm/backlight.h>
56#endif
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +100057#ifdef CONFIG_PPC64
Paul Mackerras86417782005-10-10 22:37:57 +100058#include <asm/firmware.h>
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +100059#include <asm/processor.h>
Michael Neuling6ce6c622013-05-26 18:09:39 +000060#include <asm/tm.h>
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +100061#endif
David Wilderc0ce7d02006-06-23 15:29:34 -070062#include <asm/kexec.h>
Kumar Gala16c57b32009-02-10 20:10:44 +000063#include <asm/ppc-opcode.h>
Shaohui Xiecce1f102010-11-18 14:57:32 +080064#include <asm/rio.h>
Mahesh Salgaonkarebaeb5a2012-02-16 01:14:45 +000065#include <asm/fadump.h>
David Howellsae3a1972012-03-28 18:30:02 +010066#include <asm/switch_to.h>
Michael Neulingf54db642013-02-13 16:21:39 +000067#include <asm/tm.h>
David Howellsae3a1972012-03-28 18:30:02 +010068#include <asm/debug.h>
Daniel Axtens42f5b4c2016-05-18 11:16:50 +100069#include <asm/asm-prototypes.h>
Mahesh Salgaonkarfd7bacb2016-05-15 09:44:26 +053070#include <asm/hmi.h>
Hongtao Jia4e0e3432013-04-28 13:20:08 +080071#include <sysdev/fsl_pci.h>
Naveen N. Rao6cc89ba2016-11-21 22:36:41 +053072#include <asm/kprobes.h>
Murilo Opsfelder Araujoa99b9c52018-08-01 18:33:20 -030073#include <asm/stacktrace.h>
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +100074
Thiago Jung Bauermannda665882016-11-29 23:45:50 +110075#if defined(CONFIG_DEBUGGER) || defined(CONFIG_KEXEC_CORE)
Anton Blanchard5be34922010-01-12 00:50:14 +000076int (*__debugger)(struct pt_regs *regs) __read_mostly;
77int (*__debugger_ipi)(struct pt_regs *regs) __read_mostly;
78int (*__debugger_bpt)(struct pt_regs *regs) __read_mostly;
79int (*__debugger_sstep)(struct pt_regs *regs) __read_mostly;
80int (*__debugger_iabr_match)(struct pt_regs *regs) __read_mostly;
Michael Neuling9422de32012-12-20 14:06:44 +000081int (*__debugger_break_match)(struct pt_regs *regs) __read_mostly;
Anton Blanchard5be34922010-01-12 00:50:14 +000082int (*__debugger_fault_handler)(struct pt_regs *regs) __read_mostly;
Paul Mackerras14cf11a2005-09-26 16:04:21 +100083
84EXPORT_SYMBOL(__debugger);
85EXPORT_SYMBOL(__debugger_ipi);
86EXPORT_SYMBOL(__debugger_bpt);
87EXPORT_SYMBOL(__debugger_sstep);
88EXPORT_SYMBOL(__debugger_iabr_match);
Michael Neuling9422de32012-12-20 14:06:44 +000089EXPORT_SYMBOL(__debugger_break_match);
Paul Mackerras14cf11a2005-09-26 16:04:21 +100090EXPORT_SYMBOL(__debugger_fault_handler);
91#endif
92
Michael Neuling8b3c34c2013-02-13 16:21:32 +000093/* Transactional Memory trap debug */
94#ifdef TM_DEBUG_SW
95#define TM_DEBUG(x...) printk(KERN_INFO x)
96#else
97#define TM_DEBUG(x...) do { } while(0)
98#endif
99
Murilo Opsfelder Araujo0f642d62018-08-01 18:33:18 -0300100static const char *signame(int signr)
101{
102 switch (signr) {
103 case SIGBUS: return "bus error";
104 case SIGFPE: return "floating point exception";
105 case SIGILL: return "illegal instruction";
106 case SIGSEGV: return "segfault";
107 case SIGTRAP: return "unhandled trap";
108 }
109
110 return "unknown signal";
111}
112
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000113/*
114 * Trap & Exception support
115 */
116
anton@samba.org6031d9d2007-03-20 20:38:12 -0500117#ifdef CONFIG_PMAC_BACKLIGHT
118static void pmac_backlight_unblank(void)
119{
120 mutex_lock(&pmac_backlight_mutex);
121 if (pmac_backlight) {
122 struct backlight_properties *props;
123
124 props = &pmac_backlight->props;
125 props->brightness = props->max_brightness;
126 props->power = FB_BLANK_UNBLANK;
127 backlight_update_status(pmac_backlight);
128 }
129 mutex_unlock(&pmac_backlight_mutex);
130}
131#else
132static inline void pmac_backlight_unblank(void) { }
133#endif
134
Nicholas Piggin6fcd6ba2017-07-19 16:59:11 +1000135/*
136 * If oops/die is expected to crash the machine, return true here.
137 *
138 * This should not be expected to be 100% accurate, there may be
139 * notifiers registered or other unexpected conditions that may bring
140 * down the kernel. Or if the current process in the kernel is holding
141 * locks or has other critical state, the kernel may become effectively
142 * unusable anyway.
143 */
144bool die_will_crash(void)
145{
146 if (should_fadump_crash())
147 return true;
148 if (kexec_should_crash(current))
149 return true;
150 if (in_interrupt() || panic_on_oops ||
151 !current->pid || is_global_init(current))
152 return true;
153
154 return false;
155}
156
Anton Blanchard760ca4d2011-11-30 00:23:13 +0000157static arch_spinlock_t die_lock = __ARCH_SPIN_LOCK_UNLOCKED;
158static int die_owner = -1;
159static unsigned int die_nest_count;
160static int die_counter;
161
Nicholas Piggin35adacd2017-12-24 02:49:23 +1000162extern void panic_flush_kmsg_start(void)
163{
164 /*
165 * These are mostly taken from kernel/panic.c, but tries to do
166 * relatively minimal work. Don't use delay functions (TB may
167 * be broken), don't crash dump (need to set a firmware log),
168 * don't run notifiers. We do want to get some information to
169 * Linux console.
170 */
171 console_verbose();
172 bust_spinlocks(1);
173}
174
175extern void panic_flush_kmsg_end(void)
176{
177 printk_safe_flush_on_panic();
178 kmsg_dump(KMSG_DUMP_PANIC);
179 bust_spinlocks(0);
180 debug_locks_off();
181 console_flush_on_panic();
182}
183
Nicholas Piggin03465f82016-09-16 20:48:08 +1000184static unsigned long oops_begin(struct pt_regs *regs)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000185{
Anton Blanchard760ca4d2011-11-30 00:23:13 +0000186 int cpu;
anton@samba.org34c2a142007-03-20 20:38:13 -0500187 unsigned long flags;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000188
anton@samba.org293e4682007-03-20 20:38:11 -0500189 oops_enter();
190
Anton Blanchard760ca4d2011-11-30 00:23:13 +0000191 /* racy, but better than risking deadlock. */
192 raw_local_irq_save(flags);
193 cpu = smp_processor_id();
194 if (!arch_spin_trylock(&die_lock)) {
195 if (cpu == die_owner)
196 /* nested oops. should stop eventually */;
197 else
198 arch_spin_lock(&die_lock);
anton@samba.org34c2a142007-03-20 20:38:13 -0500199 }
Anton Blanchard760ca4d2011-11-30 00:23:13 +0000200 die_nest_count++;
201 die_owner = cpu;
202 console_verbose();
203 bust_spinlocks(1);
204 if (machine_is(powermac))
205 pmac_backlight_unblank();
206 return flags;
207}
Nicholas Piggin03465f82016-09-16 20:48:08 +1000208NOKPROBE_SYMBOL(oops_begin);
Michael Hanselmann5474c122006-06-25 05:47:08 -0700209
Nicholas Piggin03465f82016-09-16 20:48:08 +1000210static void oops_end(unsigned long flags, struct pt_regs *regs,
Anton Blanchard760ca4d2011-11-30 00:23:13 +0000211 int signr)
212{
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000213 bust_spinlocks(0);
Rusty Russell373d4d02013-01-21 17:17:39 +1030214 add_taint(TAINT_DIE, LOCKDEP_NOW_UNRELIABLE);
Anton Blanchard760ca4d2011-11-30 00:23:13 +0000215 die_nest_count--;
Anton Blanchard58154c82011-11-30 00:23:09 +0000216 oops_exit();
217 printk("\n");
Nicholas Piggin7458e8b2016-11-08 23:14:45 +1100218 if (!die_nest_count) {
Anton Blanchard760ca4d2011-11-30 00:23:13 +0000219 /* Nest count reaches zero, release the lock. */
Nicholas Piggin7458e8b2016-11-08 23:14:45 +1100220 die_owner = -1;
Anton Blanchard760ca4d2011-11-30 00:23:13 +0000221 arch_spin_unlock(&die_lock);
Nicholas Piggin7458e8b2016-11-08 23:14:45 +1100222 }
Anton Blanchard760ca4d2011-11-30 00:23:13 +0000223 raw_local_irq_restore(flags);
David Wilderc0ce7d02006-06-23 15:29:34 -0700224
Nicholas Piggind40b6762018-03-27 01:01:16 +1000225 /*
226 * system_reset_excption handles debugger, crash dump, panic, for 0x100
227 */
228 if (TRAP(regs) == 0x100)
229 return;
230
Mahesh Salgaonkarebaeb5a2012-02-16 01:14:45 +0000231 crash_fadump(regs, "die oops");
232
Nicholas Piggin4388c9b2017-07-05 13:56:27 +1000233 if (kexec_should_crash(current))
David Wilderc0ce7d02006-06-23 15:29:34 -0700234 crash_kexec(regs);
Anton Blanchard9b00ac02011-11-30 00:23:10 +0000235
Anton Blanchard760ca4d2011-11-30 00:23:13 +0000236 if (!signr)
237 return;
238
Anton Blanchard58154c82011-11-30 00:23:09 +0000239 /*
240 * While our oops output is serialised by a spinlock, output
241 * from panic() called below can race and corrupt it. If we
242 * know we are going to panic, delay for 1 second so we have a
243 * chance to get clean backtraces from all CPUs that are oopsing.
244 */
245 if (in_interrupt() || panic_on_oops || !current->pid ||
246 is_global_init(current)) {
247 mdelay(MSEC_PER_SEC);
248 }
249
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000250 if (in_interrupt())
251 panic("Fatal exception in interrupt");
Hormscea6a4b2006-07-30 03:03:34 -0700252 if (panic_on_oops)
Horms012c4372006-08-13 23:24:22 -0700253 panic("Fatal exception");
Anton Blanchard760ca4d2011-11-30 00:23:13 +0000254 do_exit(signr);
255}
Nicholas Piggin03465f82016-09-16 20:48:08 +1000256NOKPROBE_SYMBOL(oops_end);
Hormscea6a4b2006-07-30 03:03:34 -0700257
Nicholas Piggin03465f82016-09-16 20:48:08 +1000258static int __die(const char *str, struct pt_regs *regs, long err)
Anton Blanchard760ca4d2011-11-30 00:23:13 +0000259{
260 printk("Oops: %s, sig: %ld [#%d]\n", str, err, ++die_counter);
Michael Ellerman2e82ca32017-08-23 23:56:21 +1000261
262 if (IS_ENABLED(CONFIG_CPU_LITTLE_ENDIAN))
263 printk("LE ");
264 else
265 printk("BE ");
266
Michael Ellerman1c56cd82017-08-23 23:56:22 +1000267 if (IS_ENABLED(CONFIG_PREEMPT))
268 pr_cont("PREEMPT ");
269
270 if (IS_ENABLED(CONFIG_SMP))
271 pr_cont("SMP NR_CPUS=%d ", NR_CPUS);
272
Joonsoo Kime7df0d82016-03-17 14:17:59 -0700273 if (debug_pagealloc_enabled())
Michael Ellerman72c0d9e2017-08-23 23:56:20 +1000274 pr_cont("DEBUG_PAGEALLOC ");
Michael Ellerman1c56cd82017-08-23 23:56:22 +1000275
276 if (IS_ENABLED(CONFIG_NUMA))
277 pr_cont("NUMA ");
278
Michael Ellerman72c0d9e2017-08-23 23:56:20 +1000279 pr_cont("%s\n", ppc_md.name ? ppc_md.name : "");
Anton Blanchard760ca4d2011-11-30 00:23:13 +0000280
281 if (notify_die(DIE_OOPS, str, regs, err, 255, SIGSEGV) == NOTIFY_STOP)
282 return 1;
283
284 print_modules();
285 show_regs(regs);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000286
287 return 0;
288}
Nicholas Piggin03465f82016-09-16 20:48:08 +1000289NOKPROBE_SYMBOL(__die);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000290
Anton Blanchard760ca4d2011-11-30 00:23:13 +0000291void die(const char *str, struct pt_regs *regs, long err)
292{
Nicholas Piggin6f44b202016-11-08 23:14:44 +1100293 unsigned long flags;
Anton Blanchard760ca4d2011-11-30 00:23:13 +0000294
Nicholas Piggind40b6762018-03-27 01:01:16 +1000295 /*
296 * system_reset_excption handles debugger, crash dump, panic, for 0x100
297 */
298 if (TRAP(regs) != 0x100) {
299 if (debugger(regs))
300 return;
301 }
Nicholas Piggin6f44b202016-11-08 23:14:44 +1100302
303 flags = oops_begin(regs);
Anton Blanchard760ca4d2011-11-30 00:23:13 +0000304 if (__die(str, regs, err))
305 err = 0;
306 oops_end(flags, regs, err);
307}
Naveen N. Rao15770a12017-06-29 23:19:19 +0530308NOKPROBE_SYMBOL(die);
Anton Blanchard760ca4d2011-11-30 00:23:13 +0000309
Oleg Nesterov25baa352009-12-15 16:47:18 -0800310void user_single_step_siginfo(struct task_struct *tsk,
311 struct pt_regs *regs, siginfo_t *info)
312{
Oleg Nesterov25baa352009-12-15 16:47:18 -0800313 info->si_signo = SIGTRAP;
314 info->si_code = TRAP_TRACE;
315 info->si_addr = (void __user *)regs->nip;
316}
317
Murilo Opsfelder Araujo35a52a12018-08-01 18:33:16 -0300318static bool show_unhandled_signals_ratelimited(void)
319{
320 static DEFINE_RATELIMIT_STATE(rs, DEFAULT_RATELIMIT_INTERVAL,
321 DEFAULT_RATELIMIT_BURST);
322 return show_unhandled_signals && __ratelimit(&rs);
323}
324
Murilo Opsfelder Araujo658b0f92018-08-01 18:33:15 -0300325static void show_signal_msg(int signr, struct pt_regs *regs, int code,
326 unsigned long addr)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000327{
Murilo Opsfelder Araujo35a52a12018-08-01 18:33:16 -0300328 if (!show_unhandled_signals_ratelimited())
329 return;
330
331 if (!unhandled_signal(current, signr))
332 return;
333
Murilo Opsfelder Araujo0f642d62018-08-01 18:33:18 -0300334 pr_info("%s[%d]: %s (%d) at %lx nip %lx lr %lx code %x",
335 current->comm, current->pid, signame(signr), signr,
Murilo Opsfelder Araujo49d8f202018-08-01 18:33:17 -0300336 addr, regs->nip, regs->link, code);
Murilo Opsfelder Araujo0f642d62018-08-01 18:33:18 -0300337
338 print_vma_addr(KERN_CONT " in ", regs->nip);
339
340 pr_cont("\n");
Murilo Opsfelder Araujoa99b9c52018-08-01 18:33:20 -0300341
342 show_user_instructions(regs);
Murilo Opsfelder Araujo658b0f92018-08-01 18:33:15 -0300343}
344
345void _exception_pkey(int signr, struct pt_regs *regs, int code,
346 unsigned long addr, int key)
347{
348 siginfo_t info;
349
350 if (!user_mode(regs)) {
351 die("Exception in kernel mode", regs, signr);
352 return;
353 }
354
355 show_signal_msg(signr, regs, code, addr);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000356
Benjamin Herrenschmidta3512b22012-05-08 13:38:50 +1000357 if (arch_irqs_disabled() && !arch_irq_disabled_regs(regs))
Benjamin Herrenschmidt9f2f79e2012-03-01 15:47:44 +1100358 local_irq_enable();
359
Ananth N Mavinakayanahalli41ab5262012-08-23 21:27:09 +0000360 current->thread.trap_nr = code;
Thiago Jung Bauermannc5cc1f42018-01-18 17:50:43 -0800361
362 /*
363 * Save all the pkey registers AMR/IAMR/UAMOR. Eg: Core dumps need
364 * to capture the content, if the task gets killed.
365 */
366 thread_pkey_regs_save(&current->thread);
367
Eric W. Biederman3eb0f512018-04-17 15:26:37 -0500368 clear_siginfo(&info);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000369 info.si_signo = signr;
370 info.si_code = code;
371 info.si_addr = (void __user *) addr;
Ram Pai99cd1302018-01-18 17:50:42 -0800372 info.si_pkey = key;
373
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000374 force_sig_info(signr, &info, current);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000375}
376
Ram Pai99cd1302018-01-18 17:50:42 -0800377void _exception(int signr, struct pt_regs *regs, int code, unsigned long addr)
378{
379 _exception_pkey(signr, regs, code, addr, 0);
380}
381
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000382void system_reset_exception(struct pt_regs *regs)
383{
Nicholas Piggin2b4f3ac2016-12-20 04:30:07 +1000384 /*
385 * Avoid crashes in case of nested NMI exceptions. Recoverability
386 * is determined by RI and in_nmi
387 */
388 bool nested = in_nmi();
389 if (!nested)
390 nmi_enter();
391
Nicholas Pigginca41ad42017-08-01 22:00:53 +1000392 __this_cpu_inc(irq_stat.sreset_irqs);
393
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000394 /* See if any machine dependent calls */
Arnd Bergmannc902be72006-01-04 19:55:53 +0000395 if (ppc_md.system_reset_exception) {
396 if (ppc_md.system_reset_exception(regs))
Nicholas Pigginc4f3b522016-12-20 04:30:05 +1000397 goto out;
Arnd Bergmannc902be72006-01-04 19:55:53 +0000398 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000399
Nicholas Piggin4388c9b2017-07-05 13:56:27 +1000400 if (debugger(regs))
401 goto out;
402
403 /*
404 * A system reset is a request to dump, so we always send
405 * it through the crashdump code (if fadump or kdump are
406 * registered).
407 */
408 crash_fadump(regs, "System Reset");
409
410 crash_kexec(regs);
411
412 /*
413 * We aren't the primary crash CPU. We need to send it
414 * to a holding pattern to avoid it ending up in the panic
415 * code.
416 */
417 crash_kexec_secondary(regs);
418
419 /*
420 * No debugger or crash dump registered, print logs then
421 * panic.
422 */
Nicholas Piggin4552d122017-12-24 02:49:22 +1000423 die("System Reset", regs, SIGABRT);
Nicholas Piggin4388c9b2017-07-05 13:56:27 +1000424
425 mdelay(2*MSEC_PER_SEC); /* Wait a little while for others to print */
426 add_taint(TAINT_DIE, LOCKDEP_NOW_UNRELIABLE);
427 nmi_panic(regs, "System Reset");
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000428
Nicholas Pigginc4f3b522016-12-20 04:30:05 +1000429out:
430#ifdef CONFIG_PPC_BOOK3S_64
431 BUG_ON(get_paca()->in_nmi == 0);
432 if (get_paca()->in_nmi > 1)
Nicholas Piggin4388c9b2017-07-05 13:56:27 +1000433 nmi_panic(regs, "Unrecoverable nested System Reset");
Nicholas Pigginc4f3b522016-12-20 04:30:05 +1000434#endif
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000435 /* Must die if the interrupt is not recoverable */
436 if (!(regs->msr & MSR_RI))
Nicholas Piggin4388c9b2017-07-05 13:56:27 +1000437 nmi_panic(regs, "Unrecoverable System Reset");
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000438
Nicholas Piggin2b4f3ac2016-12-20 04:30:07 +1000439 if (!nested)
440 nmi_exit();
441
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000442 /* What should we do here? We could issue a shutdown or hard reset. */
443}
Mahesh Salgaonkar1e9b4502013-10-30 20:04:08 +0530444
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000445/*
446 * I/O accesses can cause machine checks on powermacs.
447 * Check if the NIP corresponds to the address of a sync
448 * instruction for which there is an entry in the exception
449 * table.
450 * Note that the 601 only takes a machine check on TEA
451 * (transfer error ack) signal assertion, and does not
452 * set any of the top 16 bits of SRR1.
453 * -- paulus.
454 */
455static inline int check_io_access(struct pt_regs *regs)
456{
Benjamin Herrenschmidt68a64352006-11-13 09:27:39 +1100457#ifdef CONFIG_PPC32
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000458 unsigned long msr = regs->msr;
459 const struct exception_table_entry *entry;
460 unsigned int *nip = (unsigned int *)regs->nip;
461
462 if (((msr & 0xffff0000) == 0 || (msr & (0x80000 | 0x40000)))
463 && (entry = search_exception_tables(regs->nip)) != NULL) {
464 /*
465 * Check that it's a sync instruction, or somewhere
466 * in the twi; isync; nop sequence that inb/inw/inl uses.
467 * As the address is in the exception table
468 * we should be able to read the instr there.
469 * For the debug message, we look at the preceding
470 * load or store.
471 */
Christophe Leroyddc6cd02016-05-17 14:01:39 +0200472 if (*nip == PPC_INST_NOP)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000473 nip -= 2;
Christophe Leroyddc6cd02016-05-17 14:01:39 +0200474 else if (*nip == PPC_INST_ISYNC)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000475 --nip;
Christophe Leroyddc6cd02016-05-17 14:01:39 +0200476 if (*nip == PPC_INST_SYNC || (*nip >> 26) == OP_TRAP) {
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000477 unsigned int rb;
478
479 --nip;
480 rb = (*nip >> 11) & 0x1f;
481 printk(KERN_DEBUG "%s bad port %lx at %p\n",
482 (*nip & 0x100)? "OUT to": "IN from",
483 regs->gpr[rb] - _IO_BASE, nip);
484 regs->msr |= MSR_RI;
Nicholas Piggin61a92f72016-10-14 16:47:31 +1100485 regs->nip = extable_fixup(entry);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000486 return 1;
487 }
488 }
Benjamin Herrenschmidt68a64352006-11-13 09:27:39 +1100489#endif /* CONFIG_PPC32 */
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000490 return 0;
491}
492
Dave Kleikamp172ae2e2010-02-08 11:50:57 +0000493#ifdef CONFIG_PPC_ADV_DEBUG_REGS
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000494/* On 4xx, the reason for the machine check or program exception
495 is in the ESR. */
496#define get_reason(regs) ((regs)->dsisr)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000497#define REASON_FP ESR_FP
498#define REASON_ILLEGAL (ESR_PIL | ESR_PUO)
499#define REASON_PRIVILEGED ESR_PPR
500#define REASON_TRAP ESR_PTR
501
502/* single-step stuff */
Bharat Bhushan51ae8d42013-07-04 11:45:46 +0530503#define single_stepping(regs) (current->thread.debug.dbcr0 & DBCR0_IC)
504#define clear_single_step(regs) (current->thread.debug.dbcr0 &= ~DBCR0_IC)
Matt Evans0e524e72018-03-26 17:55:21 +0100505#define clear_br_trace(regs) do {} while(0)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000506#else
507/* On non-4xx, the reason for the machine check or program
508 exception is in the MSR. */
509#define get_reason(regs) ((regs)->msr)
Michael Ellermand30a5a52017-08-08 16:39:25 +1000510#define REASON_TM SRR1_PROGTM
511#define REASON_FP SRR1_PROGFPE
512#define REASON_ILLEGAL SRR1_PROGILL
513#define REASON_PRIVILEGED SRR1_PROGPRIV
514#define REASON_TRAP SRR1_PROGTRAP
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000515
516#define single_stepping(regs) ((regs)->msr & MSR_SE)
517#define clear_single_step(regs) ((regs)->msr &= ~MSR_SE)
Matt Evans0e524e72018-03-26 17:55:21 +0100518#define clear_br_trace(regs) ((regs)->msr &= ~MSR_BE)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000519#endif
520
Michael Ellerman0d0935b2017-08-08 16:39:21 +1000521#if defined(CONFIG_E500)
Scott Woodfe04b112010-04-08 00:38:22 -0500522int machine_check_e500mc(struct pt_regs *regs)
523{
524 unsigned long mcsr = mfspr(SPRN_MCSR);
Matt Webera4e89ff2017-06-28 11:14:29 -0500525 unsigned long pvr = mfspr(SPRN_PVR);
Scott Woodfe04b112010-04-08 00:38:22 -0500526 unsigned long reason = mcsr;
527 int recoverable = 1;
528
Scott Wood82a9a482011-06-16 14:09:17 -0500529 if (reason & MCSR_LD) {
Shaohui Xiecce1f102010-11-18 14:57:32 +0800530 recoverable = fsl_rio_mcheck_exception(regs);
531 if (recoverable == 1)
532 goto silent_out;
533 }
534
Scott Woodfe04b112010-04-08 00:38:22 -0500535 printk("Machine check in kernel mode.\n");
536 printk("Caused by (from MCSR=%lx): ", reason);
537
538 if (reason & MCSR_MCP)
539 printk("Machine Check Signal\n");
540
541 if (reason & MCSR_ICPERR) {
542 printk("Instruction Cache Parity Error\n");
543
544 /*
545 * This is recoverable by invalidating the i-cache.
546 */
547 mtspr(SPRN_L1CSR1, mfspr(SPRN_L1CSR1) | L1CSR1_ICFI);
548 while (mfspr(SPRN_L1CSR1) & L1CSR1_ICFI)
549 ;
550
551 /*
552 * This will generally be accompanied by an instruction
553 * fetch error report -- only treat MCSR_IF as fatal
554 * if it wasn't due to an L1 parity error.
555 */
556 reason &= ~MCSR_IF;
557 }
558
559 if (reason & MCSR_DCPERR_MC) {
560 printk("Data Cache Parity Error\n");
Kumar Gala37caf9f2011-08-27 06:14:23 -0500561
562 /*
563 * In write shadow mode we auto-recover from the error, but it
564 * may still get logged and cause a machine check. We should
565 * only treat the non-write shadow case as non-recoverable.
566 */
Matt Webera4e89ff2017-06-28 11:14:29 -0500567 /* On e6500 core, L1 DCWS (Data cache write shadow mode) bit
568 * is not implemented but L1 data cache always runs in write
569 * shadow mode. Hence on data cache parity errors HW will
570 * automatically invalidate the L1 Data Cache.
571 */
572 if (PVR_VER(pvr) != PVR_VER_E6500) {
573 if (!(mfspr(SPRN_L1CSR2) & L1CSR2_DCWS))
574 recoverable = 0;
575 }
Scott Woodfe04b112010-04-08 00:38:22 -0500576 }
577
578 if (reason & MCSR_L2MMU_MHIT) {
579 printk("Hit on multiple TLB entries\n");
580 recoverable = 0;
581 }
582
583 if (reason & MCSR_NMI)
584 printk("Non-maskable interrupt\n");
585
586 if (reason & MCSR_IF) {
587 printk("Instruction Fetch Error Report\n");
588 recoverable = 0;
589 }
590
591 if (reason & MCSR_LD) {
592 printk("Load Error Report\n");
593 recoverable = 0;
594 }
595
596 if (reason & MCSR_ST) {
597 printk("Store Error Report\n");
598 recoverable = 0;
599 }
600
601 if (reason & MCSR_LDG) {
602 printk("Guarded Load Error Report\n");
603 recoverable = 0;
604 }
605
606 if (reason & MCSR_TLBSYNC)
607 printk("Simultaneous tlbsync operations\n");
608
609 if (reason & MCSR_BSL2_ERR) {
610 printk("Level 2 Cache Error\n");
611 recoverable = 0;
612 }
613
614 if (reason & MCSR_MAV) {
615 u64 addr;
616
617 addr = mfspr(SPRN_MCAR);
618 addr |= (u64)mfspr(SPRN_MCARU) << 32;
619
620 printk("Machine Check %s Address: %#llx\n",
621 reason & MCSR_MEA ? "Effective" : "Physical", addr);
622 }
623
Shaohui Xiecce1f102010-11-18 14:57:32 +0800624silent_out:
Scott Woodfe04b112010-04-08 00:38:22 -0500625 mtspr(SPRN_MCSR, mcsr);
626 return mfspr(SPRN_MCSR) == 0 && recoverable;
627}
628
Benjamin Herrenschmidt47c0bd12007-12-21 15:39:21 +1100629int machine_check_e500(struct pt_regs *regs)
630{
Michael Ellerman42bff232017-08-08 16:39:22 +1000631 unsigned long reason = mfspr(SPRN_MCSR);
Benjamin Herrenschmidt47c0bd12007-12-21 15:39:21 +1100632
Shaohui Xiecce1f102010-11-18 14:57:32 +0800633 if (reason & MCSR_BUS_RBERR) {
634 if (fsl_rio_mcheck_exception(regs))
635 return 1;
Hongtao Jia4e0e3432013-04-28 13:20:08 +0800636 if (fsl_pci_mcheck_exception(regs))
637 return 1;
Shaohui Xiecce1f102010-11-18 14:57:32 +0800638 }
639
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000640 printk("Machine check in kernel mode.\n");
641 printk("Caused by (from MCSR=%lx): ", reason);
642
643 if (reason & MCSR_MCP)
644 printk("Machine Check Signal\n");
645 if (reason & MCSR_ICPERR)
646 printk("Instruction Cache Parity Error\n");
647 if (reason & MCSR_DCP_PERR)
648 printk("Data Cache Push Parity Error\n");
649 if (reason & MCSR_DCPERR)
650 printk("Data Cache Parity Error\n");
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000651 if (reason & MCSR_BUS_IAERR)
652 printk("Bus - Instruction Address Error\n");
653 if (reason & MCSR_BUS_RAERR)
654 printk("Bus - Read Address Error\n");
655 if (reason & MCSR_BUS_WAERR)
656 printk("Bus - Write Address Error\n");
657 if (reason & MCSR_BUS_IBERR)
658 printk("Bus - Instruction Data Error\n");
659 if (reason & MCSR_BUS_RBERR)
660 printk("Bus - Read Data Bus Error\n");
661 if (reason & MCSR_BUS_WBERR)
Wladislav Wiebec1528332014-06-17 15:30:53 +0200662 printk("Bus - Write Data Bus Error\n");
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000663 if (reason & MCSR_BUS_IPERR)
664 printk("Bus - Instruction Parity Error\n");
665 if (reason & MCSR_BUS_RPERR)
666 printk("Bus - Read Parity Error\n");
Benjamin Herrenschmidt47c0bd12007-12-21 15:39:21 +1100667
668 return 0;
669}
Kumar Gala4490c062010-10-08 08:32:11 -0500670
671int machine_check_generic(struct pt_regs *regs)
672{
673 return 0;
674}
Benjamin Herrenschmidt47c0bd12007-12-21 15:39:21 +1100675#elif defined(CONFIG_E200)
676int machine_check_e200(struct pt_regs *regs)
677{
Michael Ellerman42bff232017-08-08 16:39:22 +1000678 unsigned long reason = mfspr(SPRN_MCSR);
Benjamin Herrenschmidt47c0bd12007-12-21 15:39:21 +1100679
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000680 printk("Machine check in kernel mode.\n");
681 printk("Caused by (from MCSR=%lx): ", reason);
682
683 if (reason & MCSR_MCP)
684 printk("Machine Check Signal\n");
685 if (reason & MCSR_CP_PERR)
686 printk("Cache Push Parity Error\n");
687 if (reason & MCSR_CPERR)
688 printk("Cache Parity Error\n");
689 if (reason & MCSR_EXCP_ERR)
690 printk("ISI, ITLB, or Bus Error on first instruction fetch for an exception handler\n");
691 if (reason & MCSR_BUS_IRERR)
692 printk("Bus - Read Bus Error on instruction fetch\n");
693 if (reason & MCSR_BUS_DRERR)
694 printk("Bus - Read Bus Error on data load\n");
695 if (reason & MCSR_BUS_WRERR)
696 printk("Bus - Write Bus Error on buffered store or cache line push\n");
Benjamin Herrenschmidt47c0bd12007-12-21 15:39:21 +1100697
698 return 0;
699}
Michael Ellerman7f3f8192017-08-08 16:39:23 +1000700#elif defined(CONFIG_PPC32)
Benjamin Herrenschmidt47c0bd12007-12-21 15:39:21 +1100701int machine_check_generic(struct pt_regs *regs)
702{
Michael Ellerman42bff232017-08-08 16:39:22 +1000703 unsigned long reason = regs->msr;
Benjamin Herrenschmidt47c0bd12007-12-21 15:39:21 +1100704
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000705 printk("Machine check in kernel mode.\n");
706 printk("Caused by (from SRR1=%lx): ", reason);
707 switch (reason & 0x601F0000) {
708 case 0x80000:
709 printk("Machine check signal\n");
710 break;
711 case 0: /* for 601 */
712 case 0x40000:
713 case 0x140000: /* 7450 MSS error and TEA */
714 printk("Transfer error ack signal\n");
715 break;
716 case 0x20000:
717 printk("Data parity error signal\n");
718 break;
719 case 0x10000:
720 printk("Address parity error signal\n");
721 break;
722 case 0x20000000:
723 printk("L1 Data Cache error\n");
724 break;
725 case 0x40000000:
726 printk("L1 Instruction Cache error\n");
727 break;
728 case 0x00100000:
729 printk("L2 data cache parity error\n");
730 break;
731 default:
732 printk("Unknown values in msr\n");
733 }
Olof Johansson75918a42007-09-21 05:11:20 +1000734 return 0;
735}
Benjamin Herrenschmidt47c0bd12007-12-21 15:39:21 +1100736#endif /* everything else */
Olof Johansson75918a42007-09-21 05:11:20 +1000737
738void machine_check_exception(struct pt_regs *regs)
739{
740 int recover = 0;
Nicholas Pigginb96672d2017-07-19 16:59:12 +1000741 bool nested = in_nmi();
742 if (!nested)
743 nmi_enter();
Olof Johansson75918a42007-09-21 05:11:20 +1000744
Nicholas Pigginf886f0f2017-08-01 22:00:51 +1000745 /* 64s accounts the mce in machine_check_early when in HVMODE */
746 if (!IS_ENABLED(CONFIG_PPC_BOOK3S_64) || !cpu_has_feature(CPU_FTR_HVMODE))
747 __this_cpu_inc(irq_stat.mce_exceptions);
Anton Blanchard89713ed2010-01-31 20:34:06 +0000748
Mahesh Salgaonkard93b0ac2017-04-18 22:08:17 +0530749 add_taint(TAINT_MACHINE_CHECK, LOCKDEP_NOW_UNRELIABLE);
750
Benjamin Herrenschmidt47c0bd12007-12-21 15:39:21 +1100751 /* See if any machine dependent calls. In theory, we would want
752 * to call the CPU first, and call the ppc_md. one if the CPU
753 * one returns a positive number. However there is existing code
754 * that assumes the board gets a first chance, so let's keep it
755 * that way for now and fix things later. --BenH.
756 */
Olof Johansson75918a42007-09-21 05:11:20 +1000757 if (ppc_md.machine_check_exception)
758 recover = ppc_md.machine_check_exception(regs);
Benjamin Herrenschmidt47c0bd12007-12-21 15:39:21 +1100759 else if (cur_cpu_spec->machine_check)
760 recover = cur_cpu_spec->machine_check(regs);
Olof Johansson75918a42007-09-21 05:11:20 +1000761
Benjamin Herrenschmidt47c0bd12007-12-21 15:39:21 +1100762 if (recover > 0)
Li Zhongba12eed2013-05-13 16:16:41 +0000763 goto bail;
Olof Johansson75918a42007-09-21 05:11:20 +1000764
Anton Blancharda4435062011-01-11 19:45:31 +0000765 if (debugger_fault_handler(regs))
Li Zhongba12eed2013-05-13 16:16:41 +0000766 goto bail;
Olof Johansson75918a42007-09-21 05:11:20 +1000767
768 if (check_io_access(regs))
Li Zhongba12eed2013-05-13 16:16:41 +0000769 goto bail;
Olof Johansson75918a42007-09-21 05:11:20 +1000770
Paul Mackerras8dad3f92005-10-06 13:27:05 +1000771 die("Machine check", regs, SIGBUS);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000772
773 /* Must die if the interrupt is not recoverable */
774 if (!(regs->msr & MSR_RI))
Nicholas Pigginb96672d2017-07-19 16:59:12 +1000775 nmi_panic(regs, "Unrecoverable Machine check");
Li Zhongba12eed2013-05-13 16:16:41 +0000776
777bail:
Nicholas Pigginb96672d2017-07-19 16:59:12 +1000778 if (!nested)
779 nmi_exit();
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000780}
781
782void SMIException(struct pt_regs *regs)
783{
784 die("System Management Interrupt", regs, SIGABRT);
785}
786
Michael Neuling50803322017-09-15 15:25:48 +1000787#ifdef CONFIG_VSX
788static void p9_hmi_special_emu(struct pt_regs *regs)
789{
790 unsigned int ra, rb, t, i, sel, instr, rc;
791 const void __user *addr;
792 u8 vbuf[16], *vdst;
793 unsigned long ea, msr, msr_mask;
794 bool swap;
795
796 if (__get_user_inatomic(instr, (unsigned int __user *)regs->nip))
797 return;
798
799 /*
800 * lxvb16x opcode: 0x7c0006d8
801 * lxvd2x opcode: 0x7c000698
802 * lxvh8x opcode: 0x7c000658
803 * lxvw4x opcode: 0x7c000618
804 */
805 if ((instr & 0xfc00073e) != 0x7c000618) {
806 pr_devel("HMI vec emu: not vector CI %i:%s[%d] nip=%016lx"
807 " instr=%08x\n",
808 smp_processor_id(), current->comm, current->pid,
809 regs->nip, instr);
810 return;
811 }
812
813 /* Grab vector registers into the task struct */
814 msr = regs->msr; /* Grab msr before we flush the bits */
815 flush_vsx_to_thread(current);
816 enable_kernel_altivec();
817
818 /*
819 * Is userspace running with a different endian (this is rare but
820 * not impossible)
821 */
822 swap = (msr & MSR_LE) != (MSR_KERNEL & MSR_LE);
823
824 /* Decode the instruction */
825 ra = (instr >> 16) & 0x1f;
826 rb = (instr >> 11) & 0x1f;
827 t = (instr >> 21) & 0x1f;
828 if (instr & 1)
829 vdst = (u8 *)&current->thread.vr_state.vr[t];
830 else
831 vdst = (u8 *)&current->thread.fp_state.fpr[t][0];
832
833 /* Grab the vector address */
834 ea = regs->gpr[rb] + (ra ? regs->gpr[ra] : 0);
835 if (is_32bit_task())
836 ea &= 0xfffffffful;
837 addr = (__force const void __user *)ea;
838
839 /* Check it */
840 if (!access_ok(VERIFY_READ, addr, 16)) {
841 pr_devel("HMI vec emu: bad access %i:%s[%d] nip=%016lx"
842 " instr=%08x addr=%016lx\n",
843 smp_processor_id(), current->comm, current->pid,
844 regs->nip, instr, (unsigned long)addr);
845 return;
846 }
847
848 /* Read the vector */
849 rc = 0;
850 if ((unsigned long)addr & 0xfUL)
851 /* unaligned case */
852 rc = __copy_from_user_inatomic(vbuf, addr, 16);
853 else
854 __get_user_atomic_128_aligned(vbuf, addr, rc);
855 if (rc) {
856 pr_devel("HMI vec emu: page fault %i:%s[%d] nip=%016lx"
857 " instr=%08x addr=%016lx\n",
858 smp_processor_id(), current->comm, current->pid,
859 regs->nip, instr, (unsigned long)addr);
860 return;
861 }
862
863 pr_devel("HMI vec emu: emulated vector CI %i:%s[%d] nip=%016lx"
864 " instr=%08x addr=%016lx\n",
865 smp_processor_id(), current->comm, current->pid, regs->nip,
866 instr, (unsigned long) addr);
867
868 /* Grab instruction "selector" */
869 sel = (instr >> 6) & 3;
870
871 /*
872 * Check to make sure the facility is actually enabled. This
873 * could happen if we get a false positive hit.
874 *
875 * lxvd2x/lxvw4x always check MSR VSX sel = 0,2
876 * lxvh8x/lxvb16x check MSR VSX or VEC depending on VSR used sel = 1,3
877 */
878 msr_mask = MSR_VSX;
879 if ((sel & 1) && (instr & 1)) /* lxvh8x & lxvb16x + VSR >= 32 */
880 msr_mask = MSR_VEC;
881 if (!(msr & msr_mask)) {
882 pr_devel("HMI vec emu: MSR fac clear %i:%s[%d] nip=%016lx"
883 " instr=%08x msr:%016lx\n",
884 smp_processor_id(), current->comm, current->pid,
885 regs->nip, instr, msr);
886 return;
887 }
888
889 /* Do logging here before we modify sel based on endian */
890 switch (sel) {
891 case 0: /* lxvw4x */
892 PPC_WARN_EMULATED(lxvw4x, regs);
893 break;
894 case 1: /* lxvh8x */
895 PPC_WARN_EMULATED(lxvh8x, regs);
896 break;
897 case 2: /* lxvd2x */
898 PPC_WARN_EMULATED(lxvd2x, regs);
899 break;
900 case 3: /* lxvb16x */
901 PPC_WARN_EMULATED(lxvb16x, regs);
902 break;
903 }
904
905#ifdef __LITTLE_ENDIAN__
906 /*
907 * An LE kernel stores the vector in the task struct as an LE
908 * byte array (effectively swapping both the components and
909 * the content of the components). Those instructions expect
910 * the components to remain in ascending address order, so we
911 * swap them back.
912 *
913 * If we are running a BE user space, the expectation is that
914 * of a simple memcpy, so forcing the emulation to look like
915 * a lxvb16x should do the trick.
916 */
917 if (swap)
918 sel = 3;
919
920 switch (sel) {
921 case 0: /* lxvw4x */
922 for (i = 0; i < 4; i++)
923 ((u32 *)vdst)[i] = ((u32 *)vbuf)[3-i];
924 break;
925 case 1: /* lxvh8x */
926 for (i = 0; i < 8; i++)
927 ((u16 *)vdst)[i] = ((u16 *)vbuf)[7-i];
928 break;
929 case 2: /* lxvd2x */
930 for (i = 0; i < 2; i++)
931 ((u64 *)vdst)[i] = ((u64 *)vbuf)[1-i];
932 break;
933 case 3: /* lxvb16x */
934 for (i = 0; i < 16; i++)
935 vdst[i] = vbuf[15-i];
936 break;
937 }
938#else /* __LITTLE_ENDIAN__ */
939 /* On a big endian kernel, a BE userspace only needs a memcpy */
940 if (!swap)
941 sel = 3;
942
943 /* Otherwise, we need to swap the content of the components */
944 switch (sel) {
945 case 0: /* lxvw4x */
946 for (i = 0; i < 4; i++)
947 ((u32 *)vdst)[i] = cpu_to_le32(((u32 *)vbuf)[i]);
948 break;
949 case 1: /* lxvh8x */
950 for (i = 0; i < 8; i++)
951 ((u16 *)vdst)[i] = cpu_to_le16(((u16 *)vbuf)[i]);
952 break;
953 case 2: /* lxvd2x */
954 for (i = 0; i < 2; i++)
955 ((u64 *)vdst)[i] = cpu_to_le64(((u64 *)vbuf)[i]);
956 break;
957 case 3: /* lxvb16x */
958 memcpy(vdst, vbuf, 16);
959 break;
960 }
961#endif /* !__LITTLE_ENDIAN__ */
962
963 /* Go to next instruction */
964 regs->nip += 4;
965}
966#endif /* CONFIG_VSX */
967
Mahesh Salgaonkar0869b6f2014-07-29 18:40:01 +0530968void handle_hmi_exception(struct pt_regs *regs)
969{
970 struct pt_regs *old_regs;
971
972 old_regs = set_irq_regs(regs);
973 irq_enter();
974
Michael Neuling50803322017-09-15 15:25:48 +1000975#ifdef CONFIG_VSX
976 /* Real mode flagged P9 special emu is needed */
977 if (local_paca->hmi_p9_special_emu) {
978 local_paca->hmi_p9_special_emu = 0;
979
980 /*
981 * We don't want to take page faults while doing the
982 * emulation, we just replay the instruction if necessary.
983 */
984 pagefault_disable();
985 p9_hmi_special_emu(regs);
986 pagefault_enable();
987 }
988#endif /* CONFIG_VSX */
989
Mahesh Salgaonkar0869b6f2014-07-29 18:40:01 +0530990 if (ppc_md.handle_hmi_exception)
991 ppc_md.handle_hmi_exception(regs);
992
993 irq_exit();
994 set_irq_regs(old_regs);
995}
996
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +1000997void unknown_exception(struct pt_regs *regs)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000998{
Li Zhongba12eed2013-05-13 16:16:41 +0000999 enum ctx_state prev_state = exception_enter();
1000
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001001 printk("Bad trap at PC: %lx, SR: %lx, vector=%lx\n",
1002 regs->nip, regs->msr, regs->trap);
1003
Eric W. Biedermane821fa422018-04-17 17:10:34 -05001004 _exception(SIGTRAP, regs, TRAP_UNK, 0);
Li Zhongba12eed2013-05-13 16:16:41 +00001005
1006 exception_exit(prev_state);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001007}
1008
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001009void instruction_breakpoint_exception(struct pt_regs *regs)
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001010{
Li Zhongba12eed2013-05-13 16:16:41 +00001011 enum ctx_state prev_state = exception_enter();
1012
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001013 if (notify_die(DIE_IABR_MATCH, "iabr_match", regs, 5,
1014 5, SIGTRAP) == NOTIFY_STOP)
Li Zhongba12eed2013-05-13 16:16:41 +00001015 goto bail;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001016 if (debugger_iabr_match(regs))
Li Zhongba12eed2013-05-13 16:16:41 +00001017 goto bail;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001018 _exception(SIGTRAP, regs, TRAP_BRKPT, regs->nip);
Li Zhongba12eed2013-05-13 16:16:41 +00001019
1020bail:
1021 exception_exit(prev_state);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001022}
1023
1024void RunModeException(struct pt_regs *regs)
1025{
Eric W. Biedermane821fa422018-04-17 17:10:34 -05001026 _exception(SIGTRAP, regs, TRAP_UNK, 0);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001027}
1028
Nicholas Piggin03465f82016-09-16 20:48:08 +10001029void single_step_exception(struct pt_regs *regs)
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001030{
Li Zhongba12eed2013-05-13 16:16:41 +00001031 enum ctx_state prev_state = exception_enter();
1032
K.Prasad2538c2d2010-06-15 11:35:31 +05301033 clear_single_step(regs);
Matt Evans0e524e72018-03-26 17:55:21 +01001034 clear_br_trace(regs);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001035
Naveen N. Rao6cc89ba2016-11-21 22:36:41 +05301036 if (kprobe_post_handler(regs))
1037 return;
1038
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001039 if (notify_die(DIE_SSTEP, "single_step", regs, 5,
1040 5, SIGTRAP) == NOTIFY_STOP)
Li Zhongba12eed2013-05-13 16:16:41 +00001041 goto bail;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001042 if (debugger_sstep(regs))
Li Zhongba12eed2013-05-13 16:16:41 +00001043 goto bail;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001044
1045 _exception(SIGTRAP, regs, TRAP_TRACE, regs->nip);
Li Zhongba12eed2013-05-13 16:16:41 +00001046
1047bail:
1048 exception_exit(prev_state);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001049}
Nicholas Piggin03465f82016-09-16 20:48:08 +10001050NOKPROBE_SYMBOL(single_step_exception);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001051
1052/*
1053 * After we have successfully emulated an instruction, we have to
1054 * check if the instruction was being single-stepped, and if so,
1055 * pretend we got a single-step exception. This was pointed out
1056 * by Kumar Gala. -- paulus
1057 */
Paul Mackerras8dad3f92005-10-06 13:27:05 +10001058static void emulate_single_step(struct pt_regs *regs)
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001059{
K.Prasad2538c2d2010-06-15 11:35:31 +05301060 if (single_stepping(regs))
1061 single_step_exception(regs);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001062}
1063
Kumar Gala5fad2932007-02-07 01:47:59 -06001064static inline int __parse_fpscr(unsigned long fpscr)
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001065{
Eric W. Biedermanaeb1c0f2018-04-17 15:30:54 -05001066 int ret = FPE_FLTUNK;
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001067
1068 /* Invalid operation */
1069 if ((fpscr & FPSCR_VE) && (fpscr & FPSCR_VX))
Kumar Gala5fad2932007-02-07 01:47:59 -06001070 ret = FPE_FLTINV;
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001071
1072 /* Overflow */
1073 else if ((fpscr & FPSCR_OE) && (fpscr & FPSCR_OX))
Kumar Gala5fad2932007-02-07 01:47:59 -06001074 ret = FPE_FLTOVF;
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001075
1076 /* Underflow */
1077 else if ((fpscr & FPSCR_UE) && (fpscr & FPSCR_UX))
Kumar Gala5fad2932007-02-07 01:47:59 -06001078 ret = FPE_FLTUND;
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001079
1080 /* Divide by zero */
1081 else if ((fpscr & FPSCR_ZE) && (fpscr & FPSCR_ZX))
Kumar Gala5fad2932007-02-07 01:47:59 -06001082 ret = FPE_FLTDIV;
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001083
1084 /* Inexact result */
1085 else if ((fpscr & FPSCR_XE) && (fpscr & FPSCR_XX))
Kumar Gala5fad2932007-02-07 01:47:59 -06001086 ret = FPE_FLTRES;
1087
1088 return ret;
1089}
1090
1091static void parse_fpe(struct pt_regs *regs)
1092{
1093 int code = 0;
1094
1095 flush_fp_to_thread(current);
1096
Paul Mackerrasde79f7b2013-09-10 20:20:42 +10001097 code = __parse_fpscr(current->thread.fp_state.fpscr);
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001098
1099 _exception(SIGFPE, regs, code, regs->nip);
1100}
1101
1102/*
1103 * Illegal instruction emulation support. Originally written to
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001104 * provide the PVR to user applications using the mfspr rd, PVR.
1105 * Return non-zero if we can't emulate, or -EFAULT if the associated
1106 * memory access caused an access fault. Return zero on success.
1107 *
1108 * There are a couple of ways to do this, either "decode" the instruction
1109 * or directly match lots of bits. In this case, matching lots of
1110 * bits is faster and easier.
Paul Mackerras86417782005-10-10 22:37:57 +10001111 *
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001112 */
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001113static int emulate_string_inst(struct pt_regs *regs, u32 instword)
1114{
1115 u8 rT = (instword >> 21) & 0x1f;
1116 u8 rA = (instword >> 16) & 0x1f;
1117 u8 NB_RB = (instword >> 11) & 0x1f;
1118 u32 num_bytes;
1119 unsigned long EA;
1120 int pos = 0;
1121
1122 /* Early out if we are an invalid form of lswx */
Kumar Gala16c57b32009-02-10 20:10:44 +00001123 if ((instword & PPC_INST_STRING_MASK) == PPC_INST_LSWX)
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001124 if ((rT == rA) || (rT == NB_RB))
1125 return -EINVAL;
1126
1127 EA = (rA == 0) ? 0 : regs->gpr[rA];
1128
Kumar Gala16c57b32009-02-10 20:10:44 +00001129 switch (instword & PPC_INST_STRING_MASK) {
1130 case PPC_INST_LSWX:
1131 case PPC_INST_STSWX:
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001132 EA += NB_RB;
1133 num_bytes = regs->xer & 0x7f;
1134 break;
Kumar Gala16c57b32009-02-10 20:10:44 +00001135 case PPC_INST_LSWI:
1136 case PPC_INST_STSWI:
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001137 num_bytes = (NB_RB == 0) ? 32 : NB_RB;
1138 break;
1139 default:
1140 return -EINVAL;
1141 }
1142
1143 while (num_bytes != 0)
1144 {
1145 u8 val;
1146 u32 shift = 8 * (3 - (pos & 0x3));
1147
James Yang80aa0fb2013-06-25 11:41:05 -05001148 /* if process is 32-bit, clear upper 32 bits of EA */
1149 if ((regs->msr & MSR_64BIT) == 0)
1150 EA &= 0xFFFFFFFF;
1151
Kumar Gala16c57b32009-02-10 20:10:44 +00001152 switch ((instword & PPC_INST_STRING_MASK)) {
1153 case PPC_INST_LSWX:
1154 case PPC_INST_LSWI:
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001155 if (get_user(val, (u8 __user *)EA))
1156 return -EFAULT;
1157 /* first time updating this reg,
1158 * zero it out */
1159 if (pos == 0)
1160 regs->gpr[rT] = 0;
1161 regs->gpr[rT] |= val << shift;
1162 break;
Kumar Gala16c57b32009-02-10 20:10:44 +00001163 case PPC_INST_STSWI:
1164 case PPC_INST_STSWX:
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001165 val = regs->gpr[rT] >> shift;
1166 if (put_user(val, (u8 __user *)EA))
1167 return -EFAULT;
1168 break;
1169 }
1170 /* move EA to next address */
1171 EA += 1;
1172 num_bytes--;
1173
1174 /* manage our position within the register */
1175 if (++pos == 4) {
1176 pos = 0;
1177 if (++rT == 32)
1178 rT = 0;
1179 }
1180 }
1181
1182 return 0;
1183}
1184
Will Schmidtc3412dc2006-08-30 13:11:38 -05001185static int emulate_popcntb_inst(struct pt_regs *regs, u32 instword)
1186{
1187 u32 ra,rs;
1188 unsigned long tmp;
1189
1190 ra = (instword >> 16) & 0x1f;
1191 rs = (instword >> 21) & 0x1f;
1192
1193 tmp = regs->gpr[rs];
1194 tmp = tmp - ((tmp >> 1) & 0x5555555555555555ULL);
1195 tmp = (tmp & 0x3333333333333333ULL) + ((tmp >> 2) & 0x3333333333333333ULL);
1196 tmp = (tmp + (tmp >> 4)) & 0x0f0f0f0f0f0f0f0fULL;
1197 regs->gpr[ra] = tmp;
1198
1199 return 0;
1200}
1201
Kumar Galac1469f12007-11-19 21:35:29 -06001202static int emulate_isel(struct pt_regs *regs, u32 instword)
1203{
1204 u8 rT = (instword >> 21) & 0x1f;
1205 u8 rA = (instword >> 16) & 0x1f;
1206 u8 rB = (instword >> 11) & 0x1f;
1207 u8 BC = (instword >> 6) & 0x1f;
1208 u8 bit;
1209 unsigned long tmp;
1210
1211 tmp = (rA == 0) ? 0 : regs->gpr[rA];
1212 bit = (regs->ccr >> (31 - BC)) & 0x1;
1213
1214 regs->gpr[rT] = bit ? tmp : regs->gpr[rB];
1215
1216 return 0;
1217}
1218
Michael Neuling6ce6c622013-05-26 18:09:39 +00001219#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
1220static inline bool tm_abort_check(struct pt_regs *regs, int cause)
1221{
1222 /* If we're emulating a load/store in an active transaction, we cannot
1223 * emulate it as the kernel operates in transaction suspended context.
1224 * We need to abort the transaction. This creates a persistent TM
1225 * abort so tell the user what caused it with a new code.
1226 */
1227 if (MSR_TM_TRANSACTIONAL(regs->msr)) {
1228 tm_enable();
1229 tm_abort(cause);
1230 return true;
1231 }
1232 return false;
1233}
1234#else
1235static inline bool tm_abort_check(struct pt_regs *regs, int reason)
1236{
1237 return false;
1238}
1239#endif
1240
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001241static int emulate_instruction(struct pt_regs *regs)
1242{
1243 u32 instword;
1244 u32 rd;
1245
Anton Blanchard4288e342013-08-07 02:01:47 +10001246 if (!user_mode(regs))
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001247 return -EINVAL;
1248 CHECK_FULL_REGS(regs);
1249
1250 if (get_user(instword, (u32 __user *)(regs->nip)))
1251 return -EFAULT;
1252
1253 /* Emulate the mfspr rD, PVR. */
Kumar Gala16c57b32009-02-10 20:10:44 +00001254 if ((instword & PPC_INST_MFSPR_PVR_MASK) == PPC_INST_MFSPR_PVR) {
Anton Blanchardeecff812009-10-27 18:46:55 +00001255 PPC_WARN_EMULATED(mfpvr, regs);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001256 rd = (instword >> 21) & 0x1f;
1257 regs->gpr[rd] = mfspr(SPRN_PVR);
1258 return 0;
1259 }
1260
1261 /* Emulating the dcba insn is just a no-op. */
Geert Uytterhoeven80947e72009-05-18 02:10:05 +00001262 if ((instword & PPC_INST_DCBA_MASK) == PPC_INST_DCBA) {
Anton Blanchardeecff812009-10-27 18:46:55 +00001263 PPC_WARN_EMULATED(dcba, regs);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001264 return 0;
Geert Uytterhoeven80947e72009-05-18 02:10:05 +00001265 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001266
1267 /* Emulate the mcrxr insn. */
Kumar Gala16c57b32009-02-10 20:10:44 +00001268 if ((instword & PPC_INST_MCRXR_MASK) == PPC_INST_MCRXR) {
Paul Mackerras86417782005-10-10 22:37:57 +10001269 int shift = (instword >> 21) & 0x1c;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001270 unsigned long msk = 0xf0000000UL >> shift;
1271
Anton Blanchardeecff812009-10-27 18:46:55 +00001272 PPC_WARN_EMULATED(mcrxr, regs);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001273 regs->ccr = (regs->ccr & ~msk) | ((regs->xer >> shift) & msk);
1274 regs->xer &= ~0xf0000000UL;
1275 return 0;
1276 }
1277
1278 /* Emulate load/store string insn. */
Geert Uytterhoeven80947e72009-05-18 02:10:05 +00001279 if ((instword & PPC_INST_STRING_GEN_MASK) == PPC_INST_STRING) {
Michael Neuling6ce6c622013-05-26 18:09:39 +00001280 if (tm_abort_check(regs,
1281 TM_CAUSE_EMULATE | TM_CAUSE_PERSISTENT))
1282 return -EINVAL;
Anton Blanchardeecff812009-10-27 18:46:55 +00001283 PPC_WARN_EMULATED(string, regs);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001284 return emulate_string_inst(regs, instword);
Geert Uytterhoeven80947e72009-05-18 02:10:05 +00001285 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001286
Will Schmidtc3412dc2006-08-30 13:11:38 -05001287 /* Emulate the popcntb (Population Count Bytes) instruction. */
Kumar Gala16c57b32009-02-10 20:10:44 +00001288 if ((instword & PPC_INST_POPCNTB_MASK) == PPC_INST_POPCNTB) {
Anton Blanchardeecff812009-10-27 18:46:55 +00001289 PPC_WARN_EMULATED(popcntb, regs);
Will Schmidtc3412dc2006-08-30 13:11:38 -05001290 return emulate_popcntb_inst(regs, instword);
1291 }
1292
Kumar Galac1469f12007-11-19 21:35:29 -06001293 /* Emulate isel (Integer Select) instruction */
Kumar Gala16c57b32009-02-10 20:10:44 +00001294 if ((instword & PPC_INST_ISEL_MASK) == PPC_INST_ISEL) {
Anton Blanchardeecff812009-10-27 18:46:55 +00001295 PPC_WARN_EMULATED(isel, regs);
Kumar Galac1469f12007-11-19 21:35:29 -06001296 return emulate_isel(regs, instword);
1297 }
1298
James Yang9863c282013-07-03 16:26:47 -05001299 /* Emulate sync instruction variants */
1300 if ((instword & PPC_INST_SYNC_MASK) == PPC_INST_SYNC) {
1301 PPC_WARN_EMULATED(sync, regs);
1302 asm volatile("sync");
1303 return 0;
1304 }
1305
Alexey Kardashevskiyefcac652011-03-02 15:18:48 +00001306#ifdef CONFIG_PPC64
1307 /* Emulate the mfspr rD, DSCR. */
Anton Blanchard73d2fb72013-05-01 20:06:33 +00001308 if ((((instword & PPC_INST_MFSPR_DSCR_USER_MASK) ==
1309 PPC_INST_MFSPR_DSCR_USER) ||
1310 ((instword & PPC_INST_MFSPR_DSCR_MASK) ==
1311 PPC_INST_MFSPR_DSCR)) &&
Alexey Kardashevskiyefcac652011-03-02 15:18:48 +00001312 cpu_has_feature(CPU_FTR_DSCR)) {
1313 PPC_WARN_EMULATED(mfdscr, regs);
1314 rd = (instword >> 21) & 0x1f;
1315 regs->gpr[rd] = mfspr(SPRN_DSCR);
1316 return 0;
1317 }
1318 /* Emulate the mtspr DSCR, rD. */
Anton Blanchard73d2fb72013-05-01 20:06:33 +00001319 if ((((instword & PPC_INST_MTSPR_DSCR_USER_MASK) ==
1320 PPC_INST_MTSPR_DSCR_USER) ||
1321 ((instword & PPC_INST_MTSPR_DSCR_MASK) ==
1322 PPC_INST_MTSPR_DSCR)) &&
Alexey Kardashevskiyefcac652011-03-02 15:18:48 +00001323 cpu_has_feature(CPU_FTR_DSCR)) {
1324 PPC_WARN_EMULATED(mtdscr, regs);
1325 rd = (instword >> 21) & 0x1f;
Anton Blanchard00ca0de2012-09-03 16:48:46 +00001326 current->thread.dscr = regs->gpr[rd];
Alexey Kardashevskiyefcac652011-03-02 15:18:48 +00001327 current->thread.dscr_inherit = 1;
Anton Blanchard00ca0de2012-09-03 16:48:46 +00001328 mtspr(SPRN_DSCR, current->thread.dscr);
Alexey Kardashevskiyefcac652011-03-02 15:18:48 +00001329 return 0;
1330 }
1331#endif
1332
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001333 return -EINVAL;
1334}
1335
Jeremy Fitzhardinge73c9cea2006-12-08 03:30:41 -08001336int is_valid_bugaddr(unsigned long addr)
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001337{
Jeremy Fitzhardinge73c9cea2006-12-08 03:30:41 -08001338 return is_kernel_addr(addr);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001339}
1340
Kevin Hao3a3b5aa2013-07-14 16:40:07 +08001341#ifdef CONFIG_MATH_EMULATION
1342static int emulate_math(struct pt_regs *regs)
1343{
1344 int ret;
1345 extern int do_mathemu(struct pt_regs *regs);
1346
1347 ret = do_mathemu(regs);
1348 if (ret >= 0)
1349 PPC_WARN_EMULATED(math, regs);
1350
1351 switch (ret) {
1352 case 0:
1353 emulate_single_step(regs);
1354 return 0;
1355 case 1: {
1356 int code = 0;
Paul Mackerrasde79f7b2013-09-10 20:20:42 +10001357 code = __parse_fpscr(current->thread.fp_state.fpscr);
Kevin Hao3a3b5aa2013-07-14 16:40:07 +08001358 _exception(SIGFPE, regs, code, regs->nip);
1359 return 0;
1360 }
1361 case -EFAULT:
1362 _exception(SIGSEGV, regs, SEGV_MAPERR, regs->nip);
1363 return 0;
1364 }
1365
1366 return -1;
1367}
1368#else
1369static inline int emulate_math(struct pt_regs *regs) { return -1; }
1370#endif
1371
Nicholas Piggin03465f82016-09-16 20:48:08 +10001372void program_check_exception(struct pt_regs *regs)
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001373{
Li Zhongba12eed2013-05-13 16:16:41 +00001374 enum ctx_state prev_state = exception_enter();
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001375 unsigned int reason = get_reason(regs);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001376
Kim Phillipsaa42c692006-12-08 02:43:30 -06001377 /* We can now get here via a FP Unavailable exception if the core
Kumar Gala04903a32007-02-07 01:13:32 -06001378 * has no FPU, in that case the reason flags will be 0 */
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001379
1380 if (reason & REASON_FP) {
1381 /* IEEE FP exception */
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001382 parse_fpe(regs);
Li Zhongba12eed2013-05-13 16:16:41 +00001383 goto bail;
Paul Mackerras8dad3f92005-10-06 13:27:05 +10001384 }
1385 if (reason & REASON_TRAP) {
Balbir Singha4c3f902016-02-18 13:48:01 +11001386 unsigned long bugaddr;
Jason Wesselba797b22010-05-20 21:04:25 -05001387 /* Debugger is first in line to stop recursive faults in
1388 * rcu_lock, notify_die, or atomic_notifier_call_chain */
1389 if (debugger_bpt(regs))
Li Zhongba12eed2013-05-13 16:16:41 +00001390 goto bail;
Jason Wesselba797b22010-05-20 21:04:25 -05001391
Naveen N. Rao6cc89ba2016-11-21 22:36:41 +05301392 if (kprobe_handler(regs))
1393 goto bail;
1394
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001395 /* trap exception */
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001396 if (notify_die(DIE_BPT, "breakpoint", regs, 5, 5, SIGTRAP)
1397 == NOTIFY_STOP)
Li Zhongba12eed2013-05-13 16:16:41 +00001398 goto bail;
Jeremy Fitzhardinge73c9cea2006-12-08 03:30:41 -08001399
Balbir Singha4c3f902016-02-18 13:48:01 +11001400 bugaddr = regs->nip;
1401 /*
1402 * Fixup bugaddr for BUG_ON() in real mode
1403 */
1404 if (!is_kernel_addr(bugaddr) && !(regs->msr & MSR_IR))
1405 bugaddr += PAGE_OFFSET;
1406
Jeremy Fitzhardinge73c9cea2006-12-08 03:30:41 -08001407 if (!(regs->msr & MSR_PR) && /* not user-mode */
Balbir Singha4c3f902016-02-18 13:48:01 +11001408 report_bug(bugaddr, regs) == BUG_TRAP_TYPE_WARN) {
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001409 regs->nip += 4;
Li Zhongba12eed2013-05-13 16:16:41 +00001410 goto bail;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001411 }
Paul Mackerras8dad3f92005-10-06 13:27:05 +10001412 _exception(SIGTRAP, regs, TRAP_BRKPT, regs->nip);
Li Zhongba12eed2013-05-13 16:16:41 +00001413 goto bail;
Paul Mackerras8dad3f92005-10-06 13:27:05 +10001414 }
Michael Neulingbc2a9402013-02-13 16:21:40 +00001415#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
1416 if (reason & REASON_TM) {
1417 /* This is a TM "Bad Thing Exception" program check.
1418 * This occurs when:
1419 * - An rfid/hrfid/mtmsrd attempts to cause an illegal
1420 * transition in TM states.
1421 * - A trechkpt is attempted when transactional.
1422 * - A treclaim is attempted when non transactional.
1423 * - A tend is illegally attempted.
1424 * - writing a TM SPR when transactional.
Michael Ellerman632f05742017-10-12 15:45:25 +11001425 *
1426 * If usermode caused this, it's done something illegal and
Michael Neulingbc2a9402013-02-13 16:21:40 +00001427 * gets a SIGILL slap on the wrist. We call it an illegal
1428 * operand to distinguish from the instruction just being bad
1429 * (e.g. executing a 'tend' on a CPU without TM!); it's an
1430 * illegal /placement/ of a valid instruction.
1431 */
1432 if (user_mode(regs)) {
1433 _exception(SIGILL, regs, ILL_ILLOPN, regs->nip);
Li Zhongba12eed2013-05-13 16:16:41 +00001434 goto bail;
Michael Neulingbc2a9402013-02-13 16:21:40 +00001435 } else {
1436 printk(KERN_EMERG "Unexpected TM Bad Thing exception "
1437 "at %lx (msr 0x%x)\n", regs->nip, reason);
1438 die("Unrecoverable exception", regs, SIGABRT);
1439 }
1440 }
1441#endif
Paul Mackerras8dad3f92005-10-06 13:27:05 +10001442
Michael Ellermanb3f6a452013-08-15 15:22:19 +10001443 /*
1444 * If we took the program check in the kernel skip down to sending a
1445 * SIGILL. The subsequent cases all relate to emulating instructions
1446 * which we should only do for userspace. We also do not want to enable
1447 * interrupts for kernel faults because that might lead to further
1448 * faults, and loose the context of the original exception.
1449 */
1450 if (!user_mode(regs))
1451 goto sigill;
1452
Benjamin Herrenschmidta3512b22012-05-08 13:38:50 +10001453 /* We restore the interrupt state now */
1454 if (!arch_irq_disabled_regs(regs))
1455 local_irq_enable();
Paul Mackerrascd8a5672006-03-03 17:11:40 +11001456
Kumar Gala04903a32007-02-07 01:13:32 -06001457 /* (reason & REASON_ILLEGAL) would be the obvious thing here,
1458 * but there seems to be a hardware bug on the 405GP (RevD)
1459 * that means ESR is sometimes set incorrectly - either to
1460 * ESR_DST (!?) or 0. In the process of chasing this with the
1461 * hardware people - not sure if it can happen on any illegal
1462 * instruction or only on FP instructions, whether there is a
Benjamin Herrenschmidt4e63f8e2013-06-09 17:01:24 +10001463 * pattern to occurrences etc. -dgibson 31/Mar/2003
1464 */
Kevin Hao3a3b5aa2013-07-14 16:40:07 +08001465 if (!emulate_math(regs))
Li Zhongba12eed2013-05-13 16:16:41 +00001466 goto bail;
Kumar Gala04903a32007-02-07 01:13:32 -06001467
Paul Mackerras8dad3f92005-10-06 13:27:05 +10001468 /* Try to emulate it if we should. */
1469 if (reason & (REASON_ILLEGAL | REASON_PRIVILEGED)) {
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001470 switch (emulate_instruction(regs)) {
1471 case 0:
1472 regs->nip += 4;
1473 emulate_single_step(regs);
Li Zhongba12eed2013-05-13 16:16:41 +00001474 goto bail;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001475 case -EFAULT:
1476 _exception(SIGSEGV, regs, SEGV_MAPERR, regs->nip);
Li Zhongba12eed2013-05-13 16:16:41 +00001477 goto bail;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001478 }
1479 }
Paul Mackerras8dad3f92005-10-06 13:27:05 +10001480
Michael Ellermanb3f6a452013-08-15 15:22:19 +10001481sigill:
Paul Mackerras8dad3f92005-10-06 13:27:05 +10001482 if (reason & REASON_PRIVILEGED)
1483 _exception(SIGILL, regs, ILL_PRVOPC, regs->nip);
1484 else
1485 _exception(SIGILL, regs, ILL_ILLOPC, regs->nip);
Li Zhongba12eed2013-05-13 16:16:41 +00001486
1487bail:
1488 exception_exit(prev_state);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001489}
Nicholas Piggin03465f82016-09-16 20:48:08 +10001490NOKPROBE_SYMBOL(program_check_exception);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001491
Paul Mackerrasbf593902013-06-14 20:07:41 +10001492/*
1493 * This occurs when running in hypervisor mode on POWER6 or later
1494 * and an illegal instruction is encountered.
1495 */
Nicholas Piggin03465f82016-09-16 20:48:08 +10001496void emulation_assist_interrupt(struct pt_regs *regs)
Paul Mackerrasbf593902013-06-14 20:07:41 +10001497{
1498 regs->msr |= REASON_ILLEGAL;
1499 program_check_exception(regs);
1500}
Nicholas Piggin03465f82016-09-16 20:48:08 +10001501NOKPROBE_SYMBOL(emulation_assist_interrupt);
Paul Mackerrasbf593902013-06-14 20:07:41 +10001502
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001503void alignment_exception(struct pt_regs *regs)
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001504{
Li Zhongba12eed2013-05-13 16:16:41 +00001505 enum ctx_state prev_state = exception_enter();
Benjamin Herrenschmidt4393c4f2006-11-01 15:11:39 +11001506 int sig, code, fixed = 0;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001507
Benjamin Herrenschmidta3512b22012-05-08 13:38:50 +10001508 /* We restore the interrupt state now */
1509 if (!arch_irq_disabled_regs(regs))
1510 local_irq_enable();
1511
Michael Neuling6ce6c622013-05-26 18:09:39 +00001512 if (tm_abort_check(regs, TM_CAUSE_ALIGNMENT | TM_CAUSE_PERSISTENT))
1513 goto bail;
1514
Paul Mackerrase9370ae2006-06-07 16:15:39 +10001515 /* we don't implement logging of alignment exceptions */
1516 if (!(current->thread.align_ctl & PR_UNALIGN_SIGBUS))
1517 fixed = fix_alignment(regs);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001518
1519 if (fixed == 1) {
1520 regs->nip += 4; /* skip over emulated instruction */
1521 emulate_single_step(regs);
Li Zhongba12eed2013-05-13 16:16:41 +00001522 goto bail;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001523 }
1524
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001525 /* Operand address was bad */
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001526 if (fixed == -EFAULT) {
Benjamin Herrenschmidt4393c4f2006-11-01 15:11:39 +11001527 sig = SIGSEGV;
1528 code = SEGV_ACCERR;
1529 } else {
1530 sig = SIGBUS;
1531 code = BUS_ADRALN;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001532 }
Benjamin Herrenschmidt4393c4f2006-11-01 15:11:39 +11001533 if (user_mode(regs))
1534 _exception(sig, regs, code, regs->dar);
1535 else
1536 bad_page_fault(regs, regs->dar, sig);
Li Zhongba12eed2013-05-13 16:16:41 +00001537
1538bail:
1539 exception_exit(prev_state);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001540}
1541
1542void StackOverflow(struct pt_regs *regs)
1543{
1544 printk(KERN_CRIT "Kernel stack overflow in process %p, r1=%lx\n",
1545 current, regs->gpr[1]);
1546 debugger(regs);
1547 show_regs(regs);
1548 panic("kernel stack overflow");
1549}
1550
1551void nonrecoverable_exception(struct pt_regs *regs)
1552{
1553 printk(KERN_ERR "Non-recoverable exception at PC=%lx MSR=%lx\n",
1554 regs->nip, regs->msr);
1555 debugger(regs);
1556 die("nonrecoverable exception", regs, SIGKILL);
1557}
1558
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001559void kernel_fp_unavailable_exception(struct pt_regs *regs)
1560{
Li Zhongba12eed2013-05-13 16:16:41 +00001561 enum ctx_state prev_state = exception_enter();
1562
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001563 printk(KERN_EMERG "Unrecoverable FP Unavailable Exception "
1564 "%lx at %lx\n", regs->trap, regs->nip);
1565 die("Unrecoverable FP Unavailable Exception", regs, SIGABRT);
Li Zhongba12eed2013-05-13 16:16:41 +00001566
1567 exception_exit(prev_state);
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001568}
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001569
1570void altivec_unavailable_exception(struct pt_regs *regs)
1571{
Li Zhongba12eed2013-05-13 16:16:41 +00001572 enum ctx_state prev_state = exception_enter();
1573
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001574 if (user_mode(regs)) {
1575 /* A user program has executed an altivec instruction,
1576 but this kernel doesn't support altivec. */
1577 _exception(SIGILL, regs, ILL_ILLOPC, regs->nip);
Li Zhongba12eed2013-05-13 16:16:41 +00001578 goto bail;
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001579 }
Anton Blanchard6c4841c2006-10-13 11:41:00 +10001580
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001581 printk(KERN_EMERG "Unrecoverable VMX/Altivec Unavailable Exception "
1582 "%lx at %lx\n", regs->trap, regs->nip);
1583 die("Unrecoverable VMX/Altivec Unavailable Exception", regs, SIGABRT);
Li Zhongba12eed2013-05-13 16:16:41 +00001584
1585bail:
1586 exception_exit(prev_state);
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001587}
1588
Michael Neulingce48b212008-06-25 14:07:18 +10001589void vsx_unavailable_exception(struct pt_regs *regs)
1590{
1591 if (user_mode(regs)) {
1592 /* A user program has executed an vsx instruction,
1593 but this kernel doesn't support vsx. */
1594 _exception(SIGILL, regs, ILL_ILLOPC, regs->nip);
1595 return;
1596 }
1597
1598 printk(KERN_EMERG "Unrecoverable VSX Unavailable Exception "
1599 "%lx at %lx\n", regs->trap, regs->nip);
1600 die("Unrecoverable VSX Unavailable Exception", regs, SIGABRT);
1601}
1602
Michael Neuling25176172013-08-09 17:29:29 +10001603#ifdef CONFIG_PPC64
Cyril Bur172f7aa2016-09-14 18:02:15 +10001604static void tm_unavailable(struct pt_regs *regs)
1605{
Cyril Bur5d176f72016-09-14 18:02:16 +10001606#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
1607 if (user_mode(regs)) {
1608 current->thread.load_tm++;
1609 regs->msr |= MSR_TM;
1610 tm_enable();
1611 tm_restore_sprs(&current->thread);
1612 return;
1613 }
1614#endif
Cyril Bur172f7aa2016-09-14 18:02:15 +10001615 pr_emerg("Unrecoverable TM Unavailable Exception "
1616 "%lx at %lx\n", regs->trap, regs->nip);
1617 die("Unrecoverable TM Unavailable Exception", regs, SIGABRT);
1618}
1619
Michael Ellerman021424a2013-06-25 17:47:56 +10001620void facility_unavailable_exception(struct pt_regs *regs)
Michael Neulingd0c0c9a2013-02-13 16:21:38 +00001621{
Michael Ellerman021424a2013-06-25 17:47:56 +10001622 static char *facility_strings[] = {
Michael Neuling25176172013-08-09 17:29:29 +10001623 [FSCR_FP_LG] = "FPU",
1624 [FSCR_VECVSX_LG] = "VMX/VSX",
1625 [FSCR_DSCR_LG] = "DSCR",
1626 [FSCR_PM_LG] = "PMU SPRs",
1627 [FSCR_BHRB_LG] = "BHRB",
1628 [FSCR_TM_LG] = "TM",
1629 [FSCR_EBB_LG] = "EBB",
1630 [FSCR_TAR_LG] = "TAR",
Nicholas Piggin794464f2017-04-07 11:27:43 +10001631 [FSCR_MSGP_LG] = "MSGP",
Nicholas Piggin9b7ff0c2017-04-07 11:27:44 +10001632 [FSCR_SCV_LG] = "SCV",
Michael Ellerman021424a2013-06-25 17:47:56 +10001633 };
Michael Neuling25176172013-08-09 17:29:29 +10001634 char *facility = "unknown";
Michael Ellerman021424a2013-06-25 17:47:56 +10001635 u64 value;
Anshuman Khandualc952c1c2015-05-21 12:13:01 +05301636 u32 instword, rd;
Michael Neuling25176172013-08-09 17:29:29 +10001637 u8 status;
1638 bool hv;
Michael Ellerman021424a2013-06-25 17:47:56 +10001639
Benjamin Herrenschmidt2271db22018-01-12 13:28:49 +11001640 hv = (TRAP(regs) == 0xf80);
Michael Neuling25176172013-08-09 17:29:29 +10001641 if (hv)
Michael Ellermanb14b6262013-06-25 17:47:57 +10001642 value = mfspr(SPRN_HFSCR);
Michael Neuling25176172013-08-09 17:29:29 +10001643 else
1644 value = mfspr(SPRN_FSCR);
1645
1646 status = value >> 56;
Anshuman Khandual709b9732018-03-29 11:53:37 +05301647 if ((hv || status >= 2) &&
1648 (status < ARRAY_SIZE(facility_strings)) &&
1649 facility_strings[status])
1650 facility = facility_strings[status];
1651
1652 /* We should not have taken this interrupt in kernel */
1653 if (!user_mode(regs)) {
1654 pr_emerg("Facility '%s' unavailable (%d) exception in kernel mode at %lx\n",
1655 facility, status, regs->nip);
1656 die("Unexpected facility unavailable exception", regs, SIGABRT);
1657 }
1658
1659 /* We restore the interrupt state now */
1660 if (!arch_irq_disabled_regs(regs))
1661 local_irq_enable();
1662
Michael Neuling25176172013-08-09 17:29:29 +10001663 if (status == FSCR_DSCR_LG) {
Anshuman Khandualc952c1c2015-05-21 12:13:01 +05301664 /*
1665 * User is accessing the DSCR register using the problem
1666 * state only SPR number (0x03) either through a mfspr or
1667 * a mtspr instruction. If it is a write attempt through
1668 * a mtspr, then we set the inherit bit. This also allows
1669 * the user to write or read the register directly in the
1670 * future by setting via the FSCR DSCR bit. But in case it
1671 * is a read DSCR attempt through a mfspr instruction, we
1672 * just emulate the instruction instead. This code path will
1673 * always emulate all the mfspr instructions till the user
Adam Buchbinder446957b2016-02-24 10:51:11 -08001674 * has attempted at least one mtspr instruction. This way it
Anshuman Khandualc952c1c2015-05-21 12:13:01 +05301675 * preserves the same behaviour when the user is accessing
1676 * the DSCR through privilege level only SPR number (0x11)
1677 * which is emulated through illegal instruction exception.
1678 * We always leave HFSCR DSCR set.
Michael Neuling25176172013-08-09 17:29:29 +10001679 */
Anshuman Khandualc952c1c2015-05-21 12:13:01 +05301680 if (get_user(instword, (u32 __user *)(regs->nip))) {
1681 pr_err("Failed to fetch the user instruction\n");
1682 return;
1683 }
1684
1685 /* Write into DSCR (mtspr 0x03, RS) */
1686 if ((instword & PPC_INST_MTSPR_DSCR_USER_MASK)
1687 == PPC_INST_MTSPR_DSCR_USER) {
1688 rd = (instword >> 21) & 0x1f;
1689 current->thread.dscr = regs->gpr[rd];
1690 current->thread.dscr_inherit = 1;
Michael Neulingb57bd2d2016-06-09 12:31:08 +10001691 current->thread.fscr |= FSCR_DSCR;
1692 mtspr(SPRN_FSCR, current->thread.fscr);
Anshuman Khandualc952c1c2015-05-21 12:13:01 +05301693 }
1694
1695 /* Read from DSCR (mfspr RT, 0x03) */
1696 if ((instword & PPC_INST_MFSPR_DSCR_USER_MASK)
1697 == PPC_INST_MFSPR_DSCR_USER) {
1698 if (emulate_instruction(regs)) {
1699 pr_err("DSCR based mfspr emulation failed\n");
1700 return;
1701 }
1702 regs->nip += 4;
1703 emulate_single_step(regs);
1704 }
Michael Neuling25176172013-08-09 17:29:29 +10001705 return;
Michael Ellermanb14b6262013-06-25 17:47:57 +10001706 }
1707
Cyril Bur172f7aa2016-09-14 18:02:15 +10001708 if (status == FSCR_TM_LG) {
1709 /*
1710 * If we're here then the hardware is TM aware because it
1711 * generated an exception with FSRM_TM set.
1712 *
1713 * If cpu_has_feature(CPU_FTR_TM) is false, then either firmware
1714 * told us not to do TM, or the kernel is not built with TM
1715 * support.
1716 *
1717 * If both of those things are true, then userspace can spam the
1718 * console by triggering the printk() below just by continually
1719 * doing tbegin (or any TM instruction). So in that case just
1720 * send the process a SIGILL immediately.
1721 */
1722 if (!cpu_has_feature(CPU_FTR_TM))
1723 goto out;
1724
1725 tm_unavailable(regs);
1726 return;
1727 }
1728
Balbir Singh93c2ec02016-11-30 17:45:09 +11001729 pr_err_ratelimited("%sFacility '%s' unavailable (%d), exception at 0x%lx, MSR=%lx\n",
1730 hv ? "Hypervisor " : "", facility, status, regs->nip, regs->msr);
Michael Neulingd0c0c9a2013-02-13 16:21:38 +00001731
Cyril Bur172f7aa2016-09-14 18:02:15 +10001732out:
Anshuman Khandual709b9732018-03-29 11:53:37 +05301733 _exception(SIGILL, regs, ILL_ILLOPC, regs->nip);
Michael Neulingd0c0c9a2013-02-13 16:21:38 +00001734}
Michael Neuling25176172013-08-09 17:29:29 +10001735#endif
Michael Neulingd0c0c9a2013-02-13 16:21:38 +00001736
Michael Neulingf54db642013-02-13 16:21:39 +00001737#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
1738
Michael Neulingf54db642013-02-13 16:21:39 +00001739void fp_unavailable_tm(struct pt_regs *regs)
1740{
1741 /* Note: This does not handle any kind of FP laziness. */
1742
1743 TM_DEBUG("FP Unavailable trap whilst transactional at 0x%lx, MSR=%lx\n",
1744 regs->nip, regs->msr);
Michael Neulingf54db642013-02-13 16:21:39 +00001745
1746 /* We can only have got here if the task started using FP after
1747 * beginning the transaction. So, the transactional regs are just a
1748 * copy of the checkpointed ones. But, we still need to recheckpoint
1749 * as we're enabling FP for the process; it will return, abort the
1750 * transaction, and probably retry but now with FP enabled. So the
1751 * checkpointed FP registers need to be loaded.
1752 */
Paul Mackerrasd31626f2014-01-13 15:56:29 +11001753 tm_reclaim_current(TM_CAUSE_FAC_UNAV);
Michael Neulingf54db642013-02-13 16:21:39 +00001754 /* Reclaim didn't save out any FPRs to transact_fprs. */
1755
1756 /* Enable FP for the task: */
Cyril Bura7771172017-11-02 14:09:03 +11001757 current->thread.load_fp = 1;
Michael Neulingf54db642013-02-13 16:21:39 +00001758
1759 /* This loads and recheckpoints the FP registers from
1760 * thread.fpr[]. They will remain in registers after the
1761 * checkpoint so we don't need to reload them after.
Paul Mackerras3ac8ff12014-01-13 15:56:30 +11001762 * If VMX is in use, the VRs now hold checkpointed values,
1763 * so we don't want to load the VRs from the thread_struct.
Michael Neulingf54db642013-02-13 16:21:39 +00001764 */
Cyril Bureb5c3f12017-11-02 14:09:05 +11001765 tm_recheckpoint(&current->thread);
Michael Neulingf54db642013-02-13 16:21:39 +00001766}
1767
Michael Neulingf54db642013-02-13 16:21:39 +00001768void altivec_unavailable_tm(struct pt_regs *regs)
1769{
1770 /* See the comments in fp_unavailable_tm(). This function operates
1771 * the same way.
1772 */
1773
1774 TM_DEBUG("Vector Unavailable trap whilst transactional at 0x%lx,"
1775 "MSR=%lx\n",
1776 regs->nip, regs->msr);
Paul Mackerrasd31626f2014-01-13 15:56:29 +11001777 tm_reclaim_current(TM_CAUSE_FAC_UNAV);
Cyril Bura7771172017-11-02 14:09:03 +11001778 current->thread.load_vec = 1;
Cyril Bureb5c3f12017-11-02 14:09:05 +11001779 tm_recheckpoint(&current->thread);
Michael Neulingf54db642013-02-13 16:21:39 +00001780 current->thread.used_vr = 1;
Paul Mackerras3ac8ff12014-01-13 15:56:30 +11001781}
1782
Michael Neulingf54db642013-02-13 16:21:39 +00001783void vsx_unavailable_tm(struct pt_regs *regs)
1784{
1785 /* See the comments in fp_unavailable_tm(). This works similarly,
1786 * though we're loading both FP and VEC registers in here.
1787 *
1788 * If FP isn't in use, load FP regs. If VEC isn't in use, load VEC
1789 * regs. Either way, set MSR_VSX.
1790 */
1791
1792 TM_DEBUG("VSX Unavailable trap whilst transactional at 0x%lx,"
1793 "MSR=%lx\n",
1794 regs->nip, regs->msr);
1795
Paul Mackerras3ac8ff12014-01-13 15:56:30 +11001796 current->thread.used_vsr = 1;
1797
Michael Neulingf54db642013-02-13 16:21:39 +00001798 /* This reclaims FP and/or VR regs if they're already enabled */
Paul Mackerrasd31626f2014-01-13 15:56:29 +11001799 tm_reclaim_current(TM_CAUSE_FAC_UNAV);
Michael Neulingf54db642013-02-13 16:21:39 +00001800
Cyril Bura7771172017-11-02 14:09:03 +11001801 current->thread.load_vec = 1;
1802 current->thread.load_fp = 1;
Paul Mackerras3ac8ff12014-01-13 15:56:30 +11001803
Cyril Bureb5c3f12017-11-02 14:09:05 +11001804 tm_recheckpoint(&current->thread);
Michael Neulingf54db642013-02-13 16:21:39 +00001805}
Michael Neulingf54db642013-02-13 16:21:39 +00001806#endif /* CONFIG_PPC_TRANSACTIONAL_MEM */
1807
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001808void performance_monitor_exception(struct pt_regs *regs)
1809{
Christoph Lameter69111ba2014-10-21 15:23:25 -05001810 __this_cpu_inc(irq_stat.pmu_irqs);
Anton Blanchard89713ed2010-01-31 20:34:06 +00001811
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001812 perf_irq(regs);
1813}
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001814
Dave Kleikamp172ae2e2010-02-08 11:50:57 +00001815#ifdef CONFIG_PPC_ADV_DEBUG_REGS
Dave Kleikamp3bffb652010-02-08 11:51:18 +00001816static void handle_debug(struct pt_regs *regs, unsigned long debug_status)
1817{
1818 int changed = 0;
1819 /*
1820 * Determine the cause of the debug event, clear the
1821 * event flags and send a trap to the handler. Torez
1822 */
1823 if (debug_status & (DBSR_DAC1R | DBSR_DAC1W)) {
1824 dbcr_dac(current) &= ~(DBCR_DAC1R | DBCR_DAC1W);
1825#ifdef CONFIG_PPC_ADV_DEBUG_DAC_RANGE
Bharat Bhushan51ae8d42013-07-04 11:45:46 +05301826 current->thread.debug.dbcr2 &= ~DBCR2_DAC12MODE;
Dave Kleikamp3bffb652010-02-08 11:51:18 +00001827#endif
Eric W. Biederman47355042018-01-16 16:12:38 -06001828 do_send_trap(regs, mfspr(SPRN_DAC1), debug_status,
Dave Kleikamp3bffb652010-02-08 11:51:18 +00001829 5);
1830 changed |= 0x01;
1831 } else if (debug_status & (DBSR_DAC2R | DBSR_DAC2W)) {
1832 dbcr_dac(current) &= ~(DBCR_DAC2R | DBCR_DAC2W);
Eric W. Biederman47355042018-01-16 16:12:38 -06001833 do_send_trap(regs, mfspr(SPRN_DAC2), debug_status,
Dave Kleikamp3bffb652010-02-08 11:51:18 +00001834 6);
1835 changed |= 0x01;
1836 } else if (debug_status & DBSR_IAC1) {
Bharat Bhushan51ae8d42013-07-04 11:45:46 +05301837 current->thread.debug.dbcr0 &= ~DBCR0_IAC1;
Dave Kleikamp3bffb652010-02-08 11:51:18 +00001838 dbcr_iac_range(current) &= ~DBCR_IAC12MODE;
Eric W. Biederman47355042018-01-16 16:12:38 -06001839 do_send_trap(regs, mfspr(SPRN_IAC1), debug_status,
Dave Kleikamp3bffb652010-02-08 11:51:18 +00001840 1);
1841 changed |= 0x01;
1842 } else if (debug_status & DBSR_IAC2) {
Bharat Bhushan51ae8d42013-07-04 11:45:46 +05301843 current->thread.debug.dbcr0 &= ~DBCR0_IAC2;
Eric W. Biederman47355042018-01-16 16:12:38 -06001844 do_send_trap(regs, mfspr(SPRN_IAC2), debug_status,
Dave Kleikamp3bffb652010-02-08 11:51:18 +00001845 2);
1846 changed |= 0x01;
1847 } else if (debug_status & DBSR_IAC3) {
Bharat Bhushan51ae8d42013-07-04 11:45:46 +05301848 current->thread.debug.dbcr0 &= ~DBCR0_IAC3;
Dave Kleikamp3bffb652010-02-08 11:51:18 +00001849 dbcr_iac_range(current) &= ~DBCR_IAC34MODE;
Eric W. Biederman47355042018-01-16 16:12:38 -06001850 do_send_trap(regs, mfspr(SPRN_IAC3), debug_status,
Dave Kleikamp3bffb652010-02-08 11:51:18 +00001851 3);
1852 changed |= 0x01;
1853 } else if (debug_status & DBSR_IAC4) {
Bharat Bhushan51ae8d42013-07-04 11:45:46 +05301854 current->thread.debug.dbcr0 &= ~DBCR0_IAC4;
Eric W. Biederman47355042018-01-16 16:12:38 -06001855 do_send_trap(regs, mfspr(SPRN_IAC4), debug_status,
Dave Kleikamp3bffb652010-02-08 11:51:18 +00001856 4);
1857 changed |= 0x01;
1858 }
1859 /*
1860 * At the point this routine was called, the MSR(DE) was turned off.
1861 * Check all other debug flags and see if that bit needs to be turned
1862 * back on or not.
1863 */
Bharat Bhushan51ae8d42013-07-04 11:45:46 +05301864 if (DBCR_ACTIVE_EVENTS(current->thread.debug.dbcr0,
Bharat Bhushan95791982013-06-26 11:12:22 +05301865 current->thread.debug.dbcr1))
Dave Kleikamp3bffb652010-02-08 11:51:18 +00001866 regs->msr |= MSR_DE;
1867 else
1868 /* Make sure the IDM flag is off */
Bharat Bhushan51ae8d42013-07-04 11:45:46 +05301869 current->thread.debug.dbcr0 &= ~DBCR0_IDM;
Dave Kleikamp3bffb652010-02-08 11:51:18 +00001870
1871 if (changed & 0x01)
Bharat Bhushan51ae8d42013-07-04 11:45:46 +05301872 mtspr(SPRN_DBCR0, current->thread.debug.dbcr0);
Dave Kleikamp3bffb652010-02-08 11:51:18 +00001873}
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001874
Nicholas Piggin03465f82016-09-16 20:48:08 +10001875void DebugException(struct pt_regs *regs, unsigned long debug_status)
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001876{
Bharat Bhushan51ae8d42013-07-04 11:45:46 +05301877 current->thread.debug.dbsr = debug_status;
Dave Kleikamp3bffb652010-02-08 11:51:18 +00001878
Roland McGrathec097c82009-05-28 21:26:38 +00001879 /* Hack alert: On BookE, Branch Taken stops on the branch itself, while
1880 * on server, it stops on the target of the branch. In order to simulate
1881 * the server behaviour, we thus restart right away with a single step
1882 * instead of stopping here when hitting a BT
1883 */
1884 if (debug_status & DBSR_BT) {
1885 regs->msr &= ~MSR_DE;
1886
1887 /* Disable BT */
1888 mtspr(SPRN_DBCR0, mfspr(SPRN_DBCR0) & ~DBCR0_BT);
1889 /* Clear the BT event */
1890 mtspr(SPRN_DBSR, DBSR_BT);
1891
1892 /* Do the single step trick only when coming from userspace */
1893 if (user_mode(regs)) {
Bharat Bhushan51ae8d42013-07-04 11:45:46 +05301894 current->thread.debug.dbcr0 &= ~DBCR0_BT;
1895 current->thread.debug.dbcr0 |= DBCR0_IDM | DBCR0_IC;
Roland McGrathec097c82009-05-28 21:26:38 +00001896 regs->msr |= MSR_DE;
1897 return;
1898 }
1899
Naveen N. Rao6cc89ba2016-11-21 22:36:41 +05301900 if (kprobe_post_handler(regs))
1901 return;
1902
Roland McGrathec097c82009-05-28 21:26:38 +00001903 if (notify_die(DIE_SSTEP, "block_step", regs, 5,
1904 5, SIGTRAP) == NOTIFY_STOP) {
1905 return;
1906 }
1907 if (debugger_sstep(regs))
1908 return;
1909 } else if (debug_status & DBSR_IC) { /* Instruction complete */
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001910 regs->msr &= ~MSR_DE;
Kumar Galaf8279622008-06-26 02:01:37 -05001911
1912 /* Disable instruction completion */
1913 mtspr(SPRN_DBCR0, mfspr(SPRN_DBCR0) & ~DBCR0_IC);
1914 /* Clear the instruction completion event */
1915 mtspr(SPRN_DBSR, DBSR_IC);
1916
Naveen N. Rao6cc89ba2016-11-21 22:36:41 +05301917 if (kprobe_post_handler(regs))
1918 return;
1919
Kumar Galaf8279622008-06-26 02:01:37 -05001920 if (notify_die(DIE_SSTEP, "single_step", regs, 5,
1921 5, SIGTRAP) == NOTIFY_STOP) {
1922 return;
1923 }
1924
1925 if (debugger_sstep(regs))
1926 return;
1927
Dave Kleikamp3bffb652010-02-08 11:51:18 +00001928 if (user_mode(regs)) {
Bharat Bhushan51ae8d42013-07-04 11:45:46 +05301929 current->thread.debug.dbcr0 &= ~DBCR0_IC;
1930 if (DBCR_ACTIVE_EVENTS(current->thread.debug.dbcr0,
1931 current->thread.debug.dbcr1))
Dave Kleikamp3bffb652010-02-08 11:51:18 +00001932 regs->msr |= MSR_DE;
1933 else
1934 /* Make sure the IDM bit is off */
Bharat Bhushan51ae8d42013-07-04 11:45:46 +05301935 current->thread.debug.dbcr0 &= ~DBCR0_IDM;
Dave Kleikamp3bffb652010-02-08 11:51:18 +00001936 }
Kumar Galaf8279622008-06-26 02:01:37 -05001937
1938 _exception(SIGTRAP, regs, TRAP_TRACE, regs->nip);
Dave Kleikamp3bffb652010-02-08 11:51:18 +00001939 } else
1940 handle_debug(regs, debug_status);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001941}
Nicholas Piggin03465f82016-09-16 20:48:08 +10001942NOKPROBE_SYMBOL(DebugException);
Dave Kleikamp172ae2e2010-02-08 11:50:57 +00001943#endif /* CONFIG_PPC_ADV_DEBUG_REGS */
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001944
1945#if !defined(CONFIG_TAU_INT)
1946void TAUException(struct pt_regs *regs)
1947{
1948 printk("TAU trap at PC: %lx, MSR: %lx, vector=%lx %s\n",
1949 regs->nip, regs->msr, regs->trap, print_tainted());
1950}
1951#endif /* CONFIG_INT_TAU */
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001952
1953#ifdef CONFIG_ALTIVEC
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001954void altivec_assist_exception(struct pt_regs *regs)
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001955{
1956 int err;
1957
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001958 if (!user_mode(regs)) {
1959 printk(KERN_EMERG "VMX/Altivec assist exception in kernel mode"
1960 " at %lx\n", regs->nip);
Paul Mackerras8dad3f92005-10-06 13:27:05 +10001961 die("Kernel VMX/Altivec assist exception", regs, SIGILL);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001962 }
1963
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001964 flush_altivec_to_thread(current);
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001965
Anton Blanchardeecff812009-10-27 18:46:55 +00001966 PPC_WARN_EMULATED(altivec, regs);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001967 err = emulate_altivec(regs);
1968 if (err == 0) {
1969 regs->nip += 4; /* skip emulated instruction */
1970 emulate_single_step(regs);
1971 return;
1972 }
1973
1974 if (err == -EFAULT) {
1975 /* got an error reading the instruction */
1976 _exception(SIGSEGV, regs, SEGV_ACCERR, regs->nip);
1977 } else {
1978 /* didn't recognize the instruction */
1979 /* XXX quick hack for now: set the non-Java bit in the VSCR */
Christian Dietrich76462232011-06-04 05:36:54 +00001980 printk_ratelimited(KERN_ERR "Unrecognized altivec instruction "
1981 "in %s at %lx\n", current->comm, regs->nip);
Paul Mackerrasde79f7b2013-09-10 20:20:42 +10001982 current->thread.vr_state.vscr.u[3] |= 0x10000;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001983 }
1984}
1985#endif /* CONFIG_ALTIVEC */
1986
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001987#ifdef CONFIG_FSL_BOOKE
1988void CacheLockingException(struct pt_regs *regs, unsigned long address,
1989 unsigned long error_code)
1990{
1991 /* We treat cache locking instructions from the user
1992 * as priv ops, in the future we could try to do
1993 * something smarter
1994 */
1995 if (error_code & (ESR_DLK|ESR_ILK))
1996 _exception(SIGILL, regs, ILL_PRVOPC, regs->nip);
1997 return;
1998}
1999#endif /* CONFIG_FSL_BOOKE */
2000
2001#ifdef CONFIG_SPE
2002void SPEFloatingPointException(struct pt_regs *regs)
2003{
Liu Yu6a800f32008-10-28 11:50:21 +08002004 extern int do_spe_mathemu(struct pt_regs *regs);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002005 unsigned long spefscr;
2006 int fpexc_mode;
Eric W. Biedermanaeb1c0f2018-04-17 15:30:54 -05002007 int code = FPE_FLTUNK;
Liu Yu6a800f32008-10-28 11:50:21 +08002008 int err;
2009
yu liu685659e2011-06-14 18:34:25 -05002010 flush_spe_to_thread(current);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002011
2012 spefscr = current->thread.spefscr;
2013 fpexc_mode = current->thread.fpexc_mode;
2014
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002015 if ((spefscr & SPEFSCR_FOVF) && (fpexc_mode & PR_FP_EXC_OVF)) {
2016 code = FPE_FLTOVF;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002017 }
2018 else if ((spefscr & SPEFSCR_FUNF) && (fpexc_mode & PR_FP_EXC_UND)) {
2019 code = FPE_FLTUND;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002020 }
2021 else if ((spefscr & SPEFSCR_FDBZ) && (fpexc_mode & PR_FP_EXC_DIV))
2022 code = FPE_FLTDIV;
2023 else if ((spefscr & SPEFSCR_FINV) && (fpexc_mode & PR_FP_EXC_INV)) {
2024 code = FPE_FLTINV;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002025 }
2026 else if ((spefscr & (SPEFSCR_FG | SPEFSCR_FX)) && (fpexc_mode & PR_FP_EXC_RES))
2027 code = FPE_FLTRES;
2028
Liu Yu6a800f32008-10-28 11:50:21 +08002029 err = do_spe_mathemu(regs);
2030 if (err == 0) {
2031 regs->nip += 4; /* skip emulated instruction */
2032 emulate_single_step(regs);
2033 return;
2034 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002035
Liu Yu6a800f32008-10-28 11:50:21 +08002036 if (err == -EFAULT) {
2037 /* got an error reading the instruction */
2038 _exception(SIGSEGV, regs, SEGV_ACCERR, regs->nip);
2039 } else if (err == -EINVAL) {
2040 /* didn't recognize the instruction */
2041 printk(KERN_ERR "unrecognized spe instruction "
2042 "in %s at %lx\n", current->comm, regs->nip);
2043 } else {
2044 _exception(SIGFPE, regs, code, regs->nip);
2045 }
2046
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002047 return;
2048}
Liu Yu6a800f32008-10-28 11:50:21 +08002049
2050void SPEFloatingPointRoundException(struct pt_regs *regs)
2051{
2052 extern int speround_handler(struct pt_regs *regs);
2053 int err;
2054
2055 preempt_disable();
2056 if (regs->msr & MSR_SPE)
2057 giveup_spe(current);
2058 preempt_enable();
2059
2060 regs->nip -= 4;
2061 err = speround_handler(regs);
2062 if (err == 0) {
2063 regs->nip += 4; /* skip emulated instruction */
2064 emulate_single_step(regs);
2065 return;
2066 }
2067
2068 if (err == -EFAULT) {
2069 /* got an error reading the instruction */
2070 _exception(SIGSEGV, regs, SEGV_ACCERR, regs->nip);
2071 } else if (err == -EINVAL) {
2072 /* didn't recognize the instruction */
2073 printk(KERN_ERR "unrecognized spe instruction "
2074 "in %s at %lx\n", current->comm, regs->nip);
2075 } else {
Eric W. Biedermanaeb1c0f2018-04-17 15:30:54 -05002076 _exception(SIGFPE, regs, FPE_FLTUNK, regs->nip);
Liu Yu6a800f32008-10-28 11:50:21 +08002077 return;
2078 }
2079}
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002080#endif
2081
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10002082/*
2083 * We enter here if we get an unrecoverable exception, that is, one
2084 * that happened at a point where the RI (recoverable interrupt) bit
2085 * in the MSR is 0. This indicates that SRR0/1 are live, and that
2086 * we therefore lost state by taking this exception.
2087 */
2088void unrecoverable_exception(struct pt_regs *regs)
2089{
2090 printk(KERN_EMERG "Unrecoverable exception %lx at %lx\n",
2091 regs->trap, regs->nip);
2092 die("Unrecoverable exception", regs, SIGABRT);
2093}
Naveen N. Rao15770a12017-06-29 23:19:19 +05302094NOKPROBE_SYMBOL(unrecoverable_exception);
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10002095
Jason Gunthorpe1e18c172012-10-05 08:07:15 +00002096#if defined(CONFIG_BOOKE_WDT) || defined(CONFIG_40x)
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002097/*
2098 * Default handler for a Watchdog exception,
2099 * spins until a reboot occurs
2100 */
2101void __attribute__ ((weak)) WatchdogHandler(struct pt_regs *regs)
2102{
2103 /* Generic WatchdogHandler, implement your own */
2104 mtspr(SPRN_TCR, mfspr(SPRN_TCR)&(~TCR_WIE));
2105 return;
2106}
2107
2108void WatchdogException(struct pt_regs *regs)
2109{
2110 printk (KERN_EMERG "PowerPC Book-E Watchdog Exception\n");
2111 WatchdogHandler(regs);
2112}
2113#endif
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10002114
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10002115/*
2116 * We enter here if we discover during exception entry that we are
2117 * running in supervisor mode with a userspace value in the stack pointer.
2118 */
2119void kernel_bad_stack(struct pt_regs *regs)
2120{
2121 printk(KERN_EMERG "Bad kernel stack pointer %lx at %lx\n",
2122 regs->gpr[1], regs->nip);
2123 die("Bad kernel stack pointer", regs, SIGABRT);
2124}
Naveen N. Rao15770a12017-06-29 23:19:19 +05302125NOKPROBE_SYMBOL(kernel_bad_stack);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002126
2127void __init trap_init(void)
2128{
2129}
Geert Uytterhoeven80947e72009-05-18 02:10:05 +00002130
2131
2132#ifdef CONFIG_PPC_EMULATED_STATS
2133
2134#define WARN_EMULATED_SETUP(type) .type = { .name = #type }
2135
2136struct ppc_emulated ppc_emulated = {
2137#ifdef CONFIG_ALTIVEC
2138 WARN_EMULATED_SETUP(altivec),
2139#endif
2140 WARN_EMULATED_SETUP(dcba),
2141 WARN_EMULATED_SETUP(dcbz),
2142 WARN_EMULATED_SETUP(fp_pair),
2143 WARN_EMULATED_SETUP(isel),
2144 WARN_EMULATED_SETUP(mcrxr),
2145 WARN_EMULATED_SETUP(mfpvr),
2146 WARN_EMULATED_SETUP(multiple),
2147 WARN_EMULATED_SETUP(popcntb),
2148 WARN_EMULATED_SETUP(spe),
2149 WARN_EMULATED_SETUP(string),
Scott Wooda3821b22013-10-28 22:07:59 -05002150 WARN_EMULATED_SETUP(sync),
Geert Uytterhoeven80947e72009-05-18 02:10:05 +00002151 WARN_EMULATED_SETUP(unaligned),
2152#ifdef CONFIG_MATH_EMULATION
2153 WARN_EMULATED_SETUP(math),
Geert Uytterhoeven80947e72009-05-18 02:10:05 +00002154#endif
2155#ifdef CONFIG_VSX
2156 WARN_EMULATED_SETUP(vsx),
2157#endif
Alexey Kardashevskiyefcac652011-03-02 15:18:48 +00002158#ifdef CONFIG_PPC64
2159 WARN_EMULATED_SETUP(mfdscr),
2160 WARN_EMULATED_SETUP(mtdscr),
Anton Blanchardf83319d2014-03-28 17:01:23 +11002161 WARN_EMULATED_SETUP(lq_stq),
Michael Neuling50803322017-09-15 15:25:48 +10002162 WARN_EMULATED_SETUP(lxvw4x),
2163 WARN_EMULATED_SETUP(lxvh8x),
2164 WARN_EMULATED_SETUP(lxvd2x),
2165 WARN_EMULATED_SETUP(lxvb16x),
Alexey Kardashevskiyefcac652011-03-02 15:18:48 +00002166#endif
Geert Uytterhoeven80947e72009-05-18 02:10:05 +00002167};
2168
2169u32 ppc_warn_emulated;
2170
2171void ppc_warn_emulated_print(const char *type)
2172{
Christian Dietrich76462232011-06-04 05:36:54 +00002173 pr_warn_ratelimited("%s used emulated %s instruction\n", current->comm,
2174 type);
Geert Uytterhoeven80947e72009-05-18 02:10:05 +00002175}
2176
2177static int __init ppc_warn_emulated_init(void)
2178{
2179 struct dentry *dir, *d;
2180 unsigned int i;
2181 struct ppc_emulated_entry *entries = (void *)&ppc_emulated;
2182
2183 if (!powerpc_debugfs_root)
2184 return -ENODEV;
2185
2186 dir = debugfs_create_dir("emulated_instructions",
2187 powerpc_debugfs_root);
2188 if (!dir)
2189 return -ENOMEM;
2190
Russell Currey57ad583f2017-01-12 14:54:13 +11002191 d = debugfs_create_u32("do_warn", 0644, dir,
Geert Uytterhoeven80947e72009-05-18 02:10:05 +00002192 &ppc_warn_emulated);
2193 if (!d)
2194 goto fail;
2195
2196 for (i = 0; i < sizeof(ppc_emulated)/sizeof(*entries); i++) {
Russell Currey57ad583f2017-01-12 14:54:13 +11002197 d = debugfs_create_u32(entries[i].name, 0644, dir,
Geert Uytterhoeven80947e72009-05-18 02:10:05 +00002198 (u32 *)&entries[i].val.counter);
2199 if (!d)
2200 goto fail;
2201 }
2202
2203 return 0;
2204
2205fail:
2206 debugfs_remove_recursive(dir);
2207 return -ENOMEM;
2208}
2209
2210device_initcall(ppc_warn_emulated_init);
2211
2212#endif /* CONFIG_PPC_EMULATED_STATS */