blob: cbd3dc365193f257c02e15f625030bfa750c6e11 [file] [log] [blame]
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001/*
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002 * Copyright (C) 1995-1996 Gary Thomas (gdt@linuxppc.org)
Scott Woodfe04b112010-04-08 00:38:22 -05003 * Copyright 2007-2010 Freescale Semiconductor, Inc.
Paul Mackerras14cf11a2005-09-26 16:04:21 +10004 *
5 * This program is free software; you can redistribute it and/or
6 * modify it under the terms of the GNU General Public License
7 * as published by the Free Software Foundation; either version
8 * 2 of the License, or (at your option) any later version.
9 *
10 * Modified by Cort Dougan (cort@cs.nmt.edu)
11 * and Paul Mackerras (paulus@samba.org)
12 */
13
14/*
15 * This file handles the architecture-dependent parts of hardware exceptions
16 */
17
Paul Mackerras14cf11a2005-09-26 16:04:21 +100018#include <linux/errno.h>
19#include <linux/sched.h>
Ingo Molnarb17b0152017-02-08 18:51:35 +010020#include <linux/sched/debug.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100021#include <linux/kernel.h>
22#include <linux/mm.h>
Ram Pai99cd1302018-01-18 17:50:42 -080023#include <linux/pkeys.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100024#include <linux/stddef.h>
25#include <linux/unistd.h>
Paul Mackerras8dad3f92005-10-06 13:27:05 +100026#include <linux/ptrace.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100027#include <linux/user.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100028#include <linux/interrupt.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100029#include <linux/init.h>
Paul Gortmaker8a39b052016-08-16 10:57:34 -040030#include <linux/extable.h>
31#include <linux/module.h> /* print_modules */
Paul Mackerras8dad3f92005-10-06 13:27:05 +100032#include <linux/prctl.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100033#include <linux/delay.h>
34#include <linux/kprobes.h>
Michael Ellermancc532912005-12-04 18:39:43 +110035#include <linux/kexec.h>
Michael Hanselmann5474c122006-06-25 05:47:08 -070036#include <linux/backlight.h>
Jeremy Fitzhardinge73c9cea2006-12-08 03:30:41 -080037#include <linux/bug.h>
Christoph Hellwig1eeb66a2007-05-08 00:27:03 -070038#include <linux/kdebug.h>
Christian Dietrich76462232011-06-04 05:36:54 +000039#include <linux/ratelimit.h>
Li Zhongba12eed2013-05-13 16:16:41 +000040#include <linux/context_tracking.h>
Michael Neuling50803322017-09-15 15:25:48 +100041#include <linux/smp.h>
Nicholas Piggin35adacd2017-12-24 02:49:23 +100042#include <linux/console.h>
43#include <linux/kmsg_dump.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100044
Geert Uytterhoeven80947e72009-05-18 02:10:05 +000045#include <asm/emulated_ops.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100046#include <asm/pgtable.h>
Linus Torvalds7c0f6ba2016-12-24 11:46:01 -080047#include <linux/uaccess.h>
Michael Ellerman7644d582017-02-10 12:04:56 +110048#include <asm/debugfs.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100049#include <asm/io.h>
Paul Mackerras86417782005-10-10 22:37:57 +100050#include <asm/machdep.h>
51#include <asm/rtas.h>
David Gibsonf7f6f4f2005-10-19 14:53:32 +100052#include <asm/pmc.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100053#include <asm/reg.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100054#ifdef CONFIG_PMAC_BACKLIGHT
55#include <asm/backlight.h>
56#endif
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +100057#ifdef CONFIG_PPC64
Paul Mackerras86417782005-10-10 22:37:57 +100058#include <asm/firmware.h>
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +100059#include <asm/processor.h>
Michael Neuling6ce6c622013-05-26 18:09:39 +000060#include <asm/tm.h>
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +100061#endif
David Wilderc0ce7d02006-06-23 15:29:34 -070062#include <asm/kexec.h>
Kumar Gala16c57b32009-02-10 20:10:44 +000063#include <asm/ppc-opcode.h>
Shaohui Xiecce1f102010-11-18 14:57:32 +080064#include <asm/rio.h>
Mahesh Salgaonkarebaeb5a2012-02-16 01:14:45 +000065#include <asm/fadump.h>
David Howellsae3a1972012-03-28 18:30:02 +010066#include <asm/switch_to.h>
Michael Neulingf54db642013-02-13 16:21:39 +000067#include <asm/tm.h>
David Howellsae3a1972012-03-28 18:30:02 +010068#include <asm/debug.h>
Daniel Axtens42f5b4c2016-05-18 11:16:50 +100069#include <asm/asm-prototypes.h>
Mahesh Salgaonkarfd7bacb2016-05-15 09:44:26 +053070#include <asm/hmi.h>
Hongtao Jia4e0e3432013-04-28 13:20:08 +080071#include <sysdev/fsl_pci.h>
Naveen N. Rao6cc89ba2016-11-21 22:36:41 +053072#include <asm/kprobes.h>
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +100073
Thiago Jung Bauermannda665882016-11-29 23:45:50 +110074#if defined(CONFIG_DEBUGGER) || defined(CONFIG_KEXEC_CORE)
Anton Blanchard5be34922010-01-12 00:50:14 +000075int (*__debugger)(struct pt_regs *regs) __read_mostly;
76int (*__debugger_ipi)(struct pt_regs *regs) __read_mostly;
77int (*__debugger_bpt)(struct pt_regs *regs) __read_mostly;
78int (*__debugger_sstep)(struct pt_regs *regs) __read_mostly;
79int (*__debugger_iabr_match)(struct pt_regs *regs) __read_mostly;
Michael Neuling9422de32012-12-20 14:06:44 +000080int (*__debugger_break_match)(struct pt_regs *regs) __read_mostly;
Anton Blanchard5be34922010-01-12 00:50:14 +000081int (*__debugger_fault_handler)(struct pt_regs *regs) __read_mostly;
Paul Mackerras14cf11a2005-09-26 16:04:21 +100082
83EXPORT_SYMBOL(__debugger);
84EXPORT_SYMBOL(__debugger_ipi);
85EXPORT_SYMBOL(__debugger_bpt);
86EXPORT_SYMBOL(__debugger_sstep);
87EXPORT_SYMBOL(__debugger_iabr_match);
Michael Neuling9422de32012-12-20 14:06:44 +000088EXPORT_SYMBOL(__debugger_break_match);
Paul Mackerras14cf11a2005-09-26 16:04:21 +100089EXPORT_SYMBOL(__debugger_fault_handler);
90#endif
91
Michael Neuling8b3c34c2013-02-13 16:21:32 +000092/* Transactional Memory trap debug */
93#ifdef TM_DEBUG_SW
94#define TM_DEBUG(x...) printk(KERN_INFO x)
95#else
96#define TM_DEBUG(x...) do { } while(0)
97#endif
98
Paul Mackerras14cf11a2005-09-26 16:04:21 +100099/*
100 * Trap & Exception support
101 */
102
anton@samba.org6031d9d2007-03-20 20:38:12 -0500103#ifdef CONFIG_PMAC_BACKLIGHT
104static void pmac_backlight_unblank(void)
105{
106 mutex_lock(&pmac_backlight_mutex);
107 if (pmac_backlight) {
108 struct backlight_properties *props;
109
110 props = &pmac_backlight->props;
111 props->brightness = props->max_brightness;
112 props->power = FB_BLANK_UNBLANK;
113 backlight_update_status(pmac_backlight);
114 }
115 mutex_unlock(&pmac_backlight_mutex);
116}
117#else
118static inline void pmac_backlight_unblank(void) { }
119#endif
120
Nicholas Piggin6fcd6ba2017-07-19 16:59:11 +1000121/*
122 * If oops/die is expected to crash the machine, return true here.
123 *
124 * This should not be expected to be 100% accurate, there may be
125 * notifiers registered or other unexpected conditions that may bring
126 * down the kernel. Or if the current process in the kernel is holding
127 * locks or has other critical state, the kernel may become effectively
128 * unusable anyway.
129 */
130bool die_will_crash(void)
131{
132 if (should_fadump_crash())
133 return true;
134 if (kexec_should_crash(current))
135 return true;
136 if (in_interrupt() || panic_on_oops ||
137 !current->pid || is_global_init(current))
138 return true;
139
140 return false;
141}
142
Anton Blanchard760ca4d2011-11-30 00:23:13 +0000143static arch_spinlock_t die_lock = __ARCH_SPIN_LOCK_UNLOCKED;
144static int die_owner = -1;
145static unsigned int die_nest_count;
146static int die_counter;
147
Nicholas Piggin35adacd2017-12-24 02:49:23 +1000148extern void panic_flush_kmsg_start(void)
149{
150 /*
151 * These are mostly taken from kernel/panic.c, but tries to do
152 * relatively minimal work. Don't use delay functions (TB may
153 * be broken), don't crash dump (need to set a firmware log),
154 * don't run notifiers. We do want to get some information to
155 * Linux console.
156 */
157 console_verbose();
158 bust_spinlocks(1);
159}
160
161extern void panic_flush_kmsg_end(void)
162{
163 printk_safe_flush_on_panic();
164 kmsg_dump(KMSG_DUMP_PANIC);
165 bust_spinlocks(0);
166 debug_locks_off();
167 console_flush_on_panic();
168}
169
Nicholas Piggin03465f82016-09-16 20:48:08 +1000170static unsigned long oops_begin(struct pt_regs *regs)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000171{
Anton Blanchard760ca4d2011-11-30 00:23:13 +0000172 int cpu;
anton@samba.org34c2a142007-03-20 20:38:13 -0500173 unsigned long flags;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000174
anton@samba.org293e4682007-03-20 20:38:11 -0500175 oops_enter();
176
Anton Blanchard760ca4d2011-11-30 00:23:13 +0000177 /* racy, but better than risking deadlock. */
178 raw_local_irq_save(flags);
179 cpu = smp_processor_id();
180 if (!arch_spin_trylock(&die_lock)) {
181 if (cpu == die_owner)
182 /* nested oops. should stop eventually */;
183 else
184 arch_spin_lock(&die_lock);
anton@samba.org34c2a142007-03-20 20:38:13 -0500185 }
Anton Blanchard760ca4d2011-11-30 00:23:13 +0000186 die_nest_count++;
187 die_owner = cpu;
188 console_verbose();
189 bust_spinlocks(1);
190 if (machine_is(powermac))
191 pmac_backlight_unblank();
192 return flags;
193}
Nicholas Piggin03465f82016-09-16 20:48:08 +1000194NOKPROBE_SYMBOL(oops_begin);
Michael Hanselmann5474c122006-06-25 05:47:08 -0700195
Nicholas Piggin03465f82016-09-16 20:48:08 +1000196static void oops_end(unsigned long flags, struct pt_regs *regs,
Anton Blanchard760ca4d2011-11-30 00:23:13 +0000197 int signr)
198{
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000199 bust_spinlocks(0);
Rusty Russell373d4d02013-01-21 17:17:39 +1030200 add_taint(TAINT_DIE, LOCKDEP_NOW_UNRELIABLE);
Anton Blanchard760ca4d2011-11-30 00:23:13 +0000201 die_nest_count--;
Anton Blanchard58154c82011-11-30 00:23:09 +0000202 oops_exit();
203 printk("\n");
Nicholas Piggin7458e8b2016-11-08 23:14:45 +1100204 if (!die_nest_count) {
Anton Blanchard760ca4d2011-11-30 00:23:13 +0000205 /* Nest count reaches zero, release the lock. */
Nicholas Piggin7458e8b2016-11-08 23:14:45 +1100206 die_owner = -1;
Anton Blanchard760ca4d2011-11-30 00:23:13 +0000207 arch_spin_unlock(&die_lock);
Nicholas Piggin7458e8b2016-11-08 23:14:45 +1100208 }
Anton Blanchard760ca4d2011-11-30 00:23:13 +0000209 raw_local_irq_restore(flags);
David Wilderc0ce7d02006-06-23 15:29:34 -0700210
Nicholas Piggind40b6762018-03-27 01:01:16 +1000211 /*
212 * system_reset_excption handles debugger, crash dump, panic, for 0x100
213 */
214 if (TRAP(regs) == 0x100)
215 return;
216
Mahesh Salgaonkarebaeb5a2012-02-16 01:14:45 +0000217 crash_fadump(regs, "die oops");
218
Nicholas Piggin4388c9b2017-07-05 13:56:27 +1000219 if (kexec_should_crash(current))
David Wilderc0ce7d02006-06-23 15:29:34 -0700220 crash_kexec(regs);
Anton Blanchard9b00ac02011-11-30 00:23:10 +0000221
Anton Blanchard760ca4d2011-11-30 00:23:13 +0000222 if (!signr)
223 return;
224
Anton Blanchard58154c82011-11-30 00:23:09 +0000225 /*
226 * While our oops output is serialised by a spinlock, output
227 * from panic() called below can race and corrupt it. If we
228 * know we are going to panic, delay for 1 second so we have a
229 * chance to get clean backtraces from all CPUs that are oopsing.
230 */
231 if (in_interrupt() || panic_on_oops || !current->pid ||
232 is_global_init(current)) {
233 mdelay(MSEC_PER_SEC);
234 }
235
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000236 if (in_interrupt())
237 panic("Fatal exception in interrupt");
Hormscea6a4b2006-07-30 03:03:34 -0700238 if (panic_on_oops)
Horms012c4372006-08-13 23:24:22 -0700239 panic("Fatal exception");
Anton Blanchard760ca4d2011-11-30 00:23:13 +0000240 do_exit(signr);
241}
Nicholas Piggin03465f82016-09-16 20:48:08 +1000242NOKPROBE_SYMBOL(oops_end);
Hormscea6a4b2006-07-30 03:03:34 -0700243
Nicholas Piggin03465f82016-09-16 20:48:08 +1000244static int __die(const char *str, struct pt_regs *regs, long err)
Anton Blanchard760ca4d2011-11-30 00:23:13 +0000245{
246 printk("Oops: %s, sig: %ld [#%d]\n", str, err, ++die_counter);
Michael Ellerman2e82ca32017-08-23 23:56:21 +1000247
248 if (IS_ENABLED(CONFIG_CPU_LITTLE_ENDIAN))
249 printk("LE ");
250 else
251 printk("BE ");
252
Michael Ellerman1c56cd82017-08-23 23:56:22 +1000253 if (IS_ENABLED(CONFIG_PREEMPT))
254 pr_cont("PREEMPT ");
255
256 if (IS_ENABLED(CONFIG_SMP))
257 pr_cont("SMP NR_CPUS=%d ", NR_CPUS);
258
Joonsoo Kime7df0d82016-03-17 14:17:59 -0700259 if (debug_pagealloc_enabled())
Michael Ellerman72c0d9e2017-08-23 23:56:20 +1000260 pr_cont("DEBUG_PAGEALLOC ");
Michael Ellerman1c56cd82017-08-23 23:56:22 +1000261
262 if (IS_ENABLED(CONFIG_NUMA))
263 pr_cont("NUMA ");
264
Michael Ellerman72c0d9e2017-08-23 23:56:20 +1000265 pr_cont("%s\n", ppc_md.name ? ppc_md.name : "");
Anton Blanchard760ca4d2011-11-30 00:23:13 +0000266
267 if (notify_die(DIE_OOPS, str, regs, err, 255, SIGSEGV) == NOTIFY_STOP)
268 return 1;
269
270 print_modules();
271 show_regs(regs);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000272
273 return 0;
274}
Nicholas Piggin03465f82016-09-16 20:48:08 +1000275NOKPROBE_SYMBOL(__die);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000276
Anton Blanchard760ca4d2011-11-30 00:23:13 +0000277void die(const char *str, struct pt_regs *regs, long err)
278{
Nicholas Piggin6f44b202016-11-08 23:14:44 +1100279 unsigned long flags;
Anton Blanchard760ca4d2011-11-30 00:23:13 +0000280
Nicholas Piggind40b6762018-03-27 01:01:16 +1000281 /*
282 * system_reset_excption handles debugger, crash dump, panic, for 0x100
283 */
284 if (TRAP(regs) != 0x100) {
285 if (debugger(regs))
286 return;
287 }
Nicholas Piggin6f44b202016-11-08 23:14:44 +1100288
289 flags = oops_begin(regs);
Anton Blanchard760ca4d2011-11-30 00:23:13 +0000290 if (__die(str, regs, err))
291 err = 0;
292 oops_end(flags, regs, err);
293}
Naveen N. Rao15770a12017-06-29 23:19:19 +0530294NOKPROBE_SYMBOL(die);
Anton Blanchard760ca4d2011-11-30 00:23:13 +0000295
Oleg Nesterov25baa352009-12-15 16:47:18 -0800296void user_single_step_siginfo(struct task_struct *tsk,
297 struct pt_regs *regs, siginfo_t *info)
298{
Oleg Nesterov25baa352009-12-15 16:47:18 -0800299 info->si_signo = SIGTRAP;
300 info->si_code = TRAP_TRACE;
301 info->si_addr = (void __user *)regs->nip;
302}
303
Murilo Opsfelder Araujo658b0f92018-08-01 18:33:15 -0300304static void show_signal_msg(int signr, struct pt_regs *regs, int code,
305 unsigned long addr)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000306{
Olof Johanssond0c3d532007-10-12 10:20:07 +1000307 const char fmt32[] = KERN_INFO "%s[%d]: unhandled signal %d " \
Murilo Opsfelder Araujo658b0f92018-08-01 18:33:15 -0300308 "at %08lx nip %08lx lr %08lx code %x\n";
Olof Johanssond0c3d532007-10-12 10:20:07 +1000309 const char fmt64[] = KERN_INFO "%s[%d]: unhandled signal %d " \
Murilo Opsfelder Araujo658b0f92018-08-01 18:33:15 -0300310 "at %016lx nip %016lx lr %016lx code %x\n";
Anton Blanchard760ca4d2011-11-30 00:23:13 +0000311
312 if (show_unhandled_signals && unhandled_signal(current, signr)) {
Christian Dietrich76462232011-06-04 05:36:54 +0000313 printk_ratelimited(regs->msr & MSR_64BIT ? fmt64 : fmt32,
314 current->comm, current->pid, signr,
315 addr, regs->nip, regs->link, code);
316 }
Murilo Opsfelder Araujo658b0f92018-08-01 18:33:15 -0300317}
318
319void _exception_pkey(int signr, struct pt_regs *regs, int code,
320 unsigned long addr, int key)
321{
322 siginfo_t info;
323
324 if (!user_mode(regs)) {
325 die("Exception in kernel mode", regs, signr);
326 return;
327 }
328
329 show_signal_msg(signr, regs, code, addr);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000330
Benjamin Herrenschmidta3512b22012-05-08 13:38:50 +1000331 if (arch_irqs_disabled() && !arch_irq_disabled_regs(regs))
Benjamin Herrenschmidt9f2f79e2012-03-01 15:47:44 +1100332 local_irq_enable();
333
Ananth N Mavinakayanahalli41ab5262012-08-23 21:27:09 +0000334 current->thread.trap_nr = code;
Thiago Jung Bauermannc5cc1f42018-01-18 17:50:43 -0800335
336 /*
337 * Save all the pkey registers AMR/IAMR/UAMOR. Eg: Core dumps need
338 * to capture the content, if the task gets killed.
339 */
340 thread_pkey_regs_save(&current->thread);
341
Eric W. Biederman3eb0f512018-04-17 15:26:37 -0500342 clear_siginfo(&info);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000343 info.si_signo = signr;
344 info.si_code = code;
345 info.si_addr = (void __user *) addr;
Ram Pai99cd1302018-01-18 17:50:42 -0800346 info.si_pkey = key;
347
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000348 force_sig_info(signr, &info, current);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000349}
350
Ram Pai99cd1302018-01-18 17:50:42 -0800351void _exception(int signr, struct pt_regs *regs, int code, unsigned long addr)
352{
353 _exception_pkey(signr, regs, code, addr, 0);
354}
355
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000356void system_reset_exception(struct pt_regs *regs)
357{
Nicholas Piggin2b4f3ac2016-12-20 04:30:07 +1000358 /*
359 * Avoid crashes in case of nested NMI exceptions. Recoverability
360 * is determined by RI and in_nmi
361 */
362 bool nested = in_nmi();
363 if (!nested)
364 nmi_enter();
365
Nicholas Pigginca41ad42017-08-01 22:00:53 +1000366 __this_cpu_inc(irq_stat.sreset_irqs);
367
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000368 /* See if any machine dependent calls */
Arnd Bergmannc902be72006-01-04 19:55:53 +0000369 if (ppc_md.system_reset_exception) {
370 if (ppc_md.system_reset_exception(regs))
Nicholas Pigginc4f3b522016-12-20 04:30:05 +1000371 goto out;
Arnd Bergmannc902be72006-01-04 19:55:53 +0000372 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000373
Nicholas Piggin4388c9b2017-07-05 13:56:27 +1000374 if (debugger(regs))
375 goto out;
376
377 /*
378 * A system reset is a request to dump, so we always send
379 * it through the crashdump code (if fadump or kdump are
380 * registered).
381 */
382 crash_fadump(regs, "System Reset");
383
384 crash_kexec(regs);
385
386 /*
387 * We aren't the primary crash CPU. We need to send it
388 * to a holding pattern to avoid it ending up in the panic
389 * code.
390 */
391 crash_kexec_secondary(regs);
392
393 /*
394 * No debugger or crash dump registered, print logs then
395 * panic.
396 */
Nicholas Piggin4552d122017-12-24 02:49:22 +1000397 die("System Reset", regs, SIGABRT);
Nicholas Piggin4388c9b2017-07-05 13:56:27 +1000398
399 mdelay(2*MSEC_PER_SEC); /* Wait a little while for others to print */
400 add_taint(TAINT_DIE, LOCKDEP_NOW_UNRELIABLE);
401 nmi_panic(regs, "System Reset");
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000402
Nicholas Pigginc4f3b522016-12-20 04:30:05 +1000403out:
404#ifdef CONFIG_PPC_BOOK3S_64
405 BUG_ON(get_paca()->in_nmi == 0);
406 if (get_paca()->in_nmi > 1)
Nicholas Piggin4388c9b2017-07-05 13:56:27 +1000407 nmi_panic(regs, "Unrecoverable nested System Reset");
Nicholas Pigginc4f3b522016-12-20 04:30:05 +1000408#endif
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000409 /* Must die if the interrupt is not recoverable */
410 if (!(regs->msr & MSR_RI))
Nicholas Piggin4388c9b2017-07-05 13:56:27 +1000411 nmi_panic(regs, "Unrecoverable System Reset");
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000412
Nicholas Piggin2b4f3ac2016-12-20 04:30:07 +1000413 if (!nested)
414 nmi_exit();
415
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000416 /* What should we do here? We could issue a shutdown or hard reset. */
417}
Mahesh Salgaonkar1e9b4502013-10-30 20:04:08 +0530418
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000419/*
420 * I/O accesses can cause machine checks on powermacs.
421 * Check if the NIP corresponds to the address of a sync
422 * instruction for which there is an entry in the exception
423 * table.
424 * Note that the 601 only takes a machine check on TEA
425 * (transfer error ack) signal assertion, and does not
426 * set any of the top 16 bits of SRR1.
427 * -- paulus.
428 */
429static inline int check_io_access(struct pt_regs *regs)
430{
Benjamin Herrenschmidt68a64352006-11-13 09:27:39 +1100431#ifdef CONFIG_PPC32
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000432 unsigned long msr = regs->msr;
433 const struct exception_table_entry *entry;
434 unsigned int *nip = (unsigned int *)regs->nip;
435
436 if (((msr & 0xffff0000) == 0 || (msr & (0x80000 | 0x40000)))
437 && (entry = search_exception_tables(regs->nip)) != NULL) {
438 /*
439 * Check that it's a sync instruction, or somewhere
440 * in the twi; isync; nop sequence that inb/inw/inl uses.
441 * As the address is in the exception table
442 * we should be able to read the instr there.
443 * For the debug message, we look at the preceding
444 * load or store.
445 */
Christophe Leroyddc6cd02016-05-17 14:01:39 +0200446 if (*nip == PPC_INST_NOP)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000447 nip -= 2;
Christophe Leroyddc6cd02016-05-17 14:01:39 +0200448 else if (*nip == PPC_INST_ISYNC)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000449 --nip;
Christophe Leroyddc6cd02016-05-17 14:01:39 +0200450 if (*nip == PPC_INST_SYNC || (*nip >> 26) == OP_TRAP) {
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000451 unsigned int rb;
452
453 --nip;
454 rb = (*nip >> 11) & 0x1f;
455 printk(KERN_DEBUG "%s bad port %lx at %p\n",
456 (*nip & 0x100)? "OUT to": "IN from",
457 regs->gpr[rb] - _IO_BASE, nip);
458 regs->msr |= MSR_RI;
Nicholas Piggin61a92f72016-10-14 16:47:31 +1100459 regs->nip = extable_fixup(entry);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000460 return 1;
461 }
462 }
Benjamin Herrenschmidt68a64352006-11-13 09:27:39 +1100463#endif /* CONFIG_PPC32 */
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000464 return 0;
465}
466
Dave Kleikamp172ae2e2010-02-08 11:50:57 +0000467#ifdef CONFIG_PPC_ADV_DEBUG_REGS
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000468/* On 4xx, the reason for the machine check or program exception
469 is in the ESR. */
470#define get_reason(regs) ((regs)->dsisr)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000471#define REASON_FP ESR_FP
472#define REASON_ILLEGAL (ESR_PIL | ESR_PUO)
473#define REASON_PRIVILEGED ESR_PPR
474#define REASON_TRAP ESR_PTR
475
476/* single-step stuff */
Bharat Bhushan51ae8d42013-07-04 11:45:46 +0530477#define single_stepping(regs) (current->thread.debug.dbcr0 & DBCR0_IC)
478#define clear_single_step(regs) (current->thread.debug.dbcr0 &= ~DBCR0_IC)
Matt Evans0e524e72018-03-26 17:55:21 +0100479#define clear_br_trace(regs) do {} while(0)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000480#else
481/* On non-4xx, the reason for the machine check or program
482 exception is in the MSR. */
483#define get_reason(regs) ((regs)->msr)
Michael Ellermand30a5a52017-08-08 16:39:25 +1000484#define REASON_TM SRR1_PROGTM
485#define REASON_FP SRR1_PROGFPE
486#define REASON_ILLEGAL SRR1_PROGILL
487#define REASON_PRIVILEGED SRR1_PROGPRIV
488#define REASON_TRAP SRR1_PROGTRAP
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000489
490#define single_stepping(regs) ((regs)->msr & MSR_SE)
491#define clear_single_step(regs) ((regs)->msr &= ~MSR_SE)
Matt Evans0e524e72018-03-26 17:55:21 +0100492#define clear_br_trace(regs) ((regs)->msr &= ~MSR_BE)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000493#endif
494
Michael Ellerman0d0935b2017-08-08 16:39:21 +1000495#if defined(CONFIG_E500)
Scott Woodfe04b112010-04-08 00:38:22 -0500496int machine_check_e500mc(struct pt_regs *regs)
497{
498 unsigned long mcsr = mfspr(SPRN_MCSR);
Matt Webera4e89ff2017-06-28 11:14:29 -0500499 unsigned long pvr = mfspr(SPRN_PVR);
Scott Woodfe04b112010-04-08 00:38:22 -0500500 unsigned long reason = mcsr;
501 int recoverable = 1;
502
Scott Wood82a9a482011-06-16 14:09:17 -0500503 if (reason & MCSR_LD) {
Shaohui Xiecce1f102010-11-18 14:57:32 +0800504 recoverable = fsl_rio_mcheck_exception(regs);
505 if (recoverable == 1)
506 goto silent_out;
507 }
508
Scott Woodfe04b112010-04-08 00:38:22 -0500509 printk("Machine check in kernel mode.\n");
510 printk("Caused by (from MCSR=%lx): ", reason);
511
512 if (reason & MCSR_MCP)
513 printk("Machine Check Signal\n");
514
515 if (reason & MCSR_ICPERR) {
516 printk("Instruction Cache Parity Error\n");
517
518 /*
519 * This is recoverable by invalidating the i-cache.
520 */
521 mtspr(SPRN_L1CSR1, mfspr(SPRN_L1CSR1) | L1CSR1_ICFI);
522 while (mfspr(SPRN_L1CSR1) & L1CSR1_ICFI)
523 ;
524
525 /*
526 * This will generally be accompanied by an instruction
527 * fetch error report -- only treat MCSR_IF as fatal
528 * if it wasn't due to an L1 parity error.
529 */
530 reason &= ~MCSR_IF;
531 }
532
533 if (reason & MCSR_DCPERR_MC) {
534 printk("Data Cache Parity Error\n");
Kumar Gala37caf9f2011-08-27 06:14:23 -0500535
536 /*
537 * In write shadow mode we auto-recover from the error, but it
538 * may still get logged and cause a machine check. We should
539 * only treat the non-write shadow case as non-recoverable.
540 */
Matt Webera4e89ff2017-06-28 11:14:29 -0500541 /* On e6500 core, L1 DCWS (Data cache write shadow mode) bit
542 * is not implemented but L1 data cache always runs in write
543 * shadow mode. Hence on data cache parity errors HW will
544 * automatically invalidate the L1 Data Cache.
545 */
546 if (PVR_VER(pvr) != PVR_VER_E6500) {
547 if (!(mfspr(SPRN_L1CSR2) & L1CSR2_DCWS))
548 recoverable = 0;
549 }
Scott Woodfe04b112010-04-08 00:38:22 -0500550 }
551
552 if (reason & MCSR_L2MMU_MHIT) {
553 printk("Hit on multiple TLB entries\n");
554 recoverable = 0;
555 }
556
557 if (reason & MCSR_NMI)
558 printk("Non-maskable interrupt\n");
559
560 if (reason & MCSR_IF) {
561 printk("Instruction Fetch Error Report\n");
562 recoverable = 0;
563 }
564
565 if (reason & MCSR_LD) {
566 printk("Load Error Report\n");
567 recoverable = 0;
568 }
569
570 if (reason & MCSR_ST) {
571 printk("Store Error Report\n");
572 recoverable = 0;
573 }
574
575 if (reason & MCSR_LDG) {
576 printk("Guarded Load Error Report\n");
577 recoverable = 0;
578 }
579
580 if (reason & MCSR_TLBSYNC)
581 printk("Simultaneous tlbsync operations\n");
582
583 if (reason & MCSR_BSL2_ERR) {
584 printk("Level 2 Cache Error\n");
585 recoverable = 0;
586 }
587
588 if (reason & MCSR_MAV) {
589 u64 addr;
590
591 addr = mfspr(SPRN_MCAR);
592 addr |= (u64)mfspr(SPRN_MCARU) << 32;
593
594 printk("Machine Check %s Address: %#llx\n",
595 reason & MCSR_MEA ? "Effective" : "Physical", addr);
596 }
597
Shaohui Xiecce1f102010-11-18 14:57:32 +0800598silent_out:
Scott Woodfe04b112010-04-08 00:38:22 -0500599 mtspr(SPRN_MCSR, mcsr);
600 return mfspr(SPRN_MCSR) == 0 && recoverable;
601}
602
Benjamin Herrenschmidt47c0bd12007-12-21 15:39:21 +1100603int machine_check_e500(struct pt_regs *regs)
604{
Michael Ellerman42bff232017-08-08 16:39:22 +1000605 unsigned long reason = mfspr(SPRN_MCSR);
Benjamin Herrenschmidt47c0bd12007-12-21 15:39:21 +1100606
Shaohui Xiecce1f102010-11-18 14:57:32 +0800607 if (reason & MCSR_BUS_RBERR) {
608 if (fsl_rio_mcheck_exception(regs))
609 return 1;
Hongtao Jia4e0e3432013-04-28 13:20:08 +0800610 if (fsl_pci_mcheck_exception(regs))
611 return 1;
Shaohui Xiecce1f102010-11-18 14:57:32 +0800612 }
613
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000614 printk("Machine check in kernel mode.\n");
615 printk("Caused by (from MCSR=%lx): ", reason);
616
617 if (reason & MCSR_MCP)
618 printk("Machine Check Signal\n");
619 if (reason & MCSR_ICPERR)
620 printk("Instruction Cache Parity Error\n");
621 if (reason & MCSR_DCP_PERR)
622 printk("Data Cache Push Parity Error\n");
623 if (reason & MCSR_DCPERR)
624 printk("Data Cache Parity Error\n");
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000625 if (reason & MCSR_BUS_IAERR)
626 printk("Bus - Instruction Address Error\n");
627 if (reason & MCSR_BUS_RAERR)
628 printk("Bus - Read Address Error\n");
629 if (reason & MCSR_BUS_WAERR)
630 printk("Bus - Write Address Error\n");
631 if (reason & MCSR_BUS_IBERR)
632 printk("Bus - Instruction Data Error\n");
633 if (reason & MCSR_BUS_RBERR)
634 printk("Bus - Read Data Bus Error\n");
635 if (reason & MCSR_BUS_WBERR)
Wladislav Wiebec1528332014-06-17 15:30:53 +0200636 printk("Bus - Write Data Bus Error\n");
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000637 if (reason & MCSR_BUS_IPERR)
638 printk("Bus - Instruction Parity Error\n");
639 if (reason & MCSR_BUS_RPERR)
640 printk("Bus - Read Parity Error\n");
Benjamin Herrenschmidt47c0bd12007-12-21 15:39:21 +1100641
642 return 0;
643}
Kumar Gala4490c062010-10-08 08:32:11 -0500644
645int machine_check_generic(struct pt_regs *regs)
646{
647 return 0;
648}
Benjamin Herrenschmidt47c0bd12007-12-21 15:39:21 +1100649#elif defined(CONFIG_E200)
650int machine_check_e200(struct pt_regs *regs)
651{
Michael Ellerman42bff232017-08-08 16:39:22 +1000652 unsigned long reason = mfspr(SPRN_MCSR);
Benjamin Herrenschmidt47c0bd12007-12-21 15:39:21 +1100653
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000654 printk("Machine check in kernel mode.\n");
655 printk("Caused by (from MCSR=%lx): ", reason);
656
657 if (reason & MCSR_MCP)
658 printk("Machine Check Signal\n");
659 if (reason & MCSR_CP_PERR)
660 printk("Cache Push Parity Error\n");
661 if (reason & MCSR_CPERR)
662 printk("Cache Parity Error\n");
663 if (reason & MCSR_EXCP_ERR)
664 printk("ISI, ITLB, or Bus Error on first instruction fetch for an exception handler\n");
665 if (reason & MCSR_BUS_IRERR)
666 printk("Bus - Read Bus Error on instruction fetch\n");
667 if (reason & MCSR_BUS_DRERR)
668 printk("Bus - Read Bus Error on data load\n");
669 if (reason & MCSR_BUS_WRERR)
670 printk("Bus - Write Bus Error on buffered store or cache line push\n");
Benjamin Herrenschmidt47c0bd12007-12-21 15:39:21 +1100671
672 return 0;
673}
Michael Ellerman7f3f8192017-08-08 16:39:23 +1000674#elif defined(CONFIG_PPC32)
Benjamin Herrenschmidt47c0bd12007-12-21 15:39:21 +1100675int machine_check_generic(struct pt_regs *regs)
676{
Michael Ellerman42bff232017-08-08 16:39:22 +1000677 unsigned long reason = regs->msr;
Benjamin Herrenschmidt47c0bd12007-12-21 15:39:21 +1100678
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000679 printk("Machine check in kernel mode.\n");
680 printk("Caused by (from SRR1=%lx): ", reason);
681 switch (reason & 0x601F0000) {
682 case 0x80000:
683 printk("Machine check signal\n");
684 break;
685 case 0: /* for 601 */
686 case 0x40000:
687 case 0x140000: /* 7450 MSS error and TEA */
688 printk("Transfer error ack signal\n");
689 break;
690 case 0x20000:
691 printk("Data parity error signal\n");
692 break;
693 case 0x10000:
694 printk("Address parity error signal\n");
695 break;
696 case 0x20000000:
697 printk("L1 Data Cache error\n");
698 break;
699 case 0x40000000:
700 printk("L1 Instruction Cache error\n");
701 break;
702 case 0x00100000:
703 printk("L2 data cache parity error\n");
704 break;
705 default:
706 printk("Unknown values in msr\n");
707 }
Olof Johansson75918a42007-09-21 05:11:20 +1000708 return 0;
709}
Benjamin Herrenschmidt47c0bd12007-12-21 15:39:21 +1100710#endif /* everything else */
Olof Johansson75918a42007-09-21 05:11:20 +1000711
712void machine_check_exception(struct pt_regs *regs)
713{
714 int recover = 0;
Nicholas Pigginb96672d2017-07-19 16:59:12 +1000715 bool nested = in_nmi();
716 if (!nested)
717 nmi_enter();
Olof Johansson75918a42007-09-21 05:11:20 +1000718
Nicholas Pigginf886f0f2017-08-01 22:00:51 +1000719 /* 64s accounts the mce in machine_check_early when in HVMODE */
720 if (!IS_ENABLED(CONFIG_PPC_BOOK3S_64) || !cpu_has_feature(CPU_FTR_HVMODE))
721 __this_cpu_inc(irq_stat.mce_exceptions);
Anton Blanchard89713ed2010-01-31 20:34:06 +0000722
Mahesh Salgaonkard93b0ac2017-04-18 22:08:17 +0530723 add_taint(TAINT_MACHINE_CHECK, LOCKDEP_NOW_UNRELIABLE);
724
Benjamin Herrenschmidt47c0bd12007-12-21 15:39:21 +1100725 /* See if any machine dependent calls. In theory, we would want
726 * to call the CPU first, and call the ppc_md. one if the CPU
727 * one returns a positive number. However there is existing code
728 * that assumes the board gets a first chance, so let's keep it
729 * that way for now and fix things later. --BenH.
730 */
Olof Johansson75918a42007-09-21 05:11:20 +1000731 if (ppc_md.machine_check_exception)
732 recover = ppc_md.machine_check_exception(regs);
Benjamin Herrenschmidt47c0bd12007-12-21 15:39:21 +1100733 else if (cur_cpu_spec->machine_check)
734 recover = cur_cpu_spec->machine_check(regs);
Olof Johansson75918a42007-09-21 05:11:20 +1000735
Benjamin Herrenschmidt47c0bd12007-12-21 15:39:21 +1100736 if (recover > 0)
Li Zhongba12eed2013-05-13 16:16:41 +0000737 goto bail;
Olof Johansson75918a42007-09-21 05:11:20 +1000738
Anton Blancharda4435062011-01-11 19:45:31 +0000739 if (debugger_fault_handler(regs))
Li Zhongba12eed2013-05-13 16:16:41 +0000740 goto bail;
Olof Johansson75918a42007-09-21 05:11:20 +1000741
742 if (check_io_access(regs))
Li Zhongba12eed2013-05-13 16:16:41 +0000743 goto bail;
Olof Johansson75918a42007-09-21 05:11:20 +1000744
Paul Mackerras8dad3f92005-10-06 13:27:05 +1000745 die("Machine check", regs, SIGBUS);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000746
747 /* Must die if the interrupt is not recoverable */
748 if (!(regs->msr & MSR_RI))
Nicholas Pigginb96672d2017-07-19 16:59:12 +1000749 nmi_panic(regs, "Unrecoverable Machine check");
Li Zhongba12eed2013-05-13 16:16:41 +0000750
751bail:
Nicholas Pigginb96672d2017-07-19 16:59:12 +1000752 if (!nested)
753 nmi_exit();
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000754}
755
756void SMIException(struct pt_regs *regs)
757{
758 die("System Management Interrupt", regs, SIGABRT);
759}
760
Michael Neuling50803322017-09-15 15:25:48 +1000761#ifdef CONFIG_VSX
762static void p9_hmi_special_emu(struct pt_regs *regs)
763{
764 unsigned int ra, rb, t, i, sel, instr, rc;
765 const void __user *addr;
766 u8 vbuf[16], *vdst;
767 unsigned long ea, msr, msr_mask;
768 bool swap;
769
770 if (__get_user_inatomic(instr, (unsigned int __user *)regs->nip))
771 return;
772
773 /*
774 * lxvb16x opcode: 0x7c0006d8
775 * lxvd2x opcode: 0x7c000698
776 * lxvh8x opcode: 0x7c000658
777 * lxvw4x opcode: 0x7c000618
778 */
779 if ((instr & 0xfc00073e) != 0x7c000618) {
780 pr_devel("HMI vec emu: not vector CI %i:%s[%d] nip=%016lx"
781 " instr=%08x\n",
782 smp_processor_id(), current->comm, current->pid,
783 regs->nip, instr);
784 return;
785 }
786
787 /* Grab vector registers into the task struct */
788 msr = regs->msr; /* Grab msr before we flush the bits */
789 flush_vsx_to_thread(current);
790 enable_kernel_altivec();
791
792 /*
793 * Is userspace running with a different endian (this is rare but
794 * not impossible)
795 */
796 swap = (msr & MSR_LE) != (MSR_KERNEL & MSR_LE);
797
798 /* Decode the instruction */
799 ra = (instr >> 16) & 0x1f;
800 rb = (instr >> 11) & 0x1f;
801 t = (instr >> 21) & 0x1f;
802 if (instr & 1)
803 vdst = (u8 *)&current->thread.vr_state.vr[t];
804 else
805 vdst = (u8 *)&current->thread.fp_state.fpr[t][0];
806
807 /* Grab the vector address */
808 ea = regs->gpr[rb] + (ra ? regs->gpr[ra] : 0);
809 if (is_32bit_task())
810 ea &= 0xfffffffful;
811 addr = (__force const void __user *)ea;
812
813 /* Check it */
814 if (!access_ok(VERIFY_READ, addr, 16)) {
815 pr_devel("HMI vec emu: bad access %i:%s[%d] nip=%016lx"
816 " instr=%08x addr=%016lx\n",
817 smp_processor_id(), current->comm, current->pid,
818 regs->nip, instr, (unsigned long)addr);
819 return;
820 }
821
822 /* Read the vector */
823 rc = 0;
824 if ((unsigned long)addr & 0xfUL)
825 /* unaligned case */
826 rc = __copy_from_user_inatomic(vbuf, addr, 16);
827 else
828 __get_user_atomic_128_aligned(vbuf, addr, rc);
829 if (rc) {
830 pr_devel("HMI vec emu: page fault %i:%s[%d] nip=%016lx"
831 " instr=%08x addr=%016lx\n",
832 smp_processor_id(), current->comm, current->pid,
833 regs->nip, instr, (unsigned long)addr);
834 return;
835 }
836
837 pr_devel("HMI vec emu: emulated vector CI %i:%s[%d] nip=%016lx"
838 " instr=%08x addr=%016lx\n",
839 smp_processor_id(), current->comm, current->pid, regs->nip,
840 instr, (unsigned long) addr);
841
842 /* Grab instruction "selector" */
843 sel = (instr >> 6) & 3;
844
845 /*
846 * Check to make sure the facility is actually enabled. This
847 * could happen if we get a false positive hit.
848 *
849 * lxvd2x/lxvw4x always check MSR VSX sel = 0,2
850 * lxvh8x/lxvb16x check MSR VSX or VEC depending on VSR used sel = 1,3
851 */
852 msr_mask = MSR_VSX;
853 if ((sel & 1) && (instr & 1)) /* lxvh8x & lxvb16x + VSR >= 32 */
854 msr_mask = MSR_VEC;
855 if (!(msr & msr_mask)) {
856 pr_devel("HMI vec emu: MSR fac clear %i:%s[%d] nip=%016lx"
857 " instr=%08x msr:%016lx\n",
858 smp_processor_id(), current->comm, current->pid,
859 regs->nip, instr, msr);
860 return;
861 }
862
863 /* Do logging here before we modify sel based on endian */
864 switch (sel) {
865 case 0: /* lxvw4x */
866 PPC_WARN_EMULATED(lxvw4x, regs);
867 break;
868 case 1: /* lxvh8x */
869 PPC_WARN_EMULATED(lxvh8x, regs);
870 break;
871 case 2: /* lxvd2x */
872 PPC_WARN_EMULATED(lxvd2x, regs);
873 break;
874 case 3: /* lxvb16x */
875 PPC_WARN_EMULATED(lxvb16x, regs);
876 break;
877 }
878
879#ifdef __LITTLE_ENDIAN__
880 /*
881 * An LE kernel stores the vector in the task struct as an LE
882 * byte array (effectively swapping both the components and
883 * the content of the components). Those instructions expect
884 * the components to remain in ascending address order, so we
885 * swap them back.
886 *
887 * If we are running a BE user space, the expectation is that
888 * of a simple memcpy, so forcing the emulation to look like
889 * a lxvb16x should do the trick.
890 */
891 if (swap)
892 sel = 3;
893
894 switch (sel) {
895 case 0: /* lxvw4x */
896 for (i = 0; i < 4; i++)
897 ((u32 *)vdst)[i] = ((u32 *)vbuf)[3-i];
898 break;
899 case 1: /* lxvh8x */
900 for (i = 0; i < 8; i++)
901 ((u16 *)vdst)[i] = ((u16 *)vbuf)[7-i];
902 break;
903 case 2: /* lxvd2x */
904 for (i = 0; i < 2; i++)
905 ((u64 *)vdst)[i] = ((u64 *)vbuf)[1-i];
906 break;
907 case 3: /* lxvb16x */
908 for (i = 0; i < 16; i++)
909 vdst[i] = vbuf[15-i];
910 break;
911 }
912#else /* __LITTLE_ENDIAN__ */
913 /* On a big endian kernel, a BE userspace only needs a memcpy */
914 if (!swap)
915 sel = 3;
916
917 /* Otherwise, we need to swap the content of the components */
918 switch (sel) {
919 case 0: /* lxvw4x */
920 for (i = 0; i < 4; i++)
921 ((u32 *)vdst)[i] = cpu_to_le32(((u32 *)vbuf)[i]);
922 break;
923 case 1: /* lxvh8x */
924 for (i = 0; i < 8; i++)
925 ((u16 *)vdst)[i] = cpu_to_le16(((u16 *)vbuf)[i]);
926 break;
927 case 2: /* lxvd2x */
928 for (i = 0; i < 2; i++)
929 ((u64 *)vdst)[i] = cpu_to_le64(((u64 *)vbuf)[i]);
930 break;
931 case 3: /* lxvb16x */
932 memcpy(vdst, vbuf, 16);
933 break;
934 }
935#endif /* !__LITTLE_ENDIAN__ */
936
937 /* Go to next instruction */
938 regs->nip += 4;
939}
940#endif /* CONFIG_VSX */
941
Mahesh Salgaonkar0869b6f2014-07-29 18:40:01 +0530942void handle_hmi_exception(struct pt_regs *regs)
943{
944 struct pt_regs *old_regs;
945
946 old_regs = set_irq_regs(regs);
947 irq_enter();
948
Michael Neuling50803322017-09-15 15:25:48 +1000949#ifdef CONFIG_VSX
950 /* Real mode flagged P9 special emu is needed */
951 if (local_paca->hmi_p9_special_emu) {
952 local_paca->hmi_p9_special_emu = 0;
953
954 /*
955 * We don't want to take page faults while doing the
956 * emulation, we just replay the instruction if necessary.
957 */
958 pagefault_disable();
959 p9_hmi_special_emu(regs);
960 pagefault_enable();
961 }
962#endif /* CONFIG_VSX */
963
Mahesh Salgaonkar0869b6f2014-07-29 18:40:01 +0530964 if (ppc_md.handle_hmi_exception)
965 ppc_md.handle_hmi_exception(regs);
966
967 irq_exit();
968 set_irq_regs(old_regs);
969}
970
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +1000971void unknown_exception(struct pt_regs *regs)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000972{
Li Zhongba12eed2013-05-13 16:16:41 +0000973 enum ctx_state prev_state = exception_enter();
974
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000975 printk("Bad trap at PC: %lx, SR: %lx, vector=%lx\n",
976 regs->nip, regs->msr, regs->trap);
977
Eric W. Biedermane821fa422018-04-17 17:10:34 -0500978 _exception(SIGTRAP, regs, TRAP_UNK, 0);
Li Zhongba12eed2013-05-13 16:16:41 +0000979
980 exception_exit(prev_state);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000981}
982
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +1000983void instruction_breakpoint_exception(struct pt_regs *regs)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000984{
Li Zhongba12eed2013-05-13 16:16:41 +0000985 enum ctx_state prev_state = exception_enter();
986
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000987 if (notify_die(DIE_IABR_MATCH, "iabr_match", regs, 5,
988 5, SIGTRAP) == NOTIFY_STOP)
Li Zhongba12eed2013-05-13 16:16:41 +0000989 goto bail;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000990 if (debugger_iabr_match(regs))
Li Zhongba12eed2013-05-13 16:16:41 +0000991 goto bail;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000992 _exception(SIGTRAP, regs, TRAP_BRKPT, regs->nip);
Li Zhongba12eed2013-05-13 16:16:41 +0000993
994bail:
995 exception_exit(prev_state);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000996}
997
998void RunModeException(struct pt_regs *regs)
999{
Eric W. Biedermane821fa422018-04-17 17:10:34 -05001000 _exception(SIGTRAP, regs, TRAP_UNK, 0);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001001}
1002
Nicholas Piggin03465f82016-09-16 20:48:08 +10001003void single_step_exception(struct pt_regs *regs)
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001004{
Li Zhongba12eed2013-05-13 16:16:41 +00001005 enum ctx_state prev_state = exception_enter();
1006
K.Prasad2538c2d2010-06-15 11:35:31 +05301007 clear_single_step(regs);
Matt Evans0e524e72018-03-26 17:55:21 +01001008 clear_br_trace(regs);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001009
Naveen N. Rao6cc89ba2016-11-21 22:36:41 +05301010 if (kprobe_post_handler(regs))
1011 return;
1012
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001013 if (notify_die(DIE_SSTEP, "single_step", regs, 5,
1014 5, SIGTRAP) == NOTIFY_STOP)
Li Zhongba12eed2013-05-13 16:16:41 +00001015 goto bail;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001016 if (debugger_sstep(regs))
Li Zhongba12eed2013-05-13 16:16:41 +00001017 goto bail;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001018
1019 _exception(SIGTRAP, regs, TRAP_TRACE, regs->nip);
Li Zhongba12eed2013-05-13 16:16:41 +00001020
1021bail:
1022 exception_exit(prev_state);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001023}
Nicholas Piggin03465f82016-09-16 20:48:08 +10001024NOKPROBE_SYMBOL(single_step_exception);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001025
1026/*
1027 * After we have successfully emulated an instruction, we have to
1028 * check if the instruction was being single-stepped, and if so,
1029 * pretend we got a single-step exception. This was pointed out
1030 * by Kumar Gala. -- paulus
1031 */
Paul Mackerras8dad3f92005-10-06 13:27:05 +10001032static void emulate_single_step(struct pt_regs *regs)
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001033{
K.Prasad2538c2d2010-06-15 11:35:31 +05301034 if (single_stepping(regs))
1035 single_step_exception(regs);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001036}
1037
Kumar Gala5fad2932007-02-07 01:47:59 -06001038static inline int __parse_fpscr(unsigned long fpscr)
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001039{
Eric W. Biedermanaeb1c0f2018-04-17 15:30:54 -05001040 int ret = FPE_FLTUNK;
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001041
1042 /* Invalid operation */
1043 if ((fpscr & FPSCR_VE) && (fpscr & FPSCR_VX))
Kumar Gala5fad2932007-02-07 01:47:59 -06001044 ret = FPE_FLTINV;
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001045
1046 /* Overflow */
1047 else if ((fpscr & FPSCR_OE) && (fpscr & FPSCR_OX))
Kumar Gala5fad2932007-02-07 01:47:59 -06001048 ret = FPE_FLTOVF;
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001049
1050 /* Underflow */
1051 else if ((fpscr & FPSCR_UE) && (fpscr & FPSCR_UX))
Kumar Gala5fad2932007-02-07 01:47:59 -06001052 ret = FPE_FLTUND;
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001053
1054 /* Divide by zero */
1055 else if ((fpscr & FPSCR_ZE) && (fpscr & FPSCR_ZX))
Kumar Gala5fad2932007-02-07 01:47:59 -06001056 ret = FPE_FLTDIV;
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001057
1058 /* Inexact result */
1059 else if ((fpscr & FPSCR_XE) && (fpscr & FPSCR_XX))
Kumar Gala5fad2932007-02-07 01:47:59 -06001060 ret = FPE_FLTRES;
1061
1062 return ret;
1063}
1064
1065static void parse_fpe(struct pt_regs *regs)
1066{
1067 int code = 0;
1068
1069 flush_fp_to_thread(current);
1070
Paul Mackerrasde79f7b2013-09-10 20:20:42 +10001071 code = __parse_fpscr(current->thread.fp_state.fpscr);
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001072
1073 _exception(SIGFPE, regs, code, regs->nip);
1074}
1075
1076/*
1077 * Illegal instruction emulation support. Originally written to
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001078 * provide the PVR to user applications using the mfspr rd, PVR.
1079 * Return non-zero if we can't emulate, or -EFAULT if the associated
1080 * memory access caused an access fault. Return zero on success.
1081 *
1082 * There are a couple of ways to do this, either "decode" the instruction
1083 * or directly match lots of bits. In this case, matching lots of
1084 * bits is faster and easier.
Paul Mackerras86417782005-10-10 22:37:57 +10001085 *
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001086 */
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001087static int emulate_string_inst(struct pt_regs *regs, u32 instword)
1088{
1089 u8 rT = (instword >> 21) & 0x1f;
1090 u8 rA = (instword >> 16) & 0x1f;
1091 u8 NB_RB = (instword >> 11) & 0x1f;
1092 u32 num_bytes;
1093 unsigned long EA;
1094 int pos = 0;
1095
1096 /* Early out if we are an invalid form of lswx */
Kumar Gala16c57b32009-02-10 20:10:44 +00001097 if ((instword & PPC_INST_STRING_MASK) == PPC_INST_LSWX)
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001098 if ((rT == rA) || (rT == NB_RB))
1099 return -EINVAL;
1100
1101 EA = (rA == 0) ? 0 : regs->gpr[rA];
1102
Kumar Gala16c57b32009-02-10 20:10:44 +00001103 switch (instword & PPC_INST_STRING_MASK) {
1104 case PPC_INST_LSWX:
1105 case PPC_INST_STSWX:
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001106 EA += NB_RB;
1107 num_bytes = regs->xer & 0x7f;
1108 break;
Kumar Gala16c57b32009-02-10 20:10:44 +00001109 case PPC_INST_LSWI:
1110 case PPC_INST_STSWI:
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001111 num_bytes = (NB_RB == 0) ? 32 : NB_RB;
1112 break;
1113 default:
1114 return -EINVAL;
1115 }
1116
1117 while (num_bytes != 0)
1118 {
1119 u8 val;
1120 u32 shift = 8 * (3 - (pos & 0x3));
1121
James Yang80aa0fb2013-06-25 11:41:05 -05001122 /* if process is 32-bit, clear upper 32 bits of EA */
1123 if ((regs->msr & MSR_64BIT) == 0)
1124 EA &= 0xFFFFFFFF;
1125
Kumar Gala16c57b32009-02-10 20:10:44 +00001126 switch ((instword & PPC_INST_STRING_MASK)) {
1127 case PPC_INST_LSWX:
1128 case PPC_INST_LSWI:
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001129 if (get_user(val, (u8 __user *)EA))
1130 return -EFAULT;
1131 /* first time updating this reg,
1132 * zero it out */
1133 if (pos == 0)
1134 regs->gpr[rT] = 0;
1135 regs->gpr[rT] |= val << shift;
1136 break;
Kumar Gala16c57b32009-02-10 20:10:44 +00001137 case PPC_INST_STSWI:
1138 case PPC_INST_STSWX:
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001139 val = regs->gpr[rT] >> shift;
1140 if (put_user(val, (u8 __user *)EA))
1141 return -EFAULT;
1142 break;
1143 }
1144 /* move EA to next address */
1145 EA += 1;
1146 num_bytes--;
1147
1148 /* manage our position within the register */
1149 if (++pos == 4) {
1150 pos = 0;
1151 if (++rT == 32)
1152 rT = 0;
1153 }
1154 }
1155
1156 return 0;
1157}
1158
Will Schmidtc3412dc2006-08-30 13:11:38 -05001159static int emulate_popcntb_inst(struct pt_regs *regs, u32 instword)
1160{
1161 u32 ra,rs;
1162 unsigned long tmp;
1163
1164 ra = (instword >> 16) & 0x1f;
1165 rs = (instword >> 21) & 0x1f;
1166
1167 tmp = regs->gpr[rs];
1168 tmp = tmp - ((tmp >> 1) & 0x5555555555555555ULL);
1169 tmp = (tmp & 0x3333333333333333ULL) + ((tmp >> 2) & 0x3333333333333333ULL);
1170 tmp = (tmp + (tmp >> 4)) & 0x0f0f0f0f0f0f0f0fULL;
1171 regs->gpr[ra] = tmp;
1172
1173 return 0;
1174}
1175
Kumar Galac1469f12007-11-19 21:35:29 -06001176static int emulate_isel(struct pt_regs *regs, u32 instword)
1177{
1178 u8 rT = (instword >> 21) & 0x1f;
1179 u8 rA = (instword >> 16) & 0x1f;
1180 u8 rB = (instword >> 11) & 0x1f;
1181 u8 BC = (instword >> 6) & 0x1f;
1182 u8 bit;
1183 unsigned long tmp;
1184
1185 tmp = (rA == 0) ? 0 : regs->gpr[rA];
1186 bit = (regs->ccr >> (31 - BC)) & 0x1;
1187
1188 regs->gpr[rT] = bit ? tmp : regs->gpr[rB];
1189
1190 return 0;
1191}
1192
Michael Neuling6ce6c622013-05-26 18:09:39 +00001193#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
1194static inline bool tm_abort_check(struct pt_regs *regs, int cause)
1195{
1196 /* If we're emulating a load/store in an active transaction, we cannot
1197 * emulate it as the kernel operates in transaction suspended context.
1198 * We need to abort the transaction. This creates a persistent TM
1199 * abort so tell the user what caused it with a new code.
1200 */
1201 if (MSR_TM_TRANSACTIONAL(regs->msr)) {
1202 tm_enable();
1203 tm_abort(cause);
1204 return true;
1205 }
1206 return false;
1207}
1208#else
1209static inline bool tm_abort_check(struct pt_regs *regs, int reason)
1210{
1211 return false;
1212}
1213#endif
1214
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001215static int emulate_instruction(struct pt_regs *regs)
1216{
1217 u32 instword;
1218 u32 rd;
1219
Anton Blanchard4288e342013-08-07 02:01:47 +10001220 if (!user_mode(regs))
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001221 return -EINVAL;
1222 CHECK_FULL_REGS(regs);
1223
1224 if (get_user(instword, (u32 __user *)(regs->nip)))
1225 return -EFAULT;
1226
1227 /* Emulate the mfspr rD, PVR. */
Kumar Gala16c57b32009-02-10 20:10:44 +00001228 if ((instword & PPC_INST_MFSPR_PVR_MASK) == PPC_INST_MFSPR_PVR) {
Anton Blanchardeecff812009-10-27 18:46:55 +00001229 PPC_WARN_EMULATED(mfpvr, regs);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001230 rd = (instword >> 21) & 0x1f;
1231 regs->gpr[rd] = mfspr(SPRN_PVR);
1232 return 0;
1233 }
1234
1235 /* Emulating the dcba insn is just a no-op. */
Geert Uytterhoeven80947e72009-05-18 02:10:05 +00001236 if ((instword & PPC_INST_DCBA_MASK) == PPC_INST_DCBA) {
Anton Blanchardeecff812009-10-27 18:46:55 +00001237 PPC_WARN_EMULATED(dcba, regs);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001238 return 0;
Geert Uytterhoeven80947e72009-05-18 02:10:05 +00001239 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001240
1241 /* Emulate the mcrxr insn. */
Kumar Gala16c57b32009-02-10 20:10:44 +00001242 if ((instword & PPC_INST_MCRXR_MASK) == PPC_INST_MCRXR) {
Paul Mackerras86417782005-10-10 22:37:57 +10001243 int shift = (instword >> 21) & 0x1c;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001244 unsigned long msk = 0xf0000000UL >> shift;
1245
Anton Blanchardeecff812009-10-27 18:46:55 +00001246 PPC_WARN_EMULATED(mcrxr, regs);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001247 regs->ccr = (regs->ccr & ~msk) | ((regs->xer >> shift) & msk);
1248 regs->xer &= ~0xf0000000UL;
1249 return 0;
1250 }
1251
1252 /* Emulate load/store string insn. */
Geert Uytterhoeven80947e72009-05-18 02:10:05 +00001253 if ((instword & PPC_INST_STRING_GEN_MASK) == PPC_INST_STRING) {
Michael Neuling6ce6c622013-05-26 18:09:39 +00001254 if (tm_abort_check(regs,
1255 TM_CAUSE_EMULATE | TM_CAUSE_PERSISTENT))
1256 return -EINVAL;
Anton Blanchardeecff812009-10-27 18:46:55 +00001257 PPC_WARN_EMULATED(string, regs);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001258 return emulate_string_inst(regs, instword);
Geert Uytterhoeven80947e72009-05-18 02:10:05 +00001259 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001260
Will Schmidtc3412dc2006-08-30 13:11:38 -05001261 /* Emulate the popcntb (Population Count Bytes) instruction. */
Kumar Gala16c57b32009-02-10 20:10:44 +00001262 if ((instword & PPC_INST_POPCNTB_MASK) == PPC_INST_POPCNTB) {
Anton Blanchardeecff812009-10-27 18:46:55 +00001263 PPC_WARN_EMULATED(popcntb, regs);
Will Schmidtc3412dc2006-08-30 13:11:38 -05001264 return emulate_popcntb_inst(regs, instword);
1265 }
1266
Kumar Galac1469f12007-11-19 21:35:29 -06001267 /* Emulate isel (Integer Select) instruction */
Kumar Gala16c57b32009-02-10 20:10:44 +00001268 if ((instword & PPC_INST_ISEL_MASK) == PPC_INST_ISEL) {
Anton Blanchardeecff812009-10-27 18:46:55 +00001269 PPC_WARN_EMULATED(isel, regs);
Kumar Galac1469f12007-11-19 21:35:29 -06001270 return emulate_isel(regs, instword);
1271 }
1272
James Yang9863c282013-07-03 16:26:47 -05001273 /* Emulate sync instruction variants */
1274 if ((instword & PPC_INST_SYNC_MASK) == PPC_INST_SYNC) {
1275 PPC_WARN_EMULATED(sync, regs);
1276 asm volatile("sync");
1277 return 0;
1278 }
1279
Alexey Kardashevskiyefcac652011-03-02 15:18:48 +00001280#ifdef CONFIG_PPC64
1281 /* Emulate the mfspr rD, DSCR. */
Anton Blanchard73d2fb72013-05-01 20:06:33 +00001282 if ((((instword & PPC_INST_MFSPR_DSCR_USER_MASK) ==
1283 PPC_INST_MFSPR_DSCR_USER) ||
1284 ((instword & PPC_INST_MFSPR_DSCR_MASK) ==
1285 PPC_INST_MFSPR_DSCR)) &&
Alexey Kardashevskiyefcac652011-03-02 15:18:48 +00001286 cpu_has_feature(CPU_FTR_DSCR)) {
1287 PPC_WARN_EMULATED(mfdscr, regs);
1288 rd = (instword >> 21) & 0x1f;
1289 regs->gpr[rd] = mfspr(SPRN_DSCR);
1290 return 0;
1291 }
1292 /* Emulate the mtspr DSCR, rD. */
Anton Blanchard73d2fb72013-05-01 20:06:33 +00001293 if ((((instword & PPC_INST_MTSPR_DSCR_USER_MASK) ==
1294 PPC_INST_MTSPR_DSCR_USER) ||
1295 ((instword & PPC_INST_MTSPR_DSCR_MASK) ==
1296 PPC_INST_MTSPR_DSCR)) &&
Alexey Kardashevskiyefcac652011-03-02 15:18:48 +00001297 cpu_has_feature(CPU_FTR_DSCR)) {
1298 PPC_WARN_EMULATED(mtdscr, regs);
1299 rd = (instword >> 21) & 0x1f;
Anton Blanchard00ca0de2012-09-03 16:48:46 +00001300 current->thread.dscr = regs->gpr[rd];
Alexey Kardashevskiyefcac652011-03-02 15:18:48 +00001301 current->thread.dscr_inherit = 1;
Anton Blanchard00ca0de2012-09-03 16:48:46 +00001302 mtspr(SPRN_DSCR, current->thread.dscr);
Alexey Kardashevskiyefcac652011-03-02 15:18:48 +00001303 return 0;
1304 }
1305#endif
1306
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001307 return -EINVAL;
1308}
1309
Jeremy Fitzhardinge73c9cea2006-12-08 03:30:41 -08001310int is_valid_bugaddr(unsigned long addr)
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001311{
Jeremy Fitzhardinge73c9cea2006-12-08 03:30:41 -08001312 return is_kernel_addr(addr);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001313}
1314
Kevin Hao3a3b5aa2013-07-14 16:40:07 +08001315#ifdef CONFIG_MATH_EMULATION
1316static int emulate_math(struct pt_regs *regs)
1317{
1318 int ret;
1319 extern int do_mathemu(struct pt_regs *regs);
1320
1321 ret = do_mathemu(regs);
1322 if (ret >= 0)
1323 PPC_WARN_EMULATED(math, regs);
1324
1325 switch (ret) {
1326 case 0:
1327 emulate_single_step(regs);
1328 return 0;
1329 case 1: {
1330 int code = 0;
Paul Mackerrasde79f7b2013-09-10 20:20:42 +10001331 code = __parse_fpscr(current->thread.fp_state.fpscr);
Kevin Hao3a3b5aa2013-07-14 16:40:07 +08001332 _exception(SIGFPE, regs, code, regs->nip);
1333 return 0;
1334 }
1335 case -EFAULT:
1336 _exception(SIGSEGV, regs, SEGV_MAPERR, regs->nip);
1337 return 0;
1338 }
1339
1340 return -1;
1341}
1342#else
1343static inline int emulate_math(struct pt_regs *regs) { return -1; }
1344#endif
1345
Nicholas Piggin03465f82016-09-16 20:48:08 +10001346void program_check_exception(struct pt_regs *regs)
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001347{
Li Zhongba12eed2013-05-13 16:16:41 +00001348 enum ctx_state prev_state = exception_enter();
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001349 unsigned int reason = get_reason(regs);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001350
Kim Phillipsaa42c692006-12-08 02:43:30 -06001351 /* We can now get here via a FP Unavailable exception if the core
Kumar Gala04903a32007-02-07 01:13:32 -06001352 * has no FPU, in that case the reason flags will be 0 */
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001353
1354 if (reason & REASON_FP) {
1355 /* IEEE FP exception */
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001356 parse_fpe(regs);
Li Zhongba12eed2013-05-13 16:16:41 +00001357 goto bail;
Paul Mackerras8dad3f92005-10-06 13:27:05 +10001358 }
1359 if (reason & REASON_TRAP) {
Balbir Singha4c3f902016-02-18 13:48:01 +11001360 unsigned long bugaddr;
Jason Wesselba797b22010-05-20 21:04:25 -05001361 /* Debugger is first in line to stop recursive faults in
1362 * rcu_lock, notify_die, or atomic_notifier_call_chain */
1363 if (debugger_bpt(regs))
Li Zhongba12eed2013-05-13 16:16:41 +00001364 goto bail;
Jason Wesselba797b22010-05-20 21:04:25 -05001365
Naveen N. Rao6cc89ba2016-11-21 22:36:41 +05301366 if (kprobe_handler(regs))
1367 goto bail;
1368
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001369 /* trap exception */
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001370 if (notify_die(DIE_BPT, "breakpoint", regs, 5, 5, SIGTRAP)
1371 == NOTIFY_STOP)
Li Zhongba12eed2013-05-13 16:16:41 +00001372 goto bail;
Jeremy Fitzhardinge73c9cea2006-12-08 03:30:41 -08001373
Balbir Singha4c3f902016-02-18 13:48:01 +11001374 bugaddr = regs->nip;
1375 /*
1376 * Fixup bugaddr for BUG_ON() in real mode
1377 */
1378 if (!is_kernel_addr(bugaddr) && !(regs->msr & MSR_IR))
1379 bugaddr += PAGE_OFFSET;
1380
Jeremy Fitzhardinge73c9cea2006-12-08 03:30:41 -08001381 if (!(regs->msr & MSR_PR) && /* not user-mode */
Balbir Singha4c3f902016-02-18 13:48:01 +11001382 report_bug(bugaddr, regs) == BUG_TRAP_TYPE_WARN) {
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001383 regs->nip += 4;
Li Zhongba12eed2013-05-13 16:16:41 +00001384 goto bail;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001385 }
Paul Mackerras8dad3f92005-10-06 13:27:05 +10001386 _exception(SIGTRAP, regs, TRAP_BRKPT, regs->nip);
Li Zhongba12eed2013-05-13 16:16:41 +00001387 goto bail;
Paul Mackerras8dad3f92005-10-06 13:27:05 +10001388 }
Michael Neulingbc2a9402013-02-13 16:21:40 +00001389#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
1390 if (reason & REASON_TM) {
1391 /* This is a TM "Bad Thing Exception" program check.
1392 * This occurs when:
1393 * - An rfid/hrfid/mtmsrd attempts to cause an illegal
1394 * transition in TM states.
1395 * - A trechkpt is attempted when transactional.
1396 * - A treclaim is attempted when non transactional.
1397 * - A tend is illegally attempted.
1398 * - writing a TM SPR when transactional.
Michael Ellerman632f05742017-10-12 15:45:25 +11001399 *
1400 * If usermode caused this, it's done something illegal and
Michael Neulingbc2a9402013-02-13 16:21:40 +00001401 * gets a SIGILL slap on the wrist. We call it an illegal
1402 * operand to distinguish from the instruction just being bad
1403 * (e.g. executing a 'tend' on a CPU without TM!); it's an
1404 * illegal /placement/ of a valid instruction.
1405 */
1406 if (user_mode(regs)) {
1407 _exception(SIGILL, regs, ILL_ILLOPN, regs->nip);
Li Zhongba12eed2013-05-13 16:16:41 +00001408 goto bail;
Michael Neulingbc2a9402013-02-13 16:21:40 +00001409 } else {
1410 printk(KERN_EMERG "Unexpected TM Bad Thing exception "
1411 "at %lx (msr 0x%x)\n", regs->nip, reason);
1412 die("Unrecoverable exception", regs, SIGABRT);
1413 }
1414 }
1415#endif
Paul Mackerras8dad3f92005-10-06 13:27:05 +10001416
Michael Ellermanb3f6a452013-08-15 15:22:19 +10001417 /*
1418 * If we took the program check in the kernel skip down to sending a
1419 * SIGILL. The subsequent cases all relate to emulating instructions
1420 * which we should only do for userspace. We also do not want to enable
1421 * interrupts for kernel faults because that might lead to further
1422 * faults, and loose the context of the original exception.
1423 */
1424 if (!user_mode(regs))
1425 goto sigill;
1426
Benjamin Herrenschmidta3512b22012-05-08 13:38:50 +10001427 /* We restore the interrupt state now */
1428 if (!arch_irq_disabled_regs(regs))
1429 local_irq_enable();
Paul Mackerrascd8a5672006-03-03 17:11:40 +11001430
Kumar Gala04903a32007-02-07 01:13:32 -06001431 /* (reason & REASON_ILLEGAL) would be the obvious thing here,
1432 * but there seems to be a hardware bug on the 405GP (RevD)
1433 * that means ESR is sometimes set incorrectly - either to
1434 * ESR_DST (!?) or 0. In the process of chasing this with the
1435 * hardware people - not sure if it can happen on any illegal
1436 * instruction or only on FP instructions, whether there is a
Benjamin Herrenschmidt4e63f8e2013-06-09 17:01:24 +10001437 * pattern to occurrences etc. -dgibson 31/Mar/2003
1438 */
Kevin Hao3a3b5aa2013-07-14 16:40:07 +08001439 if (!emulate_math(regs))
Li Zhongba12eed2013-05-13 16:16:41 +00001440 goto bail;
Kumar Gala04903a32007-02-07 01:13:32 -06001441
Paul Mackerras8dad3f92005-10-06 13:27:05 +10001442 /* Try to emulate it if we should. */
1443 if (reason & (REASON_ILLEGAL | REASON_PRIVILEGED)) {
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001444 switch (emulate_instruction(regs)) {
1445 case 0:
1446 regs->nip += 4;
1447 emulate_single_step(regs);
Li Zhongba12eed2013-05-13 16:16:41 +00001448 goto bail;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001449 case -EFAULT:
1450 _exception(SIGSEGV, regs, SEGV_MAPERR, regs->nip);
Li Zhongba12eed2013-05-13 16:16:41 +00001451 goto bail;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001452 }
1453 }
Paul Mackerras8dad3f92005-10-06 13:27:05 +10001454
Michael Ellermanb3f6a452013-08-15 15:22:19 +10001455sigill:
Paul Mackerras8dad3f92005-10-06 13:27:05 +10001456 if (reason & REASON_PRIVILEGED)
1457 _exception(SIGILL, regs, ILL_PRVOPC, regs->nip);
1458 else
1459 _exception(SIGILL, regs, ILL_ILLOPC, regs->nip);
Li Zhongba12eed2013-05-13 16:16:41 +00001460
1461bail:
1462 exception_exit(prev_state);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001463}
Nicholas Piggin03465f82016-09-16 20:48:08 +10001464NOKPROBE_SYMBOL(program_check_exception);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001465
Paul Mackerrasbf593902013-06-14 20:07:41 +10001466/*
1467 * This occurs when running in hypervisor mode on POWER6 or later
1468 * and an illegal instruction is encountered.
1469 */
Nicholas Piggin03465f82016-09-16 20:48:08 +10001470void emulation_assist_interrupt(struct pt_regs *regs)
Paul Mackerrasbf593902013-06-14 20:07:41 +10001471{
1472 regs->msr |= REASON_ILLEGAL;
1473 program_check_exception(regs);
1474}
Nicholas Piggin03465f82016-09-16 20:48:08 +10001475NOKPROBE_SYMBOL(emulation_assist_interrupt);
Paul Mackerrasbf593902013-06-14 20:07:41 +10001476
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001477void alignment_exception(struct pt_regs *regs)
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001478{
Li Zhongba12eed2013-05-13 16:16:41 +00001479 enum ctx_state prev_state = exception_enter();
Benjamin Herrenschmidt4393c4f2006-11-01 15:11:39 +11001480 int sig, code, fixed = 0;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001481
Benjamin Herrenschmidta3512b22012-05-08 13:38:50 +10001482 /* We restore the interrupt state now */
1483 if (!arch_irq_disabled_regs(regs))
1484 local_irq_enable();
1485
Michael Neuling6ce6c622013-05-26 18:09:39 +00001486 if (tm_abort_check(regs, TM_CAUSE_ALIGNMENT | TM_CAUSE_PERSISTENT))
1487 goto bail;
1488
Paul Mackerrase9370ae2006-06-07 16:15:39 +10001489 /* we don't implement logging of alignment exceptions */
1490 if (!(current->thread.align_ctl & PR_UNALIGN_SIGBUS))
1491 fixed = fix_alignment(regs);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001492
1493 if (fixed == 1) {
1494 regs->nip += 4; /* skip over emulated instruction */
1495 emulate_single_step(regs);
Li Zhongba12eed2013-05-13 16:16:41 +00001496 goto bail;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001497 }
1498
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001499 /* Operand address was bad */
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001500 if (fixed == -EFAULT) {
Benjamin Herrenschmidt4393c4f2006-11-01 15:11:39 +11001501 sig = SIGSEGV;
1502 code = SEGV_ACCERR;
1503 } else {
1504 sig = SIGBUS;
1505 code = BUS_ADRALN;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001506 }
Benjamin Herrenschmidt4393c4f2006-11-01 15:11:39 +11001507 if (user_mode(regs))
1508 _exception(sig, regs, code, regs->dar);
1509 else
1510 bad_page_fault(regs, regs->dar, sig);
Li Zhongba12eed2013-05-13 16:16:41 +00001511
1512bail:
1513 exception_exit(prev_state);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001514}
1515
1516void StackOverflow(struct pt_regs *regs)
1517{
1518 printk(KERN_CRIT "Kernel stack overflow in process %p, r1=%lx\n",
1519 current, regs->gpr[1]);
1520 debugger(regs);
1521 show_regs(regs);
1522 panic("kernel stack overflow");
1523}
1524
1525void nonrecoverable_exception(struct pt_regs *regs)
1526{
1527 printk(KERN_ERR "Non-recoverable exception at PC=%lx MSR=%lx\n",
1528 regs->nip, regs->msr);
1529 debugger(regs);
1530 die("nonrecoverable exception", regs, SIGKILL);
1531}
1532
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001533void kernel_fp_unavailable_exception(struct pt_regs *regs)
1534{
Li Zhongba12eed2013-05-13 16:16:41 +00001535 enum ctx_state prev_state = exception_enter();
1536
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001537 printk(KERN_EMERG "Unrecoverable FP Unavailable Exception "
1538 "%lx at %lx\n", regs->trap, regs->nip);
1539 die("Unrecoverable FP Unavailable Exception", regs, SIGABRT);
Li Zhongba12eed2013-05-13 16:16:41 +00001540
1541 exception_exit(prev_state);
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001542}
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001543
1544void altivec_unavailable_exception(struct pt_regs *regs)
1545{
Li Zhongba12eed2013-05-13 16:16:41 +00001546 enum ctx_state prev_state = exception_enter();
1547
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001548 if (user_mode(regs)) {
1549 /* A user program has executed an altivec instruction,
1550 but this kernel doesn't support altivec. */
1551 _exception(SIGILL, regs, ILL_ILLOPC, regs->nip);
Li Zhongba12eed2013-05-13 16:16:41 +00001552 goto bail;
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001553 }
Anton Blanchard6c4841c2006-10-13 11:41:00 +10001554
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001555 printk(KERN_EMERG "Unrecoverable VMX/Altivec Unavailable Exception "
1556 "%lx at %lx\n", regs->trap, regs->nip);
1557 die("Unrecoverable VMX/Altivec Unavailable Exception", regs, SIGABRT);
Li Zhongba12eed2013-05-13 16:16:41 +00001558
1559bail:
1560 exception_exit(prev_state);
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001561}
1562
Michael Neulingce48b212008-06-25 14:07:18 +10001563void vsx_unavailable_exception(struct pt_regs *regs)
1564{
1565 if (user_mode(regs)) {
1566 /* A user program has executed an vsx instruction,
1567 but this kernel doesn't support vsx. */
1568 _exception(SIGILL, regs, ILL_ILLOPC, regs->nip);
1569 return;
1570 }
1571
1572 printk(KERN_EMERG "Unrecoverable VSX Unavailable Exception "
1573 "%lx at %lx\n", regs->trap, regs->nip);
1574 die("Unrecoverable VSX Unavailable Exception", regs, SIGABRT);
1575}
1576
Michael Neuling25176172013-08-09 17:29:29 +10001577#ifdef CONFIG_PPC64
Cyril Bur172f7aa2016-09-14 18:02:15 +10001578static void tm_unavailable(struct pt_regs *regs)
1579{
Cyril Bur5d176f72016-09-14 18:02:16 +10001580#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
1581 if (user_mode(regs)) {
1582 current->thread.load_tm++;
1583 regs->msr |= MSR_TM;
1584 tm_enable();
1585 tm_restore_sprs(&current->thread);
1586 return;
1587 }
1588#endif
Cyril Bur172f7aa2016-09-14 18:02:15 +10001589 pr_emerg("Unrecoverable TM Unavailable Exception "
1590 "%lx at %lx\n", regs->trap, regs->nip);
1591 die("Unrecoverable TM Unavailable Exception", regs, SIGABRT);
1592}
1593
Michael Ellerman021424a2013-06-25 17:47:56 +10001594void facility_unavailable_exception(struct pt_regs *regs)
Michael Neulingd0c0c9a2013-02-13 16:21:38 +00001595{
Michael Ellerman021424a2013-06-25 17:47:56 +10001596 static char *facility_strings[] = {
Michael Neuling25176172013-08-09 17:29:29 +10001597 [FSCR_FP_LG] = "FPU",
1598 [FSCR_VECVSX_LG] = "VMX/VSX",
1599 [FSCR_DSCR_LG] = "DSCR",
1600 [FSCR_PM_LG] = "PMU SPRs",
1601 [FSCR_BHRB_LG] = "BHRB",
1602 [FSCR_TM_LG] = "TM",
1603 [FSCR_EBB_LG] = "EBB",
1604 [FSCR_TAR_LG] = "TAR",
Nicholas Piggin794464f2017-04-07 11:27:43 +10001605 [FSCR_MSGP_LG] = "MSGP",
Nicholas Piggin9b7ff0c2017-04-07 11:27:44 +10001606 [FSCR_SCV_LG] = "SCV",
Michael Ellerman021424a2013-06-25 17:47:56 +10001607 };
Michael Neuling25176172013-08-09 17:29:29 +10001608 char *facility = "unknown";
Michael Ellerman021424a2013-06-25 17:47:56 +10001609 u64 value;
Anshuman Khandualc952c1c2015-05-21 12:13:01 +05301610 u32 instword, rd;
Michael Neuling25176172013-08-09 17:29:29 +10001611 u8 status;
1612 bool hv;
Michael Ellerman021424a2013-06-25 17:47:56 +10001613
Benjamin Herrenschmidt2271db22018-01-12 13:28:49 +11001614 hv = (TRAP(regs) == 0xf80);
Michael Neuling25176172013-08-09 17:29:29 +10001615 if (hv)
Michael Ellermanb14b6262013-06-25 17:47:57 +10001616 value = mfspr(SPRN_HFSCR);
Michael Neuling25176172013-08-09 17:29:29 +10001617 else
1618 value = mfspr(SPRN_FSCR);
1619
1620 status = value >> 56;
Anshuman Khandual709b9732018-03-29 11:53:37 +05301621 if ((hv || status >= 2) &&
1622 (status < ARRAY_SIZE(facility_strings)) &&
1623 facility_strings[status])
1624 facility = facility_strings[status];
1625
1626 /* We should not have taken this interrupt in kernel */
1627 if (!user_mode(regs)) {
1628 pr_emerg("Facility '%s' unavailable (%d) exception in kernel mode at %lx\n",
1629 facility, status, regs->nip);
1630 die("Unexpected facility unavailable exception", regs, SIGABRT);
1631 }
1632
1633 /* We restore the interrupt state now */
1634 if (!arch_irq_disabled_regs(regs))
1635 local_irq_enable();
1636
Michael Neuling25176172013-08-09 17:29:29 +10001637 if (status == FSCR_DSCR_LG) {
Anshuman Khandualc952c1c2015-05-21 12:13:01 +05301638 /*
1639 * User is accessing the DSCR register using the problem
1640 * state only SPR number (0x03) either through a mfspr or
1641 * a mtspr instruction. If it is a write attempt through
1642 * a mtspr, then we set the inherit bit. This also allows
1643 * the user to write or read the register directly in the
1644 * future by setting via the FSCR DSCR bit. But in case it
1645 * is a read DSCR attempt through a mfspr instruction, we
1646 * just emulate the instruction instead. This code path will
1647 * always emulate all the mfspr instructions till the user
Adam Buchbinder446957b2016-02-24 10:51:11 -08001648 * has attempted at least one mtspr instruction. This way it
Anshuman Khandualc952c1c2015-05-21 12:13:01 +05301649 * preserves the same behaviour when the user is accessing
1650 * the DSCR through privilege level only SPR number (0x11)
1651 * which is emulated through illegal instruction exception.
1652 * We always leave HFSCR DSCR set.
Michael Neuling25176172013-08-09 17:29:29 +10001653 */
Anshuman Khandualc952c1c2015-05-21 12:13:01 +05301654 if (get_user(instword, (u32 __user *)(regs->nip))) {
1655 pr_err("Failed to fetch the user instruction\n");
1656 return;
1657 }
1658
1659 /* Write into DSCR (mtspr 0x03, RS) */
1660 if ((instword & PPC_INST_MTSPR_DSCR_USER_MASK)
1661 == PPC_INST_MTSPR_DSCR_USER) {
1662 rd = (instword >> 21) & 0x1f;
1663 current->thread.dscr = regs->gpr[rd];
1664 current->thread.dscr_inherit = 1;
Michael Neulingb57bd2d2016-06-09 12:31:08 +10001665 current->thread.fscr |= FSCR_DSCR;
1666 mtspr(SPRN_FSCR, current->thread.fscr);
Anshuman Khandualc952c1c2015-05-21 12:13:01 +05301667 }
1668
1669 /* Read from DSCR (mfspr RT, 0x03) */
1670 if ((instword & PPC_INST_MFSPR_DSCR_USER_MASK)
1671 == PPC_INST_MFSPR_DSCR_USER) {
1672 if (emulate_instruction(regs)) {
1673 pr_err("DSCR based mfspr emulation failed\n");
1674 return;
1675 }
1676 regs->nip += 4;
1677 emulate_single_step(regs);
1678 }
Michael Neuling25176172013-08-09 17:29:29 +10001679 return;
Michael Ellermanb14b6262013-06-25 17:47:57 +10001680 }
1681
Cyril Bur172f7aa2016-09-14 18:02:15 +10001682 if (status == FSCR_TM_LG) {
1683 /*
1684 * If we're here then the hardware is TM aware because it
1685 * generated an exception with FSRM_TM set.
1686 *
1687 * If cpu_has_feature(CPU_FTR_TM) is false, then either firmware
1688 * told us not to do TM, or the kernel is not built with TM
1689 * support.
1690 *
1691 * If both of those things are true, then userspace can spam the
1692 * console by triggering the printk() below just by continually
1693 * doing tbegin (or any TM instruction). So in that case just
1694 * send the process a SIGILL immediately.
1695 */
1696 if (!cpu_has_feature(CPU_FTR_TM))
1697 goto out;
1698
1699 tm_unavailable(regs);
1700 return;
1701 }
1702
Balbir Singh93c2ec02016-11-30 17:45:09 +11001703 pr_err_ratelimited("%sFacility '%s' unavailable (%d), exception at 0x%lx, MSR=%lx\n",
1704 hv ? "Hypervisor " : "", facility, status, regs->nip, regs->msr);
Michael Neulingd0c0c9a2013-02-13 16:21:38 +00001705
Cyril Bur172f7aa2016-09-14 18:02:15 +10001706out:
Anshuman Khandual709b9732018-03-29 11:53:37 +05301707 _exception(SIGILL, regs, ILL_ILLOPC, regs->nip);
Michael Neulingd0c0c9a2013-02-13 16:21:38 +00001708}
Michael Neuling25176172013-08-09 17:29:29 +10001709#endif
Michael Neulingd0c0c9a2013-02-13 16:21:38 +00001710
Michael Neulingf54db642013-02-13 16:21:39 +00001711#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
1712
Michael Neulingf54db642013-02-13 16:21:39 +00001713void fp_unavailable_tm(struct pt_regs *regs)
1714{
1715 /* Note: This does not handle any kind of FP laziness. */
1716
1717 TM_DEBUG("FP Unavailable trap whilst transactional at 0x%lx, MSR=%lx\n",
1718 regs->nip, regs->msr);
Michael Neulingf54db642013-02-13 16:21:39 +00001719
1720 /* We can only have got here if the task started using FP after
1721 * beginning the transaction. So, the transactional regs are just a
1722 * copy of the checkpointed ones. But, we still need to recheckpoint
1723 * as we're enabling FP for the process; it will return, abort the
1724 * transaction, and probably retry but now with FP enabled. So the
1725 * checkpointed FP registers need to be loaded.
1726 */
Paul Mackerrasd31626f2014-01-13 15:56:29 +11001727 tm_reclaim_current(TM_CAUSE_FAC_UNAV);
Michael Neulingf54db642013-02-13 16:21:39 +00001728 /* Reclaim didn't save out any FPRs to transact_fprs. */
1729
1730 /* Enable FP for the task: */
Cyril Bura7771172017-11-02 14:09:03 +11001731 current->thread.load_fp = 1;
Michael Neulingf54db642013-02-13 16:21:39 +00001732
1733 /* This loads and recheckpoints the FP registers from
1734 * thread.fpr[]. They will remain in registers after the
1735 * checkpoint so we don't need to reload them after.
Paul Mackerras3ac8ff12014-01-13 15:56:30 +11001736 * If VMX is in use, the VRs now hold checkpointed values,
1737 * so we don't want to load the VRs from the thread_struct.
Michael Neulingf54db642013-02-13 16:21:39 +00001738 */
Cyril Bureb5c3f12017-11-02 14:09:05 +11001739 tm_recheckpoint(&current->thread);
Michael Neulingf54db642013-02-13 16:21:39 +00001740}
1741
Michael Neulingf54db642013-02-13 16:21:39 +00001742void altivec_unavailable_tm(struct pt_regs *regs)
1743{
1744 /* See the comments in fp_unavailable_tm(). This function operates
1745 * the same way.
1746 */
1747
1748 TM_DEBUG("Vector Unavailable trap whilst transactional at 0x%lx,"
1749 "MSR=%lx\n",
1750 regs->nip, regs->msr);
Paul Mackerrasd31626f2014-01-13 15:56:29 +11001751 tm_reclaim_current(TM_CAUSE_FAC_UNAV);
Cyril Bura7771172017-11-02 14:09:03 +11001752 current->thread.load_vec = 1;
Cyril Bureb5c3f12017-11-02 14:09:05 +11001753 tm_recheckpoint(&current->thread);
Michael Neulingf54db642013-02-13 16:21:39 +00001754 current->thread.used_vr = 1;
Paul Mackerras3ac8ff12014-01-13 15:56:30 +11001755}
1756
Michael Neulingf54db642013-02-13 16:21:39 +00001757void vsx_unavailable_tm(struct pt_regs *regs)
1758{
1759 /* See the comments in fp_unavailable_tm(). This works similarly,
1760 * though we're loading both FP and VEC registers in here.
1761 *
1762 * If FP isn't in use, load FP regs. If VEC isn't in use, load VEC
1763 * regs. Either way, set MSR_VSX.
1764 */
1765
1766 TM_DEBUG("VSX Unavailable trap whilst transactional at 0x%lx,"
1767 "MSR=%lx\n",
1768 regs->nip, regs->msr);
1769
Paul Mackerras3ac8ff12014-01-13 15:56:30 +11001770 current->thread.used_vsr = 1;
1771
Michael Neulingf54db642013-02-13 16:21:39 +00001772 /* This reclaims FP and/or VR regs if they're already enabled */
Paul Mackerrasd31626f2014-01-13 15:56:29 +11001773 tm_reclaim_current(TM_CAUSE_FAC_UNAV);
Michael Neulingf54db642013-02-13 16:21:39 +00001774
Cyril Bura7771172017-11-02 14:09:03 +11001775 current->thread.load_vec = 1;
1776 current->thread.load_fp = 1;
Paul Mackerras3ac8ff12014-01-13 15:56:30 +11001777
Cyril Bureb5c3f12017-11-02 14:09:05 +11001778 tm_recheckpoint(&current->thread);
Michael Neulingf54db642013-02-13 16:21:39 +00001779}
Michael Neulingf54db642013-02-13 16:21:39 +00001780#endif /* CONFIG_PPC_TRANSACTIONAL_MEM */
1781
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001782void performance_monitor_exception(struct pt_regs *regs)
1783{
Christoph Lameter69111ba2014-10-21 15:23:25 -05001784 __this_cpu_inc(irq_stat.pmu_irqs);
Anton Blanchard89713ed2010-01-31 20:34:06 +00001785
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001786 perf_irq(regs);
1787}
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001788
Dave Kleikamp172ae2e2010-02-08 11:50:57 +00001789#ifdef CONFIG_PPC_ADV_DEBUG_REGS
Dave Kleikamp3bffb652010-02-08 11:51:18 +00001790static void handle_debug(struct pt_regs *regs, unsigned long debug_status)
1791{
1792 int changed = 0;
1793 /*
1794 * Determine the cause of the debug event, clear the
1795 * event flags and send a trap to the handler. Torez
1796 */
1797 if (debug_status & (DBSR_DAC1R | DBSR_DAC1W)) {
1798 dbcr_dac(current) &= ~(DBCR_DAC1R | DBCR_DAC1W);
1799#ifdef CONFIG_PPC_ADV_DEBUG_DAC_RANGE
Bharat Bhushan51ae8d42013-07-04 11:45:46 +05301800 current->thread.debug.dbcr2 &= ~DBCR2_DAC12MODE;
Dave Kleikamp3bffb652010-02-08 11:51:18 +00001801#endif
Eric W. Biederman47355042018-01-16 16:12:38 -06001802 do_send_trap(regs, mfspr(SPRN_DAC1), debug_status,
Dave Kleikamp3bffb652010-02-08 11:51:18 +00001803 5);
1804 changed |= 0x01;
1805 } else if (debug_status & (DBSR_DAC2R | DBSR_DAC2W)) {
1806 dbcr_dac(current) &= ~(DBCR_DAC2R | DBCR_DAC2W);
Eric W. Biederman47355042018-01-16 16:12:38 -06001807 do_send_trap(regs, mfspr(SPRN_DAC2), debug_status,
Dave Kleikamp3bffb652010-02-08 11:51:18 +00001808 6);
1809 changed |= 0x01;
1810 } else if (debug_status & DBSR_IAC1) {
Bharat Bhushan51ae8d42013-07-04 11:45:46 +05301811 current->thread.debug.dbcr0 &= ~DBCR0_IAC1;
Dave Kleikamp3bffb652010-02-08 11:51:18 +00001812 dbcr_iac_range(current) &= ~DBCR_IAC12MODE;
Eric W. Biederman47355042018-01-16 16:12:38 -06001813 do_send_trap(regs, mfspr(SPRN_IAC1), debug_status,
Dave Kleikamp3bffb652010-02-08 11:51:18 +00001814 1);
1815 changed |= 0x01;
1816 } else if (debug_status & DBSR_IAC2) {
Bharat Bhushan51ae8d42013-07-04 11:45:46 +05301817 current->thread.debug.dbcr0 &= ~DBCR0_IAC2;
Eric W. Biederman47355042018-01-16 16:12:38 -06001818 do_send_trap(regs, mfspr(SPRN_IAC2), debug_status,
Dave Kleikamp3bffb652010-02-08 11:51:18 +00001819 2);
1820 changed |= 0x01;
1821 } else if (debug_status & DBSR_IAC3) {
Bharat Bhushan51ae8d42013-07-04 11:45:46 +05301822 current->thread.debug.dbcr0 &= ~DBCR0_IAC3;
Dave Kleikamp3bffb652010-02-08 11:51:18 +00001823 dbcr_iac_range(current) &= ~DBCR_IAC34MODE;
Eric W. Biederman47355042018-01-16 16:12:38 -06001824 do_send_trap(regs, mfspr(SPRN_IAC3), debug_status,
Dave Kleikamp3bffb652010-02-08 11:51:18 +00001825 3);
1826 changed |= 0x01;
1827 } else if (debug_status & DBSR_IAC4) {
Bharat Bhushan51ae8d42013-07-04 11:45:46 +05301828 current->thread.debug.dbcr0 &= ~DBCR0_IAC4;
Eric W. Biederman47355042018-01-16 16:12:38 -06001829 do_send_trap(regs, mfspr(SPRN_IAC4), debug_status,
Dave Kleikamp3bffb652010-02-08 11:51:18 +00001830 4);
1831 changed |= 0x01;
1832 }
1833 /*
1834 * At the point this routine was called, the MSR(DE) was turned off.
1835 * Check all other debug flags and see if that bit needs to be turned
1836 * back on or not.
1837 */
Bharat Bhushan51ae8d42013-07-04 11:45:46 +05301838 if (DBCR_ACTIVE_EVENTS(current->thread.debug.dbcr0,
Bharat Bhushan95791982013-06-26 11:12:22 +05301839 current->thread.debug.dbcr1))
Dave Kleikamp3bffb652010-02-08 11:51:18 +00001840 regs->msr |= MSR_DE;
1841 else
1842 /* Make sure the IDM flag is off */
Bharat Bhushan51ae8d42013-07-04 11:45:46 +05301843 current->thread.debug.dbcr0 &= ~DBCR0_IDM;
Dave Kleikamp3bffb652010-02-08 11:51:18 +00001844
1845 if (changed & 0x01)
Bharat Bhushan51ae8d42013-07-04 11:45:46 +05301846 mtspr(SPRN_DBCR0, current->thread.debug.dbcr0);
Dave Kleikamp3bffb652010-02-08 11:51:18 +00001847}
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001848
Nicholas Piggin03465f82016-09-16 20:48:08 +10001849void DebugException(struct pt_regs *regs, unsigned long debug_status)
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001850{
Bharat Bhushan51ae8d42013-07-04 11:45:46 +05301851 current->thread.debug.dbsr = debug_status;
Dave Kleikamp3bffb652010-02-08 11:51:18 +00001852
Roland McGrathec097c82009-05-28 21:26:38 +00001853 /* Hack alert: On BookE, Branch Taken stops on the branch itself, while
1854 * on server, it stops on the target of the branch. In order to simulate
1855 * the server behaviour, we thus restart right away with a single step
1856 * instead of stopping here when hitting a BT
1857 */
1858 if (debug_status & DBSR_BT) {
1859 regs->msr &= ~MSR_DE;
1860
1861 /* Disable BT */
1862 mtspr(SPRN_DBCR0, mfspr(SPRN_DBCR0) & ~DBCR0_BT);
1863 /* Clear the BT event */
1864 mtspr(SPRN_DBSR, DBSR_BT);
1865
1866 /* Do the single step trick only when coming from userspace */
1867 if (user_mode(regs)) {
Bharat Bhushan51ae8d42013-07-04 11:45:46 +05301868 current->thread.debug.dbcr0 &= ~DBCR0_BT;
1869 current->thread.debug.dbcr0 |= DBCR0_IDM | DBCR0_IC;
Roland McGrathec097c82009-05-28 21:26:38 +00001870 regs->msr |= MSR_DE;
1871 return;
1872 }
1873
Naveen N. Rao6cc89ba2016-11-21 22:36:41 +05301874 if (kprobe_post_handler(regs))
1875 return;
1876
Roland McGrathec097c82009-05-28 21:26:38 +00001877 if (notify_die(DIE_SSTEP, "block_step", regs, 5,
1878 5, SIGTRAP) == NOTIFY_STOP) {
1879 return;
1880 }
1881 if (debugger_sstep(regs))
1882 return;
1883 } else if (debug_status & DBSR_IC) { /* Instruction complete */
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001884 regs->msr &= ~MSR_DE;
Kumar Galaf8279622008-06-26 02:01:37 -05001885
1886 /* Disable instruction completion */
1887 mtspr(SPRN_DBCR0, mfspr(SPRN_DBCR0) & ~DBCR0_IC);
1888 /* Clear the instruction completion event */
1889 mtspr(SPRN_DBSR, DBSR_IC);
1890
Naveen N. Rao6cc89ba2016-11-21 22:36:41 +05301891 if (kprobe_post_handler(regs))
1892 return;
1893
Kumar Galaf8279622008-06-26 02:01:37 -05001894 if (notify_die(DIE_SSTEP, "single_step", regs, 5,
1895 5, SIGTRAP) == NOTIFY_STOP) {
1896 return;
1897 }
1898
1899 if (debugger_sstep(regs))
1900 return;
1901
Dave Kleikamp3bffb652010-02-08 11:51:18 +00001902 if (user_mode(regs)) {
Bharat Bhushan51ae8d42013-07-04 11:45:46 +05301903 current->thread.debug.dbcr0 &= ~DBCR0_IC;
1904 if (DBCR_ACTIVE_EVENTS(current->thread.debug.dbcr0,
1905 current->thread.debug.dbcr1))
Dave Kleikamp3bffb652010-02-08 11:51:18 +00001906 regs->msr |= MSR_DE;
1907 else
1908 /* Make sure the IDM bit is off */
Bharat Bhushan51ae8d42013-07-04 11:45:46 +05301909 current->thread.debug.dbcr0 &= ~DBCR0_IDM;
Dave Kleikamp3bffb652010-02-08 11:51:18 +00001910 }
Kumar Galaf8279622008-06-26 02:01:37 -05001911
1912 _exception(SIGTRAP, regs, TRAP_TRACE, regs->nip);
Dave Kleikamp3bffb652010-02-08 11:51:18 +00001913 } else
1914 handle_debug(regs, debug_status);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001915}
Nicholas Piggin03465f82016-09-16 20:48:08 +10001916NOKPROBE_SYMBOL(DebugException);
Dave Kleikamp172ae2e2010-02-08 11:50:57 +00001917#endif /* CONFIG_PPC_ADV_DEBUG_REGS */
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001918
1919#if !defined(CONFIG_TAU_INT)
1920void TAUException(struct pt_regs *regs)
1921{
1922 printk("TAU trap at PC: %lx, MSR: %lx, vector=%lx %s\n",
1923 regs->nip, regs->msr, regs->trap, print_tainted());
1924}
1925#endif /* CONFIG_INT_TAU */
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001926
1927#ifdef CONFIG_ALTIVEC
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001928void altivec_assist_exception(struct pt_regs *regs)
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001929{
1930 int err;
1931
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001932 if (!user_mode(regs)) {
1933 printk(KERN_EMERG "VMX/Altivec assist exception in kernel mode"
1934 " at %lx\n", regs->nip);
Paul Mackerras8dad3f92005-10-06 13:27:05 +10001935 die("Kernel VMX/Altivec assist exception", regs, SIGILL);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001936 }
1937
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001938 flush_altivec_to_thread(current);
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001939
Anton Blanchardeecff812009-10-27 18:46:55 +00001940 PPC_WARN_EMULATED(altivec, regs);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001941 err = emulate_altivec(regs);
1942 if (err == 0) {
1943 regs->nip += 4; /* skip emulated instruction */
1944 emulate_single_step(regs);
1945 return;
1946 }
1947
1948 if (err == -EFAULT) {
1949 /* got an error reading the instruction */
1950 _exception(SIGSEGV, regs, SEGV_ACCERR, regs->nip);
1951 } else {
1952 /* didn't recognize the instruction */
1953 /* XXX quick hack for now: set the non-Java bit in the VSCR */
Christian Dietrich76462232011-06-04 05:36:54 +00001954 printk_ratelimited(KERN_ERR "Unrecognized altivec instruction "
1955 "in %s at %lx\n", current->comm, regs->nip);
Paul Mackerrasde79f7b2013-09-10 20:20:42 +10001956 current->thread.vr_state.vscr.u[3] |= 0x10000;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001957 }
1958}
1959#endif /* CONFIG_ALTIVEC */
1960
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001961#ifdef CONFIG_FSL_BOOKE
1962void CacheLockingException(struct pt_regs *regs, unsigned long address,
1963 unsigned long error_code)
1964{
1965 /* We treat cache locking instructions from the user
1966 * as priv ops, in the future we could try to do
1967 * something smarter
1968 */
1969 if (error_code & (ESR_DLK|ESR_ILK))
1970 _exception(SIGILL, regs, ILL_PRVOPC, regs->nip);
1971 return;
1972}
1973#endif /* CONFIG_FSL_BOOKE */
1974
1975#ifdef CONFIG_SPE
1976void SPEFloatingPointException(struct pt_regs *regs)
1977{
Liu Yu6a800f32008-10-28 11:50:21 +08001978 extern int do_spe_mathemu(struct pt_regs *regs);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001979 unsigned long spefscr;
1980 int fpexc_mode;
Eric W. Biedermanaeb1c0f2018-04-17 15:30:54 -05001981 int code = FPE_FLTUNK;
Liu Yu6a800f32008-10-28 11:50:21 +08001982 int err;
1983
yu liu685659e2011-06-14 18:34:25 -05001984 flush_spe_to_thread(current);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001985
1986 spefscr = current->thread.spefscr;
1987 fpexc_mode = current->thread.fpexc_mode;
1988
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001989 if ((spefscr & SPEFSCR_FOVF) && (fpexc_mode & PR_FP_EXC_OVF)) {
1990 code = FPE_FLTOVF;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001991 }
1992 else if ((spefscr & SPEFSCR_FUNF) && (fpexc_mode & PR_FP_EXC_UND)) {
1993 code = FPE_FLTUND;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001994 }
1995 else if ((spefscr & SPEFSCR_FDBZ) && (fpexc_mode & PR_FP_EXC_DIV))
1996 code = FPE_FLTDIV;
1997 else if ((spefscr & SPEFSCR_FINV) && (fpexc_mode & PR_FP_EXC_INV)) {
1998 code = FPE_FLTINV;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001999 }
2000 else if ((spefscr & (SPEFSCR_FG | SPEFSCR_FX)) && (fpexc_mode & PR_FP_EXC_RES))
2001 code = FPE_FLTRES;
2002
Liu Yu6a800f32008-10-28 11:50:21 +08002003 err = do_spe_mathemu(regs);
2004 if (err == 0) {
2005 regs->nip += 4; /* skip emulated instruction */
2006 emulate_single_step(regs);
2007 return;
2008 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002009
Liu Yu6a800f32008-10-28 11:50:21 +08002010 if (err == -EFAULT) {
2011 /* got an error reading the instruction */
2012 _exception(SIGSEGV, regs, SEGV_ACCERR, regs->nip);
2013 } else if (err == -EINVAL) {
2014 /* didn't recognize the instruction */
2015 printk(KERN_ERR "unrecognized spe instruction "
2016 "in %s at %lx\n", current->comm, regs->nip);
2017 } else {
2018 _exception(SIGFPE, regs, code, regs->nip);
2019 }
2020
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002021 return;
2022}
Liu Yu6a800f32008-10-28 11:50:21 +08002023
2024void SPEFloatingPointRoundException(struct pt_regs *regs)
2025{
2026 extern int speround_handler(struct pt_regs *regs);
2027 int err;
2028
2029 preempt_disable();
2030 if (regs->msr & MSR_SPE)
2031 giveup_spe(current);
2032 preempt_enable();
2033
2034 regs->nip -= 4;
2035 err = speround_handler(regs);
2036 if (err == 0) {
2037 regs->nip += 4; /* skip emulated instruction */
2038 emulate_single_step(regs);
2039 return;
2040 }
2041
2042 if (err == -EFAULT) {
2043 /* got an error reading the instruction */
2044 _exception(SIGSEGV, regs, SEGV_ACCERR, regs->nip);
2045 } else if (err == -EINVAL) {
2046 /* didn't recognize the instruction */
2047 printk(KERN_ERR "unrecognized spe instruction "
2048 "in %s at %lx\n", current->comm, regs->nip);
2049 } else {
Eric W. Biedermanaeb1c0f2018-04-17 15:30:54 -05002050 _exception(SIGFPE, regs, FPE_FLTUNK, regs->nip);
Liu Yu6a800f32008-10-28 11:50:21 +08002051 return;
2052 }
2053}
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002054#endif
2055
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10002056/*
2057 * We enter here if we get an unrecoverable exception, that is, one
2058 * that happened at a point where the RI (recoverable interrupt) bit
2059 * in the MSR is 0. This indicates that SRR0/1 are live, and that
2060 * we therefore lost state by taking this exception.
2061 */
2062void unrecoverable_exception(struct pt_regs *regs)
2063{
2064 printk(KERN_EMERG "Unrecoverable exception %lx at %lx\n",
2065 regs->trap, regs->nip);
2066 die("Unrecoverable exception", regs, SIGABRT);
2067}
Naveen N. Rao15770a12017-06-29 23:19:19 +05302068NOKPROBE_SYMBOL(unrecoverable_exception);
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10002069
Jason Gunthorpe1e18c172012-10-05 08:07:15 +00002070#if defined(CONFIG_BOOKE_WDT) || defined(CONFIG_40x)
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002071/*
2072 * Default handler for a Watchdog exception,
2073 * spins until a reboot occurs
2074 */
2075void __attribute__ ((weak)) WatchdogHandler(struct pt_regs *regs)
2076{
2077 /* Generic WatchdogHandler, implement your own */
2078 mtspr(SPRN_TCR, mfspr(SPRN_TCR)&(~TCR_WIE));
2079 return;
2080}
2081
2082void WatchdogException(struct pt_regs *regs)
2083{
2084 printk (KERN_EMERG "PowerPC Book-E Watchdog Exception\n");
2085 WatchdogHandler(regs);
2086}
2087#endif
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10002088
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10002089/*
2090 * We enter here if we discover during exception entry that we are
2091 * running in supervisor mode with a userspace value in the stack pointer.
2092 */
2093void kernel_bad_stack(struct pt_regs *regs)
2094{
2095 printk(KERN_EMERG "Bad kernel stack pointer %lx at %lx\n",
2096 regs->gpr[1], regs->nip);
2097 die("Bad kernel stack pointer", regs, SIGABRT);
2098}
Naveen N. Rao15770a12017-06-29 23:19:19 +05302099NOKPROBE_SYMBOL(kernel_bad_stack);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002100
2101void __init trap_init(void)
2102{
2103}
Geert Uytterhoeven80947e72009-05-18 02:10:05 +00002104
2105
2106#ifdef CONFIG_PPC_EMULATED_STATS
2107
2108#define WARN_EMULATED_SETUP(type) .type = { .name = #type }
2109
2110struct ppc_emulated ppc_emulated = {
2111#ifdef CONFIG_ALTIVEC
2112 WARN_EMULATED_SETUP(altivec),
2113#endif
2114 WARN_EMULATED_SETUP(dcba),
2115 WARN_EMULATED_SETUP(dcbz),
2116 WARN_EMULATED_SETUP(fp_pair),
2117 WARN_EMULATED_SETUP(isel),
2118 WARN_EMULATED_SETUP(mcrxr),
2119 WARN_EMULATED_SETUP(mfpvr),
2120 WARN_EMULATED_SETUP(multiple),
2121 WARN_EMULATED_SETUP(popcntb),
2122 WARN_EMULATED_SETUP(spe),
2123 WARN_EMULATED_SETUP(string),
Scott Wooda3821b22013-10-28 22:07:59 -05002124 WARN_EMULATED_SETUP(sync),
Geert Uytterhoeven80947e72009-05-18 02:10:05 +00002125 WARN_EMULATED_SETUP(unaligned),
2126#ifdef CONFIG_MATH_EMULATION
2127 WARN_EMULATED_SETUP(math),
Geert Uytterhoeven80947e72009-05-18 02:10:05 +00002128#endif
2129#ifdef CONFIG_VSX
2130 WARN_EMULATED_SETUP(vsx),
2131#endif
Alexey Kardashevskiyefcac652011-03-02 15:18:48 +00002132#ifdef CONFIG_PPC64
2133 WARN_EMULATED_SETUP(mfdscr),
2134 WARN_EMULATED_SETUP(mtdscr),
Anton Blanchardf83319d2014-03-28 17:01:23 +11002135 WARN_EMULATED_SETUP(lq_stq),
Michael Neuling50803322017-09-15 15:25:48 +10002136 WARN_EMULATED_SETUP(lxvw4x),
2137 WARN_EMULATED_SETUP(lxvh8x),
2138 WARN_EMULATED_SETUP(lxvd2x),
2139 WARN_EMULATED_SETUP(lxvb16x),
Alexey Kardashevskiyefcac652011-03-02 15:18:48 +00002140#endif
Geert Uytterhoeven80947e72009-05-18 02:10:05 +00002141};
2142
2143u32 ppc_warn_emulated;
2144
2145void ppc_warn_emulated_print(const char *type)
2146{
Christian Dietrich76462232011-06-04 05:36:54 +00002147 pr_warn_ratelimited("%s used emulated %s instruction\n", current->comm,
2148 type);
Geert Uytterhoeven80947e72009-05-18 02:10:05 +00002149}
2150
2151static int __init ppc_warn_emulated_init(void)
2152{
2153 struct dentry *dir, *d;
2154 unsigned int i;
2155 struct ppc_emulated_entry *entries = (void *)&ppc_emulated;
2156
2157 if (!powerpc_debugfs_root)
2158 return -ENODEV;
2159
2160 dir = debugfs_create_dir("emulated_instructions",
2161 powerpc_debugfs_root);
2162 if (!dir)
2163 return -ENOMEM;
2164
Russell Currey57ad583f2017-01-12 14:54:13 +11002165 d = debugfs_create_u32("do_warn", 0644, dir,
Geert Uytterhoeven80947e72009-05-18 02:10:05 +00002166 &ppc_warn_emulated);
2167 if (!d)
2168 goto fail;
2169
2170 for (i = 0; i < sizeof(ppc_emulated)/sizeof(*entries); i++) {
Russell Currey57ad583f2017-01-12 14:54:13 +11002171 d = debugfs_create_u32(entries[i].name, 0644, dir,
Geert Uytterhoeven80947e72009-05-18 02:10:05 +00002172 (u32 *)&entries[i].val.counter);
2173 if (!d)
2174 goto fail;
2175 }
2176
2177 return 0;
2178
2179fail:
2180 debugfs_remove_recursive(dir);
2181 return -ENOMEM;
2182}
2183
2184device_initcall(ppc_warn_emulated_init);
2185
2186#endif /* CONFIG_PPC_EMULATED_STATS */