blob: 6d14b8f29b5f8639b3830b71fd3477c2857f0fdc [file] [log] [blame]
Catalin Marinas60ffc302012-03-05 11:49:27 +00001/*
2 * Low-level exception handling code
3 *
4 * Copyright (C) 2012 ARM Ltd.
5 * Authors: Catalin Marinas <catalin.marinas@arm.com>
6 * Will Deacon <will.deacon@arm.com>
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
16 *
17 * You should have received a copy of the GNU General Public License
18 * along with this program. If not, see <http://www.gnu.org/licenses/>.
19 */
20
21#include <linux/init.h>
22#include <linux/linkage.h>
23
Marc Zyngier8d883b22015-06-01 10:47:41 +010024#include <asm/alternative.h>
Catalin Marinas60ffc302012-03-05 11:49:27 +000025#include <asm/assembler.h>
26#include <asm/asm-offsets.h>
Will Deacon905e8c52015-03-23 19:07:02 +000027#include <asm/cpufeature.h>
Catalin Marinas60ffc302012-03-05 11:49:27 +000028#include <asm/errno.h>
Marc Zyngier5c1ce6f2013-04-08 17:17:03 +010029#include <asm/esr.h>
James Morse8e23dac2015-12-04 11:02:27 +000030#include <asm/irq.h>
Yury Noroveef94a32017-08-31 11:30:50 +030031#include <asm/processor.h>
Catalin Marinas39bc88e2016-09-02 14:54:03 +010032#include <asm/ptrace.h>
Catalin Marinas60ffc302012-03-05 11:49:27 +000033#include <asm/thread_info.h>
Al Virob4b86642016-12-26 04:10:19 -050034#include <asm/asm-uaccess.h>
Catalin Marinas60ffc302012-03-05 11:49:27 +000035#include <asm/unistd.h>
36
37/*
Larry Bassel6c81fe72014-05-30 12:34:15 -070038 * Context tracking subsystem. Used to instrument transitions
39 * between user and kernel mode.
40 */
41 .macro ct_user_exit, syscall = 0
42#ifdef CONFIG_CONTEXT_TRACKING
43 bl context_tracking_user_exit
44 .if \syscall == 1
45 /*
46 * Save/restore needed during syscalls. Restore syscall arguments from
47 * the values already saved on stack during kernel_entry.
48 */
49 ldp x0, x1, [sp]
50 ldp x2, x3, [sp, #S_X2]
51 ldp x4, x5, [sp, #S_X4]
52 ldp x6, x7, [sp, #S_X6]
53 .endif
54#endif
55 .endm
56
57 .macro ct_user_enter
58#ifdef CONFIG_CONTEXT_TRACKING
59 bl context_tracking_user_enter
60#endif
61 .endm
62
63/*
Catalin Marinas60ffc302012-03-05 11:49:27 +000064 * Bad Abort numbers
65 *-----------------
66 */
67#define BAD_SYNC 0
68#define BAD_IRQ 1
69#define BAD_FIQ 2
70#define BAD_ERROR 3
71
Mark Rutlandb11e5752017-07-19 17:24:49 +010072 .macro kernel_ventry label
73 .align 7
Will Deacon63648dd2014-09-29 12:26:41 +010074 sub sp, sp, #S_FRAME_SIZE
Mark Rutland872d8322017-07-14 20:30:35 +010075#ifdef CONFIG_VMAP_STACK
76 /*
77 * Test whether the SP has overflowed, without corrupting a GPR.
78 * Task and IRQ stacks are aligned to (1 << THREAD_SHIFT).
79 */
80 add sp, sp, x0 // sp' = sp + x0
81 sub x0, sp, x0 // x0' = sp' - x0 = (sp + x0) - x0 = sp
82 tbnz x0, #THREAD_SHIFT, 0f
83 sub x0, sp, x0 // x0'' = sp' - x0' = (sp + x0) - sp = x0
84 sub sp, sp, x0 // sp'' = sp' - x0 = (sp + x0) - x0 = sp
85 b \label
86
870:
88 /*
89 * Either we've just detected an overflow, or we've taken an exception
90 * while on the overflow stack. Either way, we won't return to
91 * userspace, and can clobber EL0 registers to free up GPRs.
92 */
93
94 /* Stash the original SP (minus S_FRAME_SIZE) in tpidr_el0. */
95 msr tpidr_el0, x0
96
97 /* Recover the original x0 value and stash it in tpidrro_el0 */
98 sub x0, sp, x0
99 msr tpidrro_el0, x0
100
101 /* Switch to the overflow stack */
102 adr_this_cpu sp, overflow_stack + OVERFLOW_STACK_SIZE, x0
103
104 /*
105 * Check whether we were already on the overflow stack. This may happen
106 * after panic() re-enables interrupts.
107 */
108 mrs x0, tpidr_el0 // sp of interrupted context
109 sub x0, sp, x0 // delta with top of overflow stack
110 tst x0, #~(OVERFLOW_STACK_SIZE - 1) // within range?
111 b.ne __bad_stack // no? -> bad stack pointer
112
113 /* We were already on the overflow stack. Restore sp/x0 and carry on. */
114 sub sp, sp, x0
115 mrs x0, tpidrro_el0
116#endif
Mark Rutlandb11e5752017-07-19 17:24:49 +0100117 b \label
118 .endm
119
120 .macro kernel_entry, el, regsize = 64
Catalin Marinas60ffc302012-03-05 11:49:27 +0000121 .if \regsize == 32
122 mov w0, w0 // zero upper 32 bits of x0
123 .endif
Will Deacon63648dd2014-09-29 12:26:41 +0100124 stp x0, x1, [sp, #16 * 0]
125 stp x2, x3, [sp, #16 * 1]
126 stp x4, x5, [sp, #16 * 2]
127 stp x6, x7, [sp, #16 * 3]
128 stp x8, x9, [sp, #16 * 4]
129 stp x10, x11, [sp, #16 * 5]
130 stp x12, x13, [sp, #16 * 6]
131 stp x14, x15, [sp, #16 * 7]
132 stp x16, x17, [sp, #16 * 8]
133 stp x18, x19, [sp, #16 * 9]
134 stp x20, x21, [sp, #16 * 10]
135 stp x22, x23, [sp, #16 * 11]
136 stp x24, x25, [sp, #16 * 12]
137 stp x26, x27, [sp, #16 * 13]
138 stp x28, x29, [sp, #16 * 14]
139
Catalin Marinas60ffc302012-03-05 11:49:27 +0000140 .if \el == 0
141 mrs x21, sp_el0
Mark Rutlandc02433d2016-11-03 20:23:13 +0000142 ldr_this_cpu tsk, __entry_task, x20 // Ensure MDSCR_EL1.SS is clear,
143 ldr x19, [tsk, #TSK_TI_FLAGS] // since we can unmask debug
Will Deacon2a283072014-04-29 19:04:06 +0100144 disable_step_tsk x19, x20 // exceptions when scheduling.
James Morse49003a82015-12-10 10:22:41 +0000145
146 mov x29, xzr // fp pointed to user-space
Catalin Marinas60ffc302012-03-05 11:49:27 +0000147 .else
148 add x21, sp, #S_FRAME_SIZE
James Morsee19a6ee2016-06-20 18:28:01 +0100149 get_thread_info tsk
150 /* Save the task's original addr_limit and set USER_DS (TASK_SIZE_64) */
Mark Rutlandc02433d2016-11-03 20:23:13 +0000151 ldr x20, [tsk, #TSK_TI_ADDR_LIMIT]
James Morsee19a6ee2016-06-20 18:28:01 +0100152 str x20, [sp, #S_ORIG_ADDR_LIMIT]
153 mov x20, #TASK_SIZE_64
Mark Rutlandc02433d2016-11-03 20:23:13 +0000154 str x20, [tsk, #TSK_TI_ADDR_LIMIT]
Vladimir Murzin563cada2016-09-01 14:35:59 +0100155 /* No need to reset PSTATE.UAO, hardware's already set it to 0 for us */
James Morsee19a6ee2016-06-20 18:28:01 +0100156 .endif /* \el == 0 */
Catalin Marinas60ffc302012-03-05 11:49:27 +0000157 mrs x22, elr_el1
158 mrs x23, spsr_el1
159 stp lr, x21, [sp, #S_LR]
Catalin Marinas39bc88e2016-09-02 14:54:03 +0100160
Ard Biesheuvel73267492017-07-22 18:45:33 +0100161 /*
162 * In order to be able to dump the contents of struct pt_regs at the
163 * time the exception was taken (in case we attempt to walk the call
164 * stack later), chain it together with the stack frames.
165 */
166 .if \el == 0
167 stp xzr, xzr, [sp, #S_STACKFRAME]
168 .else
169 stp x29, x22, [sp, #S_STACKFRAME]
170 .endif
171 add x29, sp, #S_STACKFRAME
172
Catalin Marinas39bc88e2016-09-02 14:54:03 +0100173#ifdef CONFIG_ARM64_SW_TTBR0_PAN
174 /*
175 * Set the TTBR0 PAN bit in SPSR. When the exception is taken from
176 * EL0, there is no need to check the state of TTBR0_EL1 since
177 * accesses are always enabled.
178 * Note that the meaning of this bit differs from the ARMv8.1 PAN
179 * feature as all TTBR0_EL1 accesses are disabled, not just those to
180 * user mappings.
181 */
182alternative_if ARM64_HAS_PAN
183 b 1f // skip TTBR0 PAN
184alternative_else_nop_endif
185
186 .if \el != 0
187 mrs x21, ttbr0_el1
188 tst x21, #0xffff << 48 // Check for the reserved ASID
189 orr x23, x23, #PSR_PAN_BIT // Set the emulated PAN in the saved SPSR
190 b.eq 1f // TTBR0 access already disabled
191 and x23, x23, #~PSR_PAN_BIT // Clear the emulated PAN in the saved SPSR
192 .endif
193
194 __uaccess_ttbr0_disable x21
1951:
196#endif
197
Catalin Marinas60ffc302012-03-05 11:49:27 +0000198 stp x22, x23, [sp, #S_PC]
199
Dave Martin17c28952017-08-01 15:35:54 +0100200 /* Not in a syscall by default (el0_svc overwrites for real syscall) */
Catalin Marinas60ffc302012-03-05 11:49:27 +0000201 .if \el == 0
Dave Martin17c28952017-08-01 15:35:54 +0100202 mov w21, #NO_SYSCALL
Dave Martin35d0e6f2017-08-01 15:35:53 +0100203 str w21, [sp, #S_SYSCALLNO]
Catalin Marinas60ffc302012-03-05 11:49:27 +0000204 .endif
205
206 /*
Jungseok Lee6cdf9c72015-12-04 11:02:25 +0000207 * Set sp_el0 to current thread_info.
208 */
209 .if \el == 0
210 msr sp_el0, tsk
211 .endif
212
213 /*
Catalin Marinas60ffc302012-03-05 11:49:27 +0000214 * Registers that may be useful after this macro is invoked:
215 *
216 * x21 - aborted SP
217 * x22 - aborted PC
218 * x23 - aborted PSTATE
219 */
220 .endm
221
Will Deacon412fcb62015-08-19 15:57:09 +0100222 .macro kernel_exit, el
James Morsee19a6ee2016-06-20 18:28:01 +0100223 .if \el != 0
James Morse8d667722017-11-02 12:12:37 +0000224 disable_daif
225
James Morsee19a6ee2016-06-20 18:28:01 +0100226 /* Restore the task's original addr_limit. */
227 ldr x20, [sp, #S_ORIG_ADDR_LIMIT]
Mark Rutlandc02433d2016-11-03 20:23:13 +0000228 str x20, [tsk, #TSK_TI_ADDR_LIMIT]
James Morsee19a6ee2016-06-20 18:28:01 +0100229
230 /* No need to restore UAO, it will be restored from SPSR_EL1 */
231 .endif
232
Catalin Marinas60ffc302012-03-05 11:49:27 +0000233 ldp x21, x22, [sp, #S_PC] // load ELR, SPSR
234 .if \el == 0
Larry Bassel6c81fe72014-05-30 12:34:15 -0700235 ct_user_enter
Catalin Marinas39bc88e2016-09-02 14:54:03 +0100236 .endif
237
238#ifdef CONFIG_ARM64_SW_TTBR0_PAN
239 /*
240 * Restore access to TTBR0_EL1. If returning to EL0, no need for SPSR
241 * PAN bit checking.
242 */
243alternative_if ARM64_HAS_PAN
244 b 2f // skip TTBR0 PAN
245alternative_else_nop_endif
246
247 .if \el != 0
248 tbnz x22, #22, 1f // Skip re-enabling TTBR0 access if the PSR_PAN_BIT is set
249 .endif
250
251 __uaccess_ttbr0_enable x0
252
253 .if \el == 0
254 /*
255 * Enable errata workarounds only if returning to user. The only
256 * workaround currently required for TTBR0_EL1 changes are for the
257 * Cavium erratum 27456 (broadcast TLBI instructions may cause I-cache
258 * corruption).
259 */
260 post_ttbr0_update_workaround
261 .endif
2621:
263 .if \el != 0
264 and x22, x22, #~PSR_PAN_BIT // ARMv8.0 CPUs do not understand this bit
265 .endif
2662:
267#endif
268
269 .if \el == 0
Catalin Marinas60ffc302012-03-05 11:49:27 +0000270 ldr x23, [sp, #S_SP] // load return stack pointer
Catalin Marinas60ffc302012-03-05 11:49:27 +0000271 msr sp_el0, x23
Will Deacon905e8c52015-03-23 19:07:02 +0000272#ifdef CONFIG_ARM64_ERRATUM_845719
Mark Rutland6ba3b552016-09-07 11:07:09 +0100273alternative_if ARM64_WORKAROUND_845719
Daniel Thompsone28cabf2015-07-22 12:21:03 +0100274 tbz x22, #4, 1f
275#ifdef CONFIG_PID_IN_CONTEXTIDR
276 mrs x29, contextidr_el1
277 msr contextidr_el1, x29
278#else
279 msr contextidr_el1, xzr
280#endif
2811:
Mark Rutland6ba3b552016-09-07 11:07:09 +0100282alternative_else_nop_endif
Will Deacon905e8c52015-03-23 19:07:02 +0000283#endif
Catalin Marinas60ffc302012-03-05 11:49:27 +0000284 .endif
Catalin Marinas39bc88e2016-09-02 14:54:03 +0100285
Will Deacon63648dd2014-09-29 12:26:41 +0100286 msr elr_el1, x21 // set up the return data
287 msr spsr_el1, x22
Will Deacon63648dd2014-09-29 12:26:41 +0100288 ldp x0, x1, [sp, #16 * 0]
Will Deacon63648dd2014-09-29 12:26:41 +0100289 ldp x2, x3, [sp, #16 * 1]
290 ldp x4, x5, [sp, #16 * 2]
291 ldp x6, x7, [sp, #16 * 3]
292 ldp x8, x9, [sp, #16 * 4]
293 ldp x10, x11, [sp, #16 * 5]
294 ldp x12, x13, [sp, #16 * 6]
295 ldp x14, x15, [sp, #16 * 7]
296 ldp x16, x17, [sp, #16 * 8]
297 ldp x18, x19, [sp, #16 * 9]
298 ldp x20, x21, [sp, #16 * 10]
299 ldp x22, x23, [sp, #16 * 11]
300 ldp x24, x25, [sp, #16 * 12]
301 ldp x26, x27, [sp, #16 * 13]
302 ldp x28, x29, [sp, #16 * 14]
303 ldr lr, [sp, #S_LR]
304 add sp, sp, #S_FRAME_SIZE // restore sp
Catalin Marinas60ffc302012-03-05 11:49:27 +0000305 eret // return to kernel
306 .endm
307
James Morse971c67c2015-12-15 11:21:25 +0000308 .macro irq_stack_entry
James Morse8e23dac2015-12-04 11:02:27 +0000309 mov x19, sp // preserve the original sp
310
James Morse8e23dac2015-12-04 11:02:27 +0000311 /*
Mark Rutlandc02433d2016-11-03 20:23:13 +0000312 * Compare sp with the base of the task stack.
313 * If the top ~(THREAD_SIZE - 1) bits match, we are on a task stack,
314 * and should switch to the irq stack.
James Morse8e23dac2015-12-04 11:02:27 +0000315 */
Mark Rutlandc02433d2016-11-03 20:23:13 +0000316 ldr x25, [tsk, TSK_STACK]
317 eor x25, x25, x19
318 and x25, x25, #~(THREAD_SIZE - 1)
319 cbnz x25, 9998f
James Morse8e23dac2015-12-04 11:02:27 +0000320
Mark Rutlandf60fe782017-07-31 21:17:03 +0100321 ldr_this_cpu x25, irq_stack_ptr, x26
Ard Biesheuvel34be98f2017-07-20 17:15:45 +0100322 mov x26, #IRQ_STACK_SIZE
James Morse8e23dac2015-12-04 11:02:27 +0000323 add x26, x25, x26
James Morsed224a692015-12-18 16:01:47 +0000324
325 /* switch to the irq stack */
James Morse8e23dac2015-12-04 11:02:27 +0000326 mov sp, x26
James Morse8e23dac2015-12-04 11:02:27 +00003279998:
328 .endm
329
330 /*
331 * x19 should be preserved between irq_stack_entry and
332 * irq_stack_exit.
333 */
334 .macro irq_stack_exit
335 mov sp, x19
336 .endm
337
Catalin Marinas60ffc302012-03-05 11:49:27 +0000338/*
339 * These are the registers used in the syscall handler, and allow us to
340 * have in theory up to 7 arguments to a function - x0 to x6.
341 *
342 * x7 is reserved for the system call number in 32-bit mode.
343 */
Dave Martin35d0e6f2017-08-01 15:35:53 +0100344wsc_nr .req w25 // number of system calls
345wscno .req w26 // syscall number
346xscno .req x26 // syscall number (zero-extended)
Catalin Marinas60ffc302012-03-05 11:49:27 +0000347stbl .req x27 // syscall table pointer
348tsk .req x28 // current thread_info
349
350/*
351 * Interrupt handling.
352 */
353 .macro irq_handler
James Morse8e23dac2015-12-04 11:02:27 +0000354 ldr_l x1, handle_arch_irq
Catalin Marinas60ffc302012-03-05 11:49:27 +0000355 mov x0, sp
James Morse971c67c2015-12-15 11:21:25 +0000356 irq_stack_entry
Catalin Marinas60ffc302012-03-05 11:49:27 +0000357 blr x1
James Morse8e23dac2015-12-04 11:02:27 +0000358 irq_stack_exit
Catalin Marinas60ffc302012-03-05 11:49:27 +0000359 .endm
360
361 .text
362
363/*
364 * Exception vectors.
365 */
Pratyush Anand888b3c82016-07-08 12:35:50 -0400366 .pushsection ".entry.text", "ax"
Catalin Marinas60ffc302012-03-05 11:49:27 +0000367
368 .align 11
369ENTRY(vectors)
Mark Rutlandb11e5752017-07-19 17:24:49 +0100370 kernel_ventry el1_sync_invalid // Synchronous EL1t
371 kernel_ventry el1_irq_invalid // IRQ EL1t
372 kernel_ventry el1_fiq_invalid // FIQ EL1t
373 kernel_ventry el1_error_invalid // Error EL1t
Catalin Marinas60ffc302012-03-05 11:49:27 +0000374
Mark Rutlandb11e5752017-07-19 17:24:49 +0100375 kernel_ventry el1_sync // Synchronous EL1h
376 kernel_ventry el1_irq // IRQ EL1h
377 kernel_ventry el1_fiq_invalid // FIQ EL1h
Xie XiuQia92d4d12017-11-02 12:12:42 +0000378 kernel_ventry el1_error // Error EL1h
Catalin Marinas60ffc302012-03-05 11:49:27 +0000379
Mark Rutlandb11e5752017-07-19 17:24:49 +0100380 kernel_ventry el0_sync // Synchronous 64-bit EL0
381 kernel_ventry el0_irq // IRQ 64-bit EL0
382 kernel_ventry el0_fiq_invalid // FIQ 64-bit EL0
Xie XiuQia92d4d12017-11-02 12:12:42 +0000383 kernel_ventry el0_error // Error 64-bit EL0
Catalin Marinas60ffc302012-03-05 11:49:27 +0000384
385#ifdef CONFIG_COMPAT
Mark Rutlandb11e5752017-07-19 17:24:49 +0100386 kernel_ventry el0_sync_compat // Synchronous 32-bit EL0
387 kernel_ventry el0_irq_compat // IRQ 32-bit EL0
388 kernel_ventry el0_fiq_invalid_compat // FIQ 32-bit EL0
Xie XiuQia92d4d12017-11-02 12:12:42 +0000389 kernel_ventry el0_error_compat // Error 32-bit EL0
Catalin Marinas60ffc302012-03-05 11:49:27 +0000390#else
Mark Rutlandb11e5752017-07-19 17:24:49 +0100391 kernel_ventry el0_sync_invalid // Synchronous 32-bit EL0
392 kernel_ventry el0_irq_invalid // IRQ 32-bit EL0
393 kernel_ventry el0_fiq_invalid // FIQ 32-bit EL0
394 kernel_ventry el0_error_invalid // Error 32-bit EL0
Catalin Marinas60ffc302012-03-05 11:49:27 +0000395#endif
396END(vectors)
397
Mark Rutland872d8322017-07-14 20:30:35 +0100398#ifdef CONFIG_VMAP_STACK
399 /*
400 * We detected an overflow in kernel_ventry, which switched to the
401 * overflow stack. Stash the exception regs, and head to our overflow
402 * handler.
403 */
404__bad_stack:
405 /* Restore the original x0 value */
406 mrs x0, tpidrro_el0
407
408 /*
409 * Store the original GPRs to the new stack. The orginal SP (minus
410 * S_FRAME_SIZE) was stashed in tpidr_el0 by kernel_ventry.
411 */
412 sub sp, sp, #S_FRAME_SIZE
413 kernel_entry 1
414 mrs x0, tpidr_el0
415 add x0, x0, #S_FRAME_SIZE
416 str x0, [sp, #S_SP]
417
418 /* Stash the regs for handle_bad_stack */
419 mov x0, sp
420
421 /* Time to die */
422 bl handle_bad_stack
423 ASM_BUG()
424#endif /* CONFIG_VMAP_STACK */
425
Catalin Marinas60ffc302012-03-05 11:49:27 +0000426/*
427 * Invalid mode handlers
428 */
429 .macro inv_entry, el, reason, regsize = 64
Ard Biesheuvelb6609502016-03-18 10:58:09 +0100430 kernel_entry \el, \regsize
Catalin Marinas60ffc302012-03-05 11:49:27 +0000431 mov x0, sp
432 mov x1, #\reason
433 mrs x2, esr_el1
Mark Rutland2d0e7512017-07-26 11:14:53 +0100434 bl bad_mode
435 ASM_BUG()
Catalin Marinas60ffc302012-03-05 11:49:27 +0000436 .endm
437
438el0_sync_invalid:
439 inv_entry 0, BAD_SYNC
440ENDPROC(el0_sync_invalid)
441
442el0_irq_invalid:
443 inv_entry 0, BAD_IRQ
444ENDPROC(el0_irq_invalid)
445
446el0_fiq_invalid:
447 inv_entry 0, BAD_FIQ
448ENDPROC(el0_fiq_invalid)
449
450el0_error_invalid:
451 inv_entry 0, BAD_ERROR
452ENDPROC(el0_error_invalid)
453
454#ifdef CONFIG_COMPAT
455el0_fiq_invalid_compat:
456 inv_entry 0, BAD_FIQ, 32
457ENDPROC(el0_fiq_invalid_compat)
Catalin Marinas60ffc302012-03-05 11:49:27 +0000458#endif
459
460el1_sync_invalid:
461 inv_entry 1, BAD_SYNC
462ENDPROC(el1_sync_invalid)
463
464el1_irq_invalid:
465 inv_entry 1, BAD_IRQ
466ENDPROC(el1_irq_invalid)
467
468el1_fiq_invalid:
469 inv_entry 1, BAD_FIQ
470ENDPROC(el1_fiq_invalid)
471
472el1_error_invalid:
473 inv_entry 1, BAD_ERROR
474ENDPROC(el1_error_invalid)
475
476/*
477 * EL1 mode handlers.
478 */
479 .align 6
480el1_sync:
481 kernel_entry 1
482 mrs x1, esr_el1 // read the syndrome register
Mark Rutlandaed40e02014-11-24 12:31:40 +0000483 lsr x24, x1, #ESR_ELx_EC_SHIFT // exception class
484 cmp x24, #ESR_ELx_EC_DABT_CUR // data abort in EL1
Catalin Marinas60ffc302012-03-05 11:49:27 +0000485 b.eq el1_da
Laura Abbott9adeb8e2016-08-09 18:25:26 -0700486 cmp x24, #ESR_ELx_EC_IABT_CUR // instruction abort in EL1
487 b.eq el1_ia
Mark Rutlandaed40e02014-11-24 12:31:40 +0000488 cmp x24, #ESR_ELx_EC_SYS64 // configurable trap
Catalin Marinas60ffc302012-03-05 11:49:27 +0000489 b.eq el1_undef
Mark Rutlandaed40e02014-11-24 12:31:40 +0000490 cmp x24, #ESR_ELx_EC_SP_ALIGN // stack alignment exception
Catalin Marinas60ffc302012-03-05 11:49:27 +0000491 b.eq el1_sp_pc
Mark Rutlandaed40e02014-11-24 12:31:40 +0000492 cmp x24, #ESR_ELx_EC_PC_ALIGN // pc alignment exception
Catalin Marinas60ffc302012-03-05 11:49:27 +0000493 b.eq el1_sp_pc
Mark Rutlandaed40e02014-11-24 12:31:40 +0000494 cmp x24, #ESR_ELx_EC_UNKNOWN // unknown exception in EL1
Catalin Marinas60ffc302012-03-05 11:49:27 +0000495 b.eq el1_undef
Mark Rutlandaed40e02014-11-24 12:31:40 +0000496 cmp x24, #ESR_ELx_EC_BREAKPT_CUR // debug exception in EL1
Catalin Marinas60ffc302012-03-05 11:49:27 +0000497 b.ge el1_dbg
498 b el1_inv
Laura Abbott9adeb8e2016-08-09 18:25:26 -0700499
500el1_ia:
501 /*
502 * Fall through to the Data abort case
503 */
Catalin Marinas60ffc302012-03-05 11:49:27 +0000504el1_da:
505 /*
506 * Data abort handling
507 */
Kristina Martsenko276e9322017-05-03 16:37:47 +0100508 mrs x3, far_el1
James Morseb55a5a12017-11-02 12:12:39 +0000509 inherit_daif pstate=x23, tmp=x2
Kristina Martsenko276e9322017-05-03 16:37:47 +0100510 clear_address_tag x0, x3
Catalin Marinas60ffc302012-03-05 11:49:27 +0000511 mov x2, sp // struct pt_regs
512 bl do_mem_abort
513
Catalin Marinas60ffc302012-03-05 11:49:27 +0000514 kernel_exit 1
515el1_sp_pc:
516 /*
517 * Stack or PC alignment exception handling
518 */
519 mrs x0, far_el1
James Morseb55a5a12017-11-02 12:12:39 +0000520 inherit_daif pstate=x23, tmp=x2
Catalin Marinas60ffc302012-03-05 11:49:27 +0000521 mov x2, sp
Mark Rutland2d0e7512017-07-26 11:14:53 +0100522 bl do_sp_pc_abort
523 ASM_BUG()
Catalin Marinas60ffc302012-03-05 11:49:27 +0000524el1_undef:
525 /*
526 * Undefined instruction
527 */
James Morseb55a5a12017-11-02 12:12:39 +0000528 inherit_daif pstate=x23, tmp=x2
Catalin Marinas60ffc302012-03-05 11:49:27 +0000529 mov x0, sp
Mark Rutland2d0e7512017-07-26 11:14:53 +0100530 bl do_undefinstr
531 ASM_BUG()
Catalin Marinas60ffc302012-03-05 11:49:27 +0000532el1_dbg:
533 /*
534 * Debug exception handling
535 */
Mark Rutlandaed40e02014-11-24 12:31:40 +0000536 cmp x24, #ESR_ELx_EC_BRK64 // if BRK64
Sandeepa Prabhuee6214c2013-12-04 05:50:20 +0000537 cinc x24, x24, eq // set bit '0'
Catalin Marinas60ffc302012-03-05 11:49:27 +0000538 tbz x24, #0, el1_inv // EL1 only
539 mrs x0, far_el1
540 mov x2, sp // struct pt_regs
541 bl do_debug_exception
Catalin Marinas60ffc302012-03-05 11:49:27 +0000542 kernel_exit 1
543el1_inv:
544 // TODO: add support for undefined instructions in kernel mode
James Morseb55a5a12017-11-02 12:12:39 +0000545 inherit_daif pstate=x23, tmp=x2
Catalin Marinas60ffc302012-03-05 11:49:27 +0000546 mov x0, sp
Mark Rutland1b428042015-07-07 18:00:49 +0100547 mov x2, x1
Catalin Marinas60ffc302012-03-05 11:49:27 +0000548 mov x1, #BAD_SYNC
Mark Rutland2d0e7512017-07-26 11:14:53 +0100549 bl bad_mode
550 ASM_BUG()
Catalin Marinas60ffc302012-03-05 11:49:27 +0000551ENDPROC(el1_sync)
552
553 .align 6
554el1_irq:
555 kernel_entry 1
James Morseb282e1c2017-11-02 12:12:41 +0000556 enable_da_f
Catalin Marinas60ffc302012-03-05 11:49:27 +0000557#ifdef CONFIG_TRACE_IRQFLAGS
558 bl trace_hardirqs_off
559#endif
Marc Zyngier64681782013-11-12 17:11:53 +0000560
561 irq_handler
562
Catalin Marinas60ffc302012-03-05 11:49:27 +0000563#ifdef CONFIG_PREEMPT
Mark Rutlandc02433d2016-11-03 20:23:13 +0000564 ldr w24, [tsk, #TSK_TI_PREEMPT] // get preempt count
Marc Zyngier717321f2013-11-04 20:14:58 +0000565 cbnz w24, 1f // preempt count != 0
Mark Rutlandc02433d2016-11-03 20:23:13 +0000566 ldr x0, [tsk, #TSK_TI_FLAGS] // get flags
Catalin Marinas60ffc302012-03-05 11:49:27 +0000567 tbz x0, #TIF_NEED_RESCHED, 1f // needs rescheduling?
568 bl el1_preempt
5691:
570#endif
571#ifdef CONFIG_TRACE_IRQFLAGS
572 bl trace_hardirqs_on
573#endif
574 kernel_exit 1
575ENDPROC(el1_irq)
576
577#ifdef CONFIG_PREEMPT
578el1_preempt:
579 mov x24, lr
Will Deacon2a283072014-04-29 19:04:06 +01005801: bl preempt_schedule_irq // irq en/disable is done inside
Mark Rutlandc02433d2016-11-03 20:23:13 +0000581 ldr x0, [tsk, #TSK_TI_FLAGS] // get new tasks TI_FLAGS
Catalin Marinas60ffc302012-03-05 11:49:27 +0000582 tbnz x0, #TIF_NEED_RESCHED, 1b // needs rescheduling?
583 ret x24
584#endif
585
586/*
587 * EL0 mode handlers.
588 */
589 .align 6
590el0_sync:
591 kernel_entry 0
592 mrs x25, esr_el1 // read the syndrome register
Mark Rutlandaed40e02014-11-24 12:31:40 +0000593 lsr x24, x25, #ESR_ELx_EC_SHIFT // exception class
594 cmp x24, #ESR_ELx_EC_SVC64 // SVC in 64-bit state
Catalin Marinas60ffc302012-03-05 11:49:27 +0000595 b.eq el0_svc
Mark Rutlandaed40e02014-11-24 12:31:40 +0000596 cmp x24, #ESR_ELx_EC_DABT_LOW // data abort in EL0
Catalin Marinas60ffc302012-03-05 11:49:27 +0000597 b.eq el0_da
Mark Rutlandaed40e02014-11-24 12:31:40 +0000598 cmp x24, #ESR_ELx_EC_IABT_LOW // instruction abort in EL0
Catalin Marinas60ffc302012-03-05 11:49:27 +0000599 b.eq el0_ia
Mark Rutlandaed40e02014-11-24 12:31:40 +0000600 cmp x24, #ESR_ELx_EC_FP_ASIMD // FP/ASIMD access
Catalin Marinas60ffc302012-03-05 11:49:27 +0000601 b.eq el0_fpsimd_acc
Dave Martinbc0ee472017-10-31 15:51:05 +0000602 cmp x24, #ESR_ELx_EC_SVE // SVE access
603 b.eq el0_sve_acc
Mark Rutlandaed40e02014-11-24 12:31:40 +0000604 cmp x24, #ESR_ELx_EC_FP_EXC64 // FP/ASIMD exception
Catalin Marinas60ffc302012-03-05 11:49:27 +0000605 b.eq el0_fpsimd_exc
Mark Rutlandaed40e02014-11-24 12:31:40 +0000606 cmp x24, #ESR_ELx_EC_SYS64 // configurable trap
Andre Przywara7dd01ae2016-06-28 18:07:32 +0100607 b.eq el0_sys
Mark Rutlandaed40e02014-11-24 12:31:40 +0000608 cmp x24, #ESR_ELx_EC_SP_ALIGN // stack alignment exception
Catalin Marinas60ffc302012-03-05 11:49:27 +0000609 b.eq el0_sp_pc
Mark Rutlandaed40e02014-11-24 12:31:40 +0000610 cmp x24, #ESR_ELx_EC_PC_ALIGN // pc alignment exception
Catalin Marinas60ffc302012-03-05 11:49:27 +0000611 b.eq el0_sp_pc
Mark Rutlandaed40e02014-11-24 12:31:40 +0000612 cmp x24, #ESR_ELx_EC_UNKNOWN // unknown exception in EL0
Catalin Marinas60ffc302012-03-05 11:49:27 +0000613 b.eq el0_undef
Mark Rutlandaed40e02014-11-24 12:31:40 +0000614 cmp x24, #ESR_ELx_EC_BREAKPT_LOW // debug exception in EL0
Catalin Marinas60ffc302012-03-05 11:49:27 +0000615 b.ge el0_dbg
616 b el0_inv
617
618#ifdef CONFIG_COMPAT
619 .align 6
620el0_sync_compat:
621 kernel_entry 0, 32
622 mrs x25, esr_el1 // read the syndrome register
Mark Rutlandaed40e02014-11-24 12:31:40 +0000623 lsr x24, x25, #ESR_ELx_EC_SHIFT // exception class
624 cmp x24, #ESR_ELx_EC_SVC32 // SVC in 32-bit state
Catalin Marinas60ffc302012-03-05 11:49:27 +0000625 b.eq el0_svc_compat
Mark Rutlandaed40e02014-11-24 12:31:40 +0000626 cmp x24, #ESR_ELx_EC_DABT_LOW // data abort in EL0
Catalin Marinas60ffc302012-03-05 11:49:27 +0000627 b.eq el0_da
Mark Rutlandaed40e02014-11-24 12:31:40 +0000628 cmp x24, #ESR_ELx_EC_IABT_LOW // instruction abort in EL0
Catalin Marinas60ffc302012-03-05 11:49:27 +0000629 b.eq el0_ia
Mark Rutlandaed40e02014-11-24 12:31:40 +0000630 cmp x24, #ESR_ELx_EC_FP_ASIMD // FP/ASIMD access
Catalin Marinas60ffc302012-03-05 11:49:27 +0000631 b.eq el0_fpsimd_acc
Mark Rutlandaed40e02014-11-24 12:31:40 +0000632 cmp x24, #ESR_ELx_EC_FP_EXC32 // FP/ASIMD exception
Catalin Marinas60ffc302012-03-05 11:49:27 +0000633 b.eq el0_fpsimd_exc
Mark Salyzyn77f3228f2015-10-13 14:30:51 -0700634 cmp x24, #ESR_ELx_EC_PC_ALIGN // pc alignment exception
635 b.eq el0_sp_pc
Mark Rutlandaed40e02014-11-24 12:31:40 +0000636 cmp x24, #ESR_ELx_EC_UNKNOWN // unknown exception in EL0
Catalin Marinas60ffc302012-03-05 11:49:27 +0000637 b.eq el0_undef
Mark Rutlandaed40e02014-11-24 12:31:40 +0000638 cmp x24, #ESR_ELx_EC_CP15_32 // CP15 MRC/MCR trap
Mark Rutland381cc2b2013-05-24 12:02:35 +0100639 b.eq el0_undef
Mark Rutlandaed40e02014-11-24 12:31:40 +0000640 cmp x24, #ESR_ELx_EC_CP15_64 // CP15 MRRC/MCRR trap
Mark Rutland381cc2b2013-05-24 12:02:35 +0100641 b.eq el0_undef
Mark Rutlandaed40e02014-11-24 12:31:40 +0000642 cmp x24, #ESR_ELx_EC_CP14_MR // CP14 MRC/MCR trap
Mark Rutland381cc2b2013-05-24 12:02:35 +0100643 b.eq el0_undef
Mark Rutlandaed40e02014-11-24 12:31:40 +0000644 cmp x24, #ESR_ELx_EC_CP14_LS // CP14 LDC/STC trap
Mark Rutland381cc2b2013-05-24 12:02:35 +0100645 b.eq el0_undef
Mark Rutlandaed40e02014-11-24 12:31:40 +0000646 cmp x24, #ESR_ELx_EC_CP14_64 // CP14 MRRC/MCRR trap
Mark Rutland381cc2b2013-05-24 12:02:35 +0100647 b.eq el0_undef
Mark Rutlandaed40e02014-11-24 12:31:40 +0000648 cmp x24, #ESR_ELx_EC_BREAKPT_LOW // debug exception in EL0
Catalin Marinas60ffc302012-03-05 11:49:27 +0000649 b.ge el0_dbg
650 b el0_inv
651el0_svc_compat:
652 /*
653 * AArch32 syscall handling
654 */
Dave Martinbc0ee472017-10-31 15:51:05 +0000655 ldr x16, [tsk, #TSK_TI_FLAGS] // load thread flags
Catalin Marinas01564112015-01-06 16:42:32 +0000656 adrp stbl, compat_sys_call_table // load compat syscall table pointer
Dave Martin35d0e6f2017-08-01 15:35:53 +0100657 mov wscno, w7 // syscall number in w7 (r7)
658 mov wsc_nr, #__NR_compat_syscalls
Catalin Marinas60ffc302012-03-05 11:49:27 +0000659 b el0_svc_naked
660
661 .align 6
662el0_irq_compat:
663 kernel_entry 0, 32
664 b el0_irq_naked
Xie XiuQia92d4d12017-11-02 12:12:42 +0000665
666el0_error_compat:
667 kernel_entry 0, 32
668 b el0_error_naked
Catalin Marinas60ffc302012-03-05 11:49:27 +0000669#endif
670
671el0_da:
672 /*
673 * Data abort handling
674 */
Larry Bassel6ab64632014-05-30 20:34:14 +0100675 mrs x26, far_el1
James Morse746647c2017-11-02 12:12:40 +0000676 enable_daif
Larry Bassel6c81fe72014-05-30 12:34:15 -0700677 ct_user_exit
Kristina Martsenko276e9322017-05-03 16:37:47 +0100678 clear_address_tag x0, x26
Catalin Marinas60ffc302012-03-05 11:49:27 +0000679 mov x1, x25
680 mov x2, sp
Will Deacond54e81f2014-09-29 11:44:01 +0100681 bl do_mem_abort
682 b ret_to_user
Catalin Marinas60ffc302012-03-05 11:49:27 +0000683el0_ia:
684 /*
685 * Instruction abort handling
686 */
Larry Bassel6ab64632014-05-30 20:34:14 +0100687 mrs x26, far_el1
James Morse746647c2017-11-02 12:12:40 +0000688 enable_daif
Larry Bassel6c81fe72014-05-30 12:34:15 -0700689 ct_user_exit
Larry Bassel6ab64632014-05-30 20:34:14 +0100690 mov x0, x26
Mark Rutland541ec872016-05-31 12:33:03 +0100691 mov x1, x25
Catalin Marinas60ffc302012-03-05 11:49:27 +0000692 mov x2, sp
Will Deacond54e81f2014-09-29 11:44:01 +0100693 bl do_mem_abort
694 b ret_to_user
Catalin Marinas60ffc302012-03-05 11:49:27 +0000695el0_fpsimd_acc:
696 /*
697 * Floating Point or Advanced SIMD access
698 */
James Morse746647c2017-11-02 12:12:40 +0000699 enable_daif
Larry Bassel6c81fe72014-05-30 12:34:15 -0700700 ct_user_exit
Catalin Marinas60ffc302012-03-05 11:49:27 +0000701 mov x0, x25
702 mov x1, sp
Will Deacond54e81f2014-09-29 11:44:01 +0100703 bl do_fpsimd_acc
704 b ret_to_user
Dave Martinbc0ee472017-10-31 15:51:05 +0000705el0_sve_acc:
706 /*
707 * Scalable Vector Extension access
708 */
709 enable_daif
710 ct_user_exit
711 mov x0, x25
712 mov x1, sp
713 bl do_sve_acc
714 b ret_to_user
Catalin Marinas60ffc302012-03-05 11:49:27 +0000715el0_fpsimd_exc:
716 /*
Dave Martinbc0ee472017-10-31 15:51:05 +0000717 * Floating Point, Advanced SIMD or SVE exception
Catalin Marinas60ffc302012-03-05 11:49:27 +0000718 */
James Morse746647c2017-11-02 12:12:40 +0000719 enable_daif
Larry Bassel6c81fe72014-05-30 12:34:15 -0700720 ct_user_exit
Catalin Marinas60ffc302012-03-05 11:49:27 +0000721 mov x0, x25
722 mov x1, sp
Will Deacond54e81f2014-09-29 11:44:01 +0100723 bl do_fpsimd_exc
724 b ret_to_user
Catalin Marinas60ffc302012-03-05 11:49:27 +0000725el0_sp_pc:
726 /*
727 * Stack or PC alignment exception handling
728 */
Larry Bassel6ab64632014-05-30 20:34:14 +0100729 mrs x26, far_el1
James Morse746647c2017-11-02 12:12:40 +0000730 enable_daif
Mark Rutland46b05672015-06-15 16:40:27 +0100731 ct_user_exit
Larry Bassel6ab64632014-05-30 20:34:14 +0100732 mov x0, x26
Catalin Marinas60ffc302012-03-05 11:49:27 +0000733 mov x1, x25
734 mov x2, sp
Will Deacond54e81f2014-09-29 11:44:01 +0100735 bl do_sp_pc_abort
736 b ret_to_user
Catalin Marinas60ffc302012-03-05 11:49:27 +0000737el0_undef:
738 /*
739 * Undefined instruction
740 */
James Morse746647c2017-11-02 12:12:40 +0000741 enable_daif
Larry Bassel6c81fe72014-05-30 12:34:15 -0700742 ct_user_exit
Will Deacon2a283072014-04-29 19:04:06 +0100743 mov x0, sp
Will Deacond54e81f2014-09-29 11:44:01 +0100744 bl do_undefinstr
745 b ret_to_user
Andre Przywara7dd01ae2016-06-28 18:07:32 +0100746el0_sys:
747 /*
748 * System instructions, for trapped cache maintenance instructions
749 */
James Morse746647c2017-11-02 12:12:40 +0000750 enable_daif
Andre Przywara7dd01ae2016-06-28 18:07:32 +0100751 ct_user_exit
752 mov x0, x25
753 mov x1, sp
754 bl do_sysinstr
755 b ret_to_user
Catalin Marinas60ffc302012-03-05 11:49:27 +0000756el0_dbg:
757 /*
758 * Debug exception handling
759 */
760 tbnz x24, #0, el0_inv // EL0 only
761 mrs x0, far_el1
Catalin Marinas60ffc302012-03-05 11:49:27 +0000762 mov x1, x25
763 mov x2, sp
Will Deacon2a283072014-04-29 19:04:06 +0100764 bl do_debug_exception
James Morse746647c2017-11-02 12:12:40 +0000765 enable_daif
Larry Bassel6c81fe72014-05-30 12:34:15 -0700766 ct_user_exit
Will Deacon2a283072014-04-29 19:04:06 +0100767 b ret_to_user
Catalin Marinas60ffc302012-03-05 11:49:27 +0000768el0_inv:
James Morse746647c2017-11-02 12:12:40 +0000769 enable_daif
Larry Bassel6c81fe72014-05-30 12:34:15 -0700770 ct_user_exit
Catalin Marinas60ffc302012-03-05 11:49:27 +0000771 mov x0, sp
772 mov x1, #BAD_SYNC
Mark Rutland1b428042015-07-07 18:00:49 +0100773 mov x2, x25
Mark Rutland7d9e8f72017-01-18 17:23:41 +0000774 bl bad_el0_sync
Will Deacond54e81f2014-09-29 11:44:01 +0100775 b ret_to_user
Catalin Marinas60ffc302012-03-05 11:49:27 +0000776ENDPROC(el0_sync)
777
778 .align 6
779el0_irq:
780 kernel_entry 0
781el0_irq_naked:
James Morseb282e1c2017-11-02 12:12:41 +0000782 enable_da_f
Catalin Marinas60ffc302012-03-05 11:49:27 +0000783#ifdef CONFIG_TRACE_IRQFLAGS
784 bl trace_hardirqs_off
785#endif
Marc Zyngier64681782013-11-12 17:11:53 +0000786
Larry Bassel6c81fe72014-05-30 12:34:15 -0700787 ct_user_exit
Catalin Marinas60ffc302012-03-05 11:49:27 +0000788 irq_handler
Marc Zyngier64681782013-11-12 17:11:53 +0000789
Catalin Marinas60ffc302012-03-05 11:49:27 +0000790#ifdef CONFIG_TRACE_IRQFLAGS
791 bl trace_hardirqs_on
792#endif
793 b ret_to_user
794ENDPROC(el0_irq)
795
Xie XiuQia92d4d12017-11-02 12:12:42 +0000796el1_error:
797 kernel_entry 1
798 mrs x1, esr_el1
799 enable_dbg
800 mov x0, sp
801 bl do_serror
802 kernel_exit 1
803ENDPROC(el1_error)
804
805el0_error:
806 kernel_entry 0
807el0_error_naked:
808 mrs x1, esr_el1
809 enable_dbg
810 mov x0, sp
811 bl do_serror
812 enable_daif
813 ct_user_exit
814 b ret_to_user
815ENDPROC(el0_error)
816
817
Catalin Marinas60ffc302012-03-05 11:49:27 +0000818/*
Catalin Marinas60ffc302012-03-05 11:49:27 +0000819 * This is the fast syscall return path. We do as little as possible here,
820 * and this includes saving x0 back into the kernel stack.
821 */
822ret_fast_syscall:
James Morse8d667722017-11-02 12:12:37 +0000823 disable_daif
Will Deacon412fcb62015-08-19 15:57:09 +0100824 str x0, [sp, #S_X0] // returned x0
Mark Rutlandc02433d2016-11-03 20:23:13 +0000825 ldr x1, [tsk, #TSK_TI_FLAGS] // re-check for syscall tracing
Josh Stone04d7e092015-06-05 14:28:03 -0700826 and x2, x1, #_TIF_SYSCALL_WORK
827 cbnz x2, ret_fast_syscall_trace
Catalin Marinas60ffc302012-03-05 11:49:27 +0000828 and x2, x1, #_TIF_WORK_MASK
Will Deacon412fcb62015-08-19 15:57:09 +0100829 cbnz x2, work_pending
Will Deacon2a283072014-04-29 19:04:06 +0100830 enable_step_tsk x1, x2
Will Deacon412fcb62015-08-19 15:57:09 +0100831 kernel_exit 0
Josh Stone04d7e092015-06-05 14:28:03 -0700832ret_fast_syscall_trace:
James Morse8d667722017-11-02 12:12:37 +0000833 enable_daif
Will Deacon412fcb62015-08-19 15:57:09 +0100834 b __sys_trace_return_skipped // we already saved x0
Catalin Marinas60ffc302012-03-05 11:49:27 +0000835
836/*
837 * Ok, we need to do extra processing, enter the slow path.
838 */
Catalin Marinas60ffc302012-03-05 11:49:27 +0000839work_pending:
Catalin Marinas60ffc302012-03-05 11:49:27 +0000840 mov x0, sp // 'regs'
Catalin Marinas60ffc302012-03-05 11:49:27 +0000841 bl do_notify_resume
Catalin Marinasdb3899a2015-12-04 12:42:29 +0000842#ifdef CONFIG_TRACE_IRQFLAGS
Chris Metcalf421dd6f2016-07-14 16:48:14 -0400843 bl trace_hardirqs_on // enabled while in userspace
Catalin Marinasdb3899a2015-12-04 12:42:29 +0000844#endif
Mark Rutlandc02433d2016-11-03 20:23:13 +0000845 ldr x1, [tsk, #TSK_TI_FLAGS] // re-check for single-step
Chris Metcalf421dd6f2016-07-14 16:48:14 -0400846 b finish_ret_to_user
Catalin Marinas60ffc302012-03-05 11:49:27 +0000847/*
848 * "slow" syscall return path.
849 */
Catalin Marinas59dc67b2012-09-10 16:11:46 +0100850ret_to_user:
James Morse8d667722017-11-02 12:12:37 +0000851 disable_daif
Mark Rutlandc02433d2016-11-03 20:23:13 +0000852 ldr x1, [tsk, #TSK_TI_FLAGS]
Catalin Marinas60ffc302012-03-05 11:49:27 +0000853 and x2, x1, #_TIF_WORK_MASK
854 cbnz x2, work_pending
Chris Metcalf421dd6f2016-07-14 16:48:14 -0400855finish_ret_to_user:
Will Deacon2a283072014-04-29 19:04:06 +0100856 enable_step_tsk x1, x2
Will Deacon412fcb62015-08-19 15:57:09 +0100857 kernel_exit 0
Catalin Marinas60ffc302012-03-05 11:49:27 +0000858ENDPROC(ret_to_user)
859
860/*
Catalin Marinas60ffc302012-03-05 11:49:27 +0000861 * SVC handler.
862 */
863 .align 6
864el0_svc:
Dave Martinbc0ee472017-10-31 15:51:05 +0000865 ldr x16, [tsk, #TSK_TI_FLAGS] // load thread flags
Catalin Marinas60ffc302012-03-05 11:49:27 +0000866 adrp stbl, sys_call_table // load syscall table pointer
Dave Martin35d0e6f2017-08-01 15:35:53 +0100867 mov wscno, w8 // syscall number in w8
868 mov wsc_nr, #__NR_syscalls
Dave Martinbc0ee472017-10-31 15:51:05 +0000869
Dave Martin43994d82017-10-31 15:51:19 +0000870#ifdef CONFIG_ARM64_SVE
871alternative_if_not ARM64_SVE
Dave Martinbc0ee472017-10-31 15:51:05 +0000872 b el0_svc_naked
Dave Martin43994d82017-10-31 15:51:19 +0000873alternative_else_nop_endif
Dave Martinbc0ee472017-10-31 15:51:05 +0000874 tbz x16, #TIF_SVE, el0_svc_naked // Skip unless TIF_SVE set:
875 bic x16, x16, #_TIF_SVE // discard SVE state
876 str x16, [tsk, #TSK_TI_FLAGS]
877
878 /*
879 * task_fpsimd_load() won't be called to update CPACR_EL1 in
880 * ret_to_user unless TIF_FOREIGN_FPSTATE is still set, which only
881 * happens if a context switch or kernel_neon_begin() or context
882 * modification (sigreturn, ptrace) intervenes.
883 * So, ensure that CPACR_EL1 is already correct for the fast-path case:
884 */
885 mrs x9, cpacr_el1
886 bic x9, x9, #CPACR_EL1_ZEN_EL0EN // disable SVE for el0
887 msr cpacr_el1, x9 // synchronised by eret to el0
Dave Martin43994d82017-10-31 15:51:19 +0000888#endif
Dave Martinbc0ee472017-10-31 15:51:05 +0000889
Catalin Marinas60ffc302012-03-05 11:49:27 +0000890el0_svc_naked: // compat entry point
Dave Martin35d0e6f2017-08-01 15:35:53 +0100891 stp x0, xscno, [sp, #S_ORIG_X0] // save the original x0 and syscall number
James Morse746647c2017-11-02 12:12:40 +0000892 enable_daif
Larry Bassel6c81fe72014-05-30 12:34:15 -0700893 ct_user_exit 1
Catalin Marinas60ffc302012-03-05 11:49:27 +0000894
Dave Martinbc0ee472017-10-31 15:51:05 +0000895 tst x16, #_TIF_SYSCALL_WORK // check for syscall hooks
AKASHI Takahiro449f81a2014-04-30 10:51:29 +0100896 b.ne __sys_trace
Dave Martin35d0e6f2017-08-01 15:35:53 +0100897 cmp wscno, wsc_nr // check upper syscall limit
Catalin Marinas60ffc302012-03-05 11:49:27 +0000898 b.hs ni_sys
Dave Martin35d0e6f2017-08-01 15:35:53 +0100899 ldr x16, [stbl, xscno, lsl #3] // address in the syscall table
Will Deacond54e81f2014-09-29 11:44:01 +0100900 blr x16 // call sys_* routine
901 b ret_fast_syscall
Catalin Marinas60ffc302012-03-05 11:49:27 +0000902ni_sys:
903 mov x0, sp
Will Deacond54e81f2014-09-29 11:44:01 +0100904 bl do_ni_syscall
905 b ret_fast_syscall
Catalin Marinas60ffc302012-03-05 11:49:27 +0000906ENDPROC(el0_svc)
907
908 /*
909 * This is the really slow path. We're going to be doing context
910 * switches, and waiting for our parent to respond.
911 */
912__sys_trace:
Dave Martin17c28952017-08-01 15:35:54 +0100913 cmp wscno, #NO_SYSCALL // user-issued syscall(-1)?
AKASHI Takahiro1014c812014-11-28 05:26:35 +0000914 b.ne 1f
Dave Martin35d0e6f2017-08-01 15:35:53 +0100915 mov x0, #-ENOSYS // set default errno if so
AKASHI Takahiro1014c812014-11-28 05:26:35 +0000916 str x0, [sp, #S_X0]
9171: mov x0, sp
AKASHI Takahiro3157858f2014-04-30 10:51:30 +0100918 bl syscall_trace_enter
Dave Martin17c28952017-08-01 15:35:54 +0100919 cmp w0, #NO_SYSCALL // skip the syscall?
AKASHI Takahiro1014c812014-11-28 05:26:35 +0000920 b.eq __sys_trace_return_skipped
Dave Martin35d0e6f2017-08-01 15:35:53 +0100921 mov wscno, w0 // syscall number (possibly new)
Catalin Marinas60ffc302012-03-05 11:49:27 +0000922 mov x1, sp // pointer to regs
Dave Martin35d0e6f2017-08-01 15:35:53 +0100923 cmp wscno, wsc_nr // check upper syscall limit
Will Deacond54e81f2014-09-29 11:44:01 +0100924 b.hs __ni_sys_trace
Catalin Marinas60ffc302012-03-05 11:49:27 +0000925 ldp x0, x1, [sp] // restore the syscall args
926 ldp x2, x3, [sp, #S_X2]
927 ldp x4, x5, [sp, #S_X4]
928 ldp x6, x7, [sp, #S_X6]
Dave Martin35d0e6f2017-08-01 15:35:53 +0100929 ldr x16, [stbl, xscno, lsl #3] // address in the syscall table
Will Deacond54e81f2014-09-29 11:44:01 +0100930 blr x16 // call sys_* routine
Catalin Marinas60ffc302012-03-05 11:49:27 +0000931
932__sys_trace_return:
AKASHI Takahiro1014c812014-11-28 05:26:35 +0000933 str x0, [sp, #S_X0] // save returned x0
934__sys_trace_return_skipped:
AKASHI Takahiro3157858f2014-04-30 10:51:30 +0100935 mov x0, sp
936 bl syscall_trace_exit
Catalin Marinas60ffc302012-03-05 11:49:27 +0000937 b ret_to_user
938
Will Deacond54e81f2014-09-29 11:44:01 +0100939__ni_sys_trace:
940 mov x0, sp
941 bl do_ni_syscall
942 b __sys_trace_return
943
Pratyush Anand888b3c82016-07-08 12:35:50 -0400944 .popsection // .entry.text
945
Catalin Marinas60ffc302012-03-05 11:49:27 +0000946/*
947 * Special system call wrappers.
948 */
Catalin Marinas60ffc302012-03-05 11:49:27 +0000949ENTRY(sys_rt_sigreturn_wrapper)
950 mov x0, sp
951 b sys_rt_sigreturn
952ENDPROC(sys_rt_sigreturn_wrapper)
Mark Rutlanded84b4e2017-07-26 16:05:20 +0100953
954/*
955 * Register switch for AArch64. The callee-saved registers need to be saved
956 * and restored. On entry:
957 * x0 = previous task_struct (must be preserved across the switch)
958 * x1 = next task_struct
959 * Previous and next are guaranteed not to be the same.
960 *
961 */
962ENTRY(cpu_switch_to)
963 mov x10, #THREAD_CPU_CONTEXT
964 add x8, x0, x10
965 mov x9, sp
966 stp x19, x20, [x8], #16 // store callee-saved registers
967 stp x21, x22, [x8], #16
968 stp x23, x24, [x8], #16
969 stp x25, x26, [x8], #16
970 stp x27, x28, [x8], #16
971 stp x29, x9, [x8], #16
972 str lr, [x8]
973 add x8, x1, x10
974 ldp x19, x20, [x8], #16 // restore callee-saved registers
975 ldp x21, x22, [x8], #16
976 ldp x23, x24, [x8], #16
977 ldp x25, x26, [x8], #16
978 ldp x27, x28, [x8], #16
979 ldp x29, x9, [x8], #16
980 ldr lr, [x8]
981 mov sp, x9
982 msr sp_el0, x1
983 ret
984ENDPROC(cpu_switch_to)
985NOKPROBE(cpu_switch_to)
986
987/*
988 * This is how we return from a fork.
989 */
990ENTRY(ret_from_fork)
991 bl schedule_tail
992 cbz x19, 1f // not a kernel thread
993 mov x0, x20
994 blr x19
9951: get_thread_info tsk
996 b ret_to_user
997ENDPROC(ret_from_fork)
998NOKPROBE(ret_from_fork)