blob: 55014e42912a4f9c5dc175963ecd60a8c79c0e35 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
David Woodhousea1452a32010-08-08 20:58:20 +01002 * Copyright © 2000-2010 David Woodhouse <dwmw2@infradead.org>
3 * Steven J. Hill <sjhill@realitydiluted.com>
4 * Thomas Gleixner <tglx@linutronix.de>
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07006 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 *
Thomas Gleixner2c0a2be2006-05-23 11:50:56 +020010 * Info:
11 * Contains standard defines and IDs for NAND flash devices
Linus Torvalds1da177e2005-04-16 15:20:36 -070012 *
Thomas Gleixner2c0a2be2006-05-23 11:50:56 +020013 * Changelog:
14 * See git changelog.
Linus Torvalds1da177e2005-04-16 15:20:36 -070015 */
Boris Brezillond4092d72017-08-04 17:29:10 +020016#ifndef __LINUX_MTD_RAWNAND_H
17#define __LINUX_MTD_RAWNAND_H
Linus Torvalds1da177e2005-04-16 15:20:36 -070018
Linus Torvalds1da177e2005-04-16 15:20:36 -070019#include <linux/wait.h>
20#include <linux/spinlock.h>
21#include <linux/mtd/mtd.h>
Alessandro Rubini30631cb2009-09-20 23:28:14 +020022#include <linux/mtd/flashchip.h>
Alessandro Rubinic62d81b2009-09-20 23:28:04 +020023#include <linux/mtd/bbm.h>
Boris Brezillon1c3ab612018-07-05 12:27:29 +020024#include <linux/of.h>
Miquel Raynal789157e2018-03-19 14:47:28 +010025#include <linux/types.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070026
Boris Brezillon00ad3782018-09-06 14:05:14 +020027struct nand_chip;
David Woodhouse5e81e882010-02-26 18:32:56 +000028struct nand_flash_dev;
Brian Norris5844fee2015-01-23 00:22:27 -080029
Linus Torvalds1da177e2005-04-16 15:20:36 -070030/* Scan and identify a NAND device */
Boris Brezillon00ad3782018-09-06 14:05:14 +020031int nand_scan_with_ids(struct nand_chip *chip, int max_chips,
Miquel Raynal256c4fc2018-04-22 18:02:30 +020032 struct nand_flash_dev *ids);
33
Boris Brezillon00ad3782018-09-06 14:05:14 +020034static inline int nand_scan(struct nand_chip *chip, int max_chips)
Miquel Raynal256c4fc2018-04-22 18:02:30 +020035{
Boris Brezillon00ad3782018-09-06 14:05:14 +020036 return nand_scan_with_ids(chip, max_chips, NULL);
Miquel Raynal256c4fc2018-04-22 18:02:30 +020037}
38
David Woodhouseb77d95c2006-09-25 21:58:50 +010039/* Internal helper for board drivers which need to override command function */
Boris Brezillon2b356ab2018-09-06 14:05:16 +020040void nand_wait_ready(struct nand_chip *chip);
David Woodhouseb77d95c2006-09-25 21:58:50 +010041
Linus Torvalds1da177e2005-04-16 15:20:36 -070042/* The maximum number of NAND chips in an array */
43#define NAND_MAX_CHIPS 8
44
Sebastian Andrzej Siewiora0491fc2010-10-05 12:41:01 +020045/*
Linus Torvalds1da177e2005-04-16 15:20:36 -070046 * Constants for hardware specific CLE/ALE/NCE function
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +020047 *
48 * These are bits which can be or'ed to set/clear multiple
49 * bits in one go.
50 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070051/* Select the chip by setting nCE to low */
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +020052#define NAND_NCE 0x01
Linus Torvalds1da177e2005-04-16 15:20:36 -070053/* Select the command latch by setting CLE to high */
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +020054#define NAND_CLE 0x02
Linus Torvalds1da177e2005-04-16 15:20:36 -070055/* Select the address latch by setting ALE to high */
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +020056#define NAND_ALE 0x04
57
58#define NAND_CTRL_CLE (NAND_NCE | NAND_CLE)
59#define NAND_CTRL_ALE (NAND_NCE | NAND_ALE)
60#define NAND_CTRL_CHANGE 0x80
Linus Torvalds1da177e2005-04-16 15:20:36 -070061
62/*
63 * Standard NAND flash commands
64 */
65#define NAND_CMD_READ0 0
66#define NAND_CMD_READ1 1
Thomas Gleixner7bc33122006-06-20 20:05:05 +020067#define NAND_CMD_RNDOUT 5
Linus Torvalds1da177e2005-04-16 15:20:36 -070068#define NAND_CMD_PAGEPROG 0x10
69#define NAND_CMD_READOOB 0x50
70#define NAND_CMD_ERASE1 0x60
71#define NAND_CMD_STATUS 0x70
Linus Torvalds1da177e2005-04-16 15:20:36 -070072#define NAND_CMD_SEQIN 0x80
Thomas Gleixner7bc33122006-06-20 20:05:05 +020073#define NAND_CMD_RNDIN 0x85
Linus Torvalds1da177e2005-04-16 15:20:36 -070074#define NAND_CMD_READID 0x90
75#define NAND_CMD_ERASE2 0xd0
Florian Fainellicaa4b6f2010-08-30 18:32:14 +020076#define NAND_CMD_PARAM 0xec
Huang Shijie7db03ec2012-09-13 14:57:52 +080077#define NAND_CMD_GET_FEATURES 0xee
78#define NAND_CMD_SET_FEATURES 0xef
Linus Torvalds1da177e2005-04-16 15:20:36 -070079#define NAND_CMD_RESET 0xff
80
81/* Extended commands for large page devices */
82#define NAND_CMD_READSTART 0x30
Thomas Gleixner7bc33122006-06-20 20:05:05 +020083#define NAND_CMD_RNDOUTSTART 0xE0
Linus Torvalds1da177e2005-04-16 15:20:36 -070084#define NAND_CMD_CACHEDPROG 0x15
85
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +020086#define NAND_CMD_NONE -1
87
Linus Torvalds1da177e2005-04-16 15:20:36 -070088/* Status bits */
89#define NAND_STATUS_FAIL 0x01
90#define NAND_STATUS_FAIL_N1 0x02
91#define NAND_STATUS_TRUE_READY 0x20
92#define NAND_STATUS_READY 0x40
93#define NAND_STATUS_WP 0x80
94
Boris Brezillon104e4422017-03-16 09:35:58 +010095#define NAND_DATA_IFACE_CHECK_ONLY -1
96
Thomas Gleixner61ecfa82005-11-07 11:15:31 +000097/*
Linus Torvalds1da177e2005-04-16 15:20:36 -070098 * Constants for ECC_MODES
99 */
Thomas Gleixner6dfc6d22006-05-23 12:00:46 +0200100typedef enum {
101 NAND_ECC_NONE,
102 NAND_ECC_SOFT,
103 NAND_ECC_HW,
104 NAND_ECC_HW_SYNDROME,
Sneha Narnakaje6e0cb132009-09-18 12:51:47 -0700105 NAND_ECC_HW_OOB_FIRST,
Thomas Petazzoni785818f2017-04-29 11:06:43 +0200106 NAND_ECC_ON_DIE,
Thomas Gleixner6dfc6d22006-05-23 12:00:46 +0200107} nand_ecc_modes_t;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700108
Rafał Miłeckib0fcd8a2016-03-23 11:19:00 +0100109enum nand_ecc_algo {
110 NAND_ECC_UNKNOWN,
111 NAND_ECC_HAMMING,
112 NAND_ECC_BCH,
Stefan Agnerf308d732018-06-24 23:27:22 +0200113 NAND_ECC_RS,
Rafał Miłeckib0fcd8a2016-03-23 11:19:00 +0100114};
115
Linus Torvalds1da177e2005-04-16 15:20:36 -0700116/*
117 * Constants for Hardware ECC
David A. Marlin068e3c02005-01-24 03:07:46 +0000118 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700119/* Reset Hardware ECC for read */
120#define NAND_ECC_READ 0
121/* Reset Hardware ECC for write */
122#define NAND_ECC_WRITE 1
Brian Norris7854d3f2011-06-23 14:12:08 -0700123/* Enable Hardware ECC before syndrome is read back from flash */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700124#define NAND_ECC_READSYN 2
125
Boris BREZILLON40cbe6e2015-12-30 20:32:04 +0100126/*
127 * Enable generic NAND 'page erased' check. This check is only done when
128 * ecc.correct() returns -EBADMSG.
129 * Set this flag if your implementation does not fix bitflips in erased
130 * pages and you want to rely on the default implementation.
131 */
132#define NAND_ECC_GENERIC_ERASED_CHECK BIT(0)
Boris Brezillonba78ee02016-06-08 17:04:22 +0200133#define NAND_ECC_MAXIMIZE BIT(1)
Boris BREZILLON40cbe6e2015-12-30 20:32:04 +0100134
David A. Marlin068e3c02005-01-24 03:07:46 +0000135/* Bit mask for flags passed to do_nand_read_ecc */
136#define NAND_GET_DEVICE 0x80
137
138
Sebastian Andrzej Siewiora0491fc2010-10-05 12:41:01 +0200139/*
140 * Option constants for bizarre disfunctionality and real
141 * features.
142 */
Brian Norris7854d3f2011-06-23 14:12:08 -0700143/* Buswidth is 16 bit */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700144#define NAND_BUSWIDTH_16 0x00000002
Linus Torvalds1da177e2005-04-16 15:20:36 -0700145/* Chip has cache program function */
146#define NAND_CACHEPRG 0x00000008
Sebastian Andrzej Siewiora0491fc2010-10-05 12:41:01 +0200147/*
Brian Norris5bc7c332013-03-13 09:51:31 -0700148 * Chip requires ready check on read (for auto-incremented sequential read).
149 * True only for small page devices; large page devices do not support
150 * autoincrement.
151 */
152#define NAND_NEED_READRDY 0x00000100
153
Thomas Gleixner29072b92006-09-28 15:38:36 +0200154/* Chip does not allow subpage writes */
155#define NAND_NO_SUBPAGE_WRITE 0x00000200
156
Maxim Levitsky93edbad2010-02-22 20:39:40 +0200157/* Device is one of 'new' xD cards that expose fake nand command set */
158#define NAND_BROKEN_XD 0x00000400
159
160/* Device behaves just like nand, but is readonly */
161#define NAND_ROM 0x00000800
162
Jeff Westfahla5ff4f12012-08-13 16:35:30 -0500163/* Device supports subpage reads */
164#define NAND_SUBPAGE_READ 0x00001000
165
Boris BREZILLONc03d9962015-12-02 12:01:05 +0100166/*
167 * Some MLC NANDs need data scrambling to limit bitflips caused by repeated
168 * patterns.
169 */
170#define NAND_NEED_SCRAMBLING 0x00002000
171
Masahiro Yamada14157f82017-09-13 11:05:50 +0900172/* Device needs 3rd row address cycle */
173#define NAND_ROW_ADDR_3 0x00004000
174
Linus Torvalds1da177e2005-04-16 15:20:36 -0700175/* Options valid for Samsung large page devices */
Artem Bityutskiy3239a6c2013-03-04 14:56:18 +0200176#define NAND_SAMSUNG_LP_OPTIONS NAND_CACHEPRG
Linus Torvalds1da177e2005-04-16 15:20:36 -0700177
178/* Macros to identify the above */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700179#define NAND_HAS_CACHEPROG(chip) ((chip->options & NAND_CACHEPRG))
Jeff Westfahla5ff4f12012-08-13 16:35:30 -0500180#define NAND_HAS_SUBPAGE_READ(chip) ((chip->options & NAND_SUBPAGE_READ))
Marc Gonzalez3371d662016-11-15 10:56:20 +0100181#define NAND_HAS_SUBPAGE_WRITE(chip) !((chip)->options & NAND_NO_SUBPAGE_WRITE)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700182
Linus Torvalds1da177e2005-04-16 15:20:36 -0700183/* Non chip related options */
Thomas Gleixner0040bf32005-02-09 12:20:00 +0000184/* This option skips the bbt scan during initialization. */
Brian Norrisb4dc53e2011-05-31 16:31:26 -0700185#define NAND_SKIP_BBTSCAN 0x00010000
Ben Dooksb1c6e6d2009-11-02 18:12:33 +0000186/* Chip may not exist, so silence any errors in scan */
Brian Norrisb4dc53e2011-05-31 16:31:26 -0700187#define NAND_SCAN_SILENT_NODEV 0x00040000
Matthieu CASTET64b37b22012-11-06 11:51:44 +0100188/*
189 * Autodetect nand buswidth with readid/onfi.
190 * This suppose the driver will configure the hardware in 8 bits mode
191 * when calling nand_scan_ident, and update its configuration
192 * before calling nand_scan_tail.
193 */
194#define NAND_BUSWIDTH_AUTO 0x00080000
Scott Wood5f867db2015-06-26 19:43:58 -0500195/*
196 * This option could be defined by controller drivers to protect against
197 * kmap'ed, vmalloc'ed highmem buffers being passed from upper layers
198 */
199#define NAND_USE_BOUNCE_BUFFER 0x00100000
Ben Dooksb1c6e6d2009-11-02 18:12:33 +0000200
Boris Brezillon6ea40a32016-10-01 10:24:03 +0200201/*
202 * In case your controller is implementing ->cmd_ctrl() and is relying on the
203 * default ->cmdfunc() implementation, you may want to let the core handle the
204 * tCCS delay which is required when a column change (RNDIN or RNDOUT) is
205 * requested.
206 * If your controller already takes care of this delay, you don't need to set
207 * this flag.
208 */
209#define NAND_WAIT_TCCS 0x00200000
210
Stefan Agnerf922bd72018-06-24 23:27:23 +0200211/*
212 * Whether the NAND chip is a boot medium. Drivers might use this information
213 * to select ECC algorithms supported by the boot ROM or similar restrictions.
214 */
215#define NAND_IS_BOOT_MEDIUM 0x00400000
216
Linus Torvalds1da177e2005-04-16 15:20:36 -0700217/* Options set by nand scan */
Thomas Gleixnera36ed292006-05-23 11:37:03 +0200218/* Nand scan has allocated controller struct */
Thomas Gleixnerf75e5092006-05-26 18:52:08 +0200219#define NAND_CONTROLLER_ALLOC 0x80000000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700220
Thomas Gleixner29072b92006-09-28 15:38:36 +0200221/* Cell info constants */
222#define NAND_CI_CHIPNR_MSK 0x03
223#define NAND_CI_CELLTYPE_MSK 0x0C
Huang Shijie7db906b2013-09-25 14:58:11 +0800224#define NAND_CI_CELLTYPE_SHIFT 2
Linus Torvalds1da177e2005-04-16 15:20:36 -0700225
Linus Torvalds1da177e2005-04-16 15:20:36 -0700226/* Keep gcc happy */
227struct nand_chip;
228
Chris Packham872b71f2018-06-25 10:44:45 +1200229/* ONFI version bits */
230#define ONFI_VERSION_1_0 BIT(1)
231#define ONFI_VERSION_2_0 BIT(2)
232#define ONFI_VERSION_2_1 BIT(3)
233#define ONFI_VERSION_2_2 BIT(4)
234#define ONFI_VERSION_2_3 BIT(5)
235#define ONFI_VERSION_3_0 BIT(6)
236#define ONFI_VERSION_3_1 BIT(7)
237#define ONFI_VERSION_3_2 BIT(8)
238#define ONFI_VERSION_4_0 BIT(9)
239
Huang Shijie5b40db62013-05-17 11:17:28 +0800240/* ONFI features */
241#define ONFI_FEATURE_16_BIT_BUS (1 << 0)
242#define ONFI_FEATURE_EXT_PARAM_PAGE (1 << 7)
243
Huang Shijie3e701922012-09-13 14:57:53 +0800244/* ONFI timing mode, used in both asynchronous and synchronous mode */
245#define ONFI_TIMING_MODE_0 (1 << 0)
246#define ONFI_TIMING_MODE_1 (1 << 1)
247#define ONFI_TIMING_MODE_2 (1 << 2)
248#define ONFI_TIMING_MODE_3 (1 << 3)
249#define ONFI_TIMING_MODE_4 (1 << 4)
250#define ONFI_TIMING_MODE_5 (1 << 5)
251#define ONFI_TIMING_MODE_UNKNOWN (1 << 6)
252
Miquel Raynal789157e2018-03-19 14:47:28 +0100253/* ONFI feature number/address */
254#define ONFI_FEATURE_NUMBER 256
Huang Shijie7db03ec2012-09-13 14:57:52 +0800255#define ONFI_FEATURE_ADDR_TIMING_MODE 0x1
256
Brian Norris8429bb32013-12-03 15:51:09 -0800257/* Vendor-specific feature address (Micron) */
258#define ONFI_FEATURE_ADDR_READ_RETRY 0x89
Thomas Petazzoni9748e1d2017-04-29 11:06:45 +0200259#define ONFI_FEATURE_ON_DIE_ECC 0x90
260#define ONFI_FEATURE_ON_DIE_ECC_EN BIT(3)
Brian Norris8429bb32013-12-03 15:51:09 -0800261
Huang Shijie7db03ec2012-09-13 14:57:52 +0800262/* ONFI subfeature parameters length */
263#define ONFI_SUBFEATURE_PARAM_LEN 4
264
David Mosbergerd914c932013-05-29 15:30:13 +0300265/* ONFI optional commands SET/GET FEATURES supported? */
266#define ONFI_OPT_CMD_SET_GET_FEATURES (1 << 2)
267
Florian Fainellid1e1f4e2010-08-30 18:32:24 +0200268struct nand_onfi_params {
269 /* rev info and features block */
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +0200270 /* 'O' 'N' 'F' 'I' */
271 u8 sig[4];
272 __le16 revision;
273 __le16 features;
274 __le16 opt_cmd;
Huang Shijie5138a982013-05-17 11:17:27 +0800275 u8 reserved0[2];
276 __le16 ext_param_page_length; /* since ONFI 2.1 */
277 u8 num_of_param_pages; /* since ONFI 2.1 */
278 u8 reserved1[17];
Florian Fainellid1e1f4e2010-08-30 18:32:24 +0200279
280 /* manufacturer information block */
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +0200281 char manufacturer[12];
282 char model[20];
283 u8 jedec_id;
284 __le16 date_code;
285 u8 reserved2[13];
Florian Fainellid1e1f4e2010-08-30 18:32:24 +0200286
287 /* memory organization block */
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +0200288 __le32 byte_per_page;
289 __le16 spare_bytes_per_page;
290 __le32 data_bytes_per_ppage;
291 __le16 spare_bytes_per_ppage;
292 __le32 pages_per_block;
293 __le32 blocks_per_lun;
294 u8 lun_count;
295 u8 addr_cycles;
296 u8 bits_per_cell;
297 __le16 bb_per_lun;
298 __le16 block_endurance;
299 u8 guaranteed_good_blocks;
300 __le16 guaranteed_block_endurance;
301 u8 programs_per_page;
302 u8 ppage_attr;
303 u8 ecc_bits;
304 u8 interleaved_bits;
305 u8 interleaved_ops;
306 u8 reserved3[13];
Florian Fainellid1e1f4e2010-08-30 18:32:24 +0200307
308 /* electrical parameter block */
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +0200309 u8 io_pin_capacitance_max;
310 __le16 async_timing_mode;
311 __le16 program_cache_timing_mode;
312 __le16 t_prog;
313 __le16 t_bers;
314 __le16 t_r;
315 __le16 t_ccs;
316 __le16 src_sync_timing_mode;
Boris BREZILLONde64aa92015-11-23 11:23:07 +0100317 u8 src_ssync_features;
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +0200318 __le16 clk_pin_capacitance_typ;
319 __le16 io_pin_capacitance_typ;
320 __le16 input_pin_capacitance_typ;
321 u8 input_pin_capacitance_max;
Brian Norrisa55e85c2013-12-02 11:12:22 -0800322 u8 driver_strength_support;
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +0200323 __le16 t_int_r;
Brian Norris74e98be2015-12-01 11:08:32 -0800324 __le16 t_adl;
Boris BREZILLONde64aa92015-11-23 11:23:07 +0100325 u8 reserved4[8];
Florian Fainellid1e1f4e2010-08-30 18:32:24 +0200326
327 /* vendor */
Brian Norris6f0065b2013-12-03 12:02:20 -0800328 __le16 vendor_revision;
329 u8 vendor[88];
Florian Fainellid1e1f4e2010-08-30 18:32:24 +0200330
331 __le16 crc;
Brian Norrise2e6b7b2013-12-05 12:06:54 -0800332} __packed;
Florian Fainellid1e1f4e2010-08-30 18:32:24 +0200333
334#define ONFI_CRC_BASE 0x4F4E
335
Huang Shijie5138a982013-05-17 11:17:27 +0800336/* Extended ECC information Block Definition (since ONFI 2.1) */
337struct onfi_ext_ecc_info {
338 u8 ecc_bits;
339 u8 codeword_size;
340 __le16 bb_per_lun;
341 __le16 block_endurance;
342 u8 reserved[2];
343} __packed;
344
345#define ONFI_SECTION_TYPE_0 0 /* Unused section. */
346#define ONFI_SECTION_TYPE_1 1 /* for additional sections. */
347#define ONFI_SECTION_TYPE_2 2 /* for ECC information. */
348struct onfi_ext_section {
349 u8 type;
350 u8 length;
351} __packed;
352
353#define ONFI_EXT_SECTION_MAX 8
354
355/* Extended Parameter Page Definition (since ONFI 2.1) */
356struct onfi_ext_param_page {
357 __le16 crc;
358 u8 sig[4]; /* 'E' 'P' 'P' 'S' */
359 u8 reserved0[10];
360 struct onfi_ext_section sections[ONFI_EXT_SECTION_MAX];
361
362 /*
363 * The actual size of the Extended Parameter Page is in
364 * @ext_param_page_length of nand_onfi_params{}.
365 * The following are the variable length sections.
366 * So we do not add any fields below. Please see the ONFI spec.
367 */
368} __packed;
369
Huang Shijieafbfff02014-02-21 13:39:37 +0800370struct jedec_ecc_info {
371 u8 ecc_bits;
372 u8 codeword_size;
373 __le16 bb_per_lun;
374 __le16 block_endurance;
375 u8 reserved[2];
376} __packed;
377
Huang Shijie7852f892014-02-21 13:39:39 +0800378/* JEDEC features */
379#define JEDEC_FEATURE_16_BIT_BUS (1 << 0)
380
Huang Shijieafbfff02014-02-21 13:39:37 +0800381struct nand_jedec_params {
382 /* rev info and features block */
383 /* 'J' 'E' 'S' 'D' */
384 u8 sig[4];
385 __le16 revision;
386 __le16 features;
387 u8 opt_cmd[3];
388 __le16 sec_cmd;
389 u8 num_of_param_pages;
390 u8 reserved0[18];
391
392 /* manufacturer information block */
393 char manufacturer[12];
394 char model[20];
395 u8 jedec_id[6];
396 u8 reserved1[10];
397
398 /* memory organization block */
399 __le32 byte_per_page;
400 __le16 spare_bytes_per_page;
401 u8 reserved2[6];
402 __le32 pages_per_block;
403 __le32 blocks_per_lun;
404 u8 lun_count;
405 u8 addr_cycles;
406 u8 bits_per_cell;
407 u8 programs_per_page;
408 u8 multi_plane_addr;
409 u8 multi_plane_op_attr;
410 u8 reserved3[38];
411
412 /* electrical parameter block */
413 __le16 async_sdr_speed_grade;
414 __le16 toggle_ddr_speed_grade;
415 __le16 sync_ddr_speed_grade;
416 u8 async_sdr_features;
417 u8 toggle_ddr_features;
418 u8 sync_ddr_features;
419 __le16 t_prog;
420 __le16 t_bers;
421 __le16 t_r;
422 __le16 t_r_multi_plane;
423 __le16 t_ccs;
424 __le16 io_pin_capacitance_typ;
425 __le16 input_pin_capacitance_typ;
426 __le16 clk_pin_capacitance_typ;
427 u8 driver_strength_support;
Brian Norris74e98be2015-12-01 11:08:32 -0800428 __le16 t_adl;
Huang Shijieafbfff02014-02-21 13:39:37 +0800429 u8 reserved4[36];
430
431 /* ECC and endurance block */
432 u8 guaranteed_good_blocks;
433 __le16 guaranteed_block_endurance;
434 struct jedec_ecc_info ecc_info[4];
435 u8 reserved5[29];
436
437 /* reserved */
438 u8 reserved6[148];
439
440 /* vendor */
441 __le16 vendor_rev_num;
442 u8 reserved7[88];
443
444 /* CRC for Parameter Page */
445 __le16 crc;
446} __packed;
447
Miquel Raynalf4531b22018-03-19 14:47:26 +0100448/**
Miquel Raynala97421c2018-03-19 14:47:27 +0100449 * struct onfi_params - ONFI specific parameters that will be reused
450 * @version: ONFI version (BCD encoded), 0 if ONFI is not supported
451 * @tPROG: Page program time
452 * @tBERS: Block erase time
453 * @tR: Page read time
454 * @tCCS: Change column setup time
455 * @async_timing_mode: Supported asynchronous timing mode
456 * @vendor_revision: Vendor specific revision number
457 * @vendor: Vendor specific data
458 */
459struct onfi_params {
460 int version;
461 u16 tPROG;
462 u16 tBERS;
463 u16 tR;
464 u16 tCCS;
465 u16 async_timing_mode;
466 u16 vendor_revision;
467 u8 vendor[88];
468};
469
470/**
Miquel Raynalf4531b22018-03-19 14:47:26 +0100471 * struct nand_parameters - NAND generic parameters from the parameter page
472 * @model: Model name
473 * @supports_set_get_features: The NAND chip supports setting/getting features
Miquel Raynal789157e2018-03-19 14:47:28 +0100474 * @set_feature_list: Bitmap of features that can be set
475 * @get_feature_list: Bitmap of features that can be get
Miquel Raynala97421c2018-03-19 14:47:27 +0100476 * @onfi: ONFI specific parameters
Miquel Raynalf4531b22018-03-19 14:47:26 +0100477 */
478struct nand_parameters {
Miquel Raynala97421c2018-03-19 14:47:27 +0100479 /* Generic parameters */
Miquel Raynal2023f1fa2018-07-25 15:31:51 +0200480 const char *model;
Miquel Raynalf4531b22018-03-19 14:47:26 +0100481 bool supports_set_get_features;
Miquel Raynal789157e2018-03-19 14:47:28 +0100482 DECLARE_BITMAP(set_feature_list, ONFI_FEATURE_NUMBER);
483 DECLARE_BITMAP(get_feature_list, ONFI_FEATURE_NUMBER);
Miquel Raynala97421c2018-03-19 14:47:27 +0100484
485 /* ONFI parameters */
Miquel Raynal3d3fe3c2018-07-25 15:31:52 +0200486 struct onfi_params *onfi;
Miquel Raynalf4531b22018-03-19 14:47:26 +0100487};
488
Jean-Louis Thekekara5158bd52017-06-29 19:08:30 +0200489/* The maximum expected count of bytes in the NAND ID sequence */
490#define NAND_MAX_ID_LEN 8
491
Linus Torvalds1da177e2005-04-16 15:20:36 -0700492/**
Boris Brezillon7f501f02016-05-24 19:20:05 +0200493 * struct nand_id - NAND id structure
Jean-Louis Thekekara5158bd52017-06-29 19:08:30 +0200494 * @data: buffer containing the id bytes.
Boris Brezillon7f501f02016-05-24 19:20:05 +0200495 * @len: ID length.
496 */
497struct nand_id {
Jean-Louis Thekekara5158bd52017-06-29 19:08:30 +0200498 u8 data[NAND_MAX_ID_LEN];
Boris Brezillon7f501f02016-05-24 19:20:05 +0200499 int len;
500};
501
502/**
Miquel Raynal05b54c72018-07-19 01:05:46 +0200503 * struct nand_controller_ops - Controller operations
504 *
505 * @attach_chip: this method is called after the NAND detection phase after
506 * flash ID and MTD fields such as erase size, page size and OOB
507 * size have been set up. ECC requirements are available if
508 * provided by the NAND chip or device tree. Typically used to
509 * choose the appropriate ECC configuration and allocate
510 * associated resources.
511 * This hook is optional.
512 * @detach_chip: free all resources allocated/claimed in
513 * nand_controller_ops->attach_chip().
514 * This hook is optional.
515 */
516struct nand_controller_ops {
517 int (*attach_chip)(struct nand_chip *chip);
518 void (*detach_chip)(struct nand_chip *chip);
519};
520
521/**
Miquel Raynal7da45132018-07-17 09:08:02 +0200522 * struct nand_controller - Structure used to describe a NAND controller
523 *
Thomas Gleixner61ecfa82005-11-07 11:15:31 +0000524 * @lock: protection lock
Linus Torvalds1da177e2005-04-16 15:20:36 -0700525 * @active: the mtd device which holds the controller currently
Sebastian Andrzej Siewiora0491fc2010-10-05 12:41:01 +0200526 * @wq: wait queue to sleep on if a NAND operation is in
527 * progress used instead of the per chip wait queue
528 * when a hw controller is available.
Miquel Raynal05b54c72018-07-19 01:05:46 +0200529 * @ops: NAND controller operations.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700530 */
Miquel Raynal7da45132018-07-17 09:08:02 +0200531struct nand_controller {
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +0200532 spinlock_t lock;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700533 struct nand_chip *active;
Thomas Gleixner0dfc6242005-05-31 20:39:20 +0100534 wait_queue_head_t wq;
Miquel Raynal05b54c72018-07-19 01:05:46 +0200535 const struct nand_controller_ops *ops;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700536};
537
Miquel Raynal7da45132018-07-17 09:08:02 +0200538static inline void nand_controller_init(struct nand_controller *nfc)
Marc Gonzalezd45bc582016-07-27 11:23:52 +0200539{
540 nfc->active = NULL;
541 spin_lock_init(&nfc->lock);
542 init_waitqueue_head(&nfc->wq);
543}
544
Linus Torvalds1da177e2005-04-16 15:20:36 -0700545/**
Masahiro Yamada2c8f8af2017-06-07 20:52:10 +0900546 * struct nand_ecc_step_info - ECC step information of ECC engine
547 * @stepsize: data bytes per ECC step
548 * @strengths: array of supported strengths
549 * @nstrengths: number of supported strengths
550 */
551struct nand_ecc_step_info {
552 int stepsize;
553 const int *strengths;
554 int nstrengths;
555};
556
557/**
558 * struct nand_ecc_caps - capability of ECC engine
559 * @stepinfos: array of ECC step information
560 * @nstepinfos: number of ECC step information
561 * @calc_ecc_bytes: driver's hook to calculate ECC bytes per step
562 */
563struct nand_ecc_caps {
564 const struct nand_ecc_step_info *stepinfos;
565 int nstepinfos;
566 int (*calc_ecc_bytes)(int step_size, int strength);
567};
568
Masahiro Yamadaa03c6012017-06-07 20:52:11 +0900569/* a shorthand to generate struct nand_ecc_caps with only one ECC stepsize */
570#define NAND_ECC_CAPS_SINGLE(__name, __calc, __step, ...) \
571static const int __name##_strengths[] = { __VA_ARGS__ }; \
572static const struct nand_ecc_step_info __name##_stepinfo = { \
573 .stepsize = __step, \
574 .strengths = __name##_strengths, \
575 .nstrengths = ARRAY_SIZE(__name##_strengths), \
576}; \
577static const struct nand_ecc_caps __name = { \
578 .stepinfos = &__name##_stepinfo, \
579 .nstepinfos = 1, \
580 .calc_ecc_bytes = __calc, \
581}
582
Masahiro Yamada2c8f8af2017-06-07 20:52:10 +0900583/**
Brian Norris7854d3f2011-06-23 14:12:08 -0700584 * struct nand_ecc_ctrl - Control structure for ECC
585 * @mode: ECC mode
Rafał Miłeckib0fcd8a2016-03-23 11:19:00 +0100586 * @algo: ECC algorithm
Brian Norris7854d3f2011-06-23 14:12:08 -0700587 * @steps: number of ECC steps per page
588 * @size: data bytes per ECC step
589 * @bytes: ECC bytes per step
Mike Dunn1d0b95b02012-03-11 14:21:10 -0700590 * @strength: max number of correctible bits per ECC step
Brian Norris7854d3f2011-06-23 14:12:08 -0700591 * @total: total number of ECC bytes per page
592 * @prepad: padding information for syndrome based ECC generators
593 * @postpad: padding information for syndrome based ECC generators
Boris BREZILLON40cbe6e2015-12-30 20:32:04 +0100594 * @options: ECC specific options (see NAND_ECC_XXX flags defined above)
Brian Norris7854d3f2011-06-23 14:12:08 -0700595 * @priv: pointer to private ECC control data
Masahiro Yamadac0313b92017-12-05 17:47:16 +0900596 * @calc_buf: buffer for calculated ECC, size is oobsize.
597 * @code_buf: buffer for ECC read from flash, size is oobsize.
Brian Norris7854d3f2011-06-23 14:12:08 -0700598 * @hwctl: function to control hardware ECC generator. Must only
Thomas Gleixner6dfc6d22006-05-23 12:00:46 +0200599 * be provided if an hardware ECC is available
Brian Norris7854d3f2011-06-23 14:12:08 -0700600 * @calculate: function for ECC calculation or readback from ECC hardware
Boris BREZILLON6e941192015-12-30 20:32:03 +0100601 * @correct: function for ECC correction, matching to ECC generator (sw/hw).
602 * Should return a positive number representing the number of
603 * corrected bitflips, -EBADMSG if the number of bitflips exceed
604 * ECC strength, or any other error code if the error is not
605 * directly related to correction.
606 * If -EBADMSG is returned the input buffers should be left
607 * untouched.
Boris BREZILLON62d956d2014-10-20 10:46:14 +0200608 * @read_page_raw: function to read a raw page without ECC. This function
609 * should hide the specific layout used by the ECC
610 * controller and always return contiguous in-band and
611 * out-of-band data even if they're not stored
612 * contiguously on the NAND chip (e.g.
613 * NAND_ECC_HW_SYNDROME interleaves in-band and
614 * out-of-band data).
615 * @write_page_raw: function to write a raw page without ECC. This function
616 * should hide the specific layout used by the ECC
617 * controller and consider the passed data as contiguous
618 * in-band and out-of-band data. ECC controller is
619 * responsible for doing the appropriate transformations
620 * to adapt to its specific layout (e.g.
621 * NAND_ECC_HW_SYNDROME interleaves in-band and
622 * out-of-band data).
Brian Norris7854d3f2011-06-23 14:12:08 -0700623 * @read_page: function to read a page according to the ECC generator
Mike Dunn5ca7f412012-09-11 08:59:03 -0700624 * requirements; returns maximum number of bitflips corrected in
Masahiro Yamada07604682017-03-30 15:45:47 +0900625 * any single ECC step, -EIO hw error
Mike Dunn5ca7f412012-09-11 08:59:03 -0700626 * @read_subpage: function to read parts of the page covered by ECC;
627 * returns same as read_page()
Gupta, Pekon837a6ba2013-03-15 17:55:53 +0530628 * @write_subpage: function to write parts of the page covered by ECC.
Brian Norris7854d3f2011-06-23 14:12:08 -0700629 * @write_page: function to write a page according to the ECC generator
Sebastian Andrzej Siewiora0491fc2010-10-05 12:41:01 +0200630 * requirements.
Brian Norris9ce244b2011-08-30 18:45:37 -0700631 * @write_oob_raw: function to write chip OOB data without ECC
Brian Norrisc46f6482011-08-30 18:45:38 -0700632 * @read_oob_raw: function to read chip OOB data without ECC
Randy Dunlap844d3b42006-06-28 21:48:27 -0700633 * @read_oob: function to read chip OOB data
634 * @write_oob: function to write chip OOB data
Thomas Gleixner6dfc6d22006-05-23 12:00:46 +0200635 */
636struct nand_ecc_ctrl {
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +0200637 nand_ecc_modes_t mode;
Rafał Miłeckib0fcd8a2016-03-23 11:19:00 +0100638 enum nand_ecc_algo algo;
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +0200639 int steps;
640 int size;
641 int bytes;
642 int total;
Mike Dunn1d0b95b02012-03-11 14:21:10 -0700643 int strength;
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +0200644 int prepad;
645 int postpad;
Boris BREZILLON40cbe6e2015-12-30 20:32:04 +0100646 unsigned int options;
Ivan Djelic193bd402011-03-11 11:05:33 +0100647 void *priv;
Masahiro Yamadac0313b92017-12-05 17:47:16 +0900648 u8 *calc_buf;
649 u8 *code_buf;
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +0200650 void (*hwctl)(struct mtd_info *mtd, int mode);
651 int (*calculate)(struct mtd_info *mtd, const uint8_t *dat,
652 uint8_t *ecc_code);
653 int (*correct)(struct mtd_info *mtd, uint8_t *dat, uint8_t *read_ecc,
654 uint8_t *calc_ecc);
655 int (*read_page_raw)(struct mtd_info *mtd, struct nand_chip *chip,
Brian Norris1fbb9382012-05-02 10:14:55 -0700656 uint8_t *buf, int oob_required, int page);
Josh Wufdbad98d2012-06-25 18:07:45 +0800657 int (*write_page_raw)(struct mtd_info *mtd, struct nand_chip *chip,
Boris BREZILLON45aaeff2015-10-13 11:22:18 +0200658 const uint8_t *buf, int oob_required, int page);
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +0200659 int (*read_page)(struct mtd_info *mtd, struct nand_chip *chip,
Brian Norris1fbb9382012-05-02 10:14:55 -0700660 uint8_t *buf, int oob_required, int page);
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +0200661 int (*read_subpage)(struct mtd_info *mtd, struct nand_chip *chip,
Huang Shijiee004deb2014-01-03 11:01:40 +0800662 uint32_t offs, uint32_t len, uint8_t *buf, int page);
Gupta, Pekon837a6ba2013-03-15 17:55:53 +0530663 int (*write_subpage)(struct mtd_info *mtd, struct nand_chip *chip,
664 uint32_t offset, uint32_t data_len,
Boris BREZILLON45aaeff2015-10-13 11:22:18 +0200665 const uint8_t *data_buf, int oob_required, int page);
Josh Wufdbad98d2012-06-25 18:07:45 +0800666 int (*write_page)(struct mtd_info *mtd, struct nand_chip *chip,
Boris BREZILLON45aaeff2015-10-13 11:22:18 +0200667 const uint8_t *buf, int oob_required, int page);
Brian Norris9ce244b2011-08-30 18:45:37 -0700668 int (*write_oob_raw)(struct mtd_info *mtd, struct nand_chip *chip,
669 int page);
Brian Norrisc46f6482011-08-30 18:45:38 -0700670 int (*read_oob_raw)(struct mtd_info *mtd, struct nand_chip *chip,
Shmulik Ladkani5c2ffb12012-05-09 13:06:35 +0300671 int page);
672 int (*read_oob)(struct mtd_info *mtd, struct nand_chip *chip, int page);
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +0200673 int (*write_oob)(struct mtd_info *mtd, struct nand_chip *chip,
674 int page);
Thomas Gleixnerf75e5092006-05-26 18:52:08 +0200675};
676
677/**
Sascha Hauereee64b72016-09-15 10:32:46 +0200678 * struct nand_sdr_timings - SDR NAND chip timings
679 *
680 * This struct defines the timing requirements of a SDR NAND chip.
681 * These information can be found in every NAND datasheets and the timings
682 * meaning are described in the ONFI specifications:
683 * www.onfi.org/~/media/ONFI/specs/onfi_3_1_spec.pdf (chapter 4.15 Timing
684 * Parameters)
685 *
686 * All these timings are expressed in picoseconds.
687 *
Boris Brezillon204e7ec2016-10-01 10:24:02 +0200688 * @tBERS_max: Block erase time
689 * @tCCS_min: Change column setup time
690 * @tPROG_max: Page program time
691 * @tR_max: Page read time
Sascha Hauereee64b72016-09-15 10:32:46 +0200692 * @tALH_min: ALE hold time
693 * @tADL_min: ALE to data loading time
694 * @tALS_min: ALE setup time
695 * @tAR_min: ALE to RE# delay
696 * @tCEA_max: CE# access time
Randy Dunlap61babe92016-11-21 18:32:08 -0800697 * @tCEH_min: CE# high hold time
Sascha Hauereee64b72016-09-15 10:32:46 +0200698 * @tCH_min: CE# hold time
699 * @tCHZ_max: CE# high to output hi-Z
700 * @tCLH_min: CLE hold time
701 * @tCLR_min: CLE to RE# delay
702 * @tCLS_min: CLE setup time
703 * @tCOH_min: CE# high to output hold
704 * @tCS_min: CE# setup time
705 * @tDH_min: Data hold time
706 * @tDS_min: Data setup time
707 * @tFEAT_max: Busy time for Set Features and Get Features
708 * @tIR_min: Output hi-Z to RE# low
709 * @tITC_max: Interface and Timing Mode Change time
710 * @tRC_min: RE# cycle time
711 * @tREA_max: RE# access time
712 * @tREH_min: RE# high hold time
713 * @tRHOH_min: RE# high to output hold
714 * @tRHW_min: RE# high to WE# low
715 * @tRHZ_max: RE# high to output hi-Z
716 * @tRLOH_min: RE# low to output hold
717 * @tRP_min: RE# pulse width
718 * @tRR_min: Ready to RE# low (data only)
719 * @tRST_max: Device reset time, measured from the falling edge of R/B# to the
720 * rising edge of R/B#.
721 * @tWB_max: WE# high to SR[6] low
722 * @tWC_min: WE# cycle time
723 * @tWH_min: WE# high hold time
724 * @tWHR_min: WE# high to RE# low
725 * @tWP_min: WE# pulse width
726 * @tWW_min: WP# transition to WE# low
727 */
728struct nand_sdr_timings {
Boris Brezillon6d292312017-07-31 10:31:27 +0200729 u64 tBERS_max;
Boris Brezillon204e7ec2016-10-01 10:24:02 +0200730 u32 tCCS_min;
Boris Brezillon6d292312017-07-31 10:31:27 +0200731 u64 tPROG_max;
732 u64 tR_max;
Sascha Hauereee64b72016-09-15 10:32:46 +0200733 u32 tALH_min;
734 u32 tADL_min;
735 u32 tALS_min;
736 u32 tAR_min;
737 u32 tCEA_max;
738 u32 tCEH_min;
739 u32 tCH_min;
740 u32 tCHZ_max;
741 u32 tCLH_min;
742 u32 tCLR_min;
743 u32 tCLS_min;
744 u32 tCOH_min;
745 u32 tCS_min;
746 u32 tDH_min;
747 u32 tDS_min;
748 u32 tFEAT_max;
749 u32 tIR_min;
750 u32 tITC_max;
751 u32 tRC_min;
752 u32 tREA_max;
753 u32 tREH_min;
754 u32 tRHOH_min;
755 u32 tRHW_min;
756 u32 tRHZ_max;
757 u32 tRLOH_min;
758 u32 tRP_min;
759 u32 tRR_min;
760 u64 tRST_max;
761 u32 tWB_max;
762 u32 tWC_min;
763 u32 tWH_min;
764 u32 tWHR_min;
765 u32 tWP_min;
766 u32 tWW_min;
767};
768
769/**
770 * enum nand_data_interface_type - NAND interface timing type
771 * @NAND_SDR_IFACE: Single Data Rate interface
772 */
773enum nand_data_interface_type {
774 NAND_SDR_IFACE,
775};
776
777/**
778 * struct nand_data_interface - NAND interface timing
Mauro Carvalho Chehaba6766882018-05-07 06:35:52 -0300779 * @type: type of the timing
780 * @timings: The timing, type according to @type
781 * @timings.sdr: Use it when @type is %NAND_SDR_IFACE.
Sascha Hauereee64b72016-09-15 10:32:46 +0200782 */
783struct nand_data_interface {
784 enum nand_data_interface_type type;
785 union {
786 struct nand_sdr_timings sdr;
787 } timings;
788};
789
790/**
791 * nand_get_sdr_timings - get SDR timing from data interface
792 * @conf: The data interface
793 */
794static inline const struct nand_sdr_timings *
795nand_get_sdr_timings(const struct nand_data_interface *conf)
796{
797 if (conf->type != NAND_SDR_IFACE)
798 return ERR_PTR(-EINVAL);
799
800 return &conf->timings.sdr;
801}
802
803/**
Boris Brezillonabbe26d2016-06-08 09:32:55 +0200804 * struct nand_manufacturer_ops - NAND Manufacturer operations
805 * @detect: detect the NAND memory organization and capabilities
806 * @init: initialize all vendor specific fields (like the ->read_retry()
807 * implementation) if any.
808 * @cleanup: the ->init() function may have allocated resources, ->cleanup()
809 * is here to let vendor specific code release those resources.
Chris Packham00ce4e02018-06-25 10:44:44 +1200810 * @fixup_onfi_param_page: apply vendor specific fixups to the ONFI parameter
811 * page. This is called after the checksum is verified.
Boris Brezillonabbe26d2016-06-08 09:32:55 +0200812 */
813struct nand_manufacturer_ops {
814 void (*detect)(struct nand_chip *chip);
815 int (*init)(struct nand_chip *chip);
816 void (*cleanup)(struct nand_chip *chip);
Chris Packham00ce4e02018-06-25 10:44:44 +1200817 void (*fixup_onfi_param_page)(struct nand_chip *chip,
818 struct nand_onfi_params *p);
Boris Brezillonabbe26d2016-06-08 09:32:55 +0200819};
820
821/**
Miquel Raynal8878b122017-11-09 14:16:45 +0100822 * struct nand_op_cmd_instr - Definition of a command instruction
823 * @opcode: the command to issue in one cycle
824 */
825struct nand_op_cmd_instr {
826 u8 opcode;
827};
828
829/**
830 * struct nand_op_addr_instr - Definition of an address instruction
831 * @naddrs: length of the @addrs array
832 * @addrs: array containing the address cycles to issue
833 */
834struct nand_op_addr_instr {
835 unsigned int naddrs;
836 const u8 *addrs;
837};
838
839/**
840 * struct nand_op_data_instr - Definition of a data instruction
841 * @len: number of data bytes to move
Mauro Carvalho Chehaba6766882018-05-07 06:35:52 -0300842 * @buf: buffer to fill
843 * @buf.in: buffer to fill when reading from the NAND chip
844 * @buf.out: buffer to read from when writing to the NAND chip
Miquel Raynal8878b122017-11-09 14:16:45 +0100845 * @force_8bit: force 8-bit access
846 *
847 * Please note that "in" and "out" are inverted from the ONFI specification
848 * and are from the controller perspective, so a "in" is a read from the NAND
849 * chip while a "out" is a write to the NAND chip.
850 */
851struct nand_op_data_instr {
852 unsigned int len;
853 union {
854 void *in;
855 const void *out;
856 } buf;
857 bool force_8bit;
858};
859
860/**
861 * struct nand_op_waitrdy_instr - Definition of a wait ready instruction
862 * @timeout_ms: maximum delay while waiting for the ready/busy pin in ms
863 */
864struct nand_op_waitrdy_instr {
865 unsigned int timeout_ms;
866};
867
868/**
869 * enum nand_op_instr_type - Definition of all instruction types
870 * @NAND_OP_CMD_INSTR: command instruction
871 * @NAND_OP_ADDR_INSTR: address instruction
872 * @NAND_OP_DATA_IN_INSTR: data in instruction
873 * @NAND_OP_DATA_OUT_INSTR: data out instruction
874 * @NAND_OP_WAITRDY_INSTR: wait ready instruction
875 */
876enum nand_op_instr_type {
877 NAND_OP_CMD_INSTR,
878 NAND_OP_ADDR_INSTR,
879 NAND_OP_DATA_IN_INSTR,
880 NAND_OP_DATA_OUT_INSTR,
881 NAND_OP_WAITRDY_INSTR,
882};
883
884/**
885 * struct nand_op_instr - Instruction object
886 * @type: the instruction type
Mauro Carvalho Chehaba6766882018-05-07 06:35:52 -0300887 * @ctx: extra data associated to the instruction. You'll have to use the
888 * appropriate element depending on @type
889 * @ctx.cmd: use it if @type is %NAND_OP_CMD_INSTR
890 * @ctx.addr: use it if @type is %NAND_OP_ADDR_INSTR
891 * @ctx.data: use it if @type is %NAND_OP_DATA_IN_INSTR
892 * or %NAND_OP_DATA_OUT_INSTR
893 * @ctx.waitrdy: use it if @type is %NAND_OP_WAITRDY_INSTR
Miquel Raynal8878b122017-11-09 14:16:45 +0100894 * @delay_ns: delay the controller should apply after the instruction has been
895 * issued on the bus. Most modern controllers have internal timings
896 * control logic, and in this case, the controller driver can ignore
897 * this field.
898 */
899struct nand_op_instr {
900 enum nand_op_instr_type type;
901 union {
902 struct nand_op_cmd_instr cmd;
903 struct nand_op_addr_instr addr;
904 struct nand_op_data_instr data;
905 struct nand_op_waitrdy_instr waitrdy;
906 } ctx;
907 unsigned int delay_ns;
908};
909
910/*
911 * Special handling must be done for the WAITRDY timeout parameter as it usually
912 * is either tPROG (after a prog), tR (before a read), tRST (during a reset) or
913 * tBERS (during an erase) which all of them are u64 values that cannot be
914 * divided by usual kernel macros and must be handled with the special
915 * DIV_ROUND_UP_ULL() macro.
Geert Uytterhoeven9f825e72018-05-14 12:49:37 +0200916 *
917 * Cast to type of dividend is needed here to guarantee that the result won't
918 * be an unsigned long long when the dividend is an unsigned long (or smaller),
919 * which is what the compiler does when it sees ternary operator with 2
920 * different return types (picks the largest type to make sure there's no
921 * loss).
Miquel Raynal8878b122017-11-09 14:16:45 +0100922 */
Geert Uytterhoeven9f825e72018-05-14 12:49:37 +0200923#define __DIVIDE(dividend, divisor) ({ \
924 (__typeof__(dividend))(sizeof(dividend) <= sizeof(unsigned long) ? \
925 DIV_ROUND_UP(dividend, divisor) : \
926 DIV_ROUND_UP_ULL(dividend, divisor)); \
927 })
Miquel Raynal8878b122017-11-09 14:16:45 +0100928#define PSEC_TO_NSEC(x) __DIVIDE(x, 1000)
929#define PSEC_TO_MSEC(x) __DIVIDE(x, 1000000000)
930
931#define NAND_OP_CMD(id, ns) \
932 { \
933 .type = NAND_OP_CMD_INSTR, \
934 .ctx.cmd.opcode = id, \
935 .delay_ns = ns, \
936 }
937
938#define NAND_OP_ADDR(ncycles, cycles, ns) \
939 { \
940 .type = NAND_OP_ADDR_INSTR, \
941 .ctx.addr = { \
942 .naddrs = ncycles, \
943 .addrs = cycles, \
944 }, \
945 .delay_ns = ns, \
946 }
947
948#define NAND_OP_DATA_IN(l, b, ns) \
949 { \
950 .type = NAND_OP_DATA_IN_INSTR, \
951 .ctx.data = { \
952 .len = l, \
953 .buf.in = b, \
954 .force_8bit = false, \
955 }, \
956 .delay_ns = ns, \
957 }
958
959#define NAND_OP_DATA_OUT(l, b, ns) \
960 { \
961 .type = NAND_OP_DATA_OUT_INSTR, \
962 .ctx.data = { \
963 .len = l, \
964 .buf.out = b, \
965 .force_8bit = false, \
966 }, \
967 .delay_ns = ns, \
968 }
969
970#define NAND_OP_8BIT_DATA_IN(l, b, ns) \
971 { \
972 .type = NAND_OP_DATA_IN_INSTR, \
973 .ctx.data = { \
974 .len = l, \
975 .buf.in = b, \
976 .force_8bit = true, \
977 }, \
978 .delay_ns = ns, \
979 }
980
981#define NAND_OP_8BIT_DATA_OUT(l, b, ns) \
982 { \
983 .type = NAND_OP_DATA_OUT_INSTR, \
984 .ctx.data = { \
985 .len = l, \
986 .buf.out = b, \
987 .force_8bit = true, \
988 }, \
989 .delay_ns = ns, \
990 }
991
992#define NAND_OP_WAIT_RDY(tout_ms, ns) \
993 { \
994 .type = NAND_OP_WAITRDY_INSTR, \
995 .ctx.waitrdy.timeout_ms = tout_ms, \
996 .delay_ns = ns, \
997 }
998
999/**
1000 * struct nand_subop - a sub operation
1001 * @instrs: array of instructions
1002 * @ninstrs: length of the @instrs array
1003 * @first_instr_start_off: offset to start from for the first instruction
1004 * of the sub-operation
1005 * @last_instr_end_off: offset to end at (excluded) for the last instruction
1006 * of the sub-operation
1007 *
1008 * Both @first_instr_start_off and @last_instr_end_off only apply to data or
1009 * address instructions.
1010 *
1011 * When an operation cannot be handled as is by the NAND controller, it will
1012 * be split by the parser into sub-operations which will be passed to the
1013 * controller driver.
1014 */
1015struct nand_subop {
1016 const struct nand_op_instr *instrs;
1017 unsigned int ninstrs;
1018 unsigned int first_instr_start_off;
1019 unsigned int last_instr_end_off;
1020};
1021
Miquel Raynal760c4352018-07-19 00:09:12 +02001022unsigned int nand_subop_get_addr_start_off(const struct nand_subop *subop,
1023 unsigned int op_id);
1024unsigned int nand_subop_get_num_addr_cyc(const struct nand_subop *subop,
1025 unsigned int op_id);
1026unsigned int nand_subop_get_data_start_off(const struct nand_subop *subop,
1027 unsigned int op_id);
1028unsigned int nand_subop_get_data_len(const struct nand_subop *subop,
1029 unsigned int op_id);
Miquel Raynal8878b122017-11-09 14:16:45 +01001030
1031/**
1032 * struct nand_op_parser_addr_constraints - Constraints for address instructions
1033 * @maxcycles: maximum number of address cycles the controller can issue in a
1034 * single step
1035 */
1036struct nand_op_parser_addr_constraints {
1037 unsigned int maxcycles;
1038};
1039
1040/**
1041 * struct nand_op_parser_data_constraints - Constraints for data instructions
1042 * @maxlen: maximum data length that the controller can handle in a single step
1043 */
1044struct nand_op_parser_data_constraints {
1045 unsigned int maxlen;
1046};
1047
1048/**
1049 * struct nand_op_parser_pattern_elem - One element of a pattern
1050 * @type: the instructuction type
1051 * @optional: whether this element of the pattern is optional or mandatory
Mauro Carvalho Chehaba6766882018-05-07 06:35:52 -03001052 * @ctx: address or data constraint
1053 * @ctx.addr: address constraint (number of cycles)
1054 * @ctx.data: data constraint (data length)
Miquel Raynal8878b122017-11-09 14:16:45 +01001055 */
1056struct nand_op_parser_pattern_elem {
1057 enum nand_op_instr_type type;
1058 bool optional;
1059 union {
1060 struct nand_op_parser_addr_constraints addr;
1061 struct nand_op_parser_data_constraints data;
Miquel Raynalc1a72e22018-01-19 19:11:27 +01001062 } ctx;
Miquel Raynal8878b122017-11-09 14:16:45 +01001063};
1064
1065#define NAND_OP_PARSER_PAT_CMD_ELEM(_opt) \
1066 { \
1067 .type = NAND_OP_CMD_INSTR, \
1068 .optional = _opt, \
1069 }
1070
1071#define NAND_OP_PARSER_PAT_ADDR_ELEM(_opt, _maxcycles) \
1072 { \
1073 .type = NAND_OP_ADDR_INSTR, \
1074 .optional = _opt, \
Miquel Raynalc1a72e22018-01-19 19:11:27 +01001075 .ctx.addr.maxcycles = _maxcycles, \
Miquel Raynal8878b122017-11-09 14:16:45 +01001076 }
1077
1078#define NAND_OP_PARSER_PAT_DATA_IN_ELEM(_opt, _maxlen) \
1079 { \
1080 .type = NAND_OP_DATA_IN_INSTR, \
1081 .optional = _opt, \
Miquel Raynalc1a72e22018-01-19 19:11:27 +01001082 .ctx.data.maxlen = _maxlen, \
Miquel Raynal8878b122017-11-09 14:16:45 +01001083 }
1084
1085#define NAND_OP_PARSER_PAT_DATA_OUT_ELEM(_opt, _maxlen) \
1086 { \
1087 .type = NAND_OP_DATA_OUT_INSTR, \
1088 .optional = _opt, \
Miquel Raynalc1a72e22018-01-19 19:11:27 +01001089 .ctx.data.maxlen = _maxlen, \
Miquel Raynal8878b122017-11-09 14:16:45 +01001090 }
1091
1092#define NAND_OP_PARSER_PAT_WAITRDY_ELEM(_opt) \
1093 { \
1094 .type = NAND_OP_WAITRDY_INSTR, \
1095 .optional = _opt, \
1096 }
1097
1098/**
1099 * struct nand_op_parser_pattern - NAND sub-operation pattern descriptor
1100 * @elems: array of pattern elements
1101 * @nelems: number of pattern elements in @elems array
1102 * @exec: the function that will issue a sub-operation
1103 *
1104 * A pattern is a list of elements, each element reprensenting one instruction
1105 * with its constraints. The pattern itself is used by the core to match NAND
1106 * chip operation with NAND controller operations.
1107 * Once a match between a NAND controller operation pattern and a NAND chip
1108 * operation (or a sub-set of a NAND operation) is found, the pattern ->exec()
1109 * hook is called so that the controller driver can issue the operation on the
1110 * bus.
1111 *
1112 * Controller drivers should declare as many patterns as they support and pass
1113 * this list of patterns (created with the help of the following macro) to
1114 * the nand_op_parser_exec_op() helper.
1115 */
1116struct nand_op_parser_pattern {
1117 const struct nand_op_parser_pattern_elem *elems;
1118 unsigned int nelems;
1119 int (*exec)(struct nand_chip *chip, const struct nand_subop *subop);
1120};
1121
1122#define NAND_OP_PARSER_PATTERN(_exec, ...) \
1123 { \
1124 .exec = _exec, \
1125 .elems = (struct nand_op_parser_pattern_elem[]) { __VA_ARGS__ }, \
1126 .nelems = sizeof((struct nand_op_parser_pattern_elem[]) { __VA_ARGS__ }) / \
1127 sizeof(struct nand_op_parser_pattern_elem), \
1128 }
1129
1130/**
1131 * struct nand_op_parser - NAND controller operation parser descriptor
1132 * @patterns: array of supported patterns
1133 * @npatterns: length of the @patterns array
1134 *
1135 * The parser descriptor is just an array of supported patterns which will be
1136 * iterated by nand_op_parser_exec_op() everytime it tries to execute an
1137 * NAND operation (or tries to determine if a specific operation is supported).
1138 *
1139 * It is worth mentioning that patterns will be tested in their declaration
1140 * order, and the first match will be taken, so it's important to order patterns
1141 * appropriately so that simple/inefficient patterns are placed at the end of
1142 * the list. Usually, this is where you put single instruction patterns.
1143 */
1144struct nand_op_parser {
1145 const struct nand_op_parser_pattern *patterns;
1146 unsigned int npatterns;
1147};
1148
1149#define NAND_OP_PARSER(...) \
1150 { \
1151 .patterns = (struct nand_op_parser_pattern[]) { __VA_ARGS__ }, \
1152 .npatterns = sizeof((struct nand_op_parser_pattern[]) { __VA_ARGS__ }) / \
1153 sizeof(struct nand_op_parser_pattern), \
1154 }
1155
1156/**
1157 * struct nand_operation - NAND operation descriptor
1158 * @instrs: array of instructions to execute
1159 * @ninstrs: length of the @instrs array
1160 *
1161 * The actual operation structure that will be passed to chip->exec_op().
1162 */
1163struct nand_operation {
1164 const struct nand_op_instr *instrs;
1165 unsigned int ninstrs;
1166};
1167
1168#define NAND_OPERATION(_instrs) \
1169 { \
1170 .instrs = _instrs, \
1171 .ninstrs = ARRAY_SIZE(_instrs), \
1172 }
1173
1174int nand_op_parser_exec_op(struct nand_chip *chip,
1175 const struct nand_op_parser *parser,
1176 const struct nand_operation *op, bool check_only);
1177
1178/**
Linus Torvalds1da177e2005-04-16 15:20:36 -07001179 * struct nand_chip - NAND Private Flash Chip Data
Boris BREZILLONed4f85c2015-12-01 12:03:06 +01001180 * @mtd: MTD device registered to the MTD framework
Sebastian Andrzej Siewiora0491fc2010-10-05 12:41:01 +02001181 * @IO_ADDR_R: [BOARDSPECIFIC] address to read the 8 I/O lines of the
1182 * flash device
1183 * @IO_ADDR_W: [BOARDSPECIFIC] address to write the 8 I/O lines of the
1184 * flash device.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001185 * @read_byte: [REPLACEABLE] read one byte from the chip
Uwe Kleine-König05f78352013-12-05 22:22:04 +01001186 * @write_byte: [REPLACEABLE] write a single byte to the chip on the
1187 * low 8 I/O lines
Linus Torvalds1da177e2005-04-16 15:20:36 -07001188 * @write_buf: [REPLACEABLE] write data from the buffer to the chip
1189 * @read_buf: [REPLACEABLE] read data from the chip into the buffer
Linus Torvalds1da177e2005-04-16 15:20:36 -07001190 * @select_chip: [REPLACEABLE] select chip nr
Brian Norrisce157512013-04-11 01:34:59 -07001191 * @block_bad: [REPLACEABLE] check if a block is bad, using OOB markers
1192 * @block_markbad: [REPLACEABLE] mark a block bad
Lucas De Marchi25985ed2011-03-30 22:57:33 -03001193 * @cmd_ctrl: [BOARDSPECIFIC] hardwarespecific function for controlling
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +02001194 * ALE/CLE/nCE. Also used to write command and address
Brian Norris7854d3f2011-06-23 14:12:08 -07001195 * @dev_ready: [BOARDSPECIFIC] hardwarespecific function for accessing
Sebastian Andrzej Siewiora0491fc2010-10-05 12:41:01 +02001196 * device ready/busy line. If set to NULL no access to
1197 * ready/busy is available and the ready/busy information
1198 * is read from the chip status register.
1199 * @cmdfunc: [REPLACEABLE] hardwarespecific function for writing
1200 * commands to the chip.
1201 * @waitfunc: [REPLACEABLE] hardwarespecific function for wait on
1202 * ready.
Miquel Raynal8878b122017-11-09 14:16:45 +01001203 * @exec_op: controller specific method to execute NAND operations.
1204 * This method replaces ->cmdfunc(),
1205 * ->{read,write}_{buf,byte,word}(), ->dev_ready() and
1206 * ->waifunc().
Brian Norrisba84fb52014-01-03 15:13:33 -08001207 * @setup_read_retry: [FLASHSPECIFIC] flash (vendor) specific function for
1208 * setting the read-retry mode. Mostly needed for MLC NAND.
Brian Norris7854d3f2011-06-23 14:12:08 -07001209 * @ecc: [BOARDSPECIFIC] ECC control structure
Masahiro Yamada477544c2017-03-30 17:15:05 +09001210 * @buf_align: minimum buffer alignment required by a platform
Miquel Raynal7da45132018-07-17 09:08:02 +02001211 * @dummy_controller: dummy controller implementation for drivers that can
1212 * only control a single chip
Brian Norris49c50b92014-05-06 16:02:19 -07001213 * @erase: [REPLACEABLE] erase function
Lucas De Marchi25985ed2011-03-30 22:57:33 -03001214 * @chip_delay: [BOARDSPECIFIC] chip dependent delay for transferring
Sebastian Andrzej Siewiora0491fc2010-10-05 12:41:01 +02001215 * data from array to read regs (tR).
Thomas Gleixner2c0a2be2006-05-23 11:50:56 +02001216 * @state: [INTERN] the current state of the NAND device
Brian Norrise9195ed2011-08-30 18:45:43 -07001217 * @oob_poi: "poison value buffer," used for laying out OOB data
1218 * before writing
Sebastian Andrzej Siewiora0491fc2010-10-05 12:41:01 +02001219 * @page_shift: [INTERN] number of address bits in a page (column
1220 * address bits).
Linus Torvalds1da177e2005-04-16 15:20:36 -07001221 * @phys_erase_shift: [INTERN] number of address bits in a physical eraseblock
1222 * @bbt_erase_shift: [INTERN] number of address bits in a bbt entry
1223 * @chip_shift: [INTERN] number of address bits in one chip
Sebastian Andrzej Siewiora0491fc2010-10-05 12:41:01 +02001224 * @options: [BOARDSPECIFIC] various chip options. They can partly
1225 * be set to inform nand_scan about special functionality.
1226 * See the defines for further explanation.
Brian Norris5fb15492011-05-31 16:31:21 -07001227 * @bbt_options: [INTERN] bad block specific options. All options used
1228 * here must come from bbm.h. By default, these options
1229 * will be copied to the appropriate nand_bbt_descr's.
Sebastian Andrzej Siewiora0491fc2010-10-05 12:41:01 +02001230 * @badblockpos: [INTERN] position of the bad block marker in the oob
1231 * area.
Brian Norris661a0832012-01-13 18:11:50 -08001232 * @badblockbits: [INTERN] minimum number of set bits in a good block's
1233 * bad block marker position; i.e., BBM == 11110111b is
1234 * not bad when badblockbits == 7
Huang Shijie7db906b2013-09-25 14:58:11 +08001235 * @bits_per_cell: [INTERN] number of bits per cell. i.e., 1 means SLC.
Huang Shijie4cfeca22013-05-17 11:17:25 +08001236 * @ecc_strength_ds: [INTERN] ECC correctability from the datasheet.
1237 * Minimum amount of bit errors per @ecc_step_ds guaranteed
1238 * to be correctable. If unknown, set to zero.
1239 * @ecc_step_ds: [INTERN] ECC step required by the @ecc_strength_ds,
Mauro Carvalho Chehabb6f6c292017-05-13 07:40:36 -03001240 * also from the datasheet. It is the recommended ECC step
Huang Shijie4cfeca22013-05-17 11:17:25 +08001241 * size, if known; if unknown, set to zero.
Boris BREZILLON57a94e22014-09-22 20:11:50 +02001242 * @onfi_timing_mode_default: [INTERN] default ONFI timing mode. This field is
Boris Brezillond8e725d2016-09-15 10:32:50 +02001243 * set to the actually used ONFI mode if the chip is
1244 * ONFI compliant or deduced from the datasheet if
1245 * the NAND chip is not ONFI compliant.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001246 * @numchips: [INTERN] number of physical chips
1247 * @chipsize: [INTERN] the size of one chip for multichip arrays
1248 * @pagemask: [INTERN] page number mask = number of (pages / chip) - 1
Masahiro Yamadac0313b92017-12-05 17:47:16 +09001249 * @data_buf: [INTERN] buffer for data, size is (page size + oobsize).
Sebastian Andrzej Siewiora0491fc2010-10-05 12:41:01 +02001250 * @pagebuf: [INTERN] holds the pagenumber which is currently in
1251 * data_buf.
Mike Dunnedbc45402012-04-25 12:06:11 -07001252 * @pagebuf_bitflips: [INTERN] holds the bitflip count for the page which is
1253 * currently in data_buf.
Thomas Gleixner29072b92006-09-28 15:38:36 +02001254 * @subpagesize: [INTERN] holds the subpagesize
Boris Brezillon7f501f02016-05-24 19:20:05 +02001255 * @id: [INTERN] holds NAND ID
Miquel Raynalf4531b22018-03-19 14:47:26 +01001256 * @parameters: [INTERN] holds generic parameters under an easily
1257 * readable form.
Zach Brownceb374e2017-01-10 13:30:19 -06001258 * @max_bb_per_die: [INTERN] the max number of bad blocks each die of a
1259 * this nand device will encounter their life times.
1260 * @blocks_per_die: [INTERN] The number of PEBs in a die
Randy Dunlap61babe92016-11-21 18:32:08 -08001261 * @data_interface: [INTERN] NAND interface timing information
Brian Norrisba84fb52014-01-03 15:13:33 -08001262 * @read_retries: [INTERN] the number of read retry modes supported
Miquel Raynalb9587582018-03-19 14:47:19 +01001263 * @set_features: [REPLACEABLE] set the NAND chip features
1264 * @get_features: [REPLACEABLE] get the NAND chip features
Boris Brezillon104e4422017-03-16 09:35:58 +01001265 * @setup_data_interface: [OPTIONAL] setup the data interface and timing. If
1266 * chipnr is set to %NAND_DATA_IFACE_CHECK_ONLY this
1267 * means the configuration should not be applied but
1268 * only checked.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001269 * @bbt: [INTERN] bad block table pointer
Sebastian Andrzej Siewiora0491fc2010-10-05 12:41:01 +02001270 * @bbt_td: [REPLACEABLE] bad block table descriptor for flash
1271 * lookup.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001272 * @bbt_md: [REPLACEABLE] bad block table mirror descriptor
Sebastian Andrzej Siewiora0491fc2010-10-05 12:41:01 +02001273 * @badblock_pattern: [REPLACEABLE] bad block scan pattern used for initial
1274 * bad block scan.
1275 * @controller: [REPLACEABLE] a pointer to a hardware controller
Brian Norris7854d3f2011-06-23 14:12:08 -07001276 * structure which is shared among multiple independent
Sebastian Andrzej Siewiora0491fc2010-10-05 12:41:01 +02001277 * devices.
Brian Norris32c8db82011-08-23 17:17:35 -07001278 * @priv: [OPTIONAL] pointer to private chip data
Boris Brezillonabbe26d2016-06-08 09:32:55 +02001279 * @manufacturer: [INTERN] Contains manufacturer information
Mauro Carvalho Chehaba6766882018-05-07 06:35:52 -03001280 * @manufacturer.desc: [INTERN] Contains manufacturer's description
1281 * @manufacturer.priv: [INTERN] Contains manufacturer private information
Linus Torvalds1da177e2005-04-16 15:20:36 -07001282 */
Thomas Gleixner61ecfa82005-11-07 11:15:31 +00001283
Linus Torvalds1da177e2005-04-16 15:20:36 -07001284struct nand_chip {
Boris BREZILLONed4f85c2015-12-01 12:03:06 +01001285 struct mtd_info mtd;
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +02001286 void __iomem *IO_ADDR_R;
1287 void __iomem *IO_ADDR_W;
Thomas Gleixner61ecfa82005-11-07 11:15:31 +00001288
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +02001289 uint8_t (*read_byte)(struct mtd_info *mtd);
Uwe Kleine-König05f78352013-12-05 22:22:04 +01001290 void (*write_byte)(struct mtd_info *mtd, uint8_t byte);
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +02001291 void (*write_buf)(struct mtd_info *mtd, const uint8_t *buf, int len);
1292 void (*read_buf)(struct mtd_info *mtd, uint8_t *buf, int len);
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +02001293 void (*select_chip)(struct mtd_info *mtd, int chip);
Archit Taneja9f3e0422016-02-03 14:29:49 +05301294 int (*block_bad)(struct mtd_info *mtd, loff_t ofs);
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +02001295 int (*block_markbad)(struct mtd_info *mtd, loff_t ofs);
1296 void (*cmd_ctrl)(struct mtd_info *mtd, int dat, unsigned int ctrl);
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +02001297 int (*dev_ready)(struct mtd_info *mtd);
1298 void (*cmdfunc)(struct mtd_info *mtd, unsigned command, int column,
1299 int page_addr);
1300 int(*waitfunc)(struct mtd_info *mtd, struct nand_chip *this);
Miquel Raynal8878b122017-11-09 14:16:45 +01001301 int (*exec_op)(struct nand_chip *chip,
1302 const struct nand_operation *op,
1303 bool check_only);
Brian Norris49c50b92014-05-06 16:02:19 -07001304 int (*erase)(struct mtd_info *mtd, int page);
Miquel Raynalb9587582018-03-19 14:47:19 +01001305 int (*set_features)(struct mtd_info *mtd, struct nand_chip *chip,
1306 int feature_addr, uint8_t *subfeature_para);
1307 int (*get_features)(struct mtd_info *mtd, struct nand_chip *chip,
1308 int feature_addr, uint8_t *subfeature_para);
Brian Norrisba84fb52014-01-03 15:13:33 -08001309 int (*setup_read_retry)(struct mtd_info *mtd, int retry_mode);
Boris Brezillon104e4422017-03-16 09:35:58 +01001310 int (*setup_data_interface)(struct mtd_info *mtd, int chipnr,
1311 const struct nand_data_interface *conf);
Boris Brezillond8e725d2016-09-15 10:32:50 +02001312
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +02001313 int chip_delay;
1314 unsigned int options;
Brian Norris5fb15492011-05-31 16:31:21 -07001315 unsigned int bbt_options;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02001316
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +02001317 int page_shift;
1318 int phys_erase_shift;
1319 int bbt_erase_shift;
1320 int chip_shift;
1321 int numchips;
1322 uint64_t chipsize;
1323 int pagemask;
Masahiro Yamadac0313b92017-12-05 17:47:16 +09001324 u8 *data_buf;
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +02001325 int pagebuf;
Mike Dunnedbc45402012-04-25 12:06:11 -07001326 unsigned int pagebuf_bitflips;
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +02001327 int subpagesize;
Huang Shijie7db906b2013-09-25 14:58:11 +08001328 uint8_t bits_per_cell;
Huang Shijie4cfeca22013-05-17 11:17:25 +08001329 uint16_t ecc_strength_ds;
1330 uint16_t ecc_step_ds;
Boris BREZILLON57a94e22014-09-22 20:11:50 +02001331 int onfi_timing_mode_default;
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +02001332 int badblockpos;
1333 int badblockbits;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02001334
Boris Brezillon7f501f02016-05-24 19:20:05 +02001335 struct nand_id id;
Miquel Raynalf4531b22018-03-19 14:47:26 +01001336 struct nand_parameters parameters;
Zach Brownceb374e2017-01-10 13:30:19 -06001337 u16 max_bb_per_die;
1338 u32 blocks_per_die;
Florian Fainellid1e1f4e2010-08-30 18:32:24 +02001339
Miquel Raynal17fa8042017-11-30 18:01:31 +01001340 struct nand_data_interface data_interface;
Boris Brezillond8e725d2016-09-15 10:32:50 +02001341
Brian Norrisba84fb52014-01-03 15:13:33 -08001342 int read_retries;
1343
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +02001344 flstate_t state;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02001345
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +02001346 uint8_t *oob_poi;
Miquel Raynal7da45132018-07-17 09:08:02 +02001347 struct nand_controller *controller;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02001348
1349 struct nand_ecc_ctrl ecc;
Masahiro Yamada477544c2017-03-30 17:15:05 +09001350 unsigned long buf_align;
Miquel Raynal7da45132018-07-17 09:08:02 +02001351 struct nand_controller dummy_controller;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02001352
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +02001353 uint8_t *bbt;
1354 struct nand_bbt_descr *bbt_td;
1355 struct nand_bbt_descr *bbt_md;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02001356
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +02001357 struct nand_bbt_descr *badblock_pattern;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02001358
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +02001359 void *priv;
Boris Brezillonabbe26d2016-06-08 09:32:55 +02001360
1361 struct {
1362 const struct nand_manufacturer *desc;
1363 void *priv;
1364 } manufacturer;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001365};
1366
Miquel Raynal8878b122017-11-09 14:16:45 +01001367static inline int nand_exec_op(struct nand_chip *chip,
1368 const struct nand_operation *op)
1369{
1370 if (!chip->exec_op)
1371 return -ENOTSUPP;
1372
1373 return chip->exec_op(chip, op, false);
1374}
1375
Boris Brezillon41b207a2016-02-03 19:06:15 +01001376extern const struct mtd_ooblayout_ops nand_ooblayout_sp_ops;
1377extern const struct mtd_ooblayout_ops nand_ooblayout_lp_ops;
1378
Brian Norris28b8b26b2015-10-30 20:33:20 -07001379static inline void nand_set_flash_node(struct nand_chip *chip,
1380 struct device_node *np)
1381{
Boris BREZILLON29574ed2015-12-10 09:00:38 +01001382 mtd_set_of_node(&chip->mtd, np);
Brian Norris28b8b26b2015-10-30 20:33:20 -07001383}
1384
1385static inline struct device_node *nand_get_flash_node(struct nand_chip *chip)
1386{
Boris BREZILLON29574ed2015-12-10 09:00:38 +01001387 return mtd_get_of_node(&chip->mtd);
Brian Norris28b8b26b2015-10-30 20:33:20 -07001388}
1389
Boris BREZILLON9eba47d2015-11-16 14:37:35 +01001390static inline struct nand_chip *mtd_to_nand(struct mtd_info *mtd)
1391{
Boris BREZILLON2d3b77b2015-12-10 09:00:33 +01001392 return container_of(mtd, struct nand_chip, mtd);
Boris BREZILLON9eba47d2015-11-16 14:37:35 +01001393}
1394
Boris BREZILLONffd014f2015-12-01 12:03:07 +01001395static inline struct mtd_info *nand_to_mtd(struct nand_chip *chip)
1396{
1397 return &chip->mtd;
1398}
1399
Boris BREZILLONd39ddbd2015-12-10 09:00:39 +01001400static inline void *nand_get_controller_data(struct nand_chip *chip)
1401{
1402 return chip->priv;
1403}
1404
1405static inline void nand_set_controller_data(struct nand_chip *chip, void *priv)
1406{
1407 chip->priv = priv;
1408}
1409
Boris Brezillonabbe26d2016-06-08 09:32:55 +02001410static inline void nand_set_manufacturer_data(struct nand_chip *chip,
1411 void *priv)
1412{
1413 chip->manufacturer.priv = priv;
1414}
1415
1416static inline void *nand_get_manufacturer_data(struct nand_chip *chip)
1417{
1418 return chip->manufacturer.priv;
1419}
1420
Linus Torvalds1da177e2005-04-16 15:20:36 -07001421/*
1422 * NAND Flash Manufacturer ID Codes
1423 */
1424#define NAND_MFR_TOSHIBA 0x98
Rafał Miłecki1c7fe6b2016-06-09 20:10:11 +02001425#define NAND_MFR_ESMT 0xc8
Linus Torvalds1da177e2005-04-16 15:20:36 -07001426#define NAND_MFR_SAMSUNG 0xec
1427#define NAND_MFR_FUJITSU 0x04
1428#define NAND_MFR_NATIONAL 0x8f
1429#define NAND_MFR_RENESAS 0x07
1430#define NAND_MFR_STMICRO 0x20
Thomas Gleixner2c0a2be2006-05-23 11:50:56 +02001431#define NAND_MFR_HYNIX 0xad
sshahrom@micron.com8c60e542007-03-21 18:48:02 -07001432#define NAND_MFR_MICRON 0x2c
Steven J. Hill30eb0db2007-07-18 23:29:46 -05001433#define NAND_MFR_AMD 0x01
Brian Norrisc1257b42011-11-02 13:34:42 -07001434#define NAND_MFR_MACRONIX 0xc2
Brian Norrisb1ccfab2012-05-22 07:30:47 -07001435#define NAND_MFR_EON 0x92
Huang Shijie3f97c6f2013-12-26 15:37:45 +08001436#define NAND_MFR_SANDISK 0x45
Huang Shijie4968a412014-01-03 16:50:39 +08001437#define NAND_MFR_INTEL 0x89
Brian Norris641519c2014-11-04 11:32:45 -08001438#define NAND_MFR_ATO 0x9b
Andrey Jr. Melnikova4077ce2016-12-08 19:57:08 +03001439#define NAND_MFR_WINBOND 0xef
Linus Torvalds1da177e2005-04-16 15:20:36 -07001440
Artem Bityutskiy53552d22013-03-14 09:57:23 +02001441
Artem Bityutskiy8dbfae12013-03-04 15:39:18 +02001442/*
1443 * A helper for defining older NAND chips where the second ID byte fully
1444 * defined the chip, including the geometry (chip size, eraseblock size, page
Artem Bityutskiy5bfa9b72013-03-19 10:29:26 +02001445 * size). All these chips have 512 bytes NAND page size.
Artem Bityutskiy8dbfae12013-03-04 15:39:18 +02001446 */
Artem Bityutskiy5bfa9b72013-03-19 10:29:26 +02001447#define LEGACY_ID_NAND(nm, devid, chipsz, erasesz, opts) \
1448 { .name = (nm), {{ .dev_id = (devid) }}, .pagesize = 512, \
1449 .chipsize = (chipsz), .erasesize = (erasesz), .options = (opts) }
Artem Bityutskiy8dbfae12013-03-04 15:39:18 +02001450
1451/*
1452 * A helper for defining newer chips which report their page size and
1453 * eraseblock size via the extended ID bytes.
1454 *
1455 * The real difference between LEGACY_ID_NAND and EXTENDED_ID_NAND is that with
1456 * EXTENDED_ID_NAND, manufacturers overloaded the same device ID so that the
1457 * device ID now only represented a particular total chip size (and voltage,
1458 * buswidth), and the page size, eraseblock size, and OOB size could vary while
1459 * using the same device ID.
1460 */
Artem Bityutskiy8e12b472013-03-04 16:26:56 +02001461#define EXTENDED_ID_NAND(nm, devid, chipsz, opts) \
1462 { .name = (nm), {{ .dev_id = (devid) }}, .chipsize = (chipsz), \
Artem Bityutskiy8dbfae12013-03-04 15:39:18 +02001463 .options = (opts) }
1464
Huang Shijie2dc0bdd2013-05-17 11:17:31 +08001465#define NAND_ECC_INFO(_strength, _step) \
1466 { .strength_ds = (_strength), .step_ds = (_step) }
1467#define NAND_ECC_STRENGTH(type) ((type)->ecc.strength_ds)
1468#define NAND_ECC_STEP(type) ((type)->ecc.step_ds)
1469
Linus Torvalds1da177e2005-04-16 15:20:36 -07001470/**
1471 * struct nand_flash_dev - NAND Flash Device ID Structure
Artem Bityutskiy68aa352de2013-03-04 16:05:00 +02001472 * @name: a human-readable name of the NAND chip
1473 * @dev_id: the device ID (the second byte of the full chip ID array)
Artem Bityutskiy8e12b472013-03-04 16:26:56 +02001474 * @mfr_id: manufecturer ID part of the full chip ID array (refers the same
1475 * memory address as @id[0])
1476 * @dev_id: device ID part of the full chip ID array (refers the same memory
1477 * address as @id[1])
1478 * @id: full device ID array
Artem Bityutskiy68aa352de2013-03-04 16:05:00 +02001479 * @pagesize: size of the NAND page in bytes; if 0, then the real page size (as
1480 * well as the eraseblock size) is determined from the extended NAND
1481 * chip ID array)
Artem Bityutskiy68aa352de2013-03-04 16:05:00 +02001482 * @chipsize: total chip size in MiB
Artem Bityutskiyecb42fe2013-03-13 13:45:00 +02001483 * @erasesize: eraseblock size in bytes (determined from the extended ID if 0)
Artem Bityutskiy68aa352de2013-03-04 16:05:00 +02001484 * @options: stores various chip bit options
Huang Shijief22d5f62013-03-15 11:00:59 +08001485 * @id_len: The valid length of the @id.
1486 * @oobsize: OOB size
Randy Dunlap7b7d8982014-07-27 14:31:53 -07001487 * @ecc: ECC correctability and step information from the datasheet.
Huang Shijie2dc0bdd2013-05-17 11:17:31 +08001488 * @ecc.strength_ds: The ECC correctability from the datasheet, same as the
1489 * @ecc_strength_ds in nand_chip{}.
1490 * @ecc.step_ds: The ECC step required by the @ecc.strength_ds, same as the
1491 * @ecc_step_ds in nand_chip{}, also from the datasheet.
1492 * For example, the "4bit ECC for each 512Byte" can be set with
1493 * NAND_ECC_INFO(4, 512).
Boris BREZILLON57a94e22014-09-22 20:11:50 +02001494 * @onfi_timing_mode_default: the default ONFI timing mode entered after a NAND
1495 * reset. Should be deduced from timings described
1496 * in the datasheet.
1497 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07001498 */
1499struct nand_flash_dev {
1500 char *name;
Artem Bityutskiy8e12b472013-03-04 16:26:56 +02001501 union {
1502 struct {
1503 uint8_t mfr_id;
1504 uint8_t dev_id;
1505 };
Artem Bityutskiy53552d22013-03-14 09:57:23 +02001506 uint8_t id[NAND_MAX_ID_LEN];
Artem Bityutskiy8e12b472013-03-04 16:26:56 +02001507 };
Artem Bityutskiyecb42fe2013-03-13 13:45:00 +02001508 unsigned int pagesize;
1509 unsigned int chipsize;
1510 unsigned int erasesize;
1511 unsigned int options;
Huang Shijief22d5f62013-03-15 11:00:59 +08001512 uint16_t id_len;
1513 uint16_t oobsize;
Huang Shijie2dc0bdd2013-05-17 11:17:31 +08001514 struct {
1515 uint16_t strength_ds;
1516 uint16_t step_ds;
1517 } ecc;
Boris BREZILLON57a94e22014-09-22 20:11:50 +02001518 int onfi_timing_mode_default;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001519};
1520
1521/**
Boris Brezillon8cfb9ab2017-01-07 15:15:57 +01001522 * struct nand_manufacturer - NAND Flash Manufacturer structure
Linus Torvalds1da177e2005-04-16 15:20:36 -07001523 * @name: Manufacturer name
Thomas Gleixner2c0a2be2006-05-23 11:50:56 +02001524 * @id: manufacturer ID code of device.
Boris Brezillonabbe26d2016-06-08 09:32:55 +02001525 * @ops: manufacturer operations
Linus Torvalds1da177e2005-04-16 15:20:36 -07001526*/
Boris Brezillon8cfb9ab2017-01-07 15:15:57 +01001527struct nand_manufacturer {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001528 int id;
Sebastian Andrzej Siewiora0491fc2010-10-05 12:41:01 +02001529 char *name;
Boris Brezillonabbe26d2016-06-08 09:32:55 +02001530 const struct nand_manufacturer_ops *ops;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001531};
1532
Boris Brezillonbcc678c2017-01-07 15:48:25 +01001533const struct nand_manufacturer *nand_get_manufacturer(u8 id);
1534
1535static inline const char *
1536nand_manufacturer_name(const struct nand_manufacturer *manufacturer)
1537{
1538 return manufacturer ? manufacturer->name : "Unknown";
1539}
1540
Linus Torvalds1da177e2005-04-16 15:20:36 -07001541extern struct nand_flash_dev nand_flash_ids[];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001542
Boris Brezillon9b2d61f2016-06-08 10:34:57 +02001543extern const struct nand_manufacturer_ops toshiba_nand_manuf_ops;
Boris Brezillonc51d0ac2016-06-08 10:22:19 +02001544extern const struct nand_manufacturer_ops samsung_nand_manuf_ops;
Boris Brezillon01389b62016-06-08 10:30:18 +02001545extern const struct nand_manufacturer_ops hynix_nand_manuf_ops;
Boris Brezillon10d4e752016-06-08 10:38:57 +02001546extern const struct nand_manufacturer_ops micron_nand_manuf_ops;
Boris Brezillon229204d2016-06-08 10:42:23 +02001547extern const struct nand_manufacturer_ops amd_nand_manuf_ops;
Boris Brezillon3b5206f2016-06-08 10:43:26 +02001548extern const struct nand_manufacturer_ops macronix_nand_manuf_ops;
Boris Brezillonc51d0ac2016-06-08 10:22:19 +02001549
Boris Brezillon44b07b92018-07-05 12:27:30 +02001550int nand_create_bbt(struct nand_chip *chip);
Sascha Hauer79022592016-09-07 14:21:42 +02001551int nand_markbad_bbt(struct mtd_info *mtd, loff_t offs);
1552int nand_isreserved_bbt(struct mtd_info *mtd, loff_t offs);
1553int nand_isbad_bbt(struct mtd_info *mtd, loff_t offs, int allowbbt);
1554int nand_erase_nand(struct mtd_info *mtd, struct erase_info *instr,
1555 int allowbbt);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001556
Thomas Gleixner41796c22006-05-23 11:38:59 +02001557/**
1558 * struct platform_nand_chip - chip level device structure
Thomas Gleixner41796c22006-05-23 11:38:59 +02001559 * @nr_chips: max. number of chips to scan for
Randy Dunlap844d3b42006-06-28 21:48:27 -07001560 * @chip_offset: chip number offset
Thomas Gleixner8be834f2006-05-27 20:05:26 +02001561 * @nr_partitions: number of partitions pointed to by partitions (or zero)
Thomas Gleixner41796c22006-05-23 11:38:59 +02001562 * @partitions: mtd partition list
1563 * @chip_delay: R/B delay value in us
1564 * @options: Option flags, e.g. 16bit buswidth
Brian Norrisa40f7342011-05-31 16:31:22 -07001565 * @bbt_options: BBT option flags, e.g. NAND_BBT_USE_FLASH
Vitaly Wool972edcb2007-05-06 18:46:57 +04001566 * @part_probe_types: NULL-terminated array of probe types
Thomas Gleixner41796c22006-05-23 11:38:59 +02001567 */
1568struct platform_nand_chip {
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +02001569 int nr_chips;
1570 int chip_offset;
1571 int nr_partitions;
1572 struct mtd_partition *partitions;
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +02001573 int chip_delay;
1574 unsigned int options;
Brian Norrisa40f7342011-05-31 16:31:22 -07001575 unsigned int bbt_options;
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +02001576 const char **part_probe_types;
Thomas Gleixner41796c22006-05-23 11:38:59 +02001577};
1578
H Hartley Sweetenbf95efd2009-05-12 13:46:58 -07001579/* Keep gcc happy */
1580struct platform_device;
1581
Thomas Gleixner41796c22006-05-23 11:38:59 +02001582/**
1583 * struct platform_nand_ctrl - controller level device structure
H Hartley Sweetenbf95efd2009-05-12 13:46:58 -07001584 * @probe: platform specific function to probe/setup hardware
1585 * @remove: platform specific function to remove/teardown hardware
Thomas Gleixner41796c22006-05-23 11:38:59 +02001586 * @dev_ready: platform specific function to read ready/busy pin
1587 * @select_chip: platform specific chip select function
Vitaly Wool972edcb2007-05-06 18:46:57 +04001588 * @cmd_ctrl: platform specific function for controlling
1589 * ALE/CLE/nCE. Also used to write command and address
Alexander Clouterd6fed9e2009-05-11 19:28:01 +01001590 * @write_buf: platform specific function for write buffer
1591 * @read_buf: platform specific function for read buffer
Randy Dunlap844d3b42006-06-28 21:48:27 -07001592 * @priv: private data to transport driver specific settings
Thomas Gleixner41796c22006-05-23 11:38:59 +02001593 *
1594 * All fields are optional and depend on the hardware driver requirements
1595 */
1596struct platform_nand_ctrl {
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +02001597 int (*probe)(struct platform_device *pdev);
1598 void (*remove)(struct platform_device *pdev);
Boris Brezillon47bd59e2018-09-06 14:05:13 +02001599 int (*dev_ready)(struct nand_chip *chip);
1600 void (*select_chip)(struct nand_chip *chip, int cs);
1601 void (*cmd_ctrl)(struct nand_chip *chip, int dat, unsigned int ctrl);
1602 void (*write_buf)(struct nand_chip *chip, const uint8_t *buf, int len);
1603 void (*read_buf)(struct nand_chip *chip, uint8_t *buf, int len);
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +02001604 void *priv;
Thomas Gleixner41796c22006-05-23 11:38:59 +02001605};
1606
Vitaly Wool972edcb2007-05-06 18:46:57 +04001607/**
1608 * struct platform_nand_data - container structure for platform-specific data
1609 * @chip: chip level chip structure
1610 * @ctrl: controller level device structure
1611 */
1612struct platform_nand_data {
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +02001613 struct platform_nand_chip chip;
1614 struct platform_nand_ctrl ctrl;
Vitaly Wool972edcb2007-05-06 18:46:57 +04001615};
1616
Huang Shijie3e701922012-09-13 14:57:53 +08001617/* return the supported asynchronous timing mode. */
1618static inline int onfi_get_async_timing_mode(struct nand_chip *chip)
1619{
Miquel Raynal3d3fe3c2018-07-25 15:31:52 +02001620 if (!chip->parameters.onfi)
Huang Shijie3e701922012-09-13 14:57:53 +08001621 return ONFI_TIMING_MODE_UNKNOWN;
Huang Shijie3e701922012-09-13 14:57:53 +08001622
Miquel Raynal3d3fe3c2018-07-25 15:31:52 +02001623 return chip->parameters.onfi->async_timing_mode;
Huang Shijie3e701922012-09-13 14:57:53 +08001624}
1625
Miquel Raynal17fa8042017-11-30 18:01:31 +01001626int onfi_fill_data_interface(struct nand_chip *chip,
Sascha Hauerb88730a2016-09-15 10:32:48 +02001627 enum nand_data_interface_type type,
1628 int timing_mode);
1629
Huang Shijie1d0ed692013-09-25 14:58:10 +08001630/*
1631 * Check if it is a SLC nand.
1632 * The !nand_is_slc() can be used to check the MLC/TLC nand chips.
1633 * We do not distinguish the MLC and TLC now.
1634 */
1635static inline bool nand_is_slc(struct nand_chip *chip)
1636{
Lothar Waßmann2d2a2b82017-08-29 12:17:13 +02001637 WARN(chip->bits_per_cell == 0,
1638 "chip->bits_per_cell is used uninitialized\n");
Huang Shijie7db906b2013-09-25 14:58:11 +08001639 return chip->bits_per_cell == 1;
Huang Shijie1d0ed692013-09-25 14:58:10 +08001640}
Brian Norris3dad2342014-01-29 14:08:12 -08001641
1642/**
1643 * Check if the opcode's address should be sent only on the lower 8 bits
1644 * @command: opcode to check
1645 */
1646static inline int nand_opcode_8bits(unsigned int command)
1647{
David Mosbergere34fcb02014-03-21 16:05:10 -06001648 switch (command) {
1649 case NAND_CMD_READID:
1650 case NAND_CMD_PARAM:
1651 case NAND_CMD_GET_FEATURES:
1652 case NAND_CMD_SET_FEATURES:
1653 return 1;
1654 default:
1655 break;
1656 }
1657 return 0;
Brian Norris3dad2342014-01-29 14:08:12 -08001658}
1659
Boris BREZILLON974647e2014-07-11 09:49:42 +02001660/* get timing characteristics from ONFI timing mode. */
1661const struct nand_sdr_timings *onfi_async_timing_mode_to_sdr_timings(int mode);
Boris BREZILLON730a43f2015-09-03 18:03:38 +02001662
1663int nand_check_erased_ecc_chunk(void *data, int datalen,
1664 void *ecc, int ecclen,
1665 void *extraoob, int extraooblen,
1666 int threshold);
Boris Brezillon9d02fc22015-08-26 16:08:12 +02001667
Abhishek Sahu181ace92018-06-20 12:57:28 +05301668int nand_ecc_choose_conf(struct nand_chip *chip,
1669 const struct nand_ecc_caps *caps, int oobavail);
1670
Boris Brezillon9d02fc22015-08-26 16:08:12 +02001671/* Default write_oob implementation */
1672int nand_write_oob_std(struct mtd_info *mtd, struct nand_chip *chip, int page);
1673
1674/* Default write_oob syndrome implementation */
1675int nand_write_oob_syndrome(struct mtd_info *mtd, struct nand_chip *chip,
1676 int page);
1677
1678/* Default read_oob implementation */
1679int nand_read_oob_std(struct mtd_info *mtd, struct nand_chip *chip, int page);
1680
1681/* Default read_oob syndrome implementation */
1682int nand_read_oob_syndrome(struct mtd_info *mtd, struct nand_chip *chip,
1683 int page);
Sascha Hauer2f94abf2016-09-15 10:32:45 +02001684
Miquel Raynal97baea12018-03-19 14:47:20 +01001685/* Wrapper to use in order for controllers/vendors to GET/SET FEATURES */
1686int nand_get_features(struct nand_chip *chip, int addr, u8 *subfeature_param);
1687int nand_set_features(struct nand_chip *chip, int addr, u8 *subfeature_param);
Boris Brezillon4a78cc62017-05-26 17:10:15 +02001688/* Stub used by drivers that do not support GET/SET FEATURES operations */
Miquel Raynalb9587582018-03-19 14:47:19 +01001689int nand_get_set_features_notsupp(struct mtd_info *mtd, struct nand_chip *chip,
1690 int addr, u8 *subfeature_param);
Boris Brezillon4a78cc62017-05-26 17:10:15 +02001691
Thomas Petazzonicc0f51e2017-04-29 11:06:44 +02001692/* Default read_page_raw implementation */
1693int nand_read_page_raw(struct mtd_info *mtd, struct nand_chip *chip,
1694 uint8_t *buf, int oob_required, int page);
Boris Brezillon0d6030a2018-07-18 10:42:17 +02001695int nand_read_page_raw_notsupp(struct mtd_info *mtd, struct nand_chip *chip,
1696 u8 *buf, int oob_required, int page);
Thomas Petazzonicc0f51e2017-04-29 11:06:44 +02001697
1698/* Default write_page_raw implementation */
1699int nand_write_page_raw(struct mtd_info *mtd, struct nand_chip *chip,
1700 const uint8_t *buf, int oob_required, int page);
Boris Brezillon0d6030a2018-07-18 10:42:17 +02001701int nand_write_page_raw_notsupp(struct mtd_info *mtd, struct nand_chip *chip,
1702 const u8 *buf, int oob_required, int page);
Thomas Petazzonicc0f51e2017-04-29 11:06:44 +02001703
Sascha Hauer2f94abf2016-09-15 10:32:45 +02001704/* Reset and initialize a NAND device */
Boris Brezillon73f907f2016-10-24 16:46:20 +02001705int nand_reset(struct nand_chip *chip, int chipnr);
Sascha Hauer2f94abf2016-09-15 10:32:45 +02001706
Boris Brezillon97d90da2017-11-30 18:01:29 +01001707/* NAND operation helpers */
1708int nand_reset_op(struct nand_chip *chip);
1709int nand_readid_op(struct nand_chip *chip, u8 addr, void *buf,
1710 unsigned int len);
1711int nand_status_op(struct nand_chip *chip, u8 *status);
1712int nand_exit_status_op(struct nand_chip *chip);
1713int nand_erase_op(struct nand_chip *chip, unsigned int eraseblock);
1714int nand_read_page_op(struct nand_chip *chip, unsigned int page,
1715 unsigned int offset_in_page, void *buf, unsigned int len);
1716int nand_change_read_column_op(struct nand_chip *chip,
1717 unsigned int offset_in_page, void *buf,
1718 unsigned int len, bool force_8bit);
1719int nand_read_oob_op(struct nand_chip *chip, unsigned int page,
1720 unsigned int offset_in_page, void *buf, unsigned int len);
1721int nand_prog_page_begin_op(struct nand_chip *chip, unsigned int page,
1722 unsigned int offset_in_page, const void *buf,
1723 unsigned int len);
1724int nand_prog_page_end_op(struct nand_chip *chip);
1725int nand_prog_page_op(struct nand_chip *chip, unsigned int page,
1726 unsigned int offset_in_page, const void *buf,
1727 unsigned int len);
1728int nand_change_write_column_op(struct nand_chip *chip,
1729 unsigned int offset_in_page, const void *buf,
1730 unsigned int len, bool force_8bit);
1731int nand_read_data_op(struct nand_chip *chip, void *buf, unsigned int len,
1732 bool force_8bit);
1733int nand_write_data_op(struct nand_chip *chip, const void *buf,
1734 unsigned int len, bool force_8bit);
1735
Miquel Raynal98732da2018-07-25 15:31:50 +02001736/*
1737 * Free resources held by the NAND device, must be called on error after a
1738 * sucessful nand_scan().
1739 */
Richard Weinbergerd44154f2016-09-21 11:44:41 +02001740void nand_cleanup(struct nand_chip *chip);
Miquel Raynal98732da2018-07-25 15:31:50 +02001741/* Unregister the MTD device and calls nand_cleanup() */
Boris Brezillon59ac2762018-09-06 14:05:15 +02001742void nand_release(struct nand_chip *chip);
Richard Weinbergerd44154f2016-09-21 11:44:41 +02001743
Boris Brezillonabbe26d2016-06-08 09:32:55 +02001744/* Default extended ID decoding function */
1745void nand_decode_ext_id(struct nand_chip *chip);
Miquel Raynal8878b122017-11-09 14:16:45 +01001746
1747/*
1748 * External helper for controller drivers that have to implement the WAITRDY
1749 * instruction and have no physical pin to check it.
1750 */
1751int nand_soft_waitrdy(struct nand_chip *chip, unsigned long timeout_ms);
1752
Boris Brezillond4092d72017-08-04 17:29:10 +02001753#endif /* __LINUX_MTD_RAWNAND_H */