blob: 2976840139775cab8ff222a18db5170f8d332214 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * linux/include/linux/mtd/nand.h
3 *
David Woodhousea1452a32010-08-08 20:58:20 +01004 * Copyright © 2000-2010 David Woodhouse <dwmw2@infradead.org>
5 * Steven J. Hill <sjhill@realitydiluted.com>
6 * Thomas Gleixner <tglx@linutronix.de>
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07008 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
11 *
Thomas Gleixner2c0a2be2006-05-23 11:50:56 +020012 * Info:
13 * Contains standard defines and IDs for NAND flash devices
Linus Torvalds1da177e2005-04-16 15:20:36 -070014 *
Thomas Gleixner2c0a2be2006-05-23 11:50:56 +020015 * Changelog:
16 * See git changelog.
Linus Torvalds1da177e2005-04-16 15:20:36 -070017 */
18#ifndef __LINUX_MTD_NAND_H
19#define __LINUX_MTD_NAND_H
20
Linus Torvalds1da177e2005-04-16 15:20:36 -070021#include <linux/wait.h>
22#include <linux/spinlock.h>
23#include <linux/mtd/mtd.h>
Alessandro Rubini30631cb2009-09-20 23:28:14 +020024#include <linux/mtd/flashchip.h>
Alessandro Rubinic62d81b2009-09-20 23:28:04 +020025#include <linux/mtd/bbm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070026
27struct mtd_info;
David Woodhouse5e81e882010-02-26 18:32:56 +000028struct nand_flash_dev;
Brian Norris5844fee2015-01-23 00:22:27 -080029struct device_node;
30
Linus Torvalds1da177e2005-04-16 15:20:36 -070031/* Scan and identify a NAND device */
Sascha Hauer79022592016-09-07 14:21:42 +020032int nand_scan(struct mtd_info *mtd, int max_chips);
Sebastian Andrzej Siewiora0491fc2010-10-05 12:41:01 +020033/*
34 * Separate phases of nand_scan(), allowing board driver to intervene
35 * and override command or ECC setup according to flash type.
36 */
Sascha Hauer79022592016-09-07 14:21:42 +020037int nand_scan_ident(struct mtd_info *mtd, int max_chips,
David Woodhouse5e81e882010-02-26 18:32:56 +000038 struct nand_flash_dev *table);
Sascha Hauer79022592016-09-07 14:21:42 +020039int nand_scan_tail(struct mtd_info *mtd);
David Woodhouse3b85c322006-09-25 17:06:53 +010040
Richard Weinbergerd44154f2016-09-21 11:44:41 +020041/* Unregister the MTD device and free resources held by the NAND device */
Sascha Hauer79022592016-09-07 14:21:42 +020042void nand_release(struct mtd_info *mtd);
Linus Torvalds1da177e2005-04-16 15:20:36 -070043
David Woodhouseb77d95c2006-09-25 21:58:50 +010044/* Internal helper for board drivers which need to override command function */
Sascha Hauer79022592016-09-07 14:21:42 +020045void nand_wait_ready(struct mtd_info *mtd);
David Woodhouseb77d95c2006-09-25 21:58:50 +010046
Linus Torvalds1da177e2005-04-16 15:20:36 -070047/* The maximum number of NAND chips in an array */
48#define NAND_MAX_CHIPS 8
49
Sebastian Andrzej Siewiora0491fc2010-10-05 12:41:01 +020050/*
Linus Torvalds1da177e2005-04-16 15:20:36 -070051 * Constants for hardware specific CLE/ALE/NCE function
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +020052 *
53 * These are bits which can be or'ed to set/clear multiple
54 * bits in one go.
55 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070056/* Select the chip by setting nCE to low */
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +020057#define NAND_NCE 0x01
Linus Torvalds1da177e2005-04-16 15:20:36 -070058/* Select the command latch by setting CLE to high */
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +020059#define NAND_CLE 0x02
Linus Torvalds1da177e2005-04-16 15:20:36 -070060/* Select the address latch by setting ALE to high */
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +020061#define NAND_ALE 0x04
62
63#define NAND_CTRL_CLE (NAND_NCE | NAND_CLE)
64#define NAND_CTRL_ALE (NAND_NCE | NAND_ALE)
65#define NAND_CTRL_CHANGE 0x80
Linus Torvalds1da177e2005-04-16 15:20:36 -070066
67/*
68 * Standard NAND flash commands
69 */
70#define NAND_CMD_READ0 0
71#define NAND_CMD_READ1 1
Thomas Gleixner7bc33122006-06-20 20:05:05 +020072#define NAND_CMD_RNDOUT 5
Linus Torvalds1da177e2005-04-16 15:20:36 -070073#define NAND_CMD_PAGEPROG 0x10
74#define NAND_CMD_READOOB 0x50
75#define NAND_CMD_ERASE1 0x60
76#define NAND_CMD_STATUS 0x70
Linus Torvalds1da177e2005-04-16 15:20:36 -070077#define NAND_CMD_SEQIN 0x80
Thomas Gleixner7bc33122006-06-20 20:05:05 +020078#define NAND_CMD_RNDIN 0x85
Linus Torvalds1da177e2005-04-16 15:20:36 -070079#define NAND_CMD_READID 0x90
80#define NAND_CMD_ERASE2 0xd0
Florian Fainellicaa4b6f2010-08-30 18:32:14 +020081#define NAND_CMD_PARAM 0xec
Huang Shijie7db03ec2012-09-13 14:57:52 +080082#define NAND_CMD_GET_FEATURES 0xee
83#define NAND_CMD_SET_FEATURES 0xef
Linus Torvalds1da177e2005-04-16 15:20:36 -070084#define NAND_CMD_RESET 0xff
85
86/* Extended commands for large page devices */
87#define NAND_CMD_READSTART 0x30
Thomas Gleixner7bc33122006-06-20 20:05:05 +020088#define NAND_CMD_RNDOUTSTART 0xE0
Linus Torvalds1da177e2005-04-16 15:20:36 -070089#define NAND_CMD_CACHEDPROG 0x15
90
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +020091#define NAND_CMD_NONE -1
92
Linus Torvalds1da177e2005-04-16 15:20:36 -070093/* Status bits */
94#define NAND_STATUS_FAIL 0x01
95#define NAND_STATUS_FAIL_N1 0x02
96#define NAND_STATUS_TRUE_READY 0x20
97#define NAND_STATUS_READY 0x40
98#define NAND_STATUS_WP 0x80
99
Boris Brezillon104e4422017-03-16 09:35:58 +0100100#define NAND_DATA_IFACE_CHECK_ONLY -1
101
Thomas Gleixner61ecfa82005-11-07 11:15:31 +0000102/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700103 * Constants for ECC_MODES
104 */
Thomas Gleixner6dfc6d22006-05-23 12:00:46 +0200105typedef enum {
106 NAND_ECC_NONE,
107 NAND_ECC_SOFT,
108 NAND_ECC_HW,
109 NAND_ECC_HW_SYNDROME,
Sneha Narnakaje6e0cb132009-09-18 12:51:47 -0700110 NAND_ECC_HW_OOB_FIRST,
Thomas Petazzoni785818f2017-04-29 11:06:43 +0200111 NAND_ECC_ON_DIE,
Thomas Gleixner6dfc6d22006-05-23 12:00:46 +0200112} nand_ecc_modes_t;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700113
Rafał Miłeckib0fcd8a2016-03-23 11:19:00 +0100114enum nand_ecc_algo {
115 NAND_ECC_UNKNOWN,
116 NAND_ECC_HAMMING,
117 NAND_ECC_BCH,
118};
119
Linus Torvalds1da177e2005-04-16 15:20:36 -0700120/*
121 * Constants for Hardware ECC
David A. Marlin068e3c02005-01-24 03:07:46 +0000122 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700123/* Reset Hardware ECC for read */
124#define NAND_ECC_READ 0
125/* Reset Hardware ECC for write */
126#define NAND_ECC_WRITE 1
Brian Norris7854d3f2011-06-23 14:12:08 -0700127/* Enable Hardware ECC before syndrome is read back from flash */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700128#define NAND_ECC_READSYN 2
129
Boris BREZILLON40cbe6e2015-12-30 20:32:04 +0100130/*
131 * Enable generic NAND 'page erased' check. This check is only done when
132 * ecc.correct() returns -EBADMSG.
133 * Set this flag if your implementation does not fix bitflips in erased
134 * pages and you want to rely on the default implementation.
135 */
136#define NAND_ECC_GENERIC_ERASED_CHECK BIT(0)
Boris Brezillonba78ee02016-06-08 17:04:22 +0200137#define NAND_ECC_MAXIMIZE BIT(1)
Marc Gonzalez3371d662016-11-15 10:56:20 +0100138/*
139 * If your controller already sends the required NAND commands when
140 * reading or writing a page, then the framework is not supposed to
141 * send READ0 and SEQIN/PAGEPROG respectively.
142 */
143#define NAND_ECC_CUSTOM_PAGE_ACCESS BIT(2)
Boris BREZILLON40cbe6e2015-12-30 20:32:04 +0100144
David A. Marlin068e3c02005-01-24 03:07:46 +0000145/* Bit mask for flags passed to do_nand_read_ecc */
146#define NAND_GET_DEVICE 0x80
147
148
Sebastian Andrzej Siewiora0491fc2010-10-05 12:41:01 +0200149/*
150 * Option constants for bizarre disfunctionality and real
151 * features.
152 */
Brian Norris7854d3f2011-06-23 14:12:08 -0700153/* Buswidth is 16 bit */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700154#define NAND_BUSWIDTH_16 0x00000002
Linus Torvalds1da177e2005-04-16 15:20:36 -0700155/* Chip has cache program function */
156#define NAND_CACHEPRG 0x00000008
Sebastian Andrzej Siewiora0491fc2010-10-05 12:41:01 +0200157/*
Brian Norris5bc7c332013-03-13 09:51:31 -0700158 * Chip requires ready check on read (for auto-incremented sequential read).
159 * True only for small page devices; large page devices do not support
160 * autoincrement.
161 */
162#define NAND_NEED_READRDY 0x00000100
163
Thomas Gleixner29072b92006-09-28 15:38:36 +0200164/* Chip does not allow subpage writes */
165#define NAND_NO_SUBPAGE_WRITE 0x00000200
166
Maxim Levitsky93edbad2010-02-22 20:39:40 +0200167/* Device is one of 'new' xD cards that expose fake nand command set */
168#define NAND_BROKEN_XD 0x00000400
169
170/* Device behaves just like nand, but is readonly */
171#define NAND_ROM 0x00000800
172
Jeff Westfahla5ff4f12012-08-13 16:35:30 -0500173/* Device supports subpage reads */
174#define NAND_SUBPAGE_READ 0x00001000
175
Boris BREZILLONc03d9962015-12-02 12:01:05 +0100176/*
177 * Some MLC NANDs need data scrambling to limit bitflips caused by repeated
178 * patterns.
179 */
180#define NAND_NEED_SCRAMBLING 0x00002000
181
Linus Torvalds1da177e2005-04-16 15:20:36 -0700182/* Options valid for Samsung large page devices */
Artem Bityutskiy3239a6c2013-03-04 14:56:18 +0200183#define NAND_SAMSUNG_LP_OPTIONS NAND_CACHEPRG
Linus Torvalds1da177e2005-04-16 15:20:36 -0700184
185/* Macros to identify the above */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700186#define NAND_HAS_CACHEPROG(chip) ((chip->options & NAND_CACHEPRG))
Jeff Westfahla5ff4f12012-08-13 16:35:30 -0500187#define NAND_HAS_SUBPAGE_READ(chip) ((chip->options & NAND_SUBPAGE_READ))
Marc Gonzalez3371d662016-11-15 10:56:20 +0100188#define NAND_HAS_SUBPAGE_WRITE(chip) !((chip)->options & NAND_NO_SUBPAGE_WRITE)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700189
Linus Torvalds1da177e2005-04-16 15:20:36 -0700190/* Non chip related options */
Thomas Gleixner0040bf32005-02-09 12:20:00 +0000191/* This option skips the bbt scan during initialization. */
Brian Norrisb4dc53e2011-05-31 16:31:26 -0700192#define NAND_SKIP_BBTSCAN 0x00010000
Sebastian Andrzej Siewiora0491fc2010-10-05 12:41:01 +0200193/*
194 * This option is defined if the board driver allocates its own buffers
195 * (e.g. because it needs them DMA-coherent).
196 */
Brian Norrisb4dc53e2011-05-31 16:31:26 -0700197#define NAND_OWN_BUFFERS 0x00020000
Ben Dooksb1c6e6d2009-11-02 18:12:33 +0000198/* Chip may not exist, so silence any errors in scan */
Brian Norrisb4dc53e2011-05-31 16:31:26 -0700199#define NAND_SCAN_SILENT_NODEV 0x00040000
Matthieu CASTET64b37b22012-11-06 11:51:44 +0100200/*
201 * Autodetect nand buswidth with readid/onfi.
202 * This suppose the driver will configure the hardware in 8 bits mode
203 * when calling nand_scan_ident, and update its configuration
204 * before calling nand_scan_tail.
205 */
206#define NAND_BUSWIDTH_AUTO 0x00080000
Scott Wood5f867db2015-06-26 19:43:58 -0500207/*
208 * This option could be defined by controller drivers to protect against
209 * kmap'ed, vmalloc'ed highmem buffers being passed from upper layers
210 */
211#define NAND_USE_BOUNCE_BUFFER 0x00100000
Ben Dooksb1c6e6d2009-11-02 18:12:33 +0000212
Boris Brezillon6ea40a32016-10-01 10:24:03 +0200213/*
214 * In case your controller is implementing ->cmd_ctrl() and is relying on the
215 * default ->cmdfunc() implementation, you may want to let the core handle the
216 * tCCS delay which is required when a column change (RNDIN or RNDOUT) is
217 * requested.
218 * If your controller already takes care of this delay, you don't need to set
219 * this flag.
220 */
221#define NAND_WAIT_TCCS 0x00200000
222
Linus Torvalds1da177e2005-04-16 15:20:36 -0700223/* Options set by nand scan */
Thomas Gleixnera36ed292006-05-23 11:37:03 +0200224/* Nand scan has allocated controller struct */
Thomas Gleixnerf75e5092006-05-26 18:52:08 +0200225#define NAND_CONTROLLER_ALLOC 0x80000000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700226
Thomas Gleixner29072b92006-09-28 15:38:36 +0200227/* Cell info constants */
228#define NAND_CI_CHIPNR_MSK 0x03
229#define NAND_CI_CELLTYPE_MSK 0x0C
Huang Shijie7db906b2013-09-25 14:58:11 +0800230#define NAND_CI_CELLTYPE_SHIFT 2
Linus Torvalds1da177e2005-04-16 15:20:36 -0700231
Linus Torvalds1da177e2005-04-16 15:20:36 -0700232/* Keep gcc happy */
233struct nand_chip;
234
Huang Shijie5b40db62013-05-17 11:17:28 +0800235/* ONFI features */
236#define ONFI_FEATURE_16_BIT_BUS (1 << 0)
237#define ONFI_FEATURE_EXT_PARAM_PAGE (1 << 7)
238
Huang Shijie3e701922012-09-13 14:57:53 +0800239/* ONFI timing mode, used in both asynchronous and synchronous mode */
240#define ONFI_TIMING_MODE_0 (1 << 0)
241#define ONFI_TIMING_MODE_1 (1 << 1)
242#define ONFI_TIMING_MODE_2 (1 << 2)
243#define ONFI_TIMING_MODE_3 (1 << 3)
244#define ONFI_TIMING_MODE_4 (1 << 4)
245#define ONFI_TIMING_MODE_5 (1 << 5)
246#define ONFI_TIMING_MODE_UNKNOWN (1 << 6)
247
Huang Shijie7db03ec2012-09-13 14:57:52 +0800248/* ONFI feature address */
249#define ONFI_FEATURE_ADDR_TIMING_MODE 0x1
250
Brian Norris8429bb32013-12-03 15:51:09 -0800251/* Vendor-specific feature address (Micron) */
252#define ONFI_FEATURE_ADDR_READ_RETRY 0x89
Thomas Petazzoni9748e1d2017-04-29 11:06:45 +0200253#define ONFI_FEATURE_ON_DIE_ECC 0x90
254#define ONFI_FEATURE_ON_DIE_ECC_EN BIT(3)
Brian Norris8429bb32013-12-03 15:51:09 -0800255
Huang Shijie7db03ec2012-09-13 14:57:52 +0800256/* ONFI subfeature parameters length */
257#define ONFI_SUBFEATURE_PARAM_LEN 4
258
David Mosbergerd914c932013-05-29 15:30:13 +0300259/* ONFI optional commands SET/GET FEATURES supported? */
260#define ONFI_OPT_CMD_SET_GET_FEATURES (1 << 2)
261
Florian Fainellid1e1f4e2010-08-30 18:32:24 +0200262struct nand_onfi_params {
263 /* rev info and features block */
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +0200264 /* 'O' 'N' 'F' 'I' */
265 u8 sig[4];
266 __le16 revision;
267 __le16 features;
268 __le16 opt_cmd;
Huang Shijie5138a982013-05-17 11:17:27 +0800269 u8 reserved0[2];
270 __le16 ext_param_page_length; /* since ONFI 2.1 */
271 u8 num_of_param_pages; /* since ONFI 2.1 */
272 u8 reserved1[17];
Florian Fainellid1e1f4e2010-08-30 18:32:24 +0200273
274 /* manufacturer information block */
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +0200275 char manufacturer[12];
276 char model[20];
277 u8 jedec_id;
278 __le16 date_code;
279 u8 reserved2[13];
Florian Fainellid1e1f4e2010-08-30 18:32:24 +0200280
281 /* memory organization block */
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +0200282 __le32 byte_per_page;
283 __le16 spare_bytes_per_page;
284 __le32 data_bytes_per_ppage;
285 __le16 spare_bytes_per_ppage;
286 __le32 pages_per_block;
287 __le32 blocks_per_lun;
288 u8 lun_count;
289 u8 addr_cycles;
290 u8 bits_per_cell;
291 __le16 bb_per_lun;
292 __le16 block_endurance;
293 u8 guaranteed_good_blocks;
294 __le16 guaranteed_block_endurance;
295 u8 programs_per_page;
296 u8 ppage_attr;
297 u8 ecc_bits;
298 u8 interleaved_bits;
299 u8 interleaved_ops;
300 u8 reserved3[13];
Florian Fainellid1e1f4e2010-08-30 18:32:24 +0200301
302 /* electrical parameter block */
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +0200303 u8 io_pin_capacitance_max;
304 __le16 async_timing_mode;
305 __le16 program_cache_timing_mode;
306 __le16 t_prog;
307 __le16 t_bers;
308 __le16 t_r;
309 __le16 t_ccs;
310 __le16 src_sync_timing_mode;
Boris BREZILLONde64aa92015-11-23 11:23:07 +0100311 u8 src_ssync_features;
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +0200312 __le16 clk_pin_capacitance_typ;
313 __le16 io_pin_capacitance_typ;
314 __le16 input_pin_capacitance_typ;
315 u8 input_pin_capacitance_max;
Brian Norrisa55e85c2013-12-02 11:12:22 -0800316 u8 driver_strength_support;
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +0200317 __le16 t_int_r;
Brian Norris74e98be2015-12-01 11:08:32 -0800318 __le16 t_adl;
Boris BREZILLONde64aa92015-11-23 11:23:07 +0100319 u8 reserved4[8];
Florian Fainellid1e1f4e2010-08-30 18:32:24 +0200320
321 /* vendor */
Brian Norris6f0065b2013-12-03 12:02:20 -0800322 __le16 vendor_revision;
323 u8 vendor[88];
Florian Fainellid1e1f4e2010-08-30 18:32:24 +0200324
325 __le16 crc;
Brian Norrise2e6b7b2013-12-05 12:06:54 -0800326} __packed;
Florian Fainellid1e1f4e2010-08-30 18:32:24 +0200327
328#define ONFI_CRC_BASE 0x4F4E
329
Huang Shijie5138a982013-05-17 11:17:27 +0800330/* Extended ECC information Block Definition (since ONFI 2.1) */
331struct onfi_ext_ecc_info {
332 u8 ecc_bits;
333 u8 codeword_size;
334 __le16 bb_per_lun;
335 __le16 block_endurance;
336 u8 reserved[2];
337} __packed;
338
339#define ONFI_SECTION_TYPE_0 0 /* Unused section. */
340#define ONFI_SECTION_TYPE_1 1 /* for additional sections. */
341#define ONFI_SECTION_TYPE_2 2 /* for ECC information. */
342struct onfi_ext_section {
343 u8 type;
344 u8 length;
345} __packed;
346
347#define ONFI_EXT_SECTION_MAX 8
348
349/* Extended Parameter Page Definition (since ONFI 2.1) */
350struct onfi_ext_param_page {
351 __le16 crc;
352 u8 sig[4]; /* 'E' 'P' 'P' 'S' */
353 u8 reserved0[10];
354 struct onfi_ext_section sections[ONFI_EXT_SECTION_MAX];
355
356 /*
357 * The actual size of the Extended Parameter Page is in
358 * @ext_param_page_length of nand_onfi_params{}.
359 * The following are the variable length sections.
360 * So we do not add any fields below. Please see the ONFI spec.
361 */
362} __packed;
363
Huang Shijieafbfff02014-02-21 13:39:37 +0800364struct jedec_ecc_info {
365 u8 ecc_bits;
366 u8 codeword_size;
367 __le16 bb_per_lun;
368 __le16 block_endurance;
369 u8 reserved[2];
370} __packed;
371
Huang Shijie7852f892014-02-21 13:39:39 +0800372/* JEDEC features */
373#define JEDEC_FEATURE_16_BIT_BUS (1 << 0)
374
Huang Shijieafbfff02014-02-21 13:39:37 +0800375struct nand_jedec_params {
376 /* rev info and features block */
377 /* 'J' 'E' 'S' 'D' */
378 u8 sig[4];
379 __le16 revision;
380 __le16 features;
381 u8 opt_cmd[3];
382 __le16 sec_cmd;
383 u8 num_of_param_pages;
384 u8 reserved0[18];
385
386 /* manufacturer information block */
387 char manufacturer[12];
388 char model[20];
389 u8 jedec_id[6];
390 u8 reserved1[10];
391
392 /* memory organization block */
393 __le32 byte_per_page;
394 __le16 spare_bytes_per_page;
395 u8 reserved2[6];
396 __le32 pages_per_block;
397 __le32 blocks_per_lun;
398 u8 lun_count;
399 u8 addr_cycles;
400 u8 bits_per_cell;
401 u8 programs_per_page;
402 u8 multi_plane_addr;
403 u8 multi_plane_op_attr;
404 u8 reserved3[38];
405
406 /* electrical parameter block */
407 __le16 async_sdr_speed_grade;
408 __le16 toggle_ddr_speed_grade;
409 __le16 sync_ddr_speed_grade;
410 u8 async_sdr_features;
411 u8 toggle_ddr_features;
412 u8 sync_ddr_features;
413 __le16 t_prog;
414 __le16 t_bers;
415 __le16 t_r;
416 __le16 t_r_multi_plane;
417 __le16 t_ccs;
418 __le16 io_pin_capacitance_typ;
419 __le16 input_pin_capacitance_typ;
420 __le16 clk_pin_capacitance_typ;
421 u8 driver_strength_support;
Brian Norris74e98be2015-12-01 11:08:32 -0800422 __le16 t_adl;
Huang Shijieafbfff02014-02-21 13:39:37 +0800423 u8 reserved4[36];
424
425 /* ECC and endurance block */
426 u8 guaranteed_good_blocks;
427 __le16 guaranteed_block_endurance;
428 struct jedec_ecc_info ecc_info[4];
429 u8 reserved5[29];
430
431 /* reserved */
432 u8 reserved6[148];
433
434 /* vendor */
435 __le16 vendor_rev_num;
436 u8 reserved7[88];
437
438 /* CRC for Parameter Page */
439 __le16 crc;
440} __packed;
441
Jean-Louis Thekekara5158bd52017-06-29 19:08:30 +0200442/* The maximum expected count of bytes in the NAND ID sequence */
443#define NAND_MAX_ID_LEN 8
444
Linus Torvalds1da177e2005-04-16 15:20:36 -0700445/**
Boris Brezillon7f501f02016-05-24 19:20:05 +0200446 * struct nand_id - NAND id structure
Jean-Louis Thekekara5158bd52017-06-29 19:08:30 +0200447 * @data: buffer containing the id bytes.
Boris Brezillon7f501f02016-05-24 19:20:05 +0200448 * @len: ID length.
449 */
450struct nand_id {
Jean-Louis Thekekara5158bd52017-06-29 19:08:30 +0200451 u8 data[NAND_MAX_ID_LEN];
Boris Brezillon7f501f02016-05-24 19:20:05 +0200452 int len;
453};
454
455/**
Randy Dunlap844d3b42006-06-28 21:48:27 -0700456 * struct nand_hw_control - Control structure for hardware controller (e.g ECC generator) shared among independent devices
Thomas Gleixner61ecfa82005-11-07 11:15:31 +0000457 * @lock: protection lock
Linus Torvalds1da177e2005-04-16 15:20:36 -0700458 * @active: the mtd device which holds the controller currently
Sebastian Andrzej Siewiora0491fc2010-10-05 12:41:01 +0200459 * @wq: wait queue to sleep on if a NAND operation is in
460 * progress used instead of the per chip wait queue
461 * when a hw controller is available.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700462 */
463struct nand_hw_control {
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +0200464 spinlock_t lock;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700465 struct nand_chip *active;
Thomas Gleixner0dfc6242005-05-31 20:39:20 +0100466 wait_queue_head_t wq;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700467};
468
Marc Gonzalezd45bc582016-07-27 11:23:52 +0200469static inline void nand_hw_control_init(struct nand_hw_control *nfc)
470{
471 nfc->active = NULL;
472 spin_lock_init(&nfc->lock);
473 init_waitqueue_head(&nfc->wq);
474}
475
Linus Torvalds1da177e2005-04-16 15:20:36 -0700476/**
Masahiro Yamada2c8f8af2017-06-07 20:52:10 +0900477 * struct nand_ecc_step_info - ECC step information of ECC engine
478 * @stepsize: data bytes per ECC step
479 * @strengths: array of supported strengths
480 * @nstrengths: number of supported strengths
481 */
482struct nand_ecc_step_info {
483 int stepsize;
484 const int *strengths;
485 int nstrengths;
486};
487
488/**
489 * struct nand_ecc_caps - capability of ECC engine
490 * @stepinfos: array of ECC step information
491 * @nstepinfos: number of ECC step information
492 * @calc_ecc_bytes: driver's hook to calculate ECC bytes per step
493 */
494struct nand_ecc_caps {
495 const struct nand_ecc_step_info *stepinfos;
496 int nstepinfos;
497 int (*calc_ecc_bytes)(int step_size, int strength);
498};
499
Masahiro Yamadaa03c6012017-06-07 20:52:11 +0900500/* a shorthand to generate struct nand_ecc_caps with only one ECC stepsize */
501#define NAND_ECC_CAPS_SINGLE(__name, __calc, __step, ...) \
502static const int __name##_strengths[] = { __VA_ARGS__ }; \
503static const struct nand_ecc_step_info __name##_stepinfo = { \
504 .stepsize = __step, \
505 .strengths = __name##_strengths, \
506 .nstrengths = ARRAY_SIZE(__name##_strengths), \
507}; \
508static const struct nand_ecc_caps __name = { \
509 .stepinfos = &__name##_stepinfo, \
510 .nstepinfos = 1, \
511 .calc_ecc_bytes = __calc, \
512}
513
Masahiro Yamada2c8f8af2017-06-07 20:52:10 +0900514/**
Brian Norris7854d3f2011-06-23 14:12:08 -0700515 * struct nand_ecc_ctrl - Control structure for ECC
516 * @mode: ECC mode
Rafał Miłeckib0fcd8a2016-03-23 11:19:00 +0100517 * @algo: ECC algorithm
Brian Norris7854d3f2011-06-23 14:12:08 -0700518 * @steps: number of ECC steps per page
519 * @size: data bytes per ECC step
520 * @bytes: ECC bytes per step
Mike Dunn1d0b95b02012-03-11 14:21:10 -0700521 * @strength: max number of correctible bits per ECC step
Brian Norris7854d3f2011-06-23 14:12:08 -0700522 * @total: total number of ECC bytes per page
523 * @prepad: padding information for syndrome based ECC generators
524 * @postpad: padding information for syndrome based ECC generators
Boris BREZILLON40cbe6e2015-12-30 20:32:04 +0100525 * @options: ECC specific options (see NAND_ECC_XXX flags defined above)
Brian Norris7854d3f2011-06-23 14:12:08 -0700526 * @priv: pointer to private ECC control data
527 * @hwctl: function to control hardware ECC generator. Must only
Thomas Gleixner6dfc6d22006-05-23 12:00:46 +0200528 * be provided if an hardware ECC is available
Brian Norris7854d3f2011-06-23 14:12:08 -0700529 * @calculate: function for ECC calculation or readback from ECC hardware
Boris BREZILLON6e941192015-12-30 20:32:03 +0100530 * @correct: function for ECC correction, matching to ECC generator (sw/hw).
531 * Should return a positive number representing the number of
532 * corrected bitflips, -EBADMSG if the number of bitflips exceed
533 * ECC strength, or any other error code if the error is not
534 * directly related to correction.
535 * If -EBADMSG is returned the input buffers should be left
536 * untouched.
Boris BREZILLON62d956d2014-10-20 10:46:14 +0200537 * @read_page_raw: function to read a raw page without ECC. This function
538 * should hide the specific layout used by the ECC
539 * controller and always return contiguous in-band and
540 * out-of-band data even if they're not stored
541 * contiguously on the NAND chip (e.g.
542 * NAND_ECC_HW_SYNDROME interleaves in-band and
543 * out-of-band data).
544 * @write_page_raw: function to write a raw page without ECC. This function
545 * should hide the specific layout used by the ECC
546 * controller and consider the passed data as contiguous
547 * in-band and out-of-band data. ECC controller is
548 * responsible for doing the appropriate transformations
549 * to adapt to its specific layout (e.g.
550 * NAND_ECC_HW_SYNDROME interleaves in-band and
551 * out-of-band data).
Brian Norris7854d3f2011-06-23 14:12:08 -0700552 * @read_page: function to read a page according to the ECC generator
Mike Dunn5ca7f412012-09-11 08:59:03 -0700553 * requirements; returns maximum number of bitflips corrected in
Masahiro Yamada07604682017-03-30 15:45:47 +0900554 * any single ECC step, -EIO hw error
Mike Dunn5ca7f412012-09-11 08:59:03 -0700555 * @read_subpage: function to read parts of the page covered by ECC;
556 * returns same as read_page()
Gupta, Pekon837a6ba2013-03-15 17:55:53 +0530557 * @write_subpage: function to write parts of the page covered by ECC.
Brian Norris7854d3f2011-06-23 14:12:08 -0700558 * @write_page: function to write a page according to the ECC generator
Sebastian Andrzej Siewiora0491fc2010-10-05 12:41:01 +0200559 * requirements.
Brian Norris9ce244b2011-08-30 18:45:37 -0700560 * @write_oob_raw: function to write chip OOB data without ECC
Brian Norrisc46f6482011-08-30 18:45:38 -0700561 * @read_oob_raw: function to read chip OOB data without ECC
Randy Dunlap844d3b42006-06-28 21:48:27 -0700562 * @read_oob: function to read chip OOB data
563 * @write_oob: function to write chip OOB data
Thomas Gleixner6dfc6d22006-05-23 12:00:46 +0200564 */
565struct nand_ecc_ctrl {
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +0200566 nand_ecc_modes_t mode;
Rafał Miłeckib0fcd8a2016-03-23 11:19:00 +0100567 enum nand_ecc_algo algo;
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +0200568 int steps;
569 int size;
570 int bytes;
571 int total;
Mike Dunn1d0b95b02012-03-11 14:21:10 -0700572 int strength;
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +0200573 int prepad;
574 int postpad;
Boris BREZILLON40cbe6e2015-12-30 20:32:04 +0100575 unsigned int options;
Ivan Djelic193bd402011-03-11 11:05:33 +0100576 void *priv;
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +0200577 void (*hwctl)(struct mtd_info *mtd, int mode);
578 int (*calculate)(struct mtd_info *mtd, const uint8_t *dat,
579 uint8_t *ecc_code);
580 int (*correct)(struct mtd_info *mtd, uint8_t *dat, uint8_t *read_ecc,
581 uint8_t *calc_ecc);
582 int (*read_page_raw)(struct mtd_info *mtd, struct nand_chip *chip,
Brian Norris1fbb9382012-05-02 10:14:55 -0700583 uint8_t *buf, int oob_required, int page);
Josh Wufdbad98d2012-06-25 18:07:45 +0800584 int (*write_page_raw)(struct mtd_info *mtd, struct nand_chip *chip,
Boris BREZILLON45aaeff2015-10-13 11:22:18 +0200585 const uint8_t *buf, int oob_required, int page);
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +0200586 int (*read_page)(struct mtd_info *mtd, struct nand_chip *chip,
Brian Norris1fbb9382012-05-02 10:14:55 -0700587 uint8_t *buf, int oob_required, int page);
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +0200588 int (*read_subpage)(struct mtd_info *mtd, struct nand_chip *chip,
Huang Shijiee004deb2014-01-03 11:01:40 +0800589 uint32_t offs, uint32_t len, uint8_t *buf, int page);
Gupta, Pekon837a6ba2013-03-15 17:55:53 +0530590 int (*write_subpage)(struct mtd_info *mtd, struct nand_chip *chip,
591 uint32_t offset, uint32_t data_len,
Boris BREZILLON45aaeff2015-10-13 11:22:18 +0200592 const uint8_t *data_buf, int oob_required, int page);
Josh Wufdbad98d2012-06-25 18:07:45 +0800593 int (*write_page)(struct mtd_info *mtd, struct nand_chip *chip,
Boris BREZILLON45aaeff2015-10-13 11:22:18 +0200594 const uint8_t *buf, int oob_required, int page);
Brian Norris9ce244b2011-08-30 18:45:37 -0700595 int (*write_oob_raw)(struct mtd_info *mtd, struct nand_chip *chip,
596 int page);
Brian Norrisc46f6482011-08-30 18:45:38 -0700597 int (*read_oob_raw)(struct mtd_info *mtd, struct nand_chip *chip,
Shmulik Ladkani5c2ffb12012-05-09 13:06:35 +0300598 int page);
599 int (*read_oob)(struct mtd_info *mtd, struct nand_chip *chip, int page);
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +0200600 int (*write_oob)(struct mtd_info *mtd, struct nand_chip *chip,
601 int page);
Thomas Gleixnerf75e5092006-05-26 18:52:08 +0200602};
603
Marc Gonzalez3371d662016-11-15 10:56:20 +0100604static inline int nand_standard_page_accessors(struct nand_ecc_ctrl *ecc)
605{
606 return !(ecc->options & NAND_ECC_CUSTOM_PAGE_ACCESS);
607}
608
Thomas Gleixnerf75e5092006-05-26 18:52:08 +0200609/**
610 * struct nand_buffers - buffer structure for read/write
Huang Shijief02ea4e2014-01-13 14:27:12 +0800611 * @ecccalc: buffer pointer for calculated ECC, size is oobsize.
612 * @ecccode: buffer pointer for ECC read from flash, size is oobsize.
613 * @databuf: buffer pointer for data, size is (page size + oobsize).
Thomas Gleixnerf75e5092006-05-26 18:52:08 +0200614 *
615 * Do not change the order of buffers. databuf and oobrbuf must be in
616 * consecutive order.
617 */
618struct nand_buffers {
Huang Shijief02ea4e2014-01-13 14:27:12 +0800619 uint8_t *ecccalc;
620 uint8_t *ecccode;
621 uint8_t *databuf;
Thomas Gleixner6dfc6d22006-05-23 12:00:46 +0200622};
623
624/**
Sascha Hauereee64b72016-09-15 10:32:46 +0200625 * struct nand_sdr_timings - SDR NAND chip timings
626 *
627 * This struct defines the timing requirements of a SDR NAND chip.
628 * These information can be found in every NAND datasheets and the timings
629 * meaning are described in the ONFI specifications:
630 * www.onfi.org/~/media/ONFI/specs/onfi_3_1_spec.pdf (chapter 4.15 Timing
631 * Parameters)
632 *
633 * All these timings are expressed in picoseconds.
634 *
Boris Brezillon204e7ec2016-10-01 10:24:02 +0200635 * @tBERS_max: Block erase time
636 * @tCCS_min: Change column setup time
637 * @tPROG_max: Page program time
638 * @tR_max: Page read time
Sascha Hauereee64b72016-09-15 10:32:46 +0200639 * @tALH_min: ALE hold time
640 * @tADL_min: ALE to data loading time
641 * @tALS_min: ALE setup time
642 * @tAR_min: ALE to RE# delay
643 * @tCEA_max: CE# access time
Randy Dunlap61babe92016-11-21 18:32:08 -0800644 * @tCEH_min: CE# high hold time
Sascha Hauereee64b72016-09-15 10:32:46 +0200645 * @tCH_min: CE# hold time
646 * @tCHZ_max: CE# high to output hi-Z
647 * @tCLH_min: CLE hold time
648 * @tCLR_min: CLE to RE# delay
649 * @tCLS_min: CLE setup time
650 * @tCOH_min: CE# high to output hold
651 * @tCS_min: CE# setup time
652 * @tDH_min: Data hold time
653 * @tDS_min: Data setup time
654 * @tFEAT_max: Busy time for Set Features and Get Features
655 * @tIR_min: Output hi-Z to RE# low
656 * @tITC_max: Interface and Timing Mode Change time
657 * @tRC_min: RE# cycle time
658 * @tREA_max: RE# access time
659 * @tREH_min: RE# high hold time
660 * @tRHOH_min: RE# high to output hold
661 * @tRHW_min: RE# high to WE# low
662 * @tRHZ_max: RE# high to output hi-Z
663 * @tRLOH_min: RE# low to output hold
664 * @tRP_min: RE# pulse width
665 * @tRR_min: Ready to RE# low (data only)
666 * @tRST_max: Device reset time, measured from the falling edge of R/B# to the
667 * rising edge of R/B#.
668 * @tWB_max: WE# high to SR[6] low
669 * @tWC_min: WE# cycle time
670 * @tWH_min: WE# high hold time
671 * @tWHR_min: WE# high to RE# low
672 * @tWP_min: WE# pulse width
673 * @tWW_min: WP# transition to WE# low
674 */
675struct nand_sdr_timings {
Boris Brezillon204e7ec2016-10-01 10:24:02 +0200676 u32 tBERS_max;
677 u32 tCCS_min;
678 u32 tPROG_max;
679 u32 tR_max;
Sascha Hauereee64b72016-09-15 10:32:46 +0200680 u32 tALH_min;
681 u32 tADL_min;
682 u32 tALS_min;
683 u32 tAR_min;
684 u32 tCEA_max;
685 u32 tCEH_min;
686 u32 tCH_min;
687 u32 tCHZ_max;
688 u32 tCLH_min;
689 u32 tCLR_min;
690 u32 tCLS_min;
691 u32 tCOH_min;
692 u32 tCS_min;
693 u32 tDH_min;
694 u32 tDS_min;
695 u32 tFEAT_max;
696 u32 tIR_min;
697 u32 tITC_max;
698 u32 tRC_min;
699 u32 tREA_max;
700 u32 tREH_min;
701 u32 tRHOH_min;
702 u32 tRHW_min;
703 u32 tRHZ_max;
704 u32 tRLOH_min;
705 u32 tRP_min;
706 u32 tRR_min;
707 u64 tRST_max;
708 u32 tWB_max;
709 u32 tWC_min;
710 u32 tWH_min;
711 u32 tWHR_min;
712 u32 tWP_min;
713 u32 tWW_min;
714};
715
716/**
717 * enum nand_data_interface_type - NAND interface timing type
718 * @NAND_SDR_IFACE: Single Data Rate interface
719 */
720enum nand_data_interface_type {
721 NAND_SDR_IFACE,
722};
723
724/**
725 * struct nand_data_interface - NAND interface timing
726 * @type: type of the timing
727 * @timings: The timing, type according to @type
728 */
729struct nand_data_interface {
730 enum nand_data_interface_type type;
731 union {
732 struct nand_sdr_timings sdr;
733 } timings;
734};
735
736/**
737 * nand_get_sdr_timings - get SDR timing from data interface
738 * @conf: The data interface
739 */
740static inline const struct nand_sdr_timings *
741nand_get_sdr_timings(const struct nand_data_interface *conf)
742{
743 if (conf->type != NAND_SDR_IFACE)
744 return ERR_PTR(-EINVAL);
745
746 return &conf->timings.sdr;
747}
748
749/**
Boris Brezillonabbe26d2016-06-08 09:32:55 +0200750 * struct nand_manufacturer_ops - NAND Manufacturer operations
751 * @detect: detect the NAND memory organization and capabilities
752 * @init: initialize all vendor specific fields (like the ->read_retry()
753 * implementation) if any.
754 * @cleanup: the ->init() function may have allocated resources, ->cleanup()
755 * is here to let vendor specific code release those resources.
756 */
757struct nand_manufacturer_ops {
758 void (*detect)(struct nand_chip *chip);
759 int (*init)(struct nand_chip *chip);
760 void (*cleanup)(struct nand_chip *chip);
761};
762
763/**
Linus Torvalds1da177e2005-04-16 15:20:36 -0700764 * struct nand_chip - NAND Private Flash Chip Data
Boris BREZILLONed4f85c2015-12-01 12:03:06 +0100765 * @mtd: MTD device registered to the MTD framework
Sebastian Andrzej Siewiora0491fc2010-10-05 12:41:01 +0200766 * @IO_ADDR_R: [BOARDSPECIFIC] address to read the 8 I/O lines of the
767 * flash device
768 * @IO_ADDR_W: [BOARDSPECIFIC] address to write the 8 I/O lines of the
769 * flash device.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700770 * @read_byte: [REPLACEABLE] read one byte from the chip
Linus Torvalds1da177e2005-04-16 15:20:36 -0700771 * @read_word: [REPLACEABLE] read one word from the chip
Uwe Kleine-König05f78352013-12-05 22:22:04 +0100772 * @write_byte: [REPLACEABLE] write a single byte to the chip on the
773 * low 8 I/O lines
Linus Torvalds1da177e2005-04-16 15:20:36 -0700774 * @write_buf: [REPLACEABLE] write data from the buffer to the chip
775 * @read_buf: [REPLACEABLE] read data from the chip into the buffer
Linus Torvalds1da177e2005-04-16 15:20:36 -0700776 * @select_chip: [REPLACEABLE] select chip nr
Brian Norrisce157512013-04-11 01:34:59 -0700777 * @block_bad: [REPLACEABLE] check if a block is bad, using OOB markers
778 * @block_markbad: [REPLACEABLE] mark a block bad
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300779 * @cmd_ctrl: [BOARDSPECIFIC] hardwarespecific function for controlling
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200780 * ALE/CLE/nCE. Also used to write command and address
Brian Norris7854d3f2011-06-23 14:12:08 -0700781 * @dev_ready: [BOARDSPECIFIC] hardwarespecific function for accessing
Sebastian Andrzej Siewiora0491fc2010-10-05 12:41:01 +0200782 * device ready/busy line. If set to NULL no access to
783 * ready/busy is available and the ready/busy information
784 * is read from the chip status register.
785 * @cmdfunc: [REPLACEABLE] hardwarespecific function for writing
786 * commands to the chip.
787 * @waitfunc: [REPLACEABLE] hardwarespecific function for wait on
788 * ready.
Brian Norrisba84fb52014-01-03 15:13:33 -0800789 * @setup_read_retry: [FLASHSPECIFIC] flash (vendor) specific function for
790 * setting the read-retry mode. Mostly needed for MLC NAND.
Brian Norris7854d3f2011-06-23 14:12:08 -0700791 * @ecc: [BOARDSPECIFIC] ECC control structure
Randy Dunlap844d3b42006-06-28 21:48:27 -0700792 * @buffers: buffer structure for read/write
Masahiro Yamada477544c2017-03-30 17:15:05 +0900793 * @buf_align: minimum buffer alignment required by a platform
Randy Dunlap844d3b42006-06-28 21:48:27 -0700794 * @hwcontrol: platform-specific hardware control structure
Brian Norris49c50b92014-05-06 16:02:19 -0700795 * @erase: [REPLACEABLE] erase function
Linus Torvalds1da177e2005-04-16 15:20:36 -0700796 * @scan_bbt: [REPLACEABLE] function to scan bad block table
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300797 * @chip_delay: [BOARDSPECIFIC] chip dependent delay for transferring
Sebastian Andrzej Siewiora0491fc2010-10-05 12:41:01 +0200798 * data from array to read regs (tR).
Thomas Gleixner2c0a2be2006-05-23 11:50:56 +0200799 * @state: [INTERN] the current state of the NAND device
Brian Norrise9195ed2011-08-30 18:45:43 -0700800 * @oob_poi: "poison value buffer," used for laying out OOB data
801 * before writing
Sebastian Andrzej Siewiora0491fc2010-10-05 12:41:01 +0200802 * @page_shift: [INTERN] number of address bits in a page (column
803 * address bits).
Linus Torvalds1da177e2005-04-16 15:20:36 -0700804 * @phys_erase_shift: [INTERN] number of address bits in a physical eraseblock
805 * @bbt_erase_shift: [INTERN] number of address bits in a bbt entry
806 * @chip_shift: [INTERN] number of address bits in one chip
Sebastian Andrzej Siewiora0491fc2010-10-05 12:41:01 +0200807 * @options: [BOARDSPECIFIC] various chip options. They can partly
808 * be set to inform nand_scan about special functionality.
809 * See the defines for further explanation.
Brian Norris5fb15492011-05-31 16:31:21 -0700810 * @bbt_options: [INTERN] bad block specific options. All options used
811 * here must come from bbm.h. By default, these options
812 * will be copied to the appropriate nand_bbt_descr's.
Sebastian Andrzej Siewiora0491fc2010-10-05 12:41:01 +0200813 * @badblockpos: [INTERN] position of the bad block marker in the oob
814 * area.
Brian Norris661a0832012-01-13 18:11:50 -0800815 * @badblockbits: [INTERN] minimum number of set bits in a good block's
816 * bad block marker position; i.e., BBM == 11110111b is
817 * not bad when badblockbits == 7
Huang Shijie7db906b2013-09-25 14:58:11 +0800818 * @bits_per_cell: [INTERN] number of bits per cell. i.e., 1 means SLC.
Huang Shijie4cfeca22013-05-17 11:17:25 +0800819 * @ecc_strength_ds: [INTERN] ECC correctability from the datasheet.
820 * Minimum amount of bit errors per @ecc_step_ds guaranteed
821 * to be correctable. If unknown, set to zero.
822 * @ecc_step_ds: [INTERN] ECC step required by the @ecc_strength_ds,
Mauro Carvalho Chehabb6f6c292017-05-13 07:40:36 -0300823 * also from the datasheet. It is the recommended ECC step
Huang Shijie4cfeca22013-05-17 11:17:25 +0800824 * size, if known; if unknown, set to zero.
Boris BREZILLON57a94e22014-09-22 20:11:50 +0200825 * @onfi_timing_mode_default: [INTERN] default ONFI timing mode. This field is
Boris Brezillond8e725d2016-09-15 10:32:50 +0200826 * set to the actually used ONFI mode if the chip is
827 * ONFI compliant or deduced from the datasheet if
828 * the NAND chip is not ONFI compliant.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700829 * @numchips: [INTERN] number of physical chips
830 * @chipsize: [INTERN] the size of one chip for multichip arrays
831 * @pagemask: [INTERN] page number mask = number of (pages / chip) - 1
Sebastian Andrzej Siewiora0491fc2010-10-05 12:41:01 +0200832 * @pagebuf: [INTERN] holds the pagenumber which is currently in
833 * data_buf.
Mike Dunnedbc45402012-04-25 12:06:11 -0700834 * @pagebuf_bitflips: [INTERN] holds the bitflip count for the page which is
835 * currently in data_buf.
Thomas Gleixner29072b92006-09-28 15:38:36 +0200836 * @subpagesize: [INTERN] holds the subpagesize
Boris Brezillon7f501f02016-05-24 19:20:05 +0200837 * @id: [INTERN] holds NAND ID
Sebastian Andrzej Siewiora0491fc2010-10-05 12:41:01 +0200838 * @onfi_version: [INTERN] holds the chip ONFI version (BCD encoded),
839 * non 0 if ONFI supported.
Huang Shijied94abba2014-02-21 13:39:38 +0800840 * @jedec_version: [INTERN] holds the chip JEDEC version (BCD encoded),
841 * non 0 if JEDEC supported.
Sebastian Andrzej Siewiora0491fc2010-10-05 12:41:01 +0200842 * @onfi_params: [INTERN] holds the ONFI page parameter when ONFI is
843 * supported, 0 otherwise.
Huang Shijied94abba2014-02-21 13:39:38 +0800844 * @jedec_params: [INTERN] holds the JEDEC parameter page when JEDEC is
845 * supported, 0 otherwise.
Zach Brownceb374e2017-01-10 13:30:19 -0600846 * @max_bb_per_die: [INTERN] the max number of bad blocks each die of a
847 * this nand device will encounter their life times.
848 * @blocks_per_die: [INTERN] The number of PEBs in a die
Randy Dunlap61babe92016-11-21 18:32:08 -0800849 * @data_interface: [INTERN] NAND interface timing information
Brian Norrisba84fb52014-01-03 15:13:33 -0800850 * @read_retries: [INTERN] the number of read retry modes supported
Robert P. J. Day9ef525a2012-10-25 09:43:10 -0400851 * @onfi_set_features: [REPLACEABLE] set the features for ONFI nand
852 * @onfi_get_features: [REPLACEABLE] get the features for ONFI nand
Boris Brezillon104e4422017-03-16 09:35:58 +0100853 * @setup_data_interface: [OPTIONAL] setup the data interface and timing. If
854 * chipnr is set to %NAND_DATA_IFACE_CHECK_ONLY this
855 * means the configuration should not be applied but
856 * only checked.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700857 * @bbt: [INTERN] bad block table pointer
Sebastian Andrzej Siewiora0491fc2010-10-05 12:41:01 +0200858 * @bbt_td: [REPLACEABLE] bad block table descriptor for flash
859 * lookup.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700860 * @bbt_md: [REPLACEABLE] bad block table mirror descriptor
Sebastian Andrzej Siewiora0491fc2010-10-05 12:41:01 +0200861 * @badblock_pattern: [REPLACEABLE] bad block scan pattern used for initial
862 * bad block scan.
863 * @controller: [REPLACEABLE] a pointer to a hardware controller
Brian Norris7854d3f2011-06-23 14:12:08 -0700864 * structure which is shared among multiple independent
Sebastian Andrzej Siewiora0491fc2010-10-05 12:41:01 +0200865 * devices.
Brian Norris32c8db82011-08-23 17:17:35 -0700866 * @priv: [OPTIONAL] pointer to private chip data
Boris Brezillonabbe26d2016-06-08 09:32:55 +0200867 * @manufacturer: [INTERN] Contains manufacturer information
Linus Torvalds1da177e2005-04-16 15:20:36 -0700868 */
Thomas Gleixner61ecfa82005-11-07 11:15:31 +0000869
Linus Torvalds1da177e2005-04-16 15:20:36 -0700870struct nand_chip {
Boris BREZILLONed4f85c2015-12-01 12:03:06 +0100871 struct mtd_info mtd;
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +0200872 void __iomem *IO_ADDR_R;
873 void __iomem *IO_ADDR_W;
Thomas Gleixner61ecfa82005-11-07 11:15:31 +0000874
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +0200875 uint8_t (*read_byte)(struct mtd_info *mtd);
876 u16 (*read_word)(struct mtd_info *mtd);
Uwe Kleine-König05f78352013-12-05 22:22:04 +0100877 void (*write_byte)(struct mtd_info *mtd, uint8_t byte);
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +0200878 void (*write_buf)(struct mtd_info *mtd, const uint8_t *buf, int len);
879 void (*read_buf)(struct mtd_info *mtd, uint8_t *buf, int len);
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +0200880 void (*select_chip)(struct mtd_info *mtd, int chip);
Archit Taneja9f3e0422016-02-03 14:29:49 +0530881 int (*block_bad)(struct mtd_info *mtd, loff_t ofs);
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +0200882 int (*block_markbad)(struct mtd_info *mtd, loff_t ofs);
883 void (*cmd_ctrl)(struct mtd_info *mtd, int dat, unsigned int ctrl);
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +0200884 int (*dev_ready)(struct mtd_info *mtd);
885 void (*cmdfunc)(struct mtd_info *mtd, unsigned command, int column,
886 int page_addr);
887 int(*waitfunc)(struct mtd_info *mtd, struct nand_chip *this);
Brian Norris49c50b92014-05-06 16:02:19 -0700888 int (*erase)(struct mtd_info *mtd, int page);
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +0200889 int (*scan_bbt)(struct mtd_info *mtd);
Huang Shijie7db03ec2012-09-13 14:57:52 +0800890 int (*onfi_set_features)(struct mtd_info *mtd, struct nand_chip *chip,
891 int feature_addr, uint8_t *subfeature_para);
892 int (*onfi_get_features)(struct mtd_info *mtd, struct nand_chip *chip,
893 int feature_addr, uint8_t *subfeature_para);
Brian Norrisba84fb52014-01-03 15:13:33 -0800894 int (*setup_read_retry)(struct mtd_info *mtd, int retry_mode);
Boris Brezillon104e4422017-03-16 09:35:58 +0100895 int (*setup_data_interface)(struct mtd_info *mtd, int chipnr,
896 const struct nand_data_interface *conf);
Boris Brezillond8e725d2016-09-15 10:32:50 +0200897
Thomas Gleixnerf75e5092006-05-26 18:52:08 +0200898
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +0200899 int chip_delay;
900 unsigned int options;
Brian Norris5fb15492011-05-31 16:31:21 -0700901 unsigned int bbt_options;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +0200902
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +0200903 int page_shift;
904 int phys_erase_shift;
905 int bbt_erase_shift;
906 int chip_shift;
907 int numchips;
908 uint64_t chipsize;
909 int pagemask;
910 int pagebuf;
Mike Dunnedbc45402012-04-25 12:06:11 -0700911 unsigned int pagebuf_bitflips;
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +0200912 int subpagesize;
Huang Shijie7db906b2013-09-25 14:58:11 +0800913 uint8_t bits_per_cell;
Huang Shijie4cfeca22013-05-17 11:17:25 +0800914 uint16_t ecc_strength_ds;
915 uint16_t ecc_step_ds;
Boris BREZILLON57a94e22014-09-22 20:11:50 +0200916 int onfi_timing_mode_default;
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +0200917 int badblockpos;
918 int badblockbits;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +0200919
Boris Brezillon7f501f02016-05-24 19:20:05 +0200920 struct nand_id id;
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +0200921 int onfi_version;
Huang Shijied94abba2014-02-21 13:39:38 +0800922 int jedec_version;
923 union {
924 struct nand_onfi_params onfi_params;
925 struct nand_jedec_params jedec_params;
926 };
Zach Brownceb374e2017-01-10 13:30:19 -0600927 u16 max_bb_per_die;
928 u32 blocks_per_die;
Florian Fainellid1e1f4e2010-08-30 18:32:24 +0200929
Boris Brezillond8e725d2016-09-15 10:32:50 +0200930 struct nand_data_interface *data_interface;
931
Brian Norrisba84fb52014-01-03 15:13:33 -0800932 int read_retries;
933
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +0200934 flstate_t state;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +0200935
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +0200936 uint8_t *oob_poi;
937 struct nand_hw_control *controller;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +0200938
939 struct nand_ecc_ctrl ecc;
David Woodhouse4bf63fc2006-09-25 17:08:04 +0100940 struct nand_buffers *buffers;
Masahiro Yamada477544c2017-03-30 17:15:05 +0900941 unsigned long buf_align;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +0200942 struct nand_hw_control hwcontrol;
943
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +0200944 uint8_t *bbt;
945 struct nand_bbt_descr *bbt_td;
946 struct nand_bbt_descr *bbt_md;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +0200947
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +0200948 struct nand_bbt_descr *badblock_pattern;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +0200949
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +0200950 void *priv;
Boris Brezillonabbe26d2016-06-08 09:32:55 +0200951
952 struct {
953 const struct nand_manufacturer *desc;
954 void *priv;
955 } manufacturer;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700956};
957
Boris Brezillon41b207a2016-02-03 19:06:15 +0100958extern const struct mtd_ooblayout_ops nand_ooblayout_sp_ops;
959extern const struct mtd_ooblayout_ops nand_ooblayout_lp_ops;
960
Brian Norris28b8b26b2015-10-30 20:33:20 -0700961static inline void nand_set_flash_node(struct nand_chip *chip,
962 struct device_node *np)
963{
Boris BREZILLON29574ed2015-12-10 09:00:38 +0100964 mtd_set_of_node(&chip->mtd, np);
Brian Norris28b8b26b2015-10-30 20:33:20 -0700965}
966
967static inline struct device_node *nand_get_flash_node(struct nand_chip *chip)
968{
Boris BREZILLON29574ed2015-12-10 09:00:38 +0100969 return mtd_get_of_node(&chip->mtd);
Brian Norris28b8b26b2015-10-30 20:33:20 -0700970}
971
Boris BREZILLON9eba47d2015-11-16 14:37:35 +0100972static inline struct nand_chip *mtd_to_nand(struct mtd_info *mtd)
973{
Boris BREZILLON2d3b77b2015-12-10 09:00:33 +0100974 return container_of(mtd, struct nand_chip, mtd);
Boris BREZILLON9eba47d2015-11-16 14:37:35 +0100975}
976
Boris BREZILLONffd014f2015-12-01 12:03:07 +0100977static inline struct mtd_info *nand_to_mtd(struct nand_chip *chip)
978{
979 return &chip->mtd;
980}
981
Boris BREZILLONd39ddbd2015-12-10 09:00:39 +0100982static inline void *nand_get_controller_data(struct nand_chip *chip)
983{
984 return chip->priv;
985}
986
987static inline void nand_set_controller_data(struct nand_chip *chip, void *priv)
988{
989 chip->priv = priv;
990}
991
Boris Brezillonabbe26d2016-06-08 09:32:55 +0200992static inline void nand_set_manufacturer_data(struct nand_chip *chip,
993 void *priv)
994{
995 chip->manufacturer.priv = priv;
996}
997
998static inline void *nand_get_manufacturer_data(struct nand_chip *chip)
999{
1000 return chip->manufacturer.priv;
1001}
1002
Linus Torvalds1da177e2005-04-16 15:20:36 -07001003/*
1004 * NAND Flash Manufacturer ID Codes
1005 */
1006#define NAND_MFR_TOSHIBA 0x98
Rafał Miłecki1c7fe6b2016-06-09 20:10:11 +02001007#define NAND_MFR_ESMT 0xc8
Linus Torvalds1da177e2005-04-16 15:20:36 -07001008#define NAND_MFR_SAMSUNG 0xec
1009#define NAND_MFR_FUJITSU 0x04
1010#define NAND_MFR_NATIONAL 0x8f
1011#define NAND_MFR_RENESAS 0x07
1012#define NAND_MFR_STMICRO 0x20
Thomas Gleixner2c0a2be2006-05-23 11:50:56 +02001013#define NAND_MFR_HYNIX 0xad
sshahrom@micron.com8c60e542007-03-21 18:48:02 -07001014#define NAND_MFR_MICRON 0x2c
Steven J. Hill30eb0db2007-07-18 23:29:46 -05001015#define NAND_MFR_AMD 0x01
Brian Norrisc1257b42011-11-02 13:34:42 -07001016#define NAND_MFR_MACRONIX 0xc2
Brian Norrisb1ccfab2012-05-22 07:30:47 -07001017#define NAND_MFR_EON 0x92
Huang Shijie3f97c6f2013-12-26 15:37:45 +08001018#define NAND_MFR_SANDISK 0x45
Huang Shijie4968a412014-01-03 16:50:39 +08001019#define NAND_MFR_INTEL 0x89
Brian Norris641519c2014-11-04 11:32:45 -08001020#define NAND_MFR_ATO 0x9b
Andrey Jr. Melnikova4077ce2016-12-08 19:57:08 +03001021#define NAND_MFR_WINBOND 0xef
Linus Torvalds1da177e2005-04-16 15:20:36 -07001022
Artem Bityutskiy53552d22013-03-14 09:57:23 +02001023
Artem Bityutskiy8dbfae12013-03-04 15:39:18 +02001024/*
1025 * A helper for defining older NAND chips where the second ID byte fully
1026 * defined the chip, including the geometry (chip size, eraseblock size, page
Artem Bityutskiy5bfa9b72013-03-19 10:29:26 +02001027 * size). All these chips have 512 bytes NAND page size.
Artem Bityutskiy8dbfae12013-03-04 15:39:18 +02001028 */
Artem Bityutskiy5bfa9b72013-03-19 10:29:26 +02001029#define LEGACY_ID_NAND(nm, devid, chipsz, erasesz, opts) \
1030 { .name = (nm), {{ .dev_id = (devid) }}, .pagesize = 512, \
1031 .chipsize = (chipsz), .erasesize = (erasesz), .options = (opts) }
Artem Bityutskiy8dbfae12013-03-04 15:39:18 +02001032
1033/*
1034 * A helper for defining newer chips which report their page size and
1035 * eraseblock size via the extended ID bytes.
1036 *
1037 * The real difference between LEGACY_ID_NAND and EXTENDED_ID_NAND is that with
1038 * EXTENDED_ID_NAND, manufacturers overloaded the same device ID so that the
1039 * device ID now only represented a particular total chip size (and voltage,
1040 * buswidth), and the page size, eraseblock size, and OOB size could vary while
1041 * using the same device ID.
1042 */
Artem Bityutskiy8e12b472013-03-04 16:26:56 +02001043#define EXTENDED_ID_NAND(nm, devid, chipsz, opts) \
1044 { .name = (nm), {{ .dev_id = (devid) }}, .chipsize = (chipsz), \
Artem Bityutskiy8dbfae12013-03-04 15:39:18 +02001045 .options = (opts) }
1046
Huang Shijie2dc0bdd2013-05-17 11:17:31 +08001047#define NAND_ECC_INFO(_strength, _step) \
1048 { .strength_ds = (_strength), .step_ds = (_step) }
1049#define NAND_ECC_STRENGTH(type) ((type)->ecc.strength_ds)
1050#define NAND_ECC_STEP(type) ((type)->ecc.step_ds)
1051
Linus Torvalds1da177e2005-04-16 15:20:36 -07001052/**
1053 * struct nand_flash_dev - NAND Flash Device ID Structure
Artem Bityutskiy68aa352de2013-03-04 16:05:00 +02001054 * @name: a human-readable name of the NAND chip
1055 * @dev_id: the device ID (the second byte of the full chip ID array)
Artem Bityutskiy8e12b472013-03-04 16:26:56 +02001056 * @mfr_id: manufecturer ID part of the full chip ID array (refers the same
1057 * memory address as @id[0])
1058 * @dev_id: device ID part of the full chip ID array (refers the same memory
1059 * address as @id[1])
1060 * @id: full device ID array
Artem Bityutskiy68aa352de2013-03-04 16:05:00 +02001061 * @pagesize: size of the NAND page in bytes; if 0, then the real page size (as
1062 * well as the eraseblock size) is determined from the extended NAND
1063 * chip ID array)
Artem Bityutskiy68aa352de2013-03-04 16:05:00 +02001064 * @chipsize: total chip size in MiB
Artem Bityutskiyecb42fe2013-03-13 13:45:00 +02001065 * @erasesize: eraseblock size in bytes (determined from the extended ID if 0)
Artem Bityutskiy68aa352de2013-03-04 16:05:00 +02001066 * @options: stores various chip bit options
Huang Shijief22d5f62013-03-15 11:00:59 +08001067 * @id_len: The valid length of the @id.
1068 * @oobsize: OOB size
Randy Dunlap7b7d8982014-07-27 14:31:53 -07001069 * @ecc: ECC correctability and step information from the datasheet.
Huang Shijie2dc0bdd2013-05-17 11:17:31 +08001070 * @ecc.strength_ds: The ECC correctability from the datasheet, same as the
1071 * @ecc_strength_ds in nand_chip{}.
1072 * @ecc.step_ds: The ECC step required by the @ecc.strength_ds, same as the
1073 * @ecc_step_ds in nand_chip{}, also from the datasheet.
1074 * For example, the "4bit ECC for each 512Byte" can be set with
1075 * NAND_ECC_INFO(4, 512).
Boris BREZILLON57a94e22014-09-22 20:11:50 +02001076 * @onfi_timing_mode_default: the default ONFI timing mode entered after a NAND
1077 * reset. Should be deduced from timings described
1078 * in the datasheet.
1079 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07001080 */
1081struct nand_flash_dev {
1082 char *name;
Artem Bityutskiy8e12b472013-03-04 16:26:56 +02001083 union {
1084 struct {
1085 uint8_t mfr_id;
1086 uint8_t dev_id;
1087 };
Artem Bityutskiy53552d22013-03-14 09:57:23 +02001088 uint8_t id[NAND_MAX_ID_LEN];
Artem Bityutskiy8e12b472013-03-04 16:26:56 +02001089 };
Artem Bityutskiyecb42fe2013-03-13 13:45:00 +02001090 unsigned int pagesize;
1091 unsigned int chipsize;
1092 unsigned int erasesize;
1093 unsigned int options;
Huang Shijief22d5f62013-03-15 11:00:59 +08001094 uint16_t id_len;
1095 uint16_t oobsize;
Huang Shijie2dc0bdd2013-05-17 11:17:31 +08001096 struct {
1097 uint16_t strength_ds;
1098 uint16_t step_ds;
1099 } ecc;
Boris BREZILLON57a94e22014-09-22 20:11:50 +02001100 int onfi_timing_mode_default;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001101};
1102
1103/**
Boris Brezillon8cfb9ab2017-01-07 15:15:57 +01001104 * struct nand_manufacturer - NAND Flash Manufacturer structure
Linus Torvalds1da177e2005-04-16 15:20:36 -07001105 * @name: Manufacturer name
Thomas Gleixner2c0a2be2006-05-23 11:50:56 +02001106 * @id: manufacturer ID code of device.
Boris Brezillonabbe26d2016-06-08 09:32:55 +02001107 * @ops: manufacturer operations
Linus Torvalds1da177e2005-04-16 15:20:36 -07001108*/
Boris Brezillon8cfb9ab2017-01-07 15:15:57 +01001109struct nand_manufacturer {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001110 int id;
Sebastian Andrzej Siewiora0491fc2010-10-05 12:41:01 +02001111 char *name;
Boris Brezillonabbe26d2016-06-08 09:32:55 +02001112 const struct nand_manufacturer_ops *ops;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001113};
1114
Boris Brezillonbcc678c2017-01-07 15:48:25 +01001115const struct nand_manufacturer *nand_get_manufacturer(u8 id);
1116
1117static inline const char *
1118nand_manufacturer_name(const struct nand_manufacturer *manufacturer)
1119{
1120 return manufacturer ? manufacturer->name : "Unknown";
1121}
1122
Linus Torvalds1da177e2005-04-16 15:20:36 -07001123extern struct nand_flash_dev nand_flash_ids[];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001124
Boris Brezillon9b2d61f2016-06-08 10:34:57 +02001125extern const struct nand_manufacturer_ops toshiba_nand_manuf_ops;
Boris Brezillonc51d0ac2016-06-08 10:22:19 +02001126extern const struct nand_manufacturer_ops samsung_nand_manuf_ops;
Boris Brezillon01389b62016-06-08 10:30:18 +02001127extern const struct nand_manufacturer_ops hynix_nand_manuf_ops;
Boris Brezillon10d4e752016-06-08 10:38:57 +02001128extern const struct nand_manufacturer_ops micron_nand_manuf_ops;
Boris Brezillon229204d2016-06-08 10:42:23 +02001129extern const struct nand_manufacturer_ops amd_nand_manuf_ops;
Boris Brezillon3b5206f2016-06-08 10:43:26 +02001130extern const struct nand_manufacturer_ops macronix_nand_manuf_ops;
Boris Brezillonc51d0ac2016-06-08 10:22:19 +02001131
Sascha Hauer79022592016-09-07 14:21:42 +02001132int nand_default_bbt(struct mtd_info *mtd);
1133int nand_markbad_bbt(struct mtd_info *mtd, loff_t offs);
1134int nand_isreserved_bbt(struct mtd_info *mtd, loff_t offs);
1135int nand_isbad_bbt(struct mtd_info *mtd, loff_t offs, int allowbbt);
1136int nand_erase_nand(struct mtd_info *mtd, struct erase_info *instr,
1137 int allowbbt);
1138int nand_do_read(struct mtd_info *mtd, loff_t from, size_t len,
1139 size_t *retlen, uint8_t *buf);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001140
Thomas Gleixner41796c22006-05-23 11:38:59 +02001141/**
1142 * struct platform_nand_chip - chip level device structure
Thomas Gleixner41796c22006-05-23 11:38:59 +02001143 * @nr_chips: max. number of chips to scan for
Randy Dunlap844d3b42006-06-28 21:48:27 -07001144 * @chip_offset: chip number offset
Thomas Gleixner8be834f2006-05-27 20:05:26 +02001145 * @nr_partitions: number of partitions pointed to by partitions (or zero)
Thomas Gleixner41796c22006-05-23 11:38:59 +02001146 * @partitions: mtd partition list
1147 * @chip_delay: R/B delay value in us
1148 * @options: Option flags, e.g. 16bit buswidth
Brian Norrisa40f7342011-05-31 16:31:22 -07001149 * @bbt_options: BBT option flags, e.g. NAND_BBT_USE_FLASH
Vitaly Wool972edcb2007-05-06 18:46:57 +04001150 * @part_probe_types: NULL-terminated array of probe types
Thomas Gleixner41796c22006-05-23 11:38:59 +02001151 */
1152struct platform_nand_chip {
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +02001153 int nr_chips;
1154 int chip_offset;
1155 int nr_partitions;
1156 struct mtd_partition *partitions;
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +02001157 int chip_delay;
1158 unsigned int options;
Brian Norrisa40f7342011-05-31 16:31:22 -07001159 unsigned int bbt_options;
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +02001160 const char **part_probe_types;
Thomas Gleixner41796c22006-05-23 11:38:59 +02001161};
1162
H Hartley Sweetenbf95efd2009-05-12 13:46:58 -07001163/* Keep gcc happy */
1164struct platform_device;
1165
Thomas Gleixner41796c22006-05-23 11:38:59 +02001166/**
1167 * struct platform_nand_ctrl - controller level device structure
H Hartley Sweetenbf95efd2009-05-12 13:46:58 -07001168 * @probe: platform specific function to probe/setup hardware
1169 * @remove: platform specific function to remove/teardown hardware
Thomas Gleixner41796c22006-05-23 11:38:59 +02001170 * @hwcontrol: platform specific hardware control structure
1171 * @dev_ready: platform specific function to read ready/busy pin
1172 * @select_chip: platform specific chip select function
Vitaly Wool972edcb2007-05-06 18:46:57 +04001173 * @cmd_ctrl: platform specific function for controlling
1174 * ALE/CLE/nCE. Also used to write command and address
Alexander Clouterd6fed9e2009-05-11 19:28:01 +01001175 * @write_buf: platform specific function for write buffer
1176 * @read_buf: platform specific function for read buffer
Randy Dunlap25806d32012-08-18 17:41:35 -07001177 * @read_byte: platform specific function to read one byte from chip
Randy Dunlap844d3b42006-06-28 21:48:27 -07001178 * @priv: private data to transport driver specific settings
Thomas Gleixner41796c22006-05-23 11:38:59 +02001179 *
1180 * All fields are optional and depend on the hardware driver requirements
1181 */
1182struct platform_nand_ctrl {
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +02001183 int (*probe)(struct platform_device *pdev);
1184 void (*remove)(struct platform_device *pdev);
1185 void (*hwcontrol)(struct mtd_info *mtd, int cmd);
1186 int (*dev_ready)(struct mtd_info *mtd);
1187 void (*select_chip)(struct mtd_info *mtd, int chip);
1188 void (*cmd_ctrl)(struct mtd_info *mtd, int dat, unsigned int ctrl);
1189 void (*write_buf)(struct mtd_info *mtd, const uint8_t *buf, int len);
1190 void (*read_buf)(struct mtd_info *mtd, uint8_t *buf, int len);
John Crispinb4f7aa82012-04-30 19:30:47 +02001191 unsigned char (*read_byte)(struct mtd_info *mtd);
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +02001192 void *priv;
Thomas Gleixner41796c22006-05-23 11:38:59 +02001193};
1194
Vitaly Wool972edcb2007-05-06 18:46:57 +04001195/**
1196 * struct platform_nand_data - container structure for platform-specific data
1197 * @chip: chip level chip structure
1198 * @ctrl: controller level device structure
1199 */
1200struct platform_nand_data {
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +02001201 struct platform_nand_chip chip;
1202 struct platform_nand_ctrl ctrl;
Vitaly Wool972edcb2007-05-06 18:46:57 +04001203};
1204
Huang Shijie5b40db62013-05-17 11:17:28 +08001205/* return the supported features. */
1206static inline int onfi_feature(struct nand_chip *chip)
1207{
1208 return chip->onfi_version ? le16_to_cpu(chip->onfi_params.features) : 0;
1209}
1210
Huang Shijie3e701922012-09-13 14:57:53 +08001211/* return the supported asynchronous timing mode. */
1212static inline int onfi_get_async_timing_mode(struct nand_chip *chip)
1213{
1214 if (!chip->onfi_version)
1215 return ONFI_TIMING_MODE_UNKNOWN;
1216 return le16_to_cpu(chip->onfi_params.async_timing_mode);
1217}
1218
1219/* return the supported synchronous timing mode. */
1220static inline int onfi_get_sync_timing_mode(struct nand_chip *chip)
1221{
1222 if (!chip->onfi_version)
1223 return ONFI_TIMING_MODE_UNKNOWN;
1224 return le16_to_cpu(chip->onfi_params.src_sync_timing_mode);
1225}
1226
Sascha Hauerb88730a2016-09-15 10:32:48 +02001227int onfi_init_data_interface(struct nand_chip *chip,
1228 struct nand_data_interface *iface,
1229 enum nand_data_interface_type type,
1230 int timing_mode);
1231
Huang Shijie1d0ed692013-09-25 14:58:10 +08001232/*
1233 * Check if it is a SLC nand.
1234 * The !nand_is_slc() can be used to check the MLC/TLC nand chips.
1235 * We do not distinguish the MLC and TLC now.
1236 */
1237static inline bool nand_is_slc(struct nand_chip *chip)
1238{
Huang Shijie7db906b2013-09-25 14:58:11 +08001239 return chip->bits_per_cell == 1;
Huang Shijie1d0ed692013-09-25 14:58:10 +08001240}
Brian Norris3dad2342014-01-29 14:08:12 -08001241
1242/**
1243 * Check if the opcode's address should be sent only on the lower 8 bits
1244 * @command: opcode to check
1245 */
1246static inline int nand_opcode_8bits(unsigned int command)
1247{
David Mosbergere34fcb02014-03-21 16:05:10 -06001248 switch (command) {
1249 case NAND_CMD_READID:
1250 case NAND_CMD_PARAM:
1251 case NAND_CMD_GET_FEATURES:
1252 case NAND_CMD_SET_FEATURES:
1253 return 1;
1254 default:
1255 break;
1256 }
1257 return 0;
Brian Norris3dad2342014-01-29 14:08:12 -08001258}
1259
Huang Shijie7852f892014-02-21 13:39:39 +08001260/* return the supported JEDEC features. */
1261static inline int jedec_feature(struct nand_chip *chip)
1262{
1263 return chip->jedec_version ? le16_to_cpu(chip->jedec_params.features)
1264 : 0;
1265}
Boris BREZILLONbb5fd0b2014-07-11 09:49:41 +02001266
Boris BREZILLON974647e2014-07-11 09:49:42 +02001267/* get timing characteristics from ONFI timing mode. */
1268const struct nand_sdr_timings *onfi_async_timing_mode_to_sdr_timings(int mode);
Sascha Hauer6e1f9702016-09-15 10:32:49 +02001269/* get data interface from ONFI timing mode 0, used after reset. */
1270const struct nand_data_interface *nand_get_default_data_interface(void);
Boris BREZILLON730a43f2015-09-03 18:03:38 +02001271
1272int nand_check_erased_ecc_chunk(void *data, int datalen,
1273 void *ecc, int ecclen,
1274 void *extraoob, int extraooblen,
1275 int threshold);
Boris Brezillon9d02fc22015-08-26 16:08:12 +02001276
Masahiro Yamada2c8f8af2017-06-07 20:52:10 +09001277int nand_check_ecc_caps(struct nand_chip *chip,
1278 const struct nand_ecc_caps *caps, int oobavail);
1279
1280int nand_match_ecc_req(struct nand_chip *chip,
1281 const struct nand_ecc_caps *caps, int oobavail);
1282
1283int nand_maximize_ecc(struct nand_chip *chip,
1284 const struct nand_ecc_caps *caps, int oobavail);
1285
Boris Brezillon9d02fc22015-08-26 16:08:12 +02001286/* Default write_oob implementation */
1287int nand_write_oob_std(struct mtd_info *mtd, struct nand_chip *chip, int page);
1288
1289/* Default write_oob syndrome implementation */
1290int nand_write_oob_syndrome(struct mtd_info *mtd, struct nand_chip *chip,
1291 int page);
1292
1293/* Default read_oob implementation */
1294int nand_read_oob_std(struct mtd_info *mtd, struct nand_chip *chip, int page);
1295
1296/* Default read_oob syndrome implementation */
1297int nand_read_oob_syndrome(struct mtd_info *mtd, struct nand_chip *chip,
1298 int page);
Sascha Hauer2f94abf2016-09-15 10:32:45 +02001299
Boris Brezillon4a78cc62017-05-26 17:10:15 +02001300/* Stub used by drivers that do not support GET/SET FEATURES operations */
1301int nand_onfi_get_set_features_notsupp(struct mtd_info *mtd,
1302 struct nand_chip *chip, int addr,
1303 u8 *subfeature_param);
1304
Thomas Petazzonicc0f51e2017-04-29 11:06:44 +02001305/* Default read_page_raw implementation */
1306int nand_read_page_raw(struct mtd_info *mtd, struct nand_chip *chip,
1307 uint8_t *buf, int oob_required, int page);
1308
1309/* Default write_page_raw implementation */
1310int nand_write_page_raw(struct mtd_info *mtd, struct nand_chip *chip,
1311 const uint8_t *buf, int oob_required, int page);
1312
Sascha Hauer2f94abf2016-09-15 10:32:45 +02001313/* Reset and initialize a NAND device */
Boris Brezillon73f907f2016-10-24 16:46:20 +02001314int nand_reset(struct nand_chip *chip, int chipnr);
Sascha Hauer2f94abf2016-09-15 10:32:45 +02001315
Richard Weinbergerd44154f2016-09-21 11:44:41 +02001316/* Free resources held by the NAND device */
1317void nand_cleanup(struct nand_chip *chip);
1318
Boris Brezillonabbe26d2016-06-08 09:32:55 +02001319/* Default extended ID decoding function */
1320void nand_decode_ext_id(struct nand_chip *chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001321#endif /* __LINUX_MTD_NAND_H */