blob: d9f417719d36ee0f35c5a153c3e931730a86637e [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
David Woodhousea1452a32010-08-08 20:58:20 +01002 * Copyright © 2000-2010 David Woodhouse <dwmw2@infradead.org>
3 * Steven J. Hill <sjhill@realitydiluted.com>
4 * Thomas Gleixner <tglx@linutronix.de>
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07006 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 *
Thomas Gleixner2c0a2be2006-05-23 11:50:56 +020010 * Info:
11 * Contains standard defines and IDs for NAND flash devices
Linus Torvalds1da177e2005-04-16 15:20:36 -070012 *
Thomas Gleixner2c0a2be2006-05-23 11:50:56 +020013 * Changelog:
14 * See git changelog.
Linus Torvalds1da177e2005-04-16 15:20:36 -070015 */
Boris Brezillond4092d72017-08-04 17:29:10 +020016#ifndef __LINUX_MTD_RAWNAND_H
17#define __LINUX_MTD_RAWNAND_H
Linus Torvalds1da177e2005-04-16 15:20:36 -070018
Linus Torvalds1da177e2005-04-16 15:20:36 -070019#include <linux/wait.h>
20#include <linux/spinlock.h>
21#include <linux/mtd/mtd.h>
Alessandro Rubini30631cb2009-09-20 23:28:14 +020022#include <linux/mtd/flashchip.h>
Alessandro Rubinic62d81b2009-09-20 23:28:04 +020023#include <linux/mtd/bbm.h>
Miquel Raynal789157e2018-03-19 14:47:28 +010024#include <linux/types.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070025
26struct mtd_info;
David Woodhouse5e81e882010-02-26 18:32:56 +000027struct nand_flash_dev;
Brian Norris5844fee2015-01-23 00:22:27 -080028struct device_node;
29
Linus Torvalds1da177e2005-04-16 15:20:36 -070030/* Scan and identify a NAND device */
Sascha Hauer79022592016-09-07 14:21:42 +020031int nand_scan(struct mtd_info *mtd, int max_chips);
Sebastian Andrzej Siewiora0491fc2010-10-05 12:41:01 +020032/*
33 * Separate phases of nand_scan(), allowing board driver to intervene
34 * and override command or ECC setup according to flash type.
35 */
Sascha Hauer79022592016-09-07 14:21:42 +020036int nand_scan_ident(struct mtd_info *mtd, int max_chips,
David Woodhouse5e81e882010-02-26 18:32:56 +000037 struct nand_flash_dev *table);
Sascha Hauer79022592016-09-07 14:21:42 +020038int nand_scan_tail(struct mtd_info *mtd);
David Woodhouse3b85c322006-09-25 17:06:53 +010039
Richard Weinbergerd44154f2016-09-21 11:44:41 +020040/* Unregister the MTD device and free resources held by the NAND device */
Sascha Hauer79022592016-09-07 14:21:42 +020041void nand_release(struct mtd_info *mtd);
Linus Torvalds1da177e2005-04-16 15:20:36 -070042
David Woodhouseb77d95c2006-09-25 21:58:50 +010043/* Internal helper for board drivers which need to override command function */
Sascha Hauer79022592016-09-07 14:21:42 +020044void nand_wait_ready(struct mtd_info *mtd);
David Woodhouseb77d95c2006-09-25 21:58:50 +010045
Linus Torvalds1da177e2005-04-16 15:20:36 -070046/* The maximum number of NAND chips in an array */
47#define NAND_MAX_CHIPS 8
48
Sebastian Andrzej Siewiora0491fc2010-10-05 12:41:01 +020049/*
Linus Torvalds1da177e2005-04-16 15:20:36 -070050 * Constants for hardware specific CLE/ALE/NCE function
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +020051 *
52 * These are bits which can be or'ed to set/clear multiple
53 * bits in one go.
54 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070055/* Select the chip by setting nCE to low */
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +020056#define NAND_NCE 0x01
Linus Torvalds1da177e2005-04-16 15:20:36 -070057/* Select the command latch by setting CLE to high */
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +020058#define NAND_CLE 0x02
Linus Torvalds1da177e2005-04-16 15:20:36 -070059/* Select the address latch by setting ALE to high */
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +020060#define NAND_ALE 0x04
61
62#define NAND_CTRL_CLE (NAND_NCE | NAND_CLE)
63#define NAND_CTRL_ALE (NAND_NCE | NAND_ALE)
64#define NAND_CTRL_CHANGE 0x80
Linus Torvalds1da177e2005-04-16 15:20:36 -070065
66/*
67 * Standard NAND flash commands
68 */
69#define NAND_CMD_READ0 0
70#define NAND_CMD_READ1 1
Thomas Gleixner7bc33122006-06-20 20:05:05 +020071#define NAND_CMD_RNDOUT 5
Linus Torvalds1da177e2005-04-16 15:20:36 -070072#define NAND_CMD_PAGEPROG 0x10
73#define NAND_CMD_READOOB 0x50
74#define NAND_CMD_ERASE1 0x60
75#define NAND_CMD_STATUS 0x70
Linus Torvalds1da177e2005-04-16 15:20:36 -070076#define NAND_CMD_SEQIN 0x80
Thomas Gleixner7bc33122006-06-20 20:05:05 +020077#define NAND_CMD_RNDIN 0x85
Linus Torvalds1da177e2005-04-16 15:20:36 -070078#define NAND_CMD_READID 0x90
79#define NAND_CMD_ERASE2 0xd0
Florian Fainellicaa4b6f2010-08-30 18:32:14 +020080#define NAND_CMD_PARAM 0xec
Huang Shijie7db03ec2012-09-13 14:57:52 +080081#define NAND_CMD_GET_FEATURES 0xee
82#define NAND_CMD_SET_FEATURES 0xef
Linus Torvalds1da177e2005-04-16 15:20:36 -070083#define NAND_CMD_RESET 0xff
84
85/* Extended commands for large page devices */
86#define NAND_CMD_READSTART 0x30
Thomas Gleixner7bc33122006-06-20 20:05:05 +020087#define NAND_CMD_RNDOUTSTART 0xE0
Linus Torvalds1da177e2005-04-16 15:20:36 -070088#define NAND_CMD_CACHEDPROG 0x15
89
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +020090#define NAND_CMD_NONE -1
91
Linus Torvalds1da177e2005-04-16 15:20:36 -070092/* Status bits */
93#define NAND_STATUS_FAIL 0x01
94#define NAND_STATUS_FAIL_N1 0x02
95#define NAND_STATUS_TRUE_READY 0x20
96#define NAND_STATUS_READY 0x40
97#define NAND_STATUS_WP 0x80
98
Boris Brezillon104e4422017-03-16 09:35:58 +010099#define NAND_DATA_IFACE_CHECK_ONLY -1
100
Thomas Gleixner61ecfa82005-11-07 11:15:31 +0000101/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700102 * Constants for ECC_MODES
103 */
Thomas Gleixner6dfc6d22006-05-23 12:00:46 +0200104typedef enum {
105 NAND_ECC_NONE,
106 NAND_ECC_SOFT,
107 NAND_ECC_HW,
108 NAND_ECC_HW_SYNDROME,
Sneha Narnakaje6e0cb132009-09-18 12:51:47 -0700109 NAND_ECC_HW_OOB_FIRST,
Thomas Petazzoni785818f2017-04-29 11:06:43 +0200110 NAND_ECC_ON_DIE,
Thomas Gleixner6dfc6d22006-05-23 12:00:46 +0200111} nand_ecc_modes_t;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700112
Rafał Miłeckib0fcd8a2016-03-23 11:19:00 +0100113enum nand_ecc_algo {
114 NAND_ECC_UNKNOWN,
115 NAND_ECC_HAMMING,
116 NAND_ECC_BCH,
117};
118
Linus Torvalds1da177e2005-04-16 15:20:36 -0700119/*
120 * Constants for Hardware ECC
David A. Marlin068e3c02005-01-24 03:07:46 +0000121 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700122/* Reset Hardware ECC for read */
123#define NAND_ECC_READ 0
124/* Reset Hardware ECC for write */
125#define NAND_ECC_WRITE 1
Brian Norris7854d3f2011-06-23 14:12:08 -0700126/* Enable Hardware ECC before syndrome is read back from flash */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700127#define NAND_ECC_READSYN 2
128
Boris BREZILLON40cbe6e2015-12-30 20:32:04 +0100129/*
130 * Enable generic NAND 'page erased' check. This check is only done when
131 * ecc.correct() returns -EBADMSG.
132 * Set this flag if your implementation does not fix bitflips in erased
133 * pages and you want to rely on the default implementation.
134 */
135#define NAND_ECC_GENERIC_ERASED_CHECK BIT(0)
Boris Brezillonba78ee02016-06-08 17:04:22 +0200136#define NAND_ECC_MAXIMIZE BIT(1)
Boris BREZILLON40cbe6e2015-12-30 20:32:04 +0100137
David A. Marlin068e3c02005-01-24 03:07:46 +0000138/* Bit mask for flags passed to do_nand_read_ecc */
139#define NAND_GET_DEVICE 0x80
140
141
Sebastian Andrzej Siewiora0491fc2010-10-05 12:41:01 +0200142/*
143 * Option constants for bizarre disfunctionality and real
144 * features.
145 */
Brian Norris7854d3f2011-06-23 14:12:08 -0700146/* Buswidth is 16 bit */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700147#define NAND_BUSWIDTH_16 0x00000002
Linus Torvalds1da177e2005-04-16 15:20:36 -0700148/* Chip has cache program function */
149#define NAND_CACHEPRG 0x00000008
Sebastian Andrzej Siewiora0491fc2010-10-05 12:41:01 +0200150/*
Brian Norris5bc7c332013-03-13 09:51:31 -0700151 * Chip requires ready check on read (for auto-incremented sequential read).
152 * True only for small page devices; large page devices do not support
153 * autoincrement.
154 */
155#define NAND_NEED_READRDY 0x00000100
156
Thomas Gleixner29072b92006-09-28 15:38:36 +0200157/* Chip does not allow subpage writes */
158#define NAND_NO_SUBPAGE_WRITE 0x00000200
159
Maxim Levitsky93edbad2010-02-22 20:39:40 +0200160/* Device is one of 'new' xD cards that expose fake nand command set */
161#define NAND_BROKEN_XD 0x00000400
162
163/* Device behaves just like nand, but is readonly */
164#define NAND_ROM 0x00000800
165
Jeff Westfahla5ff4f12012-08-13 16:35:30 -0500166/* Device supports subpage reads */
167#define NAND_SUBPAGE_READ 0x00001000
168
Boris BREZILLONc03d9962015-12-02 12:01:05 +0100169/*
170 * Some MLC NANDs need data scrambling to limit bitflips caused by repeated
171 * patterns.
172 */
173#define NAND_NEED_SCRAMBLING 0x00002000
174
Masahiro Yamada14157f82017-09-13 11:05:50 +0900175/* Device needs 3rd row address cycle */
176#define NAND_ROW_ADDR_3 0x00004000
177
Linus Torvalds1da177e2005-04-16 15:20:36 -0700178/* Options valid for Samsung large page devices */
Artem Bityutskiy3239a6c2013-03-04 14:56:18 +0200179#define NAND_SAMSUNG_LP_OPTIONS NAND_CACHEPRG
Linus Torvalds1da177e2005-04-16 15:20:36 -0700180
181/* Macros to identify the above */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700182#define NAND_HAS_CACHEPROG(chip) ((chip->options & NAND_CACHEPRG))
Jeff Westfahla5ff4f12012-08-13 16:35:30 -0500183#define NAND_HAS_SUBPAGE_READ(chip) ((chip->options & NAND_SUBPAGE_READ))
Marc Gonzalez3371d662016-11-15 10:56:20 +0100184#define NAND_HAS_SUBPAGE_WRITE(chip) !((chip)->options & NAND_NO_SUBPAGE_WRITE)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700185
Linus Torvalds1da177e2005-04-16 15:20:36 -0700186/* Non chip related options */
Thomas Gleixner0040bf32005-02-09 12:20:00 +0000187/* This option skips the bbt scan during initialization. */
Brian Norrisb4dc53e2011-05-31 16:31:26 -0700188#define NAND_SKIP_BBTSCAN 0x00010000
Ben Dooksb1c6e6d2009-11-02 18:12:33 +0000189/* Chip may not exist, so silence any errors in scan */
Brian Norrisb4dc53e2011-05-31 16:31:26 -0700190#define NAND_SCAN_SILENT_NODEV 0x00040000
Matthieu CASTET64b37b22012-11-06 11:51:44 +0100191/*
192 * Autodetect nand buswidth with readid/onfi.
193 * This suppose the driver will configure the hardware in 8 bits mode
194 * when calling nand_scan_ident, and update its configuration
195 * before calling nand_scan_tail.
196 */
197#define NAND_BUSWIDTH_AUTO 0x00080000
Scott Wood5f867db2015-06-26 19:43:58 -0500198/*
199 * This option could be defined by controller drivers to protect against
200 * kmap'ed, vmalloc'ed highmem buffers being passed from upper layers
201 */
202#define NAND_USE_BOUNCE_BUFFER 0x00100000
Ben Dooksb1c6e6d2009-11-02 18:12:33 +0000203
Boris Brezillon6ea40a32016-10-01 10:24:03 +0200204/*
205 * In case your controller is implementing ->cmd_ctrl() and is relying on the
206 * default ->cmdfunc() implementation, you may want to let the core handle the
207 * tCCS delay which is required when a column change (RNDIN or RNDOUT) is
208 * requested.
209 * If your controller already takes care of this delay, you don't need to set
210 * this flag.
211 */
212#define NAND_WAIT_TCCS 0x00200000
213
Linus Torvalds1da177e2005-04-16 15:20:36 -0700214/* Options set by nand scan */
Thomas Gleixnera36ed292006-05-23 11:37:03 +0200215/* Nand scan has allocated controller struct */
Thomas Gleixnerf75e5092006-05-26 18:52:08 +0200216#define NAND_CONTROLLER_ALLOC 0x80000000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700217
Thomas Gleixner29072b92006-09-28 15:38:36 +0200218/* Cell info constants */
219#define NAND_CI_CHIPNR_MSK 0x03
220#define NAND_CI_CELLTYPE_MSK 0x0C
Huang Shijie7db906b2013-09-25 14:58:11 +0800221#define NAND_CI_CELLTYPE_SHIFT 2
Linus Torvalds1da177e2005-04-16 15:20:36 -0700222
Linus Torvalds1da177e2005-04-16 15:20:36 -0700223/* Keep gcc happy */
224struct nand_chip;
225
Huang Shijie5b40db62013-05-17 11:17:28 +0800226/* ONFI features */
227#define ONFI_FEATURE_16_BIT_BUS (1 << 0)
228#define ONFI_FEATURE_EXT_PARAM_PAGE (1 << 7)
229
Huang Shijie3e701922012-09-13 14:57:53 +0800230/* ONFI timing mode, used in both asynchronous and synchronous mode */
231#define ONFI_TIMING_MODE_0 (1 << 0)
232#define ONFI_TIMING_MODE_1 (1 << 1)
233#define ONFI_TIMING_MODE_2 (1 << 2)
234#define ONFI_TIMING_MODE_3 (1 << 3)
235#define ONFI_TIMING_MODE_4 (1 << 4)
236#define ONFI_TIMING_MODE_5 (1 << 5)
237#define ONFI_TIMING_MODE_UNKNOWN (1 << 6)
238
Miquel Raynal789157e2018-03-19 14:47:28 +0100239/* ONFI feature number/address */
240#define ONFI_FEATURE_NUMBER 256
Huang Shijie7db03ec2012-09-13 14:57:52 +0800241#define ONFI_FEATURE_ADDR_TIMING_MODE 0x1
242
Brian Norris8429bb32013-12-03 15:51:09 -0800243/* Vendor-specific feature address (Micron) */
244#define ONFI_FEATURE_ADDR_READ_RETRY 0x89
Thomas Petazzoni9748e1d2017-04-29 11:06:45 +0200245#define ONFI_FEATURE_ON_DIE_ECC 0x90
246#define ONFI_FEATURE_ON_DIE_ECC_EN BIT(3)
Brian Norris8429bb32013-12-03 15:51:09 -0800247
Huang Shijie7db03ec2012-09-13 14:57:52 +0800248/* ONFI subfeature parameters length */
249#define ONFI_SUBFEATURE_PARAM_LEN 4
250
David Mosbergerd914c932013-05-29 15:30:13 +0300251/* ONFI optional commands SET/GET FEATURES supported? */
252#define ONFI_OPT_CMD_SET_GET_FEATURES (1 << 2)
253
Florian Fainellid1e1f4e2010-08-30 18:32:24 +0200254struct nand_onfi_params {
255 /* rev info and features block */
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +0200256 /* 'O' 'N' 'F' 'I' */
257 u8 sig[4];
258 __le16 revision;
259 __le16 features;
260 __le16 opt_cmd;
Huang Shijie5138a982013-05-17 11:17:27 +0800261 u8 reserved0[2];
262 __le16 ext_param_page_length; /* since ONFI 2.1 */
263 u8 num_of_param_pages; /* since ONFI 2.1 */
264 u8 reserved1[17];
Florian Fainellid1e1f4e2010-08-30 18:32:24 +0200265
266 /* manufacturer information block */
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +0200267 char manufacturer[12];
268 char model[20];
269 u8 jedec_id;
270 __le16 date_code;
271 u8 reserved2[13];
Florian Fainellid1e1f4e2010-08-30 18:32:24 +0200272
273 /* memory organization block */
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +0200274 __le32 byte_per_page;
275 __le16 spare_bytes_per_page;
276 __le32 data_bytes_per_ppage;
277 __le16 spare_bytes_per_ppage;
278 __le32 pages_per_block;
279 __le32 blocks_per_lun;
280 u8 lun_count;
281 u8 addr_cycles;
282 u8 bits_per_cell;
283 __le16 bb_per_lun;
284 __le16 block_endurance;
285 u8 guaranteed_good_blocks;
286 __le16 guaranteed_block_endurance;
287 u8 programs_per_page;
288 u8 ppage_attr;
289 u8 ecc_bits;
290 u8 interleaved_bits;
291 u8 interleaved_ops;
292 u8 reserved3[13];
Florian Fainellid1e1f4e2010-08-30 18:32:24 +0200293
294 /* electrical parameter block */
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +0200295 u8 io_pin_capacitance_max;
296 __le16 async_timing_mode;
297 __le16 program_cache_timing_mode;
298 __le16 t_prog;
299 __le16 t_bers;
300 __le16 t_r;
301 __le16 t_ccs;
302 __le16 src_sync_timing_mode;
Boris BREZILLONde64aa92015-11-23 11:23:07 +0100303 u8 src_ssync_features;
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +0200304 __le16 clk_pin_capacitance_typ;
305 __le16 io_pin_capacitance_typ;
306 __le16 input_pin_capacitance_typ;
307 u8 input_pin_capacitance_max;
Brian Norrisa55e85c2013-12-02 11:12:22 -0800308 u8 driver_strength_support;
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +0200309 __le16 t_int_r;
Brian Norris74e98be2015-12-01 11:08:32 -0800310 __le16 t_adl;
Boris BREZILLONde64aa92015-11-23 11:23:07 +0100311 u8 reserved4[8];
Florian Fainellid1e1f4e2010-08-30 18:32:24 +0200312
313 /* vendor */
Brian Norris6f0065b2013-12-03 12:02:20 -0800314 __le16 vendor_revision;
315 u8 vendor[88];
Florian Fainellid1e1f4e2010-08-30 18:32:24 +0200316
317 __le16 crc;
Brian Norrise2e6b7b2013-12-05 12:06:54 -0800318} __packed;
Florian Fainellid1e1f4e2010-08-30 18:32:24 +0200319
320#define ONFI_CRC_BASE 0x4F4E
321
Huang Shijie5138a982013-05-17 11:17:27 +0800322/* Extended ECC information Block Definition (since ONFI 2.1) */
323struct onfi_ext_ecc_info {
324 u8 ecc_bits;
325 u8 codeword_size;
326 __le16 bb_per_lun;
327 __le16 block_endurance;
328 u8 reserved[2];
329} __packed;
330
331#define ONFI_SECTION_TYPE_0 0 /* Unused section. */
332#define ONFI_SECTION_TYPE_1 1 /* for additional sections. */
333#define ONFI_SECTION_TYPE_2 2 /* for ECC information. */
334struct onfi_ext_section {
335 u8 type;
336 u8 length;
337} __packed;
338
339#define ONFI_EXT_SECTION_MAX 8
340
341/* Extended Parameter Page Definition (since ONFI 2.1) */
342struct onfi_ext_param_page {
343 __le16 crc;
344 u8 sig[4]; /* 'E' 'P' 'P' 'S' */
345 u8 reserved0[10];
346 struct onfi_ext_section sections[ONFI_EXT_SECTION_MAX];
347
348 /*
349 * The actual size of the Extended Parameter Page is in
350 * @ext_param_page_length of nand_onfi_params{}.
351 * The following are the variable length sections.
352 * So we do not add any fields below. Please see the ONFI spec.
353 */
354} __packed;
355
Huang Shijieafbfff02014-02-21 13:39:37 +0800356struct jedec_ecc_info {
357 u8 ecc_bits;
358 u8 codeword_size;
359 __le16 bb_per_lun;
360 __le16 block_endurance;
361 u8 reserved[2];
362} __packed;
363
Huang Shijie7852f892014-02-21 13:39:39 +0800364/* JEDEC features */
365#define JEDEC_FEATURE_16_BIT_BUS (1 << 0)
366
Huang Shijieafbfff02014-02-21 13:39:37 +0800367struct nand_jedec_params {
368 /* rev info and features block */
369 /* 'J' 'E' 'S' 'D' */
370 u8 sig[4];
371 __le16 revision;
372 __le16 features;
373 u8 opt_cmd[3];
374 __le16 sec_cmd;
375 u8 num_of_param_pages;
376 u8 reserved0[18];
377
378 /* manufacturer information block */
379 char manufacturer[12];
380 char model[20];
381 u8 jedec_id[6];
382 u8 reserved1[10];
383
384 /* memory organization block */
385 __le32 byte_per_page;
386 __le16 spare_bytes_per_page;
387 u8 reserved2[6];
388 __le32 pages_per_block;
389 __le32 blocks_per_lun;
390 u8 lun_count;
391 u8 addr_cycles;
392 u8 bits_per_cell;
393 u8 programs_per_page;
394 u8 multi_plane_addr;
395 u8 multi_plane_op_attr;
396 u8 reserved3[38];
397
398 /* electrical parameter block */
399 __le16 async_sdr_speed_grade;
400 __le16 toggle_ddr_speed_grade;
401 __le16 sync_ddr_speed_grade;
402 u8 async_sdr_features;
403 u8 toggle_ddr_features;
404 u8 sync_ddr_features;
405 __le16 t_prog;
406 __le16 t_bers;
407 __le16 t_r;
408 __le16 t_r_multi_plane;
409 __le16 t_ccs;
410 __le16 io_pin_capacitance_typ;
411 __le16 input_pin_capacitance_typ;
412 __le16 clk_pin_capacitance_typ;
413 u8 driver_strength_support;
Brian Norris74e98be2015-12-01 11:08:32 -0800414 __le16 t_adl;
Huang Shijieafbfff02014-02-21 13:39:37 +0800415 u8 reserved4[36];
416
417 /* ECC and endurance block */
418 u8 guaranteed_good_blocks;
419 __le16 guaranteed_block_endurance;
420 struct jedec_ecc_info ecc_info[4];
421 u8 reserved5[29];
422
423 /* reserved */
424 u8 reserved6[148];
425
426 /* vendor */
427 __le16 vendor_rev_num;
428 u8 reserved7[88];
429
430 /* CRC for Parameter Page */
431 __le16 crc;
432} __packed;
433
Miquel Raynalf4531b22018-03-19 14:47:26 +0100434/**
Miquel Raynala97421c2018-03-19 14:47:27 +0100435 * struct onfi_params - ONFI specific parameters that will be reused
436 * @version: ONFI version (BCD encoded), 0 if ONFI is not supported
437 * @tPROG: Page program time
438 * @tBERS: Block erase time
439 * @tR: Page read time
440 * @tCCS: Change column setup time
441 * @async_timing_mode: Supported asynchronous timing mode
442 * @vendor_revision: Vendor specific revision number
443 * @vendor: Vendor specific data
444 */
445struct onfi_params {
446 int version;
447 u16 tPROG;
448 u16 tBERS;
449 u16 tR;
450 u16 tCCS;
451 u16 async_timing_mode;
452 u16 vendor_revision;
453 u8 vendor[88];
454};
455
456/**
Miquel Raynalf4531b22018-03-19 14:47:26 +0100457 * struct nand_parameters - NAND generic parameters from the parameter page
458 * @model: Model name
459 * @supports_set_get_features: The NAND chip supports setting/getting features
Miquel Raynal789157e2018-03-19 14:47:28 +0100460 * @set_feature_list: Bitmap of features that can be set
461 * @get_feature_list: Bitmap of features that can be get
Miquel Raynala97421c2018-03-19 14:47:27 +0100462 * @onfi: ONFI specific parameters
Miquel Raynalf4531b22018-03-19 14:47:26 +0100463 */
464struct nand_parameters {
Miquel Raynala97421c2018-03-19 14:47:27 +0100465 /* Generic parameters */
Miquel Raynalf4531b22018-03-19 14:47:26 +0100466 char model[100];
467 bool supports_set_get_features;
Miquel Raynal789157e2018-03-19 14:47:28 +0100468 DECLARE_BITMAP(set_feature_list, ONFI_FEATURE_NUMBER);
469 DECLARE_BITMAP(get_feature_list, ONFI_FEATURE_NUMBER);
Miquel Raynala97421c2018-03-19 14:47:27 +0100470
471 /* ONFI parameters */
472 struct onfi_params onfi;
Miquel Raynalf4531b22018-03-19 14:47:26 +0100473};
474
Jean-Louis Thekekara5158bd52017-06-29 19:08:30 +0200475/* The maximum expected count of bytes in the NAND ID sequence */
476#define NAND_MAX_ID_LEN 8
477
Linus Torvalds1da177e2005-04-16 15:20:36 -0700478/**
Boris Brezillon7f501f02016-05-24 19:20:05 +0200479 * struct nand_id - NAND id structure
Jean-Louis Thekekara5158bd52017-06-29 19:08:30 +0200480 * @data: buffer containing the id bytes.
Boris Brezillon7f501f02016-05-24 19:20:05 +0200481 * @len: ID length.
482 */
483struct nand_id {
Jean-Louis Thekekara5158bd52017-06-29 19:08:30 +0200484 u8 data[NAND_MAX_ID_LEN];
Boris Brezillon7f501f02016-05-24 19:20:05 +0200485 int len;
486};
487
488/**
Randy Dunlap844d3b42006-06-28 21:48:27 -0700489 * struct nand_hw_control - Control structure for hardware controller (e.g ECC generator) shared among independent devices
Thomas Gleixner61ecfa82005-11-07 11:15:31 +0000490 * @lock: protection lock
Linus Torvalds1da177e2005-04-16 15:20:36 -0700491 * @active: the mtd device which holds the controller currently
Sebastian Andrzej Siewiora0491fc2010-10-05 12:41:01 +0200492 * @wq: wait queue to sleep on if a NAND operation is in
493 * progress used instead of the per chip wait queue
494 * when a hw controller is available.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700495 */
496struct nand_hw_control {
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +0200497 spinlock_t lock;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700498 struct nand_chip *active;
Thomas Gleixner0dfc6242005-05-31 20:39:20 +0100499 wait_queue_head_t wq;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700500};
501
Marc Gonzalezd45bc582016-07-27 11:23:52 +0200502static inline void nand_hw_control_init(struct nand_hw_control *nfc)
503{
504 nfc->active = NULL;
505 spin_lock_init(&nfc->lock);
506 init_waitqueue_head(&nfc->wq);
507}
508
Linus Torvalds1da177e2005-04-16 15:20:36 -0700509/**
Masahiro Yamada2c8f8af2017-06-07 20:52:10 +0900510 * struct nand_ecc_step_info - ECC step information of ECC engine
511 * @stepsize: data bytes per ECC step
512 * @strengths: array of supported strengths
513 * @nstrengths: number of supported strengths
514 */
515struct nand_ecc_step_info {
516 int stepsize;
517 const int *strengths;
518 int nstrengths;
519};
520
521/**
522 * struct nand_ecc_caps - capability of ECC engine
523 * @stepinfos: array of ECC step information
524 * @nstepinfos: number of ECC step information
525 * @calc_ecc_bytes: driver's hook to calculate ECC bytes per step
526 */
527struct nand_ecc_caps {
528 const struct nand_ecc_step_info *stepinfos;
529 int nstepinfos;
530 int (*calc_ecc_bytes)(int step_size, int strength);
531};
532
Masahiro Yamadaa03c6012017-06-07 20:52:11 +0900533/* a shorthand to generate struct nand_ecc_caps with only one ECC stepsize */
534#define NAND_ECC_CAPS_SINGLE(__name, __calc, __step, ...) \
535static const int __name##_strengths[] = { __VA_ARGS__ }; \
536static const struct nand_ecc_step_info __name##_stepinfo = { \
537 .stepsize = __step, \
538 .strengths = __name##_strengths, \
539 .nstrengths = ARRAY_SIZE(__name##_strengths), \
540}; \
541static const struct nand_ecc_caps __name = { \
542 .stepinfos = &__name##_stepinfo, \
543 .nstepinfos = 1, \
544 .calc_ecc_bytes = __calc, \
545}
546
Masahiro Yamada2c8f8af2017-06-07 20:52:10 +0900547/**
Brian Norris7854d3f2011-06-23 14:12:08 -0700548 * struct nand_ecc_ctrl - Control structure for ECC
549 * @mode: ECC mode
Rafał Miłeckib0fcd8a2016-03-23 11:19:00 +0100550 * @algo: ECC algorithm
Brian Norris7854d3f2011-06-23 14:12:08 -0700551 * @steps: number of ECC steps per page
552 * @size: data bytes per ECC step
553 * @bytes: ECC bytes per step
Mike Dunn1d0b95b02012-03-11 14:21:10 -0700554 * @strength: max number of correctible bits per ECC step
Brian Norris7854d3f2011-06-23 14:12:08 -0700555 * @total: total number of ECC bytes per page
556 * @prepad: padding information for syndrome based ECC generators
557 * @postpad: padding information for syndrome based ECC generators
Boris BREZILLON40cbe6e2015-12-30 20:32:04 +0100558 * @options: ECC specific options (see NAND_ECC_XXX flags defined above)
Brian Norris7854d3f2011-06-23 14:12:08 -0700559 * @priv: pointer to private ECC control data
Masahiro Yamadac0313b92017-12-05 17:47:16 +0900560 * @calc_buf: buffer for calculated ECC, size is oobsize.
561 * @code_buf: buffer for ECC read from flash, size is oobsize.
Brian Norris7854d3f2011-06-23 14:12:08 -0700562 * @hwctl: function to control hardware ECC generator. Must only
Thomas Gleixner6dfc6d22006-05-23 12:00:46 +0200563 * be provided if an hardware ECC is available
Brian Norris7854d3f2011-06-23 14:12:08 -0700564 * @calculate: function for ECC calculation or readback from ECC hardware
Boris BREZILLON6e941192015-12-30 20:32:03 +0100565 * @correct: function for ECC correction, matching to ECC generator (sw/hw).
566 * Should return a positive number representing the number of
567 * corrected bitflips, -EBADMSG if the number of bitflips exceed
568 * ECC strength, or any other error code if the error is not
569 * directly related to correction.
570 * If -EBADMSG is returned the input buffers should be left
571 * untouched.
Boris BREZILLON62d956d2014-10-20 10:46:14 +0200572 * @read_page_raw: function to read a raw page without ECC. This function
573 * should hide the specific layout used by the ECC
574 * controller and always return contiguous in-band and
575 * out-of-band data even if they're not stored
576 * contiguously on the NAND chip (e.g.
577 * NAND_ECC_HW_SYNDROME interleaves in-band and
578 * out-of-band data).
579 * @write_page_raw: function to write a raw page without ECC. This function
580 * should hide the specific layout used by the ECC
581 * controller and consider the passed data as contiguous
582 * in-band and out-of-band data. ECC controller is
583 * responsible for doing the appropriate transformations
584 * to adapt to its specific layout (e.g.
585 * NAND_ECC_HW_SYNDROME interleaves in-band and
586 * out-of-band data).
Brian Norris7854d3f2011-06-23 14:12:08 -0700587 * @read_page: function to read a page according to the ECC generator
Mike Dunn5ca7f412012-09-11 08:59:03 -0700588 * requirements; returns maximum number of bitflips corrected in
Masahiro Yamada07604682017-03-30 15:45:47 +0900589 * any single ECC step, -EIO hw error
Mike Dunn5ca7f412012-09-11 08:59:03 -0700590 * @read_subpage: function to read parts of the page covered by ECC;
591 * returns same as read_page()
Gupta, Pekon837a6ba2013-03-15 17:55:53 +0530592 * @write_subpage: function to write parts of the page covered by ECC.
Brian Norris7854d3f2011-06-23 14:12:08 -0700593 * @write_page: function to write a page according to the ECC generator
Sebastian Andrzej Siewiora0491fc2010-10-05 12:41:01 +0200594 * requirements.
Brian Norris9ce244b2011-08-30 18:45:37 -0700595 * @write_oob_raw: function to write chip OOB data without ECC
Brian Norrisc46f6482011-08-30 18:45:38 -0700596 * @read_oob_raw: function to read chip OOB data without ECC
Randy Dunlap844d3b42006-06-28 21:48:27 -0700597 * @read_oob: function to read chip OOB data
598 * @write_oob: function to write chip OOB data
Thomas Gleixner6dfc6d22006-05-23 12:00:46 +0200599 */
600struct nand_ecc_ctrl {
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +0200601 nand_ecc_modes_t mode;
Rafał Miłeckib0fcd8a2016-03-23 11:19:00 +0100602 enum nand_ecc_algo algo;
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +0200603 int steps;
604 int size;
605 int bytes;
606 int total;
Mike Dunn1d0b95b02012-03-11 14:21:10 -0700607 int strength;
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +0200608 int prepad;
609 int postpad;
Boris BREZILLON40cbe6e2015-12-30 20:32:04 +0100610 unsigned int options;
Ivan Djelic193bd402011-03-11 11:05:33 +0100611 void *priv;
Masahiro Yamadac0313b92017-12-05 17:47:16 +0900612 u8 *calc_buf;
613 u8 *code_buf;
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +0200614 void (*hwctl)(struct mtd_info *mtd, int mode);
615 int (*calculate)(struct mtd_info *mtd, const uint8_t *dat,
616 uint8_t *ecc_code);
617 int (*correct)(struct mtd_info *mtd, uint8_t *dat, uint8_t *read_ecc,
618 uint8_t *calc_ecc);
619 int (*read_page_raw)(struct mtd_info *mtd, struct nand_chip *chip,
Brian Norris1fbb9382012-05-02 10:14:55 -0700620 uint8_t *buf, int oob_required, int page);
Josh Wufdbad98d2012-06-25 18:07:45 +0800621 int (*write_page_raw)(struct mtd_info *mtd, struct nand_chip *chip,
Boris BREZILLON45aaeff2015-10-13 11:22:18 +0200622 const uint8_t *buf, int oob_required, int page);
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +0200623 int (*read_page)(struct mtd_info *mtd, struct nand_chip *chip,
Brian Norris1fbb9382012-05-02 10:14:55 -0700624 uint8_t *buf, int oob_required, int page);
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +0200625 int (*read_subpage)(struct mtd_info *mtd, struct nand_chip *chip,
Huang Shijiee004deb2014-01-03 11:01:40 +0800626 uint32_t offs, uint32_t len, uint8_t *buf, int page);
Gupta, Pekon837a6ba2013-03-15 17:55:53 +0530627 int (*write_subpage)(struct mtd_info *mtd, struct nand_chip *chip,
628 uint32_t offset, uint32_t data_len,
Boris BREZILLON45aaeff2015-10-13 11:22:18 +0200629 const uint8_t *data_buf, int oob_required, int page);
Josh Wufdbad98d2012-06-25 18:07:45 +0800630 int (*write_page)(struct mtd_info *mtd, struct nand_chip *chip,
Boris BREZILLON45aaeff2015-10-13 11:22:18 +0200631 const uint8_t *buf, int oob_required, int page);
Brian Norris9ce244b2011-08-30 18:45:37 -0700632 int (*write_oob_raw)(struct mtd_info *mtd, struct nand_chip *chip,
633 int page);
Brian Norrisc46f6482011-08-30 18:45:38 -0700634 int (*read_oob_raw)(struct mtd_info *mtd, struct nand_chip *chip,
Shmulik Ladkani5c2ffb12012-05-09 13:06:35 +0300635 int page);
636 int (*read_oob)(struct mtd_info *mtd, struct nand_chip *chip, int page);
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +0200637 int (*write_oob)(struct mtd_info *mtd, struct nand_chip *chip,
638 int page);
Thomas Gleixnerf75e5092006-05-26 18:52:08 +0200639};
640
641/**
Sascha Hauereee64b72016-09-15 10:32:46 +0200642 * struct nand_sdr_timings - SDR NAND chip timings
643 *
644 * This struct defines the timing requirements of a SDR NAND chip.
645 * These information can be found in every NAND datasheets and the timings
646 * meaning are described in the ONFI specifications:
647 * www.onfi.org/~/media/ONFI/specs/onfi_3_1_spec.pdf (chapter 4.15 Timing
648 * Parameters)
649 *
650 * All these timings are expressed in picoseconds.
651 *
Boris Brezillon204e7ec2016-10-01 10:24:02 +0200652 * @tBERS_max: Block erase time
653 * @tCCS_min: Change column setup time
654 * @tPROG_max: Page program time
655 * @tR_max: Page read time
Sascha Hauereee64b72016-09-15 10:32:46 +0200656 * @tALH_min: ALE hold time
657 * @tADL_min: ALE to data loading time
658 * @tALS_min: ALE setup time
659 * @tAR_min: ALE to RE# delay
660 * @tCEA_max: CE# access time
Randy Dunlap61babe92016-11-21 18:32:08 -0800661 * @tCEH_min: CE# high hold time
Sascha Hauereee64b72016-09-15 10:32:46 +0200662 * @tCH_min: CE# hold time
663 * @tCHZ_max: CE# high to output hi-Z
664 * @tCLH_min: CLE hold time
665 * @tCLR_min: CLE to RE# delay
666 * @tCLS_min: CLE setup time
667 * @tCOH_min: CE# high to output hold
668 * @tCS_min: CE# setup time
669 * @tDH_min: Data hold time
670 * @tDS_min: Data setup time
671 * @tFEAT_max: Busy time for Set Features and Get Features
672 * @tIR_min: Output hi-Z to RE# low
673 * @tITC_max: Interface and Timing Mode Change time
674 * @tRC_min: RE# cycle time
675 * @tREA_max: RE# access time
676 * @tREH_min: RE# high hold time
677 * @tRHOH_min: RE# high to output hold
678 * @tRHW_min: RE# high to WE# low
679 * @tRHZ_max: RE# high to output hi-Z
680 * @tRLOH_min: RE# low to output hold
681 * @tRP_min: RE# pulse width
682 * @tRR_min: Ready to RE# low (data only)
683 * @tRST_max: Device reset time, measured from the falling edge of R/B# to the
684 * rising edge of R/B#.
685 * @tWB_max: WE# high to SR[6] low
686 * @tWC_min: WE# cycle time
687 * @tWH_min: WE# high hold time
688 * @tWHR_min: WE# high to RE# low
689 * @tWP_min: WE# pulse width
690 * @tWW_min: WP# transition to WE# low
691 */
692struct nand_sdr_timings {
Boris Brezillon6d292312017-07-31 10:31:27 +0200693 u64 tBERS_max;
Boris Brezillon204e7ec2016-10-01 10:24:02 +0200694 u32 tCCS_min;
Boris Brezillon6d292312017-07-31 10:31:27 +0200695 u64 tPROG_max;
696 u64 tR_max;
Sascha Hauereee64b72016-09-15 10:32:46 +0200697 u32 tALH_min;
698 u32 tADL_min;
699 u32 tALS_min;
700 u32 tAR_min;
701 u32 tCEA_max;
702 u32 tCEH_min;
703 u32 tCH_min;
704 u32 tCHZ_max;
705 u32 tCLH_min;
706 u32 tCLR_min;
707 u32 tCLS_min;
708 u32 tCOH_min;
709 u32 tCS_min;
710 u32 tDH_min;
711 u32 tDS_min;
712 u32 tFEAT_max;
713 u32 tIR_min;
714 u32 tITC_max;
715 u32 tRC_min;
716 u32 tREA_max;
717 u32 tREH_min;
718 u32 tRHOH_min;
719 u32 tRHW_min;
720 u32 tRHZ_max;
721 u32 tRLOH_min;
722 u32 tRP_min;
723 u32 tRR_min;
724 u64 tRST_max;
725 u32 tWB_max;
726 u32 tWC_min;
727 u32 tWH_min;
728 u32 tWHR_min;
729 u32 tWP_min;
730 u32 tWW_min;
731};
732
733/**
734 * enum nand_data_interface_type - NAND interface timing type
735 * @NAND_SDR_IFACE: Single Data Rate interface
736 */
737enum nand_data_interface_type {
738 NAND_SDR_IFACE,
739};
740
741/**
742 * struct nand_data_interface - NAND interface timing
743 * @type: type of the timing
744 * @timings: The timing, type according to @type
745 */
746struct nand_data_interface {
747 enum nand_data_interface_type type;
748 union {
749 struct nand_sdr_timings sdr;
750 } timings;
751};
752
753/**
754 * nand_get_sdr_timings - get SDR timing from data interface
755 * @conf: The data interface
756 */
757static inline const struct nand_sdr_timings *
758nand_get_sdr_timings(const struct nand_data_interface *conf)
759{
760 if (conf->type != NAND_SDR_IFACE)
761 return ERR_PTR(-EINVAL);
762
763 return &conf->timings.sdr;
764}
765
766/**
Boris Brezillonabbe26d2016-06-08 09:32:55 +0200767 * struct nand_manufacturer_ops - NAND Manufacturer operations
768 * @detect: detect the NAND memory organization and capabilities
769 * @init: initialize all vendor specific fields (like the ->read_retry()
770 * implementation) if any.
771 * @cleanup: the ->init() function may have allocated resources, ->cleanup()
772 * is here to let vendor specific code release those resources.
773 */
774struct nand_manufacturer_ops {
775 void (*detect)(struct nand_chip *chip);
776 int (*init)(struct nand_chip *chip);
777 void (*cleanup)(struct nand_chip *chip);
778};
779
780/**
Miquel Raynal8878b122017-11-09 14:16:45 +0100781 * struct nand_op_cmd_instr - Definition of a command instruction
782 * @opcode: the command to issue in one cycle
783 */
784struct nand_op_cmd_instr {
785 u8 opcode;
786};
787
788/**
789 * struct nand_op_addr_instr - Definition of an address instruction
790 * @naddrs: length of the @addrs array
791 * @addrs: array containing the address cycles to issue
792 */
793struct nand_op_addr_instr {
794 unsigned int naddrs;
795 const u8 *addrs;
796};
797
798/**
799 * struct nand_op_data_instr - Definition of a data instruction
800 * @len: number of data bytes to move
801 * @in: buffer to fill when reading from the NAND chip
802 * @out: buffer to read from when writing to the NAND chip
803 * @force_8bit: force 8-bit access
804 *
805 * Please note that "in" and "out" are inverted from the ONFI specification
806 * and are from the controller perspective, so a "in" is a read from the NAND
807 * chip while a "out" is a write to the NAND chip.
808 */
809struct nand_op_data_instr {
810 unsigned int len;
811 union {
812 void *in;
813 const void *out;
814 } buf;
815 bool force_8bit;
816};
817
818/**
819 * struct nand_op_waitrdy_instr - Definition of a wait ready instruction
820 * @timeout_ms: maximum delay while waiting for the ready/busy pin in ms
821 */
822struct nand_op_waitrdy_instr {
823 unsigned int timeout_ms;
824};
825
826/**
827 * enum nand_op_instr_type - Definition of all instruction types
828 * @NAND_OP_CMD_INSTR: command instruction
829 * @NAND_OP_ADDR_INSTR: address instruction
830 * @NAND_OP_DATA_IN_INSTR: data in instruction
831 * @NAND_OP_DATA_OUT_INSTR: data out instruction
832 * @NAND_OP_WAITRDY_INSTR: wait ready instruction
833 */
834enum nand_op_instr_type {
835 NAND_OP_CMD_INSTR,
836 NAND_OP_ADDR_INSTR,
837 NAND_OP_DATA_IN_INSTR,
838 NAND_OP_DATA_OUT_INSTR,
839 NAND_OP_WAITRDY_INSTR,
840};
841
842/**
843 * struct nand_op_instr - Instruction object
844 * @type: the instruction type
845 * @cmd/@addr/@data/@waitrdy: extra data associated to the instruction.
846 * You'll have to use the appropriate element
847 * depending on @type
848 * @delay_ns: delay the controller should apply after the instruction has been
849 * issued on the bus. Most modern controllers have internal timings
850 * control logic, and in this case, the controller driver can ignore
851 * this field.
852 */
853struct nand_op_instr {
854 enum nand_op_instr_type type;
855 union {
856 struct nand_op_cmd_instr cmd;
857 struct nand_op_addr_instr addr;
858 struct nand_op_data_instr data;
859 struct nand_op_waitrdy_instr waitrdy;
860 } ctx;
861 unsigned int delay_ns;
862};
863
864/*
865 * Special handling must be done for the WAITRDY timeout parameter as it usually
866 * is either tPROG (after a prog), tR (before a read), tRST (during a reset) or
867 * tBERS (during an erase) which all of them are u64 values that cannot be
868 * divided by usual kernel macros and must be handled with the special
869 * DIV_ROUND_UP_ULL() macro.
870 */
871#define __DIVIDE(dividend, divisor) ({ \
872 sizeof(dividend) == sizeof(u32) ? \
873 DIV_ROUND_UP(dividend, divisor) : \
874 DIV_ROUND_UP_ULL(dividend, divisor); \
875 })
876#define PSEC_TO_NSEC(x) __DIVIDE(x, 1000)
877#define PSEC_TO_MSEC(x) __DIVIDE(x, 1000000000)
878
879#define NAND_OP_CMD(id, ns) \
880 { \
881 .type = NAND_OP_CMD_INSTR, \
882 .ctx.cmd.opcode = id, \
883 .delay_ns = ns, \
884 }
885
886#define NAND_OP_ADDR(ncycles, cycles, ns) \
887 { \
888 .type = NAND_OP_ADDR_INSTR, \
889 .ctx.addr = { \
890 .naddrs = ncycles, \
891 .addrs = cycles, \
892 }, \
893 .delay_ns = ns, \
894 }
895
896#define NAND_OP_DATA_IN(l, b, ns) \
897 { \
898 .type = NAND_OP_DATA_IN_INSTR, \
899 .ctx.data = { \
900 .len = l, \
901 .buf.in = b, \
902 .force_8bit = false, \
903 }, \
904 .delay_ns = ns, \
905 }
906
907#define NAND_OP_DATA_OUT(l, b, ns) \
908 { \
909 .type = NAND_OP_DATA_OUT_INSTR, \
910 .ctx.data = { \
911 .len = l, \
912 .buf.out = b, \
913 .force_8bit = false, \
914 }, \
915 .delay_ns = ns, \
916 }
917
918#define NAND_OP_8BIT_DATA_IN(l, b, ns) \
919 { \
920 .type = NAND_OP_DATA_IN_INSTR, \
921 .ctx.data = { \
922 .len = l, \
923 .buf.in = b, \
924 .force_8bit = true, \
925 }, \
926 .delay_ns = ns, \
927 }
928
929#define NAND_OP_8BIT_DATA_OUT(l, b, ns) \
930 { \
931 .type = NAND_OP_DATA_OUT_INSTR, \
932 .ctx.data = { \
933 .len = l, \
934 .buf.out = b, \
935 .force_8bit = true, \
936 }, \
937 .delay_ns = ns, \
938 }
939
940#define NAND_OP_WAIT_RDY(tout_ms, ns) \
941 { \
942 .type = NAND_OP_WAITRDY_INSTR, \
943 .ctx.waitrdy.timeout_ms = tout_ms, \
944 .delay_ns = ns, \
945 }
946
947/**
948 * struct nand_subop - a sub operation
949 * @instrs: array of instructions
950 * @ninstrs: length of the @instrs array
951 * @first_instr_start_off: offset to start from for the first instruction
952 * of the sub-operation
953 * @last_instr_end_off: offset to end at (excluded) for the last instruction
954 * of the sub-operation
955 *
956 * Both @first_instr_start_off and @last_instr_end_off only apply to data or
957 * address instructions.
958 *
959 * When an operation cannot be handled as is by the NAND controller, it will
960 * be split by the parser into sub-operations which will be passed to the
961 * controller driver.
962 */
963struct nand_subop {
964 const struct nand_op_instr *instrs;
965 unsigned int ninstrs;
966 unsigned int first_instr_start_off;
967 unsigned int last_instr_end_off;
968};
969
970int nand_subop_get_addr_start_off(const struct nand_subop *subop,
971 unsigned int op_id);
972int nand_subop_get_num_addr_cyc(const struct nand_subop *subop,
973 unsigned int op_id);
974int nand_subop_get_data_start_off(const struct nand_subop *subop,
975 unsigned int op_id);
976int nand_subop_get_data_len(const struct nand_subop *subop,
977 unsigned int op_id);
978
979/**
980 * struct nand_op_parser_addr_constraints - Constraints for address instructions
981 * @maxcycles: maximum number of address cycles the controller can issue in a
982 * single step
983 */
984struct nand_op_parser_addr_constraints {
985 unsigned int maxcycles;
986};
987
988/**
989 * struct nand_op_parser_data_constraints - Constraints for data instructions
990 * @maxlen: maximum data length that the controller can handle in a single step
991 */
992struct nand_op_parser_data_constraints {
993 unsigned int maxlen;
994};
995
996/**
997 * struct nand_op_parser_pattern_elem - One element of a pattern
998 * @type: the instructuction type
999 * @optional: whether this element of the pattern is optional or mandatory
1000 * @addr/@data: address or data constraint (number of cycles or data length)
1001 */
1002struct nand_op_parser_pattern_elem {
1003 enum nand_op_instr_type type;
1004 bool optional;
1005 union {
1006 struct nand_op_parser_addr_constraints addr;
1007 struct nand_op_parser_data_constraints data;
Miquel Raynalc1a72e22018-01-19 19:11:27 +01001008 } ctx;
Miquel Raynal8878b122017-11-09 14:16:45 +01001009};
1010
1011#define NAND_OP_PARSER_PAT_CMD_ELEM(_opt) \
1012 { \
1013 .type = NAND_OP_CMD_INSTR, \
1014 .optional = _opt, \
1015 }
1016
1017#define NAND_OP_PARSER_PAT_ADDR_ELEM(_opt, _maxcycles) \
1018 { \
1019 .type = NAND_OP_ADDR_INSTR, \
1020 .optional = _opt, \
Miquel Raynalc1a72e22018-01-19 19:11:27 +01001021 .ctx.addr.maxcycles = _maxcycles, \
Miquel Raynal8878b122017-11-09 14:16:45 +01001022 }
1023
1024#define NAND_OP_PARSER_PAT_DATA_IN_ELEM(_opt, _maxlen) \
1025 { \
1026 .type = NAND_OP_DATA_IN_INSTR, \
1027 .optional = _opt, \
Miquel Raynalc1a72e22018-01-19 19:11:27 +01001028 .ctx.data.maxlen = _maxlen, \
Miquel Raynal8878b122017-11-09 14:16:45 +01001029 }
1030
1031#define NAND_OP_PARSER_PAT_DATA_OUT_ELEM(_opt, _maxlen) \
1032 { \
1033 .type = NAND_OP_DATA_OUT_INSTR, \
1034 .optional = _opt, \
Miquel Raynalc1a72e22018-01-19 19:11:27 +01001035 .ctx.data.maxlen = _maxlen, \
Miquel Raynal8878b122017-11-09 14:16:45 +01001036 }
1037
1038#define NAND_OP_PARSER_PAT_WAITRDY_ELEM(_opt) \
1039 { \
1040 .type = NAND_OP_WAITRDY_INSTR, \
1041 .optional = _opt, \
1042 }
1043
1044/**
1045 * struct nand_op_parser_pattern - NAND sub-operation pattern descriptor
1046 * @elems: array of pattern elements
1047 * @nelems: number of pattern elements in @elems array
1048 * @exec: the function that will issue a sub-operation
1049 *
1050 * A pattern is a list of elements, each element reprensenting one instruction
1051 * with its constraints. The pattern itself is used by the core to match NAND
1052 * chip operation with NAND controller operations.
1053 * Once a match between a NAND controller operation pattern and a NAND chip
1054 * operation (or a sub-set of a NAND operation) is found, the pattern ->exec()
1055 * hook is called so that the controller driver can issue the operation on the
1056 * bus.
1057 *
1058 * Controller drivers should declare as many patterns as they support and pass
1059 * this list of patterns (created with the help of the following macro) to
1060 * the nand_op_parser_exec_op() helper.
1061 */
1062struct nand_op_parser_pattern {
1063 const struct nand_op_parser_pattern_elem *elems;
1064 unsigned int nelems;
1065 int (*exec)(struct nand_chip *chip, const struct nand_subop *subop);
1066};
1067
1068#define NAND_OP_PARSER_PATTERN(_exec, ...) \
1069 { \
1070 .exec = _exec, \
1071 .elems = (struct nand_op_parser_pattern_elem[]) { __VA_ARGS__ }, \
1072 .nelems = sizeof((struct nand_op_parser_pattern_elem[]) { __VA_ARGS__ }) / \
1073 sizeof(struct nand_op_parser_pattern_elem), \
1074 }
1075
1076/**
1077 * struct nand_op_parser - NAND controller operation parser descriptor
1078 * @patterns: array of supported patterns
1079 * @npatterns: length of the @patterns array
1080 *
1081 * The parser descriptor is just an array of supported patterns which will be
1082 * iterated by nand_op_parser_exec_op() everytime it tries to execute an
1083 * NAND operation (or tries to determine if a specific operation is supported).
1084 *
1085 * It is worth mentioning that patterns will be tested in their declaration
1086 * order, and the first match will be taken, so it's important to order patterns
1087 * appropriately so that simple/inefficient patterns are placed at the end of
1088 * the list. Usually, this is where you put single instruction patterns.
1089 */
1090struct nand_op_parser {
1091 const struct nand_op_parser_pattern *patterns;
1092 unsigned int npatterns;
1093};
1094
1095#define NAND_OP_PARSER(...) \
1096 { \
1097 .patterns = (struct nand_op_parser_pattern[]) { __VA_ARGS__ }, \
1098 .npatterns = sizeof((struct nand_op_parser_pattern[]) { __VA_ARGS__ }) / \
1099 sizeof(struct nand_op_parser_pattern), \
1100 }
1101
1102/**
1103 * struct nand_operation - NAND operation descriptor
1104 * @instrs: array of instructions to execute
1105 * @ninstrs: length of the @instrs array
1106 *
1107 * The actual operation structure that will be passed to chip->exec_op().
1108 */
1109struct nand_operation {
1110 const struct nand_op_instr *instrs;
1111 unsigned int ninstrs;
1112};
1113
1114#define NAND_OPERATION(_instrs) \
1115 { \
1116 .instrs = _instrs, \
1117 .ninstrs = ARRAY_SIZE(_instrs), \
1118 }
1119
1120int nand_op_parser_exec_op(struct nand_chip *chip,
1121 const struct nand_op_parser *parser,
1122 const struct nand_operation *op, bool check_only);
1123
1124/**
Linus Torvalds1da177e2005-04-16 15:20:36 -07001125 * struct nand_chip - NAND Private Flash Chip Data
Boris BREZILLONed4f85c2015-12-01 12:03:06 +01001126 * @mtd: MTD device registered to the MTD framework
Sebastian Andrzej Siewiora0491fc2010-10-05 12:41:01 +02001127 * @IO_ADDR_R: [BOARDSPECIFIC] address to read the 8 I/O lines of the
1128 * flash device
1129 * @IO_ADDR_W: [BOARDSPECIFIC] address to write the 8 I/O lines of the
1130 * flash device.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001131 * @read_byte: [REPLACEABLE] read one byte from the chip
Linus Torvalds1da177e2005-04-16 15:20:36 -07001132 * @read_word: [REPLACEABLE] read one word from the chip
Uwe Kleine-König05f78352013-12-05 22:22:04 +01001133 * @write_byte: [REPLACEABLE] write a single byte to the chip on the
1134 * low 8 I/O lines
Linus Torvalds1da177e2005-04-16 15:20:36 -07001135 * @write_buf: [REPLACEABLE] write data from the buffer to the chip
1136 * @read_buf: [REPLACEABLE] read data from the chip into the buffer
Linus Torvalds1da177e2005-04-16 15:20:36 -07001137 * @select_chip: [REPLACEABLE] select chip nr
Brian Norrisce157512013-04-11 01:34:59 -07001138 * @block_bad: [REPLACEABLE] check if a block is bad, using OOB markers
1139 * @block_markbad: [REPLACEABLE] mark a block bad
Lucas De Marchi25985ed2011-03-30 22:57:33 -03001140 * @cmd_ctrl: [BOARDSPECIFIC] hardwarespecific function for controlling
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +02001141 * ALE/CLE/nCE. Also used to write command and address
Brian Norris7854d3f2011-06-23 14:12:08 -07001142 * @dev_ready: [BOARDSPECIFIC] hardwarespecific function for accessing
Sebastian Andrzej Siewiora0491fc2010-10-05 12:41:01 +02001143 * device ready/busy line. If set to NULL no access to
1144 * ready/busy is available and the ready/busy information
1145 * is read from the chip status register.
1146 * @cmdfunc: [REPLACEABLE] hardwarespecific function for writing
1147 * commands to the chip.
1148 * @waitfunc: [REPLACEABLE] hardwarespecific function for wait on
1149 * ready.
Miquel Raynal8878b122017-11-09 14:16:45 +01001150 * @exec_op: controller specific method to execute NAND operations.
1151 * This method replaces ->cmdfunc(),
1152 * ->{read,write}_{buf,byte,word}(), ->dev_ready() and
1153 * ->waifunc().
Brian Norrisba84fb52014-01-03 15:13:33 -08001154 * @setup_read_retry: [FLASHSPECIFIC] flash (vendor) specific function for
1155 * setting the read-retry mode. Mostly needed for MLC NAND.
Brian Norris7854d3f2011-06-23 14:12:08 -07001156 * @ecc: [BOARDSPECIFIC] ECC control structure
Masahiro Yamada477544c2017-03-30 17:15:05 +09001157 * @buf_align: minimum buffer alignment required by a platform
Randy Dunlap844d3b42006-06-28 21:48:27 -07001158 * @hwcontrol: platform-specific hardware control structure
Brian Norris49c50b92014-05-06 16:02:19 -07001159 * @erase: [REPLACEABLE] erase function
Linus Torvalds1da177e2005-04-16 15:20:36 -07001160 * @scan_bbt: [REPLACEABLE] function to scan bad block table
Lucas De Marchi25985ed2011-03-30 22:57:33 -03001161 * @chip_delay: [BOARDSPECIFIC] chip dependent delay for transferring
Sebastian Andrzej Siewiora0491fc2010-10-05 12:41:01 +02001162 * data from array to read regs (tR).
Thomas Gleixner2c0a2be2006-05-23 11:50:56 +02001163 * @state: [INTERN] the current state of the NAND device
Brian Norrise9195ed2011-08-30 18:45:43 -07001164 * @oob_poi: "poison value buffer," used for laying out OOB data
1165 * before writing
Sebastian Andrzej Siewiora0491fc2010-10-05 12:41:01 +02001166 * @page_shift: [INTERN] number of address bits in a page (column
1167 * address bits).
Linus Torvalds1da177e2005-04-16 15:20:36 -07001168 * @phys_erase_shift: [INTERN] number of address bits in a physical eraseblock
1169 * @bbt_erase_shift: [INTERN] number of address bits in a bbt entry
1170 * @chip_shift: [INTERN] number of address bits in one chip
Sebastian Andrzej Siewiora0491fc2010-10-05 12:41:01 +02001171 * @options: [BOARDSPECIFIC] various chip options. They can partly
1172 * be set to inform nand_scan about special functionality.
1173 * See the defines for further explanation.
Brian Norris5fb15492011-05-31 16:31:21 -07001174 * @bbt_options: [INTERN] bad block specific options. All options used
1175 * here must come from bbm.h. By default, these options
1176 * will be copied to the appropriate nand_bbt_descr's.
Sebastian Andrzej Siewiora0491fc2010-10-05 12:41:01 +02001177 * @badblockpos: [INTERN] position of the bad block marker in the oob
1178 * area.
Brian Norris661a0832012-01-13 18:11:50 -08001179 * @badblockbits: [INTERN] minimum number of set bits in a good block's
1180 * bad block marker position; i.e., BBM == 11110111b is
1181 * not bad when badblockbits == 7
Huang Shijie7db906b2013-09-25 14:58:11 +08001182 * @bits_per_cell: [INTERN] number of bits per cell. i.e., 1 means SLC.
Huang Shijie4cfeca22013-05-17 11:17:25 +08001183 * @ecc_strength_ds: [INTERN] ECC correctability from the datasheet.
1184 * Minimum amount of bit errors per @ecc_step_ds guaranteed
1185 * to be correctable. If unknown, set to zero.
1186 * @ecc_step_ds: [INTERN] ECC step required by the @ecc_strength_ds,
Mauro Carvalho Chehabb6f6c292017-05-13 07:40:36 -03001187 * also from the datasheet. It is the recommended ECC step
Huang Shijie4cfeca22013-05-17 11:17:25 +08001188 * size, if known; if unknown, set to zero.
Boris BREZILLON57a94e22014-09-22 20:11:50 +02001189 * @onfi_timing_mode_default: [INTERN] default ONFI timing mode. This field is
Boris Brezillond8e725d2016-09-15 10:32:50 +02001190 * set to the actually used ONFI mode if the chip is
1191 * ONFI compliant or deduced from the datasheet if
1192 * the NAND chip is not ONFI compliant.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001193 * @numchips: [INTERN] number of physical chips
1194 * @chipsize: [INTERN] the size of one chip for multichip arrays
1195 * @pagemask: [INTERN] page number mask = number of (pages / chip) - 1
Masahiro Yamadac0313b92017-12-05 17:47:16 +09001196 * @data_buf: [INTERN] buffer for data, size is (page size + oobsize).
Sebastian Andrzej Siewiora0491fc2010-10-05 12:41:01 +02001197 * @pagebuf: [INTERN] holds the pagenumber which is currently in
1198 * data_buf.
Mike Dunnedbc45402012-04-25 12:06:11 -07001199 * @pagebuf_bitflips: [INTERN] holds the bitflip count for the page which is
1200 * currently in data_buf.
Thomas Gleixner29072b92006-09-28 15:38:36 +02001201 * @subpagesize: [INTERN] holds the subpagesize
Boris Brezillon7f501f02016-05-24 19:20:05 +02001202 * @id: [INTERN] holds NAND ID
Huang Shijied94abba2014-02-21 13:39:38 +08001203 * @jedec_version: [INTERN] holds the chip JEDEC version (BCD encoded),
1204 * non 0 if JEDEC supported.
Sebastian Andrzej Siewiora0491fc2010-10-05 12:41:01 +02001205 * @onfi_params: [INTERN] holds the ONFI page parameter when ONFI is
1206 * supported, 0 otherwise.
Huang Shijied94abba2014-02-21 13:39:38 +08001207 * @jedec_params: [INTERN] holds the JEDEC parameter page when JEDEC is
1208 * supported, 0 otherwise.
Miquel Raynalf4531b22018-03-19 14:47:26 +01001209 * @parameters: [INTERN] holds generic parameters under an easily
1210 * readable form.
Zach Brownceb374e2017-01-10 13:30:19 -06001211 * @max_bb_per_die: [INTERN] the max number of bad blocks each die of a
1212 * this nand device will encounter their life times.
1213 * @blocks_per_die: [INTERN] The number of PEBs in a die
Randy Dunlap61babe92016-11-21 18:32:08 -08001214 * @data_interface: [INTERN] NAND interface timing information
Brian Norrisba84fb52014-01-03 15:13:33 -08001215 * @read_retries: [INTERN] the number of read retry modes supported
Miquel Raynalb9587582018-03-19 14:47:19 +01001216 * @set_features: [REPLACEABLE] set the NAND chip features
1217 * @get_features: [REPLACEABLE] get the NAND chip features
Boris Brezillon104e4422017-03-16 09:35:58 +01001218 * @setup_data_interface: [OPTIONAL] setup the data interface and timing. If
1219 * chipnr is set to %NAND_DATA_IFACE_CHECK_ONLY this
1220 * means the configuration should not be applied but
1221 * only checked.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001222 * @bbt: [INTERN] bad block table pointer
Sebastian Andrzej Siewiora0491fc2010-10-05 12:41:01 +02001223 * @bbt_td: [REPLACEABLE] bad block table descriptor for flash
1224 * lookup.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001225 * @bbt_md: [REPLACEABLE] bad block table mirror descriptor
Sebastian Andrzej Siewiora0491fc2010-10-05 12:41:01 +02001226 * @badblock_pattern: [REPLACEABLE] bad block scan pattern used for initial
1227 * bad block scan.
1228 * @controller: [REPLACEABLE] a pointer to a hardware controller
Brian Norris7854d3f2011-06-23 14:12:08 -07001229 * structure which is shared among multiple independent
Sebastian Andrzej Siewiora0491fc2010-10-05 12:41:01 +02001230 * devices.
Brian Norris32c8db82011-08-23 17:17:35 -07001231 * @priv: [OPTIONAL] pointer to private chip data
Boris Brezillonabbe26d2016-06-08 09:32:55 +02001232 * @manufacturer: [INTERN] Contains manufacturer information
Linus Torvalds1da177e2005-04-16 15:20:36 -07001233 */
Thomas Gleixner61ecfa82005-11-07 11:15:31 +00001234
Linus Torvalds1da177e2005-04-16 15:20:36 -07001235struct nand_chip {
Boris BREZILLONed4f85c2015-12-01 12:03:06 +01001236 struct mtd_info mtd;
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +02001237 void __iomem *IO_ADDR_R;
1238 void __iomem *IO_ADDR_W;
Thomas Gleixner61ecfa82005-11-07 11:15:31 +00001239
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +02001240 uint8_t (*read_byte)(struct mtd_info *mtd);
1241 u16 (*read_word)(struct mtd_info *mtd);
Uwe Kleine-König05f78352013-12-05 22:22:04 +01001242 void (*write_byte)(struct mtd_info *mtd, uint8_t byte);
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +02001243 void (*write_buf)(struct mtd_info *mtd, const uint8_t *buf, int len);
1244 void (*read_buf)(struct mtd_info *mtd, uint8_t *buf, int len);
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +02001245 void (*select_chip)(struct mtd_info *mtd, int chip);
Archit Taneja9f3e0422016-02-03 14:29:49 +05301246 int (*block_bad)(struct mtd_info *mtd, loff_t ofs);
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +02001247 int (*block_markbad)(struct mtd_info *mtd, loff_t ofs);
1248 void (*cmd_ctrl)(struct mtd_info *mtd, int dat, unsigned int ctrl);
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +02001249 int (*dev_ready)(struct mtd_info *mtd);
1250 void (*cmdfunc)(struct mtd_info *mtd, unsigned command, int column,
1251 int page_addr);
1252 int(*waitfunc)(struct mtd_info *mtd, struct nand_chip *this);
Miquel Raynal8878b122017-11-09 14:16:45 +01001253 int (*exec_op)(struct nand_chip *chip,
1254 const struct nand_operation *op,
1255 bool check_only);
Brian Norris49c50b92014-05-06 16:02:19 -07001256 int (*erase)(struct mtd_info *mtd, int page);
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +02001257 int (*scan_bbt)(struct mtd_info *mtd);
Miquel Raynalb9587582018-03-19 14:47:19 +01001258 int (*set_features)(struct mtd_info *mtd, struct nand_chip *chip,
1259 int feature_addr, uint8_t *subfeature_para);
1260 int (*get_features)(struct mtd_info *mtd, struct nand_chip *chip,
1261 int feature_addr, uint8_t *subfeature_para);
Brian Norrisba84fb52014-01-03 15:13:33 -08001262 int (*setup_read_retry)(struct mtd_info *mtd, int retry_mode);
Boris Brezillon104e4422017-03-16 09:35:58 +01001263 int (*setup_data_interface)(struct mtd_info *mtd, int chipnr,
1264 const struct nand_data_interface *conf);
Boris Brezillond8e725d2016-09-15 10:32:50 +02001265
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +02001266 int chip_delay;
1267 unsigned int options;
Brian Norris5fb15492011-05-31 16:31:21 -07001268 unsigned int bbt_options;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02001269
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +02001270 int page_shift;
1271 int phys_erase_shift;
1272 int bbt_erase_shift;
1273 int chip_shift;
1274 int numchips;
1275 uint64_t chipsize;
1276 int pagemask;
Masahiro Yamadac0313b92017-12-05 17:47:16 +09001277 u8 *data_buf;
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +02001278 int pagebuf;
Mike Dunnedbc45402012-04-25 12:06:11 -07001279 unsigned int pagebuf_bitflips;
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +02001280 int subpagesize;
Huang Shijie7db906b2013-09-25 14:58:11 +08001281 uint8_t bits_per_cell;
Huang Shijie4cfeca22013-05-17 11:17:25 +08001282 uint16_t ecc_strength_ds;
1283 uint16_t ecc_step_ds;
Boris BREZILLON57a94e22014-09-22 20:11:50 +02001284 int onfi_timing_mode_default;
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +02001285 int badblockpos;
1286 int badblockbits;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02001287
Boris Brezillon7f501f02016-05-24 19:20:05 +02001288 struct nand_id id;
Huang Shijied94abba2014-02-21 13:39:38 +08001289 int jedec_version;
1290 union {
1291 struct nand_onfi_params onfi_params;
1292 struct nand_jedec_params jedec_params;
1293 };
Miquel Raynalf4531b22018-03-19 14:47:26 +01001294 struct nand_parameters parameters;
Zach Brownceb374e2017-01-10 13:30:19 -06001295 u16 max_bb_per_die;
1296 u32 blocks_per_die;
Florian Fainellid1e1f4e2010-08-30 18:32:24 +02001297
Miquel Raynal17fa8042017-11-30 18:01:31 +01001298 struct nand_data_interface data_interface;
Boris Brezillond8e725d2016-09-15 10:32:50 +02001299
Brian Norrisba84fb52014-01-03 15:13:33 -08001300 int read_retries;
1301
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +02001302 flstate_t state;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02001303
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +02001304 uint8_t *oob_poi;
1305 struct nand_hw_control *controller;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02001306
1307 struct nand_ecc_ctrl ecc;
Masahiro Yamada477544c2017-03-30 17:15:05 +09001308 unsigned long buf_align;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02001309 struct nand_hw_control hwcontrol;
1310
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +02001311 uint8_t *bbt;
1312 struct nand_bbt_descr *bbt_td;
1313 struct nand_bbt_descr *bbt_md;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02001314
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +02001315 struct nand_bbt_descr *badblock_pattern;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02001316
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +02001317 void *priv;
Boris Brezillonabbe26d2016-06-08 09:32:55 +02001318
1319 struct {
1320 const struct nand_manufacturer *desc;
1321 void *priv;
1322 } manufacturer;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001323};
1324
Miquel Raynal8878b122017-11-09 14:16:45 +01001325static inline int nand_exec_op(struct nand_chip *chip,
1326 const struct nand_operation *op)
1327{
1328 if (!chip->exec_op)
1329 return -ENOTSUPP;
1330
1331 return chip->exec_op(chip, op, false);
1332}
1333
Boris Brezillon41b207a2016-02-03 19:06:15 +01001334extern const struct mtd_ooblayout_ops nand_ooblayout_sp_ops;
1335extern const struct mtd_ooblayout_ops nand_ooblayout_lp_ops;
1336
Brian Norris28b8b26b2015-10-30 20:33:20 -07001337static inline void nand_set_flash_node(struct nand_chip *chip,
1338 struct device_node *np)
1339{
Boris BREZILLON29574ed2015-12-10 09:00:38 +01001340 mtd_set_of_node(&chip->mtd, np);
Brian Norris28b8b26b2015-10-30 20:33:20 -07001341}
1342
1343static inline struct device_node *nand_get_flash_node(struct nand_chip *chip)
1344{
Boris BREZILLON29574ed2015-12-10 09:00:38 +01001345 return mtd_get_of_node(&chip->mtd);
Brian Norris28b8b26b2015-10-30 20:33:20 -07001346}
1347
Boris BREZILLON9eba47d2015-11-16 14:37:35 +01001348static inline struct nand_chip *mtd_to_nand(struct mtd_info *mtd)
1349{
Boris BREZILLON2d3b77b2015-12-10 09:00:33 +01001350 return container_of(mtd, struct nand_chip, mtd);
Boris BREZILLON9eba47d2015-11-16 14:37:35 +01001351}
1352
Boris BREZILLONffd014f2015-12-01 12:03:07 +01001353static inline struct mtd_info *nand_to_mtd(struct nand_chip *chip)
1354{
1355 return &chip->mtd;
1356}
1357
Boris BREZILLONd39ddbd2015-12-10 09:00:39 +01001358static inline void *nand_get_controller_data(struct nand_chip *chip)
1359{
1360 return chip->priv;
1361}
1362
1363static inline void nand_set_controller_data(struct nand_chip *chip, void *priv)
1364{
1365 chip->priv = priv;
1366}
1367
Boris Brezillonabbe26d2016-06-08 09:32:55 +02001368static inline void nand_set_manufacturer_data(struct nand_chip *chip,
1369 void *priv)
1370{
1371 chip->manufacturer.priv = priv;
1372}
1373
1374static inline void *nand_get_manufacturer_data(struct nand_chip *chip)
1375{
1376 return chip->manufacturer.priv;
1377}
1378
Linus Torvalds1da177e2005-04-16 15:20:36 -07001379/*
1380 * NAND Flash Manufacturer ID Codes
1381 */
1382#define NAND_MFR_TOSHIBA 0x98
Rafał Miłecki1c7fe6b2016-06-09 20:10:11 +02001383#define NAND_MFR_ESMT 0xc8
Linus Torvalds1da177e2005-04-16 15:20:36 -07001384#define NAND_MFR_SAMSUNG 0xec
1385#define NAND_MFR_FUJITSU 0x04
1386#define NAND_MFR_NATIONAL 0x8f
1387#define NAND_MFR_RENESAS 0x07
1388#define NAND_MFR_STMICRO 0x20
Thomas Gleixner2c0a2be2006-05-23 11:50:56 +02001389#define NAND_MFR_HYNIX 0xad
sshahrom@micron.com8c60e542007-03-21 18:48:02 -07001390#define NAND_MFR_MICRON 0x2c
Steven J. Hill30eb0db2007-07-18 23:29:46 -05001391#define NAND_MFR_AMD 0x01
Brian Norrisc1257b42011-11-02 13:34:42 -07001392#define NAND_MFR_MACRONIX 0xc2
Brian Norrisb1ccfab2012-05-22 07:30:47 -07001393#define NAND_MFR_EON 0x92
Huang Shijie3f97c6f2013-12-26 15:37:45 +08001394#define NAND_MFR_SANDISK 0x45
Huang Shijie4968a412014-01-03 16:50:39 +08001395#define NAND_MFR_INTEL 0x89
Brian Norris641519c2014-11-04 11:32:45 -08001396#define NAND_MFR_ATO 0x9b
Andrey Jr. Melnikova4077ce2016-12-08 19:57:08 +03001397#define NAND_MFR_WINBOND 0xef
Linus Torvalds1da177e2005-04-16 15:20:36 -07001398
Artem Bityutskiy53552d22013-03-14 09:57:23 +02001399
Artem Bityutskiy8dbfae12013-03-04 15:39:18 +02001400/*
1401 * A helper for defining older NAND chips where the second ID byte fully
1402 * defined the chip, including the geometry (chip size, eraseblock size, page
Artem Bityutskiy5bfa9b72013-03-19 10:29:26 +02001403 * size). All these chips have 512 bytes NAND page size.
Artem Bityutskiy8dbfae12013-03-04 15:39:18 +02001404 */
Artem Bityutskiy5bfa9b72013-03-19 10:29:26 +02001405#define LEGACY_ID_NAND(nm, devid, chipsz, erasesz, opts) \
1406 { .name = (nm), {{ .dev_id = (devid) }}, .pagesize = 512, \
1407 .chipsize = (chipsz), .erasesize = (erasesz), .options = (opts) }
Artem Bityutskiy8dbfae12013-03-04 15:39:18 +02001408
1409/*
1410 * A helper for defining newer chips which report their page size and
1411 * eraseblock size via the extended ID bytes.
1412 *
1413 * The real difference between LEGACY_ID_NAND and EXTENDED_ID_NAND is that with
1414 * EXTENDED_ID_NAND, manufacturers overloaded the same device ID so that the
1415 * device ID now only represented a particular total chip size (and voltage,
1416 * buswidth), and the page size, eraseblock size, and OOB size could vary while
1417 * using the same device ID.
1418 */
Artem Bityutskiy8e12b472013-03-04 16:26:56 +02001419#define EXTENDED_ID_NAND(nm, devid, chipsz, opts) \
1420 { .name = (nm), {{ .dev_id = (devid) }}, .chipsize = (chipsz), \
Artem Bityutskiy8dbfae12013-03-04 15:39:18 +02001421 .options = (opts) }
1422
Huang Shijie2dc0bdd2013-05-17 11:17:31 +08001423#define NAND_ECC_INFO(_strength, _step) \
1424 { .strength_ds = (_strength), .step_ds = (_step) }
1425#define NAND_ECC_STRENGTH(type) ((type)->ecc.strength_ds)
1426#define NAND_ECC_STEP(type) ((type)->ecc.step_ds)
1427
Linus Torvalds1da177e2005-04-16 15:20:36 -07001428/**
1429 * struct nand_flash_dev - NAND Flash Device ID Structure
Artem Bityutskiy68aa352de2013-03-04 16:05:00 +02001430 * @name: a human-readable name of the NAND chip
1431 * @dev_id: the device ID (the second byte of the full chip ID array)
Artem Bityutskiy8e12b472013-03-04 16:26:56 +02001432 * @mfr_id: manufecturer ID part of the full chip ID array (refers the same
1433 * memory address as @id[0])
1434 * @dev_id: device ID part of the full chip ID array (refers the same memory
1435 * address as @id[1])
1436 * @id: full device ID array
Artem Bityutskiy68aa352de2013-03-04 16:05:00 +02001437 * @pagesize: size of the NAND page in bytes; if 0, then the real page size (as
1438 * well as the eraseblock size) is determined from the extended NAND
1439 * chip ID array)
Artem Bityutskiy68aa352de2013-03-04 16:05:00 +02001440 * @chipsize: total chip size in MiB
Artem Bityutskiyecb42fe2013-03-13 13:45:00 +02001441 * @erasesize: eraseblock size in bytes (determined from the extended ID if 0)
Artem Bityutskiy68aa352de2013-03-04 16:05:00 +02001442 * @options: stores various chip bit options
Huang Shijief22d5f62013-03-15 11:00:59 +08001443 * @id_len: The valid length of the @id.
1444 * @oobsize: OOB size
Randy Dunlap7b7d8982014-07-27 14:31:53 -07001445 * @ecc: ECC correctability and step information from the datasheet.
Huang Shijie2dc0bdd2013-05-17 11:17:31 +08001446 * @ecc.strength_ds: The ECC correctability from the datasheet, same as the
1447 * @ecc_strength_ds in nand_chip{}.
1448 * @ecc.step_ds: The ECC step required by the @ecc.strength_ds, same as the
1449 * @ecc_step_ds in nand_chip{}, also from the datasheet.
1450 * For example, the "4bit ECC for each 512Byte" can be set with
1451 * NAND_ECC_INFO(4, 512).
Boris BREZILLON57a94e22014-09-22 20:11:50 +02001452 * @onfi_timing_mode_default: the default ONFI timing mode entered after a NAND
1453 * reset. Should be deduced from timings described
1454 * in the datasheet.
1455 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07001456 */
1457struct nand_flash_dev {
1458 char *name;
Artem Bityutskiy8e12b472013-03-04 16:26:56 +02001459 union {
1460 struct {
1461 uint8_t mfr_id;
1462 uint8_t dev_id;
1463 };
Artem Bityutskiy53552d22013-03-14 09:57:23 +02001464 uint8_t id[NAND_MAX_ID_LEN];
Artem Bityutskiy8e12b472013-03-04 16:26:56 +02001465 };
Artem Bityutskiyecb42fe2013-03-13 13:45:00 +02001466 unsigned int pagesize;
1467 unsigned int chipsize;
1468 unsigned int erasesize;
1469 unsigned int options;
Huang Shijief22d5f62013-03-15 11:00:59 +08001470 uint16_t id_len;
1471 uint16_t oobsize;
Huang Shijie2dc0bdd2013-05-17 11:17:31 +08001472 struct {
1473 uint16_t strength_ds;
1474 uint16_t step_ds;
1475 } ecc;
Boris BREZILLON57a94e22014-09-22 20:11:50 +02001476 int onfi_timing_mode_default;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001477};
1478
1479/**
Boris Brezillon8cfb9ab2017-01-07 15:15:57 +01001480 * struct nand_manufacturer - NAND Flash Manufacturer structure
Linus Torvalds1da177e2005-04-16 15:20:36 -07001481 * @name: Manufacturer name
Thomas Gleixner2c0a2be2006-05-23 11:50:56 +02001482 * @id: manufacturer ID code of device.
Boris Brezillonabbe26d2016-06-08 09:32:55 +02001483 * @ops: manufacturer operations
Linus Torvalds1da177e2005-04-16 15:20:36 -07001484*/
Boris Brezillon8cfb9ab2017-01-07 15:15:57 +01001485struct nand_manufacturer {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001486 int id;
Sebastian Andrzej Siewiora0491fc2010-10-05 12:41:01 +02001487 char *name;
Boris Brezillonabbe26d2016-06-08 09:32:55 +02001488 const struct nand_manufacturer_ops *ops;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001489};
1490
Boris Brezillonbcc678c2017-01-07 15:48:25 +01001491const struct nand_manufacturer *nand_get_manufacturer(u8 id);
1492
1493static inline const char *
1494nand_manufacturer_name(const struct nand_manufacturer *manufacturer)
1495{
1496 return manufacturer ? manufacturer->name : "Unknown";
1497}
1498
Linus Torvalds1da177e2005-04-16 15:20:36 -07001499extern struct nand_flash_dev nand_flash_ids[];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001500
Boris Brezillon9b2d61f2016-06-08 10:34:57 +02001501extern const struct nand_manufacturer_ops toshiba_nand_manuf_ops;
Boris Brezillonc51d0ac2016-06-08 10:22:19 +02001502extern const struct nand_manufacturer_ops samsung_nand_manuf_ops;
Boris Brezillon01389b62016-06-08 10:30:18 +02001503extern const struct nand_manufacturer_ops hynix_nand_manuf_ops;
Boris Brezillon10d4e752016-06-08 10:38:57 +02001504extern const struct nand_manufacturer_ops micron_nand_manuf_ops;
Boris Brezillon229204d2016-06-08 10:42:23 +02001505extern const struct nand_manufacturer_ops amd_nand_manuf_ops;
Boris Brezillon3b5206f2016-06-08 10:43:26 +02001506extern const struct nand_manufacturer_ops macronix_nand_manuf_ops;
Boris Brezillonc51d0ac2016-06-08 10:22:19 +02001507
Sascha Hauer79022592016-09-07 14:21:42 +02001508int nand_default_bbt(struct mtd_info *mtd);
1509int nand_markbad_bbt(struct mtd_info *mtd, loff_t offs);
1510int nand_isreserved_bbt(struct mtd_info *mtd, loff_t offs);
1511int nand_isbad_bbt(struct mtd_info *mtd, loff_t offs, int allowbbt);
1512int nand_erase_nand(struct mtd_info *mtd, struct erase_info *instr,
1513 int allowbbt);
1514int nand_do_read(struct mtd_info *mtd, loff_t from, size_t len,
1515 size_t *retlen, uint8_t *buf);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001516
Thomas Gleixner41796c22006-05-23 11:38:59 +02001517/**
1518 * struct platform_nand_chip - chip level device structure
Thomas Gleixner41796c22006-05-23 11:38:59 +02001519 * @nr_chips: max. number of chips to scan for
Randy Dunlap844d3b42006-06-28 21:48:27 -07001520 * @chip_offset: chip number offset
Thomas Gleixner8be834f2006-05-27 20:05:26 +02001521 * @nr_partitions: number of partitions pointed to by partitions (or zero)
Thomas Gleixner41796c22006-05-23 11:38:59 +02001522 * @partitions: mtd partition list
1523 * @chip_delay: R/B delay value in us
1524 * @options: Option flags, e.g. 16bit buswidth
Brian Norrisa40f7342011-05-31 16:31:22 -07001525 * @bbt_options: BBT option flags, e.g. NAND_BBT_USE_FLASH
Vitaly Wool972edcb2007-05-06 18:46:57 +04001526 * @part_probe_types: NULL-terminated array of probe types
Thomas Gleixner41796c22006-05-23 11:38:59 +02001527 */
1528struct platform_nand_chip {
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +02001529 int nr_chips;
1530 int chip_offset;
1531 int nr_partitions;
1532 struct mtd_partition *partitions;
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +02001533 int chip_delay;
1534 unsigned int options;
Brian Norrisa40f7342011-05-31 16:31:22 -07001535 unsigned int bbt_options;
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +02001536 const char **part_probe_types;
Thomas Gleixner41796c22006-05-23 11:38:59 +02001537};
1538
H Hartley Sweetenbf95efd2009-05-12 13:46:58 -07001539/* Keep gcc happy */
1540struct platform_device;
1541
Thomas Gleixner41796c22006-05-23 11:38:59 +02001542/**
1543 * struct platform_nand_ctrl - controller level device structure
H Hartley Sweetenbf95efd2009-05-12 13:46:58 -07001544 * @probe: platform specific function to probe/setup hardware
1545 * @remove: platform specific function to remove/teardown hardware
Thomas Gleixner41796c22006-05-23 11:38:59 +02001546 * @hwcontrol: platform specific hardware control structure
1547 * @dev_ready: platform specific function to read ready/busy pin
1548 * @select_chip: platform specific chip select function
Vitaly Wool972edcb2007-05-06 18:46:57 +04001549 * @cmd_ctrl: platform specific function for controlling
1550 * ALE/CLE/nCE. Also used to write command and address
Alexander Clouterd6fed9e2009-05-11 19:28:01 +01001551 * @write_buf: platform specific function for write buffer
1552 * @read_buf: platform specific function for read buffer
Randy Dunlap25806d32012-08-18 17:41:35 -07001553 * @read_byte: platform specific function to read one byte from chip
Randy Dunlap844d3b42006-06-28 21:48:27 -07001554 * @priv: private data to transport driver specific settings
Thomas Gleixner41796c22006-05-23 11:38:59 +02001555 *
1556 * All fields are optional and depend on the hardware driver requirements
1557 */
1558struct platform_nand_ctrl {
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +02001559 int (*probe)(struct platform_device *pdev);
1560 void (*remove)(struct platform_device *pdev);
1561 void (*hwcontrol)(struct mtd_info *mtd, int cmd);
1562 int (*dev_ready)(struct mtd_info *mtd);
1563 void (*select_chip)(struct mtd_info *mtd, int chip);
1564 void (*cmd_ctrl)(struct mtd_info *mtd, int dat, unsigned int ctrl);
1565 void (*write_buf)(struct mtd_info *mtd, const uint8_t *buf, int len);
1566 void (*read_buf)(struct mtd_info *mtd, uint8_t *buf, int len);
John Crispinb4f7aa82012-04-30 19:30:47 +02001567 unsigned char (*read_byte)(struct mtd_info *mtd);
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +02001568 void *priv;
Thomas Gleixner41796c22006-05-23 11:38:59 +02001569};
1570
Vitaly Wool972edcb2007-05-06 18:46:57 +04001571/**
1572 * struct platform_nand_data - container structure for platform-specific data
1573 * @chip: chip level chip structure
1574 * @ctrl: controller level device structure
1575 */
1576struct platform_nand_data {
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +02001577 struct platform_nand_chip chip;
1578 struct platform_nand_ctrl ctrl;
Vitaly Wool972edcb2007-05-06 18:46:57 +04001579};
1580
Huang Shijie3e701922012-09-13 14:57:53 +08001581/* return the supported asynchronous timing mode. */
1582static inline int onfi_get_async_timing_mode(struct nand_chip *chip)
1583{
Miquel Raynala97421c2018-03-19 14:47:27 +01001584 if (!chip->parameters.onfi.version)
Huang Shijie3e701922012-09-13 14:57:53 +08001585 return ONFI_TIMING_MODE_UNKNOWN;
Huang Shijie3e701922012-09-13 14:57:53 +08001586
Miquel Raynala97421c2018-03-19 14:47:27 +01001587 return chip->parameters.onfi.async_timing_mode;
Huang Shijie3e701922012-09-13 14:57:53 +08001588}
1589
Miquel Raynal17fa8042017-11-30 18:01:31 +01001590int onfi_fill_data_interface(struct nand_chip *chip,
Sascha Hauerb88730a2016-09-15 10:32:48 +02001591 enum nand_data_interface_type type,
1592 int timing_mode);
1593
Huang Shijie1d0ed692013-09-25 14:58:10 +08001594/*
1595 * Check if it is a SLC nand.
1596 * The !nand_is_slc() can be used to check the MLC/TLC nand chips.
1597 * We do not distinguish the MLC and TLC now.
1598 */
1599static inline bool nand_is_slc(struct nand_chip *chip)
1600{
Lothar Waßmann2d2a2b82017-08-29 12:17:13 +02001601 WARN(chip->bits_per_cell == 0,
1602 "chip->bits_per_cell is used uninitialized\n");
Huang Shijie7db906b2013-09-25 14:58:11 +08001603 return chip->bits_per_cell == 1;
Huang Shijie1d0ed692013-09-25 14:58:10 +08001604}
Brian Norris3dad2342014-01-29 14:08:12 -08001605
1606/**
1607 * Check if the opcode's address should be sent only on the lower 8 bits
1608 * @command: opcode to check
1609 */
1610static inline int nand_opcode_8bits(unsigned int command)
1611{
David Mosbergere34fcb02014-03-21 16:05:10 -06001612 switch (command) {
1613 case NAND_CMD_READID:
1614 case NAND_CMD_PARAM:
1615 case NAND_CMD_GET_FEATURES:
1616 case NAND_CMD_SET_FEATURES:
1617 return 1;
1618 default:
1619 break;
1620 }
1621 return 0;
Brian Norris3dad2342014-01-29 14:08:12 -08001622}
1623
Huang Shijie7852f892014-02-21 13:39:39 +08001624/* return the supported JEDEC features. */
1625static inline int jedec_feature(struct nand_chip *chip)
1626{
1627 return chip->jedec_version ? le16_to_cpu(chip->jedec_params.features)
1628 : 0;
1629}
Boris BREZILLONbb5fd0b2014-07-11 09:49:41 +02001630
Boris BREZILLON974647e2014-07-11 09:49:42 +02001631/* get timing characteristics from ONFI timing mode. */
1632const struct nand_sdr_timings *onfi_async_timing_mode_to_sdr_timings(int mode);
Boris BREZILLON730a43f2015-09-03 18:03:38 +02001633
1634int nand_check_erased_ecc_chunk(void *data, int datalen,
1635 void *ecc, int ecclen,
1636 void *extraoob, int extraooblen,
1637 int threshold);
Boris Brezillon9d02fc22015-08-26 16:08:12 +02001638
Masahiro Yamada2c8f8af2017-06-07 20:52:10 +09001639int nand_check_ecc_caps(struct nand_chip *chip,
1640 const struct nand_ecc_caps *caps, int oobavail);
1641
1642int nand_match_ecc_req(struct nand_chip *chip,
1643 const struct nand_ecc_caps *caps, int oobavail);
1644
1645int nand_maximize_ecc(struct nand_chip *chip,
1646 const struct nand_ecc_caps *caps, int oobavail);
1647
Boris Brezillon9d02fc22015-08-26 16:08:12 +02001648/* Default write_oob implementation */
1649int nand_write_oob_std(struct mtd_info *mtd, struct nand_chip *chip, int page);
1650
1651/* Default write_oob syndrome implementation */
1652int nand_write_oob_syndrome(struct mtd_info *mtd, struct nand_chip *chip,
1653 int page);
1654
1655/* Default read_oob implementation */
1656int nand_read_oob_std(struct mtd_info *mtd, struct nand_chip *chip, int page);
1657
1658/* Default read_oob syndrome implementation */
1659int nand_read_oob_syndrome(struct mtd_info *mtd, struct nand_chip *chip,
1660 int page);
Sascha Hauer2f94abf2016-09-15 10:32:45 +02001661
Miquel Raynal97baea12018-03-19 14:47:20 +01001662/* Wrapper to use in order for controllers/vendors to GET/SET FEATURES */
1663int nand_get_features(struct nand_chip *chip, int addr, u8 *subfeature_param);
1664int nand_set_features(struct nand_chip *chip, int addr, u8 *subfeature_param);
Boris Brezillon4a78cc62017-05-26 17:10:15 +02001665/* Stub used by drivers that do not support GET/SET FEATURES operations */
Miquel Raynalb9587582018-03-19 14:47:19 +01001666int nand_get_set_features_notsupp(struct mtd_info *mtd, struct nand_chip *chip,
1667 int addr, u8 *subfeature_param);
Boris Brezillon4a78cc62017-05-26 17:10:15 +02001668
Thomas Petazzonicc0f51e2017-04-29 11:06:44 +02001669/* Default read_page_raw implementation */
1670int nand_read_page_raw(struct mtd_info *mtd, struct nand_chip *chip,
1671 uint8_t *buf, int oob_required, int page);
1672
1673/* Default write_page_raw implementation */
1674int nand_write_page_raw(struct mtd_info *mtd, struct nand_chip *chip,
1675 const uint8_t *buf, int oob_required, int page);
1676
Sascha Hauer2f94abf2016-09-15 10:32:45 +02001677/* Reset and initialize a NAND device */
Boris Brezillon73f907f2016-10-24 16:46:20 +02001678int nand_reset(struct nand_chip *chip, int chipnr);
Sascha Hauer2f94abf2016-09-15 10:32:45 +02001679
Boris Brezillon97d90da2017-11-30 18:01:29 +01001680/* NAND operation helpers */
1681int nand_reset_op(struct nand_chip *chip);
1682int nand_readid_op(struct nand_chip *chip, u8 addr, void *buf,
1683 unsigned int len);
1684int nand_status_op(struct nand_chip *chip, u8 *status);
1685int nand_exit_status_op(struct nand_chip *chip);
1686int nand_erase_op(struct nand_chip *chip, unsigned int eraseblock);
1687int nand_read_page_op(struct nand_chip *chip, unsigned int page,
1688 unsigned int offset_in_page, void *buf, unsigned int len);
1689int nand_change_read_column_op(struct nand_chip *chip,
1690 unsigned int offset_in_page, void *buf,
1691 unsigned int len, bool force_8bit);
1692int nand_read_oob_op(struct nand_chip *chip, unsigned int page,
1693 unsigned int offset_in_page, void *buf, unsigned int len);
1694int nand_prog_page_begin_op(struct nand_chip *chip, unsigned int page,
1695 unsigned int offset_in_page, const void *buf,
1696 unsigned int len);
1697int nand_prog_page_end_op(struct nand_chip *chip);
1698int nand_prog_page_op(struct nand_chip *chip, unsigned int page,
1699 unsigned int offset_in_page, const void *buf,
1700 unsigned int len);
1701int nand_change_write_column_op(struct nand_chip *chip,
1702 unsigned int offset_in_page, const void *buf,
1703 unsigned int len, bool force_8bit);
1704int nand_read_data_op(struct nand_chip *chip, void *buf, unsigned int len,
1705 bool force_8bit);
1706int nand_write_data_op(struct nand_chip *chip, const void *buf,
1707 unsigned int len, bool force_8bit);
1708
Richard Weinbergerd44154f2016-09-21 11:44:41 +02001709/* Free resources held by the NAND device */
1710void nand_cleanup(struct nand_chip *chip);
1711
Boris Brezillonabbe26d2016-06-08 09:32:55 +02001712/* Default extended ID decoding function */
1713void nand_decode_ext_id(struct nand_chip *chip);
Miquel Raynal8878b122017-11-09 14:16:45 +01001714
1715/*
1716 * External helper for controller drivers that have to implement the WAITRDY
1717 * instruction and have no physical pin to check it.
1718 */
1719int nand_soft_waitrdy(struct nand_chip *chip, unsigned long timeout_ms);
1720
Boris Brezillond4092d72017-08-04 17:29:10 +02001721#endif /* __LINUX_MTD_RAWNAND_H */