blob: fbd6b29cf22ce837aa6d6d944656ff81fafc42a4 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
David Woodhousea1452a32010-08-08 20:58:20 +01002 * Copyright © 2000-2010 David Woodhouse <dwmw2@infradead.org>
3 * Steven J. Hill <sjhill@realitydiluted.com>
4 * Thomas Gleixner <tglx@linutronix.de>
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07006 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 *
Thomas Gleixner2c0a2be2006-05-23 11:50:56 +020010 * Info:
11 * Contains standard defines and IDs for NAND flash devices
Linus Torvalds1da177e2005-04-16 15:20:36 -070012 *
Thomas Gleixner2c0a2be2006-05-23 11:50:56 +020013 * Changelog:
14 * See git changelog.
Linus Torvalds1da177e2005-04-16 15:20:36 -070015 */
Boris Brezillond4092d72017-08-04 17:29:10 +020016#ifndef __LINUX_MTD_RAWNAND_H
17#define __LINUX_MTD_RAWNAND_H
Linus Torvalds1da177e2005-04-16 15:20:36 -070018
Linus Torvalds1da177e2005-04-16 15:20:36 -070019#include <linux/wait.h>
20#include <linux/spinlock.h>
21#include <linux/mtd/mtd.h>
Alessandro Rubini30631cb2009-09-20 23:28:14 +020022#include <linux/mtd/flashchip.h>
Alessandro Rubinic62d81b2009-09-20 23:28:04 +020023#include <linux/mtd/bbm.h>
Boris Brezillon1c3ab612018-07-05 12:27:29 +020024#include <linux/of.h>
Miquel Raynal789157e2018-03-19 14:47:28 +010025#include <linux/types.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070026
David Woodhouse5e81e882010-02-26 18:32:56 +000027struct nand_flash_dev;
Brian Norris5844fee2015-01-23 00:22:27 -080028
Linus Torvalds1da177e2005-04-16 15:20:36 -070029/* Scan and identify a NAND device */
Miquel Raynal256c4fc2018-04-22 18:02:30 +020030int nand_scan_with_ids(struct mtd_info *mtd, int max_chips,
31 struct nand_flash_dev *ids);
32
33static inline int nand_scan(struct mtd_info *mtd, int max_chips)
34{
35 return nand_scan_with_ids(mtd, max_chips, NULL);
36}
37
Sebastian Andrzej Siewiora0491fc2010-10-05 12:41:01 +020038/*
39 * Separate phases of nand_scan(), allowing board driver to intervene
40 * and override command or ECC setup according to flash type.
41 */
Sascha Hauer79022592016-09-07 14:21:42 +020042int nand_scan_ident(struct mtd_info *mtd, int max_chips,
David Woodhouse5e81e882010-02-26 18:32:56 +000043 struct nand_flash_dev *table);
Sascha Hauer79022592016-09-07 14:21:42 +020044int nand_scan_tail(struct mtd_info *mtd);
David Woodhouse3b85c322006-09-25 17:06:53 +010045
Richard Weinbergerd44154f2016-09-21 11:44:41 +020046/* Unregister the MTD device and free resources held by the NAND device */
Sascha Hauer79022592016-09-07 14:21:42 +020047void nand_release(struct mtd_info *mtd);
Linus Torvalds1da177e2005-04-16 15:20:36 -070048
David Woodhouseb77d95c2006-09-25 21:58:50 +010049/* Internal helper for board drivers which need to override command function */
Sascha Hauer79022592016-09-07 14:21:42 +020050void nand_wait_ready(struct mtd_info *mtd);
David Woodhouseb77d95c2006-09-25 21:58:50 +010051
Linus Torvalds1da177e2005-04-16 15:20:36 -070052/* The maximum number of NAND chips in an array */
53#define NAND_MAX_CHIPS 8
54
Sebastian Andrzej Siewiora0491fc2010-10-05 12:41:01 +020055/*
Linus Torvalds1da177e2005-04-16 15:20:36 -070056 * Constants for hardware specific CLE/ALE/NCE function
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +020057 *
58 * These are bits which can be or'ed to set/clear multiple
59 * bits in one go.
60 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070061/* Select the chip by setting nCE to low */
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +020062#define NAND_NCE 0x01
Linus Torvalds1da177e2005-04-16 15:20:36 -070063/* Select the command latch by setting CLE to high */
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +020064#define NAND_CLE 0x02
Linus Torvalds1da177e2005-04-16 15:20:36 -070065/* Select the address latch by setting ALE to high */
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +020066#define NAND_ALE 0x04
67
68#define NAND_CTRL_CLE (NAND_NCE | NAND_CLE)
69#define NAND_CTRL_ALE (NAND_NCE | NAND_ALE)
70#define NAND_CTRL_CHANGE 0x80
Linus Torvalds1da177e2005-04-16 15:20:36 -070071
72/*
73 * Standard NAND flash commands
74 */
75#define NAND_CMD_READ0 0
76#define NAND_CMD_READ1 1
Thomas Gleixner7bc33122006-06-20 20:05:05 +020077#define NAND_CMD_RNDOUT 5
Linus Torvalds1da177e2005-04-16 15:20:36 -070078#define NAND_CMD_PAGEPROG 0x10
79#define NAND_CMD_READOOB 0x50
80#define NAND_CMD_ERASE1 0x60
81#define NAND_CMD_STATUS 0x70
Linus Torvalds1da177e2005-04-16 15:20:36 -070082#define NAND_CMD_SEQIN 0x80
Thomas Gleixner7bc33122006-06-20 20:05:05 +020083#define NAND_CMD_RNDIN 0x85
Linus Torvalds1da177e2005-04-16 15:20:36 -070084#define NAND_CMD_READID 0x90
85#define NAND_CMD_ERASE2 0xd0
Florian Fainellicaa4b6f2010-08-30 18:32:14 +020086#define NAND_CMD_PARAM 0xec
Huang Shijie7db03ec2012-09-13 14:57:52 +080087#define NAND_CMD_GET_FEATURES 0xee
88#define NAND_CMD_SET_FEATURES 0xef
Linus Torvalds1da177e2005-04-16 15:20:36 -070089#define NAND_CMD_RESET 0xff
90
91/* Extended commands for large page devices */
92#define NAND_CMD_READSTART 0x30
Thomas Gleixner7bc33122006-06-20 20:05:05 +020093#define NAND_CMD_RNDOUTSTART 0xE0
Linus Torvalds1da177e2005-04-16 15:20:36 -070094#define NAND_CMD_CACHEDPROG 0x15
95
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +020096#define NAND_CMD_NONE -1
97
Linus Torvalds1da177e2005-04-16 15:20:36 -070098/* Status bits */
99#define NAND_STATUS_FAIL 0x01
100#define NAND_STATUS_FAIL_N1 0x02
101#define NAND_STATUS_TRUE_READY 0x20
102#define NAND_STATUS_READY 0x40
103#define NAND_STATUS_WP 0x80
104
Boris Brezillon104e4422017-03-16 09:35:58 +0100105#define NAND_DATA_IFACE_CHECK_ONLY -1
106
Thomas Gleixner61ecfa82005-11-07 11:15:31 +0000107/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700108 * Constants for ECC_MODES
109 */
Thomas Gleixner6dfc6d22006-05-23 12:00:46 +0200110typedef enum {
111 NAND_ECC_NONE,
112 NAND_ECC_SOFT,
113 NAND_ECC_HW,
114 NAND_ECC_HW_SYNDROME,
Sneha Narnakaje6e0cb132009-09-18 12:51:47 -0700115 NAND_ECC_HW_OOB_FIRST,
Thomas Petazzoni785818f2017-04-29 11:06:43 +0200116 NAND_ECC_ON_DIE,
Thomas Gleixner6dfc6d22006-05-23 12:00:46 +0200117} nand_ecc_modes_t;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700118
Rafał Miłeckib0fcd8a2016-03-23 11:19:00 +0100119enum nand_ecc_algo {
120 NAND_ECC_UNKNOWN,
121 NAND_ECC_HAMMING,
122 NAND_ECC_BCH,
Stefan Agnerf308d732018-06-24 23:27:22 +0200123 NAND_ECC_RS,
Rafał Miłeckib0fcd8a2016-03-23 11:19:00 +0100124};
125
Linus Torvalds1da177e2005-04-16 15:20:36 -0700126/*
127 * Constants for Hardware ECC
David A. Marlin068e3c02005-01-24 03:07:46 +0000128 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700129/* Reset Hardware ECC for read */
130#define NAND_ECC_READ 0
131/* Reset Hardware ECC for write */
132#define NAND_ECC_WRITE 1
Brian Norris7854d3f2011-06-23 14:12:08 -0700133/* Enable Hardware ECC before syndrome is read back from flash */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700134#define NAND_ECC_READSYN 2
135
Boris BREZILLON40cbe6e2015-12-30 20:32:04 +0100136/*
137 * Enable generic NAND 'page erased' check. This check is only done when
138 * ecc.correct() returns -EBADMSG.
139 * Set this flag if your implementation does not fix bitflips in erased
140 * pages and you want to rely on the default implementation.
141 */
142#define NAND_ECC_GENERIC_ERASED_CHECK BIT(0)
Boris Brezillonba78ee02016-06-08 17:04:22 +0200143#define NAND_ECC_MAXIMIZE BIT(1)
Boris BREZILLON40cbe6e2015-12-30 20:32:04 +0100144
David A. Marlin068e3c02005-01-24 03:07:46 +0000145/* Bit mask for flags passed to do_nand_read_ecc */
146#define NAND_GET_DEVICE 0x80
147
148
Sebastian Andrzej Siewiora0491fc2010-10-05 12:41:01 +0200149/*
150 * Option constants for bizarre disfunctionality and real
151 * features.
152 */
Brian Norris7854d3f2011-06-23 14:12:08 -0700153/* Buswidth is 16 bit */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700154#define NAND_BUSWIDTH_16 0x00000002
Linus Torvalds1da177e2005-04-16 15:20:36 -0700155/* Chip has cache program function */
156#define NAND_CACHEPRG 0x00000008
Sebastian Andrzej Siewiora0491fc2010-10-05 12:41:01 +0200157/*
Brian Norris5bc7c332013-03-13 09:51:31 -0700158 * Chip requires ready check on read (for auto-incremented sequential read).
159 * True only for small page devices; large page devices do not support
160 * autoincrement.
161 */
162#define NAND_NEED_READRDY 0x00000100
163
Thomas Gleixner29072b92006-09-28 15:38:36 +0200164/* Chip does not allow subpage writes */
165#define NAND_NO_SUBPAGE_WRITE 0x00000200
166
Maxim Levitsky93edbad2010-02-22 20:39:40 +0200167/* Device is one of 'new' xD cards that expose fake nand command set */
168#define NAND_BROKEN_XD 0x00000400
169
170/* Device behaves just like nand, but is readonly */
171#define NAND_ROM 0x00000800
172
Jeff Westfahla5ff4f12012-08-13 16:35:30 -0500173/* Device supports subpage reads */
174#define NAND_SUBPAGE_READ 0x00001000
175
Boris BREZILLONc03d9962015-12-02 12:01:05 +0100176/*
177 * Some MLC NANDs need data scrambling to limit bitflips caused by repeated
178 * patterns.
179 */
180#define NAND_NEED_SCRAMBLING 0x00002000
181
Masahiro Yamada14157f82017-09-13 11:05:50 +0900182/* Device needs 3rd row address cycle */
183#define NAND_ROW_ADDR_3 0x00004000
184
Linus Torvalds1da177e2005-04-16 15:20:36 -0700185/* Options valid for Samsung large page devices */
Artem Bityutskiy3239a6c2013-03-04 14:56:18 +0200186#define NAND_SAMSUNG_LP_OPTIONS NAND_CACHEPRG
Linus Torvalds1da177e2005-04-16 15:20:36 -0700187
188/* Macros to identify the above */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700189#define NAND_HAS_CACHEPROG(chip) ((chip->options & NAND_CACHEPRG))
Jeff Westfahla5ff4f12012-08-13 16:35:30 -0500190#define NAND_HAS_SUBPAGE_READ(chip) ((chip->options & NAND_SUBPAGE_READ))
Marc Gonzalez3371d662016-11-15 10:56:20 +0100191#define NAND_HAS_SUBPAGE_WRITE(chip) !((chip)->options & NAND_NO_SUBPAGE_WRITE)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700192
Linus Torvalds1da177e2005-04-16 15:20:36 -0700193/* Non chip related options */
Thomas Gleixner0040bf32005-02-09 12:20:00 +0000194/* This option skips the bbt scan during initialization. */
Brian Norrisb4dc53e2011-05-31 16:31:26 -0700195#define NAND_SKIP_BBTSCAN 0x00010000
Ben Dooksb1c6e6d2009-11-02 18:12:33 +0000196/* Chip may not exist, so silence any errors in scan */
Brian Norrisb4dc53e2011-05-31 16:31:26 -0700197#define NAND_SCAN_SILENT_NODEV 0x00040000
Matthieu CASTET64b37b22012-11-06 11:51:44 +0100198/*
199 * Autodetect nand buswidth with readid/onfi.
200 * This suppose the driver will configure the hardware in 8 bits mode
201 * when calling nand_scan_ident, and update its configuration
202 * before calling nand_scan_tail.
203 */
204#define NAND_BUSWIDTH_AUTO 0x00080000
Scott Wood5f867db2015-06-26 19:43:58 -0500205/*
206 * This option could be defined by controller drivers to protect against
207 * kmap'ed, vmalloc'ed highmem buffers being passed from upper layers
208 */
209#define NAND_USE_BOUNCE_BUFFER 0x00100000
Ben Dooksb1c6e6d2009-11-02 18:12:33 +0000210
Boris Brezillon6ea40a32016-10-01 10:24:03 +0200211/*
212 * In case your controller is implementing ->cmd_ctrl() and is relying on the
213 * default ->cmdfunc() implementation, you may want to let the core handle the
214 * tCCS delay which is required when a column change (RNDIN or RNDOUT) is
215 * requested.
216 * If your controller already takes care of this delay, you don't need to set
217 * this flag.
218 */
219#define NAND_WAIT_TCCS 0x00200000
220
Stefan Agnerf922bd72018-06-24 23:27:23 +0200221/*
222 * Whether the NAND chip is a boot medium. Drivers might use this information
223 * to select ECC algorithms supported by the boot ROM or similar restrictions.
224 */
225#define NAND_IS_BOOT_MEDIUM 0x00400000
226
Linus Torvalds1da177e2005-04-16 15:20:36 -0700227/* Options set by nand scan */
Thomas Gleixnera36ed292006-05-23 11:37:03 +0200228/* Nand scan has allocated controller struct */
Thomas Gleixnerf75e5092006-05-26 18:52:08 +0200229#define NAND_CONTROLLER_ALLOC 0x80000000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700230
Thomas Gleixner29072b92006-09-28 15:38:36 +0200231/* Cell info constants */
232#define NAND_CI_CHIPNR_MSK 0x03
233#define NAND_CI_CELLTYPE_MSK 0x0C
Huang Shijie7db906b2013-09-25 14:58:11 +0800234#define NAND_CI_CELLTYPE_SHIFT 2
Linus Torvalds1da177e2005-04-16 15:20:36 -0700235
Linus Torvalds1da177e2005-04-16 15:20:36 -0700236/* Keep gcc happy */
237struct nand_chip;
238
Chris Packham872b71f2018-06-25 10:44:45 +1200239/* ONFI version bits */
240#define ONFI_VERSION_1_0 BIT(1)
241#define ONFI_VERSION_2_0 BIT(2)
242#define ONFI_VERSION_2_1 BIT(3)
243#define ONFI_VERSION_2_2 BIT(4)
244#define ONFI_VERSION_2_3 BIT(5)
245#define ONFI_VERSION_3_0 BIT(6)
246#define ONFI_VERSION_3_1 BIT(7)
247#define ONFI_VERSION_3_2 BIT(8)
248#define ONFI_VERSION_4_0 BIT(9)
249
Huang Shijie5b40db62013-05-17 11:17:28 +0800250/* ONFI features */
251#define ONFI_FEATURE_16_BIT_BUS (1 << 0)
252#define ONFI_FEATURE_EXT_PARAM_PAGE (1 << 7)
253
Huang Shijie3e701922012-09-13 14:57:53 +0800254/* ONFI timing mode, used in both asynchronous and synchronous mode */
255#define ONFI_TIMING_MODE_0 (1 << 0)
256#define ONFI_TIMING_MODE_1 (1 << 1)
257#define ONFI_TIMING_MODE_2 (1 << 2)
258#define ONFI_TIMING_MODE_3 (1 << 3)
259#define ONFI_TIMING_MODE_4 (1 << 4)
260#define ONFI_TIMING_MODE_5 (1 << 5)
261#define ONFI_TIMING_MODE_UNKNOWN (1 << 6)
262
Miquel Raynal789157e2018-03-19 14:47:28 +0100263/* ONFI feature number/address */
264#define ONFI_FEATURE_NUMBER 256
Huang Shijie7db03ec2012-09-13 14:57:52 +0800265#define ONFI_FEATURE_ADDR_TIMING_MODE 0x1
266
Brian Norris8429bb32013-12-03 15:51:09 -0800267/* Vendor-specific feature address (Micron) */
268#define ONFI_FEATURE_ADDR_READ_RETRY 0x89
Thomas Petazzoni9748e1d2017-04-29 11:06:45 +0200269#define ONFI_FEATURE_ON_DIE_ECC 0x90
270#define ONFI_FEATURE_ON_DIE_ECC_EN BIT(3)
Brian Norris8429bb32013-12-03 15:51:09 -0800271
Huang Shijie7db03ec2012-09-13 14:57:52 +0800272/* ONFI subfeature parameters length */
273#define ONFI_SUBFEATURE_PARAM_LEN 4
274
David Mosbergerd914c932013-05-29 15:30:13 +0300275/* ONFI optional commands SET/GET FEATURES supported? */
276#define ONFI_OPT_CMD_SET_GET_FEATURES (1 << 2)
277
Florian Fainellid1e1f4e2010-08-30 18:32:24 +0200278struct nand_onfi_params {
279 /* rev info and features block */
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +0200280 /* 'O' 'N' 'F' 'I' */
281 u8 sig[4];
282 __le16 revision;
283 __le16 features;
284 __le16 opt_cmd;
Huang Shijie5138a982013-05-17 11:17:27 +0800285 u8 reserved0[2];
286 __le16 ext_param_page_length; /* since ONFI 2.1 */
287 u8 num_of_param_pages; /* since ONFI 2.1 */
288 u8 reserved1[17];
Florian Fainellid1e1f4e2010-08-30 18:32:24 +0200289
290 /* manufacturer information block */
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +0200291 char manufacturer[12];
292 char model[20];
293 u8 jedec_id;
294 __le16 date_code;
295 u8 reserved2[13];
Florian Fainellid1e1f4e2010-08-30 18:32:24 +0200296
297 /* memory organization block */
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +0200298 __le32 byte_per_page;
299 __le16 spare_bytes_per_page;
300 __le32 data_bytes_per_ppage;
301 __le16 spare_bytes_per_ppage;
302 __le32 pages_per_block;
303 __le32 blocks_per_lun;
304 u8 lun_count;
305 u8 addr_cycles;
306 u8 bits_per_cell;
307 __le16 bb_per_lun;
308 __le16 block_endurance;
309 u8 guaranteed_good_blocks;
310 __le16 guaranteed_block_endurance;
311 u8 programs_per_page;
312 u8 ppage_attr;
313 u8 ecc_bits;
314 u8 interleaved_bits;
315 u8 interleaved_ops;
316 u8 reserved3[13];
Florian Fainellid1e1f4e2010-08-30 18:32:24 +0200317
318 /* electrical parameter block */
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +0200319 u8 io_pin_capacitance_max;
320 __le16 async_timing_mode;
321 __le16 program_cache_timing_mode;
322 __le16 t_prog;
323 __le16 t_bers;
324 __le16 t_r;
325 __le16 t_ccs;
326 __le16 src_sync_timing_mode;
Boris BREZILLONde64aa92015-11-23 11:23:07 +0100327 u8 src_ssync_features;
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +0200328 __le16 clk_pin_capacitance_typ;
329 __le16 io_pin_capacitance_typ;
330 __le16 input_pin_capacitance_typ;
331 u8 input_pin_capacitance_max;
Brian Norrisa55e85c2013-12-02 11:12:22 -0800332 u8 driver_strength_support;
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +0200333 __le16 t_int_r;
Brian Norris74e98be2015-12-01 11:08:32 -0800334 __le16 t_adl;
Boris BREZILLONde64aa92015-11-23 11:23:07 +0100335 u8 reserved4[8];
Florian Fainellid1e1f4e2010-08-30 18:32:24 +0200336
337 /* vendor */
Brian Norris6f0065b2013-12-03 12:02:20 -0800338 __le16 vendor_revision;
339 u8 vendor[88];
Florian Fainellid1e1f4e2010-08-30 18:32:24 +0200340
341 __le16 crc;
Brian Norrise2e6b7b2013-12-05 12:06:54 -0800342} __packed;
Florian Fainellid1e1f4e2010-08-30 18:32:24 +0200343
344#define ONFI_CRC_BASE 0x4F4E
345
Huang Shijie5138a982013-05-17 11:17:27 +0800346/* Extended ECC information Block Definition (since ONFI 2.1) */
347struct onfi_ext_ecc_info {
348 u8 ecc_bits;
349 u8 codeword_size;
350 __le16 bb_per_lun;
351 __le16 block_endurance;
352 u8 reserved[2];
353} __packed;
354
355#define ONFI_SECTION_TYPE_0 0 /* Unused section. */
356#define ONFI_SECTION_TYPE_1 1 /* for additional sections. */
357#define ONFI_SECTION_TYPE_2 2 /* for ECC information. */
358struct onfi_ext_section {
359 u8 type;
360 u8 length;
361} __packed;
362
363#define ONFI_EXT_SECTION_MAX 8
364
365/* Extended Parameter Page Definition (since ONFI 2.1) */
366struct onfi_ext_param_page {
367 __le16 crc;
368 u8 sig[4]; /* 'E' 'P' 'P' 'S' */
369 u8 reserved0[10];
370 struct onfi_ext_section sections[ONFI_EXT_SECTION_MAX];
371
372 /*
373 * The actual size of the Extended Parameter Page is in
374 * @ext_param_page_length of nand_onfi_params{}.
375 * The following are the variable length sections.
376 * So we do not add any fields below. Please see the ONFI spec.
377 */
378} __packed;
379
Huang Shijieafbfff02014-02-21 13:39:37 +0800380struct jedec_ecc_info {
381 u8 ecc_bits;
382 u8 codeword_size;
383 __le16 bb_per_lun;
384 __le16 block_endurance;
385 u8 reserved[2];
386} __packed;
387
Huang Shijie7852f892014-02-21 13:39:39 +0800388/* JEDEC features */
389#define JEDEC_FEATURE_16_BIT_BUS (1 << 0)
390
Huang Shijieafbfff02014-02-21 13:39:37 +0800391struct nand_jedec_params {
392 /* rev info and features block */
393 /* 'J' 'E' 'S' 'D' */
394 u8 sig[4];
395 __le16 revision;
396 __le16 features;
397 u8 opt_cmd[3];
398 __le16 sec_cmd;
399 u8 num_of_param_pages;
400 u8 reserved0[18];
401
402 /* manufacturer information block */
403 char manufacturer[12];
404 char model[20];
405 u8 jedec_id[6];
406 u8 reserved1[10];
407
408 /* memory organization block */
409 __le32 byte_per_page;
410 __le16 spare_bytes_per_page;
411 u8 reserved2[6];
412 __le32 pages_per_block;
413 __le32 blocks_per_lun;
414 u8 lun_count;
415 u8 addr_cycles;
416 u8 bits_per_cell;
417 u8 programs_per_page;
418 u8 multi_plane_addr;
419 u8 multi_plane_op_attr;
420 u8 reserved3[38];
421
422 /* electrical parameter block */
423 __le16 async_sdr_speed_grade;
424 __le16 toggle_ddr_speed_grade;
425 __le16 sync_ddr_speed_grade;
426 u8 async_sdr_features;
427 u8 toggle_ddr_features;
428 u8 sync_ddr_features;
429 __le16 t_prog;
430 __le16 t_bers;
431 __le16 t_r;
432 __le16 t_r_multi_plane;
433 __le16 t_ccs;
434 __le16 io_pin_capacitance_typ;
435 __le16 input_pin_capacitance_typ;
436 __le16 clk_pin_capacitance_typ;
437 u8 driver_strength_support;
Brian Norris74e98be2015-12-01 11:08:32 -0800438 __le16 t_adl;
Huang Shijieafbfff02014-02-21 13:39:37 +0800439 u8 reserved4[36];
440
441 /* ECC and endurance block */
442 u8 guaranteed_good_blocks;
443 __le16 guaranteed_block_endurance;
444 struct jedec_ecc_info ecc_info[4];
445 u8 reserved5[29];
446
447 /* reserved */
448 u8 reserved6[148];
449
450 /* vendor */
451 __le16 vendor_rev_num;
452 u8 reserved7[88];
453
454 /* CRC for Parameter Page */
455 __le16 crc;
456} __packed;
457
Miquel Raynalf4531b22018-03-19 14:47:26 +0100458/**
Miquel Raynala97421c2018-03-19 14:47:27 +0100459 * struct onfi_params - ONFI specific parameters that will be reused
460 * @version: ONFI version (BCD encoded), 0 if ONFI is not supported
461 * @tPROG: Page program time
462 * @tBERS: Block erase time
463 * @tR: Page read time
464 * @tCCS: Change column setup time
465 * @async_timing_mode: Supported asynchronous timing mode
466 * @vendor_revision: Vendor specific revision number
467 * @vendor: Vendor specific data
468 */
469struct onfi_params {
470 int version;
471 u16 tPROG;
472 u16 tBERS;
473 u16 tR;
474 u16 tCCS;
475 u16 async_timing_mode;
476 u16 vendor_revision;
477 u8 vendor[88];
478};
479
480/**
Miquel Raynalf4531b22018-03-19 14:47:26 +0100481 * struct nand_parameters - NAND generic parameters from the parameter page
482 * @model: Model name
483 * @supports_set_get_features: The NAND chip supports setting/getting features
Miquel Raynal789157e2018-03-19 14:47:28 +0100484 * @set_feature_list: Bitmap of features that can be set
485 * @get_feature_list: Bitmap of features that can be get
Miquel Raynala97421c2018-03-19 14:47:27 +0100486 * @onfi: ONFI specific parameters
Miquel Raynalf4531b22018-03-19 14:47:26 +0100487 */
488struct nand_parameters {
Miquel Raynala97421c2018-03-19 14:47:27 +0100489 /* Generic parameters */
Miquel Raynalf4531b22018-03-19 14:47:26 +0100490 char model[100];
491 bool supports_set_get_features;
Miquel Raynal789157e2018-03-19 14:47:28 +0100492 DECLARE_BITMAP(set_feature_list, ONFI_FEATURE_NUMBER);
493 DECLARE_BITMAP(get_feature_list, ONFI_FEATURE_NUMBER);
Miquel Raynala97421c2018-03-19 14:47:27 +0100494
495 /* ONFI parameters */
496 struct onfi_params onfi;
Miquel Raynalf4531b22018-03-19 14:47:26 +0100497};
498
Jean-Louis Thekekara5158bd52017-06-29 19:08:30 +0200499/* The maximum expected count of bytes in the NAND ID sequence */
500#define NAND_MAX_ID_LEN 8
501
Linus Torvalds1da177e2005-04-16 15:20:36 -0700502/**
Boris Brezillon7f501f02016-05-24 19:20:05 +0200503 * struct nand_id - NAND id structure
Jean-Louis Thekekara5158bd52017-06-29 19:08:30 +0200504 * @data: buffer containing the id bytes.
Boris Brezillon7f501f02016-05-24 19:20:05 +0200505 * @len: ID length.
506 */
507struct nand_id {
Jean-Louis Thekekara5158bd52017-06-29 19:08:30 +0200508 u8 data[NAND_MAX_ID_LEN];
Boris Brezillon7f501f02016-05-24 19:20:05 +0200509 int len;
510};
511
512/**
Miquel Raynal05b54c72018-07-19 01:05:46 +0200513 * struct nand_controller_ops - Controller operations
514 *
515 * @attach_chip: this method is called after the NAND detection phase after
516 * flash ID and MTD fields such as erase size, page size and OOB
517 * size have been set up. ECC requirements are available if
518 * provided by the NAND chip or device tree. Typically used to
519 * choose the appropriate ECC configuration and allocate
520 * associated resources.
521 * This hook is optional.
522 * @detach_chip: free all resources allocated/claimed in
523 * nand_controller_ops->attach_chip().
524 * This hook is optional.
525 */
526struct nand_controller_ops {
527 int (*attach_chip)(struct nand_chip *chip);
528 void (*detach_chip)(struct nand_chip *chip);
529};
530
531/**
Miquel Raynal7da45132018-07-17 09:08:02 +0200532 * struct nand_controller - Structure used to describe a NAND controller
533 *
Thomas Gleixner61ecfa82005-11-07 11:15:31 +0000534 * @lock: protection lock
Linus Torvalds1da177e2005-04-16 15:20:36 -0700535 * @active: the mtd device which holds the controller currently
Sebastian Andrzej Siewiora0491fc2010-10-05 12:41:01 +0200536 * @wq: wait queue to sleep on if a NAND operation is in
537 * progress used instead of the per chip wait queue
538 * when a hw controller is available.
Miquel Raynal05b54c72018-07-19 01:05:46 +0200539 * @ops: NAND controller operations.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700540 */
Miquel Raynal7da45132018-07-17 09:08:02 +0200541struct nand_controller {
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +0200542 spinlock_t lock;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700543 struct nand_chip *active;
Thomas Gleixner0dfc6242005-05-31 20:39:20 +0100544 wait_queue_head_t wq;
Miquel Raynal05b54c72018-07-19 01:05:46 +0200545 const struct nand_controller_ops *ops;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700546};
547
Miquel Raynal7da45132018-07-17 09:08:02 +0200548static inline void nand_controller_init(struct nand_controller *nfc)
Marc Gonzalezd45bc582016-07-27 11:23:52 +0200549{
550 nfc->active = NULL;
551 spin_lock_init(&nfc->lock);
552 init_waitqueue_head(&nfc->wq);
553}
554
Linus Torvalds1da177e2005-04-16 15:20:36 -0700555/**
Masahiro Yamada2c8f8af2017-06-07 20:52:10 +0900556 * struct nand_ecc_step_info - ECC step information of ECC engine
557 * @stepsize: data bytes per ECC step
558 * @strengths: array of supported strengths
559 * @nstrengths: number of supported strengths
560 */
561struct nand_ecc_step_info {
562 int stepsize;
563 const int *strengths;
564 int nstrengths;
565};
566
567/**
568 * struct nand_ecc_caps - capability of ECC engine
569 * @stepinfos: array of ECC step information
570 * @nstepinfos: number of ECC step information
571 * @calc_ecc_bytes: driver's hook to calculate ECC bytes per step
572 */
573struct nand_ecc_caps {
574 const struct nand_ecc_step_info *stepinfos;
575 int nstepinfos;
576 int (*calc_ecc_bytes)(int step_size, int strength);
577};
578
Masahiro Yamadaa03c6012017-06-07 20:52:11 +0900579/* a shorthand to generate struct nand_ecc_caps with only one ECC stepsize */
580#define NAND_ECC_CAPS_SINGLE(__name, __calc, __step, ...) \
581static const int __name##_strengths[] = { __VA_ARGS__ }; \
582static const struct nand_ecc_step_info __name##_stepinfo = { \
583 .stepsize = __step, \
584 .strengths = __name##_strengths, \
585 .nstrengths = ARRAY_SIZE(__name##_strengths), \
586}; \
587static const struct nand_ecc_caps __name = { \
588 .stepinfos = &__name##_stepinfo, \
589 .nstepinfos = 1, \
590 .calc_ecc_bytes = __calc, \
591}
592
Masahiro Yamada2c8f8af2017-06-07 20:52:10 +0900593/**
Brian Norris7854d3f2011-06-23 14:12:08 -0700594 * struct nand_ecc_ctrl - Control structure for ECC
595 * @mode: ECC mode
Rafał Miłeckib0fcd8a2016-03-23 11:19:00 +0100596 * @algo: ECC algorithm
Brian Norris7854d3f2011-06-23 14:12:08 -0700597 * @steps: number of ECC steps per page
598 * @size: data bytes per ECC step
599 * @bytes: ECC bytes per step
Mike Dunn1d0b95b02012-03-11 14:21:10 -0700600 * @strength: max number of correctible bits per ECC step
Brian Norris7854d3f2011-06-23 14:12:08 -0700601 * @total: total number of ECC bytes per page
602 * @prepad: padding information for syndrome based ECC generators
603 * @postpad: padding information for syndrome based ECC generators
Boris BREZILLON40cbe6e2015-12-30 20:32:04 +0100604 * @options: ECC specific options (see NAND_ECC_XXX flags defined above)
Brian Norris7854d3f2011-06-23 14:12:08 -0700605 * @priv: pointer to private ECC control data
Masahiro Yamadac0313b92017-12-05 17:47:16 +0900606 * @calc_buf: buffer for calculated ECC, size is oobsize.
607 * @code_buf: buffer for ECC read from flash, size is oobsize.
Brian Norris7854d3f2011-06-23 14:12:08 -0700608 * @hwctl: function to control hardware ECC generator. Must only
Thomas Gleixner6dfc6d22006-05-23 12:00:46 +0200609 * be provided if an hardware ECC is available
Brian Norris7854d3f2011-06-23 14:12:08 -0700610 * @calculate: function for ECC calculation or readback from ECC hardware
Boris BREZILLON6e941192015-12-30 20:32:03 +0100611 * @correct: function for ECC correction, matching to ECC generator (sw/hw).
612 * Should return a positive number representing the number of
613 * corrected bitflips, -EBADMSG if the number of bitflips exceed
614 * ECC strength, or any other error code if the error is not
615 * directly related to correction.
616 * If -EBADMSG is returned the input buffers should be left
617 * untouched.
Boris BREZILLON62d956d2014-10-20 10:46:14 +0200618 * @read_page_raw: function to read a raw page without ECC. This function
619 * should hide the specific layout used by the ECC
620 * controller and always return contiguous in-band and
621 * out-of-band data even if they're not stored
622 * contiguously on the NAND chip (e.g.
623 * NAND_ECC_HW_SYNDROME interleaves in-band and
624 * out-of-band data).
625 * @write_page_raw: function to write a raw page without ECC. This function
626 * should hide the specific layout used by the ECC
627 * controller and consider the passed data as contiguous
628 * in-band and out-of-band data. ECC controller is
629 * responsible for doing the appropriate transformations
630 * to adapt to its specific layout (e.g.
631 * NAND_ECC_HW_SYNDROME interleaves in-band and
632 * out-of-band data).
Brian Norris7854d3f2011-06-23 14:12:08 -0700633 * @read_page: function to read a page according to the ECC generator
Mike Dunn5ca7f412012-09-11 08:59:03 -0700634 * requirements; returns maximum number of bitflips corrected in
Masahiro Yamada07604682017-03-30 15:45:47 +0900635 * any single ECC step, -EIO hw error
Mike Dunn5ca7f412012-09-11 08:59:03 -0700636 * @read_subpage: function to read parts of the page covered by ECC;
637 * returns same as read_page()
Gupta, Pekon837a6ba2013-03-15 17:55:53 +0530638 * @write_subpage: function to write parts of the page covered by ECC.
Brian Norris7854d3f2011-06-23 14:12:08 -0700639 * @write_page: function to write a page according to the ECC generator
Sebastian Andrzej Siewiora0491fc2010-10-05 12:41:01 +0200640 * requirements.
Brian Norris9ce244b2011-08-30 18:45:37 -0700641 * @write_oob_raw: function to write chip OOB data without ECC
Brian Norrisc46f6482011-08-30 18:45:38 -0700642 * @read_oob_raw: function to read chip OOB data without ECC
Randy Dunlap844d3b42006-06-28 21:48:27 -0700643 * @read_oob: function to read chip OOB data
644 * @write_oob: function to write chip OOB data
Thomas Gleixner6dfc6d22006-05-23 12:00:46 +0200645 */
646struct nand_ecc_ctrl {
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +0200647 nand_ecc_modes_t mode;
Rafał Miłeckib0fcd8a2016-03-23 11:19:00 +0100648 enum nand_ecc_algo algo;
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +0200649 int steps;
650 int size;
651 int bytes;
652 int total;
Mike Dunn1d0b95b02012-03-11 14:21:10 -0700653 int strength;
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +0200654 int prepad;
655 int postpad;
Boris BREZILLON40cbe6e2015-12-30 20:32:04 +0100656 unsigned int options;
Ivan Djelic193bd402011-03-11 11:05:33 +0100657 void *priv;
Masahiro Yamadac0313b92017-12-05 17:47:16 +0900658 u8 *calc_buf;
659 u8 *code_buf;
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +0200660 void (*hwctl)(struct mtd_info *mtd, int mode);
661 int (*calculate)(struct mtd_info *mtd, const uint8_t *dat,
662 uint8_t *ecc_code);
663 int (*correct)(struct mtd_info *mtd, uint8_t *dat, uint8_t *read_ecc,
664 uint8_t *calc_ecc);
665 int (*read_page_raw)(struct mtd_info *mtd, struct nand_chip *chip,
Brian Norris1fbb9382012-05-02 10:14:55 -0700666 uint8_t *buf, int oob_required, int page);
Josh Wufdbad98d2012-06-25 18:07:45 +0800667 int (*write_page_raw)(struct mtd_info *mtd, struct nand_chip *chip,
Boris BREZILLON45aaeff2015-10-13 11:22:18 +0200668 const uint8_t *buf, int oob_required, int page);
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +0200669 int (*read_page)(struct mtd_info *mtd, struct nand_chip *chip,
Brian Norris1fbb9382012-05-02 10:14:55 -0700670 uint8_t *buf, int oob_required, int page);
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +0200671 int (*read_subpage)(struct mtd_info *mtd, struct nand_chip *chip,
Huang Shijiee004deb2014-01-03 11:01:40 +0800672 uint32_t offs, uint32_t len, uint8_t *buf, int page);
Gupta, Pekon837a6ba2013-03-15 17:55:53 +0530673 int (*write_subpage)(struct mtd_info *mtd, struct nand_chip *chip,
674 uint32_t offset, uint32_t data_len,
Boris BREZILLON45aaeff2015-10-13 11:22:18 +0200675 const uint8_t *data_buf, int oob_required, int page);
Josh Wufdbad98d2012-06-25 18:07:45 +0800676 int (*write_page)(struct mtd_info *mtd, struct nand_chip *chip,
Boris BREZILLON45aaeff2015-10-13 11:22:18 +0200677 const uint8_t *buf, int oob_required, int page);
Brian Norris9ce244b2011-08-30 18:45:37 -0700678 int (*write_oob_raw)(struct mtd_info *mtd, struct nand_chip *chip,
679 int page);
Brian Norrisc46f6482011-08-30 18:45:38 -0700680 int (*read_oob_raw)(struct mtd_info *mtd, struct nand_chip *chip,
Shmulik Ladkani5c2ffb12012-05-09 13:06:35 +0300681 int page);
682 int (*read_oob)(struct mtd_info *mtd, struct nand_chip *chip, int page);
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +0200683 int (*write_oob)(struct mtd_info *mtd, struct nand_chip *chip,
684 int page);
Thomas Gleixnerf75e5092006-05-26 18:52:08 +0200685};
686
687/**
Sascha Hauereee64b72016-09-15 10:32:46 +0200688 * struct nand_sdr_timings - SDR NAND chip timings
689 *
690 * This struct defines the timing requirements of a SDR NAND chip.
691 * These information can be found in every NAND datasheets and the timings
692 * meaning are described in the ONFI specifications:
693 * www.onfi.org/~/media/ONFI/specs/onfi_3_1_spec.pdf (chapter 4.15 Timing
694 * Parameters)
695 *
696 * All these timings are expressed in picoseconds.
697 *
Boris Brezillon204e7ec2016-10-01 10:24:02 +0200698 * @tBERS_max: Block erase time
699 * @tCCS_min: Change column setup time
700 * @tPROG_max: Page program time
701 * @tR_max: Page read time
Sascha Hauereee64b72016-09-15 10:32:46 +0200702 * @tALH_min: ALE hold time
703 * @tADL_min: ALE to data loading time
704 * @tALS_min: ALE setup time
705 * @tAR_min: ALE to RE# delay
706 * @tCEA_max: CE# access time
Randy Dunlap61babe92016-11-21 18:32:08 -0800707 * @tCEH_min: CE# high hold time
Sascha Hauereee64b72016-09-15 10:32:46 +0200708 * @tCH_min: CE# hold time
709 * @tCHZ_max: CE# high to output hi-Z
710 * @tCLH_min: CLE hold time
711 * @tCLR_min: CLE to RE# delay
712 * @tCLS_min: CLE setup time
713 * @tCOH_min: CE# high to output hold
714 * @tCS_min: CE# setup time
715 * @tDH_min: Data hold time
716 * @tDS_min: Data setup time
717 * @tFEAT_max: Busy time for Set Features and Get Features
718 * @tIR_min: Output hi-Z to RE# low
719 * @tITC_max: Interface and Timing Mode Change time
720 * @tRC_min: RE# cycle time
721 * @tREA_max: RE# access time
722 * @tREH_min: RE# high hold time
723 * @tRHOH_min: RE# high to output hold
724 * @tRHW_min: RE# high to WE# low
725 * @tRHZ_max: RE# high to output hi-Z
726 * @tRLOH_min: RE# low to output hold
727 * @tRP_min: RE# pulse width
728 * @tRR_min: Ready to RE# low (data only)
729 * @tRST_max: Device reset time, measured from the falling edge of R/B# to the
730 * rising edge of R/B#.
731 * @tWB_max: WE# high to SR[6] low
732 * @tWC_min: WE# cycle time
733 * @tWH_min: WE# high hold time
734 * @tWHR_min: WE# high to RE# low
735 * @tWP_min: WE# pulse width
736 * @tWW_min: WP# transition to WE# low
737 */
738struct nand_sdr_timings {
Boris Brezillon6d292312017-07-31 10:31:27 +0200739 u64 tBERS_max;
Boris Brezillon204e7ec2016-10-01 10:24:02 +0200740 u32 tCCS_min;
Boris Brezillon6d292312017-07-31 10:31:27 +0200741 u64 tPROG_max;
742 u64 tR_max;
Sascha Hauereee64b72016-09-15 10:32:46 +0200743 u32 tALH_min;
744 u32 tADL_min;
745 u32 tALS_min;
746 u32 tAR_min;
747 u32 tCEA_max;
748 u32 tCEH_min;
749 u32 tCH_min;
750 u32 tCHZ_max;
751 u32 tCLH_min;
752 u32 tCLR_min;
753 u32 tCLS_min;
754 u32 tCOH_min;
755 u32 tCS_min;
756 u32 tDH_min;
757 u32 tDS_min;
758 u32 tFEAT_max;
759 u32 tIR_min;
760 u32 tITC_max;
761 u32 tRC_min;
762 u32 tREA_max;
763 u32 tREH_min;
764 u32 tRHOH_min;
765 u32 tRHW_min;
766 u32 tRHZ_max;
767 u32 tRLOH_min;
768 u32 tRP_min;
769 u32 tRR_min;
770 u64 tRST_max;
771 u32 tWB_max;
772 u32 tWC_min;
773 u32 tWH_min;
774 u32 tWHR_min;
775 u32 tWP_min;
776 u32 tWW_min;
777};
778
779/**
780 * enum nand_data_interface_type - NAND interface timing type
781 * @NAND_SDR_IFACE: Single Data Rate interface
782 */
783enum nand_data_interface_type {
784 NAND_SDR_IFACE,
785};
786
787/**
788 * struct nand_data_interface - NAND interface timing
Mauro Carvalho Chehaba6766882018-05-07 06:35:52 -0300789 * @type: type of the timing
790 * @timings: The timing, type according to @type
791 * @timings.sdr: Use it when @type is %NAND_SDR_IFACE.
Sascha Hauereee64b72016-09-15 10:32:46 +0200792 */
793struct nand_data_interface {
794 enum nand_data_interface_type type;
795 union {
796 struct nand_sdr_timings sdr;
797 } timings;
798};
799
800/**
801 * nand_get_sdr_timings - get SDR timing from data interface
802 * @conf: The data interface
803 */
804static inline const struct nand_sdr_timings *
805nand_get_sdr_timings(const struct nand_data_interface *conf)
806{
807 if (conf->type != NAND_SDR_IFACE)
808 return ERR_PTR(-EINVAL);
809
810 return &conf->timings.sdr;
811}
812
813/**
Boris Brezillonabbe26d2016-06-08 09:32:55 +0200814 * struct nand_manufacturer_ops - NAND Manufacturer operations
815 * @detect: detect the NAND memory organization and capabilities
816 * @init: initialize all vendor specific fields (like the ->read_retry()
817 * implementation) if any.
818 * @cleanup: the ->init() function may have allocated resources, ->cleanup()
819 * is here to let vendor specific code release those resources.
Chris Packham00ce4e02018-06-25 10:44:44 +1200820 * @fixup_onfi_param_page: apply vendor specific fixups to the ONFI parameter
821 * page. This is called after the checksum is verified.
Boris Brezillonabbe26d2016-06-08 09:32:55 +0200822 */
823struct nand_manufacturer_ops {
824 void (*detect)(struct nand_chip *chip);
825 int (*init)(struct nand_chip *chip);
826 void (*cleanup)(struct nand_chip *chip);
Chris Packham00ce4e02018-06-25 10:44:44 +1200827 void (*fixup_onfi_param_page)(struct nand_chip *chip,
828 struct nand_onfi_params *p);
Boris Brezillonabbe26d2016-06-08 09:32:55 +0200829};
830
831/**
Miquel Raynal8878b122017-11-09 14:16:45 +0100832 * struct nand_op_cmd_instr - Definition of a command instruction
833 * @opcode: the command to issue in one cycle
834 */
835struct nand_op_cmd_instr {
836 u8 opcode;
837};
838
839/**
840 * struct nand_op_addr_instr - Definition of an address instruction
841 * @naddrs: length of the @addrs array
842 * @addrs: array containing the address cycles to issue
843 */
844struct nand_op_addr_instr {
845 unsigned int naddrs;
846 const u8 *addrs;
847};
848
849/**
850 * struct nand_op_data_instr - Definition of a data instruction
851 * @len: number of data bytes to move
Mauro Carvalho Chehaba6766882018-05-07 06:35:52 -0300852 * @buf: buffer to fill
853 * @buf.in: buffer to fill when reading from the NAND chip
854 * @buf.out: buffer to read from when writing to the NAND chip
Miquel Raynal8878b122017-11-09 14:16:45 +0100855 * @force_8bit: force 8-bit access
856 *
857 * Please note that "in" and "out" are inverted from the ONFI specification
858 * and are from the controller perspective, so a "in" is a read from the NAND
859 * chip while a "out" is a write to the NAND chip.
860 */
861struct nand_op_data_instr {
862 unsigned int len;
863 union {
864 void *in;
865 const void *out;
866 } buf;
867 bool force_8bit;
868};
869
870/**
871 * struct nand_op_waitrdy_instr - Definition of a wait ready instruction
872 * @timeout_ms: maximum delay while waiting for the ready/busy pin in ms
873 */
874struct nand_op_waitrdy_instr {
875 unsigned int timeout_ms;
876};
877
878/**
879 * enum nand_op_instr_type - Definition of all instruction types
880 * @NAND_OP_CMD_INSTR: command instruction
881 * @NAND_OP_ADDR_INSTR: address instruction
882 * @NAND_OP_DATA_IN_INSTR: data in instruction
883 * @NAND_OP_DATA_OUT_INSTR: data out instruction
884 * @NAND_OP_WAITRDY_INSTR: wait ready instruction
885 */
886enum nand_op_instr_type {
887 NAND_OP_CMD_INSTR,
888 NAND_OP_ADDR_INSTR,
889 NAND_OP_DATA_IN_INSTR,
890 NAND_OP_DATA_OUT_INSTR,
891 NAND_OP_WAITRDY_INSTR,
892};
893
894/**
895 * struct nand_op_instr - Instruction object
896 * @type: the instruction type
Mauro Carvalho Chehaba6766882018-05-07 06:35:52 -0300897 * @ctx: extra data associated to the instruction. You'll have to use the
898 * appropriate element depending on @type
899 * @ctx.cmd: use it if @type is %NAND_OP_CMD_INSTR
900 * @ctx.addr: use it if @type is %NAND_OP_ADDR_INSTR
901 * @ctx.data: use it if @type is %NAND_OP_DATA_IN_INSTR
902 * or %NAND_OP_DATA_OUT_INSTR
903 * @ctx.waitrdy: use it if @type is %NAND_OP_WAITRDY_INSTR
Miquel Raynal8878b122017-11-09 14:16:45 +0100904 * @delay_ns: delay the controller should apply after the instruction has been
905 * issued on the bus. Most modern controllers have internal timings
906 * control logic, and in this case, the controller driver can ignore
907 * this field.
908 */
909struct nand_op_instr {
910 enum nand_op_instr_type type;
911 union {
912 struct nand_op_cmd_instr cmd;
913 struct nand_op_addr_instr addr;
914 struct nand_op_data_instr data;
915 struct nand_op_waitrdy_instr waitrdy;
916 } ctx;
917 unsigned int delay_ns;
918};
919
920/*
921 * Special handling must be done for the WAITRDY timeout parameter as it usually
922 * is either tPROG (after a prog), tR (before a read), tRST (during a reset) or
923 * tBERS (during an erase) which all of them are u64 values that cannot be
924 * divided by usual kernel macros and must be handled with the special
925 * DIV_ROUND_UP_ULL() macro.
Geert Uytterhoeven9f825e72018-05-14 12:49:37 +0200926 *
927 * Cast to type of dividend is needed here to guarantee that the result won't
928 * be an unsigned long long when the dividend is an unsigned long (or smaller),
929 * which is what the compiler does when it sees ternary operator with 2
930 * different return types (picks the largest type to make sure there's no
931 * loss).
Miquel Raynal8878b122017-11-09 14:16:45 +0100932 */
Geert Uytterhoeven9f825e72018-05-14 12:49:37 +0200933#define __DIVIDE(dividend, divisor) ({ \
934 (__typeof__(dividend))(sizeof(dividend) <= sizeof(unsigned long) ? \
935 DIV_ROUND_UP(dividend, divisor) : \
936 DIV_ROUND_UP_ULL(dividend, divisor)); \
937 })
Miquel Raynal8878b122017-11-09 14:16:45 +0100938#define PSEC_TO_NSEC(x) __DIVIDE(x, 1000)
939#define PSEC_TO_MSEC(x) __DIVIDE(x, 1000000000)
940
941#define NAND_OP_CMD(id, ns) \
942 { \
943 .type = NAND_OP_CMD_INSTR, \
944 .ctx.cmd.opcode = id, \
945 .delay_ns = ns, \
946 }
947
948#define NAND_OP_ADDR(ncycles, cycles, ns) \
949 { \
950 .type = NAND_OP_ADDR_INSTR, \
951 .ctx.addr = { \
952 .naddrs = ncycles, \
953 .addrs = cycles, \
954 }, \
955 .delay_ns = ns, \
956 }
957
958#define NAND_OP_DATA_IN(l, b, ns) \
959 { \
960 .type = NAND_OP_DATA_IN_INSTR, \
961 .ctx.data = { \
962 .len = l, \
963 .buf.in = b, \
964 .force_8bit = false, \
965 }, \
966 .delay_ns = ns, \
967 }
968
969#define NAND_OP_DATA_OUT(l, b, ns) \
970 { \
971 .type = NAND_OP_DATA_OUT_INSTR, \
972 .ctx.data = { \
973 .len = l, \
974 .buf.out = b, \
975 .force_8bit = false, \
976 }, \
977 .delay_ns = ns, \
978 }
979
980#define NAND_OP_8BIT_DATA_IN(l, b, ns) \
981 { \
982 .type = NAND_OP_DATA_IN_INSTR, \
983 .ctx.data = { \
984 .len = l, \
985 .buf.in = b, \
986 .force_8bit = true, \
987 }, \
988 .delay_ns = ns, \
989 }
990
991#define NAND_OP_8BIT_DATA_OUT(l, b, ns) \
992 { \
993 .type = NAND_OP_DATA_OUT_INSTR, \
994 .ctx.data = { \
995 .len = l, \
996 .buf.out = b, \
997 .force_8bit = true, \
998 }, \
999 .delay_ns = ns, \
1000 }
1001
1002#define NAND_OP_WAIT_RDY(tout_ms, ns) \
1003 { \
1004 .type = NAND_OP_WAITRDY_INSTR, \
1005 .ctx.waitrdy.timeout_ms = tout_ms, \
1006 .delay_ns = ns, \
1007 }
1008
1009/**
1010 * struct nand_subop - a sub operation
1011 * @instrs: array of instructions
1012 * @ninstrs: length of the @instrs array
1013 * @first_instr_start_off: offset to start from for the first instruction
1014 * of the sub-operation
1015 * @last_instr_end_off: offset to end at (excluded) for the last instruction
1016 * of the sub-operation
1017 *
1018 * Both @first_instr_start_off and @last_instr_end_off only apply to data or
1019 * address instructions.
1020 *
1021 * When an operation cannot be handled as is by the NAND controller, it will
1022 * be split by the parser into sub-operations which will be passed to the
1023 * controller driver.
1024 */
1025struct nand_subop {
1026 const struct nand_op_instr *instrs;
1027 unsigned int ninstrs;
1028 unsigned int first_instr_start_off;
1029 unsigned int last_instr_end_off;
1030};
1031
Miquel Raynal760c4352018-07-19 00:09:12 +02001032unsigned int nand_subop_get_addr_start_off(const struct nand_subop *subop,
1033 unsigned int op_id);
1034unsigned int nand_subop_get_num_addr_cyc(const struct nand_subop *subop,
1035 unsigned int op_id);
1036unsigned int nand_subop_get_data_start_off(const struct nand_subop *subop,
1037 unsigned int op_id);
1038unsigned int nand_subop_get_data_len(const struct nand_subop *subop,
1039 unsigned int op_id);
Miquel Raynal8878b122017-11-09 14:16:45 +01001040
1041/**
1042 * struct nand_op_parser_addr_constraints - Constraints for address instructions
1043 * @maxcycles: maximum number of address cycles the controller can issue in a
1044 * single step
1045 */
1046struct nand_op_parser_addr_constraints {
1047 unsigned int maxcycles;
1048};
1049
1050/**
1051 * struct nand_op_parser_data_constraints - Constraints for data instructions
1052 * @maxlen: maximum data length that the controller can handle in a single step
1053 */
1054struct nand_op_parser_data_constraints {
1055 unsigned int maxlen;
1056};
1057
1058/**
1059 * struct nand_op_parser_pattern_elem - One element of a pattern
1060 * @type: the instructuction type
1061 * @optional: whether this element of the pattern is optional or mandatory
Mauro Carvalho Chehaba6766882018-05-07 06:35:52 -03001062 * @ctx: address or data constraint
1063 * @ctx.addr: address constraint (number of cycles)
1064 * @ctx.data: data constraint (data length)
Miquel Raynal8878b122017-11-09 14:16:45 +01001065 */
1066struct nand_op_parser_pattern_elem {
1067 enum nand_op_instr_type type;
1068 bool optional;
1069 union {
1070 struct nand_op_parser_addr_constraints addr;
1071 struct nand_op_parser_data_constraints data;
Miquel Raynalc1a72e22018-01-19 19:11:27 +01001072 } ctx;
Miquel Raynal8878b122017-11-09 14:16:45 +01001073};
1074
1075#define NAND_OP_PARSER_PAT_CMD_ELEM(_opt) \
1076 { \
1077 .type = NAND_OP_CMD_INSTR, \
1078 .optional = _opt, \
1079 }
1080
1081#define NAND_OP_PARSER_PAT_ADDR_ELEM(_opt, _maxcycles) \
1082 { \
1083 .type = NAND_OP_ADDR_INSTR, \
1084 .optional = _opt, \
Miquel Raynalc1a72e22018-01-19 19:11:27 +01001085 .ctx.addr.maxcycles = _maxcycles, \
Miquel Raynal8878b122017-11-09 14:16:45 +01001086 }
1087
1088#define NAND_OP_PARSER_PAT_DATA_IN_ELEM(_opt, _maxlen) \
1089 { \
1090 .type = NAND_OP_DATA_IN_INSTR, \
1091 .optional = _opt, \
Miquel Raynalc1a72e22018-01-19 19:11:27 +01001092 .ctx.data.maxlen = _maxlen, \
Miquel Raynal8878b122017-11-09 14:16:45 +01001093 }
1094
1095#define NAND_OP_PARSER_PAT_DATA_OUT_ELEM(_opt, _maxlen) \
1096 { \
1097 .type = NAND_OP_DATA_OUT_INSTR, \
1098 .optional = _opt, \
Miquel Raynalc1a72e22018-01-19 19:11:27 +01001099 .ctx.data.maxlen = _maxlen, \
Miquel Raynal8878b122017-11-09 14:16:45 +01001100 }
1101
1102#define NAND_OP_PARSER_PAT_WAITRDY_ELEM(_opt) \
1103 { \
1104 .type = NAND_OP_WAITRDY_INSTR, \
1105 .optional = _opt, \
1106 }
1107
1108/**
1109 * struct nand_op_parser_pattern - NAND sub-operation pattern descriptor
1110 * @elems: array of pattern elements
1111 * @nelems: number of pattern elements in @elems array
1112 * @exec: the function that will issue a sub-operation
1113 *
1114 * A pattern is a list of elements, each element reprensenting one instruction
1115 * with its constraints. The pattern itself is used by the core to match NAND
1116 * chip operation with NAND controller operations.
1117 * Once a match between a NAND controller operation pattern and a NAND chip
1118 * operation (or a sub-set of a NAND operation) is found, the pattern ->exec()
1119 * hook is called so that the controller driver can issue the operation on the
1120 * bus.
1121 *
1122 * Controller drivers should declare as many patterns as they support and pass
1123 * this list of patterns (created with the help of the following macro) to
1124 * the nand_op_parser_exec_op() helper.
1125 */
1126struct nand_op_parser_pattern {
1127 const struct nand_op_parser_pattern_elem *elems;
1128 unsigned int nelems;
1129 int (*exec)(struct nand_chip *chip, const struct nand_subop *subop);
1130};
1131
1132#define NAND_OP_PARSER_PATTERN(_exec, ...) \
1133 { \
1134 .exec = _exec, \
1135 .elems = (struct nand_op_parser_pattern_elem[]) { __VA_ARGS__ }, \
1136 .nelems = sizeof((struct nand_op_parser_pattern_elem[]) { __VA_ARGS__ }) / \
1137 sizeof(struct nand_op_parser_pattern_elem), \
1138 }
1139
1140/**
1141 * struct nand_op_parser - NAND controller operation parser descriptor
1142 * @patterns: array of supported patterns
1143 * @npatterns: length of the @patterns array
1144 *
1145 * The parser descriptor is just an array of supported patterns which will be
1146 * iterated by nand_op_parser_exec_op() everytime it tries to execute an
1147 * NAND operation (or tries to determine if a specific operation is supported).
1148 *
1149 * It is worth mentioning that patterns will be tested in their declaration
1150 * order, and the first match will be taken, so it's important to order patterns
1151 * appropriately so that simple/inefficient patterns are placed at the end of
1152 * the list. Usually, this is where you put single instruction patterns.
1153 */
1154struct nand_op_parser {
1155 const struct nand_op_parser_pattern *patterns;
1156 unsigned int npatterns;
1157};
1158
1159#define NAND_OP_PARSER(...) \
1160 { \
1161 .patterns = (struct nand_op_parser_pattern[]) { __VA_ARGS__ }, \
1162 .npatterns = sizeof((struct nand_op_parser_pattern[]) { __VA_ARGS__ }) / \
1163 sizeof(struct nand_op_parser_pattern), \
1164 }
1165
1166/**
1167 * struct nand_operation - NAND operation descriptor
1168 * @instrs: array of instructions to execute
1169 * @ninstrs: length of the @instrs array
1170 *
1171 * The actual operation structure that will be passed to chip->exec_op().
1172 */
1173struct nand_operation {
1174 const struct nand_op_instr *instrs;
1175 unsigned int ninstrs;
1176};
1177
1178#define NAND_OPERATION(_instrs) \
1179 { \
1180 .instrs = _instrs, \
1181 .ninstrs = ARRAY_SIZE(_instrs), \
1182 }
1183
1184int nand_op_parser_exec_op(struct nand_chip *chip,
1185 const struct nand_op_parser *parser,
1186 const struct nand_operation *op, bool check_only);
1187
1188/**
Linus Torvalds1da177e2005-04-16 15:20:36 -07001189 * struct nand_chip - NAND Private Flash Chip Data
Boris BREZILLONed4f85c2015-12-01 12:03:06 +01001190 * @mtd: MTD device registered to the MTD framework
Sebastian Andrzej Siewiora0491fc2010-10-05 12:41:01 +02001191 * @IO_ADDR_R: [BOARDSPECIFIC] address to read the 8 I/O lines of the
1192 * flash device
1193 * @IO_ADDR_W: [BOARDSPECIFIC] address to write the 8 I/O lines of the
1194 * flash device.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001195 * @read_byte: [REPLACEABLE] read one byte from the chip
Linus Torvalds1da177e2005-04-16 15:20:36 -07001196 * @read_word: [REPLACEABLE] read one word from the chip
Uwe Kleine-König05f78352013-12-05 22:22:04 +01001197 * @write_byte: [REPLACEABLE] write a single byte to the chip on the
1198 * low 8 I/O lines
Linus Torvalds1da177e2005-04-16 15:20:36 -07001199 * @write_buf: [REPLACEABLE] write data from the buffer to the chip
1200 * @read_buf: [REPLACEABLE] read data from the chip into the buffer
Linus Torvalds1da177e2005-04-16 15:20:36 -07001201 * @select_chip: [REPLACEABLE] select chip nr
Brian Norrisce157512013-04-11 01:34:59 -07001202 * @block_bad: [REPLACEABLE] check if a block is bad, using OOB markers
1203 * @block_markbad: [REPLACEABLE] mark a block bad
Lucas De Marchi25985ed2011-03-30 22:57:33 -03001204 * @cmd_ctrl: [BOARDSPECIFIC] hardwarespecific function for controlling
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +02001205 * ALE/CLE/nCE. Also used to write command and address
Brian Norris7854d3f2011-06-23 14:12:08 -07001206 * @dev_ready: [BOARDSPECIFIC] hardwarespecific function for accessing
Sebastian Andrzej Siewiora0491fc2010-10-05 12:41:01 +02001207 * device ready/busy line. If set to NULL no access to
1208 * ready/busy is available and the ready/busy information
1209 * is read from the chip status register.
1210 * @cmdfunc: [REPLACEABLE] hardwarespecific function for writing
1211 * commands to the chip.
1212 * @waitfunc: [REPLACEABLE] hardwarespecific function for wait on
1213 * ready.
Miquel Raynal8878b122017-11-09 14:16:45 +01001214 * @exec_op: controller specific method to execute NAND operations.
1215 * This method replaces ->cmdfunc(),
1216 * ->{read,write}_{buf,byte,word}(), ->dev_ready() and
1217 * ->waifunc().
Brian Norrisba84fb52014-01-03 15:13:33 -08001218 * @setup_read_retry: [FLASHSPECIFIC] flash (vendor) specific function for
1219 * setting the read-retry mode. Mostly needed for MLC NAND.
Brian Norris7854d3f2011-06-23 14:12:08 -07001220 * @ecc: [BOARDSPECIFIC] ECC control structure
Masahiro Yamada477544c2017-03-30 17:15:05 +09001221 * @buf_align: minimum buffer alignment required by a platform
Miquel Raynal7da45132018-07-17 09:08:02 +02001222 * @dummy_controller: dummy controller implementation for drivers that can
1223 * only control a single chip
Brian Norris49c50b92014-05-06 16:02:19 -07001224 * @erase: [REPLACEABLE] erase function
Lucas De Marchi25985ed2011-03-30 22:57:33 -03001225 * @chip_delay: [BOARDSPECIFIC] chip dependent delay for transferring
Sebastian Andrzej Siewiora0491fc2010-10-05 12:41:01 +02001226 * data from array to read regs (tR).
Thomas Gleixner2c0a2be2006-05-23 11:50:56 +02001227 * @state: [INTERN] the current state of the NAND device
Brian Norrise9195ed2011-08-30 18:45:43 -07001228 * @oob_poi: "poison value buffer," used for laying out OOB data
1229 * before writing
Sebastian Andrzej Siewiora0491fc2010-10-05 12:41:01 +02001230 * @page_shift: [INTERN] number of address bits in a page (column
1231 * address bits).
Linus Torvalds1da177e2005-04-16 15:20:36 -07001232 * @phys_erase_shift: [INTERN] number of address bits in a physical eraseblock
1233 * @bbt_erase_shift: [INTERN] number of address bits in a bbt entry
1234 * @chip_shift: [INTERN] number of address bits in one chip
Sebastian Andrzej Siewiora0491fc2010-10-05 12:41:01 +02001235 * @options: [BOARDSPECIFIC] various chip options. They can partly
1236 * be set to inform nand_scan about special functionality.
1237 * See the defines for further explanation.
Brian Norris5fb15492011-05-31 16:31:21 -07001238 * @bbt_options: [INTERN] bad block specific options. All options used
1239 * here must come from bbm.h. By default, these options
1240 * will be copied to the appropriate nand_bbt_descr's.
Sebastian Andrzej Siewiora0491fc2010-10-05 12:41:01 +02001241 * @badblockpos: [INTERN] position of the bad block marker in the oob
1242 * area.
Brian Norris661a0832012-01-13 18:11:50 -08001243 * @badblockbits: [INTERN] minimum number of set bits in a good block's
1244 * bad block marker position; i.e., BBM == 11110111b is
1245 * not bad when badblockbits == 7
Huang Shijie7db906b2013-09-25 14:58:11 +08001246 * @bits_per_cell: [INTERN] number of bits per cell. i.e., 1 means SLC.
Huang Shijie4cfeca22013-05-17 11:17:25 +08001247 * @ecc_strength_ds: [INTERN] ECC correctability from the datasheet.
1248 * Minimum amount of bit errors per @ecc_step_ds guaranteed
1249 * to be correctable. If unknown, set to zero.
1250 * @ecc_step_ds: [INTERN] ECC step required by the @ecc_strength_ds,
Mauro Carvalho Chehabb6f6c292017-05-13 07:40:36 -03001251 * also from the datasheet. It is the recommended ECC step
Huang Shijie4cfeca22013-05-17 11:17:25 +08001252 * size, if known; if unknown, set to zero.
Boris BREZILLON57a94e22014-09-22 20:11:50 +02001253 * @onfi_timing_mode_default: [INTERN] default ONFI timing mode. This field is
Boris Brezillond8e725d2016-09-15 10:32:50 +02001254 * set to the actually used ONFI mode if the chip is
1255 * ONFI compliant or deduced from the datasheet if
1256 * the NAND chip is not ONFI compliant.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001257 * @numchips: [INTERN] number of physical chips
1258 * @chipsize: [INTERN] the size of one chip for multichip arrays
1259 * @pagemask: [INTERN] page number mask = number of (pages / chip) - 1
Masahiro Yamadac0313b92017-12-05 17:47:16 +09001260 * @data_buf: [INTERN] buffer for data, size is (page size + oobsize).
Sebastian Andrzej Siewiora0491fc2010-10-05 12:41:01 +02001261 * @pagebuf: [INTERN] holds the pagenumber which is currently in
1262 * data_buf.
Mike Dunnedbc45402012-04-25 12:06:11 -07001263 * @pagebuf_bitflips: [INTERN] holds the bitflip count for the page which is
1264 * currently in data_buf.
Thomas Gleixner29072b92006-09-28 15:38:36 +02001265 * @subpagesize: [INTERN] holds the subpagesize
Boris Brezillon7f501f02016-05-24 19:20:05 +02001266 * @id: [INTERN] holds NAND ID
Miquel Raynalf4531b22018-03-19 14:47:26 +01001267 * @parameters: [INTERN] holds generic parameters under an easily
1268 * readable form.
Zach Brownceb374e2017-01-10 13:30:19 -06001269 * @max_bb_per_die: [INTERN] the max number of bad blocks each die of a
1270 * this nand device will encounter their life times.
1271 * @blocks_per_die: [INTERN] The number of PEBs in a die
Randy Dunlap61babe92016-11-21 18:32:08 -08001272 * @data_interface: [INTERN] NAND interface timing information
Brian Norrisba84fb52014-01-03 15:13:33 -08001273 * @read_retries: [INTERN] the number of read retry modes supported
Miquel Raynalb9587582018-03-19 14:47:19 +01001274 * @set_features: [REPLACEABLE] set the NAND chip features
1275 * @get_features: [REPLACEABLE] get the NAND chip features
Boris Brezillon104e4422017-03-16 09:35:58 +01001276 * @setup_data_interface: [OPTIONAL] setup the data interface and timing. If
1277 * chipnr is set to %NAND_DATA_IFACE_CHECK_ONLY this
1278 * means the configuration should not be applied but
1279 * only checked.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001280 * @bbt: [INTERN] bad block table pointer
Sebastian Andrzej Siewiora0491fc2010-10-05 12:41:01 +02001281 * @bbt_td: [REPLACEABLE] bad block table descriptor for flash
1282 * lookup.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001283 * @bbt_md: [REPLACEABLE] bad block table mirror descriptor
Sebastian Andrzej Siewiora0491fc2010-10-05 12:41:01 +02001284 * @badblock_pattern: [REPLACEABLE] bad block scan pattern used for initial
1285 * bad block scan.
1286 * @controller: [REPLACEABLE] a pointer to a hardware controller
Brian Norris7854d3f2011-06-23 14:12:08 -07001287 * structure which is shared among multiple independent
Sebastian Andrzej Siewiora0491fc2010-10-05 12:41:01 +02001288 * devices.
Brian Norris32c8db82011-08-23 17:17:35 -07001289 * @priv: [OPTIONAL] pointer to private chip data
Boris Brezillonabbe26d2016-06-08 09:32:55 +02001290 * @manufacturer: [INTERN] Contains manufacturer information
Mauro Carvalho Chehaba6766882018-05-07 06:35:52 -03001291 * @manufacturer.desc: [INTERN] Contains manufacturer's description
1292 * @manufacturer.priv: [INTERN] Contains manufacturer private information
Linus Torvalds1da177e2005-04-16 15:20:36 -07001293 */
Thomas Gleixner61ecfa82005-11-07 11:15:31 +00001294
Linus Torvalds1da177e2005-04-16 15:20:36 -07001295struct nand_chip {
Boris BREZILLONed4f85c2015-12-01 12:03:06 +01001296 struct mtd_info mtd;
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +02001297 void __iomem *IO_ADDR_R;
1298 void __iomem *IO_ADDR_W;
Thomas Gleixner61ecfa82005-11-07 11:15:31 +00001299
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +02001300 uint8_t (*read_byte)(struct mtd_info *mtd);
1301 u16 (*read_word)(struct mtd_info *mtd);
Uwe Kleine-König05f78352013-12-05 22:22:04 +01001302 void (*write_byte)(struct mtd_info *mtd, uint8_t byte);
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +02001303 void (*write_buf)(struct mtd_info *mtd, const uint8_t *buf, int len);
1304 void (*read_buf)(struct mtd_info *mtd, uint8_t *buf, int len);
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +02001305 void (*select_chip)(struct mtd_info *mtd, int chip);
Archit Taneja9f3e0422016-02-03 14:29:49 +05301306 int (*block_bad)(struct mtd_info *mtd, loff_t ofs);
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +02001307 int (*block_markbad)(struct mtd_info *mtd, loff_t ofs);
1308 void (*cmd_ctrl)(struct mtd_info *mtd, int dat, unsigned int ctrl);
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +02001309 int (*dev_ready)(struct mtd_info *mtd);
1310 void (*cmdfunc)(struct mtd_info *mtd, unsigned command, int column,
1311 int page_addr);
1312 int(*waitfunc)(struct mtd_info *mtd, struct nand_chip *this);
Miquel Raynal8878b122017-11-09 14:16:45 +01001313 int (*exec_op)(struct nand_chip *chip,
1314 const struct nand_operation *op,
1315 bool check_only);
Brian Norris49c50b92014-05-06 16:02:19 -07001316 int (*erase)(struct mtd_info *mtd, int page);
Miquel Raynalb9587582018-03-19 14:47:19 +01001317 int (*set_features)(struct mtd_info *mtd, struct nand_chip *chip,
1318 int feature_addr, uint8_t *subfeature_para);
1319 int (*get_features)(struct mtd_info *mtd, struct nand_chip *chip,
1320 int feature_addr, uint8_t *subfeature_para);
Brian Norrisba84fb52014-01-03 15:13:33 -08001321 int (*setup_read_retry)(struct mtd_info *mtd, int retry_mode);
Boris Brezillon104e4422017-03-16 09:35:58 +01001322 int (*setup_data_interface)(struct mtd_info *mtd, int chipnr,
1323 const struct nand_data_interface *conf);
Boris Brezillond8e725d2016-09-15 10:32:50 +02001324
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +02001325 int chip_delay;
1326 unsigned int options;
Brian Norris5fb15492011-05-31 16:31:21 -07001327 unsigned int bbt_options;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02001328
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +02001329 int page_shift;
1330 int phys_erase_shift;
1331 int bbt_erase_shift;
1332 int chip_shift;
1333 int numchips;
1334 uint64_t chipsize;
1335 int pagemask;
Masahiro Yamadac0313b92017-12-05 17:47:16 +09001336 u8 *data_buf;
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +02001337 int pagebuf;
Mike Dunnedbc45402012-04-25 12:06:11 -07001338 unsigned int pagebuf_bitflips;
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +02001339 int subpagesize;
Huang Shijie7db906b2013-09-25 14:58:11 +08001340 uint8_t bits_per_cell;
Huang Shijie4cfeca22013-05-17 11:17:25 +08001341 uint16_t ecc_strength_ds;
1342 uint16_t ecc_step_ds;
Boris BREZILLON57a94e22014-09-22 20:11:50 +02001343 int onfi_timing_mode_default;
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +02001344 int badblockpos;
1345 int badblockbits;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02001346
Boris Brezillon7f501f02016-05-24 19:20:05 +02001347 struct nand_id id;
Miquel Raynalf4531b22018-03-19 14:47:26 +01001348 struct nand_parameters parameters;
Zach Brownceb374e2017-01-10 13:30:19 -06001349 u16 max_bb_per_die;
1350 u32 blocks_per_die;
Florian Fainellid1e1f4e2010-08-30 18:32:24 +02001351
Miquel Raynal17fa8042017-11-30 18:01:31 +01001352 struct nand_data_interface data_interface;
Boris Brezillond8e725d2016-09-15 10:32:50 +02001353
Brian Norrisba84fb52014-01-03 15:13:33 -08001354 int read_retries;
1355
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +02001356 flstate_t state;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02001357
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +02001358 uint8_t *oob_poi;
Miquel Raynal7da45132018-07-17 09:08:02 +02001359 struct nand_controller *controller;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02001360
1361 struct nand_ecc_ctrl ecc;
Masahiro Yamada477544c2017-03-30 17:15:05 +09001362 unsigned long buf_align;
Miquel Raynal7da45132018-07-17 09:08:02 +02001363 struct nand_controller dummy_controller;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02001364
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +02001365 uint8_t *bbt;
1366 struct nand_bbt_descr *bbt_td;
1367 struct nand_bbt_descr *bbt_md;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02001368
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +02001369 struct nand_bbt_descr *badblock_pattern;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02001370
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +02001371 void *priv;
Boris Brezillonabbe26d2016-06-08 09:32:55 +02001372
1373 struct {
1374 const struct nand_manufacturer *desc;
1375 void *priv;
1376 } manufacturer;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001377};
1378
Miquel Raynal8878b122017-11-09 14:16:45 +01001379static inline int nand_exec_op(struct nand_chip *chip,
1380 const struct nand_operation *op)
1381{
1382 if (!chip->exec_op)
1383 return -ENOTSUPP;
1384
1385 return chip->exec_op(chip, op, false);
1386}
1387
Boris Brezillon41b207a2016-02-03 19:06:15 +01001388extern const struct mtd_ooblayout_ops nand_ooblayout_sp_ops;
1389extern const struct mtd_ooblayout_ops nand_ooblayout_lp_ops;
1390
Brian Norris28b8b26b2015-10-30 20:33:20 -07001391static inline void nand_set_flash_node(struct nand_chip *chip,
1392 struct device_node *np)
1393{
Boris BREZILLON29574ed2015-12-10 09:00:38 +01001394 mtd_set_of_node(&chip->mtd, np);
Brian Norris28b8b26b2015-10-30 20:33:20 -07001395}
1396
1397static inline struct device_node *nand_get_flash_node(struct nand_chip *chip)
1398{
Boris BREZILLON29574ed2015-12-10 09:00:38 +01001399 return mtd_get_of_node(&chip->mtd);
Brian Norris28b8b26b2015-10-30 20:33:20 -07001400}
1401
Boris BREZILLON9eba47d2015-11-16 14:37:35 +01001402static inline struct nand_chip *mtd_to_nand(struct mtd_info *mtd)
1403{
Boris BREZILLON2d3b77b2015-12-10 09:00:33 +01001404 return container_of(mtd, struct nand_chip, mtd);
Boris BREZILLON9eba47d2015-11-16 14:37:35 +01001405}
1406
Boris BREZILLONffd014f2015-12-01 12:03:07 +01001407static inline struct mtd_info *nand_to_mtd(struct nand_chip *chip)
1408{
1409 return &chip->mtd;
1410}
1411
Boris BREZILLONd39ddbd2015-12-10 09:00:39 +01001412static inline void *nand_get_controller_data(struct nand_chip *chip)
1413{
1414 return chip->priv;
1415}
1416
1417static inline void nand_set_controller_data(struct nand_chip *chip, void *priv)
1418{
1419 chip->priv = priv;
1420}
1421
Boris Brezillonabbe26d2016-06-08 09:32:55 +02001422static inline void nand_set_manufacturer_data(struct nand_chip *chip,
1423 void *priv)
1424{
1425 chip->manufacturer.priv = priv;
1426}
1427
1428static inline void *nand_get_manufacturer_data(struct nand_chip *chip)
1429{
1430 return chip->manufacturer.priv;
1431}
1432
Linus Torvalds1da177e2005-04-16 15:20:36 -07001433/*
1434 * NAND Flash Manufacturer ID Codes
1435 */
1436#define NAND_MFR_TOSHIBA 0x98
Rafał Miłecki1c7fe6b2016-06-09 20:10:11 +02001437#define NAND_MFR_ESMT 0xc8
Linus Torvalds1da177e2005-04-16 15:20:36 -07001438#define NAND_MFR_SAMSUNG 0xec
1439#define NAND_MFR_FUJITSU 0x04
1440#define NAND_MFR_NATIONAL 0x8f
1441#define NAND_MFR_RENESAS 0x07
1442#define NAND_MFR_STMICRO 0x20
Thomas Gleixner2c0a2be2006-05-23 11:50:56 +02001443#define NAND_MFR_HYNIX 0xad
sshahrom@micron.com8c60e542007-03-21 18:48:02 -07001444#define NAND_MFR_MICRON 0x2c
Steven J. Hill30eb0db2007-07-18 23:29:46 -05001445#define NAND_MFR_AMD 0x01
Brian Norrisc1257b42011-11-02 13:34:42 -07001446#define NAND_MFR_MACRONIX 0xc2
Brian Norrisb1ccfab2012-05-22 07:30:47 -07001447#define NAND_MFR_EON 0x92
Huang Shijie3f97c6f2013-12-26 15:37:45 +08001448#define NAND_MFR_SANDISK 0x45
Huang Shijie4968a412014-01-03 16:50:39 +08001449#define NAND_MFR_INTEL 0x89
Brian Norris641519c2014-11-04 11:32:45 -08001450#define NAND_MFR_ATO 0x9b
Andrey Jr. Melnikova4077ce2016-12-08 19:57:08 +03001451#define NAND_MFR_WINBOND 0xef
Linus Torvalds1da177e2005-04-16 15:20:36 -07001452
Artem Bityutskiy53552d22013-03-14 09:57:23 +02001453
Artem Bityutskiy8dbfae12013-03-04 15:39:18 +02001454/*
1455 * A helper for defining older NAND chips where the second ID byte fully
1456 * defined the chip, including the geometry (chip size, eraseblock size, page
Artem Bityutskiy5bfa9b72013-03-19 10:29:26 +02001457 * size). All these chips have 512 bytes NAND page size.
Artem Bityutskiy8dbfae12013-03-04 15:39:18 +02001458 */
Artem Bityutskiy5bfa9b72013-03-19 10:29:26 +02001459#define LEGACY_ID_NAND(nm, devid, chipsz, erasesz, opts) \
1460 { .name = (nm), {{ .dev_id = (devid) }}, .pagesize = 512, \
1461 .chipsize = (chipsz), .erasesize = (erasesz), .options = (opts) }
Artem Bityutskiy8dbfae12013-03-04 15:39:18 +02001462
1463/*
1464 * A helper for defining newer chips which report their page size and
1465 * eraseblock size via the extended ID bytes.
1466 *
1467 * The real difference between LEGACY_ID_NAND and EXTENDED_ID_NAND is that with
1468 * EXTENDED_ID_NAND, manufacturers overloaded the same device ID so that the
1469 * device ID now only represented a particular total chip size (and voltage,
1470 * buswidth), and the page size, eraseblock size, and OOB size could vary while
1471 * using the same device ID.
1472 */
Artem Bityutskiy8e12b472013-03-04 16:26:56 +02001473#define EXTENDED_ID_NAND(nm, devid, chipsz, opts) \
1474 { .name = (nm), {{ .dev_id = (devid) }}, .chipsize = (chipsz), \
Artem Bityutskiy8dbfae12013-03-04 15:39:18 +02001475 .options = (opts) }
1476
Huang Shijie2dc0bdd2013-05-17 11:17:31 +08001477#define NAND_ECC_INFO(_strength, _step) \
1478 { .strength_ds = (_strength), .step_ds = (_step) }
1479#define NAND_ECC_STRENGTH(type) ((type)->ecc.strength_ds)
1480#define NAND_ECC_STEP(type) ((type)->ecc.step_ds)
1481
Linus Torvalds1da177e2005-04-16 15:20:36 -07001482/**
1483 * struct nand_flash_dev - NAND Flash Device ID Structure
Artem Bityutskiy68aa352de2013-03-04 16:05:00 +02001484 * @name: a human-readable name of the NAND chip
1485 * @dev_id: the device ID (the second byte of the full chip ID array)
Artem Bityutskiy8e12b472013-03-04 16:26:56 +02001486 * @mfr_id: manufecturer ID part of the full chip ID array (refers the same
1487 * memory address as @id[0])
1488 * @dev_id: device ID part of the full chip ID array (refers the same memory
1489 * address as @id[1])
1490 * @id: full device ID array
Artem Bityutskiy68aa352de2013-03-04 16:05:00 +02001491 * @pagesize: size of the NAND page in bytes; if 0, then the real page size (as
1492 * well as the eraseblock size) is determined from the extended NAND
1493 * chip ID array)
Artem Bityutskiy68aa352de2013-03-04 16:05:00 +02001494 * @chipsize: total chip size in MiB
Artem Bityutskiyecb42fe2013-03-13 13:45:00 +02001495 * @erasesize: eraseblock size in bytes (determined from the extended ID if 0)
Artem Bityutskiy68aa352de2013-03-04 16:05:00 +02001496 * @options: stores various chip bit options
Huang Shijief22d5f62013-03-15 11:00:59 +08001497 * @id_len: The valid length of the @id.
1498 * @oobsize: OOB size
Randy Dunlap7b7d8982014-07-27 14:31:53 -07001499 * @ecc: ECC correctability and step information from the datasheet.
Huang Shijie2dc0bdd2013-05-17 11:17:31 +08001500 * @ecc.strength_ds: The ECC correctability from the datasheet, same as the
1501 * @ecc_strength_ds in nand_chip{}.
1502 * @ecc.step_ds: The ECC step required by the @ecc.strength_ds, same as the
1503 * @ecc_step_ds in nand_chip{}, also from the datasheet.
1504 * For example, the "4bit ECC for each 512Byte" can be set with
1505 * NAND_ECC_INFO(4, 512).
Boris BREZILLON57a94e22014-09-22 20:11:50 +02001506 * @onfi_timing_mode_default: the default ONFI timing mode entered after a NAND
1507 * reset. Should be deduced from timings described
1508 * in the datasheet.
1509 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07001510 */
1511struct nand_flash_dev {
1512 char *name;
Artem Bityutskiy8e12b472013-03-04 16:26:56 +02001513 union {
1514 struct {
1515 uint8_t mfr_id;
1516 uint8_t dev_id;
1517 };
Artem Bityutskiy53552d22013-03-14 09:57:23 +02001518 uint8_t id[NAND_MAX_ID_LEN];
Artem Bityutskiy8e12b472013-03-04 16:26:56 +02001519 };
Artem Bityutskiyecb42fe2013-03-13 13:45:00 +02001520 unsigned int pagesize;
1521 unsigned int chipsize;
1522 unsigned int erasesize;
1523 unsigned int options;
Huang Shijief22d5f62013-03-15 11:00:59 +08001524 uint16_t id_len;
1525 uint16_t oobsize;
Huang Shijie2dc0bdd2013-05-17 11:17:31 +08001526 struct {
1527 uint16_t strength_ds;
1528 uint16_t step_ds;
1529 } ecc;
Boris BREZILLON57a94e22014-09-22 20:11:50 +02001530 int onfi_timing_mode_default;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001531};
1532
1533/**
Boris Brezillon8cfb9ab2017-01-07 15:15:57 +01001534 * struct nand_manufacturer - NAND Flash Manufacturer structure
Linus Torvalds1da177e2005-04-16 15:20:36 -07001535 * @name: Manufacturer name
Thomas Gleixner2c0a2be2006-05-23 11:50:56 +02001536 * @id: manufacturer ID code of device.
Boris Brezillonabbe26d2016-06-08 09:32:55 +02001537 * @ops: manufacturer operations
Linus Torvalds1da177e2005-04-16 15:20:36 -07001538*/
Boris Brezillon8cfb9ab2017-01-07 15:15:57 +01001539struct nand_manufacturer {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001540 int id;
Sebastian Andrzej Siewiora0491fc2010-10-05 12:41:01 +02001541 char *name;
Boris Brezillonabbe26d2016-06-08 09:32:55 +02001542 const struct nand_manufacturer_ops *ops;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001543};
1544
Boris Brezillonbcc678c2017-01-07 15:48:25 +01001545const struct nand_manufacturer *nand_get_manufacturer(u8 id);
1546
1547static inline const char *
1548nand_manufacturer_name(const struct nand_manufacturer *manufacturer)
1549{
1550 return manufacturer ? manufacturer->name : "Unknown";
1551}
1552
Linus Torvalds1da177e2005-04-16 15:20:36 -07001553extern struct nand_flash_dev nand_flash_ids[];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001554
Boris Brezillon9b2d61f2016-06-08 10:34:57 +02001555extern const struct nand_manufacturer_ops toshiba_nand_manuf_ops;
Boris Brezillonc51d0ac2016-06-08 10:22:19 +02001556extern const struct nand_manufacturer_ops samsung_nand_manuf_ops;
Boris Brezillon01389b62016-06-08 10:30:18 +02001557extern const struct nand_manufacturer_ops hynix_nand_manuf_ops;
Boris Brezillon10d4e752016-06-08 10:38:57 +02001558extern const struct nand_manufacturer_ops micron_nand_manuf_ops;
Boris Brezillon229204d2016-06-08 10:42:23 +02001559extern const struct nand_manufacturer_ops amd_nand_manuf_ops;
Boris Brezillon3b5206f2016-06-08 10:43:26 +02001560extern const struct nand_manufacturer_ops macronix_nand_manuf_ops;
Boris Brezillonc51d0ac2016-06-08 10:22:19 +02001561
Boris Brezillon44b07b92018-07-05 12:27:30 +02001562int nand_create_bbt(struct nand_chip *chip);
Sascha Hauer79022592016-09-07 14:21:42 +02001563int nand_markbad_bbt(struct mtd_info *mtd, loff_t offs);
1564int nand_isreserved_bbt(struct mtd_info *mtd, loff_t offs);
1565int nand_isbad_bbt(struct mtd_info *mtd, loff_t offs, int allowbbt);
1566int nand_erase_nand(struct mtd_info *mtd, struct erase_info *instr,
1567 int allowbbt);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001568
Thomas Gleixner41796c22006-05-23 11:38:59 +02001569/**
1570 * struct platform_nand_chip - chip level device structure
Thomas Gleixner41796c22006-05-23 11:38:59 +02001571 * @nr_chips: max. number of chips to scan for
Randy Dunlap844d3b42006-06-28 21:48:27 -07001572 * @chip_offset: chip number offset
Thomas Gleixner8be834f2006-05-27 20:05:26 +02001573 * @nr_partitions: number of partitions pointed to by partitions (or zero)
Thomas Gleixner41796c22006-05-23 11:38:59 +02001574 * @partitions: mtd partition list
1575 * @chip_delay: R/B delay value in us
1576 * @options: Option flags, e.g. 16bit buswidth
Brian Norrisa40f7342011-05-31 16:31:22 -07001577 * @bbt_options: BBT option flags, e.g. NAND_BBT_USE_FLASH
Vitaly Wool972edcb2007-05-06 18:46:57 +04001578 * @part_probe_types: NULL-terminated array of probe types
Thomas Gleixner41796c22006-05-23 11:38:59 +02001579 */
1580struct platform_nand_chip {
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +02001581 int nr_chips;
1582 int chip_offset;
1583 int nr_partitions;
1584 struct mtd_partition *partitions;
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +02001585 int chip_delay;
1586 unsigned int options;
Brian Norrisa40f7342011-05-31 16:31:22 -07001587 unsigned int bbt_options;
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +02001588 const char **part_probe_types;
Thomas Gleixner41796c22006-05-23 11:38:59 +02001589};
1590
H Hartley Sweetenbf95efd2009-05-12 13:46:58 -07001591/* Keep gcc happy */
1592struct platform_device;
1593
Thomas Gleixner41796c22006-05-23 11:38:59 +02001594/**
1595 * struct platform_nand_ctrl - controller level device structure
H Hartley Sweetenbf95efd2009-05-12 13:46:58 -07001596 * @probe: platform specific function to probe/setup hardware
1597 * @remove: platform specific function to remove/teardown hardware
Thomas Gleixner41796c22006-05-23 11:38:59 +02001598 * @dev_ready: platform specific function to read ready/busy pin
1599 * @select_chip: platform specific chip select function
Vitaly Wool972edcb2007-05-06 18:46:57 +04001600 * @cmd_ctrl: platform specific function for controlling
1601 * ALE/CLE/nCE. Also used to write command and address
Alexander Clouterd6fed9e2009-05-11 19:28:01 +01001602 * @write_buf: platform specific function for write buffer
1603 * @read_buf: platform specific function for read buffer
Randy Dunlap844d3b42006-06-28 21:48:27 -07001604 * @priv: private data to transport driver specific settings
Thomas Gleixner41796c22006-05-23 11:38:59 +02001605 *
1606 * All fields are optional and depend on the hardware driver requirements
1607 */
1608struct platform_nand_ctrl {
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +02001609 int (*probe)(struct platform_device *pdev);
1610 void (*remove)(struct platform_device *pdev);
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +02001611 int (*dev_ready)(struct mtd_info *mtd);
1612 void (*select_chip)(struct mtd_info *mtd, int chip);
1613 void (*cmd_ctrl)(struct mtd_info *mtd, int dat, unsigned int ctrl);
1614 void (*write_buf)(struct mtd_info *mtd, const uint8_t *buf, int len);
1615 void (*read_buf)(struct mtd_info *mtd, uint8_t *buf, int len);
1616 void *priv;
Thomas Gleixner41796c22006-05-23 11:38:59 +02001617};
1618
Vitaly Wool972edcb2007-05-06 18:46:57 +04001619/**
1620 * struct platform_nand_data - container structure for platform-specific data
1621 * @chip: chip level chip structure
1622 * @ctrl: controller level device structure
1623 */
1624struct platform_nand_data {
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +02001625 struct platform_nand_chip chip;
1626 struct platform_nand_ctrl ctrl;
Vitaly Wool972edcb2007-05-06 18:46:57 +04001627};
1628
Huang Shijie3e701922012-09-13 14:57:53 +08001629/* return the supported asynchronous timing mode. */
1630static inline int onfi_get_async_timing_mode(struct nand_chip *chip)
1631{
Miquel Raynala97421c2018-03-19 14:47:27 +01001632 if (!chip->parameters.onfi.version)
Huang Shijie3e701922012-09-13 14:57:53 +08001633 return ONFI_TIMING_MODE_UNKNOWN;
Huang Shijie3e701922012-09-13 14:57:53 +08001634
Miquel Raynala97421c2018-03-19 14:47:27 +01001635 return chip->parameters.onfi.async_timing_mode;
Huang Shijie3e701922012-09-13 14:57:53 +08001636}
1637
Miquel Raynal17fa8042017-11-30 18:01:31 +01001638int onfi_fill_data_interface(struct nand_chip *chip,
Sascha Hauerb88730a2016-09-15 10:32:48 +02001639 enum nand_data_interface_type type,
1640 int timing_mode);
1641
Huang Shijie1d0ed692013-09-25 14:58:10 +08001642/*
1643 * Check if it is a SLC nand.
1644 * The !nand_is_slc() can be used to check the MLC/TLC nand chips.
1645 * We do not distinguish the MLC and TLC now.
1646 */
1647static inline bool nand_is_slc(struct nand_chip *chip)
1648{
Lothar Waßmann2d2a2b82017-08-29 12:17:13 +02001649 WARN(chip->bits_per_cell == 0,
1650 "chip->bits_per_cell is used uninitialized\n");
Huang Shijie7db906b2013-09-25 14:58:11 +08001651 return chip->bits_per_cell == 1;
Huang Shijie1d0ed692013-09-25 14:58:10 +08001652}
Brian Norris3dad2342014-01-29 14:08:12 -08001653
1654/**
1655 * Check if the opcode's address should be sent only on the lower 8 bits
1656 * @command: opcode to check
1657 */
1658static inline int nand_opcode_8bits(unsigned int command)
1659{
David Mosbergere34fcb02014-03-21 16:05:10 -06001660 switch (command) {
1661 case NAND_CMD_READID:
1662 case NAND_CMD_PARAM:
1663 case NAND_CMD_GET_FEATURES:
1664 case NAND_CMD_SET_FEATURES:
1665 return 1;
1666 default:
1667 break;
1668 }
1669 return 0;
Brian Norris3dad2342014-01-29 14:08:12 -08001670}
1671
Boris BREZILLON974647e2014-07-11 09:49:42 +02001672/* get timing characteristics from ONFI timing mode. */
1673const struct nand_sdr_timings *onfi_async_timing_mode_to_sdr_timings(int mode);
Boris BREZILLON730a43f2015-09-03 18:03:38 +02001674
1675int nand_check_erased_ecc_chunk(void *data, int datalen,
1676 void *ecc, int ecclen,
1677 void *extraoob, int extraooblen,
1678 int threshold);
Boris Brezillon9d02fc22015-08-26 16:08:12 +02001679
Abhishek Sahu181ace92018-06-20 12:57:28 +05301680int nand_ecc_choose_conf(struct nand_chip *chip,
1681 const struct nand_ecc_caps *caps, int oobavail);
1682
Boris Brezillon9d02fc22015-08-26 16:08:12 +02001683/* Default write_oob implementation */
1684int nand_write_oob_std(struct mtd_info *mtd, struct nand_chip *chip, int page);
1685
1686/* Default write_oob syndrome implementation */
1687int nand_write_oob_syndrome(struct mtd_info *mtd, struct nand_chip *chip,
1688 int page);
1689
1690/* Default read_oob implementation */
1691int nand_read_oob_std(struct mtd_info *mtd, struct nand_chip *chip, int page);
1692
1693/* Default read_oob syndrome implementation */
1694int nand_read_oob_syndrome(struct mtd_info *mtd, struct nand_chip *chip,
1695 int page);
Sascha Hauer2f94abf2016-09-15 10:32:45 +02001696
Miquel Raynal97baea12018-03-19 14:47:20 +01001697/* Wrapper to use in order for controllers/vendors to GET/SET FEATURES */
1698int nand_get_features(struct nand_chip *chip, int addr, u8 *subfeature_param);
1699int nand_set_features(struct nand_chip *chip, int addr, u8 *subfeature_param);
Boris Brezillon4a78cc62017-05-26 17:10:15 +02001700/* Stub used by drivers that do not support GET/SET FEATURES operations */
Miquel Raynalb9587582018-03-19 14:47:19 +01001701int nand_get_set_features_notsupp(struct mtd_info *mtd, struct nand_chip *chip,
1702 int addr, u8 *subfeature_param);
Boris Brezillon4a78cc62017-05-26 17:10:15 +02001703
Thomas Petazzonicc0f51e2017-04-29 11:06:44 +02001704/* Default read_page_raw implementation */
1705int nand_read_page_raw(struct mtd_info *mtd, struct nand_chip *chip,
1706 uint8_t *buf, int oob_required, int page);
Boris Brezillon0d6030a2018-07-18 10:42:17 +02001707int nand_read_page_raw_notsupp(struct mtd_info *mtd, struct nand_chip *chip,
1708 u8 *buf, int oob_required, int page);
Thomas Petazzonicc0f51e2017-04-29 11:06:44 +02001709
1710/* Default write_page_raw implementation */
1711int nand_write_page_raw(struct mtd_info *mtd, struct nand_chip *chip,
1712 const uint8_t *buf, int oob_required, int page);
Boris Brezillon0d6030a2018-07-18 10:42:17 +02001713int nand_write_page_raw_notsupp(struct mtd_info *mtd, struct nand_chip *chip,
1714 const u8 *buf, int oob_required, int page);
Thomas Petazzonicc0f51e2017-04-29 11:06:44 +02001715
Sascha Hauer2f94abf2016-09-15 10:32:45 +02001716/* Reset and initialize a NAND device */
Boris Brezillon73f907f2016-10-24 16:46:20 +02001717int nand_reset(struct nand_chip *chip, int chipnr);
Sascha Hauer2f94abf2016-09-15 10:32:45 +02001718
Boris Brezillon97d90da2017-11-30 18:01:29 +01001719/* NAND operation helpers */
1720int nand_reset_op(struct nand_chip *chip);
1721int nand_readid_op(struct nand_chip *chip, u8 addr, void *buf,
1722 unsigned int len);
1723int nand_status_op(struct nand_chip *chip, u8 *status);
1724int nand_exit_status_op(struct nand_chip *chip);
1725int nand_erase_op(struct nand_chip *chip, unsigned int eraseblock);
1726int nand_read_page_op(struct nand_chip *chip, unsigned int page,
1727 unsigned int offset_in_page, void *buf, unsigned int len);
1728int nand_change_read_column_op(struct nand_chip *chip,
1729 unsigned int offset_in_page, void *buf,
1730 unsigned int len, bool force_8bit);
1731int nand_read_oob_op(struct nand_chip *chip, unsigned int page,
1732 unsigned int offset_in_page, void *buf, unsigned int len);
1733int nand_prog_page_begin_op(struct nand_chip *chip, unsigned int page,
1734 unsigned int offset_in_page, const void *buf,
1735 unsigned int len);
1736int nand_prog_page_end_op(struct nand_chip *chip);
1737int nand_prog_page_op(struct nand_chip *chip, unsigned int page,
1738 unsigned int offset_in_page, const void *buf,
1739 unsigned int len);
1740int nand_change_write_column_op(struct nand_chip *chip,
1741 unsigned int offset_in_page, const void *buf,
1742 unsigned int len, bool force_8bit);
1743int nand_read_data_op(struct nand_chip *chip, void *buf, unsigned int len,
1744 bool force_8bit);
1745int nand_write_data_op(struct nand_chip *chip, const void *buf,
1746 unsigned int len, bool force_8bit);
1747
Richard Weinbergerd44154f2016-09-21 11:44:41 +02001748/* Free resources held by the NAND device */
1749void nand_cleanup(struct nand_chip *chip);
1750
Boris Brezillonabbe26d2016-06-08 09:32:55 +02001751/* Default extended ID decoding function */
1752void nand_decode_ext_id(struct nand_chip *chip);
Miquel Raynal8878b122017-11-09 14:16:45 +01001753
1754/*
1755 * External helper for controller drivers that have to implement the WAITRDY
1756 * instruction and have no physical pin to check it.
1757 */
1758int nand_soft_waitrdy(struct nand_chip *chip, unsigned long timeout_ms);
1759
Boris Brezillond4092d72017-08-04 17:29:10 +02001760#endif /* __LINUX_MTD_RAWNAND_H */