Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1 | /* |
David Woodhouse | a1452a3 | 2010-08-08 20:58:20 +0100 | [diff] [blame] | 2 | * Copyright © 2000-2010 David Woodhouse <dwmw2@infradead.org> |
| 3 | * Steven J. Hill <sjhill@realitydiluted.com> |
| 4 | * Thomas Gleixner <tglx@linutronix.de> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 5 | * |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 6 | * This program is free software; you can redistribute it and/or modify |
| 7 | * it under the terms of the GNU General Public License version 2 as |
| 8 | * published by the Free Software Foundation. |
| 9 | * |
Thomas Gleixner | 2c0a2be | 2006-05-23 11:50:56 +0200 | [diff] [blame] | 10 | * Info: |
| 11 | * Contains standard defines and IDs for NAND flash devices |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 12 | * |
Thomas Gleixner | 2c0a2be | 2006-05-23 11:50:56 +0200 | [diff] [blame] | 13 | * Changelog: |
| 14 | * See git changelog. |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 15 | */ |
Boris Brezillon | d4092d7 | 2017-08-04 17:29:10 +0200 | [diff] [blame] | 16 | #ifndef __LINUX_MTD_RAWNAND_H |
| 17 | #define __LINUX_MTD_RAWNAND_H |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 18 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 19 | #include <linux/wait.h> |
| 20 | #include <linux/spinlock.h> |
| 21 | #include <linux/mtd/mtd.h> |
Alessandro Rubini | 30631cb | 2009-09-20 23:28:14 +0200 | [diff] [blame] | 22 | #include <linux/mtd/flashchip.h> |
Alessandro Rubini | c62d81b | 2009-09-20 23:28:04 +0200 | [diff] [blame] | 23 | #include <linux/mtd/bbm.h> |
Boris Brezillon | 1c3ab61 | 2018-07-05 12:27:29 +0200 | [diff] [blame] | 24 | #include <linux/of.h> |
Miquel Raynal | 789157e | 2018-03-19 14:47:28 +0100 | [diff] [blame] | 25 | #include <linux/types.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 26 | |
David Woodhouse | 5e81e88 | 2010-02-26 18:32:56 +0000 | [diff] [blame] | 27 | struct nand_flash_dev; |
Brian Norris | 5844fee | 2015-01-23 00:22:27 -0800 | [diff] [blame] | 28 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 29 | /* Scan and identify a NAND device */ |
Miquel Raynal | 256c4fc | 2018-04-22 18:02:30 +0200 | [diff] [blame] | 30 | int nand_scan_with_ids(struct mtd_info *mtd, int max_chips, |
| 31 | struct nand_flash_dev *ids); |
| 32 | |
| 33 | static inline int nand_scan(struct mtd_info *mtd, int max_chips) |
| 34 | { |
| 35 | return nand_scan_with_ids(mtd, max_chips, NULL); |
| 36 | } |
| 37 | |
Sebastian Andrzej Siewior | a0491fc | 2010-10-05 12:41:01 +0200 | [diff] [blame] | 38 | /* |
| 39 | * Separate phases of nand_scan(), allowing board driver to intervene |
| 40 | * and override command or ECC setup according to flash type. |
| 41 | */ |
Sascha Hauer | 7902259 | 2016-09-07 14:21:42 +0200 | [diff] [blame] | 42 | int nand_scan_ident(struct mtd_info *mtd, int max_chips, |
David Woodhouse | 5e81e88 | 2010-02-26 18:32:56 +0000 | [diff] [blame] | 43 | struct nand_flash_dev *table); |
Sascha Hauer | 7902259 | 2016-09-07 14:21:42 +0200 | [diff] [blame] | 44 | int nand_scan_tail(struct mtd_info *mtd); |
David Woodhouse | 3b85c32 | 2006-09-25 17:06:53 +0100 | [diff] [blame] | 45 | |
Richard Weinberger | d44154f | 2016-09-21 11:44:41 +0200 | [diff] [blame] | 46 | /* Unregister the MTD device and free resources held by the NAND device */ |
Sascha Hauer | 7902259 | 2016-09-07 14:21:42 +0200 | [diff] [blame] | 47 | void nand_release(struct mtd_info *mtd); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 48 | |
David Woodhouse | b77d95c | 2006-09-25 21:58:50 +0100 | [diff] [blame] | 49 | /* Internal helper for board drivers which need to override command function */ |
Sascha Hauer | 7902259 | 2016-09-07 14:21:42 +0200 | [diff] [blame] | 50 | void nand_wait_ready(struct mtd_info *mtd); |
David Woodhouse | b77d95c | 2006-09-25 21:58:50 +0100 | [diff] [blame] | 51 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 52 | /* The maximum number of NAND chips in an array */ |
| 53 | #define NAND_MAX_CHIPS 8 |
| 54 | |
Sebastian Andrzej Siewior | a0491fc | 2010-10-05 12:41:01 +0200 | [diff] [blame] | 55 | /* |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 56 | * Constants for hardware specific CLE/ALE/NCE function |
Thomas Gleixner | 7abd3ef | 2006-05-23 23:25:53 +0200 | [diff] [blame] | 57 | * |
| 58 | * These are bits which can be or'ed to set/clear multiple |
| 59 | * bits in one go. |
| 60 | */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 61 | /* Select the chip by setting nCE to low */ |
Thomas Gleixner | 7abd3ef | 2006-05-23 23:25:53 +0200 | [diff] [blame] | 62 | #define NAND_NCE 0x01 |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 63 | /* Select the command latch by setting CLE to high */ |
Thomas Gleixner | 7abd3ef | 2006-05-23 23:25:53 +0200 | [diff] [blame] | 64 | #define NAND_CLE 0x02 |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 65 | /* Select the address latch by setting ALE to high */ |
Thomas Gleixner | 7abd3ef | 2006-05-23 23:25:53 +0200 | [diff] [blame] | 66 | #define NAND_ALE 0x04 |
| 67 | |
| 68 | #define NAND_CTRL_CLE (NAND_NCE | NAND_CLE) |
| 69 | #define NAND_CTRL_ALE (NAND_NCE | NAND_ALE) |
| 70 | #define NAND_CTRL_CHANGE 0x80 |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 71 | |
| 72 | /* |
| 73 | * Standard NAND flash commands |
| 74 | */ |
| 75 | #define NAND_CMD_READ0 0 |
| 76 | #define NAND_CMD_READ1 1 |
Thomas Gleixner | 7bc3312 | 2006-06-20 20:05:05 +0200 | [diff] [blame] | 77 | #define NAND_CMD_RNDOUT 5 |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 78 | #define NAND_CMD_PAGEPROG 0x10 |
| 79 | #define NAND_CMD_READOOB 0x50 |
| 80 | #define NAND_CMD_ERASE1 0x60 |
| 81 | #define NAND_CMD_STATUS 0x70 |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 82 | #define NAND_CMD_SEQIN 0x80 |
Thomas Gleixner | 7bc3312 | 2006-06-20 20:05:05 +0200 | [diff] [blame] | 83 | #define NAND_CMD_RNDIN 0x85 |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 84 | #define NAND_CMD_READID 0x90 |
| 85 | #define NAND_CMD_ERASE2 0xd0 |
Florian Fainelli | caa4b6f | 2010-08-30 18:32:14 +0200 | [diff] [blame] | 86 | #define NAND_CMD_PARAM 0xec |
Huang Shijie | 7db03ec | 2012-09-13 14:57:52 +0800 | [diff] [blame] | 87 | #define NAND_CMD_GET_FEATURES 0xee |
| 88 | #define NAND_CMD_SET_FEATURES 0xef |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 89 | #define NAND_CMD_RESET 0xff |
| 90 | |
| 91 | /* Extended commands for large page devices */ |
| 92 | #define NAND_CMD_READSTART 0x30 |
Thomas Gleixner | 7bc3312 | 2006-06-20 20:05:05 +0200 | [diff] [blame] | 93 | #define NAND_CMD_RNDOUTSTART 0xE0 |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 94 | #define NAND_CMD_CACHEDPROG 0x15 |
| 95 | |
Thomas Gleixner | 7abd3ef | 2006-05-23 23:25:53 +0200 | [diff] [blame] | 96 | #define NAND_CMD_NONE -1 |
| 97 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 98 | /* Status bits */ |
| 99 | #define NAND_STATUS_FAIL 0x01 |
| 100 | #define NAND_STATUS_FAIL_N1 0x02 |
| 101 | #define NAND_STATUS_TRUE_READY 0x20 |
| 102 | #define NAND_STATUS_READY 0x40 |
| 103 | #define NAND_STATUS_WP 0x80 |
| 104 | |
Boris Brezillon | 104e442 | 2017-03-16 09:35:58 +0100 | [diff] [blame] | 105 | #define NAND_DATA_IFACE_CHECK_ONLY -1 |
| 106 | |
Thomas Gleixner | 61ecfa8 | 2005-11-07 11:15:31 +0000 | [diff] [blame] | 107 | /* |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 108 | * Constants for ECC_MODES |
| 109 | */ |
Thomas Gleixner | 6dfc6d2 | 2006-05-23 12:00:46 +0200 | [diff] [blame] | 110 | typedef enum { |
| 111 | NAND_ECC_NONE, |
| 112 | NAND_ECC_SOFT, |
| 113 | NAND_ECC_HW, |
| 114 | NAND_ECC_HW_SYNDROME, |
Sneha Narnakaje | 6e0cb13 | 2009-09-18 12:51:47 -0700 | [diff] [blame] | 115 | NAND_ECC_HW_OOB_FIRST, |
Thomas Petazzoni | 785818f | 2017-04-29 11:06:43 +0200 | [diff] [blame] | 116 | NAND_ECC_ON_DIE, |
Thomas Gleixner | 6dfc6d2 | 2006-05-23 12:00:46 +0200 | [diff] [blame] | 117 | } nand_ecc_modes_t; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 118 | |
Rafał Miłecki | b0fcd8a | 2016-03-23 11:19:00 +0100 | [diff] [blame] | 119 | enum nand_ecc_algo { |
| 120 | NAND_ECC_UNKNOWN, |
| 121 | NAND_ECC_HAMMING, |
| 122 | NAND_ECC_BCH, |
Stefan Agner | f308d73 | 2018-06-24 23:27:22 +0200 | [diff] [blame] | 123 | NAND_ECC_RS, |
Rafał Miłecki | b0fcd8a | 2016-03-23 11:19:00 +0100 | [diff] [blame] | 124 | }; |
| 125 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 126 | /* |
| 127 | * Constants for Hardware ECC |
David A. Marlin | 068e3c0 | 2005-01-24 03:07:46 +0000 | [diff] [blame] | 128 | */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 129 | /* Reset Hardware ECC for read */ |
| 130 | #define NAND_ECC_READ 0 |
| 131 | /* Reset Hardware ECC for write */ |
| 132 | #define NAND_ECC_WRITE 1 |
Brian Norris | 7854d3f | 2011-06-23 14:12:08 -0700 | [diff] [blame] | 133 | /* Enable Hardware ECC before syndrome is read back from flash */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 134 | #define NAND_ECC_READSYN 2 |
| 135 | |
Boris BREZILLON | 40cbe6e | 2015-12-30 20:32:04 +0100 | [diff] [blame] | 136 | /* |
| 137 | * Enable generic NAND 'page erased' check. This check is only done when |
| 138 | * ecc.correct() returns -EBADMSG. |
| 139 | * Set this flag if your implementation does not fix bitflips in erased |
| 140 | * pages and you want to rely on the default implementation. |
| 141 | */ |
| 142 | #define NAND_ECC_GENERIC_ERASED_CHECK BIT(0) |
Boris Brezillon | ba78ee0 | 2016-06-08 17:04:22 +0200 | [diff] [blame] | 143 | #define NAND_ECC_MAXIMIZE BIT(1) |
Boris BREZILLON | 40cbe6e | 2015-12-30 20:32:04 +0100 | [diff] [blame] | 144 | |
David A. Marlin | 068e3c0 | 2005-01-24 03:07:46 +0000 | [diff] [blame] | 145 | /* Bit mask for flags passed to do_nand_read_ecc */ |
| 146 | #define NAND_GET_DEVICE 0x80 |
| 147 | |
| 148 | |
Sebastian Andrzej Siewior | a0491fc | 2010-10-05 12:41:01 +0200 | [diff] [blame] | 149 | /* |
| 150 | * Option constants for bizarre disfunctionality and real |
| 151 | * features. |
| 152 | */ |
Brian Norris | 7854d3f | 2011-06-23 14:12:08 -0700 | [diff] [blame] | 153 | /* Buswidth is 16 bit */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 154 | #define NAND_BUSWIDTH_16 0x00000002 |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 155 | /* Chip has cache program function */ |
| 156 | #define NAND_CACHEPRG 0x00000008 |
Sebastian Andrzej Siewior | a0491fc | 2010-10-05 12:41:01 +0200 | [diff] [blame] | 157 | /* |
Brian Norris | 5bc7c33 | 2013-03-13 09:51:31 -0700 | [diff] [blame] | 158 | * Chip requires ready check on read (for auto-incremented sequential read). |
| 159 | * True only for small page devices; large page devices do not support |
| 160 | * autoincrement. |
| 161 | */ |
| 162 | #define NAND_NEED_READRDY 0x00000100 |
| 163 | |
Thomas Gleixner | 29072b9 | 2006-09-28 15:38:36 +0200 | [diff] [blame] | 164 | /* Chip does not allow subpage writes */ |
| 165 | #define NAND_NO_SUBPAGE_WRITE 0x00000200 |
| 166 | |
Maxim Levitsky | 93edbad | 2010-02-22 20:39:40 +0200 | [diff] [blame] | 167 | /* Device is one of 'new' xD cards that expose fake nand command set */ |
| 168 | #define NAND_BROKEN_XD 0x00000400 |
| 169 | |
| 170 | /* Device behaves just like nand, but is readonly */ |
| 171 | #define NAND_ROM 0x00000800 |
| 172 | |
Jeff Westfahl | a5ff4f1 | 2012-08-13 16:35:30 -0500 | [diff] [blame] | 173 | /* Device supports subpage reads */ |
| 174 | #define NAND_SUBPAGE_READ 0x00001000 |
| 175 | |
Boris BREZILLON | c03d996 | 2015-12-02 12:01:05 +0100 | [diff] [blame] | 176 | /* |
| 177 | * Some MLC NANDs need data scrambling to limit bitflips caused by repeated |
| 178 | * patterns. |
| 179 | */ |
| 180 | #define NAND_NEED_SCRAMBLING 0x00002000 |
| 181 | |
Masahiro Yamada | 14157f8 | 2017-09-13 11:05:50 +0900 | [diff] [blame] | 182 | /* Device needs 3rd row address cycle */ |
| 183 | #define NAND_ROW_ADDR_3 0x00004000 |
| 184 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 185 | /* Options valid for Samsung large page devices */ |
Artem Bityutskiy | 3239a6c | 2013-03-04 14:56:18 +0200 | [diff] [blame] | 186 | #define NAND_SAMSUNG_LP_OPTIONS NAND_CACHEPRG |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 187 | |
| 188 | /* Macros to identify the above */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 189 | #define NAND_HAS_CACHEPROG(chip) ((chip->options & NAND_CACHEPRG)) |
Jeff Westfahl | a5ff4f1 | 2012-08-13 16:35:30 -0500 | [diff] [blame] | 190 | #define NAND_HAS_SUBPAGE_READ(chip) ((chip->options & NAND_SUBPAGE_READ)) |
Marc Gonzalez | 3371d66 | 2016-11-15 10:56:20 +0100 | [diff] [blame] | 191 | #define NAND_HAS_SUBPAGE_WRITE(chip) !((chip)->options & NAND_NO_SUBPAGE_WRITE) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 192 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 193 | /* Non chip related options */ |
Thomas Gleixner | 0040bf3 | 2005-02-09 12:20:00 +0000 | [diff] [blame] | 194 | /* This option skips the bbt scan during initialization. */ |
Brian Norris | b4dc53e | 2011-05-31 16:31:26 -0700 | [diff] [blame] | 195 | #define NAND_SKIP_BBTSCAN 0x00010000 |
Ben Dooks | b1c6e6d | 2009-11-02 18:12:33 +0000 | [diff] [blame] | 196 | /* Chip may not exist, so silence any errors in scan */ |
Brian Norris | b4dc53e | 2011-05-31 16:31:26 -0700 | [diff] [blame] | 197 | #define NAND_SCAN_SILENT_NODEV 0x00040000 |
Matthieu CASTET | 64b37b2 | 2012-11-06 11:51:44 +0100 | [diff] [blame] | 198 | /* |
| 199 | * Autodetect nand buswidth with readid/onfi. |
| 200 | * This suppose the driver will configure the hardware in 8 bits mode |
| 201 | * when calling nand_scan_ident, and update its configuration |
| 202 | * before calling nand_scan_tail. |
| 203 | */ |
| 204 | #define NAND_BUSWIDTH_AUTO 0x00080000 |
Scott Wood | 5f867db | 2015-06-26 19:43:58 -0500 | [diff] [blame] | 205 | /* |
| 206 | * This option could be defined by controller drivers to protect against |
| 207 | * kmap'ed, vmalloc'ed highmem buffers being passed from upper layers |
| 208 | */ |
| 209 | #define NAND_USE_BOUNCE_BUFFER 0x00100000 |
Ben Dooks | b1c6e6d | 2009-11-02 18:12:33 +0000 | [diff] [blame] | 210 | |
Boris Brezillon | 6ea40a3 | 2016-10-01 10:24:03 +0200 | [diff] [blame] | 211 | /* |
| 212 | * In case your controller is implementing ->cmd_ctrl() and is relying on the |
| 213 | * default ->cmdfunc() implementation, you may want to let the core handle the |
| 214 | * tCCS delay which is required when a column change (RNDIN or RNDOUT) is |
| 215 | * requested. |
| 216 | * If your controller already takes care of this delay, you don't need to set |
| 217 | * this flag. |
| 218 | */ |
| 219 | #define NAND_WAIT_TCCS 0x00200000 |
| 220 | |
Stefan Agner | f922bd7 | 2018-06-24 23:27:23 +0200 | [diff] [blame] | 221 | /* |
| 222 | * Whether the NAND chip is a boot medium. Drivers might use this information |
| 223 | * to select ECC algorithms supported by the boot ROM or similar restrictions. |
| 224 | */ |
| 225 | #define NAND_IS_BOOT_MEDIUM 0x00400000 |
| 226 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 227 | /* Options set by nand scan */ |
Thomas Gleixner | a36ed29 | 2006-05-23 11:37:03 +0200 | [diff] [blame] | 228 | /* Nand scan has allocated controller struct */ |
Thomas Gleixner | f75e509 | 2006-05-26 18:52:08 +0200 | [diff] [blame] | 229 | #define NAND_CONTROLLER_ALLOC 0x80000000 |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 230 | |
Thomas Gleixner | 29072b9 | 2006-09-28 15:38:36 +0200 | [diff] [blame] | 231 | /* Cell info constants */ |
| 232 | #define NAND_CI_CHIPNR_MSK 0x03 |
| 233 | #define NAND_CI_CELLTYPE_MSK 0x0C |
Huang Shijie | 7db906b | 2013-09-25 14:58:11 +0800 | [diff] [blame] | 234 | #define NAND_CI_CELLTYPE_SHIFT 2 |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 235 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 236 | /* Keep gcc happy */ |
| 237 | struct nand_chip; |
| 238 | |
Chris Packham | 872b71f | 2018-06-25 10:44:45 +1200 | [diff] [blame] | 239 | /* ONFI version bits */ |
| 240 | #define ONFI_VERSION_1_0 BIT(1) |
| 241 | #define ONFI_VERSION_2_0 BIT(2) |
| 242 | #define ONFI_VERSION_2_1 BIT(3) |
| 243 | #define ONFI_VERSION_2_2 BIT(4) |
| 244 | #define ONFI_VERSION_2_3 BIT(5) |
| 245 | #define ONFI_VERSION_3_0 BIT(6) |
| 246 | #define ONFI_VERSION_3_1 BIT(7) |
| 247 | #define ONFI_VERSION_3_2 BIT(8) |
| 248 | #define ONFI_VERSION_4_0 BIT(9) |
| 249 | |
Huang Shijie | 5b40db6 | 2013-05-17 11:17:28 +0800 | [diff] [blame] | 250 | /* ONFI features */ |
| 251 | #define ONFI_FEATURE_16_BIT_BUS (1 << 0) |
| 252 | #define ONFI_FEATURE_EXT_PARAM_PAGE (1 << 7) |
| 253 | |
Huang Shijie | 3e70192 | 2012-09-13 14:57:53 +0800 | [diff] [blame] | 254 | /* ONFI timing mode, used in both asynchronous and synchronous mode */ |
| 255 | #define ONFI_TIMING_MODE_0 (1 << 0) |
| 256 | #define ONFI_TIMING_MODE_1 (1 << 1) |
| 257 | #define ONFI_TIMING_MODE_2 (1 << 2) |
| 258 | #define ONFI_TIMING_MODE_3 (1 << 3) |
| 259 | #define ONFI_TIMING_MODE_4 (1 << 4) |
| 260 | #define ONFI_TIMING_MODE_5 (1 << 5) |
| 261 | #define ONFI_TIMING_MODE_UNKNOWN (1 << 6) |
| 262 | |
Miquel Raynal | 789157e | 2018-03-19 14:47:28 +0100 | [diff] [blame] | 263 | /* ONFI feature number/address */ |
| 264 | #define ONFI_FEATURE_NUMBER 256 |
Huang Shijie | 7db03ec | 2012-09-13 14:57:52 +0800 | [diff] [blame] | 265 | #define ONFI_FEATURE_ADDR_TIMING_MODE 0x1 |
| 266 | |
Brian Norris | 8429bb3 | 2013-12-03 15:51:09 -0800 | [diff] [blame] | 267 | /* Vendor-specific feature address (Micron) */ |
| 268 | #define ONFI_FEATURE_ADDR_READ_RETRY 0x89 |
Thomas Petazzoni | 9748e1d | 2017-04-29 11:06:45 +0200 | [diff] [blame] | 269 | #define ONFI_FEATURE_ON_DIE_ECC 0x90 |
| 270 | #define ONFI_FEATURE_ON_DIE_ECC_EN BIT(3) |
Brian Norris | 8429bb3 | 2013-12-03 15:51:09 -0800 | [diff] [blame] | 271 | |
Huang Shijie | 7db03ec | 2012-09-13 14:57:52 +0800 | [diff] [blame] | 272 | /* ONFI subfeature parameters length */ |
| 273 | #define ONFI_SUBFEATURE_PARAM_LEN 4 |
| 274 | |
David Mosberger | d914c93 | 2013-05-29 15:30:13 +0300 | [diff] [blame] | 275 | /* ONFI optional commands SET/GET FEATURES supported? */ |
| 276 | #define ONFI_OPT_CMD_SET_GET_FEATURES (1 << 2) |
| 277 | |
Florian Fainelli | d1e1f4e | 2010-08-30 18:32:24 +0200 | [diff] [blame] | 278 | struct nand_onfi_params { |
| 279 | /* rev info and features block */ |
Sebastian Andrzej Siewior | b46daf7 | 2010-10-07 21:48:27 +0200 | [diff] [blame] | 280 | /* 'O' 'N' 'F' 'I' */ |
| 281 | u8 sig[4]; |
| 282 | __le16 revision; |
| 283 | __le16 features; |
| 284 | __le16 opt_cmd; |
Huang Shijie | 5138a98 | 2013-05-17 11:17:27 +0800 | [diff] [blame] | 285 | u8 reserved0[2]; |
| 286 | __le16 ext_param_page_length; /* since ONFI 2.1 */ |
| 287 | u8 num_of_param_pages; /* since ONFI 2.1 */ |
| 288 | u8 reserved1[17]; |
Florian Fainelli | d1e1f4e | 2010-08-30 18:32:24 +0200 | [diff] [blame] | 289 | |
| 290 | /* manufacturer information block */ |
Sebastian Andrzej Siewior | b46daf7 | 2010-10-07 21:48:27 +0200 | [diff] [blame] | 291 | char manufacturer[12]; |
| 292 | char model[20]; |
| 293 | u8 jedec_id; |
| 294 | __le16 date_code; |
| 295 | u8 reserved2[13]; |
Florian Fainelli | d1e1f4e | 2010-08-30 18:32:24 +0200 | [diff] [blame] | 296 | |
| 297 | /* memory organization block */ |
Sebastian Andrzej Siewior | b46daf7 | 2010-10-07 21:48:27 +0200 | [diff] [blame] | 298 | __le32 byte_per_page; |
| 299 | __le16 spare_bytes_per_page; |
| 300 | __le32 data_bytes_per_ppage; |
| 301 | __le16 spare_bytes_per_ppage; |
| 302 | __le32 pages_per_block; |
| 303 | __le32 blocks_per_lun; |
| 304 | u8 lun_count; |
| 305 | u8 addr_cycles; |
| 306 | u8 bits_per_cell; |
| 307 | __le16 bb_per_lun; |
| 308 | __le16 block_endurance; |
| 309 | u8 guaranteed_good_blocks; |
| 310 | __le16 guaranteed_block_endurance; |
| 311 | u8 programs_per_page; |
| 312 | u8 ppage_attr; |
| 313 | u8 ecc_bits; |
| 314 | u8 interleaved_bits; |
| 315 | u8 interleaved_ops; |
| 316 | u8 reserved3[13]; |
Florian Fainelli | d1e1f4e | 2010-08-30 18:32:24 +0200 | [diff] [blame] | 317 | |
| 318 | /* electrical parameter block */ |
Sebastian Andrzej Siewior | b46daf7 | 2010-10-07 21:48:27 +0200 | [diff] [blame] | 319 | u8 io_pin_capacitance_max; |
| 320 | __le16 async_timing_mode; |
| 321 | __le16 program_cache_timing_mode; |
| 322 | __le16 t_prog; |
| 323 | __le16 t_bers; |
| 324 | __le16 t_r; |
| 325 | __le16 t_ccs; |
| 326 | __le16 src_sync_timing_mode; |
Boris BREZILLON | de64aa9 | 2015-11-23 11:23:07 +0100 | [diff] [blame] | 327 | u8 src_ssync_features; |
Sebastian Andrzej Siewior | b46daf7 | 2010-10-07 21:48:27 +0200 | [diff] [blame] | 328 | __le16 clk_pin_capacitance_typ; |
| 329 | __le16 io_pin_capacitance_typ; |
| 330 | __le16 input_pin_capacitance_typ; |
| 331 | u8 input_pin_capacitance_max; |
Brian Norris | a55e85c | 2013-12-02 11:12:22 -0800 | [diff] [blame] | 332 | u8 driver_strength_support; |
Sebastian Andrzej Siewior | b46daf7 | 2010-10-07 21:48:27 +0200 | [diff] [blame] | 333 | __le16 t_int_r; |
Brian Norris | 74e98be | 2015-12-01 11:08:32 -0800 | [diff] [blame] | 334 | __le16 t_adl; |
Boris BREZILLON | de64aa9 | 2015-11-23 11:23:07 +0100 | [diff] [blame] | 335 | u8 reserved4[8]; |
Florian Fainelli | d1e1f4e | 2010-08-30 18:32:24 +0200 | [diff] [blame] | 336 | |
| 337 | /* vendor */ |
Brian Norris | 6f0065b | 2013-12-03 12:02:20 -0800 | [diff] [blame] | 338 | __le16 vendor_revision; |
| 339 | u8 vendor[88]; |
Florian Fainelli | d1e1f4e | 2010-08-30 18:32:24 +0200 | [diff] [blame] | 340 | |
| 341 | __le16 crc; |
Brian Norris | e2e6b7b | 2013-12-05 12:06:54 -0800 | [diff] [blame] | 342 | } __packed; |
Florian Fainelli | d1e1f4e | 2010-08-30 18:32:24 +0200 | [diff] [blame] | 343 | |
| 344 | #define ONFI_CRC_BASE 0x4F4E |
| 345 | |
Huang Shijie | 5138a98 | 2013-05-17 11:17:27 +0800 | [diff] [blame] | 346 | /* Extended ECC information Block Definition (since ONFI 2.1) */ |
| 347 | struct onfi_ext_ecc_info { |
| 348 | u8 ecc_bits; |
| 349 | u8 codeword_size; |
| 350 | __le16 bb_per_lun; |
| 351 | __le16 block_endurance; |
| 352 | u8 reserved[2]; |
| 353 | } __packed; |
| 354 | |
| 355 | #define ONFI_SECTION_TYPE_0 0 /* Unused section. */ |
| 356 | #define ONFI_SECTION_TYPE_1 1 /* for additional sections. */ |
| 357 | #define ONFI_SECTION_TYPE_2 2 /* for ECC information. */ |
| 358 | struct onfi_ext_section { |
| 359 | u8 type; |
| 360 | u8 length; |
| 361 | } __packed; |
| 362 | |
| 363 | #define ONFI_EXT_SECTION_MAX 8 |
| 364 | |
| 365 | /* Extended Parameter Page Definition (since ONFI 2.1) */ |
| 366 | struct onfi_ext_param_page { |
| 367 | __le16 crc; |
| 368 | u8 sig[4]; /* 'E' 'P' 'P' 'S' */ |
| 369 | u8 reserved0[10]; |
| 370 | struct onfi_ext_section sections[ONFI_EXT_SECTION_MAX]; |
| 371 | |
| 372 | /* |
| 373 | * The actual size of the Extended Parameter Page is in |
| 374 | * @ext_param_page_length of nand_onfi_params{}. |
| 375 | * The following are the variable length sections. |
| 376 | * So we do not add any fields below. Please see the ONFI spec. |
| 377 | */ |
| 378 | } __packed; |
| 379 | |
Huang Shijie | afbfff0 | 2014-02-21 13:39:37 +0800 | [diff] [blame] | 380 | struct jedec_ecc_info { |
| 381 | u8 ecc_bits; |
| 382 | u8 codeword_size; |
| 383 | __le16 bb_per_lun; |
| 384 | __le16 block_endurance; |
| 385 | u8 reserved[2]; |
| 386 | } __packed; |
| 387 | |
Huang Shijie | 7852f89 | 2014-02-21 13:39:39 +0800 | [diff] [blame] | 388 | /* JEDEC features */ |
| 389 | #define JEDEC_FEATURE_16_BIT_BUS (1 << 0) |
| 390 | |
Huang Shijie | afbfff0 | 2014-02-21 13:39:37 +0800 | [diff] [blame] | 391 | struct nand_jedec_params { |
| 392 | /* rev info and features block */ |
| 393 | /* 'J' 'E' 'S' 'D' */ |
| 394 | u8 sig[4]; |
| 395 | __le16 revision; |
| 396 | __le16 features; |
| 397 | u8 opt_cmd[3]; |
| 398 | __le16 sec_cmd; |
| 399 | u8 num_of_param_pages; |
| 400 | u8 reserved0[18]; |
| 401 | |
| 402 | /* manufacturer information block */ |
| 403 | char manufacturer[12]; |
| 404 | char model[20]; |
| 405 | u8 jedec_id[6]; |
| 406 | u8 reserved1[10]; |
| 407 | |
| 408 | /* memory organization block */ |
| 409 | __le32 byte_per_page; |
| 410 | __le16 spare_bytes_per_page; |
| 411 | u8 reserved2[6]; |
| 412 | __le32 pages_per_block; |
| 413 | __le32 blocks_per_lun; |
| 414 | u8 lun_count; |
| 415 | u8 addr_cycles; |
| 416 | u8 bits_per_cell; |
| 417 | u8 programs_per_page; |
| 418 | u8 multi_plane_addr; |
| 419 | u8 multi_plane_op_attr; |
| 420 | u8 reserved3[38]; |
| 421 | |
| 422 | /* electrical parameter block */ |
| 423 | __le16 async_sdr_speed_grade; |
| 424 | __le16 toggle_ddr_speed_grade; |
| 425 | __le16 sync_ddr_speed_grade; |
| 426 | u8 async_sdr_features; |
| 427 | u8 toggle_ddr_features; |
| 428 | u8 sync_ddr_features; |
| 429 | __le16 t_prog; |
| 430 | __le16 t_bers; |
| 431 | __le16 t_r; |
| 432 | __le16 t_r_multi_plane; |
| 433 | __le16 t_ccs; |
| 434 | __le16 io_pin_capacitance_typ; |
| 435 | __le16 input_pin_capacitance_typ; |
| 436 | __le16 clk_pin_capacitance_typ; |
| 437 | u8 driver_strength_support; |
Brian Norris | 74e98be | 2015-12-01 11:08:32 -0800 | [diff] [blame] | 438 | __le16 t_adl; |
Huang Shijie | afbfff0 | 2014-02-21 13:39:37 +0800 | [diff] [blame] | 439 | u8 reserved4[36]; |
| 440 | |
| 441 | /* ECC and endurance block */ |
| 442 | u8 guaranteed_good_blocks; |
| 443 | __le16 guaranteed_block_endurance; |
| 444 | struct jedec_ecc_info ecc_info[4]; |
| 445 | u8 reserved5[29]; |
| 446 | |
| 447 | /* reserved */ |
| 448 | u8 reserved6[148]; |
| 449 | |
| 450 | /* vendor */ |
| 451 | __le16 vendor_rev_num; |
| 452 | u8 reserved7[88]; |
| 453 | |
| 454 | /* CRC for Parameter Page */ |
| 455 | __le16 crc; |
| 456 | } __packed; |
| 457 | |
Miquel Raynal | f4531b2 | 2018-03-19 14:47:26 +0100 | [diff] [blame] | 458 | /** |
Miquel Raynal | a97421c | 2018-03-19 14:47:27 +0100 | [diff] [blame] | 459 | * struct onfi_params - ONFI specific parameters that will be reused |
| 460 | * @version: ONFI version (BCD encoded), 0 if ONFI is not supported |
| 461 | * @tPROG: Page program time |
| 462 | * @tBERS: Block erase time |
| 463 | * @tR: Page read time |
| 464 | * @tCCS: Change column setup time |
| 465 | * @async_timing_mode: Supported asynchronous timing mode |
| 466 | * @vendor_revision: Vendor specific revision number |
| 467 | * @vendor: Vendor specific data |
| 468 | */ |
| 469 | struct onfi_params { |
| 470 | int version; |
| 471 | u16 tPROG; |
| 472 | u16 tBERS; |
| 473 | u16 tR; |
| 474 | u16 tCCS; |
| 475 | u16 async_timing_mode; |
| 476 | u16 vendor_revision; |
| 477 | u8 vendor[88]; |
| 478 | }; |
| 479 | |
| 480 | /** |
Miquel Raynal | f4531b2 | 2018-03-19 14:47:26 +0100 | [diff] [blame] | 481 | * struct nand_parameters - NAND generic parameters from the parameter page |
| 482 | * @model: Model name |
| 483 | * @supports_set_get_features: The NAND chip supports setting/getting features |
Miquel Raynal | 789157e | 2018-03-19 14:47:28 +0100 | [diff] [blame] | 484 | * @set_feature_list: Bitmap of features that can be set |
| 485 | * @get_feature_list: Bitmap of features that can be get |
Miquel Raynal | a97421c | 2018-03-19 14:47:27 +0100 | [diff] [blame] | 486 | * @onfi: ONFI specific parameters |
Miquel Raynal | f4531b2 | 2018-03-19 14:47:26 +0100 | [diff] [blame] | 487 | */ |
| 488 | struct nand_parameters { |
Miquel Raynal | a97421c | 2018-03-19 14:47:27 +0100 | [diff] [blame] | 489 | /* Generic parameters */ |
Miquel Raynal | f4531b2 | 2018-03-19 14:47:26 +0100 | [diff] [blame] | 490 | char model[100]; |
| 491 | bool supports_set_get_features; |
Miquel Raynal | 789157e | 2018-03-19 14:47:28 +0100 | [diff] [blame] | 492 | DECLARE_BITMAP(set_feature_list, ONFI_FEATURE_NUMBER); |
| 493 | DECLARE_BITMAP(get_feature_list, ONFI_FEATURE_NUMBER); |
Miquel Raynal | a97421c | 2018-03-19 14:47:27 +0100 | [diff] [blame] | 494 | |
| 495 | /* ONFI parameters */ |
| 496 | struct onfi_params onfi; |
Miquel Raynal | f4531b2 | 2018-03-19 14:47:26 +0100 | [diff] [blame] | 497 | }; |
| 498 | |
Jean-Louis Thekekara | 5158bd5 | 2017-06-29 19:08:30 +0200 | [diff] [blame] | 499 | /* The maximum expected count of bytes in the NAND ID sequence */ |
| 500 | #define NAND_MAX_ID_LEN 8 |
| 501 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 502 | /** |
Boris Brezillon | 7f501f0 | 2016-05-24 19:20:05 +0200 | [diff] [blame] | 503 | * struct nand_id - NAND id structure |
Jean-Louis Thekekara | 5158bd5 | 2017-06-29 19:08:30 +0200 | [diff] [blame] | 504 | * @data: buffer containing the id bytes. |
Boris Brezillon | 7f501f0 | 2016-05-24 19:20:05 +0200 | [diff] [blame] | 505 | * @len: ID length. |
| 506 | */ |
| 507 | struct nand_id { |
Jean-Louis Thekekara | 5158bd5 | 2017-06-29 19:08:30 +0200 | [diff] [blame] | 508 | u8 data[NAND_MAX_ID_LEN]; |
Boris Brezillon | 7f501f0 | 2016-05-24 19:20:05 +0200 | [diff] [blame] | 509 | int len; |
| 510 | }; |
| 511 | |
| 512 | /** |
Randy Dunlap | 844d3b4 | 2006-06-28 21:48:27 -0700 | [diff] [blame] | 513 | * struct nand_hw_control - Control structure for hardware controller (e.g ECC generator) shared among independent devices |
Thomas Gleixner | 61ecfa8 | 2005-11-07 11:15:31 +0000 | [diff] [blame] | 514 | * @lock: protection lock |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 515 | * @active: the mtd device which holds the controller currently |
Sebastian Andrzej Siewior | a0491fc | 2010-10-05 12:41:01 +0200 | [diff] [blame] | 516 | * @wq: wait queue to sleep on if a NAND operation is in |
| 517 | * progress used instead of the per chip wait queue |
| 518 | * when a hw controller is available. |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 519 | */ |
| 520 | struct nand_hw_control { |
Sebastian Andrzej Siewior | b46daf7 | 2010-10-07 21:48:27 +0200 | [diff] [blame] | 521 | spinlock_t lock; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 522 | struct nand_chip *active; |
Thomas Gleixner | 0dfc624 | 2005-05-31 20:39:20 +0100 | [diff] [blame] | 523 | wait_queue_head_t wq; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 524 | }; |
| 525 | |
Marc Gonzalez | d45bc58 | 2016-07-27 11:23:52 +0200 | [diff] [blame] | 526 | static inline void nand_hw_control_init(struct nand_hw_control *nfc) |
| 527 | { |
| 528 | nfc->active = NULL; |
| 529 | spin_lock_init(&nfc->lock); |
| 530 | init_waitqueue_head(&nfc->wq); |
| 531 | } |
| 532 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 533 | /** |
Masahiro Yamada | 2c8f8af | 2017-06-07 20:52:10 +0900 | [diff] [blame] | 534 | * struct nand_ecc_step_info - ECC step information of ECC engine |
| 535 | * @stepsize: data bytes per ECC step |
| 536 | * @strengths: array of supported strengths |
| 537 | * @nstrengths: number of supported strengths |
| 538 | */ |
| 539 | struct nand_ecc_step_info { |
| 540 | int stepsize; |
| 541 | const int *strengths; |
| 542 | int nstrengths; |
| 543 | }; |
| 544 | |
| 545 | /** |
| 546 | * struct nand_ecc_caps - capability of ECC engine |
| 547 | * @stepinfos: array of ECC step information |
| 548 | * @nstepinfos: number of ECC step information |
| 549 | * @calc_ecc_bytes: driver's hook to calculate ECC bytes per step |
| 550 | */ |
| 551 | struct nand_ecc_caps { |
| 552 | const struct nand_ecc_step_info *stepinfos; |
| 553 | int nstepinfos; |
| 554 | int (*calc_ecc_bytes)(int step_size, int strength); |
| 555 | }; |
| 556 | |
Masahiro Yamada | a03c601 | 2017-06-07 20:52:11 +0900 | [diff] [blame] | 557 | /* a shorthand to generate struct nand_ecc_caps with only one ECC stepsize */ |
| 558 | #define NAND_ECC_CAPS_SINGLE(__name, __calc, __step, ...) \ |
| 559 | static const int __name##_strengths[] = { __VA_ARGS__ }; \ |
| 560 | static const struct nand_ecc_step_info __name##_stepinfo = { \ |
| 561 | .stepsize = __step, \ |
| 562 | .strengths = __name##_strengths, \ |
| 563 | .nstrengths = ARRAY_SIZE(__name##_strengths), \ |
| 564 | }; \ |
| 565 | static const struct nand_ecc_caps __name = { \ |
| 566 | .stepinfos = &__name##_stepinfo, \ |
| 567 | .nstepinfos = 1, \ |
| 568 | .calc_ecc_bytes = __calc, \ |
| 569 | } |
| 570 | |
Masahiro Yamada | 2c8f8af | 2017-06-07 20:52:10 +0900 | [diff] [blame] | 571 | /** |
Brian Norris | 7854d3f | 2011-06-23 14:12:08 -0700 | [diff] [blame] | 572 | * struct nand_ecc_ctrl - Control structure for ECC |
| 573 | * @mode: ECC mode |
Rafał Miłecki | b0fcd8a | 2016-03-23 11:19:00 +0100 | [diff] [blame] | 574 | * @algo: ECC algorithm |
Brian Norris | 7854d3f | 2011-06-23 14:12:08 -0700 | [diff] [blame] | 575 | * @steps: number of ECC steps per page |
| 576 | * @size: data bytes per ECC step |
| 577 | * @bytes: ECC bytes per step |
Mike Dunn | 1d0b95b0 | 2012-03-11 14:21:10 -0700 | [diff] [blame] | 578 | * @strength: max number of correctible bits per ECC step |
Brian Norris | 7854d3f | 2011-06-23 14:12:08 -0700 | [diff] [blame] | 579 | * @total: total number of ECC bytes per page |
| 580 | * @prepad: padding information for syndrome based ECC generators |
| 581 | * @postpad: padding information for syndrome based ECC generators |
Boris BREZILLON | 40cbe6e | 2015-12-30 20:32:04 +0100 | [diff] [blame] | 582 | * @options: ECC specific options (see NAND_ECC_XXX flags defined above) |
Brian Norris | 7854d3f | 2011-06-23 14:12:08 -0700 | [diff] [blame] | 583 | * @priv: pointer to private ECC control data |
Masahiro Yamada | c0313b9 | 2017-12-05 17:47:16 +0900 | [diff] [blame] | 584 | * @calc_buf: buffer for calculated ECC, size is oobsize. |
| 585 | * @code_buf: buffer for ECC read from flash, size is oobsize. |
Brian Norris | 7854d3f | 2011-06-23 14:12:08 -0700 | [diff] [blame] | 586 | * @hwctl: function to control hardware ECC generator. Must only |
Thomas Gleixner | 6dfc6d2 | 2006-05-23 12:00:46 +0200 | [diff] [blame] | 587 | * be provided if an hardware ECC is available |
Brian Norris | 7854d3f | 2011-06-23 14:12:08 -0700 | [diff] [blame] | 588 | * @calculate: function for ECC calculation or readback from ECC hardware |
Boris BREZILLON | 6e94119 | 2015-12-30 20:32:03 +0100 | [diff] [blame] | 589 | * @correct: function for ECC correction, matching to ECC generator (sw/hw). |
| 590 | * Should return a positive number representing the number of |
| 591 | * corrected bitflips, -EBADMSG if the number of bitflips exceed |
| 592 | * ECC strength, or any other error code if the error is not |
| 593 | * directly related to correction. |
| 594 | * If -EBADMSG is returned the input buffers should be left |
| 595 | * untouched. |
Boris BREZILLON | 62d956d | 2014-10-20 10:46:14 +0200 | [diff] [blame] | 596 | * @read_page_raw: function to read a raw page without ECC. This function |
| 597 | * should hide the specific layout used by the ECC |
| 598 | * controller and always return contiguous in-band and |
| 599 | * out-of-band data even if they're not stored |
| 600 | * contiguously on the NAND chip (e.g. |
| 601 | * NAND_ECC_HW_SYNDROME interleaves in-band and |
| 602 | * out-of-band data). |
| 603 | * @write_page_raw: function to write a raw page without ECC. This function |
| 604 | * should hide the specific layout used by the ECC |
| 605 | * controller and consider the passed data as contiguous |
| 606 | * in-band and out-of-band data. ECC controller is |
| 607 | * responsible for doing the appropriate transformations |
| 608 | * to adapt to its specific layout (e.g. |
| 609 | * NAND_ECC_HW_SYNDROME interleaves in-band and |
| 610 | * out-of-band data). |
Brian Norris | 7854d3f | 2011-06-23 14:12:08 -0700 | [diff] [blame] | 611 | * @read_page: function to read a page according to the ECC generator |
Mike Dunn | 5ca7f41 | 2012-09-11 08:59:03 -0700 | [diff] [blame] | 612 | * requirements; returns maximum number of bitflips corrected in |
Masahiro Yamada | 0760468 | 2017-03-30 15:45:47 +0900 | [diff] [blame] | 613 | * any single ECC step, -EIO hw error |
Mike Dunn | 5ca7f41 | 2012-09-11 08:59:03 -0700 | [diff] [blame] | 614 | * @read_subpage: function to read parts of the page covered by ECC; |
| 615 | * returns same as read_page() |
Gupta, Pekon | 837a6ba | 2013-03-15 17:55:53 +0530 | [diff] [blame] | 616 | * @write_subpage: function to write parts of the page covered by ECC. |
Brian Norris | 7854d3f | 2011-06-23 14:12:08 -0700 | [diff] [blame] | 617 | * @write_page: function to write a page according to the ECC generator |
Sebastian Andrzej Siewior | a0491fc | 2010-10-05 12:41:01 +0200 | [diff] [blame] | 618 | * requirements. |
Brian Norris | 9ce244b | 2011-08-30 18:45:37 -0700 | [diff] [blame] | 619 | * @write_oob_raw: function to write chip OOB data without ECC |
Brian Norris | c46f648 | 2011-08-30 18:45:38 -0700 | [diff] [blame] | 620 | * @read_oob_raw: function to read chip OOB data without ECC |
Randy Dunlap | 844d3b4 | 2006-06-28 21:48:27 -0700 | [diff] [blame] | 621 | * @read_oob: function to read chip OOB data |
| 622 | * @write_oob: function to write chip OOB data |
Thomas Gleixner | 6dfc6d2 | 2006-05-23 12:00:46 +0200 | [diff] [blame] | 623 | */ |
| 624 | struct nand_ecc_ctrl { |
Sebastian Andrzej Siewior | b46daf7 | 2010-10-07 21:48:27 +0200 | [diff] [blame] | 625 | nand_ecc_modes_t mode; |
Rafał Miłecki | b0fcd8a | 2016-03-23 11:19:00 +0100 | [diff] [blame] | 626 | enum nand_ecc_algo algo; |
Sebastian Andrzej Siewior | b46daf7 | 2010-10-07 21:48:27 +0200 | [diff] [blame] | 627 | int steps; |
| 628 | int size; |
| 629 | int bytes; |
| 630 | int total; |
Mike Dunn | 1d0b95b0 | 2012-03-11 14:21:10 -0700 | [diff] [blame] | 631 | int strength; |
Sebastian Andrzej Siewior | b46daf7 | 2010-10-07 21:48:27 +0200 | [diff] [blame] | 632 | int prepad; |
| 633 | int postpad; |
Boris BREZILLON | 40cbe6e | 2015-12-30 20:32:04 +0100 | [diff] [blame] | 634 | unsigned int options; |
Ivan Djelic | 193bd40 | 2011-03-11 11:05:33 +0100 | [diff] [blame] | 635 | void *priv; |
Masahiro Yamada | c0313b9 | 2017-12-05 17:47:16 +0900 | [diff] [blame] | 636 | u8 *calc_buf; |
| 637 | u8 *code_buf; |
Sebastian Andrzej Siewior | b46daf7 | 2010-10-07 21:48:27 +0200 | [diff] [blame] | 638 | void (*hwctl)(struct mtd_info *mtd, int mode); |
| 639 | int (*calculate)(struct mtd_info *mtd, const uint8_t *dat, |
| 640 | uint8_t *ecc_code); |
| 641 | int (*correct)(struct mtd_info *mtd, uint8_t *dat, uint8_t *read_ecc, |
| 642 | uint8_t *calc_ecc); |
| 643 | int (*read_page_raw)(struct mtd_info *mtd, struct nand_chip *chip, |
Brian Norris | 1fbb938 | 2012-05-02 10:14:55 -0700 | [diff] [blame] | 644 | uint8_t *buf, int oob_required, int page); |
Josh Wu | fdbad98d | 2012-06-25 18:07:45 +0800 | [diff] [blame] | 645 | int (*write_page_raw)(struct mtd_info *mtd, struct nand_chip *chip, |
Boris BREZILLON | 45aaeff | 2015-10-13 11:22:18 +0200 | [diff] [blame] | 646 | const uint8_t *buf, int oob_required, int page); |
Sebastian Andrzej Siewior | b46daf7 | 2010-10-07 21:48:27 +0200 | [diff] [blame] | 647 | int (*read_page)(struct mtd_info *mtd, struct nand_chip *chip, |
Brian Norris | 1fbb938 | 2012-05-02 10:14:55 -0700 | [diff] [blame] | 648 | uint8_t *buf, int oob_required, int page); |
Sebastian Andrzej Siewior | b46daf7 | 2010-10-07 21:48:27 +0200 | [diff] [blame] | 649 | int (*read_subpage)(struct mtd_info *mtd, struct nand_chip *chip, |
Huang Shijie | e004deb | 2014-01-03 11:01:40 +0800 | [diff] [blame] | 650 | uint32_t offs, uint32_t len, uint8_t *buf, int page); |
Gupta, Pekon | 837a6ba | 2013-03-15 17:55:53 +0530 | [diff] [blame] | 651 | int (*write_subpage)(struct mtd_info *mtd, struct nand_chip *chip, |
| 652 | uint32_t offset, uint32_t data_len, |
Boris BREZILLON | 45aaeff | 2015-10-13 11:22:18 +0200 | [diff] [blame] | 653 | const uint8_t *data_buf, int oob_required, int page); |
Josh Wu | fdbad98d | 2012-06-25 18:07:45 +0800 | [diff] [blame] | 654 | int (*write_page)(struct mtd_info *mtd, struct nand_chip *chip, |
Boris BREZILLON | 45aaeff | 2015-10-13 11:22:18 +0200 | [diff] [blame] | 655 | const uint8_t *buf, int oob_required, int page); |
Brian Norris | 9ce244b | 2011-08-30 18:45:37 -0700 | [diff] [blame] | 656 | int (*write_oob_raw)(struct mtd_info *mtd, struct nand_chip *chip, |
| 657 | int page); |
Brian Norris | c46f648 | 2011-08-30 18:45:38 -0700 | [diff] [blame] | 658 | int (*read_oob_raw)(struct mtd_info *mtd, struct nand_chip *chip, |
Shmulik Ladkani | 5c2ffb1 | 2012-05-09 13:06:35 +0300 | [diff] [blame] | 659 | int page); |
| 660 | int (*read_oob)(struct mtd_info *mtd, struct nand_chip *chip, int page); |
Sebastian Andrzej Siewior | b46daf7 | 2010-10-07 21:48:27 +0200 | [diff] [blame] | 661 | int (*write_oob)(struct mtd_info *mtd, struct nand_chip *chip, |
| 662 | int page); |
Thomas Gleixner | f75e509 | 2006-05-26 18:52:08 +0200 | [diff] [blame] | 663 | }; |
| 664 | |
| 665 | /** |
Sascha Hauer | eee64b7 | 2016-09-15 10:32:46 +0200 | [diff] [blame] | 666 | * struct nand_sdr_timings - SDR NAND chip timings |
| 667 | * |
| 668 | * This struct defines the timing requirements of a SDR NAND chip. |
| 669 | * These information can be found in every NAND datasheets and the timings |
| 670 | * meaning are described in the ONFI specifications: |
| 671 | * www.onfi.org/~/media/ONFI/specs/onfi_3_1_spec.pdf (chapter 4.15 Timing |
| 672 | * Parameters) |
| 673 | * |
| 674 | * All these timings are expressed in picoseconds. |
| 675 | * |
Boris Brezillon | 204e7ec | 2016-10-01 10:24:02 +0200 | [diff] [blame] | 676 | * @tBERS_max: Block erase time |
| 677 | * @tCCS_min: Change column setup time |
| 678 | * @tPROG_max: Page program time |
| 679 | * @tR_max: Page read time |
Sascha Hauer | eee64b7 | 2016-09-15 10:32:46 +0200 | [diff] [blame] | 680 | * @tALH_min: ALE hold time |
| 681 | * @tADL_min: ALE to data loading time |
| 682 | * @tALS_min: ALE setup time |
| 683 | * @tAR_min: ALE to RE# delay |
| 684 | * @tCEA_max: CE# access time |
Randy Dunlap | 61babe9 | 2016-11-21 18:32:08 -0800 | [diff] [blame] | 685 | * @tCEH_min: CE# high hold time |
Sascha Hauer | eee64b7 | 2016-09-15 10:32:46 +0200 | [diff] [blame] | 686 | * @tCH_min: CE# hold time |
| 687 | * @tCHZ_max: CE# high to output hi-Z |
| 688 | * @tCLH_min: CLE hold time |
| 689 | * @tCLR_min: CLE to RE# delay |
| 690 | * @tCLS_min: CLE setup time |
| 691 | * @tCOH_min: CE# high to output hold |
| 692 | * @tCS_min: CE# setup time |
| 693 | * @tDH_min: Data hold time |
| 694 | * @tDS_min: Data setup time |
| 695 | * @tFEAT_max: Busy time for Set Features and Get Features |
| 696 | * @tIR_min: Output hi-Z to RE# low |
| 697 | * @tITC_max: Interface and Timing Mode Change time |
| 698 | * @tRC_min: RE# cycle time |
| 699 | * @tREA_max: RE# access time |
| 700 | * @tREH_min: RE# high hold time |
| 701 | * @tRHOH_min: RE# high to output hold |
| 702 | * @tRHW_min: RE# high to WE# low |
| 703 | * @tRHZ_max: RE# high to output hi-Z |
| 704 | * @tRLOH_min: RE# low to output hold |
| 705 | * @tRP_min: RE# pulse width |
| 706 | * @tRR_min: Ready to RE# low (data only) |
| 707 | * @tRST_max: Device reset time, measured from the falling edge of R/B# to the |
| 708 | * rising edge of R/B#. |
| 709 | * @tWB_max: WE# high to SR[6] low |
| 710 | * @tWC_min: WE# cycle time |
| 711 | * @tWH_min: WE# high hold time |
| 712 | * @tWHR_min: WE# high to RE# low |
| 713 | * @tWP_min: WE# pulse width |
| 714 | * @tWW_min: WP# transition to WE# low |
| 715 | */ |
| 716 | struct nand_sdr_timings { |
Boris Brezillon | 6d29231 | 2017-07-31 10:31:27 +0200 | [diff] [blame] | 717 | u64 tBERS_max; |
Boris Brezillon | 204e7ec | 2016-10-01 10:24:02 +0200 | [diff] [blame] | 718 | u32 tCCS_min; |
Boris Brezillon | 6d29231 | 2017-07-31 10:31:27 +0200 | [diff] [blame] | 719 | u64 tPROG_max; |
| 720 | u64 tR_max; |
Sascha Hauer | eee64b7 | 2016-09-15 10:32:46 +0200 | [diff] [blame] | 721 | u32 tALH_min; |
| 722 | u32 tADL_min; |
| 723 | u32 tALS_min; |
| 724 | u32 tAR_min; |
| 725 | u32 tCEA_max; |
| 726 | u32 tCEH_min; |
| 727 | u32 tCH_min; |
| 728 | u32 tCHZ_max; |
| 729 | u32 tCLH_min; |
| 730 | u32 tCLR_min; |
| 731 | u32 tCLS_min; |
| 732 | u32 tCOH_min; |
| 733 | u32 tCS_min; |
| 734 | u32 tDH_min; |
| 735 | u32 tDS_min; |
| 736 | u32 tFEAT_max; |
| 737 | u32 tIR_min; |
| 738 | u32 tITC_max; |
| 739 | u32 tRC_min; |
| 740 | u32 tREA_max; |
| 741 | u32 tREH_min; |
| 742 | u32 tRHOH_min; |
| 743 | u32 tRHW_min; |
| 744 | u32 tRHZ_max; |
| 745 | u32 tRLOH_min; |
| 746 | u32 tRP_min; |
| 747 | u32 tRR_min; |
| 748 | u64 tRST_max; |
| 749 | u32 tWB_max; |
| 750 | u32 tWC_min; |
| 751 | u32 tWH_min; |
| 752 | u32 tWHR_min; |
| 753 | u32 tWP_min; |
| 754 | u32 tWW_min; |
| 755 | }; |
| 756 | |
| 757 | /** |
| 758 | * enum nand_data_interface_type - NAND interface timing type |
| 759 | * @NAND_SDR_IFACE: Single Data Rate interface |
| 760 | */ |
| 761 | enum nand_data_interface_type { |
| 762 | NAND_SDR_IFACE, |
| 763 | }; |
| 764 | |
| 765 | /** |
| 766 | * struct nand_data_interface - NAND interface timing |
Mauro Carvalho Chehab | a676688 | 2018-05-07 06:35:52 -0300 | [diff] [blame] | 767 | * @type: type of the timing |
| 768 | * @timings: The timing, type according to @type |
| 769 | * @timings.sdr: Use it when @type is %NAND_SDR_IFACE. |
Sascha Hauer | eee64b7 | 2016-09-15 10:32:46 +0200 | [diff] [blame] | 770 | */ |
| 771 | struct nand_data_interface { |
| 772 | enum nand_data_interface_type type; |
| 773 | union { |
| 774 | struct nand_sdr_timings sdr; |
| 775 | } timings; |
| 776 | }; |
| 777 | |
| 778 | /** |
| 779 | * nand_get_sdr_timings - get SDR timing from data interface |
| 780 | * @conf: The data interface |
| 781 | */ |
| 782 | static inline const struct nand_sdr_timings * |
| 783 | nand_get_sdr_timings(const struct nand_data_interface *conf) |
| 784 | { |
| 785 | if (conf->type != NAND_SDR_IFACE) |
| 786 | return ERR_PTR(-EINVAL); |
| 787 | |
| 788 | return &conf->timings.sdr; |
| 789 | } |
| 790 | |
| 791 | /** |
Boris Brezillon | abbe26d | 2016-06-08 09:32:55 +0200 | [diff] [blame] | 792 | * struct nand_manufacturer_ops - NAND Manufacturer operations |
| 793 | * @detect: detect the NAND memory organization and capabilities |
| 794 | * @init: initialize all vendor specific fields (like the ->read_retry() |
| 795 | * implementation) if any. |
| 796 | * @cleanup: the ->init() function may have allocated resources, ->cleanup() |
| 797 | * is here to let vendor specific code release those resources. |
Chris Packham | 00ce4e0 | 2018-06-25 10:44:44 +1200 | [diff] [blame] | 798 | * @fixup_onfi_param_page: apply vendor specific fixups to the ONFI parameter |
| 799 | * page. This is called after the checksum is verified. |
Boris Brezillon | abbe26d | 2016-06-08 09:32:55 +0200 | [diff] [blame] | 800 | */ |
| 801 | struct nand_manufacturer_ops { |
| 802 | void (*detect)(struct nand_chip *chip); |
| 803 | int (*init)(struct nand_chip *chip); |
| 804 | void (*cleanup)(struct nand_chip *chip); |
Chris Packham | 00ce4e0 | 2018-06-25 10:44:44 +1200 | [diff] [blame] | 805 | void (*fixup_onfi_param_page)(struct nand_chip *chip, |
| 806 | struct nand_onfi_params *p); |
Boris Brezillon | abbe26d | 2016-06-08 09:32:55 +0200 | [diff] [blame] | 807 | }; |
| 808 | |
| 809 | /** |
Miquel Raynal | 8878b12 | 2017-11-09 14:16:45 +0100 | [diff] [blame] | 810 | * struct nand_op_cmd_instr - Definition of a command instruction |
| 811 | * @opcode: the command to issue in one cycle |
| 812 | */ |
| 813 | struct nand_op_cmd_instr { |
| 814 | u8 opcode; |
| 815 | }; |
| 816 | |
| 817 | /** |
| 818 | * struct nand_op_addr_instr - Definition of an address instruction |
| 819 | * @naddrs: length of the @addrs array |
| 820 | * @addrs: array containing the address cycles to issue |
| 821 | */ |
| 822 | struct nand_op_addr_instr { |
| 823 | unsigned int naddrs; |
| 824 | const u8 *addrs; |
| 825 | }; |
| 826 | |
| 827 | /** |
| 828 | * struct nand_op_data_instr - Definition of a data instruction |
| 829 | * @len: number of data bytes to move |
Mauro Carvalho Chehab | a676688 | 2018-05-07 06:35:52 -0300 | [diff] [blame] | 830 | * @buf: buffer to fill |
| 831 | * @buf.in: buffer to fill when reading from the NAND chip |
| 832 | * @buf.out: buffer to read from when writing to the NAND chip |
Miquel Raynal | 8878b12 | 2017-11-09 14:16:45 +0100 | [diff] [blame] | 833 | * @force_8bit: force 8-bit access |
| 834 | * |
| 835 | * Please note that "in" and "out" are inverted from the ONFI specification |
| 836 | * and are from the controller perspective, so a "in" is a read from the NAND |
| 837 | * chip while a "out" is a write to the NAND chip. |
| 838 | */ |
| 839 | struct nand_op_data_instr { |
| 840 | unsigned int len; |
| 841 | union { |
| 842 | void *in; |
| 843 | const void *out; |
| 844 | } buf; |
| 845 | bool force_8bit; |
| 846 | }; |
| 847 | |
| 848 | /** |
| 849 | * struct nand_op_waitrdy_instr - Definition of a wait ready instruction |
| 850 | * @timeout_ms: maximum delay while waiting for the ready/busy pin in ms |
| 851 | */ |
| 852 | struct nand_op_waitrdy_instr { |
| 853 | unsigned int timeout_ms; |
| 854 | }; |
| 855 | |
| 856 | /** |
| 857 | * enum nand_op_instr_type - Definition of all instruction types |
| 858 | * @NAND_OP_CMD_INSTR: command instruction |
| 859 | * @NAND_OP_ADDR_INSTR: address instruction |
| 860 | * @NAND_OP_DATA_IN_INSTR: data in instruction |
| 861 | * @NAND_OP_DATA_OUT_INSTR: data out instruction |
| 862 | * @NAND_OP_WAITRDY_INSTR: wait ready instruction |
| 863 | */ |
| 864 | enum nand_op_instr_type { |
| 865 | NAND_OP_CMD_INSTR, |
| 866 | NAND_OP_ADDR_INSTR, |
| 867 | NAND_OP_DATA_IN_INSTR, |
| 868 | NAND_OP_DATA_OUT_INSTR, |
| 869 | NAND_OP_WAITRDY_INSTR, |
| 870 | }; |
| 871 | |
| 872 | /** |
| 873 | * struct nand_op_instr - Instruction object |
| 874 | * @type: the instruction type |
Mauro Carvalho Chehab | a676688 | 2018-05-07 06:35:52 -0300 | [diff] [blame] | 875 | * @ctx: extra data associated to the instruction. You'll have to use the |
| 876 | * appropriate element depending on @type |
| 877 | * @ctx.cmd: use it if @type is %NAND_OP_CMD_INSTR |
| 878 | * @ctx.addr: use it if @type is %NAND_OP_ADDR_INSTR |
| 879 | * @ctx.data: use it if @type is %NAND_OP_DATA_IN_INSTR |
| 880 | * or %NAND_OP_DATA_OUT_INSTR |
| 881 | * @ctx.waitrdy: use it if @type is %NAND_OP_WAITRDY_INSTR |
Miquel Raynal | 8878b12 | 2017-11-09 14:16:45 +0100 | [diff] [blame] | 882 | * @delay_ns: delay the controller should apply after the instruction has been |
| 883 | * issued on the bus. Most modern controllers have internal timings |
| 884 | * control logic, and in this case, the controller driver can ignore |
| 885 | * this field. |
| 886 | */ |
| 887 | struct nand_op_instr { |
| 888 | enum nand_op_instr_type type; |
| 889 | union { |
| 890 | struct nand_op_cmd_instr cmd; |
| 891 | struct nand_op_addr_instr addr; |
| 892 | struct nand_op_data_instr data; |
| 893 | struct nand_op_waitrdy_instr waitrdy; |
| 894 | } ctx; |
| 895 | unsigned int delay_ns; |
| 896 | }; |
| 897 | |
| 898 | /* |
| 899 | * Special handling must be done for the WAITRDY timeout parameter as it usually |
| 900 | * is either tPROG (after a prog), tR (before a read), tRST (during a reset) or |
| 901 | * tBERS (during an erase) which all of them are u64 values that cannot be |
| 902 | * divided by usual kernel macros and must be handled with the special |
| 903 | * DIV_ROUND_UP_ULL() macro. |
Geert Uytterhoeven | 9f825e7 | 2018-05-14 12:49:37 +0200 | [diff] [blame] | 904 | * |
| 905 | * Cast to type of dividend is needed here to guarantee that the result won't |
| 906 | * be an unsigned long long when the dividend is an unsigned long (or smaller), |
| 907 | * which is what the compiler does when it sees ternary operator with 2 |
| 908 | * different return types (picks the largest type to make sure there's no |
| 909 | * loss). |
Miquel Raynal | 8878b12 | 2017-11-09 14:16:45 +0100 | [diff] [blame] | 910 | */ |
Geert Uytterhoeven | 9f825e7 | 2018-05-14 12:49:37 +0200 | [diff] [blame] | 911 | #define __DIVIDE(dividend, divisor) ({ \ |
| 912 | (__typeof__(dividend))(sizeof(dividend) <= sizeof(unsigned long) ? \ |
| 913 | DIV_ROUND_UP(dividend, divisor) : \ |
| 914 | DIV_ROUND_UP_ULL(dividend, divisor)); \ |
| 915 | }) |
Miquel Raynal | 8878b12 | 2017-11-09 14:16:45 +0100 | [diff] [blame] | 916 | #define PSEC_TO_NSEC(x) __DIVIDE(x, 1000) |
| 917 | #define PSEC_TO_MSEC(x) __DIVIDE(x, 1000000000) |
| 918 | |
| 919 | #define NAND_OP_CMD(id, ns) \ |
| 920 | { \ |
| 921 | .type = NAND_OP_CMD_INSTR, \ |
| 922 | .ctx.cmd.opcode = id, \ |
| 923 | .delay_ns = ns, \ |
| 924 | } |
| 925 | |
| 926 | #define NAND_OP_ADDR(ncycles, cycles, ns) \ |
| 927 | { \ |
| 928 | .type = NAND_OP_ADDR_INSTR, \ |
| 929 | .ctx.addr = { \ |
| 930 | .naddrs = ncycles, \ |
| 931 | .addrs = cycles, \ |
| 932 | }, \ |
| 933 | .delay_ns = ns, \ |
| 934 | } |
| 935 | |
| 936 | #define NAND_OP_DATA_IN(l, b, ns) \ |
| 937 | { \ |
| 938 | .type = NAND_OP_DATA_IN_INSTR, \ |
| 939 | .ctx.data = { \ |
| 940 | .len = l, \ |
| 941 | .buf.in = b, \ |
| 942 | .force_8bit = false, \ |
| 943 | }, \ |
| 944 | .delay_ns = ns, \ |
| 945 | } |
| 946 | |
| 947 | #define NAND_OP_DATA_OUT(l, b, ns) \ |
| 948 | { \ |
| 949 | .type = NAND_OP_DATA_OUT_INSTR, \ |
| 950 | .ctx.data = { \ |
| 951 | .len = l, \ |
| 952 | .buf.out = b, \ |
| 953 | .force_8bit = false, \ |
| 954 | }, \ |
| 955 | .delay_ns = ns, \ |
| 956 | } |
| 957 | |
| 958 | #define NAND_OP_8BIT_DATA_IN(l, b, ns) \ |
| 959 | { \ |
| 960 | .type = NAND_OP_DATA_IN_INSTR, \ |
| 961 | .ctx.data = { \ |
| 962 | .len = l, \ |
| 963 | .buf.in = b, \ |
| 964 | .force_8bit = true, \ |
| 965 | }, \ |
| 966 | .delay_ns = ns, \ |
| 967 | } |
| 968 | |
| 969 | #define NAND_OP_8BIT_DATA_OUT(l, b, ns) \ |
| 970 | { \ |
| 971 | .type = NAND_OP_DATA_OUT_INSTR, \ |
| 972 | .ctx.data = { \ |
| 973 | .len = l, \ |
| 974 | .buf.out = b, \ |
| 975 | .force_8bit = true, \ |
| 976 | }, \ |
| 977 | .delay_ns = ns, \ |
| 978 | } |
| 979 | |
| 980 | #define NAND_OP_WAIT_RDY(tout_ms, ns) \ |
| 981 | { \ |
| 982 | .type = NAND_OP_WAITRDY_INSTR, \ |
| 983 | .ctx.waitrdy.timeout_ms = tout_ms, \ |
| 984 | .delay_ns = ns, \ |
| 985 | } |
| 986 | |
| 987 | /** |
| 988 | * struct nand_subop - a sub operation |
| 989 | * @instrs: array of instructions |
| 990 | * @ninstrs: length of the @instrs array |
| 991 | * @first_instr_start_off: offset to start from for the first instruction |
| 992 | * of the sub-operation |
| 993 | * @last_instr_end_off: offset to end at (excluded) for the last instruction |
| 994 | * of the sub-operation |
| 995 | * |
| 996 | * Both @first_instr_start_off and @last_instr_end_off only apply to data or |
| 997 | * address instructions. |
| 998 | * |
| 999 | * When an operation cannot be handled as is by the NAND controller, it will |
| 1000 | * be split by the parser into sub-operations which will be passed to the |
| 1001 | * controller driver. |
| 1002 | */ |
| 1003 | struct nand_subop { |
| 1004 | const struct nand_op_instr *instrs; |
| 1005 | unsigned int ninstrs; |
| 1006 | unsigned int first_instr_start_off; |
| 1007 | unsigned int last_instr_end_off; |
| 1008 | }; |
| 1009 | |
Miquel Raynal | 760c435 | 2018-07-19 00:09:12 +0200 | [diff] [blame^] | 1010 | unsigned int nand_subop_get_addr_start_off(const struct nand_subop *subop, |
| 1011 | unsigned int op_id); |
| 1012 | unsigned int nand_subop_get_num_addr_cyc(const struct nand_subop *subop, |
| 1013 | unsigned int op_id); |
| 1014 | unsigned int nand_subop_get_data_start_off(const struct nand_subop *subop, |
| 1015 | unsigned int op_id); |
| 1016 | unsigned int nand_subop_get_data_len(const struct nand_subop *subop, |
| 1017 | unsigned int op_id); |
Miquel Raynal | 8878b12 | 2017-11-09 14:16:45 +0100 | [diff] [blame] | 1018 | |
| 1019 | /** |
| 1020 | * struct nand_op_parser_addr_constraints - Constraints for address instructions |
| 1021 | * @maxcycles: maximum number of address cycles the controller can issue in a |
| 1022 | * single step |
| 1023 | */ |
| 1024 | struct nand_op_parser_addr_constraints { |
| 1025 | unsigned int maxcycles; |
| 1026 | }; |
| 1027 | |
| 1028 | /** |
| 1029 | * struct nand_op_parser_data_constraints - Constraints for data instructions |
| 1030 | * @maxlen: maximum data length that the controller can handle in a single step |
| 1031 | */ |
| 1032 | struct nand_op_parser_data_constraints { |
| 1033 | unsigned int maxlen; |
| 1034 | }; |
| 1035 | |
| 1036 | /** |
| 1037 | * struct nand_op_parser_pattern_elem - One element of a pattern |
| 1038 | * @type: the instructuction type |
| 1039 | * @optional: whether this element of the pattern is optional or mandatory |
Mauro Carvalho Chehab | a676688 | 2018-05-07 06:35:52 -0300 | [diff] [blame] | 1040 | * @ctx: address or data constraint |
| 1041 | * @ctx.addr: address constraint (number of cycles) |
| 1042 | * @ctx.data: data constraint (data length) |
Miquel Raynal | 8878b12 | 2017-11-09 14:16:45 +0100 | [diff] [blame] | 1043 | */ |
| 1044 | struct nand_op_parser_pattern_elem { |
| 1045 | enum nand_op_instr_type type; |
| 1046 | bool optional; |
| 1047 | union { |
| 1048 | struct nand_op_parser_addr_constraints addr; |
| 1049 | struct nand_op_parser_data_constraints data; |
Miquel Raynal | c1a72e2 | 2018-01-19 19:11:27 +0100 | [diff] [blame] | 1050 | } ctx; |
Miquel Raynal | 8878b12 | 2017-11-09 14:16:45 +0100 | [diff] [blame] | 1051 | }; |
| 1052 | |
| 1053 | #define NAND_OP_PARSER_PAT_CMD_ELEM(_opt) \ |
| 1054 | { \ |
| 1055 | .type = NAND_OP_CMD_INSTR, \ |
| 1056 | .optional = _opt, \ |
| 1057 | } |
| 1058 | |
| 1059 | #define NAND_OP_PARSER_PAT_ADDR_ELEM(_opt, _maxcycles) \ |
| 1060 | { \ |
| 1061 | .type = NAND_OP_ADDR_INSTR, \ |
| 1062 | .optional = _opt, \ |
Miquel Raynal | c1a72e2 | 2018-01-19 19:11:27 +0100 | [diff] [blame] | 1063 | .ctx.addr.maxcycles = _maxcycles, \ |
Miquel Raynal | 8878b12 | 2017-11-09 14:16:45 +0100 | [diff] [blame] | 1064 | } |
| 1065 | |
| 1066 | #define NAND_OP_PARSER_PAT_DATA_IN_ELEM(_opt, _maxlen) \ |
| 1067 | { \ |
| 1068 | .type = NAND_OP_DATA_IN_INSTR, \ |
| 1069 | .optional = _opt, \ |
Miquel Raynal | c1a72e2 | 2018-01-19 19:11:27 +0100 | [diff] [blame] | 1070 | .ctx.data.maxlen = _maxlen, \ |
Miquel Raynal | 8878b12 | 2017-11-09 14:16:45 +0100 | [diff] [blame] | 1071 | } |
| 1072 | |
| 1073 | #define NAND_OP_PARSER_PAT_DATA_OUT_ELEM(_opt, _maxlen) \ |
| 1074 | { \ |
| 1075 | .type = NAND_OP_DATA_OUT_INSTR, \ |
| 1076 | .optional = _opt, \ |
Miquel Raynal | c1a72e2 | 2018-01-19 19:11:27 +0100 | [diff] [blame] | 1077 | .ctx.data.maxlen = _maxlen, \ |
Miquel Raynal | 8878b12 | 2017-11-09 14:16:45 +0100 | [diff] [blame] | 1078 | } |
| 1079 | |
| 1080 | #define NAND_OP_PARSER_PAT_WAITRDY_ELEM(_opt) \ |
| 1081 | { \ |
| 1082 | .type = NAND_OP_WAITRDY_INSTR, \ |
| 1083 | .optional = _opt, \ |
| 1084 | } |
| 1085 | |
| 1086 | /** |
| 1087 | * struct nand_op_parser_pattern - NAND sub-operation pattern descriptor |
| 1088 | * @elems: array of pattern elements |
| 1089 | * @nelems: number of pattern elements in @elems array |
| 1090 | * @exec: the function that will issue a sub-operation |
| 1091 | * |
| 1092 | * A pattern is a list of elements, each element reprensenting one instruction |
| 1093 | * with its constraints. The pattern itself is used by the core to match NAND |
| 1094 | * chip operation with NAND controller operations. |
| 1095 | * Once a match between a NAND controller operation pattern and a NAND chip |
| 1096 | * operation (or a sub-set of a NAND operation) is found, the pattern ->exec() |
| 1097 | * hook is called so that the controller driver can issue the operation on the |
| 1098 | * bus. |
| 1099 | * |
| 1100 | * Controller drivers should declare as many patterns as they support and pass |
| 1101 | * this list of patterns (created with the help of the following macro) to |
| 1102 | * the nand_op_parser_exec_op() helper. |
| 1103 | */ |
| 1104 | struct nand_op_parser_pattern { |
| 1105 | const struct nand_op_parser_pattern_elem *elems; |
| 1106 | unsigned int nelems; |
| 1107 | int (*exec)(struct nand_chip *chip, const struct nand_subop *subop); |
| 1108 | }; |
| 1109 | |
| 1110 | #define NAND_OP_PARSER_PATTERN(_exec, ...) \ |
| 1111 | { \ |
| 1112 | .exec = _exec, \ |
| 1113 | .elems = (struct nand_op_parser_pattern_elem[]) { __VA_ARGS__ }, \ |
| 1114 | .nelems = sizeof((struct nand_op_parser_pattern_elem[]) { __VA_ARGS__ }) / \ |
| 1115 | sizeof(struct nand_op_parser_pattern_elem), \ |
| 1116 | } |
| 1117 | |
| 1118 | /** |
| 1119 | * struct nand_op_parser - NAND controller operation parser descriptor |
| 1120 | * @patterns: array of supported patterns |
| 1121 | * @npatterns: length of the @patterns array |
| 1122 | * |
| 1123 | * The parser descriptor is just an array of supported patterns which will be |
| 1124 | * iterated by nand_op_parser_exec_op() everytime it tries to execute an |
| 1125 | * NAND operation (or tries to determine if a specific operation is supported). |
| 1126 | * |
| 1127 | * It is worth mentioning that patterns will be tested in their declaration |
| 1128 | * order, and the first match will be taken, so it's important to order patterns |
| 1129 | * appropriately so that simple/inefficient patterns are placed at the end of |
| 1130 | * the list. Usually, this is where you put single instruction patterns. |
| 1131 | */ |
| 1132 | struct nand_op_parser { |
| 1133 | const struct nand_op_parser_pattern *patterns; |
| 1134 | unsigned int npatterns; |
| 1135 | }; |
| 1136 | |
| 1137 | #define NAND_OP_PARSER(...) \ |
| 1138 | { \ |
| 1139 | .patterns = (struct nand_op_parser_pattern[]) { __VA_ARGS__ }, \ |
| 1140 | .npatterns = sizeof((struct nand_op_parser_pattern[]) { __VA_ARGS__ }) / \ |
| 1141 | sizeof(struct nand_op_parser_pattern), \ |
| 1142 | } |
| 1143 | |
| 1144 | /** |
| 1145 | * struct nand_operation - NAND operation descriptor |
| 1146 | * @instrs: array of instructions to execute |
| 1147 | * @ninstrs: length of the @instrs array |
| 1148 | * |
| 1149 | * The actual operation structure that will be passed to chip->exec_op(). |
| 1150 | */ |
| 1151 | struct nand_operation { |
| 1152 | const struct nand_op_instr *instrs; |
| 1153 | unsigned int ninstrs; |
| 1154 | }; |
| 1155 | |
| 1156 | #define NAND_OPERATION(_instrs) \ |
| 1157 | { \ |
| 1158 | .instrs = _instrs, \ |
| 1159 | .ninstrs = ARRAY_SIZE(_instrs), \ |
| 1160 | } |
| 1161 | |
| 1162 | int nand_op_parser_exec_op(struct nand_chip *chip, |
| 1163 | const struct nand_op_parser *parser, |
| 1164 | const struct nand_operation *op, bool check_only); |
| 1165 | |
| 1166 | /** |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1167 | * struct nand_chip - NAND Private Flash Chip Data |
Boris BREZILLON | ed4f85c | 2015-12-01 12:03:06 +0100 | [diff] [blame] | 1168 | * @mtd: MTD device registered to the MTD framework |
Sebastian Andrzej Siewior | a0491fc | 2010-10-05 12:41:01 +0200 | [diff] [blame] | 1169 | * @IO_ADDR_R: [BOARDSPECIFIC] address to read the 8 I/O lines of the |
| 1170 | * flash device |
| 1171 | * @IO_ADDR_W: [BOARDSPECIFIC] address to write the 8 I/O lines of the |
| 1172 | * flash device. |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1173 | * @read_byte: [REPLACEABLE] read one byte from the chip |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1174 | * @read_word: [REPLACEABLE] read one word from the chip |
Uwe Kleine-König | 05f7835 | 2013-12-05 22:22:04 +0100 | [diff] [blame] | 1175 | * @write_byte: [REPLACEABLE] write a single byte to the chip on the |
| 1176 | * low 8 I/O lines |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1177 | * @write_buf: [REPLACEABLE] write data from the buffer to the chip |
| 1178 | * @read_buf: [REPLACEABLE] read data from the chip into the buffer |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1179 | * @select_chip: [REPLACEABLE] select chip nr |
Brian Norris | ce15751 | 2013-04-11 01:34:59 -0700 | [diff] [blame] | 1180 | * @block_bad: [REPLACEABLE] check if a block is bad, using OOB markers |
| 1181 | * @block_markbad: [REPLACEABLE] mark a block bad |
Lucas De Marchi | 25985ed | 2011-03-30 22:57:33 -0300 | [diff] [blame] | 1182 | * @cmd_ctrl: [BOARDSPECIFIC] hardwarespecific function for controlling |
Thomas Gleixner | 7abd3ef | 2006-05-23 23:25:53 +0200 | [diff] [blame] | 1183 | * ALE/CLE/nCE. Also used to write command and address |
Brian Norris | 7854d3f | 2011-06-23 14:12:08 -0700 | [diff] [blame] | 1184 | * @dev_ready: [BOARDSPECIFIC] hardwarespecific function for accessing |
Sebastian Andrzej Siewior | a0491fc | 2010-10-05 12:41:01 +0200 | [diff] [blame] | 1185 | * device ready/busy line. If set to NULL no access to |
| 1186 | * ready/busy is available and the ready/busy information |
| 1187 | * is read from the chip status register. |
| 1188 | * @cmdfunc: [REPLACEABLE] hardwarespecific function for writing |
| 1189 | * commands to the chip. |
| 1190 | * @waitfunc: [REPLACEABLE] hardwarespecific function for wait on |
| 1191 | * ready. |
Miquel Raynal | 8878b12 | 2017-11-09 14:16:45 +0100 | [diff] [blame] | 1192 | * @exec_op: controller specific method to execute NAND operations. |
| 1193 | * This method replaces ->cmdfunc(), |
| 1194 | * ->{read,write}_{buf,byte,word}(), ->dev_ready() and |
| 1195 | * ->waifunc(). |
Brian Norris | ba84fb5 | 2014-01-03 15:13:33 -0800 | [diff] [blame] | 1196 | * @setup_read_retry: [FLASHSPECIFIC] flash (vendor) specific function for |
| 1197 | * setting the read-retry mode. Mostly needed for MLC NAND. |
Brian Norris | 7854d3f | 2011-06-23 14:12:08 -0700 | [diff] [blame] | 1198 | * @ecc: [BOARDSPECIFIC] ECC control structure |
Masahiro Yamada | 477544c | 2017-03-30 17:15:05 +0900 | [diff] [blame] | 1199 | * @buf_align: minimum buffer alignment required by a platform |
Randy Dunlap | 844d3b4 | 2006-06-28 21:48:27 -0700 | [diff] [blame] | 1200 | * @hwcontrol: platform-specific hardware control structure |
Brian Norris | 49c50b9 | 2014-05-06 16:02:19 -0700 | [diff] [blame] | 1201 | * @erase: [REPLACEABLE] erase function |
Lucas De Marchi | 25985ed | 2011-03-30 22:57:33 -0300 | [diff] [blame] | 1202 | * @chip_delay: [BOARDSPECIFIC] chip dependent delay for transferring |
Sebastian Andrzej Siewior | a0491fc | 2010-10-05 12:41:01 +0200 | [diff] [blame] | 1203 | * data from array to read regs (tR). |
Thomas Gleixner | 2c0a2be | 2006-05-23 11:50:56 +0200 | [diff] [blame] | 1204 | * @state: [INTERN] the current state of the NAND device |
Brian Norris | e9195ed | 2011-08-30 18:45:43 -0700 | [diff] [blame] | 1205 | * @oob_poi: "poison value buffer," used for laying out OOB data |
| 1206 | * before writing |
Sebastian Andrzej Siewior | a0491fc | 2010-10-05 12:41:01 +0200 | [diff] [blame] | 1207 | * @page_shift: [INTERN] number of address bits in a page (column |
| 1208 | * address bits). |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1209 | * @phys_erase_shift: [INTERN] number of address bits in a physical eraseblock |
| 1210 | * @bbt_erase_shift: [INTERN] number of address bits in a bbt entry |
| 1211 | * @chip_shift: [INTERN] number of address bits in one chip |
Sebastian Andrzej Siewior | a0491fc | 2010-10-05 12:41:01 +0200 | [diff] [blame] | 1212 | * @options: [BOARDSPECIFIC] various chip options. They can partly |
| 1213 | * be set to inform nand_scan about special functionality. |
| 1214 | * See the defines for further explanation. |
Brian Norris | 5fb1549 | 2011-05-31 16:31:21 -0700 | [diff] [blame] | 1215 | * @bbt_options: [INTERN] bad block specific options. All options used |
| 1216 | * here must come from bbm.h. By default, these options |
| 1217 | * will be copied to the appropriate nand_bbt_descr's. |
Sebastian Andrzej Siewior | a0491fc | 2010-10-05 12:41:01 +0200 | [diff] [blame] | 1218 | * @badblockpos: [INTERN] position of the bad block marker in the oob |
| 1219 | * area. |
Brian Norris | 661a083 | 2012-01-13 18:11:50 -0800 | [diff] [blame] | 1220 | * @badblockbits: [INTERN] minimum number of set bits in a good block's |
| 1221 | * bad block marker position; i.e., BBM == 11110111b is |
| 1222 | * not bad when badblockbits == 7 |
Huang Shijie | 7db906b | 2013-09-25 14:58:11 +0800 | [diff] [blame] | 1223 | * @bits_per_cell: [INTERN] number of bits per cell. i.e., 1 means SLC. |
Huang Shijie | 4cfeca2 | 2013-05-17 11:17:25 +0800 | [diff] [blame] | 1224 | * @ecc_strength_ds: [INTERN] ECC correctability from the datasheet. |
| 1225 | * Minimum amount of bit errors per @ecc_step_ds guaranteed |
| 1226 | * to be correctable. If unknown, set to zero. |
| 1227 | * @ecc_step_ds: [INTERN] ECC step required by the @ecc_strength_ds, |
Mauro Carvalho Chehab | b6f6c29 | 2017-05-13 07:40:36 -0300 | [diff] [blame] | 1228 | * also from the datasheet. It is the recommended ECC step |
Huang Shijie | 4cfeca2 | 2013-05-17 11:17:25 +0800 | [diff] [blame] | 1229 | * size, if known; if unknown, set to zero. |
Boris BREZILLON | 57a94e2 | 2014-09-22 20:11:50 +0200 | [diff] [blame] | 1230 | * @onfi_timing_mode_default: [INTERN] default ONFI timing mode. This field is |
Boris Brezillon | d8e725d | 2016-09-15 10:32:50 +0200 | [diff] [blame] | 1231 | * set to the actually used ONFI mode if the chip is |
| 1232 | * ONFI compliant or deduced from the datasheet if |
| 1233 | * the NAND chip is not ONFI compliant. |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1234 | * @numchips: [INTERN] number of physical chips |
| 1235 | * @chipsize: [INTERN] the size of one chip for multichip arrays |
| 1236 | * @pagemask: [INTERN] page number mask = number of (pages / chip) - 1 |
Masahiro Yamada | c0313b9 | 2017-12-05 17:47:16 +0900 | [diff] [blame] | 1237 | * @data_buf: [INTERN] buffer for data, size is (page size + oobsize). |
Sebastian Andrzej Siewior | a0491fc | 2010-10-05 12:41:01 +0200 | [diff] [blame] | 1238 | * @pagebuf: [INTERN] holds the pagenumber which is currently in |
| 1239 | * data_buf. |
Mike Dunn | edbc4540 | 2012-04-25 12:06:11 -0700 | [diff] [blame] | 1240 | * @pagebuf_bitflips: [INTERN] holds the bitflip count for the page which is |
| 1241 | * currently in data_buf. |
Thomas Gleixner | 29072b9 | 2006-09-28 15:38:36 +0200 | [diff] [blame] | 1242 | * @subpagesize: [INTERN] holds the subpagesize |
Boris Brezillon | 7f501f0 | 2016-05-24 19:20:05 +0200 | [diff] [blame] | 1243 | * @id: [INTERN] holds NAND ID |
Miquel Raynal | f4531b2 | 2018-03-19 14:47:26 +0100 | [diff] [blame] | 1244 | * @parameters: [INTERN] holds generic parameters under an easily |
| 1245 | * readable form. |
Zach Brown | ceb374e | 2017-01-10 13:30:19 -0600 | [diff] [blame] | 1246 | * @max_bb_per_die: [INTERN] the max number of bad blocks each die of a |
| 1247 | * this nand device will encounter their life times. |
| 1248 | * @blocks_per_die: [INTERN] The number of PEBs in a die |
Randy Dunlap | 61babe9 | 2016-11-21 18:32:08 -0800 | [diff] [blame] | 1249 | * @data_interface: [INTERN] NAND interface timing information |
Brian Norris | ba84fb5 | 2014-01-03 15:13:33 -0800 | [diff] [blame] | 1250 | * @read_retries: [INTERN] the number of read retry modes supported |
Miquel Raynal | b958758 | 2018-03-19 14:47:19 +0100 | [diff] [blame] | 1251 | * @set_features: [REPLACEABLE] set the NAND chip features |
| 1252 | * @get_features: [REPLACEABLE] get the NAND chip features |
Boris Brezillon | 104e442 | 2017-03-16 09:35:58 +0100 | [diff] [blame] | 1253 | * @setup_data_interface: [OPTIONAL] setup the data interface and timing. If |
| 1254 | * chipnr is set to %NAND_DATA_IFACE_CHECK_ONLY this |
| 1255 | * means the configuration should not be applied but |
| 1256 | * only checked. |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1257 | * @bbt: [INTERN] bad block table pointer |
Sebastian Andrzej Siewior | a0491fc | 2010-10-05 12:41:01 +0200 | [diff] [blame] | 1258 | * @bbt_td: [REPLACEABLE] bad block table descriptor for flash |
| 1259 | * lookup. |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1260 | * @bbt_md: [REPLACEABLE] bad block table mirror descriptor |
Sebastian Andrzej Siewior | a0491fc | 2010-10-05 12:41:01 +0200 | [diff] [blame] | 1261 | * @badblock_pattern: [REPLACEABLE] bad block scan pattern used for initial |
| 1262 | * bad block scan. |
| 1263 | * @controller: [REPLACEABLE] a pointer to a hardware controller |
Brian Norris | 7854d3f | 2011-06-23 14:12:08 -0700 | [diff] [blame] | 1264 | * structure which is shared among multiple independent |
Sebastian Andrzej Siewior | a0491fc | 2010-10-05 12:41:01 +0200 | [diff] [blame] | 1265 | * devices. |
Brian Norris | 32c8db8 | 2011-08-23 17:17:35 -0700 | [diff] [blame] | 1266 | * @priv: [OPTIONAL] pointer to private chip data |
Boris Brezillon | abbe26d | 2016-06-08 09:32:55 +0200 | [diff] [blame] | 1267 | * @manufacturer: [INTERN] Contains manufacturer information |
Mauro Carvalho Chehab | a676688 | 2018-05-07 06:35:52 -0300 | [diff] [blame] | 1268 | * @manufacturer.desc: [INTERN] Contains manufacturer's description |
| 1269 | * @manufacturer.priv: [INTERN] Contains manufacturer private information |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1270 | */ |
Thomas Gleixner | 61ecfa8 | 2005-11-07 11:15:31 +0000 | [diff] [blame] | 1271 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1272 | struct nand_chip { |
Boris BREZILLON | ed4f85c | 2015-12-01 12:03:06 +0100 | [diff] [blame] | 1273 | struct mtd_info mtd; |
Sebastian Andrzej Siewior | b46daf7 | 2010-10-07 21:48:27 +0200 | [diff] [blame] | 1274 | void __iomem *IO_ADDR_R; |
| 1275 | void __iomem *IO_ADDR_W; |
Thomas Gleixner | 61ecfa8 | 2005-11-07 11:15:31 +0000 | [diff] [blame] | 1276 | |
Sebastian Andrzej Siewior | b46daf7 | 2010-10-07 21:48:27 +0200 | [diff] [blame] | 1277 | uint8_t (*read_byte)(struct mtd_info *mtd); |
| 1278 | u16 (*read_word)(struct mtd_info *mtd); |
Uwe Kleine-König | 05f7835 | 2013-12-05 22:22:04 +0100 | [diff] [blame] | 1279 | void (*write_byte)(struct mtd_info *mtd, uint8_t byte); |
Sebastian Andrzej Siewior | b46daf7 | 2010-10-07 21:48:27 +0200 | [diff] [blame] | 1280 | void (*write_buf)(struct mtd_info *mtd, const uint8_t *buf, int len); |
| 1281 | void (*read_buf)(struct mtd_info *mtd, uint8_t *buf, int len); |
Sebastian Andrzej Siewior | b46daf7 | 2010-10-07 21:48:27 +0200 | [diff] [blame] | 1282 | void (*select_chip)(struct mtd_info *mtd, int chip); |
Archit Taneja | 9f3e042 | 2016-02-03 14:29:49 +0530 | [diff] [blame] | 1283 | int (*block_bad)(struct mtd_info *mtd, loff_t ofs); |
Sebastian Andrzej Siewior | b46daf7 | 2010-10-07 21:48:27 +0200 | [diff] [blame] | 1284 | int (*block_markbad)(struct mtd_info *mtd, loff_t ofs); |
| 1285 | void (*cmd_ctrl)(struct mtd_info *mtd, int dat, unsigned int ctrl); |
Sebastian Andrzej Siewior | b46daf7 | 2010-10-07 21:48:27 +0200 | [diff] [blame] | 1286 | int (*dev_ready)(struct mtd_info *mtd); |
| 1287 | void (*cmdfunc)(struct mtd_info *mtd, unsigned command, int column, |
| 1288 | int page_addr); |
| 1289 | int(*waitfunc)(struct mtd_info *mtd, struct nand_chip *this); |
Miquel Raynal | 8878b12 | 2017-11-09 14:16:45 +0100 | [diff] [blame] | 1290 | int (*exec_op)(struct nand_chip *chip, |
| 1291 | const struct nand_operation *op, |
| 1292 | bool check_only); |
Brian Norris | 49c50b9 | 2014-05-06 16:02:19 -0700 | [diff] [blame] | 1293 | int (*erase)(struct mtd_info *mtd, int page); |
Miquel Raynal | b958758 | 2018-03-19 14:47:19 +0100 | [diff] [blame] | 1294 | int (*set_features)(struct mtd_info *mtd, struct nand_chip *chip, |
| 1295 | int feature_addr, uint8_t *subfeature_para); |
| 1296 | int (*get_features)(struct mtd_info *mtd, struct nand_chip *chip, |
| 1297 | int feature_addr, uint8_t *subfeature_para); |
Brian Norris | ba84fb5 | 2014-01-03 15:13:33 -0800 | [diff] [blame] | 1298 | int (*setup_read_retry)(struct mtd_info *mtd, int retry_mode); |
Boris Brezillon | 104e442 | 2017-03-16 09:35:58 +0100 | [diff] [blame] | 1299 | int (*setup_data_interface)(struct mtd_info *mtd, int chipnr, |
| 1300 | const struct nand_data_interface *conf); |
Boris Brezillon | d8e725d | 2016-09-15 10:32:50 +0200 | [diff] [blame] | 1301 | |
Sebastian Andrzej Siewior | b46daf7 | 2010-10-07 21:48:27 +0200 | [diff] [blame] | 1302 | int chip_delay; |
| 1303 | unsigned int options; |
Brian Norris | 5fb1549 | 2011-05-31 16:31:21 -0700 | [diff] [blame] | 1304 | unsigned int bbt_options; |
Thomas Gleixner | f75e509 | 2006-05-26 18:52:08 +0200 | [diff] [blame] | 1305 | |
Sebastian Andrzej Siewior | b46daf7 | 2010-10-07 21:48:27 +0200 | [diff] [blame] | 1306 | int page_shift; |
| 1307 | int phys_erase_shift; |
| 1308 | int bbt_erase_shift; |
| 1309 | int chip_shift; |
| 1310 | int numchips; |
| 1311 | uint64_t chipsize; |
| 1312 | int pagemask; |
Masahiro Yamada | c0313b9 | 2017-12-05 17:47:16 +0900 | [diff] [blame] | 1313 | u8 *data_buf; |
Sebastian Andrzej Siewior | b46daf7 | 2010-10-07 21:48:27 +0200 | [diff] [blame] | 1314 | int pagebuf; |
Mike Dunn | edbc4540 | 2012-04-25 12:06:11 -0700 | [diff] [blame] | 1315 | unsigned int pagebuf_bitflips; |
Sebastian Andrzej Siewior | b46daf7 | 2010-10-07 21:48:27 +0200 | [diff] [blame] | 1316 | int subpagesize; |
Huang Shijie | 7db906b | 2013-09-25 14:58:11 +0800 | [diff] [blame] | 1317 | uint8_t bits_per_cell; |
Huang Shijie | 4cfeca2 | 2013-05-17 11:17:25 +0800 | [diff] [blame] | 1318 | uint16_t ecc_strength_ds; |
| 1319 | uint16_t ecc_step_ds; |
Boris BREZILLON | 57a94e2 | 2014-09-22 20:11:50 +0200 | [diff] [blame] | 1320 | int onfi_timing_mode_default; |
Sebastian Andrzej Siewior | b46daf7 | 2010-10-07 21:48:27 +0200 | [diff] [blame] | 1321 | int badblockpos; |
| 1322 | int badblockbits; |
Thomas Gleixner | f75e509 | 2006-05-26 18:52:08 +0200 | [diff] [blame] | 1323 | |
Boris Brezillon | 7f501f0 | 2016-05-24 19:20:05 +0200 | [diff] [blame] | 1324 | struct nand_id id; |
Miquel Raynal | f4531b2 | 2018-03-19 14:47:26 +0100 | [diff] [blame] | 1325 | struct nand_parameters parameters; |
Zach Brown | ceb374e | 2017-01-10 13:30:19 -0600 | [diff] [blame] | 1326 | u16 max_bb_per_die; |
| 1327 | u32 blocks_per_die; |
Florian Fainelli | d1e1f4e | 2010-08-30 18:32:24 +0200 | [diff] [blame] | 1328 | |
Miquel Raynal | 17fa804 | 2017-11-30 18:01:31 +0100 | [diff] [blame] | 1329 | struct nand_data_interface data_interface; |
Boris Brezillon | d8e725d | 2016-09-15 10:32:50 +0200 | [diff] [blame] | 1330 | |
Brian Norris | ba84fb5 | 2014-01-03 15:13:33 -0800 | [diff] [blame] | 1331 | int read_retries; |
| 1332 | |
Sebastian Andrzej Siewior | b46daf7 | 2010-10-07 21:48:27 +0200 | [diff] [blame] | 1333 | flstate_t state; |
Thomas Gleixner | f75e509 | 2006-05-26 18:52:08 +0200 | [diff] [blame] | 1334 | |
Sebastian Andrzej Siewior | b46daf7 | 2010-10-07 21:48:27 +0200 | [diff] [blame] | 1335 | uint8_t *oob_poi; |
| 1336 | struct nand_hw_control *controller; |
Thomas Gleixner | f75e509 | 2006-05-26 18:52:08 +0200 | [diff] [blame] | 1337 | |
| 1338 | struct nand_ecc_ctrl ecc; |
Masahiro Yamada | 477544c | 2017-03-30 17:15:05 +0900 | [diff] [blame] | 1339 | unsigned long buf_align; |
Thomas Gleixner | f75e509 | 2006-05-26 18:52:08 +0200 | [diff] [blame] | 1340 | struct nand_hw_control hwcontrol; |
| 1341 | |
Sebastian Andrzej Siewior | b46daf7 | 2010-10-07 21:48:27 +0200 | [diff] [blame] | 1342 | uint8_t *bbt; |
| 1343 | struct nand_bbt_descr *bbt_td; |
| 1344 | struct nand_bbt_descr *bbt_md; |
Thomas Gleixner | f75e509 | 2006-05-26 18:52:08 +0200 | [diff] [blame] | 1345 | |
Sebastian Andrzej Siewior | b46daf7 | 2010-10-07 21:48:27 +0200 | [diff] [blame] | 1346 | struct nand_bbt_descr *badblock_pattern; |
Thomas Gleixner | f75e509 | 2006-05-26 18:52:08 +0200 | [diff] [blame] | 1347 | |
Sebastian Andrzej Siewior | b46daf7 | 2010-10-07 21:48:27 +0200 | [diff] [blame] | 1348 | void *priv; |
Boris Brezillon | abbe26d | 2016-06-08 09:32:55 +0200 | [diff] [blame] | 1349 | |
| 1350 | struct { |
| 1351 | const struct nand_manufacturer *desc; |
| 1352 | void *priv; |
| 1353 | } manufacturer; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1354 | }; |
| 1355 | |
Miquel Raynal | 8878b12 | 2017-11-09 14:16:45 +0100 | [diff] [blame] | 1356 | static inline int nand_exec_op(struct nand_chip *chip, |
| 1357 | const struct nand_operation *op) |
| 1358 | { |
| 1359 | if (!chip->exec_op) |
| 1360 | return -ENOTSUPP; |
| 1361 | |
| 1362 | return chip->exec_op(chip, op, false); |
| 1363 | } |
| 1364 | |
Boris Brezillon | 41b207a | 2016-02-03 19:06:15 +0100 | [diff] [blame] | 1365 | extern const struct mtd_ooblayout_ops nand_ooblayout_sp_ops; |
| 1366 | extern const struct mtd_ooblayout_ops nand_ooblayout_lp_ops; |
| 1367 | |
Brian Norris | 28b8b26b | 2015-10-30 20:33:20 -0700 | [diff] [blame] | 1368 | static inline void nand_set_flash_node(struct nand_chip *chip, |
| 1369 | struct device_node *np) |
| 1370 | { |
Boris BREZILLON | 29574ed | 2015-12-10 09:00:38 +0100 | [diff] [blame] | 1371 | mtd_set_of_node(&chip->mtd, np); |
Brian Norris | 28b8b26b | 2015-10-30 20:33:20 -0700 | [diff] [blame] | 1372 | } |
| 1373 | |
| 1374 | static inline struct device_node *nand_get_flash_node(struct nand_chip *chip) |
| 1375 | { |
Boris BREZILLON | 29574ed | 2015-12-10 09:00:38 +0100 | [diff] [blame] | 1376 | return mtd_get_of_node(&chip->mtd); |
Brian Norris | 28b8b26b | 2015-10-30 20:33:20 -0700 | [diff] [blame] | 1377 | } |
| 1378 | |
Boris BREZILLON | 9eba47d | 2015-11-16 14:37:35 +0100 | [diff] [blame] | 1379 | static inline struct nand_chip *mtd_to_nand(struct mtd_info *mtd) |
| 1380 | { |
Boris BREZILLON | 2d3b77b | 2015-12-10 09:00:33 +0100 | [diff] [blame] | 1381 | return container_of(mtd, struct nand_chip, mtd); |
Boris BREZILLON | 9eba47d | 2015-11-16 14:37:35 +0100 | [diff] [blame] | 1382 | } |
| 1383 | |
Boris BREZILLON | ffd014f | 2015-12-01 12:03:07 +0100 | [diff] [blame] | 1384 | static inline struct mtd_info *nand_to_mtd(struct nand_chip *chip) |
| 1385 | { |
| 1386 | return &chip->mtd; |
| 1387 | } |
| 1388 | |
Boris BREZILLON | d39ddbd | 2015-12-10 09:00:39 +0100 | [diff] [blame] | 1389 | static inline void *nand_get_controller_data(struct nand_chip *chip) |
| 1390 | { |
| 1391 | return chip->priv; |
| 1392 | } |
| 1393 | |
| 1394 | static inline void nand_set_controller_data(struct nand_chip *chip, void *priv) |
| 1395 | { |
| 1396 | chip->priv = priv; |
| 1397 | } |
| 1398 | |
Boris Brezillon | abbe26d | 2016-06-08 09:32:55 +0200 | [diff] [blame] | 1399 | static inline void nand_set_manufacturer_data(struct nand_chip *chip, |
| 1400 | void *priv) |
| 1401 | { |
| 1402 | chip->manufacturer.priv = priv; |
| 1403 | } |
| 1404 | |
| 1405 | static inline void *nand_get_manufacturer_data(struct nand_chip *chip) |
| 1406 | { |
| 1407 | return chip->manufacturer.priv; |
| 1408 | } |
| 1409 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1410 | /* |
| 1411 | * NAND Flash Manufacturer ID Codes |
| 1412 | */ |
| 1413 | #define NAND_MFR_TOSHIBA 0x98 |
Rafał Miłecki | 1c7fe6b | 2016-06-09 20:10:11 +0200 | [diff] [blame] | 1414 | #define NAND_MFR_ESMT 0xc8 |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1415 | #define NAND_MFR_SAMSUNG 0xec |
| 1416 | #define NAND_MFR_FUJITSU 0x04 |
| 1417 | #define NAND_MFR_NATIONAL 0x8f |
| 1418 | #define NAND_MFR_RENESAS 0x07 |
| 1419 | #define NAND_MFR_STMICRO 0x20 |
Thomas Gleixner | 2c0a2be | 2006-05-23 11:50:56 +0200 | [diff] [blame] | 1420 | #define NAND_MFR_HYNIX 0xad |
sshahrom@micron.com | 8c60e54 | 2007-03-21 18:48:02 -0700 | [diff] [blame] | 1421 | #define NAND_MFR_MICRON 0x2c |
Steven J. Hill | 30eb0db | 2007-07-18 23:29:46 -0500 | [diff] [blame] | 1422 | #define NAND_MFR_AMD 0x01 |
Brian Norris | c1257b4 | 2011-11-02 13:34:42 -0700 | [diff] [blame] | 1423 | #define NAND_MFR_MACRONIX 0xc2 |
Brian Norris | b1ccfab | 2012-05-22 07:30:47 -0700 | [diff] [blame] | 1424 | #define NAND_MFR_EON 0x92 |
Huang Shijie | 3f97c6f | 2013-12-26 15:37:45 +0800 | [diff] [blame] | 1425 | #define NAND_MFR_SANDISK 0x45 |
Huang Shijie | 4968a41 | 2014-01-03 16:50:39 +0800 | [diff] [blame] | 1426 | #define NAND_MFR_INTEL 0x89 |
Brian Norris | 641519c | 2014-11-04 11:32:45 -0800 | [diff] [blame] | 1427 | #define NAND_MFR_ATO 0x9b |
Andrey Jr. Melnikov | a4077ce | 2016-12-08 19:57:08 +0300 | [diff] [blame] | 1428 | #define NAND_MFR_WINBOND 0xef |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1429 | |
Artem Bityutskiy | 53552d2 | 2013-03-14 09:57:23 +0200 | [diff] [blame] | 1430 | |
Artem Bityutskiy | 8dbfae1 | 2013-03-04 15:39:18 +0200 | [diff] [blame] | 1431 | /* |
| 1432 | * A helper for defining older NAND chips where the second ID byte fully |
| 1433 | * defined the chip, including the geometry (chip size, eraseblock size, page |
Artem Bityutskiy | 5bfa9b7 | 2013-03-19 10:29:26 +0200 | [diff] [blame] | 1434 | * size). All these chips have 512 bytes NAND page size. |
Artem Bityutskiy | 8dbfae1 | 2013-03-04 15:39:18 +0200 | [diff] [blame] | 1435 | */ |
Artem Bityutskiy | 5bfa9b7 | 2013-03-19 10:29:26 +0200 | [diff] [blame] | 1436 | #define LEGACY_ID_NAND(nm, devid, chipsz, erasesz, opts) \ |
| 1437 | { .name = (nm), {{ .dev_id = (devid) }}, .pagesize = 512, \ |
| 1438 | .chipsize = (chipsz), .erasesize = (erasesz), .options = (opts) } |
Artem Bityutskiy | 8dbfae1 | 2013-03-04 15:39:18 +0200 | [diff] [blame] | 1439 | |
| 1440 | /* |
| 1441 | * A helper for defining newer chips which report their page size and |
| 1442 | * eraseblock size via the extended ID bytes. |
| 1443 | * |
| 1444 | * The real difference between LEGACY_ID_NAND and EXTENDED_ID_NAND is that with |
| 1445 | * EXTENDED_ID_NAND, manufacturers overloaded the same device ID so that the |
| 1446 | * device ID now only represented a particular total chip size (and voltage, |
| 1447 | * buswidth), and the page size, eraseblock size, and OOB size could vary while |
| 1448 | * using the same device ID. |
| 1449 | */ |
Artem Bityutskiy | 8e12b47 | 2013-03-04 16:26:56 +0200 | [diff] [blame] | 1450 | #define EXTENDED_ID_NAND(nm, devid, chipsz, opts) \ |
| 1451 | { .name = (nm), {{ .dev_id = (devid) }}, .chipsize = (chipsz), \ |
Artem Bityutskiy | 8dbfae1 | 2013-03-04 15:39:18 +0200 | [diff] [blame] | 1452 | .options = (opts) } |
| 1453 | |
Huang Shijie | 2dc0bdd | 2013-05-17 11:17:31 +0800 | [diff] [blame] | 1454 | #define NAND_ECC_INFO(_strength, _step) \ |
| 1455 | { .strength_ds = (_strength), .step_ds = (_step) } |
| 1456 | #define NAND_ECC_STRENGTH(type) ((type)->ecc.strength_ds) |
| 1457 | #define NAND_ECC_STEP(type) ((type)->ecc.step_ds) |
| 1458 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1459 | /** |
| 1460 | * struct nand_flash_dev - NAND Flash Device ID Structure |
Artem Bityutskiy | 68aa352de | 2013-03-04 16:05:00 +0200 | [diff] [blame] | 1461 | * @name: a human-readable name of the NAND chip |
| 1462 | * @dev_id: the device ID (the second byte of the full chip ID array) |
Artem Bityutskiy | 8e12b47 | 2013-03-04 16:26:56 +0200 | [diff] [blame] | 1463 | * @mfr_id: manufecturer ID part of the full chip ID array (refers the same |
| 1464 | * memory address as @id[0]) |
| 1465 | * @dev_id: device ID part of the full chip ID array (refers the same memory |
| 1466 | * address as @id[1]) |
| 1467 | * @id: full device ID array |
Artem Bityutskiy | 68aa352de | 2013-03-04 16:05:00 +0200 | [diff] [blame] | 1468 | * @pagesize: size of the NAND page in bytes; if 0, then the real page size (as |
| 1469 | * well as the eraseblock size) is determined from the extended NAND |
| 1470 | * chip ID array) |
Artem Bityutskiy | 68aa352de | 2013-03-04 16:05:00 +0200 | [diff] [blame] | 1471 | * @chipsize: total chip size in MiB |
Artem Bityutskiy | ecb42fe | 2013-03-13 13:45:00 +0200 | [diff] [blame] | 1472 | * @erasesize: eraseblock size in bytes (determined from the extended ID if 0) |
Artem Bityutskiy | 68aa352de | 2013-03-04 16:05:00 +0200 | [diff] [blame] | 1473 | * @options: stores various chip bit options |
Huang Shijie | f22d5f6 | 2013-03-15 11:00:59 +0800 | [diff] [blame] | 1474 | * @id_len: The valid length of the @id. |
| 1475 | * @oobsize: OOB size |
Randy Dunlap | 7b7d898 | 2014-07-27 14:31:53 -0700 | [diff] [blame] | 1476 | * @ecc: ECC correctability and step information from the datasheet. |
Huang Shijie | 2dc0bdd | 2013-05-17 11:17:31 +0800 | [diff] [blame] | 1477 | * @ecc.strength_ds: The ECC correctability from the datasheet, same as the |
| 1478 | * @ecc_strength_ds in nand_chip{}. |
| 1479 | * @ecc.step_ds: The ECC step required by the @ecc.strength_ds, same as the |
| 1480 | * @ecc_step_ds in nand_chip{}, also from the datasheet. |
| 1481 | * For example, the "4bit ECC for each 512Byte" can be set with |
| 1482 | * NAND_ECC_INFO(4, 512). |
Boris BREZILLON | 57a94e2 | 2014-09-22 20:11:50 +0200 | [diff] [blame] | 1483 | * @onfi_timing_mode_default: the default ONFI timing mode entered after a NAND |
| 1484 | * reset. Should be deduced from timings described |
| 1485 | * in the datasheet. |
| 1486 | * |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1487 | */ |
| 1488 | struct nand_flash_dev { |
| 1489 | char *name; |
Artem Bityutskiy | 8e12b47 | 2013-03-04 16:26:56 +0200 | [diff] [blame] | 1490 | union { |
| 1491 | struct { |
| 1492 | uint8_t mfr_id; |
| 1493 | uint8_t dev_id; |
| 1494 | }; |
Artem Bityutskiy | 53552d2 | 2013-03-14 09:57:23 +0200 | [diff] [blame] | 1495 | uint8_t id[NAND_MAX_ID_LEN]; |
Artem Bityutskiy | 8e12b47 | 2013-03-04 16:26:56 +0200 | [diff] [blame] | 1496 | }; |
Artem Bityutskiy | ecb42fe | 2013-03-13 13:45:00 +0200 | [diff] [blame] | 1497 | unsigned int pagesize; |
| 1498 | unsigned int chipsize; |
| 1499 | unsigned int erasesize; |
| 1500 | unsigned int options; |
Huang Shijie | f22d5f6 | 2013-03-15 11:00:59 +0800 | [diff] [blame] | 1501 | uint16_t id_len; |
| 1502 | uint16_t oobsize; |
Huang Shijie | 2dc0bdd | 2013-05-17 11:17:31 +0800 | [diff] [blame] | 1503 | struct { |
| 1504 | uint16_t strength_ds; |
| 1505 | uint16_t step_ds; |
| 1506 | } ecc; |
Boris BREZILLON | 57a94e2 | 2014-09-22 20:11:50 +0200 | [diff] [blame] | 1507 | int onfi_timing_mode_default; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1508 | }; |
| 1509 | |
| 1510 | /** |
Boris Brezillon | 8cfb9ab | 2017-01-07 15:15:57 +0100 | [diff] [blame] | 1511 | * struct nand_manufacturer - NAND Flash Manufacturer structure |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1512 | * @name: Manufacturer name |
Thomas Gleixner | 2c0a2be | 2006-05-23 11:50:56 +0200 | [diff] [blame] | 1513 | * @id: manufacturer ID code of device. |
Boris Brezillon | abbe26d | 2016-06-08 09:32:55 +0200 | [diff] [blame] | 1514 | * @ops: manufacturer operations |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1515 | */ |
Boris Brezillon | 8cfb9ab | 2017-01-07 15:15:57 +0100 | [diff] [blame] | 1516 | struct nand_manufacturer { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1517 | int id; |
Sebastian Andrzej Siewior | a0491fc | 2010-10-05 12:41:01 +0200 | [diff] [blame] | 1518 | char *name; |
Boris Brezillon | abbe26d | 2016-06-08 09:32:55 +0200 | [diff] [blame] | 1519 | const struct nand_manufacturer_ops *ops; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1520 | }; |
| 1521 | |
Boris Brezillon | bcc678c | 2017-01-07 15:48:25 +0100 | [diff] [blame] | 1522 | const struct nand_manufacturer *nand_get_manufacturer(u8 id); |
| 1523 | |
| 1524 | static inline const char * |
| 1525 | nand_manufacturer_name(const struct nand_manufacturer *manufacturer) |
| 1526 | { |
| 1527 | return manufacturer ? manufacturer->name : "Unknown"; |
| 1528 | } |
| 1529 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1530 | extern struct nand_flash_dev nand_flash_ids[]; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1531 | |
Boris Brezillon | 9b2d61f | 2016-06-08 10:34:57 +0200 | [diff] [blame] | 1532 | extern const struct nand_manufacturer_ops toshiba_nand_manuf_ops; |
Boris Brezillon | c51d0ac | 2016-06-08 10:22:19 +0200 | [diff] [blame] | 1533 | extern const struct nand_manufacturer_ops samsung_nand_manuf_ops; |
Boris Brezillon | 01389b6 | 2016-06-08 10:30:18 +0200 | [diff] [blame] | 1534 | extern const struct nand_manufacturer_ops hynix_nand_manuf_ops; |
Boris Brezillon | 10d4e75 | 2016-06-08 10:38:57 +0200 | [diff] [blame] | 1535 | extern const struct nand_manufacturer_ops micron_nand_manuf_ops; |
Boris Brezillon | 229204d | 2016-06-08 10:42:23 +0200 | [diff] [blame] | 1536 | extern const struct nand_manufacturer_ops amd_nand_manuf_ops; |
Boris Brezillon | 3b5206f | 2016-06-08 10:43:26 +0200 | [diff] [blame] | 1537 | extern const struct nand_manufacturer_ops macronix_nand_manuf_ops; |
Boris Brezillon | c51d0ac | 2016-06-08 10:22:19 +0200 | [diff] [blame] | 1538 | |
Boris Brezillon | 44b07b9 | 2018-07-05 12:27:30 +0200 | [diff] [blame] | 1539 | int nand_create_bbt(struct nand_chip *chip); |
Sascha Hauer | 7902259 | 2016-09-07 14:21:42 +0200 | [diff] [blame] | 1540 | int nand_markbad_bbt(struct mtd_info *mtd, loff_t offs); |
| 1541 | int nand_isreserved_bbt(struct mtd_info *mtd, loff_t offs); |
| 1542 | int nand_isbad_bbt(struct mtd_info *mtd, loff_t offs, int allowbbt); |
| 1543 | int nand_erase_nand(struct mtd_info *mtd, struct erase_info *instr, |
| 1544 | int allowbbt); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1545 | |
Thomas Gleixner | 41796c2 | 2006-05-23 11:38:59 +0200 | [diff] [blame] | 1546 | /** |
| 1547 | * struct platform_nand_chip - chip level device structure |
Thomas Gleixner | 41796c2 | 2006-05-23 11:38:59 +0200 | [diff] [blame] | 1548 | * @nr_chips: max. number of chips to scan for |
Randy Dunlap | 844d3b4 | 2006-06-28 21:48:27 -0700 | [diff] [blame] | 1549 | * @chip_offset: chip number offset |
Thomas Gleixner | 8be834f | 2006-05-27 20:05:26 +0200 | [diff] [blame] | 1550 | * @nr_partitions: number of partitions pointed to by partitions (or zero) |
Thomas Gleixner | 41796c2 | 2006-05-23 11:38:59 +0200 | [diff] [blame] | 1551 | * @partitions: mtd partition list |
| 1552 | * @chip_delay: R/B delay value in us |
| 1553 | * @options: Option flags, e.g. 16bit buswidth |
Brian Norris | a40f734 | 2011-05-31 16:31:22 -0700 | [diff] [blame] | 1554 | * @bbt_options: BBT option flags, e.g. NAND_BBT_USE_FLASH |
Vitaly Wool | 972edcb | 2007-05-06 18:46:57 +0400 | [diff] [blame] | 1555 | * @part_probe_types: NULL-terminated array of probe types |
Thomas Gleixner | 41796c2 | 2006-05-23 11:38:59 +0200 | [diff] [blame] | 1556 | */ |
| 1557 | struct platform_nand_chip { |
Sebastian Andrzej Siewior | b46daf7 | 2010-10-07 21:48:27 +0200 | [diff] [blame] | 1558 | int nr_chips; |
| 1559 | int chip_offset; |
| 1560 | int nr_partitions; |
| 1561 | struct mtd_partition *partitions; |
Sebastian Andrzej Siewior | b46daf7 | 2010-10-07 21:48:27 +0200 | [diff] [blame] | 1562 | int chip_delay; |
| 1563 | unsigned int options; |
Brian Norris | a40f734 | 2011-05-31 16:31:22 -0700 | [diff] [blame] | 1564 | unsigned int bbt_options; |
Sebastian Andrzej Siewior | b46daf7 | 2010-10-07 21:48:27 +0200 | [diff] [blame] | 1565 | const char **part_probe_types; |
Thomas Gleixner | 41796c2 | 2006-05-23 11:38:59 +0200 | [diff] [blame] | 1566 | }; |
| 1567 | |
H Hartley Sweeten | bf95efd | 2009-05-12 13:46:58 -0700 | [diff] [blame] | 1568 | /* Keep gcc happy */ |
| 1569 | struct platform_device; |
| 1570 | |
Thomas Gleixner | 41796c2 | 2006-05-23 11:38:59 +0200 | [diff] [blame] | 1571 | /** |
| 1572 | * struct platform_nand_ctrl - controller level device structure |
H Hartley Sweeten | bf95efd | 2009-05-12 13:46:58 -0700 | [diff] [blame] | 1573 | * @probe: platform specific function to probe/setup hardware |
| 1574 | * @remove: platform specific function to remove/teardown hardware |
Thomas Gleixner | 41796c2 | 2006-05-23 11:38:59 +0200 | [diff] [blame] | 1575 | * @dev_ready: platform specific function to read ready/busy pin |
| 1576 | * @select_chip: platform specific chip select function |
Vitaly Wool | 972edcb | 2007-05-06 18:46:57 +0400 | [diff] [blame] | 1577 | * @cmd_ctrl: platform specific function for controlling |
| 1578 | * ALE/CLE/nCE. Also used to write command and address |
Alexander Clouter | d6fed9e | 2009-05-11 19:28:01 +0100 | [diff] [blame] | 1579 | * @write_buf: platform specific function for write buffer |
| 1580 | * @read_buf: platform specific function for read buffer |
Randy Dunlap | 844d3b4 | 2006-06-28 21:48:27 -0700 | [diff] [blame] | 1581 | * @priv: private data to transport driver specific settings |
Thomas Gleixner | 41796c2 | 2006-05-23 11:38:59 +0200 | [diff] [blame] | 1582 | * |
| 1583 | * All fields are optional and depend on the hardware driver requirements |
| 1584 | */ |
| 1585 | struct platform_nand_ctrl { |
Sebastian Andrzej Siewior | b46daf7 | 2010-10-07 21:48:27 +0200 | [diff] [blame] | 1586 | int (*probe)(struct platform_device *pdev); |
| 1587 | void (*remove)(struct platform_device *pdev); |
Sebastian Andrzej Siewior | b46daf7 | 2010-10-07 21:48:27 +0200 | [diff] [blame] | 1588 | int (*dev_ready)(struct mtd_info *mtd); |
| 1589 | void (*select_chip)(struct mtd_info *mtd, int chip); |
| 1590 | void (*cmd_ctrl)(struct mtd_info *mtd, int dat, unsigned int ctrl); |
| 1591 | void (*write_buf)(struct mtd_info *mtd, const uint8_t *buf, int len); |
| 1592 | void (*read_buf)(struct mtd_info *mtd, uint8_t *buf, int len); |
| 1593 | void *priv; |
Thomas Gleixner | 41796c2 | 2006-05-23 11:38:59 +0200 | [diff] [blame] | 1594 | }; |
| 1595 | |
Vitaly Wool | 972edcb | 2007-05-06 18:46:57 +0400 | [diff] [blame] | 1596 | /** |
| 1597 | * struct platform_nand_data - container structure for platform-specific data |
| 1598 | * @chip: chip level chip structure |
| 1599 | * @ctrl: controller level device structure |
| 1600 | */ |
| 1601 | struct platform_nand_data { |
Sebastian Andrzej Siewior | b46daf7 | 2010-10-07 21:48:27 +0200 | [diff] [blame] | 1602 | struct platform_nand_chip chip; |
| 1603 | struct platform_nand_ctrl ctrl; |
Vitaly Wool | 972edcb | 2007-05-06 18:46:57 +0400 | [diff] [blame] | 1604 | }; |
| 1605 | |
Huang Shijie | 3e70192 | 2012-09-13 14:57:53 +0800 | [diff] [blame] | 1606 | /* return the supported asynchronous timing mode. */ |
| 1607 | static inline int onfi_get_async_timing_mode(struct nand_chip *chip) |
| 1608 | { |
Miquel Raynal | a97421c | 2018-03-19 14:47:27 +0100 | [diff] [blame] | 1609 | if (!chip->parameters.onfi.version) |
Huang Shijie | 3e70192 | 2012-09-13 14:57:53 +0800 | [diff] [blame] | 1610 | return ONFI_TIMING_MODE_UNKNOWN; |
Huang Shijie | 3e70192 | 2012-09-13 14:57:53 +0800 | [diff] [blame] | 1611 | |
Miquel Raynal | a97421c | 2018-03-19 14:47:27 +0100 | [diff] [blame] | 1612 | return chip->parameters.onfi.async_timing_mode; |
Huang Shijie | 3e70192 | 2012-09-13 14:57:53 +0800 | [diff] [blame] | 1613 | } |
| 1614 | |
Miquel Raynal | 17fa804 | 2017-11-30 18:01:31 +0100 | [diff] [blame] | 1615 | int onfi_fill_data_interface(struct nand_chip *chip, |
Sascha Hauer | b88730a | 2016-09-15 10:32:48 +0200 | [diff] [blame] | 1616 | enum nand_data_interface_type type, |
| 1617 | int timing_mode); |
| 1618 | |
Huang Shijie | 1d0ed69 | 2013-09-25 14:58:10 +0800 | [diff] [blame] | 1619 | /* |
| 1620 | * Check if it is a SLC nand. |
| 1621 | * The !nand_is_slc() can be used to check the MLC/TLC nand chips. |
| 1622 | * We do not distinguish the MLC and TLC now. |
| 1623 | */ |
| 1624 | static inline bool nand_is_slc(struct nand_chip *chip) |
| 1625 | { |
Lothar Waßmann | 2d2a2b8 | 2017-08-29 12:17:13 +0200 | [diff] [blame] | 1626 | WARN(chip->bits_per_cell == 0, |
| 1627 | "chip->bits_per_cell is used uninitialized\n"); |
Huang Shijie | 7db906b | 2013-09-25 14:58:11 +0800 | [diff] [blame] | 1628 | return chip->bits_per_cell == 1; |
Huang Shijie | 1d0ed69 | 2013-09-25 14:58:10 +0800 | [diff] [blame] | 1629 | } |
Brian Norris | 3dad234 | 2014-01-29 14:08:12 -0800 | [diff] [blame] | 1630 | |
| 1631 | /** |
| 1632 | * Check if the opcode's address should be sent only on the lower 8 bits |
| 1633 | * @command: opcode to check |
| 1634 | */ |
| 1635 | static inline int nand_opcode_8bits(unsigned int command) |
| 1636 | { |
David Mosberger | e34fcb0 | 2014-03-21 16:05:10 -0600 | [diff] [blame] | 1637 | switch (command) { |
| 1638 | case NAND_CMD_READID: |
| 1639 | case NAND_CMD_PARAM: |
| 1640 | case NAND_CMD_GET_FEATURES: |
| 1641 | case NAND_CMD_SET_FEATURES: |
| 1642 | return 1; |
| 1643 | default: |
| 1644 | break; |
| 1645 | } |
| 1646 | return 0; |
Brian Norris | 3dad234 | 2014-01-29 14:08:12 -0800 | [diff] [blame] | 1647 | } |
| 1648 | |
Boris BREZILLON | 974647e | 2014-07-11 09:49:42 +0200 | [diff] [blame] | 1649 | /* get timing characteristics from ONFI timing mode. */ |
| 1650 | const struct nand_sdr_timings *onfi_async_timing_mode_to_sdr_timings(int mode); |
Boris BREZILLON | 730a43f | 2015-09-03 18:03:38 +0200 | [diff] [blame] | 1651 | |
| 1652 | int nand_check_erased_ecc_chunk(void *data, int datalen, |
| 1653 | void *ecc, int ecclen, |
| 1654 | void *extraoob, int extraooblen, |
| 1655 | int threshold); |
Boris Brezillon | 9d02fc2 | 2015-08-26 16:08:12 +0200 | [diff] [blame] | 1656 | |
Abhishek Sahu | 181ace9 | 2018-06-20 12:57:28 +0530 | [diff] [blame] | 1657 | int nand_ecc_choose_conf(struct nand_chip *chip, |
| 1658 | const struct nand_ecc_caps *caps, int oobavail); |
| 1659 | |
Boris Brezillon | 9d02fc2 | 2015-08-26 16:08:12 +0200 | [diff] [blame] | 1660 | /* Default write_oob implementation */ |
| 1661 | int nand_write_oob_std(struct mtd_info *mtd, struct nand_chip *chip, int page); |
| 1662 | |
| 1663 | /* Default write_oob syndrome implementation */ |
| 1664 | int nand_write_oob_syndrome(struct mtd_info *mtd, struct nand_chip *chip, |
| 1665 | int page); |
| 1666 | |
| 1667 | /* Default read_oob implementation */ |
| 1668 | int nand_read_oob_std(struct mtd_info *mtd, struct nand_chip *chip, int page); |
| 1669 | |
| 1670 | /* Default read_oob syndrome implementation */ |
| 1671 | int nand_read_oob_syndrome(struct mtd_info *mtd, struct nand_chip *chip, |
| 1672 | int page); |
Sascha Hauer | 2f94abf | 2016-09-15 10:32:45 +0200 | [diff] [blame] | 1673 | |
Miquel Raynal | 97baea1 | 2018-03-19 14:47:20 +0100 | [diff] [blame] | 1674 | /* Wrapper to use in order for controllers/vendors to GET/SET FEATURES */ |
| 1675 | int nand_get_features(struct nand_chip *chip, int addr, u8 *subfeature_param); |
| 1676 | int nand_set_features(struct nand_chip *chip, int addr, u8 *subfeature_param); |
Boris Brezillon | 4a78cc6 | 2017-05-26 17:10:15 +0200 | [diff] [blame] | 1677 | /* Stub used by drivers that do not support GET/SET FEATURES operations */ |
Miquel Raynal | b958758 | 2018-03-19 14:47:19 +0100 | [diff] [blame] | 1678 | int nand_get_set_features_notsupp(struct mtd_info *mtd, struct nand_chip *chip, |
| 1679 | int addr, u8 *subfeature_param); |
Boris Brezillon | 4a78cc6 | 2017-05-26 17:10:15 +0200 | [diff] [blame] | 1680 | |
Thomas Petazzoni | cc0f51e | 2017-04-29 11:06:44 +0200 | [diff] [blame] | 1681 | /* Default read_page_raw implementation */ |
| 1682 | int nand_read_page_raw(struct mtd_info *mtd, struct nand_chip *chip, |
| 1683 | uint8_t *buf, int oob_required, int page); |
Boris Brezillon | 0d6030a | 2018-07-18 10:42:17 +0200 | [diff] [blame] | 1684 | int nand_read_page_raw_notsupp(struct mtd_info *mtd, struct nand_chip *chip, |
| 1685 | u8 *buf, int oob_required, int page); |
Thomas Petazzoni | cc0f51e | 2017-04-29 11:06:44 +0200 | [diff] [blame] | 1686 | |
| 1687 | /* Default write_page_raw implementation */ |
| 1688 | int nand_write_page_raw(struct mtd_info *mtd, struct nand_chip *chip, |
| 1689 | const uint8_t *buf, int oob_required, int page); |
Boris Brezillon | 0d6030a | 2018-07-18 10:42:17 +0200 | [diff] [blame] | 1690 | int nand_write_page_raw_notsupp(struct mtd_info *mtd, struct nand_chip *chip, |
| 1691 | const u8 *buf, int oob_required, int page); |
Thomas Petazzoni | cc0f51e | 2017-04-29 11:06:44 +0200 | [diff] [blame] | 1692 | |
Sascha Hauer | 2f94abf | 2016-09-15 10:32:45 +0200 | [diff] [blame] | 1693 | /* Reset and initialize a NAND device */ |
Boris Brezillon | 73f907f | 2016-10-24 16:46:20 +0200 | [diff] [blame] | 1694 | int nand_reset(struct nand_chip *chip, int chipnr); |
Sascha Hauer | 2f94abf | 2016-09-15 10:32:45 +0200 | [diff] [blame] | 1695 | |
Boris Brezillon | 97d90da | 2017-11-30 18:01:29 +0100 | [diff] [blame] | 1696 | /* NAND operation helpers */ |
| 1697 | int nand_reset_op(struct nand_chip *chip); |
| 1698 | int nand_readid_op(struct nand_chip *chip, u8 addr, void *buf, |
| 1699 | unsigned int len); |
| 1700 | int nand_status_op(struct nand_chip *chip, u8 *status); |
| 1701 | int nand_exit_status_op(struct nand_chip *chip); |
| 1702 | int nand_erase_op(struct nand_chip *chip, unsigned int eraseblock); |
| 1703 | int nand_read_page_op(struct nand_chip *chip, unsigned int page, |
| 1704 | unsigned int offset_in_page, void *buf, unsigned int len); |
| 1705 | int nand_change_read_column_op(struct nand_chip *chip, |
| 1706 | unsigned int offset_in_page, void *buf, |
| 1707 | unsigned int len, bool force_8bit); |
| 1708 | int nand_read_oob_op(struct nand_chip *chip, unsigned int page, |
| 1709 | unsigned int offset_in_page, void *buf, unsigned int len); |
| 1710 | int nand_prog_page_begin_op(struct nand_chip *chip, unsigned int page, |
| 1711 | unsigned int offset_in_page, const void *buf, |
| 1712 | unsigned int len); |
| 1713 | int nand_prog_page_end_op(struct nand_chip *chip); |
| 1714 | int nand_prog_page_op(struct nand_chip *chip, unsigned int page, |
| 1715 | unsigned int offset_in_page, const void *buf, |
| 1716 | unsigned int len); |
| 1717 | int nand_change_write_column_op(struct nand_chip *chip, |
| 1718 | unsigned int offset_in_page, const void *buf, |
| 1719 | unsigned int len, bool force_8bit); |
| 1720 | int nand_read_data_op(struct nand_chip *chip, void *buf, unsigned int len, |
| 1721 | bool force_8bit); |
| 1722 | int nand_write_data_op(struct nand_chip *chip, const void *buf, |
| 1723 | unsigned int len, bool force_8bit); |
| 1724 | |
Richard Weinberger | d44154f | 2016-09-21 11:44:41 +0200 | [diff] [blame] | 1725 | /* Free resources held by the NAND device */ |
| 1726 | void nand_cleanup(struct nand_chip *chip); |
| 1727 | |
Boris Brezillon | abbe26d | 2016-06-08 09:32:55 +0200 | [diff] [blame] | 1728 | /* Default extended ID decoding function */ |
| 1729 | void nand_decode_ext_id(struct nand_chip *chip); |
Miquel Raynal | 8878b12 | 2017-11-09 14:16:45 +0100 | [diff] [blame] | 1730 | |
| 1731 | /* |
| 1732 | * External helper for controller drivers that have to implement the WAITRDY |
| 1733 | * instruction and have no physical pin to check it. |
| 1734 | */ |
| 1735 | int nand_soft_waitrdy(struct nand_chip *chip, unsigned long timeout_ms); |
| 1736 | |
Boris Brezillon | d4092d7 | 2017-08-04 17:29:10 +0200 | [diff] [blame] | 1737 | #endif /* __LINUX_MTD_RAWNAND_H */ |