blob: 297b40c564030a516a3149a7a4f491f8c9274ce4 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
David Woodhousea1452a32010-08-08 20:58:20 +01002 * Copyright © 2000-2010 David Woodhouse <dwmw2@infradead.org>
3 * Steven J. Hill <sjhill@realitydiluted.com>
4 * Thomas Gleixner <tglx@linutronix.de>
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07006 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 *
Thomas Gleixner2c0a2be2006-05-23 11:50:56 +020010 * Info:
11 * Contains standard defines and IDs for NAND flash devices
Linus Torvalds1da177e2005-04-16 15:20:36 -070012 *
Thomas Gleixner2c0a2be2006-05-23 11:50:56 +020013 * Changelog:
14 * See git changelog.
Linus Torvalds1da177e2005-04-16 15:20:36 -070015 */
Boris Brezillond4092d72017-08-04 17:29:10 +020016#ifndef __LINUX_MTD_RAWNAND_H
17#define __LINUX_MTD_RAWNAND_H
Linus Torvalds1da177e2005-04-16 15:20:36 -070018
Linus Torvalds1da177e2005-04-16 15:20:36 -070019#include <linux/wait.h>
20#include <linux/spinlock.h>
21#include <linux/mtd/mtd.h>
Alessandro Rubini30631cb2009-09-20 23:28:14 +020022#include <linux/mtd/flashchip.h>
Alessandro Rubinic62d81b2009-09-20 23:28:04 +020023#include <linux/mtd/bbm.h>
Boris Brezillon8ae3fbf2018-09-07 00:38:51 +020024#include <linux/mtd/jedec.h>
Boris Brezillon1c325cc2018-09-07 00:38:50 +020025#include <linux/mtd/onfi.h>
Boris Brezillon1c3ab612018-07-05 12:27:29 +020026#include <linux/of.h>
Miquel Raynal789157e2018-03-19 14:47:28 +010027#include <linux/types.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070028
Boris Brezillon00ad3782018-09-06 14:05:14 +020029struct nand_chip;
Brian Norris5844fee2015-01-23 00:22:27 -080030
Linus Torvalds1da177e2005-04-16 15:20:36 -070031/* The maximum number of NAND chips in an array */
32#define NAND_MAX_CHIPS 8
33
Sebastian Andrzej Siewiora0491fc2010-10-05 12:41:01 +020034/*
Linus Torvalds1da177e2005-04-16 15:20:36 -070035 * Constants for hardware specific CLE/ALE/NCE function
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +020036 *
37 * These are bits which can be or'ed to set/clear multiple
38 * bits in one go.
39 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070040/* Select the chip by setting nCE to low */
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +020041#define NAND_NCE 0x01
Linus Torvalds1da177e2005-04-16 15:20:36 -070042/* Select the command latch by setting CLE to high */
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +020043#define NAND_CLE 0x02
Linus Torvalds1da177e2005-04-16 15:20:36 -070044/* Select the address latch by setting ALE to high */
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +020045#define NAND_ALE 0x04
46
47#define NAND_CTRL_CLE (NAND_NCE | NAND_CLE)
48#define NAND_CTRL_ALE (NAND_NCE | NAND_ALE)
49#define NAND_CTRL_CHANGE 0x80
Linus Torvalds1da177e2005-04-16 15:20:36 -070050
51/*
52 * Standard NAND flash commands
53 */
54#define NAND_CMD_READ0 0
55#define NAND_CMD_READ1 1
Thomas Gleixner7bc33122006-06-20 20:05:05 +020056#define NAND_CMD_RNDOUT 5
Linus Torvalds1da177e2005-04-16 15:20:36 -070057#define NAND_CMD_PAGEPROG 0x10
58#define NAND_CMD_READOOB 0x50
59#define NAND_CMD_ERASE1 0x60
60#define NAND_CMD_STATUS 0x70
Linus Torvalds1da177e2005-04-16 15:20:36 -070061#define NAND_CMD_SEQIN 0x80
Thomas Gleixner7bc33122006-06-20 20:05:05 +020062#define NAND_CMD_RNDIN 0x85
Linus Torvalds1da177e2005-04-16 15:20:36 -070063#define NAND_CMD_READID 0x90
64#define NAND_CMD_ERASE2 0xd0
Florian Fainellicaa4b6f2010-08-30 18:32:14 +020065#define NAND_CMD_PARAM 0xec
Huang Shijie7db03ec2012-09-13 14:57:52 +080066#define NAND_CMD_GET_FEATURES 0xee
67#define NAND_CMD_SET_FEATURES 0xef
Linus Torvalds1da177e2005-04-16 15:20:36 -070068#define NAND_CMD_RESET 0xff
69
70/* Extended commands for large page devices */
71#define NAND_CMD_READSTART 0x30
Thomas Gleixner7bc33122006-06-20 20:05:05 +020072#define NAND_CMD_RNDOUTSTART 0xE0
Linus Torvalds1da177e2005-04-16 15:20:36 -070073#define NAND_CMD_CACHEDPROG 0x15
74
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +020075#define NAND_CMD_NONE -1
76
Linus Torvalds1da177e2005-04-16 15:20:36 -070077/* Status bits */
78#define NAND_STATUS_FAIL 0x01
79#define NAND_STATUS_FAIL_N1 0x02
80#define NAND_STATUS_TRUE_READY 0x20
81#define NAND_STATUS_READY 0x40
82#define NAND_STATUS_WP 0x80
83
Boris Brezillon104e4422017-03-16 09:35:58 +010084#define NAND_DATA_IFACE_CHECK_ONLY -1
85
Thomas Gleixner61ecfa82005-11-07 11:15:31 +000086/*
Linus Torvalds1da177e2005-04-16 15:20:36 -070087 * Constants for ECC_MODES
88 */
Thomas Gleixner6dfc6d22006-05-23 12:00:46 +020089typedef enum {
90 NAND_ECC_NONE,
91 NAND_ECC_SOFT,
92 NAND_ECC_HW,
93 NAND_ECC_HW_SYNDROME,
Sneha Narnakaje6e0cb132009-09-18 12:51:47 -070094 NAND_ECC_HW_OOB_FIRST,
Thomas Petazzoni785818f2017-04-29 11:06:43 +020095 NAND_ECC_ON_DIE,
Thomas Gleixner6dfc6d22006-05-23 12:00:46 +020096} nand_ecc_modes_t;
Linus Torvalds1da177e2005-04-16 15:20:36 -070097
Rafał Miłeckib0fcd8a2016-03-23 11:19:00 +010098enum nand_ecc_algo {
99 NAND_ECC_UNKNOWN,
100 NAND_ECC_HAMMING,
101 NAND_ECC_BCH,
Stefan Agnerf308d732018-06-24 23:27:22 +0200102 NAND_ECC_RS,
Rafał Miłeckib0fcd8a2016-03-23 11:19:00 +0100103};
104
Linus Torvalds1da177e2005-04-16 15:20:36 -0700105/*
106 * Constants for Hardware ECC
David A. Marlin068e3c02005-01-24 03:07:46 +0000107 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700108/* Reset Hardware ECC for read */
109#define NAND_ECC_READ 0
110/* Reset Hardware ECC for write */
111#define NAND_ECC_WRITE 1
Brian Norris7854d3f2011-06-23 14:12:08 -0700112/* Enable Hardware ECC before syndrome is read back from flash */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700113#define NAND_ECC_READSYN 2
114
Boris BREZILLON40cbe6e2015-12-30 20:32:04 +0100115/*
116 * Enable generic NAND 'page erased' check. This check is only done when
117 * ecc.correct() returns -EBADMSG.
118 * Set this flag if your implementation does not fix bitflips in erased
119 * pages and you want to rely on the default implementation.
120 */
121#define NAND_ECC_GENERIC_ERASED_CHECK BIT(0)
Boris Brezillonba78ee02016-06-08 17:04:22 +0200122#define NAND_ECC_MAXIMIZE BIT(1)
Boris BREZILLON40cbe6e2015-12-30 20:32:04 +0100123
Sebastian Andrzej Siewiora0491fc2010-10-05 12:41:01 +0200124/*
Boris Brezillon309600c2018-09-04 16:23:28 +0200125 * When using software implementation of Hamming, we can specify which byte
126 * ordering should be used.
127 */
128#define NAND_ECC_SOFT_HAMMING_SM_ORDER BIT(2)
129
130/*
Sebastian Andrzej Siewiora0491fc2010-10-05 12:41:01 +0200131 * Option constants for bizarre disfunctionality and real
132 * features.
133 */
Brian Norris7854d3f2011-06-23 14:12:08 -0700134/* Buswidth is 16 bit */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700135#define NAND_BUSWIDTH_16 0x00000002
Linus Torvalds1da177e2005-04-16 15:20:36 -0700136/* Chip has cache program function */
137#define NAND_CACHEPRG 0x00000008
Sebastian Andrzej Siewiora0491fc2010-10-05 12:41:01 +0200138/*
Brian Norris5bc7c332013-03-13 09:51:31 -0700139 * Chip requires ready check on read (for auto-incremented sequential read).
140 * True only for small page devices; large page devices do not support
141 * autoincrement.
142 */
143#define NAND_NEED_READRDY 0x00000100
144
Thomas Gleixner29072b92006-09-28 15:38:36 +0200145/* Chip does not allow subpage writes */
146#define NAND_NO_SUBPAGE_WRITE 0x00000200
147
Maxim Levitsky93edbad2010-02-22 20:39:40 +0200148/* Device is one of 'new' xD cards that expose fake nand command set */
149#define NAND_BROKEN_XD 0x00000400
150
151/* Device behaves just like nand, but is readonly */
152#define NAND_ROM 0x00000800
153
Jeff Westfahla5ff4f12012-08-13 16:35:30 -0500154/* Device supports subpage reads */
155#define NAND_SUBPAGE_READ 0x00001000
156
Boris BREZILLONc03d9962015-12-02 12:01:05 +0100157/*
158 * Some MLC NANDs need data scrambling to limit bitflips caused by repeated
159 * patterns.
160 */
161#define NAND_NEED_SCRAMBLING 0x00002000
162
Masahiro Yamada14157f82017-09-13 11:05:50 +0900163/* Device needs 3rd row address cycle */
164#define NAND_ROW_ADDR_3 0x00004000
165
Linus Torvalds1da177e2005-04-16 15:20:36 -0700166/* Options valid for Samsung large page devices */
Artem Bityutskiy3239a6c2013-03-04 14:56:18 +0200167#define NAND_SAMSUNG_LP_OPTIONS NAND_CACHEPRG
Linus Torvalds1da177e2005-04-16 15:20:36 -0700168
169/* Macros to identify the above */
Jeff Westfahla5ff4f12012-08-13 16:35:30 -0500170#define NAND_HAS_SUBPAGE_READ(chip) ((chip->options & NAND_SUBPAGE_READ))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700171
Linus Torvalds1da177e2005-04-16 15:20:36 -0700172/* Non chip related options */
Thomas Gleixner0040bf32005-02-09 12:20:00 +0000173/* This option skips the bbt scan during initialization. */
Brian Norrisb4dc53e2011-05-31 16:31:26 -0700174#define NAND_SKIP_BBTSCAN 0x00010000
Ben Dooksb1c6e6d2009-11-02 18:12:33 +0000175/* Chip may not exist, so silence any errors in scan */
Brian Norrisb4dc53e2011-05-31 16:31:26 -0700176#define NAND_SCAN_SILENT_NODEV 0x00040000
Matthieu CASTET64b37b22012-11-06 11:51:44 +0100177/*
178 * Autodetect nand buswidth with readid/onfi.
179 * This suppose the driver will configure the hardware in 8 bits mode
180 * when calling nand_scan_ident, and update its configuration
181 * before calling nand_scan_tail.
182 */
183#define NAND_BUSWIDTH_AUTO 0x00080000
Scott Wood5f867db2015-06-26 19:43:58 -0500184/*
185 * This option could be defined by controller drivers to protect against
186 * kmap'ed, vmalloc'ed highmem buffers being passed from upper layers
187 */
188#define NAND_USE_BOUNCE_BUFFER 0x00100000
Ben Dooksb1c6e6d2009-11-02 18:12:33 +0000189
Boris Brezillon6ea40a32016-10-01 10:24:03 +0200190/*
Boris Brezillonbf6065c2018-09-07 00:38:36 +0200191 * In case your controller is implementing ->legacy.cmd_ctrl() and is relying
192 * on the default ->cmdfunc() implementation, you may want to let the core
193 * handle the tCCS delay which is required when a column change (RNDIN or
194 * RNDOUT) is requested.
Boris Brezillon6ea40a32016-10-01 10:24:03 +0200195 * If your controller already takes care of this delay, you don't need to set
196 * this flag.
197 */
198#define NAND_WAIT_TCCS 0x00200000
199
Stefan Agnerf922bd72018-06-24 23:27:23 +0200200/*
201 * Whether the NAND chip is a boot medium. Drivers might use this information
202 * to select ECC algorithms supported by the boot ROM or similar restrictions.
203 */
204#define NAND_IS_BOOT_MEDIUM 0x00400000
205
Thomas Gleixner29072b92006-09-28 15:38:36 +0200206/* Cell info constants */
207#define NAND_CI_CHIPNR_MSK 0x03
208#define NAND_CI_CELLTYPE_MSK 0x0C
Huang Shijie7db906b2013-09-25 14:58:11 +0800209#define NAND_CI_CELLTYPE_SHIFT 2
Linus Torvalds1da177e2005-04-16 15:20:36 -0700210
Miquel Raynalf4531b22018-03-19 14:47:26 +0100211/**
212 * struct nand_parameters - NAND generic parameters from the parameter page
213 * @model: Model name
214 * @supports_set_get_features: The NAND chip supports setting/getting features
Miquel Raynal789157e2018-03-19 14:47:28 +0100215 * @set_feature_list: Bitmap of features that can be set
216 * @get_feature_list: Bitmap of features that can be get
Miquel Raynala97421c2018-03-19 14:47:27 +0100217 * @onfi: ONFI specific parameters
Miquel Raynalf4531b22018-03-19 14:47:26 +0100218 */
219struct nand_parameters {
Miquel Raynala97421c2018-03-19 14:47:27 +0100220 /* Generic parameters */
Miquel Raynal2023f1fa2018-07-25 15:31:51 +0200221 const char *model;
Miquel Raynalf4531b22018-03-19 14:47:26 +0100222 bool supports_set_get_features;
Miquel Raynal789157e2018-03-19 14:47:28 +0100223 DECLARE_BITMAP(set_feature_list, ONFI_FEATURE_NUMBER);
224 DECLARE_BITMAP(get_feature_list, ONFI_FEATURE_NUMBER);
Miquel Raynala97421c2018-03-19 14:47:27 +0100225
226 /* ONFI parameters */
Miquel Raynal3d3fe3c2018-07-25 15:31:52 +0200227 struct onfi_params *onfi;
Miquel Raynalf4531b22018-03-19 14:47:26 +0100228};
229
Jean-Louis Thekekara5158bd52017-06-29 19:08:30 +0200230/* The maximum expected count of bytes in the NAND ID sequence */
231#define NAND_MAX_ID_LEN 8
232
Linus Torvalds1da177e2005-04-16 15:20:36 -0700233/**
Boris Brezillon7f501f02016-05-24 19:20:05 +0200234 * struct nand_id - NAND id structure
Jean-Louis Thekekara5158bd52017-06-29 19:08:30 +0200235 * @data: buffer containing the id bytes.
Boris Brezillon7f501f02016-05-24 19:20:05 +0200236 * @len: ID length.
237 */
238struct nand_id {
Jean-Louis Thekekara5158bd52017-06-29 19:08:30 +0200239 u8 data[NAND_MAX_ID_LEN];
Boris Brezillon7f501f02016-05-24 19:20:05 +0200240 int len;
241};
242
243/**
Masahiro Yamada2c8f8af2017-06-07 20:52:10 +0900244 * struct nand_ecc_step_info - ECC step information of ECC engine
245 * @stepsize: data bytes per ECC step
246 * @strengths: array of supported strengths
247 * @nstrengths: number of supported strengths
248 */
249struct nand_ecc_step_info {
250 int stepsize;
251 const int *strengths;
252 int nstrengths;
253};
254
255/**
256 * struct nand_ecc_caps - capability of ECC engine
257 * @stepinfos: array of ECC step information
258 * @nstepinfos: number of ECC step information
259 * @calc_ecc_bytes: driver's hook to calculate ECC bytes per step
260 */
261struct nand_ecc_caps {
262 const struct nand_ecc_step_info *stepinfos;
263 int nstepinfos;
264 int (*calc_ecc_bytes)(int step_size, int strength);
265};
266
Masahiro Yamadaa03c6012017-06-07 20:52:11 +0900267/* a shorthand to generate struct nand_ecc_caps with only one ECC stepsize */
268#define NAND_ECC_CAPS_SINGLE(__name, __calc, __step, ...) \
269static const int __name##_strengths[] = { __VA_ARGS__ }; \
270static const struct nand_ecc_step_info __name##_stepinfo = { \
271 .stepsize = __step, \
272 .strengths = __name##_strengths, \
273 .nstrengths = ARRAY_SIZE(__name##_strengths), \
274}; \
275static const struct nand_ecc_caps __name = { \
276 .stepinfos = &__name##_stepinfo, \
277 .nstepinfos = 1, \
278 .calc_ecc_bytes = __calc, \
279}
280
Masahiro Yamada2c8f8af2017-06-07 20:52:10 +0900281/**
Brian Norris7854d3f2011-06-23 14:12:08 -0700282 * struct nand_ecc_ctrl - Control structure for ECC
283 * @mode: ECC mode
Rafał Miłeckib0fcd8a2016-03-23 11:19:00 +0100284 * @algo: ECC algorithm
Brian Norris7854d3f2011-06-23 14:12:08 -0700285 * @steps: number of ECC steps per page
286 * @size: data bytes per ECC step
287 * @bytes: ECC bytes per step
Mike Dunn1d0b95b02012-03-11 14:21:10 -0700288 * @strength: max number of correctible bits per ECC step
Brian Norris7854d3f2011-06-23 14:12:08 -0700289 * @total: total number of ECC bytes per page
290 * @prepad: padding information for syndrome based ECC generators
291 * @postpad: padding information for syndrome based ECC generators
Boris BREZILLON40cbe6e2015-12-30 20:32:04 +0100292 * @options: ECC specific options (see NAND_ECC_XXX flags defined above)
Brian Norris7854d3f2011-06-23 14:12:08 -0700293 * @priv: pointer to private ECC control data
Masahiro Yamadac0313b92017-12-05 17:47:16 +0900294 * @calc_buf: buffer for calculated ECC, size is oobsize.
295 * @code_buf: buffer for ECC read from flash, size is oobsize.
Brian Norris7854d3f2011-06-23 14:12:08 -0700296 * @hwctl: function to control hardware ECC generator. Must only
Thomas Gleixner6dfc6d22006-05-23 12:00:46 +0200297 * be provided if an hardware ECC is available
Brian Norris7854d3f2011-06-23 14:12:08 -0700298 * @calculate: function for ECC calculation or readback from ECC hardware
Boris BREZILLON6e941192015-12-30 20:32:03 +0100299 * @correct: function for ECC correction, matching to ECC generator (sw/hw).
300 * Should return a positive number representing the number of
301 * corrected bitflips, -EBADMSG if the number of bitflips exceed
302 * ECC strength, or any other error code if the error is not
303 * directly related to correction.
304 * If -EBADMSG is returned the input buffers should be left
305 * untouched.
Boris BREZILLON62d956d2014-10-20 10:46:14 +0200306 * @read_page_raw: function to read a raw page without ECC. This function
307 * should hide the specific layout used by the ECC
308 * controller and always return contiguous in-band and
309 * out-of-band data even if they're not stored
310 * contiguously on the NAND chip (e.g.
311 * NAND_ECC_HW_SYNDROME interleaves in-band and
312 * out-of-band data).
313 * @write_page_raw: function to write a raw page without ECC. This function
314 * should hide the specific layout used by the ECC
315 * controller and consider the passed data as contiguous
316 * in-band and out-of-band data. ECC controller is
317 * responsible for doing the appropriate transformations
318 * to adapt to its specific layout (e.g.
319 * NAND_ECC_HW_SYNDROME interleaves in-band and
320 * out-of-band data).
Brian Norris7854d3f2011-06-23 14:12:08 -0700321 * @read_page: function to read a page according to the ECC generator
Mike Dunn5ca7f412012-09-11 08:59:03 -0700322 * requirements; returns maximum number of bitflips corrected in
Masahiro Yamada07604682017-03-30 15:45:47 +0900323 * any single ECC step, -EIO hw error
Mike Dunn5ca7f412012-09-11 08:59:03 -0700324 * @read_subpage: function to read parts of the page covered by ECC;
325 * returns same as read_page()
Gupta, Pekon837a6ba2013-03-15 17:55:53 +0530326 * @write_subpage: function to write parts of the page covered by ECC.
Brian Norris7854d3f2011-06-23 14:12:08 -0700327 * @write_page: function to write a page according to the ECC generator
Sebastian Andrzej Siewiora0491fc2010-10-05 12:41:01 +0200328 * requirements.
Brian Norris9ce244b2011-08-30 18:45:37 -0700329 * @write_oob_raw: function to write chip OOB data without ECC
Brian Norrisc46f6482011-08-30 18:45:38 -0700330 * @read_oob_raw: function to read chip OOB data without ECC
Randy Dunlap844d3b42006-06-28 21:48:27 -0700331 * @read_oob: function to read chip OOB data
332 * @write_oob: function to write chip OOB data
Thomas Gleixner6dfc6d22006-05-23 12:00:46 +0200333 */
334struct nand_ecc_ctrl {
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +0200335 nand_ecc_modes_t mode;
Rafał Miłeckib0fcd8a2016-03-23 11:19:00 +0100336 enum nand_ecc_algo algo;
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +0200337 int steps;
338 int size;
339 int bytes;
340 int total;
Mike Dunn1d0b95b02012-03-11 14:21:10 -0700341 int strength;
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +0200342 int prepad;
343 int postpad;
Boris BREZILLON40cbe6e2015-12-30 20:32:04 +0100344 unsigned int options;
Ivan Djelic193bd402011-03-11 11:05:33 +0100345 void *priv;
Masahiro Yamadac0313b92017-12-05 17:47:16 +0900346 u8 *calc_buf;
347 u8 *code_buf;
Boris Brezillonec476362018-09-06 14:05:17 +0200348 void (*hwctl)(struct nand_chip *chip, int mode);
Boris Brezillonaf37d2c2018-09-06 14:05:18 +0200349 int (*calculate)(struct nand_chip *chip, const uint8_t *dat,
350 uint8_t *ecc_code);
Boris Brezillon00da2ea2018-09-06 14:05:19 +0200351 int (*correct)(struct nand_chip *chip, uint8_t *dat, uint8_t *read_ecc,
352 uint8_t *calc_ecc);
Boris Brezillonb9761682018-09-06 14:05:20 +0200353 int (*read_page_raw)(struct nand_chip *chip, uint8_t *buf,
354 int oob_required, int page);
Boris Brezillon767eb6f2018-09-06 14:05:21 +0200355 int (*write_page_raw)(struct nand_chip *chip, const uint8_t *buf,
356 int oob_required, int page);
Boris Brezillonb9761682018-09-06 14:05:20 +0200357 int (*read_page)(struct nand_chip *chip, uint8_t *buf,
358 int oob_required, int page);
359 int (*read_subpage)(struct nand_chip *chip, uint32_t offs,
360 uint32_t len, uint8_t *buf, int page);
Boris Brezillon767eb6f2018-09-06 14:05:21 +0200361 int (*write_subpage)(struct nand_chip *chip, uint32_t offset,
362 uint32_t data_len, const uint8_t *data_buf,
363 int oob_required, int page);
364 int (*write_page)(struct nand_chip *chip, const uint8_t *buf,
365 int oob_required, int page);
366 int (*write_oob_raw)(struct nand_chip *chip, int page);
Boris Brezillonb9761682018-09-06 14:05:20 +0200367 int (*read_oob_raw)(struct nand_chip *chip, int page);
368 int (*read_oob)(struct nand_chip *chip, int page);
Boris Brezillon767eb6f2018-09-06 14:05:21 +0200369 int (*write_oob)(struct nand_chip *chip, int page);
Thomas Gleixnerf75e5092006-05-26 18:52:08 +0200370};
371
372/**
Sascha Hauereee64b72016-09-15 10:32:46 +0200373 * struct nand_sdr_timings - SDR NAND chip timings
374 *
375 * This struct defines the timing requirements of a SDR NAND chip.
376 * These information can be found in every NAND datasheets and the timings
377 * meaning are described in the ONFI specifications:
378 * www.onfi.org/~/media/ONFI/specs/onfi_3_1_spec.pdf (chapter 4.15 Timing
379 * Parameters)
380 *
381 * All these timings are expressed in picoseconds.
382 *
Boris Brezillon204e7ec2016-10-01 10:24:02 +0200383 * @tBERS_max: Block erase time
384 * @tCCS_min: Change column setup time
385 * @tPROG_max: Page program time
386 * @tR_max: Page read time
Sascha Hauereee64b72016-09-15 10:32:46 +0200387 * @tALH_min: ALE hold time
388 * @tADL_min: ALE to data loading time
389 * @tALS_min: ALE setup time
390 * @tAR_min: ALE to RE# delay
391 * @tCEA_max: CE# access time
Randy Dunlap61babe92016-11-21 18:32:08 -0800392 * @tCEH_min: CE# high hold time
Sascha Hauereee64b72016-09-15 10:32:46 +0200393 * @tCH_min: CE# hold time
394 * @tCHZ_max: CE# high to output hi-Z
395 * @tCLH_min: CLE hold time
396 * @tCLR_min: CLE to RE# delay
397 * @tCLS_min: CLE setup time
398 * @tCOH_min: CE# high to output hold
399 * @tCS_min: CE# setup time
400 * @tDH_min: Data hold time
401 * @tDS_min: Data setup time
402 * @tFEAT_max: Busy time for Set Features and Get Features
403 * @tIR_min: Output hi-Z to RE# low
404 * @tITC_max: Interface and Timing Mode Change time
405 * @tRC_min: RE# cycle time
406 * @tREA_max: RE# access time
407 * @tREH_min: RE# high hold time
408 * @tRHOH_min: RE# high to output hold
409 * @tRHW_min: RE# high to WE# low
410 * @tRHZ_max: RE# high to output hi-Z
411 * @tRLOH_min: RE# low to output hold
412 * @tRP_min: RE# pulse width
413 * @tRR_min: Ready to RE# low (data only)
414 * @tRST_max: Device reset time, measured from the falling edge of R/B# to the
415 * rising edge of R/B#.
416 * @tWB_max: WE# high to SR[6] low
417 * @tWC_min: WE# cycle time
418 * @tWH_min: WE# high hold time
419 * @tWHR_min: WE# high to RE# low
420 * @tWP_min: WE# pulse width
421 * @tWW_min: WP# transition to WE# low
422 */
423struct nand_sdr_timings {
Boris Brezillon6d292312017-07-31 10:31:27 +0200424 u64 tBERS_max;
Boris Brezillon204e7ec2016-10-01 10:24:02 +0200425 u32 tCCS_min;
Boris Brezillon6d292312017-07-31 10:31:27 +0200426 u64 tPROG_max;
427 u64 tR_max;
Sascha Hauereee64b72016-09-15 10:32:46 +0200428 u32 tALH_min;
429 u32 tADL_min;
430 u32 tALS_min;
431 u32 tAR_min;
432 u32 tCEA_max;
433 u32 tCEH_min;
434 u32 tCH_min;
435 u32 tCHZ_max;
436 u32 tCLH_min;
437 u32 tCLR_min;
438 u32 tCLS_min;
439 u32 tCOH_min;
440 u32 tCS_min;
441 u32 tDH_min;
442 u32 tDS_min;
443 u32 tFEAT_max;
444 u32 tIR_min;
445 u32 tITC_max;
446 u32 tRC_min;
447 u32 tREA_max;
448 u32 tREH_min;
449 u32 tRHOH_min;
450 u32 tRHW_min;
451 u32 tRHZ_max;
452 u32 tRLOH_min;
453 u32 tRP_min;
454 u32 tRR_min;
455 u64 tRST_max;
456 u32 tWB_max;
457 u32 tWC_min;
458 u32 tWH_min;
459 u32 tWHR_min;
460 u32 tWP_min;
461 u32 tWW_min;
462};
463
464/**
465 * enum nand_data_interface_type - NAND interface timing type
466 * @NAND_SDR_IFACE: Single Data Rate interface
467 */
468enum nand_data_interface_type {
469 NAND_SDR_IFACE,
470};
471
472/**
473 * struct nand_data_interface - NAND interface timing
Mauro Carvalho Chehaba6766882018-05-07 06:35:52 -0300474 * @type: type of the timing
475 * @timings: The timing, type according to @type
476 * @timings.sdr: Use it when @type is %NAND_SDR_IFACE.
Sascha Hauereee64b72016-09-15 10:32:46 +0200477 */
478struct nand_data_interface {
479 enum nand_data_interface_type type;
480 union {
481 struct nand_sdr_timings sdr;
482 } timings;
483};
484
485/**
486 * nand_get_sdr_timings - get SDR timing from data interface
487 * @conf: The data interface
488 */
489static inline const struct nand_sdr_timings *
490nand_get_sdr_timings(const struct nand_data_interface *conf)
491{
492 if (conf->type != NAND_SDR_IFACE)
493 return ERR_PTR(-EINVAL);
494
495 return &conf->timings.sdr;
496}
497
498/**
Miquel Raynal8878b122017-11-09 14:16:45 +0100499 * struct nand_op_cmd_instr - Definition of a command instruction
500 * @opcode: the command to issue in one cycle
501 */
502struct nand_op_cmd_instr {
503 u8 opcode;
504};
505
506/**
507 * struct nand_op_addr_instr - Definition of an address instruction
508 * @naddrs: length of the @addrs array
509 * @addrs: array containing the address cycles to issue
510 */
511struct nand_op_addr_instr {
512 unsigned int naddrs;
513 const u8 *addrs;
514};
515
516/**
517 * struct nand_op_data_instr - Definition of a data instruction
518 * @len: number of data bytes to move
Mauro Carvalho Chehaba6766882018-05-07 06:35:52 -0300519 * @buf: buffer to fill
520 * @buf.in: buffer to fill when reading from the NAND chip
521 * @buf.out: buffer to read from when writing to the NAND chip
Miquel Raynal8878b122017-11-09 14:16:45 +0100522 * @force_8bit: force 8-bit access
523 *
524 * Please note that "in" and "out" are inverted from the ONFI specification
525 * and are from the controller perspective, so a "in" is a read from the NAND
526 * chip while a "out" is a write to the NAND chip.
527 */
528struct nand_op_data_instr {
529 unsigned int len;
530 union {
531 void *in;
532 const void *out;
533 } buf;
534 bool force_8bit;
535};
536
537/**
538 * struct nand_op_waitrdy_instr - Definition of a wait ready instruction
539 * @timeout_ms: maximum delay while waiting for the ready/busy pin in ms
540 */
541struct nand_op_waitrdy_instr {
542 unsigned int timeout_ms;
543};
544
545/**
546 * enum nand_op_instr_type - Definition of all instruction types
547 * @NAND_OP_CMD_INSTR: command instruction
548 * @NAND_OP_ADDR_INSTR: address instruction
549 * @NAND_OP_DATA_IN_INSTR: data in instruction
550 * @NAND_OP_DATA_OUT_INSTR: data out instruction
551 * @NAND_OP_WAITRDY_INSTR: wait ready instruction
552 */
553enum nand_op_instr_type {
554 NAND_OP_CMD_INSTR,
555 NAND_OP_ADDR_INSTR,
556 NAND_OP_DATA_IN_INSTR,
557 NAND_OP_DATA_OUT_INSTR,
558 NAND_OP_WAITRDY_INSTR,
559};
560
561/**
562 * struct nand_op_instr - Instruction object
563 * @type: the instruction type
Mauro Carvalho Chehaba6766882018-05-07 06:35:52 -0300564 * @ctx: extra data associated to the instruction. You'll have to use the
565 * appropriate element depending on @type
566 * @ctx.cmd: use it if @type is %NAND_OP_CMD_INSTR
567 * @ctx.addr: use it if @type is %NAND_OP_ADDR_INSTR
568 * @ctx.data: use it if @type is %NAND_OP_DATA_IN_INSTR
569 * or %NAND_OP_DATA_OUT_INSTR
570 * @ctx.waitrdy: use it if @type is %NAND_OP_WAITRDY_INSTR
Miquel Raynal8878b122017-11-09 14:16:45 +0100571 * @delay_ns: delay the controller should apply after the instruction has been
572 * issued on the bus. Most modern controllers have internal timings
573 * control logic, and in this case, the controller driver can ignore
574 * this field.
575 */
576struct nand_op_instr {
577 enum nand_op_instr_type type;
578 union {
579 struct nand_op_cmd_instr cmd;
580 struct nand_op_addr_instr addr;
581 struct nand_op_data_instr data;
582 struct nand_op_waitrdy_instr waitrdy;
583 } ctx;
584 unsigned int delay_ns;
585};
586
587/*
588 * Special handling must be done for the WAITRDY timeout parameter as it usually
589 * is either tPROG (after a prog), tR (before a read), tRST (during a reset) or
590 * tBERS (during an erase) which all of them are u64 values that cannot be
591 * divided by usual kernel macros and must be handled with the special
592 * DIV_ROUND_UP_ULL() macro.
Geert Uytterhoeven9f825e72018-05-14 12:49:37 +0200593 *
594 * Cast to type of dividend is needed here to guarantee that the result won't
595 * be an unsigned long long when the dividend is an unsigned long (or smaller),
596 * which is what the compiler does when it sees ternary operator with 2
597 * different return types (picks the largest type to make sure there's no
598 * loss).
Miquel Raynal8878b122017-11-09 14:16:45 +0100599 */
Geert Uytterhoeven9f825e72018-05-14 12:49:37 +0200600#define __DIVIDE(dividend, divisor) ({ \
601 (__typeof__(dividend))(sizeof(dividend) <= sizeof(unsigned long) ? \
602 DIV_ROUND_UP(dividend, divisor) : \
603 DIV_ROUND_UP_ULL(dividend, divisor)); \
604 })
Miquel Raynal8878b122017-11-09 14:16:45 +0100605#define PSEC_TO_NSEC(x) __DIVIDE(x, 1000)
606#define PSEC_TO_MSEC(x) __DIVIDE(x, 1000000000)
607
608#define NAND_OP_CMD(id, ns) \
609 { \
610 .type = NAND_OP_CMD_INSTR, \
611 .ctx.cmd.opcode = id, \
612 .delay_ns = ns, \
613 }
614
615#define NAND_OP_ADDR(ncycles, cycles, ns) \
616 { \
617 .type = NAND_OP_ADDR_INSTR, \
618 .ctx.addr = { \
619 .naddrs = ncycles, \
620 .addrs = cycles, \
621 }, \
622 .delay_ns = ns, \
623 }
624
625#define NAND_OP_DATA_IN(l, b, ns) \
626 { \
627 .type = NAND_OP_DATA_IN_INSTR, \
628 .ctx.data = { \
629 .len = l, \
630 .buf.in = b, \
631 .force_8bit = false, \
632 }, \
633 .delay_ns = ns, \
634 }
635
636#define NAND_OP_DATA_OUT(l, b, ns) \
637 { \
638 .type = NAND_OP_DATA_OUT_INSTR, \
639 .ctx.data = { \
640 .len = l, \
641 .buf.out = b, \
642 .force_8bit = false, \
643 }, \
644 .delay_ns = ns, \
645 }
646
647#define NAND_OP_8BIT_DATA_IN(l, b, ns) \
648 { \
649 .type = NAND_OP_DATA_IN_INSTR, \
650 .ctx.data = { \
651 .len = l, \
652 .buf.in = b, \
653 .force_8bit = true, \
654 }, \
655 .delay_ns = ns, \
656 }
657
658#define NAND_OP_8BIT_DATA_OUT(l, b, ns) \
659 { \
660 .type = NAND_OP_DATA_OUT_INSTR, \
661 .ctx.data = { \
662 .len = l, \
663 .buf.out = b, \
664 .force_8bit = true, \
665 }, \
666 .delay_ns = ns, \
667 }
668
669#define NAND_OP_WAIT_RDY(tout_ms, ns) \
670 { \
671 .type = NAND_OP_WAITRDY_INSTR, \
672 .ctx.waitrdy.timeout_ms = tout_ms, \
673 .delay_ns = ns, \
674 }
675
676/**
677 * struct nand_subop - a sub operation
678 * @instrs: array of instructions
679 * @ninstrs: length of the @instrs array
680 * @first_instr_start_off: offset to start from for the first instruction
681 * of the sub-operation
682 * @last_instr_end_off: offset to end at (excluded) for the last instruction
683 * of the sub-operation
684 *
685 * Both @first_instr_start_off and @last_instr_end_off only apply to data or
686 * address instructions.
687 *
688 * When an operation cannot be handled as is by the NAND controller, it will
689 * be split by the parser into sub-operations which will be passed to the
690 * controller driver.
691 */
692struct nand_subop {
693 const struct nand_op_instr *instrs;
694 unsigned int ninstrs;
695 unsigned int first_instr_start_off;
696 unsigned int last_instr_end_off;
697};
698
Miquel Raynal760c4352018-07-19 00:09:12 +0200699unsigned int nand_subop_get_addr_start_off(const struct nand_subop *subop,
700 unsigned int op_id);
701unsigned int nand_subop_get_num_addr_cyc(const struct nand_subop *subop,
702 unsigned int op_id);
703unsigned int nand_subop_get_data_start_off(const struct nand_subop *subop,
704 unsigned int op_id);
705unsigned int nand_subop_get_data_len(const struct nand_subop *subop,
706 unsigned int op_id);
Miquel Raynal8878b122017-11-09 14:16:45 +0100707
708/**
709 * struct nand_op_parser_addr_constraints - Constraints for address instructions
710 * @maxcycles: maximum number of address cycles the controller can issue in a
711 * single step
712 */
713struct nand_op_parser_addr_constraints {
714 unsigned int maxcycles;
715};
716
717/**
718 * struct nand_op_parser_data_constraints - Constraints for data instructions
719 * @maxlen: maximum data length that the controller can handle in a single step
720 */
721struct nand_op_parser_data_constraints {
722 unsigned int maxlen;
723};
724
725/**
726 * struct nand_op_parser_pattern_elem - One element of a pattern
727 * @type: the instructuction type
728 * @optional: whether this element of the pattern is optional or mandatory
Mauro Carvalho Chehaba6766882018-05-07 06:35:52 -0300729 * @ctx: address or data constraint
730 * @ctx.addr: address constraint (number of cycles)
731 * @ctx.data: data constraint (data length)
Miquel Raynal8878b122017-11-09 14:16:45 +0100732 */
733struct nand_op_parser_pattern_elem {
734 enum nand_op_instr_type type;
735 bool optional;
736 union {
737 struct nand_op_parser_addr_constraints addr;
738 struct nand_op_parser_data_constraints data;
Miquel Raynalc1a72e22018-01-19 19:11:27 +0100739 } ctx;
Miquel Raynal8878b122017-11-09 14:16:45 +0100740};
741
742#define NAND_OP_PARSER_PAT_CMD_ELEM(_opt) \
743 { \
744 .type = NAND_OP_CMD_INSTR, \
745 .optional = _opt, \
746 }
747
748#define NAND_OP_PARSER_PAT_ADDR_ELEM(_opt, _maxcycles) \
749 { \
750 .type = NAND_OP_ADDR_INSTR, \
751 .optional = _opt, \
Miquel Raynalc1a72e22018-01-19 19:11:27 +0100752 .ctx.addr.maxcycles = _maxcycles, \
Miquel Raynal8878b122017-11-09 14:16:45 +0100753 }
754
755#define NAND_OP_PARSER_PAT_DATA_IN_ELEM(_opt, _maxlen) \
756 { \
757 .type = NAND_OP_DATA_IN_INSTR, \
758 .optional = _opt, \
Miquel Raynalc1a72e22018-01-19 19:11:27 +0100759 .ctx.data.maxlen = _maxlen, \
Miquel Raynal8878b122017-11-09 14:16:45 +0100760 }
761
762#define NAND_OP_PARSER_PAT_DATA_OUT_ELEM(_opt, _maxlen) \
763 { \
764 .type = NAND_OP_DATA_OUT_INSTR, \
765 .optional = _opt, \
Miquel Raynalc1a72e22018-01-19 19:11:27 +0100766 .ctx.data.maxlen = _maxlen, \
Miquel Raynal8878b122017-11-09 14:16:45 +0100767 }
768
769#define NAND_OP_PARSER_PAT_WAITRDY_ELEM(_opt) \
770 { \
771 .type = NAND_OP_WAITRDY_INSTR, \
772 .optional = _opt, \
773 }
774
775/**
776 * struct nand_op_parser_pattern - NAND sub-operation pattern descriptor
777 * @elems: array of pattern elements
778 * @nelems: number of pattern elements in @elems array
779 * @exec: the function that will issue a sub-operation
780 *
781 * A pattern is a list of elements, each element reprensenting one instruction
782 * with its constraints. The pattern itself is used by the core to match NAND
783 * chip operation with NAND controller operations.
784 * Once a match between a NAND controller operation pattern and a NAND chip
785 * operation (or a sub-set of a NAND operation) is found, the pattern ->exec()
786 * hook is called so that the controller driver can issue the operation on the
787 * bus.
788 *
789 * Controller drivers should declare as many patterns as they support and pass
790 * this list of patterns (created with the help of the following macro) to
791 * the nand_op_parser_exec_op() helper.
792 */
793struct nand_op_parser_pattern {
794 const struct nand_op_parser_pattern_elem *elems;
795 unsigned int nelems;
796 int (*exec)(struct nand_chip *chip, const struct nand_subop *subop);
797};
798
799#define NAND_OP_PARSER_PATTERN(_exec, ...) \
800 { \
801 .exec = _exec, \
802 .elems = (struct nand_op_parser_pattern_elem[]) { __VA_ARGS__ }, \
803 .nelems = sizeof((struct nand_op_parser_pattern_elem[]) { __VA_ARGS__ }) / \
804 sizeof(struct nand_op_parser_pattern_elem), \
805 }
806
807/**
808 * struct nand_op_parser - NAND controller operation parser descriptor
809 * @patterns: array of supported patterns
810 * @npatterns: length of the @patterns array
811 *
812 * The parser descriptor is just an array of supported patterns which will be
813 * iterated by nand_op_parser_exec_op() everytime it tries to execute an
814 * NAND operation (or tries to determine if a specific operation is supported).
815 *
816 * It is worth mentioning that patterns will be tested in their declaration
817 * order, and the first match will be taken, so it's important to order patterns
818 * appropriately so that simple/inefficient patterns are placed at the end of
819 * the list. Usually, this is where you put single instruction patterns.
820 */
821struct nand_op_parser {
822 const struct nand_op_parser_pattern *patterns;
823 unsigned int npatterns;
824};
825
826#define NAND_OP_PARSER(...) \
827 { \
828 .patterns = (struct nand_op_parser_pattern[]) { __VA_ARGS__ }, \
829 .npatterns = sizeof((struct nand_op_parser_pattern[]) { __VA_ARGS__ }) / \
830 sizeof(struct nand_op_parser_pattern), \
831 }
832
833/**
834 * struct nand_operation - NAND operation descriptor
Boris Brezillonae2294b2018-11-11 08:55:15 +0100835 * @cs: the CS line to select for this NAND operation
Miquel Raynal8878b122017-11-09 14:16:45 +0100836 * @instrs: array of instructions to execute
837 * @ninstrs: length of the @instrs array
838 *
839 * The actual operation structure that will be passed to chip->exec_op().
840 */
841struct nand_operation {
Boris Brezillonae2294b2018-11-11 08:55:15 +0100842 unsigned int cs;
Miquel Raynal8878b122017-11-09 14:16:45 +0100843 const struct nand_op_instr *instrs;
844 unsigned int ninstrs;
845};
846
Boris Brezillonae2294b2018-11-11 08:55:15 +0100847#define NAND_OPERATION(_cs, _instrs) \
Miquel Raynal8878b122017-11-09 14:16:45 +0100848 { \
Boris Brezillonae2294b2018-11-11 08:55:15 +0100849 .cs = _cs, \
Miquel Raynal8878b122017-11-09 14:16:45 +0100850 .instrs = _instrs, \
851 .ninstrs = ARRAY_SIZE(_instrs), \
852 }
853
854int nand_op_parser_exec_op(struct nand_chip *chip,
855 const struct nand_op_parser *parser,
856 const struct nand_operation *op, bool check_only);
Boris Brezillonf2abfeb2018-11-11 08:55:23 +0100857/**
858 * struct nand_controller_ops - Controller operations
859 *
860 * @attach_chip: this method is called after the NAND detection phase after
861 * flash ID and MTD fields such as erase size, page size and OOB
862 * size have been set up. ECC requirements are available if
863 * provided by the NAND chip or device tree. Typically used to
864 * choose the appropriate ECC configuration and allocate
865 * associated resources.
866 * This hook is optional.
867 * @detach_chip: free all resources allocated/claimed in
868 * nand_controller_ops->attach_chip().
869 * This hook is optional.
870 * @exec_op: controller specific method to execute NAND operations.
871 * This method replaces chip->legacy.cmdfunc(),
872 * chip->legacy.{read,write}_{buf,byte,word}(),
873 * chip->legacy.dev_ready() and chip->legacy.waifunc().
874 */
875struct nand_controller_ops {
876 int (*attach_chip)(struct nand_chip *chip);
877 void (*detach_chip)(struct nand_chip *chip);
878 int (*exec_op)(struct nand_chip *chip,
879 const struct nand_operation *op,
880 bool check_only);
881};
882
883/**
884 * struct nand_controller - Structure used to describe a NAND controller
885 *
886 * @lock: protection lock
887 * @active: the mtd device which holds the controller currently
888 * @wq: wait queue to sleep on if a NAND operation is in
889 * progress used instead of the per chip wait queue
890 * when a hw controller is available.
891 * @ops: NAND controller operations.
892 */
893struct nand_controller {
894 spinlock_t lock;
895 struct nand_chip *active;
896 wait_queue_head_t wq;
897 const struct nand_controller_ops *ops;
898};
899
900static inline void nand_controller_init(struct nand_controller *nfc)
901{
902 nfc->active = NULL;
903 spin_lock_init(&nfc->lock);
904 init_waitqueue_head(&nfc->wq);
905}
Miquel Raynal8878b122017-11-09 14:16:45 +0100906
907/**
Boris Brezillon82fc5092018-09-07 00:38:34 +0200908 * struct nand_legacy - NAND chip legacy fields/hooks
909 * @IO_ADDR_R: address to read the 8 I/O lines of the flash device
910 * @IO_ADDR_W: address to write the 8 I/O lines of the flash device
Boris Brezillon7d6c37e2018-11-11 08:55:22 +0100911 * @select_chip: select/deselect a specific target/die
Boris Brezillon716bbba2018-09-07 00:38:35 +0200912 * @read_byte: read one byte from the chip
913 * @write_byte: write a single byte to the chip on the low 8 I/O lines
914 * @write_buf: write data from the buffer to the chip
915 * @read_buf: read data from the chip into the buffer
Boris Brezillonbf6065c2018-09-07 00:38:36 +0200916 * @cmd_ctrl: hardware specific function for controlling ALE/CLE/nCE. Also used
917 * to write command and address
918 * @cmdfunc: hardware specific function for writing commands to the chip.
Boris Brezillon8395b752018-09-07 00:38:37 +0200919 * @dev_ready: hardware specific function for accessing device ready/busy line.
920 * If set to NULL no access to ready/busy is available and the
921 * ready/busy information is read from the chip status register.
922 * @waitfunc: hardware specific function for wait on ready.
Boris Brezilloncdc784c2018-09-07 00:38:38 +0200923 * @block_bad: check if a block is bad, using OOB markers
924 * @block_markbad: mark a block bad
Boris Brezillonf9ebd1b2018-09-07 00:38:39 +0200925 * @erase: erase function
Boris Brezillon45240362018-09-07 00:38:40 +0200926 * @set_features: set the NAND chip features
927 * @get_features: get the NAND chip features
Boris Brezillon3cece3a2018-09-07 00:38:41 +0200928 * @chip_delay: chip dependent delay for transferring data from array to read
929 * regs (tR).
Boris Brezillon82fc5092018-09-07 00:38:34 +0200930 *
931 * If you look at this structure you're already wrong. These fields/hooks are
932 * all deprecated.
933 */
934struct nand_legacy {
935 void __iomem *IO_ADDR_R;
936 void __iomem *IO_ADDR_W;
Boris Brezillon7d6c37e2018-11-11 08:55:22 +0100937 void (*select_chip)(struct nand_chip *chip, int cs);
Boris Brezillon716bbba2018-09-07 00:38:35 +0200938 u8 (*read_byte)(struct nand_chip *chip);
939 void (*write_byte)(struct nand_chip *chip, u8 byte);
940 void (*write_buf)(struct nand_chip *chip, const u8 *buf, int len);
941 void (*read_buf)(struct nand_chip *chip, u8 *buf, int len);
Boris Brezillonbf6065c2018-09-07 00:38:36 +0200942 void (*cmd_ctrl)(struct nand_chip *chip, int dat, unsigned int ctrl);
943 void (*cmdfunc)(struct nand_chip *chip, unsigned command, int column,
944 int page_addr);
Boris Brezillon8395b752018-09-07 00:38:37 +0200945 int (*dev_ready)(struct nand_chip *chip);
946 int (*waitfunc)(struct nand_chip *chip);
Boris Brezilloncdc784c2018-09-07 00:38:38 +0200947 int (*block_bad)(struct nand_chip *chip, loff_t ofs);
948 int (*block_markbad)(struct nand_chip *chip, loff_t ofs);
Boris Brezillonf9ebd1b2018-09-07 00:38:39 +0200949 int (*erase)(struct nand_chip *chip, int page);
Boris Brezillon45240362018-09-07 00:38:40 +0200950 int (*set_features)(struct nand_chip *chip, int feature_addr,
951 u8 *subfeature_para);
952 int (*get_features)(struct nand_chip *chip, int feature_addr,
953 u8 *subfeature_para);
Boris Brezillon3cece3a2018-09-07 00:38:41 +0200954 int chip_delay;
Boris Brezillon82fc5092018-09-07 00:38:34 +0200955};
956
957/**
Linus Torvalds1da177e2005-04-16 15:20:36 -0700958 * struct nand_chip - NAND Private Flash Chip Data
Boris BREZILLONed4f85c2015-12-01 12:03:06 +0100959 * @mtd: MTD device registered to the MTD framework
Boris Brezillon82fc5092018-09-07 00:38:34 +0200960 * @legacy: All legacy fields/hooks. If you develop a new driver,
961 * don't even try to use any of these fields/hooks, and if
962 * you're modifying an existing driver that is using those
963 * fields/hooks, you should consider reworking the driver
964 * avoid using them.
Brian Norrisba84fb52014-01-03 15:13:33 -0800965 * @setup_read_retry: [FLASHSPECIFIC] flash (vendor) specific function for
966 * setting the read-retry mode. Mostly needed for MLC NAND.
Brian Norris7854d3f2011-06-23 14:12:08 -0700967 * @ecc: [BOARDSPECIFIC] ECC control structure
Masahiro Yamada477544c2017-03-30 17:15:05 +0900968 * @buf_align: minimum buffer alignment required by a platform
Miquel Raynal7da45132018-07-17 09:08:02 +0200969 * @dummy_controller: dummy controller implementation for drivers that can
970 * only control a single chip
Thomas Gleixner2c0a2be2006-05-23 11:50:56 +0200971 * @state: [INTERN] the current state of the NAND device
Brian Norrise9195ed2011-08-30 18:45:43 -0700972 * @oob_poi: "poison value buffer," used for laying out OOB data
973 * before writing
Sebastian Andrzej Siewiora0491fc2010-10-05 12:41:01 +0200974 * @page_shift: [INTERN] number of address bits in a page (column
975 * address bits).
Linus Torvalds1da177e2005-04-16 15:20:36 -0700976 * @phys_erase_shift: [INTERN] number of address bits in a physical eraseblock
977 * @bbt_erase_shift: [INTERN] number of address bits in a bbt entry
978 * @chip_shift: [INTERN] number of address bits in one chip
Sebastian Andrzej Siewiora0491fc2010-10-05 12:41:01 +0200979 * @options: [BOARDSPECIFIC] various chip options. They can partly
980 * be set to inform nand_scan about special functionality.
981 * See the defines for further explanation.
Brian Norris5fb15492011-05-31 16:31:21 -0700982 * @bbt_options: [INTERN] bad block specific options. All options used
983 * here must come from bbm.h. By default, these options
984 * will be copied to the appropriate nand_bbt_descr's.
Sebastian Andrzej Siewiora0491fc2010-10-05 12:41:01 +0200985 * @badblockpos: [INTERN] position of the bad block marker in the oob
986 * area.
Brian Norris661a0832012-01-13 18:11:50 -0800987 * @badblockbits: [INTERN] minimum number of set bits in a good block's
988 * bad block marker position; i.e., BBM == 11110111b is
989 * not bad when badblockbits == 7
Huang Shijie7db906b2013-09-25 14:58:11 +0800990 * @bits_per_cell: [INTERN] number of bits per cell. i.e., 1 means SLC.
Huang Shijie4cfeca22013-05-17 11:17:25 +0800991 * @ecc_strength_ds: [INTERN] ECC correctability from the datasheet.
992 * Minimum amount of bit errors per @ecc_step_ds guaranteed
993 * to be correctable. If unknown, set to zero.
994 * @ecc_step_ds: [INTERN] ECC step required by the @ecc_strength_ds,
Mauro Carvalho Chehabb6f6c292017-05-13 07:40:36 -0300995 * also from the datasheet. It is the recommended ECC step
Huang Shijie4cfeca22013-05-17 11:17:25 +0800996 * size, if known; if unknown, set to zero.
Boris BREZILLON57a94e22014-09-22 20:11:50 +0200997 * @onfi_timing_mode_default: [INTERN] default ONFI timing mode. This field is
Boris Brezillond8e725d2016-09-15 10:32:50 +0200998 * set to the actually used ONFI mode if the chip is
999 * ONFI compliant or deduced from the datasheet if
1000 * the NAND chip is not ONFI compliant.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001001 * @numchips: [INTERN] number of physical chips
1002 * @chipsize: [INTERN] the size of one chip for multichip arrays
1003 * @pagemask: [INTERN] page number mask = number of (pages / chip) - 1
Masahiro Yamadac0313b92017-12-05 17:47:16 +09001004 * @data_buf: [INTERN] buffer for data, size is (page size + oobsize).
Sebastian Andrzej Siewiora0491fc2010-10-05 12:41:01 +02001005 * @pagebuf: [INTERN] holds the pagenumber which is currently in
1006 * data_buf.
Mike Dunnedbc45402012-04-25 12:06:11 -07001007 * @pagebuf_bitflips: [INTERN] holds the bitflip count for the page which is
1008 * currently in data_buf.
Thomas Gleixner29072b92006-09-28 15:38:36 +02001009 * @subpagesize: [INTERN] holds the subpagesize
Boris Brezillon7f501f02016-05-24 19:20:05 +02001010 * @id: [INTERN] holds NAND ID
Miquel Raynalf4531b22018-03-19 14:47:26 +01001011 * @parameters: [INTERN] holds generic parameters under an easily
1012 * readable form.
Zach Brownceb374e2017-01-10 13:30:19 -06001013 * @max_bb_per_die: [INTERN] the max number of bad blocks each die of a
1014 * this nand device will encounter their life times.
1015 * @blocks_per_die: [INTERN] The number of PEBs in a die
Randy Dunlap61babe92016-11-21 18:32:08 -08001016 * @data_interface: [INTERN] NAND interface timing information
Boris Brezillonae2294b2018-11-11 08:55:15 +01001017 * @cur_cs: currently selected target. -1 means no target selected,
1018 * otherwise we should always have cur_cs >= 0 &&
1019 * cur_cs < numchips. NAND Controller drivers should not
1020 * modify this value, but they're allowed to read it.
Brian Norrisba84fb52014-01-03 15:13:33 -08001021 * @read_retries: [INTERN] the number of read retry modes supported
Boris Brezillon104e4422017-03-16 09:35:58 +01001022 * @setup_data_interface: [OPTIONAL] setup the data interface and timing. If
1023 * chipnr is set to %NAND_DATA_IFACE_CHECK_ONLY this
1024 * means the configuration should not be applied but
1025 * only checked.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001026 * @bbt: [INTERN] bad block table pointer
Sebastian Andrzej Siewiora0491fc2010-10-05 12:41:01 +02001027 * @bbt_td: [REPLACEABLE] bad block table descriptor for flash
1028 * lookup.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001029 * @bbt_md: [REPLACEABLE] bad block table mirror descriptor
Sebastian Andrzej Siewiora0491fc2010-10-05 12:41:01 +02001030 * @badblock_pattern: [REPLACEABLE] bad block scan pattern used for initial
1031 * bad block scan.
1032 * @controller: [REPLACEABLE] a pointer to a hardware controller
Brian Norris7854d3f2011-06-23 14:12:08 -07001033 * structure which is shared among multiple independent
Sebastian Andrzej Siewiora0491fc2010-10-05 12:41:01 +02001034 * devices.
Brian Norris32c8db82011-08-23 17:17:35 -07001035 * @priv: [OPTIONAL] pointer to private chip data
Boris Brezillonabbe26d2016-06-08 09:32:55 +02001036 * @manufacturer: [INTERN] Contains manufacturer information
Mauro Carvalho Chehaba6766882018-05-07 06:35:52 -03001037 * @manufacturer.desc: [INTERN] Contains manufacturer's description
1038 * @manufacturer.priv: [INTERN] Contains manufacturer private information
Linus Torvalds1da177e2005-04-16 15:20:36 -07001039 */
Thomas Gleixner61ecfa82005-11-07 11:15:31 +00001040
Linus Torvalds1da177e2005-04-16 15:20:36 -07001041struct nand_chip {
Boris BREZILLONed4f85c2015-12-01 12:03:06 +01001042 struct mtd_info mtd;
Boris Brezillon82fc5092018-09-07 00:38:34 +02001043
1044 struct nand_legacy legacy;
Thomas Gleixner61ecfa82005-11-07 11:15:31 +00001045
Boris Brezillon2e7f1ce2018-09-06 14:05:32 +02001046 int (*setup_read_retry)(struct nand_chip *chip, int retry_mode);
Boris Brezillon858838b2018-09-06 14:05:33 +02001047 int (*setup_data_interface)(struct nand_chip *chip, int chipnr,
Boris Brezillon104e4422017-03-16 09:35:58 +01001048 const struct nand_data_interface *conf);
Boris Brezillond8e725d2016-09-15 10:32:50 +02001049
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +02001050 unsigned int options;
Brian Norris5fb15492011-05-31 16:31:21 -07001051 unsigned int bbt_options;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02001052
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +02001053 int page_shift;
1054 int phys_erase_shift;
1055 int bbt_erase_shift;
1056 int chip_shift;
1057 int numchips;
1058 uint64_t chipsize;
1059 int pagemask;
Masahiro Yamadac0313b92017-12-05 17:47:16 +09001060 u8 *data_buf;
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +02001061 int pagebuf;
Mike Dunnedbc45402012-04-25 12:06:11 -07001062 unsigned int pagebuf_bitflips;
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +02001063 int subpagesize;
Huang Shijie7db906b2013-09-25 14:58:11 +08001064 uint8_t bits_per_cell;
Huang Shijie4cfeca22013-05-17 11:17:25 +08001065 uint16_t ecc_strength_ds;
1066 uint16_t ecc_step_ds;
Boris BREZILLON57a94e22014-09-22 20:11:50 +02001067 int onfi_timing_mode_default;
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +02001068 int badblockpos;
1069 int badblockbits;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02001070
Boris Brezillon7f501f02016-05-24 19:20:05 +02001071 struct nand_id id;
Miquel Raynalf4531b22018-03-19 14:47:26 +01001072 struct nand_parameters parameters;
Zach Brownceb374e2017-01-10 13:30:19 -06001073 u16 max_bb_per_die;
1074 u32 blocks_per_die;
Florian Fainellid1e1f4e2010-08-30 18:32:24 +02001075
Miquel Raynal17fa8042017-11-30 18:01:31 +01001076 struct nand_data_interface data_interface;
Boris Brezillond8e725d2016-09-15 10:32:50 +02001077
Boris Brezillonae2294b2018-11-11 08:55:15 +01001078 int cur_cs;
1079
Brian Norrisba84fb52014-01-03 15:13:33 -08001080 int read_retries;
1081
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +02001082 flstate_t state;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02001083
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +02001084 uint8_t *oob_poi;
Miquel Raynal7da45132018-07-17 09:08:02 +02001085 struct nand_controller *controller;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02001086
1087 struct nand_ecc_ctrl ecc;
Masahiro Yamada477544c2017-03-30 17:15:05 +09001088 unsigned long buf_align;
Miquel Raynal7da45132018-07-17 09:08:02 +02001089 struct nand_controller dummy_controller;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02001090
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +02001091 uint8_t *bbt;
1092 struct nand_bbt_descr *bbt_td;
1093 struct nand_bbt_descr *bbt_md;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02001094
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +02001095 struct nand_bbt_descr *badblock_pattern;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02001096
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +02001097 void *priv;
Boris Brezillonabbe26d2016-06-08 09:32:55 +02001098
1099 struct {
1100 const struct nand_manufacturer *desc;
1101 void *priv;
1102 } manufacturer;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001103};
1104
Boris Brezillon41b207a2016-02-03 19:06:15 +01001105extern const struct mtd_ooblayout_ops nand_ooblayout_sp_ops;
1106extern const struct mtd_ooblayout_ops nand_ooblayout_lp_ops;
1107
Brian Norris28b8b26b2015-10-30 20:33:20 -07001108static inline void nand_set_flash_node(struct nand_chip *chip,
1109 struct device_node *np)
1110{
Boris BREZILLON29574ed2015-12-10 09:00:38 +01001111 mtd_set_of_node(&chip->mtd, np);
Brian Norris28b8b26b2015-10-30 20:33:20 -07001112}
1113
1114static inline struct device_node *nand_get_flash_node(struct nand_chip *chip)
1115{
Boris BREZILLON29574ed2015-12-10 09:00:38 +01001116 return mtd_get_of_node(&chip->mtd);
Brian Norris28b8b26b2015-10-30 20:33:20 -07001117}
1118
Boris BREZILLON9eba47d2015-11-16 14:37:35 +01001119static inline struct nand_chip *mtd_to_nand(struct mtd_info *mtd)
1120{
Boris BREZILLON2d3b77b2015-12-10 09:00:33 +01001121 return container_of(mtd, struct nand_chip, mtd);
Boris BREZILLON9eba47d2015-11-16 14:37:35 +01001122}
1123
Boris BREZILLONffd014f2015-12-01 12:03:07 +01001124static inline struct mtd_info *nand_to_mtd(struct nand_chip *chip)
1125{
1126 return &chip->mtd;
1127}
1128
Boris BREZILLONd39ddbd2015-12-10 09:00:39 +01001129static inline void *nand_get_controller_data(struct nand_chip *chip)
1130{
1131 return chip->priv;
1132}
1133
1134static inline void nand_set_controller_data(struct nand_chip *chip, void *priv)
1135{
1136 chip->priv = priv;
1137}
1138
Boris Brezillonabbe26d2016-06-08 09:32:55 +02001139static inline void nand_set_manufacturer_data(struct nand_chip *chip,
1140 void *priv)
1141{
1142 chip->manufacturer.priv = priv;
1143}
1144
1145static inline void *nand_get_manufacturer_data(struct nand_chip *chip)
1146{
1147 return chip->manufacturer.priv;
1148}
1149
Linus Torvalds1da177e2005-04-16 15:20:36 -07001150/*
Artem Bityutskiy8dbfae12013-03-04 15:39:18 +02001151 * A helper for defining older NAND chips where the second ID byte fully
1152 * defined the chip, including the geometry (chip size, eraseblock size, page
Artem Bityutskiy5bfa9b72013-03-19 10:29:26 +02001153 * size). All these chips have 512 bytes NAND page size.
Artem Bityutskiy8dbfae12013-03-04 15:39:18 +02001154 */
Artem Bityutskiy5bfa9b72013-03-19 10:29:26 +02001155#define LEGACY_ID_NAND(nm, devid, chipsz, erasesz, opts) \
1156 { .name = (nm), {{ .dev_id = (devid) }}, .pagesize = 512, \
1157 .chipsize = (chipsz), .erasesize = (erasesz), .options = (opts) }
Artem Bityutskiy8dbfae12013-03-04 15:39:18 +02001158
1159/*
1160 * A helper for defining newer chips which report their page size and
1161 * eraseblock size via the extended ID bytes.
1162 *
1163 * The real difference between LEGACY_ID_NAND and EXTENDED_ID_NAND is that with
1164 * EXTENDED_ID_NAND, manufacturers overloaded the same device ID so that the
1165 * device ID now only represented a particular total chip size (and voltage,
1166 * buswidth), and the page size, eraseblock size, and OOB size could vary while
1167 * using the same device ID.
1168 */
Artem Bityutskiy8e12b472013-03-04 16:26:56 +02001169#define EXTENDED_ID_NAND(nm, devid, chipsz, opts) \
1170 { .name = (nm), {{ .dev_id = (devid) }}, .chipsize = (chipsz), \
Artem Bityutskiy8dbfae12013-03-04 15:39:18 +02001171 .options = (opts) }
1172
Huang Shijie2dc0bdd2013-05-17 11:17:31 +08001173#define NAND_ECC_INFO(_strength, _step) \
1174 { .strength_ds = (_strength), .step_ds = (_step) }
1175#define NAND_ECC_STRENGTH(type) ((type)->ecc.strength_ds)
1176#define NAND_ECC_STEP(type) ((type)->ecc.step_ds)
1177
Linus Torvalds1da177e2005-04-16 15:20:36 -07001178/**
1179 * struct nand_flash_dev - NAND Flash Device ID Structure
Artem Bityutskiy68aa352de2013-03-04 16:05:00 +02001180 * @name: a human-readable name of the NAND chip
1181 * @dev_id: the device ID (the second byte of the full chip ID array)
Artem Bityutskiy8e12b472013-03-04 16:26:56 +02001182 * @mfr_id: manufecturer ID part of the full chip ID array (refers the same
1183 * memory address as @id[0])
1184 * @dev_id: device ID part of the full chip ID array (refers the same memory
1185 * address as @id[1])
1186 * @id: full device ID array
Artem Bityutskiy68aa352de2013-03-04 16:05:00 +02001187 * @pagesize: size of the NAND page in bytes; if 0, then the real page size (as
1188 * well as the eraseblock size) is determined from the extended NAND
1189 * chip ID array)
Artem Bityutskiy68aa352de2013-03-04 16:05:00 +02001190 * @chipsize: total chip size in MiB
Artem Bityutskiyecb42fe2013-03-13 13:45:00 +02001191 * @erasesize: eraseblock size in bytes (determined from the extended ID if 0)
Artem Bityutskiy68aa352de2013-03-04 16:05:00 +02001192 * @options: stores various chip bit options
Huang Shijief22d5f62013-03-15 11:00:59 +08001193 * @id_len: The valid length of the @id.
1194 * @oobsize: OOB size
Randy Dunlap7b7d8982014-07-27 14:31:53 -07001195 * @ecc: ECC correctability and step information from the datasheet.
Huang Shijie2dc0bdd2013-05-17 11:17:31 +08001196 * @ecc.strength_ds: The ECC correctability from the datasheet, same as the
1197 * @ecc_strength_ds in nand_chip{}.
1198 * @ecc.step_ds: The ECC step required by the @ecc.strength_ds, same as the
1199 * @ecc_step_ds in nand_chip{}, also from the datasheet.
1200 * For example, the "4bit ECC for each 512Byte" can be set with
1201 * NAND_ECC_INFO(4, 512).
Boris BREZILLON57a94e22014-09-22 20:11:50 +02001202 * @onfi_timing_mode_default: the default ONFI timing mode entered after a NAND
1203 * reset. Should be deduced from timings described
1204 * in the datasheet.
1205 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07001206 */
1207struct nand_flash_dev {
1208 char *name;
Artem Bityutskiy8e12b472013-03-04 16:26:56 +02001209 union {
1210 struct {
1211 uint8_t mfr_id;
1212 uint8_t dev_id;
1213 };
Artem Bityutskiy53552d22013-03-14 09:57:23 +02001214 uint8_t id[NAND_MAX_ID_LEN];
Artem Bityutskiy8e12b472013-03-04 16:26:56 +02001215 };
Artem Bityutskiyecb42fe2013-03-13 13:45:00 +02001216 unsigned int pagesize;
1217 unsigned int chipsize;
1218 unsigned int erasesize;
1219 unsigned int options;
Huang Shijief22d5f62013-03-15 11:00:59 +08001220 uint16_t id_len;
1221 uint16_t oobsize;
Huang Shijie2dc0bdd2013-05-17 11:17:31 +08001222 struct {
1223 uint16_t strength_ds;
1224 uint16_t step_ds;
1225 } ecc;
Boris BREZILLON57a94e22014-09-22 20:11:50 +02001226 int onfi_timing_mode_default;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001227};
1228
Boris Brezillon44b07b92018-07-05 12:27:30 +02001229int nand_create_bbt(struct nand_chip *chip);
Sascha Hauerb88730a2016-09-15 10:32:48 +02001230
Huang Shijie1d0ed692013-09-25 14:58:10 +08001231/*
1232 * Check if it is a SLC nand.
1233 * The !nand_is_slc() can be used to check the MLC/TLC nand chips.
1234 * We do not distinguish the MLC and TLC now.
1235 */
1236static inline bool nand_is_slc(struct nand_chip *chip)
1237{
Lothar Waßmann2d2a2b82017-08-29 12:17:13 +02001238 WARN(chip->bits_per_cell == 0,
1239 "chip->bits_per_cell is used uninitialized\n");
Huang Shijie7db906b2013-09-25 14:58:11 +08001240 return chip->bits_per_cell == 1;
Huang Shijie1d0ed692013-09-25 14:58:10 +08001241}
Brian Norris3dad2342014-01-29 14:08:12 -08001242
1243/**
1244 * Check if the opcode's address should be sent only on the lower 8 bits
1245 * @command: opcode to check
1246 */
1247static inline int nand_opcode_8bits(unsigned int command)
1248{
David Mosbergere34fcb02014-03-21 16:05:10 -06001249 switch (command) {
1250 case NAND_CMD_READID:
1251 case NAND_CMD_PARAM:
1252 case NAND_CMD_GET_FEATURES:
1253 case NAND_CMD_SET_FEATURES:
1254 return 1;
1255 default:
1256 break;
1257 }
1258 return 0;
Brian Norris3dad2342014-01-29 14:08:12 -08001259}
1260
Boris BREZILLON730a43f2015-09-03 18:03:38 +02001261int nand_check_erased_ecc_chunk(void *data, int datalen,
1262 void *ecc, int ecclen,
1263 void *extraoob, int extraooblen,
1264 int threshold);
Boris Brezillon9d02fc22015-08-26 16:08:12 +02001265
Abhishek Sahu181ace92018-06-20 12:57:28 +05301266int nand_ecc_choose_conf(struct nand_chip *chip,
1267 const struct nand_ecc_caps *caps, int oobavail);
1268
Boris Brezillon9d02fc22015-08-26 16:08:12 +02001269/* Default write_oob implementation */
Boris Brezillon767eb6f2018-09-06 14:05:21 +02001270int nand_write_oob_std(struct nand_chip *chip, int page);
Boris Brezillon9d02fc22015-08-26 16:08:12 +02001271
Boris Brezillon9d02fc22015-08-26 16:08:12 +02001272/* Default read_oob implementation */
Boris Brezillonb9761682018-09-06 14:05:20 +02001273int nand_read_oob_std(struct nand_chip *chip, int page);
Boris Brezillon9d02fc22015-08-26 16:08:12 +02001274
Boris Brezillon4a78cc62017-05-26 17:10:15 +02001275/* Stub used by drivers that do not support GET/SET FEATURES operations */
Boris Brezillonaa36ff22018-09-06 14:05:31 +02001276int nand_get_set_features_notsupp(struct nand_chip *chip, int addr,
1277 u8 *subfeature_param);
Boris Brezillon4a78cc62017-05-26 17:10:15 +02001278
Thomas Petazzonicc0f51e2017-04-29 11:06:44 +02001279/* Default read_page_raw implementation */
Boris Brezillonb9761682018-09-06 14:05:20 +02001280int nand_read_page_raw(struct nand_chip *chip, uint8_t *buf, int oob_required,
1281 int page);
Thomas Petazzonicc0f51e2017-04-29 11:06:44 +02001282
1283/* Default write_page_raw implementation */
Boris Brezillon767eb6f2018-09-06 14:05:21 +02001284int nand_write_page_raw(struct nand_chip *chip, const uint8_t *buf,
1285 int oob_required, int page);
Thomas Petazzonicc0f51e2017-04-29 11:06:44 +02001286
Sascha Hauer2f94abf2016-09-15 10:32:45 +02001287/* Reset and initialize a NAND device */
Boris Brezillon73f907f2016-10-24 16:46:20 +02001288int nand_reset(struct nand_chip *chip, int chipnr);
Sascha Hauer2f94abf2016-09-15 10:32:45 +02001289
Boris Brezillon97d90da2017-11-30 18:01:29 +01001290/* NAND operation helpers */
1291int nand_reset_op(struct nand_chip *chip);
1292int nand_readid_op(struct nand_chip *chip, u8 addr, void *buf,
1293 unsigned int len);
1294int nand_status_op(struct nand_chip *chip, u8 *status);
Boris Brezillon97d90da2017-11-30 18:01:29 +01001295int nand_erase_op(struct nand_chip *chip, unsigned int eraseblock);
1296int nand_read_page_op(struct nand_chip *chip, unsigned int page,
1297 unsigned int offset_in_page, void *buf, unsigned int len);
1298int nand_change_read_column_op(struct nand_chip *chip,
1299 unsigned int offset_in_page, void *buf,
1300 unsigned int len, bool force_8bit);
1301int nand_read_oob_op(struct nand_chip *chip, unsigned int page,
1302 unsigned int offset_in_page, void *buf, unsigned int len);
1303int nand_prog_page_begin_op(struct nand_chip *chip, unsigned int page,
1304 unsigned int offset_in_page, const void *buf,
1305 unsigned int len);
1306int nand_prog_page_end_op(struct nand_chip *chip);
1307int nand_prog_page_op(struct nand_chip *chip, unsigned int page,
1308 unsigned int offset_in_page, const void *buf,
1309 unsigned int len);
1310int nand_change_write_column_op(struct nand_chip *chip,
1311 unsigned int offset_in_page, const void *buf,
1312 unsigned int len, bool force_8bit);
1313int nand_read_data_op(struct nand_chip *chip, void *buf, unsigned int len,
1314 bool force_8bit);
1315int nand_write_data_op(struct nand_chip *chip, const void *buf,
1316 unsigned int len, bool force_8bit);
1317
Boris Brezillon0b4e61c2018-09-07 00:38:42 +02001318/* Scan and identify a NAND device */
1319int nand_scan_with_ids(struct nand_chip *chip, unsigned int max_chips,
1320 struct nand_flash_dev *ids);
1321
1322static inline int nand_scan(struct nand_chip *chip, unsigned int max_chips)
1323{
1324 return nand_scan_with_ids(chip, max_chips, NULL);
1325}
1326
1327/* Internal helper for board drivers which need to override command function */
1328void nand_wait_ready(struct nand_chip *chip);
1329
Miquel Raynal98732da2018-07-25 15:31:50 +02001330/*
1331 * Free resources held by the NAND device, must be called on error after a
1332 * sucessful nand_scan().
1333 */
Richard Weinbergerd44154f2016-09-21 11:44:41 +02001334void nand_cleanup(struct nand_chip *chip);
Miquel Raynal98732da2018-07-25 15:31:50 +02001335/* Unregister the MTD device and calls nand_cleanup() */
Boris Brezillon59ac2762018-09-06 14:05:15 +02001336void nand_release(struct nand_chip *chip);
Richard Weinbergerd44154f2016-09-21 11:44:41 +02001337
Miquel Raynal8878b122017-11-09 14:16:45 +01001338/*
1339 * External helper for controller drivers that have to implement the WAITRDY
1340 * instruction and have no physical pin to check it.
1341 */
1342int nand_soft_waitrdy(struct nand_chip *chip, unsigned long timeout_ms);
Janusz Krzysztofikb0e137a2018-10-15 21:41:28 +02001343struct gpio_desc;
1344int nand_gpio_waitrdy(struct nand_chip *chip, struct gpio_desc *gpiod,
1345 unsigned long timeout_ms);
1346
Boris Brezillon1d017852018-11-11 08:55:14 +01001347/* Select/deselect a NAND target. */
1348void nand_select_target(struct nand_chip *chip, unsigned int cs);
1349void nand_deselect_target(struct nand_chip *chip);
1350
Boris Brezillond4092d72017-08-04 17:29:10 +02001351#endif /* __LINUX_MTD_RAWNAND_H */