blob: 6ab9033f49daac2bc663f2942e40f51b84f2a675 [file] [log] [blame]
Ben Skeggs94580292012-07-06 12:14:00 +10001/*
2 * Copyright 2012 Red Hat Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 * Authors: Ben Skeggs
23 */
24
Ben Skeggs77145f12012-07-31 16:16:21 +100025#include <linux/console.h>
Lukas Wunnerc5fd9362015-04-19 17:18:01 +020026#include <linux/delay.h>
Ben Skeggs94580292012-07-06 12:14:00 +100027#include <linux/module.h>
28#include <linux/pci.h>
Dave Airlie5addcf02012-09-10 14:20:51 +100029#include <linux/pm_runtime.h>
30#include <linux/vga_switcheroo.h>
Ben Skeggsfdb751e2014-08-10 04:10:23 +100031
Masahiro Yamadaae956212017-04-24 13:50:29 +090032#include <drm/drmP.h>
33#include <drm/drm_crtc_helper.h>
Ben Skeggsfdb751e2014-08-10 04:10:23 +100034
Ben Skeggsebb945a2012-07-20 08:17:34 +100035#include <core/gpuobj.h>
Ilia Mirkinc33e05a2014-02-13 21:35:14 -050036#include <core/option.h>
Ben Skeggs7974dd12015-08-20 14:54:17 +100037#include <core/pci.h>
38#include <core/tegra.h>
Ben Skeggs94580292012-07-06 12:14:00 +100039
Ben Skeggs04b88672016-05-22 20:35:16 +100040#include <nvif/driver.h>
Ben Skeggsa7cf0182018-05-08 20:39:46 +100041#include <nvif/fifo.h>
Ben Skeggs37e1c452018-05-08 20:39:48 +100042#include <nvif/user.h>
Ben Skeggs04b88672016-05-22 20:35:16 +100043
Ben Skeggs923bc412015-11-08 12:23:16 +100044#include <nvif/class.h>
Ben Skeggs845f2722015-11-08 12:16:40 +100045#include <nvif/cl0002.h>
Ben Skeggs8ed17302015-11-08 11:28:26 +100046#include <nvif/cla06f.h>
Ben Skeggs538b2692015-11-08 10:34:50 +100047
Ben Skeggs4dc28132016-05-20 09:22:55 +100048#include "nouveau_drv.h"
Ben Skeggsebb945a2012-07-20 08:17:34 +100049#include "nouveau_dma.h"
Ben Skeggs77145f12012-07-31 16:16:21 +100050#include "nouveau_ttm.h"
51#include "nouveau_gem.h"
Ben Skeggs77145f12012-07-31 16:16:21 +100052#include "nouveau_vga.h"
Martin Peres8d021d72016-08-25 03:57:07 +030053#include "nouveau_led.h"
Ben Skeggsb9ed9192013-10-15 09:44:02 +100054#include "nouveau_hwmon.h"
Ben Skeggs77145f12012-07-31 16:16:21 +100055#include "nouveau_acpi.h"
56#include "nouveau_bios.h"
57#include "nouveau_ioctl.h"
Ben Skeggsebb945a2012-07-20 08:17:34 +100058#include "nouveau_abi16.h"
59#include "nouveau_fbcon.h"
60#include "nouveau_fence.h"
Marcin Slusarz33b903e2013-02-08 21:42:13 +010061#include "nouveau_debugfs.h"
Ben Skeggs27111a22014-08-10 04:10:31 +100062#include "nouveau_usif.h"
Pierre Moreau703fa262014-08-18 22:43:24 +020063#include "nouveau_connector.h"
Alexandre Courbot055a65d2015-01-15 15:29:56 +090064#include "nouveau_platform.h"
Ben Skeggseeaf06ac2018-07-05 12:57:12 +100065#include "nouveau_svm.h"
Jérôme Glisse5be73b62018-07-26 17:59:13 -040066#include "nouveau_dmem.h"
Ben Skeggsebb945a2012-07-20 08:17:34 +100067
Ben Skeggs94580292012-07-06 12:14:00 +100068MODULE_PARM_DESC(config, "option string to pass to driver core");
69static char *nouveau_config;
70module_param_named(config, nouveau_config, charp, 0400);
71
72MODULE_PARM_DESC(debug, "debug string to pass to driver core");
73static char *nouveau_debug;
74module_param_named(debug, nouveau_debug, charp, 0400);
75
Ben Skeggsebb945a2012-07-20 08:17:34 +100076MODULE_PARM_DESC(noaccel, "disable kernel/abi16 acceleration");
77static int nouveau_noaccel = 0;
78module_param_named(noaccel, nouveau_noaccel, int, 0400);
79
Ben Skeggs94307382012-10-31 12:11:15 +100080MODULE_PARM_DESC(modeset, "enable driver (default: auto, "
81 "0 = disabled, 1 = enabled, 2 = headless)");
82int nouveau_modeset = -1;
Ben Skeggs77145f12012-07-31 16:16:21 +100083module_param_named(modeset, nouveau_modeset, int, 0400);
84
Lyude Pauleb493fb2018-07-03 16:31:41 -040085MODULE_PARM_DESC(atomic, "Expose atomic ioctl (default: disabled)");
86static int nouveau_atomic = 0;
87module_param_named(atomic, nouveau_atomic, int, 0400);
88
Dave Airlie5addcf02012-09-10 14:20:51 +100089MODULE_PARM_DESC(runpm, "disable (0), force enable (1), optimus only default (-1)");
Ben Skeggs321f5c52017-06-02 14:38:07 +100090static int nouveau_runtime_pm = -1;
Dave Airlie5addcf02012-09-10 14:20:51 +100091module_param_named(runpm, nouveau_runtime_pm, int, 0400);
92
David Herrmann915b4d12014-08-29 12:12:43 +020093static struct drm_driver driver_stub;
94static struct drm_driver driver_pci;
95static struct drm_driver driver_platform;
Ben Skeggs77145f12012-07-31 16:16:21 +100096
Ben Skeggs94580292012-07-06 12:14:00 +100097static u64
Alexandre Courbot420b9462014-02-17 15:17:26 +090098nouveau_pci_name(struct pci_dev *pdev)
Ben Skeggs94580292012-07-06 12:14:00 +100099{
100 u64 name = (u64)pci_domain_nr(pdev->bus) << 32;
101 name |= pdev->bus->number << 16;
102 name |= PCI_SLOT(pdev->devfn) << 8;
103 return name | PCI_FUNC(pdev->devfn);
104}
105
Alexandre Courbot420b9462014-02-17 15:17:26 +0900106static u64
107nouveau_platform_name(struct platform_device *platformdev)
108{
109 return platformdev->id;
110}
111
112static u64
113nouveau_name(struct drm_device *dev)
114{
115 if (dev->pdev)
116 return nouveau_pci_name(dev->pdev);
117 else
Laurent Pinchart76adb462016-12-18 00:01:19 +0200118 return nouveau_platform_name(to_platform_device(dev->dev));
Alexandre Courbot420b9462014-02-17 15:17:26 +0900119}
120
Ben Skeggs814a2322017-11-01 03:56:20 +1000121static inline bool
Ben Skeggs11e451e2018-05-08 20:39:47 +1000122nouveau_cli_work_ready(struct dma_fence *fence)
Ben Skeggs814a2322017-11-01 03:56:20 +1000123{
Ben Skeggs11e451e2018-05-08 20:39:47 +1000124 if (!dma_fence_is_signaled(fence))
125 return false;
Ben Skeggs814a2322017-11-01 03:56:20 +1000126 dma_fence_put(fence);
127 return true;
128}
129
130static void
Ben Skeggs11e451e2018-05-08 20:39:47 +1000131nouveau_cli_work(struct work_struct *w)
Ben Skeggs814a2322017-11-01 03:56:20 +1000132{
Ben Skeggs11e451e2018-05-08 20:39:47 +1000133 struct nouveau_cli *cli = container_of(w, typeof(*cli), work);
Ben Skeggs814a2322017-11-01 03:56:20 +1000134 struct nouveau_cli_work *work, *wtmp;
135 mutex_lock(&cli->lock);
136 list_for_each_entry_safe(work, wtmp, &cli->worker, head) {
Ben Skeggs11e451e2018-05-08 20:39:47 +1000137 if (!work->fence || nouveau_cli_work_ready(work->fence)) {
Ben Skeggs814a2322017-11-01 03:56:20 +1000138 list_del(&work->head);
139 work->func(work);
140 }
141 }
142 mutex_unlock(&cli->lock);
143}
144
145static void
146nouveau_cli_work_fence(struct dma_fence *fence, struct dma_fence_cb *cb)
147{
148 struct nouveau_cli_work *work = container_of(cb, typeof(*work), cb);
149 schedule_work(&work->cli->work);
150}
151
152void
153nouveau_cli_work_queue(struct nouveau_cli *cli, struct dma_fence *fence,
154 struct nouveau_cli_work *work)
155{
156 work->fence = dma_fence_get(fence);
157 work->cli = cli;
158 mutex_lock(&cli->lock);
159 list_add_tail(&work->head, &cli->worker);
Ben Skeggs814a2322017-11-01 03:56:20 +1000160 if (dma_fence_add_callback(fence, &work->cb, nouveau_cli_work_fence))
161 nouveau_cli_work_fence(fence, &work->cb);
Ben Skeggsb26a2312017-12-23 08:54:28 +1000162 mutex_unlock(&cli->lock);
Ben Skeggs814a2322017-11-01 03:56:20 +1000163}
164
165static void
Ben Skeggs20d8a882016-05-18 13:36:34 +1000166nouveau_cli_fini(struct nouveau_cli *cli)
Ben Skeggs94580292012-07-06 12:14:00 +1000167{
Ben Skeggs11e451e2018-05-08 20:39:47 +1000168 /* All our channels are dead now, which means all the fences they
169 * own are signalled, and all callback functions have been called.
170 *
171 * So, after flushing the workqueue, there should be nothing left.
172 */
173 flush_work(&cli->work);
174 WARN_ON(!list_empty(&cli->worker));
175
Ben Skeggs27111a22014-08-10 04:10:31 +1000176 usif_client_fini(cli);
Ben Skeggsbfe91af2019-02-19 17:21:48 +1000177 nouveau_vmm_fini(&cli->svm);
Ben Skeggs24e83752017-11-01 03:56:19 +1000178 nouveau_vmm_fini(&cli->vmm);
Ben Skeggs01670a72017-11-01 03:56:19 +1000179 nvif_mmu_fini(&cli->mmu);
Ben Skeggs1167c6b2016-05-18 13:57:42 +1000180 nvif_device_fini(&cli->device);
Ben Skeggscb7e88e2017-11-01 03:56:19 +1000181 mutex_lock(&cli->drm->master.lock);
Ben Skeggs20d8a882016-05-18 13:36:34 +1000182 nvif_client_fini(&cli->base);
Ben Skeggscb7e88e2017-11-01 03:56:19 +1000183 mutex_unlock(&cli->drm->master.lock);
Ben Skeggs20d8a882016-05-18 13:36:34 +1000184}
185
186static int
187nouveau_cli_init(struct nouveau_drm *drm, const char *sname,
188 struct nouveau_cli *cli)
189{
Ben Skeggs01670a72017-11-01 03:56:19 +1000190 static const struct nvif_mclass
Ben Skeggs7f507622017-11-01 03:56:20 +1000191 mems[] = {
192 { NVIF_CLASS_MEM_GF100, -1 },
193 { NVIF_CLASS_MEM_NV50 , -1 },
194 { NVIF_CLASS_MEM_NV04 , -1 },
195 {}
196 };
197 static const struct nvif_mclass
Ben Skeggs01670a72017-11-01 03:56:19 +1000198 mmus[] = {
199 { NVIF_CLASS_MMU_GF100, -1 },
200 { NVIF_CLASS_MMU_NV50 , -1 },
201 { NVIF_CLASS_MMU_NV04 , -1 },
202 {}
203 };
Ben Skeggs96da0bc2017-11-01 03:56:20 +1000204 static const struct nvif_mclass
205 vmms[] = {
206 { NVIF_CLASS_VMM_GP100, -1 },
207 { NVIF_CLASS_VMM_GM200, -1 },
208 { NVIF_CLASS_VMM_GF100, -1 },
209 { NVIF_CLASS_VMM_NV50 , -1 },
210 { NVIF_CLASS_VMM_NV04 , -1 },
211 {}
212 };
Ben Skeggs20d8a882016-05-18 13:36:34 +1000213 u64 device = nouveau_name(drm->dev);
214 int ret;
215
216 snprintf(cli->name, sizeof(cli->name), "%s", sname);
Ben Skeggse75c0912017-11-01 03:56:19 +1000217 cli->drm = drm;
Ben Skeggs20d8a882016-05-18 13:36:34 +1000218 mutex_init(&cli->mutex);
219 usif_client_init(cli);
220
Ben Skeggs814a2322017-11-01 03:56:20 +1000221 INIT_WORK(&cli->work, nouveau_cli_work);
222 INIT_LIST_HEAD(&cli->worker);
Ben Skeggscb7e88e2017-11-01 03:56:19 +1000223 mutex_init(&cli->lock);
224
225 if (cli == &drm->master) {
Ben Skeggs80e60972016-05-23 11:25:17 +1000226 ret = nvif_driver_init(NULL, nouveau_config, nouveau_debug,
227 cli->name, device, &cli->base);
228 } else {
Ben Skeggscb7e88e2017-11-01 03:56:19 +1000229 mutex_lock(&drm->master.lock);
230 ret = nvif_client_init(&drm->master.base, cli->name, device,
Ben Skeggs80e60972016-05-23 11:25:17 +1000231 &cli->base);
Ben Skeggscb7e88e2017-11-01 03:56:19 +1000232 mutex_unlock(&drm->master.lock);
Ben Skeggs80e60972016-05-23 11:25:17 +1000233 }
Ben Skeggs20d8a882016-05-18 13:36:34 +1000234 if (ret) {
Ben Skeggsa43b16d2018-08-28 14:10:34 +1000235 NV_PRINTK(err, cli, "Client allocation failed: %d\n", ret);
Ben Skeggs20d8a882016-05-18 13:36:34 +1000236 goto done;
237 }
238
Ben Skeggs1167c6b2016-05-18 13:57:42 +1000239 ret = nvif_device_init(&cli->base.object, 0, NV_DEVICE,
240 &(struct nv_device_v0) {
241 .device = ~0,
242 }, sizeof(struct nv_device_v0),
243 &cli->device);
244 if (ret) {
Ben Skeggsa43b16d2018-08-28 14:10:34 +1000245 NV_PRINTK(err, cli, "Device allocation failed: %d\n", ret);
Ben Skeggs1167c6b2016-05-18 13:57:42 +1000246 goto done;
247 }
248
Ben Skeggs01670a72017-11-01 03:56:19 +1000249 ret = nvif_mclass(&cli->device.object, mmus);
250 if (ret < 0) {
Ben Skeggsa43b16d2018-08-28 14:10:34 +1000251 NV_PRINTK(err, cli, "No supported MMU class\n");
Ben Skeggs01670a72017-11-01 03:56:19 +1000252 goto done;
253 }
254
255 ret = nvif_mmu_init(&cli->device.object, mmus[ret].oclass, &cli->mmu);
256 if (ret) {
Ben Skeggsa43b16d2018-08-28 14:10:34 +1000257 NV_PRINTK(err, cli, "MMU allocation failed: %d\n", ret);
Ben Skeggs01670a72017-11-01 03:56:19 +1000258 goto done;
259 }
260
Ben Skeggs96da0bc2017-11-01 03:56:20 +1000261 ret = nvif_mclass(&cli->mmu.object, vmms);
262 if (ret < 0) {
Ben Skeggsa43b16d2018-08-28 14:10:34 +1000263 NV_PRINTK(err, cli, "No supported VMM class\n");
Ben Skeggs96da0bc2017-11-01 03:56:20 +1000264 goto done;
265 }
266
267 ret = nouveau_vmm_init(cli, vmms[ret].oclass, &cli->vmm);
268 if (ret) {
Ben Skeggsa43b16d2018-08-28 14:10:34 +1000269 NV_PRINTK(err, cli, "VMM allocation failed: %d\n", ret);
Ben Skeggs96da0bc2017-11-01 03:56:20 +1000270 goto done;
271 }
272
Ben Skeggs7f507622017-11-01 03:56:20 +1000273 ret = nvif_mclass(&cli->mmu.object, mems);
274 if (ret < 0) {
Ben Skeggsa43b16d2018-08-28 14:10:34 +1000275 NV_PRINTK(err, cli, "No supported MEM class\n");
Ben Skeggs7f507622017-11-01 03:56:20 +1000276 goto done;
277 }
278
279 cli->mem = &mems[ret];
Ben Skeggs7f507622017-11-01 03:56:20 +1000280 return 0;
Ben Skeggs20d8a882016-05-18 13:36:34 +1000281done:
282 if (ret)
283 nouveau_cli_fini(cli);
284 return ret;
Ben Skeggs94580292012-07-06 12:14:00 +1000285}
286
Ben Skeggsebb945a2012-07-20 08:17:34 +1000287static void
Ben Skeggsf0eee9a2019-02-12 22:28:13 +1000288nouveau_accel_ce_fini(struct nouveau_drm *drm)
289{
290 nouveau_channel_idle(drm->cechan);
291 nvif_object_fini(&drm->ttm.copy);
292 nouveau_channel_del(&drm->cechan);
293}
294
295static void
296nouveau_accel_ce_init(struct nouveau_drm *drm)
297{
298 struct nvif_device *device = &drm->client.device;
299 int ret = 0;
300
301 /* Allocate channel that has access to a (preferably async) copy
302 * engine, to use for TTM buffer moves.
303 */
304 if (device->info.family >= NV_DEVICE_INFO_V0_KEPLER) {
305 ret = nouveau_channel_new(drm, device,
306 nvif_fifo_runlist_ce(device), 0,
307 true, &drm->cechan);
308 } else
309 if (device->info.chipset >= 0xa3 &&
310 device->info.chipset != 0xaa &&
311 device->info.chipset != 0xac) {
312 /* Prior to Kepler, there's only a single runlist, so all
313 * engines can be accessed from any channel.
314 *
315 * We still want to use a separate channel though.
316 */
317 ret = nouveau_channel_new(drm, device, NvDmaFB, NvDmaTT, false,
318 &drm->cechan);
319 }
320
321 if (ret)
322 NV_ERROR(drm, "failed to create ce channel, %d\n", ret);
323}
324
325static void
326nouveau_accel_gr_fini(struct nouveau_drm *drm)
Ben Skeggsebb945a2012-07-20 08:17:34 +1000327{
Ben Skeggsfbd58eb2015-08-20 14:54:22 +1000328 nouveau_channel_idle(drm->channel);
Ben Skeggs0ad72862014-08-10 04:10:22 +1000329 nvif_object_fini(&drm->ntfy);
Ben Skeggsf027f492015-08-20 14:54:17 +1000330 nvkm_gpuobj_del(&drm->notify);
Ben Skeggs0ad72862014-08-10 04:10:22 +1000331 nvif_object_fini(&drm->nvsw);
Ben Skeggsfbd58eb2015-08-20 14:54:22 +1000332 nouveau_channel_del(&drm->channel);
Ben Skeggsf0eee9a2019-02-12 22:28:13 +1000333}
Ben Skeggsfbd58eb2015-08-20 14:54:22 +1000334
Ben Skeggsf0eee9a2019-02-12 22:28:13 +1000335static void
336nouveau_accel_gr_init(struct nouveau_drm *drm)
337{
338 struct nvif_device *device = &drm->client.device;
339 u32 arg0, arg1;
340 int ret;
Ben Skeggsfbd58eb2015-08-20 14:54:22 +1000341
Ben Skeggsf0eee9a2019-02-12 22:28:13 +1000342 /* Allocate channel that has access to the graphics engine. */
343 if (device->info.family >= NV_DEVICE_INFO_V0_KEPLER) {
344 arg0 = nvif_fifo_runlist(device, NV_DEVICE_INFO_ENGINE_GR);
345 arg1 = 1;
346 } else {
347 arg0 = NvDmaFB;
348 arg1 = NvDmaTT;
349 }
350
351 ret = nouveau_channel_new(drm, device, arg0, arg1, false,
352 &drm->channel);
353 if (ret) {
354 NV_ERROR(drm, "failed to create kernel channel, %d\n", ret);
355 nouveau_accel_gr_fini(drm);
356 return;
357 }
358
359 /* A SW class is used on pre-NV50 HW to assist with handling the
360 * synchronisation of page flips, as well as to implement fences
361 * on TNT/TNT2 HW that lacks any kind of support in host.
362 */
363 if (device->info.family < NV_DEVICE_INFO_V0_TESLA) {
364 ret = nvif_object_init(&drm->channel->user, NVDRM_NVSW,
365 nouveau_abi16_swclass(drm), NULL, 0,
366 &drm->nvsw);
367 if (ret == 0) {
368 ret = RING_SPACE(drm->channel, 2);
369 if (ret == 0) {
370 BEGIN_NV04(drm->channel, NvSubSw, 0, 1);
371 OUT_RING (drm->channel, drm->nvsw.handle);
372 }
373 }
374
375 if (ret) {
376 NV_ERROR(drm, "failed to allocate sw class, %d\n", ret);
377 nouveau_accel_gr_fini(drm);
378 return;
379 }
380 }
381
382 /* NvMemoryToMemoryFormat requires a notifier ctxdma for some reason,
383 * even if notification is never requested, so, allocate a ctxdma on
384 * any GPU where it's possible we'll end up using M2MF for BO moves.
385 */
386 if (device->info.family < NV_DEVICE_INFO_V0_FERMI) {
387 ret = nvkm_gpuobj_new(nvxx_device(device), 32, 0, false, NULL,
388 &drm->notify);
389 if (ret) {
390 NV_ERROR(drm, "failed to allocate notifier, %d\n", ret);
391 nouveau_accel_gr_fini(drm);
392 return;
393 }
394
395 ret = nvif_object_init(&drm->channel->user, NvNotify0,
396 NV_DMA_IN_MEMORY,
397 &(struct nv_dma_v0) {
398 .target = NV_DMA_V0_TARGET_VRAM,
399 .access = NV_DMA_V0_ACCESS_RDWR,
400 .start = drm->notify->addr,
401 .limit = drm->notify->addr + 31
402 }, sizeof(struct nv_dma_v0),
403 &drm->ntfy);
404 if (ret) {
405 nouveau_accel_gr_fini(drm);
406 return;
407 }
408 }
409}
410
411static void
412nouveau_accel_fini(struct nouveau_drm *drm)
413{
414 nouveau_accel_ce_fini(drm);
415 nouveau_accel_gr_fini(drm);
Ben Skeggsebb945a2012-07-20 08:17:34 +1000416 if (drm->fence)
417 nouveau_fence(drm)->dtor(drm);
418}
419
420static void
421nouveau_accel_init(struct nouveau_drm *drm)
422{
Ben Skeggs1167c6b2016-05-18 13:57:42 +1000423 struct nvif_device *device = &drm->client.device;
Ben Skeggs41a63402015-08-20 14:54:16 +1000424 struct nvif_sclass *sclass;
Ben Skeggs41a63402015-08-20 14:54:16 +1000425 int ret, i, n;
Ben Skeggsebb945a2012-07-20 08:17:34 +1000426
Ben Skeggs967e7bd2014-08-10 04:10:22 +1000427 if (nouveau_noaccel)
Ben Skeggsebb945a2012-07-20 08:17:34 +1000428 return;
429
Ben Skeggsf0eee9a2019-02-12 22:28:13 +1000430 /* Initialise global support for channels, and synchronisation. */
Ben Skeggseb47db42018-05-08 20:39:46 +1000431 ret = nouveau_channels_init(drm);
432 if (ret)
433 return;
434
Ben Skeggs967e7bd2014-08-10 04:10:22 +1000435 /*XXX: this is crap, but the fence/channel stuff is a little
436 * backwards in some places. this will be fixed.
437 */
Ben Skeggs41a63402015-08-20 14:54:16 +1000438 ret = n = nvif_object_sclass_get(&device->object, &sclass);
Ben Skeggs967e7bd2014-08-10 04:10:22 +1000439 if (ret < 0)
440 return;
441
Ben Skeggs41a63402015-08-20 14:54:16 +1000442 for (ret = -ENOSYS, i = 0; i < n; i++) {
443 switch (sclass[i].oclass) {
Ben Skeggsbbf89062014-08-10 04:10:25 +1000444 case NV03_CHANNEL_DMA:
Ben Skeggs967e7bd2014-08-10 04:10:22 +1000445 ret = nv04_fence_create(drm);
446 break;
Ben Skeggsbbf89062014-08-10 04:10:25 +1000447 case NV10_CHANNEL_DMA:
Ben Skeggs967e7bd2014-08-10 04:10:22 +1000448 ret = nv10_fence_create(drm);
449 break;
Ben Skeggsbbf89062014-08-10 04:10:25 +1000450 case NV17_CHANNEL_DMA:
451 case NV40_CHANNEL_DMA:
Ben Skeggs967e7bd2014-08-10 04:10:22 +1000452 ret = nv17_fence_create(drm);
453 break;
Ben Skeggsbbf89062014-08-10 04:10:25 +1000454 case NV50_CHANNEL_GPFIFO:
Ben Skeggs967e7bd2014-08-10 04:10:22 +1000455 ret = nv50_fence_create(drm);
456 break;
Ben Skeggsbbf89062014-08-10 04:10:25 +1000457 case G82_CHANNEL_GPFIFO:
Ben Skeggs967e7bd2014-08-10 04:10:22 +1000458 ret = nv84_fence_create(drm);
459 break;
Ben Skeggsbbf89062014-08-10 04:10:25 +1000460 case FERMI_CHANNEL_GPFIFO:
461 case KEPLER_CHANNEL_GPFIFO_A:
Ben Skeggs63f8c9b2016-03-11 13:09:28 +1000462 case KEPLER_CHANNEL_GPFIFO_B:
Ben Skeggsa1020af2015-04-14 11:47:24 +1000463 case MAXWELL_CHANNEL_GPFIFO_A:
Ben Skeggse8ff9792016-07-09 10:41:01 +1000464 case PASCAL_CHANNEL_GPFIFO_A:
Ben Skeggs37e1c452018-05-08 20:39:48 +1000465 case VOLTA_CHANNEL_GPFIFO_A:
Ben Skeggs641d0b32018-12-11 14:50:02 +1000466 case TURING_CHANNEL_GPFIFO_A:
Ben Skeggs967e7bd2014-08-10 04:10:22 +1000467 ret = nvc0_fence_create(drm);
468 break;
469 default:
470 break;
471 }
472 }
473
Ben Skeggs41a63402015-08-20 14:54:16 +1000474 nvif_object_sclass_put(&sclass);
Ben Skeggsebb945a2012-07-20 08:17:34 +1000475 if (ret) {
476 NV_ERROR(drm, "failed to initialise sync subsystem, %d\n", ret);
477 nouveau_accel_fini(drm);
478 return;
479 }
480
Ben Skeggsf0eee9a2019-02-12 22:28:13 +1000481 /* Volta requires access to a doorbell register for kickoff. */
482 if (drm->client.device.info.family >= NV_DEVICE_INFO_V0_VOLTA) {
483 ret = nvif_user_init(device);
Ben Skeggs49981042012-08-06 19:38:25 +1000484 if (ret)
Ben Skeggs898a2b32015-08-20 14:54:18 +1000485 return;
Ben Skeggs69a61462013-11-13 10:58:51 +1000486 }
487
Ben Skeggsf0eee9a2019-02-12 22:28:13 +1000488 /* Allocate channels we need to support various functions. */
489 nouveau_accel_gr_init(drm);
490 nouveau_accel_ce_init(drm);
Ben Skeggsebb945a2012-07-20 08:17:34 +1000491
Ben Skeggsf0eee9a2019-02-12 22:28:13 +1000492 /* Initialise accelerated TTM buffer moves. */
Ben Skeggs49981042012-08-06 19:38:25 +1000493 nouveau_bo_move_init(drm);
Ben Skeggsebb945a2012-07-20 08:17:34 +1000494}
495
Marcin Slusarz5b8a43a2012-08-19 23:00:00 +0200496static int
Lyude Paulcfea88a2018-08-22 21:40:07 -0400497nouveau_drm_device_init(struct drm_device *dev)
Ben Skeggs94580292012-07-06 12:14:00 +1000498{
Ben Skeggs94580292012-07-06 12:14:00 +1000499 struct nouveau_drm *drm;
500 int ret;
501
Ben Skeggs20d8a882016-05-18 13:36:34 +1000502 if (!(drm = kzalloc(sizeof(*drm), GFP_KERNEL)))
503 return -ENOMEM;
504 dev->dev_private = drm;
505 drm->dev = dev;
506
Ben Skeggscb7e88e2017-11-01 03:56:19 +1000507 ret = nouveau_cli_init(drm, "DRM-master", &drm->master);
508 if (ret)
Lyude Paulc4cee692018-08-22 21:40:06 -0400509 goto fail_alloc;
Ben Skeggscb7e88e2017-11-01 03:56:19 +1000510
Ben Skeggs20d8a882016-05-18 13:36:34 +1000511 ret = nouveau_cli_init(drm, "DRM", &drm->client);
Ben Skeggs94580292012-07-06 12:14:00 +1000512 if (ret)
Lyude Paulc4cee692018-08-22 21:40:06 -0400513 goto fail_master;
Ben Skeggs94580292012-07-06 12:14:00 +1000514
Ben Skeggs1167c6b2016-05-18 13:57:42 +1000515 dev->irq_enabled = true;
516
Ben Skeggs989aa5b2015-01-12 12:33:37 +1000517 nvxx_client(&drm->client.base)->debug =
Ben Skeggsbe83cd42015-01-14 15:36:34 +1000518 nvkm_dbgopt(nouveau_debug, "DRM");
Ben Skeggs77145f12012-07-31 16:16:21 +1000519
Ben Skeggs94580292012-07-06 12:14:00 +1000520 INIT_LIST_HEAD(&drm->clients);
Ben Skeggsebb945a2012-07-20 08:17:34 +1000521 spin_lock_init(&drm->tile.lock);
Ben Skeggs94580292012-07-06 12:14:00 +1000522
Ben Skeggs77145f12012-07-31 16:16:21 +1000523 /* workaround an odd issue on nvc1 by disabling the device's
524 * nosnoop capability. hopefully won't cause issues until a
525 * better fix is found - assuming there is one...
526 */
Ben Skeggs1167c6b2016-05-18 13:57:42 +1000527 if (drm->client.device.info.chipset == 0xc1)
528 nvif_mask(&drm->client.device.object, 0x00088080, 0x00000800, 0x00000000);
Ben Skeggsebb945a2012-07-20 08:17:34 +1000529
Ben Skeggs77145f12012-07-31 16:16:21 +1000530 nouveau_vga_init(drm);
Ben Skeggscb75d972012-07-11 10:44:20 +1000531
Ben Skeggsebb945a2012-07-20 08:17:34 +1000532 ret = nouveau_ttm_init(drm);
Ben Skeggs94580292012-07-06 12:14:00 +1000533 if (ret)
Ben Skeggs77145f12012-07-31 16:16:21 +1000534 goto fail_ttm;
Ben Skeggs94580292012-07-06 12:14:00 +1000535
Ben Skeggs77145f12012-07-31 16:16:21 +1000536 ret = nouveau_bios_init(dev);
Ben Skeggsebb945a2012-07-20 08:17:34 +1000537 if (ret)
Ben Skeggs77145f12012-07-31 16:16:21 +1000538 goto fail_bios;
539
Ben Skeggsd7f9bb62019-02-12 22:28:13 +1000540 nouveau_accel_init(drm);
541
Ben Skeggs77145f12012-07-31 16:16:21 +1000542 ret = nouveau_display_create(dev);
543 if (ret)
544 goto fail_dispctor;
545
546 if (dev->mode_config.num_crtc) {
Ben Skeggs0f9976d2019-02-12 22:28:13 +1000547 ret = nouveau_display_init(dev, false, false);
Ben Skeggs77145f12012-07-31 16:16:21 +1000548 if (ret)
549 goto fail_dispinit;
550 }
551
Karol Herbstb126a202015-07-30 11:52:23 +0200552 nouveau_debugfs_init(drm);
Ben Skeggsb9ed9192013-10-15 09:44:02 +1000553 nouveau_hwmon_init(dev);
Ben Skeggseeaf06ac2018-07-05 12:57:12 +1000554 nouveau_svm_init(drm);
Jérôme Glisse5be73b62018-07-26 17:59:13 -0400555 nouveau_dmem_init(drm);
Ben Skeggsebb945a2012-07-20 08:17:34 +1000556 nouveau_fbcon_init(dev);
Martin Peres8d021d72016-08-25 03:57:07 +0300557 nouveau_led_init(dev);
Dave Airlie5addcf02012-09-10 14:20:51 +1000558
Ben Skeggs8fa43382017-06-02 14:49:45 +1000559 if (nouveau_pmops_runtime()) {
Dave Airlie5addcf02012-09-10 14:20:51 +1000560 pm_runtime_use_autosuspend(dev->dev);
561 pm_runtime_set_autosuspend_delay(dev->dev, 5000);
562 pm_runtime_set_active(dev->dev);
563 pm_runtime_allow(dev->dev);
564 pm_runtime_mark_last_busy(dev->dev);
565 pm_runtime_put(dev->dev);
566 }
Lyude Paul7326ead2018-08-15 15:15:13 -0400567
Ben Skeggs94580292012-07-06 12:14:00 +1000568 return 0;
569
Ben Skeggs77145f12012-07-31 16:16:21 +1000570fail_dispinit:
571 nouveau_display_destroy(dev);
572fail_dispctor:
Ben Skeggsd7f9bb62019-02-12 22:28:13 +1000573 nouveau_accel_fini(drm);
Ben Skeggs77145f12012-07-31 16:16:21 +1000574 nouveau_bios_takedown(dev);
575fail_bios:
Ben Skeggsebb945a2012-07-20 08:17:34 +1000576 nouveau_ttm_fini(drm);
Ben Skeggs77145f12012-07-31 16:16:21 +1000577fail_ttm:
Ben Skeggs77145f12012-07-31 16:16:21 +1000578 nouveau_vga_fini(drm);
Ben Skeggs20d8a882016-05-18 13:36:34 +1000579 nouveau_cli_fini(&drm->client);
Lyude Paulc4cee692018-08-22 21:40:06 -0400580fail_master:
Ben Skeggscb7e88e2017-11-01 03:56:19 +1000581 nouveau_cli_fini(&drm->master);
Lyude Paulc4cee692018-08-22 21:40:06 -0400582fail_alloc:
Ben Skeggs20d8a882016-05-18 13:36:34 +1000583 kfree(drm);
Ben Skeggs94580292012-07-06 12:14:00 +1000584 return ret;
585}
586
Gabriel Krisman Bertazi11b3c202017-01-06 15:57:31 -0200587static void
Lyude Paulcfea88a2018-08-22 21:40:07 -0400588nouveau_drm_device_fini(struct drm_device *dev)
Ben Skeggs94580292012-07-06 12:14:00 +1000589{
Ben Skeggs77145f12012-07-31 16:16:21 +1000590 struct nouveau_drm *drm = nouveau_drm(dev);
Ben Skeggs94580292012-07-06 12:14:00 +1000591
Ben Skeggs8fa43382017-06-02 14:49:45 +1000592 if (nouveau_pmops_runtime()) {
Lukas Wunnerc1b16b42016-06-08 18:47:27 +0200593 pm_runtime_get_sync(dev->dev);
Lukas Wunner55c868a2016-06-08 18:47:27 +0200594 pm_runtime_forbid(dev->dev);
Lukas Wunnerc1b16b42016-06-08 18:47:27 +0200595 }
596
Martin Peres8d021d72016-08-25 03:57:07 +0300597 nouveau_led_fini(dev);
Ben Skeggsebb945a2012-07-20 08:17:34 +1000598 nouveau_fbcon_fini(dev);
Jérôme Glisse5be73b62018-07-26 17:59:13 -0400599 nouveau_dmem_fini(drm);
Ben Skeggseeaf06ac2018-07-05 12:57:12 +1000600 nouveau_svm_fini(drm);
Ben Skeggsb9ed9192013-10-15 09:44:02 +1000601 nouveau_hwmon_fini(dev);
Karol Herbstb126a202015-07-30 11:52:23 +0200602 nouveau_debugfs_fini(drm);
Ben Skeggs77145f12012-07-31 16:16:21 +1000603
Ben Skeggs94307382012-10-31 12:11:15 +1000604 if (dev->mode_config.num_crtc)
Lyude Paul2f7ca782018-08-07 17:32:48 -0400605 nouveau_display_fini(dev, false, false);
Ben Skeggs77145f12012-07-31 16:16:21 +1000606 nouveau_display_destroy(dev);
607
Ben Skeggsd7f9bb62019-02-12 22:28:13 +1000608 nouveau_accel_fini(drm);
Ben Skeggs77145f12012-07-31 16:16:21 +1000609 nouveau_bios_takedown(dev);
Ben Skeggs94580292012-07-06 12:14:00 +1000610
Ben Skeggsebb945a2012-07-20 08:17:34 +1000611 nouveau_ttm_fini(drm);
Ben Skeggs77145f12012-07-31 16:16:21 +1000612 nouveau_vga_fini(drm);
Ben Skeggscb75d972012-07-11 10:44:20 +1000613
Ben Skeggs20d8a882016-05-18 13:36:34 +1000614 nouveau_cli_fini(&drm->client);
Ben Skeggscb7e88e2017-11-01 03:56:19 +1000615 nouveau_cli_fini(&drm->master);
Ben Skeggs20d8a882016-05-18 13:36:34 +1000616 kfree(drm);
Ben Skeggs94580292012-07-06 12:14:00 +1000617}
618
Lyude Paulcfea88a2018-08-22 21:40:07 -0400619static int nouveau_drm_probe(struct pci_dev *pdev,
620 const struct pci_device_id *pent)
621{
622 struct nvkm_device *device;
623 struct drm_device *drm_dev;
624 struct apertures_struct *aper;
625 bool boot = false;
626 int ret;
627
628 if (vga_switcheroo_client_probe_defer(pdev))
629 return -EPROBE_DEFER;
630
631 /* We need to check that the chipset is supported before booting
632 * fbdev off the hardware, as there's no way to put it back.
633 */
634 ret = nvkm_device_pci_new(pdev, NULL, "error", true, false, 0, &device);
635 if (ret)
636 return ret;
637
638 nvkm_device_del(&device);
639
640 /* Remove conflicting drivers (vesafb, efifb etc). */
641 aper = alloc_apertures(3);
642 if (!aper)
643 return -ENOMEM;
644
645 aper->ranges[0].base = pci_resource_start(pdev, 1);
646 aper->ranges[0].size = pci_resource_len(pdev, 1);
647 aper->count = 1;
648
649 if (pci_resource_len(pdev, 2)) {
650 aper->ranges[aper->count].base = pci_resource_start(pdev, 2);
651 aper->ranges[aper->count].size = pci_resource_len(pdev, 2);
652 aper->count++;
653 }
654
655 if (pci_resource_len(pdev, 3)) {
656 aper->ranges[aper->count].base = pci_resource_start(pdev, 3);
657 aper->ranges[aper->count].size = pci_resource_len(pdev, 3);
658 aper->count++;
659 }
660
661#ifdef CONFIG_X86
662 boot = pdev->resource[PCI_ROM_RESOURCE].flags & IORESOURCE_ROM_SHADOW;
663#endif
664 if (nouveau_modeset != 2)
665 drm_fb_helper_remove_conflicting_framebuffers(aper, "nouveaufb", boot);
666 kfree(aper);
667
668 ret = nvkm_device_pci_new(pdev, nouveau_config, nouveau_debug,
669 true, true, ~0ULL, &device);
670 if (ret)
671 return ret;
672
673 pci_set_master(pdev);
674
675 if (nouveau_atomic)
676 driver_pci.driver_features |= DRIVER_ATOMIC;
677
678 drm_dev = drm_dev_alloc(&driver_pci, &pdev->dev);
679 if (IS_ERR(drm_dev)) {
680 ret = PTR_ERR(drm_dev);
681 goto fail_nvkm;
682 }
683
684 ret = pci_enable_device(pdev);
685 if (ret)
686 goto fail_drm;
687
688 drm_dev->pdev = pdev;
689 pci_set_drvdata(pdev, drm_dev);
690
691 ret = nouveau_drm_device_init(drm_dev);
692 if (ret)
693 goto fail_pci;
694
695 ret = drm_dev_register(drm_dev, pent->driver_data);
696 if (ret)
697 goto fail_drm_dev_init;
698
699 return 0;
700
701fail_drm_dev_init:
702 nouveau_drm_device_fini(drm_dev);
703fail_pci:
704 pci_disable_device(pdev);
705fail_drm:
706 drm_dev_put(drm_dev);
707fail_nvkm:
708 nvkm_device_del(&device);
709 return ret;
710}
711
Alexandre Courbot8ba9ff12014-06-26 14:33:32 +0900712void
713nouveau_drm_device_remove(struct drm_device *dev)
Ben Skeggs94580292012-07-06 12:14:00 +1000714{
Lyude Paulcfea88a2018-08-22 21:40:07 -0400715 struct pci_dev *pdev = dev->pdev;
Ben Skeggs77145f12012-07-31 16:16:21 +1000716 struct nouveau_drm *drm = nouveau_drm(dev);
Ben Skeggsbe83cd42015-01-14 15:36:34 +1000717 struct nvkm_client *client;
Ben Skeggs76ecea52015-08-20 14:54:15 +1000718 struct nvkm_device *device;
Ben Skeggs77145f12012-07-31 16:16:21 +1000719
Lyude Paulcfea88a2018-08-22 21:40:07 -0400720 drm_dev_unregister(dev);
721
Ilia Mirkin7d3428c2014-01-29 19:53:00 -0500722 dev->irq_enabled = false;
Ben Skeggs989aa5b2015-01-12 12:33:37 +1000723 client = nvxx_client(&drm->client.base);
Ben Skeggs4e7e62d2015-08-20 14:54:15 +1000724 device = nvkm_device_find(client->device);
Ben Skeggs77145f12012-07-31 16:16:21 +1000725
Lyude Paulcfea88a2018-08-22 21:40:07 -0400726 nouveau_drm_device_fini(dev);
727 pci_disable_device(pdev);
728 drm_dev_put(dev);
Ben Skeggse781dc82015-08-20 14:54:15 +1000729 nvkm_device_del(&device);
Ben Skeggs94580292012-07-06 12:14:00 +1000730}
Alexandre Courbot8ba9ff12014-06-26 14:33:32 +0900731
732static void
733nouveau_drm_remove(struct pci_dev *pdev)
734{
735 struct drm_device *dev = pci_get_drvdata(pdev);
736
737 nouveau_drm_device_remove(dev);
738}
Ben Skeggs94580292012-07-06 12:14:00 +1000739
Marcin Slusarzcd897832013-01-27 15:01:55 +0100740static int
Dave Airlie05c63c22014-03-26 14:10:06 +1000741nouveau_do_suspend(struct drm_device *dev, bool runtime)
Ben Skeggs94580292012-07-06 12:14:00 +1000742{
Ben Skeggs77145f12012-07-31 16:16:21 +1000743 struct nouveau_drm *drm = nouveau_drm(dev);
Ben Skeggs94580292012-07-06 12:14:00 +1000744 int ret;
745
Ben Skeggseeaf06ac2018-07-05 12:57:12 +1000746 nouveau_svm_suspend(drm);
Jérôme Glisse5be73b62018-07-26 17:59:13 -0400747 nouveau_dmem_suspend(drm);
Martin Peres8d021d72016-08-25 03:57:07 +0300748 nouveau_led_suspend(dev);
749
Ben Skeggs6fbb7022014-10-02 13:22:27 +1000750 if (dev->mode_config.num_crtc) {
Ben Skeggs2d38a532017-08-14 08:40:55 +1000751 NV_DEBUG(drm, "suspending console...\n");
Ben Skeggs6fbb7022014-10-02 13:22:27 +1000752 nouveau_fbcon_set_suspend(dev, 1);
Ben Skeggs2d38a532017-08-14 08:40:55 +1000753 NV_DEBUG(drm, "suspending display...\n");
Ben Skeggs6fbb7022014-10-02 13:22:27 +1000754 ret = nouveau_display_suspend(dev, runtime);
Ben Skeggs94307382012-10-31 12:11:15 +1000755 if (ret)
756 return ret;
757 }
Ben Skeggs94580292012-07-06 12:14:00 +1000758
Ben Skeggs2d38a532017-08-14 08:40:55 +1000759 NV_DEBUG(drm, "evicting buffers...\n");
Ben Skeggsebb945a2012-07-20 08:17:34 +1000760 ttm_bo_evict_mm(&drm->ttm.bdev, TTM_PL_VRAM);
761
Ben Skeggs2d38a532017-08-14 08:40:55 +1000762 NV_DEBUG(drm, "waiting for kernel channels to go idle...\n");
Ben Skeggs81dff212013-05-07 08:33:10 +1000763 if (drm->cechan) {
764 ret = nouveau_channel_idle(drm->cechan);
765 if (ret)
Ilia Mirkinf3980dc2014-01-23 02:45:02 -0500766 goto fail_display;
Ben Skeggs81dff212013-05-07 08:33:10 +1000767 }
768
769 if (drm->channel) {
770 ret = nouveau_channel_idle(drm->channel);
771 if (ret)
Ilia Mirkinf3980dc2014-01-23 02:45:02 -0500772 goto fail_display;
Ben Skeggs81dff212013-05-07 08:33:10 +1000773 }
774
Ben Skeggs2d38a532017-08-14 08:40:55 +1000775 NV_DEBUG(drm, "suspending fence...\n");
Ben Skeggsebb945a2012-07-20 08:17:34 +1000776 if (drm->fence && nouveau_fence(drm)->suspend) {
Ilia Mirkinf3980dc2014-01-23 02:45:02 -0500777 if (!nouveau_fence(drm)->suspend(drm)) {
778 ret = -ENOMEM;
779 goto fail_display;
780 }
Ben Skeggsebb945a2012-07-20 08:17:34 +1000781 }
782
Ben Skeggs2d38a532017-08-14 08:40:55 +1000783 NV_DEBUG(drm, "suspending object tree...\n");
Ben Skeggscb7e88e2017-11-01 03:56:19 +1000784 ret = nvif_client_suspend(&drm->master.base);
Ben Skeggs94580292012-07-06 12:14:00 +1000785 if (ret)
786 goto fail_client;
787
Ben Skeggs94580292012-07-06 12:14:00 +1000788 return 0;
789
790fail_client:
Ilia Mirkinf3980dc2014-01-23 02:45:02 -0500791 if (drm->fence && nouveau_fence(drm)->resume)
792 nouveau_fence(drm)->resume(drm);
793
794fail_display:
Ben Skeggs94307382012-10-31 12:11:15 +1000795 if (dev->mode_config.num_crtc) {
Ben Skeggs2d38a532017-08-14 08:40:55 +1000796 NV_DEBUG(drm, "resuming display...\n");
Ben Skeggs6fbb7022014-10-02 13:22:27 +1000797 nouveau_display_resume(dev, runtime);
Ben Skeggs94307382012-10-31 12:11:15 +1000798 }
Ben Skeggs94580292012-07-06 12:14:00 +1000799 return ret;
800}
801
Marcin Slusarzcd897832013-01-27 15:01:55 +0100802static int
Ben Skeggs6fbb7022014-10-02 13:22:27 +1000803nouveau_do_resume(struct drm_device *dev, bool runtime)
Dave Airlie2d8b9cc2012-11-02 11:04:28 +1000804{
805 struct nouveau_drm *drm = nouveau_drm(dev);
Dave Airlie2d8b9cc2012-11-02 11:04:28 +1000806
Ben Skeggs2d38a532017-08-14 08:40:55 +1000807 NV_DEBUG(drm, "resuming object tree...\n");
Ben Skeggscb7e88e2017-11-01 03:56:19 +1000808 nvif_client_resume(&drm->master.base);
Ben Skeggs94580292012-07-06 12:14:00 +1000809
Ben Skeggs2d38a532017-08-14 08:40:55 +1000810 NV_DEBUG(drm, "resuming fence...\n");
Ben Skeggs81dff212013-05-07 08:33:10 +1000811 if (drm->fence && nouveau_fence(drm)->resume)
812 nouveau_fence(drm)->resume(drm);
813
Ben Skeggs77145f12012-07-31 16:16:21 +1000814 nouveau_run_vbios_init(dev);
Ben Skeggs77145f12012-07-31 16:16:21 +1000815
Ben Skeggs94307382012-10-31 12:11:15 +1000816 if (dev->mode_config.num_crtc) {
Ben Skeggs2d38a532017-08-14 08:40:55 +1000817 NV_DEBUG(drm, "resuming display...\n");
Ben Skeggs6fbb7022014-10-02 13:22:27 +1000818 nouveau_display_resume(dev, runtime);
Ben Skeggs2d38a532017-08-14 08:40:55 +1000819 NV_DEBUG(drm, "resuming console...\n");
Ben Skeggs6fbb7022014-10-02 13:22:27 +1000820 nouveau_fbcon_set_suspend(dev, 0);
Ben Skeggs94307382012-10-31 12:11:15 +1000821 }
Dave Airlie5addcf02012-09-10 14:20:51 +1000822
Martin Peres8d021d72016-08-25 03:57:07 +0300823 nouveau_led_resume(dev);
Jérôme Glisse5be73b62018-07-26 17:59:13 -0400824 nouveau_dmem_resume(drm);
Ben Skeggseeaf06ac2018-07-05 12:57:12 +1000825 nouveau_svm_resume(drm);
Ben Skeggs77145f12012-07-31 16:16:21 +1000826 return 0;
Ben Skeggs94580292012-07-06 12:14:00 +1000827}
828
Ben Skeggs7bb6d442014-10-02 13:31:00 +1000829int
830nouveau_pmops_suspend(struct device *dev)
831{
832 struct pci_dev *pdev = to_pci_dev(dev);
833 struct drm_device *drm_dev = pci_get_drvdata(pdev);
834 int ret;
835
836 if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF ||
837 drm_dev->switch_power_state == DRM_SWITCH_POWER_DYNAMIC_OFF)
838 return 0;
839
840 ret = nouveau_do_suspend(drm_dev, false);
841 if (ret)
842 return ret;
843
844 pci_save_state(pdev);
845 pci_disable_device(pdev);
Ben Skeggs7bb6d442014-10-02 13:31:00 +1000846 pci_set_power_state(pdev, PCI_D3hot);
Lukas Wunnerc5fd9362015-04-19 17:18:01 +0200847 udelay(200);
Ben Skeggs7bb6d442014-10-02 13:31:00 +1000848 return 0;
849}
850
851int
852nouveau_pmops_resume(struct device *dev)
Dave Airlie2d8b9cc2012-11-02 11:04:28 +1000853{
854 struct pci_dev *pdev = to_pci_dev(dev);
855 struct drm_device *drm_dev = pci_get_drvdata(pdev);
856 int ret;
857
Dave Airlie5addcf02012-09-10 14:20:51 +1000858 if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF ||
859 drm_dev->switch_power_state == DRM_SWITCH_POWER_DYNAMIC_OFF)
Dave Airlie2d8b9cc2012-11-02 11:04:28 +1000860 return 0;
861
862 pci_set_power_state(pdev, PCI_D0);
863 pci_restore_state(pdev);
864 ret = pci_enable_device(pdev);
865 if (ret)
866 return ret;
867 pci_set_master(pdev);
868
Hans de Goede0b2fe652016-11-21 17:50:55 +0100869 ret = nouveau_do_resume(drm_dev, false);
870
871 /* Monitors may have been connected / disconnected during suspend */
872 schedule_work(&nouveau_drm(drm_dev)->hpd_work);
873
874 return ret;
Dave Airlie2d8b9cc2012-11-02 11:04:28 +1000875}
876
Ben Skeggs7bb6d442014-10-02 13:31:00 +1000877static int
878nouveau_pmops_freeze(struct device *dev)
Dave Airlie2d8b9cc2012-11-02 11:04:28 +1000879{
880 struct pci_dev *pdev = to_pci_dev(dev);
881 struct drm_device *drm_dev = pci_get_drvdata(pdev);
Ben Skeggs6fbb7022014-10-02 13:22:27 +1000882 return nouveau_do_suspend(drm_dev, false);
Dave Airlie2d8b9cc2012-11-02 11:04:28 +1000883}
884
Ben Skeggs7bb6d442014-10-02 13:31:00 +1000885static int
886nouveau_pmops_thaw(struct device *dev)
Dave Airlie2d8b9cc2012-11-02 11:04:28 +1000887{
888 struct pci_dev *pdev = to_pci_dev(dev);
889 struct drm_device *drm_dev = pci_get_drvdata(pdev);
Ben Skeggs6fbb7022014-10-02 13:22:27 +1000890 return nouveau_do_resume(drm_dev, false);
Dave Airlie2d8b9cc2012-11-02 11:04:28 +1000891}
892
Ben Skeggs321f5c52017-06-02 14:38:07 +1000893bool
Arnd Bergmann54994732017-06-09 12:38:33 +0200894nouveau_pmops_runtime(void)
Ben Skeggs321f5c52017-06-02 14:38:07 +1000895{
896 if (nouveau_runtime_pm == -1)
897 return nouveau_is_optimus() || nouveau_is_v1_dsm();
898 return nouveau_runtime_pm == 1;
899}
900
Ben Skeggs7bb6d442014-10-02 13:31:00 +1000901static int
902nouveau_pmops_runtime_suspend(struct device *dev)
903{
904 struct pci_dev *pdev = to_pci_dev(dev);
905 struct drm_device *drm_dev = pci_get_drvdata(pdev);
906 int ret;
907
Ben Skeggs321f5c52017-06-02 14:38:07 +1000908 if (!nouveau_pmops_runtime()) {
Ben Skeggs7bb6d442014-10-02 13:31:00 +1000909 pm_runtime_forbid(dev);
910 return -EBUSY;
911 }
912
Ben Skeggs7bb6d442014-10-02 13:31:00 +1000913 nouveau_switcheroo_optimus_dsm();
914 ret = nouveau_do_suspend(drm_dev, true);
915 pci_save_state(pdev);
916 pci_disable_device(pdev);
Dave Airlie8c863942014-12-08 10:33:52 +1000917 pci_ignore_hotplug(pdev);
Ben Skeggs7bb6d442014-10-02 13:31:00 +1000918 pci_set_power_state(pdev, PCI_D3cold);
919 drm_dev->switch_power_state = DRM_SWITCH_POWER_DYNAMIC_OFF;
920 return ret;
921}
922
923static int
924nouveau_pmops_runtime_resume(struct device *dev)
925{
926 struct pci_dev *pdev = to_pci_dev(dev);
927 struct drm_device *drm_dev = pci_get_drvdata(pdev);
Ben Skeggs1167c6b2016-05-18 13:57:42 +1000928 struct nvif_device *device = &nouveau_drm(drm_dev)->client.device;
Ben Skeggs7bb6d442014-10-02 13:31:00 +1000929 int ret;
930
Ben Skeggs321f5c52017-06-02 14:38:07 +1000931 if (!nouveau_pmops_runtime()) {
932 pm_runtime_forbid(dev);
933 return -EBUSY;
934 }
Ben Skeggs7bb6d442014-10-02 13:31:00 +1000935
936 pci_set_power_state(pdev, PCI_D0);
937 pci_restore_state(pdev);
938 ret = pci_enable_device(pdev);
939 if (ret)
940 return ret;
941 pci_set_master(pdev);
942
943 ret = nouveau_do_resume(drm_dev, true);
Lyude Paulcae9ff02017-01-11 21:25:23 -0500944
Ben Skeggs7bb6d442014-10-02 13:31:00 +1000945 /* do magic */
Ben Skeggsa01ca782015-08-20 14:54:15 +1000946 nvif_mask(&device->object, 0x088488, (1 << 25), (1 << 25));
Ben Skeggs7bb6d442014-10-02 13:31:00 +1000947 drm_dev->switch_power_state = DRM_SWITCH_POWER_ON;
Hans de Goede0b2fe652016-11-21 17:50:55 +0100948
949 /* Monitors may have been connected / disconnected during suspend */
950 schedule_work(&nouveau_drm(drm_dev)->hpd_work);
951
Ben Skeggs7bb6d442014-10-02 13:31:00 +1000952 return ret;
953}
954
955static int
956nouveau_pmops_runtime_idle(struct device *dev)
957{
Ben Skeggs321f5c52017-06-02 14:38:07 +1000958 if (!nouveau_pmops_runtime()) {
Ben Skeggs7bb6d442014-10-02 13:31:00 +1000959 pm_runtime_forbid(dev);
960 return -EBUSY;
961 }
962
Ben Skeggs7bb6d442014-10-02 13:31:00 +1000963 pm_runtime_mark_last_busy(dev);
964 pm_runtime_autosuspend(dev);
965 /* we don't want the main rpm_idle to call suspend - we want to autosuspend */
966 return 1;
967}
Dave Airlie2d8b9cc2012-11-02 11:04:28 +1000968
Marcin Slusarz5b8a43a2012-08-19 23:00:00 +0200969static int
Ben Skeggsebb945a2012-07-20 08:17:34 +1000970nouveau_drm_open(struct drm_device *dev, struct drm_file *fpriv)
971{
Ben Skeggsebb945a2012-07-20 08:17:34 +1000972 struct nouveau_drm *drm = nouveau_drm(dev);
973 struct nouveau_cli *cli;
Marcin Slusarza2896ce2012-12-09 15:45:21 +0100974 char name[32], tmpname[TASK_COMM_LEN];
Ben Skeggsebb945a2012-07-20 08:17:34 +1000975 int ret;
976
Dave Airlie5addcf02012-09-10 14:20:51 +1000977 /* need to bring up power immediately if opening device */
978 ret = pm_runtime_get_sync(dev->dev);
Alexandre Courbotb6c42852014-02-12 14:00:59 +0900979 if (ret < 0 && ret != -EACCES)
Dave Airlie5addcf02012-09-10 14:20:51 +1000980 return ret;
981
Marcin Slusarza2896ce2012-12-09 15:45:21 +0100982 get_task_comm(tmpname, current);
983 snprintf(name, sizeof(name), "%s[%d]", tmpname, pid_nr(fpriv->pid));
Ben Skeggsfa6df8c2012-09-12 13:09:23 +1000984
Lyude Paul922a8c82018-07-12 13:02:52 -0400985 if (!(cli = kzalloc(sizeof(*cli), GFP_KERNEL))) {
986 ret = -ENOMEM;
987 goto done;
988 }
Alexandre Courbot420b9462014-02-17 15:17:26 +0900989
Ben Skeggs20d8a882016-05-18 13:36:34 +1000990 ret = nouveau_cli_init(drm, name, cli);
Ben Skeggsebb945a2012-07-20 08:17:34 +1000991 if (ret)
Ben Skeggs20d8a882016-05-18 13:36:34 +1000992 goto done;
Ben Skeggsebb945a2012-07-20 08:17:34 +1000993
Ben Skeggs0ad72862014-08-10 04:10:22 +1000994 cli->base.super = false;
995
Ben Skeggsebb945a2012-07-20 08:17:34 +1000996 fpriv->driver_priv = cli;
997
998 mutex_lock(&drm->client.mutex);
999 list_add(&cli->head, &drm->clients);
1000 mutex_unlock(&drm->client.mutex);
Dave Airlie5addcf02012-09-10 14:20:51 +10001001
Ben Skeggs20d8a882016-05-18 13:36:34 +10001002done:
1003 if (ret && cli) {
1004 nouveau_cli_fini(cli);
1005 kfree(cli);
1006 }
1007
Dave Airlie5addcf02012-09-10 14:20:51 +10001008 pm_runtime_mark_last_busy(dev->dev);
1009 pm_runtime_put_autosuspend(dev->dev);
Dave Airlie5addcf02012-09-10 14:20:51 +10001010 return ret;
Ben Skeggsebb945a2012-07-20 08:17:34 +10001011}
1012
Marcin Slusarz5b8a43a2012-08-19 23:00:00 +02001013static void
Daniel Vetterf0e73ff2017-05-08 10:26:30 +02001014nouveau_drm_postclose(struct drm_device *dev, struct drm_file *fpriv)
Ben Skeggsebb945a2012-07-20 08:17:34 +10001015{
1016 struct nouveau_cli *cli = nouveau_cli(fpriv);
1017 struct nouveau_drm *drm = nouveau_drm(dev);
1018
Dave Airlie5addcf02012-09-10 14:20:51 +10001019 pm_runtime_get_sync(dev->dev);
1020
Kamil Dudkaac8c7932015-07-15 17:18:15 +02001021 mutex_lock(&cli->mutex);
Ben Skeggsebb945a2012-07-20 08:17:34 +10001022 if (cli->abi16)
1023 nouveau_abi16_fini(cli->abi16);
Kamil Dudkaac8c7932015-07-15 17:18:15 +02001024 mutex_unlock(&cli->mutex);
Ben Skeggsebb945a2012-07-20 08:17:34 +10001025
1026 mutex_lock(&drm->client.mutex);
1027 list_del(&cli->head);
1028 mutex_unlock(&drm->client.mutex);
Dave Airlie5addcf02012-09-10 14:20:51 +10001029
Ben Skeggs20d8a882016-05-18 13:36:34 +10001030 nouveau_cli_fini(cli);
1031 kfree(cli);
Dave Airlie5addcf02012-09-10 14:20:51 +10001032 pm_runtime_mark_last_busy(dev->dev);
1033 pm_runtime_put_autosuspend(dev->dev);
Ben Skeggsebb945a2012-07-20 08:17:34 +10001034}
1035
Rob Clarkbaa70942013-08-02 13:27:49 -04001036static const struct drm_ioctl_desc
Ben Skeggs77145f12012-07-31 16:16:21 +10001037nouveau_ioctls[] = {
Daniel Vetterf8c47142015-09-08 13:56:30 +02001038 DRM_IOCTL_DEF_DRV(NOUVEAU_GETPARAM, nouveau_abi16_ioctl_getparam, DRM_AUTH|DRM_RENDER_ALLOW),
1039 DRM_IOCTL_DEF_DRV(NOUVEAU_SETPARAM, nouveau_abi16_ioctl_setparam, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
1040 DRM_IOCTL_DEF_DRV(NOUVEAU_CHANNEL_ALLOC, nouveau_abi16_ioctl_channel_alloc, DRM_AUTH|DRM_RENDER_ALLOW),
1041 DRM_IOCTL_DEF_DRV(NOUVEAU_CHANNEL_FREE, nouveau_abi16_ioctl_channel_free, DRM_AUTH|DRM_RENDER_ALLOW),
1042 DRM_IOCTL_DEF_DRV(NOUVEAU_GROBJ_ALLOC, nouveau_abi16_ioctl_grobj_alloc, DRM_AUTH|DRM_RENDER_ALLOW),
1043 DRM_IOCTL_DEF_DRV(NOUVEAU_NOTIFIEROBJ_ALLOC, nouveau_abi16_ioctl_notifierobj_alloc, DRM_AUTH|DRM_RENDER_ALLOW),
1044 DRM_IOCTL_DEF_DRV(NOUVEAU_GPUOBJ_FREE, nouveau_abi16_ioctl_gpuobj_free, DRM_AUTH|DRM_RENDER_ALLOW),
Ben Skeggseeaf06ac2018-07-05 12:57:12 +10001045 DRM_IOCTL_DEF_DRV(NOUVEAU_SVM_INIT, nouveau_svmm_init, DRM_AUTH|DRM_RENDER_ALLOW),
Jérôme Glissef180bf12018-08-07 16:13:16 -04001046 DRM_IOCTL_DEF_DRV(NOUVEAU_SVM_BIND, nouveau_svmm_bind, DRM_AUTH|DRM_RENDER_ALLOW),
Daniel Vetterf8c47142015-09-08 13:56:30 +02001047 DRM_IOCTL_DEF_DRV(NOUVEAU_GEM_NEW, nouveau_gem_ioctl_new, DRM_AUTH|DRM_RENDER_ALLOW),
1048 DRM_IOCTL_DEF_DRV(NOUVEAU_GEM_PUSHBUF, nouveau_gem_ioctl_pushbuf, DRM_AUTH|DRM_RENDER_ALLOW),
1049 DRM_IOCTL_DEF_DRV(NOUVEAU_GEM_CPU_PREP, nouveau_gem_ioctl_cpu_prep, DRM_AUTH|DRM_RENDER_ALLOW),
1050 DRM_IOCTL_DEF_DRV(NOUVEAU_GEM_CPU_FINI, nouveau_gem_ioctl_cpu_fini, DRM_AUTH|DRM_RENDER_ALLOW),
1051 DRM_IOCTL_DEF_DRV(NOUVEAU_GEM_INFO, nouveau_gem_ioctl_info, DRM_AUTH|DRM_RENDER_ALLOW),
Ben Skeggs77145f12012-07-31 16:16:21 +10001052};
1053
Ben Skeggs27111a22014-08-10 04:10:31 +10001054long
1055nouveau_drm_ioctl(struct file *file, unsigned int cmd, unsigned long arg)
Dave Airlie5addcf02012-09-10 14:20:51 +10001056{
Ben Skeggs27111a22014-08-10 04:10:31 +10001057 struct drm_file *filp = file->private_data;
1058 struct drm_device *dev = filp->minor->dev;
Dave Airlie5addcf02012-09-10 14:20:51 +10001059 long ret;
Dave Airlie5addcf02012-09-10 14:20:51 +10001060
1061 ret = pm_runtime_get_sync(dev->dev);
Alexandre Courbotb6c42852014-02-12 14:00:59 +09001062 if (ret < 0 && ret != -EACCES)
Dave Airlie5addcf02012-09-10 14:20:51 +10001063 return ret;
1064
Ben Skeggs27111a22014-08-10 04:10:31 +10001065 switch (_IOC_NR(cmd) - DRM_COMMAND_BASE) {
1066 case DRM_NOUVEAU_NVIF:
1067 ret = usif_ioctl(filp, (void __user *)arg, _IOC_SIZE(cmd));
1068 break;
1069 default:
1070 ret = drm_ioctl(file, cmd, arg);
1071 break;
1072 }
Dave Airlie5addcf02012-09-10 14:20:51 +10001073
1074 pm_runtime_mark_last_busy(dev->dev);
1075 pm_runtime_put_autosuspend(dev->dev);
1076 return ret;
1077}
Ben Skeggs27111a22014-08-10 04:10:31 +10001078
Ben Skeggs77145f12012-07-31 16:16:21 +10001079static const struct file_operations
1080nouveau_driver_fops = {
1081 .owner = THIS_MODULE,
1082 .open = drm_open,
1083 .release = drm_release,
Dave Airlie5addcf02012-09-10 14:20:51 +10001084 .unlocked_ioctl = nouveau_drm_ioctl,
Ben Skeggs77145f12012-07-31 16:16:21 +10001085 .mmap = nouveau_ttm_mmap,
1086 .poll = drm_poll,
Ben Skeggs77145f12012-07-31 16:16:21 +10001087 .read = drm_read,
1088#if defined(CONFIG_COMPAT)
1089 .compat_ioctl = nouveau_compat_ioctl,
1090#endif
1091 .llseek = noop_llseek,
1092};
1093
1094static struct drm_driver
David Herrmann915b4d12014-08-29 12:12:43 +02001095driver_stub = {
Ben Skeggs77145f12012-07-31 16:16:21 +10001096 .driver_features =
Dave Airlieb30a43a2019-04-18 16:45:15 +10001097 DRIVER_GEM | DRIVER_MODESET | DRIVER_PRIME | DRIVER_RENDER
1098#if defined(CONFIG_NOUVEAU_LEGACY_CTX_SUPPORT)
1099 | DRIVER_KMS_LEGACY_CONTEXT
1100#endif
1101 ,
Ben Skeggs77145f12012-07-31 16:16:21 +10001102
Ben Skeggs77145f12012-07-31 16:16:21 +10001103 .open = nouveau_drm_open,
Ben Skeggs77145f12012-07-31 16:16:21 +10001104 .postclose = nouveau_drm_postclose,
1105 .lastclose = nouveau_vga_lastclose,
1106
Marcin Slusarz33b903e2013-02-08 21:42:13 +01001107#if defined(CONFIG_DEBUG_FS)
Karol Herbst56c101a2015-07-31 00:35:42 +02001108 .debugfs_init = nouveau_drm_debugfs_init,
Marcin Slusarz33b903e2013-02-08 21:42:13 +01001109#endif
1110
Ben Skeggs51cb4b32013-10-03 07:02:29 +10001111 .enable_vblank = nouveau_display_vblank_enable,
1112 .disable_vblank = nouveau_display_vblank_disable,
Ben Skeggsd83ef852013-11-14 13:37:49 +10001113 .get_scanout_position = nouveau_display_scanoutpos,
Daniel Vetter1bf6ad62017-05-09 16:03:28 +02001114 .get_vblank_timestamp = drm_calc_vbltimestamp_from_scanoutpos,
Ben Skeggs77145f12012-07-31 16:16:21 +10001115
1116 .ioctls = nouveau_ioctls,
Rob Clarkbaa70942013-08-02 13:27:49 -04001117 .num_ioctls = ARRAY_SIZE(nouveau_ioctls),
Ben Skeggs77145f12012-07-31 16:16:21 +10001118 .fops = &nouveau_driver_fops,
1119
1120 .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
1121 .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
Aaron Plattnerab9ccb92013-01-15 20:47:43 +00001122 .gem_prime_export = drm_gem_prime_export,
1123 .gem_prime_import = drm_gem_prime_import,
1124 .gem_prime_pin = nouveau_gem_prime_pin,
Maarten Lankhorst3aac4502014-07-01 12:57:26 +02001125 .gem_prime_res_obj = nouveau_gem_prime_res_obj,
Maarten Lankhorst1af7c7d2013-06-27 13:38:19 +02001126 .gem_prime_unpin = nouveau_gem_prime_unpin,
Aaron Plattnerab9ccb92013-01-15 20:47:43 +00001127 .gem_prime_get_sg_table = nouveau_gem_prime_get_sg_table,
1128 .gem_prime_import_sg_table = nouveau_gem_prime_import_sg_table,
1129 .gem_prime_vmap = nouveau_gem_prime_vmap,
1130 .gem_prime_vunmap = nouveau_gem_prime_vunmap,
Ben Skeggs77145f12012-07-31 16:16:21 +10001131
Daniel Vettera51e6ac2016-05-30 19:53:00 +02001132 .gem_free_object_unlocked = nouveau_gem_object_del,
Ben Skeggs77145f12012-07-31 16:16:21 +10001133 .gem_open_object = nouveau_gem_object_open,
1134 .gem_close_object = nouveau_gem_object_close,
1135
1136 .dumb_create = nouveau_display_dumb_create,
1137 .dumb_map_offset = nouveau_display_dumb_map_offset,
Ben Skeggs77145f12012-07-31 16:16:21 +10001138
1139 .name = DRIVER_NAME,
1140 .desc = DRIVER_DESC,
1141#ifdef GIT_REVISION
1142 .date = GIT_REVISION,
1143#else
1144 .date = DRIVER_DATE,
1145#endif
1146 .major = DRIVER_MAJOR,
1147 .minor = DRIVER_MINOR,
1148 .patchlevel = DRIVER_PATCHLEVEL,
1149};
1150
Ben Skeggs94580292012-07-06 12:14:00 +10001151static struct pci_device_id
1152nouveau_drm_pci_table[] = {
1153 {
1154 PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID),
1155 .class = PCI_BASE_CLASS_DISPLAY << 16,
1156 .class_mask = 0xff << 16,
1157 },
1158 {
1159 PCI_DEVICE(PCI_VENDOR_ID_NVIDIA_SGS, PCI_ANY_ID),
1160 .class = PCI_BASE_CLASS_DISPLAY << 16,
1161 .class_mask = 0xff << 16,
1162 },
1163 {}
1164};
1165
Pierre Moreau703fa262014-08-18 22:43:24 +02001166static void nouveau_display_options(void)
1167{
1168 DRM_DEBUG_DRIVER("Loading Nouveau with parameters:\n");
1169
1170 DRM_DEBUG_DRIVER("... tv_disable : %d\n", nouveau_tv_disable);
1171 DRM_DEBUG_DRIVER("... ignorelid : %d\n", nouveau_ignorelid);
1172 DRM_DEBUG_DRIVER("... duallink : %d\n", nouveau_duallink);
1173 DRM_DEBUG_DRIVER("... nofbaccel : %d\n", nouveau_nofbaccel);
1174 DRM_DEBUG_DRIVER("... config : %s\n", nouveau_config);
1175 DRM_DEBUG_DRIVER("... debug : %s\n", nouveau_debug);
1176 DRM_DEBUG_DRIVER("... noaccel : %d\n", nouveau_noaccel);
1177 DRM_DEBUG_DRIVER("... modeset : %d\n", nouveau_modeset);
1178 DRM_DEBUG_DRIVER("... runpm : %d\n", nouveau_runtime_pm);
1179 DRM_DEBUG_DRIVER("... vram_pushbuf : %d\n", nouveau_vram_pushbuf);
Ben Skeggsf3a8b662016-11-04 11:44:21 +10001180 DRM_DEBUG_DRIVER("... hdmimhz : %d\n", nouveau_hdmimhz);
Pierre Moreau703fa262014-08-18 22:43:24 +02001181}
1182
Dave Airlie2d8b9cc2012-11-02 11:04:28 +10001183static const struct dev_pm_ops nouveau_pm_ops = {
1184 .suspend = nouveau_pmops_suspend,
1185 .resume = nouveau_pmops_resume,
1186 .freeze = nouveau_pmops_freeze,
1187 .thaw = nouveau_pmops_thaw,
1188 .poweroff = nouveau_pmops_freeze,
1189 .restore = nouveau_pmops_resume,
Dave Airlie5addcf02012-09-10 14:20:51 +10001190 .runtime_suspend = nouveau_pmops_runtime_suspend,
1191 .runtime_resume = nouveau_pmops_runtime_resume,
1192 .runtime_idle = nouveau_pmops_runtime_idle,
Dave Airlie2d8b9cc2012-11-02 11:04:28 +10001193};
1194
Ben Skeggs94580292012-07-06 12:14:00 +10001195static struct pci_driver
1196nouveau_drm_pci_driver = {
1197 .name = "nouveau",
1198 .id_table = nouveau_drm_pci_table,
1199 .probe = nouveau_drm_probe,
1200 .remove = nouveau_drm_remove,
Dave Airlie2d8b9cc2012-11-02 11:04:28 +10001201 .driver.pm = &nouveau_pm_ops,
Ben Skeggs94580292012-07-06 12:14:00 +10001202};
1203
Alexandre Courbot8ba9ff12014-06-26 14:33:32 +09001204struct drm_device *
Alexandre Courbote396ecd2015-09-04 19:59:31 +09001205nouveau_platform_device_create(const struct nvkm_device_tegra_func *func,
1206 struct platform_device *pdev,
Ben Skeggs47b25052015-08-20 14:54:15 +10001207 struct nvkm_device **pdevice)
Alexandre Courbot420b9462014-02-17 15:17:26 +09001208{
Alexandre Courbot8ba9ff12014-06-26 14:33:32 +09001209 struct drm_device *drm;
1210 int err;
Alexandre Courbot420b9462014-02-17 15:17:26 +09001211
Alexandre Courbote396ecd2015-09-04 19:59:31 +09001212 err = nvkm_device_tegra_new(func, pdev, nouveau_config, nouveau_debug,
Ben Skeggs7974dd12015-08-20 14:54:17 +10001213 true, true, ~0ULL, pdevice);
Alexandre Courbot8ba9ff12014-06-26 14:33:32 +09001214 if (err)
Ben Skeggse781dc82015-08-20 14:54:15 +10001215 goto err_free;
Alexandre Courbot420b9462014-02-17 15:17:26 +09001216
David Herrmann915b4d12014-08-29 12:12:43 +02001217 drm = drm_dev_alloc(&driver_platform, &pdev->dev);
Tom Gundersen0f288602016-09-21 16:59:19 +02001218 if (IS_ERR(drm)) {
1219 err = PTR_ERR(drm);
Alexandre Courbot8ba9ff12014-06-26 14:33:32 +09001220 goto err_free;
Alexandre Courbot420b9462014-02-17 15:17:26 +09001221 }
1222
Thierry Reding4ac0a802018-11-23 13:11:51 +01001223 err = nouveau_drm_device_init(drm);
1224 if (err)
1225 goto err_put;
1226
Alexandre Courbot8ba9ff12014-06-26 14:33:32 +09001227 platform_set_drvdata(pdev, drm);
1228
1229 return drm;
1230
Thierry Reding4ac0a802018-11-23 13:11:51 +01001231err_put:
1232 drm_dev_put(drm);
Alexandre Courbot8ba9ff12014-06-26 14:33:32 +09001233err_free:
Ben Skeggse781dc82015-08-20 14:54:15 +10001234 nvkm_device_del(pdevice);
Alexandre Courbot8ba9ff12014-06-26 14:33:32 +09001235
1236 return ERR_PTR(err);
Alexandre Courbot420b9462014-02-17 15:17:26 +09001237}
1238
Ben Skeggs94580292012-07-06 12:14:00 +10001239static int __init
1240nouveau_drm_init(void)
1241{
David Herrmann915b4d12014-08-29 12:12:43 +02001242 driver_pci = driver_stub;
David Herrmann915b4d12014-08-29 12:12:43 +02001243 driver_platform = driver_stub;
David Herrmann915b4d12014-08-29 12:12:43 +02001244
Pierre Moreau703fa262014-08-18 22:43:24 +02001245 nouveau_display_options();
1246
Ben Skeggs77145f12012-07-31 16:16:21 +10001247 if (nouveau_modeset == -1) {
Ben Skeggs77145f12012-07-31 16:16:21 +10001248 if (vgacon_text_force())
1249 nouveau_modeset = 0;
Ben Skeggs77145f12012-07-31 16:16:21 +10001250 }
1251
1252 if (!nouveau_modeset)
1253 return 0;
1254
Alexandre Courbot055a65d2015-01-15 15:29:56 +09001255#ifdef CONFIG_NOUVEAU_PLATFORM_DRIVER
1256 platform_driver_register(&nouveau_platform_driver);
1257#endif
1258
Ben Skeggs77145f12012-07-31 16:16:21 +10001259 nouveau_register_dsm_handler();
Pierre Moreaudb1a0ae22016-12-08 00:57:08 +01001260 nouveau_backlight_ctor();
Daniel Vetter10631d72017-05-24 16:51:40 +02001261
1262#ifdef CONFIG_PCI
1263 return pci_register_driver(&nouveau_drm_pci_driver);
1264#else
1265 return 0;
1266#endif
Ben Skeggs94580292012-07-06 12:14:00 +10001267}
1268
1269static void __exit
1270nouveau_drm_exit(void)
1271{
Ben Skeggs77145f12012-07-31 16:16:21 +10001272 if (!nouveau_modeset)
1273 return;
1274
Daniel Vetter10631d72017-05-24 16:51:40 +02001275#ifdef CONFIG_PCI
1276 pci_unregister_driver(&nouveau_drm_pci_driver);
1277#endif
Pierre Moreaudb1a0ae22016-12-08 00:57:08 +01001278 nouveau_backlight_dtor();
Ben Skeggs77145f12012-07-31 16:16:21 +10001279 nouveau_unregister_dsm_handler();
Alexandre Courbot055a65d2015-01-15 15:29:56 +09001280
1281#ifdef CONFIG_NOUVEAU_PLATFORM_DRIVER
1282 platform_driver_unregister(&nouveau_platform_driver);
1283#endif
Ben Skeggs94580292012-07-06 12:14:00 +10001284}
1285
1286module_init(nouveau_drm_init);
1287module_exit(nouveau_drm_exit);
1288
1289MODULE_DEVICE_TABLE(pci, nouveau_drm_pci_table);
Ben Skeggs77145f12012-07-31 16:16:21 +10001290MODULE_AUTHOR(DRIVER_AUTHOR);
1291MODULE_DESCRIPTION(DRIVER_DESC);
Ben Skeggs94580292012-07-06 12:14:00 +10001292MODULE_LICENSE("GPL and additional rights");