blob: 4bb0f7cad4189858ec477264a5e1880e1210855d [file] [log] [blame]
Andre Przywarae116a372014-11-14 15:54:09 +00001/*
2 * Contains CPU specific errata definitions
3 *
4 * Copyright (C) 2014 ARM Ltd.
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
15 * You should have received a copy of the GNU General Public License
16 * along with this program. If not, see <http://www.gnu.org/licenses/>.
17 */
18
Arnd Bergmann94a5d872018-06-05 13:50:07 +020019#include <linux/arm-smccc.h>
20#include <linux/psci.h>
Andre Przywarae116a372014-11-14 15:54:09 +000021#include <linux/types.h>
22#include <asm/cpu.h>
23#include <asm/cputype.h>
24#include <asm/cpufeature.h>
25
Andre Przywara301bcfa2014-11-14 15:54:10 +000026static bool __maybe_unused
Suzuki K Poulose92406f02016-04-22 12:25:31 +010027is_affected_midr_range(const struct arm64_cpu_capabilities *entry, int scope)
Andre Przywara301bcfa2014-11-14 15:54:10 +000028{
Ard Biesheuvele8002e02018-03-06 17:15:34 +000029 const struct arm64_midr_revidr *fix;
30 u32 midr = read_cpuid_id(), revidr;
31
Suzuki K Poulose92406f02016-04-22 12:25:31 +010032 WARN_ON(scope != SCOPE_LOCAL_CPU || preemptible());
Suzuki K Poulose1df31052018-03-26 15:12:44 +010033 if (!is_midr_in_range(midr, &entry->midr_range))
Ard Biesheuvele8002e02018-03-06 17:15:34 +000034 return false;
35
36 midr &= MIDR_REVISION_MASK | MIDR_VARIANT_MASK;
37 revidr = read_cpuid(REVIDR_EL1);
38 for (fix = entry->fixed_revs; fix && fix->revidr_mask; fix++)
39 if (midr == fix->midr_rv && (revidr & fix->revidr_mask))
40 return false;
41
42 return true;
Andre Przywara301bcfa2014-11-14 15:54:10 +000043}
44
Stephen Boydbb487112017-12-13 14:19:37 -080045static bool __maybe_unused
Suzuki K Poulosebe5b2992018-03-26 15:12:45 +010046is_affected_midr_range_list(const struct arm64_cpu_capabilities *entry,
47 int scope)
48{
49 WARN_ON(scope != SCOPE_LOCAL_CPU || preemptible());
50 return is_midr_in_range_list(read_cpuid_id(), entry->midr_range_list);
Andre Przywara301bcfa2014-11-14 15:54:10 +000051}
52
Stephen Boydbb487112017-12-13 14:19:37 -080053static bool __maybe_unused
54is_kryo_midr(const struct arm64_cpu_capabilities *entry, int scope)
55{
56 u32 model;
57
58 WARN_ON(scope != SCOPE_LOCAL_CPU || preemptible());
59
60 model = read_cpuid_id();
61 model &= MIDR_IMPLEMENTOR_MASK | (0xf00 << MIDR_PARTNUM_SHIFT) |
62 MIDR_ARCHITECTURE_MASK;
63
Suzuki K Poulose1df31052018-03-26 15:12:44 +010064 return model == entry->midr_range.model;
Stephen Boydbb487112017-12-13 14:19:37 -080065}
66
Suzuki K Poulose116c81f2016-09-09 14:07:16 +010067static bool
Suzuki K Poulose314d53d2018-07-04 23:07:46 +010068has_mismatched_cache_type(const struct arm64_cpu_capabilities *entry,
69 int scope)
Suzuki K Poulose116c81f2016-09-09 14:07:16 +010070{
Suzuki K Poulose1602df02018-10-09 14:47:06 +010071 u64 mask = arm64_ftr_reg_ctrel0.strict_mask;
72 u64 sys = arm64_ftr_reg_ctrel0.sys_val & mask;
73 u64 ctr_raw, ctr_real;
Suzuki K Poulose314d53d2018-07-04 23:07:46 +010074
Suzuki K Poulose116c81f2016-09-09 14:07:16 +010075 WARN_ON(scope != SCOPE_LOCAL_CPU || preemptible());
Suzuki K Poulose1602df02018-10-09 14:47:06 +010076
77 /*
78 * We want to make sure that all the CPUs in the system expose
79 * a consistent CTR_EL0 to make sure that applications behaves
80 * correctly with migration.
81 *
82 * If a CPU has CTR_EL0.IDC but does not advertise it via CTR_EL0 :
83 *
84 * 1) It is safe if the system doesn't support IDC, as CPU anyway
85 * reports IDC = 0, consistent with the rest.
86 *
87 * 2) If the system has IDC, it is still safe as we trap CTR_EL0
88 * access on this CPU via the ARM64_HAS_CACHE_IDC capability.
89 *
90 * So, we need to make sure either the raw CTR_EL0 or the effective
91 * CTR_EL0 matches the system's copy to allow a secondary CPU to boot.
92 */
93 ctr_raw = read_cpuid_cachetype() & mask;
94 ctr_real = read_cpuid_effective_cachetype() & mask;
95
96 return (ctr_real != sys) && (ctr_raw != sys);
Suzuki K Poulose116c81f2016-09-09 14:07:16 +010097}
98
Dave Martinc0cda3b2018-03-26 15:12:28 +010099static void
100cpu_enable_trap_ctr_access(const struct arm64_cpu_capabilities *__unused)
Suzuki K Poulose116c81f2016-09-09 14:07:16 +0100101{
Suzuki K Poulose4afe8e72018-10-09 14:47:07 +0100102 u64 mask = arm64_ftr_reg_ctrel0.strict_mask;
103
104 /* Trap CTR_EL0 access on this CPU, only if it has a mismatch */
105 if ((read_cpuid_cachetype() & mask) !=
106 (arm64_ftr_reg_ctrel0.sys_val & mask))
107 sysreg_clear_set(sctlr_el1, SCTLR_EL1_UCT, 0);
Suzuki K Poulose116c81f2016-09-09 14:07:16 +0100108}
109
Marc Zyngier4205a892018-03-13 12:40:39 +0000110atomic_t arm64_el2_vector_last_slot = ATOMIC_INIT(-1);
111
Will Deacon0f15adb2018-01-03 11:17:58 +0000112#include <asm/mmu_context.h>
113#include <asm/cacheflush.h>
114
115DEFINE_PER_CPU_READ_MOSTLY(struct bp_hardening_data, bp_hardening_data);
116
Marc Zyngiere8b22d0f2018-04-10 11:36:45 +0100117#ifdef CONFIG_KVM_INDIRECT_VECTORS
Marc Zyngierb0922012018-02-06 17:56:20 +0000118extern char __smccc_workaround_1_smc_start[];
119extern char __smccc_workaround_1_smc_end[];
Will Deaconaa6acde2018-01-03 12:46:21 +0000120
Will Deacon0f15adb2018-01-03 11:17:58 +0000121static void __copy_hyp_vect_bpi(int slot, const char *hyp_vecs_start,
122 const char *hyp_vecs_end)
123{
124 void *dst = lm_alias(__bp_harden_hyp_vecs_start + slot * SZ_2K);
125 int i;
126
127 for (i = 0; i < SZ_2K; i += 0x80)
128 memcpy(dst + i, hyp_vecs_start, hyp_vecs_end - hyp_vecs_start);
129
Will Deacon3b8c9f12018-06-11 14:22:09 +0100130 __flush_icache_range((uintptr_t)dst, (uintptr_t)dst + SZ_2K);
Will Deacon0f15adb2018-01-03 11:17:58 +0000131}
132
Marc Zyngier73f38162019-04-15 16:21:23 -0500133static void install_bp_hardening_cb(bp_hardening_cb_t fn,
134 const char *hyp_vecs_start,
135 const char *hyp_vecs_end)
Will Deacon0f15adb2018-01-03 11:17:58 +0000136{
James Morsed8797b12018-11-27 15:35:21 +0000137 static DEFINE_RAW_SPINLOCK(bp_lock);
Will Deacon0f15adb2018-01-03 11:17:58 +0000138 int cpu, slot = -1;
139
James Morse4debef52018-09-21 21:49:19 +0100140 /*
141 * enable_smccc_arch_workaround_1() passes NULL for the hyp_vecs
142 * start/end if we're a guest. Skip the hyp-vectors work.
143 */
144 if (!hyp_vecs_start) {
145 __this_cpu_write(bp_hardening_data.fn, fn);
146 return;
147 }
148
James Morsed8797b12018-11-27 15:35:21 +0000149 raw_spin_lock(&bp_lock);
Will Deacon0f15adb2018-01-03 11:17:58 +0000150 for_each_possible_cpu(cpu) {
151 if (per_cpu(bp_hardening_data.fn, cpu) == fn) {
152 slot = per_cpu(bp_hardening_data.hyp_vectors_slot, cpu);
153 break;
154 }
155 }
156
157 if (slot == -1) {
Marc Zyngier4205a892018-03-13 12:40:39 +0000158 slot = atomic_inc_return(&arm64_el2_vector_last_slot);
159 BUG_ON(slot >= BP_HARDEN_EL2_SLOTS);
Will Deacon0f15adb2018-01-03 11:17:58 +0000160 __copy_hyp_vect_bpi(slot, hyp_vecs_start, hyp_vecs_end);
161 }
162
163 __this_cpu_write(bp_hardening_data.hyp_vectors_slot, slot);
164 __this_cpu_write(bp_hardening_data.fn, fn);
James Morsed8797b12018-11-27 15:35:21 +0000165 raw_spin_unlock(&bp_lock);
Will Deacon0f15adb2018-01-03 11:17:58 +0000166}
167#else
Marc Zyngierb0922012018-02-06 17:56:20 +0000168#define __smccc_workaround_1_smc_start NULL
169#define __smccc_workaround_1_smc_end NULL
Will Deaconaa6acde2018-01-03 12:46:21 +0000170
Marc Zyngier73f38162019-04-15 16:21:23 -0500171static void install_bp_hardening_cb(bp_hardening_cb_t fn,
Will Deacon0f15adb2018-01-03 11:17:58 +0000172 const char *hyp_vecs_start,
173 const char *hyp_vecs_end)
174{
175 __this_cpu_write(bp_hardening_data.fn, fn);
176}
Marc Zyngiere8b22d0f2018-04-10 11:36:45 +0100177#endif /* CONFIG_KVM_INDIRECT_VECTORS */
Will Deacon0f15adb2018-01-03 11:17:58 +0000178
Marc Zyngierb0922012018-02-06 17:56:20 +0000179#include <uapi/linux/psci.h>
180#include <linux/arm-smccc.h>
Will Deaconaa6acde2018-01-03 12:46:21 +0000181#include <linux/psci.h>
182
Marc Zyngierb0922012018-02-06 17:56:20 +0000183static void call_smc_arch_workaround_1(void)
184{
185 arm_smccc_1_1_smc(ARM_SMCCC_ARCH_WORKAROUND_1, NULL);
186}
187
188static void call_hvc_arch_workaround_1(void)
189{
190 arm_smccc_1_1_hvc(ARM_SMCCC_ARCH_WORKAROUND_1, NULL);
191}
192
Shanker Donthineni4bc352f2018-04-10 11:36:42 +0100193static void qcom_link_stack_sanitization(void)
194{
195 u64 tmp;
196
197 asm volatile("mov %0, x30 \n"
198 ".rept 16 \n"
199 "bl . + 4 \n"
200 ".endr \n"
201 "mov x30, %0 \n"
202 : "=&r" (tmp));
203}
204
Jeremy Lintone5ce5e72019-04-15 16:21:20 -0500205static bool __nospectre_v2;
206static int __init parse_nospectre_v2(char *str)
207{
208 __nospectre_v2 = true;
209 return 0;
210}
211early_param("nospectre_v2", parse_nospectre_v2);
212
Marc Zyngier73f38162019-04-15 16:21:23 -0500213/*
214 * -1: No workaround
215 * 0: No workaround required
216 * 1: Workaround installed
217 */
218static int detect_harden_bp_fw(void)
Marc Zyngierb0922012018-02-06 17:56:20 +0000219{
220 bp_hardening_cb_t cb;
221 void *smccc_start, *smccc_end;
222 struct arm_smccc_res res;
Shanker Donthineni4bc352f2018-04-10 11:36:42 +0100223 u32 midr = read_cpuid_id();
Marc Zyngierb0922012018-02-06 17:56:20 +0000224
Marc Zyngierb0922012018-02-06 17:56:20 +0000225 if (psci_ops.smccc_version == SMCCC_VERSION_1_0)
Marc Zyngier73f38162019-04-15 16:21:23 -0500226 return -1;
Marc Zyngierb0922012018-02-06 17:56:20 +0000227
228 switch (psci_ops.conduit) {
229 case PSCI_CONDUIT_HVC:
230 arm_smccc_1_1_hvc(ARM_SMCCC_ARCH_FEATURES_FUNC_ID,
231 ARM_SMCCC_ARCH_WORKAROUND_1, &res);
Marc Zyngier517953c2019-04-15 16:21:24 -0500232 switch ((int)res.a0) {
233 case 1:
234 /* Firmware says we're just fine */
235 return 0;
236 case 0:
237 cb = call_hvc_arch_workaround_1;
238 /* This is a guest, no need to patch KVM vectors */
239 smccc_start = NULL;
240 smccc_end = NULL;
241 break;
242 default:
Marc Zyngier73f38162019-04-15 16:21:23 -0500243 return -1;
Marc Zyngier517953c2019-04-15 16:21:24 -0500244 }
Marc Zyngierb0922012018-02-06 17:56:20 +0000245 break;
246
247 case PSCI_CONDUIT_SMC:
248 arm_smccc_1_1_smc(ARM_SMCCC_ARCH_FEATURES_FUNC_ID,
249 ARM_SMCCC_ARCH_WORKAROUND_1, &res);
Marc Zyngier517953c2019-04-15 16:21:24 -0500250 switch ((int)res.a0) {
251 case 1:
252 /* Firmware says we're just fine */
253 return 0;
254 case 0:
255 cb = call_smc_arch_workaround_1;
256 smccc_start = __smccc_workaround_1_smc_start;
257 smccc_end = __smccc_workaround_1_smc_end;
258 break;
259 default:
Marc Zyngier73f38162019-04-15 16:21:23 -0500260 return -1;
Marc Zyngier517953c2019-04-15 16:21:24 -0500261 }
Marc Zyngierb0922012018-02-06 17:56:20 +0000262 break;
263
264 default:
Marc Zyngier73f38162019-04-15 16:21:23 -0500265 return -1;
Marc Zyngierb0922012018-02-06 17:56:20 +0000266 }
267
Shanker Donthineni4bc352f2018-04-10 11:36:42 +0100268 if (((midr & MIDR_CPU_MODEL_MASK) == MIDR_QCOM_FALKOR) ||
269 ((midr & MIDR_CPU_MODEL_MASK) == MIDR_QCOM_FALKOR_V1))
270 cb = qcom_link_stack_sanitization;
271
Jeremy Linton8c1e3d22019-04-15 16:21:25 -0500272 if (IS_ENABLED(CONFIG_HARDEN_BRANCH_PREDICTOR))
273 install_bp_hardening_cb(cb, smccc_start, smccc_end);
Marc Zyngierb0922012018-02-06 17:56:20 +0000274
Marc Zyngier73f38162019-04-15 16:21:23 -0500275 return 1;
Will Deaconaa6acde2018-01-03 12:46:21 +0000276}
Will Deacon0f15adb2018-01-03 11:17:58 +0000277
Marc Zyngier5cf9ce62018-05-29 13:11:07 +0100278DEFINE_PER_CPU_READ_MOSTLY(u64, arm64_ssbd_callback_required);
279
Marc Zyngiera43ae4d2018-05-29 13:11:09 +0100280int ssbd_state __read_mostly = ARM64_SSBD_KERNEL;
Jeremy Linton526e0652019-04-15 16:21:28 -0500281static bool __ssb_safe = true;
Marc Zyngiera43ae4d2018-05-29 13:11:09 +0100282
283static const struct ssbd_options {
284 const char *str;
285 int state;
286} ssbd_options[] = {
287 { "force-on", ARM64_SSBD_FORCE_ENABLE, },
288 { "force-off", ARM64_SSBD_FORCE_DISABLE, },
289 { "kernel", ARM64_SSBD_KERNEL, },
290};
291
292static int __init ssbd_cfg(char *buf)
293{
294 int i;
295
296 if (!buf || !buf[0])
297 return -EINVAL;
298
299 for (i = 0; i < ARRAY_SIZE(ssbd_options); i++) {
300 int len = strlen(ssbd_options[i].str);
301
302 if (strncmp(buf, ssbd_options[i].str, len))
303 continue;
304
305 ssbd_state = ssbd_options[i].state;
306 return 0;
307 }
308
309 return -EINVAL;
310}
311early_param("ssbd", ssbd_cfg);
312
Marc Zyngier8e290622018-05-29 13:11:06 +0100313void __init arm64_update_smccc_conduit(struct alt_instr *alt,
314 __le32 *origptr, __le32 *updptr,
315 int nr_inst)
316{
317 u32 insn;
318
319 BUG_ON(nr_inst != 1);
320
321 switch (psci_ops.conduit) {
322 case PSCI_CONDUIT_HVC:
323 insn = aarch64_insn_get_hvc_value();
324 break;
325 case PSCI_CONDUIT_SMC:
326 insn = aarch64_insn_get_smc_value();
327 break;
328 default:
329 return;
330 }
331
332 *updptr = cpu_to_le32(insn);
333}
Marc Zyngiera725e3d2018-05-29 13:11:08 +0100334
Marc Zyngier986372c2018-05-29 13:11:11 +0100335void __init arm64_enable_wa2_handling(struct alt_instr *alt,
336 __le32 *origptr, __le32 *updptr,
337 int nr_inst)
338{
339 BUG_ON(nr_inst != 1);
340 /*
341 * Only allow mitigation on EL1 entry/exit and guest
342 * ARCH_WORKAROUND_2 handling if the SSBD state allows it to
343 * be flipped.
344 */
345 if (arm64_get_ssbd_state() == ARM64_SSBD_KERNEL)
346 *updptr = cpu_to_le32(aarch64_insn_gen_nop());
347}
348
Marc Zyngier647d0512018-05-29 13:11:12 +0100349void arm64_set_ssbd_mitigation(bool state)
Marc Zyngiera725e3d2018-05-29 13:11:08 +0100350{
Jeremy Lintond42281b2019-04-15 16:21:27 -0500351 if (!IS_ENABLED(CONFIG_ARM64_SSBD)) {
352 pr_info_once("SSBD disabled by kernel configuration\n");
353 return;
354 }
355
Will Deacon8f04e8e2018-08-07 13:47:06 +0100356 if (this_cpu_has_cap(ARM64_SSBS)) {
357 if (state)
358 asm volatile(SET_PSTATE_SSBS(0));
359 else
360 asm volatile(SET_PSTATE_SSBS(1));
361 return;
362 }
363
Marc Zyngiera725e3d2018-05-29 13:11:08 +0100364 switch (psci_ops.conduit) {
365 case PSCI_CONDUIT_HVC:
366 arm_smccc_1_1_hvc(ARM_SMCCC_ARCH_WORKAROUND_2, state, NULL);
367 break;
368
369 case PSCI_CONDUIT_SMC:
370 arm_smccc_1_1_smc(ARM_SMCCC_ARCH_WORKAROUND_2, state, NULL);
371 break;
372
373 default:
374 WARN_ON_ONCE(1);
375 break;
376 }
377}
378
379static bool has_ssbd_mitigation(const struct arm64_cpu_capabilities *entry,
380 int scope)
381{
382 struct arm_smccc_res res;
Marc Zyngiera43ae4d2018-05-29 13:11:09 +0100383 bool required = true;
384 s32 val;
Jeremy Linton526e0652019-04-15 16:21:28 -0500385 bool this_cpu_safe = false;
Marc Zyngiera725e3d2018-05-29 13:11:08 +0100386
387 WARN_ON(scope != SCOPE_LOCAL_CPU || preemptible());
388
Will Deacon8f04e8e2018-08-07 13:47:06 +0100389 if (this_cpu_has_cap(ARM64_SSBS)) {
390 required = false;
391 goto out_printmsg;
392 }
393
Jeremy Linton526e0652019-04-15 16:21:28 -0500394 /* delay setting __ssb_safe until we get a firmware response */
395 if (is_midr_in_range_list(read_cpuid_id(), entry->midr_range_list))
396 this_cpu_safe = true;
397
Marc Zyngiera43ae4d2018-05-29 13:11:09 +0100398 if (psci_ops.smccc_version == SMCCC_VERSION_1_0) {
399 ssbd_state = ARM64_SSBD_UNKNOWN;
Jeremy Linton526e0652019-04-15 16:21:28 -0500400 if (!this_cpu_safe)
401 __ssb_safe = false;
Marc Zyngiera725e3d2018-05-29 13:11:08 +0100402 return false;
Marc Zyngiera43ae4d2018-05-29 13:11:09 +0100403 }
Marc Zyngiera725e3d2018-05-29 13:11:08 +0100404
Marc Zyngiera725e3d2018-05-29 13:11:08 +0100405 switch (psci_ops.conduit) {
406 case PSCI_CONDUIT_HVC:
407 arm_smccc_1_1_hvc(ARM_SMCCC_ARCH_FEATURES_FUNC_ID,
408 ARM_SMCCC_ARCH_WORKAROUND_2, &res);
Marc Zyngiera725e3d2018-05-29 13:11:08 +0100409 break;
410
411 case PSCI_CONDUIT_SMC:
412 arm_smccc_1_1_smc(ARM_SMCCC_ARCH_FEATURES_FUNC_ID,
413 ARM_SMCCC_ARCH_WORKAROUND_2, &res);
Marc Zyngiera725e3d2018-05-29 13:11:08 +0100414 break;
415
416 default:
Marc Zyngiera43ae4d2018-05-29 13:11:09 +0100417 ssbd_state = ARM64_SSBD_UNKNOWN;
Jeremy Linton526e0652019-04-15 16:21:28 -0500418 if (!this_cpu_safe)
419 __ssb_safe = false;
Marc Zyngiera43ae4d2018-05-29 13:11:09 +0100420 return false;
Marc Zyngiera725e3d2018-05-29 13:11:08 +0100421 }
422
Marc Zyngiera43ae4d2018-05-29 13:11:09 +0100423 val = (s32)res.a0;
424
425 switch (val) {
426 case SMCCC_RET_NOT_SUPPORTED:
427 ssbd_state = ARM64_SSBD_UNKNOWN;
Jeremy Linton526e0652019-04-15 16:21:28 -0500428 if (!this_cpu_safe)
429 __ssb_safe = false;
Marc Zyngiera43ae4d2018-05-29 13:11:09 +0100430 return false;
431
Jeremy Linton526e0652019-04-15 16:21:28 -0500432 /* machines with mixed mitigation requirements must not return this */
Marc Zyngiera43ae4d2018-05-29 13:11:09 +0100433 case SMCCC_RET_NOT_REQUIRED:
434 pr_info_once("%s mitigation not required\n", entry->desc);
435 ssbd_state = ARM64_SSBD_MITIGATED;
436 return false;
437
438 case SMCCC_RET_SUCCESS:
Jeremy Linton526e0652019-04-15 16:21:28 -0500439 __ssb_safe = false;
Marc Zyngiera43ae4d2018-05-29 13:11:09 +0100440 required = true;
441 break;
442
443 case 1: /* Mitigation not required on this CPU */
444 required = false;
445 break;
446
447 default:
448 WARN_ON(1);
Jeremy Linton526e0652019-04-15 16:21:28 -0500449 if (!this_cpu_safe)
450 __ssb_safe = false;
Marc Zyngiera43ae4d2018-05-29 13:11:09 +0100451 return false;
452 }
453
454 switch (ssbd_state) {
455 case ARM64_SSBD_FORCE_DISABLE:
Marc Zyngiera43ae4d2018-05-29 13:11:09 +0100456 arm64_set_ssbd_mitigation(false);
457 required = false;
458 break;
459
460 case ARM64_SSBD_KERNEL:
461 if (required) {
462 __this_cpu_write(arm64_ssbd_callback_required, 1);
463 arm64_set_ssbd_mitigation(true);
464 }
465 break;
466
467 case ARM64_SSBD_FORCE_ENABLE:
Marc Zyngiera725e3d2018-05-29 13:11:08 +0100468 arm64_set_ssbd_mitigation(true);
Marc Zyngiera43ae4d2018-05-29 13:11:09 +0100469 required = true;
470 break;
471
472 default:
473 WARN_ON(1);
474 break;
Marc Zyngiera725e3d2018-05-29 13:11:08 +0100475 }
476
Will Deacon8f04e8e2018-08-07 13:47:06 +0100477out_printmsg:
478 switch (ssbd_state) {
479 case ARM64_SSBD_FORCE_DISABLE:
480 pr_info_once("%s disabled from command-line\n", entry->desc);
481 break;
482
483 case ARM64_SSBD_FORCE_ENABLE:
484 pr_info_once("%s forced from command-line\n", entry->desc);
485 break;
486 }
487
Marc Zyngiera43ae4d2018-05-29 13:11:09 +0100488 return required;
Marc Zyngiera725e3d2018-05-29 13:11:08 +0100489}
Marc Zyngier8e290622018-05-29 13:11:06 +0100490
Jeremy Linton526e0652019-04-15 16:21:28 -0500491/* known invulnerable cores */
492static const struct midr_range arm64_ssb_cpus[] = {
493 MIDR_ALL_VERSIONS(MIDR_CORTEX_A35),
494 MIDR_ALL_VERSIONS(MIDR_CORTEX_A53),
495 MIDR_ALL_VERSIONS(MIDR_CORTEX_A55),
496 {},
497};
498
Will Deaconb8925ee2018-08-07 13:53:41 +0100499static void __maybe_unused
500cpu_enable_cache_maint_trap(const struct arm64_cpu_capabilities *__unused)
501{
502 sysreg_clear_set(sctlr_el1, SCTLR_EL1_UCI, 0);
503}
504
Suzuki K Poulose5e7951c2018-03-26 15:12:43 +0100505#define CAP_MIDR_RANGE(model, v_min, r_min, v_max, r_max) \
506 .matches = is_affected_midr_range, \
Suzuki K Poulose1df31052018-03-26 15:12:44 +0100507 .midr_range = MIDR_RANGE(model, v_min, r_min, v_max, r_max)
Andre Przywara301bcfa2014-11-14 15:54:10 +0000508
Suzuki K Poulose5e7951c2018-03-26 15:12:43 +0100509#define CAP_MIDR_ALL_VERSIONS(model) \
510 .matches = is_affected_midr_range, \
Suzuki K Poulose1df31052018-03-26 15:12:44 +0100511 .midr_range = MIDR_ALL_VERSIONS(model)
Marc Zyngier06f14942017-02-01 14:38:46 +0000512
Ard Biesheuvele8002e02018-03-06 17:15:34 +0000513#define MIDR_FIXED(rev, revidr_mask) \
514 .fixed_revs = (struct arm64_midr_revidr[]){{ (rev), (revidr_mask) }, {}}
515
Suzuki K Poulose5e7951c2018-03-26 15:12:43 +0100516#define ERRATA_MIDR_RANGE(model, v_min, r_min, v_max, r_max) \
517 .type = ARM64_CPUCAP_LOCAL_CPU_ERRATUM, \
518 CAP_MIDR_RANGE(model, v_min, r_min, v_max, r_max)
519
Suzuki K Poulosebe5b2992018-03-26 15:12:45 +0100520#define CAP_MIDR_RANGE_LIST(list) \
521 .matches = is_affected_midr_range_list, \
522 .midr_range_list = list
523
Suzuki K Poulose5e7951c2018-03-26 15:12:43 +0100524/* Errata affecting a range of revisions of given model variant */
525#define ERRATA_MIDR_REV_RANGE(m, var, r_min, r_max) \
526 ERRATA_MIDR_RANGE(m, var, r_min, var, r_max)
527
528/* Errata affecting a single variant/revision of a model */
529#define ERRATA_MIDR_REV(model, var, rev) \
530 ERRATA_MIDR_RANGE(model, var, rev, var, rev)
531
532/* Errata affecting all variants/revisions of a given a model */
533#define ERRATA_MIDR_ALL_VERSIONS(model) \
534 .type = ARM64_CPUCAP_LOCAL_CPU_ERRATUM, \
535 CAP_MIDR_ALL_VERSIONS(model)
536
Suzuki K Poulosebe5b2992018-03-26 15:12:45 +0100537/* Errata affecting a list of midr ranges, with same work around */
538#define ERRATA_MIDR_RANGE_LIST(midr_list) \
539 .type = ARM64_CPUCAP_LOCAL_CPU_ERRATUM, \
540 CAP_MIDR_RANGE_LIST(midr_list)
541
Jeremy Lintond2532e22019-04-15 16:21:26 -0500542/* Track overall mitigation state. We are only mitigated if all cores are ok */
543static bool __hardenbp_enab = true;
544static bool __spectrev2_safe = true;
545
Suzuki K Poulosebe5b2992018-03-26 15:12:45 +0100546/*
Marc Zyngier73f38162019-04-15 16:21:23 -0500547 * List of CPUs that do not need any Spectre-v2 mitigation at all.
Suzuki K Poulosebe5b2992018-03-26 15:12:45 +0100548 */
Marc Zyngier73f38162019-04-15 16:21:23 -0500549static const struct midr_range spectre_v2_safe_list[] = {
550 MIDR_ALL_VERSIONS(MIDR_CORTEX_A35),
551 MIDR_ALL_VERSIONS(MIDR_CORTEX_A53),
552 MIDR_ALL_VERSIONS(MIDR_CORTEX_A55),
553 { /* sentinel */ }
Suzuki K Poulosebe5b2992018-03-26 15:12:45 +0100554};
555
Jeremy Lintond2532e22019-04-15 16:21:26 -0500556/*
557 * Track overall bp hardening for all heterogeneous cores in the machine.
558 * We are only considered "safe" if all booted cores are known safe.
559 */
Marc Zyngier73f38162019-04-15 16:21:23 -0500560static bool __maybe_unused
561check_branch_predictor(const struct arm64_cpu_capabilities *entry, int scope)
562{
563 int need_wa;
564
565 WARN_ON(scope != SCOPE_LOCAL_CPU || preemptible());
566
567 /* If the CPU has CSV2 set, we're safe */
568 if (cpuid_feature_extract_unsigned_field(read_cpuid(ID_AA64PFR0_EL1),
569 ID_AA64PFR0_CSV2_SHIFT))
570 return false;
571
572 /* Alternatively, we have a list of unaffected CPUs */
573 if (is_midr_in_range_list(read_cpuid_id(), spectre_v2_safe_list))
574 return false;
575
576 /* Fallback to firmware detection */
577 need_wa = detect_harden_bp_fw();
578 if (!need_wa)
579 return false;
580
Jeremy Lintond2532e22019-04-15 16:21:26 -0500581 __spectrev2_safe = false;
582
Jeremy Linton8c1e3d22019-04-15 16:21:25 -0500583 if (!IS_ENABLED(CONFIG_HARDEN_BRANCH_PREDICTOR)) {
584 pr_warn_once("spectrev2 mitigation disabled by kernel configuration\n");
585 __hardenbp_enab = false;
586 return false;
587 }
588
Marc Zyngier73f38162019-04-15 16:21:23 -0500589 /* forced off */
590 if (__nospectre_v2) {
591 pr_info_once("spectrev2 mitigation disabled by command line option\n");
Jeremy Lintond2532e22019-04-15 16:21:26 -0500592 __hardenbp_enab = false;
Marc Zyngier73f38162019-04-15 16:21:23 -0500593 return false;
594 }
595
Jeremy Lintond2532e22019-04-15 16:21:26 -0500596 if (need_wa < 0) {
Marc Zyngier73f38162019-04-15 16:21:23 -0500597 pr_warn_once("ARM_SMCCC_ARCH_WORKAROUND_1 missing from firmware\n");
Jeremy Lintond2532e22019-04-15 16:21:26 -0500598 __hardenbp_enab = false;
599 }
Marc Zyngier73f38162019-04-15 16:21:23 -0500600
601 return (need_wa > 0);
602}
Andre Przywara301bcfa2014-11-14 15:54:10 +0000603
Marc Zyngier8892b712018-04-10 11:36:43 +0100604#ifdef CONFIG_HARDEN_EL2_VECTORS
605
606static const struct midr_range arm64_harden_el2_vectors[] = {
607 MIDR_ALL_VERSIONS(MIDR_CORTEX_A57),
608 MIDR_ALL_VERSIONS(MIDR_CORTEX_A72),
609 {},
610};
611
Marc Zyngierdc6ed612018-03-28 12:46:07 +0100612#endif
613
Catalin Marinasce8c80c2018-11-19 11:27:28 +0000614#ifdef CONFIG_ARM64_WORKAROUND_REPEAT_TLBI
615
616static const struct midr_range arm64_repeat_tlbi_cpus[] = {
617#ifdef CONFIG_QCOM_FALKOR_ERRATUM_1009
618 MIDR_RANGE(MIDR_QCOM_FALKOR_V1, 0, 0, 0, 0),
619#endif
620#ifdef CONFIG_ARM64_ERRATUM_1286807
621 MIDR_RANGE(MIDR_CORTEX_A76, 0, 0, 3, 0),
622#endif
623 {},
624};
625
626#endif
627
Suzuki K Poulosef58cdf72018-11-30 17:18:01 +0000628#ifdef CONFIG_CAVIUM_ERRATUM_27456
Will Deaconb89d82e2019-01-08 16:19:01 +0000629const struct midr_range cavium_erratum_27456_cpus[] = {
Suzuki K Poulosef58cdf72018-11-30 17:18:01 +0000630 /* Cavium ThunderX, T88 pass 1.x - 2.1 */
631 MIDR_RANGE(MIDR_THUNDERX, 0, 0, 1, 1),
632 /* Cavium ThunderX, T81 pass 1.0 */
633 MIDR_REV(MIDR_THUNDERX_81XX, 0, 0),
634 {},
635};
636#endif
637
638#ifdef CONFIG_CAVIUM_ERRATUM_30115
639static const struct midr_range cavium_erratum_30115_cpus[] = {
640 /* Cavium ThunderX, T88 pass 1.x - 2.2 */
641 MIDR_RANGE(MIDR_THUNDERX, 0, 0, 1, 2),
642 /* Cavium ThunderX, T81 pass 1.0 - 1.2 */
643 MIDR_REV_RANGE(MIDR_THUNDERX_81XX, 0, 0, 2),
644 /* Cavium ThunderX, T83 pass 1.0 */
645 MIDR_REV(MIDR_THUNDERX_83XX, 0, 0),
646 {},
647};
648#endif
649
Suzuki K Poulosea3dcea2c2018-11-30 17:18:02 +0000650#ifdef CONFIG_QCOM_FALKOR_ERRATUM_1003
651static const struct arm64_cpu_capabilities qcom_erratum_1003_list[] = {
652 {
653 ERRATA_MIDR_REV(MIDR_QCOM_FALKOR_V1, 0, 0),
654 },
655 {
656 .midr_range.model = MIDR_QCOM_KRYO,
657 .matches = is_kryo_midr,
658 },
659 {},
660};
661#endif
662
Suzuki K Poulosec9460dc2018-11-30 17:18:00 +0000663#ifdef CONFIG_ARM64_WORKAROUND_CLEAN_CACHE
664static const struct midr_range workaround_clean_cache[] = {
Andre Przywarae116a372014-11-14 15:54:09 +0000665#if defined(CONFIG_ARM64_ERRATUM_826319) || \
666 defined(CONFIG_ARM64_ERRATUM_827319) || \
667 defined(CONFIG_ARM64_ERRATUM_824069)
Suzuki K Poulosec9460dc2018-11-30 17:18:00 +0000668 /* Cortex-A53 r0p[012]: ARM errata 826319, 827319, 824069 */
669 MIDR_REV_RANGE(MIDR_CORTEX_A53, 0, 0, 2),
Andre Przywarac0a01b82014-11-14 15:54:12 +0000670#endif
Suzuki K Poulosec9460dc2018-11-30 17:18:00 +0000671#ifdef CONFIG_ARM64_ERRATUM_819472
672 /* Cortex-A53 r0p[01] : ARM errata 819472 */
673 MIDR_REV_RANGE(MIDR_CORTEX_A53, 0, 0, 1),
674#endif
675 {},
676};
677#endif
678
679const struct arm64_cpu_capabilities arm64_errata[] = {
680#ifdef CONFIG_ARM64_WORKAROUND_CLEAN_CACHE
Andre Przywarac0a01b82014-11-14 15:54:12 +0000681 {
Suzuki K Poulosec9460dc2018-11-30 17:18:00 +0000682 .desc = "ARM errata 826319, 827319, 824069, 819472",
Andre Przywarac0a01b82014-11-14 15:54:12 +0000683 .capability = ARM64_WORKAROUND_CLEAN_CACHE,
Suzuki K Poulosec9460dc2018-11-30 17:18:00 +0000684 ERRATA_MIDR_RANGE_LIST(workaround_clean_cache),
Dave Martinc0cda3b2018-03-26 15:12:28 +0100685 .cpu_enable = cpu_enable_cache_maint_trap,
Andre Przywarac0a01b82014-11-14 15:54:12 +0000686 },
687#endif
688#ifdef CONFIG_ARM64_ERRATUM_832075
Andre Przywara301bcfa2014-11-14 15:54:10 +0000689 {
Andre Przywara5afaa1f2014-11-14 15:54:11 +0000690 /* Cortex-A57 r0p0 - r1p2 */
691 .desc = "ARM erratum 832075",
692 .capability = ARM64_WORKAROUND_DEVICE_LOAD_ACQUIRE,
Suzuki K Poulose5e7951c2018-03-26 15:12:43 +0100693 ERRATA_MIDR_RANGE(MIDR_CORTEX_A57,
694 0, 0,
695 1, 2),
Andre Przywara5afaa1f2014-11-14 15:54:11 +0000696 },
Andre Przywarac0a01b82014-11-14 15:54:12 +0000697#endif
Marc Zyngier498cd5c2015-11-16 10:28:18 +0000698#ifdef CONFIG_ARM64_ERRATUM_834220
699 {
700 /* Cortex-A57 r0p0 - r1p2 */
701 .desc = "ARM erratum 834220",
702 .capability = ARM64_WORKAROUND_834220,
Suzuki K Poulose5e7951c2018-03-26 15:12:43 +0100703 ERRATA_MIDR_RANGE(MIDR_CORTEX_A57,
704 0, 0,
705 1, 2),
Marc Zyngier498cd5c2015-11-16 10:28:18 +0000706 },
707#endif
Ard Biesheuvelca79acc2018-03-06 17:15:35 +0000708#ifdef CONFIG_ARM64_ERRATUM_843419
709 {
710 /* Cortex-A53 r0p[01234] */
711 .desc = "ARM erratum 843419",
712 .capability = ARM64_WORKAROUND_843419,
Suzuki K Poulose5e7951c2018-03-26 15:12:43 +0100713 ERRATA_MIDR_REV_RANGE(MIDR_CORTEX_A53, 0, 0, 4),
Ard Biesheuvelca79acc2018-03-06 17:15:35 +0000714 MIDR_FIXED(0x4, BIT(8)),
Will Deacon905e8c52015-03-23 19:07:02 +0000715 },
Robert Richter6d4e11c2015-09-21 22:58:35 +0200716#endif
717#ifdef CONFIG_ARM64_ERRATUM_845719
718 {
719 /* Cortex-A53 r0p[01234] */
720 .desc = "ARM erratum 845719",
721 .capability = ARM64_WORKAROUND_845719,
Suzuki K Poulose5e7951c2018-03-26 15:12:43 +0100722 ERRATA_MIDR_REV_RANGE(MIDR_CORTEX_A53, 0, 0, 4),
Marc Zyngier359b7062015-03-27 13:09:23 +0000723 },
Andre Przywarae116a372014-11-14 15:54:09 +0000724#endif
Robert Richter6d4e11c2015-09-21 22:58:35 +0200725#ifdef CONFIG_CAVIUM_ERRATUM_23154
726 {
727 /* Cavium ThunderX, pass 1.x */
728 .desc = "Cavium erratum 23154",
729 .capability = ARM64_WORKAROUND_CAVIUM_23154,
Suzuki K Poulose5e7951c2018-03-26 15:12:43 +0100730 ERRATA_MIDR_REV_RANGE(MIDR_THUNDERX, 0, 0, 1),
Robert Richter6d4e11c2015-09-21 22:58:35 +0200731 },
732#endif
Andrew Pinski104a0c02016-02-24 17:44:57 -0800733#ifdef CONFIG_CAVIUM_ERRATUM_27456
734 {
Andrew Pinski104a0c02016-02-24 17:44:57 -0800735 .desc = "Cavium erratum 27456",
736 .capability = ARM64_WORKAROUND_CAVIUM_27456,
Suzuki K Poulosef58cdf72018-11-30 17:18:01 +0000737 ERRATA_MIDR_RANGE_LIST(cavium_erratum_27456_cpus),
Ganapatrao Kulkarni47c459b2016-07-07 10:18:17 +0530738 },
Andrew Pinski104a0c02016-02-24 17:44:57 -0800739#endif
David Daney690a3412017-06-09 12:49:48 +0100740#ifdef CONFIG_CAVIUM_ERRATUM_30115
741 {
David Daney690a3412017-06-09 12:49:48 +0100742 .desc = "Cavium erratum 30115",
743 .capability = ARM64_WORKAROUND_CAVIUM_30115,
Suzuki K Poulosef58cdf72018-11-30 17:18:01 +0000744 ERRATA_MIDR_RANGE_LIST(cavium_erratum_30115_cpus),
David Daney690a3412017-06-09 12:49:48 +0100745 },
746#endif
Andre Przywarae116a372014-11-14 15:54:09 +0000747 {
Will Deacon880f7cc2018-09-19 11:41:21 +0100748 .desc = "Mismatched cache type (CTR_EL0)",
Suzuki K Poulose314d53d2018-07-04 23:07:46 +0100749 .capability = ARM64_MISMATCHED_CACHE_TYPE,
750 .matches = has_mismatched_cache_type,
Suzuki K Poulose5b4747c2018-03-26 15:12:32 +0100751 .type = ARM64_CPUCAP_LOCAL_CPU_ERRATUM,
Dave Martinc0cda3b2018-03-26 15:12:28 +0100752 .cpu_enable = cpu_enable_trap_ctr_access,
Suzuki K Poulose116c81f2016-09-09 14:07:16 +0100753 },
Christopher Covington38fd94b2017-02-08 15:08:37 -0500754#ifdef CONFIG_QCOM_FALKOR_ERRATUM_1003
755 {
Suzuki K Poulosea3dcea2c2018-11-30 17:18:02 +0000756 .desc = "Qualcomm Technologies Falkor/Kryo erratum 1003",
Christopher Covington38fd94b2017-02-08 15:08:37 -0500757 .capability = ARM64_WORKAROUND_QCOM_FALKOR_E1003,
Will Deacon1e013d02018-12-12 15:53:54 +0000758 .matches = cpucap_multi_entry_cap_matches,
Suzuki K Poulosea3dcea2c2018-11-30 17:18:02 +0000759 .match_list = qcom_erratum_1003_list,
Stephen Boydbb487112017-12-13 14:19:37 -0800760 },
Christopher Covington38fd94b2017-02-08 15:08:37 -0500761#endif
Catalin Marinasce8c80c2018-11-19 11:27:28 +0000762#ifdef CONFIG_ARM64_WORKAROUND_REPEAT_TLBI
Christopher Covingtond9ff80f2017-01-31 12:50:19 -0500763 {
Catalin Marinasce8c80c2018-11-19 11:27:28 +0000764 .desc = "Qualcomm erratum 1009, ARM erratum 1286807",
Christopher Covingtond9ff80f2017-01-31 12:50:19 -0500765 .capability = ARM64_WORKAROUND_REPEAT_TLBI,
Catalin Marinasce8c80c2018-11-19 11:27:28 +0000766 ERRATA_MIDR_RANGE_LIST(arm64_repeat_tlbi_cpus),
Christopher Covingtond9ff80f2017-01-31 12:50:19 -0500767 },
768#endif
Marc Zyngiereeb1efb2017-03-20 17:18:06 +0000769#ifdef CONFIG_ARM64_ERRATUM_858921
770 {
771 /* Cortex-A73 all versions */
772 .desc = "ARM erratum 858921",
773 .capability = ARM64_WORKAROUND_858921,
Suzuki K Poulose5e7951c2018-03-26 15:12:43 +0100774 ERRATA_MIDR_ALL_VERSIONS(MIDR_CORTEX_A73),
Marc Zyngiereeb1efb2017-03-20 17:18:06 +0000775 },
776#endif
Will Deaconaa6acde2018-01-03 12:46:21 +0000777 {
778 .capability = ARM64_HARDEN_BRANCH_PREDICTOR,
Marc Zyngier73f38162019-04-15 16:21:23 -0500779 .type = ARM64_CPUCAP_LOCAL_CPU_ERRATUM,
780 .matches = check_branch_predictor,
Jayachandran Cf3d795d2018-01-19 04:22:47 -0800781 },
Marc Zyngier4b472ff2018-02-15 11:49:20 +0000782#ifdef CONFIG_HARDEN_EL2_VECTORS
783 {
Marc Zyngier8892b712018-04-10 11:36:43 +0100784 .desc = "EL2 vector hardening",
Marc Zyngier4b472ff2018-02-15 11:49:20 +0000785 .capability = ARM64_HARDEN_EL2_VECTORS,
Marc Zyngier8892b712018-04-10 11:36:43 +0100786 ERRATA_MIDR_RANGE_LIST(arm64_harden_el2_vectors),
Marc Zyngier4b472ff2018-02-15 11:49:20 +0000787 },
788#endif
Marc Zyngiera725e3d2018-05-29 13:11:08 +0100789 {
790 .desc = "Speculative Store Bypass Disable",
791 .capability = ARM64_SSBD,
792 .type = ARM64_CPUCAP_LOCAL_CPU_ERRATUM,
793 .matches = has_ssbd_mitigation,
Jeremy Linton526e0652019-04-15 16:21:28 -0500794 .midr_range_list = arm64_ssb_cpus,
Marc Zyngiera725e3d2018-05-29 13:11:08 +0100795 },
Marc Zyngier95b861a42018-09-27 17:15:34 +0100796#ifdef CONFIG_ARM64_ERRATUM_1188873
797 {
798 /* Cortex-A76 r0p0 to r2p0 */
799 .desc = "ARM erratum 1188873",
800 .capability = ARM64_WORKAROUND_1188873,
801 ERRATA_MIDR_RANGE(MIDR_CORTEX_A76, 0, 0, 2, 0),
802 },
803#endif
Marc Zyngier8b2cca92018-12-06 17:31:23 +0000804#ifdef CONFIG_ARM64_ERRATUM_1165522
805 {
806 /* Cortex-A76 r0p0 to r2p0 */
807 .desc = "ARM erratum 1165522",
808 .capability = ARM64_WORKAROUND_1165522,
809 ERRATA_MIDR_RANGE(MIDR_CORTEX_A76, 0, 0, 2, 0),
810 },
811#endif
Suzuki K Poulose116c81f2016-09-09 14:07:16 +0100812 {
Andre Przywarae116a372014-11-14 15:54:09 +0000813 }
814};
Mian Yousaf Kaukab3891ebc2019-04-15 16:21:21 -0500815
816ssize_t cpu_show_spectre_v1(struct device *dev, struct device_attribute *attr,
817 char *buf)
818{
819 return sprintf(buf, "Mitigation: __user pointer sanitization\n");
820}
Jeremy Lintond2532e22019-04-15 16:21:26 -0500821
822ssize_t cpu_show_spectre_v2(struct device *dev, struct device_attribute *attr,
823 char *buf)
824{
825 if (__spectrev2_safe)
826 return sprintf(buf, "Not affected\n");
827
828 if (__hardenbp_enab)
829 return sprintf(buf, "Mitigation: Branch predictor hardening\n");
830
831 return sprintf(buf, "Vulnerable\n");
832}
Jeremy Linton526e0652019-04-15 16:21:28 -0500833
834ssize_t cpu_show_spec_store_bypass(struct device *dev,
835 struct device_attribute *attr, char *buf)
836{
837 if (__ssb_safe)
838 return sprintf(buf, "Not affected\n");
839
840 switch (ssbd_state) {
841 case ARM64_SSBD_KERNEL:
842 case ARM64_SSBD_FORCE_ENABLE:
843 if (IS_ENABLED(CONFIG_ARM64_SSBD))
844 return sprintf(buf,
845 "Mitigation: Speculative Store Bypass disabled via prctl\n");
846 }
847
848 return sprintf(buf, "Vulnerable\n");
849}