blob: cf623657cf3c68b327ce958cde24b4f0e1da4655 [file] [log] [blame]
Andre Przywarae116a372014-11-14 15:54:09 +00001/*
2 * Contains CPU specific errata definitions
3 *
4 * Copyright (C) 2014 ARM Ltd.
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
15 * You should have received a copy of the GNU General Public License
16 * along with this program. If not, see <http://www.gnu.org/licenses/>.
17 */
18
Arnd Bergmann94a5d872018-06-05 13:50:07 +020019#include <linux/arm-smccc.h>
20#include <linux/psci.h>
Andre Przywarae116a372014-11-14 15:54:09 +000021#include <linux/types.h>
22#include <asm/cpu.h>
23#include <asm/cputype.h>
24#include <asm/cpufeature.h>
25
Andre Przywara301bcfa2014-11-14 15:54:10 +000026static bool __maybe_unused
Suzuki K Poulose92406f02016-04-22 12:25:31 +010027is_affected_midr_range(const struct arm64_cpu_capabilities *entry, int scope)
Andre Przywara301bcfa2014-11-14 15:54:10 +000028{
Ard Biesheuvele8002e02018-03-06 17:15:34 +000029 const struct arm64_midr_revidr *fix;
30 u32 midr = read_cpuid_id(), revidr;
31
Suzuki K Poulose92406f02016-04-22 12:25:31 +010032 WARN_ON(scope != SCOPE_LOCAL_CPU || preemptible());
Suzuki K Poulose1df31052018-03-26 15:12:44 +010033 if (!is_midr_in_range(midr, &entry->midr_range))
Ard Biesheuvele8002e02018-03-06 17:15:34 +000034 return false;
35
36 midr &= MIDR_REVISION_MASK | MIDR_VARIANT_MASK;
37 revidr = read_cpuid(REVIDR_EL1);
38 for (fix = entry->fixed_revs; fix && fix->revidr_mask; fix++)
39 if (midr == fix->midr_rv && (revidr & fix->revidr_mask))
40 return false;
41
42 return true;
Andre Przywara301bcfa2014-11-14 15:54:10 +000043}
44
Stephen Boydbb487112017-12-13 14:19:37 -080045static bool __maybe_unused
Suzuki K Poulosebe5b2992018-03-26 15:12:45 +010046is_affected_midr_range_list(const struct arm64_cpu_capabilities *entry,
47 int scope)
48{
49 WARN_ON(scope != SCOPE_LOCAL_CPU || preemptible());
50 return is_midr_in_range_list(read_cpuid_id(), entry->midr_range_list);
Andre Przywara301bcfa2014-11-14 15:54:10 +000051}
52
Stephen Boydbb487112017-12-13 14:19:37 -080053static bool __maybe_unused
54is_kryo_midr(const struct arm64_cpu_capabilities *entry, int scope)
55{
56 u32 model;
57
58 WARN_ON(scope != SCOPE_LOCAL_CPU || preemptible());
59
60 model = read_cpuid_id();
61 model &= MIDR_IMPLEMENTOR_MASK | (0xf00 << MIDR_PARTNUM_SHIFT) |
62 MIDR_ARCHITECTURE_MASK;
63
Suzuki K Poulose1df31052018-03-26 15:12:44 +010064 return model == entry->midr_range.model;
Stephen Boydbb487112017-12-13 14:19:37 -080065}
66
Suzuki K Poulose116c81f2016-09-09 14:07:16 +010067static bool
Suzuki K Poulose314d53d2018-07-04 23:07:46 +010068has_mismatched_cache_type(const struct arm64_cpu_capabilities *entry,
69 int scope)
Suzuki K Poulose116c81f2016-09-09 14:07:16 +010070{
Suzuki K Poulose1602df02018-10-09 14:47:06 +010071 u64 mask = arm64_ftr_reg_ctrel0.strict_mask;
72 u64 sys = arm64_ftr_reg_ctrel0.sys_val & mask;
73 u64 ctr_raw, ctr_real;
Suzuki K Poulose314d53d2018-07-04 23:07:46 +010074
Suzuki K Poulose116c81f2016-09-09 14:07:16 +010075 WARN_ON(scope != SCOPE_LOCAL_CPU || preemptible());
Suzuki K Poulose1602df02018-10-09 14:47:06 +010076
77 /*
78 * We want to make sure that all the CPUs in the system expose
79 * a consistent CTR_EL0 to make sure that applications behaves
80 * correctly with migration.
81 *
82 * If a CPU has CTR_EL0.IDC but does not advertise it via CTR_EL0 :
83 *
84 * 1) It is safe if the system doesn't support IDC, as CPU anyway
85 * reports IDC = 0, consistent with the rest.
86 *
87 * 2) If the system has IDC, it is still safe as we trap CTR_EL0
88 * access on this CPU via the ARM64_HAS_CACHE_IDC capability.
89 *
90 * So, we need to make sure either the raw CTR_EL0 or the effective
91 * CTR_EL0 matches the system's copy to allow a secondary CPU to boot.
92 */
93 ctr_raw = read_cpuid_cachetype() & mask;
94 ctr_real = read_cpuid_effective_cachetype() & mask;
95
96 return (ctr_real != sys) && (ctr_raw != sys);
Suzuki K Poulose116c81f2016-09-09 14:07:16 +010097}
98
Dave Martinc0cda3b2018-03-26 15:12:28 +010099static void
100cpu_enable_trap_ctr_access(const struct arm64_cpu_capabilities *__unused)
Suzuki K Poulose116c81f2016-09-09 14:07:16 +0100101{
Suzuki K Poulose4afe8e72018-10-09 14:47:07 +0100102 u64 mask = arm64_ftr_reg_ctrel0.strict_mask;
103
104 /* Trap CTR_EL0 access on this CPU, only if it has a mismatch */
105 if ((read_cpuid_cachetype() & mask) !=
106 (arm64_ftr_reg_ctrel0.sys_val & mask))
107 sysreg_clear_set(sctlr_el1, SCTLR_EL1_UCT, 0);
Suzuki K Poulose116c81f2016-09-09 14:07:16 +0100108}
109
Marc Zyngier4205a892018-03-13 12:40:39 +0000110atomic_t arm64_el2_vector_last_slot = ATOMIC_INIT(-1);
111
Will Deacon0f15adb2018-01-03 11:17:58 +0000112#ifdef CONFIG_HARDEN_BRANCH_PREDICTOR
113#include <asm/mmu_context.h>
114#include <asm/cacheflush.h>
115
116DEFINE_PER_CPU_READ_MOSTLY(struct bp_hardening_data, bp_hardening_data);
117
Marc Zyngiere8b22d0f2018-04-10 11:36:45 +0100118#ifdef CONFIG_KVM_INDIRECT_VECTORS
Marc Zyngierb0922012018-02-06 17:56:20 +0000119extern char __smccc_workaround_1_smc_start[];
120extern char __smccc_workaround_1_smc_end[];
Will Deaconaa6acde2018-01-03 12:46:21 +0000121
Will Deacon0f15adb2018-01-03 11:17:58 +0000122static void __copy_hyp_vect_bpi(int slot, const char *hyp_vecs_start,
123 const char *hyp_vecs_end)
124{
125 void *dst = lm_alias(__bp_harden_hyp_vecs_start + slot * SZ_2K);
126 int i;
127
128 for (i = 0; i < SZ_2K; i += 0x80)
129 memcpy(dst + i, hyp_vecs_start, hyp_vecs_end - hyp_vecs_start);
130
Will Deacon3b8c9f12018-06-11 14:22:09 +0100131 __flush_icache_range((uintptr_t)dst, (uintptr_t)dst + SZ_2K);
Will Deacon0f15adb2018-01-03 11:17:58 +0000132}
133
134static void __install_bp_hardening_cb(bp_hardening_cb_t fn,
135 const char *hyp_vecs_start,
136 const char *hyp_vecs_end)
137{
James Morsed8797b12018-11-27 15:35:21 +0000138 static DEFINE_RAW_SPINLOCK(bp_lock);
Will Deacon0f15adb2018-01-03 11:17:58 +0000139 int cpu, slot = -1;
140
James Morse4debef52018-09-21 21:49:19 +0100141 /*
142 * enable_smccc_arch_workaround_1() passes NULL for the hyp_vecs
143 * start/end if we're a guest. Skip the hyp-vectors work.
144 */
145 if (!hyp_vecs_start) {
146 __this_cpu_write(bp_hardening_data.fn, fn);
147 return;
148 }
149
James Morsed8797b12018-11-27 15:35:21 +0000150 raw_spin_lock(&bp_lock);
Will Deacon0f15adb2018-01-03 11:17:58 +0000151 for_each_possible_cpu(cpu) {
152 if (per_cpu(bp_hardening_data.fn, cpu) == fn) {
153 slot = per_cpu(bp_hardening_data.hyp_vectors_slot, cpu);
154 break;
155 }
156 }
157
158 if (slot == -1) {
Marc Zyngier4205a892018-03-13 12:40:39 +0000159 slot = atomic_inc_return(&arm64_el2_vector_last_slot);
160 BUG_ON(slot >= BP_HARDEN_EL2_SLOTS);
Will Deacon0f15adb2018-01-03 11:17:58 +0000161 __copy_hyp_vect_bpi(slot, hyp_vecs_start, hyp_vecs_end);
162 }
163
164 __this_cpu_write(bp_hardening_data.hyp_vectors_slot, slot);
165 __this_cpu_write(bp_hardening_data.fn, fn);
James Morsed8797b12018-11-27 15:35:21 +0000166 raw_spin_unlock(&bp_lock);
Will Deacon0f15adb2018-01-03 11:17:58 +0000167}
168#else
Marc Zyngierb0922012018-02-06 17:56:20 +0000169#define __smccc_workaround_1_smc_start NULL
170#define __smccc_workaround_1_smc_end NULL
Will Deaconaa6acde2018-01-03 12:46:21 +0000171
Will Deacon0f15adb2018-01-03 11:17:58 +0000172static void __install_bp_hardening_cb(bp_hardening_cb_t fn,
173 const char *hyp_vecs_start,
174 const char *hyp_vecs_end)
175{
176 __this_cpu_write(bp_hardening_data.fn, fn);
177}
Marc Zyngiere8b22d0f2018-04-10 11:36:45 +0100178#endif /* CONFIG_KVM_INDIRECT_VECTORS */
Will Deacon0f15adb2018-01-03 11:17:58 +0000179
180static void install_bp_hardening_cb(const struct arm64_cpu_capabilities *entry,
181 bp_hardening_cb_t fn,
182 const char *hyp_vecs_start,
183 const char *hyp_vecs_end)
184{
185 u64 pfr0;
186
187 if (!entry->matches(entry, SCOPE_LOCAL_CPU))
188 return;
189
190 pfr0 = read_cpuid(ID_AA64PFR0_EL1);
191 if (cpuid_feature_extract_unsigned_field(pfr0, ID_AA64PFR0_CSV2_SHIFT))
192 return;
193
194 __install_bp_hardening_cb(fn, hyp_vecs_start, hyp_vecs_end);
195}
Will Deaconaa6acde2018-01-03 12:46:21 +0000196
Marc Zyngierb0922012018-02-06 17:56:20 +0000197#include <uapi/linux/psci.h>
198#include <linux/arm-smccc.h>
Will Deaconaa6acde2018-01-03 12:46:21 +0000199#include <linux/psci.h>
200
Marc Zyngierb0922012018-02-06 17:56:20 +0000201static void call_smc_arch_workaround_1(void)
202{
203 arm_smccc_1_1_smc(ARM_SMCCC_ARCH_WORKAROUND_1, NULL);
204}
205
206static void call_hvc_arch_workaround_1(void)
207{
208 arm_smccc_1_1_hvc(ARM_SMCCC_ARCH_WORKAROUND_1, NULL);
209}
210
Shanker Donthineni4bc352f2018-04-10 11:36:42 +0100211static void qcom_link_stack_sanitization(void)
212{
213 u64 tmp;
214
215 asm volatile("mov %0, x30 \n"
216 ".rept 16 \n"
217 "bl . + 4 \n"
218 ".endr \n"
219 "mov x30, %0 \n"
220 : "=&r" (tmp));
221}
222
Jeremy Lintone5ce5e72019-04-15 16:21:20 -0500223static bool __nospectre_v2;
224static int __init parse_nospectre_v2(char *str)
225{
226 __nospectre_v2 = true;
227 return 0;
228}
229early_param("nospectre_v2", parse_nospectre_v2);
230
Dave Martinc0cda3b2018-03-26 15:12:28 +0100231static void
232enable_smccc_arch_workaround_1(const struct arm64_cpu_capabilities *entry)
Marc Zyngierb0922012018-02-06 17:56:20 +0000233{
234 bp_hardening_cb_t cb;
235 void *smccc_start, *smccc_end;
236 struct arm_smccc_res res;
Shanker Donthineni4bc352f2018-04-10 11:36:42 +0100237 u32 midr = read_cpuid_id();
Marc Zyngierb0922012018-02-06 17:56:20 +0000238
239 if (!entry->matches(entry, SCOPE_LOCAL_CPU))
Dave Martinc0cda3b2018-03-26 15:12:28 +0100240 return;
Marc Zyngierb0922012018-02-06 17:56:20 +0000241
Jeremy Lintone5ce5e72019-04-15 16:21:20 -0500242 if (__nospectre_v2) {
243 pr_info_once("spectrev2 mitigation disabled by command line option\n");
244 return;
245 }
246
Marc Zyngierb0922012018-02-06 17:56:20 +0000247 if (psci_ops.smccc_version == SMCCC_VERSION_1_0)
Dave Martinc0cda3b2018-03-26 15:12:28 +0100248 return;
Marc Zyngierb0922012018-02-06 17:56:20 +0000249
250 switch (psci_ops.conduit) {
251 case PSCI_CONDUIT_HVC:
252 arm_smccc_1_1_hvc(ARM_SMCCC_ARCH_FEATURES_FUNC_ID,
253 ARM_SMCCC_ARCH_WORKAROUND_1, &res);
Marc Zyngiere21da1c2018-03-09 15:40:50 +0000254 if ((int)res.a0 < 0)
Dave Martinc0cda3b2018-03-26 15:12:28 +0100255 return;
Marc Zyngierb0922012018-02-06 17:56:20 +0000256 cb = call_hvc_arch_workaround_1;
Marc Zyngier22765f32018-04-10 11:36:44 +0100257 /* This is a guest, no need to patch KVM vectors */
258 smccc_start = NULL;
259 smccc_end = NULL;
Marc Zyngierb0922012018-02-06 17:56:20 +0000260 break;
261
262 case PSCI_CONDUIT_SMC:
263 arm_smccc_1_1_smc(ARM_SMCCC_ARCH_FEATURES_FUNC_ID,
264 ARM_SMCCC_ARCH_WORKAROUND_1, &res);
Marc Zyngiere21da1c2018-03-09 15:40:50 +0000265 if ((int)res.a0 < 0)
Dave Martinc0cda3b2018-03-26 15:12:28 +0100266 return;
Marc Zyngierb0922012018-02-06 17:56:20 +0000267 cb = call_smc_arch_workaround_1;
268 smccc_start = __smccc_workaround_1_smc_start;
269 smccc_end = __smccc_workaround_1_smc_end;
270 break;
271
272 default:
Dave Martinc0cda3b2018-03-26 15:12:28 +0100273 return;
Marc Zyngierb0922012018-02-06 17:56:20 +0000274 }
275
Shanker Donthineni4bc352f2018-04-10 11:36:42 +0100276 if (((midr & MIDR_CPU_MODEL_MASK) == MIDR_QCOM_FALKOR) ||
277 ((midr & MIDR_CPU_MODEL_MASK) == MIDR_QCOM_FALKOR_V1))
278 cb = qcom_link_stack_sanitization;
279
Marc Zyngierb0922012018-02-06 17:56:20 +0000280 install_bp_hardening_cb(entry, cb, smccc_start, smccc_end);
281
Dave Martinc0cda3b2018-03-26 15:12:28 +0100282 return;
Will Deaconaa6acde2018-01-03 12:46:21 +0000283}
Will Deacon0f15adb2018-01-03 11:17:58 +0000284#endif /* CONFIG_HARDEN_BRANCH_PREDICTOR */
285
Marc Zyngier8e290622018-05-29 13:11:06 +0100286#ifdef CONFIG_ARM64_SSBD
Marc Zyngier5cf9ce62018-05-29 13:11:07 +0100287DEFINE_PER_CPU_READ_MOSTLY(u64, arm64_ssbd_callback_required);
288
Marc Zyngiera43ae4d2018-05-29 13:11:09 +0100289int ssbd_state __read_mostly = ARM64_SSBD_KERNEL;
290
291static const struct ssbd_options {
292 const char *str;
293 int state;
294} ssbd_options[] = {
295 { "force-on", ARM64_SSBD_FORCE_ENABLE, },
296 { "force-off", ARM64_SSBD_FORCE_DISABLE, },
297 { "kernel", ARM64_SSBD_KERNEL, },
298};
299
300static int __init ssbd_cfg(char *buf)
301{
302 int i;
303
304 if (!buf || !buf[0])
305 return -EINVAL;
306
307 for (i = 0; i < ARRAY_SIZE(ssbd_options); i++) {
308 int len = strlen(ssbd_options[i].str);
309
310 if (strncmp(buf, ssbd_options[i].str, len))
311 continue;
312
313 ssbd_state = ssbd_options[i].state;
314 return 0;
315 }
316
317 return -EINVAL;
318}
319early_param("ssbd", ssbd_cfg);
320
Marc Zyngier8e290622018-05-29 13:11:06 +0100321void __init arm64_update_smccc_conduit(struct alt_instr *alt,
322 __le32 *origptr, __le32 *updptr,
323 int nr_inst)
324{
325 u32 insn;
326
327 BUG_ON(nr_inst != 1);
328
329 switch (psci_ops.conduit) {
330 case PSCI_CONDUIT_HVC:
331 insn = aarch64_insn_get_hvc_value();
332 break;
333 case PSCI_CONDUIT_SMC:
334 insn = aarch64_insn_get_smc_value();
335 break;
336 default:
337 return;
338 }
339
340 *updptr = cpu_to_le32(insn);
341}
Marc Zyngiera725e3d2018-05-29 13:11:08 +0100342
Marc Zyngier986372c2018-05-29 13:11:11 +0100343void __init arm64_enable_wa2_handling(struct alt_instr *alt,
344 __le32 *origptr, __le32 *updptr,
345 int nr_inst)
346{
347 BUG_ON(nr_inst != 1);
348 /*
349 * Only allow mitigation on EL1 entry/exit and guest
350 * ARCH_WORKAROUND_2 handling if the SSBD state allows it to
351 * be flipped.
352 */
353 if (arm64_get_ssbd_state() == ARM64_SSBD_KERNEL)
354 *updptr = cpu_to_le32(aarch64_insn_gen_nop());
355}
356
Marc Zyngier647d0512018-05-29 13:11:12 +0100357void arm64_set_ssbd_mitigation(bool state)
Marc Zyngiera725e3d2018-05-29 13:11:08 +0100358{
Will Deacon8f04e8e2018-08-07 13:47:06 +0100359 if (this_cpu_has_cap(ARM64_SSBS)) {
360 if (state)
361 asm volatile(SET_PSTATE_SSBS(0));
362 else
363 asm volatile(SET_PSTATE_SSBS(1));
364 return;
365 }
366
Marc Zyngiera725e3d2018-05-29 13:11:08 +0100367 switch (psci_ops.conduit) {
368 case PSCI_CONDUIT_HVC:
369 arm_smccc_1_1_hvc(ARM_SMCCC_ARCH_WORKAROUND_2, state, NULL);
370 break;
371
372 case PSCI_CONDUIT_SMC:
373 arm_smccc_1_1_smc(ARM_SMCCC_ARCH_WORKAROUND_2, state, NULL);
374 break;
375
376 default:
377 WARN_ON_ONCE(1);
378 break;
379 }
380}
381
382static bool has_ssbd_mitigation(const struct arm64_cpu_capabilities *entry,
383 int scope)
384{
385 struct arm_smccc_res res;
Marc Zyngiera43ae4d2018-05-29 13:11:09 +0100386 bool required = true;
387 s32 val;
Marc Zyngiera725e3d2018-05-29 13:11:08 +0100388
389 WARN_ON(scope != SCOPE_LOCAL_CPU || preemptible());
390
Will Deacon8f04e8e2018-08-07 13:47:06 +0100391 if (this_cpu_has_cap(ARM64_SSBS)) {
392 required = false;
393 goto out_printmsg;
394 }
395
Marc Zyngiera43ae4d2018-05-29 13:11:09 +0100396 if (psci_ops.smccc_version == SMCCC_VERSION_1_0) {
397 ssbd_state = ARM64_SSBD_UNKNOWN;
Marc Zyngiera725e3d2018-05-29 13:11:08 +0100398 return false;
Marc Zyngiera43ae4d2018-05-29 13:11:09 +0100399 }
Marc Zyngiera725e3d2018-05-29 13:11:08 +0100400
Marc Zyngiera725e3d2018-05-29 13:11:08 +0100401 switch (psci_ops.conduit) {
402 case PSCI_CONDUIT_HVC:
403 arm_smccc_1_1_hvc(ARM_SMCCC_ARCH_FEATURES_FUNC_ID,
404 ARM_SMCCC_ARCH_WORKAROUND_2, &res);
Marc Zyngiera725e3d2018-05-29 13:11:08 +0100405 break;
406
407 case PSCI_CONDUIT_SMC:
408 arm_smccc_1_1_smc(ARM_SMCCC_ARCH_FEATURES_FUNC_ID,
409 ARM_SMCCC_ARCH_WORKAROUND_2, &res);
Marc Zyngiera725e3d2018-05-29 13:11:08 +0100410 break;
411
412 default:
Marc Zyngiera43ae4d2018-05-29 13:11:09 +0100413 ssbd_state = ARM64_SSBD_UNKNOWN;
414 return false;
Marc Zyngiera725e3d2018-05-29 13:11:08 +0100415 }
416
Marc Zyngiera43ae4d2018-05-29 13:11:09 +0100417 val = (s32)res.a0;
418
419 switch (val) {
420 case SMCCC_RET_NOT_SUPPORTED:
421 ssbd_state = ARM64_SSBD_UNKNOWN;
422 return false;
423
424 case SMCCC_RET_NOT_REQUIRED:
425 pr_info_once("%s mitigation not required\n", entry->desc);
426 ssbd_state = ARM64_SSBD_MITIGATED;
427 return false;
428
429 case SMCCC_RET_SUCCESS:
430 required = true;
431 break;
432
433 case 1: /* Mitigation not required on this CPU */
434 required = false;
435 break;
436
437 default:
438 WARN_ON(1);
439 return false;
440 }
441
442 switch (ssbd_state) {
443 case ARM64_SSBD_FORCE_DISABLE:
Marc Zyngiera43ae4d2018-05-29 13:11:09 +0100444 arm64_set_ssbd_mitigation(false);
445 required = false;
446 break;
447
448 case ARM64_SSBD_KERNEL:
449 if (required) {
450 __this_cpu_write(arm64_ssbd_callback_required, 1);
451 arm64_set_ssbd_mitigation(true);
452 }
453 break;
454
455 case ARM64_SSBD_FORCE_ENABLE:
Marc Zyngiera725e3d2018-05-29 13:11:08 +0100456 arm64_set_ssbd_mitigation(true);
Marc Zyngiera43ae4d2018-05-29 13:11:09 +0100457 required = true;
458 break;
459
460 default:
461 WARN_ON(1);
462 break;
Marc Zyngiera725e3d2018-05-29 13:11:08 +0100463 }
464
Will Deacon8f04e8e2018-08-07 13:47:06 +0100465out_printmsg:
466 switch (ssbd_state) {
467 case ARM64_SSBD_FORCE_DISABLE:
468 pr_info_once("%s disabled from command-line\n", entry->desc);
469 break;
470
471 case ARM64_SSBD_FORCE_ENABLE:
472 pr_info_once("%s forced from command-line\n", entry->desc);
473 break;
474 }
475
Marc Zyngiera43ae4d2018-05-29 13:11:09 +0100476 return required;
Marc Zyngiera725e3d2018-05-29 13:11:08 +0100477}
Marc Zyngier8e290622018-05-29 13:11:06 +0100478#endif /* CONFIG_ARM64_SSBD */
479
Will Deaconb8925ee2018-08-07 13:53:41 +0100480static void __maybe_unused
481cpu_enable_cache_maint_trap(const struct arm64_cpu_capabilities *__unused)
482{
483 sysreg_clear_set(sctlr_el1, SCTLR_EL1_UCI, 0);
484}
485
Suzuki K Poulose5e7951c2018-03-26 15:12:43 +0100486#define CAP_MIDR_RANGE(model, v_min, r_min, v_max, r_max) \
487 .matches = is_affected_midr_range, \
Suzuki K Poulose1df31052018-03-26 15:12:44 +0100488 .midr_range = MIDR_RANGE(model, v_min, r_min, v_max, r_max)
Andre Przywara301bcfa2014-11-14 15:54:10 +0000489
Suzuki K Poulose5e7951c2018-03-26 15:12:43 +0100490#define CAP_MIDR_ALL_VERSIONS(model) \
491 .matches = is_affected_midr_range, \
Suzuki K Poulose1df31052018-03-26 15:12:44 +0100492 .midr_range = MIDR_ALL_VERSIONS(model)
Marc Zyngier06f14942017-02-01 14:38:46 +0000493
Ard Biesheuvele8002e02018-03-06 17:15:34 +0000494#define MIDR_FIXED(rev, revidr_mask) \
495 .fixed_revs = (struct arm64_midr_revidr[]){{ (rev), (revidr_mask) }, {}}
496
Suzuki K Poulose5e7951c2018-03-26 15:12:43 +0100497#define ERRATA_MIDR_RANGE(model, v_min, r_min, v_max, r_max) \
498 .type = ARM64_CPUCAP_LOCAL_CPU_ERRATUM, \
499 CAP_MIDR_RANGE(model, v_min, r_min, v_max, r_max)
500
Suzuki K Poulosebe5b2992018-03-26 15:12:45 +0100501#define CAP_MIDR_RANGE_LIST(list) \
502 .matches = is_affected_midr_range_list, \
503 .midr_range_list = list
504
Suzuki K Poulose5e7951c2018-03-26 15:12:43 +0100505/* Errata affecting a range of revisions of given model variant */
506#define ERRATA_MIDR_REV_RANGE(m, var, r_min, r_max) \
507 ERRATA_MIDR_RANGE(m, var, r_min, var, r_max)
508
509/* Errata affecting a single variant/revision of a model */
510#define ERRATA_MIDR_REV(model, var, rev) \
511 ERRATA_MIDR_RANGE(model, var, rev, var, rev)
512
513/* Errata affecting all variants/revisions of a given a model */
514#define ERRATA_MIDR_ALL_VERSIONS(model) \
515 .type = ARM64_CPUCAP_LOCAL_CPU_ERRATUM, \
516 CAP_MIDR_ALL_VERSIONS(model)
517
Suzuki K Poulosebe5b2992018-03-26 15:12:45 +0100518/* Errata affecting a list of midr ranges, with same work around */
519#define ERRATA_MIDR_RANGE_LIST(midr_list) \
520 .type = ARM64_CPUCAP_LOCAL_CPU_ERRATUM, \
521 CAP_MIDR_RANGE_LIST(midr_list)
522
523#ifdef CONFIG_HARDEN_BRANCH_PREDICTOR
524
525/*
526 * List of CPUs where we need to issue a psci call to
527 * harden the branch predictor.
528 */
529static const struct midr_range arm64_bp_harden_smccc_cpus[] = {
530 MIDR_ALL_VERSIONS(MIDR_CORTEX_A57),
531 MIDR_ALL_VERSIONS(MIDR_CORTEX_A72),
532 MIDR_ALL_VERSIONS(MIDR_CORTEX_A73),
533 MIDR_ALL_VERSIONS(MIDR_CORTEX_A75),
534 MIDR_ALL_VERSIONS(MIDR_BRCM_VULCAN),
535 MIDR_ALL_VERSIONS(MIDR_CAVIUM_THUNDERX2),
Suzuki K Poulosebe5b2992018-03-26 15:12:45 +0100536 MIDR_ALL_VERSIONS(MIDR_QCOM_FALKOR_V1),
537 MIDR_ALL_VERSIONS(MIDR_QCOM_FALKOR),
David Gilhooley0583a4e2018-05-08 15:49:43 -0700538 MIDR_ALL_VERSIONS(MIDR_NVIDIA_DENVER),
Suzuki K Poulosebe5b2992018-03-26 15:12:45 +0100539 {},
540};
541
542#endif
Andre Przywara301bcfa2014-11-14 15:54:10 +0000543
Marc Zyngier8892b712018-04-10 11:36:43 +0100544#ifdef CONFIG_HARDEN_EL2_VECTORS
545
546static const struct midr_range arm64_harden_el2_vectors[] = {
547 MIDR_ALL_VERSIONS(MIDR_CORTEX_A57),
548 MIDR_ALL_VERSIONS(MIDR_CORTEX_A72),
549 {},
550};
551
Marc Zyngierdc6ed612018-03-28 12:46:07 +0100552#endif
553
Catalin Marinasce8c80c2018-11-19 11:27:28 +0000554#ifdef CONFIG_ARM64_WORKAROUND_REPEAT_TLBI
555
556static const struct midr_range arm64_repeat_tlbi_cpus[] = {
557#ifdef CONFIG_QCOM_FALKOR_ERRATUM_1009
558 MIDR_RANGE(MIDR_QCOM_FALKOR_V1, 0, 0, 0, 0),
559#endif
560#ifdef CONFIG_ARM64_ERRATUM_1286807
561 MIDR_RANGE(MIDR_CORTEX_A76, 0, 0, 3, 0),
562#endif
563 {},
564};
565
566#endif
567
Suzuki K Poulosef58cdf72018-11-30 17:18:01 +0000568#ifdef CONFIG_CAVIUM_ERRATUM_27456
Will Deaconb89d82e2019-01-08 16:19:01 +0000569const struct midr_range cavium_erratum_27456_cpus[] = {
Suzuki K Poulosef58cdf72018-11-30 17:18:01 +0000570 /* Cavium ThunderX, T88 pass 1.x - 2.1 */
571 MIDR_RANGE(MIDR_THUNDERX, 0, 0, 1, 1),
572 /* Cavium ThunderX, T81 pass 1.0 */
573 MIDR_REV(MIDR_THUNDERX_81XX, 0, 0),
574 {},
575};
576#endif
577
578#ifdef CONFIG_CAVIUM_ERRATUM_30115
579static const struct midr_range cavium_erratum_30115_cpus[] = {
580 /* Cavium ThunderX, T88 pass 1.x - 2.2 */
581 MIDR_RANGE(MIDR_THUNDERX, 0, 0, 1, 2),
582 /* Cavium ThunderX, T81 pass 1.0 - 1.2 */
583 MIDR_REV_RANGE(MIDR_THUNDERX_81XX, 0, 0, 2),
584 /* Cavium ThunderX, T83 pass 1.0 */
585 MIDR_REV(MIDR_THUNDERX_83XX, 0, 0),
586 {},
587};
588#endif
589
Suzuki K Poulosea3dcea2c2018-11-30 17:18:02 +0000590#ifdef CONFIG_QCOM_FALKOR_ERRATUM_1003
591static const struct arm64_cpu_capabilities qcom_erratum_1003_list[] = {
592 {
593 ERRATA_MIDR_REV(MIDR_QCOM_FALKOR_V1, 0, 0),
594 },
595 {
596 .midr_range.model = MIDR_QCOM_KRYO,
597 .matches = is_kryo_midr,
598 },
599 {},
600};
601#endif
602
Suzuki K Poulosec9460dc2018-11-30 17:18:00 +0000603#ifdef CONFIG_ARM64_WORKAROUND_CLEAN_CACHE
604static const struct midr_range workaround_clean_cache[] = {
Andre Przywarae116a372014-11-14 15:54:09 +0000605#if defined(CONFIG_ARM64_ERRATUM_826319) || \
606 defined(CONFIG_ARM64_ERRATUM_827319) || \
607 defined(CONFIG_ARM64_ERRATUM_824069)
Suzuki K Poulosec9460dc2018-11-30 17:18:00 +0000608 /* Cortex-A53 r0p[012]: ARM errata 826319, 827319, 824069 */
609 MIDR_REV_RANGE(MIDR_CORTEX_A53, 0, 0, 2),
Andre Przywarac0a01b82014-11-14 15:54:12 +0000610#endif
Suzuki K Poulosec9460dc2018-11-30 17:18:00 +0000611#ifdef CONFIG_ARM64_ERRATUM_819472
612 /* Cortex-A53 r0p[01] : ARM errata 819472 */
613 MIDR_REV_RANGE(MIDR_CORTEX_A53, 0, 0, 1),
614#endif
615 {},
616};
617#endif
618
619const struct arm64_cpu_capabilities arm64_errata[] = {
620#ifdef CONFIG_ARM64_WORKAROUND_CLEAN_CACHE
Andre Przywarac0a01b82014-11-14 15:54:12 +0000621 {
Suzuki K Poulosec9460dc2018-11-30 17:18:00 +0000622 .desc = "ARM errata 826319, 827319, 824069, 819472",
Andre Przywarac0a01b82014-11-14 15:54:12 +0000623 .capability = ARM64_WORKAROUND_CLEAN_CACHE,
Suzuki K Poulosec9460dc2018-11-30 17:18:00 +0000624 ERRATA_MIDR_RANGE_LIST(workaround_clean_cache),
Dave Martinc0cda3b2018-03-26 15:12:28 +0100625 .cpu_enable = cpu_enable_cache_maint_trap,
Andre Przywarac0a01b82014-11-14 15:54:12 +0000626 },
627#endif
628#ifdef CONFIG_ARM64_ERRATUM_832075
Andre Przywara301bcfa2014-11-14 15:54:10 +0000629 {
Andre Przywara5afaa1f2014-11-14 15:54:11 +0000630 /* Cortex-A57 r0p0 - r1p2 */
631 .desc = "ARM erratum 832075",
632 .capability = ARM64_WORKAROUND_DEVICE_LOAD_ACQUIRE,
Suzuki K Poulose5e7951c2018-03-26 15:12:43 +0100633 ERRATA_MIDR_RANGE(MIDR_CORTEX_A57,
634 0, 0,
635 1, 2),
Andre Przywara5afaa1f2014-11-14 15:54:11 +0000636 },
Andre Przywarac0a01b82014-11-14 15:54:12 +0000637#endif
Marc Zyngier498cd5c2015-11-16 10:28:18 +0000638#ifdef CONFIG_ARM64_ERRATUM_834220
639 {
640 /* Cortex-A57 r0p0 - r1p2 */
641 .desc = "ARM erratum 834220",
642 .capability = ARM64_WORKAROUND_834220,
Suzuki K Poulose5e7951c2018-03-26 15:12:43 +0100643 ERRATA_MIDR_RANGE(MIDR_CORTEX_A57,
644 0, 0,
645 1, 2),
Marc Zyngier498cd5c2015-11-16 10:28:18 +0000646 },
647#endif
Ard Biesheuvelca79acc2018-03-06 17:15:35 +0000648#ifdef CONFIG_ARM64_ERRATUM_843419
649 {
650 /* Cortex-A53 r0p[01234] */
651 .desc = "ARM erratum 843419",
652 .capability = ARM64_WORKAROUND_843419,
Suzuki K Poulose5e7951c2018-03-26 15:12:43 +0100653 ERRATA_MIDR_REV_RANGE(MIDR_CORTEX_A53, 0, 0, 4),
Ard Biesheuvelca79acc2018-03-06 17:15:35 +0000654 MIDR_FIXED(0x4, BIT(8)),
Will Deacon905e8c52015-03-23 19:07:02 +0000655 },
Robert Richter6d4e11c2015-09-21 22:58:35 +0200656#endif
657#ifdef CONFIG_ARM64_ERRATUM_845719
658 {
659 /* Cortex-A53 r0p[01234] */
660 .desc = "ARM erratum 845719",
661 .capability = ARM64_WORKAROUND_845719,
Suzuki K Poulose5e7951c2018-03-26 15:12:43 +0100662 ERRATA_MIDR_REV_RANGE(MIDR_CORTEX_A53, 0, 0, 4),
Marc Zyngier359b7062015-03-27 13:09:23 +0000663 },
Andre Przywarae116a372014-11-14 15:54:09 +0000664#endif
Robert Richter6d4e11c2015-09-21 22:58:35 +0200665#ifdef CONFIG_CAVIUM_ERRATUM_23154
666 {
667 /* Cavium ThunderX, pass 1.x */
668 .desc = "Cavium erratum 23154",
669 .capability = ARM64_WORKAROUND_CAVIUM_23154,
Suzuki K Poulose5e7951c2018-03-26 15:12:43 +0100670 ERRATA_MIDR_REV_RANGE(MIDR_THUNDERX, 0, 0, 1),
Robert Richter6d4e11c2015-09-21 22:58:35 +0200671 },
672#endif
Andrew Pinski104a0c02016-02-24 17:44:57 -0800673#ifdef CONFIG_CAVIUM_ERRATUM_27456
674 {
Andrew Pinski104a0c02016-02-24 17:44:57 -0800675 .desc = "Cavium erratum 27456",
676 .capability = ARM64_WORKAROUND_CAVIUM_27456,
Suzuki K Poulosef58cdf72018-11-30 17:18:01 +0000677 ERRATA_MIDR_RANGE_LIST(cavium_erratum_27456_cpus),
Ganapatrao Kulkarni47c459b2016-07-07 10:18:17 +0530678 },
Andrew Pinski104a0c02016-02-24 17:44:57 -0800679#endif
David Daney690a3412017-06-09 12:49:48 +0100680#ifdef CONFIG_CAVIUM_ERRATUM_30115
681 {
David Daney690a3412017-06-09 12:49:48 +0100682 .desc = "Cavium erratum 30115",
683 .capability = ARM64_WORKAROUND_CAVIUM_30115,
Suzuki K Poulosef58cdf72018-11-30 17:18:01 +0000684 ERRATA_MIDR_RANGE_LIST(cavium_erratum_30115_cpus),
David Daney690a3412017-06-09 12:49:48 +0100685 },
686#endif
Andre Przywarae116a372014-11-14 15:54:09 +0000687 {
Will Deacon880f7cc2018-09-19 11:41:21 +0100688 .desc = "Mismatched cache type (CTR_EL0)",
Suzuki K Poulose314d53d2018-07-04 23:07:46 +0100689 .capability = ARM64_MISMATCHED_CACHE_TYPE,
690 .matches = has_mismatched_cache_type,
Suzuki K Poulose5b4747c2018-03-26 15:12:32 +0100691 .type = ARM64_CPUCAP_LOCAL_CPU_ERRATUM,
Dave Martinc0cda3b2018-03-26 15:12:28 +0100692 .cpu_enable = cpu_enable_trap_ctr_access,
Suzuki K Poulose116c81f2016-09-09 14:07:16 +0100693 },
Christopher Covington38fd94b2017-02-08 15:08:37 -0500694#ifdef CONFIG_QCOM_FALKOR_ERRATUM_1003
695 {
Suzuki K Poulosea3dcea2c2018-11-30 17:18:02 +0000696 .desc = "Qualcomm Technologies Falkor/Kryo erratum 1003",
Christopher Covington38fd94b2017-02-08 15:08:37 -0500697 .capability = ARM64_WORKAROUND_QCOM_FALKOR_E1003,
Will Deacon1e013d02018-12-12 15:53:54 +0000698 .matches = cpucap_multi_entry_cap_matches,
Suzuki K Poulosea3dcea2c2018-11-30 17:18:02 +0000699 .match_list = qcom_erratum_1003_list,
Stephen Boydbb487112017-12-13 14:19:37 -0800700 },
Christopher Covington38fd94b2017-02-08 15:08:37 -0500701#endif
Catalin Marinasce8c80c2018-11-19 11:27:28 +0000702#ifdef CONFIG_ARM64_WORKAROUND_REPEAT_TLBI
Christopher Covingtond9ff80f2017-01-31 12:50:19 -0500703 {
Catalin Marinasce8c80c2018-11-19 11:27:28 +0000704 .desc = "Qualcomm erratum 1009, ARM erratum 1286807",
Christopher Covingtond9ff80f2017-01-31 12:50:19 -0500705 .capability = ARM64_WORKAROUND_REPEAT_TLBI,
Catalin Marinasce8c80c2018-11-19 11:27:28 +0000706 ERRATA_MIDR_RANGE_LIST(arm64_repeat_tlbi_cpus),
Christopher Covingtond9ff80f2017-01-31 12:50:19 -0500707 },
708#endif
Marc Zyngiereeb1efb2017-03-20 17:18:06 +0000709#ifdef CONFIG_ARM64_ERRATUM_858921
710 {
711 /* Cortex-A73 all versions */
712 .desc = "ARM erratum 858921",
713 .capability = ARM64_WORKAROUND_858921,
Suzuki K Poulose5e7951c2018-03-26 15:12:43 +0100714 ERRATA_MIDR_ALL_VERSIONS(MIDR_CORTEX_A73),
Marc Zyngiereeb1efb2017-03-20 17:18:06 +0000715 },
716#endif
Will Deaconaa6acde2018-01-03 12:46:21 +0000717#ifdef CONFIG_HARDEN_BRANCH_PREDICTOR
718 {
719 .capability = ARM64_HARDEN_BRANCH_PREDICTOR,
Shanker Donthineni4bc352f2018-04-10 11:36:42 +0100720 .cpu_enable = enable_smccc_arch_workaround_1,
721 ERRATA_MIDR_RANGE_LIST(arm64_bp_harden_smccc_cpus),
Jayachandran Cf3d795d2018-01-19 04:22:47 -0800722 },
Will Deaconaa6acde2018-01-03 12:46:21 +0000723#endif
Marc Zyngier4b472ff2018-02-15 11:49:20 +0000724#ifdef CONFIG_HARDEN_EL2_VECTORS
725 {
Marc Zyngier8892b712018-04-10 11:36:43 +0100726 .desc = "EL2 vector hardening",
Marc Zyngier4b472ff2018-02-15 11:49:20 +0000727 .capability = ARM64_HARDEN_EL2_VECTORS,
Marc Zyngier8892b712018-04-10 11:36:43 +0100728 ERRATA_MIDR_RANGE_LIST(arm64_harden_el2_vectors),
Marc Zyngier4b472ff2018-02-15 11:49:20 +0000729 },
730#endif
Marc Zyngiera725e3d2018-05-29 13:11:08 +0100731#ifdef CONFIG_ARM64_SSBD
732 {
733 .desc = "Speculative Store Bypass Disable",
734 .capability = ARM64_SSBD,
735 .type = ARM64_CPUCAP_LOCAL_CPU_ERRATUM,
736 .matches = has_ssbd_mitigation,
737 },
738#endif
Marc Zyngier95b861a42018-09-27 17:15:34 +0100739#ifdef CONFIG_ARM64_ERRATUM_1188873
740 {
741 /* Cortex-A76 r0p0 to r2p0 */
742 .desc = "ARM erratum 1188873",
743 .capability = ARM64_WORKAROUND_1188873,
744 ERRATA_MIDR_RANGE(MIDR_CORTEX_A76, 0, 0, 2, 0),
745 },
746#endif
Marc Zyngier8b2cca92018-12-06 17:31:23 +0000747#ifdef CONFIG_ARM64_ERRATUM_1165522
748 {
749 /* Cortex-A76 r0p0 to r2p0 */
750 .desc = "ARM erratum 1165522",
751 .capability = ARM64_WORKAROUND_1165522,
752 ERRATA_MIDR_RANGE(MIDR_CORTEX_A76, 0, 0, 2, 0),
753 },
754#endif
Suzuki K Poulose116c81f2016-09-09 14:07:16 +0100755 {
Andre Przywarae116a372014-11-14 15:54:09 +0000756 }
757};
Mian Yousaf Kaukab3891ebc2019-04-15 16:21:21 -0500758
759ssize_t cpu_show_spectre_v1(struct device *dev, struct device_attribute *attr,
760 char *buf)
761{
762 return sprintf(buf, "Mitigation: __user pointer sanitization\n");
763}