blob: a9c3ad4f794865c99b54df36347244676c93c429 [file] [log] [blame]
Andre Przywarae116a372014-11-14 15:54:09 +00001/*
2 * Contains CPU specific errata definitions
3 *
4 * Copyright (C) 2014 ARM Ltd.
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
15 * You should have received a copy of the GNU General Public License
16 * along with this program. If not, see <http://www.gnu.org/licenses/>.
17 */
18
Arnd Bergmann94a5d872018-06-05 13:50:07 +020019#include <linux/arm-smccc.h>
20#include <linux/psci.h>
Andre Przywarae116a372014-11-14 15:54:09 +000021#include <linux/types.h>
22#include <asm/cpu.h>
23#include <asm/cputype.h>
24#include <asm/cpufeature.h>
25
Andre Przywara301bcfa2014-11-14 15:54:10 +000026static bool __maybe_unused
Suzuki K Poulose92406f02016-04-22 12:25:31 +010027is_affected_midr_range(const struct arm64_cpu_capabilities *entry, int scope)
Andre Przywara301bcfa2014-11-14 15:54:10 +000028{
Ard Biesheuvele8002e02018-03-06 17:15:34 +000029 const struct arm64_midr_revidr *fix;
30 u32 midr = read_cpuid_id(), revidr;
31
Suzuki K Poulose92406f02016-04-22 12:25:31 +010032 WARN_ON(scope != SCOPE_LOCAL_CPU || preemptible());
Suzuki K Poulose1df31052018-03-26 15:12:44 +010033 if (!is_midr_in_range(midr, &entry->midr_range))
Ard Biesheuvele8002e02018-03-06 17:15:34 +000034 return false;
35
36 midr &= MIDR_REVISION_MASK | MIDR_VARIANT_MASK;
37 revidr = read_cpuid(REVIDR_EL1);
38 for (fix = entry->fixed_revs; fix && fix->revidr_mask; fix++)
39 if (midr == fix->midr_rv && (revidr & fix->revidr_mask))
40 return false;
41
42 return true;
Andre Przywara301bcfa2014-11-14 15:54:10 +000043}
44
Stephen Boydbb487112017-12-13 14:19:37 -080045static bool __maybe_unused
Suzuki K Poulosebe5b2992018-03-26 15:12:45 +010046is_affected_midr_range_list(const struct arm64_cpu_capabilities *entry,
47 int scope)
48{
49 WARN_ON(scope != SCOPE_LOCAL_CPU || preemptible());
50 return is_midr_in_range_list(read_cpuid_id(), entry->midr_range_list);
Andre Przywara301bcfa2014-11-14 15:54:10 +000051}
52
Stephen Boydbb487112017-12-13 14:19:37 -080053static bool __maybe_unused
54is_kryo_midr(const struct arm64_cpu_capabilities *entry, int scope)
55{
56 u32 model;
57
58 WARN_ON(scope != SCOPE_LOCAL_CPU || preemptible());
59
60 model = read_cpuid_id();
61 model &= MIDR_IMPLEMENTOR_MASK | (0xf00 << MIDR_PARTNUM_SHIFT) |
62 MIDR_ARCHITECTURE_MASK;
63
Suzuki K Poulose1df31052018-03-26 15:12:44 +010064 return model == entry->midr_range.model;
Stephen Boydbb487112017-12-13 14:19:37 -080065}
66
Suzuki K Poulose116c81f2016-09-09 14:07:16 +010067static bool
Suzuki K Poulose314d53d2018-07-04 23:07:46 +010068has_mismatched_cache_type(const struct arm64_cpu_capabilities *entry,
69 int scope)
Suzuki K Poulose116c81f2016-09-09 14:07:16 +010070{
Suzuki K Poulose1602df02018-10-09 14:47:06 +010071 u64 mask = arm64_ftr_reg_ctrel0.strict_mask;
72 u64 sys = arm64_ftr_reg_ctrel0.sys_val & mask;
73 u64 ctr_raw, ctr_real;
Suzuki K Poulose314d53d2018-07-04 23:07:46 +010074
Suzuki K Poulose116c81f2016-09-09 14:07:16 +010075 WARN_ON(scope != SCOPE_LOCAL_CPU || preemptible());
Suzuki K Poulose1602df02018-10-09 14:47:06 +010076
77 /*
78 * We want to make sure that all the CPUs in the system expose
79 * a consistent CTR_EL0 to make sure that applications behaves
80 * correctly with migration.
81 *
82 * If a CPU has CTR_EL0.IDC but does not advertise it via CTR_EL0 :
83 *
84 * 1) It is safe if the system doesn't support IDC, as CPU anyway
85 * reports IDC = 0, consistent with the rest.
86 *
87 * 2) If the system has IDC, it is still safe as we trap CTR_EL0
88 * access on this CPU via the ARM64_HAS_CACHE_IDC capability.
89 *
90 * So, we need to make sure either the raw CTR_EL0 or the effective
91 * CTR_EL0 matches the system's copy to allow a secondary CPU to boot.
92 */
93 ctr_raw = read_cpuid_cachetype() & mask;
94 ctr_real = read_cpuid_effective_cachetype() & mask;
95
96 return (ctr_real != sys) && (ctr_raw != sys);
Suzuki K Poulose116c81f2016-09-09 14:07:16 +010097}
98
Dave Martinc0cda3b2018-03-26 15:12:28 +010099static void
100cpu_enable_trap_ctr_access(const struct arm64_cpu_capabilities *__unused)
Suzuki K Poulose116c81f2016-09-09 14:07:16 +0100101{
Suzuki K Poulose4afe8e72018-10-09 14:47:07 +0100102 u64 mask = arm64_ftr_reg_ctrel0.strict_mask;
103
104 /* Trap CTR_EL0 access on this CPU, only if it has a mismatch */
105 if ((read_cpuid_cachetype() & mask) !=
106 (arm64_ftr_reg_ctrel0.sys_val & mask))
107 sysreg_clear_set(sctlr_el1, SCTLR_EL1_UCT, 0);
Suzuki K Poulose116c81f2016-09-09 14:07:16 +0100108}
109
Marc Zyngier4205a892018-03-13 12:40:39 +0000110atomic_t arm64_el2_vector_last_slot = ATOMIC_INIT(-1);
111
Will Deacon0f15adb2018-01-03 11:17:58 +0000112#include <asm/mmu_context.h>
113#include <asm/cacheflush.h>
114
115DEFINE_PER_CPU_READ_MOSTLY(struct bp_hardening_data, bp_hardening_data);
116
Marc Zyngiere8b22d0f2018-04-10 11:36:45 +0100117#ifdef CONFIG_KVM_INDIRECT_VECTORS
Marc Zyngierb0922012018-02-06 17:56:20 +0000118extern char __smccc_workaround_1_smc_start[];
119extern char __smccc_workaround_1_smc_end[];
Will Deaconaa6acde2018-01-03 12:46:21 +0000120
Will Deacon0f15adb2018-01-03 11:17:58 +0000121static void __copy_hyp_vect_bpi(int slot, const char *hyp_vecs_start,
122 const char *hyp_vecs_end)
123{
124 void *dst = lm_alias(__bp_harden_hyp_vecs_start + slot * SZ_2K);
125 int i;
126
127 for (i = 0; i < SZ_2K; i += 0x80)
128 memcpy(dst + i, hyp_vecs_start, hyp_vecs_end - hyp_vecs_start);
129
Will Deacon3b8c9f12018-06-11 14:22:09 +0100130 __flush_icache_range((uintptr_t)dst, (uintptr_t)dst + SZ_2K);
Will Deacon0f15adb2018-01-03 11:17:58 +0000131}
132
Marc Zyngier73f38162019-04-15 16:21:23 -0500133static void install_bp_hardening_cb(bp_hardening_cb_t fn,
134 const char *hyp_vecs_start,
135 const char *hyp_vecs_end)
Will Deacon0f15adb2018-01-03 11:17:58 +0000136{
James Morsed8797b12018-11-27 15:35:21 +0000137 static DEFINE_RAW_SPINLOCK(bp_lock);
Will Deacon0f15adb2018-01-03 11:17:58 +0000138 int cpu, slot = -1;
139
James Morse4debef52018-09-21 21:49:19 +0100140 /*
141 * enable_smccc_arch_workaround_1() passes NULL for the hyp_vecs
142 * start/end if we're a guest. Skip the hyp-vectors work.
143 */
144 if (!hyp_vecs_start) {
145 __this_cpu_write(bp_hardening_data.fn, fn);
146 return;
147 }
148
James Morsed8797b12018-11-27 15:35:21 +0000149 raw_spin_lock(&bp_lock);
Will Deacon0f15adb2018-01-03 11:17:58 +0000150 for_each_possible_cpu(cpu) {
151 if (per_cpu(bp_hardening_data.fn, cpu) == fn) {
152 slot = per_cpu(bp_hardening_data.hyp_vectors_slot, cpu);
153 break;
154 }
155 }
156
157 if (slot == -1) {
Marc Zyngier4205a892018-03-13 12:40:39 +0000158 slot = atomic_inc_return(&arm64_el2_vector_last_slot);
159 BUG_ON(slot >= BP_HARDEN_EL2_SLOTS);
Will Deacon0f15adb2018-01-03 11:17:58 +0000160 __copy_hyp_vect_bpi(slot, hyp_vecs_start, hyp_vecs_end);
161 }
162
163 __this_cpu_write(bp_hardening_data.hyp_vectors_slot, slot);
164 __this_cpu_write(bp_hardening_data.fn, fn);
James Morsed8797b12018-11-27 15:35:21 +0000165 raw_spin_unlock(&bp_lock);
Will Deacon0f15adb2018-01-03 11:17:58 +0000166}
167#else
Marc Zyngierb0922012018-02-06 17:56:20 +0000168#define __smccc_workaround_1_smc_start NULL
169#define __smccc_workaround_1_smc_end NULL
Will Deaconaa6acde2018-01-03 12:46:21 +0000170
Marc Zyngier73f38162019-04-15 16:21:23 -0500171static void install_bp_hardening_cb(bp_hardening_cb_t fn,
Will Deacon0f15adb2018-01-03 11:17:58 +0000172 const char *hyp_vecs_start,
173 const char *hyp_vecs_end)
174{
175 __this_cpu_write(bp_hardening_data.fn, fn);
176}
Marc Zyngiere8b22d0f2018-04-10 11:36:45 +0100177#endif /* CONFIG_KVM_INDIRECT_VECTORS */
Will Deacon0f15adb2018-01-03 11:17:58 +0000178
Marc Zyngierb0922012018-02-06 17:56:20 +0000179#include <uapi/linux/psci.h>
180#include <linux/arm-smccc.h>
Will Deaconaa6acde2018-01-03 12:46:21 +0000181#include <linux/psci.h>
182
Marc Zyngierb0922012018-02-06 17:56:20 +0000183static void call_smc_arch_workaround_1(void)
184{
185 arm_smccc_1_1_smc(ARM_SMCCC_ARCH_WORKAROUND_1, NULL);
186}
187
188static void call_hvc_arch_workaround_1(void)
189{
190 arm_smccc_1_1_hvc(ARM_SMCCC_ARCH_WORKAROUND_1, NULL);
191}
192
Shanker Donthineni4bc352f2018-04-10 11:36:42 +0100193static void qcom_link_stack_sanitization(void)
194{
195 u64 tmp;
196
197 asm volatile("mov %0, x30 \n"
198 ".rept 16 \n"
199 "bl . + 4 \n"
200 ".endr \n"
201 "mov x30, %0 \n"
202 : "=&r" (tmp));
203}
204
Jeremy Lintone5ce5e72019-04-15 16:21:20 -0500205static bool __nospectre_v2;
206static int __init parse_nospectre_v2(char *str)
207{
208 __nospectre_v2 = true;
209 return 0;
210}
211early_param("nospectre_v2", parse_nospectre_v2);
212
Marc Zyngier73f38162019-04-15 16:21:23 -0500213/*
214 * -1: No workaround
215 * 0: No workaround required
216 * 1: Workaround installed
217 */
218static int detect_harden_bp_fw(void)
Marc Zyngierb0922012018-02-06 17:56:20 +0000219{
220 bp_hardening_cb_t cb;
221 void *smccc_start, *smccc_end;
222 struct arm_smccc_res res;
Shanker Donthineni4bc352f2018-04-10 11:36:42 +0100223 u32 midr = read_cpuid_id();
Marc Zyngierb0922012018-02-06 17:56:20 +0000224
Marc Zyngierb0922012018-02-06 17:56:20 +0000225 if (psci_ops.smccc_version == SMCCC_VERSION_1_0)
Marc Zyngier73f38162019-04-15 16:21:23 -0500226 return -1;
Marc Zyngierb0922012018-02-06 17:56:20 +0000227
228 switch (psci_ops.conduit) {
229 case PSCI_CONDUIT_HVC:
230 arm_smccc_1_1_hvc(ARM_SMCCC_ARCH_FEATURES_FUNC_ID,
231 ARM_SMCCC_ARCH_WORKAROUND_1, &res);
Marc Zyngier517953c2019-04-15 16:21:24 -0500232 switch ((int)res.a0) {
233 case 1:
234 /* Firmware says we're just fine */
235 return 0;
236 case 0:
237 cb = call_hvc_arch_workaround_1;
238 /* This is a guest, no need to patch KVM vectors */
239 smccc_start = NULL;
240 smccc_end = NULL;
241 break;
242 default:
Marc Zyngier73f38162019-04-15 16:21:23 -0500243 return -1;
Marc Zyngier517953c2019-04-15 16:21:24 -0500244 }
Marc Zyngierb0922012018-02-06 17:56:20 +0000245 break;
246
247 case PSCI_CONDUIT_SMC:
248 arm_smccc_1_1_smc(ARM_SMCCC_ARCH_FEATURES_FUNC_ID,
249 ARM_SMCCC_ARCH_WORKAROUND_1, &res);
Marc Zyngier517953c2019-04-15 16:21:24 -0500250 switch ((int)res.a0) {
251 case 1:
252 /* Firmware says we're just fine */
253 return 0;
254 case 0:
255 cb = call_smc_arch_workaround_1;
256 smccc_start = __smccc_workaround_1_smc_start;
257 smccc_end = __smccc_workaround_1_smc_end;
258 break;
259 default:
Marc Zyngier73f38162019-04-15 16:21:23 -0500260 return -1;
Marc Zyngier517953c2019-04-15 16:21:24 -0500261 }
Marc Zyngierb0922012018-02-06 17:56:20 +0000262 break;
263
264 default:
Marc Zyngier73f38162019-04-15 16:21:23 -0500265 return -1;
Marc Zyngierb0922012018-02-06 17:56:20 +0000266 }
267
Shanker Donthineni4bc352f2018-04-10 11:36:42 +0100268 if (((midr & MIDR_CPU_MODEL_MASK) == MIDR_QCOM_FALKOR) ||
269 ((midr & MIDR_CPU_MODEL_MASK) == MIDR_QCOM_FALKOR_V1))
270 cb = qcom_link_stack_sanitization;
271
Jeremy Linton8c1e3d22019-04-15 16:21:25 -0500272 if (IS_ENABLED(CONFIG_HARDEN_BRANCH_PREDICTOR))
273 install_bp_hardening_cb(cb, smccc_start, smccc_end);
Marc Zyngierb0922012018-02-06 17:56:20 +0000274
Marc Zyngier73f38162019-04-15 16:21:23 -0500275 return 1;
Will Deaconaa6acde2018-01-03 12:46:21 +0000276}
Will Deacon0f15adb2018-01-03 11:17:58 +0000277
Marc Zyngier8e290622018-05-29 13:11:06 +0100278#ifdef CONFIG_ARM64_SSBD
Marc Zyngier5cf9ce62018-05-29 13:11:07 +0100279DEFINE_PER_CPU_READ_MOSTLY(u64, arm64_ssbd_callback_required);
280
Marc Zyngiera43ae4d2018-05-29 13:11:09 +0100281int ssbd_state __read_mostly = ARM64_SSBD_KERNEL;
282
283static const struct ssbd_options {
284 const char *str;
285 int state;
286} ssbd_options[] = {
287 { "force-on", ARM64_SSBD_FORCE_ENABLE, },
288 { "force-off", ARM64_SSBD_FORCE_DISABLE, },
289 { "kernel", ARM64_SSBD_KERNEL, },
290};
291
292static int __init ssbd_cfg(char *buf)
293{
294 int i;
295
296 if (!buf || !buf[0])
297 return -EINVAL;
298
299 for (i = 0; i < ARRAY_SIZE(ssbd_options); i++) {
300 int len = strlen(ssbd_options[i].str);
301
302 if (strncmp(buf, ssbd_options[i].str, len))
303 continue;
304
305 ssbd_state = ssbd_options[i].state;
306 return 0;
307 }
308
309 return -EINVAL;
310}
311early_param("ssbd", ssbd_cfg);
312
Marc Zyngier8e290622018-05-29 13:11:06 +0100313void __init arm64_update_smccc_conduit(struct alt_instr *alt,
314 __le32 *origptr, __le32 *updptr,
315 int nr_inst)
316{
317 u32 insn;
318
319 BUG_ON(nr_inst != 1);
320
321 switch (psci_ops.conduit) {
322 case PSCI_CONDUIT_HVC:
323 insn = aarch64_insn_get_hvc_value();
324 break;
325 case PSCI_CONDUIT_SMC:
326 insn = aarch64_insn_get_smc_value();
327 break;
328 default:
329 return;
330 }
331
332 *updptr = cpu_to_le32(insn);
333}
Marc Zyngiera725e3d2018-05-29 13:11:08 +0100334
Marc Zyngier986372c2018-05-29 13:11:11 +0100335void __init arm64_enable_wa2_handling(struct alt_instr *alt,
336 __le32 *origptr, __le32 *updptr,
337 int nr_inst)
338{
339 BUG_ON(nr_inst != 1);
340 /*
341 * Only allow mitigation on EL1 entry/exit and guest
342 * ARCH_WORKAROUND_2 handling if the SSBD state allows it to
343 * be flipped.
344 */
345 if (arm64_get_ssbd_state() == ARM64_SSBD_KERNEL)
346 *updptr = cpu_to_le32(aarch64_insn_gen_nop());
347}
348
Marc Zyngier647d0512018-05-29 13:11:12 +0100349void arm64_set_ssbd_mitigation(bool state)
Marc Zyngiera725e3d2018-05-29 13:11:08 +0100350{
Will Deacon8f04e8e2018-08-07 13:47:06 +0100351 if (this_cpu_has_cap(ARM64_SSBS)) {
352 if (state)
353 asm volatile(SET_PSTATE_SSBS(0));
354 else
355 asm volatile(SET_PSTATE_SSBS(1));
356 return;
357 }
358
Marc Zyngiera725e3d2018-05-29 13:11:08 +0100359 switch (psci_ops.conduit) {
360 case PSCI_CONDUIT_HVC:
361 arm_smccc_1_1_hvc(ARM_SMCCC_ARCH_WORKAROUND_2, state, NULL);
362 break;
363
364 case PSCI_CONDUIT_SMC:
365 arm_smccc_1_1_smc(ARM_SMCCC_ARCH_WORKAROUND_2, state, NULL);
366 break;
367
368 default:
369 WARN_ON_ONCE(1);
370 break;
371 }
372}
373
374static bool has_ssbd_mitigation(const struct arm64_cpu_capabilities *entry,
375 int scope)
376{
377 struct arm_smccc_res res;
Marc Zyngiera43ae4d2018-05-29 13:11:09 +0100378 bool required = true;
379 s32 val;
Marc Zyngiera725e3d2018-05-29 13:11:08 +0100380
381 WARN_ON(scope != SCOPE_LOCAL_CPU || preemptible());
382
Will Deacon8f04e8e2018-08-07 13:47:06 +0100383 if (this_cpu_has_cap(ARM64_SSBS)) {
384 required = false;
385 goto out_printmsg;
386 }
387
Marc Zyngiera43ae4d2018-05-29 13:11:09 +0100388 if (psci_ops.smccc_version == SMCCC_VERSION_1_0) {
389 ssbd_state = ARM64_SSBD_UNKNOWN;
Marc Zyngiera725e3d2018-05-29 13:11:08 +0100390 return false;
Marc Zyngiera43ae4d2018-05-29 13:11:09 +0100391 }
Marc Zyngiera725e3d2018-05-29 13:11:08 +0100392
Marc Zyngiera725e3d2018-05-29 13:11:08 +0100393 switch (psci_ops.conduit) {
394 case PSCI_CONDUIT_HVC:
395 arm_smccc_1_1_hvc(ARM_SMCCC_ARCH_FEATURES_FUNC_ID,
396 ARM_SMCCC_ARCH_WORKAROUND_2, &res);
Marc Zyngiera725e3d2018-05-29 13:11:08 +0100397 break;
398
399 case PSCI_CONDUIT_SMC:
400 arm_smccc_1_1_smc(ARM_SMCCC_ARCH_FEATURES_FUNC_ID,
401 ARM_SMCCC_ARCH_WORKAROUND_2, &res);
Marc Zyngiera725e3d2018-05-29 13:11:08 +0100402 break;
403
404 default:
Marc Zyngiera43ae4d2018-05-29 13:11:09 +0100405 ssbd_state = ARM64_SSBD_UNKNOWN;
406 return false;
Marc Zyngiera725e3d2018-05-29 13:11:08 +0100407 }
408
Marc Zyngiera43ae4d2018-05-29 13:11:09 +0100409 val = (s32)res.a0;
410
411 switch (val) {
412 case SMCCC_RET_NOT_SUPPORTED:
413 ssbd_state = ARM64_SSBD_UNKNOWN;
414 return false;
415
416 case SMCCC_RET_NOT_REQUIRED:
417 pr_info_once("%s mitigation not required\n", entry->desc);
418 ssbd_state = ARM64_SSBD_MITIGATED;
419 return false;
420
421 case SMCCC_RET_SUCCESS:
422 required = true;
423 break;
424
425 case 1: /* Mitigation not required on this CPU */
426 required = false;
427 break;
428
429 default:
430 WARN_ON(1);
431 return false;
432 }
433
434 switch (ssbd_state) {
435 case ARM64_SSBD_FORCE_DISABLE:
Marc Zyngiera43ae4d2018-05-29 13:11:09 +0100436 arm64_set_ssbd_mitigation(false);
437 required = false;
438 break;
439
440 case ARM64_SSBD_KERNEL:
441 if (required) {
442 __this_cpu_write(arm64_ssbd_callback_required, 1);
443 arm64_set_ssbd_mitigation(true);
444 }
445 break;
446
447 case ARM64_SSBD_FORCE_ENABLE:
Marc Zyngiera725e3d2018-05-29 13:11:08 +0100448 arm64_set_ssbd_mitigation(true);
Marc Zyngiera43ae4d2018-05-29 13:11:09 +0100449 required = true;
450 break;
451
452 default:
453 WARN_ON(1);
454 break;
Marc Zyngiera725e3d2018-05-29 13:11:08 +0100455 }
456
Will Deacon8f04e8e2018-08-07 13:47:06 +0100457out_printmsg:
458 switch (ssbd_state) {
459 case ARM64_SSBD_FORCE_DISABLE:
460 pr_info_once("%s disabled from command-line\n", entry->desc);
461 break;
462
463 case ARM64_SSBD_FORCE_ENABLE:
464 pr_info_once("%s forced from command-line\n", entry->desc);
465 break;
466 }
467
Marc Zyngiera43ae4d2018-05-29 13:11:09 +0100468 return required;
Marc Zyngiera725e3d2018-05-29 13:11:08 +0100469}
Marc Zyngier8e290622018-05-29 13:11:06 +0100470#endif /* CONFIG_ARM64_SSBD */
471
Will Deaconb8925ee2018-08-07 13:53:41 +0100472static void __maybe_unused
473cpu_enable_cache_maint_trap(const struct arm64_cpu_capabilities *__unused)
474{
475 sysreg_clear_set(sctlr_el1, SCTLR_EL1_UCI, 0);
476}
477
Suzuki K Poulose5e7951c2018-03-26 15:12:43 +0100478#define CAP_MIDR_RANGE(model, v_min, r_min, v_max, r_max) \
479 .matches = is_affected_midr_range, \
Suzuki K Poulose1df31052018-03-26 15:12:44 +0100480 .midr_range = MIDR_RANGE(model, v_min, r_min, v_max, r_max)
Andre Przywara301bcfa2014-11-14 15:54:10 +0000481
Suzuki K Poulose5e7951c2018-03-26 15:12:43 +0100482#define CAP_MIDR_ALL_VERSIONS(model) \
483 .matches = is_affected_midr_range, \
Suzuki K Poulose1df31052018-03-26 15:12:44 +0100484 .midr_range = MIDR_ALL_VERSIONS(model)
Marc Zyngier06f14942017-02-01 14:38:46 +0000485
Ard Biesheuvele8002e02018-03-06 17:15:34 +0000486#define MIDR_FIXED(rev, revidr_mask) \
487 .fixed_revs = (struct arm64_midr_revidr[]){{ (rev), (revidr_mask) }, {}}
488
Suzuki K Poulose5e7951c2018-03-26 15:12:43 +0100489#define ERRATA_MIDR_RANGE(model, v_min, r_min, v_max, r_max) \
490 .type = ARM64_CPUCAP_LOCAL_CPU_ERRATUM, \
491 CAP_MIDR_RANGE(model, v_min, r_min, v_max, r_max)
492
Suzuki K Poulosebe5b2992018-03-26 15:12:45 +0100493#define CAP_MIDR_RANGE_LIST(list) \
494 .matches = is_affected_midr_range_list, \
495 .midr_range_list = list
496
Suzuki K Poulose5e7951c2018-03-26 15:12:43 +0100497/* Errata affecting a range of revisions of given model variant */
498#define ERRATA_MIDR_REV_RANGE(m, var, r_min, r_max) \
499 ERRATA_MIDR_RANGE(m, var, r_min, var, r_max)
500
501/* Errata affecting a single variant/revision of a model */
502#define ERRATA_MIDR_REV(model, var, rev) \
503 ERRATA_MIDR_RANGE(model, var, rev, var, rev)
504
505/* Errata affecting all variants/revisions of a given a model */
506#define ERRATA_MIDR_ALL_VERSIONS(model) \
507 .type = ARM64_CPUCAP_LOCAL_CPU_ERRATUM, \
508 CAP_MIDR_ALL_VERSIONS(model)
509
Suzuki K Poulosebe5b2992018-03-26 15:12:45 +0100510/* Errata affecting a list of midr ranges, with same work around */
511#define ERRATA_MIDR_RANGE_LIST(midr_list) \
512 .type = ARM64_CPUCAP_LOCAL_CPU_ERRATUM, \
513 CAP_MIDR_RANGE_LIST(midr_list)
514
Suzuki K Poulosebe5b2992018-03-26 15:12:45 +0100515/*
Marc Zyngier73f38162019-04-15 16:21:23 -0500516 * List of CPUs that do not need any Spectre-v2 mitigation at all.
Suzuki K Poulosebe5b2992018-03-26 15:12:45 +0100517 */
Marc Zyngier73f38162019-04-15 16:21:23 -0500518static const struct midr_range spectre_v2_safe_list[] = {
519 MIDR_ALL_VERSIONS(MIDR_CORTEX_A35),
520 MIDR_ALL_VERSIONS(MIDR_CORTEX_A53),
521 MIDR_ALL_VERSIONS(MIDR_CORTEX_A55),
522 { /* sentinel */ }
Suzuki K Poulosebe5b2992018-03-26 15:12:45 +0100523};
524
Marc Zyngier73f38162019-04-15 16:21:23 -0500525static bool __maybe_unused
526check_branch_predictor(const struct arm64_cpu_capabilities *entry, int scope)
527{
528 int need_wa;
529
530 WARN_ON(scope != SCOPE_LOCAL_CPU || preemptible());
531
532 /* If the CPU has CSV2 set, we're safe */
533 if (cpuid_feature_extract_unsigned_field(read_cpuid(ID_AA64PFR0_EL1),
534 ID_AA64PFR0_CSV2_SHIFT))
535 return false;
536
537 /* Alternatively, we have a list of unaffected CPUs */
538 if (is_midr_in_range_list(read_cpuid_id(), spectre_v2_safe_list))
539 return false;
540
541 /* Fallback to firmware detection */
542 need_wa = detect_harden_bp_fw();
543 if (!need_wa)
544 return false;
545
Jeremy Linton8c1e3d22019-04-15 16:21:25 -0500546 if (!IS_ENABLED(CONFIG_HARDEN_BRANCH_PREDICTOR)) {
547 pr_warn_once("spectrev2 mitigation disabled by kernel configuration\n");
548 __hardenbp_enab = false;
549 return false;
550 }
551
Marc Zyngier73f38162019-04-15 16:21:23 -0500552 /* forced off */
553 if (__nospectre_v2) {
554 pr_info_once("spectrev2 mitigation disabled by command line option\n");
555 return false;
556 }
557
558 if (need_wa < 0)
559 pr_warn_once("ARM_SMCCC_ARCH_WORKAROUND_1 missing from firmware\n");
560
561 return (need_wa > 0);
562}
Andre Przywara301bcfa2014-11-14 15:54:10 +0000563
Marc Zyngier8892b712018-04-10 11:36:43 +0100564#ifdef CONFIG_HARDEN_EL2_VECTORS
565
566static const struct midr_range arm64_harden_el2_vectors[] = {
567 MIDR_ALL_VERSIONS(MIDR_CORTEX_A57),
568 MIDR_ALL_VERSIONS(MIDR_CORTEX_A72),
569 {},
570};
571
Marc Zyngierdc6ed612018-03-28 12:46:07 +0100572#endif
573
Catalin Marinasce8c80c2018-11-19 11:27:28 +0000574#ifdef CONFIG_ARM64_WORKAROUND_REPEAT_TLBI
575
576static const struct midr_range arm64_repeat_tlbi_cpus[] = {
577#ifdef CONFIG_QCOM_FALKOR_ERRATUM_1009
578 MIDR_RANGE(MIDR_QCOM_FALKOR_V1, 0, 0, 0, 0),
579#endif
580#ifdef CONFIG_ARM64_ERRATUM_1286807
581 MIDR_RANGE(MIDR_CORTEX_A76, 0, 0, 3, 0),
582#endif
583 {},
584};
585
586#endif
587
Suzuki K Poulosef58cdf72018-11-30 17:18:01 +0000588#ifdef CONFIG_CAVIUM_ERRATUM_27456
Will Deaconb89d82e2019-01-08 16:19:01 +0000589const struct midr_range cavium_erratum_27456_cpus[] = {
Suzuki K Poulosef58cdf72018-11-30 17:18:01 +0000590 /* Cavium ThunderX, T88 pass 1.x - 2.1 */
591 MIDR_RANGE(MIDR_THUNDERX, 0, 0, 1, 1),
592 /* Cavium ThunderX, T81 pass 1.0 */
593 MIDR_REV(MIDR_THUNDERX_81XX, 0, 0),
594 {},
595};
596#endif
597
598#ifdef CONFIG_CAVIUM_ERRATUM_30115
599static const struct midr_range cavium_erratum_30115_cpus[] = {
600 /* Cavium ThunderX, T88 pass 1.x - 2.2 */
601 MIDR_RANGE(MIDR_THUNDERX, 0, 0, 1, 2),
602 /* Cavium ThunderX, T81 pass 1.0 - 1.2 */
603 MIDR_REV_RANGE(MIDR_THUNDERX_81XX, 0, 0, 2),
604 /* Cavium ThunderX, T83 pass 1.0 */
605 MIDR_REV(MIDR_THUNDERX_83XX, 0, 0),
606 {},
607};
608#endif
609
Suzuki K Poulosea3dcea2c2018-11-30 17:18:02 +0000610#ifdef CONFIG_QCOM_FALKOR_ERRATUM_1003
611static const struct arm64_cpu_capabilities qcom_erratum_1003_list[] = {
612 {
613 ERRATA_MIDR_REV(MIDR_QCOM_FALKOR_V1, 0, 0),
614 },
615 {
616 .midr_range.model = MIDR_QCOM_KRYO,
617 .matches = is_kryo_midr,
618 },
619 {},
620};
621#endif
622
Suzuki K Poulosec9460dc2018-11-30 17:18:00 +0000623#ifdef CONFIG_ARM64_WORKAROUND_CLEAN_CACHE
624static const struct midr_range workaround_clean_cache[] = {
Andre Przywarae116a372014-11-14 15:54:09 +0000625#if defined(CONFIG_ARM64_ERRATUM_826319) || \
626 defined(CONFIG_ARM64_ERRATUM_827319) || \
627 defined(CONFIG_ARM64_ERRATUM_824069)
Suzuki K Poulosec9460dc2018-11-30 17:18:00 +0000628 /* Cortex-A53 r0p[012]: ARM errata 826319, 827319, 824069 */
629 MIDR_REV_RANGE(MIDR_CORTEX_A53, 0, 0, 2),
Andre Przywarac0a01b82014-11-14 15:54:12 +0000630#endif
Suzuki K Poulosec9460dc2018-11-30 17:18:00 +0000631#ifdef CONFIG_ARM64_ERRATUM_819472
632 /* Cortex-A53 r0p[01] : ARM errata 819472 */
633 MIDR_REV_RANGE(MIDR_CORTEX_A53, 0, 0, 1),
634#endif
635 {},
636};
637#endif
638
639const struct arm64_cpu_capabilities arm64_errata[] = {
640#ifdef CONFIG_ARM64_WORKAROUND_CLEAN_CACHE
Andre Przywarac0a01b82014-11-14 15:54:12 +0000641 {
Suzuki K Poulosec9460dc2018-11-30 17:18:00 +0000642 .desc = "ARM errata 826319, 827319, 824069, 819472",
Andre Przywarac0a01b82014-11-14 15:54:12 +0000643 .capability = ARM64_WORKAROUND_CLEAN_CACHE,
Suzuki K Poulosec9460dc2018-11-30 17:18:00 +0000644 ERRATA_MIDR_RANGE_LIST(workaround_clean_cache),
Dave Martinc0cda3b2018-03-26 15:12:28 +0100645 .cpu_enable = cpu_enable_cache_maint_trap,
Andre Przywarac0a01b82014-11-14 15:54:12 +0000646 },
647#endif
648#ifdef CONFIG_ARM64_ERRATUM_832075
Andre Przywara301bcfa2014-11-14 15:54:10 +0000649 {
Andre Przywara5afaa1f2014-11-14 15:54:11 +0000650 /* Cortex-A57 r0p0 - r1p2 */
651 .desc = "ARM erratum 832075",
652 .capability = ARM64_WORKAROUND_DEVICE_LOAD_ACQUIRE,
Suzuki K Poulose5e7951c2018-03-26 15:12:43 +0100653 ERRATA_MIDR_RANGE(MIDR_CORTEX_A57,
654 0, 0,
655 1, 2),
Andre Przywara5afaa1f2014-11-14 15:54:11 +0000656 },
Andre Przywarac0a01b82014-11-14 15:54:12 +0000657#endif
Marc Zyngier498cd5c2015-11-16 10:28:18 +0000658#ifdef CONFIG_ARM64_ERRATUM_834220
659 {
660 /* Cortex-A57 r0p0 - r1p2 */
661 .desc = "ARM erratum 834220",
662 .capability = ARM64_WORKAROUND_834220,
Suzuki K Poulose5e7951c2018-03-26 15:12:43 +0100663 ERRATA_MIDR_RANGE(MIDR_CORTEX_A57,
664 0, 0,
665 1, 2),
Marc Zyngier498cd5c2015-11-16 10:28:18 +0000666 },
667#endif
Ard Biesheuvelca79acc2018-03-06 17:15:35 +0000668#ifdef CONFIG_ARM64_ERRATUM_843419
669 {
670 /* Cortex-A53 r0p[01234] */
671 .desc = "ARM erratum 843419",
672 .capability = ARM64_WORKAROUND_843419,
Suzuki K Poulose5e7951c2018-03-26 15:12:43 +0100673 ERRATA_MIDR_REV_RANGE(MIDR_CORTEX_A53, 0, 0, 4),
Ard Biesheuvelca79acc2018-03-06 17:15:35 +0000674 MIDR_FIXED(0x4, BIT(8)),
Will Deacon905e8c52015-03-23 19:07:02 +0000675 },
Robert Richter6d4e11c2015-09-21 22:58:35 +0200676#endif
677#ifdef CONFIG_ARM64_ERRATUM_845719
678 {
679 /* Cortex-A53 r0p[01234] */
680 .desc = "ARM erratum 845719",
681 .capability = ARM64_WORKAROUND_845719,
Suzuki K Poulose5e7951c2018-03-26 15:12:43 +0100682 ERRATA_MIDR_REV_RANGE(MIDR_CORTEX_A53, 0, 0, 4),
Marc Zyngier359b7062015-03-27 13:09:23 +0000683 },
Andre Przywarae116a372014-11-14 15:54:09 +0000684#endif
Robert Richter6d4e11c2015-09-21 22:58:35 +0200685#ifdef CONFIG_CAVIUM_ERRATUM_23154
686 {
687 /* Cavium ThunderX, pass 1.x */
688 .desc = "Cavium erratum 23154",
689 .capability = ARM64_WORKAROUND_CAVIUM_23154,
Suzuki K Poulose5e7951c2018-03-26 15:12:43 +0100690 ERRATA_MIDR_REV_RANGE(MIDR_THUNDERX, 0, 0, 1),
Robert Richter6d4e11c2015-09-21 22:58:35 +0200691 },
692#endif
Andrew Pinski104a0c02016-02-24 17:44:57 -0800693#ifdef CONFIG_CAVIUM_ERRATUM_27456
694 {
Andrew Pinski104a0c02016-02-24 17:44:57 -0800695 .desc = "Cavium erratum 27456",
696 .capability = ARM64_WORKAROUND_CAVIUM_27456,
Suzuki K Poulosef58cdf72018-11-30 17:18:01 +0000697 ERRATA_MIDR_RANGE_LIST(cavium_erratum_27456_cpus),
Ganapatrao Kulkarni47c459b2016-07-07 10:18:17 +0530698 },
Andrew Pinski104a0c02016-02-24 17:44:57 -0800699#endif
David Daney690a3412017-06-09 12:49:48 +0100700#ifdef CONFIG_CAVIUM_ERRATUM_30115
701 {
David Daney690a3412017-06-09 12:49:48 +0100702 .desc = "Cavium erratum 30115",
703 .capability = ARM64_WORKAROUND_CAVIUM_30115,
Suzuki K Poulosef58cdf72018-11-30 17:18:01 +0000704 ERRATA_MIDR_RANGE_LIST(cavium_erratum_30115_cpus),
David Daney690a3412017-06-09 12:49:48 +0100705 },
706#endif
Andre Przywarae116a372014-11-14 15:54:09 +0000707 {
Will Deacon880f7cc2018-09-19 11:41:21 +0100708 .desc = "Mismatched cache type (CTR_EL0)",
Suzuki K Poulose314d53d2018-07-04 23:07:46 +0100709 .capability = ARM64_MISMATCHED_CACHE_TYPE,
710 .matches = has_mismatched_cache_type,
Suzuki K Poulose5b4747c2018-03-26 15:12:32 +0100711 .type = ARM64_CPUCAP_LOCAL_CPU_ERRATUM,
Dave Martinc0cda3b2018-03-26 15:12:28 +0100712 .cpu_enable = cpu_enable_trap_ctr_access,
Suzuki K Poulose116c81f2016-09-09 14:07:16 +0100713 },
Christopher Covington38fd94b2017-02-08 15:08:37 -0500714#ifdef CONFIG_QCOM_FALKOR_ERRATUM_1003
715 {
Suzuki K Poulosea3dcea2c2018-11-30 17:18:02 +0000716 .desc = "Qualcomm Technologies Falkor/Kryo erratum 1003",
Christopher Covington38fd94b2017-02-08 15:08:37 -0500717 .capability = ARM64_WORKAROUND_QCOM_FALKOR_E1003,
Will Deacon1e013d02018-12-12 15:53:54 +0000718 .matches = cpucap_multi_entry_cap_matches,
Suzuki K Poulosea3dcea2c2018-11-30 17:18:02 +0000719 .match_list = qcom_erratum_1003_list,
Stephen Boydbb487112017-12-13 14:19:37 -0800720 },
Christopher Covington38fd94b2017-02-08 15:08:37 -0500721#endif
Catalin Marinasce8c80c2018-11-19 11:27:28 +0000722#ifdef CONFIG_ARM64_WORKAROUND_REPEAT_TLBI
Christopher Covingtond9ff80f2017-01-31 12:50:19 -0500723 {
Catalin Marinasce8c80c2018-11-19 11:27:28 +0000724 .desc = "Qualcomm erratum 1009, ARM erratum 1286807",
Christopher Covingtond9ff80f2017-01-31 12:50:19 -0500725 .capability = ARM64_WORKAROUND_REPEAT_TLBI,
Catalin Marinasce8c80c2018-11-19 11:27:28 +0000726 ERRATA_MIDR_RANGE_LIST(arm64_repeat_tlbi_cpus),
Christopher Covingtond9ff80f2017-01-31 12:50:19 -0500727 },
728#endif
Marc Zyngiereeb1efb2017-03-20 17:18:06 +0000729#ifdef CONFIG_ARM64_ERRATUM_858921
730 {
731 /* Cortex-A73 all versions */
732 .desc = "ARM erratum 858921",
733 .capability = ARM64_WORKAROUND_858921,
Suzuki K Poulose5e7951c2018-03-26 15:12:43 +0100734 ERRATA_MIDR_ALL_VERSIONS(MIDR_CORTEX_A73),
Marc Zyngiereeb1efb2017-03-20 17:18:06 +0000735 },
736#endif
Will Deaconaa6acde2018-01-03 12:46:21 +0000737 {
738 .capability = ARM64_HARDEN_BRANCH_PREDICTOR,
Marc Zyngier73f38162019-04-15 16:21:23 -0500739 .type = ARM64_CPUCAP_LOCAL_CPU_ERRATUM,
740 .matches = check_branch_predictor,
Jayachandran Cf3d795d2018-01-19 04:22:47 -0800741 },
Marc Zyngier4b472ff2018-02-15 11:49:20 +0000742#ifdef CONFIG_HARDEN_EL2_VECTORS
743 {
Marc Zyngier8892b712018-04-10 11:36:43 +0100744 .desc = "EL2 vector hardening",
Marc Zyngier4b472ff2018-02-15 11:49:20 +0000745 .capability = ARM64_HARDEN_EL2_VECTORS,
Marc Zyngier8892b712018-04-10 11:36:43 +0100746 ERRATA_MIDR_RANGE_LIST(arm64_harden_el2_vectors),
Marc Zyngier4b472ff2018-02-15 11:49:20 +0000747 },
748#endif
Marc Zyngiera725e3d2018-05-29 13:11:08 +0100749#ifdef CONFIG_ARM64_SSBD
750 {
751 .desc = "Speculative Store Bypass Disable",
752 .capability = ARM64_SSBD,
753 .type = ARM64_CPUCAP_LOCAL_CPU_ERRATUM,
754 .matches = has_ssbd_mitigation,
755 },
756#endif
Marc Zyngier95b861a42018-09-27 17:15:34 +0100757#ifdef CONFIG_ARM64_ERRATUM_1188873
758 {
759 /* Cortex-A76 r0p0 to r2p0 */
760 .desc = "ARM erratum 1188873",
761 .capability = ARM64_WORKAROUND_1188873,
762 ERRATA_MIDR_RANGE(MIDR_CORTEX_A76, 0, 0, 2, 0),
763 },
764#endif
Marc Zyngier8b2cca92018-12-06 17:31:23 +0000765#ifdef CONFIG_ARM64_ERRATUM_1165522
766 {
767 /* Cortex-A76 r0p0 to r2p0 */
768 .desc = "ARM erratum 1165522",
769 .capability = ARM64_WORKAROUND_1165522,
770 ERRATA_MIDR_RANGE(MIDR_CORTEX_A76, 0, 0, 2, 0),
771 },
772#endif
Suzuki K Poulose116c81f2016-09-09 14:07:16 +0100773 {
Andre Przywarae116a372014-11-14 15:54:09 +0000774 }
775};
Mian Yousaf Kaukab3891ebc2019-04-15 16:21:21 -0500776
777ssize_t cpu_show_spectre_v1(struct device *dev, struct device_attribute *attr,
778 char *buf)
779{
780 return sprintf(buf, "Mitigation: __user pointer sanitization\n");
781}