blob: 4e9f6a36d5e6f69f7315de365a7439ece044211d [file] [log] [blame]
Andre Przywarae116a372014-11-14 15:54:09 +00001/*
2 * Contains CPU specific errata definitions
3 *
4 * Copyright (C) 2014 ARM Ltd.
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
15 * You should have received a copy of the GNU General Public License
16 * along with this program. If not, see <http://www.gnu.org/licenses/>.
17 */
18
Andre Przywarae116a372014-11-14 15:54:09 +000019#include <linux/types.h>
20#include <asm/cpu.h>
21#include <asm/cputype.h>
22#include <asm/cpufeature.h>
23
Andre Przywara301bcfa2014-11-14 15:54:10 +000024static bool __maybe_unused
Suzuki K Poulose92406f02016-04-22 12:25:31 +010025is_affected_midr_range(const struct arm64_cpu_capabilities *entry, int scope)
Andre Przywara301bcfa2014-11-14 15:54:10 +000026{
Ard Biesheuvele8002e02018-03-06 17:15:34 +000027 const struct arm64_midr_revidr *fix;
28 u32 midr = read_cpuid_id(), revidr;
29
Suzuki K Poulose92406f02016-04-22 12:25:31 +010030 WARN_ON(scope != SCOPE_LOCAL_CPU || preemptible());
Suzuki K Poulose1df31052018-03-26 15:12:44 +010031 if (!is_midr_in_range(midr, &entry->midr_range))
Ard Biesheuvele8002e02018-03-06 17:15:34 +000032 return false;
33
34 midr &= MIDR_REVISION_MASK | MIDR_VARIANT_MASK;
35 revidr = read_cpuid(REVIDR_EL1);
36 for (fix = entry->fixed_revs; fix && fix->revidr_mask; fix++)
37 if (midr == fix->midr_rv && (revidr & fix->revidr_mask))
38 return false;
39
40 return true;
Andre Przywara301bcfa2014-11-14 15:54:10 +000041}
42
Stephen Boydbb487112017-12-13 14:19:37 -080043static bool __maybe_unused
Suzuki K Poulosebe5b2992018-03-26 15:12:45 +010044is_affected_midr_range_list(const struct arm64_cpu_capabilities *entry,
45 int scope)
46{
47 WARN_ON(scope != SCOPE_LOCAL_CPU || preemptible());
48 return is_midr_in_range_list(read_cpuid_id(), entry->midr_range_list);
Andre Przywara301bcfa2014-11-14 15:54:10 +000049}
50
Stephen Boydbb487112017-12-13 14:19:37 -080051static bool __maybe_unused
52is_kryo_midr(const struct arm64_cpu_capabilities *entry, int scope)
53{
54 u32 model;
55
56 WARN_ON(scope != SCOPE_LOCAL_CPU || preemptible());
57
58 model = read_cpuid_id();
59 model &= MIDR_IMPLEMENTOR_MASK | (0xf00 << MIDR_PARTNUM_SHIFT) |
60 MIDR_ARCHITECTURE_MASK;
61
Suzuki K Poulose1df31052018-03-26 15:12:44 +010062 return model == entry->midr_range.model;
Stephen Boydbb487112017-12-13 14:19:37 -080063}
64
Suzuki K Poulose116c81f2016-09-09 14:07:16 +010065static bool
66has_mismatched_cache_line_size(const struct arm64_cpu_capabilities *entry,
67 int scope)
68{
69 WARN_ON(scope != SCOPE_LOCAL_CPU || preemptible());
70 return (read_cpuid_cachetype() & arm64_ftr_reg_ctrel0.strict_mask) !=
71 (arm64_ftr_reg_ctrel0.sys_val & arm64_ftr_reg_ctrel0.strict_mask);
72}
73
Dave Martinc0cda3b2018-03-26 15:12:28 +010074static void
75cpu_enable_trap_ctr_access(const struct arm64_cpu_capabilities *__unused)
Suzuki K Poulose116c81f2016-09-09 14:07:16 +010076{
77 /* Clear SCTLR_EL1.UCT */
78 config_sctlr_el1(SCTLR_EL1_UCT, 0);
79}
80
Marc Zyngier4205a892018-03-13 12:40:39 +000081atomic_t arm64_el2_vector_last_slot = ATOMIC_INIT(-1);
82
Will Deacon0f15adb2018-01-03 11:17:58 +000083#ifdef CONFIG_HARDEN_BRANCH_PREDICTOR
84#include <asm/mmu_context.h>
85#include <asm/cacheflush.h>
86
87DEFINE_PER_CPU_READ_MOSTLY(struct bp_hardening_data, bp_hardening_data);
88
89#ifdef CONFIG_KVM
Marc Zyngierb0922012018-02-06 17:56:20 +000090extern char __smccc_workaround_1_smc_start[];
91extern char __smccc_workaround_1_smc_end[];
92extern char __smccc_workaround_1_hvc_start[];
93extern char __smccc_workaround_1_hvc_end[];
Will Deaconaa6acde2018-01-03 12:46:21 +000094
Will Deacon0f15adb2018-01-03 11:17:58 +000095static void __copy_hyp_vect_bpi(int slot, const char *hyp_vecs_start,
96 const char *hyp_vecs_end)
97{
98 void *dst = lm_alias(__bp_harden_hyp_vecs_start + slot * SZ_2K);
99 int i;
100
101 for (i = 0; i < SZ_2K; i += 0x80)
102 memcpy(dst + i, hyp_vecs_start, hyp_vecs_end - hyp_vecs_start);
103
104 flush_icache_range((uintptr_t)dst, (uintptr_t)dst + SZ_2K);
105}
106
107static void __install_bp_hardening_cb(bp_hardening_cb_t fn,
108 const char *hyp_vecs_start,
109 const char *hyp_vecs_end)
110{
Will Deacon0f15adb2018-01-03 11:17:58 +0000111 static DEFINE_SPINLOCK(bp_lock);
112 int cpu, slot = -1;
113
114 spin_lock(&bp_lock);
115 for_each_possible_cpu(cpu) {
116 if (per_cpu(bp_hardening_data.fn, cpu) == fn) {
117 slot = per_cpu(bp_hardening_data.hyp_vectors_slot, cpu);
118 break;
119 }
120 }
121
122 if (slot == -1) {
Marc Zyngier4205a892018-03-13 12:40:39 +0000123 slot = atomic_inc_return(&arm64_el2_vector_last_slot);
124 BUG_ON(slot >= BP_HARDEN_EL2_SLOTS);
Will Deacon0f15adb2018-01-03 11:17:58 +0000125 __copy_hyp_vect_bpi(slot, hyp_vecs_start, hyp_vecs_end);
126 }
127
128 __this_cpu_write(bp_hardening_data.hyp_vectors_slot, slot);
129 __this_cpu_write(bp_hardening_data.fn, fn);
130 spin_unlock(&bp_lock);
131}
132#else
Marc Zyngierb0922012018-02-06 17:56:20 +0000133#define __smccc_workaround_1_smc_start NULL
134#define __smccc_workaround_1_smc_end NULL
135#define __smccc_workaround_1_hvc_start NULL
136#define __smccc_workaround_1_hvc_end NULL
Will Deaconaa6acde2018-01-03 12:46:21 +0000137
Will Deacon0f15adb2018-01-03 11:17:58 +0000138static void __install_bp_hardening_cb(bp_hardening_cb_t fn,
139 const char *hyp_vecs_start,
140 const char *hyp_vecs_end)
141{
142 __this_cpu_write(bp_hardening_data.fn, fn);
143}
144#endif /* CONFIG_KVM */
145
146static void install_bp_hardening_cb(const struct arm64_cpu_capabilities *entry,
147 bp_hardening_cb_t fn,
148 const char *hyp_vecs_start,
149 const char *hyp_vecs_end)
150{
151 u64 pfr0;
152
153 if (!entry->matches(entry, SCOPE_LOCAL_CPU))
154 return;
155
156 pfr0 = read_cpuid(ID_AA64PFR0_EL1);
157 if (cpuid_feature_extract_unsigned_field(pfr0, ID_AA64PFR0_CSV2_SHIFT))
158 return;
159
160 __install_bp_hardening_cb(fn, hyp_vecs_start, hyp_vecs_end);
161}
Will Deaconaa6acde2018-01-03 12:46:21 +0000162
Marc Zyngierb0922012018-02-06 17:56:20 +0000163#include <uapi/linux/psci.h>
164#include <linux/arm-smccc.h>
Will Deaconaa6acde2018-01-03 12:46:21 +0000165#include <linux/psci.h>
166
Marc Zyngierb0922012018-02-06 17:56:20 +0000167static void call_smc_arch_workaround_1(void)
168{
169 arm_smccc_1_1_smc(ARM_SMCCC_ARCH_WORKAROUND_1, NULL);
170}
171
172static void call_hvc_arch_workaround_1(void)
173{
174 arm_smccc_1_1_hvc(ARM_SMCCC_ARCH_WORKAROUND_1, NULL);
175}
176
Shanker Donthineni4bc352f2018-04-10 11:36:42 +0100177static void qcom_link_stack_sanitization(void)
178{
179 u64 tmp;
180
181 asm volatile("mov %0, x30 \n"
182 ".rept 16 \n"
183 "bl . + 4 \n"
184 ".endr \n"
185 "mov x30, %0 \n"
186 : "=&r" (tmp));
187}
188
Dave Martinc0cda3b2018-03-26 15:12:28 +0100189static void
190enable_smccc_arch_workaround_1(const struct arm64_cpu_capabilities *entry)
Marc Zyngierb0922012018-02-06 17:56:20 +0000191{
192 bp_hardening_cb_t cb;
193 void *smccc_start, *smccc_end;
194 struct arm_smccc_res res;
Shanker Donthineni4bc352f2018-04-10 11:36:42 +0100195 u32 midr = read_cpuid_id();
Marc Zyngierb0922012018-02-06 17:56:20 +0000196
197 if (!entry->matches(entry, SCOPE_LOCAL_CPU))
Dave Martinc0cda3b2018-03-26 15:12:28 +0100198 return;
Marc Zyngierb0922012018-02-06 17:56:20 +0000199
200 if (psci_ops.smccc_version == SMCCC_VERSION_1_0)
Dave Martinc0cda3b2018-03-26 15:12:28 +0100201 return;
Marc Zyngierb0922012018-02-06 17:56:20 +0000202
203 switch (psci_ops.conduit) {
204 case PSCI_CONDUIT_HVC:
205 arm_smccc_1_1_hvc(ARM_SMCCC_ARCH_FEATURES_FUNC_ID,
206 ARM_SMCCC_ARCH_WORKAROUND_1, &res);
Marc Zyngiere21da1c2018-03-09 15:40:50 +0000207 if ((int)res.a0 < 0)
Dave Martinc0cda3b2018-03-26 15:12:28 +0100208 return;
Marc Zyngierb0922012018-02-06 17:56:20 +0000209 cb = call_hvc_arch_workaround_1;
210 smccc_start = __smccc_workaround_1_hvc_start;
211 smccc_end = __smccc_workaround_1_hvc_end;
212 break;
213
214 case PSCI_CONDUIT_SMC:
215 arm_smccc_1_1_smc(ARM_SMCCC_ARCH_FEATURES_FUNC_ID,
216 ARM_SMCCC_ARCH_WORKAROUND_1, &res);
Marc Zyngiere21da1c2018-03-09 15:40:50 +0000217 if ((int)res.a0 < 0)
Dave Martinc0cda3b2018-03-26 15:12:28 +0100218 return;
Marc Zyngierb0922012018-02-06 17:56:20 +0000219 cb = call_smc_arch_workaround_1;
220 smccc_start = __smccc_workaround_1_smc_start;
221 smccc_end = __smccc_workaround_1_smc_end;
222 break;
223
224 default:
Dave Martinc0cda3b2018-03-26 15:12:28 +0100225 return;
Marc Zyngierb0922012018-02-06 17:56:20 +0000226 }
227
Shanker Donthineni4bc352f2018-04-10 11:36:42 +0100228 if (((midr & MIDR_CPU_MODEL_MASK) == MIDR_QCOM_FALKOR) ||
229 ((midr & MIDR_CPU_MODEL_MASK) == MIDR_QCOM_FALKOR_V1))
230 cb = qcom_link_stack_sanitization;
231
Marc Zyngierb0922012018-02-06 17:56:20 +0000232 install_bp_hardening_cb(entry, cb, smccc_start, smccc_end);
233
Dave Martinc0cda3b2018-03-26 15:12:28 +0100234 return;
Will Deaconaa6acde2018-01-03 12:46:21 +0000235}
Will Deacon0f15adb2018-01-03 11:17:58 +0000236#endif /* CONFIG_HARDEN_BRANCH_PREDICTOR */
237
Suzuki K Poulose5e7951c2018-03-26 15:12:43 +0100238#define CAP_MIDR_RANGE(model, v_min, r_min, v_max, r_max) \
239 .matches = is_affected_midr_range, \
Suzuki K Poulose1df31052018-03-26 15:12:44 +0100240 .midr_range = MIDR_RANGE(model, v_min, r_min, v_max, r_max)
Andre Przywara301bcfa2014-11-14 15:54:10 +0000241
Suzuki K Poulose5e7951c2018-03-26 15:12:43 +0100242#define CAP_MIDR_ALL_VERSIONS(model) \
243 .matches = is_affected_midr_range, \
Suzuki K Poulose1df31052018-03-26 15:12:44 +0100244 .midr_range = MIDR_ALL_VERSIONS(model)
Marc Zyngier06f14942017-02-01 14:38:46 +0000245
Ard Biesheuvele8002e02018-03-06 17:15:34 +0000246#define MIDR_FIXED(rev, revidr_mask) \
247 .fixed_revs = (struct arm64_midr_revidr[]){{ (rev), (revidr_mask) }, {}}
248
Suzuki K Poulose5e7951c2018-03-26 15:12:43 +0100249#define ERRATA_MIDR_RANGE(model, v_min, r_min, v_max, r_max) \
250 .type = ARM64_CPUCAP_LOCAL_CPU_ERRATUM, \
251 CAP_MIDR_RANGE(model, v_min, r_min, v_max, r_max)
252
Suzuki K Poulosebe5b2992018-03-26 15:12:45 +0100253#define CAP_MIDR_RANGE_LIST(list) \
254 .matches = is_affected_midr_range_list, \
255 .midr_range_list = list
256
Suzuki K Poulose5e7951c2018-03-26 15:12:43 +0100257/* Errata affecting a range of revisions of given model variant */
258#define ERRATA_MIDR_REV_RANGE(m, var, r_min, r_max) \
259 ERRATA_MIDR_RANGE(m, var, r_min, var, r_max)
260
261/* Errata affecting a single variant/revision of a model */
262#define ERRATA_MIDR_REV(model, var, rev) \
263 ERRATA_MIDR_RANGE(model, var, rev, var, rev)
264
265/* Errata affecting all variants/revisions of a given a model */
266#define ERRATA_MIDR_ALL_VERSIONS(model) \
267 .type = ARM64_CPUCAP_LOCAL_CPU_ERRATUM, \
268 CAP_MIDR_ALL_VERSIONS(model)
269
Suzuki K Poulosebe5b2992018-03-26 15:12:45 +0100270/* Errata affecting a list of midr ranges, with same work around */
271#define ERRATA_MIDR_RANGE_LIST(midr_list) \
272 .type = ARM64_CPUCAP_LOCAL_CPU_ERRATUM, \
273 CAP_MIDR_RANGE_LIST(midr_list)
274
Suzuki K Pouloseba7d9232018-03-26 15:12:46 +0100275/*
276 * Generic helper for handling capabilties with multiple (match,enable) pairs
277 * of call backs, sharing the same capability bit.
278 * Iterate over each entry to see if at least one matches.
279 */
Will Deacon12eb3692018-03-27 11:51:12 +0100280static bool __maybe_unused
281multi_entry_cap_matches(const struct arm64_cpu_capabilities *entry, int scope)
Suzuki K Pouloseba7d9232018-03-26 15:12:46 +0100282{
283 const struct arm64_cpu_capabilities *caps;
284
285 for (caps = entry->match_list; caps->matches; caps++)
286 if (caps->matches(caps, scope))
287 return true;
288
289 return false;
290}
291
292/*
293 * Take appropriate action for all matching entries in the shared capability
294 * entry.
295 */
Will Deacon12eb3692018-03-27 11:51:12 +0100296static void __maybe_unused
Suzuki K Pouloseba7d9232018-03-26 15:12:46 +0100297multi_entry_cap_cpu_enable(const struct arm64_cpu_capabilities *entry)
298{
299 const struct arm64_cpu_capabilities *caps;
300
301 for (caps = entry->match_list; caps->matches; caps++)
302 if (caps->matches(caps, SCOPE_LOCAL_CPU) &&
303 caps->cpu_enable)
304 caps->cpu_enable(caps);
305}
306
Suzuki K Poulosebe5b2992018-03-26 15:12:45 +0100307#ifdef CONFIG_HARDEN_BRANCH_PREDICTOR
308
309/*
310 * List of CPUs where we need to issue a psci call to
311 * harden the branch predictor.
312 */
313static const struct midr_range arm64_bp_harden_smccc_cpus[] = {
314 MIDR_ALL_VERSIONS(MIDR_CORTEX_A57),
315 MIDR_ALL_VERSIONS(MIDR_CORTEX_A72),
316 MIDR_ALL_VERSIONS(MIDR_CORTEX_A73),
317 MIDR_ALL_VERSIONS(MIDR_CORTEX_A75),
318 MIDR_ALL_VERSIONS(MIDR_BRCM_VULCAN),
319 MIDR_ALL_VERSIONS(MIDR_CAVIUM_THUNDERX2),
Suzuki K Poulosebe5b2992018-03-26 15:12:45 +0100320 MIDR_ALL_VERSIONS(MIDR_QCOM_FALKOR_V1),
321 MIDR_ALL_VERSIONS(MIDR_QCOM_FALKOR),
322 {},
323};
324
325#endif
Andre Przywara301bcfa2014-11-14 15:54:10 +0000326
Marc Zyngier8892b712018-04-10 11:36:43 +0100327#ifdef CONFIG_HARDEN_EL2_VECTORS
328
329static const struct midr_range arm64_harden_el2_vectors[] = {
330 MIDR_ALL_VERSIONS(MIDR_CORTEX_A57),
331 MIDR_ALL_VERSIONS(MIDR_CORTEX_A72),
332 {},
333};
334
Marc Zyngierdc6ed612018-03-28 12:46:07 +0100335#endif
336
Andre Przywarae116a372014-11-14 15:54:09 +0000337const struct arm64_cpu_capabilities arm64_errata[] = {
338#if defined(CONFIG_ARM64_ERRATUM_826319) || \
339 defined(CONFIG_ARM64_ERRATUM_827319) || \
340 defined(CONFIG_ARM64_ERRATUM_824069)
Andre Przywara301bcfa2014-11-14 15:54:10 +0000341 {
342 /* Cortex-A53 r0p[012] */
343 .desc = "ARM errata 826319, 827319, 824069",
344 .capability = ARM64_WORKAROUND_CLEAN_CACHE,
Suzuki K Poulose5e7951c2018-03-26 15:12:43 +0100345 ERRATA_MIDR_REV_RANGE(MIDR_CORTEX_A53, 0, 0, 2),
Dave Martinc0cda3b2018-03-26 15:12:28 +0100346 .cpu_enable = cpu_enable_cache_maint_trap,
Andre Przywara301bcfa2014-11-14 15:54:10 +0000347 },
Andre Przywarac0a01b82014-11-14 15:54:12 +0000348#endif
349#ifdef CONFIG_ARM64_ERRATUM_819472
350 {
351 /* Cortex-A53 r0p[01] */
352 .desc = "ARM errata 819472",
353 .capability = ARM64_WORKAROUND_CLEAN_CACHE,
Suzuki K Poulose5e7951c2018-03-26 15:12:43 +0100354 ERRATA_MIDR_REV_RANGE(MIDR_CORTEX_A53, 0, 0, 1),
Dave Martinc0cda3b2018-03-26 15:12:28 +0100355 .cpu_enable = cpu_enable_cache_maint_trap,
Andre Przywarac0a01b82014-11-14 15:54:12 +0000356 },
357#endif
358#ifdef CONFIG_ARM64_ERRATUM_832075
Andre Przywara301bcfa2014-11-14 15:54:10 +0000359 {
Andre Przywara5afaa1f2014-11-14 15:54:11 +0000360 /* Cortex-A57 r0p0 - r1p2 */
361 .desc = "ARM erratum 832075",
362 .capability = ARM64_WORKAROUND_DEVICE_LOAD_ACQUIRE,
Suzuki K Poulose5e7951c2018-03-26 15:12:43 +0100363 ERRATA_MIDR_RANGE(MIDR_CORTEX_A57,
364 0, 0,
365 1, 2),
Andre Przywara5afaa1f2014-11-14 15:54:11 +0000366 },
Andre Przywarac0a01b82014-11-14 15:54:12 +0000367#endif
Marc Zyngier498cd5c2015-11-16 10:28:18 +0000368#ifdef CONFIG_ARM64_ERRATUM_834220
369 {
370 /* Cortex-A57 r0p0 - r1p2 */
371 .desc = "ARM erratum 834220",
372 .capability = ARM64_WORKAROUND_834220,
Suzuki K Poulose5e7951c2018-03-26 15:12:43 +0100373 ERRATA_MIDR_RANGE(MIDR_CORTEX_A57,
374 0, 0,
375 1, 2),
Marc Zyngier498cd5c2015-11-16 10:28:18 +0000376 },
377#endif
Ard Biesheuvelca79acc2018-03-06 17:15:35 +0000378#ifdef CONFIG_ARM64_ERRATUM_843419
379 {
380 /* Cortex-A53 r0p[01234] */
381 .desc = "ARM erratum 843419",
382 .capability = ARM64_WORKAROUND_843419,
Suzuki K Poulose5e7951c2018-03-26 15:12:43 +0100383 ERRATA_MIDR_REV_RANGE(MIDR_CORTEX_A53, 0, 0, 4),
Ard Biesheuvelca79acc2018-03-06 17:15:35 +0000384 MIDR_FIXED(0x4, BIT(8)),
Will Deacon905e8c52015-03-23 19:07:02 +0000385 },
Robert Richter6d4e11c2015-09-21 22:58:35 +0200386#endif
387#ifdef CONFIG_ARM64_ERRATUM_845719
388 {
389 /* Cortex-A53 r0p[01234] */
390 .desc = "ARM erratum 845719",
391 .capability = ARM64_WORKAROUND_845719,
Suzuki K Poulose5e7951c2018-03-26 15:12:43 +0100392 ERRATA_MIDR_REV_RANGE(MIDR_CORTEX_A53, 0, 0, 4),
Marc Zyngier359b7062015-03-27 13:09:23 +0000393 },
Andre Przywarae116a372014-11-14 15:54:09 +0000394#endif
Robert Richter6d4e11c2015-09-21 22:58:35 +0200395#ifdef CONFIG_CAVIUM_ERRATUM_23154
396 {
397 /* Cavium ThunderX, pass 1.x */
398 .desc = "Cavium erratum 23154",
399 .capability = ARM64_WORKAROUND_CAVIUM_23154,
Suzuki K Poulose5e7951c2018-03-26 15:12:43 +0100400 ERRATA_MIDR_REV_RANGE(MIDR_THUNDERX, 0, 0, 1),
Robert Richter6d4e11c2015-09-21 22:58:35 +0200401 },
402#endif
Andrew Pinski104a0c02016-02-24 17:44:57 -0800403#ifdef CONFIG_CAVIUM_ERRATUM_27456
404 {
405 /* Cavium ThunderX, T88 pass 1.x - 2.1 */
406 .desc = "Cavium erratum 27456",
407 .capability = ARM64_WORKAROUND_CAVIUM_27456,
Suzuki K Poulose5e7951c2018-03-26 15:12:43 +0100408 ERRATA_MIDR_RANGE(MIDR_THUNDERX,
409 0, 0,
410 1, 1),
Andrew Pinski104a0c02016-02-24 17:44:57 -0800411 },
Ganapatrao Kulkarni47c459b2016-07-07 10:18:17 +0530412 {
413 /* Cavium ThunderX, T81 pass 1.0 */
414 .desc = "Cavium erratum 27456",
415 .capability = ARM64_WORKAROUND_CAVIUM_27456,
Suzuki K Poulose5e7951c2018-03-26 15:12:43 +0100416 ERRATA_MIDR_REV(MIDR_THUNDERX_81XX, 0, 0),
Ganapatrao Kulkarni47c459b2016-07-07 10:18:17 +0530417 },
Andrew Pinski104a0c02016-02-24 17:44:57 -0800418#endif
David Daney690a3412017-06-09 12:49:48 +0100419#ifdef CONFIG_CAVIUM_ERRATUM_30115
420 {
421 /* Cavium ThunderX, T88 pass 1.x - 2.2 */
422 .desc = "Cavium erratum 30115",
423 .capability = ARM64_WORKAROUND_CAVIUM_30115,
Suzuki K Poulose5e7951c2018-03-26 15:12:43 +0100424 ERRATA_MIDR_RANGE(MIDR_THUNDERX,
425 0, 0,
426 1, 2),
David Daney690a3412017-06-09 12:49:48 +0100427 },
428 {
429 /* Cavium ThunderX, T81 pass 1.0 - 1.2 */
430 .desc = "Cavium erratum 30115",
431 .capability = ARM64_WORKAROUND_CAVIUM_30115,
Suzuki K Poulose5e7951c2018-03-26 15:12:43 +0100432 ERRATA_MIDR_REV_RANGE(MIDR_THUNDERX_81XX, 0, 0, 2),
David Daney690a3412017-06-09 12:49:48 +0100433 },
434 {
435 /* Cavium ThunderX, T83 pass 1.0 */
436 .desc = "Cavium erratum 30115",
437 .capability = ARM64_WORKAROUND_CAVIUM_30115,
Suzuki K Poulose5e7951c2018-03-26 15:12:43 +0100438 ERRATA_MIDR_REV(MIDR_THUNDERX_83XX, 0, 0),
David Daney690a3412017-06-09 12:49:48 +0100439 },
440#endif
Andre Przywarae116a372014-11-14 15:54:09 +0000441 {
Suzuki K Poulose116c81f2016-09-09 14:07:16 +0100442 .desc = "Mismatched cache line size",
443 .capability = ARM64_MISMATCHED_CACHE_LINE_SIZE,
444 .matches = has_mismatched_cache_line_size,
Suzuki K Poulose5b4747c2018-03-26 15:12:32 +0100445 .type = ARM64_CPUCAP_LOCAL_CPU_ERRATUM,
Dave Martinc0cda3b2018-03-26 15:12:28 +0100446 .cpu_enable = cpu_enable_trap_ctr_access,
Suzuki K Poulose116c81f2016-09-09 14:07:16 +0100447 },
Christopher Covington38fd94b2017-02-08 15:08:37 -0500448#ifdef CONFIG_QCOM_FALKOR_ERRATUM_1003
449 {
450 .desc = "Qualcomm Technologies Falkor erratum 1003",
451 .capability = ARM64_WORKAROUND_QCOM_FALKOR_E1003,
Suzuki K Poulose5e7951c2018-03-26 15:12:43 +0100452 ERRATA_MIDR_REV(MIDR_QCOM_FALKOR_V1, 0, 0),
Christopher Covington38fd94b2017-02-08 15:08:37 -0500453 },
Stephen Boydbb487112017-12-13 14:19:37 -0800454 {
455 .desc = "Qualcomm Technologies Kryo erratum 1003",
456 .capability = ARM64_WORKAROUND_QCOM_FALKOR_E1003,
Suzuki K Poulose5b4747c2018-03-26 15:12:32 +0100457 .type = ARM64_CPUCAP_LOCAL_CPU_ERRATUM,
Suzuki K Poulose1df31052018-03-26 15:12:44 +0100458 .midr_range.model = MIDR_QCOM_KRYO,
Stephen Boydbb487112017-12-13 14:19:37 -0800459 .matches = is_kryo_midr,
460 },
Christopher Covington38fd94b2017-02-08 15:08:37 -0500461#endif
Christopher Covingtond9ff80f2017-01-31 12:50:19 -0500462#ifdef CONFIG_QCOM_FALKOR_ERRATUM_1009
463 {
464 .desc = "Qualcomm Technologies Falkor erratum 1009",
465 .capability = ARM64_WORKAROUND_REPEAT_TLBI,
Suzuki K Poulose5e7951c2018-03-26 15:12:43 +0100466 ERRATA_MIDR_REV(MIDR_QCOM_FALKOR_V1, 0, 0),
Christopher Covingtond9ff80f2017-01-31 12:50:19 -0500467 },
468#endif
Marc Zyngiereeb1efb2017-03-20 17:18:06 +0000469#ifdef CONFIG_ARM64_ERRATUM_858921
470 {
471 /* Cortex-A73 all versions */
472 .desc = "ARM erratum 858921",
473 .capability = ARM64_WORKAROUND_858921,
Suzuki K Poulose5e7951c2018-03-26 15:12:43 +0100474 ERRATA_MIDR_ALL_VERSIONS(MIDR_CORTEX_A73),
Marc Zyngiereeb1efb2017-03-20 17:18:06 +0000475 },
476#endif
Will Deaconaa6acde2018-01-03 12:46:21 +0000477#ifdef CONFIG_HARDEN_BRANCH_PREDICTOR
478 {
479 .capability = ARM64_HARDEN_BRANCH_PREDICTOR,
Suzuki K Pouloseba7d9232018-03-26 15:12:46 +0100480 .type = ARM64_CPUCAP_LOCAL_CPU_ERRATUM,
Shanker Donthineni4bc352f2018-04-10 11:36:42 +0100481 .cpu_enable = enable_smccc_arch_workaround_1,
482 ERRATA_MIDR_RANGE_LIST(arm64_bp_harden_smccc_cpus),
Jayachandran Cf3d795d2018-01-19 04:22:47 -0800483 },
Will Deaconaa6acde2018-01-03 12:46:21 +0000484#endif
Marc Zyngier4b472ff2018-02-15 11:49:20 +0000485#ifdef CONFIG_HARDEN_EL2_VECTORS
486 {
Marc Zyngier8892b712018-04-10 11:36:43 +0100487 .desc = "EL2 vector hardening",
Marc Zyngier4b472ff2018-02-15 11:49:20 +0000488 .capability = ARM64_HARDEN_EL2_VECTORS,
Marc Zyngier8892b712018-04-10 11:36:43 +0100489 .type = ARM64_CPUCAP_LOCAL_CPU_ERRATUM,
490 ERRATA_MIDR_RANGE_LIST(arm64_harden_el2_vectors),
Marc Zyngier4b472ff2018-02-15 11:49:20 +0000491 },
492#endif
Suzuki K Poulose116c81f2016-09-09 14:07:16 +0100493 {
Andre Przywarae116a372014-11-14 15:54:09 +0000494 }
495};