Andre Przywara | e116a37 | 2014-11-14 15:54:09 +0000 | [diff] [blame] | 1 | /* |
| 2 | * Contains CPU specific errata definitions |
| 3 | * |
| 4 | * Copyright (C) 2014 ARM Ltd. |
| 5 | * |
| 6 | * This program is free software; you can redistribute it and/or modify |
| 7 | * it under the terms of the GNU General Public License version 2 as |
| 8 | * published by the Free Software Foundation. |
| 9 | * |
| 10 | * This program is distributed in the hope that it will be useful, |
| 11 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 12 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 13 | * GNU General Public License for more details. |
| 14 | * |
| 15 | * You should have received a copy of the GNU General Public License |
| 16 | * along with this program. If not, see <http://www.gnu.org/licenses/>. |
| 17 | */ |
| 18 | |
Arnd Bergmann | 94a5d87 | 2018-06-05 13:50:07 +0200 | [diff] [blame] | 19 | #include <linux/arm-smccc.h> |
| 20 | #include <linux/psci.h> |
Andre Przywara | e116a37 | 2014-11-14 15:54:09 +0000 | [diff] [blame] | 21 | #include <linux/types.h> |
| 22 | #include <asm/cpu.h> |
| 23 | #include <asm/cputype.h> |
| 24 | #include <asm/cpufeature.h> |
| 25 | |
Andre Przywara | 301bcfa | 2014-11-14 15:54:10 +0000 | [diff] [blame] | 26 | static bool __maybe_unused |
Suzuki K Poulose | 92406f0 | 2016-04-22 12:25:31 +0100 | [diff] [blame] | 27 | is_affected_midr_range(const struct arm64_cpu_capabilities *entry, int scope) |
Andre Przywara | 301bcfa | 2014-11-14 15:54:10 +0000 | [diff] [blame] | 28 | { |
Ard Biesheuvel | e8002e0 | 2018-03-06 17:15:34 +0000 | [diff] [blame] | 29 | const struct arm64_midr_revidr *fix; |
| 30 | u32 midr = read_cpuid_id(), revidr; |
| 31 | |
Suzuki K Poulose | 92406f0 | 2016-04-22 12:25:31 +0100 | [diff] [blame] | 32 | WARN_ON(scope != SCOPE_LOCAL_CPU || preemptible()); |
Suzuki K Poulose | 1df3105 | 2018-03-26 15:12:44 +0100 | [diff] [blame] | 33 | if (!is_midr_in_range(midr, &entry->midr_range)) |
Ard Biesheuvel | e8002e0 | 2018-03-06 17:15:34 +0000 | [diff] [blame] | 34 | return false; |
| 35 | |
| 36 | midr &= MIDR_REVISION_MASK | MIDR_VARIANT_MASK; |
| 37 | revidr = read_cpuid(REVIDR_EL1); |
| 38 | for (fix = entry->fixed_revs; fix && fix->revidr_mask; fix++) |
| 39 | if (midr == fix->midr_rv && (revidr & fix->revidr_mask)) |
| 40 | return false; |
| 41 | |
| 42 | return true; |
Andre Przywara | 301bcfa | 2014-11-14 15:54:10 +0000 | [diff] [blame] | 43 | } |
| 44 | |
Stephen Boyd | bb48711 | 2017-12-13 14:19:37 -0800 | [diff] [blame] | 45 | static bool __maybe_unused |
Suzuki K Poulose | be5b299 | 2018-03-26 15:12:45 +0100 | [diff] [blame] | 46 | is_affected_midr_range_list(const struct arm64_cpu_capabilities *entry, |
| 47 | int scope) |
| 48 | { |
| 49 | WARN_ON(scope != SCOPE_LOCAL_CPU || preemptible()); |
| 50 | return is_midr_in_range_list(read_cpuid_id(), entry->midr_range_list); |
Andre Przywara | 301bcfa | 2014-11-14 15:54:10 +0000 | [diff] [blame] | 51 | } |
| 52 | |
Stephen Boyd | bb48711 | 2017-12-13 14:19:37 -0800 | [diff] [blame] | 53 | static bool __maybe_unused |
| 54 | is_kryo_midr(const struct arm64_cpu_capabilities *entry, int scope) |
| 55 | { |
| 56 | u32 model; |
| 57 | |
| 58 | WARN_ON(scope != SCOPE_LOCAL_CPU || preemptible()); |
| 59 | |
| 60 | model = read_cpuid_id(); |
| 61 | model &= MIDR_IMPLEMENTOR_MASK | (0xf00 << MIDR_PARTNUM_SHIFT) | |
| 62 | MIDR_ARCHITECTURE_MASK; |
| 63 | |
Suzuki K Poulose | 1df3105 | 2018-03-26 15:12:44 +0100 | [diff] [blame] | 64 | return model == entry->midr_range.model; |
Stephen Boyd | bb48711 | 2017-12-13 14:19:37 -0800 | [diff] [blame] | 65 | } |
| 66 | |
Suzuki K Poulose | 116c81f | 2016-09-09 14:07:16 +0100 | [diff] [blame] | 67 | static bool |
Suzuki K Poulose | 314d53d | 2018-07-04 23:07:46 +0100 | [diff] [blame] | 68 | has_mismatched_cache_type(const struct arm64_cpu_capabilities *entry, |
| 69 | int scope) |
Suzuki K Poulose | 116c81f | 2016-09-09 14:07:16 +0100 | [diff] [blame] | 70 | { |
Suzuki K Poulose | 1602df0 | 2018-10-09 14:47:06 +0100 | [diff] [blame] | 71 | u64 mask = arm64_ftr_reg_ctrel0.strict_mask; |
| 72 | u64 sys = arm64_ftr_reg_ctrel0.sys_val & mask; |
| 73 | u64 ctr_raw, ctr_real; |
Suzuki K Poulose | 314d53d | 2018-07-04 23:07:46 +0100 | [diff] [blame] | 74 | |
Suzuki K Poulose | 116c81f | 2016-09-09 14:07:16 +0100 | [diff] [blame] | 75 | WARN_ON(scope != SCOPE_LOCAL_CPU || preemptible()); |
Suzuki K Poulose | 1602df0 | 2018-10-09 14:47:06 +0100 | [diff] [blame] | 76 | |
| 77 | /* |
| 78 | * We want to make sure that all the CPUs in the system expose |
| 79 | * a consistent CTR_EL0 to make sure that applications behaves |
| 80 | * correctly with migration. |
| 81 | * |
| 82 | * If a CPU has CTR_EL0.IDC but does not advertise it via CTR_EL0 : |
| 83 | * |
| 84 | * 1) It is safe if the system doesn't support IDC, as CPU anyway |
| 85 | * reports IDC = 0, consistent with the rest. |
| 86 | * |
| 87 | * 2) If the system has IDC, it is still safe as we trap CTR_EL0 |
| 88 | * access on this CPU via the ARM64_HAS_CACHE_IDC capability. |
| 89 | * |
| 90 | * So, we need to make sure either the raw CTR_EL0 or the effective |
| 91 | * CTR_EL0 matches the system's copy to allow a secondary CPU to boot. |
| 92 | */ |
| 93 | ctr_raw = read_cpuid_cachetype() & mask; |
| 94 | ctr_real = read_cpuid_effective_cachetype() & mask; |
| 95 | |
| 96 | return (ctr_real != sys) && (ctr_raw != sys); |
Suzuki K Poulose | 116c81f | 2016-09-09 14:07:16 +0100 | [diff] [blame] | 97 | } |
| 98 | |
Dave Martin | c0cda3b | 2018-03-26 15:12:28 +0100 | [diff] [blame] | 99 | static void |
| 100 | cpu_enable_trap_ctr_access(const struct arm64_cpu_capabilities *__unused) |
Suzuki K Poulose | 116c81f | 2016-09-09 14:07:16 +0100 | [diff] [blame] | 101 | { |
Suzuki K Poulose | 4afe8e7 | 2018-10-09 14:47:07 +0100 | [diff] [blame] | 102 | u64 mask = arm64_ftr_reg_ctrel0.strict_mask; |
| 103 | |
| 104 | /* Trap CTR_EL0 access on this CPU, only if it has a mismatch */ |
| 105 | if ((read_cpuid_cachetype() & mask) != |
| 106 | (arm64_ftr_reg_ctrel0.sys_val & mask)) |
| 107 | sysreg_clear_set(sctlr_el1, SCTLR_EL1_UCT, 0); |
Suzuki K Poulose | 116c81f | 2016-09-09 14:07:16 +0100 | [diff] [blame] | 108 | } |
| 109 | |
Marc Zyngier | 4205a89 | 2018-03-13 12:40:39 +0000 | [diff] [blame] | 110 | atomic_t arm64_el2_vector_last_slot = ATOMIC_INIT(-1); |
| 111 | |
Will Deacon | 0f15adb | 2018-01-03 11:17:58 +0000 | [diff] [blame] | 112 | #include <asm/mmu_context.h> |
| 113 | #include <asm/cacheflush.h> |
| 114 | |
| 115 | DEFINE_PER_CPU_READ_MOSTLY(struct bp_hardening_data, bp_hardening_data); |
| 116 | |
Marc Zyngier | e8b22d0f | 2018-04-10 11:36:45 +0100 | [diff] [blame] | 117 | #ifdef CONFIG_KVM_INDIRECT_VECTORS |
Marc Zyngier | b092201 | 2018-02-06 17:56:20 +0000 | [diff] [blame] | 118 | extern char __smccc_workaround_1_smc_start[]; |
| 119 | extern char __smccc_workaround_1_smc_end[]; |
Will Deacon | aa6acde | 2018-01-03 12:46:21 +0000 | [diff] [blame] | 120 | |
Will Deacon | 0f15adb | 2018-01-03 11:17:58 +0000 | [diff] [blame] | 121 | static void __copy_hyp_vect_bpi(int slot, const char *hyp_vecs_start, |
| 122 | const char *hyp_vecs_end) |
| 123 | { |
| 124 | void *dst = lm_alias(__bp_harden_hyp_vecs_start + slot * SZ_2K); |
| 125 | int i; |
| 126 | |
| 127 | for (i = 0; i < SZ_2K; i += 0x80) |
| 128 | memcpy(dst + i, hyp_vecs_start, hyp_vecs_end - hyp_vecs_start); |
| 129 | |
Will Deacon | 3b8c9f1 | 2018-06-11 14:22:09 +0100 | [diff] [blame] | 130 | __flush_icache_range((uintptr_t)dst, (uintptr_t)dst + SZ_2K); |
Will Deacon | 0f15adb | 2018-01-03 11:17:58 +0000 | [diff] [blame] | 131 | } |
| 132 | |
Marc Zyngier | 73f3816 | 2019-04-15 16:21:23 -0500 | [diff] [blame] | 133 | static void install_bp_hardening_cb(bp_hardening_cb_t fn, |
| 134 | const char *hyp_vecs_start, |
| 135 | const char *hyp_vecs_end) |
Will Deacon | 0f15adb | 2018-01-03 11:17:58 +0000 | [diff] [blame] | 136 | { |
James Morse | d8797b1 | 2018-11-27 15:35:21 +0000 | [diff] [blame] | 137 | static DEFINE_RAW_SPINLOCK(bp_lock); |
Will Deacon | 0f15adb | 2018-01-03 11:17:58 +0000 | [diff] [blame] | 138 | int cpu, slot = -1; |
| 139 | |
James Morse | 4debef5 | 2018-09-21 21:49:19 +0100 | [diff] [blame] | 140 | /* |
| 141 | * enable_smccc_arch_workaround_1() passes NULL for the hyp_vecs |
| 142 | * start/end if we're a guest. Skip the hyp-vectors work. |
| 143 | */ |
| 144 | if (!hyp_vecs_start) { |
| 145 | __this_cpu_write(bp_hardening_data.fn, fn); |
| 146 | return; |
| 147 | } |
| 148 | |
James Morse | d8797b1 | 2018-11-27 15:35:21 +0000 | [diff] [blame] | 149 | raw_spin_lock(&bp_lock); |
Will Deacon | 0f15adb | 2018-01-03 11:17:58 +0000 | [diff] [blame] | 150 | for_each_possible_cpu(cpu) { |
| 151 | if (per_cpu(bp_hardening_data.fn, cpu) == fn) { |
| 152 | slot = per_cpu(bp_hardening_data.hyp_vectors_slot, cpu); |
| 153 | break; |
| 154 | } |
| 155 | } |
| 156 | |
| 157 | if (slot == -1) { |
Marc Zyngier | 4205a89 | 2018-03-13 12:40:39 +0000 | [diff] [blame] | 158 | slot = atomic_inc_return(&arm64_el2_vector_last_slot); |
| 159 | BUG_ON(slot >= BP_HARDEN_EL2_SLOTS); |
Will Deacon | 0f15adb | 2018-01-03 11:17:58 +0000 | [diff] [blame] | 160 | __copy_hyp_vect_bpi(slot, hyp_vecs_start, hyp_vecs_end); |
| 161 | } |
| 162 | |
| 163 | __this_cpu_write(bp_hardening_data.hyp_vectors_slot, slot); |
| 164 | __this_cpu_write(bp_hardening_data.fn, fn); |
James Morse | d8797b1 | 2018-11-27 15:35:21 +0000 | [diff] [blame] | 165 | raw_spin_unlock(&bp_lock); |
Will Deacon | 0f15adb | 2018-01-03 11:17:58 +0000 | [diff] [blame] | 166 | } |
| 167 | #else |
Marc Zyngier | b092201 | 2018-02-06 17:56:20 +0000 | [diff] [blame] | 168 | #define __smccc_workaround_1_smc_start NULL |
| 169 | #define __smccc_workaround_1_smc_end NULL |
Will Deacon | aa6acde | 2018-01-03 12:46:21 +0000 | [diff] [blame] | 170 | |
Marc Zyngier | 73f3816 | 2019-04-15 16:21:23 -0500 | [diff] [blame] | 171 | static void install_bp_hardening_cb(bp_hardening_cb_t fn, |
Will Deacon | 0f15adb | 2018-01-03 11:17:58 +0000 | [diff] [blame] | 172 | const char *hyp_vecs_start, |
| 173 | const char *hyp_vecs_end) |
| 174 | { |
| 175 | __this_cpu_write(bp_hardening_data.fn, fn); |
| 176 | } |
Marc Zyngier | e8b22d0f | 2018-04-10 11:36:45 +0100 | [diff] [blame] | 177 | #endif /* CONFIG_KVM_INDIRECT_VECTORS */ |
Will Deacon | 0f15adb | 2018-01-03 11:17:58 +0000 | [diff] [blame] | 178 | |
Marc Zyngier | b092201 | 2018-02-06 17:56:20 +0000 | [diff] [blame] | 179 | #include <uapi/linux/psci.h> |
| 180 | #include <linux/arm-smccc.h> |
Will Deacon | aa6acde | 2018-01-03 12:46:21 +0000 | [diff] [blame] | 181 | #include <linux/psci.h> |
| 182 | |
Marc Zyngier | b092201 | 2018-02-06 17:56:20 +0000 | [diff] [blame] | 183 | static void call_smc_arch_workaround_1(void) |
| 184 | { |
| 185 | arm_smccc_1_1_smc(ARM_SMCCC_ARCH_WORKAROUND_1, NULL); |
| 186 | } |
| 187 | |
| 188 | static void call_hvc_arch_workaround_1(void) |
| 189 | { |
| 190 | arm_smccc_1_1_hvc(ARM_SMCCC_ARCH_WORKAROUND_1, NULL); |
| 191 | } |
| 192 | |
Shanker Donthineni | 4bc352f | 2018-04-10 11:36:42 +0100 | [diff] [blame] | 193 | static void qcom_link_stack_sanitization(void) |
| 194 | { |
| 195 | u64 tmp; |
| 196 | |
| 197 | asm volatile("mov %0, x30 \n" |
| 198 | ".rept 16 \n" |
| 199 | "bl . + 4 \n" |
| 200 | ".endr \n" |
| 201 | "mov x30, %0 \n" |
| 202 | : "=&r" (tmp)); |
| 203 | } |
| 204 | |
Jeremy Linton | e5ce5e7 | 2019-04-15 16:21:20 -0500 | [diff] [blame] | 205 | static bool __nospectre_v2; |
| 206 | static int __init parse_nospectre_v2(char *str) |
| 207 | { |
| 208 | __nospectre_v2 = true; |
| 209 | return 0; |
| 210 | } |
| 211 | early_param("nospectre_v2", parse_nospectre_v2); |
| 212 | |
Marc Zyngier | 73f3816 | 2019-04-15 16:21:23 -0500 | [diff] [blame] | 213 | /* |
| 214 | * -1: No workaround |
| 215 | * 0: No workaround required |
| 216 | * 1: Workaround installed |
| 217 | */ |
| 218 | static int detect_harden_bp_fw(void) |
Marc Zyngier | b092201 | 2018-02-06 17:56:20 +0000 | [diff] [blame] | 219 | { |
| 220 | bp_hardening_cb_t cb; |
| 221 | void *smccc_start, *smccc_end; |
| 222 | struct arm_smccc_res res; |
Shanker Donthineni | 4bc352f | 2018-04-10 11:36:42 +0100 | [diff] [blame] | 223 | u32 midr = read_cpuid_id(); |
Marc Zyngier | b092201 | 2018-02-06 17:56:20 +0000 | [diff] [blame] | 224 | |
Marc Zyngier | b092201 | 2018-02-06 17:56:20 +0000 | [diff] [blame] | 225 | if (psci_ops.smccc_version == SMCCC_VERSION_1_0) |
Marc Zyngier | 73f3816 | 2019-04-15 16:21:23 -0500 | [diff] [blame] | 226 | return -1; |
Marc Zyngier | b092201 | 2018-02-06 17:56:20 +0000 | [diff] [blame] | 227 | |
| 228 | switch (psci_ops.conduit) { |
| 229 | case PSCI_CONDUIT_HVC: |
| 230 | arm_smccc_1_1_hvc(ARM_SMCCC_ARCH_FEATURES_FUNC_ID, |
| 231 | ARM_SMCCC_ARCH_WORKAROUND_1, &res); |
Marc Zyngier | 517953c | 2019-04-15 16:21:24 -0500 | [diff] [blame] | 232 | switch ((int)res.a0) { |
| 233 | case 1: |
| 234 | /* Firmware says we're just fine */ |
| 235 | return 0; |
| 236 | case 0: |
| 237 | cb = call_hvc_arch_workaround_1; |
| 238 | /* This is a guest, no need to patch KVM vectors */ |
| 239 | smccc_start = NULL; |
| 240 | smccc_end = NULL; |
| 241 | break; |
| 242 | default: |
Marc Zyngier | 73f3816 | 2019-04-15 16:21:23 -0500 | [diff] [blame] | 243 | return -1; |
Marc Zyngier | 517953c | 2019-04-15 16:21:24 -0500 | [diff] [blame] | 244 | } |
Marc Zyngier | b092201 | 2018-02-06 17:56:20 +0000 | [diff] [blame] | 245 | break; |
| 246 | |
| 247 | case PSCI_CONDUIT_SMC: |
| 248 | arm_smccc_1_1_smc(ARM_SMCCC_ARCH_FEATURES_FUNC_ID, |
| 249 | ARM_SMCCC_ARCH_WORKAROUND_1, &res); |
Marc Zyngier | 517953c | 2019-04-15 16:21:24 -0500 | [diff] [blame] | 250 | switch ((int)res.a0) { |
| 251 | case 1: |
| 252 | /* Firmware says we're just fine */ |
| 253 | return 0; |
| 254 | case 0: |
| 255 | cb = call_smc_arch_workaround_1; |
| 256 | smccc_start = __smccc_workaround_1_smc_start; |
| 257 | smccc_end = __smccc_workaround_1_smc_end; |
| 258 | break; |
| 259 | default: |
Marc Zyngier | 73f3816 | 2019-04-15 16:21:23 -0500 | [diff] [blame] | 260 | return -1; |
Marc Zyngier | 517953c | 2019-04-15 16:21:24 -0500 | [diff] [blame] | 261 | } |
Marc Zyngier | b092201 | 2018-02-06 17:56:20 +0000 | [diff] [blame] | 262 | break; |
| 263 | |
| 264 | default: |
Marc Zyngier | 73f3816 | 2019-04-15 16:21:23 -0500 | [diff] [blame] | 265 | return -1; |
Marc Zyngier | b092201 | 2018-02-06 17:56:20 +0000 | [diff] [blame] | 266 | } |
| 267 | |
Shanker Donthineni | 4bc352f | 2018-04-10 11:36:42 +0100 | [diff] [blame] | 268 | if (((midr & MIDR_CPU_MODEL_MASK) == MIDR_QCOM_FALKOR) || |
| 269 | ((midr & MIDR_CPU_MODEL_MASK) == MIDR_QCOM_FALKOR_V1)) |
| 270 | cb = qcom_link_stack_sanitization; |
| 271 | |
Jeremy Linton | 8c1e3d2 | 2019-04-15 16:21:25 -0500 | [diff] [blame] | 272 | if (IS_ENABLED(CONFIG_HARDEN_BRANCH_PREDICTOR)) |
| 273 | install_bp_hardening_cb(cb, smccc_start, smccc_end); |
Marc Zyngier | b092201 | 2018-02-06 17:56:20 +0000 | [diff] [blame] | 274 | |
Marc Zyngier | 73f3816 | 2019-04-15 16:21:23 -0500 | [diff] [blame] | 275 | return 1; |
Will Deacon | aa6acde | 2018-01-03 12:46:21 +0000 | [diff] [blame] | 276 | } |
Will Deacon | 0f15adb | 2018-01-03 11:17:58 +0000 | [diff] [blame] | 277 | |
Marc Zyngier | 8e29062 | 2018-05-29 13:11:06 +0100 | [diff] [blame] | 278 | #ifdef CONFIG_ARM64_SSBD |
Marc Zyngier | 5cf9ce6 | 2018-05-29 13:11:07 +0100 | [diff] [blame] | 279 | DEFINE_PER_CPU_READ_MOSTLY(u64, arm64_ssbd_callback_required); |
| 280 | |
Marc Zyngier | a43ae4d | 2018-05-29 13:11:09 +0100 | [diff] [blame] | 281 | int ssbd_state __read_mostly = ARM64_SSBD_KERNEL; |
| 282 | |
| 283 | static const struct ssbd_options { |
| 284 | const char *str; |
| 285 | int state; |
| 286 | } ssbd_options[] = { |
| 287 | { "force-on", ARM64_SSBD_FORCE_ENABLE, }, |
| 288 | { "force-off", ARM64_SSBD_FORCE_DISABLE, }, |
| 289 | { "kernel", ARM64_SSBD_KERNEL, }, |
| 290 | }; |
| 291 | |
| 292 | static int __init ssbd_cfg(char *buf) |
| 293 | { |
| 294 | int i; |
| 295 | |
| 296 | if (!buf || !buf[0]) |
| 297 | return -EINVAL; |
| 298 | |
| 299 | for (i = 0; i < ARRAY_SIZE(ssbd_options); i++) { |
| 300 | int len = strlen(ssbd_options[i].str); |
| 301 | |
| 302 | if (strncmp(buf, ssbd_options[i].str, len)) |
| 303 | continue; |
| 304 | |
| 305 | ssbd_state = ssbd_options[i].state; |
| 306 | return 0; |
| 307 | } |
| 308 | |
| 309 | return -EINVAL; |
| 310 | } |
| 311 | early_param("ssbd", ssbd_cfg); |
| 312 | |
Marc Zyngier | 8e29062 | 2018-05-29 13:11:06 +0100 | [diff] [blame] | 313 | void __init arm64_update_smccc_conduit(struct alt_instr *alt, |
| 314 | __le32 *origptr, __le32 *updptr, |
| 315 | int nr_inst) |
| 316 | { |
| 317 | u32 insn; |
| 318 | |
| 319 | BUG_ON(nr_inst != 1); |
| 320 | |
| 321 | switch (psci_ops.conduit) { |
| 322 | case PSCI_CONDUIT_HVC: |
| 323 | insn = aarch64_insn_get_hvc_value(); |
| 324 | break; |
| 325 | case PSCI_CONDUIT_SMC: |
| 326 | insn = aarch64_insn_get_smc_value(); |
| 327 | break; |
| 328 | default: |
| 329 | return; |
| 330 | } |
| 331 | |
| 332 | *updptr = cpu_to_le32(insn); |
| 333 | } |
Marc Zyngier | a725e3d | 2018-05-29 13:11:08 +0100 | [diff] [blame] | 334 | |
Marc Zyngier | 986372c | 2018-05-29 13:11:11 +0100 | [diff] [blame] | 335 | void __init arm64_enable_wa2_handling(struct alt_instr *alt, |
| 336 | __le32 *origptr, __le32 *updptr, |
| 337 | int nr_inst) |
| 338 | { |
| 339 | BUG_ON(nr_inst != 1); |
| 340 | /* |
| 341 | * Only allow mitigation on EL1 entry/exit and guest |
| 342 | * ARCH_WORKAROUND_2 handling if the SSBD state allows it to |
| 343 | * be flipped. |
| 344 | */ |
| 345 | if (arm64_get_ssbd_state() == ARM64_SSBD_KERNEL) |
| 346 | *updptr = cpu_to_le32(aarch64_insn_gen_nop()); |
| 347 | } |
| 348 | |
Marc Zyngier | 647d051 | 2018-05-29 13:11:12 +0100 | [diff] [blame] | 349 | void arm64_set_ssbd_mitigation(bool state) |
Marc Zyngier | a725e3d | 2018-05-29 13:11:08 +0100 | [diff] [blame] | 350 | { |
Will Deacon | 8f04e8e | 2018-08-07 13:47:06 +0100 | [diff] [blame] | 351 | if (this_cpu_has_cap(ARM64_SSBS)) { |
| 352 | if (state) |
| 353 | asm volatile(SET_PSTATE_SSBS(0)); |
| 354 | else |
| 355 | asm volatile(SET_PSTATE_SSBS(1)); |
| 356 | return; |
| 357 | } |
| 358 | |
Marc Zyngier | a725e3d | 2018-05-29 13:11:08 +0100 | [diff] [blame] | 359 | switch (psci_ops.conduit) { |
| 360 | case PSCI_CONDUIT_HVC: |
| 361 | arm_smccc_1_1_hvc(ARM_SMCCC_ARCH_WORKAROUND_2, state, NULL); |
| 362 | break; |
| 363 | |
| 364 | case PSCI_CONDUIT_SMC: |
| 365 | arm_smccc_1_1_smc(ARM_SMCCC_ARCH_WORKAROUND_2, state, NULL); |
| 366 | break; |
| 367 | |
| 368 | default: |
| 369 | WARN_ON_ONCE(1); |
| 370 | break; |
| 371 | } |
| 372 | } |
| 373 | |
| 374 | static bool has_ssbd_mitigation(const struct arm64_cpu_capabilities *entry, |
| 375 | int scope) |
| 376 | { |
| 377 | struct arm_smccc_res res; |
Marc Zyngier | a43ae4d | 2018-05-29 13:11:09 +0100 | [diff] [blame] | 378 | bool required = true; |
| 379 | s32 val; |
Marc Zyngier | a725e3d | 2018-05-29 13:11:08 +0100 | [diff] [blame] | 380 | |
| 381 | WARN_ON(scope != SCOPE_LOCAL_CPU || preemptible()); |
| 382 | |
Will Deacon | 8f04e8e | 2018-08-07 13:47:06 +0100 | [diff] [blame] | 383 | if (this_cpu_has_cap(ARM64_SSBS)) { |
| 384 | required = false; |
| 385 | goto out_printmsg; |
| 386 | } |
| 387 | |
Marc Zyngier | a43ae4d | 2018-05-29 13:11:09 +0100 | [diff] [blame] | 388 | if (psci_ops.smccc_version == SMCCC_VERSION_1_0) { |
| 389 | ssbd_state = ARM64_SSBD_UNKNOWN; |
Marc Zyngier | a725e3d | 2018-05-29 13:11:08 +0100 | [diff] [blame] | 390 | return false; |
Marc Zyngier | a43ae4d | 2018-05-29 13:11:09 +0100 | [diff] [blame] | 391 | } |
Marc Zyngier | a725e3d | 2018-05-29 13:11:08 +0100 | [diff] [blame] | 392 | |
Marc Zyngier | a725e3d | 2018-05-29 13:11:08 +0100 | [diff] [blame] | 393 | switch (psci_ops.conduit) { |
| 394 | case PSCI_CONDUIT_HVC: |
| 395 | arm_smccc_1_1_hvc(ARM_SMCCC_ARCH_FEATURES_FUNC_ID, |
| 396 | ARM_SMCCC_ARCH_WORKAROUND_2, &res); |
Marc Zyngier | a725e3d | 2018-05-29 13:11:08 +0100 | [diff] [blame] | 397 | break; |
| 398 | |
| 399 | case PSCI_CONDUIT_SMC: |
| 400 | arm_smccc_1_1_smc(ARM_SMCCC_ARCH_FEATURES_FUNC_ID, |
| 401 | ARM_SMCCC_ARCH_WORKAROUND_2, &res); |
Marc Zyngier | a725e3d | 2018-05-29 13:11:08 +0100 | [diff] [blame] | 402 | break; |
| 403 | |
| 404 | default: |
Marc Zyngier | a43ae4d | 2018-05-29 13:11:09 +0100 | [diff] [blame] | 405 | ssbd_state = ARM64_SSBD_UNKNOWN; |
| 406 | return false; |
Marc Zyngier | a725e3d | 2018-05-29 13:11:08 +0100 | [diff] [blame] | 407 | } |
| 408 | |
Marc Zyngier | a43ae4d | 2018-05-29 13:11:09 +0100 | [diff] [blame] | 409 | val = (s32)res.a0; |
| 410 | |
| 411 | switch (val) { |
| 412 | case SMCCC_RET_NOT_SUPPORTED: |
| 413 | ssbd_state = ARM64_SSBD_UNKNOWN; |
| 414 | return false; |
| 415 | |
| 416 | case SMCCC_RET_NOT_REQUIRED: |
| 417 | pr_info_once("%s mitigation not required\n", entry->desc); |
| 418 | ssbd_state = ARM64_SSBD_MITIGATED; |
| 419 | return false; |
| 420 | |
| 421 | case SMCCC_RET_SUCCESS: |
| 422 | required = true; |
| 423 | break; |
| 424 | |
| 425 | case 1: /* Mitigation not required on this CPU */ |
| 426 | required = false; |
| 427 | break; |
| 428 | |
| 429 | default: |
| 430 | WARN_ON(1); |
| 431 | return false; |
| 432 | } |
| 433 | |
| 434 | switch (ssbd_state) { |
| 435 | case ARM64_SSBD_FORCE_DISABLE: |
Marc Zyngier | a43ae4d | 2018-05-29 13:11:09 +0100 | [diff] [blame] | 436 | arm64_set_ssbd_mitigation(false); |
| 437 | required = false; |
| 438 | break; |
| 439 | |
| 440 | case ARM64_SSBD_KERNEL: |
| 441 | if (required) { |
| 442 | __this_cpu_write(arm64_ssbd_callback_required, 1); |
| 443 | arm64_set_ssbd_mitigation(true); |
| 444 | } |
| 445 | break; |
| 446 | |
| 447 | case ARM64_SSBD_FORCE_ENABLE: |
Marc Zyngier | a725e3d | 2018-05-29 13:11:08 +0100 | [diff] [blame] | 448 | arm64_set_ssbd_mitigation(true); |
Marc Zyngier | a43ae4d | 2018-05-29 13:11:09 +0100 | [diff] [blame] | 449 | required = true; |
| 450 | break; |
| 451 | |
| 452 | default: |
| 453 | WARN_ON(1); |
| 454 | break; |
Marc Zyngier | a725e3d | 2018-05-29 13:11:08 +0100 | [diff] [blame] | 455 | } |
| 456 | |
Will Deacon | 8f04e8e | 2018-08-07 13:47:06 +0100 | [diff] [blame] | 457 | out_printmsg: |
| 458 | switch (ssbd_state) { |
| 459 | case ARM64_SSBD_FORCE_DISABLE: |
| 460 | pr_info_once("%s disabled from command-line\n", entry->desc); |
| 461 | break; |
| 462 | |
| 463 | case ARM64_SSBD_FORCE_ENABLE: |
| 464 | pr_info_once("%s forced from command-line\n", entry->desc); |
| 465 | break; |
| 466 | } |
| 467 | |
Marc Zyngier | a43ae4d | 2018-05-29 13:11:09 +0100 | [diff] [blame] | 468 | return required; |
Marc Zyngier | a725e3d | 2018-05-29 13:11:08 +0100 | [diff] [blame] | 469 | } |
Marc Zyngier | 8e29062 | 2018-05-29 13:11:06 +0100 | [diff] [blame] | 470 | #endif /* CONFIG_ARM64_SSBD */ |
| 471 | |
Will Deacon | b8925ee | 2018-08-07 13:53:41 +0100 | [diff] [blame] | 472 | static void __maybe_unused |
| 473 | cpu_enable_cache_maint_trap(const struct arm64_cpu_capabilities *__unused) |
| 474 | { |
| 475 | sysreg_clear_set(sctlr_el1, SCTLR_EL1_UCI, 0); |
| 476 | } |
| 477 | |
Suzuki K Poulose | 5e7951c | 2018-03-26 15:12:43 +0100 | [diff] [blame] | 478 | #define CAP_MIDR_RANGE(model, v_min, r_min, v_max, r_max) \ |
| 479 | .matches = is_affected_midr_range, \ |
Suzuki K Poulose | 1df3105 | 2018-03-26 15:12:44 +0100 | [diff] [blame] | 480 | .midr_range = MIDR_RANGE(model, v_min, r_min, v_max, r_max) |
Andre Przywara | 301bcfa | 2014-11-14 15:54:10 +0000 | [diff] [blame] | 481 | |
Suzuki K Poulose | 5e7951c | 2018-03-26 15:12:43 +0100 | [diff] [blame] | 482 | #define CAP_MIDR_ALL_VERSIONS(model) \ |
| 483 | .matches = is_affected_midr_range, \ |
Suzuki K Poulose | 1df3105 | 2018-03-26 15:12:44 +0100 | [diff] [blame] | 484 | .midr_range = MIDR_ALL_VERSIONS(model) |
Marc Zyngier | 06f1494 | 2017-02-01 14:38:46 +0000 | [diff] [blame] | 485 | |
Ard Biesheuvel | e8002e0 | 2018-03-06 17:15:34 +0000 | [diff] [blame] | 486 | #define MIDR_FIXED(rev, revidr_mask) \ |
| 487 | .fixed_revs = (struct arm64_midr_revidr[]){{ (rev), (revidr_mask) }, {}} |
| 488 | |
Suzuki K Poulose | 5e7951c | 2018-03-26 15:12:43 +0100 | [diff] [blame] | 489 | #define ERRATA_MIDR_RANGE(model, v_min, r_min, v_max, r_max) \ |
| 490 | .type = ARM64_CPUCAP_LOCAL_CPU_ERRATUM, \ |
| 491 | CAP_MIDR_RANGE(model, v_min, r_min, v_max, r_max) |
| 492 | |
Suzuki K Poulose | be5b299 | 2018-03-26 15:12:45 +0100 | [diff] [blame] | 493 | #define CAP_MIDR_RANGE_LIST(list) \ |
| 494 | .matches = is_affected_midr_range_list, \ |
| 495 | .midr_range_list = list |
| 496 | |
Suzuki K Poulose | 5e7951c | 2018-03-26 15:12:43 +0100 | [diff] [blame] | 497 | /* Errata affecting a range of revisions of given model variant */ |
| 498 | #define ERRATA_MIDR_REV_RANGE(m, var, r_min, r_max) \ |
| 499 | ERRATA_MIDR_RANGE(m, var, r_min, var, r_max) |
| 500 | |
| 501 | /* Errata affecting a single variant/revision of a model */ |
| 502 | #define ERRATA_MIDR_REV(model, var, rev) \ |
| 503 | ERRATA_MIDR_RANGE(model, var, rev, var, rev) |
| 504 | |
| 505 | /* Errata affecting all variants/revisions of a given a model */ |
| 506 | #define ERRATA_MIDR_ALL_VERSIONS(model) \ |
| 507 | .type = ARM64_CPUCAP_LOCAL_CPU_ERRATUM, \ |
| 508 | CAP_MIDR_ALL_VERSIONS(model) |
| 509 | |
Suzuki K Poulose | be5b299 | 2018-03-26 15:12:45 +0100 | [diff] [blame] | 510 | /* Errata affecting a list of midr ranges, with same work around */ |
| 511 | #define ERRATA_MIDR_RANGE_LIST(midr_list) \ |
| 512 | .type = ARM64_CPUCAP_LOCAL_CPU_ERRATUM, \ |
| 513 | CAP_MIDR_RANGE_LIST(midr_list) |
| 514 | |
Jeremy Linton | d2532e2 | 2019-04-15 16:21:26 -0500 | [diff] [blame^] | 515 | /* Track overall mitigation state. We are only mitigated if all cores are ok */ |
| 516 | static bool __hardenbp_enab = true; |
| 517 | static bool __spectrev2_safe = true; |
| 518 | |
Suzuki K Poulose | be5b299 | 2018-03-26 15:12:45 +0100 | [diff] [blame] | 519 | /* |
Marc Zyngier | 73f3816 | 2019-04-15 16:21:23 -0500 | [diff] [blame] | 520 | * List of CPUs that do not need any Spectre-v2 mitigation at all. |
Suzuki K Poulose | be5b299 | 2018-03-26 15:12:45 +0100 | [diff] [blame] | 521 | */ |
Marc Zyngier | 73f3816 | 2019-04-15 16:21:23 -0500 | [diff] [blame] | 522 | static const struct midr_range spectre_v2_safe_list[] = { |
| 523 | MIDR_ALL_VERSIONS(MIDR_CORTEX_A35), |
| 524 | MIDR_ALL_VERSIONS(MIDR_CORTEX_A53), |
| 525 | MIDR_ALL_VERSIONS(MIDR_CORTEX_A55), |
| 526 | { /* sentinel */ } |
Suzuki K Poulose | be5b299 | 2018-03-26 15:12:45 +0100 | [diff] [blame] | 527 | }; |
| 528 | |
Jeremy Linton | d2532e2 | 2019-04-15 16:21:26 -0500 | [diff] [blame^] | 529 | /* |
| 530 | * Track overall bp hardening for all heterogeneous cores in the machine. |
| 531 | * We are only considered "safe" if all booted cores are known safe. |
| 532 | */ |
Marc Zyngier | 73f3816 | 2019-04-15 16:21:23 -0500 | [diff] [blame] | 533 | static bool __maybe_unused |
| 534 | check_branch_predictor(const struct arm64_cpu_capabilities *entry, int scope) |
| 535 | { |
| 536 | int need_wa; |
| 537 | |
| 538 | WARN_ON(scope != SCOPE_LOCAL_CPU || preemptible()); |
| 539 | |
| 540 | /* If the CPU has CSV2 set, we're safe */ |
| 541 | if (cpuid_feature_extract_unsigned_field(read_cpuid(ID_AA64PFR0_EL1), |
| 542 | ID_AA64PFR0_CSV2_SHIFT)) |
| 543 | return false; |
| 544 | |
| 545 | /* Alternatively, we have a list of unaffected CPUs */ |
| 546 | if (is_midr_in_range_list(read_cpuid_id(), spectre_v2_safe_list)) |
| 547 | return false; |
| 548 | |
| 549 | /* Fallback to firmware detection */ |
| 550 | need_wa = detect_harden_bp_fw(); |
| 551 | if (!need_wa) |
| 552 | return false; |
| 553 | |
Jeremy Linton | d2532e2 | 2019-04-15 16:21:26 -0500 | [diff] [blame^] | 554 | __spectrev2_safe = false; |
| 555 | |
Jeremy Linton | 8c1e3d2 | 2019-04-15 16:21:25 -0500 | [diff] [blame] | 556 | if (!IS_ENABLED(CONFIG_HARDEN_BRANCH_PREDICTOR)) { |
| 557 | pr_warn_once("spectrev2 mitigation disabled by kernel configuration\n"); |
| 558 | __hardenbp_enab = false; |
| 559 | return false; |
| 560 | } |
| 561 | |
Marc Zyngier | 73f3816 | 2019-04-15 16:21:23 -0500 | [diff] [blame] | 562 | /* forced off */ |
| 563 | if (__nospectre_v2) { |
| 564 | pr_info_once("spectrev2 mitigation disabled by command line option\n"); |
Jeremy Linton | d2532e2 | 2019-04-15 16:21:26 -0500 | [diff] [blame^] | 565 | __hardenbp_enab = false; |
Marc Zyngier | 73f3816 | 2019-04-15 16:21:23 -0500 | [diff] [blame] | 566 | return false; |
| 567 | } |
| 568 | |
Jeremy Linton | d2532e2 | 2019-04-15 16:21:26 -0500 | [diff] [blame^] | 569 | if (need_wa < 0) { |
Marc Zyngier | 73f3816 | 2019-04-15 16:21:23 -0500 | [diff] [blame] | 570 | pr_warn_once("ARM_SMCCC_ARCH_WORKAROUND_1 missing from firmware\n"); |
Jeremy Linton | d2532e2 | 2019-04-15 16:21:26 -0500 | [diff] [blame^] | 571 | __hardenbp_enab = false; |
| 572 | } |
Marc Zyngier | 73f3816 | 2019-04-15 16:21:23 -0500 | [diff] [blame] | 573 | |
| 574 | return (need_wa > 0); |
| 575 | } |
Andre Przywara | 301bcfa | 2014-11-14 15:54:10 +0000 | [diff] [blame] | 576 | |
Marc Zyngier | 8892b71 | 2018-04-10 11:36:43 +0100 | [diff] [blame] | 577 | #ifdef CONFIG_HARDEN_EL2_VECTORS |
| 578 | |
| 579 | static const struct midr_range arm64_harden_el2_vectors[] = { |
| 580 | MIDR_ALL_VERSIONS(MIDR_CORTEX_A57), |
| 581 | MIDR_ALL_VERSIONS(MIDR_CORTEX_A72), |
| 582 | {}, |
| 583 | }; |
| 584 | |
Marc Zyngier | dc6ed61 | 2018-03-28 12:46:07 +0100 | [diff] [blame] | 585 | #endif |
| 586 | |
Catalin Marinas | ce8c80c | 2018-11-19 11:27:28 +0000 | [diff] [blame] | 587 | #ifdef CONFIG_ARM64_WORKAROUND_REPEAT_TLBI |
| 588 | |
| 589 | static const struct midr_range arm64_repeat_tlbi_cpus[] = { |
| 590 | #ifdef CONFIG_QCOM_FALKOR_ERRATUM_1009 |
| 591 | MIDR_RANGE(MIDR_QCOM_FALKOR_V1, 0, 0, 0, 0), |
| 592 | #endif |
| 593 | #ifdef CONFIG_ARM64_ERRATUM_1286807 |
| 594 | MIDR_RANGE(MIDR_CORTEX_A76, 0, 0, 3, 0), |
| 595 | #endif |
| 596 | {}, |
| 597 | }; |
| 598 | |
| 599 | #endif |
| 600 | |
Suzuki K Poulose | f58cdf7 | 2018-11-30 17:18:01 +0000 | [diff] [blame] | 601 | #ifdef CONFIG_CAVIUM_ERRATUM_27456 |
Will Deacon | b89d82e | 2019-01-08 16:19:01 +0000 | [diff] [blame] | 602 | const struct midr_range cavium_erratum_27456_cpus[] = { |
Suzuki K Poulose | f58cdf7 | 2018-11-30 17:18:01 +0000 | [diff] [blame] | 603 | /* Cavium ThunderX, T88 pass 1.x - 2.1 */ |
| 604 | MIDR_RANGE(MIDR_THUNDERX, 0, 0, 1, 1), |
| 605 | /* Cavium ThunderX, T81 pass 1.0 */ |
| 606 | MIDR_REV(MIDR_THUNDERX_81XX, 0, 0), |
| 607 | {}, |
| 608 | }; |
| 609 | #endif |
| 610 | |
| 611 | #ifdef CONFIG_CAVIUM_ERRATUM_30115 |
| 612 | static const struct midr_range cavium_erratum_30115_cpus[] = { |
| 613 | /* Cavium ThunderX, T88 pass 1.x - 2.2 */ |
| 614 | MIDR_RANGE(MIDR_THUNDERX, 0, 0, 1, 2), |
| 615 | /* Cavium ThunderX, T81 pass 1.0 - 1.2 */ |
| 616 | MIDR_REV_RANGE(MIDR_THUNDERX_81XX, 0, 0, 2), |
| 617 | /* Cavium ThunderX, T83 pass 1.0 */ |
| 618 | MIDR_REV(MIDR_THUNDERX_83XX, 0, 0), |
| 619 | {}, |
| 620 | }; |
| 621 | #endif |
| 622 | |
Suzuki K Poulose | a3dcea2c | 2018-11-30 17:18:02 +0000 | [diff] [blame] | 623 | #ifdef CONFIG_QCOM_FALKOR_ERRATUM_1003 |
| 624 | static const struct arm64_cpu_capabilities qcom_erratum_1003_list[] = { |
| 625 | { |
| 626 | ERRATA_MIDR_REV(MIDR_QCOM_FALKOR_V1, 0, 0), |
| 627 | }, |
| 628 | { |
| 629 | .midr_range.model = MIDR_QCOM_KRYO, |
| 630 | .matches = is_kryo_midr, |
| 631 | }, |
| 632 | {}, |
| 633 | }; |
| 634 | #endif |
| 635 | |
Suzuki K Poulose | c9460dc | 2018-11-30 17:18:00 +0000 | [diff] [blame] | 636 | #ifdef CONFIG_ARM64_WORKAROUND_CLEAN_CACHE |
| 637 | static const struct midr_range workaround_clean_cache[] = { |
Andre Przywara | e116a37 | 2014-11-14 15:54:09 +0000 | [diff] [blame] | 638 | #if defined(CONFIG_ARM64_ERRATUM_826319) || \ |
| 639 | defined(CONFIG_ARM64_ERRATUM_827319) || \ |
| 640 | defined(CONFIG_ARM64_ERRATUM_824069) |
Suzuki K Poulose | c9460dc | 2018-11-30 17:18:00 +0000 | [diff] [blame] | 641 | /* Cortex-A53 r0p[012]: ARM errata 826319, 827319, 824069 */ |
| 642 | MIDR_REV_RANGE(MIDR_CORTEX_A53, 0, 0, 2), |
Andre Przywara | c0a01b8 | 2014-11-14 15:54:12 +0000 | [diff] [blame] | 643 | #endif |
Suzuki K Poulose | c9460dc | 2018-11-30 17:18:00 +0000 | [diff] [blame] | 644 | #ifdef CONFIG_ARM64_ERRATUM_819472 |
| 645 | /* Cortex-A53 r0p[01] : ARM errata 819472 */ |
| 646 | MIDR_REV_RANGE(MIDR_CORTEX_A53, 0, 0, 1), |
| 647 | #endif |
| 648 | {}, |
| 649 | }; |
| 650 | #endif |
| 651 | |
| 652 | const struct arm64_cpu_capabilities arm64_errata[] = { |
| 653 | #ifdef CONFIG_ARM64_WORKAROUND_CLEAN_CACHE |
Andre Przywara | c0a01b8 | 2014-11-14 15:54:12 +0000 | [diff] [blame] | 654 | { |
Suzuki K Poulose | c9460dc | 2018-11-30 17:18:00 +0000 | [diff] [blame] | 655 | .desc = "ARM errata 826319, 827319, 824069, 819472", |
Andre Przywara | c0a01b8 | 2014-11-14 15:54:12 +0000 | [diff] [blame] | 656 | .capability = ARM64_WORKAROUND_CLEAN_CACHE, |
Suzuki K Poulose | c9460dc | 2018-11-30 17:18:00 +0000 | [diff] [blame] | 657 | ERRATA_MIDR_RANGE_LIST(workaround_clean_cache), |
Dave Martin | c0cda3b | 2018-03-26 15:12:28 +0100 | [diff] [blame] | 658 | .cpu_enable = cpu_enable_cache_maint_trap, |
Andre Przywara | c0a01b8 | 2014-11-14 15:54:12 +0000 | [diff] [blame] | 659 | }, |
| 660 | #endif |
| 661 | #ifdef CONFIG_ARM64_ERRATUM_832075 |
Andre Przywara | 301bcfa | 2014-11-14 15:54:10 +0000 | [diff] [blame] | 662 | { |
Andre Przywara | 5afaa1f | 2014-11-14 15:54:11 +0000 | [diff] [blame] | 663 | /* Cortex-A57 r0p0 - r1p2 */ |
| 664 | .desc = "ARM erratum 832075", |
| 665 | .capability = ARM64_WORKAROUND_DEVICE_LOAD_ACQUIRE, |
Suzuki K Poulose | 5e7951c | 2018-03-26 15:12:43 +0100 | [diff] [blame] | 666 | ERRATA_MIDR_RANGE(MIDR_CORTEX_A57, |
| 667 | 0, 0, |
| 668 | 1, 2), |
Andre Przywara | 5afaa1f | 2014-11-14 15:54:11 +0000 | [diff] [blame] | 669 | }, |
Andre Przywara | c0a01b8 | 2014-11-14 15:54:12 +0000 | [diff] [blame] | 670 | #endif |
Marc Zyngier | 498cd5c | 2015-11-16 10:28:18 +0000 | [diff] [blame] | 671 | #ifdef CONFIG_ARM64_ERRATUM_834220 |
| 672 | { |
| 673 | /* Cortex-A57 r0p0 - r1p2 */ |
| 674 | .desc = "ARM erratum 834220", |
| 675 | .capability = ARM64_WORKAROUND_834220, |
Suzuki K Poulose | 5e7951c | 2018-03-26 15:12:43 +0100 | [diff] [blame] | 676 | ERRATA_MIDR_RANGE(MIDR_CORTEX_A57, |
| 677 | 0, 0, |
| 678 | 1, 2), |
Marc Zyngier | 498cd5c | 2015-11-16 10:28:18 +0000 | [diff] [blame] | 679 | }, |
| 680 | #endif |
Ard Biesheuvel | ca79acc | 2018-03-06 17:15:35 +0000 | [diff] [blame] | 681 | #ifdef CONFIG_ARM64_ERRATUM_843419 |
| 682 | { |
| 683 | /* Cortex-A53 r0p[01234] */ |
| 684 | .desc = "ARM erratum 843419", |
| 685 | .capability = ARM64_WORKAROUND_843419, |
Suzuki K Poulose | 5e7951c | 2018-03-26 15:12:43 +0100 | [diff] [blame] | 686 | ERRATA_MIDR_REV_RANGE(MIDR_CORTEX_A53, 0, 0, 4), |
Ard Biesheuvel | ca79acc | 2018-03-06 17:15:35 +0000 | [diff] [blame] | 687 | MIDR_FIXED(0x4, BIT(8)), |
Will Deacon | 905e8c5 | 2015-03-23 19:07:02 +0000 | [diff] [blame] | 688 | }, |
Robert Richter | 6d4e11c | 2015-09-21 22:58:35 +0200 | [diff] [blame] | 689 | #endif |
| 690 | #ifdef CONFIG_ARM64_ERRATUM_845719 |
| 691 | { |
| 692 | /* Cortex-A53 r0p[01234] */ |
| 693 | .desc = "ARM erratum 845719", |
| 694 | .capability = ARM64_WORKAROUND_845719, |
Suzuki K Poulose | 5e7951c | 2018-03-26 15:12:43 +0100 | [diff] [blame] | 695 | ERRATA_MIDR_REV_RANGE(MIDR_CORTEX_A53, 0, 0, 4), |
Marc Zyngier | 359b706 | 2015-03-27 13:09:23 +0000 | [diff] [blame] | 696 | }, |
Andre Przywara | e116a37 | 2014-11-14 15:54:09 +0000 | [diff] [blame] | 697 | #endif |
Robert Richter | 6d4e11c | 2015-09-21 22:58:35 +0200 | [diff] [blame] | 698 | #ifdef CONFIG_CAVIUM_ERRATUM_23154 |
| 699 | { |
| 700 | /* Cavium ThunderX, pass 1.x */ |
| 701 | .desc = "Cavium erratum 23154", |
| 702 | .capability = ARM64_WORKAROUND_CAVIUM_23154, |
Suzuki K Poulose | 5e7951c | 2018-03-26 15:12:43 +0100 | [diff] [blame] | 703 | ERRATA_MIDR_REV_RANGE(MIDR_THUNDERX, 0, 0, 1), |
Robert Richter | 6d4e11c | 2015-09-21 22:58:35 +0200 | [diff] [blame] | 704 | }, |
| 705 | #endif |
Andrew Pinski | 104a0c0 | 2016-02-24 17:44:57 -0800 | [diff] [blame] | 706 | #ifdef CONFIG_CAVIUM_ERRATUM_27456 |
| 707 | { |
Andrew Pinski | 104a0c0 | 2016-02-24 17:44:57 -0800 | [diff] [blame] | 708 | .desc = "Cavium erratum 27456", |
| 709 | .capability = ARM64_WORKAROUND_CAVIUM_27456, |
Suzuki K Poulose | f58cdf7 | 2018-11-30 17:18:01 +0000 | [diff] [blame] | 710 | ERRATA_MIDR_RANGE_LIST(cavium_erratum_27456_cpus), |
Ganapatrao Kulkarni | 47c459b | 2016-07-07 10:18:17 +0530 | [diff] [blame] | 711 | }, |
Andrew Pinski | 104a0c0 | 2016-02-24 17:44:57 -0800 | [diff] [blame] | 712 | #endif |
David Daney | 690a341 | 2017-06-09 12:49:48 +0100 | [diff] [blame] | 713 | #ifdef CONFIG_CAVIUM_ERRATUM_30115 |
| 714 | { |
David Daney | 690a341 | 2017-06-09 12:49:48 +0100 | [diff] [blame] | 715 | .desc = "Cavium erratum 30115", |
| 716 | .capability = ARM64_WORKAROUND_CAVIUM_30115, |
Suzuki K Poulose | f58cdf7 | 2018-11-30 17:18:01 +0000 | [diff] [blame] | 717 | ERRATA_MIDR_RANGE_LIST(cavium_erratum_30115_cpus), |
David Daney | 690a341 | 2017-06-09 12:49:48 +0100 | [diff] [blame] | 718 | }, |
| 719 | #endif |
Andre Przywara | e116a37 | 2014-11-14 15:54:09 +0000 | [diff] [blame] | 720 | { |
Will Deacon | 880f7cc | 2018-09-19 11:41:21 +0100 | [diff] [blame] | 721 | .desc = "Mismatched cache type (CTR_EL0)", |
Suzuki K Poulose | 314d53d | 2018-07-04 23:07:46 +0100 | [diff] [blame] | 722 | .capability = ARM64_MISMATCHED_CACHE_TYPE, |
| 723 | .matches = has_mismatched_cache_type, |
Suzuki K Poulose | 5b4747c | 2018-03-26 15:12:32 +0100 | [diff] [blame] | 724 | .type = ARM64_CPUCAP_LOCAL_CPU_ERRATUM, |
Dave Martin | c0cda3b | 2018-03-26 15:12:28 +0100 | [diff] [blame] | 725 | .cpu_enable = cpu_enable_trap_ctr_access, |
Suzuki K Poulose | 116c81f | 2016-09-09 14:07:16 +0100 | [diff] [blame] | 726 | }, |
Christopher Covington | 38fd94b | 2017-02-08 15:08:37 -0500 | [diff] [blame] | 727 | #ifdef CONFIG_QCOM_FALKOR_ERRATUM_1003 |
| 728 | { |
Suzuki K Poulose | a3dcea2c | 2018-11-30 17:18:02 +0000 | [diff] [blame] | 729 | .desc = "Qualcomm Technologies Falkor/Kryo erratum 1003", |
Christopher Covington | 38fd94b | 2017-02-08 15:08:37 -0500 | [diff] [blame] | 730 | .capability = ARM64_WORKAROUND_QCOM_FALKOR_E1003, |
Will Deacon | 1e013d0 | 2018-12-12 15:53:54 +0000 | [diff] [blame] | 731 | .matches = cpucap_multi_entry_cap_matches, |
Suzuki K Poulose | a3dcea2c | 2018-11-30 17:18:02 +0000 | [diff] [blame] | 732 | .match_list = qcom_erratum_1003_list, |
Stephen Boyd | bb48711 | 2017-12-13 14:19:37 -0800 | [diff] [blame] | 733 | }, |
Christopher Covington | 38fd94b | 2017-02-08 15:08:37 -0500 | [diff] [blame] | 734 | #endif |
Catalin Marinas | ce8c80c | 2018-11-19 11:27:28 +0000 | [diff] [blame] | 735 | #ifdef CONFIG_ARM64_WORKAROUND_REPEAT_TLBI |
Christopher Covington | d9ff80f | 2017-01-31 12:50:19 -0500 | [diff] [blame] | 736 | { |
Catalin Marinas | ce8c80c | 2018-11-19 11:27:28 +0000 | [diff] [blame] | 737 | .desc = "Qualcomm erratum 1009, ARM erratum 1286807", |
Christopher Covington | d9ff80f | 2017-01-31 12:50:19 -0500 | [diff] [blame] | 738 | .capability = ARM64_WORKAROUND_REPEAT_TLBI, |
Catalin Marinas | ce8c80c | 2018-11-19 11:27:28 +0000 | [diff] [blame] | 739 | ERRATA_MIDR_RANGE_LIST(arm64_repeat_tlbi_cpus), |
Christopher Covington | d9ff80f | 2017-01-31 12:50:19 -0500 | [diff] [blame] | 740 | }, |
| 741 | #endif |
Marc Zyngier | eeb1efb | 2017-03-20 17:18:06 +0000 | [diff] [blame] | 742 | #ifdef CONFIG_ARM64_ERRATUM_858921 |
| 743 | { |
| 744 | /* Cortex-A73 all versions */ |
| 745 | .desc = "ARM erratum 858921", |
| 746 | .capability = ARM64_WORKAROUND_858921, |
Suzuki K Poulose | 5e7951c | 2018-03-26 15:12:43 +0100 | [diff] [blame] | 747 | ERRATA_MIDR_ALL_VERSIONS(MIDR_CORTEX_A73), |
Marc Zyngier | eeb1efb | 2017-03-20 17:18:06 +0000 | [diff] [blame] | 748 | }, |
| 749 | #endif |
Will Deacon | aa6acde | 2018-01-03 12:46:21 +0000 | [diff] [blame] | 750 | { |
| 751 | .capability = ARM64_HARDEN_BRANCH_PREDICTOR, |
Marc Zyngier | 73f3816 | 2019-04-15 16:21:23 -0500 | [diff] [blame] | 752 | .type = ARM64_CPUCAP_LOCAL_CPU_ERRATUM, |
| 753 | .matches = check_branch_predictor, |
Jayachandran C | f3d795d | 2018-01-19 04:22:47 -0800 | [diff] [blame] | 754 | }, |
Marc Zyngier | 4b472ff | 2018-02-15 11:49:20 +0000 | [diff] [blame] | 755 | #ifdef CONFIG_HARDEN_EL2_VECTORS |
| 756 | { |
Marc Zyngier | 8892b71 | 2018-04-10 11:36:43 +0100 | [diff] [blame] | 757 | .desc = "EL2 vector hardening", |
Marc Zyngier | 4b472ff | 2018-02-15 11:49:20 +0000 | [diff] [blame] | 758 | .capability = ARM64_HARDEN_EL2_VECTORS, |
Marc Zyngier | 8892b71 | 2018-04-10 11:36:43 +0100 | [diff] [blame] | 759 | ERRATA_MIDR_RANGE_LIST(arm64_harden_el2_vectors), |
Marc Zyngier | 4b472ff | 2018-02-15 11:49:20 +0000 | [diff] [blame] | 760 | }, |
| 761 | #endif |
Marc Zyngier | a725e3d | 2018-05-29 13:11:08 +0100 | [diff] [blame] | 762 | #ifdef CONFIG_ARM64_SSBD |
| 763 | { |
| 764 | .desc = "Speculative Store Bypass Disable", |
| 765 | .capability = ARM64_SSBD, |
| 766 | .type = ARM64_CPUCAP_LOCAL_CPU_ERRATUM, |
| 767 | .matches = has_ssbd_mitigation, |
| 768 | }, |
| 769 | #endif |
Marc Zyngier | 95b861a4 | 2018-09-27 17:15:34 +0100 | [diff] [blame] | 770 | #ifdef CONFIG_ARM64_ERRATUM_1188873 |
| 771 | { |
| 772 | /* Cortex-A76 r0p0 to r2p0 */ |
| 773 | .desc = "ARM erratum 1188873", |
| 774 | .capability = ARM64_WORKAROUND_1188873, |
| 775 | ERRATA_MIDR_RANGE(MIDR_CORTEX_A76, 0, 0, 2, 0), |
| 776 | }, |
| 777 | #endif |
Marc Zyngier | 8b2cca9 | 2018-12-06 17:31:23 +0000 | [diff] [blame] | 778 | #ifdef CONFIG_ARM64_ERRATUM_1165522 |
| 779 | { |
| 780 | /* Cortex-A76 r0p0 to r2p0 */ |
| 781 | .desc = "ARM erratum 1165522", |
| 782 | .capability = ARM64_WORKAROUND_1165522, |
| 783 | ERRATA_MIDR_RANGE(MIDR_CORTEX_A76, 0, 0, 2, 0), |
| 784 | }, |
| 785 | #endif |
Suzuki K Poulose | 116c81f | 2016-09-09 14:07:16 +0100 | [diff] [blame] | 786 | { |
Andre Przywara | e116a37 | 2014-11-14 15:54:09 +0000 | [diff] [blame] | 787 | } |
| 788 | }; |
Mian Yousaf Kaukab | 3891ebc | 2019-04-15 16:21:21 -0500 | [diff] [blame] | 789 | |
| 790 | ssize_t cpu_show_spectre_v1(struct device *dev, struct device_attribute *attr, |
| 791 | char *buf) |
| 792 | { |
| 793 | return sprintf(buf, "Mitigation: __user pointer sanitization\n"); |
| 794 | } |
Jeremy Linton | d2532e2 | 2019-04-15 16:21:26 -0500 | [diff] [blame^] | 795 | |
| 796 | ssize_t cpu_show_spectre_v2(struct device *dev, struct device_attribute *attr, |
| 797 | char *buf) |
| 798 | { |
| 799 | if (__spectrev2_safe) |
| 800 | return sprintf(buf, "Not affected\n"); |
| 801 | |
| 802 | if (__hardenbp_enab) |
| 803 | return sprintf(buf, "Mitigation: Branch predictor hardening\n"); |
| 804 | |
| 805 | return sprintf(buf, "Vulnerable\n"); |
| 806 | } |