blob: 459129712dfa013d9d8087328fd4effee4fca850 [file] [log] [blame]
Andre Przywarae116a372014-11-14 15:54:09 +00001/*
2 * Contains CPU specific errata definitions
3 *
4 * Copyright (C) 2014 ARM Ltd.
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
15 * You should have received a copy of the GNU General Public License
16 * along with this program. If not, see <http://www.gnu.org/licenses/>.
17 */
18
Arnd Bergmann94a5d872018-06-05 13:50:07 +020019#include <linux/arm-smccc.h>
20#include <linux/psci.h>
Andre Przywarae116a372014-11-14 15:54:09 +000021#include <linux/types.h>
22#include <asm/cpu.h>
23#include <asm/cputype.h>
24#include <asm/cpufeature.h>
25
Andre Przywara301bcfa2014-11-14 15:54:10 +000026static bool __maybe_unused
Suzuki K Poulose92406f02016-04-22 12:25:31 +010027is_affected_midr_range(const struct arm64_cpu_capabilities *entry, int scope)
Andre Przywara301bcfa2014-11-14 15:54:10 +000028{
Ard Biesheuvele8002e02018-03-06 17:15:34 +000029 const struct arm64_midr_revidr *fix;
30 u32 midr = read_cpuid_id(), revidr;
31
Suzuki K Poulose92406f02016-04-22 12:25:31 +010032 WARN_ON(scope != SCOPE_LOCAL_CPU || preemptible());
Suzuki K Poulose1df31052018-03-26 15:12:44 +010033 if (!is_midr_in_range(midr, &entry->midr_range))
Ard Biesheuvele8002e02018-03-06 17:15:34 +000034 return false;
35
36 midr &= MIDR_REVISION_MASK | MIDR_VARIANT_MASK;
37 revidr = read_cpuid(REVIDR_EL1);
38 for (fix = entry->fixed_revs; fix && fix->revidr_mask; fix++)
39 if (midr == fix->midr_rv && (revidr & fix->revidr_mask))
40 return false;
41
42 return true;
Andre Przywara301bcfa2014-11-14 15:54:10 +000043}
44
Stephen Boydbb487112017-12-13 14:19:37 -080045static bool __maybe_unused
Suzuki K Poulosebe5b2992018-03-26 15:12:45 +010046is_affected_midr_range_list(const struct arm64_cpu_capabilities *entry,
47 int scope)
48{
49 WARN_ON(scope != SCOPE_LOCAL_CPU || preemptible());
50 return is_midr_in_range_list(read_cpuid_id(), entry->midr_range_list);
Andre Przywara301bcfa2014-11-14 15:54:10 +000051}
52
Stephen Boydbb487112017-12-13 14:19:37 -080053static bool __maybe_unused
54is_kryo_midr(const struct arm64_cpu_capabilities *entry, int scope)
55{
56 u32 model;
57
58 WARN_ON(scope != SCOPE_LOCAL_CPU || preemptible());
59
60 model = read_cpuid_id();
61 model &= MIDR_IMPLEMENTOR_MASK | (0xf00 << MIDR_PARTNUM_SHIFT) |
62 MIDR_ARCHITECTURE_MASK;
63
Suzuki K Poulose1df31052018-03-26 15:12:44 +010064 return model == entry->midr_range.model;
Stephen Boydbb487112017-12-13 14:19:37 -080065}
66
Suzuki K Poulose116c81f2016-09-09 14:07:16 +010067static bool
Suzuki K Poulose314d53d2018-07-04 23:07:46 +010068has_mismatched_cache_type(const struct arm64_cpu_capabilities *entry,
69 int scope)
Suzuki K Poulose116c81f2016-09-09 14:07:16 +010070{
Suzuki K Poulose4c4a39d2018-07-04 23:07:45 +010071 u64 mask = CTR_CACHE_MINLINE_MASK;
72
Suzuki K Poulose314d53d2018-07-04 23:07:46 +010073 /* Skip matching the min line sizes for cache type check */
74 if (entry->capability == ARM64_MISMATCHED_CACHE_TYPE)
75 mask ^= arm64_ftr_reg_ctrel0.strict_mask;
76
Suzuki K Poulose116c81f2016-09-09 14:07:16 +010077 WARN_ON(scope != SCOPE_LOCAL_CPU || preemptible());
Suzuki K Poulose4c4a39d2018-07-04 23:07:45 +010078 return (read_cpuid_cachetype() & mask) !=
79 (arm64_ftr_reg_ctrel0.sys_val & mask);
Suzuki K Poulose116c81f2016-09-09 14:07:16 +010080}
81
Dave Martinc0cda3b2018-03-26 15:12:28 +010082static void
83cpu_enable_trap_ctr_access(const struct arm64_cpu_capabilities *__unused)
Suzuki K Poulose116c81f2016-09-09 14:07:16 +010084{
85 /* Clear SCTLR_EL1.UCT */
86 config_sctlr_el1(SCTLR_EL1_UCT, 0);
87}
88
Marc Zyngier4205a892018-03-13 12:40:39 +000089atomic_t arm64_el2_vector_last_slot = ATOMIC_INIT(-1);
90
Will Deacon0f15adb2018-01-03 11:17:58 +000091#ifdef CONFIG_HARDEN_BRANCH_PREDICTOR
92#include <asm/mmu_context.h>
93#include <asm/cacheflush.h>
94
95DEFINE_PER_CPU_READ_MOSTLY(struct bp_hardening_data, bp_hardening_data);
96
Marc Zyngiere8b22d0f2018-04-10 11:36:45 +010097#ifdef CONFIG_KVM_INDIRECT_VECTORS
Marc Zyngierb0922012018-02-06 17:56:20 +000098extern char __smccc_workaround_1_smc_start[];
99extern char __smccc_workaround_1_smc_end[];
Will Deaconaa6acde2018-01-03 12:46:21 +0000100
Will Deacon0f15adb2018-01-03 11:17:58 +0000101static void __copy_hyp_vect_bpi(int slot, const char *hyp_vecs_start,
102 const char *hyp_vecs_end)
103{
104 void *dst = lm_alias(__bp_harden_hyp_vecs_start + slot * SZ_2K);
105 int i;
106
107 for (i = 0; i < SZ_2K; i += 0x80)
108 memcpy(dst + i, hyp_vecs_start, hyp_vecs_end - hyp_vecs_start);
109
Will Deacon3b8c9f12018-06-11 14:22:09 +0100110 __flush_icache_range((uintptr_t)dst, (uintptr_t)dst + SZ_2K);
Will Deacon0f15adb2018-01-03 11:17:58 +0000111}
112
113static void __install_bp_hardening_cb(bp_hardening_cb_t fn,
114 const char *hyp_vecs_start,
115 const char *hyp_vecs_end)
116{
Will Deacon0f15adb2018-01-03 11:17:58 +0000117 static DEFINE_SPINLOCK(bp_lock);
118 int cpu, slot = -1;
119
120 spin_lock(&bp_lock);
121 for_each_possible_cpu(cpu) {
122 if (per_cpu(bp_hardening_data.fn, cpu) == fn) {
123 slot = per_cpu(bp_hardening_data.hyp_vectors_slot, cpu);
124 break;
125 }
126 }
127
128 if (slot == -1) {
Marc Zyngier4205a892018-03-13 12:40:39 +0000129 slot = atomic_inc_return(&arm64_el2_vector_last_slot);
130 BUG_ON(slot >= BP_HARDEN_EL2_SLOTS);
Will Deacon0f15adb2018-01-03 11:17:58 +0000131 __copy_hyp_vect_bpi(slot, hyp_vecs_start, hyp_vecs_end);
132 }
133
134 __this_cpu_write(bp_hardening_data.hyp_vectors_slot, slot);
135 __this_cpu_write(bp_hardening_data.fn, fn);
136 spin_unlock(&bp_lock);
137}
138#else
Marc Zyngierb0922012018-02-06 17:56:20 +0000139#define __smccc_workaround_1_smc_start NULL
140#define __smccc_workaround_1_smc_end NULL
Will Deaconaa6acde2018-01-03 12:46:21 +0000141
Will Deacon0f15adb2018-01-03 11:17:58 +0000142static void __install_bp_hardening_cb(bp_hardening_cb_t fn,
143 const char *hyp_vecs_start,
144 const char *hyp_vecs_end)
145{
146 __this_cpu_write(bp_hardening_data.fn, fn);
147}
Marc Zyngiere8b22d0f2018-04-10 11:36:45 +0100148#endif /* CONFIG_KVM_INDIRECT_VECTORS */
Will Deacon0f15adb2018-01-03 11:17:58 +0000149
150static void install_bp_hardening_cb(const struct arm64_cpu_capabilities *entry,
151 bp_hardening_cb_t fn,
152 const char *hyp_vecs_start,
153 const char *hyp_vecs_end)
154{
155 u64 pfr0;
156
157 if (!entry->matches(entry, SCOPE_LOCAL_CPU))
158 return;
159
160 pfr0 = read_cpuid(ID_AA64PFR0_EL1);
161 if (cpuid_feature_extract_unsigned_field(pfr0, ID_AA64PFR0_CSV2_SHIFT))
162 return;
163
164 __install_bp_hardening_cb(fn, hyp_vecs_start, hyp_vecs_end);
165}
Will Deaconaa6acde2018-01-03 12:46:21 +0000166
Marc Zyngierb0922012018-02-06 17:56:20 +0000167#include <uapi/linux/psci.h>
168#include <linux/arm-smccc.h>
Will Deaconaa6acde2018-01-03 12:46:21 +0000169#include <linux/psci.h>
170
Marc Zyngierb0922012018-02-06 17:56:20 +0000171static void call_smc_arch_workaround_1(void)
172{
173 arm_smccc_1_1_smc(ARM_SMCCC_ARCH_WORKAROUND_1, NULL);
174}
175
176static void call_hvc_arch_workaround_1(void)
177{
178 arm_smccc_1_1_hvc(ARM_SMCCC_ARCH_WORKAROUND_1, NULL);
179}
180
Shanker Donthineni4bc352f2018-04-10 11:36:42 +0100181static void qcom_link_stack_sanitization(void)
182{
183 u64 tmp;
184
185 asm volatile("mov %0, x30 \n"
186 ".rept 16 \n"
187 "bl . + 4 \n"
188 ".endr \n"
189 "mov x30, %0 \n"
190 : "=&r" (tmp));
191}
192
Dave Martinc0cda3b2018-03-26 15:12:28 +0100193static void
194enable_smccc_arch_workaround_1(const struct arm64_cpu_capabilities *entry)
Marc Zyngierb0922012018-02-06 17:56:20 +0000195{
196 bp_hardening_cb_t cb;
197 void *smccc_start, *smccc_end;
198 struct arm_smccc_res res;
Shanker Donthineni4bc352f2018-04-10 11:36:42 +0100199 u32 midr = read_cpuid_id();
Marc Zyngierb0922012018-02-06 17:56:20 +0000200
201 if (!entry->matches(entry, SCOPE_LOCAL_CPU))
Dave Martinc0cda3b2018-03-26 15:12:28 +0100202 return;
Marc Zyngierb0922012018-02-06 17:56:20 +0000203
204 if (psci_ops.smccc_version == SMCCC_VERSION_1_0)
Dave Martinc0cda3b2018-03-26 15:12:28 +0100205 return;
Marc Zyngierb0922012018-02-06 17:56:20 +0000206
207 switch (psci_ops.conduit) {
208 case PSCI_CONDUIT_HVC:
209 arm_smccc_1_1_hvc(ARM_SMCCC_ARCH_FEATURES_FUNC_ID,
210 ARM_SMCCC_ARCH_WORKAROUND_1, &res);
Marc Zyngiere21da1c2018-03-09 15:40:50 +0000211 if ((int)res.a0 < 0)
Dave Martinc0cda3b2018-03-26 15:12:28 +0100212 return;
Marc Zyngierb0922012018-02-06 17:56:20 +0000213 cb = call_hvc_arch_workaround_1;
Marc Zyngier22765f32018-04-10 11:36:44 +0100214 /* This is a guest, no need to patch KVM vectors */
215 smccc_start = NULL;
216 smccc_end = NULL;
Marc Zyngierb0922012018-02-06 17:56:20 +0000217 break;
218
219 case PSCI_CONDUIT_SMC:
220 arm_smccc_1_1_smc(ARM_SMCCC_ARCH_FEATURES_FUNC_ID,
221 ARM_SMCCC_ARCH_WORKAROUND_1, &res);
Marc Zyngiere21da1c2018-03-09 15:40:50 +0000222 if ((int)res.a0 < 0)
Dave Martinc0cda3b2018-03-26 15:12:28 +0100223 return;
Marc Zyngierb0922012018-02-06 17:56:20 +0000224 cb = call_smc_arch_workaround_1;
225 smccc_start = __smccc_workaround_1_smc_start;
226 smccc_end = __smccc_workaround_1_smc_end;
227 break;
228
229 default:
Dave Martinc0cda3b2018-03-26 15:12:28 +0100230 return;
Marc Zyngierb0922012018-02-06 17:56:20 +0000231 }
232
Shanker Donthineni4bc352f2018-04-10 11:36:42 +0100233 if (((midr & MIDR_CPU_MODEL_MASK) == MIDR_QCOM_FALKOR) ||
234 ((midr & MIDR_CPU_MODEL_MASK) == MIDR_QCOM_FALKOR_V1))
235 cb = qcom_link_stack_sanitization;
236
Marc Zyngierb0922012018-02-06 17:56:20 +0000237 install_bp_hardening_cb(entry, cb, smccc_start, smccc_end);
238
Dave Martinc0cda3b2018-03-26 15:12:28 +0100239 return;
Will Deaconaa6acde2018-01-03 12:46:21 +0000240}
Will Deacon0f15adb2018-01-03 11:17:58 +0000241#endif /* CONFIG_HARDEN_BRANCH_PREDICTOR */
242
Marc Zyngier8e290622018-05-29 13:11:06 +0100243#ifdef CONFIG_ARM64_SSBD
Marc Zyngier5cf9ce62018-05-29 13:11:07 +0100244DEFINE_PER_CPU_READ_MOSTLY(u64, arm64_ssbd_callback_required);
245
Marc Zyngiera43ae4d2018-05-29 13:11:09 +0100246int ssbd_state __read_mostly = ARM64_SSBD_KERNEL;
247
248static const struct ssbd_options {
249 const char *str;
250 int state;
251} ssbd_options[] = {
252 { "force-on", ARM64_SSBD_FORCE_ENABLE, },
253 { "force-off", ARM64_SSBD_FORCE_DISABLE, },
254 { "kernel", ARM64_SSBD_KERNEL, },
255};
256
257static int __init ssbd_cfg(char *buf)
258{
259 int i;
260
261 if (!buf || !buf[0])
262 return -EINVAL;
263
264 for (i = 0; i < ARRAY_SIZE(ssbd_options); i++) {
265 int len = strlen(ssbd_options[i].str);
266
267 if (strncmp(buf, ssbd_options[i].str, len))
268 continue;
269
270 ssbd_state = ssbd_options[i].state;
271 return 0;
272 }
273
274 return -EINVAL;
275}
276early_param("ssbd", ssbd_cfg);
277
Marc Zyngier8e290622018-05-29 13:11:06 +0100278void __init arm64_update_smccc_conduit(struct alt_instr *alt,
279 __le32 *origptr, __le32 *updptr,
280 int nr_inst)
281{
282 u32 insn;
283
284 BUG_ON(nr_inst != 1);
285
286 switch (psci_ops.conduit) {
287 case PSCI_CONDUIT_HVC:
288 insn = aarch64_insn_get_hvc_value();
289 break;
290 case PSCI_CONDUIT_SMC:
291 insn = aarch64_insn_get_smc_value();
292 break;
293 default:
294 return;
295 }
296
297 *updptr = cpu_to_le32(insn);
298}
Marc Zyngiera725e3d2018-05-29 13:11:08 +0100299
Marc Zyngier986372c2018-05-29 13:11:11 +0100300void __init arm64_enable_wa2_handling(struct alt_instr *alt,
301 __le32 *origptr, __le32 *updptr,
302 int nr_inst)
303{
304 BUG_ON(nr_inst != 1);
305 /*
306 * Only allow mitigation on EL1 entry/exit and guest
307 * ARCH_WORKAROUND_2 handling if the SSBD state allows it to
308 * be flipped.
309 */
310 if (arm64_get_ssbd_state() == ARM64_SSBD_KERNEL)
311 *updptr = cpu_to_le32(aarch64_insn_gen_nop());
312}
313
Marc Zyngier647d0512018-05-29 13:11:12 +0100314void arm64_set_ssbd_mitigation(bool state)
Marc Zyngiera725e3d2018-05-29 13:11:08 +0100315{
316 switch (psci_ops.conduit) {
317 case PSCI_CONDUIT_HVC:
318 arm_smccc_1_1_hvc(ARM_SMCCC_ARCH_WORKAROUND_2, state, NULL);
319 break;
320
321 case PSCI_CONDUIT_SMC:
322 arm_smccc_1_1_smc(ARM_SMCCC_ARCH_WORKAROUND_2, state, NULL);
323 break;
324
325 default:
326 WARN_ON_ONCE(1);
327 break;
328 }
329}
330
331static bool has_ssbd_mitigation(const struct arm64_cpu_capabilities *entry,
332 int scope)
333{
334 struct arm_smccc_res res;
Marc Zyngiera43ae4d2018-05-29 13:11:09 +0100335 bool required = true;
336 s32 val;
Marc Zyngiera725e3d2018-05-29 13:11:08 +0100337
338 WARN_ON(scope != SCOPE_LOCAL_CPU || preemptible());
339
Marc Zyngiera43ae4d2018-05-29 13:11:09 +0100340 if (psci_ops.smccc_version == SMCCC_VERSION_1_0) {
341 ssbd_state = ARM64_SSBD_UNKNOWN;
Marc Zyngiera725e3d2018-05-29 13:11:08 +0100342 return false;
Marc Zyngiera43ae4d2018-05-29 13:11:09 +0100343 }
Marc Zyngiera725e3d2018-05-29 13:11:08 +0100344
Marc Zyngiera725e3d2018-05-29 13:11:08 +0100345 switch (psci_ops.conduit) {
346 case PSCI_CONDUIT_HVC:
347 arm_smccc_1_1_hvc(ARM_SMCCC_ARCH_FEATURES_FUNC_ID,
348 ARM_SMCCC_ARCH_WORKAROUND_2, &res);
Marc Zyngiera725e3d2018-05-29 13:11:08 +0100349 break;
350
351 case PSCI_CONDUIT_SMC:
352 arm_smccc_1_1_smc(ARM_SMCCC_ARCH_FEATURES_FUNC_ID,
353 ARM_SMCCC_ARCH_WORKAROUND_2, &res);
Marc Zyngiera725e3d2018-05-29 13:11:08 +0100354 break;
355
356 default:
Marc Zyngiera43ae4d2018-05-29 13:11:09 +0100357 ssbd_state = ARM64_SSBD_UNKNOWN;
358 return false;
Marc Zyngiera725e3d2018-05-29 13:11:08 +0100359 }
360
Marc Zyngiera43ae4d2018-05-29 13:11:09 +0100361 val = (s32)res.a0;
362
363 switch (val) {
364 case SMCCC_RET_NOT_SUPPORTED:
365 ssbd_state = ARM64_SSBD_UNKNOWN;
366 return false;
367
368 case SMCCC_RET_NOT_REQUIRED:
369 pr_info_once("%s mitigation not required\n", entry->desc);
370 ssbd_state = ARM64_SSBD_MITIGATED;
371 return false;
372
373 case SMCCC_RET_SUCCESS:
374 required = true;
375 break;
376
377 case 1: /* Mitigation not required on this CPU */
378 required = false;
379 break;
380
381 default:
382 WARN_ON(1);
383 return false;
384 }
385
386 switch (ssbd_state) {
387 case ARM64_SSBD_FORCE_DISABLE:
388 pr_info_once("%s disabled from command-line\n", entry->desc);
389 arm64_set_ssbd_mitigation(false);
390 required = false;
391 break;
392
393 case ARM64_SSBD_KERNEL:
394 if (required) {
395 __this_cpu_write(arm64_ssbd_callback_required, 1);
396 arm64_set_ssbd_mitigation(true);
397 }
398 break;
399
400 case ARM64_SSBD_FORCE_ENABLE:
401 pr_info_once("%s forced from command-line\n", entry->desc);
Marc Zyngiera725e3d2018-05-29 13:11:08 +0100402 arm64_set_ssbd_mitigation(true);
Marc Zyngiera43ae4d2018-05-29 13:11:09 +0100403 required = true;
404 break;
405
406 default:
407 WARN_ON(1);
408 break;
Marc Zyngiera725e3d2018-05-29 13:11:08 +0100409 }
410
Marc Zyngiera43ae4d2018-05-29 13:11:09 +0100411 return required;
Marc Zyngiera725e3d2018-05-29 13:11:08 +0100412}
Marc Zyngier8e290622018-05-29 13:11:06 +0100413#endif /* CONFIG_ARM64_SSBD */
414
Suzuki K Poulose5e7951c2018-03-26 15:12:43 +0100415#define CAP_MIDR_RANGE(model, v_min, r_min, v_max, r_max) \
416 .matches = is_affected_midr_range, \
Suzuki K Poulose1df31052018-03-26 15:12:44 +0100417 .midr_range = MIDR_RANGE(model, v_min, r_min, v_max, r_max)
Andre Przywara301bcfa2014-11-14 15:54:10 +0000418
Suzuki K Poulose5e7951c2018-03-26 15:12:43 +0100419#define CAP_MIDR_ALL_VERSIONS(model) \
420 .matches = is_affected_midr_range, \
Suzuki K Poulose1df31052018-03-26 15:12:44 +0100421 .midr_range = MIDR_ALL_VERSIONS(model)
Marc Zyngier06f14942017-02-01 14:38:46 +0000422
Ard Biesheuvele8002e02018-03-06 17:15:34 +0000423#define MIDR_FIXED(rev, revidr_mask) \
424 .fixed_revs = (struct arm64_midr_revidr[]){{ (rev), (revidr_mask) }, {}}
425
Suzuki K Poulose5e7951c2018-03-26 15:12:43 +0100426#define ERRATA_MIDR_RANGE(model, v_min, r_min, v_max, r_max) \
427 .type = ARM64_CPUCAP_LOCAL_CPU_ERRATUM, \
428 CAP_MIDR_RANGE(model, v_min, r_min, v_max, r_max)
429
Suzuki K Poulosebe5b2992018-03-26 15:12:45 +0100430#define CAP_MIDR_RANGE_LIST(list) \
431 .matches = is_affected_midr_range_list, \
432 .midr_range_list = list
433
Suzuki K Poulose5e7951c2018-03-26 15:12:43 +0100434/* Errata affecting a range of revisions of given model variant */
435#define ERRATA_MIDR_REV_RANGE(m, var, r_min, r_max) \
436 ERRATA_MIDR_RANGE(m, var, r_min, var, r_max)
437
438/* Errata affecting a single variant/revision of a model */
439#define ERRATA_MIDR_REV(model, var, rev) \
440 ERRATA_MIDR_RANGE(model, var, rev, var, rev)
441
442/* Errata affecting all variants/revisions of a given a model */
443#define ERRATA_MIDR_ALL_VERSIONS(model) \
444 .type = ARM64_CPUCAP_LOCAL_CPU_ERRATUM, \
445 CAP_MIDR_ALL_VERSIONS(model)
446
Suzuki K Poulosebe5b2992018-03-26 15:12:45 +0100447/* Errata affecting a list of midr ranges, with same work around */
448#define ERRATA_MIDR_RANGE_LIST(midr_list) \
449 .type = ARM64_CPUCAP_LOCAL_CPU_ERRATUM, \
450 CAP_MIDR_RANGE_LIST(midr_list)
451
Suzuki K Pouloseba7d9232018-03-26 15:12:46 +0100452/*
453 * Generic helper for handling capabilties with multiple (match,enable) pairs
454 * of call backs, sharing the same capability bit.
455 * Iterate over each entry to see if at least one matches.
456 */
Will Deacon12eb3692018-03-27 11:51:12 +0100457static bool __maybe_unused
458multi_entry_cap_matches(const struct arm64_cpu_capabilities *entry, int scope)
Suzuki K Pouloseba7d9232018-03-26 15:12:46 +0100459{
460 const struct arm64_cpu_capabilities *caps;
461
462 for (caps = entry->match_list; caps->matches; caps++)
463 if (caps->matches(caps, scope))
464 return true;
465
466 return false;
467}
468
469/*
470 * Take appropriate action for all matching entries in the shared capability
471 * entry.
472 */
Will Deacon12eb3692018-03-27 11:51:12 +0100473static void __maybe_unused
Suzuki K Pouloseba7d9232018-03-26 15:12:46 +0100474multi_entry_cap_cpu_enable(const struct arm64_cpu_capabilities *entry)
475{
476 const struct arm64_cpu_capabilities *caps;
477
478 for (caps = entry->match_list; caps->matches; caps++)
479 if (caps->matches(caps, SCOPE_LOCAL_CPU) &&
480 caps->cpu_enable)
481 caps->cpu_enable(caps);
482}
483
Suzuki K Poulosebe5b2992018-03-26 15:12:45 +0100484#ifdef CONFIG_HARDEN_BRANCH_PREDICTOR
485
486/*
487 * List of CPUs where we need to issue a psci call to
488 * harden the branch predictor.
489 */
490static const struct midr_range arm64_bp_harden_smccc_cpus[] = {
491 MIDR_ALL_VERSIONS(MIDR_CORTEX_A57),
492 MIDR_ALL_VERSIONS(MIDR_CORTEX_A72),
493 MIDR_ALL_VERSIONS(MIDR_CORTEX_A73),
494 MIDR_ALL_VERSIONS(MIDR_CORTEX_A75),
495 MIDR_ALL_VERSIONS(MIDR_BRCM_VULCAN),
496 MIDR_ALL_VERSIONS(MIDR_CAVIUM_THUNDERX2),
Suzuki K Poulosebe5b2992018-03-26 15:12:45 +0100497 MIDR_ALL_VERSIONS(MIDR_QCOM_FALKOR_V1),
498 MIDR_ALL_VERSIONS(MIDR_QCOM_FALKOR),
David Gilhooley0583a4e2018-05-08 15:49:43 -0700499 MIDR_ALL_VERSIONS(MIDR_NVIDIA_DENVER),
Suzuki K Poulosebe5b2992018-03-26 15:12:45 +0100500 {},
501};
502
503#endif
Andre Przywara301bcfa2014-11-14 15:54:10 +0000504
Marc Zyngier8892b712018-04-10 11:36:43 +0100505#ifdef CONFIG_HARDEN_EL2_VECTORS
506
507static const struct midr_range arm64_harden_el2_vectors[] = {
508 MIDR_ALL_VERSIONS(MIDR_CORTEX_A57),
509 MIDR_ALL_VERSIONS(MIDR_CORTEX_A72),
510 {},
511};
512
Marc Zyngierdc6ed612018-03-28 12:46:07 +0100513#endif
514
Andre Przywarae116a372014-11-14 15:54:09 +0000515const struct arm64_cpu_capabilities arm64_errata[] = {
516#if defined(CONFIG_ARM64_ERRATUM_826319) || \
517 defined(CONFIG_ARM64_ERRATUM_827319) || \
518 defined(CONFIG_ARM64_ERRATUM_824069)
Andre Przywara301bcfa2014-11-14 15:54:10 +0000519 {
520 /* Cortex-A53 r0p[012] */
521 .desc = "ARM errata 826319, 827319, 824069",
522 .capability = ARM64_WORKAROUND_CLEAN_CACHE,
Suzuki K Poulose5e7951c2018-03-26 15:12:43 +0100523 ERRATA_MIDR_REV_RANGE(MIDR_CORTEX_A53, 0, 0, 2),
Dave Martinc0cda3b2018-03-26 15:12:28 +0100524 .cpu_enable = cpu_enable_cache_maint_trap,
Andre Przywara301bcfa2014-11-14 15:54:10 +0000525 },
Andre Przywarac0a01b82014-11-14 15:54:12 +0000526#endif
527#ifdef CONFIG_ARM64_ERRATUM_819472
528 {
529 /* Cortex-A53 r0p[01] */
530 .desc = "ARM errata 819472",
531 .capability = ARM64_WORKAROUND_CLEAN_CACHE,
Suzuki K Poulose5e7951c2018-03-26 15:12:43 +0100532 ERRATA_MIDR_REV_RANGE(MIDR_CORTEX_A53, 0, 0, 1),
Dave Martinc0cda3b2018-03-26 15:12:28 +0100533 .cpu_enable = cpu_enable_cache_maint_trap,
Andre Przywarac0a01b82014-11-14 15:54:12 +0000534 },
535#endif
536#ifdef CONFIG_ARM64_ERRATUM_832075
Andre Przywara301bcfa2014-11-14 15:54:10 +0000537 {
Andre Przywara5afaa1f2014-11-14 15:54:11 +0000538 /* Cortex-A57 r0p0 - r1p2 */
539 .desc = "ARM erratum 832075",
540 .capability = ARM64_WORKAROUND_DEVICE_LOAD_ACQUIRE,
Suzuki K Poulose5e7951c2018-03-26 15:12:43 +0100541 ERRATA_MIDR_RANGE(MIDR_CORTEX_A57,
542 0, 0,
543 1, 2),
Andre Przywara5afaa1f2014-11-14 15:54:11 +0000544 },
Andre Przywarac0a01b82014-11-14 15:54:12 +0000545#endif
Marc Zyngier498cd5c2015-11-16 10:28:18 +0000546#ifdef CONFIG_ARM64_ERRATUM_834220
547 {
548 /* Cortex-A57 r0p0 - r1p2 */
549 .desc = "ARM erratum 834220",
550 .capability = ARM64_WORKAROUND_834220,
Suzuki K Poulose5e7951c2018-03-26 15:12:43 +0100551 ERRATA_MIDR_RANGE(MIDR_CORTEX_A57,
552 0, 0,
553 1, 2),
Marc Zyngier498cd5c2015-11-16 10:28:18 +0000554 },
555#endif
Ard Biesheuvelca79acc2018-03-06 17:15:35 +0000556#ifdef CONFIG_ARM64_ERRATUM_843419
557 {
558 /* Cortex-A53 r0p[01234] */
559 .desc = "ARM erratum 843419",
560 .capability = ARM64_WORKAROUND_843419,
Suzuki K Poulose5e7951c2018-03-26 15:12:43 +0100561 ERRATA_MIDR_REV_RANGE(MIDR_CORTEX_A53, 0, 0, 4),
Ard Biesheuvelca79acc2018-03-06 17:15:35 +0000562 MIDR_FIXED(0x4, BIT(8)),
Will Deacon905e8c52015-03-23 19:07:02 +0000563 },
Robert Richter6d4e11c2015-09-21 22:58:35 +0200564#endif
565#ifdef CONFIG_ARM64_ERRATUM_845719
566 {
567 /* Cortex-A53 r0p[01234] */
568 .desc = "ARM erratum 845719",
569 .capability = ARM64_WORKAROUND_845719,
Suzuki K Poulose5e7951c2018-03-26 15:12:43 +0100570 ERRATA_MIDR_REV_RANGE(MIDR_CORTEX_A53, 0, 0, 4),
Marc Zyngier359b7062015-03-27 13:09:23 +0000571 },
Andre Przywarae116a372014-11-14 15:54:09 +0000572#endif
Robert Richter6d4e11c2015-09-21 22:58:35 +0200573#ifdef CONFIG_CAVIUM_ERRATUM_23154
574 {
575 /* Cavium ThunderX, pass 1.x */
576 .desc = "Cavium erratum 23154",
577 .capability = ARM64_WORKAROUND_CAVIUM_23154,
Suzuki K Poulose5e7951c2018-03-26 15:12:43 +0100578 ERRATA_MIDR_REV_RANGE(MIDR_THUNDERX, 0, 0, 1),
Robert Richter6d4e11c2015-09-21 22:58:35 +0200579 },
580#endif
Andrew Pinski104a0c02016-02-24 17:44:57 -0800581#ifdef CONFIG_CAVIUM_ERRATUM_27456
582 {
583 /* Cavium ThunderX, T88 pass 1.x - 2.1 */
584 .desc = "Cavium erratum 27456",
585 .capability = ARM64_WORKAROUND_CAVIUM_27456,
Suzuki K Poulose5e7951c2018-03-26 15:12:43 +0100586 ERRATA_MIDR_RANGE(MIDR_THUNDERX,
587 0, 0,
588 1, 1),
Andrew Pinski104a0c02016-02-24 17:44:57 -0800589 },
Ganapatrao Kulkarni47c459b2016-07-07 10:18:17 +0530590 {
591 /* Cavium ThunderX, T81 pass 1.0 */
592 .desc = "Cavium erratum 27456",
593 .capability = ARM64_WORKAROUND_CAVIUM_27456,
Suzuki K Poulose5e7951c2018-03-26 15:12:43 +0100594 ERRATA_MIDR_REV(MIDR_THUNDERX_81XX, 0, 0),
Ganapatrao Kulkarni47c459b2016-07-07 10:18:17 +0530595 },
Andrew Pinski104a0c02016-02-24 17:44:57 -0800596#endif
David Daney690a3412017-06-09 12:49:48 +0100597#ifdef CONFIG_CAVIUM_ERRATUM_30115
598 {
599 /* Cavium ThunderX, T88 pass 1.x - 2.2 */
600 .desc = "Cavium erratum 30115",
601 .capability = ARM64_WORKAROUND_CAVIUM_30115,
Suzuki K Poulose5e7951c2018-03-26 15:12:43 +0100602 ERRATA_MIDR_RANGE(MIDR_THUNDERX,
603 0, 0,
604 1, 2),
David Daney690a3412017-06-09 12:49:48 +0100605 },
606 {
607 /* Cavium ThunderX, T81 pass 1.0 - 1.2 */
608 .desc = "Cavium erratum 30115",
609 .capability = ARM64_WORKAROUND_CAVIUM_30115,
Suzuki K Poulose5e7951c2018-03-26 15:12:43 +0100610 ERRATA_MIDR_REV_RANGE(MIDR_THUNDERX_81XX, 0, 0, 2),
David Daney690a3412017-06-09 12:49:48 +0100611 },
612 {
613 /* Cavium ThunderX, T83 pass 1.0 */
614 .desc = "Cavium erratum 30115",
615 .capability = ARM64_WORKAROUND_CAVIUM_30115,
Suzuki K Poulose5e7951c2018-03-26 15:12:43 +0100616 ERRATA_MIDR_REV(MIDR_THUNDERX_83XX, 0, 0),
David Daney690a3412017-06-09 12:49:48 +0100617 },
618#endif
Andre Przywarae116a372014-11-14 15:54:09 +0000619 {
Suzuki K Poulose116c81f2016-09-09 14:07:16 +0100620 .desc = "Mismatched cache line size",
621 .capability = ARM64_MISMATCHED_CACHE_LINE_SIZE,
Suzuki K Poulose314d53d2018-07-04 23:07:46 +0100622 .matches = has_mismatched_cache_type,
623 .type = ARM64_CPUCAP_LOCAL_CPU_ERRATUM,
624 .cpu_enable = cpu_enable_trap_ctr_access,
625 },
626 {
627 .desc = "Mismatched cache type",
628 .capability = ARM64_MISMATCHED_CACHE_TYPE,
629 .matches = has_mismatched_cache_type,
Suzuki K Poulose5b4747c2018-03-26 15:12:32 +0100630 .type = ARM64_CPUCAP_LOCAL_CPU_ERRATUM,
Dave Martinc0cda3b2018-03-26 15:12:28 +0100631 .cpu_enable = cpu_enable_trap_ctr_access,
Suzuki K Poulose116c81f2016-09-09 14:07:16 +0100632 },
Christopher Covington38fd94b2017-02-08 15:08:37 -0500633#ifdef CONFIG_QCOM_FALKOR_ERRATUM_1003
634 {
635 .desc = "Qualcomm Technologies Falkor erratum 1003",
636 .capability = ARM64_WORKAROUND_QCOM_FALKOR_E1003,
Suzuki K Poulose5e7951c2018-03-26 15:12:43 +0100637 ERRATA_MIDR_REV(MIDR_QCOM_FALKOR_V1, 0, 0),
Christopher Covington38fd94b2017-02-08 15:08:37 -0500638 },
Stephen Boydbb487112017-12-13 14:19:37 -0800639 {
640 .desc = "Qualcomm Technologies Kryo erratum 1003",
641 .capability = ARM64_WORKAROUND_QCOM_FALKOR_E1003,
Suzuki K Poulose5b4747c2018-03-26 15:12:32 +0100642 .type = ARM64_CPUCAP_LOCAL_CPU_ERRATUM,
Suzuki K Poulose1df31052018-03-26 15:12:44 +0100643 .midr_range.model = MIDR_QCOM_KRYO,
Stephen Boydbb487112017-12-13 14:19:37 -0800644 .matches = is_kryo_midr,
645 },
Christopher Covington38fd94b2017-02-08 15:08:37 -0500646#endif
Christopher Covingtond9ff80f2017-01-31 12:50:19 -0500647#ifdef CONFIG_QCOM_FALKOR_ERRATUM_1009
648 {
649 .desc = "Qualcomm Technologies Falkor erratum 1009",
650 .capability = ARM64_WORKAROUND_REPEAT_TLBI,
Suzuki K Poulose5e7951c2018-03-26 15:12:43 +0100651 ERRATA_MIDR_REV(MIDR_QCOM_FALKOR_V1, 0, 0),
Christopher Covingtond9ff80f2017-01-31 12:50:19 -0500652 },
653#endif
Marc Zyngiereeb1efb2017-03-20 17:18:06 +0000654#ifdef CONFIG_ARM64_ERRATUM_858921
655 {
656 /* Cortex-A73 all versions */
657 .desc = "ARM erratum 858921",
658 .capability = ARM64_WORKAROUND_858921,
Suzuki K Poulose5e7951c2018-03-26 15:12:43 +0100659 ERRATA_MIDR_ALL_VERSIONS(MIDR_CORTEX_A73),
Marc Zyngiereeb1efb2017-03-20 17:18:06 +0000660 },
661#endif
Will Deaconaa6acde2018-01-03 12:46:21 +0000662#ifdef CONFIG_HARDEN_BRANCH_PREDICTOR
663 {
664 .capability = ARM64_HARDEN_BRANCH_PREDICTOR,
Suzuki K Pouloseba7d9232018-03-26 15:12:46 +0100665 .type = ARM64_CPUCAP_LOCAL_CPU_ERRATUM,
Shanker Donthineni4bc352f2018-04-10 11:36:42 +0100666 .cpu_enable = enable_smccc_arch_workaround_1,
667 ERRATA_MIDR_RANGE_LIST(arm64_bp_harden_smccc_cpus),
Jayachandran Cf3d795d2018-01-19 04:22:47 -0800668 },
Will Deaconaa6acde2018-01-03 12:46:21 +0000669#endif
Marc Zyngier4b472ff2018-02-15 11:49:20 +0000670#ifdef CONFIG_HARDEN_EL2_VECTORS
671 {
Marc Zyngier8892b712018-04-10 11:36:43 +0100672 .desc = "EL2 vector hardening",
Marc Zyngier4b472ff2018-02-15 11:49:20 +0000673 .capability = ARM64_HARDEN_EL2_VECTORS,
Marc Zyngier8892b712018-04-10 11:36:43 +0100674 .type = ARM64_CPUCAP_LOCAL_CPU_ERRATUM,
675 ERRATA_MIDR_RANGE_LIST(arm64_harden_el2_vectors),
Marc Zyngier4b472ff2018-02-15 11:49:20 +0000676 },
677#endif
Marc Zyngiera725e3d2018-05-29 13:11:08 +0100678#ifdef CONFIG_ARM64_SSBD
679 {
680 .desc = "Speculative Store Bypass Disable",
681 .capability = ARM64_SSBD,
682 .type = ARM64_CPUCAP_LOCAL_CPU_ERRATUM,
683 .matches = has_ssbd_mitigation,
684 },
685#endif
Suzuki K Poulose116c81f2016-09-09 14:07:16 +0100686 {
Andre Przywarae116a372014-11-14 15:54:09 +0000687 }
688};