blob: 7db8edc643ec42e7909522e3180f09968b70402f [file] [log] [blame]
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001/*
2 * Broadcom GENET (Gigabit Ethernet) controller driver
3 *
Doug Bergerc298ede2017-03-13 17:41:33 -07004 * Copyright (c) 2014-2017 Broadcom
Florian Fainelli1c1008c2014-02-13 16:08:47 -08005 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
Florian Fainelli1c1008c2014-02-13 16:08:47 -08009 */
10
11#define pr_fmt(fmt) "bcmgenet: " fmt
12
13#include <linux/kernel.h>
14#include <linux/module.h>
15#include <linux/sched.h>
16#include <linux/types.h>
17#include <linux/fcntl.h>
18#include <linux/interrupt.h>
19#include <linux/string.h>
20#include <linux/if_ether.h>
21#include <linux/init.h>
22#include <linux/errno.h>
23#include <linux/delay.h>
24#include <linux/platform_device.h>
25#include <linux/dma-mapping.h>
26#include <linux/pm.h>
27#include <linux/clk.h>
Florian Fainelli1c1008c2014-02-13 16:08:47 -080028#include <linux/of.h>
29#include <linux/of_address.h>
30#include <linux/of_irq.h>
31#include <linux/of_net.h>
32#include <linux/of_platform.h>
33#include <net/arp.h>
34
35#include <linux/mii.h>
36#include <linux/ethtool.h>
37#include <linux/netdevice.h>
38#include <linux/inetdevice.h>
39#include <linux/etherdevice.h>
40#include <linux/skbuff.h>
41#include <linux/in.h>
42#include <linux/ip.h>
43#include <linux/ipv6.h>
44#include <linux/phy.h>
Petri Gyntherb0ba5122014-12-01 16:18:08 -080045#include <linux/platform_data/bcmgenet.h>
Florian Fainelli1c1008c2014-02-13 16:08:47 -080046
47#include <asm/unaligned.h>
48
49#include "bcmgenet.h"
50
51/* Maximum number of hardware queues, downsized if needed */
52#define GENET_MAX_MQ_CNT 4
53
54/* Default highest priority queue for multi queue support */
55#define GENET_Q0_PRIORITY 0
56
Petri Gynther3feafa02015-03-05 17:40:14 -080057#define GENET_Q16_RX_BD_CNT \
58 (TOTAL_DESC - priv->hw_params->rx_queues * priv->hw_params->rx_bds_per_q)
Petri Gynther51a966a2015-02-23 11:00:46 -080059#define GENET_Q16_TX_BD_CNT \
60 (TOTAL_DESC - priv->hw_params->tx_queues * priv->hw_params->tx_bds_per_q)
Florian Fainelli1c1008c2014-02-13 16:08:47 -080061
62#define RX_BUF_LENGTH 2048
63#define SKB_ALIGNMENT 32
64
65/* Tx/Rx DMA register offset, skip 256 descriptors */
66#define WORDS_PER_BD(p) (p->hw_params->words_per_bd)
67#define DMA_DESC_SIZE (WORDS_PER_BD(priv) * sizeof(u32))
68
69#define GENET_TDMA_REG_OFF (priv->hw_params->tdma_offset + \
70 TOTAL_DESC * DMA_DESC_SIZE)
71
72#define GENET_RDMA_REG_OFF (priv->hw_params->rdma_offset + \
73 TOTAL_DESC * DMA_DESC_SIZE)
74
Florian Fainelli69d2ea92017-08-29 12:25:31 -070075static inline void bcmgenet_writel(u32 value, void __iomem *offset)
76{
77 /* MIPS chips strapped for BE will automagically configure the
78 * peripheral registers for CPU-native byte order.
79 */
80 if (IS_ENABLED(CONFIG_MIPS) && IS_ENABLED(CONFIG_CPU_BIG_ENDIAN))
81 __raw_writel(value, offset);
82 else
83 writel_relaxed(value, offset);
84}
85
86static inline u32 bcmgenet_readl(void __iomem *offset)
87{
88 if (IS_ENABLED(CONFIG_MIPS) && IS_ENABLED(CONFIG_CPU_BIG_ENDIAN))
89 return __raw_readl(offset);
90 else
91 return readl_relaxed(offset);
92}
93
Florian Fainelli1c1008c2014-02-13 16:08:47 -080094static inline void dmadesc_set_length_status(struct bcmgenet_priv *priv,
Florian Fainellic91b7f62014-07-23 10:42:12 -070095 void __iomem *d, u32 value)
Florian Fainelli1c1008c2014-02-13 16:08:47 -080096{
Florian Fainelli69d2ea92017-08-29 12:25:31 -070097 bcmgenet_writel(value, d + DMA_DESC_LENGTH_STATUS);
Florian Fainelli1c1008c2014-02-13 16:08:47 -080098}
99
100static inline u32 dmadesc_get_length_status(struct bcmgenet_priv *priv,
Florian Fainellic91b7f62014-07-23 10:42:12 -0700101 void __iomem *d)
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800102{
Florian Fainelli69d2ea92017-08-29 12:25:31 -0700103 return bcmgenet_readl(d + DMA_DESC_LENGTH_STATUS);
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800104}
105
106static inline void dmadesc_set_addr(struct bcmgenet_priv *priv,
107 void __iomem *d,
108 dma_addr_t addr)
109{
Florian Fainelli69d2ea92017-08-29 12:25:31 -0700110 bcmgenet_writel(lower_32_bits(addr), d + DMA_DESC_ADDRESS_LO);
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800111
112 /* Register writes to GISB bus can take couple hundred nanoseconds
113 * and are done for each packet, save these expensive writes unless
Brian Norris7fc527f2014-07-29 14:34:14 -0700114 * the platform is explicitly configured for 64-bits/LPAE.
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800115 */
116#ifdef CONFIG_PHYS_ADDR_T_64BIT
117 if (priv->hw_params->flags & GENET_HAS_40BITS)
Florian Fainelli69d2ea92017-08-29 12:25:31 -0700118 bcmgenet_writel(upper_32_bits(addr), d + DMA_DESC_ADDRESS_HI);
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800119#endif
120}
121
122/* Combined address + length/status setter */
123static inline void dmadesc_set(struct bcmgenet_priv *priv,
Florian Fainellic91b7f62014-07-23 10:42:12 -0700124 void __iomem *d, dma_addr_t addr, u32 val)
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800125{
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800126 dmadesc_set_addr(priv, d, addr);
Petri Gynther7ee40622016-04-05 14:00:01 -0700127 dmadesc_set_length_status(priv, d, val);
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800128}
129
130static inline dma_addr_t dmadesc_get_addr(struct bcmgenet_priv *priv,
131 void __iomem *d)
132{
133 dma_addr_t addr;
134
Florian Fainelli69d2ea92017-08-29 12:25:31 -0700135 addr = bcmgenet_readl(d + DMA_DESC_ADDRESS_LO);
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800136
137 /* Register writes to GISB bus can take couple hundred nanoseconds
138 * and are done for each packet, save these expensive writes unless
Brian Norris7fc527f2014-07-29 14:34:14 -0700139 * the platform is explicitly configured for 64-bits/LPAE.
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800140 */
141#ifdef CONFIG_PHYS_ADDR_T_64BIT
142 if (priv->hw_params->flags & GENET_HAS_40BITS)
Florian Fainelli69d2ea92017-08-29 12:25:31 -0700143 addr |= (u64)bcmgenet_readl(d + DMA_DESC_ADDRESS_HI) << 32;
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800144#endif
145 return addr;
146}
147
148#define GENET_VER_FMT "%1d.%1d EPHY: 0x%04x"
149
150#define GENET_MSG_DEFAULT (NETIF_MSG_DRV | NETIF_MSG_PROBE | \
151 NETIF_MSG_LINK)
152
153static inline u32 bcmgenet_rbuf_ctrl_get(struct bcmgenet_priv *priv)
154{
155 if (GENET_IS_V1(priv))
156 return bcmgenet_rbuf_readl(priv, RBUF_FLUSH_CTRL_V1);
157 else
158 return bcmgenet_sys_readl(priv, SYS_RBUF_FLUSH_CTRL);
159}
160
161static inline void bcmgenet_rbuf_ctrl_set(struct bcmgenet_priv *priv, u32 val)
162{
163 if (GENET_IS_V1(priv))
164 bcmgenet_rbuf_writel(priv, val, RBUF_FLUSH_CTRL_V1);
165 else
166 bcmgenet_sys_writel(priv, val, SYS_RBUF_FLUSH_CTRL);
167}
168
169/* These macros are defined to deal with register map change
170 * between GENET1.1 and GENET2. Only those currently being used
171 * by driver are defined.
172 */
173static inline u32 bcmgenet_tbuf_ctrl_get(struct bcmgenet_priv *priv)
174{
175 if (GENET_IS_V1(priv))
176 return bcmgenet_rbuf_readl(priv, TBUF_CTRL_V1);
177 else
Florian Fainelli69d2ea92017-08-29 12:25:31 -0700178 return bcmgenet_readl(priv->base +
179 priv->hw_params->tbuf_offset + TBUF_CTRL);
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800180}
181
182static inline void bcmgenet_tbuf_ctrl_set(struct bcmgenet_priv *priv, u32 val)
183{
184 if (GENET_IS_V1(priv))
185 bcmgenet_rbuf_writel(priv, val, TBUF_CTRL_V1);
186 else
Florian Fainelli69d2ea92017-08-29 12:25:31 -0700187 bcmgenet_writel(val, priv->base +
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800188 priv->hw_params->tbuf_offset + TBUF_CTRL);
189}
190
191static inline u32 bcmgenet_bp_mc_get(struct bcmgenet_priv *priv)
192{
193 if (GENET_IS_V1(priv))
194 return bcmgenet_rbuf_readl(priv, TBUF_BP_MC_V1);
195 else
Florian Fainelli69d2ea92017-08-29 12:25:31 -0700196 return bcmgenet_readl(priv->base +
197 priv->hw_params->tbuf_offset + TBUF_BP_MC);
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800198}
199
200static inline void bcmgenet_bp_mc_set(struct bcmgenet_priv *priv, u32 val)
201{
202 if (GENET_IS_V1(priv))
203 bcmgenet_rbuf_writel(priv, val, TBUF_BP_MC_V1);
204 else
Florian Fainelli69d2ea92017-08-29 12:25:31 -0700205 bcmgenet_writel(val, priv->base +
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800206 priv->hw_params->tbuf_offset + TBUF_BP_MC);
207}
208
209/* RX/TX DMA register accessors */
210enum dma_reg {
211 DMA_RING_CFG = 0,
212 DMA_CTRL,
213 DMA_STATUS,
214 DMA_SCB_BURST_SIZE,
215 DMA_ARB_CTRL,
Petri Gynther37742162014-10-07 09:30:01 -0700216 DMA_PRIORITY_0,
217 DMA_PRIORITY_1,
218 DMA_PRIORITY_2,
Petri Gynther0034de42015-03-13 14:45:00 -0700219 DMA_INDEX2RING_0,
220 DMA_INDEX2RING_1,
221 DMA_INDEX2RING_2,
222 DMA_INDEX2RING_3,
223 DMA_INDEX2RING_4,
224 DMA_INDEX2RING_5,
225 DMA_INDEX2RING_6,
226 DMA_INDEX2RING_7,
Florian Fainelli4a296452015-09-16 16:47:40 -0700227 DMA_RING0_TIMEOUT,
228 DMA_RING1_TIMEOUT,
229 DMA_RING2_TIMEOUT,
230 DMA_RING3_TIMEOUT,
231 DMA_RING4_TIMEOUT,
232 DMA_RING5_TIMEOUT,
233 DMA_RING6_TIMEOUT,
234 DMA_RING7_TIMEOUT,
235 DMA_RING8_TIMEOUT,
236 DMA_RING9_TIMEOUT,
237 DMA_RING10_TIMEOUT,
238 DMA_RING11_TIMEOUT,
239 DMA_RING12_TIMEOUT,
240 DMA_RING13_TIMEOUT,
241 DMA_RING14_TIMEOUT,
242 DMA_RING15_TIMEOUT,
243 DMA_RING16_TIMEOUT,
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800244};
245
246static const u8 bcmgenet_dma_regs_v3plus[] = {
247 [DMA_RING_CFG] = 0x00,
248 [DMA_CTRL] = 0x04,
249 [DMA_STATUS] = 0x08,
250 [DMA_SCB_BURST_SIZE] = 0x0C,
251 [DMA_ARB_CTRL] = 0x2C,
Petri Gynther37742162014-10-07 09:30:01 -0700252 [DMA_PRIORITY_0] = 0x30,
253 [DMA_PRIORITY_1] = 0x34,
254 [DMA_PRIORITY_2] = 0x38,
Florian Fainelli4a296452015-09-16 16:47:40 -0700255 [DMA_RING0_TIMEOUT] = 0x2C,
256 [DMA_RING1_TIMEOUT] = 0x30,
257 [DMA_RING2_TIMEOUT] = 0x34,
258 [DMA_RING3_TIMEOUT] = 0x38,
259 [DMA_RING4_TIMEOUT] = 0x3c,
260 [DMA_RING5_TIMEOUT] = 0x40,
261 [DMA_RING6_TIMEOUT] = 0x44,
262 [DMA_RING7_TIMEOUT] = 0x48,
263 [DMA_RING8_TIMEOUT] = 0x4c,
264 [DMA_RING9_TIMEOUT] = 0x50,
265 [DMA_RING10_TIMEOUT] = 0x54,
266 [DMA_RING11_TIMEOUT] = 0x58,
267 [DMA_RING12_TIMEOUT] = 0x5c,
268 [DMA_RING13_TIMEOUT] = 0x60,
269 [DMA_RING14_TIMEOUT] = 0x64,
270 [DMA_RING15_TIMEOUT] = 0x68,
271 [DMA_RING16_TIMEOUT] = 0x6C,
Petri Gynther0034de42015-03-13 14:45:00 -0700272 [DMA_INDEX2RING_0] = 0x70,
273 [DMA_INDEX2RING_1] = 0x74,
274 [DMA_INDEX2RING_2] = 0x78,
275 [DMA_INDEX2RING_3] = 0x7C,
276 [DMA_INDEX2RING_4] = 0x80,
277 [DMA_INDEX2RING_5] = 0x84,
278 [DMA_INDEX2RING_6] = 0x88,
279 [DMA_INDEX2RING_7] = 0x8C,
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800280};
281
282static const u8 bcmgenet_dma_regs_v2[] = {
283 [DMA_RING_CFG] = 0x00,
284 [DMA_CTRL] = 0x04,
285 [DMA_STATUS] = 0x08,
286 [DMA_SCB_BURST_SIZE] = 0x0C,
287 [DMA_ARB_CTRL] = 0x30,
Petri Gynther37742162014-10-07 09:30:01 -0700288 [DMA_PRIORITY_0] = 0x34,
289 [DMA_PRIORITY_1] = 0x38,
290 [DMA_PRIORITY_2] = 0x3C,
Florian Fainelli4a296452015-09-16 16:47:40 -0700291 [DMA_RING0_TIMEOUT] = 0x2C,
292 [DMA_RING1_TIMEOUT] = 0x30,
293 [DMA_RING2_TIMEOUT] = 0x34,
294 [DMA_RING3_TIMEOUT] = 0x38,
295 [DMA_RING4_TIMEOUT] = 0x3c,
296 [DMA_RING5_TIMEOUT] = 0x40,
297 [DMA_RING6_TIMEOUT] = 0x44,
298 [DMA_RING7_TIMEOUT] = 0x48,
299 [DMA_RING8_TIMEOUT] = 0x4c,
300 [DMA_RING9_TIMEOUT] = 0x50,
301 [DMA_RING10_TIMEOUT] = 0x54,
302 [DMA_RING11_TIMEOUT] = 0x58,
303 [DMA_RING12_TIMEOUT] = 0x5c,
304 [DMA_RING13_TIMEOUT] = 0x60,
305 [DMA_RING14_TIMEOUT] = 0x64,
306 [DMA_RING15_TIMEOUT] = 0x68,
307 [DMA_RING16_TIMEOUT] = 0x6C,
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800308};
309
310static const u8 bcmgenet_dma_regs_v1[] = {
311 [DMA_CTRL] = 0x00,
312 [DMA_STATUS] = 0x04,
313 [DMA_SCB_BURST_SIZE] = 0x0C,
314 [DMA_ARB_CTRL] = 0x30,
Petri Gynther37742162014-10-07 09:30:01 -0700315 [DMA_PRIORITY_0] = 0x34,
316 [DMA_PRIORITY_1] = 0x38,
317 [DMA_PRIORITY_2] = 0x3C,
Florian Fainelli4a296452015-09-16 16:47:40 -0700318 [DMA_RING0_TIMEOUT] = 0x2C,
319 [DMA_RING1_TIMEOUT] = 0x30,
320 [DMA_RING2_TIMEOUT] = 0x34,
321 [DMA_RING3_TIMEOUT] = 0x38,
322 [DMA_RING4_TIMEOUT] = 0x3c,
323 [DMA_RING5_TIMEOUT] = 0x40,
324 [DMA_RING6_TIMEOUT] = 0x44,
325 [DMA_RING7_TIMEOUT] = 0x48,
326 [DMA_RING8_TIMEOUT] = 0x4c,
327 [DMA_RING9_TIMEOUT] = 0x50,
328 [DMA_RING10_TIMEOUT] = 0x54,
329 [DMA_RING11_TIMEOUT] = 0x58,
330 [DMA_RING12_TIMEOUT] = 0x5c,
331 [DMA_RING13_TIMEOUT] = 0x60,
332 [DMA_RING14_TIMEOUT] = 0x64,
333 [DMA_RING15_TIMEOUT] = 0x68,
334 [DMA_RING16_TIMEOUT] = 0x6C,
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800335};
336
337/* Set at runtime once bcmgenet version is known */
338static const u8 *bcmgenet_dma_regs;
339
340static inline struct bcmgenet_priv *dev_to_priv(struct device *dev)
341{
342 return netdev_priv(dev_get_drvdata(dev));
343}
344
345static inline u32 bcmgenet_tdma_readl(struct bcmgenet_priv *priv,
Florian Fainellic91b7f62014-07-23 10:42:12 -0700346 enum dma_reg r)
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800347{
Florian Fainelli69d2ea92017-08-29 12:25:31 -0700348 return bcmgenet_readl(priv->base + GENET_TDMA_REG_OFF +
349 DMA_RINGS_SIZE + bcmgenet_dma_regs[r]);
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800350}
351
352static inline void bcmgenet_tdma_writel(struct bcmgenet_priv *priv,
353 u32 val, enum dma_reg r)
354{
Florian Fainelli69d2ea92017-08-29 12:25:31 -0700355 bcmgenet_writel(val, priv->base + GENET_TDMA_REG_OFF +
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800356 DMA_RINGS_SIZE + bcmgenet_dma_regs[r]);
357}
358
359static inline u32 bcmgenet_rdma_readl(struct bcmgenet_priv *priv,
Florian Fainellic91b7f62014-07-23 10:42:12 -0700360 enum dma_reg r)
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800361{
Florian Fainelli69d2ea92017-08-29 12:25:31 -0700362 return bcmgenet_readl(priv->base + GENET_RDMA_REG_OFF +
363 DMA_RINGS_SIZE + bcmgenet_dma_regs[r]);
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800364}
365
366static inline void bcmgenet_rdma_writel(struct bcmgenet_priv *priv,
367 u32 val, enum dma_reg r)
368{
Florian Fainelli69d2ea92017-08-29 12:25:31 -0700369 bcmgenet_writel(val, priv->base + GENET_RDMA_REG_OFF +
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800370 DMA_RINGS_SIZE + bcmgenet_dma_regs[r]);
371}
372
373/* RDMA/TDMA ring registers and accessors
374 * we merge the common fields and just prefix with T/D the registers
375 * having different meaning depending on the direction
376 */
377enum dma_ring_reg {
378 TDMA_READ_PTR = 0,
379 RDMA_WRITE_PTR = TDMA_READ_PTR,
380 TDMA_READ_PTR_HI,
381 RDMA_WRITE_PTR_HI = TDMA_READ_PTR_HI,
382 TDMA_CONS_INDEX,
383 RDMA_PROD_INDEX = TDMA_CONS_INDEX,
384 TDMA_PROD_INDEX,
385 RDMA_CONS_INDEX = TDMA_PROD_INDEX,
386 DMA_RING_BUF_SIZE,
387 DMA_START_ADDR,
388 DMA_START_ADDR_HI,
389 DMA_END_ADDR,
390 DMA_END_ADDR_HI,
391 DMA_MBUF_DONE_THRESH,
392 TDMA_FLOW_PERIOD,
393 RDMA_XON_XOFF_THRESH = TDMA_FLOW_PERIOD,
394 TDMA_WRITE_PTR,
395 RDMA_READ_PTR = TDMA_WRITE_PTR,
396 TDMA_WRITE_PTR_HI,
397 RDMA_READ_PTR_HI = TDMA_WRITE_PTR_HI
398};
399
400/* GENET v4 supports 40-bits pointer addressing
401 * for obvious reasons the LO and HI word parts
402 * are contiguous, but this offsets the other
403 * registers.
404 */
405static const u8 genet_dma_ring_regs_v4[] = {
406 [TDMA_READ_PTR] = 0x00,
407 [TDMA_READ_PTR_HI] = 0x04,
408 [TDMA_CONS_INDEX] = 0x08,
409 [TDMA_PROD_INDEX] = 0x0C,
410 [DMA_RING_BUF_SIZE] = 0x10,
411 [DMA_START_ADDR] = 0x14,
412 [DMA_START_ADDR_HI] = 0x18,
413 [DMA_END_ADDR] = 0x1C,
414 [DMA_END_ADDR_HI] = 0x20,
415 [DMA_MBUF_DONE_THRESH] = 0x24,
416 [TDMA_FLOW_PERIOD] = 0x28,
417 [TDMA_WRITE_PTR] = 0x2C,
418 [TDMA_WRITE_PTR_HI] = 0x30,
419};
420
421static const u8 genet_dma_ring_regs_v123[] = {
422 [TDMA_READ_PTR] = 0x00,
423 [TDMA_CONS_INDEX] = 0x04,
424 [TDMA_PROD_INDEX] = 0x08,
425 [DMA_RING_BUF_SIZE] = 0x0C,
426 [DMA_START_ADDR] = 0x10,
427 [DMA_END_ADDR] = 0x14,
428 [DMA_MBUF_DONE_THRESH] = 0x18,
429 [TDMA_FLOW_PERIOD] = 0x1C,
430 [TDMA_WRITE_PTR] = 0x20,
431};
432
433/* Set at runtime once GENET version is known */
434static const u8 *genet_dma_ring_regs;
435
436static inline u32 bcmgenet_tdma_ring_readl(struct bcmgenet_priv *priv,
Florian Fainellic91b7f62014-07-23 10:42:12 -0700437 unsigned int ring,
438 enum dma_ring_reg r)
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800439{
Florian Fainelli69d2ea92017-08-29 12:25:31 -0700440 return bcmgenet_readl(priv->base + GENET_TDMA_REG_OFF +
441 (DMA_RING_SIZE * ring) +
442 genet_dma_ring_regs[r]);
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800443}
444
445static inline void bcmgenet_tdma_ring_writel(struct bcmgenet_priv *priv,
Florian Fainellic91b7f62014-07-23 10:42:12 -0700446 unsigned int ring, u32 val,
447 enum dma_ring_reg r)
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800448{
Florian Fainelli69d2ea92017-08-29 12:25:31 -0700449 bcmgenet_writel(val, priv->base + GENET_TDMA_REG_OFF +
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800450 (DMA_RING_SIZE * ring) +
451 genet_dma_ring_regs[r]);
452}
453
454static inline u32 bcmgenet_rdma_ring_readl(struct bcmgenet_priv *priv,
Florian Fainellic91b7f62014-07-23 10:42:12 -0700455 unsigned int ring,
456 enum dma_ring_reg r)
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800457{
Florian Fainelli69d2ea92017-08-29 12:25:31 -0700458 return bcmgenet_readl(priv->base + GENET_RDMA_REG_OFF +
459 (DMA_RING_SIZE * ring) +
460 genet_dma_ring_regs[r]);
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800461}
462
463static inline void bcmgenet_rdma_ring_writel(struct bcmgenet_priv *priv,
Florian Fainellic91b7f62014-07-23 10:42:12 -0700464 unsigned int ring, u32 val,
465 enum dma_ring_reg r)
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800466{
Florian Fainelli69d2ea92017-08-29 12:25:31 -0700467 bcmgenet_writel(val, priv->base + GENET_RDMA_REG_OFF +
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800468 (DMA_RING_SIZE * ring) +
469 genet_dma_ring_regs[r]);
470}
471
Edwin Chan89316fa2017-03-09 16:58:49 -0800472static int bcmgenet_begin(struct net_device *dev)
473{
474 struct bcmgenet_priv *priv = netdev_priv(dev);
475
476 /* Turn on the clock */
477 return clk_prepare_enable(priv->clk);
478}
479
480static void bcmgenet_complete(struct net_device *dev)
481{
482 struct bcmgenet_priv *priv = netdev_priv(dev);
483
484 /* Turn off the clock */
485 clk_disable_unprepare(priv->clk);
486}
487
Philippe Reynesfa92bf02016-09-26 22:31:57 +0200488static int bcmgenet_get_link_ksettings(struct net_device *dev,
489 struct ethtool_link_ksettings *cmd)
Philippe Reynesbac65c42016-07-09 00:54:47 +0200490{
491 if (!netif_running(dev))
492 return -EINVAL;
493
Doug Berger6c97f012017-10-25 15:04:19 -0700494 if (!dev->phydev)
Philippe Reynesbac65c42016-07-09 00:54:47 +0200495 return -ENODEV;
496
Doug Berger6c97f012017-10-25 15:04:19 -0700497 phy_ethtool_ksettings_get(dev->phydev, cmd);
yuval.shaia@oracle.com55141742017-06-13 10:09:46 +0300498
499 return 0;
Philippe Reynesbac65c42016-07-09 00:54:47 +0200500}
501
Philippe Reynesfa92bf02016-09-26 22:31:57 +0200502static int bcmgenet_set_link_ksettings(struct net_device *dev,
503 const struct ethtool_link_ksettings *cmd)
Philippe Reynesbac65c42016-07-09 00:54:47 +0200504{
505 if (!netif_running(dev))
506 return -EINVAL;
507
Doug Berger6c97f012017-10-25 15:04:19 -0700508 if (!dev->phydev)
Philippe Reynesbac65c42016-07-09 00:54:47 +0200509 return -ENODEV;
510
Doug Berger6c97f012017-10-25 15:04:19 -0700511 return phy_ethtool_ksettings_set(dev->phydev, cmd);
Philippe Reynesbac65c42016-07-09 00:54:47 +0200512}
513
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800514static int bcmgenet_set_rx_csum(struct net_device *dev,
515 netdev_features_t wanted)
516{
517 struct bcmgenet_priv *priv = netdev_priv(dev);
518 u32 rbuf_chk_ctrl;
519 bool rx_csum_en;
520
521 rx_csum_en = !!(wanted & NETIF_F_RXCSUM);
522
523 rbuf_chk_ctrl = bcmgenet_rbuf_readl(priv, RBUF_CHK_CTRL);
524
525 /* enable rx checksumming */
526 if (rx_csum_en)
527 rbuf_chk_ctrl |= RBUF_RXCHK_EN;
528 else
529 rbuf_chk_ctrl &= ~RBUF_RXCHK_EN;
530 priv->desc_rxchk_en = rx_csum_en;
Florian Fainelliebe5e3c2014-03-26 21:18:39 -0700531
532 /* If UniMAC forwards CRC, we need to skip over it to get
533 * a valid CHK bit to be set in the per-packet status word
534 */
535 if (rx_csum_en && priv->crc_fwd_en)
536 rbuf_chk_ctrl |= RBUF_SKIP_FCS;
537 else
538 rbuf_chk_ctrl &= ~RBUF_SKIP_FCS;
539
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800540 bcmgenet_rbuf_writel(priv, rbuf_chk_ctrl, RBUF_CHK_CTRL);
541
542 return 0;
543}
544
545static int bcmgenet_set_tx_csum(struct net_device *dev,
546 netdev_features_t wanted)
547{
548 struct bcmgenet_priv *priv = netdev_priv(dev);
549 bool desc_64b_en;
550 u32 tbuf_ctrl, rbuf_ctrl;
551
552 tbuf_ctrl = bcmgenet_tbuf_ctrl_get(priv);
553 rbuf_ctrl = bcmgenet_rbuf_readl(priv, RBUF_CTRL);
554
555 desc_64b_en = !!(wanted & (NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM));
556
557 /* enable 64 bytes descriptor in both directions (RBUF and TBUF) */
558 if (desc_64b_en) {
559 tbuf_ctrl |= RBUF_64B_EN;
560 rbuf_ctrl |= RBUF_64B_EN;
561 } else {
562 tbuf_ctrl &= ~RBUF_64B_EN;
563 rbuf_ctrl &= ~RBUF_64B_EN;
564 }
565 priv->desc_64b_en = desc_64b_en;
566
567 bcmgenet_tbuf_ctrl_set(priv, tbuf_ctrl);
568 bcmgenet_rbuf_writel(priv, rbuf_ctrl, RBUF_CTRL);
569
570 return 0;
571}
572
573static int bcmgenet_set_features(struct net_device *dev,
Florian Fainellic91b7f62014-07-23 10:42:12 -0700574 netdev_features_t features)
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800575{
576 netdev_features_t changed = features ^ dev->features;
577 netdev_features_t wanted = dev->wanted_features;
578 int ret = 0;
579
580 if (changed & (NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM))
581 ret = bcmgenet_set_tx_csum(dev, wanted);
582 if (changed & (NETIF_F_RXCSUM))
583 ret = bcmgenet_set_rx_csum(dev, wanted);
584
585 return ret;
586}
587
588static u32 bcmgenet_get_msglevel(struct net_device *dev)
589{
590 struct bcmgenet_priv *priv = netdev_priv(dev);
591
592 return priv->msg_enable;
593}
594
595static void bcmgenet_set_msglevel(struct net_device *dev, u32 level)
596{
597 struct bcmgenet_priv *priv = netdev_priv(dev);
598
599 priv->msg_enable = level;
600}
601
Florian Fainelli2f913072015-09-16 16:47:39 -0700602static int bcmgenet_get_coalesce(struct net_device *dev,
603 struct ethtool_coalesce *ec)
604{
605 struct bcmgenet_priv *priv = netdev_priv(dev);
Florian Fainelli9f4ca052018-03-22 18:19:33 -0700606 struct bcmgenet_rx_ring *ring;
607 unsigned int i;
Florian Fainelli2f913072015-09-16 16:47:39 -0700608
609 ec->tx_max_coalesced_frames =
610 bcmgenet_tdma_ring_readl(priv, DESC_INDEX,
611 DMA_MBUF_DONE_THRESH);
Florian Fainelli4a296452015-09-16 16:47:40 -0700612 ec->rx_max_coalesced_frames =
613 bcmgenet_rdma_ring_readl(priv, DESC_INDEX,
614 DMA_MBUF_DONE_THRESH);
615 ec->rx_coalesce_usecs =
616 bcmgenet_rdma_readl(priv, DMA_RING16_TIMEOUT) * 8192 / 1000;
Florian Fainelli2f913072015-09-16 16:47:39 -0700617
Florian Fainelli9f4ca052018-03-22 18:19:33 -0700618 for (i = 0; i < priv->hw_params->rx_queues; i++) {
619 ring = &priv->rx_rings[i];
620 ec->use_adaptive_rx_coalesce |= ring->dim.use_dim;
621 }
622 ring = &priv->rx_rings[DESC_INDEX];
623 ec->use_adaptive_rx_coalesce |= ring->dim.use_dim;
624
Florian Fainelli2f913072015-09-16 16:47:39 -0700625 return 0;
626}
627
Florian Fainelli9f4ca052018-03-22 18:19:33 -0700628static void bcmgenet_set_rx_coalesce(struct bcmgenet_rx_ring *ring)
629{
630 struct bcmgenet_priv *priv = ring->priv;
631 unsigned int i = ring->index;
632 u32 reg;
633
634 bcmgenet_rdma_ring_writel(priv, i, ring->dim.coal_pkts,
635 DMA_MBUF_DONE_THRESH);
636
637 reg = bcmgenet_rdma_readl(priv, DMA_RING0_TIMEOUT + i);
638 reg &= ~DMA_TIMEOUT_MASK;
639 reg |= DIV_ROUND_UP(ring->dim.coal_usecs * 1000, 8192);
640 bcmgenet_rdma_writel(priv, reg, DMA_RING0_TIMEOUT + i);
641}
642
Florian Fainelli2f913072015-09-16 16:47:39 -0700643static int bcmgenet_set_coalesce(struct net_device *dev,
644 struct ethtool_coalesce *ec)
645{
646 struct bcmgenet_priv *priv = netdev_priv(dev);
Florian Fainelli9f4ca052018-03-22 18:19:33 -0700647 struct bcmgenet_rx_ring *ring;
Florian Fainelli2f913072015-09-16 16:47:39 -0700648 unsigned int i;
649
Florian Fainelli4a296452015-09-16 16:47:40 -0700650 /* Base system clock is 125Mhz, DMA timeout is this reference clock
651 * divided by 1024, which yields roughly 8.192us, our maximum value
652 * has to fit in the DMA_TIMEOUT_MASK (16 bits)
653 */
Florian Fainelli2f913072015-09-16 16:47:39 -0700654 if (ec->tx_max_coalesced_frames > DMA_INTR_THRESHOLD_MASK ||
Florian Fainelli4a296452015-09-16 16:47:40 -0700655 ec->tx_max_coalesced_frames == 0 ||
656 ec->rx_max_coalesced_frames > DMA_INTR_THRESHOLD_MASK ||
657 ec->rx_coalesce_usecs > (DMA_TIMEOUT_MASK * 8) + 1)
658 return -EINVAL;
659
660 if (ec->rx_coalesce_usecs == 0 && ec->rx_max_coalesced_frames == 0)
Florian Fainelli2f913072015-09-16 16:47:39 -0700661 return -EINVAL;
662
663 /* GENET TDMA hardware does not support a configurable timeout, but will
664 * always generate an interrupt either after MBDONE packets have been
Doug Berger556c2cf2017-03-13 17:41:34 -0700665 * transmitted, or when the ring is empty.
Florian Fainelli2f913072015-09-16 16:47:39 -0700666 */
667 if (ec->tx_coalesce_usecs || ec->tx_coalesce_usecs_high ||
Florian Fainelli9f4ca052018-03-22 18:19:33 -0700668 ec->tx_coalesce_usecs_irq || ec->tx_coalesce_usecs_low ||
669 ec->use_adaptive_tx_coalesce)
Florian Fainelli2f913072015-09-16 16:47:39 -0700670 return -EOPNOTSUPP;
671
672 /* Program all TX queues with the same values, as there is no
673 * ethtool knob to do coalescing on a per-queue basis
674 */
675 for (i = 0; i < priv->hw_params->tx_queues; i++)
676 bcmgenet_tdma_ring_writel(priv, i,
677 ec->tx_max_coalesced_frames,
678 DMA_MBUF_DONE_THRESH);
679 bcmgenet_tdma_ring_writel(priv, DESC_INDEX,
680 ec->tx_max_coalesced_frames,
681 DMA_MBUF_DONE_THRESH);
682
Florian Fainelli4a296452015-09-16 16:47:40 -0700683 for (i = 0; i < priv->hw_params->rx_queues; i++) {
Florian Fainelli9f4ca052018-03-22 18:19:33 -0700684 ring = &priv->rx_rings[i];
685 ring->dim.coal_usecs = ec->rx_coalesce_usecs;
686 ring->dim.coal_pkts = ec->rx_max_coalesced_frames;
687 if (!ec->use_adaptive_rx_coalesce && ring->dim.use_dim) {
688 ring->dim.coal_pkts = 1;
689 ring->dim.coal_usecs = 0;
690 }
691 ring->dim.use_dim = ec->use_adaptive_rx_coalesce;
692 bcmgenet_set_rx_coalesce(ring);
Florian Fainelli4a296452015-09-16 16:47:40 -0700693 }
694
Florian Fainelli9f4ca052018-03-22 18:19:33 -0700695 ring = &priv->rx_rings[DESC_INDEX];
696 ring->dim.coal_usecs = ec->rx_coalesce_usecs;
697 ring->dim.coal_pkts = ec->rx_max_coalesced_frames;
698 if (!ec->use_adaptive_rx_coalesce && ring->dim.use_dim) {
699 ring->dim.coal_pkts = 1;
700 ring->dim.coal_usecs = 0;
701 }
702 ring->dim.use_dim = ec->use_adaptive_rx_coalesce;
703 bcmgenet_set_rx_coalesce(ring);
Florian Fainelli4a296452015-09-16 16:47:40 -0700704
Florian Fainelli2f913072015-09-16 16:47:39 -0700705 return 0;
706}
707
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800708/* standard ethtool support functions. */
709enum bcmgenet_stat_type {
710 BCMGENET_STAT_NETDEV = -1,
711 BCMGENET_STAT_MIB_RX,
712 BCMGENET_STAT_MIB_TX,
713 BCMGENET_STAT_RUNT,
714 BCMGENET_STAT_MISC,
Florian Fainellif62ba9c2015-02-28 18:09:16 -0800715 BCMGENET_STAT_SOFT,
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800716};
717
718struct bcmgenet_stats {
719 char stat_string[ETH_GSTRING_LEN];
720 int stat_sizeof;
721 int stat_offset;
722 enum bcmgenet_stat_type type;
723 /* reg offset from UMAC base for misc counters */
724 u16 reg_offset;
725};
726
727#define STAT_NETDEV(m) { \
728 .stat_string = __stringify(m), \
729 .stat_sizeof = sizeof(((struct net_device_stats *)0)->m), \
730 .stat_offset = offsetof(struct net_device_stats, m), \
731 .type = BCMGENET_STAT_NETDEV, \
732}
733
734#define STAT_GENET_MIB(str, m, _type) { \
735 .stat_string = str, \
736 .stat_sizeof = sizeof(((struct bcmgenet_priv *)0)->m), \
737 .stat_offset = offsetof(struct bcmgenet_priv, m), \
738 .type = _type, \
739}
740
741#define STAT_GENET_MIB_RX(str, m) STAT_GENET_MIB(str, m, BCMGENET_STAT_MIB_RX)
742#define STAT_GENET_MIB_TX(str, m) STAT_GENET_MIB(str, m, BCMGENET_STAT_MIB_TX)
743#define STAT_GENET_RUNT(str, m) STAT_GENET_MIB(str, m, BCMGENET_STAT_RUNT)
Florian Fainellif62ba9c2015-02-28 18:09:16 -0800744#define STAT_GENET_SOFT_MIB(str, m) STAT_GENET_MIB(str, m, BCMGENET_STAT_SOFT)
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800745
746#define STAT_GENET_MISC(str, m, offset) { \
747 .stat_string = str, \
748 .stat_sizeof = sizeof(((struct bcmgenet_priv *)0)->m), \
749 .stat_offset = offsetof(struct bcmgenet_priv, m), \
750 .type = BCMGENET_STAT_MISC, \
751 .reg_offset = offset, \
752}
753
Florian Fainelli37a30b42017-03-16 10:27:08 -0700754#define STAT_GENET_Q(num) \
755 STAT_GENET_SOFT_MIB("txq" __stringify(num) "_packets", \
756 tx_rings[num].packets), \
757 STAT_GENET_SOFT_MIB("txq" __stringify(num) "_bytes", \
758 tx_rings[num].bytes), \
759 STAT_GENET_SOFT_MIB("rxq" __stringify(num) "_bytes", \
760 rx_rings[num].bytes), \
761 STAT_GENET_SOFT_MIB("rxq" __stringify(num) "_packets", \
762 rx_rings[num].packets), \
763 STAT_GENET_SOFT_MIB("rxq" __stringify(num) "_errors", \
764 rx_rings[num].errors), \
765 STAT_GENET_SOFT_MIB("rxq" __stringify(num) "_dropped", \
766 rx_rings[num].dropped)
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800767
768/* There is a 0xC gap between the end of RX and beginning of TX stats and then
769 * between the end of TX stats and the beginning of the RX RUNT
770 */
771#define BCMGENET_STAT_OFFSET 0xc
772
773/* Hardware counters must be kept in sync because the order/offset
774 * is important here (order in structure declaration = order in hardware)
775 */
776static const struct bcmgenet_stats bcmgenet_gstrings_stats[] = {
777 /* general stats */
778 STAT_NETDEV(rx_packets),
779 STAT_NETDEV(tx_packets),
780 STAT_NETDEV(rx_bytes),
781 STAT_NETDEV(tx_bytes),
782 STAT_NETDEV(rx_errors),
783 STAT_NETDEV(tx_errors),
784 STAT_NETDEV(rx_dropped),
785 STAT_NETDEV(tx_dropped),
786 STAT_NETDEV(multicast),
787 /* UniMAC RSV counters */
788 STAT_GENET_MIB_RX("rx_64_octets", mib.rx.pkt_cnt.cnt_64),
789 STAT_GENET_MIB_RX("rx_65_127_oct", mib.rx.pkt_cnt.cnt_127),
790 STAT_GENET_MIB_RX("rx_128_255_oct", mib.rx.pkt_cnt.cnt_255),
791 STAT_GENET_MIB_RX("rx_256_511_oct", mib.rx.pkt_cnt.cnt_511),
792 STAT_GENET_MIB_RX("rx_512_1023_oct", mib.rx.pkt_cnt.cnt_1023),
793 STAT_GENET_MIB_RX("rx_1024_1518_oct", mib.rx.pkt_cnt.cnt_1518),
794 STAT_GENET_MIB_RX("rx_vlan_1519_1522_oct", mib.rx.pkt_cnt.cnt_mgv),
795 STAT_GENET_MIB_RX("rx_1522_2047_oct", mib.rx.pkt_cnt.cnt_2047),
796 STAT_GENET_MIB_RX("rx_2048_4095_oct", mib.rx.pkt_cnt.cnt_4095),
797 STAT_GENET_MIB_RX("rx_4096_9216_oct", mib.rx.pkt_cnt.cnt_9216),
798 STAT_GENET_MIB_RX("rx_pkts", mib.rx.pkt),
799 STAT_GENET_MIB_RX("rx_bytes", mib.rx.bytes),
800 STAT_GENET_MIB_RX("rx_multicast", mib.rx.mca),
801 STAT_GENET_MIB_RX("rx_broadcast", mib.rx.bca),
802 STAT_GENET_MIB_RX("rx_fcs", mib.rx.fcs),
803 STAT_GENET_MIB_RX("rx_control", mib.rx.cf),
804 STAT_GENET_MIB_RX("rx_pause", mib.rx.pf),
805 STAT_GENET_MIB_RX("rx_unknown", mib.rx.uo),
806 STAT_GENET_MIB_RX("rx_align", mib.rx.aln),
807 STAT_GENET_MIB_RX("rx_outrange", mib.rx.flr),
808 STAT_GENET_MIB_RX("rx_code", mib.rx.cde),
809 STAT_GENET_MIB_RX("rx_carrier", mib.rx.fcr),
810 STAT_GENET_MIB_RX("rx_oversize", mib.rx.ovr),
811 STAT_GENET_MIB_RX("rx_jabber", mib.rx.jbr),
812 STAT_GENET_MIB_RX("rx_mtu_err", mib.rx.mtue),
813 STAT_GENET_MIB_RX("rx_good_pkts", mib.rx.pok),
814 STAT_GENET_MIB_RX("rx_unicast", mib.rx.uc),
815 STAT_GENET_MIB_RX("rx_ppp", mib.rx.ppp),
816 STAT_GENET_MIB_RX("rx_crc", mib.rx.rcrc),
817 /* UniMAC TSV counters */
818 STAT_GENET_MIB_TX("tx_64_octets", mib.tx.pkt_cnt.cnt_64),
819 STAT_GENET_MIB_TX("tx_65_127_oct", mib.tx.pkt_cnt.cnt_127),
820 STAT_GENET_MIB_TX("tx_128_255_oct", mib.tx.pkt_cnt.cnt_255),
821 STAT_GENET_MIB_TX("tx_256_511_oct", mib.tx.pkt_cnt.cnt_511),
822 STAT_GENET_MIB_TX("tx_512_1023_oct", mib.tx.pkt_cnt.cnt_1023),
823 STAT_GENET_MIB_TX("tx_1024_1518_oct", mib.tx.pkt_cnt.cnt_1518),
824 STAT_GENET_MIB_TX("tx_vlan_1519_1522_oct", mib.tx.pkt_cnt.cnt_mgv),
825 STAT_GENET_MIB_TX("tx_1522_2047_oct", mib.tx.pkt_cnt.cnt_2047),
826 STAT_GENET_MIB_TX("tx_2048_4095_oct", mib.tx.pkt_cnt.cnt_4095),
827 STAT_GENET_MIB_TX("tx_4096_9216_oct", mib.tx.pkt_cnt.cnt_9216),
828 STAT_GENET_MIB_TX("tx_pkts", mib.tx.pkts),
829 STAT_GENET_MIB_TX("tx_multicast", mib.tx.mca),
830 STAT_GENET_MIB_TX("tx_broadcast", mib.tx.bca),
831 STAT_GENET_MIB_TX("tx_pause", mib.tx.pf),
832 STAT_GENET_MIB_TX("tx_control", mib.tx.cf),
833 STAT_GENET_MIB_TX("tx_fcs_err", mib.tx.fcs),
834 STAT_GENET_MIB_TX("tx_oversize", mib.tx.ovr),
835 STAT_GENET_MIB_TX("tx_defer", mib.tx.drf),
836 STAT_GENET_MIB_TX("tx_excess_defer", mib.tx.edf),
837 STAT_GENET_MIB_TX("tx_single_col", mib.tx.scl),
838 STAT_GENET_MIB_TX("tx_multi_col", mib.tx.mcl),
839 STAT_GENET_MIB_TX("tx_late_col", mib.tx.lcl),
840 STAT_GENET_MIB_TX("tx_excess_col", mib.tx.ecl),
841 STAT_GENET_MIB_TX("tx_frags", mib.tx.frg),
842 STAT_GENET_MIB_TX("tx_total_col", mib.tx.ncl),
843 STAT_GENET_MIB_TX("tx_jabber", mib.tx.jbr),
844 STAT_GENET_MIB_TX("tx_bytes", mib.tx.bytes),
845 STAT_GENET_MIB_TX("tx_good_pkts", mib.tx.pok),
846 STAT_GENET_MIB_TX("tx_unicast", mib.tx.uc),
847 /* UniMAC RUNT counters */
848 STAT_GENET_RUNT("rx_runt_pkts", mib.rx_runt_cnt),
849 STAT_GENET_RUNT("rx_runt_valid_fcs", mib.rx_runt_fcs),
850 STAT_GENET_RUNT("rx_runt_inval_fcs_align", mib.rx_runt_fcs_align),
851 STAT_GENET_RUNT("rx_runt_bytes", mib.rx_runt_bytes),
852 /* Misc UniMAC counters */
853 STAT_GENET_MISC("rbuf_ovflow_cnt", mib.rbuf_ovflow_cnt,
Doug Bergerffff7132017-03-09 16:58:43 -0800854 UMAC_RBUF_OVFL_CNT_V1),
855 STAT_GENET_MISC("rbuf_err_cnt", mib.rbuf_err_cnt,
856 UMAC_RBUF_ERR_CNT_V1),
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800857 STAT_GENET_MISC("mdf_err_cnt", mib.mdf_err_cnt, UMAC_MDF_ERR_CNT),
Florian Fainellif62ba9c2015-02-28 18:09:16 -0800858 STAT_GENET_SOFT_MIB("alloc_rx_buff_failed", mib.alloc_rx_buff_failed),
859 STAT_GENET_SOFT_MIB("rx_dma_failed", mib.rx_dma_failed),
860 STAT_GENET_SOFT_MIB("tx_dma_failed", mib.tx_dma_failed),
Florian Fainelli37a30b42017-03-16 10:27:08 -0700861 /* Per TX queues */
862 STAT_GENET_Q(0),
863 STAT_GENET_Q(1),
864 STAT_GENET_Q(2),
865 STAT_GENET_Q(3),
866 STAT_GENET_Q(16),
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800867};
868
869#define BCMGENET_STATS_LEN ARRAY_SIZE(bcmgenet_gstrings_stats)
870
871static void bcmgenet_get_drvinfo(struct net_device *dev,
Florian Fainellic91b7f62014-07-23 10:42:12 -0700872 struct ethtool_drvinfo *info)
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800873{
874 strlcpy(info->driver, "bcmgenet", sizeof(info->driver));
875 strlcpy(info->version, "v2.0", sizeof(info->version));
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800876}
877
878static int bcmgenet_get_sset_count(struct net_device *dev, int string_set)
879{
880 switch (string_set) {
881 case ETH_SS_STATS:
882 return BCMGENET_STATS_LEN;
883 default:
884 return -EOPNOTSUPP;
885 }
886}
887
Florian Fainellic91b7f62014-07-23 10:42:12 -0700888static void bcmgenet_get_strings(struct net_device *dev, u32 stringset,
889 u8 *data)
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800890{
891 int i;
892
893 switch (stringset) {
894 case ETH_SS_STATS:
895 for (i = 0; i < BCMGENET_STATS_LEN; i++) {
896 memcpy(data + i * ETH_GSTRING_LEN,
Florian Fainellic91b7f62014-07-23 10:42:12 -0700897 bcmgenet_gstrings_stats[i].stat_string,
898 ETH_GSTRING_LEN);
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800899 }
900 break;
901 }
902}
903
Doug Bergerffff7132017-03-09 16:58:43 -0800904static u32 bcmgenet_update_stat_misc(struct bcmgenet_priv *priv, u16 offset)
905{
906 u16 new_offset;
907 u32 val;
908
909 switch (offset) {
910 case UMAC_RBUF_OVFL_CNT_V1:
911 if (GENET_IS_V2(priv))
912 new_offset = RBUF_OVFL_CNT_V2;
913 else
914 new_offset = RBUF_OVFL_CNT_V3PLUS;
915
916 val = bcmgenet_rbuf_readl(priv, new_offset);
917 /* clear if overflowed */
918 if (val == ~0)
919 bcmgenet_rbuf_writel(priv, 0, new_offset);
920 break;
921 case UMAC_RBUF_ERR_CNT_V1:
922 if (GENET_IS_V2(priv))
923 new_offset = RBUF_ERR_CNT_V2;
924 else
925 new_offset = RBUF_ERR_CNT_V3PLUS;
926
927 val = bcmgenet_rbuf_readl(priv, new_offset);
928 /* clear if overflowed */
929 if (val == ~0)
930 bcmgenet_rbuf_writel(priv, 0, new_offset);
931 break;
932 default:
933 val = bcmgenet_umac_readl(priv, offset);
934 /* clear if overflowed */
935 if (val == ~0)
936 bcmgenet_umac_writel(priv, 0, offset);
937 break;
938 }
939
940 return val;
941}
942
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800943static void bcmgenet_update_mib_counters(struct bcmgenet_priv *priv)
944{
945 int i, j = 0;
946
947 for (i = 0; i < BCMGENET_STATS_LEN; i++) {
948 const struct bcmgenet_stats *s;
949 u8 offset = 0;
950 u32 val = 0;
951 char *p;
952
953 s = &bcmgenet_gstrings_stats[i];
954 switch (s->type) {
955 case BCMGENET_STAT_NETDEV:
Florian Fainellif62ba9c2015-02-28 18:09:16 -0800956 case BCMGENET_STAT_SOFT:
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800957 continue;
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800958 case BCMGENET_STAT_RUNT:
Doug Berger1ad3d222017-03-09 16:58:44 -0800959 offset += BCMGENET_STAT_OFFSET;
960 /* fall through */
961 case BCMGENET_STAT_MIB_TX:
962 offset += BCMGENET_STAT_OFFSET;
963 /* fall through */
964 case BCMGENET_STAT_MIB_RX:
Florian Fainellic91b7f62014-07-23 10:42:12 -0700965 val = bcmgenet_umac_readl(priv,
966 UMAC_MIB_START + j + offset);
Doug Berger1ad3d222017-03-09 16:58:44 -0800967 offset = 0; /* Reset Offset */
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800968 break;
969 case BCMGENET_STAT_MISC:
Doug Bergerffff7132017-03-09 16:58:43 -0800970 if (GENET_IS_V1(priv)) {
971 val = bcmgenet_umac_readl(priv, s->reg_offset);
972 /* clear if overflowed */
973 if (val == ~0)
974 bcmgenet_umac_writel(priv, 0,
975 s->reg_offset);
976 } else {
977 val = bcmgenet_update_stat_misc(priv,
978 s->reg_offset);
979 }
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800980 break;
981 }
982
983 j += s->stat_sizeof;
984 p = (char *)priv + s->stat_offset;
985 *(u32 *)p = val;
986 }
987}
988
989static void bcmgenet_get_ethtool_stats(struct net_device *dev,
Florian Fainellic91b7f62014-07-23 10:42:12 -0700990 struct ethtool_stats *stats,
991 u64 *data)
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800992{
993 struct bcmgenet_priv *priv = netdev_priv(dev);
994 int i;
995
996 if (netif_running(dev))
997 bcmgenet_update_mib_counters(priv);
998
999 for (i = 0; i < BCMGENET_STATS_LEN; i++) {
1000 const struct bcmgenet_stats *s;
1001 char *p;
1002
1003 s = &bcmgenet_gstrings_stats[i];
1004 if (s->type == BCMGENET_STAT_NETDEV)
1005 p = (char *)&dev->stats;
1006 else
1007 p = (char *)priv;
1008 p += s->stat_offset;
Eric Dumazet6517eb52016-04-15 10:47:52 -07001009 if (sizeof(unsigned long) != sizeof(u32) &&
1010 s->stat_sizeof == sizeof(unsigned long))
1011 data[i] = *(unsigned long *)p;
1012 else
1013 data[i] = *(u32 *)p;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001014 }
1015}
1016
Florian Fainelli6ef398e2014-11-25 21:16:35 -08001017static void bcmgenet_eee_enable_set(struct net_device *dev, bool enable)
1018{
1019 struct bcmgenet_priv *priv = netdev_priv(dev);
1020 u32 off = priv->hw_params->tbuf_offset + TBUF_ENERGY_CTRL;
1021 u32 reg;
1022
1023 if (enable && !priv->clk_eee_enabled) {
1024 clk_prepare_enable(priv->clk_eee);
1025 priv->clk_eee_enabled = true;
1026 }
1027
1028 reg = bcmgenet_umac_readl(priv, UMAC_EEE_CTRL);
1029 if (enable)
1030 reg |= EEE_EN;
1031 else
1032 reg &= ~EEE_EN;
1033 bcmgenet_umac_writel(priv, reg, UMAC_EEE_CTRL);
1034
1035 /* Enable EEE and switch to a 27Mhz clock automatically */
Florian Fainelli69d2ea92017-08-29 12:25:31 -07001036 reg = bcmgenet_readl(priv->base + off);
Florian Fainelli6ef398e2014-11-25 21:16:35 -08001037 if (enable)
1038 reg |= TBUF_EEE_EN | TBUF_PM_EN;
1039 else
1040 reg &= ~(TBUF_EEE_EN | TBUF_PM_EN);
Florian Fainelli69d2ea92017-08-29 12:25:31 -07001041 bcmgenet_writel(reg, priv->base + off);
Florian Fainelli6ef398e2014-11-25 21:16:35 -08001042
1043 /* Do the same for thing for RBUF */
1044 reg = bcmgenet_rbuf_readl(priv, RBUF_ENERGY_CTRL);
1045 if (enable)
1046 reg |= RBUF_EEE_EN | RBUF_PM_EN;
1047 else
1048 reg &= ~(RBUF_EEE_EN | RBUF_PM_EN);
1049 bcmgenet_rbuf_writel(priv, reg, RBUF_ENERGY_CTRL);
1050
1051 if (!enable && priv->clk_eee_enabled) {
1052 clk_disable_unprepare(priv->clk_eee);
1053 priv->clk_eee_enabled = false;
1054 }
1055
1056 priv->eee.eee_enabled = enable;
1057 priv->eee.eee_active = enable;
1058}
1059
1060static int bcmgenet_get_eee(struct net_device *dev, struct ethtool_eee *e)
1061{
1062 struct bcmgenet_priv *priv = netdev_priv(dev);
1063 struct ethtool_eee *p = &priv->eee;
1064
1065 if (GENET_IS_V1(priv))
1066 return -EOPNOTSUPP;
1067
Doug Berger6c97f012017-10-25 15:04:19 -07001068 if (!dev->phydev)
1069 return -ENODEV;
1070
Florian Fainelli6ef398e2014-11-25 21:16:35 -08001071 e->eee_enabled = p->eee_enabled;
1072 e->eee_active = p->eee_active;
1073 e->tx_lpi_timer = bcmgenet_umac_readl(priv, UMAC_EEE_LPI_TIMER);
1074
Doug Berger6c97f012017-10-25 15:04:19 -07001075 return phy_ethtool_get_eee(dev->phydev, e);
Florian Fainelli6ef398e2014-11-25 21:16:35 -08001076}
1077
1078static int bcmgenet_set_eee(struct net_device *dev, struct ethtool_eee *e)
1079{
1080 struct bcmgenet_priv *priv = netdev_priv(dev);
1081 struct ethtool_eee *p = &priv->eee;
1082 int ret = 0;
1083
1084 if (GENET_IS_V1(priv))
1085 return -EOPNOTSUPP;
1086
Doug Berger6c97f012017-10-25 15:04:19 -07001087 if (!dev->phydev)
1088 return -ENODEV;
1089
Florian Fainelli6ef398e2014-11-25 21:16:35 -08001090 p->eee_enabled = e->eee_enabled;
1091
1092 if (!p->eee_enabled) {
1093 bcmgenet_eee_enable_set(dev, false);
1094 } else {
Doug Berger6c97f012017-10-25 15:04:19 -07001095 ret = phy_init_eee(dev->phydev, 0);
Florian Fainelli6ef398e2014-11-25 21:16:35 -08001096 if (ret) {
1097 netif_err(priv, hw, dev, "EEE initialization failed\n");
1098 return ret;
1099 }
1100
1101 bcmgenet_umac_writel(priv, e->tx_lpi_timer, UMAC_EEE_LPI_TIMER);
1102 bcmgenet_eee_enable_set(dev, true);
1103 }
1104
Doug Berger6c97f012017-10-25 15:04:19 -07001105 return phy_ethtool_set_eee(dev->phydev, e);
Florian Fainelli6ef398e2014-11-25 21:16:35 -08001106}
1107
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001108/* standard ethtool support functions. */
Julia Lawall70591ab2016-08-31 09:30:45 +02001109static const struct ethtool_ops bcmgenet_ethtool_ops = {
Edwin Chan89316fa2017-03-09 16:58:49 -08001110 .begin = bcmgenet_begin,
1111 .complete = bcmgenet_complete,
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001112 .get_strings = bcmgenet_get_strings,
1113 .get_sset_count = bcmgenet_get_sset_count,
1114 .get_ethtool_stats = bcmgenet_get_ethtool_stats,
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001115 .get_drvinfo = bcmgenet_get_drvinfo,
1116 .get_link = ethtool_op_get_link,
1117 .get_msglevel = bcmgenet_get_msglevel,
1118 .set_msglevel = bcmgenet_set_msglevel,
Florian Fainelli06ba8372014-07-21 15:29:29 -07001119 .get_wol = bcmgenet_get_wol,
1120 .set_wol = bcmgenet_set_wol,
Florian Fainelli6ef398e2014-11-25 21:16:35 -08001121 .get_eee = bcmgenet_get_eee,
1122 .set_eee = bcmgenet_set_eee,
Florian Fainelli016e7702016-11-15 10:06:38 -08001123 .nway_reset = phy_ethtool_nway_reset,
Florian Fainelli2f913072015-09-16 16:47:39 -07001124 .get_coalesce = bcmgenet_get_coalesce,
1125 .set_coalesce = bcmgenet_set_coalesce,
Philippe Reynesfa92bf02016-09-26 22:31:57 +02001126 .get_link_ksettings = bcmgenet_get_link_ksettings,
1127 .set_link_ksettings = bcmgenet_set_link_ksettings,
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001128};
1129
1130/* Power down the unimac, based on mode. */
Florian Fainellica8cf342015-03-23 15:09:51 -07001131static int bcmgenet_power_down(struct bcmgenet_priv *priv,
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001132 enum bcmgenet_power_mode mode)
1133{
Florian Fainellica8cf342015-03-23 15:09:51 -07001134 int ret = 0;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001135 u32 reg;
1136
1137 switch (mode) {
1138 case GENET_POWER_CABLE_SENSE:
Doug Berger6c97f012017-10-25 15:04:19 -07001139 phy_detach(priv->dev->phydev);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001140 break;
1141
Florian Fainellic3ae64a2014-07-21 15:29:25 -07001142 case GENET_POWER_WOL_MAGIC:
Florian Fainellica8cf342015-03-23 15:09:51 -07001143 ret = bcmgenet_wol_power_down_cfg(priv, mode);
Florian Fainellic3ae64a2014-07-21 15:29:25 -07001144 break;
1145
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001146 case GENET_POWER_PASSIVE:
1147 /* Power down LED */
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001148 if (priv->hw_params->flags & GENET_HAS_EXT) {
1149 reg = bcmgenet_ext_readl(priv, EXT_EXT_PWR_MGMT);
Doug Berger42138082017-03-13 17:41:42 -07001150 if (GENET_IS_V5(priv))
1151 reg |= EXT_PWR_DOWN_PHY_EN |
1152 EXT_PWR_DOWN_PHY_RD |
1153 EXT_PWR_DOWN_PHY_SD |
1154 EXT_PWR_DOWN_PHY_RX |
1155 EXT_PWR_DOWN_PHY_TX |
1156 EXT_IDDQ_GLBL_PWR;
1157 else
1158 reg |= EXT_PWR_DOWN_PHY;
1159
1160 reg |= (EXT_PWR_DOWN_DLL | EXT_PWR_DOWN_BIAS);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001161 bcmgenet_ext_writel(priv, reg, EXT_EXT_PWR_MGMT);
Florian Fainellia642c4f2015-03-23 15:09:56 -07001162
1163 bcmgenet_phy_power_set(priv->dev, false);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001164 }
1165 break;
1166 default:
1167 break;
1168 }
Florian Fainellica8cf342015-03-23 15:09:51 -07001169
1170 return 0;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001171}
1172
1173static void bcmgenet_power_up(struct bcmgenet_priv *priv,
Florian Fainellic91b7f62014-07-23 10:42:12 -07001174 enum bcmgenet_power_mode mode)
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001175{
1176 u32 reg;
1177
1178 if (!(priv->hw_params->flags & GENET_HAS_EXT))
1179 return;
1180
1181 reg = bcmgenet_ext_readl(priv, EXT_EXT_PWR_MGMT);
1182
1183 switch (mode) {
1184 case GENET_POWER_PASSIVE:
Doug Berger42138082017-03-13 17:41:42 -07001185 reg &= ~(EXT_PWR_DOWN_DLL | EXT_PWR_DOWN_BIAS);
1186 if (GENET_IS_V5(priv)) {
1187 reg &= ~(EXT_PWR_DOWN_PHY_EN |
1188 EXT_PWR_DOWN_PHY_RD |
1189 EXT_PWR_DOWN_PHY_SD |
1190 EXT_PWR_DOWN_PHY_RX |
1191 EXT_PWR_DOWN_PHY_TX |
1192 EXT_IDDQ_GLBL_PWR);
1193 reg |= EXT_PHY_RESET;
1194 bcmgenet_ext_writel(priv, reg, EXT_EXT_PWR_MGMT);
1195 mdelay(1);
1196
1197 reg &= ~EXT_PHY_RESET;
1198 } else {
1199 reg &= ~EXT_PWR_DOWN_PHY;
1200 reg |= EXT_PWR_DN_EN_LD;
1201 }
1202 bcmgenet_ext_writel(priv, reg, EXT_EXT_PWR_MGMT);
1203 bcmgenet_phy_power_set(priv->dev, true);
Doug Berger42138082017-03-13 17:41:42 -07001204 break;
1205
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001206 case GENET_POWER_CABLE_SENSE:
1207 /* enable APD */
Doug Berger42138082017-03-13 17:41:42 -07001208 if (!GENET_IS_V5(priv)) {
1209 reg |= EXT_PWR_DN_EN_LD;
1210 bcmgenet_ext_writel(priv, reg, EXT_EXT_PWR_MGMT);
1211 }
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001212 break;
Florian Fainellic3ae64a2014-07-21 15:29:25 -07001213 case GENET_POWER_WOL_MAGIC:
1214 bcmgenet_wol_power_up_cfg(priv, mode);
1215 return;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001216 default:
1217 break;
1218 }
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001219}
1220
1221/* ioctl handle special commands that are not present in ethtool. */
1222static int bcmgenet_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
1223{
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001224 if (!netif_running(dev))
1225 return -EINVAL;
1226
Doug Berger6c97f012017-10-25 15:04:19 -07001227 if (!dev->phydev)
Doug Berger54fecff2017-03-13 17:41:39 -07001228 return -ENODEV;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001229
Doug Berger6c97f012017-10-25 15:04:19 -07001230 return phy_mii_ioctl(dev->phydev, rq, cmd);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001231}
1232
1233static struct enet_cb *bcmgenet_get_txcb(struct bcmgenet_priv *priv,
1234 struct bcmgenet_tx_ring *ring)
1235{
1236 struct enet_cb *tx_cb_ptr;
1237
1238 tx_cb_ptr = ring->cbs;
1239 tx_cb_ptr += ring->write_ptr - ring->cb_ptr;
Petri Gynther014012a2015-02-23 11:00:45 -08001240
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001241 /* Advancing local write pointer */
1242 if (ring->write_ptr == ring->end_ptr)
1243 ring->write_ptr = ring->cb_ptr;
1244 else
1245 ring->write_ptr++;
1246
1247 return tx_cb_ptr;
1248}
1249
Doug Berger876dbad2017-07-14 16:12:09 -07001250static struct enet_cb *bcmgenet_put_txcb(struct bcmgenet_priv *priv,
1251 struct bcmgenet_tx_ring *ring)
1252{
1253 struct enet_cb *tx_cb_ptr;
1254
1255 tx_cb_ptr = ring->cbs;
1256 tx_cb_ptr += ring->write_ptr - ring->cb_ptr;
1257
1258 /* Rewinding local write pointer */
1259 if (ring->write_ptr == ring->cb_ptr)
1260 ring->write_ptr = ring->end_ptr;
1261 else
1262 ring->write_ptr--;
1263
1264 return tx_cb_ptr;
1265}
1266
Petri Gynther4055eae2015-03-25 12:35:16 -07001267static inline void bcmgenet_rx_ring16_int_disable(struct bcmgenet_rx_ring *ring)
1268{
Petri Gyntheree7d8c22015-03-30 00:28:50 -07001269 bcmgenet_intrl2_0_writel(ring->priv, UMAC_IRQ_RXDMA_DONE,
Petri Gynther4055eae2015-03-25 12:35:16 -07001270 INTRL2_CPU_MASK_SET);
1271}
1272
1273static inline void bcmgenet_rx_ring16_int_enable(struct bcmgenet_rx_ring *ring)
1274{
Petri Gyntheree7d8c22015-03-30 00:28:50 -07001275 bcmgenet_intrl2_0_writel(ring->priv, UMAC_IRQ_RXDMA_DONE,
Petri Gynther4055eae2015-03-25 12:35:16 -07001276 INTRL2_CPU_MASK_CLEAR);
1277}
1278
1279static inline void bcmgenet_rx_ring_int_disable(struct bcmgenet_rx_ring *ring)
1280{
1281 bcmgenet_intrl2_1_writel(ring->priv,
1282 1 << (UMAC_IRQ1_RX_INTR_SHIFT + ring->index),
1283 INTRL2_CPU_MASK_SET);
1284}
1285
1286static inline void bcmgenet_rx_ring_int_enable(struct bcmgenet_rx_ring *ring)
1287{
1288 bcmgenet_intrl2_1_writel(ring->priv,
1289 1 << (UMAC_IRQ1_RX_INTR_SHIFT + ring->index),
1290 INTRL2_CPU_MASK_CLEAR);
1291}
1292
Petri Gynther9dbac282015-03-25 12:35:10 -07001293static inline void bcmgenet_tx_ring16_int_disable(struct bcmgenet_tx_ring *ring)
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001294{
Petri Gyntheree7d8c22015-03-30 00:28:50 -07001295 bcmgenet_intrl2_0_writel(ring->priv, UMAC_IRQ_TXDMA_DONE,
Florian Fainellic91b7f62014-07-23 10:42:12 -07001296 INTRL2_CPU_MASK_SET);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001297}
1298
Petri Gynther9dbac282015-03-25 12:35:10 -07001299static inline void bcmgenet_tx_ring16_int_enable(struct bcmgenet_tx_ring *ring)
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001300{
Petri Gyntheree7d8c22015-03-30 00:28:50 -07001301 bcmgenet_intrl2_0_writel(ring->priv, UMAC_IRQ_TXDMA_DONE,
Florian Fainellic91b7f62014-07-23 10:42:12 -07001302 INTRL2_CPU_MASK_CLEAR);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001303}
1304
Petri Gynther9dbac282015-03-25 12:35:10 -07001305static inline void bcmgenet_tx_ring_int_enable(struct bcmgenet_tx_ring *ring)
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001306{
Petri Gynther9dbac282015-03-25 12:35:10 -07001307 bcmgenet_intrl2_1_writel(ring->priv, 1 << ring->index,
Florian Fainellic91b7f62014-07-23 10:42:12 -07001308 INTRL2_CPU_MASK_CLEAR);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001309}
1310
Petri Gynther9dbac282015-03-25 12:35:10 -07001311static inline void bcmgenet_tx_ring_int_disable(struct bcmgenet_tx_ring *ring)
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001312{
Petri Gynther9dbac282015-03-25 12:35:10 -07001313 bcmgenet_intrl2_1_writel(ring->priv, 1 << ring->index,
Florian Fainellic91b7f62014-07-23 10:42:12 -07001314 INTRL2_CPU_MASK_SET);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001315}
1316
Doug Bergerf48bed12017-07-14 16:12:10 -07001317/* Simple helper to free a transmit control block's resources
1318 * Returns an skb when the last transmit control block associated with the
1319 * skb is freed. The skb should be freed by the caller if necessary.
1320 */
1321static struct sk_buff *bcmgenet_free_tx_cb(struct device *dev,
1322 struct enet_cb *cb)
1323{
1324 struct sk_buff *skb;
1325
1326 skb = cb->skb;
1327
1328 if (skb) {
1329 cb->skb = NULL;
1330 if (cb == GENET_CB(skb)->first_cb)
1331 dma_unmap_single(dev, dma_unmap_addr(cb, dma_addr),
1332 dma_unmap_len(cb, dma_len),
1333 DMA_TO_DEVICE);
1334 else
1335 dma_unmap_page(dev, dma_unmap_addr(cb, dma_addr),
1336 dma_unmap_len(cb, dma_len),
1337 DMA_TO_DEVICE);
1338 dma_unmap_addr_set(cb, dma_addr, 0);
1339
1340 if (cb == GENET_CB(skb)->last_cb)
1341 return skb;
1342
1343 } else if (dma_unmap_addr(cb, dma_addr)) {
1344 dma_unmap_page(dev,
1345 dma_unmap_addr(cb, dma_addr),
1346 dma_unmap_len(cb, dma_len),
1347 DMA_TO_DEVICE);
1348 dma_unmap_addr_set(cb, dma_addr, 0);
1349 }
1350
1351 return 0;
1352}
1353
1354/* Simple helper to free a receive control block's resources */
1355static struct sk_buff *bcmgenet_free_rx_cb(struct device *dev,
1356 struct enet_cb *cb)
1357{
1358 struct sk_buff *skb;
1359
1360 skb = cb->skb;
1361 cb->skb = NULL;
1362
1363 if (dma_unmap_addr(cb, dma_addr)) {
1364 dma_unmap_single(dev, dma_unmap_addr(cb, dma_addr),
1365 dma_unmap_len(cb, dma_len), DMA_FROM_DEVICE);
1366 dma_unmap_addr_set(cb, dma_addr, 0);
1367 }
1368
1369 return skb;
1370}
1371
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001372/* Unlocked version of the reclaim routine */
Jaedon Shin4092e6a2015-02-28 11:48:26 +09001373static unsigned int __bcmgenet_tx_reclaim(struct net_device *dev,
1374 struct bcmgenet_tx_ring *ring)
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001375{
1376 struct bcmgenet_priv *priv = netdev_priv(dev);
Petri Gynther66d06752015-03-04 14:30:01 -08001377 unsigned int txbds_processed = 0;
Doug Bergerf48bed12017-07-14 16:12:10 -07001378 unsigned int bytes_compl = 0;
1379 unsigned int pkts_compl = 0;
1380 unsigned int txbds_ready;
1381 unsigned int c_index;
1382 struct sk_buff *skb;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001383
Doug Bergerd5810ca2017-03-13 17:41:37 -07001384 /* Clear status before servicing to reduce spurious interrupts */
1385 if (ring->index == DESC_INDEX)
1386 bcmgenet_intrl2_0_writel(priv, UMAC_IRQ_TXDMA_DONE,
1387 INTRL2_CPU_CLEAR);
1388 else
1389 bcmgenet_intrl2_1_writel(priv, (1 << ring->index),
1390 INTRL2_CPU_CLEAR);
1391
Brian Norris7fc527f2014-07-29 14:34:14 -07001392 /* Compute how many buffers are transmitted since last xmit call */
Doug Bergerc298ede2017-03-13 17:41:33 -07001393 c_index = bcmgenet_tdma_ring_readl(priv, ring->index, TDMA_CONS_INDEX)
1394 & DMA_C_INDEX_MASK;
1395 txbds_ready = (c_index - ring->c_index) & DMA_C_INDEX_MASK;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001396
1397 netif_dbg(priv, tx_done, dev,
Petri Gynther66d06752015-03-04 14:30:01 -08001398 "%s ring=%d old_c_index=%u c_index=%u txbds_ready=%u\n",
1399 __func__, ring->index, ring->c_index, c_index, txbds_ready);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001400
1401 /* Reclaim transmitted buffers */
Petri Gynther66d06752015-03-04 14:30:01 -08001402 while (txbds_processed < txbds_ready) {
Doug Bergerf48bed12017-07-14 16:12:10 -07001403 skb = bcmgenet_free_tx_cb(&priv->pdev->dev,
1404 &priv->tx_cbs[ring->clean_ptr]);
1405 if (skb) {
Jaedon Shin4092e6a2015-02-28 11:48:26 +09001406 pkts_compl++;
Doug Bergerf48bed12017-07-14 16:12:10 -07001407 bytes_compl += GENET_CB(skb)->bytes_sent;
Florian Fainellid4fec852017-08-24 15:56:29 -07001408 dev_consume_skb_any(skb);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001409 }
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001410
Petri Gynther66d06752015-03-04 14:30:01 -08001411 txbds_processed++;
1412 if (likely(ring->clean_ptr < ring->end_ptr))
1413 ring->clean_ptr++;
1414 else
1415 ring->clean_ptr = ring->cb_ptr;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001416 }
1417
Petri Gynther66d06752015-03-04 14:30:01 -08001418 ring->free_bds += txbds_processed;
Doug Bergerc4d453d2017-03-13 17:41:38 -07001419 ring->c_index = c_index;
Petri Gynther66d06752015-03-04 14:30:01 -08001420
Florian Fainelli37a30b42017-03-16 10:27:08 -07001421 ring->packets += pkts_compl;
1422 ring->bytes += bytes_compl;
Petri Gynther55868122016-03-24 11:27:20 -07001423
Doug Berger6d22fe12017-03-09 16:58:50 -08001424 netdev_tx_completed_queue(netdev_get_tx_queue(dev, ring->queue),
1425 pkts_compl, bytes_compl);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001426
Doug Bergerc4d453d2017-03-13 17:41:38 -07001427 return txbds_processed;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001428}
1429
Jaedon Shin4092e6a2015-02-28 11:48:26 +09001430static unsigned int bcmgenet_tx_reclaim(struct net_device *dev,
Florian Fainellic91b7f62014-07-23 10:42:12 -07001431 struct bcmgenet_tx_ring *ring)
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001432{
Jaedon Shin4092e6a2015-02-28 11:48:26 +09001433 unsigned int released;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001434
Doug Bergerb0447ec2017-10-25 15:04:17 -07001435 spin_lock_bh(&ring->lock);
Jaedon Shin4092e6a2015-02-28 11:48:26 +09001436 released = __bcmgenet_tx_reclaim(dev, ring);
Doug Bergerb0447ec2017-10-25 15:04:17 -07001437 spin_unlock_bh(&ring->lock);
Jaedon Shin4092e6a2015-02-28 11:48:26 +09001438
1439 return released;
1440}
1441
1442static int bcmgenet_tx_poll(struct napi_struct *napi, int budget)
1443{
1444 struct bcmgenet_tx_ring *ring =
1445 container_of(napi, struct bcmgenet_tx_ring, napi);
1446 unsigned int work_done = 0;
Doug Berger6d22fe12017-03-09 16:58:50 -08001447 struct netdev_queue *txq;
Jaedon Shin4092e6a2015-02-28 11:48:26 +09001448
Doug Bergerb0447ec2017-10-25 15:04:17 -07001449 spin_lock(&ring->lock);
Doug Berger6d22fe12017-03-09 16:58:50 -08001450 work_done = __bcmgenet_tx_reclaim(ring->priv->dev, ring);
1451 if (ring->free_bds > (MAX_SKB_FRAGS + 1)) {
1452 txq = netdev_get_tx_queue(ring->priv->dev, ring->queue);
1453 netif_tx_wake_queue(txq);
1454 }
Doug Bergerb0447ec2017-10-25 15:04:17 -07001455 spin_unlock(&ring->lock);
Jaedon Shin4092e6a2015-02-28 11:48:26 +09001456
1457 if (work_done == 0) {
1458 napi_complete(napi);
Petri Gynther9dbac282015-03-25 12:35:10 -07001459 ring->int_enable(ring);
Jaedon Shin4092e6a2015-02-28 11:48:26 +09001460
1461 return 0;
1462 }
1463
1464 return budget;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001465}
1466
1467static void bcmgenet_tx_reclaim_all(struct net_device *dev)
1468{
1469 struct bcmgenet_priv *priv = netdev_priv(dev);
1470 int i;
1471
1472 if (netif_is_multiqueue(dev)) {
1473 for (i = 0; i < priv->hw_params->tx_queues; i++)
1474 bcmgenet_tx_reclaim(dev, &priv->tx_rings[i]);
1475 }
1476
1477 bcmgenet_tx_reclaim(dev, &priv->tx_rings[DESC_INDEX]);
1478}
1479
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001480/* Reallocate the SKB to put enough headroom in front of it and insert
1481 * the transmit checksum offsets in the descriptors
1482 */
Petri Gyntherbc233332014-10-01 11:30:01 -07001483static struct sk_buff *bcmgenet_put_tx_csum(struct net_device *dev,
1484 struct sk_buff *skb)
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001485{
1486 struct status_64 *status = NULL;
1487 struct sk_buff *new_skb;
1488 u16 offset;
1489 u8 ip_proto;
1490 u16 ip_ver;
1491 u32 tx_csum_info;
1492
1493 if (unlikely(skb_headroom(skb) < sizeof(*status))) {
1494 /* If 64 byte status block enabled, must make sure skb has
1495 * enough headroom for us to insert 64B status block.
1496 */
1497 new_skb = skb_realloc_headroom(skb, sizeof(*status));
1498 dev_kfree_skb(skb);
1499 if (!new_skb) {
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001500 dev->stats.tx_dropped++;
Petri Gyntherbc233332014-10-01 11:30:01 -07001501 return NULL;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001502 }
1503 skb = new_skb;
1504 }
1505
1506 skb_push(skb, sizeof(*status));
1507 status = (struct status_64 *)skb->data;
1508
1509 if (skb->ip_summed == CHECKSUM_PARTIAL) {
1510 ip_ver = htons(skb->protocol);
1511 switch (ip_ver) {
1512 case ETH_P_IP:
1513 ip_proto = ip_hdr(skb)->protocol;
1514 break;
1515 case ETH_P_IPV6:
1516 ip_proto = ipv6_hdr(skb)->nexthdr;
1517 break;
1518 default:
Petri Gyntherbc233332014-10-01 11:30:01 -07001519 return skb;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001520 }
1521
1522 offset = skb_checksum_start_offset(skb) - sizeof(*status);
1523 tx_csum_info = (offset << STATUS_TX_CSUM_START_SHIFT) |
1524 (offset + skb->csum_offset);
1525
1526 /* Set the length valid bit for TCP and UDP and just set
1527 * the special UDP flag for IPv4, else just set to 0.
1528 */
1529 if (ip_proto == IPPROTO_TCP || ip_proto == IPPROTO_UDP) {
1530 tx_csum_info |= STATUS_TX_CSUM_LV;
1531 if (ip_proto == IPPROTO_UDP && ip_ver == ETH_P_IP)
1532 tx_csum_info |= STATUS_TX_CSUM_PROTO_UDP;
Florian Fainelli8900ea572014-07-23 10:42:14 -07001533 } else {
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001534 tx_csum_info = 0;
Florian Fainelli8900ea572014-07-23 10:42:14 -07001535 }
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001536
1537 status->tx_csum_info = tx_csum_info;
1538 }
1539
Petri Gyntherbc233332014-10-01 11:30:01 -07001540 return skb;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001541}
1542
1543static netdev_tx_t bcmgenet_xmit(struct sk_buff *skb, struct net_device *dev)
1544{
1545 struct bcmgenet_priv *priv = netdev_priv(dev);
Doug Berger876dbad2017-07-14 16:12:09 -07001546 struct device *kdev = &priv->pdev->dev;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001547 struct bcmgenet_tx_ring *ring = NULL;
Doug Berger876dbad2017-07-14 16:12:09 -07001548 struct enet_cb *tx_cb_ptr;
Florian Fainellib2cde2c2014-03-20 10:53:23 -07001549 struct netdev_queue *txq;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001550 int nr_frags, index;
Doug Berger876dbad2017-07-14 16:12:09 -07001551 dma_addr_t mapping;
1552 unsigned int size;
1553 skb_frag_t *frag;
1554 u32 len_stat;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001555 int ret;
1556 int i;
1557
1558 index = skb_get_queue_mapping(skb);
1559 /* Mapping strategy:
1560 * queue_mapping = 0, unclassified, packet xmited through ring16
1561 * queue_mapping = 1, goes to ring 0. (highest priority queue
1562 * queue_mapping = 2, goes to ring 1.
1563 * queue_mapping = 3, goes to ring 2.
1564 * queue_mapping = 4, goes to ring 3.
1565 */
1566 if (index == 0)
1567 index = DESC_INDEX;
1568 else
1569 index -= 1;
1570
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001571 ring = &priv->tx_rings[index];
Florian Fainellib2cde2c2014-03-20 10:53:23 -07001572 txq = netdev_get_tx_queue(dev, ring->queue);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001573
Petri Gyntherf5a9ec22016-04-05 13:59:59 -07001574 nr_frags = skb_shinfo(skb)->nr_frags;
1575
Doug Bergerb0447ec2017-10-25 15:04:17 -07001576 spin_lock(&ring->lock);
Petri Gyntherf5a9ec22016-04-05 13:59:59 -07001577 if (ring->free_bds <= (nr_frags + 1)) {
1578 if (!netif_tx_queue_stopped(txq)) {
1579 netif_tx_stop_queue(txq);
1580 netdev_err(dev,
1581 "%s: tx ring %d full when queue %d awake\n",
1582 __func__, index, ring->queue);
1583 }
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001584 ret = NETDEV_TX_BUSY;
1585 goto out;
1586 }
1587
Florian Fainelli474ea9c2014-07-22 11:01:52 -07001588 if (skb_padto(skb, ETH_ZLEN)) {
1589 ret = NETDEV_TX_OK;
1590 goto out;
1591 }
1592
Petri Gynther55868122016-03-24 11:27:20 -07001593 /* Retain how many bytes will be sent on the wire, without TSB inserted
1594 * by transmit checksum offload
1595 */
1596 GENET_CB(skb)->bytes_sent = skb->len;
1597
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001598 /* set the SKB transmit checksum */
1599 if (priv->desc_64b_en) {
Petri Gyntherbc233332014-10-01 11:30:01 -07001600 skb = bcmgenet_put_tx_csum(dev, skb);
1601 if (!skb) {
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001602 ret = NETDEV_TX_OK;
1603 goto out;
1604 }
1605 }
1606
Doug Berger876dbad2017-07-14 16:12:09 -07001607 for (i = 0; i <= nr_frags; i++) {
1608 tx_cb_ptr = bcmgenet_get_txcb(priv, ring);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001609
Gustavo A. R. Silva4fa112f2017-10-26 07:16:01 -05001610 BUG_ON(!tx_cb_ptr);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001611
Doug Berger876dbad2017-07-14 16:12:09 -07001612 if (!i) {
1613 /* Transmit single SKB or head of fragment list */
Doug Bergerf48bed12017-07-14 16:12:10 -07001614 GENET_CB(skb)->first_cb = tx_cb_ptr;
Doug Berger876dbad2017-07-14 16:12:09 -07001615 size = skb_headlen(skb);
1616 mapping = dma_map_single(kdev, skb->data, size,
1617 DMA_TO_DEVICE);
1618 } else {
1619 /* xmit fragment */
Doug Berger876dbad2017-07-14 16:12:09 -07001620 frag = &skb_shinfo(skb)->frags[i - 1];
1621 size = skb_frag_size(frag);
1622 mapping = skb_frag_dma_map(kdev, frag, 0, size,
1623 DMA_TO_DEVICE);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001624 }
Doug Berger876dbad2017-07-14 16:12:09 -07001625
1626 ret = dma_mapping_error(kdev, mapping);
1627 if (ret) {
1628 priv->mib.tx_dma_failed++;
1629 netif_err(priv, tx_err, dev, "Tx DMA map failed\n");
1630 ret = NETDEV_TX_OK;
1631 goto out_unmap_frags;
1632 }
1633 dma_unmap_addr_set(tx_cb_ptr, dma_addr, mapping);
1634 dma_unmap_len_set(tx_cb_ptr, dma_len, size);
1635
Doug Bergerf48bed12017-07-14 16:12:10 -07001636 tx_cb_ptr->skb = skb;
1637
Doug Berger876dbad2017-07-14 16:12:09 -07001638 len_stat = (size << DMA_BUFLENGTH_SHIFT) |
1639 (priv->hw_params->qtag_mask << DMA_TX_QTAG_SHIFT);
1640
1641 if (!i) {
1642 len_stat |= DMA_TX_APPEND_CRC | DMA_SOP;
1643 if (skb->ip_summed == CHECKSUM_PARTIAL)
1644 len_stat |= DMA_TX_DO_CSUM;
1645 }
1646 if (i == nr_frags)
1647 len_stat |= DMA_EOP;
1648
1649 dmadesc_set(priv, tx_cb_ptr->bd_addr, mapping, len_stat);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001650 }
1651
Doug Bergerf48bed12017-07-14 16:12:10 -07001652 GENET_CB(skb)->last_cb = tx_cb_ptr;
Florian Fainellid03825f2014-03-20 10:53:21 -07001653 skb_tx_timestamp(skb);
1654
Florian Fainelliae67bf02015-03-13 12:11:06 -07001655 /* Decrement total BD count and advance our write pointer */
1656 ring->free_bds -= nr_frags + 1;
1657 ring->prod_index += nr_frags + 1;
1658 ring->prod_index &= DMA_P_INDEX_MASK;
1659
Petri Gynthere178c8c2016-04-09 00:20:36 -07001660 netdev_tx_sent_queue(txq, GENET_CB(skb)->bytes_sent);
1661
Jaedon Shin4092e6a2015-02-28 11:48:26 +09001662 if (ring->free_bds <= (MAX_SKB_FRAGS + 1))
Florian Fainellib2cde2c2014-03-20 10:53:23 -07001663 netif_tx_stop_queue(txq);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001664
Florian Fainelliddd0ca52015-03-13 12:11:07 -07001665 if (!skb->xmit_more || netif_xmit_stopped(txq))
1666 /* Packets are ready, update producer index */
1667 bcmgenet_tdma_ring_writel(priv, ring->index,
1668 ring->prod_index, TDMA_PROD_INDEX);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001669out:
Doug Bergerb0447ec2017-10-25 15:04:17 -07001670 spin_unlock(&ring->lock);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001671
1672 return ret;
Doug Berger876dbad2017-07-14 16:12:09 -07001673
1674out_unmap_frags:
1675 /* Back up for failed control block mapping */
1676 bcmgenet_put_txcb(priv, ring);
1677
1678 /* Unmap successfully mapped control blocks */
1679 while (i-- > 0) {
1680 tx_cb_ptr = bcmgenet_put_txcb(priv, ring);
Doug Bergerf48bed12017-07-14 16:12:10 -07001681 bcmgenet_free_tx_cb(kdev, tx_cb_ptr);
Doug Berger876dbad2017-07-14 16:12:09 -07001682 }
1683
1684 dev_kfree_skb(skb);
1685 goto out;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001686}
1687
Petri Gyntherd6707be2015-03-12 15:48:00 -07001688static struct sk_buff *bcmgenet_rx_refill(struct bcmgenet_priv *priv,
1689 struct enet_cb *cb)
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001690{
1691 struct device *kdev = &priv->pdev->dev;
1692 struct sk_buff *skb;
Petri Gyntherd6707be2015-03-12 15:48:00 -07001693 struct sk_buff *rx_skb;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001694 dma_addr_t mapping;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001695
Petri Gyntherd6707be2015-03-12 15:48:00 -07001696 /* Allocate a new Rx skb */
Florian Fainellic91b7f62014-07-23 10:42:12 -07001697 skb = netdev_alloc_skb(priv->dev, priv->rx_buf_len + SKB_ALIGNMENT);
Petri Gyntherd6707be2015-03-12 15:48:00 -07001698 if (!skb) {
1699 priv->mib.alloc_rx_buff_failed++;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001700 netif_err(priv, rx_err, priv->dev,
Petri Gyntherd6707be2015-03-12 15:48:00 -07001701 "%s: Rx skb allocation failed\n", __func__);
1702 return NULL;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001703 }
1704
Petri Gyntherd6707be2015-03-12 15:48:00 -07001705 /* DMA-map the new Rx skb */
1706 mapping = dma_map_single(kdev, skb->data, priv->rx_buf_len,
1707 DMA_FROM_DEVICE);
1708 if (dma_mapping_error(kdev, mapping)) {
1709 priv->mib.rx_dma_failed++;
1710 dev_kfree_skb_any(skb);
1711 netif_err(priv, rx_err, priv->dev,
1712 "%s: Rx skb DMA mapping failed\n", __func__);
1713 return NULL;
1714 }
1715
1716 /* Grab the current Rx skb from the ring and DMA-unmap it */
Doug Bergerf48bed12017-07-14 16:12:10 -07001717 rx_skb = bcmgenet_free_rx_cb(kdev, cb);
Petri Gyntherd6707be2015-03-12 15:48:00 -07001718
1719 /* Put the new Rx skb on the ring */
1720 cb->skb = skb;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001721 dma_unmap_addr_set(cb, dma_addr, mapping);
Doug Bergerf48bed12017-07-14 16:12:10 -07001722 dma_unmap_len_set(cb, dma_len, priv->rx_buf_len);
Petri Gynther8ac467e2015-03-09 13:40:00 -07001723 dmadesc_set_addr(priv, cb->bd_addr, mapping);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001724
Petri Gyntherd6707be2015-03-12 15:48:00 -07001725 /* Return the current Rx skb to caller */
1726 return rx_skb;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001727}
1728
1729/* bcmgenet_desc_rx - descriptor based rx process.
1730 * this could be called from bottom half, or from NAPI polling method.
1731 */
Petri Gynther4055eae2015-03-25 12:35:16 -07001732static unsigned int bcmgenet_desc_rx(struct bcmgenet_rx_ring *ring,
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001733 unsigned int budget)
1734{
Petri Gynther4055eae2015-03-25 12:35:16 -07001735 struct bcmgenet_priv *priv = ring->priv;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001736 struct net_device *dev = priv->dev;
1737 struct enet_cb *cb;
1738 struct sk_buff *skb;
1739 u32 dma_length_status;
1740 unsigned long dma_flag;
Petri Gyntherd6707be2015-03-12 15:48:00 -07001741 int len;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001742 unsigned int rxpktprocessed = 0, rxpkttoprocess;
Florian Fainelli9f4ca052018-03-22 18:19:33 -07001743 unsigned int bytes_processed = 0;
Doug Bergerd5810ca2017-03-13 17:41:37 -07001744 unsigned int p_index, mask;
Petri Gyntherd26ea6c2015-03-10 15:55:00 -07001745 unsigned int discards;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001746 unsigned int chksum_ok = 0;
1747
Doug Bergerd5810ca2017-03-13 17:41:37 -07001748 /* Clear status before servicing to reduce spurious interrupts */
1749 if (ring->index == DESC_INDEX) {
1750 bcmgenet_intrl2_0_writel(priv, UMAC_IRQ_RXDMA_DONE,
1751 INTRL2_CPU_CLEAR);
1752 } else {
1753 mask = 1 << (UMAC_IRQ1_RX_INTR_SHIFT + ring->index);
1754 bcmgenet_intrl2_1_writel(priv,
1755 mask,
1756 INTRL2_CPU_CLEAR);
1757 }
1758
Petri Gynther4055eae2015-03-25 12:35:16 -07001759 p_index = bcmgenet_rdma_ring_readl(priv, ring->index, RDMA_PROD_INDEX);
Petri Gyntherd26ea6c2015-03-10 15:55:00 -07001760
1761 discards = (p_index >> DMA_P_INDEX_DISCARD_CNT_SHIFT) &
1762 DMA_P_INDEX_DISCARD_CNT_MASK;
1763 if (discards > ring->old_discards) {
1764 discards = discards - ring->old_discards;
Florian Fainelli37a30b42017-03-16 10:27:08 -07001765 ring->errors += discards;
Petri Gyntherd26ea6c2015-03-10 15:55:00 -07001766 ring->old_discards += discards;
1767
1768 /* Clear HW register when we reach 75% of maximum 0xFFFF */
1769 if (ring->old_discards >= 0xC000) {
1770 ring->old_discards = 0;
Petri Gynther4055eae2015-03-25 12:35:16 -07001771 bcmgenet_rdma_ring_writel(priv, ring->index, 0,
Petri Gyntherd26ea6c2015-03-10 15:55:00 -07001772 RDMA_PROD_INDEX);
1773 }
1774 }
1775
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001776 p_index &= DMA_P_INDEX_MASK;
Doug Bergerc298ede2017-03-13 17:41:33 -07001777 rxpkttoprocess = (p_index - ring->c_index) & DMA_C_INDEX_MASK;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001778
1779 netif_dbg(priv, rx_status, dev,
Florian Fainellic91b7f62014-07-23 10:42:12 -07001780 "RDMA: rxpkttoprocess=%d\n", rxpkttoprocess);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001781
1782 while ((rxpktprocessed < rxpkttoprocess) &&
Florian Fainellic91b7f62014-07-23 10:42:12 -07001783 (rxpktprocessed < budget)) {
Petri Gynther8ac467e2015-03-09 13:40:00 -07001784 cb = &priv->rx_cbs[ring->read_ptr];
Petri Gyntherd6707be2015-03-12 15:48:00 -07001785 skb = bcmgenet_rx_refill(priv, cb);
Florian Fainellib629be52014-09-08 11:37:52 -07001786
Florian Fainellib629be52014-09-08 11:37:52 -07001787 if (unlikely(!skb)) {
Florian Fainelli37a30b42017-03-16 10:27:08 -07001788 ring->dropped++;
Petri Gyntherd6707be2015-03-12 15:48:00 -07001789 goto next;
Florian Fainellib629be52014-09-08 11:37:52 -07001790 }
1791
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001792 if (!priv->desc_64b_en) {
Florian Fainellic91b7f62014-07-23 10:42:12 -07001793 dma_length_status =
Petri Gynther8ac467e2015-03-09 13:40:00 -07001794 dmadesc_get_length_status(priv, cb->bd_addr);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001795 } else {
1796 struct status_64 *status;
Florian Fainelli164d4f22014-07-23 10:42:13 -07001797
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001798 status = (struct status_64 *)skb->data;
1799 dma_length_status = status->length_status;
1800 }
1801
1802 /* DMA flags and length are still valid no matter how
1803 * we got the Receive Status Vector (64B RSB or register)
1804 */
1805 dma_flag = dma_length_status & 0xffff;
1806 len = dma_length_status >> DMA_BUFLENGTH_SHIFT;
1807
1808 netif_dbg(priv, rx_status, dev,
Florian Fainellic91b7f62014-07-23 10:42:12 -07001809 "%s:p_ind=%d c_ind=%d read_ptr=%d len_stat=0x%08x\n",
Petri Gynther8ac467e2015-03-09 13:40:00 -07001810 __func__, p_index, ring->c_index,
1811 ring->read_ptr, dma_length_status);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001812
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001813 if (unlikely(!(dma_flag & DMA_EOP) || !(dma_flag & DMA_SOP))) {
1814 netif_err(priv, rx_status, dev,
Florian Fainellic91b7f62014-07-23 10:42:12 -07001815 "dropping fragmented packet!\n");
Florian Fainelli37a30b42017-03-16 10:27:08 -07001816 ring->errors++;
Petri Gyntherd6707be2015-03-12 15:48:00 -07001817 dev_kfree_skb_any(skb);
1818 goto next;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001819 }
Petri Gyntherd6707be2015-03-12 15:48:00 -07001820
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001821 /* report errors */
1822 if (unlikely(dma_flag & (DMA_RX_CRC_ERROR |
1823 DMA_RX_OV |
1824 DMA_RX_NO |
1825 DMA_RX_LG |
1826 DMA_RX_RXER))) {
1827 netif_err(priv, rx_status, dev, "dma_flag=0x%x\n",
Florian Fainellic91b7f62014-07-23 10:42:12 -07001828 (unsigned int)dma_flag);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001829 if (dma_flag & DMA_RX_CRC_ERROR)
1830 dev->stats.rx_crc_errors++;
1831 if (dma_flag & DMA_RX_OV)
1832 dev->stats.rx_over_errors++;
1833 if (dma_flag & DMA_RX_NO)
1834 dev->stats.rx_frame_errors++;
1835 if (dma_flag & DMA_RX_LG)
1836 dev->stats.rx_length_errors++;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001837 dev->stats.rx_errors++;
Petri Gyntherd6707be2015-03-12 15:48:00 -07001838 dev_kfree_skb_any(skb);
1839 goto next;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001840 } /* error packet */
1841
1842 chksum_ok = (dma_flag & priv->dma_rx_chk_bit) &&
Florian Fainellic91b7f62014-07-23 10:42:12 -07001843 priv->desc_rxchk_en;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001844
1845 skb_put(skb, len);
1846 if (priv->desc_64b_en) {
1847 skb_pull(skb, 64);
1848 len -= 64;
1849 }
1850
1851 if (likely(chksum_ok))
1852 skb->ip_summed = CHECKSUM_UNNECESSARY;
1853
1854 /* remove hardware 2bytes added for IP alignment */
1855 skb_pull(skb, 2);
1856 len -= 2;
1857
1858 if (priv->crc_fwd_en) {
1859 skb_trim(skb, len - ETH_FCS_LEN);
1860 len -= ETH_FCS_LEN;
1861 }
1862
Florian Fainelli9f4ca052018-03-22 18:19:33 -07001863 bytes_processed += len;
1864
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001865 /*Finish setting up the received SKB and send it to the kernel*/
1866 skb->protocol = eth_type_trans(skb, priv->dev);
Florian Fainelli37a30b42017-03-16 10:27:08 -07001867 ring->packets++;
1868 ring->bytes += len;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001869 if (dma_flag & DMA_RX_MULT)
1870 dev->stats.multicast++;
1871
1872 /* Notify kernel */
Petri Gynther4055eae2015-03-25 12:35:16 -07001873 napi_gro_receive(&ring->napi, skb);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001874 netif_dbg(priv, rx_status, dev, "pushed up to kernel\n");
1875
Petri Gyntherd6707be2015-03-12 15:48:00 -07001876next:
Florian Fainellicf377d82014-10-10 10:51:52 -07001877 rxpktprocessed++;
Petri Gynther8ac467e2015-03-09 13:40:00 -07001878 if (likely(ring->read_ptr < ring->end_ptr))
1879 ring->read_ptr++;
1880 else
1881 ring->read_ptr = ring->cb_ptr;
1882
1883 ring->c_index = (ring->c_index + 1) & DMA_C_INDEX_MASK;
Petri Gynther4055eae2015-03-25 12:35:16 -07001884 bcmgenet_rdma_ring_writel(priv, ring->index, ring->c_index, RDMA_CONS_INDEX);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001885 }
1886
Florian Fainelli9f4ca052018-03-22 18:19:33 -07001887 ring->dim.bytes = bytes_processed;
1888 ring->dim.packets = rxpktprocessed;
1889
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001890 return rxpktprocessed;
1891}
1892
Petri Gynther3ab11332015-03-25 12:35:15 -07001893/* Rx NAPI polling method */
1894static int bcmgenet_rx_poll(struct napi_struct *napi, int budget)
1895{
Petri Gynther4055eae2015-03-25 12:35:16 -07001896 struct bcmgenet_rx_ring *ring = container_of(napi,
1897 struct bcmgenet_rx_ring, napi);
Florian Fainelli9f4ca052018-03-22 18:19:33 -07001898 struct net_dim_sample dim_sample;
Petri Gynther3ab11332015-03-25 12:35:15 -07001899 unsigned int work_done;
1900
Petri Gynther4055eae2015-03-25 12:35:16 -07001901 work_done = bcmgenet_desc_rx(ring, budget);
Petri Gynther3ab11332015-03-25 12:35:15 -07001902
1903 if (work_done < budget) {
Eric Dumazeteb96ce02016-04-08 22:06:40 -07001904 napi_complete_done(napi, work_done);
Petri Gynther4055eae2015-03-25 12:35:16 -07001905 ring->int_enable(ring);
Petri Gynther3ab11332015-03-25 12:35:15 -07001906 }
1907
Florian Fainelli9f4ca052018-03-22 18:19:33 -07001908 if (ring->dim.use_dim) {
1909 net_dim_sample(ring->dim.event_ctr, ring->dim.packets,
1910 ring->dim.bytes, &dim_sample);
1911 net_dim(&ring->dim.dim, dim_sample);
1912 }
1913
Petri Gynther3ab11332015-03-25 12:35:15 -07001914 return work_done;
1915}
1916
Florian Fainelli9f4ca052018-03-22 18:19:33 -07001917static void bcmgenet_dim_work(struct work_struct *work)
1918{
1919 struct net_dim *dim = container_of(work, struct net_dim, work);
1920 struct bcmgenet_net_dim *ndim =
1921 container_of(dim, struct bcmgenet_net_dim, dim);
1922 struct bcmgenet_rx_ring *ring =
1923 container_of(ndim, struct bcmgenet_rx_ring, dim);
1924 struct net_dim_cq_moder cur_profile =
1925 net_dim_get_profile(dim->mode, dim->profile_ix);
1926
1927 ring->dim.coal_usecs = cur_profile.usec;
1928 ring->dim.coal_pkts = cur_profile.pkts;
1929
1930 bcmgenet_set_rx_coalesce(ring);
1931 dim->state = NET_DIM_START_MEASURE;
1932}
1933
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001934/* Assign skb to RX DMA descriptor. */
Petri Gynther8ac467e2015-03-09 13:40:00 -07001935static int bcmgenet_alloc_rx_buffers(struct bcmgenet_priv *priv,
1936 struct bcmgenet_rx_ring *ring)
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001937{
1938 struct enet_cb *cb;
Petri Gyntherd6707be2015-03-12 15:48:00 -07001939 struct sk_buff *skb;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001940 int i;
1941
Petri Gynther8ac467e2015-03-09 13:40:00 -07001942 netif_dbg(priv, hw, priv->dev, "%s\n", __func__);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001943
1944 /* loop here for each buffer needing assign */
Petri Gynther8ac467e2015-03-09 13:40:00 -07001945 for (i = 0; i < ring->size; i++) {
1946 cb = ring->cbs + i;
Petri Gyntherd6707be2015-03-12 15:48:00 -07001947 skb = bcmgenet_rx_refill(priv, cb);
1948 if (skb)
Florian Fainellid4fec852017-08-24 15:56:29 -07001949 dev_consume_skb_any(skb);
Petri Gyntherd6707be2015-03-12 15:48:00 -07001950 if (!cb->skb)
1951 return -ENOMEM;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001952 }
1953
Petri Gyntherd6707be2015-03-12 15:48:00 -07001954 return 0;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001955}
1956
1957static void bcmgenet_free_rx_buffers(struct bcmgenet_priv *priv)
1958{
Doug Bergerf48bed12017-07-14 16:12:10 -07001959 struct sk_buff *skb;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001960 struct enet_cb *cb;
1961 int i;
1962
1963 for (i = 0; i < priv->num_rx_bds; i++) {
1964 cb = &priv->rx_cbs[i];
1965
Doug Bergerf48bed12017-07-14 16:12:10 -07001966 skb = bcmgenet_free_rx_cb(&priv->pdev->dev, cb);
1967 if (skb)
Florian Fainellid4fec852017-08-24 15:56:29 -07001968 dev_consume_skb_any(skb);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001969 }
1970}
1971
Florian Fainellic91b7f62014-07-23 10:42:12 -07001972static void umac_enable_set(struct bcmgenet_priv *priv, u32 mask, bool enable)
Florian Fainellie29585b2014-07-21 15:29:20 -07001973{
1974 u32 reg;
1975
1976 reg = bcmgenet_umac_readl(priv, UMAC_CMD);
1977 if (enable)
1978 reg |= mask;
1979 else
1980 reg &= ~mask;
1981 bcmgenet_umac_writel(priv, reg, UMAC_CMD);
1982
1983 /* UniMAC stops on a packet boundary, wait for a full-size packet
1984 * to be processed
1985 */
1986 if (enable == 0)
1987 usleep_range(1000, 2000);
1988}
1989
Doug Berger28c2d1a2017-10-25 15:04:13 -07001990static void reset_umac(struct bcmgenet_priv *priv)
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001991{
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001992 /* 7358a0/7552a0: bad default in RBUF_FLUSH_CTRL.umac_sw_rst */
1993 bcmgenet_rbuf_ctrl_set(priv, 0);
1994 udelay(10);
1995
1996 /* disable MAC while updating its registers */
1997 bcmgenet_umac_writel(priv, 0, UMAC_CMD);
1998
Doug Berger28c2d1a2017-10-25 15:04:13 -07001999 /* issue soft reset with (rg)mii loopback to ensure a stable rxclk */
2000 bcmgenet_umac_writel(priv, CMD_SW_RESET | CMD_LCL_LOOP_EN, UMAC_CMD);
2001 udelay(2);
2002 bcmgenet_umac_writel(priv, 0, UMAC_CMD);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002003}
2004
Florian Fainelli909ff5e2014-07-21 15:29:21 -07002005static void bcmgenet_intr_disable(struct bcmgenet_priv *priv)
2006{
2007 /* Mask all interrupts.*/
2008 bcmgenet_intrl2_0_writel(priv, 0xFFFFFFFF, INTRL2_CPU_MASK_SET);
2009 bcmgenet_intrl2_0_writel(priv, 0xFFFFFFFF, INTRL2_CPU_CLEAR);
Florian Fainelli909ff5e2014-07-21 15:29:21 -07002010 bcmgenet_intrl2_1_writel(priv, 0xFFFFFFFF, INTRL2_CPU_MASK_SET);
2011 bcmgenet_intrl2_1_writel(priv, 0xFFFFFFFF, INTRL2_CPU_CLEAR);
Florian Fainelli909ff5e2014-07-21 15:29:21 -07002012}
2013
Florian Fainelli37850e32015-10-17 14:22:46 -07002014static void bcmgenet_link_intr_enable(struct bcmgenet_priv *priv)
2015{
2016 u32 int0_enable = 0;
2017
2018 /* Monitor cable plug/unplugged event for internal PHY, external PHY
2019 * and MoCA PHY
2020 */
2021 if (priv->internal_phy) {
2022 int0_enable |= UMAC_IRQ_LINK_EVENT;
2023 } else if (priv->ext_phy) {
2024 int0_enable |= UMAC_IRQ_LINK_EVENT;
2025 } else if (priv->phy_interface == PHY_INTERFACE_MODE_MOCA) {
2026 if (priv->hw_params->flags & GENET_HAS_MOCA_LINK_DET)
2027 int0_enable |= UMAC_IRQ_LINK_EVENT;
2028 }
2029 bcmgenet_intrl2_0_writel(priv, int0_enable, INTRL2_CPU_MASK_CLEAR);
2030}
2031
Doug Berger28c2d1a2017-10-25 15:04:13 -07002032static void init_umac(struct bcmgenet_priv *priv)
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002033{
2034 struct device *kdev = &priv->pdev->dev;
Petri Gyntherb2e97ec2015-03-25 12:35:12 -07002035 u32 reg;
2036 u32 int0_enable = 0;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002037
2038 dev_dbg(&priv->pdev->dev, "bcmgenet: init_umac\n");
2039
Doug Berger28c2d1a2017-10-25 15:04:13 -07002040 reset_umac(priv);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002041
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002042 /* clear tx/rx counter */
2043 bcmgenet_umac_writel(priv,
Florian Fainellic91b7f62014-07-23 10:42:12 -07002044 MIB_RESET_RX | MIB_RESET_TX | MIB_RESET_RUNT,
2045 UMAC_MIB_CTRL);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002046 bcmgenet_umac_writel(priv, 0, UMAC_MIB_CTRL);
2047
2048 bcmgenet_umac_writel(priv, ENET_MAX_MTU_SIZE, UMAC_MAX_FRAME_LEN);
2049
2050 /* init rx registers, enable ip header optimization */
2051 reg = bcmgenet_rbuf_readl(priv, RBUF_CTRL);
2052 reg |= RBUF_ALIGN_2B;
2053 bcmgenet_rbuf_writel(priv, reg, RBUF_CTRL);
2054
2055 if (!GENET_IS_V1(priv) && !GENET_IS_V2(priv))
2056 bcmgenet_rbuf_writel(priv, 1, RBUF_TBUF_SIZE_CTRL);
2057
Florian Fainelli909ff5e2014-07-21 15:29:21 -07002058 bcmgenet_intr_disable(priv);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002059
Florian Fainelli37850e32015-10-17 14:22:46 -07002060 /* Configure backpressure vectors for MoCA */
2061 if (priv->phy_interface == PHY_INTERFACE_MODE_MOCA) {
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002062 reg = bcmgenet_bp_mc_get(priv);
2063 reg |= BIT(priv->hw_params->bp_in_en_shift);
2064
2065 /* bp_mask: back pressure mask */
2066 if (netif_is_multiqueue(priv->dev))
2067 reg |= priv->hw_params->bp_in_mask;
2068 else
2069 reg &= ~priv->hw_params->bp_in_mask;
2070 bcmgenet_bp_mc_set(priv, reg);
2071 }
2072
2073 /* Enable MDIO interrupts on GENET v3+ */
2074 if (priv->hw_params->flags & GENET_HAS_MDIO_INTR)
Petri Gyntherb2e97ec2015-03-25 12:35:12 -07002075 int0_enable |= (UMAC_IRQ_MDIO_DONE | UMAC_IRQ_MDIO_ERROR);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002076
Petri Gyntherb2e97ec2015-03-25 12:35:12 -07002077 bcmgenet_intrl2_0_writel(priv, int0_enable, INTRL2_CPU_MASK_CLEAR);
Jaedon Shin4092e6a2015-02-28 11:48:26 +09002078
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002079 dev_dbg(kdev, "done init umac\n");
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002080}
2081
Florian Fainelli9f4ca052018-03-22 18:19:33 -07002082static void bcmgenet_init_dim(struct bcmgenet_net_dim *dim,
2083 void (*cb)(struct work_struct *work))
2084{
2085 INIT_WORK(&dim->dim.work, cb);
2086 dim->dim.mode = NET_DIM_CQ_PERIOD_MODE_START_FROM_EQE;
2087 dim->event_ctr = 0;
2088 dim->packets = 0;
2089 dim->bytes = 0;
2090}
2091
Petri Gynther4f8b2d72015-02-23 11:00:45 -08002092/* Initialize a Tx ring along with corresponding hardware registers */
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002093static void bcmgenet_init_tx_ring(struct bcmgenet_priv *priv,
2094 unsigned int index, unsigned int size,
Petri Gynther4f8b2d72015-02-23 11:00:45 -08002095 unsigned int start_ptr, unsigned int end_ptr)
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002096{
2097 struct bcmgenet_tx_ring *ring = &priv->tx_rings[index];
2098 u32 words_per_bd = WORDS_PER_BD(priv);
2099 u32 flow_period_val = 0;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002100
2101 spin_lock_init(&ring->lock);
Jaedon Shin4092e6a2015-02-28 11:48:26 +09002102 ring->priv = priv;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002103 ring->index = index;
2104 if (index == DESC_INDEX) {
2105 ring->queue = 0;
2106 ring->int_enable = bcmgenet_tx_ring16_int_enable;
2107 ring->int_disable = bcmgenet_tx_ring16_int_disable;
2108 } else {
2109 ring->queue = index + 1;
2110 ring->int_enable = bcmgenet_tx_ring_int_enable;
2111 ring->int_disable = bcmgenet_tx_ring_int_disable;
2112 }
Petri Gynther4f8b2d72015-02-23 11:00:45 -08002113 ring->cbs = priv->tx_cbs + start_ptr;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002114 ring->size = size;
Petri Gynther66d06752015-03-04 14:30:01 -08002115 ring->clean_ptr = start_ptr;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002116 ring->c_index = 0;
2117 ring->free_bds = size;
Petri Gynther4f8b2d72015-02-23 11:00:45 -08002118 ring->write_ptr = start_ptr;
2119 ring->cb_ptr = start_ptr;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002120 ring->end_ptr = end_ptr - 1;
2121 ring->prod_index = 0;
2122
2123 /* Set flow period for ring != 16 */
2124 if (index != DESC_INDEX)
2125 flow_period_val = ENET_MAX_MTU_SIZE << 16;
2126
2127 bcmgenet_tdma_ring_writel(priv, index, 0, TDMA_PROD_INDEX);
2128 bcmgenet_tdma_ring_writel(priv, index, 0, TDMA_CONS_INDEX);
2129 bcmgenet_tdma_ring_writel(priv, index, 1, DMA_MBUF_DONE_THRESH);
2130 /* Disable rate control for now */
2131 bcmgenet_tdma_ring_writel(priv, index, flow_period_val,
Florian Fainellic91b7f62014-07-23 10:42:12 -07002132 TDMA_FLOW_PERIOD);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002133 bcmgenet_tdma_ring_writel(priv, index,
Florian Fainellic91b7f62014-07-23 10:42:12 -07002134 ((size << DMA_RING_SIZE_SHIFT) |
2135 RX_BUF_LENGTH), DMA_RING_BUF_SIZE);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002136
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002137 /* Set start and end address, read and write pointers */
Petri Gynther4f8b2d72015-02-23 11:00:45 -08002138 bcmgenet_tdma_ring_writel(priv, index, start_ptr * words_per_bd,
Florian Fainellic91b7f62014-07-23 10:42:12 -07002139 DMA_START_ADDR);
Petri Gynther4f8b2d72015-02-23 11:00:45 -08002140 bcmgenet_tdma_ring_writel(priv, index, start_ptr * words_per_bd,
Florian Fainellic91b7f62014-07-23 10:42:12 -07002141 TDMA_READ_PTR);
Petri Gynther4f8b2d72015-02-23 11:00:45 -08002142 bcmgenet_tdma_ring_writel(priv, index, start_ptr * words_per_bd,
Florian Fainellic91b7f62014-07-23 10:42:12 -07002143 TDMA_WRITE_PTR);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002144 bcmgenet_tdma_ring_writel(priv, index, end_ptr * words_per_bd - 1,
Florian Fainellic91b7f62014-07-23 10:42:12 -07002145 DMA_END_ADDR);
Doug Berger75879352017-10-25 15:04:14 -07002146
2147 /* Initialize Tx NAPI */
2148 netif_napi_add(priv->dev, &ring->napi, bcmgenet_tx_poll,
2149 NAPI_POLL_WEIGHT);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002150}
2151
2152/* Initialize a RDMA ring */
2153static int bcmgenet_init_rx_ring(struct bcmgenet_priv *priv,
Petri Gynther8ac467e2015-03-09 13:40:00 -07002154 unsigned int index, unsigned int size,
2155 unsigned int start_ptr, unsigned int end_ptr)
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002156{
Petri Gynther8ac467e2015-03-09 13:40:00 -07002157 struct bcmgenet_rx_ring *ring = &priv->rx_rings[index];
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002158 u32 words_per_bd = WORDS_PER_BD(priv);
2159 int ret;
2160
Petri Gynther4055eae2015-03-25 12:35:16 -07002161 ring->priv = priv;
Petri Gynther8ac467e2015-03-09 13:40:00 -07002162 ring->index = index;
Petri Gynther4055eae2015-03-25 12:35:16 -07002163 if (index == DESC_INDEX) {
2164 ring->int_enable = bcmgenet_rx_ring16_int_enable;
2165 ring->int_disable = bcmgenet_rx_ring16_int_disable;
2166 } else {
2167 ring->int_enable = bcmgenet_rx_ring_int_enable;
2168 ring->int_disable = bcmgenet_rx_ring_int_disable;
2169 }
Petri Gynther8ac467e2015-03-09 13:40:00 -07002170 ring->cbs = priv->rx_cbs + start_ptr;
2171 ring->size = size;
2172 ring->c_index = 0;
2173 ring->read_ptr = start_ptr;
2174 ring->cb_ptr = start_ptr;
2175 ring->end_ptr = end_ptr - 1;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002176
Petri Gynther8ac467e2015-03-09 13:40:00 -07002177 ret = bcmgenet_alloc_rx_buffers(priv, ring);
2178 if (ret)
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002179 return ret;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002180
Florian Fainelli9f4ca052018-03-22 18:19:33 -07002181 bcmgenet_init_dim(&ring->dim, bcmgenet_dim_work);
2182
Doug Berger75879352017-10-25 15:04:14 -07002183 /* Initialize Rx NAPI */
2184 netif_napi_add(priv->dev, &ring->napi, bcmgenet_rx_poll,
2185 NAPI_POLL_WEIGHT);
2186
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002187 bcmgenet_rdma_ring_writel(priv, index, 0, RDMA_PROD_INDEX);
2188 bcmgenet_rdma_ring_writel(priv, index, 0, RDMA_CONS_INDEX);
Petri Gynther6f5a2722015-03-06 13:45:00 -08002189 bcmgenet_rdma_ring_writel(priv, index, 1, DMA_MBUF_DONE_THRESH);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002190 bcmgenet_rdma_ring_writel(priv, index,
Florian Fainellic91b7f62014-07-23 10:42:12 -07002191 ((size << DMA_RING_SIZE_SHIFT) |
2192 RX_BUF_LENGTH), DMA_RING_BUF_SIZE);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002193 bcmgenet_rdma_ring_writel(priv, index,
Florian Fainellic91b7f62014-07-23 10:42:12 -07002194 (DMA_FC_THRESH_LO <<
2195 DMA_XOFF_THRESHOLD_SHIFT) |
2196 DMA_FC_THRESH_HI, RDMA_XON_XOFF_THRESH);
Petri Gynther6f5a2722015-03-06 13:45:00 -08002197
2198 /* Set start and end address, read and write pointers */
Petri Gynther8ac467e2015-03-09 13:40:00 -07002199 bcmgenet_rdma_ring_writel(priv, index, start_ptr * words_per_bd,
2200 DMA_START_ADDR);
2201 bcmgenet_rdma_ring_writel(priv, index, start_ptr * words_per_bd,
2202 RDMA_READ_PTR);
2203 bcmgenet_rdma_ring_writel(priv, index, start_ptr * words_per_bd,
2204 RDMA_WRITE_PTR);
2205 bcmgenet_rdma_ring_writel(priv, index, end_ptr * words_per_bd - 1,
Petri Gynther6f5a2722015-03-06 13:45:00 -08002206 DMA_END_ADDR);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002207
2208 return ret;
2209}
2210
Petri Gynthere2aadb42015-03-25 12:35:14 -07002211static void bcmgenet_enable_tx_napi(struct bcmgenet_priv *priv)
2212{
2213 unsigned int i;
2214 struct bcmgenet_tx_ring *ring;
2215
2216 for (i = 0; i < priv->hw_params->tx_queues; ++i) {
2217 ring = &priv->tx_rings[i];
2218 napi_enable(&ring->napi);
Doug Bergerfbf557d2017-10-25 15:04:15 -07002219 ring->int_enable(ring);
Petri Gynthere2aadb42015-03-25 12:35:14 -07002220 }
2221
2222 ring = &priv->tx_rings[DESC_INDEX];
2223 napi_enable(&ring->napi);
Doug Bergerfbf557d2017-10-25 15:04:15 -07002224 ring->int_enable(ring);
Petri Gynthere2aadb42015-03-25 12:35:14 -07002225}
2226
2227static void bcmgenet_disable_tx_napi(struct bcmgenet_priv *priv)
2228{
2229 unsigned int i;
2230 struct bcmgenet_tx_ring *ring;
2231
2232 for (i = 0; i < priv->hw_params->tx_queues; ++i) {
2233 ring = &priv->tx_rings[i];
2234 napi_disable(&ring->napi);
2235 }
2236
2237 ring = &priv->tx_rings[DESC_INDEX];
2238 napi_disable(&ring->napi);
2239}
2240
2241static void bcmgenet_fini_tx_napi(struct bcmgenet_priv *priv)
2242{
2243 unsigned int i;
2244 struct bcmgenet_tx_ring *ring;
2245
2246 for (i = 0; i < priv->hw_params->tx_queues; ++i) {
2247 ring = &priv->tx_rings[i];
2248 netif_napi_del(&ring->napi);
2249 }
2250
2251 ring = &priv->tx_rings[DESC_INDEX];
2252 netif_napi_del(&ring->napi);
2253}
2254
Petri Gynther16c6d662015-02-23 11:00:45 -08002255/* Initialize Tx queues
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002256 *
Petri Gynther16c6d662015-02-23 11:00:45 -08002257 * Queues 0-3 are priority-based, each one has 32 descriptors,
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002258 * with queue 0 being the highest priority queue.
2259 *
Petri Gynther16c6d662015-02-23 11:00:45 -08002260 * Queue 16 is the default Tx queue with
Petri Gynther51a966a2015-02-23 11:00:46 -08002261 * GENET_Q16_TX_BD_CNT = 256 - 4 * 32 = 128 descriptors.
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002262 *
Petri Gynther16c6d662015-02-23 11:00:45 -08002263 * The transmit control block pool is then partitioned as follows:
2264 * - Tx queue 0 uses tx_cbs[0..31]
2265 * - Tx queue 1 uses tx_cbs[32..63]
2266 * - Tx queue 2 uses tx_cbs[64..95]
2267 * - Tx queue 3 uses tx_cbs[96..127]
2268 * - Tx queue 16 uses tx_cbs[128..255]
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002269 */
Petri Gynther16c6d662015-02-23 11:00:45 -08002270static void bcmgenet_init_tx_queues(struct net_device *dev)
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002271{
2272 struct bcmgenet_priv *priv = netdev_priv(dev);
Petri Gynther16c6d662015-02-23 11:00:45 -08002273 u32 i, dma_enable;
2274 u32 dma_ctrl, ring_cfg;
Petri Gynther37742162014-10-07 09:30:01 -07002275 u32 dma_priority[3] = {0, 0, 0};
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002276
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002277 dma_ctrl = bcmgenet_tdma_readl(priv, DMA_CTRL);
2278 dma_enable = dma_ctrl & DMA_EN;
2279 dma_ctrl &= ~DMA_EN;
2280 bcmgenet_tdma_writel(priv, dma_ctrl, DMA_CTRL);
2281
Petri Gynther16c6d662015-02-23 11:00:45 -08002282 dma_ctrl = 0;
2283 ring_cfg = 0;
2284
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002285 /* Enable strict priority arbiter mode */
2286 bcmgenet_tdma_writel(priv, DMA_ARBITER_SP, DMA_ARB_CTRL);
2287
Petri Gynther16c6d662015-02-23 11:00:45 -08002288 /* Initialize Tx priority queues */
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002289 for (i = 0; i < priv->hw_params->tx_queues; i++) {
Petri Gynther51a966a2015-02-23 11:00:46 -08002290 bcmgenet_init_tx_ring(priv, i, priv->hw_params->tx_bds_per_q,
2291 i * priv->hw_params->tx_bds_per_q,
2292 (i + 1) * priv->hw_params->tx_bds_per_q);
Petri Gynther16c6d662015-02-23 11:00:45 -08002293 ring_cfg |= (1 << i);
2294 dma_ctrl |= (1 << (i + DMA_RING_BUF_EN_SHIFT));
Petri Gynther37742162014-10-07 09:30:01 -07002295 dma_priority[DMA_PRIO_REG_INDEX(i)] |=
2296 ((GENET_Q0_PRIORITY + i) << DMA_PRIO_REG_SHIFT(i));
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002297 }
2298
Petri Gynther16c6d662015-02-23 11:00:45 -08002299 /* Initialize Tx default queue 16 */
Petri Gynther51a966a2015-02-23 11:00:46 -08002300 bcmgenet_init_tx_ring(priv, DESC_INDEX, GENET_Q16_TX_BD_CNT,
Petri Gynther16c6d662015-02-23 11:00:45 -08002301 priv->hw_params->tx_queues *
Petri Gynther51a966a2015-02-23 11:00:46 -08002302 priv->hw_params->tx_bds_per_q,
Petri Gynther16c6d662015-02-23 11:00:45 -08002303 TOTAL_DESC);
2304 ring_cfg |= (1 << DESC_INDEX);
2305 dma_ctrl |= (1 << (DESC_INDEX + DMA_RING_BUF_EN_SHIFT));
Petri Gynther37742162014-10-07 09:30:01 -07002306 dma_priority[DMA_PRIO_REG_INDEX(DESC_INDEX)] |=
2307 ((GENET_Q0_PRIORITY + priv->hw_params->tx_queues) <<
2308 DMA_PRIO_REG_SHIFT(DESC_INDEX));
Petri Gynther16c6d662015-02-23 11:00:45 -08002309
2310 /* Set Tx queue priorities */
Petri Gynther37742162014-10-07 09:30:01 -07002311 bcmgenet_tdma_writel(priv, dma_priority[0], DMA_PRIORITY_0);
2312 bcmgenet_tdma_writel(priv, dma_priority[1], DMA_PRIORITY_1);
2313 bcmgenet_tdma_writel(priv, dma_priority[2], DMA_PRIORITY_2);
2314
Petri Gynther16c6d662015-02-23 11:00:45 -08002315 /* Enable Tx queues */
2316 bcmgenet_tdma_writel(priv, ring_cfg, DMA_RING_CFG);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002317
Petri Gynther16c6d662015-02-23 11:00:45 -08002318 /* Enable Tx DMA */
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002319 if (dma_enable)
Petri Gynther16c6d662015-02-23 11:00:45 -08002320 dma_ctrl |= DMA_EN;
2321 bcmgenet_tdma_writel(priv, dma_ctrl, DMA_CTRL);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002322}
2323
Petri Gynther3ab11332015-03-25 12:35:15 -07002324static void bcmgenet_enable_rx_napi(struct bcmgenet_priv *priv)
2325{
Petri Gynther4055eae2015-03-25 12:35:16 -07002326 unsigned int i;
2327 struct bcmgenet_rx_ring *ring;
2328
2329 for (i = 0; i < priv->hw_params->rx_queues; ++i) {
2330 ring = &priv->rx_rings[i];
2331 napi_enable(&ring->napi);
Doug Bergerfbf557d2017-10-25 15:04:15 -07002332 ring->int_enable(ring);
Petri Gynther4055eae2015-03-25 12:35:16 -07002333 }
2334
2335 ring = &priv->rx_rings[DESC_INDEX];
2336 napi_enable(&ring->napi);
Doug Bergerfbf557d2017-10-25 15:04:15 -07002337 ring->int_enable(ring);
Petri Gynther3ab11332015-03-25 12:35:15 -07002338}
2339
2340static void bcmgenet_disable_rx_napi(struct bcmgenet_priv *priv)
2341{
Petri Gynther4055eae2015-03-25 12:35:16 -07002342 unsigned int i;
2343 struct bcmgenet_rx_ring *ring;
2344
2345 for (i = 0; i < priv->hw_params->rx_queues; ++i) {
2346 ring = &priv->rx_rings[i];
2347 napi_disable(&ring->napi);
Florian Fainelli9f4ca052018-03-22 18:19:33 -07002348 cancel_work_sync(&ring->dim.dim.work);
Petri Gynther4055eae2015-03-25 12:35:16 -07002349 }
2350
2351 ring = &priv->rx_rings[DESC_INDEX];
2352 napi_disable(&ring->napi);
Florian Fainelli9f4ca052018-03-22 18:19:33 -07002353 cancel_work_sync(&ring->dim.dim.work);
Petri Gynther3ab11332015-03-25 12:35:15 -07002354}
2355
2356static void bcmgenet_fini_rx_napi(struct bcmgenet_priv *priv)
2357{
Petri Gynther4055eae2015-03-25 12:35:16 -07002358 unsigned int i;
2359 struct bcmgenet_rx_ring *ring;
2360
2361 for (i = 0; i < priv->hw_params->rx_queues; ++i) {
2362 ring = &priv->rx_rings[i];
2363 netif_napi_del(&ring->napi);
2364 }
2365
2366 ring = &priv->rx_rings[DESC_INDEX];
2367 netif_napi_del(&ring->napi);
Petri Gynther3ab11332015-03-25 12:35:15 -07002368}
2369
Petri Gynther8ac467e2015-03-09 13:40:00 -07002370/* Initialize Rx queues
2371 *
2372 * Queues 0-15 are priority queues. Hardware Filtering Block (HFB) can be
2373 * used to direct traffic to these queues.
2374 *
2375 * Queue 16 is the default Rx queue with GENET_Q16_RX_BD_CNT descriptors.
2376 */
2377static int bcmgenet_init_rx_queues(struct net_device *dev)
2378{
2379 struct bcmgenet_priv *priv = netdev_priv(dev);
2380 u32 i;
2381 u32 dma_enable;
2382 u32 dma_ctrl;
2383 u32 ring_cfg;
2384 int ret;
2385
2386 dma_ctrl = bcmgenet_rdma_readl(priv, DMA_CTRL);
2387 dma_enable = dma_ctrl & DMA_EN;
2388 dma_ctrl &= ~DMA_EN;
2389 bcmgenet_rdma_writel(priv, dma_ctrl, DMA_CTRL);
2390
2391 dma_ctrl = 0;
2392 ring_cfg = 0;
2393
2394 /* Initialize Rx priority queues */
2395 for (i = 0; i < priv->hw_params->rx_queues; i++) {
2396 ret = bcmgenet_init_rx_ring(priv, i,
2397 priv->hw_params->rx_bds_per_q,
2398 i * priv->hw_params->rx_bds_per_q,
2399 (i + 1) *
2400 priv->hw_params->rx_bds_per_q);
2401 if (ret)
2402 return ret;
2403
2404 ring_cfg |= (1 << i);
2405 dma_ctrl |= (1 << (i + DMA_RING_BUF_EN_SHIFT));
2406 }
2407
2408 /* Initialize Rx default queue 16 */
2409 ret = bcmgenet_init_rx_ring(priv, DESC_INDEX, GENET_Q16_RX_BD_CNT,
2410 priv->hw_params->rx_queues *
2411 priv->hw_params->rx_bds_per_q,
2412 TOTAL_DESC);
2413 if (ret)
2414 return ret;
2415
2416 ring_cfg |= (1 << DESC_INDEX);
2417 dma_ctrl |= (1 << (DESC_INDEX + DMA_RING_BUF_EN_SHIFT));
2418
2419 /* Enable rings */
2420 bcmgenet_rdma_writel(priv, ring_cfg, DMA_RING_CFG);
2421
2422 /* Configure ring as descriptor ring and re-enable DMA if enabled */
2423 if (dma_enable)
2424 dma_ctrl |= DMA_EN;
2425 bcmgenet_rdma_writel(priv, dma_ctrl, DMA_CTRL);
2426
2427 return 0;
2428}
2429
Florian Fainelli4a0c081e2014-09-22 11:54:43 -07002430static int bcmgenet_dma_teardown(struct bcmgenet_priv *priv)
2431{
2432 int ret = 0;
2433 int timeout = 0;
2434 u32 reg;
Jaedon Shinb6df7d62015-08-21 10:08:26 +09002435 u32 dma_ctrl;
2436 int i;
Florian Fainelli4a0c081e2014-09-22 11:54:43 -07002437
2438 /* Disable TDMA to stop add more frames in TX DMA */
2439 reg = bcmgenet_tdma_readl(priv, DMA_CTRL);
2440 reg &= ~DMA_EN;
2441 bcmgenet_tdma_writel(priv, reg, DMA_CTRL);
2442
2443 /* Check TDMA status register to confirm TDMA is disabled */
2444 while (timeout++ < DMA_TIMEOUT_VAL) {
2445 reg = bcmgenet_tdma_readl(priv, DMA_STATUS);
2446 if (reg & DMA_DISABLED)
2447 break;
2448
2449 udelay(1);
2450 }
2451
2452 if (timeout == DMA_TIMEOUT_VAL) {
2453 netdev_warn(priv->dev, "Timed out while disabling TX DMA\n");
2454 ret = -ETIMEDOUT;
2455 }
2456
2457 /* Wait 10ms for packet drain in both tx and rx dma */
2458 usleep_range(10000, 20000);
2459
2460 /* Disable RDMA */
2461 reg = bcmgenet_rdma_readl(priv, DMA_CTRL);
2462 reg &= ~DMA_EN;
2463 bcmgenet_rdma_writel(priv, reg, DMA_CTRL);
2464
2465 timeout = 0;
2466 /* Check RDMA status register to confirm RDMA is disabled */
2467 while (timeout++ < DMA_TIMEOUT_VAL) {
2468 reg = bcmgenet_rdma_readl(priv, DMA_STATUS);
2469 if (reg & DMA_DISABLED)
2470 break;
2471
2472 udelay(1);
2473 }
2474
2475 if (timeout == DMA_TIMEOUT_VAL) {
2476 netdev_warn(priv->dev, "Timed out while disabling RX DMA\n");
2477 ret = -ETIMEDOUT;
2478 }
2479
Jaedon Shinb6df7d62015-08-21 10:08:26 +09002480 dma_ctrl = 0;
2481 for (i = 0; i < priv->hw_params->rx_queues; i++)
2482 dma_ctrl |= (1 << (i + DMA_RING_BUF_EN_SHIFT));
2483 reg = bcmgenet_rdma_readl(priv, DMA_CTRL);
2484 reg &= ~dma_ctrl;
2485 bcmgenet_rdma_writel(priv, reg, DMA_CTRL);
2486
2487 dma_ctrl = 0;
2488 for (i = 0; i < priv->hw_params->tx_queues; i++)
2489 dma_ctrl |= (1 << (i + DMA_RING_BUF_EN_SHIFT));
2490 reg = bcmgenet_tdma_readl(priv, DMA_CTRL);
2491 reg &= ~dma_ctrl;
2492 bcmgenet_tdma_writel(priv, reg, DMA_CTRL);
2493
Florian Fainelli4a0c081e2014-09-22 11:54:43 -07002494 return ret;
2495}
2496
Petri Gynther9abab962015-03-30 00:29:01 -07002497static void bcmgenet_fini_dma(struct bcmgenet_priv *priv)
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002498{
Petri Gynthere178c8c2016-04-09 00:20:36 -07002499 struct netdev_queue *txq;
Doug Bergerf48bed12017-07-14 16:12:10 -07002500 struct sk_buff *skb;
2501 struct enet_cb *cb;
2502 int i;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002503
Petri Gynther9abab962015-03-30 00:29:01 -07002504 bcmgenet_fini_rx_napi(priv);
2505 bcmgenet_fini_tx_napi(priv);
2506
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002507 for (i = 0; i < priv->num_tx_bds; i++) {
Doug Bergerf48bed12017-07-14 16:12:10 -07002508 cb = priv->tx_cbs + i;
2509 skb = bcmgenet_free_tx_cb(&priv->pdev->dev, cb);
2510 if (skb)
2511 dev_kfree_skb(skb);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002512 }
2513
Petri Gynthere178c8c2016-04-09 00:20:36 -07002514 for (i = 0; i < priv->hw_params->tx_queues; i++) {
2515 txq = netdev_get_tx_queue(priv->dev, priv->tx_rings[i].queue);
2516 netdev_tx_reset_queue(txq);
2517 }
2518
2519 txq = netdev_get_tx_queue(priv->dev, priv->tx_rings[DESC_INDEX].queue);
2520 netdev_tx_reset_queue(txq);
2521
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002522 bcmgenet_free_rx_buffers(priv);
2523 kfree(priv->rx_cbs);
2524 kfree(priv->tx_cbs);
2525}
2526
2527/* init_edma: Initialize DMA control register */
2528static int bcmgenet_init_dma(struct bcmgenet_priv *priv)
2529{
2530 int ret;
Petri Gynther014012a2015-02-23 11:00:45 -08002531 unsigned int i;
2532 struct enet_cb *cb;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002533
Petri Gynther6f5a2722015-03-06 13:45:00 -08002534 netif_dbg(priv, hw, priv->dev, "%s\n", __func__);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002535
Petri Gynther6f5a2722015-03-06 13:45:00 -08002536 /* Initialize common Rx ring structures */
2537 priv->rx_bds = priv->base + priv->hw_params->rdma_offset;
2538 priv->num_rx_bds = TOTAL_DESC;
2539 priv->rx_cbs = kcalloc(priv->num_rx_bds, sizeof(struct enet_cb),
2540 GFP_KERNEL);
2541 if (!priv->rx_cbs)
2542 return -ENOMEM;
2543
2544 for (i = 0; i < priv->num_rx_bds; i++) {
2545 cb = priv->rx_cbs + i;
2546 cb->bd_addr = priv->rx_bds + i * DMA_DESC_SIZE;
2547 }
2548
Brian Norris7fc527f2014-07-29 14:34:14 -07002549 /* Initialize common TX ring structures */
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002550 priv->tx_bds = priv->base + priv->hw_params->tdma_offset;
2551 priv->num_tx_bds = TOTAL_DESC;
Florian Fainellic489be02014-07-23 10:42:15 -07002552 priv->tx_cbs = kcalloc(priv->num_tx_bds, sizeof(struct enet_cb),
Florian Fainellic91b7f62014-07-23 10:42:12 -07002553 GFP_KERNEL);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002554 if (!priv->tx_cbs) {
Petri Gyntherebbd96f2015-03-25 12:35:11 -07002555 kfree(priv->rx_cbs);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002556 return -ENOMEM;
2557 }
2558
Petri Gynther014012a2015-02-23 11:00:45 -08002559 for (i = 0; i < priv->num_tx_bds; i++) {
2560 cb = priv->tx_cbs + i;
2561 cb->bd_addr = priv->tx_bds + i * DMA_DESC_SIZE;
2562 }
2563
Petri Gyntherebbd96f2015-03-25 12:35:11 -07002564 /* Init rDma */
2565 bcmgenet_rdma_writel(priv, DMA_MAX_BURST_LENGTH, DMA_SCB_BURST_SIZE);
2566
2567 /* Initialize Rx queues */
2568 ret = bcmgenet_init_rx_queues(priv->dev);
2569 if (ret) {
2570 netdev_err(priv->dev, "failed to initialize Rx queues\n");
2571 bcmgenet_free_rx_buffers(priv);
2572 kfree(priv->rx_cbs);
2573 kfree(priv->tx_cbs);
2574 return ret;
2575 }
2576
2577 /* Init tDma */
2578 bcmgenet_tdma_writel(priv, DMA_MAX_BURST_LENGTH, DMA_SCB_BURST_SIZE);
2579
Petri Gynther16c6d662015-02-23 11:00:45 -08002580 /* Initialize Tx queues */
2581 bcmgenet_init_tx_queues(priv->dev);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002582
2583 return 0;
2584}
2585
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002586/* Interrupt bottom half */
2587static void bcmgenet_irq_task(struct work_struct *work)
2588{
Doug Berger07c52d62017-03-09 16:58:47 -08002589 unsigned int status;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002590 struct bcmgenet_priv *priv = container_of(
2591 work, struct bcmgenet_priv, bcmgenet_irq_work);
2592
2593 netif_dbg(priv, intr, priv->dev, "%s\n", __func__);
2594
Doug Bergerb0447ec2017-10-25 15:04:17 -07002595 spin_lock_irq(&priv->lock);
Doug Berger07c52d62017-03-09 16:58:47 -08002596 status = priv->irq0_stat;
2597 priv->irq0_stat = 0;
Doug Bergerb0447ec2017-10-25 15:04:17 -07002598 spin_unlock_irq(&priv->lock);
Doug Berger07c52d62017-03-09 16:58:47 -08002599
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002600 /* Link UP/DOWN event */
Heiner Kallweit28b2e0d2018-01-10 21:21:31 +01002601 if (status & UMAC_IRQ_LINK_EVENT) {
2602 priv->dev->phydev->link = !!(status & UMAC_IRQ_LINK_UP);
2603 phy_mac_interrupt(priv->dev->phydev);
2604 }
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002605}
2606
Petri Gynther4055eae2015-03-25 12:35:16 -07002607/* bcmgenet_isr1: handle Rx and Tx priority queues */
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002608static irqreturn_t bcmgenet_isr1(int irq, void *dev_id)
2609{
2610 struct bcmgenet_priv *priv = dev_id;
Petri Gynther4055eae2015-03-25 12:35:16 -07002611 struct bcmgenet_rx_ring *rx_ring;
2612 struct bcmgenet_tx_ring *tx_ring;
Doug Berger07c52d62017-03-09 16:58:47 -08002613 unsigned int index, status;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002614
Doug Berger07c52d62017-03-09 16:58:47 -08002615 /* Read irq status */
2616 status = bcmgenet_intrl2_1_readl(priv, INTRL2_CPU_STAT) &
Jaedon Shin4092e6a2015-02-28 11:48:26 +09002617 ~bcmgenet_intrl2_1_readl(priv, INTRL2_CPU_MASK_STATUS);
Petri Gynther4055eae2015-03-25 12:35:16 -07002618
Brian Norris7fc527f2014-07-29 14:34:14 -07002619 /* clear interrupts */
Doug Berger07c52d62017-03-09 16:58:47 -08002620 bcmgenet_intrl2_1_writel(priv, status, INTRL2_CPU_CLEAR);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002621
2622 netif_dbg(priv, intr, priv->dev,
Doug Berger07c52d62017-03-09 16:58:47 -08002623 "%s: IRQ=0x%x\n", __func__, status);
Jaedon Shin4092e6a2015-02-28 11:48:26 +09002624
Petri Gynther4055eae2015-03-25 12:35:16 -07002625 /* Check Rx priority queue interrupts */
2626 for (index = 0; index < priv->hw_params->rx_queues; index++) {
Doug Berger07c52d62017-03-09 16:58:47 -08002627 if (!(status & BIT(UMAC_IRQ1_RX_INTR_SHIFT + index)))
Petri Gynther4055eae2015-03-25 12:35:16 -07002628 continue;
2629
2630 rx_ring = &priv->rx_rings[index];
Florian Fainelli9f4ca052018-03-22 18:19:33 -07002631 rx_ring->dim.event_ctr++;
Petri Gynther4055eae2015-03-25 12:35:16 -07002632
2633 if (likely(napi_schedule_prep(&rx_ring->napi))) {
2634 rx_ring->int_disable(rx_ring);
Florian Fainellidac916f2016-04-08 22:30:56 -07002635 __napi_schedule_irqoff(&rx_ring->napi);
Petri Gynther4055eae2015-03-25 12:35:16 -07002636 }
2637 }
2638
2639 /* Check Tx priority queue interrupts */
Jaedon Shin4092e6a2015-02-28 11:48:26 +09002640 for (index = 0; index < priv->hw_params->tx_queues; index++) {
Doug Berger07c52d62017-03-09 16:58:47 -08002641 if (!(status & BIT(index)))
Jaedon Shin4092e6a2015-02-28 11:48:26 +09002642 continue;
2643
Petri Gynther4055eae2015-03-25 12:35:16 -07002644 tx_ring = &priv->tx_rings[index];
Jaedon Shin4092e6a2015-02-28 11:48:26 +09002645
Petri Gynther4055eae2015-03-25 12:35:16 -07002646 if (likely(napi_schedule_prep(&tx_ring->napi))) {
2647 tx_ring->int_disable(tx_ring);
Florian Fainellidac916f2016-04-08 22:30:56 -07002648 __napi_schedule_irqoff(&tx_ring->napi);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002649 }
2650 }
Jaedon Shin4092e6a2015-02-28 11:48:26 +09002651
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002652 return IRQ_HANDLED;
2653}
2654
Petri Gynther4055eae2015-03-25 12:35:16 -07002655/* bcmgenet_isr0: handle Rx and Tx default queues + other stuff */
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002656static irqreturn_t bcmgenet_isr0(int irq, void *dev_id)
2657{
2658 struct bcmgenet_priv *priv = dev_id;
Petri Gynther4055eae2015-03-25 12:35:16 -07002659 struct bcmgenet_rx_ring *rx_ring;
2660 struct bcmgenet_tx_ring *tx_ring;
Doug Berger07c52d62017-03-09 16:58:47 -08002661 unsigned int status;
2662 unsigned long flags;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002663
Doug Berger07c52d62017-03-09 16:58:47 -08002664 /* Read irq status */
2665 status = bcmgenet_intrl2_0_readl(priv, INTRL2_CPU_STAT) &
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002666 ~bcmgenet_intrl2_0_readl(priv, INTRL2_CPU_MASK_STATUS);
Petri Gynther4055eae2015-03-25 12:35:16 -07002667
Brian Norris7fc527f2014-07-29 14:34:14 -07002668 /* clear interrupts */
Doug Berger07c52d62017-03-09 16:58:47 -08002669 bcmgenet_intrl2_0_writel(priv, status, INTRL2_CPU_CLEAR);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002670
2671 netif_dbg(priv, intr, priv->dev,
Doug Berger07c52d62017-03-09 16:58:47 -08002672 "IRQ=0x%x\n", status);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002673
Doug Berger07c52d62017-03-09 16:58:47 -08002674 if (status & UMAC_IRQ_RXDMA_DONE) {
Petri Gynther4055eae2015-03-25 12:35:16 -07002675 rx_ring = &priv->rx_rings[DESC_INDEX];
Florian Fainelli9f4ca052018-03-22 18:19:33 -07002676 rx_ring->dim.event_ctr++;
Jaedon Shin4092e6a2015-02-28 11:48:26 +09002677
Petri Gynther4055eae2015-03-25 12:35:16 -07002678 if (likely(napi_schedule_prep(&rx_ring->napi))) {
2679 rx_ring->int_disable(rx_ring);
Florian Fainellidac916f2016-04-08 22:30:56 -07002680 __napi_schedule_irqoff(&rx_ring->napi);
Jaedon Shin4092e6a2015-02-28 11:48:26 +09002681 }
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002682 }
Petri Gynther4055eae2015-03-25 12:35:16 -07002683
Doug Berger07c52d62017-03-09 16:58:47 -08002684 if (status & UMAC_IRQ_TXDMA_DONE) {
Petri Gynther4055eae2015-03-25 12:35:16 -07002685 tx_ring = &priv->tx_rings[DESC_INDEX];
2686
2687 if (likely(napi_schedule_prep(&tx_ring->napi))) {
2688 tx_ring->int_disable(tx_ring);
Florian Fainellidac916f2016-04-08 22:30:56 -07002689 __napi_schedule_irqoff(&tx_ring->napi);
Petri Gynther4055eae2015-03-25 12:35:16 -07002690 }
2691 }
2692
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002693 if ((priv->hw_params->flags & GENET_HAS_MDIO_INTR) &&
Doug Berger07c52d62017-03-09 16:58:47 -08002694 status & (UMAC_IRQ_MDIO_DONE | UMAC_IRQ_MDIO_ERROR)) {
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002695 wake_up(&priv->wq);
2696 }
2697
Doug Berger07c52d62017-03-09 16:58:47 -08002698 /* all other interested interrupts handled in bottom half */
Doug Berger0d314502017-10-25 15:04:11 -07002699 status &= UMAC_IRQ_LINK_EVENT;
Doug Berger07c52d62017-03-09 16:58:47 -08002700 if (status) {
2701 /* Save irq status for bottom-half processing. */
2702 spin_lock_irqsave(&priv->lock, flags);
2703 priv->irq0_stat |= status;
2704 spin_unlock_irqrestore(&priv->lock, flags);
2705
2706 schedule_work(&priv->bcmgenet_irq_work);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002707 }
2708
2709 return IRQ_HANDLED;
2710}
2711
Florian Fainelli85620562014-07-21 15:29:23 -07002712static irqreturn_t bcmgenet_wol_isr(int irq, void *dev_id)
2713{
2714 struct bcmgenet_priv *priv = dev_id;
2715
2716 pm_wakeup_event(&priv->pdev->dev, 0);
2717
2718 return IRQ_HANDLED;
2719}
2720
Florian Fainelli4d2e8882015-07-31 11:42:54 -07002721#ifdef CONFIG_NET_POLL_CONTROLLER
2722static void bcmgenet_poll_controller(struct net_device *dev)
2723{
2724 struct bcmgenet_priv *priv = netdev_priv(dev);
2725
2726 /* Invoke the main RX/TX interrupt handler */
2727 disable_irq(priv->irq0);
2728 bcmgenet_isr0(priv->irq0, priv);
2729 enable_irq(priv->irq0);
2730
2731 /* And the interrupt handler for RX/TX priority queues */
2732 disable_irq(priv->irq1);
2733 bcmgenet_isr1(priv->irq1, priv);
2734 enable_irq(priv->irq1);
2735}
2736#endif
2737
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002738static void bcmgenet_umac_reset(struct bcmgenet_priv *priv)
2739{
2740 u32 reg;
2741
2742 reg = bcmgenet_rbuf_ctrl_get(priv);
2743 reg |= BIT(1);
2744 bcmgenet_rbuf_ctrl_set(priv, reg);
2745 udelay(10);
2746
2747 reg &= ~BIT(1);
2748 bcmgenet_rbuf_ctrl_set(priv, reg);
2749 udelay(10);
2750}
2751
2752static void bcmgenet_set_hw_addr(struct bcmgenet_priv *priv,
Florian Fainellic91b7f62014-07-23 10:42:12 -07002753 unsigned char *addr)
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002754{
2755 bcmgenet_umac_writel(priv, (addr[0] << 24) | (addr[1] << 16) |
2756 (addr[2] << 8) | addr[3], UMAC_MAC0);
2757 bcmgenet_umac_writel(priv, (addr[4] << 8) | addr[5], UMAC_MAC1);
2758}
2759
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002760/* Returns a reusable dma control register value */
2761static u32 bcmgenet_dma_disable(struct bcmgenet_priv *priv)
2762{
2763 u32 reg;
2764 u32 dma_ctrl;
2765
2766 /* disable DMA */
2767 dma_ctrl = 1 << (DESC_INDEX + DMA_RING_BUF_EN_SHIFT) | DMA_EN;
2768 reg = bcmgenet_tdma_readl(priv, DMA_CTRL);
2769 reg &= ~dma_ctrl;
2770 bcmgenet_tdma_writel(priv, reg, DMA_CTRL);
2771
2772 reg = bcmgenet_rdma_readl(priv, DMA_CTRL);
2773 reg &= ~dma_ctrl;
2774 bcmgenet_rdma_writel(priv, reg, DMA_CTRL);
2775
2776 bcmgenet_umac_writel(priv, 1, UMAC_TX_FLUSH);
2777 udelay(10);
2778 bcmgenet_umac_writel(priv, 0, UMAC_TX_FLUSH);
2779
2780 return dma_ctrl;
2781}
2782
2783static void bcmgenet_enable_dma(struct bcmgenet_priv *priv, u32 dma_ctrl)
2784{
2785 u32 reg;
2786
2787 reg = bcmgenet_rdma_readl(priv, DMA_CTRL);
2788 reg |= dma_ctrl;
2789 bcmgenet_rdma_writel(priv, reg, DMA_CTRL);
2790
2791 reg = bcmgenet_tdma_readl(priv, DMA_CTRL);
2792 reg |= dma_ctrl;
2793 bcmgenet_tdma_writel(priv, reg, DMA_CTRL);
2794}
2795
Petri Gynther0034de42015-03-13 14:45:00 -07002796/* bcmgenet_hfb_clear
2797 *
2798 * Clear Hardware Filter Block and disable all filtering.
2799 */
2800static void bcmgenet_hfb_clear(struct bcmgenet_priv *priv)
2801{
2802 u32 i;
2803
2804 bcmgenet_hfb_reg_writel(priv, 0x0, HFB_CTRL);
2805 bcmgenet_hfb_reg_writel(priv, 0x0, HFB_FLT_ENABLE_V3PLUS);
2806 bcmgenet_hfb_reg_writel(priv, 0x0, HFB_FLT_ENABLE_V3PLUS + 4);
2807
2808 for (i = DMA_INDEX2RING_0; i <= DMA_INDEX2RING_7; i++)
2809 bcmgenet_rdma_writel(priv, 0x0, i);
2810
2811 for (i = 0; i < (priv->hw_params->hfb_filter_cnt / 4); i++)
2812 bcmgenet_hfb_reg_writel(priv, 0x0,
2813 HFB_FLT_LEN_V3PLUS + i * sizeof(u32));
2814
2815 for (i = 0; i < priv->hw_params->hfb_filter_cnt *
2816 priv->hw_params->hfb_filter_size; i++)
2817 bcmgenet_hfb_writel(priv, 0x0, i * sizeof(u32));
2818}
2819
2820static void bcmgenet_hfb_init(struct bcmgenet_priv *priv)
2821{
2822 if (GENET_IS_V1(priv) || GENET_IS_V2(priv))
2823 return;
2824
2825 bcmgenet_hfb_clear(priv);
2826}
2827
Florian Fainelli909ff5e2014-07-21 15:29:21 -07002828static void bcmgenet_netif_start(struct net_device *dev)
2829{
2830 struct bcmgenet_priv *priv = netdev_priv(dev);
2831
2832 /* Start the network engine */
Petri Gynther3ab11332015-03-25 12:35:15 -07002833 bcmgenet_enable_rx_napi(priv);
Florian Fainelli909ff5e2014-07-21 15:29:21 -07002834
2835 umac_enable_set(priv, CMD_TX_EN | CMD_RX_EN, true);
2836
Florian Fainelli909ff5e2014-07-21 15:29:21 -07002837 netif_tx_start_all_queues(dev);
Doug Bergerd215dba2017-10-25 15:04:16 -07002838 bcmgenet_enable_tx_napi(priv);
Florian Fainelli909ff5e2014-07-21 15:29:21 -07002839
Florian Fainelli37850e32015-10-17 14:22:46 -07002840 /* Monitor link interrupts now */
2841 bcmgenet_link_intr_enable(priv);
2842
Doug Berger6c97f012017-10-25 15:04:19 -07002843 phy_start(dev->phydev);
Florian Fainelli909ff5e2014-07-21 15:29:21 -07002844}
2845
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002846static int bcmgenet_open(struct net_device *dev)
2847{
2848 struct bcmgenet_priv *priv = netdev_priv(dev);
2849 unsigned long dma_ctrl;
2850 u32 reg;
2851 int ret;
2852
2853 netif_dbg(priv, ifup, dev, "bcmgenet_open\n");
2854
2855 /* Turn on the clock */
Florian Fainelli7d5d3072015-07-22 17:28:23 -07002856 clk_prepare_enable(priv->clk);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002857
Florian Fainellia642c4f2015-03-23 15:09:56 -07002858 /* If this is an internal GPHY, power it back on now, before UniMAC is
2859 * brought out of reset as absolutely no UniMAC activity is allowed
2860 */
Florian Fainellic624f892015-07-16 15:51:17 -07002861 if (priv->internal_phy)
Florian Fainellia642c4f2015-03-23 15:09:56 -07002862 bcmgenet_power_up(priv, GENET_POWER_PASSIVE);
2863
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002864 /* take MAC out of reset */
2865 bcmgenet_umac_reset(priv);
2866
Doug Berger28c2d1a2017-10-25 15:04:13 -07002867 init_umac(priv);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002868
Florian Fainelli909ff5e2014-07-21 15:29:21 -07002869 /* Make sure we reflect the value of CRC_CMD_FWD */
2870 reg = bcmgenet_umac_readl(priv, UMAC_CMD);
2871 priv->crc_fwd_en = !!(reg & CMD_CRC_FWD);
2872
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002873 bcmgenet_set_hw_addr(priv, dev->dev_addr);
2874
Florian Fainellic624f892015-07-16 15:51:17 -07002875 if (priv->internal_phy) {
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002876 reg = bcmgenet_ext_readl(priv, EXT_EXT_PWR_MGMT);
2877 reg |= EXT_ENERGY_DET_MASK;
2878 bcmgenet_ext_writel(priv, reg, EXT_EXT_PWR_MGMT);
2879 }
2880
2881 /* Disable RX/TX DMA and flush TX queues */
2882 dma_ctrl = bcmgenet_dma_disable(priv);
2883
2884 /* Reinitialize TDMA and RDMA and SW housekeeping */
2885 ret = bcmgenet_init_dma(priv);
2886 if (ret) {
2887 netdev_err(dev, "failed to initialize DMA\n");
Petri Gyntherfac25942015-03-30 00:29:13 -07002888 goto err_clk_disable;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002889 }
2890
2891 /* Always enable ring 16 - descriptor ring */
2892 bcmgenet_enable_dma(priv, dma_ctrl);
2893
Petri Gynther0034de42015-03-13 14:45:00 -07002894 /* HFB init */
2895 bcmgenet_hfb_init(priv);
2896
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002897 ret = request_irq(priv->irq0, bcmgenet_isr0, IRQF_SHARED,
Florian Fainellic91b7f62014-07-23 10:42:12 -07002898 dev->name, priv);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002899 if (ret < 0) {
2900 netdev_err(dev, "can't request IRQ %d\n", priv->irq0);
2901 goto err_fini_dma;
2902 }
2903
2904 ret = request_irq(priv->irq1, bcmgenet_isr1, IRQF_SHARED,
Florian Fainellic91b7f62014-07-23 10:42:12 -07002905 dev->name, priv);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002906 if (ret < 0) {
2907 netdev_err(dev, "can't request IRQ %d\n", priv->irq1);
2908 goto err_irq0;
2909 }
2910
Florian Fainelli6cc8e6d2015-07-16 15:51:18 -07002911 ret = bcmgenet_mii_probe(dev);
2912 if (ret) {
2913 netdev_err(dev, "failed to connect to PHY\n");
2914 goto err_irq1;
2915 }
Florian Fainellic96e7312014-11-10 18:06:20 -08002916
Florian Fainelli909ff5e2014-07-21 15:29:21 -07002917 bcmgenet_netif_start(dev);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002918
2919 return 0;
2920
Florian Fainelli6cc8e6d2015-07-16 15:51:18 -07002921err_irq1:
2922 free_irq(priv->irq1, priv);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002923err_irq0:
Florian Fainelli978ffac2015-07-16 15:51:15 -07002924 free_irq(priv->irq0, priv);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002925err_fini_dma:
Doug Berger4fd6dc92017-10-25 15:04:12 -07002926 bcmgenet_dma_teardown(priv);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002927 bcmgenet_fini_dma(priv);
2928err_clk_disable:
Doug Berger76274092017-03-09 16:58:46 -08002929 if (priv->internal_phy)
2930 bcmgenet_power_down(priv, GENET_POWER_PASSIVE);
Florian Fainelli7d5d3072015-07-22 17:28:23 -07002931 clk_disable_unprepare(priv->clk);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002932 return ret;
2933}
2934
Florian Fainelli909ff5e2014-07-21 15:29:21 -07002935static void bcmgenet_netif_stop(struct net_device *dev)
2936{
2937 struct bcmgenet_priv *priv = netdev_priv(dev);
2938
Doug Bergerd215dba2017-10-25 15:04:16 -07002939 bcmgenet_disable_tx_napi(priv);
Florian Fainelli909ff5e2014-07-21 15:29:21 -07002940 netif_tx_stop_all_queues(dev);
Doug Bergerd215dba2017-10-25 15:04:16 -07002941
2942 /* Disable MAC receive */
2943 umac_enable_set(priv, CMD_RX_EN, false);
2944
2945 bcmgenet_dma_teardown(priv);
2946
2947 /* Disable MAC transmit. TX DMA disabled must be done before this */
2948 umac_enable_set(priv, CMD_TX_EN, false);
2949
Doug Berger6c97f012017-10-25 15:04:19 -07002950 phy_stop(dev->phydev);
Petri Gynther3ab11332015-03-25 12:35:15 -07002951 bcmgenet_disable_rx_napi(priv);
Doug Bergerfbf557d2017-10-25 15:04:15 -07002952 bcmgenet_intr_disable(priv);
Florian Fainelli909ff5e2014-07-21 15:29:21 -07002953
2954 /* Wait for pending work items to complete. Since interrupts are
2955 * disabled no new work will be scheduled.
2956 */
2957 cancel_work_sync(&priv->bcmgenet_irq_work);
Florian Fainellicc013fb2014-08-11 14:50:43 -07002958
Florian Fainellicc013fb2014-08-11 14:50:43 -07002959 priv->old_link = -1;
Petri Gynther5ad6e6c2014-10-03 12:25:01 -07002960 priv->old_speed = -1;
Florian Fainellicc013fb2014-08-11 14:50:43 -07002961 priv->old_duplex = -1;
Petri Gynther5ad6e6c2014-10-03 12:25:01 -07002962 priv->old_pause = -1;
Doug Bergerd215dba2017-10-25 15:04:16 -07002963
2964 /* tx reclaim */
2965 bcmgenet_tx_reclaim_all(dev);
2966 bcmgenet_fini_dma(priv);
Florian Fainelli909ff5e2014-07-21 15:29:21 -07002967}
2968
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002969static int bcmgenet_close(struct net_device *dev)
2970{
2971 struct bcmgenet_priv *priv = netdev_priv(dev);
Doug Bergerd215dba2017-10-25 15:04:16 -07002972 int ret = 0;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002973
2974 netif_dbg(priv, ifdown, dev, "bcmgenet_close\n");
2975
Florian Fainelli909ff5e2014-07-21 15:29:21 -07002976 bcmgenet_netif_stop(dev);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002977
Florian Fainellic96e7312014-11-10 18:06:20 -08002978 /* Really kill the PHY state machine and disconnect from it */
Doug Berger6c97f012017-10-25 15:04:19 -07002979 phy_disconnect(dev->phydev);
Florian Fainellic96e7312014-11-10 18:06:20 -08002980
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002981 free_irq(priv->irq0, priv);
2982 free_irq(priv->irq1, priv);
2983
Florian Fainellic624f892015-07-16 15:51:17 -07002984 if (priv->internal_phy)
Florian Fainellica8cf342015-03-23 15:09:51 -07002985 ret = bcmgenet_power_down(priv, GENET_POWER_PASSIVE);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002986
Florian Fainelli7d5d3072015-07-22 17:28:23 -07002987 clk_disable_unprepare(priv->clk);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002988
Florian Fainellica8cf342015-03-23 15:09:51 -07002989 return ret;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002990}
2991
Florian Fainelli13ea6572015-06-04 16:15:50 -07002992static void bcmgenet_dump_tx_queue(struct bcmgenet_tx_ring *ring)
2993{
2994 struct bcmgenet_priv *priv = ring->priv;
2995 u32 p_index, c_index, intsts, intmsk;
2996 struct netdev_queue *txq;
2997 unsigned int free_bds;
Florian Fainelli13ea6572015-06-04 16:15:50 -07002998 bool txq_stopped;
2999
3000 if (!netif_msg_tx_err(priv))
3001 return;
3002
3003 txq = netdev_get_tx_queue(priv->dev, ring->queue);
3004
Doug Bergerb0447ec2017-10-25 15:04:17 -07003005 spin_lock(&ring->lock);
Florian Fainelli13ea6572015-06-04 16:15:50 -07003006 if (ring->index == DESC_INDEX) {
3007 intsts = ~bcmgenet_intrl2_0_readl(priv, INTRL2_CPU_MASK_STATUS);
3008 intmsk = UMAC_IRQ_TXDMA_DONE | UMAC_IRQ_TXDMA_MBDONE;
3009 } else {
3010 intsts = ~bcmgenet_intrl2_1_readl(priv, INTRL2_CPU_MASK_STATUS);
3011 intmsk = 1 << ring->index;
3012 }
3013 c_index = bcmgenet_tdma_ring_readl(priv, ring->index, TDMA_CONS_INDEX);
3014 p_index = bcmgenet_tdma_ring_readl(priv, ring->index, TDMA_PROD_INDEX);
3015 txq_stopped = netif_tx_queue_stopped(txq);
3016 free_bds = ring->free_bds;
Doug Bergerb0447ec2017-10-25 15:04:17 -07003017 spin_unlock(&ring->lock);
Florian Fainelli13ea6572015-06-04 16:15:50 -07003018
3019 netif_err(priv, tx_err, priv->dev, "Ring %d queue %d status summary\n"
3020 "TX queue status: %s, interrupts: %s\n"
3021 "(sw)free_bds: %d (sw)size: %d\n"
3022 "(sw)p_index: %d (hw)p_index: %d\n"
3023 "(sw)c_index: %d (hw)c_index: %d\n"
3024 "(sw)clean_p: %d (sw)write_p: %d\n"
3025 "(sw)cb_ptr: %d (sw)end_ptr: %d\n",
3026 ring->index, ring->queue,
3027 txq_stopped ? "stopped" : "active",
3028 intsts & intmsk ? "enabled" : "disabled",
3029 free_bds, ring->size,
3030 ring->prod_index, p_index & DMA_P_INDEX_MASK,
3031 ring->c_index, c_index & DMA_C_INDEX_MASK,
3032 ring->clean_ptr, ring->write_ptr,
3033 ring->cb_ptr, ring->end_ptr);
3034}
3035
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003036static void bcmgenet_timeout(struct net_device *dev)
3037{
3038 struct bcmgenet_priv *priv = netdev_priv(dev);
Florian Fainelli13ea6572015-06-04 16:15:50 -07003039 u32 int0_enable = 0;
3040 u32 int1_enable = 0;
3041 unsigned int q;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003042
3043 netif_dbg(priv, tx_err, dev, "bcmgenet_timeout\n");
3044
Florian Fainelli13ea6572015-06-04 16:15:50 -07003045 for (q = 0; q < priv->hw_params->tx_queues; q++)
3046 bcmgenet_dump_tx_queue(&priv->tx_rings[q]);
3047 bcmgenet_dump_tx_queue(&priv->tx_rings[DESC_INDEX]);
3048
3049 bcmgenet_tx_reclaim_all(dev);
3050
3051 for (q = 0; q < priv->hw_params->tx_queues; q++)
3052 int1_enable |= (1 << q);
3053
3054 int0_enable = UMAC_IRQ_TXDMA_DONE;
3055
3056 /* Re-enable TX interrupts if disabled */
3057 bcmgenet_intrl2_0_writel(priv, int0_enable, INTRL2_CPU_MASK_CLEAR);
3058 bcmgenet_intrl2_1_writel(priv, int1_enable, INTRL2_CPU_MASK_CLEAR);
3059
Florian Westphal860e9532016-05-03 16:33:13 +02003060 netif_trans_update(dev);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003061
3062 dev->stats.tx_errors++;
3063
3064 netif_tx_wake_all_queues(dev);
3065}
3066
3067#define MAX_MC_COUNT 16
3068
3069static inline void bcmgenet_set_mdf_addr(struct bcmgenet_priv *priv,
3070 unsigned char *addr,
3071 int *i,
3072 int *mc)
3073{
3074 u32 reg;
3075
Florian Fainellic91b7f62014-07-23 10:42:12 -07003076 bcmgenet_umac_writel(priv, addr[0] << 8 | addr[1],
3077 UMAC_MDF_ADDR + (*i * 4));
3078 bcmgenet_umac_writel(priv, addr[2] << 24 | addr[3] << 16 |
3079 addr[4] << 8 | addr[5],
3080 UMAC_MDF_ADDR + ((*i + 1) * 4));
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003081 reg = bcmgenet_umac_readl(priv, UMAC_MDF_CTRL);
3082 reg |= (1 << (MAX_MC_COUNT - *mc));
3083 bcmgenet_umac_writel(priv, reg, UMAC_MDF_CTRL);
3084 *i += 2;
3085 (*mc)++;
3086}
3087
3088static void bcmgenet_set_rx_mode(struct net_device *dev)
3089{
3090 struct bcmgenet_priv *priv = netdev_priv(dev);
3091 struct netdev_hw_addr *ha;
3092 int i, mc;
3093 u32 reg;
3094
3095 netif_dbg(priv, hw, dev, "%s: %08X\n", __func__, dev->flags);
3096
Brian Norris7fc527f2014-07-29 14:34:14 -07003097 /* Promiscuous mode */
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003098 reg = bcmgenet_umac_readl(priv, UMAC_CMD);
3099 if (dev->flags & IFF_PROMISC) {
3100 reg |= CMD_PROMISC;
3101 bcmgenet_umac_writel(priv, reg, UMAC_CMD);
3102 bcmgenet_umac_writel(priv, 0, UMAC_MDF_CTRL);
3103 return;
3104 } else {
3105 reg &= ~CMD_PROMISC;
3106 bcmgenet_umac_writel(priv, reg, UMAC_CMD);
3107 }
3108
3109 /* UniMac doesn't support ALLMULTI */
3110 if (dev->flags & IFF_ALLMULTI) {
3111 netdev_warn(dev, "ALLMULTI is not supported\n");
3112 return;
3113 }
3114
3115 /* update MDF filter */
3116 i = 0;
3117 mc = 0;
3118 /* Broadcast */
3119 bcmgenet_set_mdf_addr(priv, dev->broadcast, &i, &mc);
3120 /* my own address.*/
3121 bcmgenet_set_mdf_addr(priv, dev->dev_addr, &i, &mc);
3122 /* Unicast list*/
3123 if (netdev_uc_count(dev) > (MAX_MC_COUNT - mc))
3124 return;
3125
3126 if (!netdev_uc_empty(dev))
3127 netdev_for_each_uc_addr(ha, dev)
3128 bcmgenet_set_mdf_addr(priv, ha->addr, &i, &mc);
3129 /* Multicast */
3130 if (netdev_mc_empty(dev) || netdev_mc_count(dev) >= (MAX_MC_COUNT - mc))
3131 return;
3132
3133 netdev_for_each_mc_addr(ha, dev)
3134 bcmgenet_set_mdf_addr(priv, ha->addr, &i, &mc);
3135}
3136
3137/* Set the hardware MAC address. */
3138static int bcmgenet_set_mac_addr(struct net_device *dev, void *p)
3139{
3140 struct sockaddr *addr = p;
3141
3142 /* Setting the MAC address at the hardware level is not possible
3143 * without disabling the UniMAC RX/TX enable bits.
3144 */
3145 if (netif_running(dev))
3146 return -EBUSY;
3147
3148 ether_addr_copy(dev->dev_addr, addr->sa_data);
3149
3150 return 0;
3151}
3152
Florian Fainelli37a30b42017-03-16 10:27:08 -07003153static struct net_device_stats *bcmgenet_get_stats(struct net_device *dev)
3154{
3155 struct bcmgenet_priv *priv = netdev_priv(dev);
3156 unsigned long tx_bytes = 0, tx_packets = 0;
3157 unsigned long rx_bytes = 0, rx_packets = 0;
3158 unsigned long rx_errors = 0, rx_dropped = 0;
3159 struct bcmgenet_tx_ring *tx_ring;
3160 struct bcmgenet_rx_ring *rx_ring;
3161 unsigned int q;
3162
3163 for (q = 0; q < priv->hw_params->tx_queues; q++) {
3164 tx_ring = &priv->tx_rings[q];
3165 tx_bytes += tx_ring->bytes;
3166 tx_packets += tx_ring->packets;
3167 }
3168 tx_ring = &priv->tx_rings[DESC_INDEX];
3169 tx_bytes += tx_ring->bytes;
3170 tx_packets += tx_ring->packets;
3171
3172 for (q = 0; q < priv->hw_params->rx_queues; q++) {
3173 rx_ring = &priv->rx_rings[q];
3174
3175 rx_bytes += rx_ring->bytes;
3176 rx_packets += rx_ring->packets;
3177 rx_errors += rx_ring->errors;
3178 rx_dropped += rx_ring->dropped;
3179 }
3180 rx_ring = &priv->rx_rings[DESC_INDEX];
3181 rx_bytes += rx_ring->bytes;
3182 rx_packets += rx_ring->packets;
3183 rx_errors += rx_ring->errors;
3184 rx_dropped += rx_ring->dropped;
3185
3186 dev->stats.tx_bytes = tx_bytes;
3187 dev->stats.tx_packets = tx_packets;
3188 dev->stats.rx_bytes = rx_bytes;
3189 dev->stats.rx_packets = rx_packets;
3190 dev->stats.rx_errors = rx_errors;
3191 dev->stats.rx_missed_errors = rx_errors;
3192 return &dev->stats;
3193}
3194
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003195static const struct net_device_ops bcmgenet_netdev_ops = {
3196 .ndo_open = bcmgenet_open,
3197 .ndo_stop = bcmgenet_close,
3198 .ndo_start_xmit = bcmgenet_xmit,
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003199 .ndo_tx_timeout = bcmgenet_timeout,
3200 .ndo_set_rx_mode = bcmgenet_set_rx_mode,
3201 .ndo_set_mac_address = bcmgenet_set_mac_addr,
3202 .ndo_do_ioctl = bcmgenet_ioctl,
3203 .ndo_set_features = bcmgenet_set_features,
Florian Fainelli4d2e8882015-07-31 11:42:54 -07003204#ifdef CONFIG_NET_POLL_CONTROLLER
3205 .ndo_poll_controller = bcmgenet_poll_controller,
3206#endif
Florian Fainelli37a30b42017-03-16 10:27:08 -07003207 .ndo_get_stats = bcmgenet_get_stats,
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003208};
3209
3210/* Array of GENET hardware parameters/characteristics */
3211static struct bcmgenet_hw_params bcmgenet_hw_params[] = {
3212 [GENET_V1] = {
3213 .tx_queues = 0,
Petri Gynther51a966a2015-02-23 11:00:46 -08003214 .tx_bds_per_q = 0,
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003215 .rx_queues = 0,
Petri Gynther3feafa02015-03-05 17:40:14 -08003216 .rx_bds_per_q = 0,
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003217 .bp_in_en_shift = 16,
3218 .bp_in_mask = 0xffff,
3219 .hfb_filter_cnt = 16,
3220 .qtag_mask = 0x1F,
3221 .hfb_offset = 0x1000,
3222 .rdma_offset = 0x2000,
3223 .tdma_offset = 0x3000,
3224 .words_per_bd = 2,
3225 },
3226 [GENET_V2] = {
3227 .tx_queues = 4,
Petri Gynther51a966a2015-02-23 11:00:46 -08003228 .tx_bds_per_q = 32,
Petri Gynther7e906e02015-03-05 17:40:10 -08003229 .rx_queues = 0,
Petri Gynther3feafa02015-03-05 17:40:14 -08003230 .rx_bds_per_q = 0,
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003231 .bp_in_en_shift = 16,
3232 .bp_in_mask = 0xffff,
3233 .hfb_filter_cnt = 16,
3234 .qtag_mask = 0x1F,
3235 .tbuf_offset = 0x0600,
3236 .hfb_offset = 0x1000,
3237 .hfb_reg_offset = 0x2000,
3238 .rdma_offset = 0x3000,
3239 .tdma_offset = 0x4000,
3240 .words_per_bd = 2,
3241 .flags = GENET_HAS_EXT,
3242 },
3243 [GENET_V3] = {
3244 .tx_queues = 4,
Petri Gynther51a966a2015-02-23 11:00:46 -08003245 .tx_bds_per_q = 32,
Petri Gynther7e906e02015-03-05 17:40:10 -08003246 .rx_queues = 0,
Petri Gynther3feafa02015-03-05 17:40:14 -08003247 .rx_bds_per_q = 0,
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003248 .bp_in_en_shift = 17,
3249 .bp_in_mask = 0x1ffff,
3250 .hfb_filter_cnt = 48,
Petri Gynther0034de42015-03-13 14:45:00 -07003251 .hfb_filter_size = 128,
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003252 .qtag_mask = 0x3F,
3253 .tbuf_offset = 0x0600,
3254 .hfb_offset = 0x8000,
3255 .hfb_reg_offset = 0xfc00,
3256 .rdma_offset = 0x10000,
3257 .tdma_offset = 0x11000,
3258 .words_per_bd = 2,
Petri Gynther8d88c6e2015-04-01 00:40:00 -07003259 .flags = GENET_HAS_EXT | GENET_HAS_MDIO_INTR |
3260 GENET_HAS_MOCA_LINK_DET,
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003261 },
3262 [GENET_V4] = {
3263 .tx_queues = 4,
Petri Gynther51a966a2015-02-23 11:00:46 -08003264 .tx_bds_per_q = 32,
Petri Gynther7e906e02015-03-05 17:40:10 -08003265 .rx_queues = 0,
Petri Gynther3feafa02015-03-05 17:40:14 -08003266 .rx_bds_per_q = 0,
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003267 .bp_in_en_shift = 17,
3268 .bp_in_mask = 0x1ffff,
3269 .hfb_filter_cnt = 48,
Petri Gynther0034de42015-03-13 14:45:00 -07003270 .hfb_filter_size = 128,
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003271 .qtag_mask = 0x3F,
3272 .tbuf_offset = 0x0600,
3273 .hfb_offset = 0x8000,
3274 .hfb_reg_offset = 0xfc00,
3275 .rdma_offset = 0x2000,
3276 .tdma_offset = 0x4000,
3277 .words_per_bd = 3,
Petri Gynther8d88c6e2015-04-01 00:40:00 -07003278 .flags = GENET_HAS_40BITS | GENET_HAS_EXT |
3279 GENET_HAS_MDIO_INTR | GENET_HAS_MOCA_LINK_DET,
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003280 },
Doug Berger42138082017-03-13 17:41:42 -07003281 [GENET_V5] = {
3282 .tx_queues = 4,
3283 .tx_bds_per_q = 32,
3284 .rx_queues = 0,
3285 .rx_bds_per_q = 0,
3286 .bp_in_en_shift = 17,
3287 .bp_in_mask = 0x1ffff,
3288 .hfb_filter_cnt = 48,
3289 .hfb_filter_size = 128,
3290 .qtag_mask = 0x3F,
3291 .tbuf_offset = 0x0600,
3292 .hfb_offset = 0x8000,
3293 .hfb_reg_offset = 0xfc00,
3294 .rdma_offset = 0x2000,
3295 .tdma_offset = 0x4000,
3296 .words_per_bd = 3,
3297 .flags = GENET_HAS_40BITS | GENET_HAS_EXT |
3298 GENET_HAS_MDIO_INTR | GENET_HAS_MOCA_LINK_DET,
3299 },
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003300};
3301
3302/* Infer hardware parameters from the detected GENET version */
3303static void bcmgenet_set_hw_params(struct bcmgenet_priv *priv)
3304{
3305 struct bcmgenet_hw_params *params;
3306 u32 reg;
3307 u8 major;
Florian Fainellib04a2f52014-12-03 09:56:59 -08003308 u16 gphy_rev;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003309
Doug Berger42138082017-03-13 17:41:42 -07003310 if (GENET_IS_V5(priv) || GENET_IS_V4(priv)) {
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003311 bcmgenet_dma_regs = bcmgenet_dma_regs_v3plus;
3312 genet_dma_ring_regs = genet_dma_ring_regs_v4;
3313 priv->dma_rx_chk_bit = DMA_RX_CHK_V3PLUS;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003314 } else if (GENET_IS_V3(priv)) {
3315 bcmgenet_dma_regs = bcmgenet_dma_regs_v3plus;
3316 genet_dma_ring_regs = genet_dma_ring_regs_v123;
3317 priv->dma_rx_chk_bit = DMA_RX_CHK_V3PLUS;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003318 } else if (GENET_IS_V2(priv)) {
3319 bcmgenet_dma_regs = bcmgenet_dma_regs_v2;
3320 genet_dma_ring_regs = genet_dma_ring_regs_v123;
3321 priv->dma_rx_chk_bit = DMA_RX_CHK_V12;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003322 } else if (GENET_IS_V1(priv)) {
3323 bcmgenet_dma_regs = bcmgenet_dma_regs_v1;
3324 genet_dma_ring_regs = genet_dma_ring_regs_v123;
3325 priv->dma_rx_chk_bit = DMA_RX_CHK_V12;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003326 }
3327
3328 /* enum genet_version starts at 1 */
3329 priv->hw_params = &bcmgenet_hw_params[priv->version];
3330 params = priv->hw_params;
3331
3332 /* Read GENET HW version */
3333 reg = bcmgenet_sys_readl(priv, SYS_REV_CTRL);
3334 major = (reg >> 24 & 0x0f);
Doug Berger42138082017-03-13 17:41:42 -07003335 if (major == 6)
3336 major = 5;
3337 else if (major == 5)
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003338 major = 4;
3339 else if (major == 0)
3340 major = 1;
3341 if (major != priv->version) {
3342 dev_err(&priv->pdev->dev,
3343 "GENET version mismatch, got: %d, configured for: %d\n",
3344 major, priv->version);
3345 }
3346
3347 /* Print the GENET core version */
3348 dev_info(&priv->pdev->dev, "GENET " GENET_VER_FMT,
Florian Fainellic91b7f62014-07-23 10:42:12 -07003349 major, (reg >> 16) & 0x0f, reg & 0xffff);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003350
Florian Fainelli487320c2014-09-19 13:07:53 -07003351 /* Store the integrated PHY revision for the MDIO probing function
3352 * to pass this information to the PHY driver. The PHY driver expects
3353 * to find the PHY major revision in bits 15:8 while the GENET register
3354 * stores that information in bits 7:0, account for that.
Florian Fainellib04a2f52014-12-03 09:56:59 -08003355 *
3356 * On newer chips, starting with PHY revision G0, a new scheme is
3357 * deployed similar to the Starfighter 2 switch with GPHY major
3358 * revision in bits 15:8 and patch level in bits 7:0. Major revision 0
3359 * is reserved as well as special value 0x01ff, we have a small
3360 * heuristic to check for the new GPHY revision and re-arrange things
3361 * so the GPHY driver is happy.
Florian Fainelli487320c2014-09-19 13:07:53 -07003362 */
Florian Fainellib04a2f52014-12-03 09:56:59 -08003363 gphy_rev = reg & 0xffff;
3364
Doug Berger42138082017-03-13 17:41:42 -07003365 if (GENET_IS_V5(priv)) {
3366 /* The EPHY revision should come from the MDIO registers of
3367 * the PHY not from GENET.
3368 */
3369 if (gphy_rev != 0) {
3370 pr_warn("GENET is reporting EPHY revision: 0x%04x\n",
3371 gphy_rev);
3372 }
Doug Bergereca4bad2017-03-09 16:58:45 -08003373 /* This is reserved so should require special treatment */
David S. Miller101c4312017-03-15 11:59:10 -07003374 } else if (gphy_rev == 0 || gphy_rev == 0x01ff) {
Doug Bergereca4bad2017-03-09 16:58:45 -08003375 pr_warn("Invalid GPHY revision detected: 0x%04x\n", gphy_rev);
3376 return;
Florian Fainellib04a2f52014-12-03 09:56:59 -08003377 /* This is the good old scheme, just GPHY major, no minor nor patch */
Doug Berger42138082017-03-13 17:41:42 -07003378 } else if ((gphy_rev & 0xf0) != 0) {
Florian Fainellib04a2f52014-12-03 09:56:59 -08003379 priv->gphy_rev = gphy_rev << 8;
Florian Fainellib04a2f52014-12-03 09:56:59 -08003380 /* This is the new scheme, GPHY major rolls over with 0x10 = rev G0 */
Doug Berger42138082017-03-13 17:41:42 -07003381 } else if ((gphy_rev & 0xff00) != 0) {
Florian Fainellib04a2f52014-12-03 09:56:59 -08003382 priv->gphy_rev = gphy_rev;
Florian Fainellib04a2f52014-12-03 09:56:59 -08003383 }
Florian Fainelli487320c2014-09-19 13:07:53 -07003384
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003385#ifdef CONFIG_PHYS_ADDR_T_64BIT
3386 if (!(params->flags & GENET_HAS_40BITS))
3387 pr_warn("GENET does not support 40-bits PA\n");
3388#endif
3389
3390 pr_debug("Configuration for version: %d\n"
Petri Gynther3feafa02015-03-05 17:40:14 -08003391 "TXq: %1d, TXqBDs: %1d, RXq: %1d, RXqBDs: %1d\n"
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003392 "BP << en: %2d, BP msk: 0x%05x\n"
3393 "HFB count: %2d, QTAQ msk: 0x%05x\n"
3394 "TBUF: 0x%04x, HFB: 0x%04x, HFBreg: 0x%04x\n"
3395 "RDMA: 0x%05x, TDMA: 0x%05x\n"
3396 "Words/BD: %d\n",
3397 priv->version,
Petri Gynther51a966a2015-02-23 11:00:46 -08003398 params->tx_queues, params->tx_bds_per_q,
Petri Gynther3feafa02015-03-05 17:40:14 -08003399 params->rx_queues, params->rx_bds_per_q,
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003400 params->bp_in_en_shift, params->bp_in_mask,
3401 params->hfb_filter_cnt, params->qtag_mask,
3402 params->tbuf_offset, params->hfb_offset,
3403 params->hfb_reg_offset,
3404 params->rdma_offset, params->tdma_offset,
3405 params->words_per_bd);
3406}
3407
3408static const struct of_device_id bcmgenet_match[] = {
3409 { .compatible = "brcm,genet-v1", .data = (void *)GENET_V1 },
3410 { .compatible = "brcm,genet-v2", .data = (void *)GENET_V2 },
3411 { .compatible = "brcm,genet-v3", .data = (void *)GENET_V3 },
3412 { .compatible = "brcm,genet-v4", .data = (void *)GENET_V4 },
Doug Berger42138082017-03-13 17:41:42 -07003413 { .compatible = "brcm,genet-v5", .data = (void *)GENET_V5 },
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003414 { },
3415};
Luis de Bethencourte8048e52015-09-18 17:55:02 +02003416MODULE_DEVICE_TABLE(of, bcmgenet_match);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003417
3418static int bcmgenet_probe(struct platform_device *pdev)
3419{
Petri Gyntherb0ba5122014-12-01 16:18:08 -08003420 struct bcmgenet_platform_data *pd = pdev->dev.platform_data;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003421 struct device_node *dn = pdev->dev.of_node;
Petri Gyntherb0ba5122014-12-01 16:18:08 -08003422 const struct of_device_id *of_id = NULL;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003423 struct bcmgenet_priv *priv;
3424 struct net_device *dev;
3425 const void *macaddr;
3426 struct resource *r;
3427 int err = -EIO;
Doug Berger6be371b2017-03-09 16:58:48 -08003428 const char *phy_mode_str;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003429
Petri Gynther3feafee2015-03-05 17:40:12 -08003430 /* Up to GENET_MAX_MQ_CNT + 1 TX queues and RX queues */
3431 dev = alloc_etherdev_mqs(sizeof(*priv), GENET_MAX_MQ_CNT + 1,
3432 GENET_MAX_MQ_CNT + 1);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003433 if (!dev) {
3434 dev_err(&pdev->dev, "can't allocate net device\n");
3435 return -ENOMEM;
3436 }
3437
Petri Gyntherb0ba5122014-12-01 16:18:08 -08003438 if (dn) {
3439 of_id = of_match_node(bcmgenet_match, dn);
3440 if (!of_id)
3441 return -EINVAL;
3442 }
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003443
3444 priv = netdev_priv(dev);
3445 priv->irq0 = platform_get_irq(pdev, 0);
3446 priv->irq1 = platform_get_irq(pdev, 1);
Florian Fainelli85620562014-07-21 15:29:23 -07003447 priv->wol_irq = platform_get_irq(pdev, 2);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003448 if (!priv->irq0 || !priv->irq1) {
3449 dev_err(&pdev->dev, "can't find IRQs\n");
3450 err = -EINVAL;
3451 goto err;
3452 }
3453
Petri Gyntherb0ba5122014-12-01 16:18:08 -08003454 if (dn) {
3455 macaddr = of_get_mac_address(dn);
3456 if (!macaddr) {
3457 dev_err(&pdev->dev, "can't find MAC address\n");
3458 err = -EINVAL;
3459 goto err;
3460 }
3461 } else {
3462 macaddr = pd->mac_address;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003463 }
3464
3465 r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Fabio Estevam5343a102014-02-24 00:47:24 -03003466 priv->base = devm_ioremap_resource(&pdev->dev, r);
3467 if (IS_ERR(priv->base)) {
3468 err = PTR_ERR(priv->base);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003469 goto err;
3470 }
3471
Doug Berger07c52d62017-03-09 16:58:47 -08003472 spin_lock_init(&priv->lock);
3473
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003474 SET_NETDEV_DEV(dev, &pdev->dev);
3475 dev_set_drvdata(&pdev->dev, dev);
3476 ether_addr_copy(dev->dev_addr, macaddr);
3477 dev->watchdog_timeo = 2 * HZ;
Wilfried Klaebe7ad24ea2014-05-11 00:12:32 +00003478 dev->ethtool_ops = &bcmgenet_ethtool_ops;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003479 dev->netdev_ops = &bcmgenet_netdev_ops;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003480
3481 priv->msg_enable = netif_msg_init(-1, GENET_MSG_DEFAULT);
3482
3483 /* Set hardware features */
3484 dev->hw_features |= NETIF_F_SG | NETIF_F_IP_CSUM |
3485 NETIF_F_IPV6_CSUM | NETIF_F_RXCSUM;
3486
Florian Fainelli85620562014-07-21 15:29:23 -07003487 /* Request the WOL interrupt and advertise suspend if available */
3488 priv->wol_irq_disabled = true;
3489 err = devm_request_irq(&pdev->dev, priv->wol_irq, bcmgenet_wol_isr, 0,
3490 dev->name, priv);
3491 if (!err)
3492 device_set_wakeup_capable(&pdev->dev, 1);
3493
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003494 /* Set the needed headroom to account for any possible
3495 * features enabling/disabling at runtime
3496 */
3497 dev->needed_headroom += 64;
3498
3499 netdev_boot_setup_check(dev);
3500
3501 priv->dev = dev;
3502 priv->pdev = pdev;
Petri Gyntherb0ba5122014-12-01 16:18:08 -08003503 if (of_id)
3504 priv->version = (enum bcmgenet_version)of_id->data;
3505 else
3506 priv->version = pd->genet_version;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003507
Florian Fainellie4a60a92014-08-11 14:50:42 -07003508 priv->clk = devm_clk_get(&priv->pdev->dev, "enet");
Florian Fainelli7d5d3072015-07-22 17:28:23 -07003509 if (IS_ERR(priv->clk)) {
Florian Fainellie4a60a92014-08-11 14:50:42 -07003510 dev_warn(&priv->pdev->dev, "failed to get enet clock\n");
Florian Fainelli7d5d3072015-07-22 17:28:23 -07003511 priv->clk = NULL;
3512 }
Florian Fainellie4a60a92014-08-11 14:50:42 -07003513
Florian Fainelli7d5d3072015-07-22 17:28:23 -07003514 clk_prepare_enable(priv->clk);
Florian Fainellie4a60a92014-08-11 14:50:42 -07003515
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003516 bcmgenet_set_hw_params(priv);
3517
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003518 /* Mii wait queue */
3519 init_waitqueue_head(&priv->wq);
3520 /* Always use RX_BUF_LENGTH (2KB) buffer for all chips */
3521 priv->rx_buf_len = RX_BUF_LENGTH;
3522 INIT_WORK(&priv->bcmgenet_irq_work, bcmgenet_irq_task);
3523
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003524 priv->clk_wol = devm_clk_get(&priv->pdev->dev, "enet-wol");
Florian Fainelli7d5d3072015-07-22 17:28:23 -07003525 if (IS_ERR(priv->clk_wol)) {
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003526 dev_warn(&priv->pdev->dev, "failed to get enet-wol clock\n");
Florian Fainelli7d5d3072015-07-22 17:28:23 -07003527 priv->clk_wol = NULL;
3528 }
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003529
Florian Fainelli6ef398e2014-11-25 21:16:35 -08003530 priv->clk_eee = devm_clk_get(&priv->pdev->dev, "enet-eee");
3531 if (IS_ERR(priv->clk_eee)) {
3532 dev_warn(&priv->pdev->dev, "failed to get enet-eee clock\n");
3533 priv->clk_eee = NULL;
3534 }
3535
Doug Berger6be371b2017-03-09 16:58:48 -08003536 /* If this is an internal GPHY, power it on now, before UniMAC is
3537 * brought out of reset as absolutely no UniMAC activity is allowed
3538 */
3539 if (dn && !of_property_read_string(dn, "phy-mode", &phy_mode_str) &&
3540 !strcasecmp(phy_mode_str, "internal"))
3541 bcmgenet_power_up(priv, GENET_POWER_PASSIVE);
3542
Doug Berger28c2d1a2017-10-25 15:04:13 -07003543 reset_umac(priv);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003544
3545 err = bcmgenet_mii_init(dev);
3546 if (err)
3547 goto err_clk_disable;
3548
3549 /* setup number of real queues + 1 (GENET_V1 has 0 hardware queues
3550 * just the ring 16 descriptor based TX
3551 */
3552 netif_set_real_num_tx_queues(priv->dev, priv->hw_params->tx_queues + 1);
3553 netif_set_real_num_rx_queues(priv->dev, priv->hw_params->rx_queues + 1);
3554
Florian Fainelli219575e2014-06-26 10:26:21 -07003555 /* libphy will determine the link state */
3556 netif_carrier_off(dev);
3557
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003558 /* Turn off the main clock, WOL clock is handled separately */
Florian Fainelli7d5d3072015-07-22 17:28:23 -07003559 clk_disable_unprepare(priv->clk);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003560
Florian Fainelli0f50ce92014-06-26 10:26:20 -07003561 err = register_netdev(dev);
3562 if (err)
3563 goto err;
3564
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003565 return err;
3566
3567err_clk_disable:
Florian Fainelli7d5d3072015-07-22 17:28:23 -07003568 clk_disable_unprepare(priv->clk);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003569err:
3570 free_netdev(dev);
3571 return err;
3572}
3573
3574static int bcmgenet_remove(struct platform_device *pdev)
3575{
3576 struct bcmgenet_priv *priv = dev_to_priv(&pdev->dev);
3577
3578 dev_set_drvdata(&pdev->dev, NULL);
3579 unregister_netdev(priv->dev);
3580 bcmgenet_mii_exit(priv->dev);
3581 free_netdev(priv->dev);
3582
3583 return 0;
3584}
3585
Florian Fainellib6e978e2014-07-21 15:29:22 -07003586#ifdef CONFIG_PM_SLEEP
3587static int bcmgenet_suspend(struct device *d)
3588{
3589 struct net_device *dev = dev_get_drvdata(d);
3590 struct bcmgenet_priv *priv = netdev_priv(dev);
Doug Bergerd215dba2017-10-25 15:04:16 -07003591 int ret = 0;
Florian Fainellib6e978e2014-07-21 15:29:22 -07003592
3593 if (!netif_running(dev))
3594 return 0;
3595
3596 bcmgenet_netif_stop(dev);
3597
Florian Fainelli5371bbf42017-03-15 12:57:21 -07003598 if (!device_may_wakeup(d))
Doug Berger6c97f012017-10-25 15:04:19 -07003599 phy_suspend(dev->phydev);
Florian Fainellicc013fb2014-08-11 14:50:43 -07003600
Florian Fainellib6e978e2014-07-21 15:29:22 -07003601 netif_device_detach(dev);
3602
Florian Fainelli8c90db72014-07-21 15:29:28 -07003603 /* Prepare the device for Wake-on-LAN and switch to the slow clock */
3604 if (device_may_wakeup(d) && priv->wolopts) {
Florian Fainellica8cf342015-03-23 15:09:51 -07003605 ret = bcmgenet_power_down(priv, GENET_POWER_WOL_MAGIC);
Florian Fainelli8c90db72014-07-21 15:29:28 -07003606 clk_prepare_enable(priv->clk_wol);
Florian Fainellic624f892015-07-16 15:51:17 -07003607 } else if (priv->internal_phy) {
Florian Fainellia6f31f52015-03-23 15:09:57 -07003608 ret = bcmgenet_power_down(priv, GENET_POWER_PASSIVE);
Florian Fainelli8c90db72014-07-21 15:29:28 -07003609 }
3610
Florian Fainellib6e978e2014-07-21 15:29:22 -07003611 /* Turn off the clocks */
3612 clk_disable_unprepare(priv->clk);
3613
Florian Fainellica8cf342015-03-23 15:09:51 -07003614 return ret;
Florian Fainellib6e978e2014-07-21 15:29:22 -07003615}
3616
3617static int bcmgenet_resume(struct device *d)
3618{
3619 struct net_device *dev = dev_get_drvdata(d);
3620 struct bcmgenet_priv *priv = netdev_priv(dev);
3621 unsigned long dma_ctrl;
3622 int ret;
3623 u32 reg;
3624
3625 if (!netif_running(dev))
3626 return 0;
3627
3628 /* Turn on the clock */
3629 ret = clk_prepare_enable(priv->clk);
3630 if (ret)
3631 return ret;
3632
Florian Fainellia6f31f52015-03-23 15:09:57 -07003633 /* If this is an internal GPHY, power it back on now, before UniMAC is
3634 * brought out of reset as absolutely no UniMAC activity is allowed
3635 */
Florian Fainellic624f892015-07-16 15:51:17 -07003636 if (priv->internal_phy)
Florian Fainellia6f31f52015-03-23 15:09:57 -07003637 bcmgenet_power_up(priv, GENET_POWER_PASSIVE);
3638
Florian Fainellib6e978e2014-07-21 15:29:22 -07003639 bcmgenet_umac_reset(priv);
3640
Doug Berger28c2d1a2017-10-25 15:04:13 -07003641 init_umac(priv);
Florian Fainellib6e978e2014-07-21 15:29:22 -07003642
Tobias Klauser0a29b3d2014-09-23 15:19:41 +02003643 /* From WOL-enabled suspend, switch to regular clock */
3644 if (priv->wolopts)
3645 clk_disable_unprepare(priv->clk_wol);
3646
Doug Berger6c97f012017-10-25 15:04:19 -07003647 phy_init_hw(dev->phydev);
3648
Tobias Klauser0a29b3d2014-09-23 15:19:41 +02003649 /* Speed settings must be restored */
Florian Fainelli00d51092017-07-31 11:05:32 -07003650 bcmgenet_mii_config(priv->dev, false);
Florian Fainelli8c90db72014-07-21 15:29:28 -07003651
Florian Fainellib6e978e2014-07-21 15:29:22 -07003652 bcmgenet_set_hw_addr(priv, dev->dev_addr);
3653
Florian Fainellic624f892015-07-16 15:51:17 -07003654 if (priv->internal_phy) {
Florian Fainellib6e978e2014-07-21 15:29:22 -07003655 reg = bcmgenet_ext_readl(priv, EXT_EXT_PWR_MGMT);
3656 reg |= EXT_ENERGY_DET_MASK;
3657 bcmgenet_ext_writel(priv, reg, EXT_EXT_PWR_MGMT);
3658 }
3659
Florian Fainelli98bb7392014-08-11 14:50:45 -07003660 if (priv->wolopts)
3661 bcmgenet_power_up(priv, GENET_POWER_WOL_MAGIC);
3662
Florian Fainellib6e978e2014-07-21 15:29:22 -07003663 /* Disable RX/TX DMA and flush TX queues */
3664 dma_ctrl = bcmgenet_dma_disable(priv);
3665
3666 /* Reinitialize TDMA and RDMA and SW housekeeping */
3667 ret = bcmgenet_init_dma(priv);
3668 if (ret) {
3669 netdev_err(dev, "failed to initialize DMA\n");
3670 goto out_clk_disable;
3671 }
3672
3673 /* Always enable ring 16 - descriptor ring */
3674 bcmgenet_enable_dma(priv, dma_ctrl);
3675
3676 netif_device_attach(dev);
3677
Florian Fainelli5371bbf42017-03-15 12:57:21 -07003678 if (!device_may_wakeup(d))
Doug Berger6c97f012017-10-25 15:04:19 -07003679 phy_resume(dev->phydev);
Florian Fainellicc013fb2014-08-11 14:50:43 -07003680
Florian Fainelli6ef398e2014-11-25 21:16:35 -08003681 if (priv->eee.eee_enabled)
3682 bcmgenet_eee_enable_set(dev, true);
3683
Florian Fainellib6e978e2014-07-21 15:29:22 -07003684 bcmgenet_netif_start(dev);
3685
3686 return 0;
3687
3688out_clk_disable:
Doug Berger76274092017-03-09 16:58:46 -08003689 if (priv->internal_phy)
3690 bcmgenet_power_down(priv, GENET_POWER_PASSIVE);
Florian Fainellib6e978e2014-07-21 15:29:22 -07003691 clk_disable_unprepare(priv->clk);
3692 return ret;
3693}
3694#endif /* CONFIG_PM_SLEEP */
3695
3696static SIMPLE_DEV_PM_OPS(bcmgenet_pm_ops, bcmgenet_suspend, bcmgenet_resume);
3697
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003698static struct platform_driver bcmgenet_driver = {
3699 .probe = bcmgenet_probe,
3700 .remove = bcmgenet_remove,
3701 .driver = {
3702 .name = "bcmgenet",
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003703 .of_match_table = bcmgenet_match,
Florian Fainellib6e978e2014-07-21 15:29:22 -07003704 .pm = &bcmgenet_pm_ops,
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003705 },
3706};
3707module_platform_driver(bcmgenet_driver);
3708
3709MODULE_AUTHOR("Broadcom Corporation");
3710MODULE_DESCRIPTION("Broadcom GENET Ethernet controller driver");
3711MODULE_ALIAS("platform:bcmgenet");
3712MODULE_LICENSE("GPL");