blob: 9713374ebf1454d00826454d3202b8a5c72e66e4 [file] [log] [blame]
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001/*
2 * Broadcom GENET (Gigabit Ethernet) controller driver
3 *
Doug Bergerc298ede2017-03-13 17:41:33 -07004 * Copyright (c) 2014-2017 Broadcom
Florian Fainelli1c1008c2014-02-13 16:08:47 -08005 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
Florian Fainelli1c1008c2014-02-13 16:08:47 -08009 */
10
11#define pr_fmt(fmt) "bcmgenet: " fmt
12
13#include <linux/kernel.h>
14#include <linux/module.h>
15#include <linux/sched.h>
16#include <linux/types.h>
17#include <linux/fcntl.h>
18#include <linux/interrupt.h>
19#include <linux/string.h>
20#include <linux/if_ether.h>
21#include <linux/init.h>
22#include <linux/errno.h>
23#include <linux/delay.h>
24#include <linux/platform_device.h>
25#include <linux/dma-mapping.h>
26#include <linux/pm.h>
27#include <linux/clk.h>
Florian Fainelli1c1008c2014-02-13 16:08:47 -080028#include <linux/of.h>
29#include <linux/of_address.h>
30#include <linux/of_irq.h>
31#include <linux/of_net.h>
32#include <linux/of_platform.h>
33#include <net/arp.h>
34
35#include <linux/mii.h>
36#include <linux/ethtool.h>
37#include <linux/netdevice.h>
38#include <linux/inetdevice.h>
39#include <linux/etherdevice.h>
40#include <linux/skbuff.h>
41#include <linux/in.h>
42#include <linux/ip.h>
43#include <linux/ipv6.h>
44#include <linux/phy.h>
Petri Gyntherb0ba5122014-12-01 16:18:08 -080045#include <linux/platform_data/bcmgenet.h>
Florian Fainelli1c1008c2014-02-13 16:08:47 -080046
47#include <asm/unaligned.h>
48
49#include "bcmgenet.h"
50
51/* Maximum number of hardware queues, downsized if needed */
52#define GENET_MAX_MQ_CNT 4
53
54/* Default highest priority queue for multi queue support */
55#define GENET_Q0_PRIORITY 0
56
Petri Gynther3feafa02015-03-05 17:40:14 -080057#define GENET_Q16_RX_BD_CNT \
58 (TOTAL_DESC - priv->hw_params->rx_queues * priv->hw_params->rx_bds_per_q)
Petri Gynther51a966a2015-02-23 11:00:46 -080059#define GENET_Q16_TX_BD_CNT \
60 (TOTAL_DESC - priv->hw_params->tx_queues * priv->hw_params->tx_bds_per_q)
Florian Fainelli1c1008c2014-02-13 16:08:47 -080061
62#define RX_BUF_LENGTH 2048
63#define SKB_ALIGNMENT 32
64
65/* Tx/Rx DMA register offset, skip 256 descriptors */
66#define WORDS_PER_BD(p) (p->hw_params->words_per_bd)
67#define DMA_DESC_SIZE (WORDS_PER_BD(priv) * sizeof(u32))
68
69#define GENET_TDMA_REG_OFF (priv->hw_params->tdma_offset + \
70 TOTAL_DESC * DMA_DESC_SIZE)
71
72#define GENET_RDMA_REG_OFF (priv->hw_params->rdma_offset + \
73 TOTAL_DESC * DMA_DESC_SIZE)
74
Florian Fainelli69d2ea92017-08-29 12:25:31 -070075static inline void bcmgenet_writel(u32 value, void __iomem *offset)
76{
77 /* MIPS chips strapped for BE will automagically configure the
78 * peripheral registers for CPU-native byte order.
79 */
80 if (IS_ENABLED(CONFIG_MIPS) && IS_ENABLED(CONFIG_CPU_BIG_ENDIAN))
81 __raw_writel(value, offset);
82 else
83 writel_relaxed(value, offset);
84}
85
86static inline u32 bcmgenet_readl(void __iomem *offset)
87{
88 if (IS_ENABLED(CONFIG_MIPS) && IS_ENABLED(CONFIG_CPU_BIG_ENDIAN))
89 return __raw_readl(offset);
90 else
91 return readl_relaxed(offset);
92}
93
Florian Fainelli1c1008c2014-02-13 16:08:47 -080094static inline void dmadesc_set_length_status(struct bcmgenet_priv *priv,
Florian Fainellic91b7f62014-07-23 10:42:12 -070095 void __iomem *d, u32 value)
Florian Fainelli1c1008c2014-02-13 16:08:47 -080096{
Florian Fainelli69d2ea92017-08-29 12:25:31 -070097 bcmgenet_writel(value, d + DMA_DESC_LENGTH_STATUS);
Florian Fainelli1c1008c2014-02-13 16:08:47 -080098}
99
100static inline u32 dmadesc_get_length_status(struct bcmgenet_priv *priv,
Florian Fainellic91b7f62014-07-23 10:42:12 -0700101 void __iomem *d)
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800102{
Florian Fainelli69d2ea92017-08-29 12:25:31 -0700103 return bcmgenet_readl(d + DMA_DESC_LENGTH_STATUS);
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800104}
105
106static inline void dmadesc_set_addr(struct bcmgenet_priv *priv,
107 void __iomem *d,
108 dma_addr_t addr)
109{
Florian Fainelli69d2ea92017-08-29 12:25:31 -0700110 bcmgenet_writel(lower_32_bits(addr), d + DMA_DESC_ADDRESS_LO);
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800111
112 /* Register writes to GISB bus can take couple hundred nanoseconds
113 * and are done for each packet, save these expensive writes unless
Brian Norris7fc527f2014-07-29 14:34:14 -0700114 * the platform is explicitly configured for 64-bits/LPAE.
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800115 */
116#ifdef CONFIG_PHYS_ADDR_T_64BIT
117 if (priv->hw_params->flags & GENET_HAS_40BITS)
Florian Fainelli69d2ea92017-08-29 12:25:31 -0700118 bcmgenet_writel(upper_32_bits(addr), d + DMA_DESC_ADDRESS_HI);
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800119#endif
120}
121
122/* Combined address + length/status setter */
123static inline void dmadesc_set(struct bcmgenet_priv *priv,
Florian Fainellic91b7f62014-07-23 10:42:12 -0700124 void __iomem *d, dma_addr_t addr, u32 val)
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800125{
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800126 dmadesc_set_addr(priv, d, addr);
Petri Gynther7ee40622016-04-05 14:00:01 -0700127 dmadesc_set_length_status(priv, d, val);
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800128}
129
130static inline dma_addr_t dmadesc_get_addr(struct bcmgenet_priv *priv,
131 void __iomem *d)
132{
133 dma_addr_t addr;
134
Florian Fainelli69d2ea92017-08-29 12:25:31 -0700135 addr = bcmgenet_readl(d + DMA_DESC_ADDRESS_LO);
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800136
137 /* Register writes to GISB bus can take couple hundred nanoseconds
138 * and are done for each packet, save these expensive writes unless
Brian Norris7fc527f2014-07-29 14:34:14 -0700139 * the platform is explicitly configured for 64-bits/LPAE.
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800140 */
141#ifdef CONFIG_PHYS_ADDR_T_64BIT
142 if (priv->hw_params->flags & GENET_HAS_40BITS)
Florian Fainelli69d2ea92017-08-29 12:25:31 -0700143 addr |= (u64)bcmgenet_readl(d + DMA_DESC_ADDRESS_HI) << 32;
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800144#endif
145 return addr;
146}
147
148#define GENET_VER_FMT "%1d.%1d EPHY: 0x%04x"
149
150#define GENET_MSG_DEFAULT (NETIF_MSG_DRV | NETIF_MSG_PROBE | \
151 NETIF_MSG_LINK)
152
153static inline u32 bcmgenet_rbuf_ctrl_get(struct bcmgenet_priv *priv)
154{
155 if (GENET_IS_V1(priv))
156 return bcmgenet_rbuf_readl(priv, RBUF_FLUSH_CTRL_V1);
157 else
158 return bcmgenet_sys_readl(priv, SYS_RBUF_FLUSH_CTRL);
159}
160
161static inline void bcmgenet_rbuf_ctrl_set(struct bcmgenet_priv *priv, u32 val)
162{
163 if (GENET_IS_V1(priv))
164 bcmgenet_rbuf_writel(priv, val, RBUF_FLUSH_CTRL_V1);
165 else
166 bcmgenet_sys_writel(priv, val, SYS_RBUF_FLUSH_CTRL);
167}
168
169/* These macros are defined to deal with register map change
170 * between GENET1.1 and GENET2. Only those currently being used
171 * by driver are defined.
172 */
173static inline u32 bcmgenet_tbuf_ctrl_get(struct bcmgenet_priv *priv)
174{
175 if (GENET_IS_V1(priv))
176 return bcmgenet_rbuf_readl(priv, TBUF_CTRL_V1);
177 else
Florian Fainelli69d2ea92017-08-29 12:25:31 -0700178 return bcmgenet_readl(priv->base +
179 priv->hw_params->tbuf_offset + TBUF_CTRL);
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800180}
181
182static inline void bcmgenet_tbuf_ctrl_set(struct bcmgenet_priv *priv, u32 val)
183{
184 if (GENET_IS_V1(priv))
185 bcmgenet_rbuf_writel(priv, val, TBUF_CTRL_V1);
186 else
Florian Fainelli69d2ea92017-08-29 12:25:31 -0700187 bcmgenet_writel(val, priv->base +
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800188 priv->hw_params->tbuf_offset + TBUF_CTRL);
189}
190
191static inline u32 bcmgenet_bp_mc_get(struct bcmgenet_priv *priv)
192{
193 if (GENET_IS_V1(priv))
194 return bcmgenet_rbuf_readl(priv, TBUF_BP_MC_V1);
195 else
Florian Fainelli69d2ea92017-08-29 12:25:31 -0700196 return bcmgenet_readl(priv->base +
197 priv->hw_params->tbuf_offset + TBUF_BP_MC);
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800198}
199
200static inline void bcmgenet_bp_mc_set(struct bcmgenet_priv *priv, u32 val)
201{
202 if (GENET_IS_V1(priv))
203 bcmgenet_rbuf_writel(priv, val, TBUF_BP_MC_V1);
204 else
Florian Fainelli69d2ea92017-08-29 12:25:31 -0700205 bcmgenet_writel(val, priv->base +
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800206 priv->hw_params->tbuf_offset + TBUF_BP_MC);
207}
208
209/* RX/TX DMA register accessors */
210enum dma_reg {
211 DMA_RING_CFG = 0,
212 DMA_CTRL,
213 DMA_STATUS,
214 DMA_SCB_BURST_SIZE,
215 DMA_ARB_CTRL,
Petri Gynther37742162014-10-07 09:30:01 -0700216 DMA_PRIORITY_0,
217 DMA_PRIORITY_1,
218 DMA_PRIORITY_2,
Petri Gynther0034de42015-03-13 14:45:00 -0700219 DMA_INDEX2RING_0,
220 DMA_INDEX2RING_1,
221 DMA_INDEX2RING_2,
222 DMA_INDEX2RING_3,
223 DMA_INDEX2RING_4,
224 DMA_INDEX2RING_5,
225 DMA_INDEX2RING_6,
226 DMA_INDEX2RING_7,
Florian Fainelli4a296452015-09-16 16:47:40 -0700227 DMA_RING0_TIMEOUT,
228 DMA_RING1_TIMEOUT,
229 DMA_RING2_TIMEOUT,
230 DMA_RING3_TIMEOUT,
231 DMA_RING4_TIMEOUT,
232 DMA_RING5_TIMEOUT,
233 DMA_RING6_TIMEOUT,
234 DMA_RING7_TIMEOUT,
235 DMA_RING8_TIMEOUT,
236 DMA_RING9_TIMEOUT,
237 DMA_RING10_TIMEOUT,
238 DMA_RING11_TIMEOUT,
239 DMA_RING12_TIMEOUT,
240 DMA_RING13_TIMEOUT,
241 DMA_RING14_TIMEOUT,
242 DMA_RING15_TIMEOUT,
243 DMA_RING16_TIMEOUT,
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800244};
245
246static const u8 bcmgenet_dma_regs_v3plus[] = {
247 [DMA_RING_CFG] = 0x00,
248 [DMA_CTRL] = 0x04,
249 [DMA_STATUS] = 0x08,
250 [DMA_SCB_BURST_SIZE] = 0x0C,
251 [DMA_ARB_CTRL] = 0x2C,
Petri Gynther37742162014-10-07 09:30:01 -0700252 [DMA_PRIORITY_0] = 0x30,
253 [DMA_PRIORITY_1] = 0x34,
254 [DMA_PRIORITY_2] = 0x38,
Florian Fainelli4a296452015-09-16 16:47:40 -0700255 [DMA_RING0_TIMEOUT] = 0x2C,
256 [DMA_RING1_TIMEOUT] = 0x30,
257 [DMA_RING2_TIMEOUT] = 0x34,
258 [DMA_RING3_TIMEOUT] = 0x38,
259 [DMA_RING4_TIMEOUT] = 0x3c,
260 [DMA_RING5_TIMEOUT] = 0x40,
261 [DMA_RING6_TIMEOUT] = 0x44,
262 [DMA_RING7_TIMEOUT] = 0x48,
263 [DMA_RING8_TIMEOUT] = 0x4c,
264 [DMA_RING9_TIMEOUT] = 0x50,
265 [DMA_RING10_TIMEOUT] = 0x54,
266 [DMA_RING11_TIMEOUT] = 0x58,
267 [DMA_RING12_TIMEOUT] = 0x5c,
268 [DMA_RING13_TIMEOUT] = 0x60,
269 [DMA_RING14_TIMEOUT] = 0x64,
270 [DMA_RING15_TIMEOUT] = 0x68,
271 [DMA_RING16_TIMEOUT] = 0x6C,
Petri Gynther0034de42015-03-13 14:45:00 -0700272 [DMA_INDEX2RING_0] = 0x70,
273 [DMA_INDEX2RING_1] = 0x74,
274 [DMA_INDEX2RING_2] = 0x78,
275 [DMA_INDEX2RING_3] = 0x7C,
276 [DMA_INDEX2RING_4] = 0x80,
277 [DMA_INDEX2RING_5] = 0x84,
278 [DMA_INDEX2RING_6] = 0x88,
279 [DMA_INDEX2RING_7] = 0x8C,
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800280};
281
282static const u8 bcmgenet_dma_regs_v2[] = {
283 [DMA_RING_CFG] = 0x00,
284 [DMA_CTRL] = 0x04,
285 [DMA_STATUS] = 0x08,
286 [DMA_SCB_BURST_SIZE] = 0x0C,
287 [DMA_ARB_CTRL] = 0x30,
Petri Gynther37742162014-10-07 09:30:01 -0700288 [DMA_PRIORITY_0] = 0x34,
289 [DMA_PRIORITY_1] = 0x38,
290 [DMA_PRIORITY_2] = 0x3C,
Florian Fainelli4a296452015-09-16 16:47:40 -0700291 [DMA_RING0_TIMEOUT] = 0x2C,
292 [DMA_RING1_TIMEOUT] = 0x30,
293 [DMA_RING2_TIMEOUT] = 0x34,
294 [DMA_RING3_TIMEOUT] = 0x38,
295 [DMA_RING4_TIMEOUT] = 0x3c,
296 [DMA_RING5_TIMEOUT] = 0x40,
297 [DMA_RING6_TIMEOUT] = 0x44,
298 [DMA_RING7_TIMEOUT] = 0x48,
299 [DMA_RING8_TIMEOUT] = 0x4c,
300 [DMA_RING9_TIMEOUT] = 0x50,
301 [DMA_RING10_TIMEOUT] = 0x54,
302 [DMA_RING11_TIMEOUT] = 0x58,
303 [DMA_RING12_TIMEOUT] = 0x5c,
304 [DMA_RING13_TIMEOUT] = 0x60,
305 [DMA_RING14_TIMEOUT] = 0x64,
306 [DMA_RING15_TIMEOUT] = 0x68,
307 [DMA_RING16_TIMEOUT] = 0x6C,
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800308};
309
310static const u8 bcmgenet_dma_regs_v1[] = {
311 [DMA_CTRL] = 0x00,
312 [DMA_STATUS] = 0x04,
313 [DMA_SCB_BURST_SIZE] = 0x0C,
314 [DMA_ARB_CTRL] = 0x30,
Petri Gynther37742162014-10-07 09:30:01 -0700315 [DMA_PRIORITY_0] = 0x34,
316 [DMA_PRIORITY_1] = 0x38,
317 [DMA_PRIORITY_2] = 0x3C,
Florian Fainelli4a296452015-09-16 16:47:40 -0700318 [DMA_RING0_TIMEOUT] = 0x2C,
319 [DMA_RING1_TIMEOUT] = 0x30,
320 [DMA_RING2_TIMEOUT] = 0x34,
321 [DMA_RING3_TIMEOUT] = 0x38,
322 [DMA_RING4_TIMEOUT] = 0x3c,
323 [DMA_RING5_TIMEOUT] = 0x40,
324 [DMA_RING6_TIMEOUT] = 0x44,
325 [DMA_RING7_TIMEOUT] = 0x48,
326 [DMA_RING8_TIMEOUT] = 0x4c,
327 [DMA_RING9_TIMEOUT] = 0x50,
328 [DMA_RING10_TIMEOUT] = 0x54,
329 [DMA_RING11_TIMEOUT] = 0x58,
330 [DMA_RING12_TIMEOUT] = 0x5c,
331 [DMA_RING13_TIMEOUT] = 0x60,
332 [DMA_RING14_TIMEOUT] = 0x64,
333 [DMA_RING15_TIMEOUT] = 0x68,
334 [DMA_RING16_TIMEOUT] = 0x6C,
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800335};
336
337/* Set at runtime once bcmgenet version is known */
338static const u8 *bcmgenet_dma_regs;
339
340static inline struct bcmgenet_priv *dev_to_priv(struct device *dev)
341{
342 return netdev_priv(dev_get_drvdata(dev));
343}
344
345static inline u32 bcmgenet_tdma_readl(struct bcmgenet_priv *priv,
Florian Fainellic91b7f62014-07-23 10:42:12 -0700346 enum dma_reg r)
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800347{
Florian Fainelli69d2ea92017-08-29 12:25:31 -0700348 return bcmgenet_readl(priv->base + GENET_TDMA_REG_OFF +
349 DMA_RINGS_SIZE + bcmgenet_dma_regs[r]);
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800350}
351
352static inline void bcmgenet_tdma_writel(struct bcmgenet_priv *priv,
353 u32 val, enum dma_reg r)
354{
Florian Fainelli69d2ea92017-08-29 12:25:31 -0700355 bcmgenet_writel(val, priv->base + GENET_TDMA_REG_OFF +
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800356 DMA_RINGS_SIZE + bcmgenet_dma_regs[r]);
357}
358
359static inline u32 bcmgenet_rdma_readl(struct bcmgenet_priv *priv,
Florian Fainellic91b7f62014-07-23 10:42:12 -0700360 enum dma_reg r)
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800361{
Florian Fainelli69d2ea92017-08-29 12:25:31 -0700362 return bcmgenet_readl(priv->base + GENET_RDMA_REG_OFF +
363 DMA_RINGS_SIZE + bcmgenet_dma_regs[r]);
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800364}
365
366static inline void bcmgenet_rdma_writel(struct bcmgenet_priv *priv,
367 u32 val, enum dma_reg r)
368{
Florian Fainelli69d2ea92017-08-29 12:25:31 -0700369 bcmgenet_writel(val, priv->base + GENET_RDMA_REG_OFF +
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800370 DMA_RINGS_SIZE + bcmgenet_dma_regs[r]);
371}
372
373/* RDMA/TDMA ring registers and accessors
374 * we merge the common fields and just prefix with T/D the registers
375 * having different meaning depending on the direction
376 */
377enum dma_ring_reg {
378 TDMA_READ_PTR = 0,
379 RDMA_WRITE_PTR = TDMA_READ_PTR,
380 TDMA_READ_PTR_HI,
381 RDMA_WRITE_PTR_HI = TDMA_READ_PTR_HI,
382 TDMA_CONS_INDEX,
383 RDMA_PROD_INDEX = TDMA_CONS_INDEX,
384 TDMA_PROD_INDEX,
385 RDMA_CONS_INDEX = TDMA_PROD_INDEX,
386 DMA_RING_BUF_SIZE,
387 DMA_START_ADDR,
388 DMA_START_ADDR_HI,
389 DMA_END_ADDR,
390 DMA_END_ADDR_HI,
391 DMA_MBUF_DONE_THRESH,
392 TDMA_FLOW_PERIOD,
393 RDMA_XON_XOFF_THRESH = TDMA_FLOW_PERIOD,
394 TDMA_WRITE_PTR,
395 RDMA_READ_PTR = TDMA_WRITE_PTR,
396 TDMA_WRITE_PTR_HI,
397 RDMA_READ_PTR_HI = TDMA_WRITE_PTR_HI
398};
399
400/* GENET v4 supports 40-bits pointer addressing
401 * for obvious reasons the LO and HI word parts
402 * are contiguous, but this offsets the other
403 * registers.
404 */
405static const u8 genet_dma_ring_regs_v4[] = {
406 [TDMA_READ_PTR] = 0x00,
407 [TDMA_READ_PTR_HI] = 0x04,
408 [TDMA_CONS_INDEX] = 0x08,
409 [TDMA_PROD_INDEX] = 0x0C,
410 [DMA_RING_BUF_SIZE] = 0x10,
411 [DMA_START_ADDR] = 0x14,
412 [DMA_START_ADDR_HI] = 0x18,
413 [DMA_END_ADDR] = 0x1C,
414 [DMA_END_ADDR_HI] = 0x20,
415 [DMA_MBUF_DONE_THRESH] = 0x24,
416 [TDMA_FLOW_PERIOD] = 0x28,
417 [TDMA_WRITE_PTR] = 0x2C,
418 [TDMA_WRITE_PTR_HI] = 0x30,
419};
420
421static const u8 genet_dma_ring_regs_v123[] = {
422 [TDMA_READ_PTR] = 0x00,
423 [TDMA_CONS_INDEX] = 0x04,
424 [TDMA_PROD_INDEX] = 0x08,
425 [DMA_RING_BUF_SIZE] = 0x0C,
426 [DMA_START_ADDR] = 0x10,
427 [DMA_END_ADDR] = 0x14,
428 [DMA_MBUF_DONE_THRESH] = 0x18,
429 [TDMA_FLOW_PERIOD] = 0x1C,
430 [TDMA_WRITE_PTR] = 0x20,
431};
432
433/* Set at runtime once GENET version is known */
434static const u8 *genet_dma_ring_regs;
435
436static inline u32 bcmgenet_tdma_ring_readl(struct bcmgenet_priv *priv,
Florian Fainellic91b7f62014-07-23 10:42:12 -0700437 unsigned int ring,
438 enum dma_ring_reg r)
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800439{
Florian Fainelli69d2ea92017-08-29 12:25:31 -0700440 return bcmgenet_readl(priv->base + GENET_TDMA_REG_OFF +
441 (DMA_RING_SIZE * ring) +
442 genet_dma_ring_regs[r]);
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800443}
444
445static inline void bcmgenet_tdma_ring_writel(struct bcmgenet_priv *priv,
Florian Fainellic91b7f62014-07-23 10:42:12 -0700446 unsigned int ring, u32 val,
447 enum dma_ring_reg r)
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800448{
Florian Fainelli69d2ea92017-08-29 12:25:31 -0700449 bcmgenet_writel(val, priv->base + GENET_TDMA_REG_OFF +
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800450 (DMA_RING_SIZE * ring) +
451 genet_dma_ring_regs[r]);
452}
453
454static inline u32 bcmgenet_rdma_ring_readl(struct bcmgenet_priv *priv,
Florian Fainellic91b7f62014-07-23 10:42:12 -0700455 unsigned int ring,
456 enum dma_ring_reg r)
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800457{
Florian Fainelli69d2ea92017-08-29 12:25:31 -0700458 return bcmgenet_readl(priv->base + GENET_RDMA_REG_OFF +
459 (DMA_RING_SIZE * ring) +
460 genet_dma_ring_regs[r]);
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800461}
462
463static inline void bcmgenet_rdma_ring_writel(struct bcmgenet_priv *priv,
Florian Fainellic91b7f62014-07-23 10:42:12 -0700464 unsigned int ring, u32 val,
465 enum dma_ring_reg r)
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800466{
Florian Fainelli69d2ea92017-08-29 12:25:31 -0700467 bcmgenet_writel(val, priv->base + GENET_RDMA_REG_OFF +
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800468 (DMA_RING_SIZE * ring) +
469 genet_dma_ring_regs[r]);
470}
471
Edwin Chan89316fa2017-03-09 16:58:49 -0800472static int bcmgenet_begin(struct net_device *dev)
473{
474 struct bcmgenet_priv *priv = netdev_priv(dev);
475
476 /* Turn on the clock */
477 return clk_prepare_enable(priv->clk);
478}
479
480static void bcmgenet_complete(struct net_device *dev)
481{
482 struct bcmgenet_priv *priv = netdev_priv(dev);
483
484 /* Turn off the clock */
485 clk_disable_unprepare(priv->clk);
486}
487
Philippe Reynesfa92bf02016-09-26 22:31:57 +0200488static int bcmgenet_get_link_ksettings(struct net_device *dev,
489 struct ethtool_link_ksettings *cmd)
Philippe Reynesbac65c42016-07-09 00:54:47 +0200490{
491 if (!netif_running(dev))
492 return -EINVAL;
493
Doug Berger6c97f012017-10-25 15:04:19 -0700494 if (!dev->phydev)
Philippe Reynesbac65c42016-07-09 00:54:47 +0200495 return -ENODEV;
496
Doug Berger6c97f012017-10-25 15:04:19 -0700497 phy_ethtool_ksettings_get(dev->phydev, cmd);
yuval.shaia@oracle.com55141742017-06-13 10:09:46 +0300498
499 return 0;
Philippe Reynesbac65c42016-07-09 00:54:47 +0200500}
501
Philippe Reynesfa92bf02016-09-26 22:31:57 +0200502static int bcmgenet_set_link_ksettings(struct net_device *dev,
503 const struct ethtool_link_ksettings *cmd)
Philippe Reynesbac65c42016-07-09 00:54:47 +0200504{
505 if (!netif_running(dev))
506 return -EINVAL;
507
Doug Berger6c97f012017-10-25 15:04:19 -0700508 if (!dev->phydev)
Philippe Reynesbac65c42016-07-09 00:54:47 +0200509 return -ENODEV;
510
Doug Berger6c97f012017-10-25 15:04:19 -0700511 return phy_ethtool_ksettings_set(dev->phydev, cmd);
Philippe Reynesbac65c42016-07-09 00:54:47 +0200512}
513
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800514static int bcmgenet_set_rx_csum(struct net_device *dev,
515 netdev_features_t wanted)
516{
517 struct bcmgenet_priv *priv = netdev_priv(dev);
518 u32 rbuf_chk_ctrl;
519 bool rx_csum_en;
520
521 rx_csum_en = !!(wanted & NETIF_F_RXCSUM);
522
523 rbuf_chk_ctrl = bcmgenet_rbuf_readl(priv, RBUF_CHK_CTRL);
524
525 /* enable rx checksumming */
526 if (rx_csum_en)
527 rbuf_chk_ctrl |= RBUF_RXCHK_EN;
528 else
529 rbuf_chk_ctrl &= ~RBUF_RXCHK_EN;
530 priv->desc_rxchk_en = rx_csum_en;
Florian Fainelliebe5e3c2014-03-26 21:18:39 -0700531
532 /* If UniMAC forwards CRC, we need to skip over it to get
533 * a valid CHK bit to be set in the per-packet status word
534 */
535 if (rx_csum_en && priv->crc_fwd_en)
536 rbuf_chk_ctrl |= RBUF_SKIP_FCS;
537 else
538 rbuf_chk_ctrl &= ~RBUF_SKIP_FCS;
539
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800540 bcmgenet_rbuf_writel(priv, rbuf_chk_ctrl, RBUF_CHK_CTRL);
541
542 return 0;
543}
544
545static int bcmgenet_set_tx_csum(struct net_device *dev,
546 netdev_features_t wanted)
547{
548 struct bcmgenet_priv *priv = netdev_priv(dev);
549 bool desc_64b_en;
550 u32 tbuf_ctrl, rbuf_ctrl;
551
552 tbuf_ctrl = bcmgenet_tbuf_ctrl_get(priv);
553 rbuf_ctrl = bcmgenet_rbuf_readl(priv, RBUF_CTRL);
554
555 desc_64b_en = !!(wanted & (NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM));
556
557 /* enable 64 bytes descriptor in both directions (RBUF and TBUF) */
558 if (desc_64b_en) {
559 tbuf_ctrl |= RBUF_64B_EN;
560 rbuf_ctrl |= RBUF_64B_EN;
561 } else {
562 tbuf_ctrl &= ~RBUF_64B_EN;
563 rbuf_ctrl &= ~RBUF_64B_EN;
564 }
565 priv->desc_64b_en = desc_64b_en;
566
567 bcmgenet_tbuf_ctrl_set(priv, tbuf_ctrl);
568 bcmgenet_rbuf_writel(priv, rbuf_ctrl, RBUF_CTRL);
569
570 return 0;
571}
572
573static int bcmgenet_set_features(struct net_device *dev,
Florian Fainellic91b7f62014-07-23 10:42:12 -0700574 netdev_features_t features)
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800575{
576 netdev_features_t changed = features ^ dev->features;
577 netdev_features_t wanted = dev->wanted_features;
578 int ret = 0;
579
580 if (changed & (NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM))
581 ret = bcmgenet_set_tx_csum(dev, wanted);
582 if (changed & (NETIF_F_RXCSUM))
583 ret = bcmgenet_set_rx_csum(dev, wanted);
584
585 return ret;
586}
587
588static u32 bcmgenet_get_msglevel(struct net_device *dev)
589{
590 struct bcmgenet_priv *priv = netdev_priv(dev);
591
592 return priv->msg_enable;
593}
594
595static void bcmgenet_set_msglevel(struct net_device *dev, u32 level)
596{
597 struct bcmgenet_priv *priv = netdev_priv(dev);
598
599 priv->msg_enable = level;
600}
601
Florian Fainelli2f913072015-09-16 16:47:39 -0700602static int bcmgenet_get_coalesce(struct net_device *dev,
603 struct ethtool_coalesce *ec)
604{
605 struct bcmgenet_priv *priv = netdev_priv(dev);
606
607 ec->tx_max_coalesced_frames =
608 bcmgenet_tdma_ring_readl(priv, DESC_INDEX,
609 DMA_MBUF_DONE_THRESH);
Florian Fainelli4a296452015-09-16 16:47:40 -0700610 ec->rx_max_coalesced_frames =
611 bcmgenet_rdma_ring_readl(priv, DESC_INDEX,
612 DMA_MBUF_DONE_THRESH);
613 ec->rx_coalesce_usecs =
614 bcmgenet_rdma_readl(priv, DMA_RING16_TIMEOUT) * 8192 / 1000;
Florian Fainelli2f913072015-09-16 16:47:39 -0700615
616 return 0;
617}
618
619static int bcmgenet_set_coalesce(struct net_device *dev,
620 struct ethtool_coalesce *ec)
621{
622 struct bcmgenet_priv *priv = netdev_priv(dev);
623 unsigned int i;
Florian Fainelli4a296452015-09-16 16:47:40 -0700624 u32 reg;
Florian Fainelli2f913072015-09-16 16:47:39 -0700625
Florian Fainelli4a296452015-09-16 16:47:40 -0700626 /* Base system clock is 125Mhz, DMA timeout is this reference clock
627 * divided by 1024, which yields roughly 8.192us, our maximum value
628 * has to fit in the DMA_TIMEOUT_MASK (16 bits)
629 */
Florian Fainelli2f913072015-09-16 16:47:39 -0700630 if (ec->tx_max_coalesced_frames > DMA_INTR_THRESHOLD_MASK ||
Florian Fainelli4a296452015-09-16 16:47:40 -0700631 ec->tx_max_coalesced_frames == 0 ||
632 ec->rx_max_coalesced_frames > DMA_INTR_THRESHOLD_MASK ||
633 ec->rx_coalesce_usecs > (DMA_TIMEOUT_MASK * 8) + 1)
634 return -EINVAL;
635
636 if (ec->rx_coalesce_usecs == 0 && ec->rx_max_coalesced_frames == 0)
Florian Fainelli2f913072015-09-16 16:47:39 -0700637 return -EINVAL;
638
639 /* GENET TDMA hardware does not support a configurable timeout, but will
640 * always generate an interrupt either after MBDONE packets have been
Doug Berger556c2cf2017-03-13 17:41:34 -0700641 * transmitted, or when the ring is empty.
Florian Fainelli2f913072015-09-16 16:47:39 -0700642 */
643 if (ec->tx_coalesce_usecs || ec->tx_coalesce_usecs_high ||
Florian Fainelli852bcaf2015-09-18 14:16:53 -0700644 ec->tx_coalesce_usecs_irq || ec->tx_coalesce_usecs_low)
Florian Fainelli2f913072015-09-16 16:47:39 -0700645 return -EOPNOTSUPP;
646
647 /* Program all TX queues with the same values, as there is no
648 * ethtool knob to do coalescing on a per-queue basis
649 */
650 for (i = 0; i < priv->hw_params->tx_queues; i++)
651 bcmgenet_tdma_ring_writel(priv, i,
652 ec->tx_max_coalesced_frames,
653 DMA_MBUF_DONE_THRESH);
654 bcmgenet_tdma_ring_writel(priv, DESC_INDEX,
655 ec->tx_max_coalesced_frames,
656 DMA_MBUF_DONE_THRESH);
657
Florian Fainelli4a296452015-09-16 16:47:40 -0700658 for (i = 0; i < priv->hw_params->rx_queues; i++) {
659 bcmgenet_rdma_ring_writel(priv, i,
660 ec->rx_max_coalesced_frames,
661 DMA_MBUF_DONE_THRESH);
662
663 reg = bcmgenet_rdma_readl(priv, DMA_RING0_TIMEOUT + i);
664 reg &= ~DMA_TIMEOUT_MASK;
665 reg |= DIV_ROUND_UP(ec->rx_coalesce_usecs * 1000, 8192);
666 bcmgenet_rdma_writel(priv, reg, DMA_RING0_TIMEOUT + i);
667 }
668
669 bcmgenet_rdma_ring_writel(priv, DESC_INDEX,
670 ec->rx_max_coalesced_frames,
671 DMA_MBUF_DONE_THRESH);
672
673 reg = bcmgenet_rdma_readl(priv, DMA_RING16_TIMEOUT);
674 reg &= ~DMA_TIMEOUT_MASK;
675 reg |= DIV_ROUND_UP(ec->rx_coalesce_usecs * 1000, 8192);
676 bcmgenet_rdma_writel(priv, reg, DMA_RING16_TIMEOUT);
677
Florian Fainelli2f913072015-09-16 16:47:39 -0700678 return 0;
679}
680
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800681/* standard ethtool support functions. */
682enum bcmgenet_stat_type {
683 BCMGENET_STAT_NETDEV = -1,
684 BCMGENET_STAT_MIB_RX,
685 BCMGENET_STAT_MIB_TX,
686 BCMGENET_STAT_RUNT,
687 BCMGENET_STAT_MISC,
Florian Fainellif62ba9c2015-02-28 18:09:16 -0800688 BCMGENET_STAT_SOFT,
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800689};
690
691struct bcmgenet_stats {
692 char stat_string[ETH_GSTRING_LEN];
693 int stat_sizeof;
694 int stat_offset;
695 enum bcmgenet_stat_type type;
696 /* reg offset from UMAC base for misc counters */
697 u16 reg_offset;
698};
699
700#define STAT_NETDEV(m) { \
701 .stat_string = __stringify(m), \
702 .stat_sizeof = sizeof(((struct net_device_stats *)0)->m), \
703 .stat_offset = offsetof(struct net_device_stats, m), \
704 .type = BCMGENET_STAT_NETDEV, \
705}
706
707#define STAT_GENET_MIB(str, m, _type) { \
708 .stat_string = str, \
709 .stat_sizeof = sizeof(((struct bcmgenet_priv *)0)->m), \
710 .stat_offset = offsetof(struct bcmgenet_priv, m), \
711 .type = _type, \
712}
713
714#define STAT_GENET_MIB_RX(str, m) STAT_GENET_MIB(str, m, BCMGENET_STAT_MIB_RX)
715#define STAT_GENET_MIB_TX(str, m) STAT_GENET_MIB(str, m, BCMGENET_STAT_MIB_TX)
716#define STAT_GENET_RUNT(str, m) STAT_GENET_MIB(str, m, BCMGENET_STAT_RUNT)
Florian Fainellif62ba9c2015-02-28 18:09:16 -0800717#define STAT_GENET_SOFT_MIB(str, m) STAT_GENET_MIB(str, m, BCMGENET_STAT_SOFT)
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800718
719#define STAT_GENET_MISC(str, m, offset) { \
720 .stat_string = str, \
721 .stat_sizeof = sizeof(((struct bcmgenet_priv *)0)->m), \
722 .stat_offset = offsetof(struct bcmgenet_priv, m), \
723 .type = BCMGENET_STAT_MISC, \
724 .reg_offset = offset, \
725}
726
Florian Fainelli37a30b42017-03-16 10:27:08 -0700727#define STAT_GENET_Q(num) \
728 STAT_GENET_SOFT_MIB("txq" __stringify(num) "_packets", \
729 tx_rings[num].packets), \
730 STAT_GENET_SOFT_MIB("txq" __stringify(num) "_bytes", \
731 tx_rings[num].bytes), \
732 STAT_GENET_SOFT_MIB("rxq" __stringify(num) "_bytes", \
733 rx_rings[num].bytes), \
734 STAT_GENET_SOFT_MIB("rxq" __stringify(num) "_packets", \
735 rx_rings[num].packets), \
736 STAT_GENET_SOFT_MIB("rxq" __stringify(num) "_errors", \
737 rx_rings[num].errors), \
738 STAT_GENET_SOFT_MIB("rxq" __stringify(num) "_dropped", \
739 rx_rings[num].dropped)
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800740
741/* There is a 0xC gap between the end of RX and beginning of TX stats and then
742 * between the end of TX stats and the beginning of the RX RUNT
743 */
744#define BCMGENET_STAT_OFFSET 0xc
745
746/* Hardware counters must be kept in sync because the order/offset
747 * is important here (order in structure declaration = order in hardware)
748 */
749static const struct bcmgenet_stats bcmgenet_gstrings_stats[] = {
750 /* general stats */
751 STAT_NETDEV(rx_packets),
752 STAT_NETDEV(tx_packets),
753 STAT_NETDEV(rx_bytes),
754 STAT_NETDEV(tx_bytes),
755 STAT_NETDEV(rx_errors),
756 STAT_NETDEV(tx_errors),
757 STAT_NETDEV(rx_dropped),
758 STAT_NETDEV(tx_dropped),
759 STAT_NETDEV(multicast),
760 /* UniMAC RSV counters */
761 STAT_GENET_MIB_RX("rx_64_octets", mib.rx.pkt_cnt.cnt_64),
762 STAT_GENET_MIB_RX("rx_65_127_oct", mib.rx.pkt_cnt.cnt_127),
763 STAT_GENET_MIB_RX("rx_128_255_oct", mib.rx.pkt_cnt.cnt_255),
764 STAT_GENET_MIB_RX("rx_256_511_oct", mib.rx.pkt_cnt.cnt_511),
765 STAT_GENET_MIB_RX("rx_512_1023_oct", mib.rx.pkt_cnt.cnt_1023),
766 STAT_GENET_MIB_RX("rx_1024_1518_oct", mib.rx.pkt_cnt.cnt_1518),
767 STAT_GENET_MIB_RX("rx_vlan_1519_1522_oct", mib.rx.pkt_cnt.cnt_mgv),
768 STAT_GENET_MIB_RX("rx_1522_2047_oct", mib.rx.pkt_cnt.cnt_2047),
769 STAT_GENET_MIB_RX("rx_2048_4095_oct", mib.rx.pkt_cnt.cnt_4095),
770 STAT_GENET_MIB_RX("rx_4096_9216_oct", mib.rx.pkt_cnt.cnt_9216),
771 STAT_GENET_MIB_RX("rx_pkts", mib.rx.pkt),
772 STAT_GENET_MIB_RX("rx_bytes", mib.rx.bytes),
773 STAT_GENET_MIB_RX("rx_multicast", mib.rx.mca),
774 STAT_GENET_MIB_RX("rx_broadcast", mib.rx.bca),
775 STAT_GENET_MIB_RX("rx_fcs", mib.rx.fcs),
776 STAT_GENET_MIB_RX("rx_control", mib.rx.cf),
777 STAT_GENET_MIB_RX("rx_pause", mib.rx.pf),
778 STAT_GENET_MIB_RX("rx_unknown", mib.rx.uo),
779 STAT_GENET_MIB_RX("rx_align", mib.rx.aln),
780 STAT_GENET_MIB_RX("rx_outrange", mib.rx.flr),
781 STAT_GENET_MIB_RX("rx_code", mib.rx.cde),
782 STAT_GENET_MIB_RX("rx_carrier", mib.rx.fcr),
783 STAT_GENET_MIB_RX("rx_oversize", mib.rx.ovr),
784 STAT_GENET_MIB_RX("rx_jabber", mib.rx.jbr),
785 STAT_GENET_MIB_RX("rx_mtu_err", mib.rx.mtue),
786 STAT_GENET_MIB_RX("rx_good_pkts", mib.rx.pok),
787 STAT_GENET_MIB_RX("rx_unicast", mib.rx.uc),
788 STAT_GENET_MIB_RX("rx_ppp", mib.rx.ppp),
789 STAT_GENET_MIB_RX("rx_crc", mib.rx.rcrc),
790 /* UniMAC TSV counters */
791 STAT_GENET_MIB_TX("tx_64_octets", mib.tx.pkt_cnt.cnt_64),
792 STAT_GENET_MIB_TX("tx_65_127_oct", mib.tx.pkt_cnt.cnt_127),
793 STAT_GENET_MIB_TX("tx_128_255_oct", mib.tx.pkt_cnt.cnt_255),
794 STAT_GENET_MIB_TX("tx_256_511_oct", mib.tx.pkt_cnt.cnt_511),
795 STAT_GENET_MIB_TX("tx_512_1023_oct", mib.tx.pkt_cnt.cnt_1023),
796 STAT_GENET_MIB_TX("tx_1024_1518_oct", mib.tx.pkt_cnt.cnt_1518),
797 STAT_GENET_MIB_TX("tx_vlan_1519_1522_oct", mib.tx.pkt_cnt.cnt_mgv),
798 STAT_GENET_MIB_TX("tx_1522_2047_oct", mib.tx.pkt_cnt.cnt_2047),
799 STAT_GENET_MIB_TX("tx_2048_4095_oct", mib.tx.pkt_cnt.cnt_4095),
800 STAT_GENET_MIB_TX("tx_4096_9216_oct", mib.tx.pkt_cnt.cnt_9216),
801 STAT_GENET_MIB_TX("tx_pkts", mib.tx.pkts),
802 STAT_GENET_MIB_TX("tx_multicast", mib.tx.mca),
803 STAT_GENET_MIB_TX("tx_broadcast", mib.tx.bca),
804 STAT_GENET_MIB_TX("tx_pause", mib.tx.pf),
805 STAT_GENET_MIB_TX("tx_control", mib.tx.cf),
806 STAT_GENET_MIB_TX("tx_fcs_err", mib.tx.fcs),
807 STAT_GENET_MIB_TX("tx_oversize", mib.tx.ovr),
808 STAT_GENET_MIB_TX("tx_defer", mib.tx.drf),
809 STAT_GENET_MIB_TX("tx_excess_defer", mib.tx.edf),
810 STAT_GENET_MIB_TX("tx_single_col", mib.tx.scl),
811 STAT_GENET_MIB_TX("tx_multi_col", mib.tx.mcl),
812 STAT_GENET_MIB_TX("tx_late_col", mib.tx.lcl),
813 STAT_GENET_MIB_TX("tx_excess_col", mib.tx.ecl),
814 STAT_GENET_MIB_TX("tx_frags", mib.tx.frg),
815 STAT_GENET_MIB_TX("tx_total_col", mib.tx.ncl),
816 STAT_GENET_MIB_TX("tx_jabber", mib.tx.jbr),
817 STAT_GENET_MIB_TX("tx_bytes", mib.tx.bytes),
818 STAT_GENET_MIB_TX("tx_good_pkts", mib.tx.pok),
819 STAT_GENET_MIB_TX("tx_unicast", mib.tx.uc),
820 /* UniMAC RUNT counters */
821 STAT_GENET_RUNT("rx_runt_pkts", mib.rx_runt_cnt),
822 STAT_GENET_RUNT("rx_runt_valid_fcs", mib.rx_runt_fcs),
823 STAT_GENET_RUNT("rx_runt_inval_fcs_align", mib.rx_runt_fcs_align),
824 STAT_GENET_RUNT("rx_runt_bytes", mib.rx_runt_bytes),
825 /* Misc UniMAC counters */
826 STAT_GENET_MISC("rbuf_ovflow_cnt", mib.rbuf_ovflow_cnt,
Doug Bergerffff7132017-03-09 16:58:43 -0800827 UMAC_RBUF_OVFL_CNT_V1),
828 STAT_GENET_MISC("rbuf_err_cnt", mib.rbuf_err_cnt,
829 UMAC_RBUF_ERR_CNT_V1),
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800830 STAT_GENET_MISC("mdf_err_cnt", mib.mdf_err_cnt, UMAC_MDF_ERR_CNT),
Florian Fainellif62ba9c2015-02-28 18:09:16 -0800831 STAT_GENET_SOFT_MIB("alloc_rx_buff_failed", mib.alloc_rx_buff_failed),
832 STAT_GENET_SOFT_MIB("rx_dma_failed", mib.rx_dma_failed),
833 STAT_GENET_SOFT_MIB("tx_dma_failed", mib.tx_dma_failed),
Florian Fainelli37a30b42017-03-16 10:27:08 -0700834 /* Per TX queues */
835 STAT_GENET_Q(0),
836 STAT_GENET_Q(1),
837 STAT_GENET_Q(2),
838 STAT_GENET_Q(3),
839 STAT_GENET_Q(16),
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800840};
841
842#define BCMGENET_STATS_LEN ARRAY_SIZE(bcmgenet_gstrings_stats)
843
844static void bcmgenet_get_drvinfo(struct net_device *dev,
Florian Fainellic91b7f62014-07-23 10:42:12 -0700845 struct ethtool_drvinfo *info)
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800846{
847 strlcpy(info->driver, "bcmgenet", sizeof(info->driver));
848 strlcpy(info->version, "v2.0", sizeof(info->version));
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800849}
850
851static int bcmgenet_get_sset_count(struct net_device *dev, int string_set)
852{
853 switch (string_set) {
854 case ETH_SS_STATS:
855 return BCMGENET_STATS_LEN;
856 default:
857 return -EOPNOTSUPP;
858 }
859}
860
Florian Fainellic91b7f62014-07-23 10:42:12 -0700861static void bcmgenet_get_strings(struct net_device *dev, u32 stringset,
862 u8 *data)
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800863{
864 int i;
865
866 switch (stringset) {
867 case ETH_SS_STATS:
868 for (i = 0; i < BCMGENET_STATS_LEN; i++) {
869 memcpy(data + i * ETH_GSTRING_LEN,
Florian Fainellic91b7f62014-07-23 10:42:12 -0700870 bcmgenet_gstrings_stats[i].stat_string,
871 ETH_GSTRING_LEN);
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800872 }
873 break;
874 }
875}
876
Doug Bergerffff7132017-03-09 16:58:43 -0800877static u32 bcmgenet_update_stat_misc(struct bcmgenet_priv *priv, u16 offset)
878{
879 u16 new_offset;
880 u32 val;
881
882 switch (offset) {
883 case UMAC_RBUF_OVFL_CNT_V1:
884 if (GENET_IS_V2(priv))
885 new_offset = RBUF_OVFL_CNT_V2;
886 else
887 new_offset = RBUF_OVFL_CNT_V3PLUS;
888
889 val = bcmgenet_rbuf_readl(priv, new_offset);
890 /* clear if overflowed */
891 if (val == ~0)
892 bcmgenet_rbuf_writel(priv, 0, new_offset);
893 break;
894 case UMAC_RBUF_ERR_CNT_V1:
895 if (GENET_IS_V2(priv))
896 new_offset = RBUF_ERR_CNT_V2;
897 else
898 new_offset = RBUF_ERR_CNT_V3PLUS;
899
900 val = bcmgenet_rbuf_readl(priv, new_offset);
901 /* clear if overflowed */
902 if (val == ~0)
903 bcmgenet_rbuf_writel(priv, 0, new_offset);
904 break;
905 default:
906 val = bcmgenet_umac_readl(priv, offset);
907 /* clear if overflowed */
908 if (val == ~0)
909 bcmgenet_umac_writel(priv, 0, offset);
910 break;
911 }
912
913 return val;
914}
915
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800916static void bcmgenet_update_mib_counters(struct bcmgenet_priv *priv)
917{
918 int i, j = 0;
919
920 for (i = 0; i < BCMGENET_STATS_LEN; i++) {
921 const struct bcmgenet_stats *s;
922 u8 offset = 0;
923 u32 val = 0;
924 char *p;
925
926 s = &bcmgenet_gstrings_stats[i];
927 switch (s->type) {
928 case BCMGENET_STAT_NETDEV:
Florian Fainellif62ba9c2015-02-28 18:09:16 -0800929 case BCMGENET_STAT_SOFT:
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800930 continue;
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800931 case BCMGENET_STAT_RUNT:
Doug Berger1ad3d222017-03-09 16:58:44 -0800932 offset += BCMGENET_STAT_OFFSET;
933 /* fall through */
934 case BCMGENET_STAT_MIB_TX:
935 offset += BCMGENET_STAT_OFFSET;
936 /* fall through */
937 case BCMGENET_STAT_MIB_RX:
Florian Fainellic91b7f62014-07-23 10:42:12 -0700938 val = bcmgenet_umac_readl(priv,
939 UMAC_MIB_START + j + offset);
Doug Berger1ad3d222017-03-09 16:58:44 -0800940 offset = 0; /* Reset Offset */
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800941 break;
942 case BCMGENET_STAT_MISC:
Doug Bergerffff7132017-03-09 16:58:43 -0800943 if (GENET_IS_V1(priv)) {
944 val = bcmgenet_umac_readl(priv, s->reg_offset);
945 /* clear if overflowed */
946 if (val == ~0)
947 bcmgenet_umac_writel(priv, 0,
948 s->reg_offset);
949 } else {
950 val = bcmgenet_update_stat_misc(priv,
951 s->reg_offset);
952 }
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800953 break;
954 }
955
956 j += s->stat_sizeof;
957 p = (char *)priv + s->stat_offset;
958 *(u32 *)p = val;
959 }
960}
961
962static void bcmgenet_get_ethtool_stats(struct net_device *dev,
Florian Fainellic91b7f62014-07-23 10:42:12 -0700963 struct ethtool_stats *stats,
964 u64 *data)
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800965{
966 struct bcmgenet_priv *priv = netdev_priv(dev);
967 int i;
968
969 if (netif_running(dev))
970 bcmgenet_update_mib_counters(priv);
971
972 for (i = 0; i < BCMGENET_STATS_LEN; i++) {
973 const struct bcmgenet_stats *s;
974 char *p;
975
976 s = &bcmgenet_gstrings_stats[i];
977 if (s->type == BCMGENET_STAT_NETDEV)
978 p = (char *)&dev->stats;
979 else
980 p = (char *)priv;
981 p += s->stat_offset;
Eric Dumazet6517eb52016-04-15 10:47:52 -0700982 if (sizeof(unsigned long) != sizeof(u32) &&
983 s->stat_sizeof == sizeof(unsigned long))
984 data[i] = *(unsigned long *)p;
985 else
986 data[i] = *(u32 *)p;
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800987 }
988}
989
Florian Fainelli6ef398e2014-11-25 21:16:35 -0800990static void bcmgenet_eee_enable_set(struct net_device *dev, bool enable)
991{
992 struct bcmgenet_priv *priv = netdev_priv(dev);
993 u32 off = priv->hw_params->tbuf_offset + TBUF_ENERGY_CTRL;
994 u32 reg;
995
996 if (enable && !priv->clk_eee_enabled) {
997 clk_prepare_enable(priv->clk_eee);
998 priv->clk_eee_enabled = true;
999 }
1000
1001 reg = bcmgenet_umac_readl(priv, UMAC_EEE_CTRL);
1002 if (enable)
1003 reg |= EEE_EN;
1004 else
1005 reg &= ~EEE_EN;
1006 bcmgenet_umac_writel(priv, reg, UMAC_EEE_CTRL);
1007
1008 /* Enable EEE and switch to a 27Mhz clock automatically */
Florian Fainelli69d2ea92017-08-29 12:25:31 -07001009 reg = bcmgenet_readl(priv->base + off);
Florian Fainelli6ef398e2014-11-25 21:16:35 -08001010 if (enable)
1011 reg |= TBUF_EEE_EN | TBUF_PM_EN;
1012 else
1013 reg &= ~(TBUF_EEE_EN | TBUF_PM_EN);
Florian Fainelli69d2ea92017-08-29 12:25:31 -07001014 bcmgenet_writel(reg, priv->base + off);
Florian Fainelli6ef398e2014-11-25 21:16:35 -08001015
1016 /* Do the same for thing for RBUF */
1017 reg = bcmgenet_rbuf_readl(priv, RBUF_ENERGY_CTRL);
1018 if (enable)
1019 reg |= RBUF_EEE_EN | RBUF_PM_EN;
1020 else
1021 reg &= ~(RBUF_EEE_EN | RBUF_PM_EN);
1022 bcmgenet_rbuf_writel(priv, reg, RBUF_ENERGY_CTRL);
1023
1024 if (!enable && priv->clk_eee_enabled) {
1025 clk_disable_unprepare(priv->clk_eee);
1026 priv->clk_eee_enabled = false;
1027 }
1028
1029 priv->eee.eee_enabled = enable;
1030 priv->eee.eee_active = enable;
1031}
1032
1033static int bcmgenet_get_eee(struct net_device *dev, struct ethtool_eee *e)
1034{
1035 struct bcmgenet_priv *priv = netdev_priv(dev);
1036 struct ethtool_eee *p = &priv->eee;
1037
1038 if (GENET_IS_V1(priv))
1039 return -EOPNOTSUPP;
1040
Doug Berger6c97f012017-10-25 15:04:19 -07001041 if (!dev->phydev)
1042 return -ENODEV;
1043
Florian Fainelli6ef398e2014-11-25 21:16:35 -08001044 e->eee_enabled = p->eee_enabled;
1045 e->eee_active = p->eee_active;
1046 e->tx_lpi_timer = bcmgenet_umac_readl(priv, UMAC_EEE_LPI_TIMER);
1047
Doug Berger6c97f012017-10-25 15:04:19 -07001048 return phy_ethtool_get_eee(dev->phydev, e);
Florian Fainelli6ef398e2014-11-25 21:16:35 -08001049}
1050
1051static int bcmgenet_set_eee(struct net_device *dev, struct ethtool_eee *e)
1052{
1053 struct bcmgenet_priv *priv = netdev_priv(dev);
1054 struct ethtool_eee *p = &priv->eee;
1055 int ret = 0;
1056
1057 if (GENET_IS_V1(priv))
1058 return -EOPNOTSUPP;
1059
Doug Berger6c97f012017-10-25 15:04:19 -07001060 if (!dev->phydev)
1061 return -ENODEV;
1062
Florian Fainelli6ef398e2014-11-25 21:16:35 -08001063 p->eee_enabled = e->eee_enabled;
1064
1065 if (!p->eee_enabled) {
1066 bcmgenet_eee_enable_set(dev, false);
1067 } else {
Doug Berger6c97f012017-10-25 15:04:19 -07001068 ret = phy_init_eee(dev->phydev, 0);
Florian Fainelli6ef398e2014-11-25 21:16:35 -08001069 if (ret) {
1070 netif_err(priv, hw, dev, "EEE initialization failed\n");
1071 return ret;
1072 }
1073
1074 bcmgenet_umac_writel(priv, e->tx_lpi_timer, UMAC_EEE_LPI_TIMER);
1075 bcmgenet_eee_enable_set(dev, true);
1076 }
1077
Doug Berger6c97f012017-10-25 15:04:19 -07001078 return phy_ethtool_set_eee(dev->phydev, e);
Florian Fainelli6ef398e2014-11-25 21:16:35 -08001079}
1080
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001081/* standard ethtool support functions. */
Julia Lawall70591ab2016-08-31 09:30:45 +02001082static const struct ethtool_ops bcmgenet_ethtool_ops = {
Edwin Chan89316fa2017-03-09 16:58:49 -08001083 .begin = bcmgenet_begin,
1084 .complete = bcmgenet_complete,
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001085 .get_strings = bcmgenet_get_strings,
1086 .get_sset_count = bcmgenet_get_sset_count,
1087 .get_ethtool_stats = bcmgenet_get_ethtool_stats,
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001088 .get_drvinfo = bcmgenet_get_drvinfo,
1089 .get_link = ethtool_op_get_link,
1090 .get_msglevel = bcmgenet_get_msglevel,
1091 .set_msglevel = bcmgenet_set_msglevel,
Florian Fainelli06ba8372014-07-21 15:29:29 -07001092 .get_wol = bcmgenet_get_wol,
1093 .set_wol = bcmgenet_set_wol,
Florian Fainelli6ef398e2014-11-25 21:16:35 -08001094 .get_eee = bcmgenet_get_eee,
1095 .set_eee = bcmgenet_set_eee,
Florian Fainelli016e7702016-11-15 10:06:38 -08001096 .nway_reset = phy_ethtool_nway_reset,
Florian Fainelli2f913072015-09-16 16:47:39 -07001097 .get_coalesce = bcmgenet_get_coalesce,
1098 .set_coalesce = bcmgenet_set_coalesce,
Philippe Reynesfa92bf02016-09-26 22:31:57 +02001099 .get_link_ksettings = bcmgenet_get_link_ksettings,
1100 .set_link_ksettings = bcmgenet_set_link_ksettings,
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001101};
1102
1103/* Power down the unimac, based on mode. */
Florian Fainellica8cf342015-03-23 15:09:51 -07001104static int bcmgenet_power_down(struct bcmgenet_priv *priv,
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001105 enum bcmgenet_power_mode mode)
1106{
Florian Fainellica8cf342015-03-23 15:09:51 -07001107 int ret = 0;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001108 u32 reg;
1109
1110 switch (mode) {
1111 case GENET_POWER_CABLE_SENSE:
Doug Berger6c97f012017-10-25 15:04:19 -07001112 phy_detach(priv->dev->phydev);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001113 break;
1114
Florian Fainellic3ae64a2014-07-21 15:29:25 -07001115 case GENET_POWER_WOL_MAGIC:
Florian Fainellica8cf342015-03-23 15:09:51 -07001116 ret = bcmgenet_wol_power_down_cfg(priv, mode);
Florian Fainellic3ae64a2014-07-21 15:29:25 -07001117 break;
1118
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001119 case GENET_POWER_PASSIVE:
1120 /* Power down LED */
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001121 if (priv->hw_params->flags & GENET_HAS_EXT) {
1122 reg = bcmgenet_ext_readl(priv, EXT_EXT_PWR_MGMT);
Doug Berger42138082017-03-13 17:41:42 -07001123 if (GENET_IS_V5(priv))
1124 reg |= EXT_PWR_DOWN_PHY_EN |
1125 EXT_PWR_DOWN_PHY_RD |
1126 EXT_PWR_DOWN_PHY_SD |
1127 EXT_PWR_DOWN_PHY_RX |
1128 EXT_PWR_DOWN_PHY_TX |
1129 EXT_IDDQ_GLBL_PWR;
1130 else
1131 reg |= EXT_PWR_DOWN_PHY;
1132
1133 reg |= (EXT_PWR_DOWN_DLL | EXT_PWR_DOWN_BIAS);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001134 bcmgenet_ext_writel(priv, reg, EXT_EXT_PWR_MGMT);
Florian Fainellia642c4f2015-03-23 15:09:56 -07001135
1136 bcmgenet_phy_power_set(priv->dev, false);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001137 }
1138 break;
1139 default:
1140 break;
1141 }
Florian Fainellica8cf342015-03-23 15:09:51 -07001142
1143 return 0;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001144}
1145
1146static void bcmgenet_power_up(struct bcmgenet_priv *priv,
Florian Fainellic91b7f62014-07-23 10:42:12 -07001147 enum bcmgenet_power_mode mode)
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001148{
1149 u32 reg;
1150
1151 if (!(priv->hw_params->flags & GENET_HAS_EXT))
1152 return;
1153
1154 reg = bcmgenet_ext_readl(priv, EXT_EXT_PWR_MGMT);
1155
1156 switch (mode) {
1157 case GENET_POWER_PASSIVE:
Doug Berger42138082017-03-13 17:41:42 -07001158 reg &= ~(EXT_PWR_DOWN_DLL | EXT_PWR_DOWN_BIAS);
1159 if (GENET_IS_V5(priv)) {
1160 reg &= ~(EXT_PWR_DOWN_PHY_EN |
1161 EXT_PWR_DOWN_PHY_RD |
1162 EXT_PWR_DOWN_PHY_SD |
1163 EXT_PWR_DOWN_PHY_RX |
1164 EXT_PWR_DOWN_PHY_TX |
1165 EXT_IDDQ_GLBL_PWR);
1166 reg |= EXT_PHY_RESET;
1167 bcmgenet_ext_writel(priv, reg, EXT_EXT_PWR_MGMT);
1168 mdelay(1);
1169
1170 reg &= ~EXT_PHY_RESET;
1171 } else {
1172 reg &= ~EXT_PWR_DOWN_PHY;
1173 reg |= EXT_PWR_DN_EN_LD;
1174 }
1175 bcmgenet_ext_writel(priv, reg, EXT_EXT_PWR_MGMT);
1176 bcmgenet_phy_power_set(priv->dev, true);
Doug Berger42138082017-03-13 17:41:42 -07001177 break;
1178
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001179 case GENET_POWER_CABLE_SENSE:
1180 /* enable APD */
Doug Berger42138082017-03-13 17:41:42 -07001181 if (!GENET_IS_V5(priv)) {
1182 reg |= EXT_PWR_DN_EN_LD;
1183 bcmgenet_ext_writel(priv, reg, EXT_EXT_PWR_MGMT);
1184 }
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001185 break;
Florian Fainellic3ae64a2014-07-21 15:29:25 -07001186 case GENET_POWER_WOL_MAGIC:
1187 bcmgenet_wol_power_up_cfg(priv, mode);
1188 return;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001189 default:
1190 break;
1191 }
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001192}
1193
1194/* ioctl handle special commands that are not present in ethtool. */
1195static int bcmgenet_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
1196{
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001197 if (!netif_running(dev))
1198 return -EINVAL;
1199
Doug Berger6c97f012017-10-25 15:04:19 -07001200 if (!dev->phydev)
Doug Berger54fecff2017-03-13 17:41:39 -07001201 return -ENODEV;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001202
Doug Berger6c97f012017-10-25 15:04:19 -07001203 return phy_mii_ioctl(dev->phydev, rq, cmd);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001204}
1205
1206static struct enet_cb *bcmgenet_get_txcb(struct bcmgenet_priv *priv,
1207 struct bcmgenet_tx_ring *ring)
1208{
1209 struct enet_cb *tx_cb_ptr;
1210
1211 tx_cb_ptr = ring->cbs;
1212 tx_cb_ptr += ring->write_ptr - ring->cb_ptr;
Petri Gynther014012a2015-02-23 11:00:45 -08001213
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001214 /* Advancing local write pointer */
1215 if (ring->write_ptr == ring->end_ptr)
1216 ring->write_ptr = ring->cb_ptr;
1217 else
1218 ring->write_ptr++;
1219
1220 return tx_cb_ptr;
1221}
1222
Doug Berger876dbad2017-07-14 16:12:09 -07001223static struct enet_cb *bcmgenet_put_txcb(struct bcmgenet_priv *priv,
1224 struct bcmgenet_tx_ring *ring)
1225{
1226 struct enet_cb *tx_cb_ptr;
1227
1228 tx_cb_ptr = ring->cbs;
1229 tx_cb_ptr += ring->write_ptr - ring->cb_ptr;
1230
1231 /* Rewinding local write pointer */
1232 if (ring->write_ptr == ring->cb_ptr)
1233 ring->write_ptr = ring->end_ptr;
1234 else
1235 ring->write_ptr--;
1236
1237 return tx_cb_ptr;
1238}
1239
Petri Gynther4055eae2015-03-25 12:35:16 -07001240static inline void bcmgenet_rx_ring16_int_disable(struct bcmgenet_rx_ring *ring)
1241{
Petri Gyntheree7d8c22015-03-30 00:28:50 -07001242 bcmgenet_intrl2_0_writel(ring->priv, UMAC_IRQ_RXDMA_DONE,
Petri Gynther4055eae2015-03-25 12:35:16 -07001243 INTRL2_CPU_MASK_SET);
1244}
1245
1246static inline void bcmgenet_rx_ring16_int_enable(struct bcmgenet_rx_ring *ring)
1247{
Petri Gyntheree7d8c22015-03-30 00:28:50 -07001248 bcmgenet_intrl2_0_writel(ring->priv, UMAC_IRQ_RXDMA_DONE,
Petri Gynther4055eae2015-03-25 12:35:16 -07001249 INTRL2_CPU_MASK_CLEAR);
1250}
1251
1252static inline void bcmgenet_rx_ring_int_disable(struct bcmgenet_rx_ring *ring)
1253{
1254 bcmgenet_intrl2_1_writel(ring->priv,
1255 1 << (UMAC_IRQ1_RX_INTR_SHIFT + ring->index),
1256 INTRL2_CPU_MASK_SET);
1257}
1258
1259static inline void bcmgenet_rx_ring_int_enable(struct bcmgenet_rx_ring *ring)
1260{
1261 bcmgenet_intrl2_1_writel(ring->priv,
1262 1 << (UMAC_IRQ1_RX_INTR_SHIFT + ring->index),
1263 INTRL2_CPU_MASK_CLEAR);
1264}
1265
Petri Gynther9dbac282015-03-25 12:35:10 -07001266static inline void bcmgenet_tx_ring16_int_disable(struct bcmgenet_tx_ring *ring)
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001267{
Petri Gyntheree7d8c22015-03-30 00:28:50 -07001268 bcmgenet_intrl2_0_writel(ring->priv, UMAC_IRQ_TXDMA_DONE,
Florian Fainellic91b7f62014-07-23 10:42:12 -07001269 INTRL2_CPU_MASK_SET);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001270}
1271
Petri Gynther9dbac282015-03-25 12:35:10 -07001272static inline void bcmgenet_tx_ring16_int_enable(struct bcmgenet_tx_ring *ring)
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001273{
Petri Gyntheree7d8c22015-03-30 00:28:50 -07001274 bcmgenet_intrl2_0_writel(ring->priv, UMAC_IRQ_TXDMA_DONE,
Florian Fainellic91b7f62014-07-23 10:42:12 -07001275 INTRL2_CPU_MASK_CLEAR);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001276}
1277
Petri Gynther9dbac282015-03-25 12:35:10 -07001278static inline void bcmgenet_tx_ring_int_enable(struct bcmgenet_tx_ring *ring)
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001279{
Petri Gynther9dbac282015-03-25 12:35:10 -07001280 bcmgenet_intrl2_1_writel(ring->priv, 1 << ring->index,
Florian Fainellic91b7f62014-07-23 10:42:12 -07001281 INTRL2_CPU_MASK_CLEAR);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001282}
1283
Petri Gynther9dbac282015-03-25 12:35:10 -07001284static inline void bcmgenet_tx_ring_int_disable(struct bcmgenet_tx_ring *ring)
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001285{
Petri Gynther9dbac282015-03-25 12:35:10 -07001286 bcmgenet_intrl2_1_writel(ring->priv, 1 << ring->index,
Florian Fainellic91b7f62014-07-23 10:42:12 -07001287 INTRL2_CPU_MASK_SET);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001288}
1289
Doug Bergerf48bed12017-07-14 16:12:10 -07001290/* Simple helper to free a transmit control block's resources
1291 * Returns an skb when the last transmit control block associated with the
1292 * skb is freed. The skb should be freed by the caller if necessary.
1293 */
1294static struct sk_buff *bcmgenet_free_tx_cb(struct device *dev,
1295 struct enet_cb *cb)
1296{
1297 struct sk_buff *skb;
1298
1299 skb = cb->skb;
1300
1301 if (skb) {
1302 cb->skb = NULL;
1303 if (cb == GENET_CB(skb)->first_cb)
1304 dma_unmap_single(dev, dma_unmap_addr(cb, dma_addr),
1305 dma_unmap_len(cb, dma_len),
1306 DMA_TO_DEVICE);
1307 else
1308 dma_unmap_page(dev, dma_unmap_addr(cb, dma_addr),
1309 dma_unmap_len(cb, dma_len),
1310 DMA_TO_DEVICE);
1311 dma_unmap_addr_set(cb, dma_addr, 0);
1312
1313 if (cb == GENET_CB(skb)->last_cb)
1314 return skb;
1315
1316 } else if (dma_unmap_addr(cb, dma_addr)) {
1317 dma_unmap_page(dev,
1318 dma_unmap_addr(cb, dma_addr),
1319 dma_unmap_len(cb, dma_len),
1320 DMA_TO_DEVICE);
1321 dma_unmap_addr_set(cb, dma_addr, 0);
1322 }
1323
1324 return 0;
1325}
1326
1327/* Simple helper to free a receive control block's resources */
1328static struct sk_buff *bcmgenet_free_rx_cb(struct device *dev,
1329 struct enet_cb *cb)
1330{
1331 struct sk_buff *skb;
1332
1333 skb = cb->skb;
1334 cb->skb = NULL;
1335
1336 if (dma_unmap_addr(cb, dma_addr)) {
1337 dma_unmap_single(dev, dma_unmap_addr(cb, dma_addr),
1338 dma_unmap_len(cb, dma_len), DMA_FROM_DEVICE);
1339 dma_unmap_addr_set(cb, dma_addr, 0);
1340 }
1341
1342 return skb;
1343}
1344
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001345/* Unlocked version of the reclaim routine */
Jaedon Shin4092e6a2015-02-28 11:48:26 +09001346static unsigned int __bcmgenet_tx_reclaim(struct net_device *dev,
1347 struct bcmgenet_tx_ring *ring)
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001348{
1349 struct bcmgenet_priv *priv = netdev_priv(dev);
Petri Gynther66d06752015-03-04 14:30:01 -08001350 unsigned int txbds_processed = 0;
Doug Bergerf48bed12017-07-14 16:12:10 -07001351 unsigned int bytes_compl = 0;
1352 unsigned int pkts_compl = 0;
1353 unsigned int txbds_ready;
1354 unsigned int c_index;
1355 struct sk_buff *skb;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001356
Doug Bergerd5810ca2017-03-13 17:41:37 -07001357 /* Clear status before servicing to reduce spurious interrupts */
1358 if (ring->index == DESC_INDEX)
1359 bcmgenet_intrl2_0_writel(priv, UMAC_IRQ_TXDMA_DONE,
1360 INTRL2_CPU_CLEAR);
1361 else
1362 bcmgenet_intrl2_1_writel(priv, (1 << ring->index),
1363 INTRL2_CPU_CLEAR);
1364
Brian Norris7fc527f2014-07-29 14:34:14 -07001365 /* Compute how many buffers are transmitted since last xmit call */
Doug Bergerc298ede2017-03-13 17:41:33 -07001366 c_index = bcmgenet_tdma_ring_readl(priv, ring->index, TDMA_CONS_INDEX)
1367 & DMA_C_INDEX_MASK;
1368 txbds_ready = (c_index - ring->c_index) & DMA_C_INDEX_MASK;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001369
1370 netif_dbg(priv, tx_done, dev,
Petri Gynther66d06752015-03-04 14:30:01 -08001371 "%s ring=%d old_c_index=%u c_index=%u txbds_ready=%u\n",
1372 __func__, ring->index, ring->c_index, c_index, txbds_ready);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001373
1374 /* Reclaim transmitted buffers */
Petri Gynther66d06752015-03-04 14:30:01 -08001375 while (txbds_processed < txbds_ready) {
Doug Bergerf48bed12017-07-14 16:12:10 -07001376 skb = bcmgenet_free_tx_cb(&priv->pdev->dev,
1377 &priv->tx_cbs[ring->clean_ptr]);
1378 if (skb) {
Jaedon Shin4092e6a2015-02-28 11:48:26 +09001379 pkts_compl++;
Doug Bergerf48bed12017-07-14 16:12:10 -07001380 bytes_compl += GENET_CB(skb)->bytes_sent;
Florian Fainellid4fec852017-08-24 15:56:29 -07001381 dev_consume_skb_any(skb);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001382 }
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001383
Petri Gynther66d06752015-03-04 14:30:01 -08001384 txbds_processed++;
1385 if (likely(ring->clean_ptr < ring->end_ptr))
1386 ring->clean_ptr++;
1387 else
1388 ring->clean_ptr = ring->cb_ptr;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001389 }
1390
Petri Gynther66d06752015-03-04 14:30:01 -08001391 ring->free_bds += txbds_processed;
Doug Bergerc4d453d2017-03-13 17:41:38 -07001392 ring->c_index = c_index;
Petri Gynther66d06752015-03-04 14:30:01 -08001393
Florian Fainelli37a30b42017-03-16 10:27:08 -07001394 ring->packets += pkts_compl;
1395 ring->bytes += bytes_compl;
Petri Gynther55868122016-03-24 11:27:20 -07001396
Doug Berger6d22fe12017-03-09 16:58:50 -08001397 netdev_tx_completed_queue(netdev_get_tx_queue(dev, ring->queue),
1398 pkts_compl, bytes_compl);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001399
Doug Bergerc4d453d2017-03-13 17:41:38 -07001400 return txbds_processed;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001401}
1402
Jaedon Shin4092e6a2015-02-28 11:48:26 +09001403static unsigned int bcmgenet_tx_reclaim(struct net_device *dev,
Florian Fainellic91b7f62014-07-23 10:42:12 -07001404 struct bcmgenet_tx_ring *ring)
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001405{
Jaedon Shin4092e6a2015-02-28 11:48:26 +09001406 unsigned int released;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001407
Doug Bergerb0447ec2017-10-25 15:04:17 -07001408 spin_lock_bh(&ring->lock);
Jaedon Shin4092e6a2015-02-28 11:48:26 +09001409 released = __bcmgenet_tx_reclaim(dev, ring);
Doug Bergerb0447ec2017-10-25 15:04:17 -07001410 spin_unlock_bh(&ring->lock);
Jaedon Shin4092e6a2015-02-28 11:48:26 +09001411
1412 return released;
1413}
1414
1415static int bcmgenet_tx_poll(struct napi_struct *napi, int budget)
1416{
1417 struct bcmgenet_tx_ring *ring =
1418 container_of(napi, struct bcmgenet_tx_ring, napi);
1419 unsigned int work_done = 0;
Doug Berger6d22fe12017-03-09 16:58:50 -08001420 struct netdev_queue *txq;
Jaedon Shin4092e6a2015-02-28 11:48:26 +09001421
Doug Bergerb0447ec2017-10-25 15:04:17 -07001422 spin_lock(&ring->lock);
Doug Berger6d22fe12017-03-09 16:58:50 -08001423 work_done = __bcmgenet_tx_reclaim(ring->priv->dev, ring);
1424 if (ring->free_bds > (MAX_SKB_FRAGS + 1)) {
1425 txq = netdev_get_tx_queue(ring->priv->dev, ring->queue);
1426 netif_tx_wake_queue(txq);
1427 }
Doug Bergerb0447ec2017-10-25 15:04:17 -07001428 spin_unlock(&ring->lock);
Jaedon Shin4092e6a2015-02-28 11:48:26 +09001429
1430 if (work_done == 0) {
1431 napi_complete(napi);
Petri Gynther9dbac282015-03-25 12:35:10 -07001432 ring->int_enable(ring);
Jaedon Shin4092e6a2015-02-28 11:48:26 +09001433
1434 return 0;
1435 }
1436
1437 return budget;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001438}
1439
1440static void bcmgenet_tx_reclaim_all(struct net_device *dev)
1441{
1442 struct bcmgenet_priv *priv = netdev_priv(dev);
1443 int i;
1444
1445 if (netif_is_multiqueue(dev)) {
1446 for (i = 0; i < priv->hw_params->tx_queues; i++)
1447 bcmgenet_tx_reclaim(dev, &priv->tx_rings[i]);
1448 }
1449
1450 bcmgenet_tx_reclaim(dev, &priv->tx_rings[DESC_INDEX]);
1451}
1452
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001453/* Reallocate the SKB to put enough headroom in front of it and insert
1454 * the transmit checksum offsets in the descriptors
1455 */
Petri Gyntherbc233332014-10-01 11:30:01 -07001456static struct sk_buff *bcmgenet_put_tx_csum(struct net_device *dev,
1457 struct sk_buff *skb)
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001458{
1459 struct status_64 *status = NULL;
1460 struct sk_buff *new_skb;
1461 u16 offset;
1462 u8 ip_proto;
1463 u16 ip_ver;
1464 u32 tx_csum_info;
1465
1466 if (unlikely(skb_headroom(skb) < sizeof(*status))) {
1467 /* If 64 byte status block enabled, must make sure skb has
1468 * enough headroom for us to insert 64B status block.
1469 */
1470 new_skb = skb_realloc_headroom(skb, sizeof(*status));
1471 dev_kfree_skb(skb);
1472 if (!new_skb) {
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001473 dev->stats.tx_dropped++;
Petri Gyntherbc233332014-10-01 11:30:01 -07001474 return NULL;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001475 }
1476 skb = new_skb;
1477 }
1478
1479 skb_push(skb, sizeof(*status));
1480 status = (struct status_64 *)skb->data;
1481
1482 if (skb->ip_summed == CHECKSUM_PARTIAL) {
1483 ip_ver = htons(skb->protocol);
1484 switch (ip_ver) {
1485 case ETH_P_IP:
1486 ip_proto = ip_hdr(skb)->protocol;
1487 break;
1488 case ETH_P_IPV6:
1489 ip_proto = ipv6_hdr(skb)->nexthdr;
1490 break;
1491 default:
Petri Gyntherbc233332014-10-01 11:30:01 -07001492 return skb;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001493 }
1494
1495 offset = skb_checksum_start_offset(skb) - sizeof(*status);
1496 tx_csum_info = (offset << STATUS_TX_CSUM_START_SHIFT) |
1497 (offset + skb->csum_offset);
1498
1499 /* Set the length valid bit for TCP and UDP and just set
1500 * the special UDP flag for IPv4, else just set to 0.
1501 */
1502 if (ip_proto == IPPROTO_TCP || ip_proto == IPPROTO_UDP) {
1503 tx_csum_info |= STATUS_TX_CSUM_LV;
1504 if (ip_proto == IPPROTO_UDP && ip_ver == ETH_P_IP)
1505 tx_csum_info |= STATUS_TX_CSUM_PROTO_UDP;
Florian Fainelli8900ea572014-07-23 10:42:14 -07001506 } else {
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001507 tx_csum_info = 0;
Florian Fainelli8900ea572014-07-23 10:42:14 -07001508 }
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001509
1510 status->tx_csum_info = tx_csum_info;
1511 }
1512
Petri Gyntherbc233332014-10-01 11:30:01 -07001513 return skb;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001514}
1515
1516static netdev_tx_t bcmgenet_xmit(struct sk_buff *skb, struct net_device *dev)
1517{
1518 struct bcmgenet_priv *priv = netdev_priv(dev);
Doug Berger876dbad2017-07-14 16:12:09 -07001519 struct device *kdev = &priv->pdev->dev;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001520 struct bcmgenet_tx_ring *ring = NULL;
Doug Berger876dbad2017-07-14 16:12:09 -07001521 struct enet_cb *tx_cb_ptr;
Florian Fainellib2cde2c2014-03-20 10:53:23 -07001522 struct netdev_queue *txq;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001523 int nr_frags, index;
Doug Berger876dbad2017-07-14 16:12:09 -07001524 dma_addr_t mapping;
1525 unsigned int size;
1526 skb_frag_t *frag;
1527 u32 len_stat;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001528 int ret;
1529 int i;
1530
1531 index = skb_get_queue_mapping(skb);
1532 /* Mapping strategy:
1533 * queue_mapping = 0, unclassified, packet xmited through ring16
1534 * queue_mapping = 1, goes to ring 0. (highest priority queue
1535 * queue_mapping = 2, goes to ring 1.
1536 * queue_mapping = 3, goes to ring 2.
1537 * queue_mapping = 4, goes to ring 3.
1538 */
1539 if (index == 0)
1540 index = DESC_INDEX;
1541 else
1542 index -= 1;
1543
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001544 ring = &priv->tx_rings[index];
Florian Fainellib2cde2c2014-03-20 10:53:23 -07001545 txq = netdev_get_tx_queue(dev, ring->queue);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001546
Petri Gyntherf5a9ec22016-04-05 13:59:59 -07001547 nr_frags = skb_shinfo(skb)->nr_frags;
1548
Doug Bergerb0447ec2017-10-25 15:04:17 -07001549 spin_lock(&ring->lock);
Petri Gyntherf5a9ec22016-04-05 13:59:59 -07001550 if (ring->free_bds <= (nr_frags + 1)) {
1551 if (!netif_tx_queue_stopped(txq)) {
1552 netif_tx_stop_queue(txq);
1553 netdev_err(dev,
1554 "%s: tx ring %d full when queue %d awake\n",
1555 __func__, index, ring->queue);
1556 }
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001557 ret = NETDEV_TX_BUSY;
1558 goto out;
1559 }
1560
Florian Fainelli474ea9c2014-07-22 11:01:52 -07001561 if (skb_padto(skb, ETH_ZLEN)) {
1562 ret = NETDEV_TX_OK;
1563 goto out;
1564 }
1565
Petri Gynther55868122016-03-24 11:27:20 -07001566 /* Retain how many bytes will be sent on the wire, without TSB inserted
1567 * by transmit checksum offload
1568 */
1569 GENET_CB(skb)->bytes_sent = skb->len;
1570
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001571 /* set the SKB transmit checksum */
1572 if (priv->desc_64b_en) {
Petri Gyntherbc233332014-10-01 11:30:01 -07001573 skb = bcmgenet_put_tx_csum(dev, skb);
1574 if (!skb) {
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001575 ret = NETDEV_TX_OK;
1576 goto out;
1577 }
1578 }
1579
Doug Berger876dbad2017-07-14 16:12:09 -07001580 for (i = 0; i <= nr_frags; i++) {
1581 tx_cb_ptr = bcmgenet_get_txcb(priv, ring);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001582
Doug Berger876dbad2017-07-14 16:12:09 -07001583 if (unlikely(!tx_cb_ptr))
1584 BUG();
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001585
Doug Berger876dbad2017-07-14 16:12:09 -07001586 if (!i) {
1587 /* Transmit single SKB or head of fragment list */
Doug Bergerf48bed12017-07-14 16:12:10 -07001588 GENET_CB(skb)->first_cb = tx_cb_ptr;
Doug Berger876dbad2017-07-14 16:12:09 -07001589 size = skb_headlen(skb);
1590 mapping = dma_map_single(kdev, skb->data, size,
1591 DMA_TO_DEVICE);
1592 } else {
1593 /* xmit fragment */
Doug Berger876dbad2017-07-14 16:12:09 -07001594 frag = &skb_shinfo(skb)->frags[i - 1];
1595 size = skb_frag_size(frag);
1596 mapping = skb_frag_dma_map(kdev, frag, 0, size,
1597 DMA_TO_DEVICE);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001598 }
Doug Berger876dbad2017-07-14 16:12:09 -07001599
1600 ret = dma_mapping_error(kdev, mapping);
1601 if (ret) {
1602 priv->mib.tx_dma_failed++;
1603 netif_err(priv, tx_err, dev, "Tx DMA map failed\n");
1604 ret = NETDEV_TX_OK;
1605 goto out_unmap_frags;
1606 }
1607 dma_unmap_addr_set(tx_cb_ptr, dma_addr, mapping);
1608 dma_unmap_len_set(tx_cb_ptr, dma_len, size);
1609
Doug Bergerf48bed12017-07-14 16:12:10 -07001610 tx_cb_ptr->skb = skb;
1611
Doug Berger876dbad2017-07-14 16:12:09 -07001612 len_stat = (size << DMA_BUFLENGTH_SHIFT) |
1613 (priv->hw_params->qtag_mask << DMA_TX_QTAG_SHIFT);
1614
1615 if (!i) {
1616 len_stat |= DMA_TX_APPEND_CRC | DMA_SOP;
1617 if (skb->ip_summed == CHECKSUM_PARTIAL)
1618 len_stat |= DMA_TX_DO_CSUM;
1619 }
1620 if (i == nr_frags)
1621 len_stat |= DMA_EOP;
1622
1623 dmadesc_set(priv, tx_cb_ptr->bd_addr, mapping, len_stat);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001624 }
1625
Doug Bergerf48bed12017-07-14 16:12:10 -07001626 GENET_CB(skb)->last_cb = tx_cb_ptr;
Florian Fainellid03825f2014-03-20 10:53:21 -07001627 skb_tx_timestamp(skb);
1628
Florian Fainelliae67bf02015-03-13 12:11:06 -07001629 /* Decrement total BD count and advance our write pointer */
1630 ring->free_bds -= nr_frags + 1;
1631 ring->prod_index += nr_frags + 1;
1632 ring->prod_index &= DMA_P_INDEX_MASK;
1633
Petri Gynthere178c8c2016-04-09 00:20:36 -07001634 netdev_tx_sent_queue(txq, GENET_CB(skb)->bytes_sent);
1635
Jaedon Shin4092e6a2015-02-28 11:48:26 +09001636 if (ring->free_bds <= (MAX_SKB_FRAGS + 1))
Florian Fainellib2cde2c2014-03-20 10:53:23 -07001637 netif_tx_stop_queue(txq);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001638
Florian Fainelliddd0ca52015-03-13 12:11:07 -07001639 if (!skb->xmit_more || netif_xmit_stopped(txq))
1640 /* Packets are ready, update producer index */
1641 bcmgenet_tdma_ring_writel(priv, ring->index,
1642 ring->prod_index, TDMA_PROD_INDEX);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001643out:
Doug Bergerb0447ec2017-10-25 15:04:17 -07001644 spin_unlock(&ring->lock);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001645
1646 return ret;
Doug Berger876dbad2017-07-14 16:12:09 -07001647
1648out_unmap_frags:
1649 /* Back up for failed control block mapping */
1650 bcmgenet_put_txcb(priv, ring);
1651
1652 /* Unmap successfully mapped control blocks */
1653 while (i-- > 0) {
1654 tx_cb_ptr = bcmgenet_put_txcb(priv, ring);
Doug Bergerf48bed12017-07-14 16:12:10 -07001655 bcmgenet_free_tx_cb(kdev, tx_cb_ptr);
Doug Berger876dbad2017-07-14 16:12:09 -07001656 }
1657
1658 dev_kfree_skb(skb);
1659 goto out;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001660}
1661
Petri Gyntherd6707be2015-03-12 15:48:00 -07001662static struct sk_buff *bcmgenet_rx_refill(struct bcmgenet_priv *priv,
1663 struct enet_cb *cb)
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001664{
1665 struct device *kdev = &priv->pdev->dev;
1666 struct sk_buff *skb;
Petri Gyntherd6707be2015-03-12 15:48:00 -07001667 struct sk_buff *rx_skb;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001668 dma_addr_t mapping;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001669
Petri Gyntherd6707be2015-03-12 15:48:00 -07001670 /* Allocate a new Rx skb */
Florian Fainellic91b7f62014-07-23 10:42:12 -07001671 skb = netdev_alloc_skb(priv->dev, priv->rx_buf_len + SKB_ALIGNMENT);
Petri Gyntherd6707be2015-03-12 15:48:00 -07001672 if (!skb) {
1673 priv->mib.alloc_rx_buff_failed++;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001674 netif_err(priv, rx_err, priv->dev,
Petri Gyntherd6707be2015-03-12 15:48:00 -07001675 "%s: Rx skb allocation failed\n", __func__);
1676 return NULL;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001677 }
1678
Petri Gyntherd6707be2015-03-12 15:48:00 -07001679 /* DMA-map the new Rx skb */
1680 mapping = dma_map_single(kdev, skb->data, priv->rx_buf_len,
1681 DMA_FROM_DEVICE);
1682 if (dma_mapping_error(kdev, mapping)) {
1683 priv->mib.rx_dma_failed++;
1684 dev_kfree_skb_any(skb);
1685 netif_err(priv, rx_err, priv->dev,
1686 "%s: Rx skb DMA mapping failed\n", __func__);
1687 return NULL;
1688 }
1689
1690 /* Grab the current Rx skb from the ring and DMA-unmap it */
Doug Bergerf48bed12017-07-14 16:12:10 -07001691 rx_skb = bcmgenet_free_rx_cb(kdev, cb);
Petri Gyntherd6707be2015-03-12 15:48:00 -07001692
1693 /* Put the new Rx skb on the ring */
1694 cb->skb = skb;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001695 dma_unmap_addr_set(cb, dma_addr, mapping);
Doug Bergerf48bed12017-07-14 16:12:10 -07001696 dma_unmap_len_set(cb, dma_len, priv->rx_buf_len);
Petri Gynther8ac467e2015-03-09 13:40:00 -07001697 dmadesc_set_addr(priv, cb->bd_addr, mapping);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001698
Petri Gyntherd6707be2015-03-12 15:48:00 -07001699 /* Return the current Rx skb to caller */
1700 return rx_skb;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001701}
1702
1703/* bcmgenet_desc_rx - descriptor based rx process.
1704 * this could be called from bottom half, or from NAPI polling method.
1705 */
Petri Gynther4055eae2015-03-25 12:35:16 -07001706static unsigned int bcmgenet_desc_rx(struct bcmgenet_rx_ring *ring,
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001707 unsigned int budget)
1708{
Petri Gynther4055eae2015-03-25 12:35:16 -07001709 struct bcmgenet_priv *priv = ring->priv;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001710 struct net_device *dev = priv->dev;
1711 struct enet_cb *cb;
1712 struct sk_buff *skb;
1713 u32 dma_length_status;
1714 unsigned long dma_flag;
Petri Gyntherd6707be2015-03-12 15:48:00 -07001715 int len;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001716 unsigned int rxpktprocessed = 0, rxpkttoprocess;
Doug Bergerd5810ca2017-03-13 17:41:37 -07001717 unsigned int p_index, mask;
Petri Gyntherd26ea6c2015-03-10 15:55:00 -07001718 unsigned int discards;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001719 unsigned int chksum_ok = 0;
1720
Doug Bergerd5810ca2017-03-13 17:41:37 -07001721 /* Clear status before servicing to reduce spurious interrupts */
1722 if (ring->index == DESC_INDEX) {
1723 bcmgenet_intrl2_0_writel(priv, UMAC_IRQ_RXDMA_DONE,
1724 INTRL2_CPU_CLEAR);
1725 } else {
1726 mask = 1 << (UMAC_IRQ1_RX_INTR_SHIFT + ring->index);
1727 bcmgenet_intrl2_1_writel(priv,
1728 mask,
1729 INTRL2_CPU_CLEAR);
1730 }
1731
Petri Gynther4055eae2015-03-25 12:35:16 -07001732 p_index = bcmgenet_rdma_ring_readl(priv, ring->index, RDMA_PROD_INDEX);
Petri Gyntherd26ea6c2015-03-10 15:55:00 -07001733
1734 discards = (p_index >> DMA_P_INDEX_DISCARD_CNT_SHIFT) &
1735 DMA_P_INDEX_DISCARD_CNT_MASK;
1736 if (discards > ring->old_discards) {
1737 discards = discards - ring->old_discards;
Florian Fainelli37a30b42017-03-16 10:27:08 -07001738 ring->errors += discards;
Petri Gyntherd26ea6c2015-03-10 15:55:00 -07001739 ring->old_discards += discards;
1740
1741 /* Clear HW register when we reach 75% of maximum 0xFFFF */
1742 if (ring->old_discards >= 0xC000) {
1743 ring->old_discards = 0;
Petri Gynther4055eae2015-03-25 12:35:16 -07001744 bcmgenet_rdma_ring_writel(priv, ring->index, 0,
Petri Gyntherd26ea6c2015-03-10 15:55:00 -07001745 RDMA_PROD_INDEX);
1746 }
1747 }
1748
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001749 p_index &= DMA_P_INDEX_MASK;
Doug Bergerc298ede2017-03-13 17:41:33 -07001750 rxpkttoprocess = (p_index - ring->c_index) & DMA_C_INDEX_MASK;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001751
1752 netif_dbg(priv, rx_status, dev,
Florian Fainellic91b7f62014-07-23 10:42:12 -07001753 "RDMA: rxpkttoprocess=%d\n", rxpkttoprocess);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001754
1755 while ((rxpktprocessed < rxpkttoprocess) &&
Florian Fainellic91b7f62014-07-23 10:42:12 -07001756 (rxpktprocessed < budget)) {
Petri Gynther8ac467e2015-03-09 13:40:00 -07001757 cb = &priv->rx_cbs[ring->read_ptr];
Petri Gyntherd6707be2015-03-12 15:48:00 -07001758 skb = bcmgenet_rx_refill(priv, cb);
Florian Fainellib629be52014-09-08 11:37:52 -07001759
Florian Fainellib629be52014-09-08 11:37:52 -07001760 if (unlikely(!skb)) {
Florian Fainelli37a30b42017-03-16 10:27:08 -07001761 ring->dropped++;
Petri Gyntherd6707be2015-03-12 15:48:00 -07001762 goto next;
Florian Fainellib629be52014-09-08 11:37:52 -07001763 }
1764
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001765 if (!priv->desc_64b_en) {
Florian Fainellic91b7f62014-07-23 10:42:12 -07001766 dma_length_status =
Petri Gynther8ac467e2015-03-09 13:40:00 -07001767 dmadesc_get_length_status(priv, cb->bd_addr);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001768 } else {
1769 struct status_64 *status;
Florian Fainelli164d4f22014-07-23 10:42:13 -07001770
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001771 status = (struct status_64 *)skb->data;
1772 dma_length_status = status->length_status;
1773 }
1774
1775 /* DMA flags and length are still valid no matter how
1776 * we got the Receive Status Vector (64B RSB or register)
1777 */
1778 dma_flag = dma_length_status & 0xffff;
1779 len = dma_length_status >> DMA_BUFLENGTH_SHIFT;
1780
1781 netif_dbg(priv, rx_status, dev,
Florian Fainellic91b7f62014-07-23 10:42:12 -07001782 "%s:p_ind=%d c_ind=%d read_ptr=%d len_stat=0x%08x\n",
Petri Gynther8ac467e2015-03-09 13:40:00 -07001783 __func__, p_index, ring->c_index,
1784 ring->read_ptr, dma_length_status);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001785
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001786 if (unlikely(!(dma_flag & DMA_EOP) || !(dma_flag & DMA_SOP))) {
1787 netif_err(priv, rx_status, dev,
Florian Fainellic91b7f62014-07-23 10:42:12 -07001788 "dropping fragmented packet!\n");
Florian Fainelli37a30b42017-03-16 10:27:08 -07001789 ring->errors++;
Petri Gyntherd6707be2015-03-12 15:48:00 -07001790 dev_kfree_skb_any(skb);
1791 goto next;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001792 }
Petri Gyntherd6707be2015-03-12 15:48:00 -07001793
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001794 /* report errors */
1795 if (unlikely(dma_flag & (DMA_RX_CRC_ERROR |
1796 DMA_RX_OV |
1797 DMA_RX_NO |
1798 DMA_RX_LG |
1799 DMA_RX_RXER))) {
1800 netif_err(priv, rx_status, dev, "dma_flag=0x%x\n",
Florian Fainellic91b7f62014-07-23 10:42:12 -07001801 (unsigned int)dma_flag);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001802 if (dma_flag & DMA_RX_CRC_ERROR)
1803 dev->stats.rx_crc_errors++;
1804 if (dma_flag & DMA_RX_OV)
1805 dev->stats.rx_over_errors++;
1806 if (dma_flag & DMA_RX_NO)
1807 dev->stats.rx_frame_errors++;
1808 if (dma_flag & DMA_RX_LG)
1809 dev->stats.rx_length_errors++;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001810 dev->stats.rx_errors++;
Petri Gyntherd6707be2015-03-12 15:48:00 -07001811 dev_kfree_skb_any(skb);
1812 goto next;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001813 } /* error packet */
1814
1815 chksum_ok = (dma_flag & priv->dma_rx_chk_bit) &&
Florian Fainellic91b7f62014-07-23 10:42:12 -07001816 priv->desc_rxchk_en;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001817
1818 skb_put(skb, len);
1819 if (priv->desc_64b_en) {
1820 skb_pull(skb, 64);
1821 len -= 64;
1822 }
1823
1824 if (likely(chksum_ok))
1825 skb->ip_summed = CHECKSUM_UNNECESSARY;
1826
1827 /* remove hardware 2bytes added for IP alignment */
1828 skb_pull(skb, 2);
1829 len -= 2;
1830
1831 if (priv->crc_fwd_en) {
1832 skb_trim(skb, len - ETH_FCS_LEN);
1833 len -= ETH_FCS_LEN;
1834 }
1835
1836 /*Finish setting up the received SKB and send it to the kernel*/
1837 skb->protocol = eth_type_trans(skb, priv->dev);
Florian Fainelli37a30b42017-03-16 10:27:08 -07001838 ring->packets++;
1839 ring->bytes += len;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001840 if (dma_flag & DMA_RX_MULT)
1841 dev->stats.multicast++;
1842
1843 /* Notify kernel */
Petri Gynther4055eae2015-03-25 12:35:16 -07001844 napi_gro_receive(&ring->napi, skb);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001845 netif_dbg(priv, rx_status, dev, "pushed up to kernel\n");
1846
Petri Gyntherd6707be2015-03-12 15:48:00 -07001847next:
Florian Fainellicf377d82014-10-10 10:51:52 -07001848 rxpktprocessed++;
Petri Gynther8ac467e2015-03-09 13:40:00 -07001849 if (likely(ring->read_ptr < ring->end_ptr))
1850 ring->read_ptr++;
1851 else
1852 ring->read_ptr = ring->cb_ptr;
1853
1854 ring->c_index = (ring->c_index + 1) & DMA_C_INDEX_MASK;
Petri Gynther4055eae2015-03-25 12:35:16 -07001855 bcmgenet_rdma_ring_writel(priv, ring->index, ring->c_index, RDMA_CONS_INDEX);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001856 }
1857
1858 return rxpktprocessed;
1859}
1860
Petri Gynther3ab11332015-03-25 12:35:15 -07001861/* Rx NAPI polling method */
1862static int bcmgenet_rx_poll(struct napi_struct *napi, int budget)
1863{
Petri Gynther4055eae2015-03-25 12:35:16 -07001864 struct bcmgenet_rx_ring *ring = container_of(napi,
1865 struct bcmgenet_rx_ring, napi);
Petri Gynther3ab11332015-03-25 12:35:15 -07001866 unsigned int work_done;
1867
Petri Gynther4055eae2015-03-25 12:35:16 -07001868 work_done = bcmgenet_desc_rx(ring, budget);
Petri Gynther3ab11332015-03-25 12:35:15 -07001869
1870 if (work_done < budget) {
Eric Dumazeteb96ce02016-04-08 22:06:40 -07001871 napi_complete_done(napi, work_done);
Petri Gynther4055eae2015-03-25 12:35:16 -07001872 ring->int_enable(ring);
Petri Gynther3ab11332015-03-25 12:35:15 -07001873 }
1874
1875 return work_done;
1876}
1877
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001878/* Assign skb to RX DMA descriptor. */
Petri Gynther8ac467e2015-03-09 13:40:00 -07001879static int bcmgenet_alloc_rx_buffers(struct bcmgenet_priv *priv,
1880 struct bcmgenet_rx_ring *ring)
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001881{
1882 struct enet_cb *cb;
Petri Gyntherd6707be2015-03-12 15:48:00 -07001883 struct sk_buff *skb;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001884 int i;
1885
Petri Gynther8ac467e2015-03-09 13:40:00 -07001886 netif_dbg(priv, hw, priv->dev, "%s\n", __func__);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001887
1888 /* loop here for each buffer needing assign */
Petri Gynther8ac467e2015-03-09 13:40:00 -07001889 for (i = 0; i < ring->size; i++) {
1890 cb = ring->cbs + i;
Petri Gyntherd6707be2015-03-12 15:48:00 -07001891 skb = bcmgenet_rx_refill(priv, cb);
1892 if (skb)
Florian Fainellid4fec852017-08-24 15:56:29 -07001893 dev_consume_skb_any(skb);
Petri Gyntherd6707be2015-03-12 15:48:00 -07001894 if (!cb->skb)
1895 return -ENOMEM;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001896 }
1897
Petri Gyntherd6707be2015-03-12 15:48:00 -07001898 return 0;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001899}
1900
1901static void bcmgenet_free_rx_buffers(struct bcmgenet_priv *priv)
1902{
Doug Bergerf48bed12017-07-14 16:12:10 -07001903 struct sk_buff *skb;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001904 struct enet_cb *cb;
1905 int i;
1906
1907 for (i = 0; i < priv->num_rx_bds; i++) {
1908 cb = &priv->rx_cbs[i];
1909
Doug Bergerf48bed12017-07-14 16:12:10 -07001910 skb = bcmgenet_free_rx_cb(&priv->pdev->dev, cb);
1911 if (skb)
Florian Fainellid4fec852017-08-24 15:56:29 -07001912 dev_consume_skb_any(skb);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001913 }
1914}
1915
Florian Fainellic91b7f62014-07-23 10:42:12 -07001916static void umac_enable_set(struct bcmgenet_priv *priv, u32 mask, bool enable)
Florian Fainellie29585b2014-07-21 15:29:20 -07001917{
1918 u32 reg;
1919
1920 reg = bcmgenet_umac_readl(priv, UMAC_CMD);
1921 if (enable)
1922 reg |= mask;
1923 else
1924 reg &= ~mask;
1925 bcmgenet_umac_writel(priv, reg, UMAC_CMD);
1926
1927 /* UniMAC stops on a packet boundary, wait for a full-size packet
1928 * to be processed
1929 */
1930 if (enable == 0)
1931 usleep_range(1000, 2000);
1932}
1933
Doug Berger28c2d1a2017-10-25 15:04:13 -07001934static void reset_umac(struct bcmgenet_priv *priv)
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001935{
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001936 /* 7358a0/7552a0: bad default in RBUF_FLUSH_CTRL.umac_sw_rst */
1937 bcmgenet_rbuf_ctrl_set(priv, 0);
1938 udelay(10);
1939
1940 /* disable MAC while updating its registers */
1941 bcmgenet_umac_writel(priv, 0, UMAC_CMD);
1942
Doug Berger28c2d1a2017-10-25 15:04:13 -07001943 /* issue soft reset with (rg)mii loopback to ensure a stable rxclk */
1944 bcmgenet_umac_writel(priv, CMD_SW_RESET | CMD_LCL_LOOP_EN, UMAC_CMD);
1945 udelay(2);
1946 bcmgenet_umac_writel(priv, 0, UMAC_CMD);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001947}
1948
Florian Fainelli909ff5e2014-07-21 15:29:21 -07001949static void bcmgenet_intr_disable(struct bcmgenet_priv *priv)
1950{
1951 /* Mask all interrupts.*/
1952 bcmgenet_intrl2_0_writel(priv, 0xFFFFFFFF, INTRL2_CPU_MASK_SET);
1953 bcmgenet_intrl2_0_writel(priv, 0xFFFFFFFF, INTRL2_CPU_CLEAR);
Florian Fainelli909ff5e2014-07-21 15:29:21 -07001954 bcmgenet_intrl2_1_writel(priv, 0xFFFFFFFF, INTRL2_CPU_MASK_SET);
1955 bcmgenet_intrl2_1_writel(priv, 0xFFFFFFFF, INTRL2_CPU_CLEAR);
Florian Fainelli909ff5e2014-07-21 15:29:21 -07001956}
1957
Florian Fainelli37850e32015-10-17 14:22:46 -07001958static void bcmgenet_link_intr_enable(struct bcmgenet_priv *priv)
1959{
1960 u32 int0_enable = 0;
1961
1962 /* Monitor cable plug/unplugged event for internal PHY, external PHY
1963 * and MoCA PHY
1964 */
1965 if (priv->internal_phy) {
1966 int0_enable |= UMAC_IRQ_LINK_EVENT;
1967 } else if (priv->ext_phy) {
1968 int0_enable |= UMAC_IRQ_LINK_EVENT;
1969 } else if (priv->phy_interface == PHY_INTERFACE_MODE_MOCA) {
1970 if (priv->hw_params->flags & GENET_HAS_MOCA_LINK_DET)
1971 int0_enable |= UMAC_IRQ_LINK_EVENT;
1972 }
1973 bcmgenet_intrl2_0_writel(priv, int0_enable, INTRL2_CPU_MASK_CLEAR);
1974}
1975
Doug Berger28c2d1a2017-10-25 15:04:13 -07001976static void init_umac(struct bcmgenet_priv *priv)
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001977{
1978 struct device *kdev = &priv->pdev->dev;
Petri Gyntherb2e97ec2015-03-25 12:35:12 -07001979 u32 reg;
1980 u32 int0_enable = 0;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001981
1982 dev_dbg(&priv->pdev->dev, "bcmgenet: init_umac\n");
1983
Doug Berger28c2d1a2017-10-25 15:04:13 -07001984 reset_umac(priv);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001985
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001986 /* clear tx/rx counter */
1987 bcmgenet_umac_writel(priv,
Florian Fainellic91b7f62014-07-23 10:42:12 -07001988 MIB_RESET_RX | MIB_RESET_TX | MIB_RESET_RUNT,
1989 UMAC_MIB_CTRL);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001990 bcmgenet_umac_writel(priv, 0, UMAC_MIB_CTRL);
1991
1992 bcmgenet_umac_writel(priv, ENET_MAX_MTU_SIZE, UMAC_MAX_FRAME_LEN);
1993
1994 /* init rx registers, enable ip header optimization */
1995 reg = bcmgenet_rbuf_readl(priv, RBUF_CTRL);
1996 reg |= RBUF_ALIGN_2B;
1997 bcmgenet_rbuf_writel(priv, reg, RBUF_CTRL);
1998
1999 if (!GENET_IS_V1(priv) && !GENET_IS_V2(priv))
2000 bcmgenet_rbuf_writel(priv, 1, RBUF_TBUF_SIZE_CTRL);
2001
Florian Fainelli909ff5e2014-07-21 15:29:21 -07002002 bcmgenet_intr_disable(priv);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002003
Florian Fainelli37850e32015-10-17 14:22:46 -07002004 /* Configure backpressure vectors for MoCA */
2005 if (priv->phy_interface == PHY_INTERFACE_MODE_MOCA) {
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002006 reg = bcmgenet_bp_mc_get(priv);
2007 reg |= BIT(priv->hw_params->bp_in_en_shift);
2008
2009 /* bp_mask: back pressure mask */
2010 if (netif_is_multiqueue(priv->dev))
2011 reg |= priv->hw_params->bp_in_mask;
2012 else
2013 reg &= ~priv->hw_params->bp_in_mask;
2014 bcmgenet_bp_mc_set(priv, reg);
2015 }
2016
2017 /* Enable MDIO interrupts on GENET v3+ */
2018 if (priv->hw_params->flags & GENET_HAS_MDIO_INTR)
Petri Gyntherb2e97ec2015-03-25 12:35:12 -07002019 int0_enable |= (UMAC_IRQ_MDIO_DONE | UMAC_IRQ_MDIO_ERROR);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002020
Petri Gyntherb2e97ec2015-03-25 12:35:12 -07002021 bcmgenet_intrl2_0_writel(priv, int0_enable, INTRL2_CPU_MASK_CLEAR);
Jaedon Shin4092e6a2015-02-28 11:48:26 +09002022
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002023 dev_dbg(kdev, "done init umac\n");
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002024}
2025
Petri Gynther4f8b2d72015-02-23 11:00:45 -08002026/* Initialize a Tx ring along with corresponding hardware registers */
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002027static void bcmgenet_init_tx_ring(struct bcmgenet_priv *priv,
2028 unsigned int index, unsigned int size,
Petri Gynther4f8b2d72015-02-23 11:00:45 -08002029 unsigned int start_ptr, unsigned int end_ptr)
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002030{
2031 struct bcmgenet_tx_ring *ring = &priv->tx_rings[index];
2032 u32 words_per_bd = WORDS_PER_BD(priv);
2033 u32 flow_period_val = 0;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002034
2035 spin_lock_init(&ring->lock);
Jaedon Shin4092e6a2015-02-28 11:48:26 +09002036 ring->priv = priv;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002037 ring->index = index;
2038 if (index == DESC_INDEX) {
2039 ring->queue = 0;
2040 ring->int_enable = bcmgenet_tx_ring16_int_enable;
2041 ring->int_disable = bcmgenet_tx_ring16_int_disable;
2042 } else {
2043 ring->queue = index + 1;
2044 ring->int_enable = bcmgenet_tx_ring_int_enable;
2045 ring->int_disable = bcmgenet_tx_ring_int_disable;
2046 }
Petri Gynther4f8b2d72015-02-23 11:00:45 -08002047 ring->cbs = priv->tx_cbs + start_ptr;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002048 ring->size = size;
Petri Gynther66d06752015-03-04 14:30:01 -08002049 ring->clean_ptr = start_ptr;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002050 ring->c_index = 0;
2051 ring->free_bds = size;
Petri Gynther4f8b2d72015-02-23 11:00:45 -08002052 ring->write_ptr = start_ptr;
2053 ring->cb_ptr = start_ptr;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002054 ring->end_ptr = end_ptr - 1;
2055 ring->prod_index = 0;
2056
2057 /* Set flow period for ring != 16 */
2058 if (index != DESC_INDEX)
2059 flow_period_val = ENET_MAX_MTU_SIZE << 16;
2060
2061 bcmgenet_tdma_ring_writel(priv, index, 0, TDMA_PROD_INDEX);
2062 bcmgenet_tdma_ring_writel(priv, index, 0, TDMA_CONS_INDEX);
2063 bcmgenet_tdma_ring_writel(priv, index, 1, DMA_MBUF_DONE_THRESH);
2064 /* Disable rate control for now */
2065 bcmgenet_tdma_ring_writel(priv, index, flow_period_val,
Florian Fainellic91b7f62014-07-23 10:42:12 -07002066 TDMA_FLOW_PERIOD);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002067 bcmgenet_tdma_ring_writel(priv, index,
Florian Fainellic91b7f62014-07-23 10:42:12 -07002068 ((size << DMA_RING_SIZE_SHIFT) |
2069 RX_BUF_LENGTH), DMA_RING_BUF_SIZE);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002070
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002071 /* Set start and end address, read and write pointers */
Petri Gynther4f8b2d72015-02-23 11:00:45 -08002072 bcmgenet_tdma_ring_writel(priv, index, start_ptr * words_per_bd,
Florian Fainellic91b7f62014-07-23 10:42:12 -07002073 DMA_START_ADDR);
Petri Gynther4f8b2d72015-02-23 11:00:45 -08002074 bcmgenet_tdma_ring_writel(priv, index, start_ptr * words_per_bd,
Florian Fainellic91b7f62014-07-23 10:42:12 -07002075 TDMA_READ_PTR);
Petri Gynther4f8b2d72015-02-23 11:00:45 -08002076 bcmgenet_tdma_ring_writel(priv, index, start_ptr * words_per_bd,
Florian Fainellic91b7f62014-07-23 10:42:12 -07002077 TDMA_WRITE_PTR);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002078 bcmgenet_tdma_ring_writel(priv, index, end_ptr * words_per_bd - 1,
Florian Fainellic91b7f62014-07-23 10:42:12 -07002079 DMA_END_ADDR);
Doug Berger75879352017-10-25 15:04:14 -07002080
2081 /* Initialize Tx NAPI */
2082 netif_napi_add(priv->dev, &ring->napi, bcmgenet_tx_poll,
2083 NAPI_POLL_WEIGHT);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002084}
2085
2086/* Initialize a RDMA ring */
2087static int bcmgenet_init_rx_ring(struct bcmgenet_priv *priv,
Petri Gynther8ac467e2015-03-09 13:40:00 -07002088 unsigned int index, unsigned int size,
2089 unsigned int start_ptr, unsigned int end_ptr)
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002090{
Petri Gynther8ac467e2015-03-09 13:40:00 -07002091 struct bcmgenet_rx_ring *ring = &priv->rx_rings[index];
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002092 u32 words_per_bd = WORDS_PER_BD(priv);
2093 int ret;
2094
Petri Gynther4055eae2015-03-25 12:35:16 -07002095 ring->priv = priv;
Petri Gynther8ac467e2015-03-09 13:40:00 -07002096 ring->index = index;
Petri Gynther4055eae2015-03-25 12:35:16 -07002097 if (index == DESC_INDEX) {
2098 ring->int_enable = bcmgenet_rx_ring16_int_enable;
2099 ring->int_disable = bcmgenet_rx_ring16_int_disable;
2100 } else {
2101 ring->int_enable = bcmgenet_rx_ring_int_enable;
2102 ring->int_disable = bcmgenet_rx_ring_int_disable;
2103 }
Petri Gynther8ac467e2015-03-09 13:40:00 -07002104 ring->cbs = priv->rx_cbs + start_ptr;
2105 ring->size = size;
2106 ring->c_index = 0;
2107 ring->read_ptr = start_ptr;
2108 ring->cb_ptr = start_ptr;
2109 ring->end_ptr = end_ptr - 1;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002110
Petri Gynther8ac467e2015-03-09 13:40:00 -07002111 ret = bcmgenet_alloc_rx_buffers(priv, ring);
2112 if (ret)
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002113 return ret;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002114
Doug Berger75879352017-10-25 15:04:14 -07002115 /* Initialize Rx NAPI */
2116 netif_napi_add(priv->dev, &ring->napi, bcmgenet_rx_poll,
2117 NAPI_POLL_WEIGHT);
2118
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002119 bcmgenet_rdma_ring_writel(priv, index, 0, RDMA_PROD_INDEX);
2120 bcmgenet_rdma_ring_writel(priv, index, 0, RDMA_CONS_INDEX);
Petri Gynther6f5a2722015-03-06 13:45:00 -08002121 bcmgenet_rdma_ring_writel(priv, index, 1, DMA_MBUF_DONE_THRESH);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002122 bcmgenet_rdma_ring_writel(priv, index,
Florian Fainellic91b7f62014-07-23 10:42:12 -07002123 ((size << DMA_RING_SIZE_SHIFT) |
2124 RX_BUF_LENGTH), DMA_RING_BUF_SIZE);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002125 bcmgenet_rdma_ring_writel(priv, index,
Florian Fainellic91b7f62014-07-23 10:42:12 -07002126 (DMA_FC_THRESH_LO <<
2127 DMA_XOFF_THRESHOLD_SHIFT) |
2128 DMA_FC_THRESH_HI, RDMA_XON_XOFF_THRESH);
Petri Gynther6f5a2722015-03-06 13:45:00 -08002129
2130 /* Set start and end address, read and write pointers */
Petri Gynther8ac467e2015-03-09 13:40:00 -07002131 bcmgenet_rdma_ring_writel(priv, index, start_ptr * words_per_bd,
2132 DMA_START_ADDR);
2133 bcmgenet_rdma_ring_writel(priv, index, start_ptr * words_per_bd,
2134 RDMA_READ_PTR);
2135 bcmgenet_rdma_ring_writel(priv, index, start_ptr * words_per_bd,
2136 RDMA_WRITE_PTR);
2137 bcmgenet_rdma_ring_writel(priv, index, end_ptr * words_per_bd - 1,
Petri Gynther6f5a2722015-03-06 13:45:00 -08002138 DMA_END_ADDR);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002139
2140 return ret;
2141}
2142
Petri Gynthere2aadb42015-03-25 12:35:14 -07002143static void bcmgenet_enable_tx_napi(struct bcmgenet_priv *priv)
2144{
2145 unsigned int i;
2146 struct bcmgenet_tx_ring *ring;
2147
2148 for (i = 0; i < priv->hw_params->tx_queues; ++i) {
2149 ring = &priv->tx_rings[i];
2150 napi_enable(&ring->napi);
Doug Bergerfbf557d2017-10-25 15:04:15 -07002151 ring->int_enable(ring);
Petri Gynthere2aadb42015-03-25 12:35:14 -07002152 }
2153
2154 ring = &priv->tx_rings[DESC_INDEX];
2155 napi_enable(&ring->napi);
Doug Bergerfbf557d2017-10-25 15:04:15 -07002156 ring->int_enable(ring);
Petri Gynthere2aadb42015-03-25 12:35:14 -07002157}
2158
2159static void bcmgenet_disable_tx_napi(struct bcmgenet_priv *priv)
2160{
2161 unsigned int i;
2162 struct bcmgenet_tx_ring *ring;
2163
2164 for (i = 0; i < priv->hw_params->tx_queues; ++i) {
2165 ring = &priv->tx_rings[i];
2166 napi_disable(&ring->napi);
2167 }
2168
2169 ring = &priv->tx_rings[DESC_INDEX];
2170 napi_disable(&ring->napi);
2171}
2172
2173static void bcmgenet_fini_tx_napi(struct bcmgenet_priv *priv)
2174{
2175 unsigned int i;
2176 struct bcmgenet_tx_ring *ring;
2177
2178 for (i = 0; i < priv->hw_params->tx_queues; ++i) {
2179 ring = &priv->tx_rings[i];
2180 netif_napi_del(&ring->napi);
2181 }
2182
2183 ring = &priv->tx_rings[DESC_INDEX];
2184 netif_napi_del(&ring->napi);
2185}
2186
Petri Gynther16c6d662015-02-23 11:00:45 -08002187/* Initialize Tx queues
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002188 *
Petri Gynther16c6d662015-02-23 11:00:45 -08002189 * Queues 0-3 are priority-based, each one has 32 descriptors,
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002190 * with queue 0 being the highest priority queue.
2191 *
Petri Gynther16c6d662015-02-23 11:00:45 -08002192 * Queue 16 is the default Tx queue with
Petri Gynther51a966a2015-02-23 11:00:46 -08002193 * GENET_Q16_TX_BD_CNT = 256 - 4 * 32 = 128 descriptors.
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002194 *
Petri Gynther16c6d662015-02-23 11:00:45 -08002195 * The transmit control block pool is then partitioned as follows:
2196 * - Tx queue 0 uses tx_cbs[0..31]
2197 * - Tx queue 1 uses tx_cbs[32..63]
2198 * - Tx queue 2 uses tx_cbs[64..95]
2199 * - Tx queue 3 uses tx_cbs[96..127]
2200 * - Tx queue 16 uses tx_cbs[128..255]
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002201 */
Petri Gynther16c6d662015-02-23 11:00:45 -08002202static void bcmgenet_init_tx_queues(struct net_device *dev)
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002203{
2204 struct bcmgenet_priv *priv = netdev_priv(dev);
Petri Gynther16c6d662015-02-23 11:00:45 -08002205 u32 i, dma_enable;
2206 u32 dma_ctrl, ring_cfg;
Petri Gynther37742162014-10-07 09:30:01 -07002207 u32 dma_priority[3] = {0, 0, 0};
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002208
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002209 dma_ctrl = bcmgenet_tdma_readl(priv, DMA_CTRL);
2210 dma_enable = dma_ctrl & DMA_EN;
2211 dma_ctrl &= ~DMA_EN;
2212 bcmgenet_tdma_writel(priv, dma_ctrl, DMA_CTRL);
2213
Petri Gynther16c6d662015-02-23 11:00:45 -08002214 dma_ctrl = 0;
2215 ring_cfg = 0;
2216
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002217 /* Enable strict priority arbiter mode */
2218 bcmgenet_tdma_writel(priv, DMA_ARBITER_SP, DMA_ARB_CTRL);
2219
Petri Gynther16c6d662015-02-23 11:00:45 -08002220 /* Initialize Tx priority queues */
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002221 for (i = 0; i < priv->hw_params->tx_queues; i++) {
Petri Gynther51a966a2015-02-23 11:00:46 -08002222 bcmgenet_init_tx_ring(priv, i, priv->hw_params->tx_bds_per_q,
2223 i * priv->hw_params->tx_bds_per_q,
2224 (i + 1) * priv->hw_params->tx_bds_per_q);
Petri Gynther16c6d662015-02-23 11:00:45 -08002225 ring_cfg |= (1 << i);
2226 dma_ctrl |= (1 << (i + DMA_RING_BUF_EN_SHIFT));
Petri Gynther37742162014-10-07 09:30:01 -07002227 dma_priority[DMA_PRIO_REG_INDEX(i)] |=
2228 ((GENET_Q0_PRIORITY + i) << DMA_PRIO_REG_SHIFT(i));
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002229 }
2230
Petri Gynther16c6d662015-02-23 11:00:45 -08002231 /* Initialize Tx default queue 16 */
Petri Gynther51a966a2015-02-23 11:00:46 -08002232 bcmgenet_init_tx_ring(priv, DESC_INDEX, GENET_Q16_TX_BD_CNT,
Petri Gynther16c6d662015-02-23 11:00:45 -08002233 priv->hw_params->tx_queues *
Petri Gynther51a966a2015-02-23 11:00:46 -08002234 priv->hw_params->tx_bds_per_q,
Petri Gynther16c6d662015-02-23 11:00:45 -08002235 TOTAL_DESC);
2236 ring_cfg |= (1 << DESC_INDEX);
2237 dma_ctrl |= (1 << (DESC_INDEX + DMA_RING_BUF_EN_SHIFT));
Petri Gynther37742162014-10-07 09:30:01 -07002238 dma_priority[DMA_PRIO_REG_INDEX(DESC_INDEX)] |=
2239 ((GENET_Q0_PRIORITY + priv->hw_params->tx_queues) <<
2240 DMA_PRIO_REG_SHIFT(DESC_INDEX));
Petri Gynther16c6d662015-02-23 11:00:45 -08002241
2242 /* Set Tx queue priorities */
Petri Gynther37742162014-10-07 09:30:01 -07002243 bcmgenet_tdma_writel(priv, dma_priority[0], DMA_PRIORITY_0);
2244 bcmgenet_tdma_writel(priv, dma_priority[1], DMA_PRIORITY_1);
2245 bcmgenet_tdma_writel(priv, dma_priority[2], DMA_PRIORITY_2);
2246
Petri Gynther16c6d662015-02-23 11:00:45 -08002247 /* Enable Tx queues */
2248 bcmgenet_tdma_writel(priv, ring_cfg, DMA_RING_CFG);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002249
Petri Gynther16c6d662015-02-23 11:00:45 -08002250 /* Enable Tx DMA */
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002251 if (dma_enable)
Petri Gynther16c6d662015-02-23 11:00:45 -08002252 dma_ctrl |= DMA_EN;
2253 bcmgenet_tdma_writel(priv, dma_ctrl, DMA_CTRL);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002254}
2255
Petri Gynther3ab11332015-03-25 12:35:15 -07002256static void bcmgenet_enable_rx_napi(struct bcmgenet_priv *priv)
2257{
Petri Gynther4055eae2015-03-25 12:35:16 -07002258 unsigned int i;
2259 struct bcmgenet_rx_ring *ring;
2260
2261 for (i = 0; i < priv->hw_params->rx_queues; ++i) {
2262 ring = &priv->rx_rings[i];
2263 napi_enable(&ring->napi);
Doug Bergerfbf557d2017-10-25 15:04:15 -07002264 ring->int_enable(ring);
Petri Gynther4055eae2015-03-25 12:35:16 -07002265 }
2266
2267 ring = &priv->rx_rings[DESC_INDEX];
2268 napi_enable(&ring->napi);
Doug Bergerfbf557d2017-10-25 15:04:15 -07002269 ring->int_enable(ring);
Petri Gynther3ab11332015-03-25 12:35:15 -07002270}
2271
2272static void bcmgenet_disable_rx_napi(struct bcmgenet_priv *priv)
2273{
Petri Gynther4055eae2015-03-25 12:35:16 -07002274 unsigned int i;
2275 struct bcmgenet_rx_ring *ring;
2276
2277 for (i = 0; i < priv->hw_params->rx_queues; ++i) {
2278 ring = &priv->rx_rings[i];
2279 napi_disable(&ring->napi);
2280 }
2281
2282 ring = &priv->rx_rings[DESC_INDEX];
2283 napi_disable(&ring->napi);
Petri Gynther3ab11332015-03-25 12:35:15 -07002284}
2285
2286static void bcmgenet_fini_rx_napi(struct bcmgenet_priv *priv)
2287{
Petri Gynther4055eae2015-03-25 12:35:16 -07002288 unsigned int i;
2289 struct bcmgenet_rx_ring *ring;
2290
2291 for (i = 0; i < priv->hw_params->rx_queues; ++i) {
2292 ring = &priv->rx_rings[i];
2293 netif_napi_del(&ring->napi);
2294 }
2295
2296 ring = &priv->rx_rings[DESC_INDEX];
2297 netif_napi_del(&ring->napi);
Petri Gynther3ab11332015-03-25 12:35:15 -07002298}
2299
Petri Gynther8ac467e2015-03-09 13:40:00 -07002300/* Initialize Rx queues
2301 *
2302 * Queues 0-15 are priority queues. Hardware Filtering Block (HFB) can be
2303 * used to direct traffic to these queues.
2304 *
2305 * Queue 16 is the default Rx queue with GENET_Q16_RX_BD_CNT descriptors.
2306 */
2307static int bcmgenet_init_rx_queues(struct net_device *dev)
2308{
2309 struct bcmgenet_priv *priv = netdev_priv(dev);
2310 u32 i;
2311 u32 dma_enable;
2312 u32 dma_ctrl;
2313 u32 ring_cfg;
2314 int ret;
2315
2316 dma_ctrl = bcmgenet_rdma_readl(priv, DMA_CTRL);
2317 dma_enable = dma_ctrl & DMA_EN;
2318 dma_ctrl &= ~DMA_EN;
2319 bcmgenet_rdma_writel(priv, dma_ctrl, DMA_CTRL);
2320
2321 dma_ctrl = 0;
2322 ring_cfg = 0;
2323
2324 /* Initialize Rx priority queues */
2325 for (i = 0; i < priv->hw_params->rx_queues; i++) {
2326 ret = bcmgenet_init_rx_ring(priv, i,
2327 priv->hw_params->rx_bds_per_q,
2328 i * priv->hw_params->rx_bds_per_q,
2329 (i + 1) *
2330 priv->hw_params->rx_bds_per_q);
2331 if (ret)
2332 return ret;
2333
2334 ring_cfg |= (1 << i);
2335 dma_ctrl |= (1 << (i + DMA_RING_BUF_EN_SHIFT));
2336 }
2337
2338 /* Initialize Rx default queue 16 */
2339 ret = bcmgenet_init_rx_ring(priv, DESC_INDEX, GENET_Q16_RX_BD_CNT,
2340 priv->hw_params->rx_queues *
2341 priv->hw_params->rx_bds_per_q,
2342 TOTAL_DESC);
2343 if (ret)
2344 return ret;
2345
2346 ring_cfg |= (1 << DESC_INDEX);
2347 dma_ctrl |= (1 << (DESC_INDEX + DMA_RING_BUF_EN_SHIFT));
2348
2349 /* Enable rings */
2350 bcmgenet_rdma_writel(priv, ring_cfg, DMA_RING_CFG);
2351
2352 /* Configure ring as descriptor ring and re-enable DMA if enabled */
2353 if (dma_enable)
2354 dma_ctrl |= DMA_EN;
2355 bcmgenet_rdma_writel(priv, dma_ctrl, DMA_CTRL);
2356
2357 return 0;
2358}
2359
Florian Fainelli4a0c081e2014-09-22 11:54:43 -07002360static int bcmgenet_dma_teardown(struct bcmgenet_priv *priv)
2361{
2362 int ret = 0;
2363 int timeout = 0;
2364 u32 reg;
Jaedon Shinb6df7d62015-08-21 10:08:26 +09002365 u32 dma_ctrl;
2366 int i;
Florian Fainelli4a0c081e2014-09-22 11:54:43 -07002367
2368 /* Disable TDMA to stop add more frames in TX DMA */
2369 reg = bcmgenet_tdma_readl(priv, DMA_CTRL);
2370 reg &= ~DMA_EN;
2371 bcmgenet_tdma_writel(priv, reg, DMA_CTRL);
2372
2373 /* Check TDMA status register to confirm TDMA is disabled */
2374 while (timeout++ < DMA_TIMEOUT_VAL) {
2375 reg = bcmgenet_tdma_readl(priv, DMA_STATUS);
2376 if (reg & DMA_DISABLED)
2377 break;
2378
2379 udelay(1);
2380 }
2381
2382 if (timeout == DMA_TIMEOUT_VAL) {
2383 netdev_warn(priv->dev, "Timed out while disabling TX DMA\n");
2384 ret = -ETIMEDOUT;
2385 }
2386
2387 /* Wait 10ms for packet drain in both tx and rx dma */
2388 usleep_range(10000, 20000);
2389
2390 /* Disable RDMA */
2391 reg = bcmgenet_rdma_readl(priv, DMA_CTRL);
2392 reg &= ~DMA_EN;
2393 bcmgenet_rdma_writel(priv, reg, DMA_CTRL);
2394
2395 timeout = 0;
2396 /* Check RDMA status register to confirm RDMA is disabled */
2397 while (timeout++ < DMA_TIMEOUT_VAL) {
2398 reg = bcmgenet_rdma_readl(priv, DMA_STATUS);
2399 if (reg & DMA_DISABLED)
2400 break;
2401
2402 udelay(1);
2403 }
2404
2405 if (timeout == DMA_TIMEOUT_VAL) {
2406 netdev_warn(priv->dev, "Timed out while disabling RX DMA\n");
2407 ret = -ETIMEDOUT;
2408 }
2409
Jaedon Shinb6df7d62015-08-21 10:08:26 +09002410 dma_ctrl = 0;
2411 for (i = 0; i < priv->hw_params->rx_queues; i++)
2412 dma_ctrl |= (1 << (i + DMA_RING_BUF_EN_SHIFT));
2413 reg = bcmgenet_rdma_readl(priv, DMA_CTRL);
2414 reg &= ~dma_ctrl;
2415 bcmgenet_rdma_writel(priv, reg, DMA_CTRL);
2416
2417 dma_ctrl = 0;
2418 for (i = 0; i < priv->hw_params->tx_queues; i++)
2419 dma_ctrl |= (1 << (i + DMA_RING_BUF_EN_SHIFT));
2420 reg = bcmgenet_tdma_readl(priv, DMA_CTRL);
2421 reg &= ~dma_ctrl;
2422 bcmgenet_tdma_writel(priv, reg, DMA_CTRL);
2423
Florian Fainelli4a0c081e2014-09-22 11:54:43 -07002424 return ret;
2425}
2426
Petri Gynther9abab962015-03-30 00:29:01 -07002427static void bcmgenet_fini_dma(struct bcmgenet_priv *priv)
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002428{
Petri Gynthere178c8c2016-04-09 00:20:36 -07002429 struct netdev_queue *txq;
Doug Bergerf48bed12017-07-14 16:12:10 -07002430 struct sk_buff *skb;
2431 struct enet_cb *cb;
2432 int i;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002433
Petri Gynther9abab962015-03-30 00:29:01 -07002434 bcmgenet_fini_rx_napi(priv);
2435 bcmgenet_fini_tx_napi(priv);
2436
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002437 for (i = 0; i < priv->num_tx_bds; i++) {
Doug Bergerf48bed12017-07-14 16:12:10 -07002438 cb = priv->tx_cbs + i;
2439 skb = bcmgenet_free_tx_cb(&priv->pdev->dev, cb);
2440 if (skb)
2441 dev_kfree_skb(skb);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002442 }
2443
Petri Gynthere178c8c2016-04-09 00:20:36 -07002444 for (i = 0; i < priv->hw_params->tx_queues; i++) {
2445 txq = netdev_get_tx_queue(priv->dev, priv->tx_rings[i].queue);
2446 netdev_tx_reset_queue(txq);
2447 }
2448
2449 txq = netdev_get_tx_queue(priv->dev, priv->tx_rings[DESC_INDEX].queue);
2450 netdev_tx_reset_queue(txq);
2451
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002452 bcmgenet_free_rx_buffers(priv);
2453 kfree(priv->rx_cbs);
2454 kfree(priv->tx_cbs);
2455}
2456
2457/* init_edma: Initialize DMA control register */
2458static int bcmgenet_init_dma(struct bcmgenet_priv *priv)
2459{
2460 int ret;
Petri Gynther014012a2015-02-23 11:00:45 -08002461 unsigned int i;
2462 struct enet_cb *cb;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002463
Petri Gynther6f5a2722015-03-06 13:45:00 -08002464 netif_dbg(priv, hw, priv->dev, "%s\n", __func__);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002465
Petri Gynther6f5a2722015-03-06 13:45:00 -08002466 /* Initialize common Rx ring structures */
2467 priv->rx_bds = priv->base + priv->hw_params->rdma_offset;
2468 priv->num_rx_bds = TOTAL_DESC;
2469 priv->rx_cbs = kcalloc(priv->num_rx_bds, sizeof(struct enet_cb),
2470 GFP_KERNEL);
2471 if (!priv->rx_cbs)
2472 return -ENOMEM;
2473
2474 for (i = 0; i < priv->num_rx_bds; i++) {
2475 cb = priv->rx_cbs + i;
2476 cb->bd_addr = priv->rx_bds + i * DMA_DESC_SIZE;
2477 }
2478
Brian Norris7fc527f2014-07-29 14:34:14 -07002479 /* Initialize common TX ring structures */
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002480 priv->tx_bds = priv->base + priv->hw_params->tdma_offset;
2481 priv->num_tx_bds = TOTAL_DESC;
Florian Fainellic489be02014-07-23 10:42:15 -07002482 priv->tx_cbs = kcalloc(priv->num_tx_bds, sizeof(struct enet_cb),
Florian Fainellic91b7f62014-07-23 10:42:12 -07002483 GFP_KERNEL);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002484 if (!priv->tx_cbs) {
Petri Gyntherebbd96f2015-03-25 12:35:11 -07002485 kfree(priv->rx_cbs);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002486 return -ENOMEM;
2487 }
2488
Petri Gynther014012a2015-02-23 11:00:45 -08002489 for (i = 0; i < priv->num_tx_bds; i++) {
2490 cb = priv->tx_cbs + i;
2491 cb->bd_addr = priv->tx_bds + i * DMA_DESC_SIZE;
2492 }
2493
Petri Gyntherebbd96f2015-03-25 12:35:11 -07002494 /* Init rDma */
2495 bcmgenet_rdma_writel(priv, DMA_MAX_BURST_LENGTH, DMA_SCB_BURST_SIZE);
2496
2497 /* Initialize Rx queues */
2498 ret = bcmgenet_init_rx_queues(priv->dev);
2499 if (ret) {
2500 netdev_err(priv->dev, "failed to initialize Rx queues\n");
2501 bcmgenet_free_rx_buffers(priv);
2502 kfree(priv->rx_cbs);
2503 kfree(priv->tx_cbs);
2504 return ret;
2505 }
2506
2507 /* Init tDma */
2508 bcmgenet_tdma_writel(priv, DMA_MAX_BURST_LENGTH, DMA_SCB_BURST_SIZE);
2509
Petri Gynther16c6d662015-02-23 11:00:45 -08002510 /* Initialize Tx queues */
2511 bcmgenet_init_tx_queues(priv->dev);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002512
2513 return 0;
2514}
2515
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002516/* Interrupt bottom half */
2517static void bcmgenet_irq_task(struct work_struct *work)
2518{
Doug Berger07c52d62017-03-09 16:58:47 -08002519 unsigned int status;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002520 struct bcmgenet_priv *priv = container_of(
2521 work, struct bcmgenet_priv, bcmgenet_irq_work);
2522
2523 netif_dbg(priv, intr, priv->dev, "%s\n", __func__);
2524
Doug Bergerb0447ec2017-10-25 15:04:17 -07002525 spin_lock_irq(&priv->lock);
Doug Berger07c52d62017-03-09 16:58:47 -08002526 status = priv->irq0_stat;
2527 priv->irq0_stat = 0;
Doug Bergerb0447ec2017-10-25 15:04:17 -07002528 spin_unlock_irq(&priv->lock);
Doug Berger07c52d62017-03-09 16:58:47 -08002529
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002530 /* Link UP/DOWN event */
Doug Berger07c52d62017-03-09 16:58:47 -08002531 if (status & UMAC_IRQ_LINK_EVENT)
Doug Berger6c97f012017-10-25 15:04:19 -07002532 phy_mac_interrupt(priv->dev->phydev,
Doug Berger07c52d62017-03-09 16:58:47 -08002533 !!(status & UMAC_IRQ_LINK_UP));
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002534}
2535
Petri Gynther4055eae2015-03-25 12:35:16 -07002536/* bcmgenet_isr1: handle Rx and Tx priority queues */
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002537static irqreturn_t bcmgenet_isr1(int irq, void *dev_id)
2538{
2539 struct bcmgenet_priv *priv = dev_id;
Petri Gynther4055eae2015-03-25 12:35:16 -07002540 struct bcmgenet_rx_ring *rx_ring;
2541 struct bcmgenet_tx_ring *tx_ring;
Doug Berger07c52d62017-03-09 16:58:47 -08002542 unsigned int index, status;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002543
Doug Berger07c52d62017-03-09 16:58:47 -08002544 /* Read irq status */
2545 status = bcmgenet_intrl2_1_readl(priv, INTRL2_CPU_STAT) &
Jaedon Shin4092e6a2015-02-28 11:48:26 +09002546 ~bcmgenet_intrl2_1_readl(priv, INTRL2_CPU_MASK_STATUS);
Petri Gynther4055eae2015-03-25 12:35:16 -07002547
Brian Norris7fc527f2014-07-29 14:34:14 -07002548 /* clear interrupts */
Doug Berger07c52d62017-03-09 16:58:47 -08002549 bcmgenet_intrl2_1_writel(priv, status, INTRL2_CPU_CLEAR);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002550
2551 netif_dbg(priv, intr, priv->dev,
Doug Berger07c52d62017-03-09 16:58:47 -08002552 "%s: IRQ=0x%x\n", __func__, status);
Jaedon Shin4092e6a2015-02-28 11:48:26 +09002553
Petri Gynther4055eae2015-03-25 12:35:16 -07002554 /* Check Rx priority queue interrupts */
2555 for (index = 0; index < priv->hw_params->rx_queues; index++) {
Doug Berger07c52d62017-03-09 16:58:47 -08002556 if (!(status & BIT(UMAC_IRQ1_RX_INTR_SHIFT + index)))
Petri Gynther4055eae2015-03-25 12:35:16 -07002557 continue;
2558
2559 rx_ring = &priv->rx_rings[index];
2560
2561 if (likely(napi_schedule_prep(&rx_ring->napi))) {
2562 rx_ring->int_disable(rx_ring);
Florian Fainellidac916f2016-04-08 22:30:56 -07002563 __napi_schedule_irqoff(&rx_ring->napi);
Petri Gynther4055eae2015-03-25 12:35:16 -07002564 }
2565 }
2566
2567 /* Check Tx priority queue interrupts */
Jaedon Shin4092e6a2015-02-28 11:48:26 +09002568 for (index = 0; index < priv->hw_params->tx_queues; index++) {
Doug Berger07c52d62017-03-09 16:58:47 -08002569 if (!(status & BIT(index)))
Jaedon Shin4092e6a2015-02-28 11:48:26 +09002570 continue;
2571
Petri Gynther4055eae2015-03-25 12:35:16 -07002572 tx_ring = &priv->tx_rings[index];
Jaedon Shin4092e6a2015-02-28 11:48:26 +09002573
Petri Gynther4055eae2015-03-25 12:35:16 -07002574 if (likely(napi_schedule_prep(&tx_ring->napi))) {
2575 tx_ring->int_disable(tx_ring);
Florian Fainellidac916f2016-04-08 22:30:56 -07002576 __napi_schedule_irqoff(&tx_ring->napi);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002577 }
2578 }
Jaedon Shin4092e6a2015-02-28 11:48:26 +09002579
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002580 return IRQ_HANDLED;
2581}
2582
Petri Gynther4055eae2015-03-25 12:35:16 -07002583/* bcmgenet_isr0: handle Rx and Tx default queues + other stuff */
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002584static irqreturn_t bcmgenet_isr0(int irq, void *dev_id)
2585{
2586 struct bcmgenet_priv *priv = dev_id;
Petri Gynther4055eae2015-03-25 12:35:16 -07002587 struct bcmgenet_rx_ring *rx_ring;
2588 struct bcmgenet_tx_ring *tx_ring;
Doug Berger07c52d62017-03-09 16:58:47 -08002589 unsigned int status;
2590 unsigned long flags;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002591
Doug Berger07c52d62017-03-09 16:58:47 -08002592 /* Read irq status */
2593 status = bcmgenet_intrl2_0_readl(priv, INTRL2_CPU_STAT) &
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002594 ~bcmgenet_intrl2_0_readl(priv, INTRL2_CPU_MASK_STATUS);
Petri Gynther4055eae2015-03-25 12:35:16 -07002595
Brian Norris7fc527f2014-07-29 14:34:14 -07002596 /* clear interrupts */
Doug Berger07c52d62017-03-09 16:58:47 -08002597 bcmgenet_intrl2_0_writel(priv, status, INTRL2_CPU_CLEAR);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002598
2599 netif_dbg(priv, intr, priv->dev,
Doug Berger07c52d62017-03-09 16:58:47 -08002600 "IRQ=0x%x\n", status);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002601
Doug Berger07c52d62017-03-09 16:58:47 -08002602 if (status & UMAC_IRQ_RXDMA_DONE) {
Petri Gynther4055eae2015-03-25 12:35:16 -07002603 rx_ring = &priv->rx_rings[DESC_INDEX];
Jaedon Shin4092e6a2015-02-28 11:48:26 +09002604
Petri Gynther4055eae2015-03-25 12:35:16 -07002605 if (likely(napi_schedule_prep(&rx_ring->napi))) {
2606 rx_ring->int_disable(rx_ring);
Florian Fainellidac916f2016-04-08 22:30:56 -07002607 __napi_schedule_irqoff(&rx_ring->napi);
Jaedon Shin4092e6a2015-02-28 11:48:26 +09002608 }
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002609 }
Petri Gynther4055eae2015-03-25 12:35:16 -07002610
Doug Berger07c52d62017-03-09 16:58:47 -08002611 if (status & UMAC_IRQ_TXDMA_DONE) {
Petri Gynther4055eae2015-03-25 12:35:16 -07002612 tx_ring = &priv->tx_rings[DESC_INDEX];
2613
2614 if (likely(napi_schedule_prep(&tx_ring->napi))) {
2615 tx_ring->int_disable(tx_ring);
Florian Fainellidac916f2016-04-08 22:30:56 -07002616 __napi_schedule_irqoff(&tx_ring->napi);
Petri Gynther4055eae2015-03-25 12:35:16 -07002617 }
2618 }
2619
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002620 if ((priv->hw_params->flags & GENET_HAS_MDIO_INTR) &&
Doug Berger07c52d62017-03-09 16:58:47 -08002621 status & (UMAC_IRQ_MDIO_DONE | UMAC_IRQ_MDIO_ERROR)) {
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002622 wake_up(&priv->wq);
2623 }
2624
Doug Berger07c52d62017-03-09 16:58:47 -08002625 /* all other interested interrupts handled in bottom half */
Doug Berger0d314502017-10-25 15:04:11 -07002626 status &= UMAC_IRQ_LINK_EVENT;
Doug Berger07c52d62017-03-09 16:58:47 -08002627 if (status) {
2628 /* Save irq status for bottom-half processing. */
2629 spin_lock_irqsave(&priv->lock, flags);
2630 priv->irq0_stat |= status;
2631 spin_unlock_irqrestore(&priv->lock, flags);
2632
2633 schedule_work(&priv->bcmgenet_irq_work);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002634 }
2635
2636 return IRQ_HANDLED;
2637}
2638
Florian Fainelli85620562014-07-21 15:29:23 -07002639static irqreturn_t bcmgenet_wol_isr(int irq, void *dev_id)
2640{
2641 struct bcmgenet_priv *priv = dev_id;
2642
2643 pm_wakeup_event(&priv->pdev->dev, 0);
2644
2645 return IRQ_HANDLED;
2646}
2647
Florian Fainelli4d2e8882015-07-31 11:42:54 -07002648#ifdef CONFIG_NET_POLL_CONTROLLER
2649static void bcmgenet_poll_controller(struct net_device *dev)
2650{
2651 struct bcmgenet_priv *priv = netdev_priv(dev);
2652
2653 /* Invoke the main RX/TX interrupt handler */
2654 disable_irq(priv->irq0);
2655 bcmgenet_isr0(priv->irq0, priv);
2656 enable_irq(priv->irq0);
2657
2658 /* And the interrupt handler for RX/TX priority queues */
2659 disable_irq(priv->irq1);
2660 bcmgenet_isr1(priv->irq1, priv);
2661 enable_irq(priv->irq1);
2662}
2663#endif
2664
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002665static void bcmgenet_umac_reset(struct bcmgenet_priv *priv)
2666{
2667 u32 reg;
2668
2669 reg = bcmgenet_rbuf_ctrl_get(priv);
2670 reg |= BIT(1);
2671 bcmgenet_rbuf_ctrl_set(priv, reg);
2672 udelay(10);
2673
2674 reg &= ~BIT(1);
2675 bcmgenet_rbuf_ctrl_set(priv, reg);
2676 udelay(10);
2677}
2678
2679static void bcmgenet_set_hw_addr(struct bcmgenet_priv *priv,
Florian Fainellic91b7f62014-07-23 10:42:12 -07002680 unsigned char *addr)
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002681{
2682 bcmgenet_umac_writel(priv, (addr[0] << 24) | (addr[1] << 16) |
2683 (addr[2] << 8) | addr[3], UMAC_MAC0);
2684 bcmgenet_umac_writel(priv, (addr[4] << 8) | addr[5], UMAC_MAC1);
2685}
2686
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002687/* Returns a reusable dma control register value */
2688static u32 bcmgenet_dma_disable(struct bcmgenet_priv *priv)
2689{
2690 u32 reg;
2691 u32 dma_ctrl;
2692
2693 /* disable DMA */
2694 dma_ctrl = 1 << (DESC_INDEX + DMA_RING_BUF_EN_SHIFT) | DMA_EN;
2695 reg = bcmgenet_tdma_readl(priv, DMA_CTRL);
2696 reg &= ~dma_ctrl;
2697 bcmgenet_tdma_writel(priv, reg, DMA_CTRL);
2698
2699 reg = bcmgenet_rdma_readl(priv, DMA_CTRL);
2700 reg &= ~dma_ctrl;
2701 bcmgenet_rdma_writel(priv, reg, DMA_CTRL);
2702
2703 bcmgenet_umac_writel(priv, 1, UMAC_TX_FLUSH);
2704 udelay(10);
2705 bcmgenet_umac_writel(priv, 0, UMAC_TX_FLUSH);
2706
2707 return dma_ctrl;
2708}
2709
2710static void bcmgenet_enable_dma(struct bcmgenet_priv *priv, u32 dma_ctrl)
2711{
2712 u32 reg;
2713
2714 reg = bcmgenet_rdma_readl(priv, DMA_CTRL);
2715 reg |= dma_ctrl;
2716 bcmgenet_rdma_writel(priv, reg, DMA_CTRL);
2717
2718 reg = bcmgenet_tdma_readl(priv, DMA_CTRL);
2719 reg |= dma_ctrl;
2720 bcmgenet_tdma_writel(priv, reg, DMA_CTRL);
2721}
2722
Petri Gynther0034de42015-03-13 14:45:00 -07002723/* bcmgenet_hfb_clear
2724 *
2725 * Clear Hardware Filter Block and disable all filtering.
2726 */
2727static void bcmgenet_hfb_clear(struct bcmgenet_priv *priv)
2728{
2729 u32 i;
2730
2731 bcmgenet_hfb_reg_writel(priv, 0x0, HFB_CTRL);
2732 bcmgenet_hfb_reg_writel(priv, 0x0, HFB_FLT_ENABLE_V3PLUS);
2733 bcmgenet_hfb_reg_writel(priv, 0x0, HFB_FLT_ENABLE_V3PLUS + 4);
2734
2735 for (i = DMA_INDEX2RING_0; i <= DMA_INDEX2RING_7; i++)
2736 bcmgenet_rdma_writel(priv, 0x0, i);
2737
2738 for (i = 0; i < (priv->hw_params->hfb_filter_cnt / 4); i++)
2739 bcmgenet_hfb_reg_writel(priv, 0x0,
2740 HFB_FLT_LEN_V3PLUS + i * sizeof(u32));
2741
2742 for (i = 0; i < priv->hw_params->hfb_filter_cnt *
2743 priv->hw_params->hfb_filter_size; i++)
2744 bcmgenet_hfb_writel(priv, 0x0, i * sizeof(u32));
2745}
2746
2747static void bcmgenet_hfb_init(struct bcmgenet_priv *priv)
2748{
2749 if (GENET_IS_V1(priv) || GENET_IS_V2(priv))
2750 return;
2751
2752 bcmgenet_hfb_clear(priv);
2753}
2754
Florian Fainelli909ff5e2014-07-21 15:29:21 -07002755static void bcmgenet_netif_start(struct net_device *dev)
2756{
2757 struct bcmgenet_priv *priv = netdev_priv(dev);
2758
2759 /* Start the network engine */
Petri Gynther3ab11332015-03-25 12:35:15 -07002760 bcmgenet_enable_rx_napi(priv);
Florian Fainelli909ff5e2014-07-21 15:29:21 -07002761
2762 umac_enable_set(priv, CMD_TX_EN | CMD_RX_EN, true);
2763
Florian Fainelli909ff5e2014-07-21 15:29:21 -07002764 netif_tx_start_all_queues(dev);
Doug Bergerd215dba2017-10-25 15:04:16 -07002765 bcmgenet_enable_tx_napi(priv);
Florian Fainelli909ff5e2014-07-21 15:29:21 -07002766
Florian Fainelli37850e32015-10-17 14:22:46 -07002767 /* Monitor link interrupts now */
2768 bcmgenet_link_intr_enable(priv);
2769
Doug Berger6c97f012017-10-25 15:04:19 -07002770 phy_start(dev->phydev);
Florian Fainelli909ff5e2014-07-21 15:29:21 -07002771}
2772
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002773static int bcmgenet_open(struct net_device *dev)
2774{
2775 struct bcmgenet_priv *priv = netdev_priv(dev);
2776 unsigned long dma_ctrl;
2777 u32 reg;
2778 int ret;
2779
2780 netif_dbg(priv, ifup, dev, "bcmgenet_open\n");
2781
2782 /* Turn on the clock */
Florian Fainelli7d5d3072015-07-22 17:28:23 -07002783 clk_prepare_enable(priv->clk);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002784
Florian Fainellia642c4f2015-03-23 15:09:56 -07002785 /* If this is an internal GPHY, power it back on now, before UniMAC is
2786 * brought out of reset as absolutely no UniMAC activity is allowed
2787 */
Florian Fainellic624f892015-07-16 15:51:17 -07002788 if (priv->internal_phy)
Florian Fainellia642c4f2015-03-23 15:09:56 -07002789 bcmgenet_power_up(priv, GENET_POWER_PASSIVE);
2790
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002791 /* take MAC out of reset */
2792 bcmgenet_umac_reset(priv);
2793
Doug Berger28c2d1a2017-10-25 15:04:13 -07002794 init_umac(priv);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002795
Florian Fainelli909ff5e2014-07-21 15:29:21 -07002796 /* Make sure we reflect the value of CRC_CMD_FWD */
2797 reg = bcmgenet_umac_readl(priv, UMAC_CMD);
2798 priv->crc_fwd_en = !!(reg & CMD_CRC_FWD);
2799
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002800 bcmgenet_set_hw_addr(priv, dev->dev_addr);
2801
Florian Fainellic624f892015-07-16 15:51:17 -07002802 if (priv->internal_phy) {
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002803 reg = bcmgenet_ext_readl(priv, EXT_EXT_PWR_MGMT);
2804 reg |= EXT_ENERGY_DET_MASK;
2805 bcmgenet_ext_writel(priv, reg, EXT_EXT_PWR_MGMT);
2806 }
2807
2808 /* Disable RX/TX DMA and flush TX queues */
2809 dma_ctrl = bcmgenet_dma_disable(priv);
2810
2811 /* Reinitialize TDMA and RDMA and SW housekeeping */
2812 ret = bcmgenet_init_dma(priv);
2813 if (ret) {
2814 netdev_err(dev, "failed to initialize DMA\n");
Petri Gyntherfac25942015-03-30 00:29:13 -07002815 goto err_clk_disable;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002816 }
2817
2818 /* Always enable ring 16 - descriptor ring */
2819 bcmgenet_enable_dma(priv, dma_ctrl);
2820
Petri Gynther0034de42015-03-13 14:45:00 -07002821 /* HFB init */
2822 bcmgenet_hfb_init(priv);
2823
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002824 ret = request_irq(priv->irq0, bcmgenet_isr0, IRQF_SHARED,
Florian Fainellic91b7f62014-07-23 10:42:12 -07002825 dev->name, priv);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002826 if (ret < 0) {
2827 netdev_err(dev, "can't request IRQ %d\n", priv->irq0);
2828 goto err_fini_dma;
2829 }
2830
2831 ret = request_irq(priv->irq1, bcmgenet_isr1, IRQF_SHARED,
Florian Fainellic91b7f62014-07-23 10:42:12 -07002832 dev->name, priv);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002833 if (ret < 0) {
2834 netdev_err(dev, "can't request IRQ %d\n", priv->irq1);
2835 goto err_irq0;
2836 }
2837
Florian Fainelli6cc8e6d2015-07-16 15:51:18 -07002838 ret = bcmgenet_mii_probe(dev);
2839 if (ret) {
2840 netdev_err(dev, "failed to connect to PHY\n");
2841 goto err_irq1;
2842 }
Florian Fainellic96e7312014-11-10 18:06:20 -08002843
Florian Fainelli909ff5e2014-07-21 15:29:21 -07002844 bcmgenet_netif_start(dev);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002845
2846 return 0;
2847
Florian Fainelli6cc8e6d2015-07-16 15:51:18 -07002848err_irq1:
2849 free_irq(priv->irq1, priv);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002850err_irq0:
Florian Fainelli978ffac2015-07-16 15:51:15 -07002851 free_irq(priv->irq0, priv);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002852err_fini_dma:
Doug Berger4fd6dc92017-10-25 15:04:12 -07002853 bcmgenet_dma_teardown(priv);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002854 bcmgenet_fini_dma(priv);
2855err_clk_disable:
Doug Berger76274092017-03-09 16:58:46 -08002856 if (priv->internal_phy)
2857 bcmgenet_power_down(priv, GENET_POWER_PASSIVE);
Florian Fainelli7d5d3072015-07-22 17:28:23 -07002858 clk_disable_unprepare(priv->clk);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002859 return ret;
2860}
2861
Florian Fainelli909ff5e2014-07-21 15:29:21 -07002862static void bcmgenet_netif_stop(struct net_device *dev)
2863{
2864 struct bcmgenet_priv *priv = netdev_priv(dev);
2865
Doug Bergerd215dba2017-10-25 15:04:16 -07002866 bcmgenet_disable_tx_napi(priv);
Florian Fainelli909ff5e2014-07-21 15:29:21 -07002867 netif_tx_stop_all_queues(dev);
Doug Bergerd215dba2017-10-25 15:04:16 -07002868
2869 /* Disable MAC receive */
2870 umac_enable_set(priv, CMD_RX_EN, false);
2871
2872 bcmgenet_dma_teardown(priv);
2873
2874 /* Disable MAC transmit. TX DMA disabled must be done before this */
2875 umac_enable_set(priv, CMD_TX_EN, false);
2876
Doug Berger6c97f012017-10-25 15:04:19 -07002877 phy_stop(dev->phydev);
Petri Gynther3ab11332015-03-25 12:35:15 -07002878 bcmgenet_disable_rx_napi(priv);
Doug Bergerfbf557d2017-10-25 15:04:15 -07002879 bcmgenet_intr_disable(priv);
Florian Fainelli909ff5e2014-07-21 15:29:21 -07002880
2881 /* Wait for pending work items to complete. Since interrupts are
2882 * disabled no new work will be scheduled.
2883 */
2884 cancel_work_sync(&priv->bcmgenet_irq_work);
Florian Fainellicc013fb2014-08-11 14:50:43 -07002885
Florian Fainellicc013fb2014-08-11 14:50:43 -07002886 priv->old_link = -1;
Petri Gynther5ad6e6c2014-10-03 12:25:01 -07002887 priv->old_speed = -1;
Florian Fainellicc013fb2014-08-11 14:50:43 -07002888 priv->old_duplex = -1;
Petri Gynther5ad6e6c2014-10-03 12:25:01 -07002889 priv->old_pause = -1;
Doug Bergerd215dba2017-10-25 15:04:16 -07002890
2891 /* tx reclaim */
2892 bcmgenet_tx_reclaim_all(dev);
2893 bcmgenet_fini_dma(priv);
Florian Fainelli909ff5e2014-07-21 15:29:21 -07002894}
2895
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002896static int bcmgenet_close(struct net_device *dev)
2897{
2898 struct bcmgenet_priv *priv = netdev_priv(dev);
Doug Bergerd215dba2017-10-25 15:04:16 -07002899 int ret = 0;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002900
2901 netif_dbg(priv, ifdown, dev, "bcmgenet_close\n");
2902
Florian Fainelli909ff5e2014-07-21 15:29:21 -07002903 bcmgenet_netif_stop(dev);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002904
Florian Fainellic96e7312014-11-10 18:06:20 -08002905 /* Really kill the PHY state machine and disconnect from it */
Doug Berger6c97f012017-10-25 15:04:19 -07002906 phy_disconnect(dev->phydev);
Florian Fainellic96e7312014-11-10 18:06:20 -08002907
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002908 free_irq(priv->irq0, priv);
2909 free_irq(priv->irq1, priv);
2910
Florian Fainellic624f892015-07-16 15:51:17 -07002911 if (priv->internal_phy)
Florian Fainellica8cf342015-03-23 15:09:51 -07002912 ret = bcmgenet_power_down(priv, GENET_POWER_PASSIVE);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002913
Florian Fainelli7d5d3072015-07-22 17:28:23 -07002914 clk_disable_unprepare(priv->clk);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002915
Florian Fainellica8cf342015-03-23 15:09:51 -07002916 return ret;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002917}
2918
Florian Fainelli13ea6572015-06-04 16:15:50 -07002919static void bcmgenet_dump_tx_queue(struct bcmgenet_tx_ring *ring)
2920{
2921 struct bcmgenet_priv *priv = ring->priv;
2922 u32 p_index, c_index, intsts, intmsk;
2923 struct netdev_queue *txq;
2924 unsigned int free_bds;
Florian Fainelli13ea6572015-06-04 16:15:50 -07002925 bool txq_stopped;
2926
2927 if (!netif_msg_tx_err(priv))
2928 return;
2929
2930 txq = netdev_get_tx_queue(priv->dev, ring->queue);
2931
Doug Bergerb0447ec2017-10-25 15:04:17 -07002932 spin_lock(&ring->lock);
Florian Fainelli13ea6572015-06-04 16:15:50 -07002933 if (ring->index == DESC_INDEX) {
2934 intsts = ~bcmgenet_intrl2_0_readl(priv, INTRL2_CPU_MASK_STATUS);
2935 intmsk = UMAC_IRQ_TXDMA_DONE | UMAC_IRQ_TXDMA_MBDONE;
2936 } else {
2937 intsts = ~bcmgenet_intrl2_1_readl(priv, INTRL2_CPU_MASK_STATUS);
2938 intmsk = 1 << ring->index;
2939 }
2940 c_index = bcmgenet_tdma_ring_readl(priv, ring->index, TDMA_CONS_INDEX);
2941 p_index = bcmgenet_tdma_ring_readl(priv, ring->index, TDMA_PROD_INDEX);
2942 txq_stopped = netif_tx_queue_stopped(txq);
2943 free_bds = ring->free_bds;
Doug Bergerb0447ec2017-10-25 15:04:17 -07002944 spin_unlock(&ring->lock);
Florian Fainelli13ea6572015-06-04 16:15:50 -07002945
2946 netif_err(priv, tx_err, priv->dev, "Ring %d queue %d status summary\n"
2947 "TX queue status: %s, interrupts: %s\n"
2948 "(sw)free_bds: %d (sw)size: %d\n"
2949 "(sw)p_index: %d (hw)p_index: %d\n"
2950 "(sw)c_index: %d (hw)c_index: %d\n"
2951 "(sw)clean_p: %d (sw)write_p: %d\n"
2952 "(sw)cb_ptr: %d (sw)end_ptr: %d\n",
2953 ring->index, ring->queue,
2954 txq_stopped ? "stopped" : "active",
2955 intsts & intmsk ? "enabled" : "disabled",
2956 free_bds, ring->size,
2957 ring->prod_index, p_index & DMA_P_INDEX_MASK,
2958 ring->c_index, c_index & DMA_C_INDEX_MASK,
2959 ring->clean_ptr, ring->write_ptr,
2960 ring->cb_ptr, ring->end_ptr);
2961}
2962
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002963static void bcmgenet_timeout(struct net_device *dev)
2964{
2965 struct bcmgenet_priv *priv = netdev_priv(dev);
Florian Fainelli13ea6572015-06-04 16:15:50 -07002966 u32 int0_enable = 0;
2967 u32 int1_enable = 0;
2968 unsigned int q;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002969
2970 netif_dbg(priv, tx_err, dev, "bcmgenet_timeout\n");
2971
Florian Fainelli13ea6572015-06-04 16:15:50 -07002972 for (q = 0; q < priv->hw_params->tx_queues; q++)
2973 bcmgenet_dump_tx_queue(&priv->tx_rings[q]);
2974 bcmgenet_dump_tx_queue(&priv->tx_rings[DESC_INDEX]);
2975
2976 bcmgenet_tx_reclaim_all(dev);
2977
2978 for (q = 0; q < priv->hw_params->tx_queues; q++)
2979 int1_enable |= (1 << q);
2980
2981 int0_enable = UMAC_IRQ_TXDMA_DONE;
2982
2983 /* Re-enable TX interrupts if disabled */
2984 bcmgenet_intrl2_0_writel(priv, int0_enable, INTRL2_CPU_MASK_CLEAR);
2985 bcmgenet_intrl2_1_writel(priv, int1_enable, INTRL2_CPU_MASK_CLEAR);
2986
Florian Westphal860e9532016-05-03 16:33:13 +02002987 netif_trans_update(dev);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002988
2989 dev->stats.tx_errors++;
2990
2991 netif_tx_wake_all_queues(dev);
2992}
2993
2994#define MAX_MC_COUNT 16
2995
2996static inline void bcmgenet_set_mdf_addr(struct bcmgenet_priv *priv,
2997 unsigned char *addr,
2998 int *i,
2999 int *mc)
3000{
3001 u32 reg;
3002
Florian Fainellic91b7f62014-07-23 10:42:12 -07003003 bcmgenet_umac_writel(priv, addr[0] << 8 | addr[1],
3004 UMAC_MDF_ADDR + (*i * 4));
3005 bcmgenet_umac_writel(priv, addr[2] << 24 | addr[3] << 16 |
3006 addr[4] << 8 | addr[5],
3007 UMAC_MDF_ADDR + ((*i + 1) * 4));
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003008 reg = bcmgenet_umac_readl(priv, UMAC_MDF_CTRL);
3009 reg |= (1 << (MAX_MC_COUNT - *mc));
3010 bcmgenet_umac_writel(priv, reg, UMAC_MDF_CTRL);
3011 *i += 2;
3012 (*mc)++;
3013}
3014
3015static void bcmgenet_set_rx_mode(struct net_device *dev)
3016{
3017 struct bcmgenet_priv *priv = netdev_priv(dev);
3018 struct netdev_hw_addr *ha;
3019 int i, mc;
3020 u32 reg;
3021
3022 netif_dbg(priv, hw, dev, "%s: %08X\n", __func__, dev->flags);
3023
Brian Norris7fc527f2014-07-29 14:34:14 -07003024 /* Promiscuous mode */
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003025 reg = bcmgenet_umac_readl(priv, UMAC_CMD);
3026 if (dev->flags & IFF_PROMISC) {
3027 reg |= CMD_PROMISC;
3028 bcmgenet_umac_writel(priv, reg, UMAC_CMD);
3029 bcmgenet_umac_writel(priv, 0, UMAC_MDF_CTRL);
3030 return;
3031 } else {
3032 reg &= ~CMD_PROMISC;
3033 bcmgenet_umac_writel(priv, reg, UMAC_CMD);
3034 }
3035
3036 /* UniMac doesn't support ALLMULTI */
3037 if (dev->flags & IFF_ALLMULTI) {
3038 netdev_warn(dev, "ALLMULTI is not supported\n");
3039 return;
3040 }
3041
3042 /* update MDF filter */
3043 i = 0;
3044 mc = 0;
3045 /* Broadcast */
3046 bcmgenet_set_mdf_addr(priv, dev->broadcast, &i, &mc);
3047 /* my own address.*/
3048 bcmgenet_set_mdf_addr(priv, dev->dev_addr, &i, &mc);
3049 /* Unicast list*/
3050 if (netdev_uc_count(dev) > (MAX_MC_COUNT - mc))
3051 return;
3052
3053 if (!netdev_uc_empty(dev))
3054 netdev_for_each_uc_addr(ha, dev)
3055 bcmgenet_set_mdf_addr(priv, ha->addr, &i, &mc);
3056 /* Multicast */
3057 if (netdev_mc_empty(dev) || netdev_mc_count(dev) >= (MAX_MC_COUNT - mc))
3058 return;
3059
3060 netdev_for_each_mc_addr(ha, dev)
3061 bcmgenet_set_mdf_addr(priv, ha->addr, &i, &mc);
3062}
3063
3064/* Set the hardware MAC address. */
3065static int bcmgenet_set_mac_addr(struct net_device *dev, void *p)
3066{
3067 struct sockaddr *addr = p;
3068
3069 /* Setting the MAC address at the hardware level is not possible
3070 * without disabling the UniMAC RX/TX enable bits.
3071 */
3072 if (netif_running(dev))
3073 return -EBUSY;
3074
3075 ether_addr_copy(dev->dev_addr, addr->sa_data);
3076
3077 return 0;
3078}
3079
Florian Fainelli37a30b42017-03-16 10:27:08 -07003080static struct net_device_stats *bcmgenet_get_stats(struct net_device *dev)
3081{
3082 struct bcmgenet_priv *priv = netdev_priv(dev);
3083 unsigned long tx_bytes = 0, tx_packets = 0;
3084 unsigned long rx_bytes = 0, rx_packets = 0;
3085 unsigned long rx_errors = 0, rx_dropped = 0;
3086 struct bcmgenet_tx_ring *tx_ring;
3087 struct bcmgenet_rx_ring *rx_ring;
3088 unsigned int q;
3089
3090 for (q = 0; q < priv->hw_params->tx_queues; q++) {
3091 tx_ring = &priv->tx_rings[q];
3092 tx_bytes += tx_ring->bytes;
3093 tx_packets += tx_ring->packets;
3094 }
3095 tx_ring = &priv->tx_rings[DESC_INDEX];
3096 tx_bytes += tx_ring->bytes;
3097 tx_packets += tx_ring->packets;
3098
3099 for (q = 0; q < priv->hw_params->rx_queues; q++) {
3100 rx_ring = &priv->rx_rings[q];
3101
3102 rx_bytes += rx_ring->bytes;
3103 rx_packets += rx_ring->packets;
3104 rx_errors += rx_ring->errors;
3105 rx_dropped += rx_ring->dropped;
3106 }
3107 rx_ring = &priv->rx_rings[DESC_INDEX];
3108 rx_bytes += rx_ring->bytes;
3109 rx_packets += rx_ring->packets;
3110 rx_errors += rx_ring->errors;
3111 rx_dropped += rx_ring->dropped;
3112
3113 dev->stats.tx_bytes = tx_bytes;
3114 dev->stats.tx_packets = tx_packets;
3115 dev->stats.rx_bytes = rx_bytes;
3116 dev->stats.rx_packets = rx_packets;
3117 dev->stats.rx_errors = rx_errors;
3118 dev->stats.rx_missed_errors = rx_errors;
3119 return &dev->stats;
3120}
3121
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003122static const struct net_device_ops bcmgenet_netdev_ops = {
3123 .ndo_open = bcmgenet_open,
3124 .ndo_stop = bcmgenet_close,
3125 .ndo_start_xmit = bcmgenet_xmit,
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003126 .ndo_tx_timeout = bcmgenet_timeout,
3127 .ndo_set_rx_mode = bcmgenet_set_rx_mode,
3128 .ndo_set_mac_address = bcmgenet_set_mac_addr,
3129 .ndo_do_ioctl = bcmgenet_ioctl,
3130 .ndo_set_features = bcmgenet_set_features,
Florian Fainelli4d2e8882015-07-31 11:42:54 -07003131#ifdef CONFIG_NET_POLL_CONTROLLER
3132 .ndo_poll_controller = bcmgenet_poll_controller,
3133#endif
Florian Fainelli37a30b42017-03-16 10:27:08 -07003134 .ndo_get_stats = bcmgenet_get_stats,
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003135};
3136
3137/* Array of GENET hardware parameters/characteristics */
3138static struct bcmgenet_hw_params bcmgenet_hw_params[] = {
3139 [GENET_V1] = {
3140 .tx_queues = 0,
Petri Gynther51a966a2015-02-23 11:00:46 -08003141 .tx_bds_per_q = 0,
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003142 .rx_queues = 0,
Petri Gynther3feafa02015-03-05 17:40:14 -08003143 .rx_bds_per_q = 0,
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003144 .bp_in_en_shift = 16,
3145 .bp_in_mask = 0xffff,
3146 .hfb_filter_cnt = 16,
3147 .qtag_mask = 0x1F,
3148 .hfb_offset = 0x1000,
3149 .rdma_offset = 0x2000,
3150 .tdma_offset = 0x3000,
3151 .words_per_bd = 2,
3152 },
3153 [GENET_V2] = {
3154 .tx_queues = 4,
Petri Gynther51a966a2015-02-23 11:00:46 -08003155 .tx_bds_per_q = 32,
Petri Gynther7e906e02015-03-05 17:40:10 -08003156 .rx_queues = 0,
Petri Gynther3feafa02015-03-05 17:40:14 -08003157 .rx_bds_per_q = 0,
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003158 .bp_in_en_shift = 16,
3159 .bp_in_mask = 0xffff,
3160 .hfb_filter_cnt = 16,
3161 .qtag_mask = 0x1F,
3162 .tbuf_offset = 0x0600,
3163 .hfb_offset = 0x1000,
3164 .hfb_reg_offset = 0x2000,
3165 .rdma_offset = 0x3000,
3166 .tdma_offset = 0x4000,
3167 .words_per_bd = 2,
3168 .flags = GENET_HAS_EXT,
3169 },
3170 [GENET_V3] = {
3171 .tx_queues = 4,
Petri Gynther51a966a2015-02-23 11:00:46 -08003172 .tx_bds_per_q = 32,
Petri Gynther7e906e02015-03-05 17:40:10 -08003173 .rx_queues = 0,
Petri Gynther3feafa02015-03-05 17:40:14 -08003174 .rx_bds_per_q = 0,
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003175 .bp_in_en_shift = 17,
3176 .bp_in_mask = 0x1ffff,
3177 .hfb_filter_cnt = 48,
Petri Gynther0034de42015-03-13 14:45:00 -07003178 .hfb_filter_size = 128,
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003179 .qtag_mask = 0x3F,
3180 .tbuf_offset = 0x0600,
3181 .hfb_offset = 0x8000,
3182 .hfb_reg_offset = 0xfc00,
3183 .rdma_offset = 0x10000,
3184 .tdma_offset = 0x11000,
3185 .words_per_bd = 2,
Petri Gynther8d88c6e2015-04-01 00:40:00 -07003186 .flags = GENET_HAS_EXT | GENET_HAS_MDIO_INTR |
3187 GENET_HAS_MOCA_LINK_DET,
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003188 },
3189 [GENET_V4] = {
3190 .tx_queues = 4,
Petri Gynther51a966a2015-02-23 11:00:46 -08003191 .tx_bds_per_q = 32,
Petri Gynther7e906e02015-03-05 17:40:10 -08003192 .rx_queues = 0,
Petri Gynther3feafa02015-03-05 17:40:14 -08003193 .rx_bds_per_q = 0,
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003194 .bp_in_en_shift = 17,
3195 .bp_in_mask = 0x1ffff,
3196 .hfb_filter_cnt = 48,
Petri Gynther0034de42015-03-13 14:45:00 -07003197 .hfb_filter_size = 128,
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003198 .qtag_mask = 0x3F,
3199 .tbuf_offset = 0x0600,
3200 .hfb_offset = 0x8000,
3201 .hfb_reg_offset = 0xfc00,
3202 .rdma_offset = 0x2000,
3203 .tdma_offset = 0x4000,
3204 .words_per_bd = 3,
Petri Gynther8d88c6e2015-04-01 00:40:00 -07003205 .flags = GENET_HAS_40BITS | GENET_HAS_EXT |
3206 GENET_HAS_MDIO_INTR | GENET_HAS_MOCA_LINK_DET,
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003207 },
Doug Berger42138082017-03-13 17:41:42 -07003208 [GENET_V5] = {
3209 .tx_queues = 4,
3210 .tx_bds_per_q = 32,
3211 .rx_queues = 0,
3212 .rx_bds_per_q = 0,
3213 .bp_in_en_shift = 17,
3214 .bp_in_mask = 0x1ffff,
3215 .hfb_filter_cnt = 48,
3216 .hfb_filter_size = 128,
3217 .qtag_mask = 0x3F,
3218 .tbuf_offset = 0x0600,
3219 .hfb_offset = 0x8000,
3220 .hfb_reg_offset = 0xfc00,
3221 .rdma_offset = 0x2000,
3222 .tdma_offset = 0x4000,
3223 .words_per_bd = 3,
3224 .flags = GENET_HAS_40BITS | GENET_HAS_EXT |
3225 GENET_HAS_MDIO_INTR | GENET_HAS_MOCA_LINK_DET,
3226 },
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003227};
3228
3229/* Infer hardware parameters from the detected GENET version */
3230static void bcmgenet_set_hw_params(struct bcmgenet_priv *priv)
3231{
3232 struct bcmgenet_hw_params *params;
3233 u32 reg;
3234 u8 major;
Florian Fainellib04a2f52014-12-03 09:56:59 -08003235 u16 gphy_rev;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003236
Doug Berger42138082017-03-13 17:41:42 -07003237 if (GENET_IS_V5(priv) || GENET_IS_V4(priv)) {
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003238 bcmgenet_dma_regs = bcmgenet_dma_regs_v3plus;
3239 genet_dma_ring_regs = genet_dma_ring_regs_v4;
3240 priv->dma_rx_chk_bit = DMA_RX_CHK_V3PLUS;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003241 } else if (GENET_IS_V3(priv)) {
3242 bcmgenet_dma_regs = bcmgenet_dma_regs_v3plus;
3243 genet_dma_ring_regs = genet_dma_ring_regs_v123;
3244 priv->dma_rx_chk_bit = DMA_RX_CHK_V3PLUS;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003245 } else if (GENET_IS_V2(priv)) {
3246 bcmgenet_dma_regs = bcmgenet_dma_regs_v2;
3247 genet_dma_ring_regs = genet_dma_ring_regs_v123;
3248 priv->dma_rx_chk_bit = DMA_RX_CHK_V12;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003249 } else if (GENET_IS_V1(priv)) {
3250 bcmgenet_dma_regs = bcmgenet_dma_regs_v1;
3251 genet_dma_ring_regs = genet_dma_ring_regs_v123;
3252 priv->dma_rx_chk_bit = DMA_RX_CHK_V12;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003253 }
3254
3255 /* enum genet_version starts at 1 */
3256 priv->hw_params = &bcmgenet_hw_params[priv->version];
3257 params = priv->hw_params;
3258
3259 /* Read GENET HW version */
3260 reg = bcmgenet_sys_readl(priv, SYS_REV_CTRL);
3261 major = (reg >> 24 & 0x0f);
Doug Berger42138082017-03-13 17:41:42 -07003262 if (major == 6)
3263 major = 5;
3264 else if (major == 5)
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003265 major = 4;
3266 else if (major == 0)
3267 major = 1;
3268 if (major != priv->version) {
3269 dev_err(&priv->pdev->dev,
3270 "GENET version mismatch, got: %d, configured for: %d\n",
3271 major, priv->version);
3272 }
3273
3274 /* Print the GENET core version */
3275 dev_info(&priv->pdev->dev, "GENET " GENET_VER_FMT,
Florian Fainellic91b7f62014-07-23 10:42:12 -07003276 major, (reg >> 16) & 0x0f, reg & 0xffff);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003277
Florian Fainelli487320c2014-09-19 13:07:53 -07003278 /* Store the integrated PHY revision for the MDIO probing function
3279 * to pass this information to the PHY driver. The PHY driver expects
3280 * to find the PHY major revision in bits 15:8 while the GENET register
3281 * stores that information in bits 7:0, account for that.
Florian Fainellib04a2f52014-12-03 09:56:59 -08003282 *
3283 * On newer chips, starting with PHY revision G0, a new scheme is
3284 * deployed similar to the Starfighter 2 switch with GPHY major
3285 * revision in bits 15:8 and patch level in bits 7:0. Major revision 0
3286 * is reserved as well as special value 0x01ff, we have a small
3287 * heuristic to check for the new GPHY revision and re-arrange things
3288 * so the GPHY driver is happy.
Florian Fainelli487320c2014-09-19 13:07:53 -07003289 */
Florian Fainellib04a2f52014-12-03 09:56:59 -08003290 gphy_rev = reg & 0xffff;
3291
Doug Berger42138082017-03-13 17:41:42 -07003292 if (GENET_IS_V5(priv)) {
3293 /* The EPHY revision should come from the MDIO registers of
3294 * the PHY not from GENET.
3295 */
3296 if (gphy_rev != 0) {
3297 pr_warn("GENET is reporting EPHY revision: 0x%04x\n",
3298 gphy_rev);
3299 }
Doug Bergereca4bad2017-03-09 16:58:45 -08003300 /* This is reserved so should require special treatment */
David S. Miller101c4312017-03-15 11:59:10 -07003301 } else if (gphy_rev == 0 || gphy_rev == 0x01ff) {
Doug Bergereca4bad2017-03-09 16:58:45 -08003302 pr_warn("Invalid GPHY revision detected: 0x%04x\n", gphy_rev);
3303 return;
Florian Fainellib04a2f52014-12-03 09:56:59 -08003304 /* This is the good old scheme, just GPHY major, no minor nor patch */
Doug Berger42138082017-03-13 17:41:42 -07003305 } else if ((gphy_rev & 0xf0) != 0) {
Florian Fainellib04a2f52014-12-03 09:56:59 -08003306 priv->gphy_rev = gphy_rev << 8;
Florian Fainellib04a2f52014-12-03 09:56:59 -08003307 /* This is the new scheme, GPHY major rolls over with 0x10 = rev G0 */
Doug Berger42138082017-03-13 17:41:42 -07003308 } else if ((gphy_rev & 0xff00) != 0) {
Florian Fainellib04a2f52014-12-03 09:56:59 -08003309 priv->gphy_rev = gphy_rev;
Florian Fainellib04a2f52014-12-03 09:56:59 -08003310 }
Florian Fainelli487320c2014-09-19 13:07:53 -07003311
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003312#ifdef CONFIG_PHYS_ADDR_T_64BIT
3313 if (!(params->flags & GENET_HAS_40BITS))
3314 pr_warn("GENET does not support 40-bits PA\n");
3315#endif
3316
3317 pr_debug("Configuration for version: %d\n"
Petri Gynther3feafa02015-03-05 17:40:14 -08003318 "TXq: %1d, TXqBDs: %1d, RXq: %1d, RXqBDs: %1d\n"
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003319 "BP << en: %2d, BP msk: 0x%05x\n"
3320 "HFB count: %2d, QTAQ msk: 0x%05x\n"
3321 "TBUF: 0x%04x, HFB: 0x%04x, HFBreg: 0x%04x\n"
3322 "RDMA: 0x%05x, TDMA: 0x%05x\n"
3323 "Words/BD: %d\n",
3324 priv->version,
Petri Gynther51a966a2015-02-23 11:00:46 -08003325 params->tx_queues, params->tx_bds_per_q,
Petri Gynther3feafa02015-03-05 17:40:14 -08003326 params->rx_queues, params->rx_bds_per_q,
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003327 params->bp_in_en_shift, params->bp_in_mask,
3328 params->hfb_filter_cnt, params->qtag_mask,
3329 params->tbuf_offset, params->hfb_offset,
3330 params->hfb_reg_offset,
3331 params->rdma_offset, params->tdma_offset,
3332 params->words_per_bd);
3333}
3334
3335static const struct of_device_id bcmgenet_match[] = {
3336 { .compatible = "brcm,genet-v1", .data = (void *)GENET_V1 },
3337 { .compatible = "brcm,genet-v2", .data = (void *)GENET_V2 },
3338 { .compatible = "brcm,genet-v3", .data = (void *)GENET_V3 },
3339 { .compatible = "brcm,genet-v4", .data = (void *)GENET_V4 },
Doug Berger42138082017-03-13 17:41:42 -07003340 { .compatible = "brcm,genet-v5", .data = (void *)GENET_V5 },
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003341 { },
3342};
Luis de Bethencourte8048e52015-09-18 17:55:02 +02003343MODULE_DEVICE_TABLE(of, bcmgenet_match);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003344
3345static int bcmgenet_probe(struct platform_device *pdev)
3346{
Petri Gyntherb0ba5122014-12-01 16:18:08 -08003347 struct bcmgenet_platform_data *pd = pdev->dev.platform_data;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003348 struct device_node *dn = pdev->dev.of_node;
Petri Gyntherb0ba5122014-12-01 16:18:08 -08003349 const struct of_device_id *of_id = NULL;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003350 struct bcmgenet_priv *priv;
3351 struct net_device *dev;
3352 const void *macaddr;
3353 struct resource *r;
3354 int err = -EIO;
Doug Berger6be371b2017-03-09 16:58:48 -08003355 const char *phy_mode_str;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003356
Petri Gynther3feafee2015-03-05 17:40:12 -08003357 /* Up to GENET_MAX_MQ_CNT + 1 TX queues and RX queues */
3358 dev = alloc_etherdev_mqs(sizeof(*priv), GENET_MAX_MQ_CNT + 1,
3359 GENET_MAX_MQ_CNT + 1);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003360 if (!dev) {
3361 dev_err(&pdev->dev, "can't allocate net device\n");
3362 return -ENOMEM;
3363 }
3364
Petri Gyntherb0ba5122014-12-01 16:18:08 -08003365 if (dn) {
3366 of_id = of_match_node(bcmgenet_match, dn);
3367 if (!of_id)
3368 return -EINVAL;
3369 }
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003370
3371 priv = netdev_priv(dev);
3372 priv->irq0 = platform_get_irq(pdev, 0);
3373 priv->irq1 = platform_get_irq(pdev, 1);
Florian Fainelli85620562014-07-21 15:29:23 -07003374 priv->wol_irq = platform_get_irq(pdev, 2);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003375 if (!priv->irq0 || !priv->irq1) {
3376 dev_err(&pdev->dev, "can't find IRQs\n");
3377 err = -EINVAL;
3378 goto err;
3379 }
3380
Petri Gyntherb0ba5122014-12-01 16:18:08 -08003381 if (dn) {
3382 macaddr = of_get_mac_address(dn);
3383 if (!macaddr) {
3384 dev_err(&pdev->dev, "can't find MAC address\n");
3385 err = -EINVAL;
3386 goto err;
3387 }
3388 } else {
3389 macaddr = pd->mac_address;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003390 }
3391
3392 r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Fabio Estevam5343a102014-02-24 00:47:24 -03003393 priv->base = devm_ioremap_resource(&pdev->dev, r);
3394 if (IS_ERR(priv->base)) {
3395 err = PTR_ERR(priv->base);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003396 goto err;
3397 }
3398
Doug Berger07c52d62017-03-09 16:58:47 -08003399 spin_lock_init(&priv->lock);
3400
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003401 SET_NETDEV_DEV(dev, &pdev->dev);
3402 dev_set_drvdata(&pdev->dev, dev);
3403 ether_addr_copy(dev->dev_addr, macaddr);
3404 dev->watchdog_timeo = 2 * HZ;
Wilfried Klaebe7ad24ea2014-05-11 00:12:32 +00003405 dev->ethtool_ops = &bcmgenet_ethtool_ops;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003406 dev->netdev_ops = &bcmgenet_netdev_ops;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003407
3408 priv->msg_enable = netif_msg_init(-1, GENET_MSG_DEFAULT);
3409
3410 /* Set hardware features */
3411 dev->hw_features |= NETIF_F_SG | NETIF_F_IP_CSUM |
3412 NETIF_F_IPV6_CSUM | NETIF_F_RXCSUM;
3413
Florian Fainelli85620562014-07-21 15:29:23 -07003414 /* Request the WOL interrupt and advertise suspend if available */
3415 priv->wol_irq_disabled = true;
3416 err = devm_request_irq(&pdev->dev, priv->wol_irq, bcmgenet_wol_isr, 0,
3417 dev->name, priv);
3418 if (!err)
3419 device_set_wakeup_capable(&pdev->dev, 1);
3420
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003421 /* Set the needed headroom to account for any possible
3422 * features enabling/disabling at runtime
3423 */
3424 dev->needed_headroom += 64;
3425
3426 netdev_boot_setup_check(dev);
3427
3428 priv->dev = dev;
3429 priv->pdev = pdev;
Petri Gyntherb0ba5122014-12-01 16:18:08 -08003430 if (of_id)
3431 priv->version = (enum bcmgenet_version)of_id->data;
3432 else
3433 priv->version = pd->genet_version;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003434
Florian Fainellie4a60a92014-08-11 14:50:42 -07003435 priv->clk = devm_clk_get(&priv->pdev->dev, "enet");
Florian Fainelli7d5d3072015-07-22 17:28:23 -07003436 if (IS_ERR(priv->clk)) {
Florian Fainellie4a60a92014-08-11 14:50:42 -07003437 dev_warn(&priv->pdev->dev, "failed to get enet clock\n");
Florian Fainelli7d5d3072015-07-22 17:28:23 -07003438 priv->clk = NULL;
3439 }
Florian Fainellie4a60a92014-08-11 14:50:42 -07003440
Florian Fainelli7d5d3072015-07-22 17:28:23 -07003441 clk_prepare_enable(priv->clk);
Florian Fainellie4a60a92014-08-11 14:50:42 -07003442
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003443 bcmgenet_set_hw_params(priv);
3444
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003445 /* Mii wait queue */
3446 init_waitqueue_head(&priv->wq);
3447 /* Always use RX_BUF_LENGTH (2KB) buffer for all chips */
3448 priv->rx_buf_len = RX_BUF_LENGTH;
3449 INIT_WORK(&priv->bcmgenet_irq_work, bcmgenet_irq_task);
3450
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003451 priv->clk_wol = devm_clk_get(&priv->pdev->dev, "enet-wol");
Florian Fainelli7d5d3072015-07-22 17:28:23 -07003452 if (IS_ERR(priv->clk_wol)) {
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003453 dev_warn(&priv->pdev->dev, "failed to get enet-wol clock\n");
Florian Fainelli7d5d3072015-07-22 17:28:23 -07003454 priv->clk_wol = NULL;
3455 }
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003456
Florian Fainelli6ef398e2014-11-25 21:16:35 -08003457 priv->clk_eee = devm_clk_get(&priv->pdev->dev, "enet-eee");
3458 if (IS_ERR(priv->clk_eee)) {
3459 dev_warn(&priv->pdev->dev, "failed to get enet-eee clock\n");
3460 priv->clk_eee = NULL;
3461 }
3462
Doug Berger6be371b2017-03-09 16:58:48 -08003463 /* If this is an internal GPHY, power it on now, before UniMAC is
3464 * brought out of reset as absolutely no UniMAC activity is allowed
3465 */
3466 if (dn && !of_property_read_string(dn, "phy-mode", &phy_mode_str) &&
3467 !strcasecmp(phy_mode_str, "internal"))
3468 bcmgenet_power_up(priv, GENET_POWER_PASSIVE);
3469
Doug Berger28c2d1a2017-10-25 15:04:13 -07003470 reset_umac(priv);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003471
3472 err = bcmgenet_mii_init(dev);
3473 if (err)
3474 goto err_clk_disable;
3475
3476 /* setup number of real queues + 1 (GENET_V1 has 0 hardware queues
3477 * just the ring 16 descriptor based TX
3478 */
3479 netif_set_real_num_tx_queues(priv->dev, priv->hw_params->tx_queues + 1);
3480 netif_set_real_num_rx_queues(priv->dev, priv->hw_params->rx_queues + 1);
3481
Florian Fainelli219575e2014-06-26 10:26:21 -07003482 /* libphy will determine the link state */
3483 netif_carrier_off(dev);
3484
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003485 /* Turn off the main clock, WOL clock is handled separately */
Florian Fainelli7d5d3072015-07-22 17:28:23 -07003486 clk_disable_unprepare(priv->clk);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003487
Florian Fainelli0f50ce92014-06-26 10:26:20 -07003488 err = register_netdev(dev);
3489 if (err)
3490 goto err;
3491
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003492 return err;
3493
3494err_clk_disable:
Florian Fainelli7d5d3072015-07-22 17:28:23 -07003495 clk_disable_unprepare(priv->clk);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003496err:
3497 free_netdev(dev);
3498 return err;
3499}
3500
3501static int bcmgenet_remove(struct platform_device *pdev)
3502{
3503 struct bcmgenet_priv *priv = dev_to_priv(&pdev->dev);
3504
3505 dev_set_drvdata(&pdev->dev, NULL);
3506 unregister_netdev(priv->dev);
3507 bcmgenet_mii_exit(priv->dev);
3508 free_netdev(priv->dev);
3509
3510 return 0;
3511}
3512
Florian Fainellib6e978e2014-07-21 15:29:22 -07003513#ifdef CONFIG_PM_SLEEP
3514static int bcmgenet_suspend(struct device *d)
3515{
3516 struct net_device *dev = dev_get_drvdata(d);
3517 struct bcmgenet_priv *priv = netdev_priv(dev);
Doug Bergerd215dba2017-10-25 15:04:16 -07003518 int ret = 0;
Florian Fainellib6e978e2014-07-21 15:29:22 -07003519
3520 if (!netif_running(dev))
3521 return 0;
3522
3523 bcmgenet_netif_stop(dev);
3524
Florian Fainelli5371bbf42017-03-15 12:57:21 -07003525 if (!device_may_wakeup(d))
Doug Berger6c97f012017-10-25 15:04:19 -07003526 phy_suspend(dev->phydev);
Florian Fainellicc013fb2014-08-11 14:50:43 -07003527
Florian Fainellib6e978e2014-07-21 15:29:22 -07003528 netif_device_detach(dev);
3529
Florian Fainelli8c90db72014-07-21 15:29:28 -07003530 /* Prepare the device for Wake-on-LAN and switch to the slow clock */
3531 if (device_may_wakeup(d) && priv->wolopts) {
Florian Fainellica8cf342015-03-23 15:09:51 -07003532 ret = bcmgenet_power_down(priv, GENET_POWER_WOL_MAGIC);
Florian Fainelli8c90db72014-07-21 15:29:28 -07003533 clk_prepare_enable(priv->clk_wol);
Florian Fainellic624f892015-07-16 15:51:17 -07003534 } else if (priv->internal_phy) {
Florian Fainellia6f31f52015-03-23 15:09:57 -07003535 ret = bcmgenet_power_down(priv, GENET_POWER_PASSIVE);
Florian Fainelli8c90db72014-07-21 15:29:28 -07003536 }
3537
Florian Fainellib6e978e2014-07-21 15:29:22 -07003538 /* Turn off the clocks */
3539 clk_disable_unprepare(priv->clk);
3540
Florian Fainellica8cf342015-03-23 15:09:51 -07003541 return ret;
Florian Fainellib6e978e2014-07-21 15:29:22 -07003542}
3543
3544static int bcmgenet_resume(struct device *d)
3545{
3546 struct net_device *dev = dev_get_drvdata(d);
3547 struct bcmgenet_priv *priv = netdev_priv(dev);
3548 unsigned long dma_ctrl;
3549 int ret;
3550 u32 reg;
3551
3552 if (!netif_running(dev))
3553 return 0;
3554
3555 /* Turn on the clock */
3556 ret = clk_prepare_enable(priv->clk);
3557 if (ret)
3558 return ret;
3559
Florian Fainellia6f31f52015-03-23 15:09:57 -07003560 /* If this is an internal GPHY, power it back on now, before UniMAC is
3561 * brought out of reset as absolutely no UniMAC activity is allowed
3562 */
Florian Fainellic624f892015-07-16 15:51:17 -07003563 if (priv->internal_phy)
Florian Fainellia6f31f52015-03-23 15:09:57 -07003564 bcmgenet_power_up(priv, GENET_POWER_PASSIVE);
3565
Florian Fainellib6e978e2014-07-21 15:29:22 -07003566 bcmgenet_umac_reset(priv);
3567
Doug Berger28c2d1a2017-10-25 15:04:13 -07003568 init_umac(priv);
Florian Fainellib6e978e2014-07-21 15:29:22 -07003569
Tobias Klauser0a29b3d2014-09-23 15:19:41 +02003570 /* From WOL-enabled suspend, switch to regular clock */
3571 if (priv->wolopts)
3572 clk_disable_unprepare(priv->clk_wol);
3573
Doug Berger6c97f012017-10-25 15:04:19 -07003574 phy_init_hw(dev->phydev);
3575
Tobias Klauser0a29b3d2014-09-23 15:19:41 +02003576 /* Speed settings must be restored */
Florian Fainelli00d51092017-07-31 11:05:32 -07003577 bcmgenet_mii_config(priv->dev, false);
Florian Fainelli8c90db72014-07-21 15:29:28 -07003578
Florian Fainellib6e978e2014-07-21 15:29:22 -07003579 bcmgenet_set_hw_addr(priv, dev->dev_addr);
3580
Florian Fainellic624f892015-07-16 15:51:17 -07003581 if (priv->internal_phy) {
Florian Fainellib6e978e2014-07-21 15:29:22 -07003582 reg = bcmgenet_ext_readl(priv, EXT_EXT_PWR_MGMT);
3583 reg |= EXT_ENERGY_DET_MASK;
3584 bcmgenet_ext_writel(priv, reg, EXT_EXT_PWR_MGMT);
3585 }
3586
Florian Fainelli98bb7392014-08-11 14:50:45 -07003587 if (priv->wolopts)
3588 bcmgenet_power_up(priv, GENET_POWER_WOL_MAGIC);
3589
Florian Fainellib6e978e2014-07-21 15:29:22 -07003590 /* Disable RX/TX DMA and flush TX queues */
3591 dma_ctrl = bcmgenet_dma_disable(priv);
3592
3593 /* Reinitialize TDMA and RDMA and SW housekeeping */
3594 ret = bcmgenet_init_dma(priv);
3595 if (ret) {
3596 netdev_err(dev, "failed to initialize DMA\n");
3597 goto out_clk_disable;
3598 }
3599
3600 /* Always enable ring 16 - descriptor ring */
3601 bcmgenet_enable_dma(priv, dma_ctrl);
3602
3603 netif_device_attach(dev);
3604
Florian Fainelli5371bbf42017-03-15 12:57:21 -07003605 if (!device_may_wakeup(d))
Doug Berger6c97f012017-10-25 15:04:19 -07003606 phy_resume(dev->phydev);
Florian Fainellicc013fb2014-08-11 14:50:43 -07003607
Florian Fainelli6ef398e2014-11-25 21:16:35 -08003608 if (priv->eee.eee_enabled)
3609 bcmgenet_eee_enable_set(dev, true);
3610
Florian Fainellib6e978e2014-07-21 15:29:22 -07003611 bcmgenet_netif_start(dev);
3612
3613 return 0;
3614
3615out_clk_disable:
Doug Berger76274092017-03-09 16:58:46 -08003616 if (priv->internal_phy)
3617 bcmgenet_power_down(priv, GENET_POWER_PASSIVE);
Florian Fainellib6e978e2014-07-21 15:29:22 -07003618 clk_disable_unprepare(priv->clk);
3619 return ret;
3620}
3621#endif /* CONFIG_PM_SLEEP */
3622
3623static SIMPLE_DEV_PM_OPS(bcmgenet_pm_ops, bcmgenet_suspend, bcmgenet_resume);
3624
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003625static struct platform_driver bcmgenet_driver = {
3626 .probe = bcmgenet_probe,
3627 .remove = bcmgenet_remove,
3628 .driver = {
3629 .name = "bcmgenet",
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003630 .of_match_table = bcmgenet_match,
Florian Fainellib6e978e2014-07-21 15:29:22 -07003631 .pm = &bcmgenet_pm_ops,
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003632 },
3633};
3634module_platform_driver(bcmgenet_driver);
3635
3636MODULE_AUTHOR("Broadcom Corporation");
3637MODULE_DESCRIPTION("Broadcom GENET Ethernet controller driver");
3638MODULE_ALIAS("platform:bcmgenet");
3639MODULE_LICENSE("GPL");