blob: 8150c74f054aab4a7acb40bc274975b3f49ff896 [file] [log] [blame]
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001/*
2 * Broadcom GENET (Gigabit Ethernet) controller driver
3 *
4 * Copyright (c) 2014 Broadcom Corporation
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
Florian Fainelli1c1008c2014-02-13 16:08:47 -08009 */
10
11#define pr_fmt(fmt) "bcmgenet: " fmt
12
13#include <linux/kernel.h>
14#include <linux/module.h>
15#include <linux/sched.h>
16#include <linux/types.h>
17#include <linux/fcntl.h>
18#include <linux/interrupt.h>
19#include <linux/string.h>
20#include <linux/if_ether.h>
21#include <linux/init.h>
22#include <linux/errno.h>
23#include <linux/delay.h>
24#include <linux/platform_device.h>
25#include <linux/dma-mapping.h>
26#include <linux/pm.h>
27#include <linux/clk.h>
Florian Fainelli1c1008c2014-02-13 16:08:47 -080028#include <linux/of.h>
29#include <linux/of_address.h>
30#include <linux/of_irq.h>
31#include <linux/of_net.h>
32#include <linux/of_platform.h>
33#include <net/arp.h>
34
35#include <linux/mii.h>
36#include <linux/ethtool.h>
37#include <linux/netdevice.h>
38#include <linux/inetdevice.h>
39#include <linux/etherdevice.h>
40#include <linux/skbuff.h>
41#include <linux/in.h>
42#include <linux/ip.h>
43#include <linux/ipv6.h>
44#include <linux/phy.h>
Petri Gyntherb0ba5122014-12-01 16:18:08 -080045#include <linux/platform_data/bcmgenet.h>
Florian Fainelli1c1008c2014-02-13 16:08:47 -080046
47#include <asm/unaligned.h>
48
49#include "bcmgenet.h"
50
51/* Maximum number of hardware queues, downsized if needed */
52#define GENET_MAX_MQ_CNT 4
53
54/* Default highest priority queue for multi queue support */
55#define GENET_Q0_PRIORITY 0
56
Petri Gynther3feafa02015-03-05 17:40:14 -080057#define GENET_Q16_RX_BD_CNT \
58 (TOTAL_DESC - priv->hw_params->rx_queues * priv->hw_params->rx_bds_per_q)
Petri Gynther51a966a2015-02-23 11:00:46 -080059#define GENET_Q16_TX_BD_CNT \
60 (TOTAL_DESC - priv->hw_params->tx_queues * priv->hw_params->tx_bds_per_q)
Florian Fainelli1c1008c2014-02-13 16:08:47 -080061
62#define RX_BUF_LENGTH 2048
63#define SKB_ALIGNMENT 32
64
65/* Tx/Rx DMA register offset, skip 256 descriptors */
66#define WORDS_PER_BD(p) (p->hw_params->words_per_bd)
67#define DMA_DESC_SIZE (WORDS_PER_BD(priv) * sizeof(u32))
68
69#define GENET_TDMA_REG_OFF (priv->hw_params->tdma_offset + \
70 TOTAL_DESC * DMA_DESC_SIZE)
71
72#define GENET_RDMA_REG_OFF (priv->hw_params->rdma_offset + \
73 TOTAL_DESC * DMA_DESC_SIZE)
74
75static inline void dmadesc_set_length_status(struct bcmgenet_priv *priv,
Florian Fainellic91b7f62014-07-23 10:42:12 -070076 void __iomem *d, u32 value)
Florian Fainelli1c1008c2014-02-13 16:08:47 -080077{
78 __raw_writel(value, d + DMA_DESC_LENGTH_STATUS);
79}
80
81static inline u32 dmadesc_get_length_status(struct bcmgenet_priv *priv,
Florian Fainellic91b7f62014-07-23 10:42:12 -070082 void __iomem *d)
Florian Fainelli1c1008c2014-02-13 16:08:47 -080083{
84 return __raw_readl(d + DMA_DESC_LENGTH_STATUS);
85}
86
87static inline void dmadesc_set_addr(struct bcmgenet_priv *priv,
88 void __iomem *d,
89 dma_addr_t addr)
90{
91 __raw_writel(lower_32_bits(addr), d + DMA_DESC_ADDRESS_LO);
92
93 /* Register writes to GISB bus can take couple hundred nanoseconds
94 * and are done for each packet, save these expensive writes unless
Brian Norris7fc527f2014-07-29 14:34:14 -070095 * the platform is explicitly configured for 64-bits/LPAE.
Florian Fainelli1c1008c2014-02-13 16:08:47 -080096 */
97#ifdef CONFIG_PHYS_ADDR_T_64BIT
98 if (priv->hw_params->flags & GENET_HAS_40BITS)
99 __raw_writel(upper_32_bits(addr), d + DMA_DESC_ADDRESS_HI);
100#endif
101}
102
103/* Combined address + length/status setter */
104static inline void dmadesc_set(struct bcmgenet_priv *priv,
Florian Fainellic91b7f62014-07-23 10:42:12 -0700105 void __iomem *d, dma_addr_t addr, u32 val)
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800106{
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800107 dmadesc_set_addr(priv, d, addr);
Petri Gynther7ee40622016-04-05 14:00:01 -0700108 dmadesc_set_length_status(priv, d, val);
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800109}
110
111static inline dma_addr_t dmadesc_get_addr(struct bcmgenet_priv *priv,
112 void __iomem *d)
113{
114 dma_addr_t addr;
115
116 addr = __raw_readl(d + DMA_DESC_ADDRESS_LO);
117
118 /* Register writes to GISB bus can take couple hundred nanoseconds
119 * and are done for each packet, save these expensive writes unless
Brian Norris7fc527f2014-07-29 14:34:14 -0700120 * the platform is explicitly configured for 64-bits/LPAE.
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800121 */
122#ifdef CONFIG_PHYS_ADDR_T_64BIT
123 if (priv->hw_params->flags & GENET_HAS_40BITS)
124 addr |= (u64)__raw_readl(d + DMA_DESC_ADDRESS_HI) << 32;
125#endif
126 return addr;
127}
128
129#define GENET_VER_FMT "%1d.%1d EPHY: 0x%04x"
130
131#define GENET_MSG_DEFAULT (NETIF_MSG_DRV | NETIF_MSG_PROBE | \
132 NETIF_MSG_LINK)
133
134static inline u32 bcmgenet_rbuf_ctrl_get(struct bcmgenet_priv *priv)
135{
136 if (GENET_IS_V1(priv))
137 return bcmgenet_rbuf_readl(priv, RBUF_FLUSH_CTRL_V1);
138 else
139 return bcmgenet_sys_readl(priv, SYS_RBUF_FLUSH_CTRL);
140}
141
142static inline void bcmgenet_rbuf_ctrl_set(struct bcmgenet_priv *priv, u32 val)
143{
144 if (GENET_IS_V1(priv))
145 bcmgenet_rbuf_writel(priv, val, RBUF_FLUSH_CTRL_V1);
146 else
147 bcmgenet_sys_writel(priv, val, SYS_RBUF_FLUSH_CTRL);
148}
149
150/* These macros are defined to deal with register map change
151 * between GENET1.1 and GENET2. Only those currently being used
152 * by driver are defined.
153 */
154static inline u32 bcmgenet_tbuf_ctrl_get(struct bcmgenet_priv *priv)
155{
156 if (GENET_IS_V1(priv))
157 return bcmgenet_rbuf_readl(priv, TBUF_CTRL_V1);
158 else
159 return __raw_readl(priv->base +
160 priv->hw_params->tbuf_offset + TBUF_CTRL);
161}
162
163static inline void bcmgenet_tbuf_ctrl_set(struct bcmgenet_priv *priv, u32 val)
164{
165 if (GENET_IS_V1(priv))
166 bcmgenet_rbuf_writel(priv, val, TBUF_CTRL_V1);
167 else
168 __raw_writel(val, priv->base +
169 priv->hw_params->tbuf_offset + TBUF_CTRL);
170}
171
172static inline u32 bcmgenet_bp_mc_get(struct bcmgenet_priv *priv)
173{
174 if (GENET_IS_V1(priv))
175 return bcmgenet_rbuf_readl(priv, TBUF_BP_MC_V1);
176 else
177 return __raw_readl(priv->base +
178 priv->hw_params->tbuf_offset + TBUF_BP_MC);
179}
180
181static inline void bcmgenet_bp_mc_set(struct bcmgenet_priv *priv, u32 val)
182{
183 if (GENET_IS_V1(priv))
184 bcmgenet_rbuf_writel(priv, val, TBUF_BP_MC_V1);
185 else
186 __raw_writel(val, priv->base +
187 priv->hw_params->tbuf_offset + TBUF_BP_MC);
188}
189
190/* RX/TX DMA register accessors */
191enum dma_reg {
192 DMA_RING_CFG = 0,
193 DMA_CTRL,
194 DMA_STATUS,
195 DMA_SCB_BURST_SIZE,
196 DMA_ARB_CTRL,
Petri Gynther37742162014-10-07 09:30:01 -0700197 DMA_PRIORITY_0,
198 DMA_PRIORITY_1,
199 DMA_PRIORITY_2,
Petri Gynther0034de42015-03-13 14:45:00 -0700200 DMA_INDEX2RING_0,
201 DMA_INDEX2RING_1,
202 DMA_INDEX2RING_2,
203 DMA_INDEX2RING_3,
204 DMA_INDEX2RING_4,
205 DMA_INDEX2RING_5,
206 DMA_INDEX2RING_6,
207 DMA_INDEX2RING_7,
Florian Fainelli4a296452015-09-16 16:47:40 -0700208 DMA_RING0_TIMEOUT,
209 DMA_RING1_TIMEOUT,
210 DMA_RING2_TIMEOUT,
211 DMA_RING3_TIMEOUT,
212 DMA_RING4_TIMEOUT,
213 DMA_RING5_TIMEOUT,
214 DMA_RING6_TIMEOUT,
215 DMA_RING7_TIMEOUT,
216 DMA_RING8_TIMEOUT,
217 DMA_RING9_TIMEOUT,
218 DMA_RING10_TIMEOUT,
219 DMA_RING11_TIMEOUT,
220 DMA_RING12_TIMEOUT,
221 DMA_RING13_TIMEOUT,
222 DMA_RING14_TIMEOUT,
223 DMA_RING15_TIMEOUT,
224 DMA_RING16_TIMEOUT,
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800225};
226
227static const u8 bcmgenet_dma_regs_v3plus[] = {
228 [DMA_RING_CFG] = 0x00,
229 [DMA_CTRL] = 0x04,
230 [DMA_STATUS] = 0x08,
231 [DMA_SCB_BURST_SIZE] = 0x0C,
232 [DMA_ARB_CTRL] = 0x2C,
Petri Gynther37742162014-10-07 09:30:01 -0700233 [DMA_PRIORITY_0] = 0x30,
234 [DMA_PRIORITY_1] = 0x34,
235 [DMA_PRIORITY_2] = 0x38,
Florian Fainelli4a296452015-09-16 16:47:40 -0700236 [DMA_RING0_TIMEOUT] = 0x2C,
237 [DMA_RING1_TIMEOUT] = 0x30,
238 [DMA_RING2_TIMEOUT] = 0x34,
239 [DMA_RING3_TIMEOUT] = 0x38,
240 [DMA_RING4_TIMEOUT] = 0x3c,
241 [DMA_RING5_TIMEOUT] = 0x40,
242 [DMA_RING6_TIMEOUT] = 0x44,
243 [DMA_RING7_TIMEOUT] = 0x48,
244 [DMA_RING8_TIMEOUT] = 0x4c,
245 [DMA_RING9_TIMEOUT] = 0x50,
246 [DMA_RING10_TIMEOUT] = 0x54,
247 [DMA_RING11_TIMEOUT] = 0x58,
248 [DMA_RING12_TIMEOUT] = 0x5c,
249 [DMA_RING13_TIMEOUT] = 0x60,
250 [DMA_RING14_TIMEOUT] = 0x64,
251 [DMA_RING15_TIMEOUT] = 0x68,
252 [DMA_RING16_TIMEOUT] = 0x6C,
Petri Gynther0034de42015-03-13 14:45:00 -0700253 [DMA_INDEX2RING_0] = 0x70,
254 [DMA_INDEX2RING_1] = 0x74,
255 [DMA_INDEX2RING_2] = 0x78,
256 [DMA_INDEX2RING_3] = 0x7C,
257 [DMA_INDEX2RING_4] = 0x80,
258 [DMA_INDEX2RING_5] = 0x84,
259 [DMA_INDEX2RING_6] = 0x88,
260 [DMA_INDEX2RING_7] = 0x8C,
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800261};
262
263static const u8 bcmgenet_dma_regs_v2[] = {
264 [DMA_RING_CFG] = 0x00,
265 [DMA_CTRL] = 0x04,
266 [DMA_STATUS] = 0x08,
267 [DMA_SCB_BURST_SIZE] = 0x0C,
268 [DMA_ARB_CTRL] = 0x30,
Petri Gynther37742162014-10-07 09:30:01 -0700269 [DMA_PRIORITY_0] = 0x34,
270 [DMA_PRIORITY_1] = 0x38,
271 [DMA_PRIORITY_2] = 0x3C,
Florian Fainelli4a296452015-09-16 16:47:40 -0700272 [DMA_RING0_TIMEOUT] = 0x2C,
273 [DMA_RING1_TIMEOUT] = 0x30,
274 [DMA_RING2_TIMEOUT] = 0x34,
275 [DMA_RING3_TIMEOUT] = 0x38,
276 [DMA_RING4_TIMEOUT] = 0x3c,
277 [DMA_RING5_TIMEOUT] = 0x40,
278 [DMA_RING6_TIMEOUT] = 0x44,
279 [DMA_RING7_TIMEOUT] = 0x48,
280 [DMA_RING8_TIMEOUT] = 0x4c,
281 [DMA_RING9_TIMEOUT] = 0x50,
282 [DMA_RING10_TIMEOUT] = 0x54,
283 [DMA_RING11_TIMEOUT] = 0x58,
284 [DMA_RING12_TIMEOUT] = 0x5c,
285 [DMA_RING13_TIMEOUT] = 0x60,
286 [DMA_RING14_TIMEOUT] = 0x64,
287 [DMA_RING15_TIMEOUT] = 0x68,
288 [DMA_RING16_TIMEOUT] = 0x6C,
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800289};
290
291static const u8 bcmgenet_dma_regs_v1[] = {
292 [DMA_CTRL] = 0x00,
293 [DMA_STATUS] = 0x04,
294 [DMA_SCB_BURST_SIZE] = 0x0C,
295 [DMA_ARB_CTRL] = 0x30,
Petri Gynther37742162014-10-07 09:30:01 -0700296 [DMA_PRIORITY_0] = 0x34,
297 [DMA_PRIORITY_1] = 0x38,
298 [DMA_PRIORITY_2] = 0x3C,
Florian Fainelli4a296452015-09-16 16:47:40 -0700299 [DMA_RING0_TIMEOUT] = 0x2C,
300 [DMA_RING1_TIMEOUT] = 0x30,
301 [DMA_RING2_TIMEOUT] = 0x34,
302 [DMA_RING3_TIMEOUT] = 0x38,
303 [DMA_RING4_TIMEOUT] = 0x3c,
304 [DMA_RING5_TIMEOUT] = 0x40,
305 [DMA_RING6_TIMEOUT] = 0x44,
306 [DMA_RING7_TIMEOUT] = 0x48,
307 [DMA_RING8_TIMEOUT] = 0x4c,
308 [DMA_RING9_TIMEOUT] = 0x50,
309 [DMA_RING10_TIMEOUT] = 0x54,
310 [DMA_RING11_TIMEOUT] = 0x58,
311 [DMA_RING12_TIMEOUT] = 0x5c,
312 [DMA_RING13_TIMEOUT] = 0x60,
313 [DMA_RING14_TIMEOUT] = 0x64,
314 [DMA_RING15_TIMEOUT] = 0x68,
315 [DMA_RING16_TIMEOUT] = 0x6C,
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800316};
317
318/* Set at runtime once bcmgenet version is known */
319static const u8 *bcmgenet_dma_regs;
320
321static inline struct bcmgenet_priv *dev_to_priv(struct device *dev)
322{
323 return netdev_priv(dev_get_drvdata(dev));
324}
325
326static inline u32 bcmgenet_tdma_readl(struct bcmgenet_priv *priv,
Florian Fainellic91b7f62014-07-23 10:42:12 -0700327 enum dma_reg r)
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800328{
329 return __raw_readl(priv->base + GENET_TDMA_REG_OFF +
330 DMA_RINGS_SIZE + bcmgenet_dma_regs[r]);
331}
332
333static inline void bcmgenet_tdma_writel(struct bcmgenet_priv *priv,
334 u32 val, enum dma_reg r)
335{
336 __raw_writel(val, priv->base + GENET_TDMA_REG_OFF +
337 DMA_RINGS_SIZE + bcmgenet_dma_regs[r]);
338}
339
340static inline u32 bcmgenet_rdma_readl(struct bcmgenet_priv *priv,
Florian Fainellic91b7f62014-07-23 10:42:12 -0700341 enum dma_reg r)
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800342{
343 return __raw_readl(priv->base + GENET_RDMA_REG_OFF +
344 DMA_RINGS_SIZE + bcmgenet_dma_regs[r]);
345}
346
347static inline void bcmgenet_rdma_writel(struct bcmgenet_priv *priv,
348 u32 val, enum dma_reg r)
349{
350 __raw_writel(val, priv->base + GENET_RDMA_REG_OFF +
351 DMA_RINGS_SIZE + bcmgenet_dma_regs[r]);
352}
353
354/* RDMA/TDMA ring registers and accessors
355 * we merge the common fields and just prefix with T/D the registers
356 * having different meaning depending on the direction
357 */
358enum dma_ring_reg {
359 TDMA_READ_PTR = 0,
360 RDMA_WRITE_PTR = TDMA_READ_PTR,
361 TDMA_READ_PTR_HI,
362 RDMA_WRITE_PTR_HI = TDMA_READ_PTR_HI,
363 TDMA_CONS_INDEX,
364 RDMA_PROD_INDEX = TDMA_CONS_INDEX,
365 TDMA_PROD_INDEX,
366 RDMA_CONS_INDEX = TDMA_PROD_INDEX,
367 DMA_RING_BUF_SIZE,
368 DMA_START_ADDR,
369 DMA_START_ADDR_HI,
370 DMA_END_ADDR,
371 DMA_END_ADDR_HI,
372 DMA_MBUF_DONE_THRESH,
373 TDMA_FLOW_PERIOD,
374 RDMA_XON_XOFF_THRESH = TDMA_FLOW_PERIOD,
375 TDMA_WRITE_PTR,
376 RDMA_READ_PTR = TDMA_WRITE_PTR,
377 TDMA_WRITE_PTR_HI,
378 RDMA_READ_PTR_HI = TDMA_WRITE_PTR_HI
379};
380
381/* GENET v4 supports 40-bits pointer addressing
382 * for obvious reasons the LO and HI word parts
383 * are contiguous, but this offsets the other
384 * registers.
385 */
386static const u8 genet_dma_ring_regs_v4[] = {
387 [TDMA_READ_PTR] = 0x00,
388 [TDMA_READ_PTR_HI] = 0x04,
389 [TDMA_CONS_INDEX] = 0x08,
390 [TDMA_PROD_INDEX] = 0x0C,
391 [DMA_RING_BUF_SIZE] = 0x10,
392 [DMA_START_ADDR] = 0x14,
393 [DMA_START_ADDR_HI] = 0x18,
394 [DMA_END_ADDR] = 0x1C,
395 [DMA_END_ADDR_HI] = 0x20,
396 [DMA_MBUF_DONE_THRESH] = 0x24,
397 [TDMA_FLOW_PERIOD] = 0x28,
398 [TDMA_WRITE_PTR] = 0x2C,
399 [TDMA_WRITE_PTR_HI] = 0x30,
400};
401
402static const u8 genet_dma_ring_regs_v123[] = {
403 [TDMA_READ_PTR] = 0x00,
404 [TDMA_CONS_INDEX] = 0x04,
405 [TDMA_PROD_INDEX] = 0x08,
406 [DMA_RING_BUF_SIZE] = 0x0C,
407 [DMA_START_ADDR] = 0x10,
408 [DMA_END_ADDR] = 0x14,
409 [DMA_MBUF_DONE_THRESH] = 0x18,
410 [TDMA_FLOW_PERIOD] = 0x1C,
411 [TDMA_WRITE_PTR] = 0x20,
412};
413
414/* Set at runtime once GENET version is known */
415static const u8 *genet_dma_ring_regs;
416
417static inline u32 bcmgenet_tdma_ring_readl(struct bcmgenet_priv *priv,
Florian Fainellic91b7f62014-07-23 10:42:12 -0700418 unsigned int ring,
419 enum dma_ring_reg r)
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800420{
421 return __raw_readl(priv->base + GENET_TDMA_REG_OFF +
422 (DMA_RING_SIZE * ring) +
423 genet_dma_ring_regs[r]);
424}
425
426static inline void bcmgenet_tdma_ring_writel(struct bcmgenet_priv *priv,
Florian Fainellic91b7f62014-07-23 10:42:12 -0700427 unsigned int ring, u32 val,
428 enum dma_ring_reg r)
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800429{
430 __raw_writel(val, priv->base + GENET_TDMA_REG_OFF +
431 (DMA_RING_SIZE * ring) +
432 genet_dma_ring_regs[r]);
433}
434
435static inline u32 bcmgenet_rdma_ring_readl(struct bcmgenet_priv *priv,
Florian Fainellic91b7f62014-07-23 10:42:12 -0700436 unsigned int ring,
437 enum dma_ring_reg r)
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800438{
439 return __raw_readl(priv->base + GENET_RDMA_REG_OFF +
440 (DMA_RING_SIZE * ring) +
441 genet_dma_ring_regs[r]);
442}
443
444static inline void bcmgenet_rdma_ring_writel(struct bcmgenet_priv *priv,
Florian Fainellic91b7f62014-07-23 10:42:12 -0700445 unsigned int ring, u32 val,
446 enum dma_ring_reg r)
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800447{
448 __raw_writel(val, priv->base + GENET_RDMA_REG_OFF +
449 (DMA_RING_SIZE * ring) +
450 genet_dma_ring_regs[r]);
451}
452
453static int bcmgenet_get_settings(struct net_device *dev,
Florian Fainellic91b7f62014-07-23 10:42:12 -0700454 struct ethtool_cmd *cmd)
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800455{
456 struct bcmgenet_priv *priv = netdev_priv(dev);
457
458 if (!netif_running(dev))
459 return -EINVAL;
460
461 if (!priv->phydev)
462 return -ENODEV;
463
464 return phy_ethtool_gset(priv->phydev, cmd);
465}
466
467static int bcmgenet_set_settings(struct net_device *dev,
Florian Fainellic91b7f62014-07-23 10:42:12 -0700468 struct ethtool_cmd *cmd)
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800469{
470 struct bcmgenet_priv *priv = netdev_priv(dev);
471
472 if (!netif_running(dev))
473 return -EINVAL;
474
475 if (!priv->phydev)
476 return -ENODEV;
477
478 return phy_ethtool_sset(priv->phydev, cmd);
479}
480
481static int bcmgenet_set_rx_csum(struct net_device *dev,
482 netdev_features_t wanted)
483{
484 struct bcmgenet_priv *priv = netdev_priv(dev);
485 u32 rbuf_chk_ctrl;
486 bool rx_csum_en;
487
488 rx_csum_en = !!(wanted & NETIF_F_RXCSUM);
489
490 rbuf_chk_ctrl = bcmgenet_rbuf_readl(priv, RBUF_CHK_CTRL);
491
492 /* enable rx checksumming */
493 if (rx_csum_en)
494 rbuf_chk_ctrl |= RBUF_RXCHK_EN;
495 else
496 rbuf_chk_ctrl &= ~RBUF_RXCHK_EN;
497 priv->desc_rxchk_en = rx_csum_en;
Florian Fainelliebe5e3c2014-03-26 21:18:39 -0700498
499 /* If UniMAC forwards CRC, we need to skip over it to get
500 * a valid CHK bit to be set in the per-packet status word
501 */
502 if (rx_csum_en && priv->crc_fwd_en)
503 rbuf_chk_ctrl |= RBUF_SKIP_FCS;
504 else
505 rbuf_chk_ctrl &= ~RBUF_SKIP_FCS;
506
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800507 bcmgenet_rbuf_writel(priv, rbuf_chk_ctrl, RBUF_CHK_CTRL);
508
509 return 0;
510}
511
512static int bcmgenet_set_tx_csum(struct net_device *dev,
513 netdev_features_t wanted)
514{
515 struct bcmgenet_priv *priv = netdev_priv(dev);
516 bool desc_64b_en;
517 u32 tbuf_ctrl, rbuf_ctrl;
518
519 tbuf_ctrl = bcmgenet_tbuf_ctrl_get(priv);
520 rbuf_ctrl = bcmgenet_rbuf_readl(priv, RBUF_CTRL);
521
522 desc_64b_en = !!(wanted & (NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM));
523
524 /* enable 64 bytes descriptor in both directions (RBUF and TBUF) */
525 if (desc_64b_en) {
526 tbuf_ctrl |= RBUF_64B_EN;
527 rbuf_ctrl |= RBUF_64B_EN;
528 } else {
529 tbuf_ctrl &= ~RBUF_64B_EN;
530 rbuf_ctrl &= ~RBUF_64B_EN;
531 }
532 priv->desc_64b_en = desc_64b_en;
533
534 bcmgenet_tbuf_ctrl_set(priv, tbuf_ctrl);
535 bcmgenet_rbuf_writel(priv, rbuf_ctrl, RBUF_CTRL);
536
537 return 0;
538}
539
540static int bcmgenet_set_features(struct net_device *dev,
Florian Fainellic91b7f62014-07-23 10:42:12 -0700541 netdev_features_t features)
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800542{
543 netdev_features_t changed = features ^ dev->features;
544 netdev_features_t wanted = dev->wanted_features;
545 int ret = 0;
546
547 if (changed & (NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM))
548 ret = bcmgenet_set_tx_csum(dev, wanted);
549 if (changed & (NETIF_F_RXCSUM))
550 ret = bcmgenet_set_rx_csum(dev, wanted);
551
552 return ret;
553}
554
555static u32 bcmgenet_get_msglevel(struct net_device *dev)
556{
557 struct bcmgenet_priv *priv = netdev_priv(dev);
558
559 return priv->msg_enable;
560}
561
562static void bcmgenet_set_msglevel(struct net_device *dev, u32 level)
563{
564 struct bcmgenet_priv *priv = netdev_priv(dev);
565
566 priv->msg_enable = level;
567}
568
Florian Fainelli2f913072015-09-16 16:47:39 -0700569static int bcmgenet_get_coalesce(struct net_device *dev,
570 struct ethtool_coalesce *ec)
571{
572 struct bcmgenet_priv *priv = netdev_priv(dev);
573
574 ec->tx_max_coalesced_frames =
575 bcmgenet_tdma_ring_readl(priv, DESC_INDEX,
576 DMA_MBUF_DONE_THRESH);
Florian Fainelli4a296452015-09-16 16:47:40 -0700577 ec->rx_max_coalesced_frames =
578 bcmgenet_rdma_ring_readl(priv, DESC_INDEX,
579 DMA_MBUF_DONE_THRESH);
580 ec->rx_coalesce_usecs =
581 bcmgenet_rdma_readl(priv, DMA_RING16_TIMEOUT) * 8192 / 1000;
Florian Fainelli2f913072015-09-16 16:47:39 -0700582
583 return 0;
584}
585
586static int bcmgenet_set_coalesce(struct net_device *dev,
587 struct ethtool_coalesce *ec)
588{
589 struct bcmgenet_priv *priv = netdev_priv(dev);
590 unsigned int i;
Florian Fainelli4a296452015-09-16 16:47:40 -0700591 u32 reg;
Florian Fainelli2f913072015-09-16 16:47:39 -0700592
Florian Fainelli4a296452015-09-16 16:47:40 -0700593 /* Base system clock is 125Mhz, DMA timeout is this reference clock
594 * divided by 1024, which yields roughly 8.192us, our maximum value
595 * has to fit in the DMA_TIMEOUT_MASK (16 bits)
596 */
Florian Fainelli2f913072015-09-16 16:47:39 -0700597 if (ec->tx_max_coalesced_frames > DMA_INTR_THRESHOLD_MASK ||
Florian Fainelli4a296452015-09-16 16:47:40 -0700598 ec->tx_max_coalesced_frames == 0 ||
599 ec->rx_max_coalesced_frames > DMA_INTR_THRESHOLD_MASK ||
600 ec->rx_coalesce_usecs > (DMA_TIMEOUT_MASK * 8) + 1)
601 return -EINVAL;
602
603 if (ec->rx_coalesce_usecs == 0 && ec->rx_max_coalesced_frames == 0)
Florian Fainelli2f913072015-09-16 16:47:39 -0700604 return -EINVAL;
605
606 /* GENET TDMA hardware does not support a configurable timeout, but will
607 * always generate an interrupt either after MBDONE packets have been
608 * transmitted, or when the ring is emtpy.
609 */
610 if (ec->tx_coalesce_usecs || ec->tx_coalesce_usecs_high ||
Florian Fainelli852bcaf2015-09-18 14:16:53 -0700611 ec->tx_coalesce_usecs_irq || ec->tx_coalesce_usecs_low)
Florian Fainelli2f913072015-09-16 16:47:39 -0700612 return -EOPNOTSUPP;
613
614 /* Program all TX queues with the same values, as there is no
615 * ethtool knob to do coalescing on a per-queue basis
616 */
617 for (i = 0; i < priv->hw_params->tx_queues; i++)
618 bcmgenet_tdma_ring_writel(priv, i,
619 ec->tx_max_coalesced_frames,
620 DMA_MBUF_DONE_THRESH);
621 bcmgenet_tdma_ring_writel(priv, DESC_INDEX,
622 ec->tx_max_coalesced_frames,
623 DMA_MBUF_DONE_THRESH);
624
Florian Fainelli4a296452015-09-16 16:47:40 -0700625 for (i = 0; i < priv->hw_params->rx_queues; i++) {
626 bcmgenet_rdma_ring_writel(priv, i,
627 ec->rx_max_coalesced_frames,
628 DMA_MBUF_DONE_THRESH);
629
630 reg = bcmgenet_rdma_readl(priv, DMA_RING0_TIMEOUT + i);
631 reg &= ~DMA_TIMEOUT_MASK;
632 reg |= DIV_ROUND_UP(ec->rx_coalesce_usecs * 1000, 8192);
633 bcmgenet_rdma_writel(priv, reg, DMA_RING0_TIMEOUT + i);
634 }
635
636 bcmgenet_rdma_ring_writel(priv, DESC_INDEX,
637 ec->rx_max_coalesced_frames,
638 DMA_MBUF_DONE_THRESH);
639
640 reg = bcmgenet_rdma_readl(priv, DMA_RING16_TIMEOUT);
641 reg &= ~DMA_TIMEOUT_MASK;
642 reg |= DIV_ROUND_UP(ec->rx_coalesce_usecs * 1000, 8192);
643 bcmgenet_rdma_writel(priv, reg, DMA_RING16_TIMEOUT);
644
Florian Fainelli2f913072015-09-16 16:47:39 -0700645 return 0;
646}
647
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800648/* standard ethtool support functions. */
649enum bcmgenet_stat_type {
650 BCMGENET_STAT_NETDEV = -1,
651 BCMGENET_STAT_MIB_RX,
652 BCMGENET_STAT_MIB_TX,
653 BCMGENET_STAT_RUNT,
654 BCMGENET_STAT_MISC,
Florian Fainellif62ba9c2015-02-28 18:09:16 -0800655 BCMGENET_STAT_SOFT,
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800656};
657
658struct bcmgenet_stats {
659 char stat_string[ETH_GSTRING_LEN];
660 int stat_sizeof;
661 int stat_offset;
662 enum bcmgenet_stat_type type;
663 /* reg offset from UMAC base for misc counters */
664 u16 reg_offset;
665};
666
667#define STAT_NETDEV(m) { \
668 .stat_string = __stringify(m), \
669 .stat_sizeof = sizeof(((struct net_device_stats *)0)->m), \
670 .stat_offset = offsetof(struct net_device_stats, m), \
671 .type = BCMGENET_STAT_NETDEV, \
672}
673
674#define STAT_GENET_MIB(str, m, _type) { \
675 .stat_string = str, \
676 .stat_sizeof = sizeof(((struct bcmgenet_priv *)0)->m), \
677 .stat_offset = offsetof(struct bcmgenet_priv, m), \
678 .type = _type, \
679}
680
681#define STAT_GENET_MIB_RX(str, m) STAT_GENET_MIB(str, m, BCMGENET_STAT_MIB_RX)
682#define STAT_GENET_MIB_TX(str, m) STAT_GENET_MIB(str, m, BCMGENET_STAT_MIB_TX)
683#define STAT_GENET_RUNT(str, m) STAT_GENET_MIB(str, m, BCMGENET_STAT_RUNT)
Florian Fainellif62ba9c2015-02-28 18:09:16 -0800684#define STAT_GENET_SOFT_MIB(str, m) STAT_GENET_MIB(str, m, BCMGENET_STAT_SOFT)
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800685
686#define STAT_GENET_MISC(str, m, offset) { \
687 .stat_string = str, \
688 .stat_sizeof = sizeof(((struct bcmgenet_priv *)0)->m), \
689 .stat_offset = offsetof(struct bcmgenet_priv, m), \
690 .type = BCMGENET_STAT_MISC, \
691 .reg_offset = offset, \
692}
693
694
695/* There is a 0xC gap between the end of RX and beginning of TX stats and then
696 * between the end of TX stats and the beginning of the RX RUNT
697 */
698#define BCMGENET_STAT_OFFSET 0xc
699
700/* Hardware counters must be kept in sync because the order/offset
701 * is important here (order in structure declaration = order in hardware)
702 */
703static const struct bcmgenet_stats bcmgenet_gstrings_stats[] = {
704 /* general stats */
705 STAT_NETDEV(rx_packets),
706 STAT_NETDEV(tx_packets),
707 STAT_NETDEV(rx_bytes),
708 STAT_NETDEV(tx_bytes),
709 STAT_NETDEV(rx_errors),
710 STAT_NETDEV(tx_errors),
711 STAT_NETDEV(rx_dropped),
712 STAT_NETDEV(tx_dropped),
713 STAT_NETDEV(multicast),
714 /* UniMAC RSV counters */
715 STAT_GENET_MIB_RX("rx_64_octets", mib.rx.pkt_cnt.cnt_64),
716 STAT_GENET_MIB_RX("rx_65_127_oct", mib.rx.pkt_cnt.cnt_127),
717 STAT_GENET_MIB_RX("rx_128_255_oct", mib.rx.pkt_cnt.cnt_255),
718 STAT_GENET_MIB_RX("rx_256_511_oct", mib.rx.pkt_cnt.cnt_511),
719 STAT_GENET_MIB_RX("rx_512_1023_oct", mib.rx.pkt_cnt.cnt_1023),
720 STAT_GENET_MIB_RX("rx_1024_1518_oct", mib.rx.pkt_cnt.cnt_1518),
721 STAT_GENET_MIB_RX("rx_vlan_1519_1522_oct", mib.rx.pkt_cnt.cnt_mgv),
722 STAT_GENET_MIB_RX("rx_1522_2047_oct", mib.rx.pkt_cnt.cnt_2047),
723 STAT_GENET_MIB_RX("rx_2048_4095_oct", mib.rx.pkt_cnt.cnt_4095),
724 STAT_GENET_MIB_RX("rx_4096_9216_oct", mib.rx.pkt_cnt.cnt_9216),
725 STAT_GENET_MIB_RX("rx_pkts", mib.rx.pkt),
726 STAT_GENET_MIB_RX("rx_bytes", mib.rx.bytes),
727 STAT_GENET_MIB_RX("rx_multicast", mib.rx.mca),
728 STAT_GENET_MIB_RX("rx_broadcast", mib.rx.bca),
729 STAT_GENET_MIB_RX("rx_fcs", mib.rx.fcs),
730 STAT_GENET_MIB_RX("rx_control", mib.rx.cf),
731 STAT_GENET_MIB_RX("rx_pause", mib.rx.pf),
732 STAT_GENET_MIB_RX("rx_unknown", mib.rx.uo),
733 STAT_GENET_MIB_RX("rx_align", mib.rx.aln),
734 STAT_GENET_MIB_RX("rx_outrange", mib.rx.flr),
735 STAT_GENET_MIB_RX("rx_code", mib.rx.cde),
736 STAT_GENET_MIB_RX("rx_carrier", mib.rx.fcr),
737 STAT_GENET_MIB_RX("rx_oversize", mib.rx.ovr),
738 STAT_GENET_MIB_RX("rx_jabber", mib.rx.jbr),
739 STAT_GENET_MIB_RX("rx_mtu_err", mib.rx.mtue),
740 STAT_GENET_MIB_RX("rx_good_pkts", mib.rx.pok),
741 STAT_GENET_MIB_RX("rx_unicast", mib.rx.uc),
742 STAT_GENET_MIB_RX("rx_ppp", mib.rx.ppp),
743 STAT_GENET_MIB_RX("rx_crc", mib.rx.rcrc),
744 /* UniMAC TSV counters */
745 STAT_GENET_MIB_TX("tx_64_octets", mib.tx.pkt_cnt.cnt_64),
746 STAT_GENET_MIB_TX("tx_65_127_oct", mib.tx.pkt_cnt.cnt_127),
747 STAT_GENET_MIB_TX("tx_128_255_oct", mib.tx.pkt_cnt.cnt_255),
748 STAT_GENET_MIB_TX("tx_256_511_oct", mib.tx.pkt_cnt.cnt_511),
749 STAT_GENET_MIB_TX("tx_512_1023_oct", mib.tx.pkt_cnt.cnt_1023),
750 STAT_GENET_MIB_TX("tx_1024_1518_oct", mib.tx.pkt_cnt.cnt_1518),
751 STAT_GENET_MIB_TX("tx_vlan_1519_1522_oct", mib.tx.pkt_cnt.cnt_mgv),
752 STAT_GENET_MIB_TX("tx_1522_2047_oct", mib.tx.pkt_cnt.cnt_2047),
753 STAT_GENET_MIB_TX("tx_2048_4095_oct", mib.tx.pkt_cnt.cnt_4095),
754 STAT_GENET_MIB_TX("tx_4096_9216_oct", mib.tx.pkt_cnt.cnt_9216),
755 STAT_GENET_MIB_TX("tx_pkts", mib.tx.pkts),
756 STAT_GENET_MIB_TX("tx_multicast", mib.tx.mca),
757 STAT_GENET_MIB_TX("tx_broadcast", mib.tx.bca),
758 STAT_GENET_MIB_TX("tx_pause", mib.tx.pf),
759 STAT_GENET_MIB_TX("tx_control", mib.tx.cf),
760 STAT_GENET_MIB_TX("tx_fcs_err", mib.tx.fcs),
761 STAT_GENET_MIB_TX("tx_oversize", mib.tx.ovr),
762 STAT_GENET_MIB_TX("tx_defer", mib.tx.drf),
763 STAT_GENET_MIB_TX("tx_excess_defer", mib.tx.edf),
764 STAT_GENET_MIB_TX("tx_single_col", mib.tx.scl),
765 STAT_GENET_MIB_TX("tx_multi_col", mib.tx.mcl),
766 STAT_GENET_MIB_TX("tx_late_col", mib.tx.lcl),
767 STAT_GENET_MIB_TX("tx_excess_col", mib.tx.ecl),
768 STAT_GENET_MIB_TX("tx_frags", mib.tx.frg),
769 STAT_GENET_MIB_TX("tx_total_col", mib.tx.ncl),
770 STAT_GENET_MIB_TX("tx_jabber", mib.tx.jbr),
771 STAT_GENET_MIB_TX("tx_bytes", mib.tx.bytes),
772 STAT_GENET_MIB_TX("tx_good_pkts", mib.tx.pok),
773 STAT_GENET_MIB_TX("tx_unicast", mib.tx.uc),
774 /* UniMAC RUNT counters */
775 STAT_GENET_RUNT("rx_runt_pkts", mib.rx_runt_cnt),
776 STAT_GENET_RUNT("rx_runt_valid_fcs", mib.rx_runt_fcs),
777 STAT_GENET_RUNT("rx_runt_inval_fcs_align", mib.rx_runt_fcs_align),
778 STAT_GENET_RUNT("rx_runt_bytes", mib.rx_runt_bytes),
779 /* Misc UniMAC counters */
780 STAT_GENET_MISC("rbuf_ovflow_cnt", mib.rbuf_ovflow_cnt,
781 UMAC_RBUF_OVFL_CNT),
782 STAT_GENET_MISC("rbuf_err_cnt", mib.rbuf_err_cnt, UMAC_RBUF_ERR_CNT),
783 STAT_GENET_MISC("mdf_err_cnt", mib.mdf_err_cnt, UMAC_MDF_ERR_CNT),
Florian Fainellif62ba9c2015-02-28 18:09:16 -0800784 STAT_GENET_SOFT_MIB("alloc_rx_buff_failed", mib.alloc_rx_buff_failed),
785 STAT_GENET_SOFT_MIB("rx_dma_failed", mib.rx_dma_failed),
786 STAT_GENET_SOFT_MIB("tx_dma_failed", mib.tx_dma_failed),
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800787};
788
789#define BCMGENET_STATS_LEN ARRAY_SIZE(bcmgenet_gstrings_stats)
790
791static void bcmgenet_get_drvinfo(struct net_device *dev,
Florian Fainellic91b7f62014-07-23 10:42:12 -0700792 struct ethtool_drvinfo *info)
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800793{
794 strlcpy(info->driver, "bcmgenet", sizeof(info->driver));
795 strlcpy(info->version, "v2.0", sizeof(info->version));
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800796}
797
798static int bcmgenet_get_sset_count(struct net_device *dev, int string_set)
799{
800 switch (string_set) {
801 case ETH_SS_STATS:
802 return BCMGENET_STATS_LEN;
803 default:
804 return -EOPNOTSUPP;
805 }
806}
807
Florian Fainellic91b7f62014-07-23 10:42:12 -0700808static void bcmgenet_get_strings(struct net_device *dev, u32 stringset,
809 u8 *data)
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800810{
811 int i;
812
813 switch (stringset) {
814 case ETH_SS_STATS:
815 for (i = 0; i < BCMGENET_STATS_LEN; i++) {
816 memcpy(data + i * ETH_GSTRING_LEN,
Florian Fainellic91b7f62014-07-23 10:42:12 -0700817 bcmgenet_gstrings_stats[i].stat_string,
818 ETH_GSTRING_LEN);
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800819 }
820 break;
821 }
822}
823
824static void bcmgenet_update_mib_counters(struct bcmgenet_priv *priv)
825{
826 int i, j = 0;
827
828 for (i = 0; i < BCMGENET_STATS_LEN; i++) {
829 const struct bcmgenet_stats *s;
830 u8 offset = 0;
831 u32 val = 0;
832 char *p;
833
834 s = &bcmgenet_gstrings_stats[i];
835 switch (s->type) {
836 case BCMGENET_STAT_NETDEV:
Florian Fainellif62ba9c2015-02-28 18:09:16 -0800837 case BCMGENET_STAT_SOFT:
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800838 continue;
839 case BCMGENET_STAT_MIB_RX:
840 case BCMGENET_STAT_MIB_TX:
841 case BCMGENET_STAT_RUNT:
842 if (s->type != BCMGENET_STAT_MIB_RX)
843 offset = BCMGENET_STAT_OFFSET;
Florian Fainellic91b7f62014-07-23 10:42:12 -0700844 val = bcmgenet_umac_readl(priv,
845 UMAC_MIB_START + j + offset);
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800846 break;
847 case BCMGENET_STAT_MISC:
848 val = bcmgenet_umac_readl(priv, s->reg_offset);
849 /* clear if overflowed */
850 if (val == ~0)
851 bcmgenet_umac_writel(priv, 0, s->reg_offset);
852 break;
853 }
854
855 j += s->stat_sizeof;
856 p = (char *)priv + s->stat_offset;
857 *(u32 *)p = val;
858 }
859}
860
861static void bcmgenet_get_ethtool_stats(struct net_device *dev,
Florian Fainellic91b7f62014-07-23 10:42:12 -0700862 struct ethtool_stats *stats,
863 u64 *data)
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800864{
865 struct bcmgenet_priv *priv = netdev_priv(dev);
866 int i;
867
868 if (netif_running(dev))
869 bcmgenet_update_mib_counters(priv);
870
871 for (i = 0; i < BCMGENET_STATS_LEN; i++) {
872 const struct bcmgenet_stats *s;
873 char *p;
874
875 s = &bcmgenet_gstrings_stats[i];
876 if (s->type == BCMGENET_STAT_NETDEV)
877 p = (char *)&dev->stats;
878 else
879 p = (char *)priv;
880 p += s->stat_offset;
881 data[i] = *(u32 *)p;
882 }
883}
884
Florian Fainelli6ef398e2014-11-25 21:16:35 -0800885static void bcmgenet_eee_enable_set(struct net_device *dev, bool enable)
886{
887 struct bcmgenet_priv *priv = netdev_priv(dev);
888 u32 off = priv->hw_params->tbuf_offset + TBUF_ENERGY_CTRL;
889 u32 reg;
890
891 if (enable && !priv->clk_eee_enabled) {
892 clk_prepare_enable(priv->clk_eee);
893 priv->clk_eee_enabled = true;
894 }
895
896 reg = bcmgenet_umac_readl(priv, UMAC_EEE_CTRL);
897 if (enable)
898 reg |= EEE_EN;
899 else
900 reg &= ~EEE_EN;
901 bcmgenet_umac_writel(priv, reg, UMAC_EEE_CTRL);
902
903 /* Enable EEE and switch to a 27Mhz clock automatically */
904 reg = __raw_readl(priv->base + off);
905 if (enable)
906 reg |= TBUF_EEE_EN | TBUF_PM_EN;
907 else
908 reg &= ~(TBUF_EEE_EN | TBUF_PM_EN);
909 __raw_writel(reg, priv->base + off);
910
911 /* Do the same for thing for RBUF */
912 reg = bcmgenet_rbuf_readl(priv, RBUF_ENERGY_CTRL);
913 if (enable)
914 reg |= RBUF_EEE_EN | RBUF_PM_EN;
915 else
916 reg &= ~(RBUF_EEE_EN | RBUF_PM_EN);
917 bcmgenet_rbuf_writel(priv, reg, RBUF_ENERGY_CTRL);
918
919 if (!enable && priv->clk_eee_enabled) {
920 clk_disable_unprepare(priv->clk_eee);
921 priv->clk_eee_enabled = false;
922 }
923
924 priv->eee.eee_enabled = enable;
925 priv->eee.eee_active = enable;
926}
927
928static int bcmgenet_get_eee(struct net_device *dev, struct ethtool_eee *e)
929{
930 struct bcmgenet_priv *priv = netdev_priv(dev);
931 struct ethtool_eee *p = &priv->eee;
932
933 if (GENET_IS_V1(priv))
934 return -EOPNOTSUPP;
935
936 e->eee_enabled = p->eee_enabled;
937 e->eee_active = p->eee_active;
938 e->tx_lpi_timer = bcmgenet_umac_readl(priv, UMAC_EEE_LPI_TIMER);
939
940 return phy_ethtool_get_eee(priv->phydev, e);
941}
942
943static int bcmgenet_set_eee(struct net_device *dev, struct ethtool_eee *e)
944{
945 struct bcmgenet_priv *priv = netdev_priv(dev);
946 struct ethtool_eee *p = &priv->eee;
947 int ret = 0;
948
949 if (GENET_IS_V1(priv))
950 return -EOPNOTSUPP;
951
952 p->eee_enabled = e->eee_enabled;
953
954 if (!p->eee_enabled) {
955 bcmgenet_eee_enable_set(dev, false);
956 } else {
957 ret = phy_init_eee(priv->phydev, 0);
958 if (ret) {
959 netif_err(priv, hw, dev, "EEE initialization failed\n");
960 return ret;
961 }
962
963 bcmgenet_umac_writel(priv, e->tx_lpi_timer, UMAC_EEE_LPI_TIMER);
964 bcmgenet_eee_enable_set(dev, true);
965 }
966
967 return phy_ethtool_set_eee(priv->phydev, e);
968}
969
Florian Fainelli6b0c5402014-11-25 21:16:36 -0800970static int bcmgenet_nway_reset(struct net_device *dev)
971{
972 struct bcmgenet_priv *priv = netdev_priv(dev);
973
974 return genphy_restart_aneg(priv->phydev);
975}
976
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800977/* standard ethtool support functions. */
978static struct ethtool_ops bcmgenet_ethtool_ops = {
979 .get_strings = bcmgenet_get_strings,
980 .get_sset_count = bcmgenet_get_sset_count,
981 .get_ethtool_stats = bcmgenet_get_ethtool_stats,
982 .get_settings = bcmgenet_get_settings,
983 .set_settings = bcmgenet_set_settings,
984 .get_drvinfo = bcmgenet_get_drvinfo,
985 .get_link = ethtool_op_get_link,
986 .get_msglevel = bcmgenet_get_msglevel,
987 .set_msglevel = bcmgenet_set_msglevel,
Florian Fainelli06ba8372014-07-21 15:29:29 -0700988 .get_wol = bcmgenet_get_wol,
989 .set_wol = bcmgenet_set_wol,
Florian Fainelli6ef398e2014-11-25 21:16:35 -0800990 .get_eee = bcmgenet_get_eee,
991 .set_eee = bcmgenet_set_eee,
Florian Fainelli6b0c5402014-11-25 21:16:36 -0800992 .nway_reset = bcmgenet_nway_reset,
Florian Fainelli2f913072015-09-16 16:47:39 -0700993 .get_coalesce = bcmgenet_get_coalesce,
994 .set_coalesce = bcmgenet_set_coalesce,
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800995};
996
997/* Power down the unimac, based on mode. */
Florian Fainellica8cf342015-03-23 15:09:51 -0700998static int bcmgenet_power_down(struct bcmgenet_priv *priv,
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800999 enum bcmgenet_power_mode mode)
1000{
Florian Fainellica8cf342015-03-23 15:09:51 -07001001 int ret = 0;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001002 u32 reg;
1003
1004 switch (mode) {
1005 case GENET_POWER_CABLE_SENSE:
Florian Fainelli80d8e962014-02-24 16:56:11 -08001006 phy_detach(priv->phydev);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001007 break;
1008
Florian Fainellic3ae64a2014-07-21 15:29:25 -07001009 case GENET_POWER_WOL_MAGIC:
Florian Fainellica8cf342015-03-23 15:09:51 -07001010 ret = bcmgenet_wol_power_down_cfg(priv, mode);
Florian Fainellic3ae64a2014-07-21 15:29:25 -07001011 break;
1012
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001013 case GENET_POWER_PASSIVE:
1014 /* Power down LED */
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001015 if (priv->hw_params->flags & GENET_HAS_EXT) {
1016 reg = bcmgenet_ext_readl(priv, EXT_EXT_PWR_MGMT);
1017 reg |= (EXT_PWR_DOWN_PHY |
1018 EXT_PWR_DOWN_DLL | EXT_PWR_DOWN_BIAS);
1019 bcmgenet_ext_writel(priv, reg, EXT_EXT_PWR_MGMT);
Florian Fainellia642c4f2015-03-23 15:09:56 -07001020
1021 bcmgenet_phy_power_set(priv->dev, false);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001022 }
1023 break;
1024 default:
1025 break;
1026 }
Florian Fainellica8cf342015-03-23 15:09:51 -07001027
1028 return 0;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001029}
1030
1031static void bcmgenet_power_up(struct bcmgenet_priv *priv,
Florian Fainellic91b7f62014-07-23 10:42:12 -07001032 enum bcmgenet_power_mode mode)
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001033{
1034 u32 reg;
1035
1036 if (!(priv->hw_params->flags & GENET_HAS_EXT))
1037 return;
1038
1039 reg = bcmgenet_ext_readl(priv, EXT_EXT_PWR_MGMT);
1040
1041 switch (mode) {
1042 case GENET_POWER_PASSIVE:
1043 reg &= ~(EXT_PWR_DOWN_DLL | EXT_PWR_DOWN_PHY |
1044 EXT_PWR_DOWN_BIAS);
1045 /* fallthrough */
1046 case GENET_POWER_CABLE_SENSE:
1047 /* enable APD */
1048 reg |= EXT_PWR_DN_EN_LD;
1049 break;
Florian Fainellic3ae64a2014-07-21 15:29:25 -07001050 case GENET_POWER_WOL_MAGIC:
1051 bcmgenet_wol_power_up_cfg(priv, mode);
1052 return;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001053 default:
1054 break;
1055 }
1056
1057 bcmgenet_ext_writel(priv, reg, EXT_EXT_PWR_MGMT);
Florian Fainelli5dbebbb2015-10-29 18:11:35 -07001058 if (mode == GENET_POWER_PASSIVE) {
Florian Fainellibd4060a2015-07-16 15:51:16 -07001059 bcmgenet_phy_power_set(priv->dev, true);
Florian Fainelli5dbebbb2015-10-29 18:11:35 -07001060 bcmgenet_mii_reset(priv->dev);
1061 }
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001062}
1063
1064/* ioctl handle special commands that are not present in ethtool. */
1065static int bcmgenet_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
1066{
1067 struct bcmgenet_priv *priv = netdev_priv(dev);
1068 int val = 0;
1069
1070 if (!netif_running(dev))
1071 return -EINVAL;
1072
1073 switch (cmd) {
1074 case SIOCGMIIPHY:
1075 case SIOCGMIIREG:
1076 case SIOCSMIIREG:
1077 if (!priv->phydev)
1078 val = -ENODEV;
1079 else
1080 val = phy_mii_ioctl(priv->phydev, rq, cmd);
1081 break;
1082
1083 default:
1084 val = -EINVAL;
1085 break;
1086 }
1087
1088 return val;
1089}
1090
1091static struct enet_cb *bcmgenet_get_txcb(struct bcmgenet_priv *priv,
1092 struct bcmgenet_tx_ring *ring)
1093{
1094 struct enet_cb *tx_cb_ptr;
1095
1096 tx_cb_ptr = ring->cbs;
1097 tx_cb_ptr += ring->write_ptr - ring->cb_ptr;
Petri Gynther014012a2015-02-23 11:00:45 -08001098
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001099 /* Advancing local write pointer */
1100 if (ring->write_ptr == ring->end_ptr)
1101 ring->write_ptr = ring->cb_ptr;
1102 else
1103 ring->write_ptr++;
1104
1105 return tx_cb_ptr;
1106}
1107
1108/* Simple helper to free a control block's resources */
1109static void bcmgenet_free_cb(struct enet_cb *cb)
1110{
1111 dev_kfree_skb_any(cb->skb);
1112 cb->skb = NULL;
1113 dma_unmap_addr_set(cb, dma_addr, 0);
1114}
1115
Petri Gynther4055eae2015-03-25 12:35:16 -07001116static inline void bcmgenet_rx_ring16_int_disable(struct bcmgenet_rx_ring *ring)
1117{
Petri Gyntheree7d8c22015-03-30 00:28:50 -07001118 bcmgenet_intrl2_0_writel(ring->priv, UMAC_IRQ_RXDMA_DONE,
Petri Gynther4055eae2015-03-25 12:35:16 -07001119 INTRL2_CPU_MASK_SET);
1120}
1121
1122static inline void bcmgenet_rx_ring16_int_enable(struct bcmgenet_rx_ring *ring)
1123{
Petri Gyntheree7d8c22015-03-30 00:28:50 -07001124 bcmgenet_intrl2_0_writel(ring->priv, UMAC_IRQ_RXDMA_DONE,
Petri Gynther4055eae2015-03-25 12:35:16 -07001125 INTRL2_CPU_MASK_CLEAR);
1126}
1127
1128static inline void bcmgenet_rx_ring_int_disable(struct bcmgenet_rx_ring *ring)
1129{
1130 bcmgenet_intrl2_1_writel(ring->priv,
1131 1 << (UMAC_IRQ1_RX_INTR_SHIFT + ring->index),
1132 INTRL2_CPU_MASK_SET);
1133}
1134
1135static inline void bcmgenet_rx_ring_int_enable(struct bcmgenet_rx_ring *ring)
1136{
1137 bcmgenet_intrl2_1_writel(ring->priv,
1138 1 << (UMAC_IRQ1_RX_INTR_SHIFT + ring->index),
1139 INTRL2_CPU_MASK_CLEAR);
1140}
1141
Petri Gynther9dbac282015-03-25 12:35:10 -07001142static inline void bcmgenet_tx_ring16_int_disable(struct bcmgenet_tx_ring *ring)
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001143{
Petri Gyntheree7d8c22015-03-30 00:28:50 -07001144 bcmgenet_intrl2_0_writel(ring->priv, UMAC_IRQ_TXDMA_DONE,
Florian Fainellic91b7f62014-07-23 10:42:12 -07001145 INTRL2_CPU_MASK_SET);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001146}
1147
Petri Gynther9dbac282015-03-25 12:35:10 -07001148static inline void bcmgenet_tx_ring16_int_enable(struct bcmgenet_tx_ring *ring)
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001149{
Petri Gyntheree7d8c22015-03-30 00:28:50 -07001150 bcmgenet_intrl2_0_writel(ring->priv, UMAC_IRQ_TXDMA_DONE,
Florian Fainellic91b7f62014-07-23 10:42:12 -07001151 INTRL2_CPU_MASK_CLEAR);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001152}
1153
Petri Gynther9dbac282015-03-25 12:35:10 -07001154static inline void bcmgenet_tx_ring_int_enable(struct bcmgenet_tx_ring *ring)
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001155{
Petri Gynther9dbac282015-03-25 12:35:10 -07001156 bcmgenet_intrl2_1_writel(ring->priv, 1 << ring->index,
Florian Fainellic91b7f62014-07-23 10:42:12 -07001157 INTRL2_CPU_MASK_CLEAR);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001158}
1159
Petri Gynther9dbac282015-03-25 12:35:10 -07001160static inline void bcmgenet_tx_ring_int_disable(struct bcmgenet_tx_ring *ring)
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001161{
Petri Gynther9dbac282015-03-25 12:35:10 -07001162 bcmgenet_intrl2_1_writel(ring->priv, 1 << ring->index,
Florian Fainellic91b7f62014-07-23 10:42:12 -07001163 INTRL2_CPU_MASK_SET);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001164}
1165
1166/* Unlocked version of the reclaim routine */
Jaedon Shin4092e6a2015-02-28 11:48:26 +09001167static unsigned int __bcmgenet_tx_reclaim(struct net_device *dev,
1168 struct bcmgenet_tx_ring *ring)
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001169{
1170 struct bcmgenet_priv *priv = netdev_priv(dev);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001171 struct enet_cb *tx_cb_ptr;
Florian Fainellib2cde2c2014-03-20 10:53:23 -07001172 struct netdev_queue *txq;
Jaedon Shin4092e6a2015-02-28 11:48:26 +09001173 unsigned int pkts_compl = 0;
Petri Gynther55868122016-03-24 11:27:20 -07001174 unsigned int bytes_compl = 0;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001175 unsigned int c_index;
Petri Gynther66d06752015-03-04 14:30:01 -08001176 unsigned int txbds_ready;
1177 unsigned int txbds_processed = 0;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001178
Brian Norris7fc527f2014-07-29 14:34:14 -07001179 /* Compute how many buffers are transmitted since last xmit call */
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001180 c_index = bcmgenet_tdma_ring_readl(priv, ring->index, TDMA_CONS_INDEX);
Petri Gynther66d06752015-03-04 14:30:01 -08001181 c_index &= DMA_C_INDEX_MASK;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001182
Petri Gynther66d06752015-03-04 14:30:01 -08001183 if (likely(c_index >= ring->c_index))
1184 txbds_ready = c_index - ring->c_index;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001185 else
Petri Gynther66d06752015-03-04 14:30:01 -08001186 txbds_ready = (DMA_C_INDEX_MASK + 1) - ring->c_index + c_index;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001187
1188 netif_dbg(priv, tx_done, dev,
Petri Gynther66d06752015-03-04 14:30:01 -08001189 "%s ring=%d old_c_index=%u c_index=%u txbds_ready=%u\n",
1190 __func__, ring->index, ring->c_index, c_index, txbds_ready);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001191
1192 /* Reclaim transmitted buffers */
Petri Gynther66d06752015-03-04 14:30:01 -08001193 while (txbds_processed < txbds_ready) {
1194 tx_cb_ptr = &priv->tx_cbs[ring->clean_ptr];
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001195 if (tx_cb_ptr->skb) {
Jaedon Shin4092e6a2015-02-28 11:48:26 +09001196 pkts_compl++;
Petri Gynther55868122016-03-24 11:27:20 -07001197 bytes_compl += GENET_CB(tx_cb_ptr->skb)->bytes_sent;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001198 dma_unmap_single(&dev->dev,
Florian Fainellic91b7f62014-07-23 10:42:12 -07001199 dma_unmap_addr(tx_cb_ptr, dma_addr),
Eric Dumazeteee57722016-03-17 11:57:06 -07001200 dma_unmap_len(tx_cb_ptr, dma_len),
Florian Fainellic91b7f62014-07-23 10:42:12 -07001201 DMA_TO_DEVICE);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001202 bcmgenet_free_cb(tx_cb_ptr);
1203 } else if (dma_unmap_addr(tx_cb_ptr, dma_addr)) {
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001204 dma_unmap_page(&dev->dev,
Florian Fainellic91b7f62014-07-23 10:42:12 -07001205 dma_unmap_addr(tx_cb_ptr, dma_addr),
1206 dma_unmap_len(tx_cb_ptr, dma_len),
1207 DMA_TO_DEVICE);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001208 dma_unmap_addr_set(tx_cb_ptr, dma_addr, 0);
1209 }
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001210
Petri Gynther66d06752015-03-04 14:30:01 -08001211 txbds_processed++;
1212 if (likely(ring->clean_ptr < ring->end_ptr))
1213 ring->clean_ptr++;
1214 else
1215 ring->clean_ptr = ring->cb_ptr;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001216 }
1217
Petri Gynther66d06752015-03-04 14:30:01 -08001218 ring->free_bds += txbds_processed;
1219 ring->c_index = (ring->c_index + txbds_processed) & DMA_C_INDEX_MASK;
1220
Petri Gynther55868122016-03-24 11:27:20 -07001221 dev->stats.tx_packets += pkts_compl;
1222 dev->stats.tx_bytes += bytes_compl;
1223
Petri Gynthere178c8c2016-04-09 00:20:36 -07001224 txq = netdev_get_tx_queue(dev, ring->queue);
1225 netdev_tx_completed_queue(txq, pkts_compl, bytes_compl);
1226
Jaedon Shin4092e6a2015-02-28 11:48:26 +09001227 if (ring->free_bds > (MAX_SKB_FRAGS + 1)) {
1228 if (netif_tx_queue_stopped(txq))
1229 netif_tx_wake_queue(txq);
1230 }
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001231
Jaedon Shin4092e6a2015-02-28 11:48:26 +09001232 return pkts_compl;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001233}
1234
Jaedon Shin4092e6a2015-02-28 11:48:26 +09001235static unsigned int bcmgenet_tx_reclaim(struct net_device *dev,
Florian Fainellic91b7f62014-07-23 10:42:12 -07001236 struct bcmgenet_tx_ring *ring)
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001237{
Jaedon Shin4092e6a2015-02-28 11:48:26 +09001238 unsigned int released;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001239 unsigned long flags;
1240
1241 spin_lock_irqsave(&ring->lock, flags);
Jaedon Shin4092e6a2015-02-28 11:48:26 +09001242 released = __bcmgenet_tx_reclaim(dev, ring);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001243 spin_unlock_irqrestore(&ring->lock, flags);
Jaedon Shin4092e6a2015-02-28 11:48:26 +09001244
1245 return released;
1246}
1247
1248static int bcmgenet_tx_poll(struct napi_struct *napi, int budget)
1249{
1250 struct bcmgenet_tx_ring *ring =
1251 container_of(napi, struct bcmgenet_tx_ring, napi);
1252 unsigned int work_done = 0;
1253
1254 work_done = bcmgenet_tx_reclaim(ring->priv->dev, ring);
1255
1256 if (work_done == 0) {
1257 napi_complete(napi);
Petri Gynther9dbac282015-03-25 12:35:10 -07001258 ring->int_enable(ring);
Jaedon Shin4092e6a2015-02-28 11:48:26 +09001259
1260 return 0;
1261 }
1262
1263 return budget;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001264}
1265
1266static void bcmgenet_tx_reclaim_all(struct net_device *dev)
1267{
1268 struct bcmgenet_priv *priv = netdev_priv(dev);
1269 int i;
1270
1271 if (netif_is_multiqueue(dev)) {
1272 for (i = 0; i < priv->hw_params->tx_queues; i++)
1273 bcmgenet_tx_reclaim(dev, &priv->tx_rings[i]);
1274 }
1275
1276 bcmgenet_tx_reclaim(dev, &priv->tx_rings[DESC_INDEX]);
1277}
1278
1279/* Transmits a single SKB (either head of a fragment or a single SKB)
1280 * caller must hold priv->lock
1281 */
1282static int bcmgenet_xmit_single(struct net_device *dev,
1283 struct sk_buff *skb,
1284 u16 dma_desc_flags,
1285 struct bcmgenet_tx_ring *ring)
1286{
1287 struct bcmgenet_priv *priv = netdev_priv(dev);
1288 struct device *kdev = &priv->pdev->dev;
1289 struct enet_cb *tx_cb_ptr;
1290 unsigned int skb_len;
1291 dma_addr_t mapping;
1292 u32 length_status;
1293 int ret;
1294
1295 tx_cb_ptr = bcmgenet_get_txcb(priv, ring);
1296
1297 if (unlikely(!tx_cb_ptr))
1298 BUG();
1299
1300 tx_cb_ptr->skb = skb;
1301
Petri Gynther7dd39912016-03-24 11:27:21 -07001302 skb_len = skb_headlen(skb);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001303
1304 mapping = dma_map_single(kdev, skb->data, skb_len, DMA_TO_DEVICE);
1305 ret = dma_mapping_error(kdev, mapping);
1306 if (ret) {
Florian Fainelli44c8bc32014-11-19 10:29:56 -08001307 priv->mib.tx_dma_failed++;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001308 netif_err(priv, tx_err, dev, "Tx DMA map failed\n");
1309 dev_kfree_skb(skb);
1310 return ret;
1311 }
1312
1313 dma_unmap_addr_set(tx_cb_ptr, dma_addr, mapping);
Eric Dumazeteee57722016-03-17 11:57:06 -07001314 dma_unmap_len_set(tx_cb_ptr, dma_len, skb_len);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001315 length_status = (skb_len << DMA_BUFLENGTH_SHIFT) | dma_desc_flags |
1316 (priv->hw_params->qtag_mask << DMA_TX_QTAG_SHIFT) |
1317 DMA_TX_APPEND_CRC;
1318
1319 if (skb->ip_summed == CHECKSUM_PARTIAL)
1320 length_status |= DMA_TX_DO_CSUM;
1321
1322 dmadesc_set(priv, tx_cb_ptr->bd_addr, mapping, length_status);
1323
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001324 return 0;
1325}
1326
Brian Norris7fc527f2014-07-29 14:34:14 -07001327/* Transmit a SKB fragment */
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001328static int bcmgenet_xmit_frag(struct net_device *dev,
Florian Fainellic91b7f62014-07-23 10:42:12 -07001329 skb_frag_t *frag,
1330 u16 dma_desc_flags,
1331 struct bcmgenet_tx_ring *ring)
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001332{
1333 struct bcmgenet_priv *priv = netdev_priv(dev);
1334 struct device *kdev = &priv->pdev->dev;
1335 struct enet_cb *tx_cb_ptr;
Petri Gynther824ba602016-04-05 14:00:00 -07001336 unsigned int frag_size;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001337 dma_addr_t mapping;
1338 int ret;
1339
1340 tx_cb_ptr = bcmgenet_get_txcb(priv, ring);
1341
1342 if (unlikely(!tx_cb_ptr))
1343 BUG();
Petri Gynther824ba602016-04-05 14:00:00 -07001344
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001345 tx_cb_ptr->skb = NULL;
1346
Petri Gynther824ba602016-04-05 14:00:00 -07001347 frag_size = skb_frag_size(frag);
1348
1349 mapping = skb_frag_dma_map(kdev, frag, 0, frag_size, DMA_TO_DEVICE);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001350 ret = dma_mapping_error(kdev, mapping);
1351 if (ret) {
Florian Fainelli44c8bc32014-11-19 10:29:56 -08001352 priv->mib.tx_dma_failed++;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001353 netif_err(priv, tx_err, dev, "%s: Tx DMA map failed\n",
Florian Fainellic91b7f62014-07-23 10:42:12 -07001354 __func__);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001355 return ret;
1356 }
1357
1358 dma_unmap_addr_set(tx_cb_ptr, dma_addr, mapping);
Petri Gynther824ba602016-04-05 14:00:00 -07001359 dma_unmap_len_set(tx_cb_ptr, dma_len, frag_size);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001360
1361 dmadesc_set(priv, tx_cb_ptr->bd_addr, mapping,
Petri Gynther824ba602016-04-05 14:00:00 -07001362 (frag_size << DMA_BUFLENGTH_SHIFT) | dma_desc_flags |
Florian Fainellic91b7f62014-07-23 10:42:12 -07001363 (priv->hw_params->qtag_mask << DMA_TX_QTAG_SHIFT));
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001364
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001365 return 0;
1366}
1367
1368/* Reallocate the SKB to put enough headroom in front of it and insert
1369 * the transmit checksum offsets in the descriptors
1370 */
Petri Gyntherbc233332014-10-01 11:30:01 -07001371static struct sk_buff *bcmgenet_put_tx_csum(struct net_device *dev,
1372 struct sk_buff *skb)
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001373{
1374 struct status_64 *status = NULL;
1375 struct sk_buff *new_skb;
1376 u16 offset;
1377 u8 ip_proto;
1378 u16 ip_ver;
1379 u32 tx_csum_info;
1380
1381 if (unlikely(skb_headroom(skb) < sizeof(*status))) {
1382 /* If 64 byte status block enabled, must make sure skb has
1383 * enough headroom for us to insert 64B status block.
1384 */
1385 new_skb = skb_realloc_headroom(skb, sizeof(*status));
1386 dev_kfree_skb(skb);
1387 if (!new_skb) {
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001388 dev->stats.tx_dropped++;
Petri Gyntherbc233332014-10-01 11:30:01 -07001389 return NULL;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001390 }
1391 skb = new_skb;
1392 }
1393
1394 skb_push(skb, sizeof(*status));
1395 status = (struct status_64 *)skb->data;
1396
1397 if (skb->ip_summed == CHECKSUM_PARTIAL) {
1398 ip_ver = htons(skb->protocol);
1399 switch (ip_ver) {
1400 case ETH_P_IP:
1401 ip_proto = ip_hdr(skb)->protocol;
1402 break;
1403 case ETH_P_IPV6:
1404 ip_proto = ipv6_hdr(skb)->nexthdr;
1405 break;
1406 default:
Petri Gyntherbc233332014-10-01 11:30:01 -07001407 return skb;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001408 }
1409
1410 offset = skb_checksum_start_offset(skb) - sizeof(*status);
1411 tx_csum_info = (offset << STATUS_TX_CSUM_START_SHIFT) |
1412 (offset + skb->csum_offset);
1413
1414 /* Set the length valid bit for TCP and UDP and just set
1415 * the special UDP flag for IPv4, else just set to 0.
1416 */
1417 if (ip_proto == IPPROTO_TCP || ip_proto == IPPROTO_UDP) {
1418 tx_csum_info |= STATUS_TX_CSUM_LV;
1419 if (ip_proto == IPPROTO_UDP && ip_ver == ETH_P_IP)
1420 tx_csum_info |= STATUS_TX_CSUM_PROTO_UDP;
Florian Fainelli8900ea572014-07-23 10:42:14 -07001421 } else {
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001422 tx_csum_info = 0;
Florian Fainelli8900ea572014-07-23 10:42:14 -07001423 }
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001424
1425 status->tx_csum_info = tx_csum_info;
1426 }
1427
Petri Gyntherbc233332014-10-01 11:30:01 -07001428 return skb;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001429}
1430
1431static netdev_tx_t bcmgenet_xmit(struct sk_buff *skb, struct net_device *dev)
1432{
1433 struct bcmgenet_priv *priv = netdev_priv(dev);
1434 struct bcmgenet_tx_ring *ring = NULL;
Florian Fainellib2cde2c2014-03-20 10:53:23 -07001435 struct netdev_queue *txq;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001436 unsigned long flags = 0;
1437 int nr_frags, index;
1438 u16 dma_desc_flags;
1439 int ret;
1440 int i;
1441
1442 index = skb_get_queue_mapping(skb);
1443 /* Mapping strategy:
1444 * queue_mapping = 0, unclassified, packet xmited through ring16
1445 * queue_mapping = 1, goes to ring 0. (highest priority queue
1446 * queue_mapping = 2, goes to ring 1.
1447 * queue_mapping = 3, goes to ring 2.
1448 * queue_mapping = 4, goes to ring 3.
1449 */
1450 if (index == 0)
1451 index = DESC_INDEX;
1452 else
1453 index -= 1;
1454
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001455 ring = &priv->tx_rings[index];
Florian Fainellib2cde2c2014-03-20 10:53:23 -07001456 txq = netdev_get_tx_queue(dev, ring->queue);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001457
Petri Gyntherf5a9ec22016-04-05 13:59:59 -07001458 nr_frags = skb_shinfo(skb)->nr_frags;
1459
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001460 spin_lock_irqsave(&ring->lock, flags);
Petri Gyntherf5a9ec22016-04-05 13:59:59 -07001461 if (ring->free_bds <= (nr_frags + 1)) {
1462 if (!netif_tx_queue_stopped(txq)) {
1463 netif_tx_stop_queue(txq);
1464 netdev_err(dev,
1465 "%s: tx ring %d full when queue %d awake\n",
1466 __func__, index, ring->queue);
1467 }
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001468 ret = NETDEV_TX_BUSY;
1469 goto out;
1470 }
1471
Florian Fainelli474ea9c2014-07-22 11:01:52 -07001472 if (skb_padto(skb, ETH_ZLEN)) {
1473 ret = NETDEV_TX_OK;
1474 goto out;
1475 }
1476
Petri Gynther55868122016-03-24 11:27:20 -07001477 /* Retain how many bytes will be sent on the wire, without TSB inserted
1478 * by transmit checksum offload
1479 */
1480 GENET_CB(skb)->bytes_sent = skb->len;
1481
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001482 /* set the SKB transmit checksum */
1483 if (priv->desc_64b_en) {
Petri Gyntherbc233332014-10-01 11:30:01 -07001484 skb = bcmgenet_put_tx_csum(dev, skb);
1485 if (!skb) {
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001486 ret = NETDEV_TX_OK;
1487 goto out;
1488 }
1489 }
1490
1491 dma_desc_flags = DMA_SOP;
1492 if (nr_frags == 0)
1493 dma_desc_flags |= DMA_EOP;
1494
1495 /* Transmit single SKB or head of fragment list */
1496 ret = bcmgenet_xmit_single(dev, skb, dma_desc_flags, ring);
1497 if (ret) {
1498 ret = NETDEV_TX_OK;
1499 goto out;
1500 }
1501
1502 /* xmit fragment */
1503 for (i = 0; i < nr_frags; i++) {
1504 ret = bcmgenet_xmit_frag(dev,
Florian Fainellic91b7f62014-07-23 10:42:12 -07001505 &skb_shinfo(skb)->frags[i],
1506 (i == nr_frags - 1) ? DMA_EOP : 0,
1507 ring);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001508 if (ret) {
1509 ret = NETDEV_TX_OK;
1510 goto out;
1511 }
1512 }
1513
Florian Fainellid03825f2014-03-20 10:53:21 -07001514 skb_tx_timestamp(skb);
1515
Florian Fainelliae67bf02015-03-13 12:11:06 -07001516 /* Decrement total BD count and advance our write pointer */
1517 ring->free_bds -= nr_frags + 1;
1518 ring->prod_index += nr_frags + 1;
1519 ring->prod_index &= DMA_P_INDEX_MASK;
1520
Petri Gynthere178c8c2016-04-09 00:20:36 -07001521 netdev_tx_sent_queue(txq, GENET_CB(skb)->bytes_sent);
1522
Jaedon Shin4092e6a2015-02-28 11:48:26 +09001523 if (ring->free_bds <= (MAX_SKB_FRAGS + 1))
Florian Fainellib2cde2c2014-03-20 10:53:23 -07001524 netif_tx_stop_queue(txq);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001525
Florian Fainelliddd0ca52015-03-13 12:11:07 -07001526 if (!skb->xmit_more || netif_xmit_stopped(txq))
1527 /* Packets are ready, update producer index */
1528 bcmgenet_tdma_ring_writel(priv, ring->index,
1529 ring->prod_index, TDMA_PROD_INDEX);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001530out:
1531 spin_unlock_irqrestore(&ring->lock, flags);
1532
1533 return ret;
1534}
1535
Petri Gyntherd6707be2015-03-12 15:48:00 -07001536static struct sk_buff *bcmgenet_rx_refill(struct bcmgenet_priv *priv,
1537 struct enet_cb *cb)
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001538{
1539 struct device *kdev = &priv->pdev->dev;
1540 struct sk_buff *skb;
Petri Gyntherd6707be2015-03-12 15:48:00 -07001541 struct sk_buff *rx_skb;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001542 dma_addr_t mapping;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001543
Petri Gyntherd6707be2015-03-12 15:48:00 -07001544 /* Allocate a new Rx skb */
Florian Fainellic91b7f62014-07-23 10:42:12 -07001545 skb = netdev_alloc_skb(priv->dev, priv->rx_buf_len + SKB_ALIGNMENT);
Petri Gyntherd6707be2015-03-12 15:48:00 -07001546 if (!skb) {
1547 priv->mib.alloc_rx_buff_failed++;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001548 netif_err(priv, rx_err, priv->dev,
Petri Gyntherd6707be2015-03-12 15:48:00 -07001549 "%s: Rx skb allocation failed\n", __func__);
1550 return NULL;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001551 }
1552
Petri Gyntherd6707be2015-03-12 15:48:00 -07001553 /* DMA-map the new Rx skb */
1554 mapping = dma_map_single(kdev, skb->data, priv->rx_buf_len,
1555 DMA_FROM_DEVICE);
1556 if (dma_mapping_error(kdev, mapping)) {
1557 priv->mib.rx_dma_failed++;
1558 dev_kfree_skb_any(skb);
1559 netif_err(priv, rx_err, priv->dev,
1560 "%s: Rx skb DMA mapping failed\n", __func__);
1561 return NULL;
1562 }
1563
1564 /* Grab the current Rx skb from the ring and DMA-unmap it */
1565 rx_skb = cb->skb;
1566 if (likely(rx_skb))
1567 dma_unmap_single(kdev, dma_unmap_addr(cb, dma_addr),
1568 priv->rx_buf_len, DMA_FROM_DEVICE);
1569
1570 /* Put the new Rx skb on the ring */
1571 cb->skb = skb;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001572 dma_unmap_addr_set(cb, dma_addr, mapping);
Petri Gynther8ac467e2015-03-09 13:40:00 -07001573 dmadesc_set_addr(priv, cb->bd_addr, mapping);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001574
Petri Gyntherd6707be2015-03-12 15:48:00 -07001575 /* Return the current Rx skb to caller */
1576 return rx_skb;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001577}
1578
1579/* bcmgenet_desc_rx - descriptor based rx process.
1580 * this could be called from bottom half, or from NAPI polling method.
1581 */
Petri Gynther4055eae2015-03-25 12:35:16 -07001582static unsigned int bcmgenet_desc_rx(struct bcmgenet_rx_ring *ring,
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001583 unsigned int budget)
1584{
Petri Gynther4055eae2015-03-25 12:35:16 -07001585 struct bcmgenet_priv *priv = ring->priv;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001586 struct net_device *dev = priv->dev;
1587 struct enet_cb *cb;
1588 struct sk_buff *skb;
1589 u32 dma_length_status;
1590 unsigned long dma_flag;
Petri Gyntherd6707be2015-03-12 15:48:00 -07001591 int len;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001592 unsigned int rxpktprocessed = 0, rxpkttoprocess;
1593 unsigned int p_index;
Petri Gyntherd26ea6c2015-03-10 15:55:00 -07001594 unsigned int discards;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001595 unsigned int chksum_ok = 0;
1596
Petri Gynther4055eae2015-03-25 12:35:16 -07001597 p_index = bcmgenet_rdma_ring_readl(priv, ring->index, RDMA_PROD_INDEX);
Petri Gyntherd26ea6c2015-03-10 15:55:00 -07001598
1599 discards = (p_index >> DMA_P_INDEX_DISCARD_CNT_SHIFT) &
1600 DMA_P_INDEX_DISCARD_CNT_MASK;
1601 if (discards > ring->old_discards) {
1602 discards = discards - ring->old_discards;
1603 dev->stats.rx_missed_errors += discards;
1604 dev->stats.rx_errors += discards;
1605 ring->old_discards += discards;
1606
1607 /* Clear HW register when we reach 75% of maximum 0xFFFF */
1608 if (ring->old_discards >= 0xC000) {
1609 ring->old_discards = 0;
Petri Gynther4055eae2015-03-25 12:35:16 -07001610 bcmgenet_rdma_ring_writel(priv, ring->index, 0,
Petri Gyntherd26ea6c2015-03-10 15:55:00 -07001611 RDMA_PROD_INDEX);
1612 }
1613 }
1614
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001615 p_index &= DMA_P_INDEX_MASK;
1616
Petri Gynther8ac467e2015-03-09 13:40:00 -07001617 if (likely(p_index >= ring->c_index))
1618 rxpkttoprocess = p_index - ring->c_index;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001619 else
Petri Gynther8ac467e2015-03-09 13:40:00 -07001620 rxpkttoprocess = (DMA_C_INDEX_MASK + 1) - ring->c_index +
1621 p_index;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001622
1623 netif_dbg(priv, rx_status, dev,
Florian Fainellic91b7f62014-07-23 10:42:12 -07001624 "RDMA: rxpkttoprocess=%d\n", rxpkttoprocess);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001625
1626 while ((rxpktprocessed < rxpkttoprocess) &&
Florian Fainellic91b7f62014-07-23 10:42:12 -07001627 (rxpktprocessed < budget)) {
Petri Gynther8ac467e2015-03-09 13:40:00 -07001628 cb = &priv->rx_cbs[ring->read_ptr];
Petri Gyntherd6707be2015-03-12 15:48:00 -07001629 skb = bcmgenet_rx_refill(priv, cb);
Florian Fainellib629be52014-09-08 11:37:52 -07001630
Florian Fainellib629be52014-09-08 11:37:52 -07001631 if (unlikely(!skb)) {
1632 dev->stats.rx_dropped++;
Petri Gyntherd6707be2015-03-12 15:48:00 -07001633 goto next;
Florian Fainellib629be52014-09-08 11:37:52 -07001634 }
1635
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001636 if (!priv->desc_64b_en) {
Florian Fainellic91b7f62014-07-23 10:42:12 -07001637 dma_length_status =
Petri Gynther8ac467e2015-03-09 13:40:00 -07001638 dmadesc_get_length_status(priv, cb->bd_addr);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001639 } else {
1640 struct status_64 *status;
Florian Fainelli164d4f22014-07-23 10:42:13 -07001641
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001642 status = (struct status_64 *)skb->data;
1643 dma_length_status = status->length_status;
1644 }
1645
1646 /* DMA flags and length are still valid no matter how
1647 * we got the Receive Status Vector (64B RSB or register)
1648 */
1649 dma_flag = dma_length_status & 0xffff;
1650 len = dma_length_status >> DMA_BUFLENGTH_SHIFT;
1651
1652 netif_dbg(priv, rx_status, dev,
Florian Fainellic91b7f62014-07-23 10:42:12 -07001653 "%s:p_ind=%d c_ind=%d read_ptr=%d len_stat=0x%08x\n",
Petri Gynther8ac467e2015-03-09 13:40:00 -07001654 __func__, p_index, ring->c_index,
1655 ring->read_ptr, dma_length_status);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001656
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001657 if (unlikely(!(dma_flag & DMA_EOP) || !(dma_flag & DMA_SOP))) {
1658 netif_err(priv, rx_status, dev,
Florian Fainellic91b7f62014-07-23 10:42:12 -07001659 "dropping fragmented packet!\n");
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001660 dev->stats.rx_errors++;
Petri Gyntherd6707be2015-03-12 15:48:00 -07001661 dev_kfree_skb_any(skb);
1662 goto next;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001663 }
Petri Gyntherd6707be2015-03-12 15:48:00 -07001664
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001665 /* report errors */
1666 if (unlikely(dma_flag & (DMA_RX_CRC_ERROR |
1667 DMA_RX_OV |
1668 DMA_RX_NO |
1669 DMA_RX_LG |
1670 DMA_RX_RXER))) {
1671 netif_err(priv, rx_status, dev, "dma_flag=0x%x\n",
Florian Fainellic91b7f62014-07-23 10:42:12 -07001672 (unsigned int)dma_flag);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001673 if (dma_flag & DMA_RX_CRC_ERROR)
1674 dev->stats.rx_crc_errors++;
1675 if (dma_flag & DMA_RX_OV)
1676 dev->stats.rx_over_errors++;
1677 if (dma_flag & DMA_RX_NO)
1678 dev->stats.rx_frame_errors++;
1679 if (dma_flag & DMA_RX_LG)
1680 dev->stats.rx_length_errors++;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001681 dev->stats.rx_errors++;
Petri Gyntherd6707be2015-03-12 15:48:00 -07001682 dev_kfree_skb_any(skb);
1683 goto next;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001684 } /* error packet */
1685
1686 chksum_ok = (dma_flag & priv->dma_rx_chk_bit) &&
Florian Fainellic91b7f62014-07-23 10:42:12 -07001687 priv->desc_rxchk_en;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001688
1689 skb_put(skb, len);
1690 if (priv->desc_64b_en) {
1691 skb_pull(skb, 64);
1692 len -= 64;
1693 }
1694
1695 if (likely(chksum_ok))
1696 skb->ip_summed = CHECKSUM_UNNECESSARY;
1697
1698 /* remove hardware 2bytes added for IP alignment */
1699 skb_pull(skb, 2);
1700 len -= 2;
1701
1702 if (priv->crc_fwd_en) {
1703 skb_trim(skb, len - ETH_FCS_LEN);
1704 len -= ETH_FCS_LEN;
1705 }
1706
1707 /*Finish setting up the received SKB and send it to the kernel*/
1708 skb->protocol = eth_type_trans(skb, priv->dev);
1709 dev->stats.rx_packets++;
1710 dev->stats.rx_bytes += len;
1711 if (dma_flag & DMA_RX_MULT)
1712 dev->stats.multicast++;
1713
1714 /* Notify kernel */
Petri Gynther4055eae2015-03-25 12:35:16 -07001715 napi_gro_receive(&ring->napi, skb);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001716 netif_dbg(priv, rx_status, dev, "pushed up to kernel\n");
1717
Petri Gyntherd6707be2015-03-12 15:48:00 -07001718next:
Florian Fainellicf377d82014-10-10 10:51:52 -07001719 rxpktprocessed++;
Petri Gynther8ac467e2015-03-09 13:40:00 -07001720 if (likely(ring->read_ptr < ring->end_ptr))
1721 ring->read_ptr++;
1722 else
1723 ring->read_ptr = ring->cb_ptr;
1724
1725 ring->c_index = (ring->c_index + 1) & DMA_C_INDEX_MASK;
Petri Gynther4055eae2015-03-25 12:35:16 -07001726 bcmgenet_rdma_ring_writel(priv, ring->index, ring->c_index, RDMA_CONS_INDEX);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001727 }
1728
1729 return rxpktprocessed;
1730}
1731
Petri Gynther3ab11332015-03-25 12:35:15 -07001732/* Rx NAPI polling method */
1733static int bcmgenet_rx_poll(struct napi_struct *napi, int budget)
1734{
Petri Gynther4055eae2015-03-25 12:35:16 -07001735 struct bcmgenet_rx_ring *ring = container_of(napi,
1736 struct bcmgenet_rx_ring, napi);
Petri Gynther3ab11332015-03-25 12:35:15 -07001737 unsigned int work_done;
1738
Petri Gynther4055eae2015-03-25 12:35:16 -07001739 work_done = bcmgenet_desc_rx(ring, budget);
Petri Gynther3ab11332015-03-25 12:35:15 -07001740
1741 if (work_done < budget) {
Eric Dumazeteb96ce02016-04-08 22:06:40 -07001742 napi_complete_done(napi, work_done);
Petri Gynther4055eae2015-03-25 12:35:16 -07001743 ring->int_enable(ring);
Petri Gynther3ab11332015-03-25 12:35:15 -07001744 }
1745
1746 return work_done;
1747}
1748
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001749/* Assign skb to RX DMA descriptor. */
Petri Gynther8ac467e2015-03-09 13:40:00 -07001750static int bcmgenet_alloc_rx_buffers(struct bcmgenet_priv *priv,
1751 struct bcmgenet_rx_ring *ring)
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001752{
1753 struct enet_cb *cb;
Petri Gyntherd6707be2015-03-12 15:48:00 -07001754 struct sk_buff *skb;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001755 int i;
1756
Petri Gynther8ac467e2015-03-09 13:40:00 -07001757 netif_dbg(priv, hw, priv->dev, "%s\n", __func__);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001758
1759 /* loop here for each buffer needing assign */
Petri Gynther8ac467e2015-03-09 13:40:00 -07001760 for (i = 0; i < ring->size; i++) {
1761 cb = ring->cbs + i;
Petri Gyntherd6707be2015-03-12 15:48:00 -07001762 skb = bcmgenet_rx_refill(priv, cb);
1763 if (skb)
1764 dev_kfree_skb_any(skb);
1765 if (!cb->skb)
1766 return -ENOMEM;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001767 }
1768
Petri Gyntherd6707be2015-03-12 15:48:00 -07001769 return 0;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001770}
1771
1772static void bcmgenet_free_rx_buffers(struct bcmgenet_priv *priv)
1773{
1774 struct enet_cb *cb;
1775 int i;
1776
1777 for (i = 0; i < priv->num_rx_bds; i++) {
1778 cb = &priv->rx_cbs[i];
1779
1780 if (dma_unmap_addr(cb, dma_addr)) {
1781 dma_unmap_single(&priv->dev->dev,
Florian Fainellic91b7f62014-07-23 10:42:12 -07001782 dma_unmap_addr(cb, dma_addr),
1783 priv->rx_buf_len, DMA_FROM_DEVICE);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001784 dma_unmap_addr_set(cb, dma_addr, 0);
1785 }
1786
1787 if (cb->skb)
1788 bcmgenet_free_cb(cb);
1789 }
1790}
1791
Florian Fainellic91b7f62014-07-23 10:42:12 -07001792static void umac_enable_set(struct bcmgenet_priv *priv, u32 mask, bool enable)
Florian Fainellie29585b2014-07-21 15:29:20 -07001793{
1794 u32 reg;
1795
1796 reg = bcmgenet_umac_readl(priv, UMAC_CMD);
1797 if (enable)
1798 reg |= mask;
1799 else
1800 reg &= ~mask;
1801 bcmgenet_umac_writel(priv, reg, UMAC_CMD);
1802
1803 /* UniMAC stops on a packet boundary, wait for a full-size packet
1804 * to be processed
1805 */
1806 if (enable == 0)
1807 usleep_range(1000, 2000);
1808}
1809
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001810static int reset_umac(struct bcmgenet_priv *priv)
1811{
1812 struct device *kdev = &priv->pdev->dev;
1813 unsigned int timeout = 0;
1814 u32 reg;
1815
1816 /* 7358a0/7552a0: bad default in RBUF_FLUSH_CTRL.umac_sw_rst */
1817 bcmgenet_rbuf_ctrl_set(priv, 0);
1818 udelay(10);
1819
1820 /* disable MAC while updating its registers */
1821 bcmgenet_umac_writel(priv, 0, UMAC_CMD);
1822
1823 /* issue soft reset, wait for it to complete */
1824 bcmgenet_umac_writel(priv, CMD_SW_RESET, UMAC_CMD);
1825 while (timeout++ < 1000) {
1826 reg = bcmgenet_umac_readl(priv, UMAC_CMD);
1827 if (!(reg & CMD_SW_RESET))
1828 return 0;
1829
1830 udelay(1);
1831 }
1832
1833 if (timeout == 1000) {
1834 dev_err(kdev,
Brian Norris7fc527f2014-07-29 14:34:14 -07001835 "timeout waiting for MAC to come out of reset\n");
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001836 return -ETIMEDOUT;
1837 }
1838
1839 return 0;
1840}
1841
Florian Fainelli909ff5e2014-07-21 15:29:21 -07001842static void bcmgenet_intr_disable(struct bcmgenet_priv *priv)
1843{
1844 /* Mask all interrupts.*/
1845 bcmgenet_intrl2_0_writel(priv, 0xFFFFFFFF, INTRL2_CPU_MASK_SET);
1846 bcmgenet_intrl2_0_writel(priv, 0xFFFFFFFF, INTRL2_CPU_CLEAR);
1847 bcmgenet_intrl2_0_writel(priv, 0, INTRL2_CPU_MASK_CLEAR);
1848 bcmgenet_intrl2_1_writel(priv, 0xFFFFFFFF, INTRL2_CPU_MASK_SET);
1849 bcmgenet_intrl2_1_writel(priv, 0xFFFFFFFF, INTRL2_CPU_CLEAR);
1850 bcmgenet_intrl2_1_writel(priv, 0, INTRL2_CPU_MASK_CLEAR);
1851}
1852
Florian Fainelli37850e32015-10-17 14:22:46 -07001853static void bcmgenet_link_intr_enable(struct bcmgenet_priv *priv)
1854{
1855 u32 int0_enable = 0;
1856
1857 /* Monitor cable plug/unplugged event for internal PHY, external PHY
1858 * and MoCA PHY
1859 */
1860 if (priv->internal_phy) {
1861 int0_enable |= UMAC_IRQ_LINK_EVENT;
1862 } else if (priv->ext_phy) {
1863 int0_enable |= UMAC_IRQ_LINK_EVENT;
1864 } else if (priv->phy_interface == PHY_INTERFACE_MODE_MOCA) {
1865 if (priv->hw_params->flags & GENET_HAS_MOCA_LINK_DET)
1866 int0_enable |= UMAC_IRQ_LINK_EVENT;
1867 }
1868 bcmgenet_intrl2_0_writel(priv, int0_enable, INTRL2_CPU_MASK_CLEAR);
1869}
1870
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001871static int init_umac(struct bcmgenet_priv *priv)
1872{
1873 struct device *kdev = &priv->pdev->dev;
1874 int ret;
Petri Gyntherb2e97ec2015-03-25 12:35:12 -07001875 u32 reg;
1876 u32 int0_enable = 0;
1877 u32 int1_enable = 0;
1878 int i;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001879
1880 dev_dbg(&priv->pdev->dev, "bcmgenet: init_umac\n");
1881
1882 ret = reset_umac(priv);
1883 if (ret)
1884 return ret;
1885
1886 bcmgenet_umac_writel(priv, 0, UMAC_CMD);
1887 /* clear tx/rx counter */
1888 bcmgenet_umac_writel(priv,
Florian Fainellic91b7f62014-07-23 10:42:12 -07001889 MIB_RESET_RX | MIB_RESET_TX | MIB_RESET_RUNT,
1890 UMAC_MIB_CTRL);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001891 bcmgenet_umac_writel(priv, 0, UMAC_MIB_CTRL);
1892
1893 bcmgenet_umac_writel(priv, ENET_MAX_MTU_SIZE, UMAC_MAX_FRAME_LEN);
1894
1895 /* init rx registers, enable ip header optimization */
1896 reg = bcmgenet_rbuf_readl(priv, RBUF_CTRL);
1897 reg |= RBUF_ALIGN_2B;
1898 bcmgenet_rbuf_writel(priv, reg, RBUF_CTRL);
1899
1900 if (!GENET_IS_V1(priv) && !GENET_IS_V2(priv))
1901 bcmgenet_rbuf_writel(priv, 1, RBUF_TBUF_SIZE_CTRL);
1902
Florian Fainelli909ff5e2014-07-21 15:29:21 -07001903 bcmgenet_intr_disable(priv);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001904
Petri Gyntherb2e97ec2015-03-25 12:35:12 -07001905 /* Enable Rx default queue 16 interrupts */
Petri Gyntheree7d8c22015-03-30 00:28:50 -07001906 int0_enable |= UMAC_IRQ_RXDMA_DONE;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001907
Petri Gyntherb2e97ec2015-03-25 12:35:12 -07001908 /* Enable Tx default queue 16 interrupts */
Petri Gyntheree7d8c22015-03-30 00:28:50 -07001909 int0_enable |= UMAC_IRQ_TXDMA_DONE;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001910
Florian Fainelli37850e32015-10-17 14:22:46 -07001911 /* Configure backpressure vectors for MoCA */
1912 if (priv->phy_interface == PHY_INTERFACE_MODE_MOCA) {
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001913 reg = bcmgenet_bp_mc_get(priv);
1914 reg |= BIT(priv->hw_params->bp_in_en_shift);
1915
1916 /* bp_mask: back pressure mask */
1917 if (netif_is_multiqueue(priv->dev))
1918 reg |= priv->hw_params->bp_in_mask;
1919 else
1920 reg &= ~priv->hw_params->bp_in_mask;
1921 bcmgenet_bp_mc_set(priv, reg);
1922 }
1923
1924 /* Enable MDIO interrupts on GENET v3+ */
1925 if (priv->hw_params->flags & GENET_HAS_MDIO_INTR)
Petri Gyntherb2e97ec2015-03-25 12:35:12 -07001926 int0_enable |= (UMAC_IRQ_MDIO_DONE | UMAC_IRQ_MDIO_ERROR);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001927
Petri Gynther4055eae2015-03-25 12:35:16 -07001928 /* Enable Rx priority queue interrupts */
1929 for (i = 0; i < priv->hw_params->rx_queues; ++i)
1930 int1_enable |= (1 << (UMAC_IRQ1_RX_INTR_SHIFT + i));
1931
Petri Gyntherb2e97ec2015-03-25 12:35:12 -07001932 /* Enable Tx priority queue interrupts */
1933 for (i = 0; i < priv->hw_params->tx_queues; ++i)
1934 int1_enable |= (1 << i);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001935
Petri Gyntherb2e97ec2015-03-25 12:35:12 -07001936 bcmgenet_intrl2_0_writel(priv, int0_enable, INTRL2_CPU_MASK_CLEAR);
1937 bcmgenet_intrl2_1_writel(priv, int1_enable, INTRL2_CPU_MASK_CLEAR);
Jaedon Shin4092e6a2015-02-28 11:48:26 +09001938
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001939 /* Enable rx/tx engine.*/
1940 dev_dbg(kdev, "done init umac\n");
1941
1942 return 0;
1943}
1944
Petri Gynther4f8b2d72015-02-23 11:00:45 -08001945/* Initialize a Tx ring along with corresponding hardware registers */
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001946static void bcmgenet_init_tx_ring(struct bcmgenet_priv *priv,
1947 unsigned int index, unsigned int size,
Petri Gynther4f8b2d72015-02-23 11:00:45 -08001948 unsigned int start_ptr, unsigned int end_ptr)
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001949{
1950 struct bcmgenet_tx_ring *ring = &priv->tx_rings[index];
1951 u32 words_per_bd = WORDS_PER_BD(priv);
1952 u32 flow_period_val = 0;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001953
1954 spin_lock_init(&ring->lock);
Jaedon Shin4092e6a2015-02-28 11:48:26 +09001955 ring->priv = priv;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001956 ring->index = index;
1957 if (index == DESC_INDEX) {
1958 ring->queue = 0;
1959 ring->int_enable = bcmgenet_tx_ring16_int_enable;
1960 ring->int_disable = bcmgenet_tx_ring16_int_disable;
1961 } else {
1962 ring->queue = index + 1;
1963 ring->int_enable = bcmgenet_tx_ring_int_enable;
1964 ring->int_disable = bcmgenet_tx_ring_int_disable;
1965 }
Petri Gynther4f8b2d72015-02-23 11:00:45 -08001966 ring->cbs = priv->tx_cbs + start_ptr;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001967 ring->size = size;
Petri Gynther66d06752015-03-04 14:30:01 -08001968 ring->clean_ptr = start_ptr;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001969 ring->c_index = 0;
1970 ring->free_bds = size;
Petri Gynther4f8b2d72015-02-23 11:00:45 -08001971 ring->write_ptr = start_ptr;
1972 ring->cb_ptr = start_ptr;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001973 ring->end_ptr = end_ptr - 1;
1974 ring->prod_index = 0;
1975
1976 /* Set flow period for ring != 16 */
1977 if (index != DESC_INDEX)
1978 flow_period_val = ENET_MAX_MTU_SIZE << 16;
1979
1980 bcmgenet_tdma_ring_writel(priv, index, 0, TDMA_PROD_INDEX);
1981 bcmgenet_tdma_ring_writel(priv, index, 0, TDMA_CONS_INDEX);
1982 bcmgenet_tdma_ring_writel(priv, index, 1, DMA_MBUF_DONE_THRESH);
1983 /* Disable rate control for now */
1984 bcmgenet_tdma_ring_writel(priv, index, flow_period_val,
Florian Fainellic91b7f62014-07-23 10:42:12 -07001985 TDMA_FLOW_PERIOD);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001986 bcmgenet_tdma_ring_writel(priv, index,
Florian Fainellic91b7f62014-07-23 10:42:12 -07001987 ((size << DMA_RING_SIZE_SHIFT) |
1988 RX_BUF_LENGTH), DMA_RING_BUF_SIZE);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001989
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001990 /* Set start and end address, read and write pointers */
Petri Gynther4f8b2d72015-02-23 11:00:45 -08001991 bcmgenet_tdma_ring_writel(priv, index, start_ptr * words_per_bd,
Florian Fainellic91b7f62014-07-23 10:42:12 -07001992 DMA_START_ADDR);
Petri Gynther4f8b2d72015-02-23 11:00:45 -08001993 bcmgenet_tdma_ring_writel(priv, index, start_ptr * words_per_bd,
Florian Fainellic91b7f62014-07-23 10:42:12 -07001994 TDMA_READ_PTR);
Petri Gynther4f8b2d72015-02-23 11:00:45 -08001995 bcmgenet_tdma_ring_writel(priv, index, start_ptr * words_per_bd,
Florian Fainellic91b7f62014-07-23 10:42:12 -07001996 TDMA_WRITE_PTR);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001997 bcmgenet_tdma_ring_writel(priv, index, end_ptr * words_per_bd - 1,
Florian Fainellic91b7f62014-07-23 10:42:12 -07001998 DMA_END_ADDR);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001999}
2000
2001/* Initialize a RDMA ring */
2002static int bcmgenet_init_rx_ring(struct bcmgenet_priv *priv,
Petri Gynther8ac467e2015-03-09 13:40:00 -07002003 unsigned int index, unsigned int size,
2004 unsigned int start_ptr, unsigned int end_ptr)
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002005{
Petri Gynther8ac467e2015-03-09 13:40:00 -07002006 struct bcmgenet_rx_ring *ring = &priv->rx_rings[index];
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002007 u32 words_per_bd = WORDS_PER_BD(priv);
2008 int ret;
2009
Petri Gynther4055eae2015-03-25 12:35:16 -07002010 ring->priv = priv;
Petri Gynther8ac467e2015-03-09 13:40:00 -07002011 ring->index = index;
Petri Gynther4055eae2015-03-25 12:35:16 -07002012 if (index == DESC_INDEX) {
2013 ring->int_enable = bcmgenet_rx_ring16_int_enable;
2014 ring->int_disable = bcmgenet_rx_ring16_int_disable;
2015 } else {
2016 ring->int_enable = bcmgenet_rx_ring_int_enable;
2017 ring->int_disable = bcmgenet_rx_ring_int_disable;
2018 }
Petri Gynther8ac467e2015-03-09 13:40:00 -07002019 ring->cbs = priv->rx_cbs + start_ptr;
2020 ring->size = size;
2021 ring->c_index = 0;
2022 ring->read_ptr = start_ptr;
2023 ring->cb_ptr = start_ptr;
2024 ring->end_ptr = end_ptr - 1;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002025
Petri Gynther8ac467e2015-03-09 13:40:00 -07002026 ret = bcmgenet_alloc_rx_buffers(priv, ring);
2027 if (ret)
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002028 return ret;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002029
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002030 bcmgenet_rdma_ring_writel(priv, index, 0, RDMA_PROD_INDEX);
2031 bcmgenet_rdma_ring_writel(priv, index, 0, RDMA_CONS_INDEX);
Petri Gynther6f5a2722015-03-06 13:45:00 -08002032 bcmgenet_rdma_ring_writel(priv, index, 1, DMA_MBUF_DONE_THRESH);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002033 bcmgenet_rdma_ring_writel(priv, index,
Florian Fainellic91b7f62014-07-23 10:42:12 -07002034 ((size << DMA_RING_SIZE_SHIFT) |
2035 RX_BUF_LENGTH), DMA_RING_BUF_SIZE);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002036 bcmgenet_rdma_ring_writel(priv, index,
Florian Fainellic91b7f62014-07-23 10:42:12 -07002037 (DMA_FC_THRESH_LO <<
2038 DMA_XOFF_THRESHOLD_SHIFT) |
2039 DMA_FC_THRESH_HI, RDMA_XON_XOFF_THRESH);
Petri Gynther6f5a2722015-03-06 13:45:00 -08002040
2041 /* Set start and end address, read and write pointers */
Petri Gynther8ac467e2015-03-09 13:40:00 -07002042 bcmgenet_rdma_ring_writel(priv, index, start_ptr * words_per_bd,
2043 DMA_START_ADDR);
2044 bcmgenet_rdma_ring_writel(priv, index, start_ptr * words_per_bd,
2045 RDMA_READ_PTR);
2046 bcmgenet_rdma_ring_writel(priv, index, start_ptr * words_per_bd,
2047 RDMA_WRITE_PTR);
2048 bcmgenet_rdma_ring_writel(priv, index, end_ptr * words_per_bd - 1,
Petri Gynther6f5a2722015-03-06 13:45:00 -08002049 DMA_END_ADDR);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002050
2051 return ret;
2052}
2053
Petri Gynthere2aadb42015-03-25 12:35:14 -07002054static void bcmgenet_init_tx_napi(struct bcmgenet_priv *priv)
2055{
2056 unsigned int i;
2057 struct bcmgenet_tx_ring *ring;
2058
2059 for (i = 0; i < priv->hw_params->tx_queues; ++i) {
2060 ring = &priv->tx_rings[i];
Eric Dumazetd64b5e82015-11-18 06:31:00 -08002061 netif_tx_napi_add(priv->dev, &ring->napi, bcmgenet_tx_poll, 64);
Petri Gynthere2aadb42015-03-25 12:35:14 -07002062 }
2063
2064 ring = &priv->tx_rings[DESC_INDEX];
Eric Dumazetd64b5e82015-11-18 06:31:00 -08002065 netif_tx_napi_add(priv->dev, &ring->napi, bcmgenet_tx_poll, 64);
Petri Gynthere2aadb42015-03-25 12:35:14 -07002066}
2067
2068static void bcmgenet_enable_tx_napi(struct bcmgenet_priv *priv)
2069{
2070 unsigned int i;
2071 struct bcmgenet_tx_ring *ring;
2072
2073 for (i = 0; i < priv->hw_params->tx_queues; ++i) {
2074 ring = &priv->tx_rings[i];
2075 napi_enable(&ring->napi);
2076 }
2077
2078 ring = &priv->tx_rings[DESC_INDEX];
2079 napi_enable(&ring->napi);
2080}
2081
2082static void bcmgenet_disable_tx_napi(struct bcmgenet_priv *priv)
2083{
2084 unsigned int i;
2085 struct bcmgenet_tx_ring *ring;
2086
2087 for (i = 0; i < priv->hw_params->tx_queues; ++i) {
2088 ring = &priv->tx_rings[i];
2089 napi_disable(&ring->napi);
2090 }
2091
2092 ring = &priv->tx_rings[DESC_INDEX];
2093 napi_disable(&ring->napi);
2094}
2095
2096static void bcmgenet_fini_tx_napi(struct bcmgenet_priv *priv)
2097{
2098 unsigned int i;
2099 struct bcmgenet_tx_ring *ring;
2100
2101 for (i = 0; i < priv->hw_params->tx_queues; ++i) {
2102 ring = &priv->tx_rings[i];
2103 netif_napi_del(&ring->napi);
2104 }
2105
2106 ring = &priv->tx_rings[DESC_INDEX];
2107 netif_napi_del(&ring->napi);
2108}
2109
Petri Gynther16c6d662015-02-23 11:00:45 -08002110/* Initialize Tx queues
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002111 *
Petri Gynther16c6d662015-02-23 11:00:45 -08002112 * Queues 0-3 are priority-based, each one has 32 descriptors,
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002113 * with queue 0 being the highest priority queue.
2114 *
Petri Gynther16c6d662015-02-23 11:00:45 -08002115 * Queue 16 is the default Tx queue with
Petri Gynther51a966a2015-02-23 11:00:46 -08002116 * GENET_Q16_TX_BD_CNT = 256 - 4 * 32 = 128 descriptors.
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002117 *
Petri Gynther16c6d662015-02-23 11:00:45 -08002118 * The transmit control block pool is then partitioned as follows:
2119 * - Tx queue 0 uses tx_cbs[0..31]
2120 * - Tx queue 1 uses tx_cbs[32..63]
2121 * - Tx queue 2 uses tx_cbs[64..95]
2122 * - Tx queue 3 uses tx_cbs[96..127]
2123 * - Tx queue 16 uses tx_cbs[128..255]
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002124 */
Petri Gynther16c6d662015-02-23 11:00:45 -08002125static void bcmgenet_init_tx_queues(struct net_device *dev)
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002126{
2127 struct bcmgenet_priv *priv = netdev_priv(dev);
Petri Gynther16c6d662015-02-23 11:00:45 -08002128 u32 i, dma_enable;
2129 u32 dma_ctrl, ring_cfg;
Petri Gynther37742162014-10-07 09:30:01 -07002130 u32 dma_priority[3] = {0, 0, 0};
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002131
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002132 dma_ctrl = bcmgenet_tdma_readl(priv, DMA_CTRL);
2133 dma_enable = dma_ctrl & DMA_EN;
2134 dma_ctrl &= ~DMA_EN;
2135 bcmgenet_tdma_writel(priv, dma_ctrl, DMA_CTRL);
2136
Petri Gynther16c6d662015-02-23 11:00:45 -08002137 dma_ctrl = 0;
2138 ring_cfg = 0;
2139
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002140 /* Enable strict priority arbiter mode */
2141 bcmgenet_tdma_writel(priv, DMA_ARBITER_SP, DMA_ARB_CTRL);
2142
Petri Gynther16c6d662015-02-23 11:00:45 -08002143 /* Initialize Tx priority queues */
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002144 for (i = 0; i < priv->hw_params->tx_queues; i++) {
Petri Gynther51a966a2015-02-23 11:00:46 -08002145 bcmgenet_init_tx_ring(priv, i, priv->hw_params->tx_bds_per_q,
2146 i * priv->hw_params->tx_bds_per_q,
2147 (i + 1) * priv->hw_params->tx_bds_per_q);
Petri Gynther16c6d662015-02-23 11:00:45 -08002148 ring_cfg |= (1 << i);
2149 dma_ctrl |= (1 << (i + DMA_RING_BUF_EN_SHIFT));
Petri Gynther37742162014-10-07 09:30:01 -07002150 dma_priority[DMA_PRIO_REG_INDEX(i)] |=
2151 ((GENET_Q0_PRIORITY + i) << DMA_PRIO_REG_SHIFT(i));
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002152 }
2153
Petri Gynther16c6d662015-02-23 11:00:45 -08002154 /* Initialize Tx default queue 16 */
Petri Gynther51a966a2015-02-23 11:00:46 -08002155 bcmgenet_init_tx_ring(priv, DESC_INDEX, GENET_Q16_TX_BD_CNT,
Petri Gynther16c6d662015-02-23 11:00:45 -08002156 priv->hw_params->tx_queues *
Petri Gynther51a966a2015-02-23 11:00:46 -08002157 priv->hw_params->tx_bds_per_q,
Petri Gynther16c6d662015-02-23 11:00:45 -08002158 TOTAL_DESC);
2159 ring_cfg |= (1 << DESC_INDEX);
2160 dma_ctrl |= (1 << (DESC_INDEX + DMA_RING_BUF_EN_SHIFT));
Petri Gynther37742162014-10-07 09:30:01 -07002161 dma_priority[DMA_PRIO_REG_INDEX(DESC_INDEX)] |=
2162 ((GENET_Q0_PRIORITY + priv->hw_params->tx_queues) <<
2163 DMA_PRIO_REG_SHIFT(DESC_INDEX));
Petri Gynther16c6d662015-02-23 11:00:45 -08002164
2165 /* Set Tx queue priorities */
Petri Gynther37742162014-10-07 09:30:01 -07002166 bcmgenet_tdma_writel(priv, dma_priority[0], DMA_PRIORITY_0);
2167 bcmgenet_tdma_writel(priv, dma_priority[1], DMA_PRIORITY_1);
2168 bcmgenet_tdma_writel(priv, dma_priority[2], DMA_PRIORITY_2);
2169
Petri Gynthere2aadb42015-03-25 12:35:14 -07002170 /* Initialize Tx NAPI */
2171 bcmgenet_init_tx_napi(priv);
2172
Petri Gynther16c6d662015-02-23 11:00:45 -08002173 /* Enable Tx queues */
2174 bcmgenet_tdma_writel(priv, ring_cfg, DMA_RING_CFG);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002175
Petri Gynther16c6d662015-02-23 11:00:45 -08002176 /* Enable Tx DMA */
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002177 if (dma_enable)
Petri Gynther16c6d662015-02-23 11:00:45 -08002178 dma_ctrl |= DMA_EN;
2179 bcmgenet_tdma_writel(priv, dma_ctrl, DMA_CTRL);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002180}
2181
Petri Gynther3ab11332015-03-25 12:35:15 -07002182static void bcmgenet_init_rx_napi(struct bcmgenet_priv *priv)
2183{
Petri Gynther4055eae2015-03-25 12:35:16 -07002184 unsigned int i;
2185 struct bcmgenet_rx_ring *ring;
2186
2187 for (i = 0; i < priv->hw_params->rx_queues; ++i) {
2188 ring = &priv->rx_rings[i];
2189 netif_napi_add(priv->dev, &ring->napi, bcmgenet_rx_poll, 64);
2190 }
2191
2192 ring = &priv->rx_rings[DESC_INDEX];
2193 netif_napi_add(priv->dev, &ring->napi, bcmgenet_rx_poll, 64);
Petri Gynther3ab11332015-03-25 12:35:15 -07002194}
2195
2196static void bcmgenet_enable_rx_napi(struct bcmgenet_priv *priv)
2197{
Petri Gynther4055eae2015-03-25 12:35:16 -07002198 unsigned int i;
2199 struct bcmgenet_rx_ring *ring;
2200
2201 for (i = 0; i < priv->hw_params->rx_queues; ++i) {
2202 ring = &priv->rx_rings[i];
2203 napi_enable(&ring->napi);
2204 }
2205
2206 ring = &priv->rx_rings[DESC_INDEX];
2207 napi_enable(&ring->napi);
Petri Gynther3ab11332015-03-25 12:35:15 -07002208}
2209
2210static void bcmgenet_disable_rx_napi(struct bcmgenet_priv *priv)
2211{
Petri Gynther4055eae2015-03-25 12:35:16 -07002212 unsigned int i;
2213 struct bcmgenet_rx_ring *ring;
2214
2215 for (i = 0; i < priv->hw_params->rx_queues; ++i) {
2216 ring = &priv->rx_rings[i];
2217 napi_disable(&ring->napi);
2218 }
2219
2220 ring = &priv->rx_rings[DESC_INDEX];
2221 napi_disable(&ring->napi);
Petri Gynther3ab11332015-03-25 12:35:15 -07002222}
2223
2224static void bcmgenet_fini_rx_napi(struct bcmgenet_priv *priv)
2225{
Petri Gynther4055eae2015-03-25 12:35:16 -07002226 unsigned int i;
2227 struct bcmgenet_rx_ring *ring;
2228
2229 for (i = 0; i < priv->hw_params->rx_queues; ++i) {
2230 ring = &priv->rx_rings[i];
2231 netif_napi_del(&ring->napi);
2232 }
2233
2234 ring = &priv->rx_rings[DESC_INDEX];
2235 netif_napi_del(&ring->napi);
Petri Gynther3ab11332015-03-25 12:35:15 -07002236}
2237
Petri Gynther8ac467e2015-03-09 13:40:00 -07002238/* Initialize Rx queues
2239 *
2240 * Queues 0-15 are priority queues. Hardware Filtering Block (HFB) can be
2241 * used to direct traffic to these queues.
2242 *
2243 * Queue 16 is the default Rx queue with GENET_Q16_RX_BD_CNT descriptors.
2244 */
2245static int bcmgenet_init_rx_queues(struct net_device *dev)
2246{
2247 struct bcmgenet_priv *priv = netdev_priv(dev);
2248 u32 i;
2249 u32 dma_enable;
2250 u32 dma_ctrl;
2251 u32 ring_cfg;
2252 int ret;
2253
2254 dma_ctrl = bcmgenet_rdma_readl(priv, DMA_CTRL);
2255 dma_enable = dma_ctrl & DMA_EN;
2256 dma_ctrl &= ~DMA_EN;
2257 bcmgenet_rdma_writel(priv, dma_ctrl, DMA_CTRL);
2258
2259 dma_ctrl = 0;
2260 ring_cfg = 0;
2261
2262 /* Initialize Rx priority queues */
2263 for (i = 0; i < priv->hw_params->rx_queues; i++) {
2264 ret = bcmgenet_init_rx_ring(priv, i,
2265 priv->hw_params->rx_bds_per_q,
2266 i * priv->hw_params->rx_bds_per_q,
2267 (i + 1) *
2268 priv->hw_params->rx_bds_per_q);
2269 if (ret)
2270 return ret;
2271
2272 ring_cfg |= (1 << i);
2273 dma_ctrl |= (1 << (i + DMA_RING_BUF_EN_SHIFT));
2274 }
2275
2276 /* Initialize Rx default queue 16 */
2277 ret = bcmgenet_init_rx_ring(priv, DESC_INDEX, GENET_Q16_RX_BD_CNT,
2278 priv->hw_params->rx_queues *
2279 priv->hw_params->rx_bds_per_q,
2280 TOTAL_DESC);
2281 if (ret)
2282 return ret;
2283
2284 ring_cfg |= (1 << DESC_INDEX);
2285 dma_ctrl |= (1 << (DESC_INDEX + DMA_RING_BUF_EN_SHIFT));
2286
Petri Gynther3ab11332015-03-25 12:35:15 -07002287 /* Initialize Rx NAPI */
2288 bcmgenet_init_rx_napi(priv);
2289
Petri Gynther8ac467e2015-03-09 13:40:00 -07002290 /* Enable rings */
2291 bcmgenet_rdma_writel(priv, ring_cfg, DMA_RING_CFG);
2292
2293 /* Configure ring as descriptor ring and re-enable DMA if enabled */
2294 if (dma_enable)
2295 dma_ctrl |= DMA_EN;
2296 bcmgenet_rdma_writel(priv, dma_ctrl, DMA_CTRL);
2297
2298 return 0;
2299}
2300
Florian Fainelli4a0c081e2014-09-22 11:54:43 -07002301static int bcmgenet_dma_teardown(struct bcmgenet_priv *priv)
2302{
2303 int ret = 0;
2304 int timeout = 0;
2305 u32 reg;
Jaedon Shinb6df7d62015-08-21 10:08:26 +09002306 u32 dma_ctrl;
2307 int i;
Florian Fainelli4a0c081e2014-09-22 11:54:43 -07002308
2309 /* Disable TDMA to stop add more frames in TX DMA */
2310 reg = bcmgenet_tdma_readl(priv, DMA_CTRL);
2311 reg &= ~DMA_EN;
2312 bcmgenet_tdma_writel(priv, reg, DMA_CTRL);
2313
2314 /* Check TDMA status register to confirm TDMA is disabled */
2315 while (timeout++ < DMA_TIMEOUT_VAL) {
2316 reg = bcmgenet_tdma_readl(priv, DMA_STATUS);
2317 if (reg & DMA_DISABLED)
2318 break;
2319
2320 udelay(1);
2321 }
2322
2323 if (timeout == DMA_TIMEOUT_VAL) {
2324 netdev_warn(priv->dev, "Timed out while disabling TX DMA\n");
2325 ret = -ETIMEDOUT;
2326 }
2327
2328 /* Wait 10ms for packet drain in both tx and rx dma */
2329 usleep_range(10000, 20000);
2330
2331 /* Disable RDMA */
2332 reg = bcmgenet_rdma_readl(priv, DMA_CTRL);
2333 reg &= ~DMA_EN;
2334 bcmgenet_rdma_writel(priv, reg, DMA_CTRL);
2335
2336 timeout = 0;
2337 /* Check RDMA status register to confirm RDMA is disabled */
2338 while (timeout++ < DMA_TIMEOUT_VAL) {
2339 reg = bcmgenet_rdma_readl(priv, DMA_STATUS);
2340 if (reg & DMA_DISABLED)
2341 break;
2342
2343 udelay(1);
2344 }
2345
2346 if (timeout == DMA_TIMEOUT_VAL) {
2347 netdev_warn(priv->dev, "Timed out while disabling RX DMA\n");
2348 ret = -ETIMEDOUT;
2349 }
2350
Jaedon Shinb6df7d62015-08-21 10:08:26 +09002351 dma_ctrl = 0;
2352 for (i = 0; i < priv->hw_params->rx_queues; i++)
2353 dma_ctrl |= (1 << (i + DMA_RING_BUF_EN_SHIFT));
2354 reg = bcmgenet_rdma_readl(priv, DMA_CTRL);
2355 reg &= ~dma_ctrl;
2356 bcmgenet_rdma_writel(priv, reg, DMA_CTRL);
2357
2358 dma_ctrl = 0;
2359 for (i = 0; i < priv->hw_params->tx_queues; i++)
2360 dma_ctrl |= (1 << (i + DMA_RING_BUF_EN_SHIFT));
2361 reg = bcmgenet_tdma_readl(priv, DMA_CTRL);
2362 reg &= ~dma_ctrl;
2363 bcmgenet_tdma_writel(priv, reg, DMA_CTRL);
2364
Florian Fainelli4a0c081e2014-09-22 11:54:43 -07002365 return ret;
2366}
2367
Petri Gynther9abab962015-03-30 00:29:01 -07002368static void bcmgenet_fini_dma(struct bcmgenet_priv *priv)
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002369{
2370 int i;
Petri Gynthere178c8c2016-04-09 00:20:36 -07002371 struct netdev_queue *txq;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002372
Petri Gynther9abab962015-03-30 00:29:01 -07002373 bcmgenet_fini_rx_napi(priv);
2374 bcmgenet_fini_tx_napi(priv);
2375
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002376 /* disable DMA */
Florian Fainelli4a0c081e2014-09-22 11:54:43 -07002377 bcmgenet_dma_teardown(priv);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002378
2379 for (i = 0; i < priv->num_tx_bds; i++) {
2380 if (priv->tx_cbs[i].skb != NULL) {
2381 dev_kfree_skb(priv->tx_cbs[i].skb);
2382 priv->tx_cbs[i].skb = NULL;
2383 }
2384 }
2385
Petri Gynthere178c8c2016-04-09 00:20:36 -07002386 for (i = 0; i < priv->hw_params->tx_queues; i++) {
2387 txq = netdev_get_tx_queue(priv->dev, priv->tx_rings[i].queue);
2388 netdev_tx_reset_queue(txq);
2389 }
2390
2391 txq = netdev_get_tx_queue(priv->dev, priv->tx_rings[DESC_INDEX].queue);
2392 netdev_tx_reset_queue(txq);
2393
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002394 bcmgenet_free_rx_buffers(priv);
2395 kfree(priv->rx_cbs);
2396 kfree(priv->tx_cbs);
2397}
2398
2399/* init_edma: Initialize DMA control register */
2400static int bcmgenet_init_dma(struct bcmgenet_priv *priv)
2401{
2402 int ret;
Petri Gynther014012a2015-02-23 11:00:45 -08002403 unsigned int i;
2404 struct enet_cb *cb;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002405
Petri Gynther6f5a2722015-03-06 13:45:00 -08002406 netif_dbg(priv, hw, priv->dev, "%s\n", __func__);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002407
Petri Gynther6f5a2722015-03-06 13:45:00 -08002408 /* Initialize common Rx ring structures */
2409 priv->rx_bds = priv->base + priv->hw_params->rdma_offset;
2410 priv->num_rx_bds = TOTAL_DESC;
2411 priv->rx_cbs = kcalloc(priv->num_rx_bds, sizeof(struct enet_cb),
2412 GFP_KERNEL);
2413 if (!priv->rx_cbs)
2414 return -ENOMEM;
2415
2416 for (i = 0; i < priv->num_rx_bds; i++) {
2417 cb = priv->rx_cbs + i;
2418 cb->bd_addr = priv->rx_bds + i * DMA_DESC_SIZE;
2419 }
2420
Brian Norris7fc527f2014-07-29 14:34:14 -07002421 /* Initialize common TX ring structures */
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002422 priv->tx_bds = priv->base + priv->hw_params->tdma_offset;
2423 priv->num_tx_bds = TOTAL_DESC;
Florian Fainellic489be02014-07-23 10:42:15 -07002424 priv->tx_cbs = kcalloc(priv->num_tx_bds, sizeof(struct enet_cb),
Florian Fainellic91b7f62014-07-23 10:42:12 -07002425 GFP_KERNEL);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002426 if (!priv->tx_cbs) {
Petri Gyntherebbd96f2015-03-25 12:35:11 -07002427 kfree(priv->rx_cbs);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002428 return -ENOMEM;
2429 }
2430
Petri Gynther014012a2015-02-23 11:00:45 -08002431 for (i = 0; i < priv->num_tx_bds; i++) {
2432 cb = priv->tx_cbs + i;
2433 cb->bd_addr = priv->tx_bds + i * DMA_DESC_SIZE;
2434 }
2435
Petri Gyntherebbd96f2015-03-25 12:35:11 -07002436 /* Init rDma */
2437 bcmgenet_rdma_writel(priv, DMA_MAX_BURST_LENGTH, DMA_SCB_BURST_SIZE);
2438
2439 /* Initialize Rx queues */
2440 ret = bcmgenet_init_rx_queues(priv->dev);
2441 if (ret) {
2442 netdev_err(priv->dev, "failed to initialize Rx queues\n");
2443 bcmgenet_free_rx_buffers(priv);
2444 kfree(priv->rx_cbs);
2445 kfree(priv->tx_cbs);
2446 return ret;
2447 }
2448
2449 /* Init tDma */
2450 bcmgenet_tdma_writel(priv, DMA_MAX_BURST_LENGTH, DMA_SCB_BURST_SIZE);
2451
Petri Gynther16c6d662015-02-23 11:00:45 -08002452 /* Initialize Tx queues */
2453 bcmgenet_init_tx_queues(priv->dev);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002454
2455 return 0;
2456}
2457
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002458/* Interrupt bottom half */
2459static void bcmgenet_irq_task(struct work_struct *work)
2460{
2461 struct bcmgenet_priv *priv = container_of(
2462 work, struct bcmgenet_priv, bcmgenet_irq_work);
2463
2464 netif_dbg(priv, intr, priv->dev, "%s\n", __func__);
2465
Florian Fainelli8fdb0e02014-07-21 15:29:26 -07002466 if (priv->irq0_stat & UMAC_IRQ_MPD_R) {
2467 priv->irq0_stat &= ~UMAC_IRQ_MPD_R;
2468 netif_dbg(priv, wol, priv->dev,
2469 "magic packet detected, waking up\n");
2470 bcmgenet_power_up(priv, GENET_POWER_WOL_MAGIC);
2471 }
2472
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002473 /* Link UP/DOWN event */
Jaedon Shind07c0272016-02-19 13:48:50 +09002474 if (priv->irq0_stat & UMAC_IRQ_LINK_EVENT) {
Florian Fainelli80d8e962014-02-24 16:56:11 -08002475 phy_mac_interrupt(priv->phydev,
Petri Gynther451e1ca2015-03-30 00:29:35 -07002476 !!(priv->irq0_stat & UMAC_IRQ_LINK_UP));
Petri Gynthere122966d2015-03-30 00:29:24 -07002477 priv->irq0_stat &= ~UMAC_IRQ_LINK_EVENT;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002478 }
2479}
2480
Petri Gynther4055eae2015-03-25 12:35:16 -07002481/* bcmgenet_isr1: handle Rx and Tx priority queues */
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002482static irqreturn_t bcmgenet_isr1(int irq, void *dev_id)
2483{
2484 struct bcmgenet_priv *priv = dev_id;
Petri Gynther4055eae2015-03-25 12:35:16 -07002485 struct bcmgenet_rx_ring *rx_ring;
2486 struct bcmgenet_tx_ring *tx_ring;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002487 unsigned int index;
2488
2489 /* Save irq status for bottom-half processing. */
2490 priv->irq1_stat =
2491 bcmgenet_intrl2_1_readl(priv, INTRL2_CPU_STAT) &
Jaedon Shin4092e6a2015-02-28 11:48:26 +09002492 ~bcmgenet_intrl2_1_readl(priv, INTRL2_CPU_MASK_STATUS);
Petri Gynther4055eae2015-03-25 12:35:16 -07002493
Brian Norris7fc527f2014-07-29 14:34:14 -07002494 /* clear interrupts */
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002495 bcmgenet_intrl2_1_writel(priv, priv->irq1_stat, INTRL2_CPU_CLEAR);
2496
2497 netif_dbg(priv, intr, priv->dev,
Florian Fainellic91b7f62014-07-23 10:42:12 -07002498 "%s: IRQ=0x%x\n", __func__, priv->irq1_stat);
Jaedon Shin4092e6a2015-02-28 11:48:26 +09002499
Petri Gynther4055eae2015-03-25 12:35:16 -07002500 /* Check Rx priority queue interrupts */
2501 for (index = 0; index < priv->hw_params->rx_queues; index++) {
2502 if (!(priv->irq1_stat & BIT(UMAC_IRQ1_RX_INTR_SHIFT + index)))
2503 continue;
2504
2505 rx_ring = &priv->rx_rings[index];
2506
2507 if (likely(napi_schedule_prep(&rx_ring->napi))) {
2508 rx_ring->int_disable(rx_ring);
Florian Fainellidac916f2016-04-08 22:30:56 -07002509 __napi_schedule_irqoff(&rx_ring->napi);
Petri Gynther4055eae2015-03-25 12:35:16 -07002510 }
2511 }
2512
2513 /* Check Tx priority queue interrupts */
Jaedon Shin4092e6a2015-02-28 11:48:26 +09002514 for (index = 0; index < priv->hw_params->tx_queues; index++) {
2515 if (!(priv->irq1_stat & BIT(index)))
2516 continue;
2517
Petri Gynther4055eae2015-03-25 12:35:16 -07002518 tx_ring = &priv->tx_rings[index];
Jaedon Shin4092e6a2015-02-28 11:48:26 +09002519
Petri Gynther4055eae2015-03-25 12:35:16 -07002520 if (likely(napi_schedule_prep(&tx_ring->napi))) {
2521 tx_ring->int_disable(tx_ring);
Florian Fainellidac916f2016-04-08 22:30:56 -07002522 __napi_schedule_irqoff(&tx_ring->napi);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002523 }
2524 }
Jaedon Shin4092e6a2015-02-28 11:48:26 +09002525
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002526 return IRQ_HANDLED;
2527}
2528
Petri Gynther4055eae2015-03-25 12:35:16 -07002529/* bcmgenet_isr0: handle Rx and Tx default queues + other stuff */
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002530static irqreturn_t bcmgenet_isr0(int irq, void *dev_id)
2531{
2532 struct bcmgenet_priv *priv = dev_id;
Petri Gynther4055eae2015-03-25 12:35:16 -07002533 struct bcmgenet_rx_ring *rx_ring;
2534 struct bcmgenet_tx_ring *tx_ring;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002535
2536 /* Save irq status for bottom-half processing. */
2537 priv->irq0_stat =
2538 bcmgenet_intrl2_0_readl(priv, INTRL2_CPU_STAT) &
2539 ~bcmgenet_intrl2_0_readl(priv, INTRL2_CPU_MASK_STATUS);
Petri Gynther4055eae2015-03-25 12:35:16 -07002540
Brian Norris7fc527f2014-07-29 14:34:14 -07002541 /* clear interrupts */
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002542 bcmgenet_intrl2_0_writel(priv, priv->irq0_stat, INTRL2_CPU_CLEAR);
2543
2544 netif_dbg(priv, intr, priv->dev,
Florian Fainellic91b7f62014-07-23 10:42:12 -07002545 "IRQ=0x%x\n", priv->irq0_stat);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002546
Petri Gyntheree7d8c22015-03-30 00:28:50 -07002547 if (priv->irq0_stat & UMAC_IRQ_RXDMA_DONE) {
Petri Gynther4055eae2015-03-25 12:35:16 -07002548 rx_ring = &priv->rx_rings[DESC_INDEX];
Jaedon Shin4092e6a2015-02-28 11:48:26 +09002549
Petri Gynther4055eae2015-03-25 12:35:16 -07002550 if (likely(napi_schedule_prep(&rx_ring->napi))) {
2551 rx_ring->int_disable(rx_ring);
Florian Fainellidac916f2016-04-08 22:30:56 -07002552 __napi_schedule_irqoff(&rx_ring->napi);
Jaedon Shin4092e6a2015-02-28 11:48:26 +09002553 }
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002554 }
Petri Gynther4055eae2015-03-25 12:35:16 -07002555
Petri Gyntheree7d8c22015-03-30 00:28:50 -07002556 if (priv->irq0_stat & UMAC_IRQ_TXDMA_DONE) {
Petri Gynther4055eae2015-03-25 12:35:16 -07002557 tx_ring = &priv->tx_rings[DESC_INDEX];
2558
2559 if (likely(napi_schedule_prep(&tx_ring->napi))) {
2560 tx_ring->int_disable(tx_ring);
Florian Fainellidac916f2016-04-08 22:30:56 -07002561 __napi_schedule_irqoff(&tx_ring->napi);
Petri Gynther4055eae2015-03-25 12:35:16 -07002562 }
2563 }
2564
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002565 if (priv->irq0_stat & (UMAC_IRQ_PHY_DET_R |
2566 UMAC_IRQ_PHY_DET_F |
Petri Gynthere122966d2015-03-30 00:29:24 -07002567 UMAC_IRQ_LINK_EVENT |
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002568 UMAC_IRQ_HFB_SM |
2569 UMAC_IRQ_HFB_MM |
2570 UMAC_IRQ_MPD_R)) {
2571 /* all other interested interrupts handled in bottom half */
2572 schedule_work(&priv->bcmgenet_irq_work);
2573 }
2574
2575 if ((priv->hw_params->flags & GENET_HAS_MDIO_INTR) &&
Florian Fainellic91b7f62014-07-23 10:42:12 -07002576 priv->irq0_stat & (UMAC_IRQ_MDIO_DONE | UMAC_IRQ_MDIO_ERROR)) {
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002577 priv->irq0_stat &= ~(UMAC_IRQ_MDIO_DONE | UMAC_IRQ_MDIO_ERROR);
2578 wake_up(&priv->wq);
2579 }
2580
2581 return IRQ_HANDLED;
2582}
2583
Florian Fainelli85620562014-07-21 15:29:23 -07002584static irqreturn_t bcmgenet_wol_isr(int irq, void *dev_id)
2585{
2586 struct bcmgenet_priv *priv = dev_id;
2587
2588 pm_wakeup_event(&priv->pdev->dev, 0);
2589
2590 return IRQ_HANDLED;
2591}
2592
Florian Fainelli4d2e8882015-07-31 11:42:54 -07002593#ifdef CONFIG_NET_POLL_CONTROLLER
2594static void bcmgenet_poll_controller(struct net_device *dev)
2595{
2596 struct bcmgenet_priv *priv = netdev_priv(dev);
2597
2598 /* Invoke the main RX/TX interrupt handler */
2599 disable_irq(priv->irq0);
2600 bcmgenet_isr0(priv->irq0, priv);
2601 enable_irq(priv->irq0);
2602
2603 /* And the interrupt handler for RX/TX priority queues */
2604 disable_irq(priv->irq1);
2605 bcmgenet_isr1(priv->irq1, priv);
2606 enable_irq(priv->irq1);
2607}
2608#endif
2609
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002610static void bcmgenet_umac_reset(struct bcmgenet_priv *priv)
2611{
2612 u32 reg;
2613
2614 reg = bcmgenet_rbuf_ctrl_get(priv);
2615 reg |= BIT(1);
2616 bcmgenet_rbuf_ctrl_set(priv, reg);
2617 udelay(10);
2618
2619 reg &= ~BIT(1);
2620 bcmgenet_rbuf_ctrl_set(priv, reg);
2621 udelay(10);
2622}
2623
2624static void bcmgenet_set_hw_addr(struct bcmgenet_priv *priv,
Florian Fainellic91b7f62014-07-23 10:42:12 -07002625 unsigned char *addr)
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002626{
2627 bcmgenet_umac_writel(priv, (addr[0] << 24) | (addr[1] << 16) |
2628 (addr[2] << 8) | addr[3], UMAC_MAC0);
2629 bcmgenet_umac_writel(priv, (addr[4] << 8) | addr[5], UMAC_MAC1);
2630}
2631
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002632/* Returns a reusable dma control register value */
2633static u32 bcmgenet_dma_disable(struct bcmgenet_priv *priv)
2634{
2635 u32 reg;
2636 u32 dma_ctrl;
2637
2638 /* disable DMA */
2639 dma_ctrl = 1 << (DESC_INDEX + DMA_RING_BUF_EN_SHIFT) | DMA_EN;
2640 reg = bcmgenet_tdma_readl(priv, DMA_CTRL);
2641 reg &= ~dma_ctrl;
2642 bcmgenet_tdma_writel(priv, reg, DMA_CTRL);
2643
2644 reg = bcmgenet_rdma_readl(priv, DMA_CTRL);
2645 reg &= ~dma_ctrl;
2646 bcmgenet_rdma_writel(priv, reg, DMA_CTRL);
2647
2648 bcmgenet_umac_writel(priv, 1, UMAC_TX_FLUSH);
2649 udelay(10);
2650 bcmgenet_umac_writel(priv, 0, UMAC_TX_FLUSH);
2651
2652 return dma_ctrl;
2653}
2654
2655static void bcmgenet_enable_dma(struct bcmgenet_priv *priv, u32 dma_ctrl)
2656{
2657 u32 reg;
2658
2659 reg = bcmgenet_rdma_readl(priv, DMA_CTRL);
2660 reg |= dma_ctrl;
2661 bcmgenet_rdma_writel(priv, reg, DMA_CTRL);
2662
2663 reg = bcmgenet_tdma_readl(priv, DMA_CTRL);
2664 reg |= dma_ctrl;
2665 bcmgenet_tdma_writel(priv, reg, DMA_CTRL);
2666}
2667
Petri Gynther0034de42015-03-13 14:45:00 -07002668static bool bcmgenet_hfb_is_filter_enabled(struct bcmgenet_priv *priv,
2669 u32 f_index)
2670{
2671 u32 offset;
2672 u32 reg;
2673
2674 offset = HFB_FLT_ENABLE_V3PLUS + (f_index < 32) * sizeof(u32);
2675 reg = bcmgenet_hfb_reg_readl(priv, offset);
2676 return !!(reg & (1 << (f_index % 32)));
2677}
2678
2679static void bcmgenet_hfb_enable_filter(struct bcmgenet_priv *priv, u32 f_index)
2680{
2681 u32 offset;
2682 u32 reg;
2683
2684 offset = HFB_FLT_ENABLE_V3PLUS + (f_index < 32) * sizeof(u32);
2685 reg = bcmgenet_hfb_reg_readl(priv, offset);
2686 reg |= (1 << (f_index % 32));
2687 bcmgenet_hfb_reg_writel(priv, reg, offset);
2688}
2689
2690static void bcmgenet_hfb_set_filter_rx_queue_mapping(struct bcmgenet_priv *priv,
2691 u32 f_index, u32 rx_queue)
2692{
2693 u32 offset;
2694 u32 reg;
2695
2696 offset = f_index / 8;
2697 reg = bcmgenet_rdma_readl(priv, DMA_INDEX2RING_0 + offset);
2698 reg &= ~(0xF << (4 * (f_index % 8)));
2699 reg |= ((rx_queue & 0xF) << (4 * (f_index % 8)));
2700 bcmgenet_rdma_writel(priv, reg, DMA_INDEX2RING_0 + offset);
2701}
2702
2703static void bcmgenet_hfb_set_filter_length(struct bcmgenet_priv *priv,
2704 u32 f_index, u32 f_length)
2705{
2706 u32 offset;
2707 u32 reg;
2708
2709 offset = HFB_FLT_LEN_V3PLUS +
2710 ((priv->hw_params->hfb_filter_cnt - 1 - f_index) / 4) *
2711 sizeof(u32);
2712 reg = bcmgenet_hfb_reg_readl(priv, offset);
2713 reg &= ~(0xFF << (8 * (f_index % 4)));
2714 reg |= ((f_length & 0xFF) << (8 * (f_index % 4)));
2715 bcmgenet_hfb_reg_writel(priv, reg, offset);
2716}
2717
2718static int bcmgenet_hfb_find_unused_filter(struct bcmgenet_priv *priv)
2719{
2720 u32 f_index;
2721
2722 for (f_index = 0; f_index < priv->hw_params->hfb_filter_cnt; f_index++)
2723 if (!bcmgenet_hfb_is_filter_enabled(priv, f_index))
2724 return f_index;
2725
2726 return -ENOMEM;
2727}
2728
2729/* bcmgenet_hfb_add_filter
2730 *
2731 * Add new filter to Hardware Filter Block to match and direct Rx traffic to
2732 * desired Rx queue.
2733 *
2734 * f_data is an array of unsigned 32-bit integers where each 32-bit integer
2735 * provides filter data for 2 bytes (4 nibbles) of Rx frame:
2736 *
2737 * bits 31:20 - unused
2738 * bit 19 - nibble 0 match enable
2739 * bit 18 - nibble 1 match enable
2740 * bit 17 - nibble 2 match enable
2741 * bit 16 - nibble 3 match enable
2742 * bits 15:12 - nibble 0 data
2743 * bits 11:8 - nibble 1 data
2744 * bits 7:4 - nibble 2 data
2745 * bits 3:0 - nibble 3 data
2746 *
2747 * Example:
2748 * In order to match:
2749 * - Ethernet frame type = 0x0800 (IP)
2750 * - IP version field = 4
2751 * - IP protocol field = 0x11 (UDP)
2752 *
2753 * The following filter is needed:
2754 * u32 hfb_filter_ipv4_udp[] = {
2755 * Rx frame offset 0x00: 0x00000000, 0x00000000, 0x00000000, 0x00000000,
2756 * Rx frame offset 0x08: 0x00000000, 0x00000000, 0x000F0800, 0x00084000,
2757 * Rx frame offset 0x10: 0x00000000, 0x00000000, 0x00000000, 0x00030011,
2758 * };
2759 *
2760 * To add the filter to HFB and direct the traffic to Rx queue 0, call:
2761 * bcmgenet_hfb_add_filter(priv, hfb_filter_ipv4_udp,
2762 * ARRAY_SIZE(hfb_filter_ipv4_udp), 0);
2763 */
2764int bcmgenet_hfb_add_filter(struct bcmgenet_priv *priv, u32 *f_data,
2765 u32 f_length, u32 rx_queue)
2766{
2767 int f_index;
2768 u32 i;
2769
2770 f_index = bcmgenet_hfb_find_unused_filter(priv);
2771 if (f_index < 0)
2772 return -ENOMEM;
2773
2774 if (f_length > priv->hw_params->hfb_filter_size)
2775 return -EINVAL;
2776
2777 for (i = 0; i < f_length; i++)
2778 bcmgenet_hfb_writel(priv, f_data[i],
2779 (f_index * priv->hw_params->hfb_filter_size + i) *
2780 sizeof(u32));
2781
2782 bcmgenet_hfb_set_filter_length(priv, f_index, 2 * f_length);
2783 bcmgenet_hfb_set_filter_rx_queue_mapping(priv, f_index, rx_queue);
2784 bcmgenet_hfb_enable_filter(priv, f_index);
2785 bcmgenet_hfb_reg_writel(priv, 0x1, HFB_CTRL);
2786
2787 return 0;
2788}
2789
2790/* bcmgenet_hfb_clear
2791 *
2792 * Clear Hardware Filter Block and disable all filtering.
2793 */
2794static void bcmgenet_hfb_clear(struct bcmgenet_priv *priv)
2795{
2796 u32 i;
2797
2798 bcmgenet_hfb_reg_writel(priv, 0x0, HFB_CTRL);
2799 bcmgenet_hfb_reg_writel(priv, 0x0, HFB_FLT_ENABLE_V3PLUS);
2800 bcmgenet_hfb_reg_writel(priv, 0x0, HFB_FLT_ENABLE_V3PLUS + 4);
2801
2802 for (i = DMA_INDEX2RING_0; i <= DMA_INDEX2RING_7; i++)
2803 bcmgenet_rdma_writel(priv, 0x0, i);
2804
2805 for (i = 0; i < (priv->hw_params->hfb_filter_cnt / 4); i++)
2806 bcmgenet_hfb_reg_writel(priv, 0x0,
2807 HFB_FLT_LEN_V3PLUS + i * sizeof(u32));
2808
2809 for (i = 0; i < priv->hw_params->hfb_filter_cnt *
2810 priv->hw_params->hfb_filter_size; i++)
2811 bcmgenet_hfb_writel(priv, 0x0, i * sizeof(u32));
2812}
2813
2814static void bcmgenet_hfb_init(struct bcmgenet_priv *priv)
2815{
2816 if (GENET_IS_V1(priv) || GENET_IS_V2(priv))
2817 return;
2818
2819 bcmgenet_hfb_clear(priv);
2820}
2821
Florian Fainelli909ff5e2014-07-21 15:29:21 -07002822static void bcmgenet_netif_start(struct net_device *dev)
2823{
2824 struct bcmgenet_priv *priv = netdev_priv(dev);
2825
2826 /* Start the network engine */
Petri Gynther3ab11332015-03-25 12:35:15 -07002827 bcmgenet_enable_rx_napi(priv);
Petri Gynthere2aadb42015-03-25 12:35:14 -07002828 bcmgenet_enable_tx_napi(priv);
Florian Fainelli909ff5e2014-07-21 15:29:21 -07002829
2830 umac_enable_set(priv, CMD_TX_EN | CMD_RX_EN, true);
2831
Florian Fainelli909ff5e2014-07-21 15:29:21 -07002832 netif_tx_start_all_queues(dev);
2833
Florian Fainelli37850e32015-10-17 14:22:46 -07002834 /* Monitor link interrupts now */
2835 bcmgenet_link_intr_enable(priv);
2836
Florian Fainelli909ff5e2014-07-21 15:29:21 -07002837 phy_start(priv->phydev);
2838}
2839
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002840static int bcmgenet_open(struct net_device *dev)
2841{
2842 struct bcmgenet_priv *priv = netdev_priv(dev);
2843 unsigned long dma_ctrl;
2844 u32 reg;
2845 int ret;
2846
2847 netif_dbg(priv, ifup, dev, "bcmgenet_open\n");
2848
2849 /* Turn on the clock */
Florian Fainelli7d5d3072015-07-22 17:28:23 -07002850 clk_prepare_enable(priv->clk);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002851
Florian Fainellia642c4f2015-03-23 15:09:56 -07002852 /* If this is an internal GPHY, power it back on now, before UniMAC is
2853 * brought out of reset as absolutely no UniMAC activity is allowed
2854 */
Florian Fainellic624f892015-07-16 15:51:17 -07002855 if (priv->internal_phy)
Florian Fainellia642c4f2015-03-23 15:09:56 -07002856 bcmgenet_power_up(priv, GENET_POWER_PASSIVE);
2857
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002858 /* take MAC out of reset */
2859 bcmgenet_umac_reset(priv);
2860
2861 ret = init_umac(priv);
2862 if (ret)
2863 goto err_clk_disable;
2864
2865 /* disable ethernet MAC while updating its registers */
Florian Fainellie29585b2014-07-21 15:29:20 -07002866 umac_enable_set(priv, CMD_TX_EN | CMD_RX_EN, false);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002867
Florian Fainelli909ff5e2014-07-21 15:29:21 -07002868 /* Make sure we reflect the value of CRC_CMD_FWD */
2869 reg = bcmgenet_umac_readl(priv, UMAC_CMD);
2870 priv->crc_fwd_en = !!(reg & CMD_CRC_FWD);
2871
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002872 bcmgenet_set_hw_addr(priv, dev->dev_addr);
2873
Florian Fainellic624f892015-07-16 15:51:17 -07002874 if (priv->internal_phy) {
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002875 reg = bcmgenet_ext_readl(priv, EXT_EXT_PWR_MGMT);
2876 reg |= EXT_ENERGY_DET_MASK;
2877 bcmgenet_ext_writel(priv, reg, EXT_EXT_PWR_MGMT);
2878 }
2879
2880 /* Disable RX/TX DMA and flush TX queues */
2881 dma_ctrl = bcmgenet_dma_disable(priv);
2882
2883 /* Reinitialize TDMA and RDMA and SW housekeeping */
2884 ret = bcmgenet_init_dma(priv);
2885 if (ret) {
2886 netdev_err(dev, "failed to initialize DMA\n");
Petri Gyntherfac25942015-03-30 00:29:13 -07002887 goto err_clk_disable;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002888 }
2889
2890 /* Always enable ring 16 - descriptor ring */
2891 bcmgenet_enable_dma(priv, dma_ctrl);
2892
Petri Gynther0034de42015-03-13 14:45:00 -07002893 /* HFB init */
2894 bcmgenet_hfb_init(priv);
2895
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002896 ret = request_irq(priv->irq0, bcmgenet_isr0, IRQF_SHARED,
Florian Fainellic91b7f62014-07-23 10:42:12 -07002897 dev->name, priv);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002898 if (ret < 0) {
2899 netdev_err(dev, "can't request IRQ %d\n", priv->irq0);
2900 goto err_fini_dma;
2901 }
2902
2903 ret = request_irq(priv->irq1, bcmgenet_isr1, IRQF_SHARED,
Florian Fainellic91b7f62014-07-23 10:42:12 -07002904 dev->name, priv);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002905 if (ret < 0) {
2906 netdev_err(dev, "can't request IRQ %d\n", priv->irq1);
2907 goto err_irq0;
2908 }
2909
Florian Fainelli6cc8e6d2015-07-16 15:51:18 -07002910 ret = bcmgenet_mii_probe(dev);
2911 if (ret) {
2912 netdev_err(dev, "failed to connect to PHY\n");
2913 goto err_irq1;
2914 }
Florian Fainellic96e7312014-11-10 18:06:20 -08002915
Florian Fainelli909ff5e2014-07-21 15:29:21 -07002916 bcmgenet_netif_start(dev);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002917
2918 return 0;
2919
Florian Fainelli6cc8e6d2015-07-16 15:51:18 -07002920err_irq1:
2921 free_irq(priv->irq1, priv);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002922err_irq0:
Florian Fainelli978ffac2015-07-16 15:51:15 -07002923 free_irq(priv->irq0, priv);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002924err_fini_dma:
2925 bcmgenet_fini_dma(priv);
2926err_clk_disable:
Florian Fainelli7d5d3072015-07-22 17:28:23 -07002927 clk_disable_unprepare(priv->clk);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002928 return ret;
2929}
2930
Florian Fainelli909ff5e2014-07-21 15:29:21 -07002931static void bcmgenet_netif_stop(struct net_device *dev)
2932{
2933 struct bcmgenet_priv *priv = netdev_priv(dev);
2934
2935 netif_tx_stop_all_queues(dev);
Florian Fainelli909ff5e2014-07-21 15:29:21 -07002936 phy_stop(priv->phydev);
Florian Fainelli909ff5e2014-07-21 15:29:21 -07002937 bcmgenet_intr_disable(priv);
Petri Gynther3ab11332015-03-25 12:35:15 -07002938 bcmgenet_disable_rx_napi(priv);
Petri Gynthere2aadb42015-03-25 12:35:14 -07002939 bcmgenet_disable_tx_napi(priv);
Florian Fainelli909ff5e2014-07-21 15:29:21 -07002940
2941 /* Wait for pending work items to complete. Since interrupts are
2942 * disabled no new work will be scheduled.
2943 */
2944 cancel_work_sync(&priv->bcmgenet_irq_work);
Florian Fainellicc013fb2014-08-11 14:50:43 -07002945
Florian Fainellicc013fb2014-08-11 14:50:43 -07002946 priv->old_link = -1;
Petri Gynther5ad6e6c2014-10-03 12:25:01 -07002947 priv->old_speed = -1;
Florian Fainellicc013fb2014-08-11 14:50:43 -07002948 priv->old_duplex = -1;
Petri Gynther5ad6e6c2014-10-03 12:25:01 -07002949 priv->old_pause = -1;
Florian Fainelli909ff5e2014-07-21 15:29:21 -07002950}
2951
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002952static int bcmgenet_close(struct net_device *dev)
2953{
2954 struct bcmgenet_priv *priv = netdev_priv(dev);
2955 int ret;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002956
2957 netif_dbg(priv, ifdown, dev, "bcmgenet_close\n");
2958
Florian Fainelli909ff5e2014-07-21 15:29:21 -07002959 bcmgenet_netif_stop(dev);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002960
Florian Fainellic96e7312014-11-10 18:06:20 -08002961 /* Really kill the PHY state machine and disconnect from it */
2962 phy_disconnect(priv->phydev);
2963
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002964 /* Disable MAC receive */
Florian Fainellie29585b2014-07-21 15:29:20 -07002965 umac_enable_set(priv, CMD_RX_EN, false);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002966
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002967 ret = bcmgenet_dma_teardown(priv);
2968 if (ret)
2969 return ret;
2970
2971 /* Disable MAC transmit. TX DMA disabled have to done before this */
Florian Fainellie29585b2014-07-21 15:29:20 -07002972 umac_enable_set(priv, CMD_TX_EN, false);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002973
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002974 /* tx reclaim */
2975 bcmgenet_tx_reclaim_all(dev);
2976 bcmgenet_fini_dma(priv);
2977
2978 free_irq(priv->irq0, priv);
2979 free_irq(priv->irq1, priv);
2980
Florian Fainellic624f892015-07-16 15:51:17 -07002981 if (priv->internal_phy)
Florian Fainellica8cf342015-03-23 15:09:51 -07002982 ret = bcmgenet_power_down(priv, GENET_POWER_PASSIVE);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002983
Florian Fainelli7d5d3072015-07-22 17:28:23 -07002984 clk_disable_unprepare(priv->clk);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002985
Florian Fainellica8cf342015-03-23 15:09:51 -07002986 return ret;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002987}
2988
Florian Fainelli13ea6572015-06-04 16:15:50 -07002989static void bcmgenet_dump_tx_queue(struct bcmgenet_tx_ring *ring)
2990{
2991 struct bcmgenet_priv *priv = ring->priv;
2992 u32 p_index, c_index, intsts, intmsk;
2993 struct netdev_queue *txq;
2994 unsigned int free_bds;
2995 unsigned long flags;
2996 bool txq_stopped;
2997
2998 if (!netif_msg_tx_err(priv))
2999 return;
3000
3001 txq = netdev_get_tx_queue(priv->dev, ring->queue);
3002
3003 spin_lock_irqsave(&ring->lock, flags);
3004 if (ring->index == DESC_INDEX) {
3005 intsts = ~bcmgenet_intrl2_0_readl(priv, INTRL2_CPU_MASK_STATUS);
3006 intmsk = UMAC_IRQ_TXDMA_DONE | UMAC_IRQ_TXDMA_MBDONE;
3007 } else {
3008 intsts = ~bcmgenet_intrl2_1_readl(priv, INTRL2_CPU_MASK_STATUS);
3009 intmsk = 1 << ring->index;
3010 }
3011 c_index = bcmgenet_tdma_ring_readl(priv, ring->index, TDMA_CONS_INDEX);
3012 p_index = bcmgenet_tdma_ring_readl(priv, ring->index, TDMA_PROD_INDEX);
3013 txq_stopped = netif_tx_queue_stopped(txq);
3014 free_bds = ring->free_bds;
3015 spin_unlock_irqrestore(&ring->lock, flags);
3016
3017 netif_err(priv, tx_err, priv->dev, "Ring %d queue %d status summary\n"
3018 "TX queue status: %s, interrupts: %s\n"
3019 "(sw)free_bds: %d (sw)size: %d\n"
3020 "(sw)p_index: %d (hw)p_index: %d\n"
3021 "(sw)c_index: %d (hw)c_index: %d\n"
3022 "(sw)clean_p: %d (sw)write_p: %d\n"
3023 "(sw)cb_ptr: %d (sw)end_ptr: %d\n",
3024 ring->index, ring->queue,
3025 txq_stopped ? "stopped" : "active",
3026 intsts & intmsk ? "enabled" : "disabled",
3027 free_bds, ring->size,
3028 ring->prod_index, p_index & DMA_P_INDEX_MASK,
3029 ring->c_index, c_index & DMA_C_INDEX_MASK,
3030 ring->clean_ptr, ring->write_ptr,
3031 ring->cb_ptr, ring->end_ptr);
3032}
3033
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003034static void bcmgenet_timeout(struct net_device *dev)
3035{
3036 struct bcmgenet_priv *priv = netdev_priv(dev);
Florian Fainelli13ea6572015-06-04 16:15:50 -07003037 u32 int0_enable = 0;
3038 u32 int1_enable = 0;
3039 unsigned int q;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003040
3041 netif_dbg(priv, tx_err, dev, "bcmgenet_timeout\n");
3042
Florian Fainelli13ea6572015-06-04 16:15:50 -07003043 for (q = 0; q < priv->hw_params->tx_queues; q++)
3044 bcmgenet_dump_tx_queue(&priv->tx_rings[q]);
3045 bcmgenet_dump_tx_queue(&priv->tx_rings[DESC_INDEX]);
3046
3047 bcmgenet_tx_reclaim_all(dev);
3048
3049 for (q = 0; q < priv->hw_params->tx_queues; q++)
3050 int1_enable |= (1 << q);
3051
3052 int0_enable = UMAC_IRQ_TXDMA_DONE;
3053
3054 /* Re-enable TX interrupts if disabled */
3055 bcmgenet_intrl2_0_writel(priv, int0_enable, INTRL2_CPU_MASK_CLEAR);
3056 bcmgenet_intrl2_1_writel(priv, int1_enable, INTRL2_CPU_MASK_CLEAR);
3057
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003058 dev->trans_start = jiffies;
3059
3060 dev->stats.tx_errors++;
3061
3062 netif_tx_wake_all_queues(dev);
3063}
3064
3065#define MAX_MC_COUNT 16
3066
3067static inline void bcmgenet_set_mdf_addr(struct bcmgenet_priv *priv,
3068 unsigned char *addr,
3069 int *i,
3070 int *mc)
3071{
3072 u32 reg;
3073
Florian Fainellic91b7f62014-07-23 10:42:12 -07003074 bcmgenet_umac_writel(priv, addr[0] << 8 | addr[1],
3075 UMAC_MDF_ADDR + (*i * 4));
3076 bcmgenet_umac_writel(priv, addr[2] << 24 | addr[3] << 16 |
3077 addr[4] << 8 | addr[5],
3078 UMAC_MDF_ADDR + ((*i + 1) * 4));
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003079 reg = bcmgenet_umac_readl(priv, UMAC_MDF_CTRL);
3080 reg |= (1 << (MAX_MC_COUNT - *mc));
3081 bcmgenet_umac_writel(priv, reg, UMAC_MDF_CTRL);
3082 *i += 2;
3083 (*mc)++;
3084}
3085
3086static void bcmgenet_set_rx_mode(struct net_device *dev)
3087{
3088 struct bcmgenet_priv *priv = netdev_priv(dev);
3089 struct netdev_hw_addr *ha;
3090 int i, mc;
3091 u32 reg;
3092
3093 netif_dbg(priv, hw, dev, "%s: %08X\n", __func__, dev->flags);
3094
Brian Norris7fc527f2014-07-29 14:34:14 -07003095 /* Promiscuous mode */
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003096 reg = bcmgenet_umac_readl(priv, UMAC_CMD);
3097 if (dev->flags & IFF_PROMISC) {
3098 reg |= CMD_PROMISC;
3099 bcmgenet_umac_writel(priv, reg, UMAC_CMD);
3100 bcmgenet_umac_writel(priv, 0, UMAC_MDF_CTRL);
3101 return;
3102 } else {
3103 reg &= ~CMD_PROMISC;
3104 bcmgenet_umac_writel(priv, reg, UMAC_CMD);
3105 }
3106
3107 /* UniMac doesn't support ALLMULTI */
3108 if (dev->flags & IFF_ALLMULTI) {
3109 netdev_warn(dev, "ALLMULTI is not supported\n");
3110 return;
3111 }
3112
3113 /* update MDF filter */
3114 i = 0;
3115 mc = 0;
3116 /* Broadcast */
3117 bcmgenet_set_mdf_addr(priv, dev->broadcast, &i, &mc);
3118 /* my own address.*/
3119 bcmgenet_set_mdf_addr(priv, dev->dev_addr, &i, &mc);
3120 /* Unicast list*/
3121 if (netdev_uc_count(dev) > (MAX_MC_COUNT - mc))
3122 return;
3123
3124 if (!netdev_uc_empty(dev))
3125 netdev_for_each_uc_addr(ha, dev)
3126 bcmgenet_set_mdf_addr(priv, ha->addr, &i, &mc);
3127 /* Multicast */
3128 if (netdev_mc_empty(dev) || netdev_mc_count(dev) >= (MAX_MC_COUNT - mc))
3129 return;
3130
3131 netdev_for_each_mc_addr(ha, dev)
3132 bcmgenet_set_mdf_addr(priv, ha->addr, &i, &mc);
3133}
3134
3135/* Set the hardware MAC address. */
3136static int bcmgenet_set_mac_addr(struct net_device *dev, void *p)
3137{
3138 struct sockaddr *addr = p;
3139
3140 /* Setting the MAC address at the hardware level is not possible
3141 * without disabling the UniMAC RX/TX enable bits.
3142 */
3143 if (netif_running(dev))
3144 return -EBUSY;
3145
3146 ether_addr_copy(dev->dev_addr, addr->sa_data);
3147
3148 return 0;
3149}
3150
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003151static const struct net_device_ops bcmgenet_netdev_ops = {
3152 .ndo_open = bcmgenet_open,
3153 .ndo_stop = bcmgenet_close,
3154 .ndo_start_xmit = bcmgenet_xmit,
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003155 .ndo_tx_timeout = bcmgenet_timeout,
3156 .ndo_set_rx_mode = bcmgenet_set_rx_mode,
3157 .ndo_set_mac_address = bcmgenet_set_mac_addr,
3158 .ndo_do_ioctl = bcmgenet_ioctl,
3159 .ndo_set_features = bcmgenet_set_features,
Florian Fainelli4d2e8882015-07-31 11:42:54 -07003160#ifdef CONFIG_NET_POLL_CONTROLLER
3161 .ndo_poll_controller = bcmgenet_poll_controller,
3162#endif
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003163};
3164
3165/* Array of GENET hardware parameters/characteristics */
3166static struct bcmgenet_hw_params bcmgenet_hw_params[] = {
3167 [GENET_V1] = {
3168 .tx_queues = 0,
Petri Gynther51a966a2015-02-23 11:00:46 -08003169 .tx_bds_per_q = 0,
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003170 .rx_queues = 0,
Petri Gynther3feafa02015-03-05 17:40:14 -08003171 .rx_bds_per_q = 0,
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003172 .bp_in_en_shift = 16,
3173 .bp_in_mask = 0xffff,
3174 .hfb_filter_cnt = 16,
3175 .qtag_mask = 0x1F,
3176 .hfb_offset = 0x1000,
3177 .rdma_offset = 0x2000,
3178 .tdma_offset = 0x3000,
3179 .words_per_bd = 2,
3180 },
3181 [GENET_V2] = {
3182 .tx_queues = 4,
Petri Gynther51a966a2015-02-23 11:00:46 -08003183 .tx_bds_per_q = 32,
Petri Gynther7e906e02015-03-05 17:40:10 -08003184 .rx_queues = 0,
Petri Gynther3feafa02015-03-05 17:40:14 -08003185 .rx_bds_per_q = 0,
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003186 .bp_in_en_shift = 16,
3187 .bp_in_mask = 0xffff,
3188 .hfb_filter_cnt = 16,
3189 .qtag_mask = 0x1F,
3190 .tbuf_offset = 0x0600,
3191 .hfb_offset = 0x1000,
3192 .hfb_reg_offset = 0x2000,
3193 .rdma_offset = 0x3000,
3194 .tdma_offset = 0x4000,
3195 .words_per_bd = 2,
3196 .flags = GENET_HAS_EXT,
3197 },
3198 [GENET_V3] = {
3199 .tx_queues = 4,
Petri Gynther51a966a2015-02-23 11:00:46 -08003200 .tx_bds_per_q = 32,
Petri Gynther7e906e02015-03-05 17:40:10 -08003201 .rx_queues = 0,
Petri Gynther3feafa02015-03-05 17:40:14 -08003202 .rx_bds_per_q = 0,
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003203 .bp_in_en_shift = 17,
3204 .bp_in_mask = 0x1ffff,
3205 .hfb_filter_cnt = 48,
Petri Gynther0034de42015-03-13 14:45:00 -07003206 .hfb_filter_size = 128,
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003207 .qtag_mask = 0x3F,
3208 .tbuf_offset = 0x0600,
3209 .hfb_offset = 0x8000,
3210 .hfb_reg_offset = 0xfc00,
3211 .rdma_offset = 0x10000,
3212 .tdma_offset = 0x11000,
3213 .words_per_bd = 2,
Petri Gynther8d88c6e2015-04-01 00:40:00 -07003214 .flags = GENET_HAS_EXT | GENET_HAS_MDIO_INTR |
3215 GENET_HAS_MOCA_LINK_DET,
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003216 },
3217 [GENET_V4] = {
3218 .tx_queues = 4,
Petri Gynther51a966a2015-02-23 11:00:46 -08003219 .tx_bds_per_q = 32,
Petri Gynther7e906e02015-03-05 17:40:10 -08003220 .rx_queues = 0,
Petri Gynther3feafa02015-03-05 17:40:14 -08003221 .rx_bds_per_q = 0,
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003222 .bp_in_en_shift = 17,
3223 .bp_in_mask = 0x1ffff,
3224 .hfb_filter_cnt = 48,
Petri Gynther0034de42015-03-13 14:45:00 -07003225 .hfb_filter_size = 128,
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003226 .qtag_mask = 0x3F,
3227 .tbuf_offset = 0x0600,
3228 .hfb_offset = 0x8000,
3229 .hfb_reg_offset = 0xfc00,
3230 .rdma_offset = 0x2000,
3231 .tdma_offset = 0x4000,
3232 .words_per_bd = 3,
Petri Gynther8d88c6e2015-04-01 00:40:00 -07003233 .flags = GENET_HAS_40BITS | GENET_HAS_EXT |
3234 GENET_HAS_MDIO_INTR | GENET_HAS_MOCA_LINK_DET,
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003235 },
3236};
3237
3238/* Infer hardware parameters from the detected GENET version */
3239static void bcmgenet_set_hw_params(struct bcmgenet_priv *priv)
3240{
3241 struct bcmgenet_hw_params *params;
3242 u32 reg;
3243 u8 major;
Florian Fainellib04a2f52014-12-03 09:56:59 -08003244 u16 gphy_rev;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003245
3246 if (GENET_IS_V4(priv)) {
3247 bcmgenet_dma_regs = bcmgenet_dma_regs_v3plus;
3248 genet_dma_ring_regs = genet_dma_ring_regs_v4;
3249 priv->dma_rx_chk_bit = DMA_RX_CHK_V3PLUS;
3250 priv->version = GENET_V4;
3251 } else if (GENET_IS_V3(priv)) {
3252 bcmgenet_dma_regs = bcmgenet_dma_regs_v3plus;
3253 genet_dma_ring_regs = genet_dma_ring_regs_v123;
3254 priv->dma_rx_chk_bit = DMA_RX_CHK_V3PLUS;
3255 priv->version = GENET_V3;
3256 } else if (GENET_IS_V2(priv)) {
3257 bcmgenet_dma_regs = bcmgenet_dma_regs_v2;
3258 genet_dma_ring_regs = genet_dma_ring_regs_v123;
3259 priv->dma_rx_chk_bit = DMA_RX_CHK_V12;
3260 priv->version = GENET_V2;
3261 } else if (GENET_IS_V1(priv)) {
3262 bcmgenet_dma_regs = bcmgenet_dma_regs_v1;
3263 genet_dma_ring_regs = genet_dma_ring_regs_v123;
3264 priv->dma_rx_chk_bit = DMA_RX_CHK_V12;
3265 priv->version = GENET_V1;
3266 }
3267
3268 /* enum genet_version starts at 1 */
3269 priv->hw_params = &bcmgenet_hw_params[priv->version];
3270 params = priv->hw_params;
3271
3272 /* Read GENET HW version */
3273 reg = bcmgenet_sys_readl(priv, SYS_REV_CTRL);
3274 major = (reg >> 24 & 0x0f);
3275 if (major == 5)
3276 major = 4;
3277 else if (major == 0)
3278 major = 1;
3279 if (major != priv->version) {
3280 dev_err(&priv->pdev->dev,
3281 "GENET version mismatch, got: %d, configured for: %d\n",
3282 major, priv->version);
3283 }
3284
3285 /* Print the GENET core version */
3286 dev_info(&priv->pdev->dev, "GENET " GENET_VER_FMT,
Florian Fainellic91b7f62014-07-23 10:42:12 -07003287 major, (reg >> 16) & 0x0f, reg & 0xffff);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003288
Florian Fainelli487320c2014-09-19 13:07:53 -07003289 /* Store the integrated PHY revision for the MDIO probing function
3290 * to pass this information to the PHY driver. The PHY driver expects
3291 * to find the PHY major revision in bits 15:8 while the GENET register
3292 * stores that information in bits 7:0, account for that.
Florian Fainellib04a2f52014-12-03 09:56:59 -08003293 *
3294 * On newer chips, starting with PHY revision G0, a new scheme is
3295 * deployed similar to the Starfighter 2 switch with GPHY major
3296 * revision in bits 15:8 and patch level in bits 7:0. Major revision 0
3297 * is reserved as well as special value 0x01ff, we have a small
3298 * heuristic to check for the new GPHY revision and re-arrange things
3299 * so the GPHY driver is happy.
Florian Fainelli487320c2014-09-19 13:07:53 -07003300 */
Florian Fainellib04a2f52014-12-03 09:56:59 -08003301 gphy_rev = reg & 0xffff;
3302
3303 /* This is the good old scheme, just GPHY major, no minor nor patch */
3304 if ((gphy_rev & 0xf0) != 0)
3305 priv->gphy_rev = gphy_rev << 8;
3306
3307 /* This is the new scheme, GPHY major rolls over with 0x10 = rev G0 */
3308 else if ((gphy_rev & 0xff00) != 0)
3309 priv->gphy_rev = gphy_rev;
3310
3311 /* This is reserved so should require special treatment */
3312 else if (gphy_rev == 0 || gphy_rev == 0x01ff) {
3313 pr_warn("Invalid GPHY revision detected: 0x%04x\n", gphy_rev);
3314 return;
3315 }
Florian Fainelli487320c2014-09-19 13:07:53 -07003316
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003317#ifdef CONFIG_PHYS_ADDR_T_64BIT
3318 if (!(params->flags & GENET_HAS_40BITS))
3319 pr_warn("GENET does not support 40-bits PA\n");
3320#endif
3321
3322 pr_debug("Configuration for version: %d\n"
Petri Gynther3feafa02015-03-05 17:40:14 -08003323 "TXq: %1d, TXqBDs: %1d, RXq: %1d, RXqBDs: %1d\n"
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003324 "BP << en: %2d, BP msk: 0x%05x\n"
3325 "HFB count: %2d, QTAQ msk: 0x%05x\n"
3326 "TBUF: 0x%04x, HFB: 0x%04x, HFBreg: 0x%04x\n"
3327 "RDMA: 0x%05x, TDMA: 0x%05x\n"
3328 "Words/BD: %d\n",
3329 priv->version,
Petri Gynther51a966a2015-02-23 11:00:46 -08003330 params->tx_queues, params->tx_bds_per_q,
Petri Gynther3feafa02015-03-05 17:40:14 -08003331 params->rx_queues, params->rx_bds_per_q,
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003332 params->bp_in_en_shift, params->bp_in_mask,
3333 params->hfb_filter_cnt, params->qtag_mask,
3334 params->tbuf_offset, params->hfb_offset,
3335 params->hfb_reg_offset,
3336 params->rdma_offset, params->tdma_offset,
3337 params->words_per_bd);
3338}
3339
3340static const struct of_device_id bcmgenet_match[] = {
3341 { .compatible = "brcm,genet-v1", .data = (void *)GENET_V1 },
3342 { .compatible = "brcm,genet-v2", .data = (void *)GENET_V2 },
3343 { .compatible = "brcm,genet-v3", .data = (void *)GENET_V3 },
3344 { .compatible = "brcm,genet-v4", .data = (void *)GENET_V4 },
3345 { },
3346};
Luis de Bethencourte8048e52015-09-18 17:55:02 +02003347MODULE_DEVICE_TABLE(of, bcmgenet_match);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003348
3349static int bcmgenet_probe(struct platform_device *pdev)
3350{
Petri Gyntherb0ba5122014-12-01 16:18:08 -08003351 struct bcmgenet_platform_data *pd = pdev->dev.platform_data;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003352 struct device_node *dn = pdev->dev.of_node;
Petri Gyntherb0ba5122014-12-01 16:18:08 -08003353 const struct of_device_id *of_id = NULL;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003354 struct bcmgenet_priv *priv;
3355 struct net_device *dev;
3356 const void *macaddr;
3357 struct resource *r;
3358 int err = -EIO;
3359
Petri Gynther3feafee2015-03-05 17:40:12 -08003360 /* Up to GENET_MAX_MQ_CNT + 1 TX queues and RX queues */
3361 dev = alloc_etherdev_mqs(sizeof(*priv), GENET_MAX_MQ_CNT + 1,
3362 GENET_MAX_MQ_CNT + 1);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003363 if (!dev) {
3364 dev_err(&pdev->dev, "can't allocate net device\n");
3365 return -ENOMEM;
3366 }
3367
Petri Gyntherb0ba5122014-12-01 16:18:08 -08003368 if (dn) {
3369 of_id = of_match_node(bcmgenet_match, dn);
3370 if (!of_id)
3371 return -EINVAL;
3372 }
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003373
3374 priv = netdev_priv(dev);
3375 priv->irq0 = platform_get_irq(pdev, 0);
3376 priv->irq1 = platform_get_irq(pdev, 1);
Florian Fainelli85620562014-07-21 15:29:23 -07003377 priv->wol_irq = platform_get_irq(pdev, 2);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003378 if (!priv->irq0 || !priv->irq1) {
3379 dev_err(&pdev->dev, "can't find IRQs\n");
3380 err = -EINVAL;
3381 goto err;
3382 }
3383
Petri Gyntherb0ba5122014-12-01 16:18:08 -08003384 if (dn) {
3385 macaddr = of_get_mac_address(dn);
3386 if (!macaddr) {
3387 dev_err(&pdev->dev, "can't find MAC address\n");
3388 err = -EINVAL;
3389 goto err;
3390 }
3391 } else {
3392 macaddr = pd->mac_address;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003393 }
3394
3395 r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Fabio Estevam5343a102014-02-24 00:47:24 -03003396 priv->base = devm_ioremap_resource(&pdev->dev, r);
3397 if (IS_ERR(priv->base)) {
3398 err = PTR_ERR(priv->base);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003399 goto err;
3400 }
3401
3402 SET_NETDEV_DEV(dev, &pdev->dev);
3403 dev_set_drvdata(&pdev->dev, dev);
3404 ether_addr_copy(dev->dev_addr, macaddr);
3405 dev->watchdog_timeo = 2 * HZ;
Wilfried Klaebe7ad24ea2014-05-11 00:12:32 +00003406 dev->ethtool_ops = &bcmgenet_ethtool_ops;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003407 dev->netdev_ops = &bcmgenet_netdev_ops;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003408
3409 priv->msg_enable = netif_msg_init(-1, GENET_MSG_DEFAULT);
3410
3411 /* Set hardware features */
3412 dev->hw_features |= NETIF_F_SG | NETIF_F_IP_CSUM |
3413 NETIF_F_IPV6_CSUM | NETIF_F_RXCSUM;
3414
Florian Fainelli85620562014-07-21 15:29:23 -07003415 /* Request the WOL interrupt and advertise suspend if available */
3416 priv->wol_irq_disabled = true;
3417 err = devm_request_irq(&pdev->dev, priv->wol_irq, bcmgenet_wol_isr, 0,
3418 dev->name, priv);
3419 if (!err)
3420 device_set_wakeup_capable(&pdev->dev, 1);
3421
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003422 /* Set the needed headroom to account for any possible
3423 * features enabling/disabling at runtime
3424 */
3425 dev->needed_headroom += 64;
3426
3427 netdev_boot_setup_check(dev);
3428
3429 priv->dev = dev;
3430 priv->pdev = pdev;
Petri Gyntherb0ba5122014-12-01 16:18:08 -08003431 if (of_id)
3432 priv->version = (enum bcmgenet_version)of_id->data;
3433 else
3434 priv->version = pd->genet_version;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003435
Florian Fainellie4a60a92014-08-11 14:50:42 -07003436 priv->clk = devm_clk_get(&priv->pdev->dev, "enet");
Florian Fainelli7d5d3072015-07-22 17:28:23 -07003437 if (IS_ERR(priv->clk)) {
Florian Fainellie4a60a92014-08-11 14:50:42 -07003438 dev_warn(&priv->pdev->dev, "failed to get enet clock\n");
Florian Fainelli7d5d3072015-07-22 17:28:23 -07003439 priv->clk = NULL;
3440 }
Florian Fainellie4a60a92014-08-11 14:50:42 -07003441
Florian Fainelli7d5d3072015-07-22 17:28:23 -07003442 clk_prepare_enable(priv->clk);
Florian Fainellie4a60a92014-08-11 14:50:42 -07003443
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003444 bcmgenet_set_hw_params(priv);
3445
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003446 /* Mii wait queue */
3447 init_waitqueue_head(&priv->wq);
3448 /* Always use RX_BUF_LENGTH (2KB) buffer for all chips */
3449 priv->rx_buf_len = RX_BUF_LENGTH;
3450 INIT_WORK(&priv->bcmgenet_irq_work, bcmgenet_irq_task);
3451
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003452 priv->clk_wol = devm_clk_get(&priv->pdev->dev, "enet-wol");
Florian Fainelli7d5d3072015-07-22 17:28:23 -07003453 if (IS_ERR(priv->clk_wol)) {
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003454 dev_warn(&priv->pdev->dev, "failed to get enet-wol clock\n");
Florian Fainelli7d5d3072015-07-22 17:28:23 -07003455 priv->clk_wol = NULL;
3456 }
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003457
Florian Fainelli6ef398e2014-11-25 21:16:35 -08003458 priv->clk_eee = devm_clk_get(&priv->pdev->dev, "enet-eee");
3459 if (IS_ERR(priv->clk_eee)) {
3460 dev_warn(&priv->pdev->dev, "failed to get enet-eee clock\n");
3461 priv->clk_eee = NULL;
3462 }
3463
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003464 err = reset_umac(priv);
3465 if (err)
3466 goto err_clk_disable;
3467
3468 err = bcmgenet_mii_init(dev);
3469 if (err)
3470 goto err_clk_disable;
3471
3472 /* setup number of real queues + 1 (GENET_V1 has 0 hardware queues
3473 * just the ring 16 descriptor based TX
3474 */
3475 netif_set_real_num_tx_queues(priv->dev, priv->hw_params->tx_queues + 1);
3476 netif_set_real_num_rx_queues(priv->dev, priv->hw_params->rx_queues + 1);
3477
Florian Fainelli219575e2014-06-26 10:26:21 -07003478 /* libphy will determine the link state */
3479 netif_carrier_off(dev);
3480
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003481 /* Turn off the main clock, WOL clock is handled separately */
Florian Fainelli7d5d3072015-07-22 17:28:23 -07003482 clk_disable_unprepare(priv->clk);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003483
Florian Fainelli0f50ce92014-06-26 10:26:20 -07003484 err = register_netdev(dev);
3485 if (err)
3486 goto err;
3487
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003488 return err;
3489
3490err_clk_disable:
Florian Fainelli7d5d3072015-07-22 17:28:23 -07003491 clk_disable_unprepare(priv->clk);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003492err:
3493 free_netdev(dev);
3494 return err;
3495}
3496
3497static int bcmgenet_remove(struct platform_device *pdev)
3498{
3499 struct bcmgenet_priv *priv = dev_to_priv(&pdev->dev);
3500
3501 dev_set_drvdata(&pdev->dev, NULL);
3502 unregister_netdev(priv->dev);
3503 bcmgenet_mii_exit(priv->dev);
3504 free_netdev(priv->dev);
3505
3506 return 0;
3507}
3508
Florian Fainellib6e978e2014-07-21 15:29:22 -07003509#ifdef CONFIG_PM_SLEEP
3510static int bcmgenet_suspend(struct device *d)
3511{
3512 struct net_device *dev = dev_get_drvdata(d);
3513 struct bcmgenet_priv *priv = netdev_priv(dev);
3514 int ret;
3515
3516 if (!netif_running(dev))
3517 return 0;
3518
3519 bcmgenet_netif_stop(dev);
3520
Florian Fainellicc013fb2014-08-11 14:50:43 -07003521 phy_suspend(priv->phydev);
3522
Florian Fainellib6e978e2014-07-21 15:29:22 -07003523 netif_device_detach(dev);
3524
3525 /* Disable MAC receive */
3526 umac_enable_set(priv, CMD_RX_EN, false);
3527
3528 ret = bcmgenet_dma_teardown(priv);
3529 if (ret)
3530 return ret;
3531
3532 /* Disable MAC transmit. TX DMA disabled have to done before this */
3533 umac_enable_set(priv, CMD_TX_EN, false);
3534
3535 /* tx reclaim */
3536 bcmgenet_tx_reclaim_all(dev);
3537 bcmgenet_fini_dma(priv);
3538
Florian Fainelli8c90db72014-07-21 15:29:28 -07003539 /* Prepare the device for Wake-on-LAN and switch to the slow clock */
3540 if (device_may_wakeup(d) && priv->wolopts) {
Florian Fainellica8cf342015-03-23 15:09:51 -07003541 ret = bcmgenet_power_down(priv, GENET_POWER_WOL_MAGIC);
Florian Fainelli8c90db72014-07-21 15:29:28 -07003542 clk_prepare_enable(priv->clk_wol);
Florian Fainellic624f892015-07-16 15:51:17 -07003543 } else if (priv->internal_phy) {
Florian Fainellia6f31f52015-03-23 15:09:57 -07003544 ret = bcmgenet_power_down(priv, GENET_POWER_PASSIVE);
Florian Fainelli8c90db72014-07-21 15:29:28 -07003545 }
3546
Florian Fainellib6e978e2014-07-21 15:29:22 -07003547 /* Turn off the clocks */
3548 clk_disable_unprepare(priv->clk);
3549
Florian Fainellica8cf342015-03-23 15:09:51 -07003550 return ret;
Florian Fainellib6e978e2014-07-21 15:29:22 -07003551}
3552
3553static int bcmgenet_resume(struct device *d)
3554{
3555 struct net_device *dev = dev_get_drvdata(d);
3556 struct bcmgenet_priv *priv = netdev_priv(dev);
3557 unsigned long dma_ctrl;
3558 int ret;
3559 u32 reg;
3560
3561 if (!netif_running(dev))
3562 return 0;
3563
3564 /* Turn on the clock */
3565 ret = clk_prepare_enable(priv->clk);
3566 if (ret)
3567 return ret;
3568
Florian Fainellia6f31f52015-03-23 15:09:57 -07003569 /* If this is an internal GPHY, power it back on now, before UniMAC is
3570 * brought out of reset as absolutely no UniMAC activity is allowed
3571 */
Florian Fainellic624f892015-07-16 15:51:17 -07003572 if (priv->internal_phy)
Florian Fainellia6f31f52015-03-23 15:09:57 -07003573 bcmgenet_power_up(priv, GENET_POWER_PASSIVE);
3574
Florian Fainellib6e978e2014-07-21 15:29:22 -07003575 bcmgenet_umac_reset(priv);
3576
3577 ret = init_umac(priv);
3578 if (ret)
3579 goto out_clk_disable;
3580
Tobias Klauser0a29b3d2014-09-23 15:19:41 +02003581 /* From WOL-enabled suspend, switch to regular clock */
3582 if (priv->wolopts)
3583 clk_disable_unprepare(priv->clk_wol);
3584
3585 phy_init_hw(priv->phydev);
3586 /* Speed settings must be restored */
Florian Fainelli28b45912015-07-16 15:51:19 -07003587 bcmgenet_mii_config(priv->dev);
Florian Fainelli8c90db72014-07-21 15:29:28 -07003588
Florian Fainellib6e978e2014-07-21 15:29:22 -07003589 /* disable ethernet MAC while updating its registers */
3590 umac_enable_set(priv, CMD_TX_EN | CMD_RX_EN, false);
3591
3592 bcmgenet_set_hw_addr(priv, dev->dev_addr);
3593
Florian Fainellic624f892015-07-16 15:51:17 -07003594 if (priv->internal_phy) {
Florian Fainellib6e978e2014-07-21 15:29:22 -07003595 reg = bcmgenet_ext_readl(priv, EXT_EXT_PWR_MGMT);
3596 reg |= EXT_ENERGY_DET_MASK;
3597 bcmgenet_ext_writel(priv, reg, EXT_EXT_PWR_MGMT);
3598 }
3599
Florian Fainelli98bb7392014-08-11 14:50:45 -07003600 if (priv->wolopts)
3601 bcmgenet_power_up(priv, GENET_POWER_WOL_MAGIC);
3602
Florian Fainellib6e978e2014-07-21 15:29:22 -07003603 /* Disable RX/TX DMA and flush TX queues */
3604 dma_ctrl = bcmgenet_dma_disable(priv);
3605
3606 /* Reinitialize TDMA and RDMA and SW housekeeping */
3607 ret = bcmgenet_init_dma(priv);
3608 if (ret) {
3609 netdev_err(dev, "failed to initialize DMA\n");
3610 goto out_clk_disable;
3611 }
3612
3613 /* Always enable ring 16 - descriptor ring */
3614 bcmgenet_enable_dma(priv, dma_ctrl);
3615
3616 netif_device_attach(dev);
3617
Florian Fainellicc013fb2014-08-11 14:50:43 -07003618 phy_resume(priv->phydev);
3619
Florian Fainelli6ef398e2014-11-25 21:16:35 -08003620 if (priv->eee.eee_enabled)
3621 bcmgenet_eee_enable_set(dev, true);
3622
Florian Fainellib6e978e2014-07-21 15:29:22 -07003623 bcmgenet_netif_start(dev);
3624
3625 return 0;
3626
3627out_clk_disable:
3628 clk_disable_unprepare(priv->clk);
3629 return ret;
3630}
3631#endif /* CONFIG_PM_SLEEP */
3632
3633static SIMPLE_DEV_PM_OPS(bcmgenet_pm_ops, bcmgenet_suspend, bcmgenet_resume);
3634
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003635static struct platform_driver bcmgenet_driver = {
3636 .probe = bcmgenet_probe,
3637 .remove = bcmgenet_remove,
3638 .driver = {
3639 .name = "bcmgenet",
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003640 .of_match_table = bcmgenet_match,
Florian Fainellib6e978e2014-07-21 15:29:22 -07003641 .pm = &bcmgenet_pm_ops,
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003642 },
3643};
3644module_platform_driver(bcmgenet_driver);
3645
3646MODULE_AUTHOR("Broadcom Corporation");
3647MODULE_DESCRIPTION("Broadcom GENET Ethernet controller driver");
3648MODULE_ALIAS("platform:bcmgenet");
3649MODULE_LICENSE("GPL");