blob: d3be1aeb7f47130a35cc86e32a36c7ccd70cfa8d [file] [log] [blame]
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001/*
2 * Broadcom GENET (Gigabit Ethernet) controller driver
3 *
4 * Copyright (c) 2014 Broadcom Corporation
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
Florian Fainelli1c1008c2014-02-13 16:08:47 -08009 */
10
11#define pr_fmt(fmt) "bcmgenet: " fmt
12
13#include <linux/kernel.h>
14#include <linux/module.h>
15#include <linux/sched.h>
16#include <linux/types.h>
17#include <linux/fcntl.h>
18#include <linux/interrupt.h>
19#include <linux/string.h>
20#include <linux/if_ether.h>
21#include <linux/init.h>
22#include <linux/errno.h>
23#include <linux/delay.h>
24#include <linux/platform_device.h>
25#include <linux/dma-mapping.h>
26#include <linux/pm.h>
27#include <linux/clk.h>
Florian Fainelli1c1008c2014-02-13 16:08:47 -080028#include <linux/of.h>
29#include <linux/of_address.h>
30#include <linux/of_irq.h>
31#include <linux/of_net.h>
32#include <linux/of_platform.h>
33#include <net/arp.h>
34
35#include <linux/mii.h>
36#include <linux/ethtool.h>
37#include <linux/netdevice.h>
38#include <linux/inetdevice.h>
39#include <linux/etherdevice.h>
40#include <linux/skbuff.h>
41#include <linux/in.h>
42#include <linux/ip.h>
43#include <linux/ipv6.h>
44#include <linux/phy.h>
Petri Gyntherb0ba5122014-12-01 16:18:08 -080045#include <linux/platform_data/bcmgenet.h>
Florian Fainelli1c1008c2014-02-13 16:08:47 -080046
47#include <asm/unaligned.h>
48
49#include "bcmgenet.h"
50
51/* Maximum number of hardware queues, downsized if needed */
52#define GENET_MAX_MQ_CNT 4
53
54/* Default highest priority queue for multi queue support */
55#define GENET_Q0_PRIORITY 0
56
Petri Gynther3feafa02015-03-05 17:40:14 -080057#define GENET_Q16_RX_BD_CNT \
58 (TOTAL_DESC - priv->hw_params->rx_queues * priv->hw_params->rx_bds_per_q)
Petri Gynther51a966a2015-02-23 11:00:46 -080059#define GENET_Q16_TX_BD_CNT \
60 (TOTAL_DESC - priv->hw_params->tx_queues * priv->hw_params->tx_bds_per_q)
Florian Fainelli1c1008c2014-02-13 16:08:47 -080061
62#define RX_BUF_LENGTH 2048
63#define SKB_ALIGNMENT 32
64
65/* Tx/Rx DMA register offset, skip 256 descriptors */
66#define WORDS_PER_BD(p) (p->hw_params->words_per_bd)
67#define DMA_DESC_SIZE (WORDS_PER_BD(priv) * sizeof(u32))
68
69#define GENET_TDMA_REG_OFF (priv->hw_params->tdma_offset + \
70 TOTAL_DESC * DMA_DESC_SIZE)
71
72#define GENET_RDMA_REG_OFF (priv->hw_params->rdma_offset + \
73 TOTAL_DESC * DMA_DESC_SIZE)
74
75static inline void dmadesc_set_length_status(struct bcmgenet_priv *priv,
Florian Fainellic91b7f62014-07-23 10:42:12 -070076 void __iomem *d, u32 value)
Florian Fainelli1c1008c2014-02-13 16:08:47 -080077{
78 __raw_writel(value, d + DMA_DESC_LENGTH_STATUS);
79}
80
81static inline u32 dmadesc_get_length_status(struct bcmgenet_priv *priv,
Florian Fainellic91b7f62014-07-23 10:42:12 -070082 void __iomem *d)
Florian Fainelli1c1008c2014-02-13 16:08:47 -080083{
84 return __raw_readl(d + DMA_DESC_LENGTH_STATUS);
85}
86
87static inline void dmadesc_set_addr(struct bcmgenet_priv *priv,
88 void __iomem *d,
89 dma_addr_t addr)
90{
91 __raw_writel(lower_32_bits(addr), d + DMA_DESC_ADDRESS_LO);
92
93 /* Register writes to GISB bus can take couple hundred nanoseconds
94 * and are done for each packet, save these expensive writes unless
Brian Norris7fc527f2014-07-29 14:34:14 -070095 * the platform is explicitly configured for 64-bits/LPAE.
Florian Fainelli1c1008c2014-02-13 16:08:47 -080096 */
97#ifdef CONFIG_PHYS_ADDR_T_64BIT
98 if (priv->hw_params->flags & GENET_HAS_40BITS)
99 __raw_writel(upper_32_bits(addr), d + DMA_DESC_ADDRESS_HI);
100#endif
101}
102
103/* Combined address + length/status setter */
104static inline void dmadesc_set(struct bcmgenet_priv *priv,
Florian Fainellic91b7f62014-07-23 10:42:12 -0700105 void __iomem *d, dma_addr_t addr, u32 val)
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800106{
107 dmadesc_set_length_status(priv, d, val);
108 dmadesc_set_addr(priv, d, addr);
109}
110
111static inline dma_addr_t dmadesc_get_addr(struct bcmgenet_priv *priv,
112 void __iomem *d)
113{
114 dma_addr_t addr;
115
116 addr = __raw_readl(d + DMA_DESC_ADDRESS_LO);
117
118 /* Register writes to GISB bus can take couple hundred nanoseconds
119 * and are done for each packet, save these expensive writes unless
Brian Norris7fc527f2014-07-29 14:34:14 -0700120 * the platform is explicitly configured for 64-bits/LPAE.
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800121 */
122#ifdef CONFIG_PHYS_ADDR_T_64BIT
123 if (priv->hw_params->flags & GENET_HAS_40BITS)
124 addr |= (u64)__raw_readl(d + DMA_DESC_ADDRESS_HI) << 32;
125#endif
126 return addr;
127}
128
129#define GENET_VER_FMT "%1d.%1d EPHY: 0x%04x"
130
131#define GENET_MSG_DEFAULT (NETIF_MSG_DRV | NETIF_MSG_PROBE | \
132 NETIF_MSG_LINK)
133
134static inline u32 bcmgenet_rbuf_ctrl_get(struct bcmgenet_priv *priv)
135{
136 if (GENET_IS_V1(priv))
137 return bcmgenet_rbuf_readl(priv, RBUF_FLUSH_CTRL_V1);
138 else
139 return bcmgenet_sys_readl(priv, SYS_RBUF_FLUSH_CTRL);
140}
141
142static inline void bcmgenet_rbuf_ctrl_set(struct bcmgenet_priv *priv, u32 val)
143{
144 if (GENET_IS_V1(priv))
145 bcmgenet_rbuf_writel(priv, val, RBUF_FLUSH_CTRL_V1);
146 else
147 bcmgenet_sys_writel(priv, val, SYS_RBUF_FLUSH_CTRL);
148}
149
150/* These macros are defined to deal with register map change
151 * between GENET1.1 and GENET2. Only those currently being used
152 * by driver are defined.
153 */
154static inline u32 bcmgenet_tbuf_ctrl_get(struct bcmgenet_priv *priv)
155{
156 if (GENET_IS_V1(priv))
157 return bcmgenet_rbuf_readl(priv, TBUF_CTRL_V1);
158 else
159 return __raw_readl(priv->base +
160 priv->hw_params->tbuf_offset + TBUF_CTRL);
161}
162
163static inline void bcmgenet_tbuf_ctrl_set(struct bcmgenet_priv *priv, u32 val)
164{
165 if (GENET_IS_V1(priv))
166 bcmgenet_rbuf_writel(priv, val, TBUF_CTRL_V1);
167 else
168 __raw_writel(val, priv->base +
169 priv->hw_params->tbuf_offset + TBUF_CTRL);
170}
171
172static inline u32 bcmgenet_bp_mc_get(struct bcmgenet_priv *priv)
173{
174 if (GENET_IS_V1(priv))
175 return bcmgenet_rbuf_readl(priv, TBUF_BP_MC_V1);
176 else
177 return __raw_readl(priv->base +
178 priv->hw_params->tbuf_offset + TBUF_BP_MC);
179}
180
181static inline void bcmgenet_bp_mc_set(struct bcmgenet_priv *priv, u32 val)
182{
183 if (GENET_IS_V1(priv))
184 bcmgenet_rbuf_writel(priv, val, TBUF_BP_MC_V1);
185 else
186 __raw_writel(val, priv->base +
187 priv->hw_params->tbuf_offset + TBUF_BP_MC);
188}
189
190/* RX/TX DMA register accessors */
191enum dma_reg {
192 DMA_RING_CFG = 0,
193 DMA_CTRL,
194 DMA_STATUS,
195 DMA_SCB_BURST_SIZE,
196 DMA_ARB_CTRL,
Petri Gynther37742162014-10-07 09:30:01 -0700197 DMA_PRIORITY_0,
198 DMA_PRIORITY_1,
199 DMA_PRIORITY_2,
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800200};
201
202static const u8 bcmgenet_dma_regs_v3plus[] = {
203 [DMA_RING_CFG] = 0x00,
204 [DMA_CTRL] = 0x04,
205 [DMA_STATUS] = 0x08,
206 [DMA_SCB_BURST_SIZE] = 0x0C,
207 [DMA_ARB_CTRL] = 0x2C,
Petri Gynther37742162014-10-07 09:30:01 -0700208 [DMA_PRIORITY_0] = 0x30,
209 [DMA_PRIORITY_1] = 0x34,
210 [DMA_PRIORITY_2] = 0x38,
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800211};
212
213static const u8 bcmgenet_dma_regs_v2[] = {
214 [DMA_RING_CFG] = 0x00,
215 [DMA_CTRL] = 0x04,
216 [DMA_STATUS] = 0x08,
217 [DMA_SCB_BURST_SIZE] = 0x0C,
218 [DMA_ARB_CTRL] = 0x30,
Petri Gynther37742162014-10-07 09:30:01 -0700219 [DMA_PRIORITY_0] = 0x34,
220 [DMA_PRIORITY_1] = 0x38,
221 [DMA_PRIORITY_2] = 0x3C,
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800222};
223
224static const u8 bcmgenet_dma_regs_v1[] = {
225 [DMA_CTRL] = 0x00,
226 [DMA_STATUS] = 0x04,
227 [DMA_SCB_BURST_SIZE] = 0x0C,
228 [DMA_ARB_CTRL] = 0x30,
Petri Gynther37742162014-10-07 09:30:01 -0700229 [DMA_PRIORITY_0] = 0x34,
230 [DMA_PRIORITY_1] = 0x38,
231 [DMA_PRIORITY_2] = 0x3C,
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800232};
233
234/* Set at runtime once bcmgenet version is known */
235static const u8 *bcmgenet_dma_regs;
236
237static inline struct bcmgenet_priv *dev_to_priv(struct device *dev)
238{
239 return netdev_priv(dev_get_drvdata(dev));
240}
241
242static inline u32 bcmgenet_tdma_readl(struct bcmgenet_priv *priv,
Florian Fainellic91b7f62014-07-23 10:42:12 -0700243 enum dma_reg r)
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800244{
245 return __raw_readl(priv->base + GENET_TDMA_REG_OFF +
246 DMA_RINGS_SIZE + bcmgenet_dma_regs[r]);
247}
248
249static inline void bcmgenet_tdma_writel(struct bcmgenet_priv *priv,
250 u32 val, enum dma_reg r)
251{
252 __raw_writel(val, priv->base + GENET_TDMA_REG_OFF +
253 DMA_RINGS_SIZE + bcmgenet_dma_regs[r]);
254}
255
256static inline u32 bcmgenet_rdma_readl(struct bcmgenet_priv *priv,
Florian Fainellic91b7f62014-07-23 10:42:12 -0700257 enum dma_reg r)
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800258{
259 return __raw_readl(priv->base + GENET_RDMA_REG_OFF +
260 DMA_RINGS_SIZE + bcmgenet_dma_regs[r]);
261}
262
263static inline void bcmgenet_rdma_writel(struct bcmgenet_priv *priv,
264 u32 val, enum dma_reg r)
265{
266 __raw_writel(val, priv->base + GENET_RDMA_REG_OFF +
267 DMA_RINGS_SIZE + bcmgenet_dma_regs[r]);
268}
269
270/* RDMA/TDMA ring registers and accessors
271 * we merge the common fields and just prefix with T/D the registers
272 * having different meaning depending on the direction
273 */
274enum dma_ring_reg {
275 TDMA_READ_PTR = 0,
276 RDMA_WRITE_PTR = TDMA_READ_PTR,
277 TDMA_READ_PTR_HI,
278 RDMA_WRITE_PTR_HI = TDMA_READ_PTR_HI,
279 TDMA_CONS_INDEX,
280 RDMA_PROD_INDEX = TDMA_CONS_INDEX,
281 TDMA_PROD_INDEX,
282 RDMA_CONS_INDEX = TDMA_PROD_INDEX,
283 DMA_RING_BUF_SIZE,
284 DMA_START_ADDR,
285 DMA_START_ADDR_HI,
286 DMA_END_ADDR,
287 DMA_END_ADDR_HI,
288 DMA_MBUF_DONE_THRESH,
289 TDMA_FLOW_PERIOD,
290 RDMA_XON_XOFF_THRESH = TDMA_FLOW_PERIOD,
291 TDMA_WRITE_PTR,
292 RDMA_READ_PTR = TDMA_WRITE_PTR,
293 TDMA_WRITE_PTR_HI,
294 RDMA_READ_PTR_HI = TDMA_WRITE_PTR_HI
295};
296
297/* GENET v4 supports 40-bits pointer addressing
298 * for obvious reasons the LO and HI word parts
299 * are contiguous, but this offsets the other
300 * registers.
301 */
302static const u8 genet_dma_ring_regs_v4[] = {
303 [TDMA_READ_PTR] = 0x00,
304 [TDMA_READ_PTR_HI] = 0x04,
305 [TDMA_CONS_INDEX] = 0x08,
306 [TDMA_PROD_INDEX] = 0x0C,
307 [DMA_RING_BUF_SIZE] = 0x10,
308 [DMA_START_ADDR] = 0x14,
309 [DMA_START_ADDR_HI] = 0x18,
310 [DMA_END_ADDR] = 0x1C,
311 [DMA_END_ADDR_HI] = 0x20,
312 [DMA_MBUF_DONE_THRESH] = 0x24,
313 [TDMA_FLOW_PERIOD] = 0x28,
314 [TDMA_WRITE_PTR] = 0x2C,
315 [TDMA_WRITE_PTR_HI] = 0x30,
316};
317
318static const u8 genet_dma_ring_regs_v123[] = {
319 [TDMA_READ_PTR] = 0x00,
320 [TDMA_CONS_INDEX] = 0x04,
321 [TDMA_PROD_INDEX] = 0x08,
322 [DMA_RING_BUF_SIZE] = 0x0C,
323 [DMA_START_ADDR] = 0x10,
324 [DMA_END_ADDR] = 0x14,
325 [DMA_MBUF_DONE_THRESH] = 0x18,
326 [TDMA_FLOW_PERIOD] = 0x1C,
327 [TDMA_WRITE_PTR] = 0x20,
328};
329
330/* Set at runtime once GENET version is known */
331static const u8 *genet_dma_ring_regs;
332
333static inline u32 bcmgenet_tdma_ring_readl(struct bcmgenet_priv *priv,
Florian Fainellic91b7f62014-07-23 10:42:12 -0700334 unsigned int ring,
335 enum dma_ring_reg r)
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800336{
337 return __raw_readl(priv->base + GENET_TDMA_REG_OFF +
338 (DMA_RING_SIZE * ring) +
339 genet_dma_ring_regs[r]);
340}
341
342static inline void bcmgenet_tdma_ring_writel(struct bcmgenet_priv *priv,
Florian Fainellic91b7f62014-07-23 10:42:12 -0700343 unsigned int ring, u32 val,
344 enum dma_ring_reg r)
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800345{
346 __raw_writel(val, priv->base + GENET_TDMA_REG_OFF +
347 (DMA_RING_SIZE * ring) +
348 genet_dma_ring_regs[r]);
349}
350
351static inline u32 bcmgenet_rdma_ring_readl(struct bcmgenet_priv *priv,
Florian Fainellic91b7f62014-07-23 10:42:12 -0700352 unsigned int ring,
353 enum dma_ring_reg r)
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800354{
355 return __raw_readl(priv->base + GENET_RDMA_REG_OFF +
356 (DMA_RING_SIZE * ring) +
357 genet_dma_ring_regs[r]);
358}
359
360static inline void bcmgenet_rdma_ring_writel(struct bcmgenet_priv *priv,
Florian Fainellic91b7f62014-07-23 10:42:12 -0700361 unsigned int ring, u32 val,
362 enum dma_ring_reg r)
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800363{
364 __raw_writel(val, priv->base + GENET_RDMA_REG_OFF +
365 (DMA_RING_SIZE * ring) +
366 genet_dma_ring_regs[r]);
367}
368
369static int bcmgenet_get_settings(struct net_device *dev,
Florian Fainellic91b7f62014-07-23 10:42:12 -0700370 struct ethtool_cmd *cmd)
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800371{
372 struct bcmgenet_priv *priv = netdev_priv(dev);
373
374 if (!netif_running(dev))
375 return -EINVAL;
376
377 if (!priv->phydev)
378 return -ENODEV;
379
380 return phy_ethtool_gset(priv->phydev, cmd);
381}
382
383static int bcmgenet_set_settings(struct net_device *dev,
Florian Fainellic91b7f62014-07-23 10:42:12 -0700384 struct ethtool_cmd *cmd)
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800385{
386 struct bcmgenet_priv *priv = netdev_priv(dev);
387
388 if (!netif_running(dev))
389 return -EINVAL;
390
391 if (!priv->phydev)
392 return -ENODEV;
393
394 return phy_ethtool_sset(priv->phydev, cmd);
395}
396
397static int bcmgenet_set_rx_csum(struct net_device *dev,
398 netdev_features_t wanted)
399{
400 struct bcmgenet_priv *priv = netdev_priv(dev);
401 u32 rbuf_chk_ctrl;
402 bool rx_csum_en;
403
404 rx_csum_en = !!(wanted & NETIF_F_RXCSUM);
405
406 rbuf_chk_ctrl = bcmgenet_rbuf_readl(priv, RBUF_CHK_CTRL);
407
408 /* enable rx checksumming */
409 if (rx_csum_en)
410 rbuf_chk_ctrl |= RBUF_RXCHK_EN;
411 else
412 rbuf_chk_ctrl &= ~RBUF_RXCHK_EN;
413 priv->desc_rxchk_en = rx_csum_en;
Florian Fainelliebe5e3c2014-03-26 21:18:39 -0700414
415 /* If UniMAC forwards CRC, we need to skip over it to get
416 * a valid CHK bit to be set in the per-packet status word
417 */
418 if (rx_csum_en && priv->crc_fwd_en)
419 rbuf_chk_ctrl |= RBUF_SKIP_FCS;
420 else
421 rbuf_chk_ctrl &= ~RBUF_SKIP_FCS;
422
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800423 bcmgenet_rbuf_writel(priv, rbuf_chk_ctrl, RBUF_CHK_CTRL);
424
425 return 0;
426}
427
428static int bcmgenet_set_tx_csum(struct net_device *dev,
429 netdev_features_t wanted)
430{
431 struct bcmgenet_priv *priv = netdev_priv(dev);
432 bool desc_64b_en;
433 u32 tbuf_ctrl, rbuf_ctrl;
434
435 tbuf_ctrl = bcmgenet_tbuf_ctrl_get(priv);
436 rbuf_ctrl = bcmgenet_rbuf_readl(priv, RBUF_CTRL);
437
438 desc_64b_en = !!(wanted & (NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM));
439
440 /* enable 64 bytes descriptor in both directions (RBUF and TBUF) */
441 if (desc_64b_en) {
442 tbuf_ctrl |= RBUF_64B_EN;
443 rbuf_ctrl |= RBUF_64B_EN;
444 } else {
445 tbuf_ctrl &= ~RBUF_64B_EN;
446 rbuf_ctrl &= ~RBUF_64B_EN;
447 }
448 priv->desc_64b_en = desc_64b_en;
449
450 bcmgenet_tbuf_ctrl_set(priv, tbuf_ctrl);
451 bcmgenet_rbuf_writel(priv, rbuf_ctrl, RBUF_CTRL);
452
453 return 0;
454}
455
456static int bcmgenet_set_features(struct net_device *dev,
Florian Fainellic91b7f62014-07-23 10:42:12 -0700457 netdev_features_t features)
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800458{
459 netdev_features_t changed = features ^ dev->features;
460 netdev_features_t wanted = dev->wanted_features;
461 int ret = 0;
462
463 if (changed & (NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM))
464 ret = bcmgenet_set_tx_csum(dev, wanted);
465 if (changed & (NETIF_F_RXCSUM))
466 ret = bcmgenet_set_rx_csum(dev, wanted);
467
468 return ret;
469}
470
471static u32 bcmgenet_get_msglevel(struct net_device *dev)
472{
473 struct bcmgenet_priv *priv = netdev_priv(dev);
474
475 return priv->msg_enable;
476}
477
478static void bcmgenet_set_msglevel(struct net_device *dev, u32 level)
479{
480 struct bcmgenet_priv *priv = netdev_priv(dev);
481
482 priv->msg_enable = level;
483}
484
485/* standard ethtool support functions. */
486enum bcmgenet_stat_type {
487 BCMGENET_STAT_NETDEV = -1,
488 BCMGENET_STAT_MIB_RX,
489 BCMGENET_STAT_MIB_TX,
490 BCMGENET_STAT_RUNT,
491 BCMGENET_STAT_MISC,
Florian Fainellif62ba9c2015-02-28 18:09:16 -0800492 BCMGENET_STAT_SOFT,
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800493};
494
495struct bcmgenet_stats {
496 char stat_string[ETH_GSTRING_LEN];
497 int stat_sizeof;
498 int stat_offset;
499 enum bcmgenet_stat_type type;
500 /* reg offset from UMAC base for misc counters */
501 u16 reg_offset;
502};
503
504#define STAT_NETDEV(m) { \
505 .stat_string = __stringify(m), \
506 .stat_sizeof = sizeof(((struct net_device_stats *)0)->m), \
507 .stat_offset = offsetof(struct net_device_stats, m), \
508 .type = BCMGENET_STAT_NETDEV, \
509}
510
511#define STAT_GENET_MIB(str, m, _type) { \
512 .stat_string = str, \
513 .stat_sizeof = sizeof(((struct bcmgenet_priv *)0)->m), \
514 .stat_offset = offsetof(struct bcmgenet_priv, m), \
515 .type = _type, \
516}
517
518#define STAT_GENET_MIB_RX(str, m) STAT_GENET_MIB(str, m, BCMGENET_STAT_MIB_RX)
519#define STAT_GENET_MIB_TX(str, m) STAT_GENET_MIB(str, m, BCMGENET_STAT_MIB_TX)
520#define STAT_GENET_RUNT(str, m) STAT_GENET_MIB(str, m, BCMGENET_STAT_RUNT)
Florian Fainellif62ba9c2015-02-28 18:09:16 -0800521#define STAT_GENET_SOFT_MIB(str, m) STAT_GENET_MIB(str, m, BCMGENET_STAT_SOFT)
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800522
523#define STAT_GENET_MISC(str, m, offset) { \
524 .stat_string = str, \
525 .stat_sizeof = sizeof(((struct bcmgenet_priv *)0)->m), \
526 .stat_offset = offsetof(struct bcmgenet_priv, m), \
527 .type = BCMGENET_STAT_MISC, \
528 .reg_offset = offset, \
529}
530
531
532/* There is a 0xC gap between the end of RX and beginning of TX stats and then
533 * between the end of TX stats and the beginning of the RX RUNT
534 */
535#define BCMGENET_STAT_OFFSET 0xc
536
537/* Hardware counters must be kept in sync because the order/offset
538 * is important here (order in structure declaration = order in hardware)
539 */
540static const struct bcmgenet_stats bcmgenet_gstrings_stats[] = {
541 /* general stats */
542 STAT_NETDEV(rx_packets),
543 STAT_NETDEV(tx_packets),
544 STAT_NETDEV(rx_bytes),
545 STAT_NETDEV(tx_bytes),
546 STAT_NETDEV(rx_errors),
547 STAT_NETDEV(tx_errors),
548 STAT_NETDEV(rx_dropped),
549 STAT_NETDEV(tx_dropped),
550 STAT_NETDEV(multicast),
551 /* UniMAC RSV counters */
552 STAT_GENET_MIB_RX("rx_64_octets", mib.rx.pkt_cnt.cnt_64),
553 STAT_GENET_MIB_RX("rx_65_127_oct", mib.rx.pkt_cnt.cnt_127),
554 STAT_GENET_MIB_RX("rx_128_255_oct", mib.rx.pkt_cnt.cnt_255),
555 STAT_GENET_MIB_RX("rx_256_511_oct", mib.rx.pkt_cnt.cnt_511),
556 STAT_GENET_MIB_RX("rx_512_1023_oct", mib.rx.pkt_cnt.cnt_1023),
557 STAT_GENET_MIB_RX("rx_1024_1518_oct", mib.rx.pkt_cnt.cnt_1518),
558 STAT_GENET_MIB_RX("rx_vlan_1519_1522_oct", mib.rx.pkt_cnt.cnt_mgv),
559 STAT_GENET_MIB_RX("rx_1522_2047_oct", mib.rx.pkt_cnt.cnt_2047),
560 STAT_GENET_MIB_RX("rx_2048_4095_oct", mib.rx.pkt_cnt.cnt_4095),
561 STAT_GENET_MIB_RX("rx_4096_9216_oct", mib.rx.pkt_cnt.cnt_9216),
562 STAT_GENET_MIB_RX("rx_pkts", mib.rx.pkt),
563 STAT_GENET_MIB_RX("rx_bytes", mib.rx.bytes),
564 STAT_GENET_MIB_RX("rx_multicast", mib.rx.mca),
565 STAT_GENET_MIB_RX("rx_broadcast", mib.rx.bca),
566 STAT_GENET_MIB_RX("rx_fcs", mib.rx.fcs),
567 STAT_GENET_MIB_RX("rx_control", mib.rx.cf),
568 STAT_GENET_MIB_RX("rx_pause", mib.rx.pf),
569 STAT_GENET_MIB_RX("rx_unknown", mib.rx.uo),
570 STAT_GENET_MIB_RX("rx_align", mib.rx.aln),
571 STAT_GENET_MIB_RX("rx_outrange", mib.rx.flr),
572 STAT_GENET_MIB_RX("rx_code", mib.rx.cde),
573 STAT_GENET_MIB_RX("rx_carrier", mib.rx.fcr),
574 STAT_GENET_MIB_RX("rx_oversize", mib.rx.ovr),
575 STAT_GENET_MIB_RX("rx_jabber", mib.rx.jbr),
576 STAT_GENET_MIB_RX("rx_mtu_err", mib.rx.mtue),
577 STAT_GENET_MIB_RX("rx_good_pkts", mib.rx.pok),
578 STAT_GENET_MIB_RX("rx_unicast", mib.rx.uc),
579 STAT_GENET_MIB_RX("rx_ppp", mib.rx.ppp),
580 STAT_GENET_MIB_RX("rx_crc", mib.rx.rcrc),
581 /* UniMAC TSV counters */
582 STAT_GENET_MIB_TX("tx_64_octets", mib.tx.pkt_cnt.cnt_64),
583 STAT_GENET_MIB_TX("tx_65_127_oct", mib.tx.pkt_cnt.cnt_127),
584 STAT_GENET_MIB_TX("tx_128_255_oct", mib.tx.pkt_cnt.cnt_255),
585 STAT_GENET_MIB_TX("tx_256_511_oct", mib.tx.pkt_cnt.cnt_511),
586 STAT_GENET_MIB_TX("tx_512_1023_oct", mib.tx.pkt_cnt.cnt_1023),
587 STAT_GENET_MIB_TX("tx_1024_1518_oct", mib.tx.pkt_cnt.cnt_1518),
588 STAT_GENET_MIB_TX("tx_vlan_1519_1522_oct", mib.tx.pkt_cnt.cnt_mgv),
589 STAT_GENET_MIB_TX("tx_1522_2047_oct", mib.tx.pkt_cnt.cnt_2047),
590 STAT_GENET_MIB_TX("tx_2048_4095_oct", mib.tx.pkt_cnt.cnt_4095),
591 STAT_GENET_MIB_TX("tx_4096_9216_oct", mib.tx.pkt_cnt.cnt_9216),
592 STAT_GENET_MIB_TX("tx_pkts", mib.tx.pkts),
593 STAT_GENET_MIB_TX("tx_multicast", mib.tx.mca),
594 STAT_GENET_MIB_TX("tx_broadcast", mib.tx.bca),
595 STAT_GENET_MIB_TX("tx_pause", mib.tx.pf),
596 STAT_GENET_MIB_TX("tx_control", mib.tx.cf),
597 STAT_GENET_MIB_TX("tx_fcs_err", mib.tx.fcs),
598 STAT_GENET_MIB_TX("tx_oversize", mib.tx.ovr),
599 STAT_GENET_MIB_TX("tx_defer", mib.tx.drf),
600 STAT_GENET_MIB_TX("tx_excess_defer", mib.tx.edf),
601 STAT_GENET_MIB_TX("tx_single_col", mib.tx.scl),
602 STAT_GENET_MIB_TX("tx_multi_col", mib.tx.mcl),
603 STAT_GENET_MIB_TX("tx_late_col", mib.tx.lcl),
604 STAT_GENET_MIB_TX("tx_excess_col", mib.tx.ecl),
605 STAT_GENET_MIB_TX("tx_frags", mib.tx.frg),
606 STAT_GENET_MIB_TX("tx_total_col", mib.tx.ncl),
607 STAT_GENET_MIB_TX("tx_jabber", mib.tx.jbr),
608 STAT_GENET_MIB_TX("tx_bytes", mib.tx.bytes),
609 STAT_GENET_MIB_TX("tx_good_pkts", mib.tx.pok),
610 STAT_GENET_MIB_TX("tx_unicast", mib.tx.uc),
611 /* UniMAC RUNT counters */
612 STAT_GENET_RUNT("rx_runt_pkts", mib.rx_runt_cnt),
613 STAT_GENET_RUNT("rx_runt_valid_fcs", mib.rx_runt_fcs),
614 STAT_GENET_RUNT("rx_runt_inval_fcs_align", mib.rx_runt_fcs_align),
615 STAT_GENET_RUNT("rx_runt_bytes", mib.rx_runt_bytes),
616 /* Misc UniMAC counters */
617 STAT_GENET_MISC("rbuf_ovflow_cnt", mib.rbuf_ovflow_cnt,
618 UMAC_RBUF_OVFL_CNT),
619 STAT_GENET_MISC("rbuf_err_cnt", mib.rbuf_err_cnt, UMAC_RBUF_ERR_CNT),
620 STAT_GENET_MISC("mdf_err_cnt", mib.mdf_err_cnt, UMAC_MDF_ERR_CNT),
Florian Fainellif62ba9c2015-02-28 18:09:16 -0800621 STAT_GENET_SOFT_MIB("alloc_rx_buff_failed", mib.alloc_rx_buff_failed),
622 STAT_GENET_SOFT_MIB("rx_dma_failed", mib.rx_dma_failed),
623 STAT_GENET_SOFT_MIB("tx_dma_failed", mib.tx_dma_failed),
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800624};
625
626#define BCMGENET_STATS_LEN ARRAY_SIZE(bcmgenet_gstrings_stats)
627
628static void bcmgenet_get_drvinfo(struct net_device *dev,
Florian Fainellic91b7f62014-07-23 10:42:12 -0700629 struct ethtool_drvinfo *info)
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800630{
631 strlcpy(info->driver, "bcmgenet", sizeof(info->driver));
632 strlcpy(info->version, "v2.0", sizeof(info->version));
633 info->n_stats = BCMGENET_STATS_LEN;
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800634}
635
636static int bcmgenet_get_sset_count(struct net_device *dev, int string_set)
637{
638 switch (string_set) {
639 case ETH_SS_STATS:
640 return BCMGENET_STATS_LEN;
641 default:
642 return -EOPNOTSUPP;
643 }
644}
645
Florian Fainellic91b7f62014-07-23 10:42:12 -0700646static void bcmgenet_get_strings(struct net_device *dev, u32 stringset,
647 u8 *data)
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800648{
649 int i;
650
651 switch (stringset) {
652 case ETH_SS_STATS:
653 for (i = 0; i < BCMGENET_STATS_LEN; i++) {
654 memcpy(data + i * ETH_GSTRING_LEN,
Florian Fainellic91b7f62014-07-23 10:42:12 -0700655 bcmgenet_gstrings_stats[i].stat_string,
656 ETH_GSTRING_LEN);
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800657 }
658 break;
659 }
660}
661
662static void bcmgenet_update_mib_counters(struct bcmgenet_priv *priv)
663{
664 int i, j = 0;
665
666 for (i = 0; i < BCMGENET_STATS_LEN; i++) {
667 const struct bcmgenet_stats *s;
668 u8 offset = 0;
669 u32 val = 0;
670 char *p;
671
672 s = &bcmgenet_gstrings_stats[i];
673 switch (s->type) {
674 case BCMGENET_STAT_NETDEV:
Florian Fainellif62ba9c2015-02-28 18:09:16 -0800675 case BCMGENET_STAT_SOFT:
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800676 continue;
677 case BCMGENET_STAT_MIB_RX:
678 case BCMGENET_STAT_MIB_TX:
679 case BCMGENET_STAT_RUNT:
680 if (s->type != BCMGENET_STAT_MIB_RX)
681 offset = BCMGENET_STAT_OFFSET;
Florian Fainellic91b7f62014-07-23 10:42:12 -0700682 val = bcmgenet_umac_readl(priv,
683 UMAC_MIB_START + j + offset);
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800684 break;
685 case BCMGENET_STAT_MISC:
686 val = bcmgenet_umac_readl(priv, s->reg_offset);
687 /* clear if overflowed */
688 if (val == ~0)
689 bcmgenet_umac_writel(priv, 0, s->reg_offset);
690 break;
691 }
692
693 j += s->stat_sizeof;
694 p = (char *)priv + s->stat_offset;
695 *(u32 *)p = val;
696 }
697}
698
699static void bcmgenet_get_ethtool_stats(struct net_device *dev,
Florian Fainellic91b7f62014-07-23 10:42:12 -0700700 struct ethtool_stats *stats,
701 u64 *data)
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800702{
703 struct bcmgenet_priv *priv = netdev_priv(dev);
704 int i;
705
706 if (netif_running(dev))
707 bcmgenet_update_mib_counters(priv);
708
709 for (i = 0; i < BCMGENET_STATS_LEN; i++) {
710 const struct bcmgenet_stats *s;
711 char *p;
712
713 s = &bcmgenet_gstrings_stats[i];
714 if (s->type == BCMGENET_STAT_NETDEV)
715 p = (char *)&dev->stats;
716 else
717 p = (char *)priv;
718 p += s->stat_offset;
719 data[i] = *(u32 *)p;
720 }
721}
722
Florian Fainelli6ef398e2014-11-25 21:16:35 -0800723static void bcmgenet_eee_enable_set(struct net_device *dev, bool enable)
724{
725 struct bcmgenet_priv *priv = netdev_priv(dev);
726 u32 off = priv->hw_params->tbuf_offset + TBUF_ENERGY_CTRL;
727 u32 reg;
728
729 if (enable && !priv->clk_eee_enabled) {
730 clk_prepare_enable(priv->clk_eee);
731 priv->clk_eee_enabled = true;
732 }
733
734 reg = bcmgenet_umac_readl(priv, UMAC_EEE_CTRL);
735 if (enable)
736 reg |= EEE_EN;
737 else
738 reg &= ~EEE_EN;
739 bcmgenet_umac_writel(priv, reg, UMAC_EEE_CTRL);
740
741 /* Enable EEE and switch to a 27Mhz clock automatically */
742 reg = __raw_readl(priv->base + off);
743 if (enable)
744 reg |= TBUF_EEE_EN | TBUF_PM_EN;
745 else
746 reg &= ~(TBUF_EEE_EN | TBUF_PM_EN);
747 __raw_writel(reg, priv->base + off);
748
749 /* Do the same for thing for RBUF */
750 reg = bcmgenet_rbuf_readl(priv, RBUF_ENERGY_CTRL);
751 if (enable)
752 reg |= RBUF_EEE_EN | RBUF_PM_EN;
753 else
754 reg &= ~(RBUF_EEE_EN | RBUF_PM_EN);
755 bcmgenet_rbuf_writel(priv, reg, RBUF_ENERGY_CTRL);
756
757 if (!enable && priv->clk_eee_enabled) {
758 clk_disable_unprepare(priv->clk_eee);
759 priv->clk_eee_enabled = false;
760 }
761
762 priv->eee.eee_enabled = enable;
763 priv->eee.eee_active = enable;
764}
765
766static int bcmgenet_get_eee(struct net_device *dev, struct ethtool_eee *e)
767{
768 struct bcmgenet_priv *priv = netdev_priv(dev);
769 struct ethtool_eee *p = &priv->eee;
770
771 if (GENET_IS_V1(priv))
772 return -EOPNOTSUPP;
773
774 e->eee_enabled = p->eee_enabled;
775 e->eee_active = p->eee_active;
776 e->tx_lpi_timer = bcmgenet_umac_readl(priv, UMAC_EEE_LPI_TIMER);
777
778 return phy_ethtool_get_eee(priv->phydev, e);
779}
780
781static int bcmgenet_set_eee(struct net_device *dev, struct ethtool_eee *e)
782{
783 struct bcmgenet_priv *priv = netdev_priv(dev);
784 struct ethtool_eee *p = &priv->eee;
785 int ret = 0;
786
787 if (GENET_IS_V1(priv))
788 return -EOPNOTSUPP;
789
790 p->eee_enabled = e->eee_enabled;
791
792 if (!p->eee_enabled) {
793 bcmgenet_eee_enable_set(dev, false);
794 } else {
795 ret = phy_init_eee(priv->phydev, 0);
796 if (ret) {
797 netif_err(priv, hw, dev, "EEE initialization failed\n");
798 return ret;
799 }
800
801 bcmgenet_umac_writel(priv, e->tx_lpi_timer, UMAC_EEE_LPI_TIMER);
802 bcmgenet_eee_enable_set(dev, true);
803 }
804
805 return phy_ethtool_set_eee(priv->phydev, e);
806}
807
Florian Fainelli6b0c5402014-11-25 21:16:36 -0800808static int bcmgenet_nway_reset(struct net_device *dev)
809{
810 struct bcmgenet_priv *priv = netdev_priv(dev);
811
812 return genphy_restart_aneg(priv->phydev);
813}
814
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800815/* standard ethtool support functions. */
816static struct ethtool_ops bcmgenet_ethtool_ops = {
817 .get_strings = bcmgenet_get_strings,
818 .get_sset_count = bcmgenet_get_sset_count,
819 .get_ethtool_stats = bcmgenet_get_ethtool_stats,
820 .get_settings = bcmgenet_get_settings,
821 .set_settings = bcmgenet_set_settings,
822 .get_drvinfo = bcmgenet_get_drvinfo,
823 .get_link = ethtool_op_get_link,
824 .get_msglevel = bcmgenet_get_msglevel,
825 .set_msglevel = bcmgenet_set_msglevel,
Florian Fainelli06ba8372014-07-21 15:29:29 -0700826 .get_wol = bcmgenet_get_wol,
827 .set_wol = bcmgenet_set_wol,
Florian Fainelli6ef398e2014-11-25 21:16:35 -0800828 .get_eee = bcmgenet_get_eee,
829 .set_eee = bcmgenet_set_eee,
Florian Fainelli6b0c5402014-11-25 21:16:36 -0800830 .nway_reset = bcmgenet_nway_reset,
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800831};
832
833/* Power down the unimac, based on mode. */
834static void bcmgenet_power_down(struct bcmgenet_priv *priv,
835 enum bcmgenet_power_mode mode)
836{
837 u32 reg;
838
839 switch (mode) {
840 case GENET_POWER_CABLE_SENSE:
Florian Fainelli80d8e962014-02-24 16:56:11 -0800841 phy_detach(priv->phydev);
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800842 break;
843
Florian Fainellic3ae64a2014-07-21 15:29:25 -0700844 case GENET_POWER_WOL_MAGIC:
845 bcmgenet_wol_power_down_cfg(priv, mode);
846 break;
847
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800848 case GENET_POWER_PASSIVE:
849 /* Power down LED */
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800850 if (priv->hw_params->flags & GENET_HAS_EXT) {
851 reg = bcmgenet_ext_readl(priv, EXT_EXT_PWR_MGMT);
852 reg |= (EXT_PWR_DOWN_PHY |
853 EXT_PWR_DOWN_DLL | EXT_PWR_DOWN_BIAS);
854 bcmgenet_ext_writel(priv, reg, EXT_EXT_PWR_MGMT);
855 }
856 break;
857 default:
858 break;
859 }
860}
861
862static void bcmgenet_power_up(struct bcmgenet_priv *priv,
Florian Fainellic91b7f62014-07-23 10:42:12 -0700863 enum bcmgenet_power_mode mode)
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800864{
865 u32 reg;
866
867 if (!(priv->hw_params->flags & GENET_HAS_EXT))
868 return;
869
870 reg = bcmgenet_ext_readl(priv, EXT_EXT_PWR_MGMT);
871
872 switch (mode) {
873 case GENET_POWER_PASSIVE:
874 reg &= ~(EXT_PWR_DOWN_DLL | EXT_PWR_DOWN_PHY |
875 EXT_PWR_DOWN_BIAS);
876 /* fallthrough */
877 case GENET_POWER_CABLE_SENSE:
878 /* enable APD */
879 reg |= EXT_PWR_DN_EN_LD;
880 break;
Florian Fainellic3ae64a2014-07-21 15:29:25 -0700881 case GENET_POWER_WOL_MAGIC:
882 bcmgenet_wol_power_up_cfg(priv, mode);
883 return;
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800884 default:
885 break;
886 }
887
888 bcmgenet_ext_writel(priv, reg, EXT_EXT_PWR_MGMT);
Florian Fainellicc013fb2014-08-11 14:50:43 -0700889
890 if (mode == GENET_POWER_PASSIVE)
891 bcmgenet_mii_reset(priv->dev);
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800892}
893
894/* ioctl handle special commands that are not present in ethtool. */
895static int bcmgenet_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
896{
897 struct bcmgenet_priv *priv = netdev_priv(dev);
898 int val = 0;
899
900 if (!netif_running(dev))
901 return -EINVAL;
902
903 switch (cmd) {
904 case SIOCGMIIPHY:
905 case SIOCGMIIREG:
906 case SIOCSMIIREG:
907 if (!priv->phydev)
908 val = -ENODEV;
909 else
910 val = phy_mii_ioctl(priv->phydev, rq, cmd);
911 break;
912
913 default:
914 val = -EINVAL;
915 break;
916 }
917
918 return val;
919}
920
921static struct enet_cb *bcmgenet_get_txcb(struct bcmgenet_priv *priv,
922 struct bcmgenet_tx_ring *ring)
923{
924 struct enet_cb *tx_cb_ptr;
925
926 tx_cb_ptr = ring->cbs;
927 tx_cb_ptr += ring->write_ptr - ring->cb_ptr;
Petri Gynther014012a2015-02-23 11:00:45 -0800928
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800929 /* Advancing local write pointer */
930 if (ring->write_ptr == ring->end_ptr)
931 ring->write_ptr = ring->cb_ptr;
932 else
933 ring->write_ptr++;
934
935 return tx_cb_ptr;
936}
937
938/* Simple helper to free a control block's resources */
939static void bcmgenet_free_cb(struct enet_cb *cb)
940{
941 dev_kfree_skb_any(cb->skb);
942 cb->skb = NULL;
943 dma_unmap_addr_set(cb, dma_addr, 0);
944}
945
946static inline void bcmgenet_tx_ring16_int_disable(struct bcmgenet_priv *priv,
947 struct bcmgenet_tx_ring *ring)
948{
949 bcmgenet_intrl2_0_writel(priv,
Florian Fainellic91b7f62014-07-23 10:42:12 -0700950 UMAC_IRQ_TXDMA_BDONE | UMAC_IRQ_TXDMA_PDONE,
951 INTRL2_CPU_MASK_SET);
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800952}
953
954static inline void bcmgenet_tx_ring16_int_enable(struct bcmgenet_priv *priv,
955 struct bcmgenet_tx_ring *ring)
956{
957 bcmgenet_intrl2_0_writel(priv,
Florian Fainellic91b7f62014-07-23 10:42:12 -0700958 UMAC_IRQ_TXDMA_BDONE | UMAC_IRQ_TXDMA_PDONE,
959 INTRL2_CPU_MASK_CLEAR);
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800960}
961
962static inline void bcmgenet_tx_ring_int_enable(struct bcmgenet_priv *priv,
Florian Fainellic91b7f62014-07-23 10:42:12 -0700963 struct bcmgenet_tx_ring *ring)
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800964{
Florian Fainellic91b7f62014-07-23 10:42:12 -0700965 bcmgenet_intrl2_1_writel(priv, (1 << ring->index),
966 INTRL2_CPU_MASK_CLEAR);
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800967 priv->int1_mask &= ~(1 << ring->index);
968}
969
970static inline void bcmgenet_tx_ring_int_disable(struct bcmgenet_priv *priv,
971 struct bcmgenet_tx_ring *ring)
972{
Florian Fainellic91b7f62014-07-23 10:42:12 -0700973 bcmgenet_intrl2_1_writel(priv, (1 << ring->index),
974 INTRL2_CPU_MASK_SET);
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800975 priv->int1_mask |= (1 << ring->index);
976}
977
978/* Unlocked version of the reclaim routine */
Jaedon Shin4092e6a2015-02-28 11:48:26 +0900979static unsigned int __bcmgenet_tx_reclaim(struct net_device *dev,
980 struct bcmgenet_tx_ring *ring)
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800981{
982 struct bcmgenet_priv *priv = netdev_priv(dev);
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800983 struct enet_cb *tx_cb_ptr;
Florian Fainellib2cde2c2014-03-20 10:53:23 -0700984 struct netdev_queue *txq;
Jaedon Shin4092e6a2015-02-28 11:48:26 +0900985 unsigned int pkts_compl = 0;
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800986 unsigned int c_index;
Petri Gynther66d06752015-03-04 14:30:01 -0800987 unsigned int txbds_ready;
988 unsigned int txbds_processed = 0;
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800989
Brian Norris7fc527f2014-07-29 14:34:14 -0700990 /* Compute how many buffers are transmitted since last xmit call */
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800991 c_index = bcmgenet_tdma_ring_readl(priv, ring->index, TDMA_CONS_INDEX);
Petri Gynther66d06752015-03-04 14:30:01 -0800992 c_index &= DMA_C_INDEX_MASK;
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800993
Petri Gynther66d06752015-03-04 14:30:01 -0800994 if (likely(c_index >= ring->c_index))
995 txbds_ready = c_index - ring->c_index;
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800996 else
Petri Gynther66d06752015-03-04 14:30:01 -0800997 txbds_ready = (DMA_C_INDEX_MASK + 1) - ring->c_index + c_index;
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800998
999 netif_dbg(priv, tx_done, dev,
Petri Gynther66d06752015-03-04 14:30:01 -08001000 "%s ring=%d old_c_index=%u c_index=%u txbds_ready=%u\n",
1001 __func__, ring->index, ring->c_index, c_index, txbds_ready);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001002
1003 /* Reclaim transmitted buffers */
Petri Gynther66d06752015-03-04 14:30:01 -08001004 while (txbds_processed < txbds_ready) {
1005 tx_cb_ptr = &priv->tx_cbs[ring->clean_ptr];
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001006 if (tx_cb_ptr->skb) {
Jaedon Shin4092e6a2015-02-28 11:48:26 +09001007 pkts_compl++;
Petri Gynther66d06752015-03-04 14:30:01 -08001008 dev->stats.tx_packets++;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001009 dev->stats.tx_bytes += tx_cb_ptr->skb->len;
1010 dma_unmap_single(&dev->dev,
Florian Fainellic91b7f62014-07-23 10:42:12 -07001011 dma_unmap_addr(tx_cb_ptr, dma_addr),
1012 tx_cb_ptr->skb->len,
1013 DMA_TO_DEVICE);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001014 bcmgenet_free_cb(tx_cb_ptr);
1015 } else if (dma_unmap_addr(tx_cb_ptr, dma_addr)) {
1016 dev->stats.tx_bytes +=
1017 dma_unmap_len(tx_cb_ptr, dma_len);
1018 dma_unmap_page(&dev->dev,
Florian Fainellic91b7f62014-07-23 10:42:12 -07001019 dma_unmap_addr(tx_cb_ptr, dma_addr),
1020 dma_unmap_len(tx_cb_ptr, dma_len),
1021 DMA_TO_DEVICE);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001022 dma_unmap_addr_set(tx_cb_ptr, dma_addr, 0);
1023 }
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001024
Petri Gynther66d06752015-03-04 14:30:01 -08001025 txbds_processed++;
1026 if (likely(ring->clean_ptr < ring->end_ptr))
1027 ring->clean_ptr++;
1028 else
1029 ring->clean_ptr = ring->cb_ptr;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001030 }
1031
Petri Gynther66d06752015-03-04 14:30:01 -08001032 ring->free_bds += txbds_processed;
1033 ring->c_index = (ring->c_index + txbds_processed) & DMA_C_INDEX_MASK;
1034
Jaedon Shin4092e6a2015-02-28 11:48:26 +09001035 if (ring->free_bds > (MAX_SKB_FRAGS + 1)) {
Petri Gynther66d06752015-03-04 14:30:01 -08001036 txq = netdev_get_tx_queue(dev, ring->queue);
Jaedon Shin4092e6a2015-02-28 11:48:26 +09001037 if (netif_tx_queue_stopped(txq))
1038 netif_tx_wake_queue(txq);
1039 }
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001040
Jaedon Shin4092e6a2015-02-28 11:48:26 +09001041 return pkts_compl;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001042}
1043
Jaedon Shin4092e6a2015-02-28 11:48:26 +09001044static unsigned int bcmgenet_tx_reclaim(struct net_device *dev,
Florian Fainellic91b7f62014-07-23 10:42:12 -07001045 struct bcmgenet_tx_ring *ring)
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001046{
Jaedon Shin4092e6a2015-02-28 11:48:26 +09001047 unsigned int released;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001048 unsigned long flags;
1049
1050 spin_lock_irqsave(&ring->lock, flags);
Jaedon Shin4092e6a2015-02-28 11:48:26 +09001051 released = __bcmgenet_tx_reclaim(dev, ring);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001052 spin_unlock_irqrestore(&ring->lock, flags);
Jaedon Shin4092e6a2015-02-28 11:48:26 +09001053
1054 return released;
1055}
1056
1057static int bcmgenet_tx_poll(struct napi_struct *napi, int budget)
1058{
1059 struct bcmgenet_tx_ring *ring =
1060 container_of(napi, struct bcmgenet_tx_ring, napi);
1061 unsigned int work_done = 0;
1062
1063 work_done = bcmgenet_tx_reclaim(ring->priv->dev, ring);
1064
1065 if (work_done == 0) {
1066 napi_complete(napi);
1067 ring->int_enable(ring->priv, ring);
1068
1069 return 0;
1070 }
1071
1072 return budget;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001073}
1074
1075static void bcmgenet_tx_reclaim_all(struct net_device *dev)
1076{
1077 struct bcmgenet_priv *priv = netdev_priv(dev);
1078 int i;
1079
1080 if (netif_is_multiqueue(dev)) {
1081 for (i = 0; i < priv->hw_params->tx_queues; i++)
1082 bcmgenet_tx_reclaim(dev, &priv->tx_rings[i]);
1083 }
1084
1085 bcmgenet_tx_reclaim(dev, &priv->tx_rings[DESC_INDEX]);
1086}
1087
1088/* Transmits a single SKB (either head of a fragment or a single SKB)
1089 * caller must hold priv->lock
1090 */
1091static int bcmgenet_xmit_single(struct net_device *dev,
1092 struct sk_buff *skb,
1093 u16 dma_desc_flags,
1094 struct bcmgenet_tx_ring *ring)
1095{
1096 struct bcmgenet_priv *priv = netdev_priv(dev);
1097 struct device *kdev = &priv->pdev->dev;
1098 struct enet_cb *tx_cb_ptr;
1099 unsigned int skb_len;
1100 dma_addr_t mapping;
1101 u32 length_status;
1102 int ret;
1103
1104 tx_cb_ptr = bcmgenet_get_txcb(priv, ring);
1105
1106 if (unlikely(!tx_cb_ptr))
1107 BUG();
1108
1109 tx_cb_ptr->skb = skb;
1110
1111 skb_len = skb_headlen(skb) < ETH_ZLEN ? ETH_ZLEN : skb_headlen(skb);
1112
1113 mapping = dma_map_single(kdev, skb->data, skb_len, DMA_TO_DEVICE);
1114 ret = dma_mapping_error(kdev, mapping);
1115 if (ret) {
Florian Fainelli44c8bc32014-11-19 10:29:56 -08001116 priv->mib.tx_dma_failed++;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001117 netif_err(priv, tx_err, dev, "Tx DMA map failed\n");
1118 dev_kfree_skb(skb);
1119 return ret;
1120 }
1121
1122 dma_unmap_addr_set(tx_cb_ptr, dma_addr, mapping);
1123 dma_unmap_len_set(tx_cb_ptr, dma_len, skb->len);
1124 length_status = (skb_len << DMA_BUFLENGTH_SHIFT) | dma_desc_flags |
1125 (priv->hw_params->qtag_mask << DMA_TX_QTAG_SHIFT) |
1126 DMA_TX_APPEND_CRC;
1127
1128 if (skb->ip_summed == CHECKSUM_PARTIAL)
1129 length_status |= DMA_TX_DO_CSUM;
1130
1131 dmadesc_set(priv, tx_cb_ptr->bd_addr, mapping, length_status);
1132
1133 /* Decrement total BD count and advance our write pointer */
1134 ring->free_bds -= 1;
1135 ring->prod_index += 1;
1136 ring->prod_index &= DMA_P_INDEX_MASK;
1137
1138 return 0;
1139}
1140
Brian Norris7fc527f2014-07-29 14:34:14 -07001141/* Transmit a SKB fragment */
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001142static int bcmgenet_xmit_frag(struct net_device *dev,
Florian Fainellic91b7f62014-07-23 10:42:12 -07001143 skb_frag_t *frag,
1144 u16 dma_desc_flags,
1145 struct bcmgenet_tx_ring *ring)
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001146{
1147 struct bcmgenet_priv *priv = netdev_priv(dev);
1148 struct device *kdev = &priv->pdev->dev;
1149 struct enet_cb *tx_cb_ptr;
1150 dma_addr_t mapping;
1151 int ret;
1152
1153 tx_cb_ptr = bcmgenet_get_txcb(priv, ring);
1154
1155 if (unlikely(!tx_cb_ptr))
1156 BUG();
1157 tx_cb_ptr->skb = NULL;
1158
1159 mapping = skb_frag_dma_map(kdev, frag, 0,
Florian Fainellic91b7f62014-07-23 10:42:12 -07001160 skb_frag_size(frag), DMA_TO_DEVICE);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001161 ret = dma_mapping_error(kdev, mapping);
1162 if (ret) {
Florian Fainelli44c8bc32014-11-19 10:29:56 -08001163 priv->mib.tx_dma_failed++;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001164 netif_err(priv, tx_err, dev, "%s: Tx DMA map failed\n",
Florian Fainellic91b7f62014-07-23 10:42:12 -07001165 __func__);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001166 return ret;
1167 }
1168
1169 dma_unmap_addr_set(tx_cb_ptr, dma_addr, mapping);
1170 dma_unmap_len_set(tx_cb_ptr, dma_len, frag->size);
1171
1172 dmadesc_set(priv, tx_cb_ptr->bd_addr, mapping,
Florian Fainellic91b7f62014-07-23 10:42:12 -07001173 (frag->size << DMA_BUFLENGTH_SHIFT) | dma_desc_flags |
1174 (priv->hw_params->qtag_mask << DMA_TX_QTAG_SHIFT));
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001175
1176
1177 ring->free_bds -= 1;
1178 ring->prod_index += 1;
1179 ring->prod_index &= DMA_P_INDEX_MASK;
1180
1181 return 0;
1182}
1183
1184/* Reallocate the SKB to put enough headroom in front of it and insert
1185 * the transmit checksum offsets in the descriptors
1186 */
Petri Gyntherbc233332014-10-01 11:30:01 -07001187static struct sk_buff *bcmgenet_put_tx_csum(struct net_device *dev,
1188 struct sk_buff *skb)
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001189{
1190 struct status_64 *status = NULL;
1191 struct sk_buff *new_skb;
1192 u16 offset;
1193 u8 ip_proto;
1194 u16 ip_ver;
1195 u32 tx_csum_info;
1196
1197 if (unlikely(skb_headroom(skb) < sizeof(*status))) {
1198 /* If 64 byte status block enabled, must make sure skb has
1199 * enough headroom for us to insert 64B status block.
1200 */
1201 new_skb = skb_realloc_headroom(skb, sizeof(*status));
1202 dev_kfree_skb(skb);
1203 if (!new_skb) {
1204 dev->stats.tx_errors++;
1205 dev->stats.tx_dropped++;
Petri Gyntherbc233332014-10-01 11:30:01 -07001206 return NULL;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001207 }
1208 skb = new_skb;
1209 }
1210
1211 skb_push(skb, sizeof(*status));
1212 status = (struct status_64 *)skb->data;
1213
1214 if (skb->ip_summed == CHECKSUM_PARTIAL) {
1215 ip_ver = htons(skb->protocol);
1216 switch (ip_ver) {
1217 case ETH_P_IP:
1218 ip_proto = ip_hdr(skb)->protocol;
1219 break;
1220 case ETH_P_IPV6:
1221 ip_proto = ipv6_hdr(skb)->nexthdr;
1222 break;
1223 default:
Petri Gyntherbc233332014-10-01 11:30:01 -07001224 return skb;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001225 }
1226
1227 offset = skb_checksum_start_offset(skb) - sizeof(*status);
1228 tx_csum_info = (offset << STATUS_TX_CSUM_START_SHIFT) |
1229 (offset + skb->csum_offset);
1230
1231 /* Set the length valid bit for TCP and UDP and just set
1232 * the special UDP flag for IPv4, else just set to 0.
1233 */
1234 if (ip_proto == IPPROTO_TCP || ip_proto == IPPROTO_UDP) {
1235 tx_csum_info |= STATUS_TX_CSUM_LV;
1236 if (ip_proto == IPPROTO_UDP && ip_ver == ETH_P_IP)
1237 tx_csum_info |= STATUS_TX_CSUM_PROTO_UDP;
Florian Fainelli8900ea572014-07-23 10:42:14 -07001238 } else {
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001239 tx_csum_info = 0;
Florian Fainelli8900ea572014-07-23 10:42:14 -07001240 }
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001241
1242 status->tx_csum_info = tx_csum_info;
1243 }
1244
Petri Gyntherbc233332014-10-01 11:30:01 -07001245 return skb;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001246}
1247
1248static netdev_tx_t bcmgenet_xmit(struct sk_buff *skb, struct net_device *dev)
1249{
1250 struct bcmgenet_priv *priv = netdev_priv(dev);
1251 struct bcmgenet_tx_ring *ring = NULL;
Florian Fainellib2cde2c2014-03-20 10:53:23 -07001252 struct netdev_queue *txq;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001253 unsigned long flags = 0;
1254 int nr_frags, index;
1255 u16 dma_desc_flags;
1256 int ret;
1257 int i;
1258
1259 index = skb_get_queue_mapping(skb);
1260 /* Mapping strategy:
1261 * queue_mapping = 0, unclassified, packet xmited through ring16
1262 * queue_mapping = 1, goes to ring 0. (highest priority queue
1263 * queue_mapping = 2, goes to ring 1.
1264 * queue_mapping = 3, goes to ring 2.
1265 * queue_mapping = 4, goes to ring 3.
1266 */
1267 if (index == 0)
1268 index = DESC_INDEX;
1269 else
1270 index -= 1;
1271
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001272 nr_frags = skb_shinfo(skb)->nr_frags;
1273 ring = &priv->tx_rings[index];
Florian Fainellib2cde2c2014-03-20 10:53:23 -07001274 txq = netdev_get_tx_queue(dev, ring->queue);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001275
1276 spin_lock_irqsave(&ring->lock, flags);
1277 if (ring->free_bds <= nr_frags + 1) {
Florian Fainellib2cde2c2014-03-20 10:53:23 -07001278 netif_tx_stop_queue(txq);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001279 netdev_err(dev, "%s: tx ring %d full when queue %d awake\n",
Florian Fainellic91b7f62014-07-23 10:42:12 -07001280 __func__, index, ring->queue);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001281 ret = NETDEV_TX_BUSY;
1282 goto out;
1283 }
1284
Florian Fainelli474ea9c2014-07-22 11:01:52 -07001285 if (skb_padto(skb, ETH_ZLEN)) {
1286 ret = NETDEV_TX_OK;
1287 goto out;
1288 }
1289
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001290 /* set the SKB transmit checksum */
1291 if (priv->desc_64b_en) {
Petri Gyntherbc233332014-10-01 11:30:01 -07001292 skb = bcmgenet_put_tx_csum(dev, skb);
1293 if (!skb) {
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001294 ret = NETDEV_TX_OK;
1295 goto out;
1296 }
1297 }
1298
1299 dma_desc_flags = DMA_SOP;
1300 if (nr_frags == 0)
1301 dma_desc_flags |= DMA_EOP;
1302
1303 /* Transmit single SKB or head of fragment list */
1304 ret = bcmgenet_xmit_single(dev, skb, dma_desc_flags, ring);
1305 if (ret) {
1306 ret = NETDEV_TX_OK;
1307 goto out;
1308 }
1309
1310 /* xmit fragment */
1311 for (i = 0; i < nr_frags; i++) {
1312 ret = bcmgenet_xmit_frag(dev,
Florian Fainellic91b7f62014-07-23 10:42:12 -07001313 &skb_shinfo(skb)->frags[i],
1314 (i == nr_frags - 1) ? DMA_EOP : 0,
1315 ring);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001316 if (ret) {
1317 ret = NETDEV_TX_OK;
1318 goto out;
1319 }
1320 }
1321
Florian Fainellid03825f2014-03-20 10:53:21 -07001322 skb_tx_timestamp(skb);
1323
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001324 /* we kept a software copy of how much we should advance the TDMA
1325 * producer index, now write it down to the hardware
1326 */
1327 bcmgenet_tdma_ring_writel(priv, ring->index,
Florian Fainellic91b7f62014-07-23 10:42:12 -07001328 ring->prod_index, TDMA_PROD_INDEX);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001329
Jaedon Shin4092e6a2015-02-28 11:48:26 +09001330 if (ring->free_bds <= (MAX_SKB_FRAGS + 1))
Florian Fainellib2cde2c2014-03-20 10:53:23 -07001331 netif_tx_stop_queue(txq);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001332
1333out:
1334 spin_unlock_irqrestore(&ring->lock, flags);
1335
1336 return ret;
1337}
1338
1339
Florian Fainellic91b7f62014-07-23 10:42:12 -07001340static int bcmgenet_rx_refill(struct bcmgenet_priv *priv, struct enet_cb *cb)
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001341{
1342 struct device *kdev = &priv->pdev->dev;
1343 struct sk_buff *skb;
1344 dma_addr_t mapping;
1345 int ret;
1346
Florian Fainellic91b7f62014-07-23 10:42:12 -07001347 skb = netdev_alloc_skb(priv->dev, priv->rx_buf_len + SKB_ALIGNMENT);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001348 if (!skb)
1349 return -ENOMEM;
1350
1351 /* a caller did not release this control block */
1352 WARN_ON(cb->skb != NULL);
1353 cb->skb = skb;
1354 mapping = dma_map_single(kdev, skb->data,
Florian Fainellic91b7f62014-07-23 10:42:12 -07001355 priv->rx_buf_len, DMA_FROM_DEVICE);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001356 ret = dma_mapping_error(kdev, mapping);
1357 if (ret) {
Florian Fainelli44c8bc32014-11-19 10:29:56 -08001358 priv->mib.rx_dma_failed++;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001359 bcmgenet_free_cb(cb);
1360 netif_err(priv, rx_err, priv->dev,
Florian Fainellic91b7f62014-07-23 10:42:12 -07001361 "%s DMA map failed\n", __func__);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001362 return ret;
1363 }
1364
1365 dma_unmap_addr_set(cb, dma_addr, mapping);
Petri Gynther8ac467e2015-03-09 13:40:00 -07001366 dmadesc_set_addr(priv, cb->bd_addr, mapping);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001367
1368 return 0;
1369}
1370
1371/* bcmgenet_desc_rx - descriptor based rx process.
1372 * this could be called from bottom half, or from NAPI polling method.
1373 */
1374static unsigned int bcmgenet_desc_rx(struct bcmgenet_priv *priv,
Petri Gynther8ac467e2015-03-09 13:40:00 -07001375 unsigned int index,
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001376 unsigned int budget)
1377{
Petri Gynther8ac467e2015-03-09 13:40:00 -07001378 struct bcmgenet_rx_ring *ring = &priv->rx_rings[index];
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001379 struct net_device *dev = priv->dev;
1380 struct enet_cb *cb;
1381 struct sk_buff *skb;
1382 u32 dma_length_status;
1383 unsigned long dma_flag;
1384 int len, err;
1385 unsigned int rxpktprocessed = 0, rxpkttoprocess;
1386 unsigned int p_index;
Petri Gyntherd26ea6c2015-03-10 15:55:00 -07001387 unsigned int discards;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001388 unsigned int chksum_ok = 0;
1389
Petri Gynther8ac467e2015-03-09 13:40:00 -07001390 p_index = bcmgenet_rdma_ring_readl(priv, index, RDMA_PROD_INDEX);
Petri Gyntherd26ea6c2015-03-10 15:55:00 -07001391
1392 discards = (p_index >> DMA_P_INDEX_DISCARD_CNT_SHIFT) &
1393 DMA_P_INDEX_DISCARD_CNT_MASK;
1394 if (discards > ring->old_discards) {
1395 discards = discards - ring->old_discards;
1396 dev->stats.rx_missed_errors += discards;
1397 dev->stats.rx_errors += discards;
1398 ring->old_discards += discards;
1399
1400 /* Clear HW register when we reach 75% of maximum 0xFFFF */
1401 if (ring->old_discards >= 0xC000) {
1402 ring->old_discards = 0;
1403 bcmgenet_rdma_ring_writel(priv, index, 0,
1404 RDMA_PROD_INDEX);
1405 }
1406 }
1407
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001408 p_index &= DMA_P_INDEX_MASK;
1409
Petri Gynther8ac467e2015-03-09 13:40:00 -07001410 if (likely(p_index >= ring->c_index))
1411 rxpkttoprocess = p_index - ring->c_index;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001412 else
Petri Gynther8ac467e2015-03-09 13:40:00 -07001413 rxpkttoprocess = (DMA_C_INDEX_MASK + 1) - ring->c_index +
1414 p_index;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001415
1416 netif_dbg(priv, rx_status, dev,
Florian Fainellic91b7f62014-07-23 10:42:12 -07001417 "RDMA: rxpkttoprocess=%d\n", rxpkttoprocess);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001418
1419 while ((rxpktprocessed < rxpkttoprocess) &&
Florian Fainellic91b7f62014-07-23 10:42:12 -07001420 (rxpktprocessed < budget)) {
Petri Gynther8ac467e2015-03-09 13:40:00 -07001421 cb = &priv->rx_cbs[ring->read_ptr];
Florian Fainellib629be52014-09-08 11:37:52 -07001422 skb = cb->skb;
1423
Florian Fainellib629be52014-09-08 11:37:52 -07001424 /* We do not have a backing SKB, so we do not have a
1425 * corresponding DMA mapping for this incoming packet since
1426 * bcmgenet_rx_refill always either has both skb and mapping or
1427 * none.
1428 */
1429 if (unlikely(!skb)) {
1430 dev->stats.rx_dropped++;
1431 dev->stats.rx_errors++;
1432 goto refill;
1433 }
1434
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001435 /* Unmap the packet contents such that we can use the
1436 * RSV from the 64 bytes descriptor when enabled and save
1437 * a 32-bits register read
1438 */
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001439 dma_unmap_single(&dev->dev, dma_unmap_addr(cb, dma_addr),
Florian Fainellic91b7f62014-07-23 10:42:12 -07001440 priv->rx_buf_len, DMA_FROM_DEVICE);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001441
1442 if (!priv->desc_64b_en) {
Florian Fainellic91b7f62014-07-23 10:42:12 -07001443 dma_length_status =
Petri Gynther8ac467e2015-03-09 13:40:00 -07001444 dmadesc_get_length_status(priv, cb->bd_addr);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001445 } else {
1446 struct status_64 *status;
Florian Fainelli164d4f22014-07-23 10:42:13 -07001447
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001448 status = (struct status_64 *)skb->data;
1449 dma_length_status = status->length_status;
1450 }
1451
1452 /* DMA flags and length are still valid no matter how
1453 * we got the Receive Status Vector (64B RSB or register)
1454 */
1455 dma_flag = dma_length_status & 0xffff;
1456 len = dma_length_status >> DMA_BUFLENGTH_SHIFT;
1457
1458 netif_dbg(priv, rx_status, dev,
Florian Fainellic91b7f62014-07-23 10:42:12 -07001459 "%s:p_ind=%d c_ind=%d read_ptr=%d len_stat=0x%08x\n",
Petri Gynther8ac467e2015-03-09 13:40:00 -07001460 __func__, p_index, ring->c_index,
1461 ring->read_ptr, dma_length_status);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001462
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001463 if (unlikely(!(dma_flag & DMA_EOP) || !(dma_flag & DMA_SOP))) {
1464 netif_err(priv, rx_status, dev,
Florian Fainellic91b7f62014-07-23 10:42:12 -07001465 "dropping fragmented packet!\n");
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001466 dev->stats.rx_dropped++;
1467 dev->stats.rx_errors++;
1468 dev_kfree_skb_any(cb->skb);
1469 cb->skb = NULL;
1470 goto refill;
1471 }
1472 /* report errors */
1473 if (unlikely(dma_flag & (DMA_RX_CRC_ERROR |
1474 DMA_RX_OV |
1475 DMA_RX_NO |
1476 DMA_RX_LG |
1477 DMA_RX_RXER))) {
1478 netif_err(priv, rx_status, dev, "dma_flag=0x%x\n",
Florian Fainellic91b7f62014-07-23 10:42:12 -07001479 (unsigned int)dma_flag);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001480 if (dma_flag & DMA_RX_CRC_ERROR)
1481 dev->stats.rx_crc_errors++;
1482 if (dma_flag & DMA_RX_OV)
1483 dev->stats.rx_over_errors++;
1484 if (dma_flag & DMA_RX_NO)
1485 dev->stats.rx_frame_errors++;
1486 if (dma_flag & DMA_RX_LG)
1487 dev->stats.rx_length_errors++;
1488 dev->stats.rx_dropped++;
1489 dev->stats.rx_errors++;
1490
1491 /* discard the packet and advance consumer index.*/
1492 dev_kfree_skb_any(cb->skb);
1493 cb->skb = NULL;
1494 goto refill;
1495 } /* error packet */
1496
1497 chksum_ok = (dma_flag & priv->dma_rx_chk_bit) &&
Florian Fainellic91b7f62014-07-23 10:42:12 -07001498 priv->desc_rxchk_en;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001499
1500 skb_put(skb, len);
1501 if (priv->desc_64b_en) {
1502 skb_pull(skb, 64);
1503 len -= 64;
1504 }
1505
1506 if (likely(chksum_ok))
1507 skb->ip_summed = CHECKSUM_UNNECESSARY;
1508
1509 /* remove hardware 2bytes added for IP alignment */
1510 skb_pull(skb, 2);
1511 len -= 2;
1512
1513 if (priv->crc_fwd_en) {
1514 skb_trim(skb, len - ETH_FCS_LEN);
1515 len -= ETH_FCS_LEN;
1516 }
1517
1518 /*Finish setting up the received SKB and send it to the kernel*/
1519 skb->protocol = eth_type_trans(skb, priv->dev);
1520 dev->stats.rx_packets++;
1521 dev->stats.rx_bytes += len;
1522 if (dma_flag & DMA_RX_MULT)
1523 dev->stats.multicast++;
1524
1525 /* Notify kernel */
1526 napi_gro_receive(&priv->napi, skb);
1527 cb->skb = NULL;
1528 netif_dbg(priv, rx_status, dev, "pushed up to kernel\n");
1529
1530 /* refill RX path on the current control block */
1531refill:
1532 err = bcmgenet_rx_refill(priv, cb);
Florian Fainelli44c8bc32014-11-19 10:29:56 -08001533 if (err) {
1534 priv->mib.alloc_rx_buff_failed++;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001535 netif_err(priv, rx_err, dev, "Rx refill failed\n");
Florian Fainelli44c8bc32014-11-19 10:29:56 -08001536 }
Florian Fainellicf377d82014-10-10 10:51:52 -07001537
1538 rxpktprocessed++;
Petri Gynther8ac467e2015-03-09 13:40:00 -07001539 if (likely(ring->read_ptr < ring->end_ptr))
1540 ring->read_ptr++;
1541 else
1542 ring->read_ptr = ring->cb_ptr;
1543
1544 ring->c_index = (ring->c_index + 1) & DMA_C_INDEX_MASK;
1545 bcmgenet_rdma_ring_writel(priv, index, ring->c_index, RDMA_CONS_INDEX);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001546 }
1547
1548 return rxpktprocessed;
1549}
1550
1551/* Assign skb to RX DMA descriptor. */
Petri Gynther8ac467e2015-03-09 13:40:00 -07001552static int bcmgenet_alloc_rx_buffers(struct bcmgenet_priv *priv,
1553 struct bcmgenet_rx_ring *ring)
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001554{
1555 struct enet_cb *cb;
1556 int ret = 0;
1557 int i;
1558
Petri Gynther8ac467e2015-03-09 13:40:00 -07001559 netif_dbg(priv, hw, priv->dev, "%s\n", __func__);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001560
1561 /* loop here for each buffer needing assign */
Petri Gynther8ac467e2015-03-09 13:40:00 -07001562 for (i = 0; i < ring->size; i++) {
1563 cb = ring->cbs + i;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001564 if (cb->skb)
1565 continue;
1566
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001567 ret = bcmgenet_rx_refill(priv, cb);
1568 if (ret)
1569 break;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001570 }
1571
1572 return ret;
1573}
1574
1575static void bcmgenet_free_rx_buffers(struct bcmgenet_priv *priv)
1576{
1577 struct enet_cb *cb;
1578 int i;
1579
1580 for (i = 0; i < priv->num_rx_bds; i++) {
1581 cb = &priv->rx_cbs[i];
1582
1583 if (dma_unmap_addr(cb, dma_addr)) {
1584 dma_unmap_single(&priv->dev->dev,
Florian Fainellic91b7f62014-07-23 10:42:12 -07001585 dma_unmap_addr(cb, dma_addr),
1586 priv->rx_buf_len, DMA_FROM_DEVICE);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001587 dma_unmap_addr_set(cb, dma_addr, 0);
1588 }
1589
1590 if (cb->skb)
1591 bcmgenet_free_cb(cb);
1592 }
1593}
1594
Florian Fainellic91b7f62014-07-23 10:42:12 -07001595static void umac_enable_set(struct bcmgenet_priv *priv, u32 mask, bool enable)
Florian Fainellie29585b2014-07-21 15:29:20 -07001596{
1597 u32 reg;
1598
1599 reg = bcmgenet_umac_readl(priv, UMAC_CMD);
1600 if (enable)
1601 reg |= mask;
1602 else
1603 reg &= ~mask;
1604 bcmgenet_umac_writel(priv, reg, UMAC_CMD);
1605
1606 /* UniMAC stops on a packet boundary, wait for a full-size packet
1607 * to be processed
1608 */
1609 if (enable == 0)
1610 usleep_range(1000, 2000);
1611}
1612
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001613static int reset_umac(struct bcmgenet_priv *priv)
1614{
1615 struct device *kdev = &priv->pdev->dev;
1616 unsigned int timeout = 0;
1617 u32 reg;
1618
1619 /* 7358a0/7552a0: bad default in RBUF_FLUSH_CTRL.umac_sw_rst */
1620 bcmgenet_rbuf_ctrl_set(priv, 0);
1621 udelay(10);
1622
1623 /* disable MAC while updating its registers */
1624 bcmgenet_umac_writel(priv, 0, UMAC_CMD);
1625
1626 /* issue soft reset, wait for it to complete */
1627 bcmgenet_umac_writel(priv, CMD_SW_RESET, UMAC_CMD);
1628 while (timeout++ < 1000) {
1629 reg = bcmgenet_umac_readl(priv, UMAC_CMD);
1630 if (!(reg & CMD_SW_RESET))
1631 return 0;
1632
1633 udelay(1);
1634 }
1635
1636 if (timeout == 1000) {
1637 dev_err(kdev,
Brian Norris7fc527f2014-07-29 14:34:14 -07001638 "timeout waiting for MAC to come out of reset\n");
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001639 return -ETIMEDOUT;
1640 }
1641
1642 return 0;
1643}
1644
Florian Fainelli909ff5e2014-07-21 15:29:21 -07001645static void bcmgenet_intr_disable(struct bcmgenet_priv *priv)
1646{
1647 /* Mask all interrupts.*/
1648 bcmgenet_intrl2_0_writel(priv, 0xFFFFFFFF, INTRL2_CPU_MASK_SET);
1649 bcmgenet_intrl2_0_writel(priv, 0xFFFFFFFF, INTRL2_CPU_CLEAR);
1650 bcmgenet_intrl2_0_writel(priv, 0, INTRL2_CPU_MASK_CLEAR);
1651 bcmgenet_intrl2_1_writel(priv, 0xFFFFFFFF, INTRL2_CPU_MASK_SET);
1652 bcmgenet_intrl2_1_writel(priv, 0xFFFFFFFF, INTRL2_CPU_CLEAR);
1653 bcmgenet_intrl2_1_writel(priv, 0, INTRL2_CPU_MASK_CLEAR);
1654}
1655
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001656static int init_umac(struct bcmgenet_priv *priv)
1657{
1658 struct device *kdev = &priv->pdev->dev;
1659 int ret;
1660 u32 reg, cpu_mask_clear;
Jaedon Shin4092e6a2015-02-28 11:48:26 +09001661 int index;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001662
1663 dev_dbg(&priv->pdev->dev, "bcmgenet: init_umac\n");
1664
1665 ret = reset_umac(priv);
1666 if (ret)
1667 return ret;
1668
1669 bcmgenet_umac_writel(priv, 0, UMAC_CMD);
1670 /* clear tx/rx counter */
1671 bcmgenet_umac_writel(priv,
Florian Fainellic91b7f62014-07-23 10:42:12 -07001672 MIB_RESET_RX | MIB_RESET_TX | MIB_RESET_RUNT,
1673 UMAC_MIB_CTRL);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001674 bcmgenet_umac_writel(priv, 0, UMAC_MIB_CTRL);
1675
1676 bcmgenet_umac_writel(priv, ENET_MAX_MTU_SIZE, UMAC_MAX_FRAME_LEN);
1677
1678 /* init rx registers, enable ip header optimization */
1679 reg = bcmgenet_rbuf_readl(priv, RBUF_CTRL);
1680 reg |= RBUF_ALIGN_2B;
1681 bcmgenet_rbuf_writel(priv, reg, RBUF_CTRL);
1682
1683 if (!GENET_IS_V1(priv) && !GENET_IS_V2(priv))
1684 bcmgenet_rbuf_writel(priv, 1, RBUF_TBUF_SIZE_CTRL);
1685
Florian Fainelli909ff5e2014-07-21 15:29:21 -07001686 bcmgenet_intr_disable(priv);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001687
Jaedon Shin4092e6a2015-02-28 11:48:26 +09001688 cpu_mask_clear = UMAC_IRQ_RXDMA_BDONE | UMAC_IRQ_TXDMA_BDONE;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001689
1690 dev_dbg(kdev, "%s:Enabling RXDMA_BDONE interrupt\n", __func__);
1691
Brian Norris7fc527f2014-07-29 14:34:14 -07001692 /* Monitor cable plug/unplugged event for internal PHY */
Florian Fainelli8900ea572014-07-23 10:42:14 -07001693 if (phy_is_internal(priv->phydev)) {
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001694 cpu_mask_clear |= (UMAC_IRQ_LINK_DOWN | UMAC_IRQ_LINK_UP);
Florian Fainelli8900ea572014-07-23 10:42:14 -07001695 } else if (priv->ext_phy) {
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001696 cpu_mask_clear |= (UMAC_IRQ_LINK_DOWN | UMAC_IRQ_LINK_UP);
Florian Fainelli8900ea572014-07-23 10:42:14 -07001697 } else if (priv->phy_interface == PHY_INTERFACE_MODE_MOCA) {
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001698 reg = bcmgenet_bp_mc_get(priv);
1699 reg |= BIT(priv->hw_params->bp_in_en_shift);
1700
1701 /* bp_mask: back pressure mask */
1702 if (netif_is_multiqueue(priv->dev))
1703 reg |= priv->hw_params->bp_in_mask;
1704 else
1705 reg &= ~priv->hw_params->bp_in_mask;
1706 bcmgenet_bp_mc_set(priv, reg);
1707 }
1708
1709 /* Enable MDIO interrupts on GENET v3+ */
1710 if (priv->hw_params->flags & GENET_HAS_MDIO_INTR)
1711 cpu_mask_clear |= UMAC_IRQ_MDIO_DONE | UMAC_IRQ_MDIO_ERROR;
1712
Florian Fainellic91b7f62014-07-23 10:42:12 -07001713 bcmgenet_intrl2_0_writel(priv, cpu_mask_clear, INTRL2_CPU_MASK_CLEAR);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001714
Jaedon Shin4092e6a2015-02-28 11:48:26 +09001715 for (index = 0; index < priv->hw_params->tx_queues; index++)
1716 bcmgenet_intrl2_1_writel(priv, (1 << index),
1717 INTRL2_CPU_MASK_CLEAR);
1718
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001719 /* Enable rx/tx engine.*/
1720 dev_dbg(kdev, "done init umac\n");
1721
1722 return 0;
1723}
1724
Petri Gynther4f8b2d72015-02-23 11:00:45 -08001725/* Initialize a Tx ring along with corresponding hardware registers */
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001726static void bcmgenet_init_tx_ring(struct bcmgenet_priv *priv,
1727 unsigned int index, unsigned int size,
Petri Gynther4f8b2d72015-02-23 11:00:45 -08001728 unsigned int start_ptr, unsigned int end_ptr)
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001729{
1730 struct bcmgenet_tx_ring *ring = &priv->tx_rings[index];
1731 u32 words_per_bd = WORDS_PER_BD(priv);
1732 u32 flow_period_val = 0;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001733
1734 spin_lock_init(&ring->lock);
Jaedon Shin4092e6a2015-02-28 11:48:26 +09001735 ring->priv = priv;
1736 netif_napi_add(priv->dev, &ring->napi, bcmgenet_tx_poll, 64);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001737 ring->index = index;
1738 if (index == DESC_INDEX) {
1739 ring->queue = 0;
1740 ring->int_enable = bcmgenet_tx_ring16_int_enable;
1741 ring->int_disable = bcmgenet_tx_ring16_int_disable;
1742 } else {
1743 ring->queue = index + 1;
1744 ring->int_enable = bcmgenet_tx_ring_int_enable;
1745 ring->int_disable = bcmgenet_tx_ring_int_disable;
1746 }
Petri Gynther4f8b2d72015-02-23 11:00:45 -08001747 ring->cbs = priv->tx_cbs + start_ptr;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001748 ring->size = size;
Petri Gynther66d06752015-03-04 14:30:01 -08001749 ring->clean_ptr = start_ptr;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001750 ring->c_index = 0;
1751 ring->free_bds = size;
Petri Gynther4f8b2d72015-02-23 11:00:45 -08001752 ring->write_ptr = start_ptr;
1753 ring->cb_ptr = start_ptr;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001754 ring->end_ptr = end_ptr - 1;
1755 ring->prod_index = 0;
1756
1757 /* Set flow period for ring != 16 */
1758 if (index != DESC_INDEX)
1759 flow_period_val = ENET_MAX_MTU_SIZE << 16;
1760
1761 bcmgenet_tdma_ring_writel(priv, index, 0, TDMA_PROD_INDEX);
1762 bcmgenet_tdma_ring_writel(priv, index, 0, TDMA_CONS_INDEX);
1763 bcmgenet_tdma_ring_writel(priv, index, 1, DMA_MBUF_DONE_THRESH);
1764 /* Disable rate control for now */
1765 bcmgenet_tdma_ring_writel(priv, index, flow_period_val,
Florian Fainellic91b7f62014-07-23 10:42:12 -07001766 TDMA_FLOW_PERIOD);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001767 bcmgenet_tdma_ring_writel(priv, index,
Florian Fainellic91b7f62014-07-23 10:42:12 -07001768 ((size << DMA_RING_SIZE_SHIFT) |
1769 RX_BUF_LENGTH), DMA_RING_BUF_SIZE);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001770
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001771 /* Set start and end address, read and write pointers */
Petri Gynther4f8b2d72015-02-23 11:00:45 -08001772 bcmgenet_tdma_ring_writel(priv, index, start_ptr * words_per_bd,
Florian Fainellic91b7f62014-07-23 10:42:12 -07001773 DMA_START_ADDR);
Petri Gynther4f8b2d72015-02-23 11:00:45 -08001774 bcmgenet_tdma_ring_writel(priv, index, start_ptr * words_per_bd,
Florian Fainellic91b7f62014-07-23 10:42:12 -07001775 TDMA_READ_PTR);
Petri Gynther4f8b2d72015-02-23 11:00:45 -08001776 bcmgenet_tdma_ring_writel(priv, index, start_ptr * words_per_bd,
Florian Fainellic91b7f62014-07-23 10:42:12 -07001777 TDMA_WRITE_PTR);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001778 bcmgenet_tdma_ring_writel(priv, index, end_ptr * words_per_bd - 1,
Florian Fainellic91b7f62014-07-23 10:42:12 -07001779 DMA_END_ADDR);
Jaedon Shin4092e6a2015-02-28 11:48:26 +09001780
1781 napi_enable(&ring->napi);
1782}
1783
1784static void bcmgenet_fini_tx_ring(struct bcmgenet_priv *priv,
1785 unsigned int index)
1786{
1787 struct bcmgenet_tx_ring *ring = &priv->tx_rings[index];
1788
1789 napi_disable(&ring->napi);
1790 netif_napi_del(&ring->napi);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001791}
1792
1793/* Initialize a RDMA ring */
1794static int bcmgenet_init_rx_ring(struct bcmgenet_priv *priv,
Petri Gynther8ac467e2015-03-09 13:40:00 -07001795 unsigned int index, unsigned int size,
1796 unsigned int start_ptr, unsigned int end_ptr)
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001797{
Petri Gynther8ac467e2015-03-09 13:40:00 -07001798 struct bcmgenet_rx_ring *ring = &priv->rx_rings[index];
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001799 u32 words_per_bd = WORDS_PER_BD(priv);
1800 int ret;
1801
Petri Gynther8ac467e2015-03-09 13:40:00 -07001802 ring->index = index;
1803 ring->cbs = priv->rx_cbs + start_ptr;
1804 ring->size = size;
1805 ring->c_index = 0;
1806 ring->read_ptr = start_ptr;
1807 ring->cb_ptr = start_ptr;
1808 ring->end_ptr = end_ptr - 1;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001809
Petri Gynther8ac467e2015-03-09 13:40:00 -07001810 ret = bcmgenet_alloc_rx_buffers(priv, ring);
1811 if (ret)
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001812 return ret;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001813
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001814 bcmgenet_rdma_ring_writel(priv, index, 0, RDMA_PROD_INDEX);
1815 bcmgenet_rdma_ring_writel(priv, index, 0, RDMA_CONS_INDEX);
Petri Gynther6f5a2722015-03-06 13:45:00 -08001816 bcmgenet_rdma_ring_writel(priv, index, 1, DMA_MBUF_DONE_THRESH);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001817 bcmgenet_rdma_ring_writel(priv, index,
Florian Fainellic91b7f62014-07-23 10:42:12 -07001818 ((size << DMA_RING_SIZE_SHIFT) |
1819 RX_BUF_LENGTH), DMA_RING_BUF_SIZE);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001820 bcmgenet_rdma_ring_writel(priv, index,
Florian Fainellic91b7f62014-07-23 10:42:12 -07001821 (DMA_FC_THRESH_LO <<
1822 DMA_XOFF_THRESHOLD_SHIFT) |
1823 DMA_FC_THRESH_HI, RDMA_XON_XOFF_THRESH);
Petri Gynther6f5a2722015-03-06 13:45:00 -08001824
1825 /* Set start and end address, read and write pointers */
Petri Gynther8ac467e2015-03-09 13:40:00 -07001826 bcmgenet_rdma_ring_writel(priv, index, start_ptr * words_per_bd,
1827 DMA_START_ADDR);
1828 bcmgenet_rdma_ring_writel(priv, index, start_ptr * words_per_bd,
1829 RDMA_READ_PTR);
1830 bcmgenet_rdma_ring_writel(priv, index, start_ptr * words_per_bd,
1831 RDMA_WRITE_PTR);
1832 bcmgenet_rdma_ring_writel(priv, index, end_ptr * words_per_bd - 1,
Petri Gynther6f5a2722015-03-06 13:45:00 -08001833 DMA_END_ADDR);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001834
1835 return ret;
1836}
1837
Petri Gynther16c6d662015-02-23 11:00:45 -08001838/* Initialize Tx queues
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001839 *
Petri Gynther16c6d662015-02-23 11:00:45 -08001840 * Queues 0-3 are priority-based, each one has 32 descriptors,
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001841 * with queue 0 being the highest priority queue.
1842 *
Petri Gynther16c6d662015-02-23 11:00:45 -08001843 * Queue 16 is the default Tx queue with
Petri Gynther51a966a2015-02-23 11:00:46 -08001844 * GENET_Q16_TX_BD_CNT = 256 - 4 * 32 = 128 descriptors.
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001845 *
Petri Gynther16c6d662015-02-23 11:00:45 -08001846 * The transmit control block pool is then partitioned as follows:
1847 * - Tx queue 0 uses tx_cbs[0..31]
1848 * - Tx queue 1 uses tx_cbs[32..63]
1849 * - Tx queue 2 uses tx_cbs[64..95]
1850 * - Tx queue 3 uses tx_cbs[96..127]
1851 * - Tx queue 16 uses tx_cbs[128..255]
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001852 */
Petri Gynther16c6d662015-02-23 11:00:45 -08001853static void bcmgenet_init_tx_queues(struct net_device *dev)
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001854{
1855 struct bcmgenet_priv *priv = netdev_priv(dev);
Petri Gynther16c6d662015-02-23 11:00:45 -08001856 u32 i, dma_enable;
1857 u32 dma_ctrl, ring_cfg;
Petri Gynther37742162014-10-07 09:30:01 -07001858 u32 dma_priority[3] = {0, 0, 0};
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001859
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001860 dma_ctrl = bcmgenet_tdma_readl(priv, DMA_CTRL);
1861 dma_enable = dma_ctrl & DMA_EN;
1862 dma_ctrl &= ~DMA_EN;
1863 bcmgenet_tdma_writel(priv, dma_ctrl, DMA_CTRL);
1864
Petri Gynther16c6d662015-02-23 11:00:45 -08001865 dma_ctrl = 0;
1866 ring_cfg = 0;
1867
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001868 /* Enable strict priority arbiter mode */
1869 bcmgenet_tdma_writel(priv, DMA_ARBITER_SP, DMA_ARB_CTRL);
1870
Petri Gynther16c6d662015-02-23 11:00:45 -08001871 /* Initialize Tx priority queues */
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001872 for (i = 0; i < priv->hw_params->tx_queues; i++) {
Petri Gynther51a966a2015-02-23 11:00:46 -08001873 bcmgenet_init_tx_ring(priv, i, priv->hw_params->tx_bds_per_q,
1874 i * priv->hw_params->tx_bds_per_q,
1875 (i + 1) * priv->hw_params->tx_bds_per_q);
Petri Gynther16c6d662015-02-23 11:00:45 -08001876 ring_cfg |= (1 << i);
1877 dma_ctrl |= (1 << (i + DMA_RING_BUF_EN_SHIFT));
Petri Gynther37742162014-10-07 09:30:01 -07001878 dma_priority[DMA_PRIO_REG_INDEX(i)] |=
1879 ((GENET_Q0_PRIORITY + i) << DMA_PRIO_REG_SHIFT(i));
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001880 }
1881
Petri Gynther16c6d662015-02-23 11:00:45 -08001882 /* Initialize Tx default queue 16 */
Petri Gynther51a966a2015-02-23 11:00:46 -08001883 bcmgenet_init_tx_ring(priv, DESC_INDEX, GENET_Q16_TX_BD_CNT,
Petri Gynther16c6d662015-02-23 11:00:45 -08001884 priv->hw_params->tx_queues *
Petri Gynther51a966a2015-02-23 11:00:46 -08001885 priv->hw_params->tx_bds_per_q,
Petri Gynther16c6d662015-02-23 11:00:45 -08001886 TOTAL_DESC);
1887 ring_cfg |= (1 << DESC_INDEX);
1888 dma_ctrl |= (1 << (DESC_INDEX + DMA_RING_BUF_EN_SHIFT));
Petri Gynther37742162014-10-07 09:30:01 -07001889 dma_priority[DMA_PRIO_REG_INDEX(DESC_INDEX)] |=
1890 ((GENET_Q0_PRIORITY + priv->hw_params->tx_queues) <<
1891 DMA_PRIO_REG_SHIFT(DESC_INDEX));
Petri Gynther16c6d662015-02-23 11:00:45 -08001892
1893 /* Set Tx queue priorities */
Petri Gynther37742162014-10-07 09:30:01 -07001894 bcmgenet_tdma_writel(priv, dma_priority[0], DMA_PRIORITY_0);
1895 bcmgenet_tdma_writel(priv, dma_priority[1], DMA_PRIORITY_1);
1896 bcmgenet_tdma_writel(priv, dma_priority[2], DMA_PRIORITY_2);
1897
Petri Gynther16c6d662015-02-23 11:00:45 -08001898 /* Enable Tx queues */
1899 bcmgenet_tdma_writel(priv, ring_cfg, DMA_RING_CFG);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001900
Petri Gynther16c6d662015-02-23 11:00:45 -08001901 /* Enable Tx DMA */
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001902 if (dma_enable)
Petri Gynther16c6d662015-02-23 11:00:45 -08001903 dma_ctrl |= DMA_EN;
1904 bcmgenet_tdma_writel(priv, dma_ctrl, DMA_CTRL);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001905}
1906
Petri Gynther8ac467e2015-03-09 13:40:00 -07001907/* Initialize Rx queues
1908 *
1909 * Queues 0-15 are priority queues. Hardware Filtering Block (HFB) can be
1910 * used to direct traffic to these queues.
1911 *
1912 * Queue 16 is the default Rx queue with GENET_Q16_RX_BD_CNT descriptors.
1913 */
1914static int bcmgenet_init_rx_queues(struct net_device *dev)
1915{
1916 struct bcmgenet_priv *priv = netdev_priv(dev);
1917 u32 i;
1918 u32 dma_enable;
1919 u32 dma_ctrl;
1920 u32 ring_cfg;
1921 int ret;
1922
1923 dma_ctrl = bcmgenet_rdma_readl(priv, DMA_CTRL);
1924 dma_enable = dma_ctrl & DMA_EN;
1925 dma_ctrl &= ~DMA_EN;
1926 bcmgenet_rdma_writel(priv, dma_ctrl, DMA_CTRL);
1927
1928 dma_ctrl = 0;
1929 ring_cfg = 0;
1930
1931 /* Initialize Rx priority queues */
1932 for (i = 0; i < priv->hw_params->rx_queues; i++) {
1933 ret = bcmgenet_init_rx_ring(priv, i,
1934 priv->hw_params->rx_bds_per_q,
1935 i * priv->hw_params->rx_bds_per_q,
1936 (i + 1) *
1937 priv->hw_params->rx_bds_per_q);
1938 if (ret)
1939 return ret;
1940
1941 ring_cfg |= (1 << i);
1942 dma_ctrl |= (1 << (i + DMA_RING_BUF_EN_SHIFT));
1943 }
1944
1945 /* Initialize Rx default queue 16 */
1946 ret = bcmgenet_init_rx_ring(priv, DESC_INDEX, GENET_Q16_RX_BD_CNT,
1947 priv->hw_params->rx_queues *
1948 priv->hw_params->rx_bds_per_q,
1949 TOTAL_DESC);
1950 if (ret)
1951 return ret;
1952
1953 ring_cfg |= (1 << DESC_INDEX);
1954 dma_ctrl |= (1 << (DESC_INDEX + DMA_RING_BUF_EN_SHIFT));
1955
1956 /* Enable rings */
1957 bcmgenet_rdma_writel(priv, ring_cfg, DMA_RING_CFG);
1958
1959 /* Configure ring as descriptor ring and re-enable DMA if enabled */
1960 if (dma_enable)
1961 dma_ctrl |= DMA_EN;
1962 bcmgenet_rdma_writel(priv, dma_ctrl, DMA_CTRL);
1963
1964 return 0;
1965}
1966
Florian Fainelli4a0c081e2014-09-22 11:54:43 -07001967static int bcmgenet_dma_teardown(struct bcmgenet_priv *priv)
1968{
1969 int ret = 0;
1970 int timeout = 0;
1971 u32 reg;
1972
1973 /* Disable TDMA to stop add more frames in TX DMA */
1974 reg = bcmgenet_tdma_readl(priv, DMA_CTRL);
1975 reg &= ~DMA_EN;
1976 bcmgenet_tdma_writel(priv, reg, DMA_CTRL);
1977
1978 /* Check TDMA status register to confirm TDMA is disabled */
1979 while (timeout++ < DMA_TIMEOUT_VAL) {
1980 reg = bcmgenet_tdma_readl(priv, DMA_STATUS);
1981 if (reg & DMA_DISABLED)
1982 break;
1983
1984 udelay(1);
1985 }
1986
1987 if (timeout == DMA_TIMEOUT_VAL) {
1988 netdev_warn(priv->dev, "Timed out while disabling TX DMA\n");
1989 ret = -ETIMEDOUT;
1990 }
1991
1992 /* Wait 10ms for packet drain in both tx and rx dma */
1993 usleep_range(10000, 20000);
1994
1995 /* Disable RDMA */
1996 reg = bcmgenet_rdma_readl(priv, DMA_CTRL);
1997 reg &= ~DMA_EN;
1998 bcmgenet_rdma_writel(priv, reg, DMA_CTRL);
1999
2000 timeout = 0;
2001 /* Check RDMA status register to confirm RDMA is disabled */
2002 while (timeout++ < DMA_TIMEOUT_VAL) {
2003 reg = bcmgenet_rdma_readl(priv, DMA_STATUS);
2004 if (reg & DMA_DISABLED)
2005 break;
2006
2007 udelay(1);
2008 }
2009
2010 if (timeout == DMA_TIMEOUT_VAL) {
2011 netdev_warn(priv->dev, "Timed out while disabling RX DMA\n");
2012 ret = -ETIMEDOUT;
2013 }
2014
2015 return ret;
2016}
2017
Jaedon Shin4092e6a2015-02-28 11:48:26 +09002018static void __bcmgenet_fini_dma(struct bcmgenet_priv *priv)
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002019{
2020 int i;
2021
2022 /* disable DMA */
Florian Fainelli4a0c081e2014-09-22 11:54:43 -07002023 bcmgenet_dma_teardown(priv);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002024
2025 for (i = 0; i < priv->num_tx_bds; i++) {
2026 if (priv->tx_cbs[i].skb != NULL) {
2027 dev_kfree_skb(priv->tx_cbs[i].skb);
2028 priv->tx_cbs[i].skb = NULL;
2029 }
2030 }
2031
2032 bcmgenet_free_rx_buffers(priv);
2033 kfree(priv->rx_cbs);
2034 kfree(priv->tx_cbs);
2035}
2036
Jaedon Shin4092e6a2015-02-28 11:48:26 +09002037static void bcmgenet_fini_dma(struct bcmgenet_priv *priv)
2038{
2039 int i;
2040
2041 bcmgenet_fini_tx_ring(priv, DESC_INDEX);
2042
2043 for (i = 0; i < priv->hw_params->tx_queues; i++)
2044 bcmgenet_fini_tx_ring(priv, i);
2045
2046 __bcmgenet_fini_dma(priv);
2047}
2048
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002049/* init_edma: Initialize DMA control register */
2050static int bcmgenet_init_dma(struct bcmgenet_priv *priv)
2051{
2052 int ret;
Petri Gynther014012a2015-02-23 11:00:45 -08002053 unsigned int i;
2054 struct enet_cb *cb;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002055
Petri Gynther6f5a2722015-03-06 13:45:00 -08002056 netif_dbg(priv, hw, priv->dev, "%s\n", __func__);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002057
Petri Gynther6f5a2722015-03-06 13:45:00 -08002058 /* Init rDma */
2059 bcmgenet_rdma_writel(priv, DMA_MAX_BURST_LENGTH, DMA_SCB_BURST_SIZE);
2060
2061 /* Initialize common Rx ring structures */
2062 priv->rx_bds = priv->base + priv->hw_params->rdma_offset;
2063 priv->num_rx_bds = TOTAL_DESC;
2064 priv->rx_cbs = kcalloc(priv->num_rx_bds, sizeof(struct enet_cb),
2065 GFP_KERNEL);
2066 if (!priv->rx_cbs)
2067 return -ENOMEM;
2068
2069 for (i = 0; i < priv->num_rx_bds; i++) {
2070 cb = priv->rx_cbs + i;
2071 cb->bd_addr = priv->rx_bds + i * DMA_DESC_SIZE;
2072 }
2073
Petri Gynther8ac467e2015-03-09 13:40:00 -07002074 /* Initialize Rx queues */
2075 ret = bcmgenet_init_rx_queues(priv->dev);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002076 if (ret) {
Petri Gynther8ac467e2015-03-09 13:40:00 -07002077 netdev_err(priv->dev, "failed to initialize Rx queues\n");
Petri Gynther6f5a2722015-03-06 13:45:00 -08002078 bcmgenet_free_rx_buffers(priv);
2079 kfree(priv->rx_cbs);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002080 return ret;
2081 }
2082
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002083 /* Init tDma */
2084 bcmgenet_tdma_writel(priv, DMA_MAX_BURST_LENGTH, DMA_SCB_BURST_SIZE);
2085
Brian Norris7fc527f2014-07-29 14:34:14 -07002086 /* Initialize common TX ring structures */
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002087 priv->tx_bds = priv->base + priv->hw_params->tdma_offset;
2088 priv->num_tx_bds = TOTAL_DESC;
Florian Fainellic489be02014-07-23 10:42:15 -07002089 priv->tx_cbs = kcalloc(priv->num_tx_bds, sizeof(struct enet_cb),
Florian Fainellic91b7f62014-07-23 10:42:12 -07002090 GFP_KERNEL);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002091 if (!priv->tx_cbs) {
Jaedon Shin4092e6a2015-02-28 11:48:26 +09002092 __bcmgenet_fini_dma(priv);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002093 return -ENOMEM;
2094 }
2095
Petri Gynther014012a2015-02-23 11:00:45 -08002096 for (i = 0; i < priv->num_tx_bds; i++) {
2097 cb = priv->tx_cbs + i;
2098 cb->bd_addr = priv->tx_bds + i * DMA_DESC_SIZE;
2099 }
2100
Petri Gynther16c6d662015-02-23 11:00:45 -08002101 /* Initialize Tx queues */
2102 bcmgenet_init_tx_queues(priv->dev);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002103
2104 return 0;
2105}
2106
2107/* NAPI polling method*/
2108static int bcmgenet_poll(struct napi_struct *napi, int budget)
2109{
2110 struct bcmgenet_priv *priv = container_of(napi,
2111 struct bcmgenet_priv, napi);
2112 unsigned int work_done;
2113
Petri Gynther8ac467e2015-03-09 13:40:00 -07002114 work_done = bcmgenet_desc_rx(priv, DESC_INDEX, budget);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002115
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002116 if (work_done < budget) {
2117 napi_complete(napi);
Florian Fainellic91b7f62014-07-23 10:42:12 -07002118 bcmgenet_intrl2_0_writel(priv, UMAC_IRQ_RXDMA_BDONE,
2119 INTRL2_CPU_MASK_CLEAR);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002120 }
2121
2122 return work_done;
2123}
2124
2125/* Interrupt bottom half */
2126static void bcmgenet_irq_task(struct work_struct *work)
2127{
2128 struct bcmgenet_priv *priv = container_of(
2129 work, struct bcmgenet_priv, bcmgenet_irq_work);
2130
2131 netif_dbg(priv, intr, priv->dev, "%s\n", __func__);
2132
Florian Fainelli8fdb0e02014-07-21 15:29:26 -07002133 if (priv->irq0_stat & UMAC_IRQ_MPD_R) {
2134 priv->irq0_stat &= ~UMAC_IRQ_MPD_R;
2135 netif_dbg(priv, wol, priv->dev,
2136 "magic packet detected, waking up\n");
2137 bcmgenet_power_up(priv, GENET_POWER_WOL_MAGIC);
2138 }
2139
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002140 /* Link UP/DOWN event */
2141 if ((priv->hw_params->flags & GENET_HAS_MDIO_INTR) &&
Florian Fainellic91b7f62014-07-23 10:42:12 -07002142 (priv->irq0_stat & (UMAC_IRQ_LINK_UP|UMAC_IRQ_LINK_DOWN))) {
Florian Fainelli80d8e962014-02-24 16:56:11 -08002143 phy_mac_interrupt(priv->phydev,
Florian Fainellic91b7f62014-07-23 10:42:12 -07002144 priv->irq0_stat & UMAC_IRQ_LINK_UP);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002145 priv->irq0_stat &= ~(UMAC_IRQ_LINK_UP|UMAC_IRQ_LINK_DOWN);
2146 }
2147}
2148
2149/* bcmgenet_isr1: interrupt handler for ring buffer. */
2150static irqreturn_t bcmgenet_isr1(int irq, void *dev_id)
2151{
2152 struct bcmgenet_priv *priv = dev_id;
Jaedon Shin4092e6a2015-02-28 11:48:26 +09002153 struct bcmgenet_tx_ring *ring;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002154 unsigned int index;
2155
2156 /* Save irq status for bottom-half processing. */
2157 priv->irq1_stat =
2158 bcmgenet_intrl2_1_readl(priv, INTRL2_CPU_STAT) &
Jaedon Shin4092e6a2015-02-28 11:48:26 +09002159 ~bcmgenet_intrl2_1_readl(priv, INTRL2_CPU_MASK_STATUS);
Brian Norris7fc527f2014-07-29 14:34:14 -07002160 /* clear interrupts */
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002161 bcmgenet_intrl2_1_writel(priv, priv->irq1_stat, INTRL2_CPU_CLEAR);
2162
2163 netif_dbg(priv, intr, priv->dev,
Florian Fainellic91b7f62014-07-23 10:42:12 -07002164 "%s: IRQ=0x%x\n", __func__, priv->irq1_stat);
Jaedon Shin4092e6a2015-02-28 11:48:26 +09002165
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002166 /* Check the MBDONE interrupts.
2167 * packet is done, reclaim descriptors
2168 */
Jaedon Shin4092e6a2015-02-28 11:48:26 +09002169 for (index = 0; index < priv->hw_params->tx_queues; index++) {
2170 if (!(priv->irq1_stat & BIT(index)))
2171 continue;
2172
2173 ring = &priv->tx_rings[index];
2174
2175 if (likely(napi_schedule_prep(&ring->napi))) {
2176 ring->int_disable(priv, ring);
2177 __napi_schedule(&ring->napi);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002178 }
2179 }
Jaedon Shin4092e6a2015-02-28 11:48:26 +09002180
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002181 return IRQ_HANDLED;
2182}
2183
2184/* bcmgenet_isr0: Handle various interrupts. */
2185static irqreturn_t bcmgenet_isr0(int irq, void *dev_id)
2186{
2187 struct bcmgenet_priv *priv = dev_id;
2188
2189 /* Save irq status for bottom-half processing. */
2190 priv->irq0_stat =
2191 bcmgenet_intrl2_0_readl(priv, INTRL2_CPU_STAT) &
2192 ~bcmgenet_intrl2_0_readl(priv, INTRL2_CPU_MASK_STATUS);
Brian Norris7fc527f2014-07-29 14:34:14 -07002193 /* clear interrupts */
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002194 bcmgenet_intrl2_0_writel(priv, priv->irq0_stat, INTRL2_CPU_CLEAR);
2195
2196 netif_dbg(priv, intr, priv->dev,
Florian Fainellic91b7f62014-07-23 10:42:12 -07002197 "IRQ=0x%x\n", priv->irq0_stat);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002198
2199 if (priv->irq0_stat & (UMAC_IRQ_RXDMA_BDONE | UMAC_IRQ_RXDMA_PDONE)) {
2200 /* We use NAPI(software interrupt throttling, if
2201 * Rx Descriptor throttling is not used.
2202 * Disable interrupt, will be enabled in the poll method.
2203 */
2204 if (likely(napi_schedule_prep(&priv->napi))) {
Florian Fainellic91b7f62014-07-23 10:42:12 -07002205 bcmgenet_intrl2_0_writel(priv, UMAC_IRQ_RXDMA_BDONE,
2206 INTRL2_CPU_MASK_SET);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002207 __napi_schedule(&priv->napi);
2208 }
2209 }
2210 if (priv->irq0_stat &
2211 (UMAC_IRQ_TXDMA_BDONE | UMAC_IRQ_TXDMA_PDONE)) {
Jaedon Shin4092e6a2015-02-28 11:48:26 +09002212 struct bcmgenet_tx_ring *ring = &priv->tx_rings[DESC_INDEX];
2213
2214 if (likely(napi_schedule_prep(&ring->napi))) {
2215 ring->int_disable(priv, ring);
2216 __napi_schedule(&ring->napi);
2217 }
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002218 }
2219 if (priv->irq0_stat & (UMAC_IRQ_PHY_DET_R |
2220 UMAC_IRQ_PHY_DET_F |
2221 UMAC_IRQ_LINK_UP |
2222 UMAC_IRQ_LINK_DOWN |
2223 UMAC_IRQ_HFB_SM |
2224 UMAC_IRQ_HFB_MM |
2225 UMAC_IRQ_MPD_R)) {
2226 /* all other interested interrupts handled in bottom half */
2227 schedule_work(&priv->bcmgenet_irq_work);
2228 }
2229
2230 if ((priv->hw_params->flags & GENET_HAS_MDIO_INTR) &&
Florian Fainellic91b7f62014-07-23 10:42:12 -07002231 priv->irq0_stat & (UMAC_IRQ_MDIO_DONE | UMAC_IRQ_MDIO_ERROR)) {
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002232 priv->irq0_stat &= ~(UMAC_IRQ_MDIO_DONE | UMAC_IRQ_MDIO_ERROR);
2233 wake_up(&priv->wq);
2234 }
2235
2236 return IRQ_HANDLED;
2237}
2238
Florian Fainelli85620562014-07-21 15:29:23 -07002239static irqreturn_t bcmgenet_wol_isr(int irq, void *dev_id)
2240{
2241 struct bcmgenet_priv *priv = dev_id;
2242
2243 pm_wakeup_event(&priv->pdev->dev, 0);
2244
2245 return IRQ_HANDLED;
2246}
2247
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002248static void bcmgenet_umac_reset(struct bcmgenet_priv *priv)
2249{
2250 u32 reg;
2251
2252 reg = bcmgenet_rbuf_ctrl_get(priv);
2253 reg |= BIT(1);
2254 bcmgenet_rbuf_ctrl_set(priv, reg);
2255 udelay(10);
2256
2257 reg &= ~BIT(1);
2258 bcmgenet_rbuf_ctrl_set(priv, reg);
2259 udelay(10);
2260}
2261
2262static void bcmgenet_set_hw_addr(struct bcmgenet_priv *priv,
Florian Fainellic91b7f62014-07-23 10:42:12 -07002263 unsigned char *addr)
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002264{
2265 bcmgenet_umac_writel(priv, (addr[0] << 24) | (addr[1] << 16) |
2266 (addr[2] << 8) | addr[3], UMAC_MAC0);
2267 bcmgenet_umac_writel(priv, (addr[4] << 8) | addr[5], UMAC_MAC1);
2268}
2269
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002270/* Returns a reusable dma control register value */
2271static u32 bcmgenet_dma_disable(struct bcmgenet_priv *priv)
2272{
2273 u32 reg;
2274 u32 dma_ctrl;
2275
2276 /* disable DMA */
2277 dma_ctrl = 1 << (DESC_INDEX + DMA_RING_BUF_EN_SHIFT) | DMA_EN;
2278 reg = bcmgenet_tdma_readl(priv, DMA_CTRL);
2279 reg &= ~dma_ctrl;
2280 bcmgenet_tdma_writel(priv, reg, DMA_CTRL);
2281
2282 reg = bcmgenet_rdma_readl(priv, DMA_CTRL);
2283 reg &= ~dma_ctrl;
2284 bcmgenet_rdma_writel(priv, reg, DMA_CTRL);
2285
2286 bcmgenet_umac_writel(priv, 1, UMAC_TX_FLUSH);
2287 udelay(10);
2288 bcmgenet_umac_writel(priv, 0, UMAC_TX_FLUSH);
2289
2290 return dma_ctrl;
2291}
2292
2293static void bcmgenet_enable_dma(struct bcmgenet_priv *priv, u32 dma_ctrl)
2294{
2295 u32 reg;
2296
2297 reg = bcmgenet_rdma_readl(priv, DMA_CTRL);
2298 reg |= dma_ctrl;
2299 bcmgenet_rdma_writel(priv, reg, DMA_CTRL);
2300
2301 reg = bcmgenet_tdma_readl(priv, DMA_CTRL);
2302 reg |= dma_ctrl;
2303 bcmgenet_tdma_writel(priv, reg, DMA_CTRL);
2304}
2305
Florian Fainelli909ff5e2014-07-21 15:29:21 -07002306static void bcmgenet_netif_start(struct net_device *dev)
2307{
2308 struct bcmgenet_priv *priv = netdev_priv(dev);
2309
2310 /* Start the network engine */
2311 napi_enable(&priv->napi);
2312
2313 umac_enable_set(priv, CMD_TX_EN | CMD_RX_EN, true);
2314
2315 if (phy_is_internal(priv->phydev))
2316 bcmgenet_power_up(priv, GENET_POWER_PASSIVE);
2317
2318 netif_tx_start_all_queues(dev);
2319
2320 phy_start(priv->phydev);
2321}
2322
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002323static int bcmgenet_open(struct net_device *dev)
2324{
2325 struct bcmgenet_priv *priv = netdev_priv(dev);
2326 unsigned long dma_ctrl;
2327 u32 reg;
2328 int ret;
2329
2330 netif_dbg(priv, ifup, dev, "bcmgenet_open\n");
2331
2332 /* Turn on the clock */
2333 if (!IS_ERR(priv->clk))
2334 clk_prepare_enable(priv->clk);
2335
2336 /* take MAC out of reset */
2337 bcmgenet_umac_reset(priv);
2338
2339 ret = init_umac(priv);
2340 if (ret)
2341 goto err_clk_disable;
2342
2343 /* disable ethernet MAC while updating its registers */
Florian Fainellie29585b2014-07-21 15:29:20 -07002344 umac_enable_set(priv, CMD_TX_EN | CMD_RX_EN, false);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002345
Florian Fainelli909ff5e2014-07-21 15:29:21 -07002346 /* Make sure we reflect the value of CRC_CMD_FWD */
2347 reg = bcmgenet_umac_readl(priv, UMAC_CMD);
2348 priv->crc_fwd_en = !!(reg & CMD_CRC_FWD);
2349
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002350 bcmgenet_set_hw_addr(priv, dev->dev_addr);
2351
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002352 if (phy_is_internal(priv->phydev)) {
2353 reg = bcmgenet_ext_readl(priv, EXT_EXT_PWR_MGMT);
2354 reg |= EXT_ENERGY_DET_MASK;
2355 bcmgenet_ext_writel(priv, reg, EXT_EXT_PWR_MGMT);
2356 }
2357
2358 /* Disable RX/TX DMA and flush TX queues */
2359 dma_ctrl = bcmgenet_dma_disable(priv);
2360
2361 /* Reinitialize TDMA and RDMA and SW housekeeping */
2362 ret = bcmgenet_init_dma(priv);
2363 if (ret) {
2364 netdev_err(dev, "failed to initialize DMA\n");
2365 goto err_fini_dma;
2366 }
2367
2368 /* Always enable ring 16 - descriptor ring */
2369 bcmgenet_enable_dma(priv, dma_ctrl);
2370
2371 ret = request_irq(priv->irq0, bcmgenet_isr0, IRQF_SHARED,
Florian Fainellic91b7f62014-07-23 10:42:12 -07002372 dev->name, priv);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002373 if (ret < 0) {
2374 netdev_err(dev, "can't request IRQ %d\n", priv->irq0);
2375 goto err_fini_dma;
2376 }
2377
2378 ret = request_irq(priv->irq1, bcmgenet_isr1, IRQF_SHARED,
Florian Fainellic91b7f62014-07-23 10:42:12 -07002379 dev->name, priv);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002380 if (ret < 0) {
2381 netdev_err(dev, "can't request IRQ %d\n", priv->irq1);
2382 goto err_irq0;
2383 }
2384
Florian Fainellidbd479d2014-11-10 18:06:21 -08002385 /* Re-configure the port multiplexer towards the PHY device */
2386 bcmgenet_mii_config(priv->dev, false);
2387
Florian Fainellic96e7312014-11-10 18:06:20 -08002388 phy_connect_direct(dev, priv->phydev, bcmgenet_mii_setup,
2389 priv->phy_interface);
2390
Florian Fainelli909ff5e2014-07-21 15:29:21 -07002391 bcmgenet_netif_start(dev);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002392
2393 return 0;
2394
2395err_irq0:
2396 free_irq(priv->irq0, dev);
2397err_fini_dma:
2398 bcmgenet_fini_dma(priv);
2399err_clk_disable:
2400 if (!IS_ERR(priv->clk))
2401 clk_disable_unprepare(priv->clk);
2402 return ret;
2403}
2404
Florian Fainelli909ff5e2014-07-21 15:29:21 -07002405static void bcmgenet_netif_stop(struct net_device *dev)
2406{
2407 struct bcmgenet_priv *priv = netdev_priv(dev);
2408
2409 netif_tx_stop_all_queues(dev);
2410 napi_disable(&priv->napi);
2411 phy_stop(priv->phydev);
2412
2413 bcmgenet_intr_disable(priv);
2414
2415 /* Wait for pending work items to complete. Since interrupts are
2416 * disabled no new work will be scheduled.
2417 */
2418 cancel_work_sync(&priv->bcmgenet_irq_work);
Florian Fainellicc013fb2014-08-11 14:50:43 -07002419
Florian Fainellicc013fb2014-08-11 14:50:43 -07002420 priv->old_link = -1;
Petri Gynther5ad6e6c2014-10-03 12:25:01 -07002421 priv->old_speed = -1;
Florian Fainellicc013fb2014-08-11 14:50:43 -07002422 priv->old_duplex = -1;
Petri Gynther5ad6e6c2014-10-03 12:25:01 -07002423 priv->old_pause = -1;
Florian Fainelli909ff5e2014-07-21 15:29:21 -07002424}
2425
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002426static int bcmgenet_close(struct net_device *dev)
2427{
2428 struct bcmgenet_priv *priv = netdev_priv(dev);
2429 int ret;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002430
2431 netif_dbg(priv, ifdown, dev, "bcmgenet_close\n");
2432
Florian Fainelli909ff5e2014-07-21 15:29:21 -07002433 bcmgenet_netif_stop(dev);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002434
Florian Fainellic96e7312014-11-10 18:06:20 -08002435 /* Really kill the PHY state machine and disconnect from it */
2436 phy_disconnect(priv->phydev);
2437
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002438 /* Disable MAC receive */
Florian Fainellie29585b2014-07-21 15:29:20 -07002439 umac_enable_set(priv, CMD_RX_EN, false);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002440
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002441 ret = bcmgenet_dma_teardown(priv);
2442 if (ret)
2443 return ret;
2444
2445 /* Disable MAC transmit. TX DMA disabled have to done before this */
Florian Fainellie29585b2014-07-21 15:29:20 -07002446 umac_enable_set(priv, CMD_TX_EN, false);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002447
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002448 /* tx reclaim */
2449 bcmgenet_tx_reclaim_all(dev);
2450 bcmgenet_fini_dma(priv);
2451
2452 free_irq(priv->irq0, priv);
2453 free_irq(priv->irq1, priv);
2454
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002455 if (phy_is_internal(priv->phydev))
2456 bcmgenet_power_down(priv, GENET_POWER_PASSIVE);
2457
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002458 if (!IS_ERR(priv->clk))
2459 clk_disable_unprepare(priv->clk);
2460
2461 return 0;
2462}
2463
2464static void bcmgenet_timeout(struct net_device *dev)
2465{
2466 struct bcmgenet_priv *priv = netdev_priv(dev);
2467
2468 netif_dbg(priv, tx_err, dev, "bcmgenet_timeout\n");
2469
2470 dev->trans_start = jiffies;
2471
2472 dev->stats.tx_errors++;
2473
2474 netif_tx_wake_all_queues(dev);
2475}
2476
2477#define MAX_MC_COUNT 16
2478
2479static inline void bcmgenet_set_mdf_addr(struct bcmgenet_priv *priv,
2480 unsigned char *addr,
2481 int *i,
2482 int *mc)
2483{
2484 u32 reg;
2485
Florian Fainellic91b7f62014-07-23 10:42:12 -07002486 bcmgenet_umac_writel(priv, addr[0] << 8 | addr[1],
2487 UMAC_MDF_ADDR + (*i * 4));
2488 bcmgenet_umac_writel(priv, addr[2] << 24 | addr[3] << 16 |
2489 addr[4] << 8 | addr[5],
2490 UMAC_MDF_ADDR + ((*i + 1) * 4));
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002491 reg = bcmgenet_umac_readl(priv, UMAC_MDF_CTRL);
2492 reg |= (1 << (MAX_MC_COUNT - *mc));
2493 bcmgenet_umac_writel(priv, reg, UMAC_MDF_CTRL);
2494 *i += 2;
2495 (*mc)++;
2496}
2497
2498static void bcmgenet_set_rx_mode(struct net_device *dev)
2499{
2500 struct bcmgenet_priv *priv = netdev_priv(dev);
2501 struct netdev_hw_addr *ha;
2502 int i, mc;
2503 u32 reg;
2504
2505 netif_dbg(priv, hw, dev, "%s: %08X\n", __func__, dev->flags);
2506
Brian Norris7fc527f2014-07-29 14:34:14 -07002507 /* Promiscuous mode */
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002508 reg = bcmgenet_umac_readl(priv, UMAC_CMD);
2509 if (dev->flags & IFF_PROMISC) {
2510 reg |= CMD_PROMISC;
2511 bcmgenet_umac_writel(priv, reg, UMAC_CMD);
2512 bcmgenet_umac_writel(priv, 0, UMAC_MDF_CTRL);
2513 return;
2514 } else {
2515 reg &= ~CMD_PROMISC;
2516 bcmgenet_umac_writel(priv, reg, UMAC_CMD);
2517 }
2518
2519 /* UniMac doesn't support ALLMULTI */
2520 if (dev->flags & IFF_ALLMULTI) {
2521 netdev_warn(dev, "ALLMULTI is not supported\n");
2522 return;
2523 }
2524
2525 /* update MDF filter */
2526 i = 0;
2527 mc = 0;
2528 /* Broadcast */
2529 bcmgenet_set_mdf_addr(priv, dev->broadcast, &i, &mc);
2530 /* my own address.*/
2531 bcmgenet_set_mdf_addr(priv, dev->dev_addr, &i, &mc);
2532 /* Unicast list*/
2533 if (netdev_uc_count(dev) > (MAX_MC_COUNT - mc))
2534 return;
2535
2536 if (!netdev_uc_empty(dev))
2537 netdev_for_each_uc_addr(ha, dev)
2538 bcmgenet_set_mdf_addr(priv, ha->addr, &i, &mc);
2539 /* Multicast */
2540 if (netdev_mc_empty(dev) || netdev_mc_count(dev) >= (MAX_MC_COUNT - mc))
2541 return;
2542
2543 netdev_for_each_mc_addr(ha, dev)
2544 bcmgenet_set_mdf_addr(priv, ha->addr, &i, &mc);
2545}
2546
2547/* Set the hardware MAC address. */
2548static int bcmgenet_set_mac_addr(struct net_device *dev, void *p)
2549{
2550 struct sockaddr *addr = p;
2551
2552 /* Setting the MAC address at the hardware level is not possible
2553 * without disabling the UniMAC RX/TX enable bits.
2554 */
2555 if (netif_running(dev))
2556 return -EBUSY;
2557
2558 ether_addr_copy(dev->dev_addr, addr->sa_data);
2559
2560 return 0;
2561}
2562
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002563static const struct net_device_ops bcmgenet_netdev_ops = {
2564 .ndo_open = bcmgenet_open,
2565 .ndo_stop = bcmgenet_close,
2566 .ndo_start_xmit = bcmgenet_xmit,
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002567 .ndo_tx_timeout = bcmgenet_timeout,
2568 .ndo_set_rx_mode = bcmgenet_set_rx_mode,
2569 .ndo_set_mac_address = bcmgenet_set_mac_addr,
2570 .ndo_do_ioctl = bcmgenet_ioctl,
2571 .ndo_set_features = bcmgenet_set_features,
2572};
2573
2574/* Array of GENET hardware parameters/characteristics */
2575static struct bcmgenet_hw_params bcmgenet_hw_params[] = {
2576 [GENET_V1] = {
2577 .tx_queues = 0,
Petri Gynther51a966a2015-02-23 11:00:46 -08002578 .tx_bds_per_q = 0,
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002579 .rx_queues = 0,
Petri Gynther3feafa02015-03-05 17:40:14 -08002580 .rx_bds_per_q = 0,
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002581 .bp_in_en_shift = 16,
2582 .bp_in_mask = 0xffff,
2583 .hfb_filter_cnt = 16,
2584 .qtag_mask = 0x1F,
2585 .hfb_offset = 0x1000,
2586 .rdma_offset = 0x2000,
2587 .tdma_offset = 0x3000,
2588 .words_per_bd = 2,
2589 },
2590 [GENET_V2] = {
2591 .tx_queues = 4,
Petri Gynther51a966a2015-02-23 11:00:46 -08002592 .tx_bds_per_q = 32,
Petri Gynther7e906e02015-03-05 17:40:10 -08002593 .rx_queues = 0,
Petri Gynther3feafa02015-03-05 17:40:14 -08002594 .rx_bds_per_q = 0,
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002595 .bp_in_en_shift = 16,
2596 .bp_in_mask = 0xffff,
2597 .hfb_filter_cnt = 16,
2598 .qtag_mask = 0x1F,
2599 .tbuf_offset = 0x0600,
2600 .hfb_offset = 0x1000,
2601 .hfb_reg_offset = 0x2000,
2602 .rdma_offset = 0x3000,
2603 .tdma_offset = 0x4000,
2604 .words_per_bd = 2,
2605 .flags = GENET_HAS_EXT,
2606 },
2607 [GENET_V3] = {
2608 .tx_queues = 4,
Petri Gynther51a966a2015-02-23 11:00:46 -08002609 .tx_bds_per_q = 32,
Petri Gynther7e906e02015-03-05 17:40:10 -08002610 .rx_queues = 0,
Petri Gynther3feafa02015-03-05 17:40:14 -08002611 .rx_bds_per_q = 0,
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002612 .bp_in_en_shift = 17,
2613 .bp_in_mask = 0x1ffff,
2614 .hfb_filter_cnt = 48,
2615 .qtag_mask = 0x3F,
2616 .tbuf_offset = 0x0600,
2617 .hfb_offset = 0x8000,
2618 .hfb_reg_offset = 0xfc00,
2619 .rdma_offset = 0x10000,
2620 .tdma_offset = 0x11000,
2621 .words_per_bd = 2,
2622 .flags = GENET_HAS_EXT | GENET_HAS_MDIO_INTR,
2623 },
2624 [GENET_V4] = {
2625 .tx_queues = 4,
Petri Gynther51a966a2015-02-23 11:00:46 -08002626 .tx_bds_per_q = 32,
Petri Gynther7e906e02015-03-05 17:40:10 -08002627 .rx_queues = 0,
Petri Gynther3feafa02015-03-05 17:40:14 -08002628 .rx_bds_per_q = 0,
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002629 .bp_in_en_shift = 17,
2630 .bp_in_mask = 0x1ffff,
2631 .hfb_filter_cnt = 48,
2632 .qtag_mask = 0x3F,
2633 .tbuf_offset = 0x0600,
2634 .hfb_offset = 0x8000,
2635 .hfb_reg_offset = 0xfc00,
2636 .rdma_offset = 0x2000,
2637 .tdma_offset = 0x4000,
2638 .words_per_bd = 3,
2639 .flags = GENET_HAS_40BITS | GENET_HAS_EXT | GENET_HAS_MDIO_INTR,
2640 },
2641};
2642
2643/* Infer hardware parameters from the detected GENET version */
2644static void bcmgenet_set_hw_params(struct bcmgenet_priv *priv)
2645{
2646 struct bcmgenet_hw_params *params;
2647 u32 reg;
2648 u8 major;
Florian Fainellib04a2f52014-12-03 09:56:59 -08002649 u16 gphy_rev;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002650
2651 if (GENET_IS_V4(priv)) {
2652 bcmgenet_dma_regs = bcmgenet_dma_regs_v3plus;
2653 genet_dma_ring_regs = genet_dma_ring_regs_v4;
2654 priv->dma_rx_chk_bit = DMA_RX_CHK_V3PLUS;
2655 priv->version = GENET_V4;
2656 } else if (GENET_IS_V3(priv)) {
2657 bcmgenet_dma_regs = bcmgenet_dma_regs_v3plus;
2658 genet_dma_ring_regs = genet_dma_ring_regs_v123;
2659 priv->dma_rx_chk_bit = DMA_RX_CHK_V3PLUS;
2660 priv->version = GENET_V3;
2661 } else if (GENET_IS_V2(priv)) {
2662 bcmgenet_dma_regs = bcmgenet_dma_regs_v2;
2663 genet_dma_ring_regs = genet_dma_ring_regs_v123;
2664 priv->dma_rx_chk_bit = DMA_RX_CHK_V12;
2665 priv->version = GENET_V2;
2666 } else if (GENET_IS_V1(priv)) {
2667 bcmgenet_dma_regs = bcmgenet_dma_regs_v1;
2668 genet_dma_ring_regs = genet_dma_ring_regs_v123;
2669 priv->dma_rx_chk_bit = DMA_RX_CHK_V12;
2670 priv->version = GENET_V1;
2671 }
2672
2673 /* enum genet_version starts at 1 */
2674 priv->hw_params = &bcmgenet_hw_params[priv->version];
2675 params = priv->hw_params;
2676
2677 /* Read GENET HW version */
2678 reg = bcmgenet_sys_readl(priv, SYS_REV_CTRL);
2679 major = (reg >> 24 & 0x0f);
2680 if (major == 5)
2681 major = 4;
2682 else if (major == 0)
2683 major = 1;
2684 if (major != priv->version) {
2685 dev_err(&priv->pdev->dev,
2686 "GENET version mismatch, got: %d, configured for: %d\n",
2687 major, priv->version);
2688 }
2689
2690 /* Print the GENET core version */
2691 dev_info(&priv->pdev->dev, "GENET " GENET_VER_FMT,
Florian Fainellic91b7f62014-07-23 10:42:12 -07002692 major, (reg >> 16) & 0x0f, reg & 0xffff);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002693
Florian Fainelli487320c2014-09-19 13:07:53 -07002694 /* Store the integrated PHY revision for the MDIO probing function
2695 * to pass this information to the PHY driver. The PHY driver expects
2696 * to find the PHY major revision in bits 15:8 while the GENET register
2697 * stores that information in bits 7:0, account for that.
Florian Fainellib04a2f52014-12-03 09:56:59 -08002698 *
2699 * On newer chips, starting with PHY revision G0, a new scheme is
2700 * deployed similar to the Starfighter 2 switch with GPHY major
2701 * revision in bits 15:8 and patch level in bits 7:0. Major revision 0
2702 * is reserved as well as special value 0x01ff, we have a small
2703 * heuristic to check for the new GPHY revision and re-arrange things
2704 * so the GPHY driver is happy.
Florian Fainelli487320c2014-09-19 13:07:53 -07002705 */
Florian Fainellib04a2f52014-12-03 09:56:59 -08002706 gphy_rev = reg & 0xffff;
2707
2708 /* This is the good old scheme, just GPHY major, no minor nor patch */
2709 if ((gphy_rev & 0xf0) != 0)
2710 priv->gphy_rev = gphy_rev << 8;
2711
2712 /* This is the new scheme, GPHY major rolls over with 0x10 = rev G0 */
2713 else if ((gphy_rev & 0xff00) != 0)
2714 priv->gphy_rev = gphy_rev;
2715
2716 /* This is reserved so should require special treatment */
2717 else if (gphy_rev == 0 || gphy_rev == 0x01ff) {
2718 pr_warn("Invalid GPHY revision detected: 0x%04x\n", gphy_rev);
2719 return;
2720 }
Florian Fainelli487320c2014-09-19 13:07:53 -07002721
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002722#ifdef CONFIG_PHYS_ADDR_T_64BIT
2723 if (!(params->flags & GENET_HAS_40BITS))
2724 pr_warn("GENET does not support 40-bits PA\n");
2725#endif
2726
2727 pr_debug("Configuration for version: %d\n"
Petri Gynther3feafa02015-03-05 17:40:14 -08002728 "TXq: %1d, TXqBDs: %1d, RXq: %1d, RXqBDs: %1d\n"
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002729 "BP << en: %2d, BP msk: 0x%05x\n"
2730 "HFB count: %2d, QTAQ msk: 0x%05x\n"
2731 "TBUF: 0x%04x, HFB: 0x%04x, HFBreg: 0x%04x\n"
2732 "RDMA: 0x%05x, TDMA: 0x%05x\n"
2733 "Words/BD: %d\n",
2734 priv->version,
Petri Gynther51a966a2015-02-23 11:00:46 -08002735 params->tx_queues, params->tx_bds_per_q,
Petri Gynther3feafa02015-03-05 17:40:14 -08002736 params->rx_queues, params->rx_bds_per_q,
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002737 params->bp_in_en_shift, params->bp_in_mask,
2738 params->hfb_filter_cnt, params->qtag_mask,
2739 params->tbuf_offset, params->hfb_offset,
2740 params->hfb_reg_offset,
2741 params->rdma_offset, params->tdma_offset,
2742 params->words_per_bd);
2743}
2744
2745static const struct of_device_id bcmgenet_match[] = {
2746 { .compatible = "brcm,genet-v1", .data = (void *)GENET_V1 },
2747 { .compatible = "brcm,genet-v2", .data = (void *)GENET_V2 },
2748 { .compatible = "brcm,genet-v3", .data = (void *)GENET_V3 },
2749 { .compatible = "brcm,genet-v4", .data = (void *)GENET_V4 },
2750 { },
2751};
2752
2753static int bcmgenet_probe(struct platform_device *pdev)
2754{
Petri Gyntherb0ba5122014-12-01 16:18:08 -08002755 struct bcmgenet_platform_data *pd = pdev->dev.platform_data;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002756 struct device_node *dn = pdev->dev.of_node;
Petri Gyntherb0ba5122014-12-01 16:18:08 -08002757 const struct of_device_id *of_id = NULL;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002758 struct bcmgenet_priv *priv;
2759 struct net_device *dev;
2760 const void *macaddr;
2761 struct resource *r;
2762 int err = -EIO;
2763
Petri Gynther3feafee2015-03-05 17:40:12 -08002764 /* Up to GENET_MAX_MQ_CNT + 1 TX queues and RX queues */
2765 dev = alloc_etherdev_mqs(sizeof(*priv), GENET_MAX_MQ_CNT + 1,
2766 GENET_MAX_MQ_CNT + 1);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002767 if (!dev) {
2768 dev_err(&pdev->dev, "can't allocate net device\n");
2769 return -ENOMEM;
2770 }
2771
Petri Gyntherb0ba5122014-12-01 16:18:08 -08002772 if (dn) {
2773 of_id = of_match_node(bcmgenet_match, dn);
2774 if (!of_id)
2775 return -EINVAL;
2776 }
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002777
2778 priv = netdev_priv(dev);
2779 priv->irq0 = platform_get_irq(pdev, 0);
2780 priv->irq1 = platform_get_irq(pdev, 1);
Florian Fainelli85620562014-07-21 15:29:23 -07002781 priv->wol_irq = platform_get_irq(pdev, 2);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002782 if (!priv->irq0 || !priv->irq1) {
2783 dev_err(&pdev->dev, "can't find IRQs\n");
2784 err = -EINVAL;
2785 goto err;
2786 }
2787
Petri Gyntherb0ba5122014-12-01 16:18:08 -08002788 if (dn) {
2789 macaddr = of_get_mac_address(dn);
2790 if (!macaddr) {
2791 dev_err(&pdev->dev, "can't find MAC address\n");
2792 err = -EINVAL;
2793 goto err;
2794 }
2795 } else {
2796 macaddr = pd->mac_address;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002797 }
2798
2799 r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Fabio Estevam5343a102014-02-24 00:47:24 -03002800 priv->base = devm_ioremap_resource(&pdev->dev, r);
2801 if (IS_ERR(priv->base)) {
2802 err = PTR_ERR(priv->base);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002803 goto err;
2804 }
2805
2806 SET_NETDEV_DEV(dev, &pdev->dev);
2807 dev_set_drvdata(&pdev->dev, dev);
2808 ether_addr_copy(dev->dev_addr, macaddr);
2809 dev->watchdog_timeo = 2 * HZ;
Wilfried Klaebe7ad24ea2014-05-11 00:12:32 +00002810 dev->ethtool_ops = &bcmgenet_ethtool_ops;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002811 dev->netdev_ops = &bcmgenet_netdev_ops;
2812 netif_napi_add(dev, &priv->napi, bcmgenet_poll, 64);
2813
2814 priv->msg_enable = netif_msg_init(-1, GENET_MSG_DEFAULT);
2815
2816 /* Set hardware features */
2817 dev->hw_features |= NETIF_F_SG | NETIF_F_IP_CSUM |
2818 NETIF_F_IPV6_CSUM | NETIF_F_RXCSUM;
2819
Florian Fainelli85620562014-07-21 15:29:23 -07002820 /* Request the WOL interrupt and advertise suspend if available */
2821 priv->wol_irq_disabled = true;
2822 err = devm_request_irq(&pdev->dev, priv->wol_irq, bcmgenet_wol_isr, 0,
2823 dev->name, priv);
2824 if (!err)
2825 device_set_wakeup_capable(&pdev->dev, 1);
2826
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002827 /* Set the needed headroom to account for any possible
2828 * features enabling/disabling at runtime
2829 */
2830 dev->needed_headroom += 64;
2831
2832 netdev_boot_setup_check(dev);
2833
2834 priv->dev = dev;
2835 priv->pdev = pdev;
Petri Gyntherb0ba5122014-12-01 16:18:08 -08002836 if (of_id)
2837 priv->version = (enum bcmgenet_version)of_id->data;
2838 else
2839 priv->version = pd->genet_version;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002840
Florian Fainellie4a60a92014-08-11 14:50:42 -07002841 priv->clk = devm_clk_get(&priv->pdev->dev, "enet");
2842 if (IS_ERR(priv->clk))
2843 dev_warn(&priv->pdev->dev, "failed to get enet clock\n");
2844
2845 if (!IS_ERR(priv->clk))
2846 clk_prepare_enable(priv->clk);
2847
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002848 bcmgenet_set_hw_params(priv);
2849
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002850 /* Mii wait queue */
2851 init_waitqueue_head(&priv->wq);
2852 /* Always use RX_BUF_LENGTH (2KB) buffer for all chips */
2853 priv->rx_buf_len = RX_BUF_LENGTH;
2854 INIT_WORK(&priv->bcmgenet_irq_work, bcmgenet_irq_task);
2855
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002856 priv->clk_wol = devm_clk_get(&priv->pdev->dev, "enet-wol");
2857 if (IS_ERR(priv->clk_wol))
2858 dev_warn(&priv->pdev->dev, "failed to get enet-wol clock\n");
2859
Florian Fainelli6ef398e2014-11-25 21:16:35 -08002860 priv->clk_eee = devm_clk_get(&priv->pdev->dev, "enet-eee");
2861 if (IS_ERR(priv->clk_eee)) {
2862 dev_warn(&priv->pdev->dev, "failed to get enet-eee clock\n");
2863 priv->clk_eee = NULL;
2864 }
2865
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002866 err = reset_umac(priv);
2867 if (err)
2868 goto err_clk_disable;
2869
2870 err = bcmgenet_mii_init(dev);
2871 if (err)
2872 goto err_clk_disable;
2873
2874 /* setup number of real queues + 1 (GENET_V1 has 0 hardware queues
2875 * just the ring 16 descriptor based TX
2876 */
2877 netif_set_real_num_tx_queues(priv->dev, priv->hw_params->tx_queues + 1);
2878 netif_set_real_num_rx_queues(priv->dev, priv->hw_params->rx_queues + 1);
2879
Florian Fainelli219575e2014-06-26 10:26:21 -07002880 /* libphy will determine the link state */
2881 netif_carrier_off(dev);
2882
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002883 /* Turn off the main clock, WOL clock is handled separately */
2884 if (!IS_ERR(priv->clk))
2885 clk_disable_unprepare(priv->clk);
2886
Florian Fainelli0f50ce92014-06-26 10:26:20 -07002887 err = register_netdev(dev);
2888 if (err)
2889 goto err;
2890
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002891 return err;
2892
2893err_clk_disable:
2894 if (!IS_ERR(priv->clk))
2895 clk_disable_unprepare(priv->clk);
2896err:
2897 free_netdev(dev);
2898 return err;
2899}
2900
2901static int bcmgenet_remove(struct platform_device *pdev)
2902{
2903 struct bcmgenet_priv *priv = dev_to_priv(&pdev->dev);
2904
2905 dev_set_drvdata(&pdev->dev, NULL);
2906 unregister_netdev(priv->dev);
2907 bcmgenet_mii_exit(priv->dev);
2908 free_netdev(priv->dev);
2909
2910 return 0;
2911}
2912
Florian Fainellib6e978e2014-07-21 15:29:22 -07002913#ifdef CONFIG_PM_SLEEP
2914static int bcmgenet_suspend(struct device *d)
2915{
2916 struct net_device *dev = dev_get_drvdata(d);
2917 struct bcmgenet_priv *priv = netdev_priv(dev);
2918 int ret;
2919
2920 if (!netif_running(dev))
2921 return 0;
2922
2923 bcmgenet_netif_stop(dev);
2924
Florian Fainellicc013fb2014-08-11 14:50:43 -07002925 phy_suspend(priv->phydev);
2926
Florian Fainellib6e978e2014-07-21 15:29:22 -07002927 netif_device_detach(dev);
2928
2929 /* Disable MAC receive */
2930 umac_enable_set(priv, CMD_RX_EN, false);
2931
2932 ret = bcmgenet_dma_teardown(priv);
2933 if (ret)
2934 return ret;
2935
2936 /* Disable MAC transmit. TX DMA disabled have to done before this */
2937 umac_enable_set(priv, CMD_TX_EN, false);
2938
2939 /* tx reclaim */
2940 bcmgenet_tx_reclaim_all(dev);
2941 bcmgenet_fini_dma(priv);
2942
Florian Fainelli8c90db72014-07-21 15:29:28 -07002943 /* Prepare the device for Wake-on-LAN and switch to the slow clock */
2944 if (device_may_wakeup(d) && priv->wolopts) {
2945 bcmgenet_power_down(priv, GENET_POWER_WOL_MAGIC);
2946 clk_prepare_enable(priv->clk_wol);
2947 }
2948
Florian Fainellib6e978e2014-07-21 15:29:22 -07002949 /* Turn off the clocks */
2950 clk_disable_unprepare(priv->clk);
2951
2952 return 0;
2953}
2954
2955static int bcmgenet_resume(struct device *d)
2956{
2957 struct net_device *dev = dev_get_drvdata(d);
2958 struct bcmgenet_priv *priv = netdev_priv(dev);
2959 unsigned long dma_ctrl;
2960 int ret;
2961 u32 reg;
2962
2963 if (!netif_running(dev))
2964 return 0;
2965
2966 /* Turn on the clock */
2967 ret = clk_prepare_enable(priv->clk);
2968 if (ret)
2969 return ret;
2970
2971 bcmgenet_umac_reset(priv);
2972
2973 ret = init_umac(priv);
2974 if (ret)
2975 goto out_clk_disable;
2976
Tobias Klauser0a29b3d2014-09-23 15:19:41 +02002977 /* From WOL-enabled suspend, switch to regular clock */
2978 if (priv->wolopts)
2979 clk_disable_unprepare(priv->clk_wol);
2980
2981 phy_init_hw(priv->phydev);
2982 /* Speed settings must be restored */
Florian Fainellidbd479d2014-11-10 18:06:21 -08002983 bcmgenet_mii_config(priv->dev, false);
Florian Fainelli8c90db72014-07-21 15:29:28 -07002984
Florian Fainellib6e978e2014-07-21 15:29:22 -07002985 /* disable ethernet MAC while updating its registers */
2986 umac_enable_set(priv, CMD_TX_EN | CMD_RX_EN, false);
2987
2988 bcmgenet_set_hw_addr(priv, dev->dev_addr);
2989
2990 if (phy_is_internal(priv->phydev)) {
2991 reg = bcmgenet_ext_readl(priv, EXT_EXT_PWR_MGMT);
2992 reg |= EXT_ENERGY_DET_MASK;
2993 bcmgenet_ext_writel(priv, reg, EXT_EXT_PWR_MGMT);
2994 }
2995
Florian Fainelli98bb7392014-08-11 14:50:45 -07002996 if (priv->wolopts)
2997 bcmgenet_power_up(priv, GENET_POWER_WOL_MAGIC);
2998
Florian Fainellib6e978e2014-07-21 15:29:22 -07002999 /* Disable RX/TX DMA and flush TX queues */
3000 dma_ctrl = bcmgenet_dma_disable(priv);
3001
3002 /* Reinitialize TDMA and RDMA and SW housekeeping */
3003 ret = bcmgenet_init_dma(priv);
3004 if (ret) {
3005 netdev_err(dev, "failed to initialize DMA\n");
3006 goto out_clk_disable;
3007 }
3008
3009 /* Always enable ring 16 - descriptor ring */
3010 bcmgenet_enable_dma(priv, dma_ctrl);
3011
3012 netif_device_attach(dev);
3013
Florian Fainellicc013fb2014-08-11 14:50:43 -07003014 phy_resume(priv->phydev);
3015
Florian Fainelli6ef398e2014-11-25 21:16:35 -08003016 if (priv->eee.eee_enabled)
3017 bcmgenet_eee_enable_set(dev, true);
3018
Florian Fainellib6e978e2014-07-21 15:29:22 -07003019 bcmgenet_netif_start(dev);
3020
3021 return 0;
3022
3023out_clk_disable:
3024 clk_disable_unprepare(priv->clk);
3025 return ret;
3026}
3027#endif /* CONFIG_PM_SLEEP */
3028
3029static SIMPLE_DEV_PM_OPS(bcmgenet_pm_ops, bcmgenet_suspend, bcmgenet_resume);
3030
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003031static struct platform_driver bcmgenet_driver = {
3032 .probe = bcmgenet_probe,
3033 .remove = bcmgenet_remove,
3034 .driver = {
3035 .name = "bcmgenet",
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003036 .of_match_table = bcmgenet_match,
Florian Fainellib6e978e2014-07-21 15:29:22 -07003037 .pm = &bcmgenet_pm_ops,
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003038 },
3039};
3040module_platform_driver(bcmgenet_driver);
3041
3042MODULE_AUTHOR("Broadcom Corporation");
3043MODULE_DESCRIPTION("Broadcom GENET Ethernet controller driver");
3044MODULE_ALIAS("platform:bcmgenet");
3045MODULE_LICENSE("GPL");