blob: 9ce6671e891606d9a1f10fefd93578b09e1630a1 [file] [log] [blame]
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001/*
2 * Broadcom GENET (Gigabit Ethernet) controller driver
3 *
Doug Bergerc298ede2017-03-13 17:41:33 -07004 * Copyright (c) 2014-2017 Broadcom
Florian Fainelli1c1008c2014-02-13 16:08:47 -08005 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
Florian Fainelli1c1008c2014-02-13 16:08:47 -08009 */
10
11#define pr_fmt(fmt) "bcmgenet: " fmt
12
13#include <linux/kernel.h>
14#include <linux/module.h>
15#include <linux/sched.h>
16#include <linux/types.h>
17#include <linux/fcntl.h>
18#include <linux/interrupt.h>
19#include <linux/string.h>
20#include <linux/if_ether.h>
21#include <linux/init.h>
22#include <linux/errno.h>
23#include <linux/delay.h>
24#include <linux/platform_device.h>
25#include <linux/dma-mapping.h>
26#include <linux/pm.h>
27#include <linux/clk.h>
Florian Fainelli1c1008c2014-02-13 16:08:47 -080028#include <linux/of.h>
29#include <linux/of_address.h>
30#include <linux/of_irq.h>
31#include <linux/of_net.h>
32#include <linux/of_platform.h>
33#include <net/arp.h>
34
35#include <linux/mii.h>
36#include <linux/ethtool.h>
37#include <linux/netdevice.h>
38#include <linux/inetdevice.h>
39#include <linux/etherdevice.h>
40#include <linux/skbuff.h>
41#include <linux/in.h>
42#include <linux/ip.h>
43#include <linux/ipv6.h>
44#include <linux/phy.h>
Petri Gyntherb0ba5122014-12-01 16:18:08 -080045#include <linux/platform_data/bcmgenet.h>
Florian Fainelli1c1008c2014-02-13 16:08:47 -080046
47#include <asm/unaligned.h>
48
49#include "bcmgenet.h"
50
51/* Maximum number of hardware queues, downsized if needed */
52#define GENET_MAX_MQ_CNT 4
53
54/* Default highest priority queue for multi queue support */
55#define GENET_Q0_PRIORITY 0
56
Petri Gynther3feafa02015-03-05 17:40:14 -080057#define GENET_Q16_RX_BD_CNT \
58 (TOTAL_DESC - priv->hw_params->rx_queues * priv->hw_params->rx_bds_per_q)
Petri Gynther51a966a2015-02-23 11:00:46 -080059#define GENET_Q16_TX_BD_CNT \
60 (TOTAL_DESC - priv->hw_params->tx_queues * priv->hw_params->tx_bds_per_q)
Florian Fainelli1c1008c2014-02-13 16:08:47 -080061
62#define RX_BUF_LENGTH 2048
63#define SKB_ALIGNMENT 32
64
65/* Tx/Rx DMA register offset, skip 256 descriptors */
66#define WORDS_PER_BD(p) (p->hw_params->words_per_bd)
67#define DMA_DESC_SIZE (WORDS_PER_BD(priv) * sizeof(u32))
68
69#define GENET_TDMA_REG_OFF (priv->hw_params->tdma_offset + \
70 TOTAL_DESC * DMA_DESC_SIZE)
71
72#define GENET_RDMA_REG_OFF (priv->hw_params->rdma_offset + \
73 TOTAL_DESC * DMA_DESC_SIZE)
74
Florian Fainelli69d2ea92017-08-29 12:25:31 -070075static inline void bcmgenet_writel(u32 value, void __iomem *offset)
76{
77 /* MIPS chips strapped for BE will automagically configure the
78 * peripheral registers for CPU-native byte order.
79 */
80 if (IS_ENABLED(CONFIG_MIPS) && IS_ENABLED(CONFIG_CPU_BIG_ENDIAN))
81 __raw_writel(value, offset);
82 else
83 writel_relaxed(value, offset);
84}
85
86static inline u32 bcmgenet_readl(void __iomem *offset)
87{
88 if (IS_ENABLED(CONFIG_MIPS) && IS_ENABLED(CONFIG_CPU_BIG_ENDIAN))
89 return __raw_readl(offset);
90 else
91 return readl_relaxed(offset);
92}
93
Florian Fainelli1c1008c2014-02-13 16:08:47 -080094static inline void dmadesc_set_length_status(struct bcmgenet_priv *priv,
Florian Fainellic91b7f62014-07-23 10:42:12 -070095 void __iomem *d, u32 value)
Florian Fainelli1c1008c2014-02-13 16:08:47 -080096{
Florian Fainelli69d2ea92017-08-29 12:25:31 -070097 bcmgenet_writel(value, d + DMA_DESC_LENGTH_STATUS);
Florian Fainelli1c1008c2014-02-13 16:08:47 -080098}
99
100static inline u32 dmadesc_get_length_status(struct bcmgenet_priv *priv,
Florian Fainellic91b7f62014-07-23 10:42:12 -0700101 void __iomem *d)
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800102{
Florian Fainelli69d2ea92017-08-29 12:25:31 -0700103 return bcmgenet_readl(d + DMA_DESC_LENGTH_STATUS);
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800104}
105
106static inline void dmadesc_set_addr(struct bcmgenet_priv *priv,
107 void __iomem *d,
108 dma_addr_t addr)
109{
Florian Fainelli69d2ea92017-08-29 12:25:31 -0700110 bcmgenet_writel(lower_32_bits(addr), d + DMA_DESC_ADDRESS_LO);
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800111
112 /* Register writes to GISB bus can take couple hundred nanoseconds
113 * and are done for each packet, save these expensive writes unless
Brian Norris7fc527f2014-07-29 14:34:14 -0700114 * the platform is explicitly configured for 64-bits/LPAE.
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800115 */
116#ifdef CONFIG_PHYS_ADDR_T_64BIT
117 if (priv->hw_params->flags & GENET_HAS_40BITS)
Florian Fainelli69d2ea92017-08-29 12:25:31 -0700118 bcmgenet_writel(upper_32_bits(addr), d + DMA_DESC_ADDRESS_HI);
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800119#endif
120}
121
122/* Combined address + length/status setter */
123static inline void dmadesc_set(struct bcmgenet_priv *priv,
Florian Fainellic91b7f62014-07-23 10:42:12 -0700124 void __iomem *d, dma_addr_t addr, u32 val)
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800125{
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800126 dmadesc_set_addr(priv, d, addr);
Petri Gynther7ee40622016-04-05 14:00:01 -0700127 dmadesc_set_length_status(priv, d, val);
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800128}
129
130static inline dma_addr_t dmadesc_get_addr(struct bcmgenet_priv *priv,
131 void __iomem *d)
132{
133 dma_addr_t addr;
134
Florian Fainelli69d2ea92017-08-29 12:25:31 -0700135 addr = bcmgenet_readl(d + DMA_DESC_ADDRESS_LO);
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800136
137 /* Register writes to GISB bus can take couple hundred nanoseconds
138 * and are done for each packet, save these expensive writes unless
Brian Norris7fc527f2014-07-29 14:34:14 -0700139 * the platform is explicitly configured for 64-bits/LPAE.
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800140 */
141#ifdef CONFIG_PHYS_ADDR_T_64BIT
142 if (priv->hw_params->flags & GENET_HAS_40BITS)
Florian Fainelli69d2ea92017-08-29 12:25:31 -0700143 addr |= (u64)bcmgenet_readl(d + DMA_DESC_ADDRESS_HI) << 32;
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800144#endif
145 return addr;
146}
147
148#define GENET_VER_FMT "%1d.%1d EPHY: 0x%04x"
149
150#define GENET_MSG_DEFAULT (NETIF_MSG_DRV | NETIF_MSG_PROBE | \
151 NETIF_MSG_LINK)
152
153static inline u32 bcmgenet_rbuf_ctrl_get(struct bcmgenet_priv *priv)
154{
155 if (GENET_IS_V1(priv))
156 return bcmgenet_rbuf_readl(priv, RBUF_FLUSH_CTRL_V1);
157 else
158 return bcmgenet_sys_readl(priv, SYS_RBUF_FLUSH_CTRL);
159}
160
161static inline void bcmgenet_rbuf_ctrl_set(struct bcmgenet_priv *priv, u32 val)
162{
163 if (GENET_IS_V1(priv))
164 bcmgenet_rbuf_writel(priv, val, RBUF_FLUSH_CTRL_V1);
165 else
166 bcmgenet_sys_writel(priv, val, SYS_RBUF_FLUSH_CTRL);
167}
168
169/* These macros are defined to deal with register map change
170 * between GENET1.1 and GENET2. Only those currently being used
171 * by driver are defined.
172 */
173static inline u32 bcmgenet_tbuf_ctrl_get(struct bcmgenet_priv *priv)
174{
175 if (GENET_IS_V1(priv))
176 return bcmgenet_rbuf_readl(priv, TBUF_CTRL_V1);
177 else
Florian Fainelli69d2ea92017-08-29 12:25:31 -0700178 return bcmgenet_readl(priv->base +
179 priv->hw_params->tbuf_offset + TBUF_CTRL);
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800180}
181
182static inline void bcmgenet_tbuf_ctrl_set(struct bcmgenet_priv *priv, u32 val)
183{
184 if (GENET_IS_V1(priv))
185 bcmgenet_rbuf_writel(priv, val, TBUF_CTRL_V1);
186 else
Florian Fainelli69d2ea92017-08-29 12:25:31 -0700187 bcmgenet_writel(val, priv->base +
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800188 priv->hw_params->tbuf_offset + TBUF_CTRL);
189}
190
191static inline u32 bcmgenet_bp_mc_get(struct bcmgenet_priv *priv)
192{
193 if (GENET_IS_V1(priv))
194 return bcmgenet_rbuf_readl(priv, TBUF_BP_MC_V1);
195 else
Florian Fainelli69d2ea92017-08-29 12:25:31 -0700196 return bcmgenet_readl(priv->base +
197 priv->hw_params->tbuf_offset + TBUF_BP_MC);
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800198}
199
200static inline void bcmgenet_bp_mc_set(struct bcmgenet_priv *priv, u32 val)
201{
202 if (GENET_IS_V1(priv))
203 bcmgenet_rbuf_writel(priv, val, TBUF_BP_MC_V1);
204 else
Florian Fainelli69d2ea92017-08-29 12:25:31 -0700205 bcmgenet_writel(val, priv->base +
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800206 priv->hw_params->tbuf_offset + TBUF_BP_MC);
207}
208
209/* RX/TX DMA register accessors */
210enum dma_reg {
211 DMA_RING_CFG = 0,
212 DMA_CTRL,
213 DMA_STATUS,
214 DMA_SCB_BURST_SIZE,
215 DMA_ARB_CTRL,
Petri Gynther37742162014-10-07 09:30:01 -0700216 DMA_PRIORITY_0,
217 DMA_PRIORITY_1,
218 DMA_PRIORITY_2,
Petri Gynther0034de42015-03-13 14:45:00 -0700219 DMA_INDEX2RING_0,
220 DMA_INDEX2RING_1,
221 DMA_INDEX2RING_2,
222 DMA_INDEX2RING_3,
223 DMA_INDEX2RING_4,
224 DMA_INDEX2RING_5,
225 DMA_INDEX2RING_6,
226 DMA_INDEX2RING_7,
Florian Fainelli4a296452015-09-16 16:47:40 -0700227 DMA_RING0_TIMEOUT,
228 DMA_RING1_TIMEOUT,
229 DMA_RING2_TIMEOUT,
230 DMA_RING3_TIMEOUT,
231 DMA_RING4_TIMEOUT,
232 DMA_RING5_TIMEOUT,
233 DMA_RING6_TIMEOUT,
234 DMA_RING7_TIMEOUT,
235 DMA_RING8_TIMEOUT,
236 DMA_RING9_TIMEOUT,
237 DMA_RING10_TIMEOUT,
238 DMA_RING11_TIMEOUT,
239 DMA_RING12_TIMEOUT,
240 DMA_RING13_TIMEOUT,
241 DMA_RING14_TIMEOUT,
242 DMA_RING15_TIMEOUT,
243 DMA_RING16_TIMEOUT,
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800244};
245
246static const u8 bcmgenet_dma_regs_v3plus[] = {
247 [DMA_RING_CFG] = 0x00,
248 [DMA_CTRL] = 0x04,
249 [DMA_STATUS] = 0x08,
250 [DMA_SCB_BURST_SIZE] = 0x0C,
251 [DMA_ARB_CTRL] = 0x2C,
Petri Gynther37742162014-10-07 09:30:01 -0700252 [DMA_PRIORITY_0] = 0x30,
253 [DMA_PRIORITY_1] = 0x34,
254 [DMA_PRIORITY_2] = 0x38,
Florian Fainelli4a296452015-09-16 16:47:40 -0700255 [DMA_RING0_TIMEOUT] = 0x2C,
256 [DMA_RING1_TIMEOUT] = 0x30,
257 [DMA_RING2_TIMEOUT] = 0x34,
258 [DMA_RING3_TIMEOUT] = 0x38,
259 [DMA_RING4_TIMEOUT] = 0x3c,
260 [DMA_RING5_TIMEOUT] = 0x40,
261 [DMA_RING6_TIMEOUT] = 0x44,
262 [DMA_RING7_TIMEOUT] = 0x48,
263 [DMA_RING8_TIMEOUT] = 0x4c,
264 [DMA_RING9_TIMEOUT] = 0x50,
265 [DMA_RING10_TIMEOUT] = 0x54,
266 [DMA_RING11_TIMEOUT] = 0x58,
267 [DMA_RING12_TIMEOUT] = 0x5c,
268 [DMA_RING13_TIMEOUT] = 0x60,
269 [DMA_RING14_TIMEOUT] = 0x64,
270 [DMA_RING15_TIMEOUT] = 0x68,
271 [DMA_RING16_TIMEOUT] = 0x6C,
Petri Gynther0034de42015-03-13 14:45:00 -0700272 [DMA_INDEX2RING_0] = 0x70,
273 [DMA_INDEX2RING_1] = 0x74,
274 [DMA_INDEX2RING_2] = 0x78,
275 [DMA_INDEX2RING_3] = 0x7C,
276 [DMA_INDEX2RING_4] = 0x80,
277 [DMA_INDEX2RING_5] = 0x84,
278 [DMA_INDEX2RING_6] = 0x88,
279 [DMA_INDEX2RING_7] = 0x8C,
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800280};
281
282static const u8 bcmgenet_dma_regs_v2[] = {
283 [DMA_RING_CFG] = 0x00,
284 [DMA_CTRL] = 0x04,
285 [DMA_STATUS] = 0x08,
286 [DMA_SCB_BURST_SIZE] = 0x0C,
287 [DMA_ARB_CTRL] = 0x30,
Petri Gynther37742162014-10-07 09:30:01 -0700288 [DMA_PRIORITY_0] = 0x34,
289 [DMA_PRIORITY_1] = 0x38,
290 [DMA_PRIORITY_2] = 0x3C,
Florian Fainelli4a296452015-09-16 16:47:40 -0700291 [DMA_RING0_TIMEOUT] = 0x2C,
292 [DMA_RING1_TIMEOUT] = 0x30,
293 [DMA_RING2_TIMEOUT] = 0x34,
294 [DMA_RING3_TIMEOUT] = 0x38,
295 [DMA_RING4_TIMEOUT] = 0x3c,
296 [DMA_RING5_TIMEOUT] = 0x40,
297 [DMA_RING6_TIMEOUT] = 0x44,
298 [DMA_RING7_TIMEOUT] = 0x48,
299 [DMA_RING8_TIMEOUT] = 0x4c,
300 [DMA_RING9_TIMEOUT] = 0x50,
301 [DMA_RING10_TIMEOUT] = 0x54,
302 [DMA_RING11_TIMEOUT] = 0x58,
303 [DMA_RING12_TIMEOUT] = 0x5c,
304 [DMA_RING13_TIMEOUT] = 0x60,
305 [DMA_RING14_TIMEOUT] = 0x64,
306 [DMA_RING15_TIMEOUT] = 0x68,
307 [DMA_RING16_TIMEOUT] = 0x6C,
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800308};
309
310static const u8 bcmgenet_dma_regs_v1[] = {
311 [DMA_CTRL] = 0x00,
312 [DMA_STATUS] = 0x04,
313 [DMA_SCB_BURST_SIZE] = 0x0C,
314 [DMA_ARB_CTRL] = 0x30,
Petri Gynther37742162014-10-07 09:30:01 -0700315 [DMA_PRIORITY_0] = 0x34,
316 [DMA_PRIORITY_1] = 0x38,
317 [DMA_PRIORITY_2] = 0x3C,
Florian Fainelli4a296452015-09-16 16:47:40 -0700318 [DMA_RING0_TIMEOUT] = 0x2C,
319 [DMA_RING1_TIMEOUT] = 0x30,
320 [DMA_RING2_TIMEOUT] = 0x34,
321 [DMA_RING3_TIMEOUT] = 0x38,
322 [DMA_RING4_TIMEOUT] = 0x3c,
323 [DMA_RING5_TIMEOUT] = 0x40,
324 [DMA_RING6_TIMEOUT] = 0x44,
325 [DMA_RING7_TIMEOUT] = 0x48,
326 [DMA_RING8_TIMEOUT] = 0x4c,
327 [DMA_RING9_TIMEOUT] = 0x50,
328 [DMA_RING10_TIMEOUT] = 0x54,
329 [DMA_RING11_TIMEOUT] = 0x58,
330 [DMA_RING12_TIMEOUT] = 0x5c,
331 [DMA_RING13_TIMEOUT] = 0x60,
332 [DMA_RING14_TIMEOUT] = 0x64,
333 [DMA_RING15_TIMEOUT] = 0x68,
334 [DMA_RING16_TIMEOUT] = 0x6C,
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800335};
336
337/* Set at runtime once bcmgenet version is known */
338static const u8 *bcmgenet_dma_regs;
339
340static inline struct bcmgenet_priv *dev_to_priv(struct device *dev)
341{
342 return netdev_priv(dev_get_drvdata(dev));
343}
344
345static inline u32 bcmgenet_tdma_readl(struct bcmgenet_priv *priv,
Florian Fainellic91b7f62014-07-23 10:42:12 -0700346 enum dma_reg r)
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800347{
Florian Fainelli69d2ea92017-08-29 12:25:31 -0700348 return bcmgenet_readl(priv->base + GENET_TDMA_REG_OFF +
349 DMA_RINGS_SIZE + bcmgenet_dma_regs[r]);
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800350}
351
352static inline void bcmgenet_tdma_writel(struct bcmgenet_priv *priv,
353 u32 val, enum dma_reg r)
354{
Florian Fainelli69d2ea92017-08-29 12:25:31 -0700355 bcmgenet_writel(val, priv->base + GENET_TDMA_REG_OFF +
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800356 DMA_RINGS_SIZE + bcmgenet_dma_regs[r]);
357}
358
359static inline u32 bcmgenet_rdma_readl(struct bcmgenet_priv *priv,
Florian Fainellic91b7f62014-07-23 10:42:12 -0700360 enum dma_reg r)
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800361{
Florian Fainelli69d2ea92017-08-29 12:25:31 -0700362 return bcmgenet_readl(priv->base + GENET_RDMA_REG_OFF +
363 DMA_RINGS_SIZE + bcmgenet_dma_regs[r]);
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800364}
365
366static inline void bcmgenet_rdma_writel(struct bcmgenet_priv *priv,
367 u32 val, enum dma_reg r)
368{
Florian Fainelli69d2ea92017-08-29 12:25:31 -0700369 bcmgenet_writel(val, priv->base + GENET_RDMA_REG_OFF +
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800370 DMA_RINGS_SIZE + bcmgenet_dma_regs[r]);
371}
372
373/* RDMA/TDMA ring registers and accessors
374 * we merge the common fields and just prefix with T/D the registers
375 * having different meaning depending on the direction
376 */
377enum dma_ring_reg {
378 TDMA_READ_PTR = 0,
379 RDMA_WRITE_PTR = TDMA_READ_PTR,
380 TDMA_READ_PTR_HI,
381 RDMA_WRITE_PTR_HI = TDMA_READ_PTR_HI,
382 TDMA_CONS_INDEX,
383 RDMA_PROD_INDEX = TDMA_CONS_INDEX,
384 TDMA_PROD_INDEX,
385 RDMA_CONS_INDEX = TDMA_PROD_INDEX,
386 DMA_RING_BUF_SIZE,
387 DMA_START_ADDR,
388 DMA_START_ADDR_HI,
389 DMA_END_ADDR,
390 DMA_END_ADDR_HI,
391 DMA_MBUF_DONE_THRESH,
392 TDMA_FLOW_PERIOD,
393 RDMA_XON_XOFF_THRESH = TDMA_FLOW_PERIOD,
394 TDMA_WRITE_PTR,
395 RDMA_READ_PTR = TDMA_WRITE_PTR,
396 TDMA_WRITE_PTR_HI,
397 RDMA_READ_PTR_HI = TDMA_WRITE_PTR_HI
398};
399
400/* GENET v4 supports 40-bits pointer addressing
401 * for obvious reasons the LO and HI word parts
402 * are contiguous, but this offsets the other
403 * registers.
404 */
405static const u8 genet_dma_ring_regs_v4[] = {
406 [TDMA_READ_PTR] = 0x00,
407 [TDMA_READ_PTR_HI] = 0x04,
408 [TDMA_CONS_INDEX] = 0x08,
409 [TDMA_PROD_INDEX] = 0x0C,
410 [DMA_RING_BUF_SIZE] = 0x10,
411 [DMA_START_ADDR] = 0x14,
412 [DMA_START_ADDR_HI] = 0x18,
413 [DMA_END_ADDR] = 0x1C,
414 [DMA_END_ADDR_HI] = 0x20,
415 [DMA_MBUF_DONE_THRESH] = 0x24,
416 [TDMA_FLOW_PERIOD] = 0x28,
417 [TDMA_WRITE_PTR] = 0x2C,
418 [TDMA_WRITE_PTR_HI] = 0x30,
419};
420
421static const u8 genet_dma_ring_regs_v123[] = {
422 [TDMA_READ_PTR] = 0x00,
423 [TDMA_CONS_INDEX] = 0x04,
424 [TDMA_PROD_INDEX] = 0x08,
425 [DMA_RING_BUF_SIZE] = 0x0C,
426 [DMA_START_ADDR] = 0x10,
427 [DMA_END_ADDR] = 0x14,
428 [DMA_MBUF_DONE_THRESH] = 0x18,
429 [TDMA_FLOW_PERIOD] = 0x1C,
430 [TDMA_WRITE_PTR] = 0x20,
431};
432
433/* Set at runtime once GENET version is known */
434static const u8 *genet_dma_ring_regs;
435
436static inline u32 bcmgenet_tdma_ring_readl(struct bcmgenet_priv *priv,
Florian Fainellic91b7f62014-07-23 10:42:12 -0700437 unsigned int ring,
438 enum dma_ring_reg r)
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800439{
Florian Fainelli69d2ea92017-08-29 12:25:31 -0700440 return bcmgenet_readl(priv->base + GENET_TDMA_REG_OFF +
441 (DMA_RING_SIZE * ring) +
442 genet_dma_ring_regs[r]);
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800443}
444
445static inline void bcmgenet_tdma_ring_writel(struct bcmgenet_priv *priv,
Florian Fainellic91b7f62014-07-23 10:42:12 -0700446 unsigned int ring, u32 val,
447 enum dma_ring_reg r)
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800448{
Florian Fainelli69d2ea92017-08-29 12:25:31 -0700449 bcmgenet_writel(val, priv->base + GENET_TDMA_REG_OFF +
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800450 (DMA_RING_SIZE * ring) +
451 genet_dma_ring_regs[r]);
452}
453
454static inline u32 bcmgenet_rdma_ring_readl(struct bcmgenet_priv *priv,
Florian Fainellic91b7f62014-07-23 10:42:12 -0700455 unsigned int ring,
456 enum dma_ring_reg r)
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800457{
Florian Fainelli69d2ea92017-08-29 12:25:31 -0700458 return bcmgenet_readl(priv->base + GENET_RDMA_REG_OFF +
459 (DMA_RING_SIZE * ring) +
460 genet_dma_ring_regs[r]);
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800461}
462
463static inline void bcmgenet_rdma_ring_writel(struct bcmgenet_priv *priv,
Florian Fainellic91b7f62014-07-23 10:42:12 -0700464 unsigned int ring, u32 val,
465 enum dma_ring_reg r)
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800466{
Florian Fainelli69d2ea92017-08-29 12:25:31 -0700467 bcmgenet_writel(val, priv->base + GENET_RDMA_REG_OFF +
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800468 (DMA_RING_SIZE * ring) +
469 genet_dma_ring_regs[r]);
470}
471
Edwin Chan89316fa2017-03-09 16:58:49 -0800472static int bcmgenet_begin(struct net_device *dev)
473{
474 struct bcmgenet_priv *priv = netdev_priv(dev);
475
476 /* Turn on the clock */
477 return clk_prepare_enable(priv->clk);
478}
479
480static void bcmgenet_complete(struct net_device *dev)
481{
482 struct bcmgenet_priv *priv = netdev_priv(dev);
483
484 /* Turn off the clock */
485 clk_disable_unprepare(priv->clk);
486}
487
Philippe Reynesfa92bf02016-09-26 22:31:57 +0200488static int bcmgenet_get_link_ksettings(struct net_device *dev,
489 struct ethtool_link_ksettings *cmd)
Philippe Reynesbac65c42016-07-09 00:54:47 +0200490{
Florian Fainelli0299b6a2016-09-26 22:31:56 +0200491 struct bcmgenet_priv *priv = netdev_priv(dev);
492
Philippe Reynesbac65c42016-07-09 00:54:47 +0200493 if (!netif_running(dev))
494 return -EINVAL;
495
Florian Fainelli0299b6a2016-09-26 22:31:56 +0200496 if (!priv->phydev)
Philippe Reynesbac65c42016-07-09 00:54:47 +0200497 return -ENODEV;
498
yuval.shaia@oracle.com55141742017-06-13 10:09:46 +0300499 phy_ethtool_ksettings_get(priv->phydev, cmd);
500
501 return 0;
Philippe Reynesbac65c42016-07-09 00:54:47 +0200502}
503
Philippe Reynesfa92bf02016-09-26 22:31:57 +0200504static int bcmgenet_set_link_ksettings(struct net_device *dev,
505 const struct ethtool_link_ksettings *cmd)
Philippe Reynesbac65c42016-07-09 00:54:47 +0200506{
Florian Fainelli0299b6a2016-09-26 22:31:56 +0200507 struct bcmgenet_priv *priv = netdev_priv(dev);
508
Philippe Reynesbac65c42016-07-09 00:54:47 +0200509 if (!netif_running(dev))
510 return -EINVAL;
511
Florian Fainelli0299b6a2016-09-26 22:31:56 +0200512 if (!priv->phydev)
Philippe Reynesbac65c42016-07-09 00:54:47 +0200513 return -ENODEV;
514
Philippe Reynesfa92bf02016-09-26 22:31:57 +0200515 return phy_ethtool_ksettings_set(priv->phydev, cmd);
Philippe Reynesbac65c42016-07-09 00:54:47 +0200516}
517
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800518static int bcmgenet_set_rx_csum(struct net_device *dev,
519 netdev_features_t wanted)
520{
521 struct bcmgenet_priv *priv = netdev_priv(dev);
522 u32 rbuf_chk_ctrl;
523 bool rx_csum_en;
524
525 rx_csum_en = !!(wanted & NETIF_F_RXCSUM);
526
527 rbuf_chk_ctrl = bcmgenet_rbuf_readl(priv, RBUF_CHK_CTRL);
528
529 /* enable rx checksumming */
530 if (rx_csum_en)
531 rbuf_chk_ctrl |= RBUF_RXCHK_EN;
532 else
533 rbuf_chk_ctrl &= ~RBUF_RXCHK_EN;
534 priv->desc_rxchk_en = rx_csum_en;
Florian Fainelliebe5e3c2014-03-26 21:18:39 -0700535
536 /* If UniMAC forwards CRC, we need to skip over it to get
537 * a valid CHK bit to be set in the per-packet status word
538 */
539 if (rx_csum_en && priv->crc_fwd_en)
540 rbuf_chk_ctrl |= RBUF_SKIP_FCS;
541 else
542 rbuf_chk_ctrl &= ~RBUF_SKIP_FCS;
543
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800544 bcmgenet_rbuf_writel(priv, rbuf_chk_ctrl, RBUF_CHK_CTRL);
545
546 return 0;
547}
548
549static int bcmgenet_set_tx_csum(struct net_device *dev,
550 netdev_features_t wanted)
551{
552 struct bcmgenet_priv *priv = netdev_priv(dev);
553 bool desc_64b_en;
554 u32 tbuf_ctrl, rbuf_ctrl;
555
556 tbuf_ctrl = bcmgenet_tbuf_ctrl_get(priv);
557 rbuf_ctrl = bcmgenet_rbuf_readl(priv, RBUF_CTRL);
558
559 desc_64b_en = !!(wanted & (NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM));
560
561 /* enable 64 bytes descriptor in both directions (RBUF and TBUF) */
562 if (desc_64b_en) {
563 tbuf_ctrl |= RBUF_64B_EN;
564 rbuf_ctrl |= RBUF_64B_EN;
565 } else {
566 tbuf_ctrl &= ~RBUF_64B_EN;
567 rbuf_ctrl &= ~RBUF_64B_EN;
568 }
569 priv->desc_64b_en = desc_64b_en;
570
571 bcmgenet_tbuf_ctrl_set(priv, tbuf_ctrl);
572 bcmgenet_rbuf_writel(priv, rbuf_ctrl, RBUF_CTRL);
573
574 return 0;
575}
576
577static int bcmgenet_set_features(struct net_device *dev,
Florian Fainellic91b7f62014-07-23 10:42:12 -0700578 netdev_features_t features)
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800579{
580 netdev_features_t changed = features ^ dev->features;
581 netdev_features_t wanted = dev->wanted_features;
582 int ret = 0;
583
584 if (changed & (NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM))
585 ret = bcmgenet_set_tx_csum(dev, wanted);
586 if (changed & (NETIF_F_RXCSUM))
587 ret = bcmgenet_set_rx_csum(dev, wanted);
588
589 return ret;
590}
591
592static u32 bcmgenet_get_msglevel(struct net_device *dev)
593{
594 struct bcmgenet_priv *priv = netdev_priv(dev);
595
596 return priv->msg_enable;
597}
598
599static void bcmgenet_set_msglevel(struct net_device *dev, u32 level)
600{
601 struct bcmgenet_priv *priv = netdev_priv(dev);
602
603 priv->msg_enable = level;
604}
605
Florian Fainelli2f913072015-09-16 16:47:39 -0700606static int bcmgenet_get_coalesce(struct net_device *dev,
607 struct ethtool_coalesce *ec)
608{
609 struct bcmgenet_priv *priv = netdev_priv(dev);
610
611 ec->tx_max_coalesced_frames =
612 bcmgenet_tdma_ring_readl(priv, DESC_INDEX,
613 DMA_MBUF_DONE_THRESH);
Florian Fainelli4a296452015-09-16 16:47:40 -0700614 ec->rx_max_coalesced_frames =
615 bcmgenet_rdma_ring_readl(priv, DESC_INDEX,
616 DMA_MBUF_DONE_THRESH);
617 ec->rx_coalesce_usecs =
618 bcmgenet_rdma_readl(priv, DMA_RING16_TIMEOUT) * 8192 / 1000;
Florian Fainelli2f913072015-09-16 16:47:39 -0700619
620 return 0;
621}
622
623static int bcmgenet_set_coalesce(struct net_device *dev,
624 struct ethtool_coalesce *ec)
625{
626 struct bcmgenet_priv *priv = netdev_priv(dev);
627 unsigned int i;
Florian Fainelli4a296452015-09-16 16:47:40 -0700628 u32 reg;
Florian Fainelli2f913072015-09-16 16:47:39 -0700629
Florian Fainelli4a296452015-09-16 16:47:40 -0700630 /* Base system clock is 125Mhz, DMA timeout is this reference clock
631 * divided by 1024, which yields roughly 8.192us, our maximum value
632 * has to fit in the DMA_TIMEOUT_MASK (16 bits)
633 */
Florian Fainelli2f913072015-09-16 16:47:39 -0700634 if (ec->tx_max_coalesced_frames > DMA_INTR_THRESHOLD_MASK ||
Florian Fainelli4a296452015-09-16 16:47:40 -0700635 ec->tx_max_coalesced_frames == 0 ||
636 ec->rx_max_coalesced_frames > DMA_INTR_THRESHOLD_MASK ||
637 ec->rx_coalesce_usecs > (DMA_TIMEOUT_MASK * 8) + 1)
638 return -EINVAL;
639
640 if (ec->rx_coalesce_usecs == 0 && ec->rx_max_coalesced_frames == 0)
Florian Fainelli2f913072015-09-16 16:47:39 -0700641 return -EINVAL;
642
643 /* GENET TDMA hardware does not support a configurable timeout, but will
644 * always generate an interrupt either after MBDONE packets have been
Doug Berger556c2cf2017-03-13 17:41:34 -0700645 * transmitted, or when the ring is empty.
Florian Fainelli2f913072015-09-16 16:47:39 -0700646 */
647 if (ec->tx_coalesce_usecs || ec->tx_coalesce_usecs_high ||
Florian Fainelli852bcaf2015-09-18 14:16:53 -0700648 ec->tx_coalesce_usecs_irq || ec->tx_coalesce_usecs_low)
Florian Fainelli2f913072015-09-16 16:47:39 -0700649 return -EOPNOTSUPP;
650
651 /* Program all TX queues with the same values, as there is no
652 * ethtool knob to do coalescing on a per-queue basis
653 */
654 for (i = 0; i < priv->hw_params->tx_queues; i++)
655 bcmgenet_tdma_ring_writel(priv, i,
656 ec->tx_max_coalesced_frames,
657 DMA_MBUF_DONE_THRESH);
658 bcmgenet_tdma_ring_writel(priv, DESC_INDEX,
659 ec->tx_max_coalesced_frames,
660 DMA_MBUF_DONE_THRESH);
661
Florian Fainelli4a296452015-09-16 16:47:40 -0700662 for (i = 0; i < priv->hw_params->rx_queues; i++) {
663 bcmgenet_rdma_ring_writel(priv, i,
664 ec->rx_max_coalesced_frames,
665 DMA_MBUF_DONE_THRESH);
666
667 reg = bcmgenet_rdma_readl(priv, DMA_RING0_TIMEOUT + i);
668 reg &= ~DMA_TIMEOUT_MASK;
669 reg |= DIV_ROUND_UP(ec->rx_coalesce_usecs * 1000, 8192);
670 bcmgenet_rdma_writel(priv, reg, DMA_RING0_TIMEOUT + i);
671 }
672
673 bcmgenet_rdma_ring_writel(priv, DESC_INDEX,
674 ec->rx_max_coalesced_frames,
675 DMA_MBUF_DONE_THRESH);
676
677 reg = bcmgenet_rdma_readl(priv, DMA_RING16_TIMEOUT);
678 reg &= ~DMA_TIMEOUT_MASK;
679 reg |= DIV_ROUND_UP(ec->rx_coalesce_usecs * 1000, 8192);
680 bcmgenet_rdma_writel(priv, reg, DMA_RING16_TIMEOUT);
681
Florian Fainelli2f913072015-09-16 16:47:39 -0700682 return 0;
683}
684
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800685/* standard ethtool support functions. */
686enum bcmgenet_stat_type {
687 BCMGENET_STAT_NETDEV = -1,
688 BCMGENET_STAT_MIB_RX,
689 BCMGENET_STAT_MIB_TX,
690 BCMGENET_STAT_RUNT,
691 BCMGENET_STAT_MISC,
Florian Fainellif62ba9c2015-02-28 18:09:16 -0800692 BCMGENET_STAT_SOFT,
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800693};
694
695struct bcmgenet_stats {
696 char stat_string[ETH_GSTRING_LEN];
697 int stat_sizeof;
698 int stat_offset;
699 enum bcmgenet_stat_type type;
700 /* reg offset from UMAC base for misc counters */
701 u16 reg_offset;
702};
703
704#define STAT_NETDEV(m) { \
705 .stat_string = __stringify(m), \
706 .stat_sizeof = sizeof(((struct net_device_stats *)0)->m), \
707 .stat_offset = offsetof(struct net_device_stats, m), \
708 .type = BCMGENET_STAT_NETDEV, \
709}
710
711#define STAT_GENET_MIB(str, m, _type) { \
712 .stat_string = str, \
713 .stat_sizeof = sizeof(((struct bcmgenet_priv *)0)->m), \
714 .stat_offset = offsetof(struct bcmgenet_priv, m), \
715 .type = _type, \
716}
717
718#define STAT_GENET_MIB_RX(str, m) STAT_GENET_MIB(str, m, BCMGENET_STAT_MIB_RX)
719#define STAT_GENET_MIB_TX(str, m) STAT_GENET_MIB(str, m, BCMGENET_STAT_MIB_TX)
720#define STAT_GENET_RUNT(str, m) STAT_GENET_MIB(str, m, BCMGENET_STAT_RUNT)
Florian Fainellif62ba9c2015-02-28 18:09:16 -0800721#define STAT_GENET_SOFT_MIB(str, m) STAT_GENET_MIB(str, m, BCMGENET_STAT_SOFT)
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800722
723#define STAT_GENET_MISC(str, m, offset) { \
724 .stat_string = str, \
725 .stat_sizeof = sizeof(((struct bcmgenet_priv *)0)->m), \
726 .stat_offset = offsetof(struct bcmgenet_priv, m), \
727 .type = BCMGENET_STAT_MISC, \
728 .reg_offset = offset, \
729}
730
Florian Fainelli37a30b42017-03-16 10:27:08 -0700731#define STAT_GENET_Q(num) \
732 STAT_GENET_SOFT_MIB("txq" __stringify(num) "_packets", \
733 tx_rings[num].packets), \
734 STAT_GENET_SOFT_MIB("txq" __stringify(num) "_bytes", \
735 tx_rings[num].bytes), \
736 STAT_GENET_SOFT_MIB("rxq" __stringify(num) "_bytes", \
737 rx_rings[num].bytes), \
738 STAT_GENET_SOFT_MIB("rxq" __stringify(num) "_packets", \
739 rx_rings[num].packets), \
740 STAT_GENET_SOFT_MIB("rxq" __stringify(num) "_errors", \
741 rx_rings[num].errors), \
742 STAT_GENET_SOFT_MIB("rxq" __stringify(num) "_dropped", \
743 rx_rings[num].dropped)
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800744
745/* There is a 0xC gap between the end of RX and beginning of TX stats and then
746 * between the end of TX stats and the beginning of the RX RUNT
747 */
748#define BCMGENET_STAT_OFFSET 0xc
749
750/* Hardware counters must be kept in sync because the order/offset
751 * is important here (order in structure declaration = order in hardware)
752 */
753static const struct bcmgenet_stats bcmgenet_gstrings_stats[] = {
754 /* general stats */
755 STAT_NETDEV(rx_packets),
756 STAT_NETDEV(tx_packets),
757 STAT_NETDEV(rx_bytes),
758 STAT_NETDEV(tx_bytes),
759 STAT_NETDEV(rx_errors),
760 STAT_NETDEV(tx_errors),
761 STAT_NETDEV(rx_dropped),
762 STAT_NETDEV(tx_dropped),
763 STAT_NETDEV(multicast),
764 /* UniMAC RSV counters */
765 STAT_GENET_MIB_RX("rx_64_octets", mib.rx.pkt_cnt.cnt_64),
766 STAT_GENET_MIB_RX("rx_65_127_oct", mib.rx.pkt_cnt.cnt_127),
767 STAT_GENET_MIB_RX("rx_128_255_oct", mib.rx.pkt_cnt.cnt_255),
768 STAT_GENET_MIB_RX("rx_256_511_oct", mib.rx.pkt_cnt.cnt_511),
769 STAT_GENET_MIB_RX("rx_512_1023_oct", mib.rx.pkt_cnt.cnt_1023),
770 STAT_GENET_MIB_RX("rx_1024_1518_oct", mib.rx.pkt_cnt.cnt_1518),
771 STAT_GENET_MIB_RX("rx_vlan_1519_1522_oct", mib.rx.pkt_cnt.cnt_mgv),
772 STAT_GENET_MIB_RX("rx_1522_2047_oct", mib.rx.pkt_cnt.cnt_2047),
773 STAT_GENET_MIB_RX("rx_2048_4095_oct", mib.rx.pkt_cnt.cnt_4095),
774 STAT_GENET_MIB_RX("rx_4096_9216_oct", mib.rx.pkt_cnt.cnt_9216),
775 STAT_GENET_MIB_RX("rx_pkts", mib.rx.pkt),
776 STAT_GENET_MIB_RX("rx_bytes", mib.rx.bytes),
777 STAT_GENET_MIB_RX("rx_multicast", mib.rx.mca),
778 STAT_GENET_MIB_RX("rx_broadcast", mib.rx.bca),
779 STAT_GENET_MIB_RX("rx_fcs", mib.rx.fcs),
780 STAT_GENET_MIB_RX("rx_control", mib.rx.cf),
781 STAT_GENET_MIB_RX("rx_pause", mib.rx.pf),
782 STAT_GENET_MIB_RX("rx_unknown", mib.rx.uo),
783 STAT_GENET_MIB_RX("rx_align", mib.rx.aln),
784 STAT_GENET_MIB_RX("rx_outrange", mib.rx.flr),
785 STAT_GENET_MIB_RX("rx_code", mib.rx.cde),
786 STAT_GENET_MIB_RX("rx_carrier", mib.rx.fcr),
787 STAT_GENET_MIB_RX("rx_oversize", mib.rx.ovr),
788 STAT_GENET_MIB_RX("rx_jabber", mib.rx.jbr),
789 STAT_GENET_MIB_RX("rx_mtu_err", mib.rx.mtue),
790 STAT_GENET_MIB_RX("rx_good_pkts", mib.rx.pok),
791 STAT_GENET_MIB_RX("rx_unicast", mib.rx.uc),
792 STAT_GENET_MIB_RX("rx_ppp", mib.rx.ppp),
793 STAT_GENET_MIB_RX("rx_crc", mib.rx.rcrc),
794 /* UniMAC TSV counters */
795 STAT_GENET_MIB_TX("tx_64_octets", mib.tx.pkt_cnt.cnt_64),
796 STAT_GENET_MIB_TX("tx_65_127_oct", mib.tx.pkt_cnt.cnt_127),
797 STAT_GENET_MIB_TX("tx_128_255_oct", mib.tx.pkt_cnt.cnt_255),
798 STAT_GENET_MIB_TX("tx_256_511_oct", mib.tx.pkt_cnt.cnt_511),
799 STAT_GENET_MIB_TX("tx_512_1023_oct", mib.tx.pkt_cnt.cnt_1023),
800 STAT_GENET_MIB_TX("tx_1024_1518_oct", mib.tx.pkt_cnt.cnt_1518),
801 STAT_GENET_MIB_TX("tx_vlan_1519_1522_oct", mib.tx.pkt_cnt.cnt_mgv),
802 STAT_GENET_MIB_TX("tx_1522_2047_oct", mib.tx.pkt_cnt.cnt_2047),
803 STAT_GENET_MIB_TX("tx_2048_4095_oct", mib.tx.pkt_cnt.cnt_4095),
804 STAT_GENET_MIB_TX("tx_4096_9216_oct", mib.tx.pkt_cnt.cnt_9216),
805 STAT_GENET_MIB_TX("tx_pkts", mib.tx.pkts),
806 STAT_GENET_MIB_TX("tx_multicast", mib.tx.mca),
807 STAT_GENET_MIB_TX("tx_broadcast", mib.tx.bca),
808 STAT_GENET_MIB_TX("tx_pause", mib.tx.pf),
809 STAT_GENET_MIB_TX("tx_control", mib.tx.cf),
810 STAT_GENET_MIB_TX("tx_fcs_err", mib.tx.fcs),
811 STAT_GENET_MIB_TX("tx_oversize", mib.tx.ovr),
812 STAT_GENET_MIB_TX("tx_defer", mib.tx.drf),
813 STAT_GENET_MIB_TX("tx_excess_defer", mib.tx.edf),
814 STAT_GENET_MIB_TX("tx_single_col", mib.tx.scl),
815 STAT_GENET_MIB_TX("tx_multi_col", mib.tx.mcl),
816 STAT_GENET_MIB_TX("tx_late_col", mib.tx.lcl),
817 STAT_GENET_MIB_TX("tx_excess_col", mib.tx.ecl),
818 STAT_GENET_MIB_TX("tx_frags", mib.tx.frg),
819 STAT_GENET_MIB_TX("tx_total_col", mib.tx.ncl),
820 STAT_GENET_MIB_TX("tx_jabber", mib.tx.jbr),
821 STAT_GENET_MIB_TX("tx_bytes", mib.tx.bytes),
822 STAT_GENET_MIB_TX("tx_good_pkts", mib.tx.pok),
823 STAT_GENET_MIB_TX("tx_unicast", mib.tx.uc),
824 /* UniMAC RUNT counters */
825 STAT_GENET_RUNT("rx_runt_pkts", mib.rx_runt_cnt),
826 STAT_GENET_RUNT("rx_runt_valid_fcs", mib.rx_runt_fcs),
827 STAT_GENET_RUNT("rx_runt_inval_fcs_align", mib.rx_runt_fcs_align),
828 STAT_GENET_RUNT("rx_runt_bytes", mib.rx_runt_bytes),
829 /* Misc UniMAC counters */
830 STAT_GENET_MISC("rbuf_ovflow_cnt", mib.rbuf_ovflow_cnt,
Doug Bergerffff7132017-03-09 16:58:43 -0800831 UMAC_RBUF_OVFL_CNT_V1),
832 STAT_GENET_MISC("rbuf_err_cnt", mib.rbuf_err_cnt,
833 UMAC_RBUF_ERR_CNT_V1),
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800834 STAT_GENET_MISC("mdf_err_cnt", mib.mdf_err_cnt, UMAC_MDF_ERR_CNT),
Florian Fainellif62ba9c2015-02-28 18:09:16 -0800835 STAT_GENET_SOFT_MIB("alloc_rx_buff_failed", mib.alloc_rx_buff_failed),
836 STAT_GENET_SOFT_MIB("rx_dma_failed", mib.rx_dma_failed),
837 STAT_GENET_SOFT_MIB("tx_dma_failed", mib.tx_dma_failed),
Florian Fainelli37a30b42017-03-16 10:27:08 -0700838 /* Per TX queues */
839 STAT_GENET_Q(0),
840 STAT_GENET_Q(1),
841 STAT_GENET_Q(2),
842 STAT_GENET_Q(3),
843 STAT_GENET_Q(16),
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800844};
845
846#define BCMGENET_STATS_LEN ARRAY_SIZE(bcmgenet_gstrings_stats)
847
848static void bcmgenet_get_drvinfo(struct net_device *dev,
Florian Fainellic91b7f62014-07-23 10:42:12 -0700849 struct ethtool_drvinfo *info)
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800850{
851 strlcpy(info->driver, "bcmgenet", sizeof(info->driver));
852 strlcpy(info->version, "v2.0", sizeof(info->version));
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800853}
854
855static int bcmgenet_get_sset_count(struct net_device *dev, int string_set)
856{
857 switch (string_set) {
858 case ETH_SS_STATS:
859 return BCMGENET_STATS_LEN;
860 default:
861 return -EOPNOTSUPP;
862 }
863}
864
Florian Fainellic91b7f62014-07-23 10:42:12 -0700865static void bcmgenet_get_strings(struct net_device *dev, u32 stringset,
866 u8 *data)
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800867{
868 int i;
869
870 switch (stringset) {
871 case ETH_SS_STATS:
872 for (i = 0; i < BCMGENET_STATS_LEN; i++) {
873 memcpy(data + i * ETH_GSTRING_LEN,
Florian Fainellic91b7f62014-07-23 10:42:12 -0700874 bcmgenet_gstrings_stats[i].stat_string,
875 ETH_GSTRING_LEN);
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800876 }
877 break;
878 }
879}
880
Doug Bergerffff7132017-03-09 16:58:43 -0800881static u32 bcmgenet_update_stat_misc(struct bcmgenet_priv *priv, u16 offset)
882{
883 u16 new_offset;
884 u32 val;
885
886 switch (offset) {
887 case UMAC_RBUF_OVFL_CNT_V1:
888 if (GENET_IS_V2(priv))
889 new_offset = RBUF_OVFL_CNT_V2;
890 else
891 new_offset = RBUF_OVFL_CNT_V3PLUS;
892
893 val = bcmgenet_rbuf_readl(priv, new_offset);
894 /* clear if overflowed */
895 if (val == ~0)
896 bcmgenet_rbuf_writel(priv, 0, new_offset);
897 break;
898 case UMAC_RBUF_ERR_CNT_V1:
899 if (GENET_IS_V2(priv))
900 new_offset = RBUF_ERR_CNT_V2;
901 else
902 new_offset = RBUF_ERR_CNT_V3PLUS;
903
904 val = bcmgenet_rbuf_readl(priv, new_offset);
905 /* clear if overflowed */
906 if (val == ~0)
907 bcmgenet_rbuf_writel(priv, 0, new_offset);
908 break;
909 default:
910 val = bcmgenet_umac_readl(priv, offset);
911 /* clear if overflowed */
912 if (val == ~0)
913 bcmgenet_umac_writel(priv, 0, offset);
914 break;
915 }
916
917 return val;
918}
919
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800920static void bcmgenet_update_mib_counters(struct bcmgenet_priv *priv)
921{
922 int i, j = 0;
923
924 for (i = 0; i < BCMGENET_STATS_LEN; i++) {
925 const struct bcmgenet_stats *s;
926 u8 offset = 0;
927 u32 val = 0;
928 char *p;
929
930 s = &bcmgenet_gstrings_stats[i];
931 switch (s->type) {
932 case BCMGENET_STAT_NETDEV:
Florian Fainellif62ba9c2015-02-28 18:09:16 -0800933 case BCMGENET_STAT_SOFT:
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800934 continue;
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800935 case BCMGENET_STAT_RUNT:
Doug Berger1ad3d222017-03-09 16:58:44 -0800936 offset += BCMGENET_STAT_OFFSET;
937 /* fall through */
938 case BCMGENET_STAT_MIB_TX:
939 offset += BCMGENET_STAT_OFFSET;
940 /* fall through */
941 case BCMGENET_STAT_MIB_RX:
Florian Fainellic91b7f62014-07-23 10:42:12 -0700942 val = bcmgenet_umac_readl(priv,
943 UMAC_MIB_START + j + offset);
Doug Berger1ad3d222017-03-09 16:58:44 -0800944 offset = 0; /* Reset Offset */
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800945 break;
946 case BCMGENET_STAT_MISC:
Doug Bergerffff7132017-03-09 16:58:43 -0800947 if (GENET_IS_V1(priv)) {
948 val = bcmgenet_umac_readl(priv, s->reg_offset);
949 /* clear if overflowed */
950 if (val == ~0)
951 bcmgenet_umac_writel(priv, 0,
952 s->reg_offset);
953 } else {
954 val = bcmgenet_update_stat_misc(priv,
955 s->reg_offset);
956 }
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800957 break;
958 }
959
960 j += s->stat_sizeof;
961 p = (char *)priv + s->stat_offset;
962 *(u32 *)p = val;
963 }
964}
965
966static void bcmgenet_get_ethtool_stats(struct net_device *dev,
Florian Fainellic91b7f62014-07-23 10:42:12 -0700967 struct ethtool_stats *stats,
968 u64 *data)
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800969{
970 struct bcmgenet_priv *priv = netdev_priv(dev);
971 int i;
972
973 if (netif_running(dev))
974 bcmgenet_update_mib_counters(priv);
975
976 for (i = 0; i < BCMGENET_STATS_LEN; i++) {
977 const struct bcmgenet_stats *s;
978 char *p;
979
980 s = &bcmgenet_gstrings_stats[i];
981 if (s->type == BCMGENET_STAT_NETDEV)
982 p = (char *)&dev->stats;
983 else
984 p = (char *)priv;
985 p += s->stat_offset;
Eric Dumazet6517eb52016-04-15 10:47:52 -0700986 if (sizeof(unsigned long) != sizeof(u32) &&
987 s->stat_sizeof == sizeof(unsigned long))
988 data[i] = *(unsigned long *)p;
989 else
990 data[i] = *(u32 *)p;
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800991 }
992}
993
Florian Fainelli6ef398e2014-11-25 21:16:35 -0800994static void bcmgenet_eee_enable_set(struct net_device *dev, bool enable)
995{
996 struct bcmgenet_priv *priv = netdev_priv(dev);
997 u32 off = priv->hw_params->tbuf_offset + TBUF_ENERGY_CTRL;
998 u32 reg;
999
1000 if (enable && !priv->clk_eee_enabled) {
1001 clk_prepare_enable(priv->clk_eee);
1002 priv->clk_eee_enabled = true;
1003 }
1004
1005 reg = bcmgenet_umac_readl(priv, UMAC_EEE_CTRL);
1006 if (enable)
1007 reg |= EEE_EN;
1008 else
1009 reg &= ~EEE_EN;
1010 bcmgenet_umac_writel(priv, reg, UMAC_EEE_CTRL);
1011
1012 /* Enable EEE and switch to a 27Mhz clock automatically */
Florian Fainelli69d2ea92017-08-29 12:25:31 -07001013 reg = bcmgenet_readl(priv->base + off);
Florian Fainelli6ef398e2014-11-25 21:16:35 -08001014 if (enable)
1015 reg |= TBUF_EEE_EN | TBUF_PM_EN;
1016 else
1017 reg &= ~(TBUF_EEE_EN | TBUF_PM_EN);
Florian Fainelli69d2ea92017-08-29 12:25:31 -07001018 bcmgenet_writel(reg, priv->base + off);
Florian Fainelli6ef398e2014-11-25 21:16:35 -08001019
1020 /* Do the same for thing for RBUF */
1021 reg = bcmgenet_rbuf_readl(priv, RBUF_ENERGY_CTRL);
1022 if (enable)
1023 reg |= RBUF_EEE_EN | RBUF_PM_EN;
1024 else
1025 reg &= ~(RBUF_EEE_EN | RBUF_PM_EN);
1026 bcmgenet_rbuf_writel(priv, reg, RBUF_ENERGY_CTRL);
1027
1028 if (!enable && priv->clk_eee_enabled) {
1029 clk_disable_unprepare(priv->clk_eee);
1030 priv->clk_eee_enabled = false;
1031 }
1032
1033 priv->eee.eee_enabled = enable;
1034 priv->eee.eee_active = enable;
1035}
1036
1037static int bcmgenet_get_eee(struct net_device *dev, struct ethtool_eee *e)
1038{
1039 struct bcmgenet_priv *priv = netdev_priv(dev);
1040 struct ethtool_eee *p = &priv->eee;
1041
1042 if (GENET_IS_V1(priv))
1043 return -EOPNOTSUPP;
1044
1045 e->eee_enabled = p->eee_enabled;
1046 e->eee_active = p->eee_active;
1047 e->tx_lpi_timer = bcmgenet_umac_readl(priv, UMAC_EEE_LPI_TIMER);
1048
Florian Fainelli0299b6a2016-09-26 22:31:56 +02001049 return phy_ethtool_get_eee(priv->phydev, e);
Florian Fainelli6ef398e2014-11-25 21:16:35 -08001050}
1051
1052static int bcmgenet_set_eee(struct net_device *dev, struct ethtool_eee *e)
1053{
1054 struct bcmgenet_priv *priv = netdev_priv(dev);
1055 struct ethtool_eee *p = &priv->eee;
1056 int ret = 0;
1057
1058 if (GENET_IS_V1(priv))
1059 return -EOPNOTSUPP;
1060
1061 p->eee_enabled = e->eee_enabled;
1062
1063 if (!p->eee_enabled) {
1064 bcmgenet_eee_enable_set(dev, false);
1065 } else {
Florian Fainelli0299b6a2016-09-26 22:31:56 +02001066 ret = phy_init_eee(priv->phydev, 0);
Florian Fainelli6ef398e2014-11-25 21:16:35 -08001067 if (ret) {
1068 netif_err(priv, hw, dev, "EEE initialization failed\n");
1069 return ret;
1070 }
1071
1072 bcmgenet_umac_writel(priv, e->tx_lpi_timer, UMAC_EEE_LPI_TIMER);
1073 bcmgenet_eee_enable_set(dev, true);
1074 }
1075
Florian Fainelli0299b6a2016-09-26 22:31:56 +02001076 return phy_ethtool_set_eee(priv->phydev, e);
Florian Fainelli6ef398e2014-11-25 21:16:35 -08001077}
1078
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001079/* standard ethtool support functions. */
Julia Lawall70591ab2016-08-31 09:30:45 +02001080static const struct ethtool_ops bcmgenet_ethtool_ops = {
Edwin Chan89316fa2017-03-09 16:58:49 -08001081 .begin = bcmgenet_begin,
1082 .complete = bcmgenet_complete,
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001083 .get_strings = bcmgenet_get_strings,
1084 .get_sset_count = bcmgenet_get_sset_count,
1085 .get_ethtool_stats = bcmgenet_get_ethtool_stats,
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001086 .get_drvinfo = bcmgenet_get_drvinfo,
1087 .get_link = ethtool_op_get_link,
1088 .get_msglevel = bcmgenet_get_msglevel,
1089 .set_msglevel = bcmgenet_set_msglevel,
Florian Fainelli06ba8372014-07-21 15:29:29 -07001090 .get_wol = bcmgenet_get_wol,
1091 .set_wol = bcmgenet_set_wol,
Florian Fainelli6ef398e2014-11-25 21:16:35 -08001092 .get_eee = bcmgenet_get_eee,
1093 .set_eee = bcmgenet_set_eee,
Florian Fainelli016e7702016-11-15 10:06:38 -08001094 .nway_reset = phy_ethtool_nway_reset,
Florian Fainelli2f913072015-09-16 16:47:39 -07001095 .get_coalesce = bcmgenet_get_coalesce,
1096 .set_coalesce = bcmgenet_set_coalesce,
Philippe Reynesfa92bf02016-09-26 22:31:57 +02001097 .get_link_ksettings = bcmgenet_get_link_ksettings,
1098 .set_link_ksettings = bcmgenet_set_link_ksettings,
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001099};
1100
1101/* Power down the unimac, based on mode. */
Florian Fainellica8cf342015-03-23 15:09:51 -07001102static int bcmgenet_power_down(struct bcmgenet_priv *priv,
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001103 enum bcmgenet_power_mode mode)
1104{
Florian Fainellica8cf342015-03-23 15:09:51 -07001105 int ret = 0;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001106 u32 reg;
1107
1108 switch (mode) {
1109 case GENET_POWER_CABLE_SENSE:
Florian Fainelli0299b6a2016-09-26 22:31:56 +02001110 phy_detach(priv->phydev);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001111 break;
1112
Florian Fainellic3ae64a2014-07-21 15:29:25 -07001113 case GENET_POWER_WOL_MAGIC:
Florian Fainellica8cf342015-03-23 15:09:51 -07001114 ret = bcmgenet_wol_power_down_cfg(priv, mode);
Florian Fainellic3ae64a2014-07-21 15:29:25 -07001115 break;
1116
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001117 case GENET_POWER_PASSIVE:
1118 /* Power down LED */
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001119 if (priv->hw_params->flags & GENET_HAS_EXT) {
1120 reg = bcmgenet_ext_readl(priv, EXT_EXT_PWR_MGMT);
Doug Berger42138082017-03-13 17:41:42 -07001121 if (GENET_IS_V5(priv))
1122 reg |= EXT_PWR_DOWN_PHY_EN |
1123 EXT_PWR_DOWN_PHY_RD |
1124 EXT_PWR_DOWN_PHY_SD |
1125 EXT_PWR_DOWN_PHY_RX |
1126 EXT_PWR_DOWN_PHY_TX |
1127 EXT_IDDQ_GLBL_PWR;
1128 else
1129 reg |= EXT_PWR_DOWN_PHY;
1130
1131 reg |= (EXT_PWR_DOWN_DLL | EXT_PWR_DOWN_BIAS);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001132 bcmgenet_ext_writel(priv, reg, EXT_EXT_PWR_MGMT);
Florian Fainellia642c4f2015-03-23 15:09:56 -07001133
1134 bcmgenet_phy_power_set(priv->dev, false);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001135 }
1136 break;
1137 default:
1138 break;
1139 }
Florian Fainellica8cf342015-03-23 15:09:51 -07001140
1141 return 0;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001142}
1143
1144static void bcmgenet_power_up(struct bcmgenet_priv *priv,
Florian Fainellic91b7f62014-07-23 10:42:12 -07001145 enum bcmgenet_power_mode mode)
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001146{
1147 u32 reg;
1148
1149 if (!(priv->hw_params->flags & GENET_HAS_EXT))
1150 return;
1151
1152 reg = bcmgenet_ext_readl(priv, EXT_EXT_PWR_MGMT);
1153
1154 switch (mode) {
1155 case GENET_POWER_PASSIVE:
Doug Berger42138082017-03-13 17:41:42 -07001156 reg &= ~(EXT_PWR_DOWN_DLL | EXT_PWR_DOWN_BIAS);
1157 if (GENET_IS_V5(priv)) {
1158 reg &= ~(EXT_PWR_DOWN_PHY_EN |
1159 EXT_PWR_DOWN_PHY_RD |
1160 EXT_PWR_DOWN_PHY_SD |
1161 EXT_PWR_DOWN_PHY_RX |
1162 EXT_PWR_DOWN_PHY_TX |
1163 EXT_IDDQ_GLBL_PWR);
1164 reg |= EXT_PHY_RESET;
1165 bcmgenet_ext_writel(priv, reg, EXT_EXT_PWR_MGMT);
1166 mdelay(1);
1167
1168 reg &= ~EXT_PHY_RESET;
1169 } else {
1170 reg &= ~EXT_PWR_DOWN_PHY;
1171 reg |= EXT_PWR_DN_EN_LD;
1172 }
1173 bcmgenet_ext_writel(priv, reg, EXT_EXT_PWR_MGMT);
1174 bcmgenet_phy_power_set(priv->dev, true);
1175 bcmgenet_mii_reset(priv->dev);
1176 break;
1177
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001178 case GENET_POWER_CABLE_SENSE:
1179 /* enable APD */
Doug Berger42138082017-03-13 17:41:42 -07001180 if (!GENET_IS_V5(priv)) {
1181 reg |= EXT_PWR_DN_EN_LD;
1182 bcmgenet_ext_writel(priv, reg, EXT_EXT_PWR_MGMT);
1183 }
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001184 break;
Florian Fainellic3ae64a2014-07-21 15:29:25 -07001185 case GENET_POWER_WOL_MAGIC:
1186 bcmgenet_wol_power_up_cfg(priv, mode);
1187 return;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001188 default:
1189 break;
1190 }
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001191}
1192
1193/* ioctl handle special commands that are not present in ethtool. */
1194static int bcmgenet_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
1195{
Florian Fainelli0299b6a2016-09-26 22:31:56 +02001196 struct bcmgenet_priv *priv = netdev_priv(dev);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001197
1198 if (!netif_running(dev))
1199 return -EINVAL;
1200
Doug Berger54fecff2017-03-13 17:41:39 -07001201 if (!priv->phydev)
1202 return -ENODEV;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001203
Doug Berger54fecff2017-03-13 17:41:39 -07001204 return phy_mii_ioctl(priv->phydev, rq, cmd);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001205}
1206
1207static struct enet_cb *bcmgenet_get_txcb(struct bcmgenet_priv *priv,
1208 struct bcmgenet_tx_ring *ring)
1209{
1210 struct enet_cb *tx_cb_ptr;
1211
1212 tx_cb_ptr = ring->cbs;
1213 tx_cb_ptr += ring->write_ptr - ring->cb_ptr;
Petri Gynther014012a2015-02-23 11:00:45 -08001214
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001215 /* Advancing local write pointer */
1216 if (ring->write_ptr == ring->end_ptr)
1217 ring->write_ptr = ring->cb_ptr;
1218 else
1219 ring->write_ptr++;
1220
1221 return tx_cb_ptr;
1222}
1223
Doug Berger876dbad2017-07-14 16:12:09 -07001224static struct enet_cb *bcmgenet_put_txcb(struct bcmgenet_priv *priv,
1225 struct bcmgenet_tx_ring *ring)
1226{
1227 struct enet_cb *tx_cb_ptr;
1228
1229 tx_cb_ptr = ring->cbs;
1230 tx_cb_ptr += ring->write_ptr - ring->cb_ptr;
1231
1232 /* Rewinding local write pointer */
1233 if (ring->write_ptr == ring->cb_ptr)
1234 ring->write_ptr = ring->end_ptr;
1235 else
1236 ring->write_ptr--;
1237
1238 return tx_cb_ptr;
1239}
1240
Petri Gynther4055eae2015-03-25 12:35:16 -07001241static inline void bcmgenet_rx_ring16_int_disable(struct bcmgenet_rx_ring *ring)
1242{
Petri Gyntheree7d8c22015-03-30 00:28:50 -07001243 bcmgenet_intrl2_0_writel(ring->priv, UMAC_IRQ_RXDMA_DONE,
Petri Gynther4055eae2015-03-25 12:35:16 -07001244 INTRL2_CPU_MASK_SET);
1245}
1246
1247static inline void bcmgenet_rx_ring16_int_enable(struct bcmgenet_rx_ring *ring)
1248{
Petri Gyntheree7d8c22015-03-30 00:28:50 -07001249 bcmgenet_intrl2_0_writel(ring->priv, UMAC_IRQ_RXDMA_DONE,
Petri Gynther4055eae2015-03-25 12:35:16 -07001250 INTRL2_CPU_MASK_CLEAR);
1251}
1252
1253static inline void bcmgenet_rx_ring_int_disable(struct bcmgenet_rx_ring *ring)
1254{
1255 bcmgenet_intrl2_1_writel(ring->priv,
1256 1 << (UMAC_IRQ1_RX_INTR_SHIFT + ring->index),
1257 INTRL2_CPU_MASK_SET);
1258}
1259
1260static inline void bcmgenet_rx_ring_int_enable(struct bcmgenet_rx_ring *ring)
1261{
1262 bcmgenet_intrl2_1_writel(ring->priv,
1263 1 << (UMAC_IRQ1_RX_INTR_SHIFT + ring->index),
1264 INTRL2_CPU_MASK_CLEAR);
1265}
1266
Petri Gynther9dbac282015-03-25 12:35:10 -07001267static inline void bcmgenet_tx_ring16_int_disable(struct bcmgenet_tx_ring *ring)
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001268{
Petri Gyntheree7d8c22015-03-30 00:28:50 -07001269 bcmgenet_intrl2_0_writel(ring->priv, UMAC_IRQ_TXDMA_DONE,
Florian Fainellic91b7f62014-07-23 10:42:12 -07001270 INTRL2_CPU_MASK_SET);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001271}
1272
Petri Gynther9dbac282015-03-25 12:35:10 -07001273static inline void bcmgenet_tx_ring16_int_enable(struct bcmgenet_tx_ring *ring)
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001274{
Petri Gyntheree7d8c22015-03-30 00:28:50 -07001275 bcmgenet_intrl2_0_writel(ring->priv, UMAC_IRQ_TXDMA_DONE,
Florian Fainellic91b7f62014-07-23 10:42:12 -07001276 INTRL2_CPU_MASK_CLEAR);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001277}
1278
Petri Gynther9dbac282015-03-25 12:35:10 -07001279static inline void bcmgenet_tx_ring_int_enable(struct bcmgenet_tx_ring *ring)
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001280{
Petri Gynther9dbac282015-03-25 12:35:10 -07001281 bcmgenet_intrl2_1_writel(ring->priv, 1 << ring->index,
Florian Fainellic91b7f62014-07-23 10:42:12 -07001282 INTRL2_CPU_MASK_CLEAR);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001283}
1284
Petri Gynther9dbac282015-03-25 12:35:10 -07001285static inline void bcmgenet_tx_ring_int_disable(struct bcmgenet_tx_ring *ring)
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001286{
Petri Gynther9dbac282015-03-25 12:35:10 -07001287 bcmgenet_intrl2_1_writel(ring->priv, 1 << ring->index,
Florian Fainellic91b7f62014-07-23 10:42:12 -07001288 INTRL2_CPU_MASK_SET);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001289}
1290
Doug Bergerf48bed12017-07-14 16:12:10 -07001291/* Simple helper to free a transmit control block's resources
1292 * Returns an skb when the last transmit control block associated with the
1293 * skb is freed. The skb should be freed by the caller if necessary.
1294 */
1295static struct sk_buff *bcmgenet_free_tx_cb(struct device *dev,
1296 struct enet_cb *cb)
1297{
1298 struct sk_buff *skb;
1299
1300 skb = cb->skb;
1301
1302 if (skb) {
1303 cb->skb = NULL;
1304 if (cb == GENET_CB(skb)->first_cb)
1305 dma_unmap_single(dev, dma_unmap_addr(cb, dma_addr),
1306 dma_unmap_len(cb, dma_len),
1307 DMA_TO_DEVICE);
1308 else
1309 dma_unmap_page(dev, dma_unmap_addr(cb, dma_addr),
1310 dma_unmap_len(cb, dma_len),
1311 DMA_TO_DEVICE);
1312 dma_unmap_addr_set(cb, dma_addr, 0);
1313
1314 if (cb == GENET_CB(skb)->last_cb)
1315 return skb;
1316
1317 } else if (dma_unmap_addr(cb, dma_addr)) {
1318 dma_unmap_page(dev,
1319 dma_unmap_addr(cb, dma_addr),
1320 dma_unmap_len(cb, dma_len),
1321 DMA_TO_DEVICE);
1322 dma_unmap_addr_set(cb, dma_addr, 0);
1323 }
1324
1325 return 0;
1326}
1327
1328/* Simple helper to free a receive control block's resources */
1329static struct sk_buff *bcmgenet_free_rx_cb(struct device *dev,
1330 struct enet_cb *cb)
1331{
1332 struct sk_buff *skb;
1333
1334 skb = cb->skb;
1335 cb->skb = NULL;
1336
1337 if (dma_unmap_addr(cb, dma_addr)) {
1338 dma_unmap_single(dev, dma_unmap_addr(cb, dma_addr),
1339 dma_unmap_len(cb, dma_len), DMA_FROM_DEVICE);
1340 dma_unmap_addr_set(cb, dma_addr, 0);
1341 }
1342
1343 return skb;
1344}
1345
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001346/* Unlocked version of the reclaim routine */
Jaedon Shin4092e6a2015-02-28 11:48:26 +09001347static unsigned int __bcmgenet_tx_reclaim(struct net_device *dev,
1348 struct bcmgenet_tx_ring *ring)
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001349{
1350 struct bcmgenet_priv *priv = netdev_priv(dev);
Petri Gynther66d06752015-03-04 14:30:01 -08001351 unsigned int txbds_processed = 0;
Doug Bergerf48bed12017-07-14 16:12:10 -07001352 unsigned int bytes_compl = 0;
1353 unsigned int pkts_compl = 0;
1354 unsigned int txbds_ready;
1355 unsigned int c_index;
1356 struct sk_buff *skb;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001357
Doug Bergerd5810ca2017-03-13 17:41:37 -07001358 /* Clear status before servicing to reduce spurious interrupts */
1359 if (ring->index == DESC_INDEX)
1360 bcmgenet_intrl2_0_writel(priv, UMAC_IRQ_TXDMA_DONE,
1361 INTRL2_CPU_CLEAR);
1362 else
1363 bcmgenet_intrl2_1_writel(priv, (1 << ring->index),
1364 INTRL2_CPU_CLEAR);
1365
Brian Norris7fc527f2014-07-29 14:34:14 -07001366 /* Compute how many buffers are transmitted since last xmit call */
Doug Bergerc298ede2017-03-13 17:41:33 -07001367 c_index = bcmgenet_tdma_ring_readl(priv, ring->index, TDMA_CONS_INDEX)
1368 & DMA_C_INDEX_MASK;
1369 txbds_ready = (c_index - ring->c_index) & DMA_C_INDEX_MASK;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001370
1371 netif_dbg(priv, tx_done, dev,
Petri Gynther66d06752015-03-04 14:30:01 -08001372 "%s ring=%d old_c_index=%u c_index=%u txbds_ready=%u\n",
1373 __func__, ring->index, ring->c_index, c_index, txbds_ready);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001374
1375 /* Reclaim transmitted buffers */
Petri Gynther66d06752015-03-04 14:30:01 -08001376 while (txbds_processed < txbds_ready) {
Doug Bergerf48bed12017-07-14 16:12:10 -07001377 skb = bcmgenet_free_tx_cb(&priv->pdev->dev,
1378 &priv->tx_cbs[ring->clean_ptr]);
1379 if (skb) {
Jaedon Shin4092e6a2015-02-28 11:48:26 +09001380 pkts_compl++;
Doug Bergerf48bed12017-07-14 16:12:10 -07001381 bytes_compl += GENET_CB(skb)->bytes_sent;
Florian Fainellid4fec852017-08-24 15:56:29 -07001382 dev_consume_skb_any(skb);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001383 }
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001384
Petri Gynther66d06752015-03-04 14:30:01 -08001385 txbds_processed++;
1386 if (likely(ring->clean_ptr < ring->end_ptr))
1387 ring->clean_ptr++;
1388 else
1389 ring->clean_ptr = ring->cb_ptr;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001390 }
1391
Petri Gynther66d06752015-03-04 14:30:01 -08001392 ring->free_bds += txbds_processed;
Doug Bergerc4d453d2017-03-13 17:41:38 -07001393 ring->c_index = c_index;
Petri Gynther66d06752015-03-04 14:30:01 -08001394
Florian Fainelli37a30b42017-03-16 10:27:08 -07001395 ring->packets += pkts_compl;
1396 ring->bytes += bytes_compl;
Petri Gynther55868122016-03-24 11:27:20 -07001397
Doug Berger6d22fe12017-03-09 16:58:50 -08001398 netdev_tx_completed_queue(netdev_get_tx_queue(dev, ring->queue),
1399 pkts_compl, bytes_compl);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001400
Doug Bergerc4d453d2017-03-13 17:41:38 -07001401 return txbds_processed;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001402}
1403
Jaedon Shin4092e6a2015-02-28 11:48:26 +09001404static unsigned int bcmgenet_tx_reclaim(struct net_device *dev,
Florian Fainellic91b7f62014-07-23 10:42:12 -07001405 struct bcmgenet_tx_ring *ring)
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001406{
Jaedon Shin4092e6a2015-02-28 11:48:26 +09001407 unsigned int released;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001408 unsigned long flags;
1409
1410 spin_lock_irqsave(&ring->lock, flags);
Jaedon Shin4092e6a2015-02-28 11:48:26 +09001411 released = __bcmgenet_tx_reclaim(dev, ring);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001412 spin_unlock_irqrestore(&ring->lock, flags);
Jaedon Shin4092e6a2015-02-28 11:48:26 +09001413
1414 return released;
1415}
1416
1417static int bcmgenet_tx_poll(struct napi_struct *napi, int budget)
1418{
1419 struct bcmgenet_tx_ring *ring =
1420 container_of(napi, struct bcmgenet_tx_ring, napi);
1421 unsigned int work_done = 0;
Doug Berger6d22fe12017-03-09 16:58:50 -08001422 struct netdev_queue *txq;
1423 unsigned long flags;
Jaedon Shin4092e6a2015-02-28 11:48:26 +09001424
Doug Berger6d22fe12017-03-09 16:58:50 -08001425 spin_lock_irqsave(&ring->lock, flags);
1426 work_done = __bcmgenet_tx_reclaim(ring->priv->dev, ring);
1427 if (ring->free_bds > (MAX_SKB_FRAGS + 1)) {
1428 txq = netdev_get_tx_queue(ring->priv->dev, ring->queue);
1429 netif_tx_wake_queue(txq);
1430 }
1431 spin_unlock_irqrestore(&ring->lock, flags);
Jaedon Shin4092e6a2015-02-28 11:48:26 +09001432
1433 if (work_done == 0) {
1434 napi_complete(napi);
Petri Gynther9dbac282015-03-25 12:35:10 -07001435 ring->int_enable(ring);
Jaedon Shin4092e6a2015-02-28 11:48:26 +09001436
1437 return 0;
1438 }
1439
1440 return budget;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001441}
1442
1443static void bcmgenet_tx_reclaim_all(struct net_device *dev)
1444{
1445 struct bcmgenet_priv *priv = netdev_priv(dev);
1446 int i;
1447
1448 if (netif_is_multiqueue(dev)) {
1449 for (i = 0; i < priv->hw_params->tx_queues; i++)
1450 bcmgenet_tx_reclaim(dev, &priv->tx_rings[i]);
1451 }
1452
1453 bcmgenet_tx_reclaim(dev, &priv->tx_rings[DESC_INDEX]);
1454}
1455
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001456/* Reallocate the SKB to put enough headroom in front of it and insert
1457 * the transmit checksum offsets in the descriptors
1458 */
Petri Gyntherbc233332014-10-01 11:30:01 -07001459static struct sk_buff *bcmgenet_put_tx_csum(struct net_device *dev,
1460 struct sk_buff *skb)
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001461{
1462 struct status_64 *status = NULL;
1463 struct sk_buff *new_skb;
1464 u16 offset;
1465 u8 ip_proto;
1466 u16 ip_ver;
1467 u32 tx_csum_info;
1468
1469 if (unlikely(skb_headroom(skb) < sizeof(*status))) {
1470 /* If 64 byte status block enabled, must make sure skb has
1471 * enough headroom for us to insert 64B status block.
1472 */
1473 new_skb = skb_realloc_headroom(skb, sizeof(*status));
1474 dev_kfree_skb(skb);
1475 if (!new_skb) {
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001476 dev->stats.tx_dropped++;
Petri Gyntherbc233332014-10-01 11:30:01 -07001477 return NULL;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001478 }
1479 skb = new_skb;
1480 }
1481
1482 skb_push(skb, sizeof(*status));
1483 status = (struct status_64 *)skb->data;
1484
1485 if (skb->ip_summed == CHECKSUM_PARTIAL) {
1486 ip_ver = htons(skb->protocol);
1487 switch (ip_ver) {
1488 case ETH_P_IP:
1489 ip_proto = ip_hdr(skb)->protocol;
1490 break;
1491 case ETH_P_IPV6:
1492 ip_proto = ipv6_hdr(skb)->nexthdr;
1493 break;
1494 default:
Petri Gyntherbc233332014-10-01 11:30:01 -07001495 return skb;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001496 }
1497
1498 offset = skb_checksum_start_offset(skb) - sizeof(*status);
1499 tx_csum_info = (offset << STATUS_TX_CSUM_START_SHIFT) |
1500 (offset + skb->csum_offset);
1501
1502 /* Set the length valid bit for TCP and UDP and just set
1503 * the special UDP flag for IPv4, else just set to 0.
1504 */
1505 if (ip_proto == IPPROTO_TCP || ip_proto == IPPROTO_UDP) {
1506 tx_csum_info |= STATUS_TX_CSUM_LV;
1507 if (ip_proto == IPPROTO_UDP && ip_ver == ETH_P_IP)
1508 tx_csum_info |= STATUS_TX_CSUM_PROTO_UDP;
Florian Fainelli8900ea572014-07-23 10:42:14 -07001509 } else {
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001510 tx_csum_info = 0;
Florian Fainelli8900ea572014-07-23 10:42:14 -07001511 }
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001512
1513 status->tx_csum_info = tx_csum_info;
1514 }
1515
Petri Gyntherbc233332014-10-01 11:30:01 -07001516 return skb;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001517}
1518
1519static netdev_tx_t bcmgenet_xmit(struct sk_buff *skb, struct net_device *dev)
1520{
1521 struct bcmgenet_priv *priv = netdev_priv(dev);
Doug Berger876dbad2017-07-14 16:12:09 -07001522 struct device *kdev = &priv->pdev->dev;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001523 struct bcmgenet_tx_ring *ring = NULL;
Doug Berger876dbad2017-07-14 16:12:09 -07001524 struct enet_cb *tx_cb_ptr;
Florian Fainellib2cde2c2014-03-20 10:53:23 -07001525 struct netdev_queue *txq;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001526 unsigned long flags = 0;
1527 int nr_frags, index;
Doug Berger876dbad2017-07-14 16:12:09 -07001528 dma_addr_t mapping;
1529 unsigned int size;
1530 skb_frag_t *frag;
1531 u32 len_stat;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001532 int ret;
1533 int i;
1534
1535 index = skb_get_queue_mapping(skb);
1536 /* Mapping strategy:
1537 * queue_mapping = 0, unclassified, packet xmited through ring16
1538 * queue_mapping = 1, goes to ring 0. (highest priority queue
1539 * queue_mapping = 2, goes to ring 1.
1540 * queue_mapping = 3, goes to ring 2.
1541 * queue_mapping = 4, goes to ring 3.
1542 */
1543 if (index == 0)
1544 index = DESC_INDEX;
1545 else
1546 index -= 1;
1547
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001548 ring = &priv->tx_rings[index];
Florian Fainellib2cde2c2014-03-20 10:53:23 -07001549 txq = netdev_get_tx_queue(dev, ring->queue);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001550
Petri Gyntherf5a9ec22016-04-05 13:59:59 -07001551 nr_frags = skb_shinfo(skb)->nr_frags;
1552
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001553 spin_lock_irqsave(&ring->lock, flags);
Petri Gyntherf5a9ec22016-04-05 13:59:59 -07001554 if (ring->free_bds <= (nr_frags + 1)) {
1555 if (!netif_tx_queue_stopped(txq)) {
1556 netif_tx_stop_queue(txq);
1557 netdev_err(dev,
1558 "%s: tx ring %d full when queue %d awake\n",
1559 __func__, index, ring->queue);
1560 }
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001561 ret = NETDEV_TX_BUSY;
1562 goto out;
1563 }
1564
Florian Fainelli474ea9c2014-07-22 11:01:52 -07001565 if (skb_padto(skb, ETH_ZLEN)) {
1566 ret = NETDEV_TX_OK;
1567 goto out;
1568 }
1569
Petri Gynther55868122016-03-24 11:27:20 -07001570 /* Retain how many bytes will be sent on the wire, without TSB inserted
1571 * by transmit checksum offload
1572 */
1573 GENET_CB(skb)->bytes_sent = skb->len;
1574
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001575 /* set the SKB transmit checksum */
1576 if (priv->desc_64b_en) {
Petri Gyntherbc233332014-10-01 11:30:01 -07001577 skb = bcmgenet_put_tx_csum(dev, skb);
1578 if (!skb) {
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001579 ret = NETDEV_TX_OK;
1580 goto out;
1581 }
1582 }
1583
Doug Berger876dbad2017-07-14 16:12:09 -07001584 for (i = 0; i <= nr_frags; i++) {
1585 tx_cb_ptr = bcmgenet_get_txcb(priv, ring);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001586
Doug Berger876dbad2017-07-14 16:12:09 -07001587 if (unlikely(!tx_cb_ptr))
1588 BUG();
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001589
Doug Berger876dbad2017-07-14 16:12:09 -07001590 if (!i) {
1591 /* Transmit single SKB or head of fragment list */
Doug Bergerf48bed12017-07-14 16:12:10 -07001592 GENET_CB(skb)->first_cb = tx_cb_ptr;
Doug Berger876dbad2017-07-14 16:12:09 -07001593 size = skb_headlen(skb);
1594 mapping = dma_map_single(kdev, skb->data, size,
1595 DMA_TO_DEVICE);
1596 } else {
1597 /* xmit fragment */
Doug Berger876dbad2017-07-14 16:12:09 -07001598 frag = &skb_shinfo(skb)->frags[i - 1];
1599 size = skb_frag_size(frag);
1600 mapping = skb_frag_dma_map(kdev, frag, 0, size,
1601 DMA_TO_DEVICE);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001602 }
Doug Berger876dbad2017-07-14 16:12:09 -07001603
1604 ret = dma_mapping_error(kdev, mapping);
1605 if (ret) {
1606 priv->mib.tx_dma_failed++;
1607 netif_err(priv, tx_err, dev, "Tx DMA map failed\n");
1608 ret = NETDEV_TX_OK;
1609 goto out_unmap_frags;
1610 }
1611 dma_unmap_addr_set(tx_cb_ptr, dma_addr, mapping);
1612 dma_unmap_len_set(tx_cb_ptr, dma_len, size);
1613
Doug Bergerf48bed12017-07-14 16:12:10 -07001614 tx_cb_ptr->skb = skb;
1615
Doug Berger876dbad2017-07-14 16:12:09 -07001616 len_stat = (size << DMA_BUFLENGTH_SHIFT) |
1617 (priv->hw_params->qtag_mask << DMA_TX_QTAG_SHIFT);
1618
1619 if (!i) {
1620 len_stat |= DMA_TX_APPEND_CRC | DMA_SOP;
1621 if (skb->ip_summed == CHECKSUM_PARTIAL)
1622 len_stat |= DMA_TX_DO_CSUM;
1623 }
1624 if (i == nr_frags)
1625 len_stat |= DMA_EOP;
1626
1627 dmadesc_set(priv, tx_cb_ptr->bd_addr, mapping, len_stat);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001628 }
1629
Doug Bergerf48bed12017-07-14 16:12:10 -07001630 GENET_CB(skb)->last_cb = tx_cb_ptr;
Florian Fainellid03825f2014-03-20 10:53:21 -07001631 skb_tx_timestamp(skb);
1632
Florian Fainelliae67bf02015-03-13 12:11:06 -07001633 /* Decrement total BD count and advance our write pointer */
1634 ring->free_bds -= nr_frags + 1;
1635 ring->prod_index += nr_frags + 1;
1636 ring->prod_index &= DMA_P_INDEX_MASK;
1637
Petri Gynthere178c8c2016-04-09 00:20:36 -07001638 netdev_tx_sent_queue(txq, GENET_CB(skb)->bytes_sent);
1639
Jaedon Shin4092e6a2015-02-28 11:48:26 +09001640 if (ring->free_bds <= (MAX_SKB_FRAGS + 1))
Florian Fainellib2cde2c2014-03-20 10:53:23 -07001641 netif_tx_stop_queue(txq);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001642
Florian Fainelliddd0ca52015-03-13 12:11:07 -07001643 if (!skb->xmit_more || netif_xmit_stopped(txq))
1644 /* Packets are ready, update producer index */
1645 bcmgenet_tdma_ring_writel(priv, ring->index,
1646 ring->prod_index, TDMA_PROD_INDEX);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001647out:
1648 spin_unlock_irqrestore(&ring->lock, flags);
1649
1650 return ret;
Doug Berger876dbad2017-07-14 16:12:09 -07001651
1652out_unmap_frags:
1653 /* Back up for failed control block mapping */
1654 bcmgenet_put_txcb(priv, ring);
1655
1656 /* Unmap successfully mapped control blocks */
1657 while (i-- > 0) {
1658 tx_cb_ptr = bcmgenet_put_txcb(priv, ring);
Doug Bergerf48bed12017-07-14 16:12:10 -07001659 bcmgenet_free_tx_cb(kdev, tx_cb_ptr);
Doug Berger876dbad2017-07-14 16:12:09 -07001660 }
1661
1662 dev_kfree_skb(skb);
1663 goto out;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001664}
1665
Petri Gyntherd6707be2015-03-12 15:48:00 -07001666static struct sk_buff *bcmgenet_rx_refill(struct bcmgenet_priv *priv,
1667 struct enet_cb *cb)
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001668{
1669 struct device *kdev = &priv->pdev->dev;
1670 struct sk_buff *skb;
Petri Gyntherd6707be2015-03-12 15:48:00 -07001671 struct sk_buff *rx_skb;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001672 dma_addr_t mapping;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001673
Petri Gyntherd6707be2015-03-12 15:48:00 -07001674 /* Allocate a new Rx skb */
Florian Fainellic91b7f62014-07-23 10:42:12 -07001675 skb = netdev_alloc_skb(priv->dev, priv->rx_buf_len + SKB_ALIGNMENT);
Petri Gyntherd6707be2015-03-12 15:48:00 -07001676 if (!skb) {
1677 priv->mib.alloc_rx_buff_failed++;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001678 netif_err(priv, rx_err, priv->dev,
Petri Gyntherd6707be2015-03-12 15:48:00 -07001679 "%s: Rx skb allocation failed\n", __func__);
1680 return NULL;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001681 }
1682
Petri Gyntherd6707be2015-03-12 15:48:00 -07001683 /* DMA-map the new Rx skb */
1684 mapping = dma_map_single(kdev, skb->data, priv->rx_buf_len,
1685 DMA_FROM_DEVICE);
1686 if (dma_mapping_error(kdev, mapping)) {
1687 priv->mib.rx_dma_failed++;
1688 dev_kfree_skb_any(skb);
1689 netif_err(priv, rx_err, priv->dev,
1690 "%s: Rx skb DMA mapping failed\n", __func__);
1691 return NULL;
1692 }
1693
1694 /* Grab the current Rx skb from the ring and DMA-unmap it */
Doug Bergerf48bed12017-07-14 16:12:10 -07001695 rx_skb = bcmgenet_free_rx_cb(kdev, cb);
Petri Gyntherd6707be2015-03-12 15:48:00 -07001696
1697 /* Put the new Rx skb on the ring */
1698 cb->skb = skb;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001699 dma_unmap_addr_set(cb, dma_addr, mapping);
Doug Bergerf48bed12017-07-14 16:12:10 -07001700 dma_unmap_len_set(cb, dma_len, priv->rx_buf_len);
Petri Gynther8ac467e2015-03-09 13:40:00 -07001701 dmadesc_set_addr(priv, cb->bd_addr, mapping);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001702
Petri Gyntherd6707be2015-03-12 15:48:00 -07001703 /* Return the current Rx skb to caller */
1704 return rx_skb;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001705}
1706
1707/* bcmgenet_desc_rx - descriptor based rx process.
1708 * this could be called from bottom half, or from NAPI polling method.
1709 */
Petri Gynther4055eae2015-03-25 12:35:16 -07001710static unsigned int bcmgenet_desc_rx(struct bcmgenet_rx_ring *ring,
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001711 unsigned int budget)
1712{
Petri Gynther4055eae2015-03-25 12:35:16 -07001713 struct bcmgenet_priv *priv = ring->priv;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001714 struct net_device *dev = priv->dev;
1715 struct enet_cb *cb;
1716 struct sk_buff *skb;
1717 u32 dma_length_status;
1718 unsigned long dma_flag;
Petri Gyntherd6707be2015-03-12 15:48:00 -07001719 int len;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001720 unsigned int rxpktprocessed = 0, rxpkttoprocess;
Doug Bergerd5810ca2017-03-13 17:41:37 -07001721 unsigned int p_index, mask;
Petri Gyntherd26ea6c2015-03-10 15:55:00 -07001722 unsigned int discards;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001723 unsigned int chksum_ok = 0;
1724
Doug Bergerd5810ca2017-03-13 17:41:37 -07001725 /* Clear status before servicing to reduce spurious interrupts */
1726 if (ring->index == DESC_INDEX) {
1727 bcmgenet_intrl2_0_writel(priv, UMAC_IRQ_RXDMA_DONE,
1728 INTRL2_CPU_CLEAR);
1729 } else {
1730 mask = 1 << (UMAC_IRQ1_RX_INTR_SHIFT + ring->index);
1731 bcmgenet_intrl2_1_writel(priv,
1732 mask,
1733 INTRL2_CPU_CLEAR);
1734 }
1735
Petri Gynther4055eae2015-03-25 12:35:16 -07001736 p_index = bcmgenet_rdma_ring_readl(priv, ring->index, RDMA_PROD_INDEX);
Petri Gyntherd26ea6c2015-03-10 15:55:00 -07001737
1738 discards = (p_index >> DMA_P_INDEX_DISCARD_CNT_SHIFT) &
1739 DMA_P_INDEX_DISCARD_CNT_MASK;
1740 if (discards > ring->old_discards) {
1741 discards = discards - ring->old_discards;
Florian Fainelli37a30b42017-03-16 10:27:08 -07001742 ring->errors += discards;
Petri Gyntherd26ea6c2015-03-10 15:55:00 -07001743 ring->old_discards += discards;
1744
1745 /* Clear HW register when we reach 75% of maximum 0xFFFF */
1746 if (ring->old_discards >= 0xC000) {
1747 ring->old_discards = 0;
Petri Gynther4055eae2015-03-25 12:35:16 -07001748 bcmgenet_rdma_ring_writel(priv, ring->index, 0,
Petri Gyntherd26ea6c2015-03-10 15:55:00 -07001749 RDMA_PROD_INDEX);
1750 }
1751 }
1752
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001753 p_index &= DMA_P_INDEX_MASK;
Doug Bergerc298ede2017-03-13 17:41:33 -07001754 rxpkttoprocess = (p_index - ring->c_index) & DMA_C_INDEX_MASK;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001755
1756 netif_dbg(priv, rx_status, dev,
Florian Fainellic91b7f62014-07-23 10:42:12 -07001757 "RDMA: rxpkttoprocess=%d\n", rxpkttoprocess);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001758
1759 while ((rxpktprocessed < rxpkttoprocess) &&
Florian Fainellic91b7f62014-07-23 10:42:12 -07001760 (rxpktprocessed < budget)) {
Petri Gynther8ac467e2015-03-09 13:40:00 -07001761 cb = &priv->rx_cbs[ring->read_ptr];
Petri Gyntherd6707be2015-03-12 15:48:00 -07001762 skb = bcmgenet_rx_refill(priv, cb);
Florian Fainellib629be52014-09-08 11:37:52 -07001763
Florian Fainellib629be52014-09-08 11:37:52 -07001764 if (unlikely(!skb)) {
Florian Fainelli37a30b42017-03-16 10:27:08 -07001765 ring->dropped++;
Petri Gyntherd6707be2015-03-12 15:48:00 -07001766 goto next;
Florian Fainellib629be52014-09-08 11:37:52 -07001767 }
1768
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001769 if (!priv->desc_64b_en) {
Florian Fainellic91b7f62014-07-23 10:42:12 -07001770 dma_length_status =
Petri Gynther8ac467e2015-03-09 13:40:00 -07001771 dmadesc_get_length_status(priv, cb->bd_addr);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001772 } else {
1773 struct status_64 *status;
Florian Fainelli164d4f22014-07-23 10:42:13 -07001774
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001775 status = (struct status_64 *)skb->data;
1776 dma_length_status = status->length_status;
1777 }
1778
1779 /* DMA flags and length are still valid no matter how
1780 * we got the Receive Status Vector (64B RSB or register)
1781 */
1782 dma_flag = dma_length_status & 0xffff;
1783 len = dma_length_status >> DMA_BUFLENGTH_SHIFT;
1784
1785 netif_dbg(priv, rx_status, dev,
Florian Fainellic91b7f62014-07-23 10:42:12 -07001786 "%s:p_ind=%d c_ind=%d read_ptr=%d len_stat=0x%08x\n",
Petri Gynther8ac467e2015-03-09 13:40:00 -07001787 __func__, p_index, ring->c_index,
1788 ring->read_ptr, dma_length_status);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001789
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001790 if (unlikely(!(dma_flag & DMA_EOP) || !(dma_flag & DMA_SOP))) {
1791 netif_err(priv, rx_status, dev,
Florian Fainellic91b7f62014-07-23 10:42:12 -07001792 "dropping fragmented packet!\n");
Florian Fainelli37a30b42017-03-16 10:27:08 -07001793 ring->errors++;
Petri Gyntherd6707be2015-03-12 15:48:00 -07001794 dev_kfree_skb_any(skb);
1795 goto next;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001796 }
Petri Gyntherd6707be2015-03-12 15:48:00 -07001797
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001798 /* report errors */
1799 if (unlikely(dma_flag & (DMA_RX_CRC_ERROR |
1800 DMA_RX_OV |
1801 DMA_RX_NO |
1802 DMA_RX_LG |
1803 DMA_RX_RXER))) {
1804 netif_err(priv, rx_status, dev, "dma_flag=0x%x\n",
Florian Fainellic91b7f62014-07-23 10:42:12 -07001805 (unsigned int)dma_flag);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001806 if (dma_flag & DMA_RX_CRC_ERROR)
1807 dev->stats.rx_crc_errors++;
1808 if (dma_flag & DMA_RX_OV)
1809 dev->stats.rx_over_errors++;
1810 if (dma_flag & DMA_RX_NO)
1811 dev->stats.rx_frame_errors++;
1812 if (dma_flag & DMA_RX_LG)
1813 dev->stats.rx_length_errors++;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001814 dev->stats.rx_errors++;
Petri Gyntherd6707be2015-03-12 15:48:00 -07001815 dev_kfree_skb_any(skb);
1816 goto next;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001817 } /* error packet */
1818
1819 chksum_ok = (dma_flag & priv->dma_rx_chk_bit) &&
Florian Fainellic91b7f62014-07-23 10:42:12 -07001820 priv->desc_rxchk_en;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001821
1822 skb_put(skb, len);
1823 if (priv->desc_64b_en) {
1824 skb_pull(skb, 64);
1825 len -= 64;
1826 }
1827
1828 if (likely(chksum_ok))
1829 skb->ip_summed = CHECKSUM_UNNECESSARY;
1830
1831 /* remove hardware 2bytes added for IP alignment */
1832 skb_pull(skb, 2);
1833 len -= 2;
1834
1835 if (priv->crc_fwd_en) {
1836 skb_trim(skb, len - ETH_FCS_LEN);
1837 len -= ETH_FCS_LEN;
1838 }
1839
1840 /*Finish setting up the received SKB and send it to the kernel*/
1841 skb->protocol = eth_type_trans(skb, priv->dev);
Florian Fainelli37a30b42017-03-16 10:27:08 -07001842 ring->packets++;
1843 ring->bytes += len;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001844 if (dma_flag & DMA_RX_MULT)
1845 dev->stats.multicast++;
1846
1847 /* Notify kernel */
Petri Gynther4055eae2015-03-25 12:35:16 -07001848 napi_gro_receive(&ring->napi, skb);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001849 netif_dbg(priv, rx_status, dev, "pushed up to kernel\n");
1850
Petri Gyntherd6707be2015-03-12 15:48:00 -07001851next:
Florian Fainellicf377d82014-10-10 10:51:52 -07001852 rxpktprocessed++;
Petri Gynther8ac467e2015-03-09 13:40:00 -07001853 if (likely(ring->read_ptr < ring->end_ptr))
1854 ring->read_ptr++;
1855 else
1856 ring->read_ptr = ring->cb_ptr;
1857
1858 ring->c_index = (ring->c_index + 1) & DMA_C_INDEX_MASK;
Petri Gynther4055eae2015-03-25 12:35:16 -07001859 bcmgenet_rdma_ring_writel(priv, ring->index, ring->c_index, RDMA_CONS_INDEX);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001860 }
1861
1862 return rxpktprocessed;
1863}
1864
Petri Gynther3ab11332015-03-25 12:35:15 -07001865/* Rx NAPI polling method */
1866static int bcmgenet_rx_poll(struct napi_struct *napi, int budget)
1867{
Petri Gynther4055eae2015-03-25 12:35:16 -07001868 struct bcmgenet_rx_ring *ring = container_of(napi,
1869 struct bcmgenet_rx_ring, napi);
Petri Gynther3ab11332015-03-25 12:35:15 -07001870 unsigned int work_done;
1871
Petri Gynther4055eae2015-03-25 12:35:16 -07001872 work_done = bcmgenet_desc_rx(ring, budget);
Petri Gynther3ab11332015-03-25 12:35:15 -07001873
1874 if (work_done < budget) {
Eric Dumazeteb96ce02016-04-08 22:06:40 -07001875 napi_complete_done(napi, work_done);
Petri Gynther4055eae2015-03-25 12:35:16 -07001876 ring->int_enable(ring);
Petri Gynther3ab11332015-03-25 12:35:15 -07001877 }
1878
1879 return work_done;
1880}
1881
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001882/* Assign skb to RX DMA descriptor. */
Petri Gynther8ac467e2015-03-09 13:40:00 -07001883static int bcmgenet_alloc_rx_buffers(struct bcmgenet_priv *priv,
1884 struct bcmgenet_rx_ring *ring)
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001885{
1886 struct enet_cb *cb;
Petri Gyntherd6707be2015-03-12 15:48:00 -07001887 struct sk_buff *skb;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001888 int i;
1889
Petri Gynther8ac467e2015-03-09 13:40:00 -07001890 netif_dbg(priv, hw, priv->dev, "%s\n", __func__);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001891
1892 /* loop here for each buffer needing assign */
Petri Gynther8ac467e2015-03-09 13:40:00 -07001893 for (i = 0; i < ring->size; i++) {
1894 cb = ring->cbs + i;
Petri Gyntherd6707be2015-03-12 15:48:00 -07001895 skb = bcmgenet_rx_refill(priv, cb);
1896 if (skb)
Florian Fainellid4fec852017-08-24 15:56:29 -07001897 dev_consume_skb_any(skb);
Petri Gyntherd6707be2015-03-12 15:48:00 -07001898 if (!cb->skb)
1899 return -ENOMEM;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001900 }
1901
Petri Gyntherd6707be2015-03-12 15:48:00 -07001902 return 0;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001903}
1904
1905static void bcmgenet_free_rx_buffers(struct bcmgenet_priv *priv)
1906{
Doug Bergerf48bed12017-07-14 16:12:10 -07001907 struct sk_buff *skb;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001908 struct enet_cb *cb;
1909 int i;
1910
1911 for (i = 0; i < priv->num_rx_bds; i++) {
1912 cb = &priv->rx_cbs[i];
1913
Doug Bergerf48bed12017-07-14 16:12:10 -07001914 skb = bcmgenet_free_rx_cb(&priv->pdev->dev, cb);
1915 if (skb)
Florian Fainellid4fec852017-08-24 15:56:29 -07001916 dev_consume_skb_any(skb);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001917 }
1918}
1919
Florian Fainellic91b7f62014-07-23 10:42:12 -07001920static void umac_enable_set(struct bcmgenet_priv *priv, u32 mask, bool enable)
Florian Fainellie29585b2014-07-21 15:29:20 -07001921{
1922 u32 reg;
1923
1924 reg = bcmgenet_umac_readl(priv, UMAC_CMD);
1925 if (enable)
1926 reg |= mask;
1927 else
1928 reg &= ~mask;
1929 bcmgenet_umac_writel(priv, reg, UMAC_CMD);
1930
1931 /* UniMAC stops on a packet boundary, wait for a full-size packet
1932 * to be processed
1933 */
1934 if (enable == 0)
1935 usleep_range(1000, 2000);
1936}
1937
Doug Berger28c2d1a2017-10-25 15:04:13 -07001938static void reset_umac(struct bcmgenet_priv *priv)
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001939{
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001940 /* 7358a0/7552a0: bad default in RBUF_FLUSH_CTRL.umac_sw_rst */
1941 bcmgenet_rbuf_ctrl_set(priv, 0);
1942 udelay(10);
1943
1944 /* disable MAC while updating its registers */
1945 bcmgenet_umac_writel(priv, 0, UMAC_CMD);
1946
Doug Berger28c2d1a2017-10-25 15:04:13 -07001947 /* issue soft reset with (rg)mii loopback to ensure a stable rxclk */
1948 bcmgenet_umac_writel(priv, CMD_SW_RESET | CMD_LCL_LOOP_EN, UMAC_CMD);
1949 udelay(2);
1950 bcmgenet_umac_writel(priv, 0, UMAC_CMD);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001951}
1952
Florian Fainelli909ff5e2014-07-21 15:29:21 -07001953static void bcmgenet_intr_disable(struct bcmgenet_priv *priv)
1954{
1955 /* Mask all interrupts.*/
1956 bcmgenet_intrl2_0_writel(priv, 0xFFFFFFFF, INTRL2_CPU_MASK_SET);
1957 bcmgenet_intrl2_0_writel(priv, 0xFFFFFFFF, INTRL2_CPU_CLEAR);
Florian Fainelli909ff5e2014-07-21 15:29:21 -07001958 bcmgenet_intrl2_1_writel(priv, 0xFFFFFFFF, INTRL2_CPU_MASK_SET);
1959 bcmgenet_intrl2_1_writel(priv, 0xFFFFFFFF, INTRL2_CPU_CLEAR);
Florian Fainelli909ff5e2014-07-21 15:29:21 -07001960}
1961
Florian Fainelli37850e32015-10-17 14:22:46 -07001962static void bcmgenet_link_intr_enable(struct bcmgenet_priv *priv)
1963{
1964 u32 int0_enable = 0;
1965
1966 /* Monitor cable plug/unplugged event for internal PHY, external PHY
1967 * and MoCA PHY
1968 */
1969 if (priv->internal_phy) {
1970 int0_enable |= UMAC_IRQ_LINK_EVENT;
1971 } else if (priv->ext_phy) {
1972 int0_enable |= UMAC_IRQ_LINK_EVENT;
1973 } else if (priv->phy_interface == PHY_INTERFACE_MODE_MOCA) {
1974 if (priv->hw_params->flags & GENET_HAS_MOCA_LINK_DET)
1975 int0_enable |= UMAC_IRQ_LINK_EVENT;
1976 }
1977 bcmgenet_intrl2_0_writel(priv, int0_enable, INTRL2_CPU_MASK_CLEAR);
1978}
1979
Doug Berger28c2d1a2017-10-25 15:04:13 -07001980static void init_umac(struct bcmgenet_priv *priv)
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001981{
1982 struct device *kdev = &priv->pdev->dev;
Petri Gyntherb2e97ec2015-03-25 12:35:12 -07001983 u32 reg;
1984 u32 int0_enable = 0;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001985
1986 dev_dbg(&priv->pdev->dev, "bcmgenet: init_umac\n");
1987
Doug Berger28c2d1a2017-10-25 15:04:13 -07001988 reset_umac(priv);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001989
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001990 /* clear tx/rx counter */
1991 bcmgenet_umac_writel(priv,
Florian Fainellic91b7f62014-07-23 10:42:12 -07001992 MIB_RESET_RX | MIB_RESET_TX | MIB_RESET_RUNT,
1993 UMAC_MIB_CTRL);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001994 bcmgenet_umac_writel(priv, 0, UMAC_MIB_CTRL);
1995
1996 bcmgenet_umac_writel(priv, ENET_MAX_MTU_SIZE, UMAC_MAX_FRAME_LEN);
1997
1998 /* init rx registers, enable ip header optimization */
1999 reg = bcmgenet_rbuf_readl(priv, RBUF_CTRL);
2000 reg |= RBUF_ALIGN_2B;
2001 bcmgenet_rbuf_writel(priv, reg, RBUF_CTRL);
2002
2003 if (!GENET_IS_V1(priv) && !GENET_IS_V2(priv))
2004 bcmgenet_rbuf_writel(priv, 1, RBUF_TBUF_SIZE_CTRL);
2005
Florian Fainelli909ff5e2014-07-21 15:29:21 -07002006 bcmgenet_intr_disable(priv);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002007
Florian Fainelli37850e32015-10-17 14:22:46 -07002008 /* Configure backpressure vectors for MoCA */
2009 if (priv->phy_interface == PHY_INTERFACE_MODE_MOCA) {
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002010 reg = bcmgenet_bp_mc_get(priv);
2011 reg |= BIT(priv->hw_params->bp_in_en_shift);
2012
2013 /* bp_mask: back pressure mask */
2014 if (netif_is_multiqueue(priv->dev))
2015 reg |= priv->hw_params->bp_in_mask;
2016 else
2017 reg &= ~priv->hw_params->bp_in_mask;
2018 bcmgenet_bp_mc_set(priv, reg);
2019 }
2020
2021 /* Enable MDIO interrupts on GENET v3+ */
2022 if (priv->hw_params->flags & GENET_HAS_MDIO_INTR)
Petri Gyntherb2e97ec2015-03-25 12:35:12 -07002023 int0_enable |= (UMAC_IRQ_MDIO_DONE | UMAC_IRQ_MDIO_ERROR);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002024
Petri Gyntherb2e97ec2015-03-25 12:35:12 -07002025 bcmgenet_intrl2_0_writel(priv, int0_enable, INTRL2_CPU_MASK_CLEAR);
Jaedon Shin4092e6a2015-02-28 11:48:26 +09002026
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002027 dev_dbg(kdev, "done init umac\n");
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002028}
2029
Petri Gynther4f8b2d72015-02-23 11:00:45 -08002030/* Initialize a Tx ring along with corresponding hardware registers */
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002031static void bcmgenet_init_tx_ring(struct bcmgenet_priv *priv,
2032 unsigned int index, unsigned int size,
Petri Gynther4f8b2d72015-02-23 11:00:45 -08002033 unsigned int start_ptr, unsigned int end_ptr)
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002034{
2035 struct bcmgenet_tx_ring *ring = &priv->tx_rings[index];
2036 u32 words_per_bd = WORDS_PER_BD(priv);
2037 u32 flow_period_val = 0;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002038
2039 spin_lock_init(&ring->lock);
Jaedon Shin4092e6a2015-02-28 11:48:26 +09002040 ring->priv = priv;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002041 ring->index = index;
2042 if (index == DESC_INDEX) {
2043 ring->queue = 0;
2044 ring->int_enable = bcmgenet_tx_ring16_int_enable;
2045 ring->int_disable = bcmgenet_tx_ring16_int_disable;
2046 } else {
2047 ring->queue = index + 1;
2048 ring->int_enable = bcmgenet_tx_ring_int_enable;
2049 ring->int_disable = bcmgenet_tx_ring_int_disable;
2050 }
Petri Gynther4f8b2d72015-02-23 11:00:45 -08002051 ring->cbs = priv->tx_cbs + start_ptr;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002052 ring->size = size;
Petri Gynther66d06752015-03-04 14:30:01 -08002053 ring->clean_ptr = start_ptr;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002054 ring->c_index = 0;
2055 ring->free_bds = size;
Petri Gynther4f8b2d72015-02-23 11:00:45 -08002056 ring->write_ptr = start_ptr;
2057 ring->cb_ptr = start_ptr;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002058 ring->end_ptr = end_ptr - 1;
2059 ring->prod_index = 0;
2060
2061 /* Set flow period for ring != 16 */
2062 if (index != DESC_INDEX)
2063 flow_period_val = ENET_MAX_MTU_SIZE << 16;
2064
2065 bcmgenet_tdma_ring_writel(priv, index, 0, TDMA_PROD_INDEX);
2066 bcmgenet_tdma_ring_writel(priv, index, 0, TDMA_CONS_INDEX);
2067 bcmgenet_tdma_ring_writel(priv, index, 1, DMA_MBUF_DONE_THRESH);
2068 /* Disable rate control for now */
2069 bcmgenet_tdma_ring_writel(priv, index, flow_period_val,
Florian Fainellic91b7f62014-07-23 10:42:12 -07002070 TDMA_FLOW_PERIOD);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002071 bcmgenet_tdma_ring_writel(priv, index,
Florian Fainellic91b7f62014-07-23 10:42:12 -07002072 ((size << DMA_RING_SIZE_SHIFT) |
2073 RX_BUF_LENGTH), DMA_RING_BUF_SIZE);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002074
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002075 /* Set start and end address, read and write pointers */
Petri Gynther4f8b2d72015-02-23 11:00:45 -08002076 bcmgenet_tdma_ring_writel(priv, index, start_ptr * words_per_bd,
Florian Fainellic91b7f62014-07-23 10:42:12 -07002077 DMA_START_ADDR);
Petri Gynther4f8b2d72015-02-23 11:00:45 -08002078 bcmgenet_tdma_ring_writel(priv, index, start_ptr * words_per_bd,
Florian Fainellic91b7f62014-07-23 10:42:12 -07002079 TDMA_READ_PTR);
Petri Gynther4f8b2d72015-02-23 11:00:45 -08002080 bcmgenet_tdma_ring_writel(priv, index, start_ptr * words_per_bd,
Florian Fainellic91b7f62014-07-23 10:42:12 -07002081 TDMA_WRITE_PTR);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002082 bcmgenet_tdma_ring_writel(priv, index, end_ptr * words_per_bd - 1,
Florian Fainellic91b7f62014-07-23 10:42:12 -07002083 DMA_END_ADDR);
Doug Berger75879352017-10-25 15:04:14 -07002084
2085 /* Initialize Tx NAPI */
2086 netif_napi_add(priv->dev, &ring->napi, bcmgenet_tx_poll,
2087 NAPI_POLL_WEIGHT);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002088}
2089
2090/* Initialize a RDMA ring */
2091static int bcmgenet_init_rx_ring(struct bcmgenet_priv *priv,
Petri Gynther8ac467e2015-03-09 13:40:00 -07002092 unsigned int index, unsigned int size,
2093 unsigned int start_ptr, unsigned int end_ptr)
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002094{
Petri Gynther8ac467e2015-03-09 13:40:00 -07002095 struct bcmgenet_rx_ring *ring = &priv->rx_rings[index];
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002096 u32 words_per_bd = WORDS_PER_BD(priv);
2097 int ret;
2098
Petri Gynther4055eae2015-03-25 12:35:16 -07002099 ring->priv = priv;
Petri Gynther8ac467e2015-03-09 13:40:00 -07002100 ring->index = index;
Petri Gynther4055eae2015-03-25 12:35:16 -07002101 if (index == DESC_INDEX) {
2102 ring->int_enable = bcmgenet_rx_ring16_int_enable;
2103 ring->int_disable = bcmgenet_rx_ring16_int_disable;
2104 } else {
2105 ring->int_enable = bcmgenet_rx_ring_int_enable;
2106 ring->int_disable = bcmgenet_rx_ring_int_disable;
2107 }
Petri Gynther8ac467e2015-03-09 13:40:00 -07002108 ring->cbs = priv->rx_cbs + start_ptr;
2109 ring->size = size;
2110 ring->c_index = 0;
2111 ring->read_ptr = start_ptr;
2112 ring->cb_ptr = start_ptr;
2113 ring->end_ptr = end_ptr - 1;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002114
Petri Gynther8ac467e2015-03-09 13:40:00 -07002115 ret = bcmgenet_alloc_rx_buffers(priv, ring);
2116 if (ret)
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002117 return ret;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002118
Doug Berger75879352017-10-25 15:04:14 -07002119 /* Initialize Rx NAPI */
2120 netif_napi_add(priv->dev, &ring->napi, bcmgenet_rx_poll,
2121 NAPI_POLL_WEIGHT);
2122
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002123 bcmgenet_rdma_ring_writel(priv, index, 0, RDMA_PROD_INDEX);
2124 bcmgenet_rdma_ring_writel(priv, index, 0, RDMA_CONS_INDEX);
Petri Gynther6f5a2722015-03-06 13:45:00 -08002125 bcmgenet_rdma_ring_writel(priv, index, 1, DMA_MBUF_DONE_THRESH);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002126 bcmgenet_rdma_ring_writel(priv, index,
Florian Fainellic91b7f62014-07-23 10:42:12 -07002127 ((size << DMA_RING_SIZE_SHIFT) |
2128 RX_BUF_LENGTH), DMA_RING_BUF_SIZE);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002129 bcmgenet_rdma_ring_writel(priv, index,
Florian Fainellic91b7f62014-07-23 10:42:12 -07002130 (DMA_FC_THRESH_LO <<
2131 DMA_XOFF_THRESHOLD_SHIFT) |
2132 DMA_FC_THRESH_HI, RDMA_XON_XOFF_THRESH);
Petri Gynther6f5a2722015-03-06 13:45:00 -08002133
2134 /* Set start and end address, read and write pointers */
Petri Gynther8ac467e2015-03-09 13:40:00 -07002135 bcmgenet_rdma_ring_writel(priv, index, start_ptr * words_per_bd,
2136 DMA_START_ADDR);
2137 bcmgenet_rdma_ring_writel(priv, index, start_ptr * words_per_bd,
2138 RDMA_READ_PTR);
2139 bcmgenet_rdma_ring_writel(priv, index, start_ptr * words_per_bd,
2140 RDMA_WRITE_PTR);
2141 bcmgenet_rdma_ring_writel(priv, index, end_ptr * words_per_bd - 1,
Petri Gynther6f5a2722015-03-06 13:45:00 -08002142 DMA_END_ADDR);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002143
2144 return ret;
2145}
2146
Petri Gynthere2aadb42015-03-25 12:35:14 -07002147static void bcmgenet_enable_tx_napi(struct bcmgenet_priv *priv)
2148{
2149 unsigned int i;
Doug Berger6689da12017-03-13 17:41:35 -07002150 u32 int0_enable = UMAC_IRQ_TXDMA_DONE;
2151 u32 int1_enable = 0;
Petri Gynthere2aadb42015-03-25 12:35:14 -07002152 struct bcmgenet_tx_ring *ring;
2153
2154 for (i = 0; i < priv->hw_params->tx_queues; ++i) {
2155 ring = &priv->tx_rings[i];
2156 napi_enable(&ring->napi);
Doug Berger6689da12017-03-13 17:41:35 -07002157 int1_enable |= (1 << i);
Petri Gynthere2aadb42015-03-25 12:35:14 -07002158 }
2159
2160 ring = &priv->tx_rings[DESC_INDEX];
2161 napi_enable(&ring->napi);
Doug Berger6689da12017-03-13 17:41:35 -07002162
2163 bcmgenet_intrl2_0_writel(priv, int0_enable, INTRL2_CPU_MASK_CLEAR);
2164 bcmgenet_intrl2_1_writel(priv, int1_enable, INTRL2_CPU_MASK_CLEAR);
Petri Gynthere2aadb42015-03-25 12:35:14 -07002165}
2166
2167static void bcmgenet_disable_tx_napi(struct bcmgenet_priv *priv)
2168{
2169 unsigned int i;
Doug Berger6689da12017-03-13 17:41:35 -07002170 u32 int0_disable = UMAC_IRQ_TXDMA_DONE;
2171 u32 int1_disable = 0xffff;
Petri Gynthere2aadb42015-03-25 12:35:14 -07002172 struct bcmgenet_tx_ring *ring;
2173
Doug Berger6689da12017-03-13 17:41:35 -07002174 bcmgenet_intrl2_0_writel(priv, int0_disable, INTRL2_CPU_MASK_SET);
2175 bcmgenet_intrl2_1_writel(priv, int1_disable, INTRL2_CPU_MASK_SET);
2176
Petri Gynthere2aadb42015-03-25 12:35:14 -07002177 for (i = 0; i < priv->hw_params->tx_queues; ++i) {
2178 ring = &priv->tx_rings[i];
2179 napi_disable(&ring->napi);
2180 }
2181
2182 ring = &priv->tx_rings[DESC_INDEX];
2183 napi_disable(&ring->napi);
2184}
2185
2186static void bcmgenet_fini_tx_napi(struct bcmgenet_priv *priv)
2187{
2188 unsigned int i;
2189 struct bcmgenet_tx_ring *ring;
2190
2191 for (i = 0; i < priv->hw_params->tx_queues; ++i) {
2192 ring = &priv->tx_rings[i];
2193 netif_napi_del(&ring->napi);
2194 }
2195
2196 ring = &priv->tx_rings[DESC_INDEX];
2197 netif_napi_del(&ring->napi);
2198}
2199
Petri Gynther16c6d662015-02-23 11:00:45 -08002200/* Initialize Tx queues
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002201 *
Petri Gynther16c6d662015-02-23 11:00:45 -08002202 * Queues 0-3 are priority-based, each one has 32 descriptors,
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002203 * with queue 0 being the highest priority queue.
2204 *
Petri Gynther16c6d662015-02-23 11:00:45 -08002205 * Queue 16 is the default Tx queue with
Petri Gynther51a966a2015-02-23 11:00:46 -08002206 * GENET_Q16_TX_BD_CNT = 256 - 4 * 32 = 128 descriptors.
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002207 *
Petri Gynther16c6d662015-02-23 11:00:45 -08002208 * The transmit control block pool is then partitioned as follows:
2209 * - Tx queue 0 uses tx_cbs[0..31]
2210 * - Tx queue 1 uses tx_cbs[32..63]
2211 * - Tx queue 2 uses tx_cbs[64..95]
2212 * - Tx queue 3 uses tx_cbs[96..127]
2213 * - Tx queue 16 uses tx_cbs[128..255]
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002214 */
Petri Gynther16c6d662015-02-23 11:00:45 -08002215static void bcmgenet_init_tx_queues(struct net_device *dev)
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002216{
2217 struct bcmgenet_priv *priv = netdev_priv(dev);
Petri Gynther16c6d662015-02-23 11:00:45 -08002218 u32 i, dma_enable;
2219 u32 dma_ctrl, ring_cfg;
Petri Gynther37742162014-10-07 09:30:01 -07002220 u32 dma_priority[3] = {0, 0, 0};
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002221
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002222 dma_ctrl = bcmgenet_tdma_readl(priv, DMA_CTRL);
2223 dma_enable = dma_ctrl & DMA_EN;
2224 dma_ctrl &= ~DMA_EN;
2225 bcmgenet_tdma_writel(priv, dma_ctrl, DMA_CTRL);
2226
Petri Gynther16c6d662015-02-23 11:00:45 -08002227 dma_ctrl = 0;
2228 ring_cfg = 0;
2229
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002230 /* Enable strict priority arbiter mode */
2231 bcmgenet_tdma_writel(priv, DMA_ARBITER_SP, DMA_ARB_CTRL);
2232
Petri Gynther16c6d662015-02-23 11:00:45 -08002233 /* Initialize Tx priority queues */
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002234 for (i = 0; i < priv->hw_params->tx_queues; i++) {
Petri Gynther51a966a2015-02-23 11:00:46 -08002235 bcmgenet_init_tx_ring(priv, i, priv->hw_params->tx_bds_per_q,
2236 i * priv->hw_params->tx_bds_per_q,
2237 (i + 1) * priv->hw_params->tx_bds_per_q);
Petri Gynther16c6d662015-02-23 11:00:45 -08002238 ring_cfg |= (1 << i);
2239 dma_ctrl |= (1 << (i + DMA_RING_BUF_EN_SHIFT));
Petri Gynther37742162014-10-07 09:30:01 -07002240 dma_priority[DMA_PRIO_REG_INDEX(i)] |=
2241 ((GENET_Q0_PRIORITY + i) << DMA_PRIO_REG_SHIFT(i));
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002242 }
2243
Petri Gynther16c6d662015-02-23 11:00:45 -08002244 /* Initialize Tx default queue 16 */
Petri Gynther51a966a2015-02-23 11:00:46 -08002245 bcmgenet_init_tx_ring(priv, DESC_INDEX, GENET_Q16_TX_BD_CNT,
Petri Gynther16c6d662015-02-23 11:00:45 -08002246 priv->hw_params->tx_queues *
Petri Gynther51a966a2015-02-23 11:00:46 -08002247 priv->hw_params->tx_bds_per_q,
Petri Gynther16c6d662015-02-23 11:00:45 -08002248 TOTAL_DESC);
2249 ring_cfg |= (1 << DESC_INDEX);
2250 dma_ctrl |= (1 << (DESC_INDEX + DMA_RING_BUF_EN_SHIFT));
Petri Gynther37742162014-10-07 09:30:01 -07002251 dma_priority[DMA_PRIO_REG_INDEX(DESC_INDEX)] |=
2252 ((GENET_Q0_PRIORITY + priv->hw_params->tx_queues) <<
2253 DMA_PRIO_REG_SHIFT(DESC_INDEX));
Petri Gynther16c6d662015-02-23 11:00:45 -08002254
2255 /* Set Tx queue priorities */
Petri Gynther37742162014-10-07 09:30:01 -07002256 bcmgenet_tdma_writel(priv, dma_priority[0], DMA_PRIORITY_0);
2257 bcmgenet_tdma_writel(priv, dma_priority[1], DMA_PRIORITY_1);
2258 bcmgenet_tdma_writel(priv, dma_priority[2], DMA_PRIORITY_2);
2259
Petri Gynther16c6d662015-02-23 11:00:45 -08002260 /* Enable Tx queues */
2261 bcmgenet_tdma_writel(priv, ring_cfg, DMA_RING_CFG);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002262
Petri Gynther16c6d662015-02-23 11:00:45 -08002263 /* Enable Tx DMA */
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002264 if (dma_enable)
Petri Gynther16c6d662015-02-23 11:00:45 -08002265 dma_ctrl |= DMA_EN;
2266 bcmgenet_tdma_writel(priv, dma_ctrl, DMA_CTRL);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002267}
2268
Petri Gynther3ab11332015-03-25 12:35:15 -07002269static void bcmgenet_enable_rx_napi(struct bcmgenet_priv *priv)
2270{
Petri Gynther4055eae2015-03-25 12:35:16 -07002271 unsigned int i;
Doug Berger6689da12017-03-13 17:41:35 -07002272 u32 int0_enable = UMAC_IRQ_RXDMA_DONE;
2273 u32 int1_enable = 0;
Petri Gynther4055eae2015-03-25 12:35:16 -07002274 struct bcmgenet_rx_ring *ring;
2275
2276 for (i = 0; i < priv->hw_params->rx_queues; ++i) {
2277 ring = &priv->rx_rings[i];
2278 napi_enable(&ring->napi);
Doug Berger6689da12017-03-13 17:41:35 -07002279 int1_enable |= (1 << (UMAC_IRQ1_RX_INTR_SHIFT + i));
Petri Gynther4055eae2015-03-25 12:35:16 -07002280 }
2281
2282 ring = &priv->rx_rings[DESC_INDEX];
2283 napi_enable(&ring->napi);
Doug Berger6689da12017-03-13 17:41:35 -07002284
2285 bcmgenet_intrl2_0_writel(priv, int0_enable, INTRL2_CPU_MASK_CLEAR);
2286 bcmgenet_intrl2_1_writel(priv, int1_enable, INTRL2_CPU_MASK_CLEAR);
Petri Gynther3ab11332015-03-25 12:35:15 -07002287}
2288
2289static void bcmgenet_disable_rx_napi(struct bcmgenet_priv *priv)
2290{
Petri Gynther4055eae2015-03-25 12:35:16 -07002291 unsigned int i;
Doug Berger6689da12017-03-13 17:41:35 -07002292 u32 int0_disable = UMAC_IRQ_RXDMA_DONE;
2293 u32 int1_disable = 0xffff << UMAC_IRQ1_RX_INTR_SHIFT;
Petri Gynther4055eae2015-03-25 12:35:16 -07002294 struct bcmgenet_rx_ring *ring;
2295
Doug Berger6689da12017-03-13 17:41:35 -07002296 bcmgenet_intrl2_0_writel(priv, int0_disable, INTRL2_CPU_MASK_SET);
2297 bcmgenet_intrl2_1_writel(priv, int1_disable, INTRL2_CPU_MASK_SET);
2298
Petri Gynther4055eae2015-03-25 12:35:16 -07002299 for (i = 0; i < priv->hw_params->rx_queues; ++i) {
2300 ring = &priv->rx_rings[i];
2301 napi_disable(&ring->napi);
2302 }
2303
2304 ring = &priv->rx_rings[DESC_INDEX];
2305 napi_disable(&ring->napi);
Petri Gynther3ab11332015-03-25 12:35:15 -07002306}
2307
2308static void bcmgenet_fini_rx_napi(struct bcmgenet_priv *priv)
2309{
Petri Gynther4055eae2015-03-25 12:35:16 -07002310 unsigned int i;
2311 struct bcmgenet_rx_ring *ring;
2312
2313 for (i = 0; i < priv->hw_params->rx_queues; ++i) {
2314 ring = &priv->rx_rings[i];
2315 netif_napi_del(&ring->napi);
2316 }
2317
2318 ring = &priv->rx_rings[DESC_INDEX];
2319 netif_napi_del(&ring->napi);
Petri Gynther3ab11332015-03-25 12:35:15 -07002320}
2321
Petri Gynther8ac467e2015-03-09 13:40:00 -07002322/* Initialize Rx queues
2323 *
2324 * Queues 0-15 are priority queues. Hardware Filtering Block (HFB) can be
2325 * used to direct traffic to these queues.
2326 *
2327 * Queue 16 is the default Rx queue with GENET_Q16_RX_BD_CNT descriptors.
2328 */
2329static int bcmgenet_init_rx_queues(struct net_device *dev)
2330{
2331 struct bcmgenet_priv *priv = netdev_priv(dev);
2332 u32 i;
2333 u32 dma_enable;
2334 u32 dma_ctrl;
2335 u32 ring_cfg;
2336 int ret;
2337
2338 dma_ctrl = bcmgenet_rdma_readl(priv, DMA_CTRL);
2339 dma_enable = dma_ctrl & DMA_EN;
2340 dma_ctrl &= ~DMA_EN;
2341 bcmgenet_rdma_writel(priv, dma_ctrl, DMA_CTRL);
2342
2343 dma_ctrl = 0;
2344 ring_cfg = 0;
2345
2346 /* Initialize Rx priority queues */
2347 for (i = 0; i < priv->hw_params->rx_queues; i++) {
2348 ret = bcmgenet_init_rx_ring(priv, i,
2349 priv->hw_params->rx_bds_per_q,
2350 i * priv->hw_params->rx_bds_per_q,
2351 (i + 1) *
2352 priv->hw_params->rx_bds_per_q);
2353 if (ret)
2354 return ret;
2355
2356 ring_cfg |= (1 << i);
2357 dma_ctrl |= (1 << (i + DMA_RING_BUF_EN_SHIFT));
2358 }
2359
2360 /* Initialize Rx default queue 16 */
2361 ret = bcmgenet_init_rx_ring(priv, DESC_INDEX, GENET_Q16_RX_BD_CNT,
2362 priv->hw_params->rx_queues *
2363 priv->hw_params->rx_bds_per_q,
2364 TOTAL_DESC);
2365 if (ret)
2366 return ret;
2367
2368 ring_cfg |= (1 << DESC_INDEX);
2369 dma_ctrl |= (1 << (DESC_INDEX + DMA_RING_BUF_EN_SHIFT));
2370
2371 /* Enable rings */
2372 bcmgenet_rdma_writel(priv, ring_cfg, DMA_RING_CFG);
2373
2374 /* Configure ring as descriptor ring and re-enable DMA if enabled */
2375 if (dma_enable)
2376 dma_ctrl |= DMA_EN;
2377 bcmgenet_rdma_writel(priv, dma_ctrl, DMA_CTRL);
2378
2379 return 0;
2380}
2381
Florian Fainelli4a0c081e2014-09-22 11:54:43 -07002382static int bcmgenet_dma_teardown(struct bcmgenet_priv *priv)
2383{
2384 int ret = 0;
2385 int timeout = 0;
2386 u32 reg;
Jaedon Shinb6df7d62015-08-21 10:08:26 +09002387 u32 dma_ctrl;
2388 int i;
Florian Fainelli4a0c081e2014-09-22 11:54:43 -07002389
2390 /* Disable TDMA to stop add more frames in TX DMA */
2391 reg = bcmgenet_tdma_readl(priv, DMA_CTRL);
2392 reg &= ~DMA_EN;
2393 bcmgenet_tdma_writel(priv, reg, DMA_CTRL);
2394
2395 /* Check TDMA status register to confirm TDMA is disabled */
2396 while (timeout++ < DMA_TIMEOUT_VAL) {
2397 reg = bcmgenet_tdma_readl(priv, DMA_STATUS);
2398 if (reg & DMA_DISABLED)
2399 break;
2400
2401 udelay(1);
2402 }
2403
2404 if (timeout == DMA_TIMEOUT_VAL) {
2405 netdev_warn(priv->dev, "Timed out while disabling TX DMA\n");
2406 ret = -ETIMEDOUT;
2407 }
2408
2409 /* Wait 10ms for packet drain in both tx and rx dma */
2410 usleep_range(10000, 20000);
2411
2412 /* Disable RDMA */
2413 reg = bcmgenet_rdma_readl(priv, DMA_CTRL);
2414 reg &= ~DMA_EN;
2415 bcmgenet_rdma_writel(priv, reg, DMA_CTRL);
2416
2417 timeout = 0;
2418 /* Check RDMA status register to confirm RDMA is disabled */
2419 while (timeout++ < DMA_TIMEOUT_VAL) {
2420 reg = bcmgenet_rdma_readl(priv, DMA_STATUS);
2421 if (reg & DMA_DISABLED)
2422 break;
2423
2424 udelay(1);
2425 }
2426
2427 if (timeout == DMA_TIMEOUT_VAL) {
2428 netdev_warn(priv->dev, "Timed out while disabling RX DMA\n");
2429 ret = -ETIMEDOUT;
2430 }
2431
Jaedon Shinb6df7d62015-08-21 10:08:26 +09002432 dma_ctrl = 0;
2433 for (i = 0; i < priv->hw_params->rx_queues; i++)
2434 dma_ctrl |= (1 << (i + DMA_RING_BUF_EN_SHIFT));
2435 reg = bcmgenet_rdma_readl(priv, DMA_CTRL);
2436 reg &= ~dma_ctrl;
2437 bcmgenet_rdma_writel(priv, reg, DMA_CTRL);
2438
2439 dma_ctrl = 0;
2440 for (i = 0; i < priv->hw_params->tx_queues; i++)
2441 dma_ctrl |= (1 << (i + DMA_RING_BUF_EN_SHIFT));
2442 reg = bcmgenet_tdma_readl(priv, DMA_CTRL);
2443 reg &= ~dma_ctrl;
2444 bcmgenet_tdma_writel(priv, reg, DMA_CTRL);
2445
Florian Fainelli4a0c081e2014-09-22 11:54:43 -07002446 return ret;
2447}
2448
Petri Gynther9abab962015-03-30 00:29:01 -07002449static void bcmgenet_fini_dma(struct bcmgenet_priv *priv)
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002450{
Petri Gynthere178c8c2016-04-09 00:20:36 -07002451 struct netdev_queue *txq;
Doug Bergerf48bed12017-07-14 16:12:10 -07002452 struct sk_buff *skb;
2453 struct enet_cb *cb;
2454 int i;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002455
Petri Gynther9abab962015-03-30 00:29:01 -07002456 bcmgenet_fini_rx_napi(priv);
2457 bcmgenet_fini_tx_napi(priv);
2458
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002459 for (i = 0; i < priv->num_tx_bds; i++) {
Doug Bergerf48bed12017-07-14 16:12:10 -07002460 cb = priv->tx_cbs + i;
2461 skb = bcmgenet_free_tx_cb(&priv->pdev->dev, cb);
2462 if (skb)
2463 dev_kfree_skb(skb);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002464 }
2465
Petri Gynthere178c8c2016-04-09 00:20:36 -07002466 for (i = 0; i < priv->hw_params->tx_queues; i++) {
2467 txq = netdev_get_tx_queue(priv->dev, priv->tx_rings[i].queue);
2468 netdev_tx_reset_queue(txq);
2469 }
2470
2471 txq = netdev_get_tx_queue(priv->dev, priv->tx_rings[DESC_INDEX].queue);
2472 netdev_tx_reset_queue(txq);
2473
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002474 bcmgenet_free_rx_buffers(priv);
2475 kfree(priv->rx_cbs);
2476 kfree(priv->tx_cbs);
2477}
2478
2479/* init_edma: Initialize DMA control register */
2480static int bcmgenet_init_dma(struct bcmgenet_priv *priv)
2481{
2482 int ret;
Petri Gynther014012a2015-02-23 11:00:45 -08002483 unsigned int i;
2484 struct enet_cb *cb;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002485
Petri Gynther6f5a2722015-03-06 13:45:00 -08002486 netif_dbg(priv, hw, priv->dev, "%s\n", __func__);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002487
Petri Gynther6f5a2722015-03-06 13:45:00 -08002488 /* Initialize common Rx ring structures */
2489 priv->rx_bds = priv->base + priv->hw_params->rdma_offset;
2490 priv->num_rx_bds = TOTAL_DESC;
2491 priv->rx_cbs = kcalloc(priv->num_rx_bds, sizeof(struct enet_cb),
2492 GFP_KERNEL);
2493 if (!priv->rx_cbs)
2494 return -ENOMEM;
2495
2496 for (i = 0; i < priv->num_rx_bds; i++) {
2497 cb = priv->rx_cbs + i;
2498 cb->bd_addr = priv->rx_bds + i * DMA_DESC_SIZE;
2499 }
2500
Brian Norris7fc527f2014-07-29 14:34:14 -07002501 /* Initialize common TX ring structures */
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002502 priv->tx_bds = priv->base + priv->hw_params->tdma_offset;
2503 priv->num_tx_bds = TOTAL_DESC;
Florian Fainellic489be02014-07-23 10:42:15 -07002504 priv->tx_cbs = kcalloc(priv->num_tx_bds, sizeof(struct enet_cb),
Florian Fainellic91b7f62014-07-23 10:42:12 -07002505 GFP_KERNEL);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002506 if (!priv->tx_cbs) {
Petri Gyntherebbd96f2015-03-25 12:35:11 -07002507 kfree(priv->rx_cbs);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002508 return -ENOMEM;
2509 }
2510
Petri Gynther014012a2015-02-23 11:00:45 -08002511 for (i = 0; i < priv->num_tx_bds; i++) {
2512 cb = priv->tx_cbs + i;
2513 cb->bd_addr = priv->tx_bds + i * DMA_DESC_SIZE;
2514 }
2515
Petri Gyntherebbd96f2015-03-25 12:35:11 -07002516 /* Init rDma */
2517 bcmgenet_rdma_writel(priv, DMA_MAX_BURST_LENGTH, DMA_SCB_BURST_SIZE);
2518
2519 /* Initialize Rx queues */
2520 ret = bcmgenet_init_rx_queues(priv->dev);
2521 if (ret) {
2522 netdev_err(priv->dev, "failed to initialize Rx queues\n");
2523 bcmgenet_free_rx_buffers(priv);
2524 kfree(priv->rx_cbs);
2525 kfree(priv->tx_cbs);
2526 return ret;
2527 }
2528
2529 /* Init tDma */
2530 bcmgenet_tdma_writel(priv, DMA_MAX_BURST_LENGTH, DMA_SCB_BURST_SIZE);
2531
Petri Gynther16c6d662015-02-23 11:00:45 -08002532 /* Initialize Tx queues */
2533 bcmgenet_init_tx_queues(priv->dev);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002534
2535 return 0;
2536}
2537
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002538/* Interrupt bottom half */
2539static void bcmgenet_irq_task(struct work_struct *work)
2540{
Doug Berger07c52d62017-03-09 16:58:47 -08002541 unsigned long flags;
2542 unsigned int status;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002543 struct bcmgenet_priv *priv = container_of(
2544 work, struct bcmgenet_priv, bcmgenet_irq_work);
2545
2546 netif_dbg(priv, intr, priv->dev, "%s\n", __func__);
2547
Doug Berger07c52d62017-03-09 16:58:47 -08002548 spin_lock_irqsave(&priv->lock, flags);
2549 status = priv->irq0_stat;
2550 priv->irq0_stat = 0;
2551 spin_unlock_irqrestore(&priv->lock, flags);
2552
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002553 /* Link UP/DOWN event */
Doug Berger07c52d62017-03-09 16:58:47 -08002554 if (status & UMAC_IRQ_LINK_EVENT)
Florian Fainelli0299b6a2016-09-26 22:31:56 +02002555 phy_mac_interrupt(priv->phydev,
Doug Berger07c52d62017-03-09 16:58:47 -08002556 !!(status & UMAC_IRQ_LINK_UP));
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002557}
2558
Petri Gynther4055eae2015-03-25 12:35:16 -07002559/* bcmgenet_isr1: handle Rx and Tx priority queues */
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002560static irqreturn_t bcmgenet_isr1(int irq, void *dev_id)
2561{
2562 struct bcmgenet_priv *priv = dev_id;
Petri Gynther4055eae2015-03-25 12:35:16 -07002563 struct bcmgenet_rx_ring *rx_ring;
2564 struct bcmgenet_tx_ring *tx_ring;
Doug Berger07c52d62017-03-09 16:58:47 -08002565 unsigned int index, status;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002566
Doug Berger07c52d62017-03-09 16:58:47 -08002567 /* Read irq status */
2568 status = bcmgenet_intrl2_1_readl(priv, INTRL2_CPU_STAT) &
Jaedon Shin4092e6a2015-02-28 11:48:26 +09002569 ~bcmgenet_intrl2_1_readl(priv, INTRL2_CPU_MASK_STATUS);
Petri Gynther4055eae2015-03-25 12:35:16 -07002570
Brian Norris7fc527f2014-07-29 14:34:14 -07002571 /* clear interrupts */
Doug Berger07c52d62017-03-09 16:58:47 -08002572 bcmgenet_intrl2_1_writel(priv, status, INTRL2_CPU_CLEAR);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002573
2574 netif_dbg(priv, intr, priv->dev,
Doug Berger07c52d62017-03-09 16:58:47 -08002575 "%s: IRQ=0x%x\n", __func__, status);
Jaedon Shin4092e6a2015-02-28 11:48:26 +09002576
Petri Gynther4055eae2015-03-25 12:35:16 -07002577 /* Check Rx priority queue interrupts */
2578 for (index = 0; index < priv->hw_params->rx_queues; index++) {
Doug Berger07c52d62017-03-09 16:58:47 -08002579 if (!(status & BIT(UMAC_IRQ1_RX_INTR_SHIFT + index)))
Petri Gynther4055eae2015-03-25 12:35:16 -07002580 continue;
2581
2582 rx_ring = &priv->rx_rings[index];
2583
2584 if (likely(napi_schedule_prep(&rx_ring->napi))) {
2585 rx_ring->int_disable(rx_ring);
Florian Fainellidac916f2016-04-08 22:30:56 -07002586 __napi_schedule_irqoff(&rx_ring->napi);
Petri Gynther4055eae2015-03-25 12:35:16 -07002587 }
2588 }
2589
2590 /* Check Tx priority queue interrupts */
Jaedon Shin4092e6a2015-02-28 11:48:26 +09002591 for (index = 0; index < priv->hw_params->tx_queues; index++) {
Doug Berger07c52d62017-03-09 16:58:47 -08002592 if (!(status & BIT(index)))
Jaedon Shin4092e6a2015-02-28 11:48:26 +09002593 continue;
2594
Petri Gynther4055eae2015-03-25 12:35:16 -07002595 tx_ring = &priv->tx_rings[index];
Jaedon Shin4092e6a2015-02-28 11:48:26 +09002596
Petri Gynther4055eae2015-03-25 12:35:16 -07002597 if (likely(napi_schedule_prep(&tx_ring->napi))) {
2598 tx_ring->int_disable(tx_ring);
Florian Fainellidac916f2016-04-08 22:30:56 -07002599 __napi_schedule_irqoff(&tx_ring->napi);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002600 }
2601 }
Jaedon Shin4092e6a2015-02-28 11:48:26 +09002602
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002603 return IRQ_HANDLED;
2604}
2605
Petri Gynther4055eae2015-03-25 12:35:16 -07002606/* bcmgenet_isr0: handle Rx and Tx default queues + other stuff */
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002607static irqreturn_t bcmgenet_isr0(int irq, void *dev_id)
2608{
2609 struct bcmgenet_priv *priv = dev_id;
Petri Gynther4055eae2015-03-25 12:35:16 -07002610 struct bcmgenet_rx_ring *rx_ring;
2611 struct bcmgenet_tx_ring *tx_ring;
Doug Berger07c52d62017-03-09 16:58:47 -08002612 unsigned int status;
2613 unsigned long flags;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002614
Doug Berger07c52d62017-03-09 16:58:47 -08002615 /* Read irq status */
2616 status = bcmgenet_intrl2_0_readl(priv, INTRL2_CPU_STAT) &
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002617 ~bcmgenet_intrl2_0_readl(priv, INTRL2_CPU_MASK_STATUS);
Petri Gynther4055eae2015-03-25 12:35:16 -07002618
Brian Norris7fc527f2014-07-29 14:34:14 -07002619 /* clear interrupts */
Doug Berger07c52d62017-03-09 16:58:47 -08002620 bcmgenet_intrl2_0_writel(priv, status, INTRL2_CPU_CLEAR);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002621
2622 netif_dbg(priv, intr, priv->dev,
Doug Berger07c52d62017-03-09 16:58:47 -08002623 "IRQ=0x%x\n", status);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002624
Doug Berger07c52d62017-03-09 16:58:47 -08002625 if (status & UMAC_IRQ_RXDMA_DONE) {
Petri Gynther4055eae2015-03-25 12:35:16 -07002626 rx_ring = &priv->rx_rings[DESC_INDEX];
Jaedon Shin4092e6a2015-02-28 11:48:26 +09002627
Petri Gynther4055eae2015-03-25 12:35:16 -07002628 if (likely(napi_schedule_prep(&rx_ring->napi))) {
2629 rx_ring->int_disable(rx_ring);
Florian Fainellidac916f2016-04-08 22:30:56 -07002630 __napi_schedule_irqoff(&rx_ring->napi);
Jaedon Shin4092e6a2015-02-28 11:48:26 +09002631 }
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002632 }
Petri Gynther4055eae2015-03-25 12:35:16 -07002633
Doug Berger07c52d62017-03-09 16:58:47 -08002634 if (status & UMAC_IRQ_TXDMA_DONE) {
Petri Gynther4055eae2015-03-25 12:35:16 -07002635 tx_ring = &priv->tx_rings[DESC_INDEX];
2636
2637 if (likely(napi_schedule_prep(&tx_ring->napi))) {
2638 tx_ring->int_disable(tx_ring);
Florian Fainellidac916f2016-04-08 22:30:56 -07002639 __napi_schedule_irqoff(&tx_ring->napi);
Petri Gynther4055eae2015-03-25 12:35:16 -07002640 }
2641 }
2642
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002643 if ((priv->hw_params->flags & GENET_HAS_MDIO_INTR) &&
Doug Berger07c52d62017-03-09 16:58:47 -08002644 status & (UMAC_IRQ_MDIO_DONE | UMAC_IRQ_MDIO_ERROR)) {
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002645 wake_up(&priv->wq);
2646 }
2647
Doug Berger07c52d62017-03-09 16:58:47 -08002648 /* all other interested interrupts handled in bottom half */
Doug Berger0d314502017-10-25 15:04:11 -07002649 status &= UMAC_IRQ_LINK_EVENT;
Doug Berger07c52d62017-03-09 16:58:47 -08002650 if (status) {
2651 /* Save irq status for bottom-half processing. */
2652 spin_lock_irqsave(&priv->lock, flags);
2653 priv->irq0_stat |= status;
2654 spin_unlock_irqrestore(&priv->lock, flags);
2655
2656 schedule_work(&priv->bcmgenet_irq_work);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002657 }
2658
2659 return IRQ_HANDLED;
2660}
2661
Florian Fainelli85620562014-07-21 15:29:23 -07002662static irqreturn_t bcmgenet_wol_isr(int irq, void *dev_id)
2663{
2664 struct bcmgenet_priv *priv = dev_id;
2665
2666 pm_wakeup_event(&priv->pdev->dev, 0);
2667
2668 return IRQ_HANDLED;
2669}
2670
Florian Fainelli4d2e8882015-07-31 11:42:54 -07002671#ifdef CONFIG_NET_POLL_CONTROLLER
2672static void bcmgenet_poll_controller(struct net_device *dev)
2673{
2674 struct bcmgenet_priv *priv = netdev_priv(dev);
2675
2676 /* Invoke the main RX/TX interrupt handler */
2677 disable_irq(priv->irq0);
2678 bcmgenet_isr0(priv->irq0, priv);
2679 enable_irq(priv->irq0);
2680
2681 /* And the interrupt handler for RX/TX priority queues */
2682 disable_irq(priv->irq1);
2683 bcmgenet_isr1(priv->irq1, priv);
2684 enable_irq(priv->irq1);
2685}
2686#endif
2687
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002688static void bcmgenet_umac_reset(struct bcmgenet_priv *priv)
2689{
2690 u32 reg;
2691
2692 reg = bcmgenet_rbuf_ctrl_get(priv);
2693 reg |= BIT(1);
2694 bcmgenet_rbuf_ctrl_set(priv, reg);
2695 udelay(10);
2696
2697 reg &= ~BIT(1);
2698 bcmgenet_rbuf_ctrl_set(priv, reg);
2699 udelay(10);
2700}
2701
2702static void bcmgenet_set_hw_addr(struct bcmgenet_priv *priv,
Florian Fainellic91b7f62014-07-23 10:42:12 -07002703 unsigned char *addr)
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002704{
2705 bcmgenet_umac_writel(priv, (addr[0] << 24) | (addr[1] << 16) |
2706 (addr[2] << 8) | addr[3], UMAC_MAC0);
2707 bcmgenet_umac_writel(priv, (addr[4] << 8) | addr[5], UMAC_MAC1);
2708}
2709
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002710/* Returns a reusable dma control register value */
2711static u32 bcmgenet_dma_disable(struct bcmgenet_priv *priv)
2712{
2713 u32 reg;
2714 u32 dma_ctrl;
2715
2716 /* disable DMA */
2717 dma_ctrl = 1 << (DESC_INDEX + DMA_RING_BUF_EN_SHIFT) | DMA_EN;
2718 reg = bcmgenet_tdma_readl(priv, DMA_CTRL);
2719 reg &= ~dma_ctrl;
2720 bcmgenet_tdma_writel(priv, reg, DMA_CTRL);
2721
2722 reg = bcmgenet_rdma_readl(priv, DMA_CTRL);
2723 reg &= ~dma_ctrl;
2724 bcmgenet_rdma_writel(priv, reg, DMA_CTRL);
2725
2726 bcmgenet_umac_writel(priv, 1, UMAC_TX_FLUSH);
2727 udelay(10);
2728 bcmgenet_umac_writel(priv, 0, UMAC_TX_FLUSH);
2729
2730 return dma_ctrl;
2731}
2732
2733static void bcmgenet_enable_dma(struct bcmgenet_priv *priv, u32 dma_ctrl)
2734{
2735 u32 reg;
2736
2737 reg = bcmgenet_rdma_readl(priv, DMA_CTRL);
2738 reg |= dma_ctrl;
2739 bcmgenet_rdma_writel(priv, reg, DMA_CTRL);
2740
2741 reg = bcmgenet_tdma_readl(priv, DMA_CTRL);
2742 reg |= dma_ctrl;
2743 bcmgenet_tdma_writel(priv, reg, DMA_CTRL);
2744}
2745
Petri Gynther0034de42015-03-13 14:45:00 -07002746/* bcmgenet_hfb_clear
2747 *
2748 * Clear Hardware Filter Block and disable all filtering.
2749 */
2750static void bcmgenet_hfb_clear(struct bcmgenet_priv *priv)
2751{
2752 u32 i;
2753
2754 bcmgenet_hfb_reg_writel(priv, 0x0, HFB_CTRL);
2755 bcmgenet_hfb_reg_writel(priv, 0x0, HFB_FLT_ENABLE_V3PLUS);
2756 bcmgenet_hfb_reg_writel(priv, 0x0, HFB_FLT_ENABLE_V3PLUS + 4);
2757
2758 for (i = DMA_INDEX2RING_0; i <= DMA_INDEX2RING_7; i++)
2759 bcmgenet_rdma_writel(priv, 0x0, i);
2760
2761 for (i = 0; i < (priv->hw_params->hfb_filter_cnt / 4); i++)
2762 bcmgenet_hfb_reg_writel(priv, 0x0,
2763 HFB_FLT_LEN_V3PLUS + i * sizeof(u32));
2764
2765 for (i = 0; i < priv->hw_params->hfb_filter_cnt *
2766 priv->hw_params->hfb_filter_size; i++)
2767 bcmgenet_hfb_writel(priv, 0x0, i * sizeof(u32));
2768}
2769
2770static void bcmgenet_hfb_init(struct bcmgenet_priv *priv)
2771{
2772 if (GENET_IS_V1(priv) || GENET_IS_V2(priv))
2773 return;
2774
2775 bcmgenet_hfb_clear(priv);
2776}
2777
Florian Fainelli909ff5e2014-07-21 15:29:21 -07002778static void bcmgenet_netif_start(struct net_device *dev)
2779{
2780 struct bcmgenet_priv *priv = netdev_priv(dev);
2781
2782 /* Start the network engine */
Petri Gynther3ab11332015-03-25 12:35:15 -07002783 bcmgenet_enable_rx_napi(priv);
Petri Gynthere2aadb42015-03-25 12:35:14 -07002784 bcmgenet_enable_tx_napi(priv);
Florian Fainelli909ff5e2014-07-21 15:29:21 -07002785
2786 umac_enable_set(priv, CMD_TX_EN | CMD_RX_EN, true);
2787
Florian Fainelli909ff5e2014-07-21 15:29:21 -07002788 netif_tx_start_all_queues(dev);
2789
Florian Fainelli37850e32015-10-17 14:22:46 -07002790 /* Monitor link interrupts now */
2791 bcmgenet_link_intr_enable(priv);
2792
Florian Fainelli0299b6a2016-09-26 22:31:56 +02002793 phy_start(priv->phydev);
Florian Fainelli909ff5e2014-07-21 15:29:21 -07002794}
2795
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002796static int bcmgenet_open(struct net_device *dev)
2797{
2798 struct bcmgenet_priv *priv = netdev_priv(dev);
2799 unsigned long dma_ctrl;
2800 u32 reg;
2801 int ret;
2802
2803 netif_dbg(priv, ifup, dev, "bcmgenet_open\n");
2804
2805 /* Turn on the clock */
Florian Fainelli7d5d3072015-07-22 17:28:23 -07002806 clk_prepare_enable(priv->clk);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002807
Florian Fainellia642c4f2015-03-23 15:09:56 -07002808 /* If this is an internal GPHY, power it back on now, before UniMAC is
2809 * brought out of reset as absolutely no UniMAC activity is allowed
2810 */
Florian Fainellic624f892015-07-16 15:51:17 -07002811 if (priv->internal_phy)
Florian Fainellia642c4f2015-03-23 15:09:56 -07002812 bcmgenet_power_up(priv, GENET_POWER_PASSIVE);
2813
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002814 /* take MAC out of reset */
2815 bcmgenet_umac_reset(priv);
2816
Doug Berger28c2d1a2017-10-25 15:04:13 -07002817 init_umac(priv);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002818
Florian Fainelli909ff5e2014-07-21 15:29:21 -07002819 /* Make sure we reflect the value of CRC_CMD_FWD */
2820 reg = bcmgenet_umac_readl(priv, UMAC_CMD);
2821 priv->crc_fwd_en = !!(reg & CMD_CRC_FWD);
2822
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002823 bcmgenet_set_hw_addr(priv, dev->dev_addr);
2824
Florian Fainellic624f892015-07-16 15:51:17 -07002825 if (priv->internal_phy) {
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002826 reg = bcmgenet_ext_readl(priv, EXT_EXT_PWR_MGMT);
2827 reg |= EXT_ENERGY_DET_MASK;
2828 bcmgenet_ext_writel(priv, reg, EXT_EXT_PWR_MGMT);
2829 }
2830
2831 /* Disable RX/TX DMA and flush TX queues */
2832 dma_ctrl = bcmgenet_dma_disable(priv);
2833
2834 /* Reinitialize TDMA and RDMA and SW housekeeping */
2835 ret = bcmgenet_init_dma(priv);
2836 if (ret) {
2837 netdev_err(dev, "failed to initialize DMA\n");
Petri Gyntherfac25942015-03-30 00:29:13 -07002838 goto err_clk_disable;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002839 }
2840
2841 /* Always enable ring 16 - descriptor ring */
2842 bcmgenet_enable_dma(priv, dma_ctrl);
2843
Petri Gynther0034de42015-03-13 14:45:00 -07002844 /* HFB init */
2845 bcmgenet_hfb_init(priv);
2846
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002847 ret = request_irq(priv->irq0, bcmgenet_isr0, IRQF_SHARED,
Florian Fainellic91b7f62014-07-23 10:42:12 -07002848 dev->name, priv);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002849 if (ret < 0) {
2850 netdev_err(dev, "can't request IRQ %d\n", priv->irq0);
2851 goto err_fini_dma;
2852 }
2853
2854 ret = request_irq(priv->irq1, bcmgenet_isr1, IRQF_SHARED,
Florian Fainellic91b7f62014-07-23 10:42:12 -07002855 dev->name, priv);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002856 if (ret < 0) {
2857 netdev_err(dev, "can't request IRQ %d\n", priv->irq1);
2858 goto err_irq0;
2859 }
2860
Florian Fainelli6cc8e6d2015-07-16 15:51:18 -07002861 ret = bcmgenet_mii_probe(dev);
2862 if (ret) {
2863 netdev_err(dev, "failed to connect to PHY\n");
2864 goto err_irq1;
2865 }
Florian Fainellic96e7312014-11-10 18:06:20 -08002866
Florian Fainelli909ff5e2014-07-21 15:29:21 -07002867 bcmgenet_netif_start(dev);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002868
2869 return 0;
2870
Florian Fainelli6cc8e6d2015-07-16 15:51:18 -07002871err_irq1:
2872 free_irq(priv->irq1, priv);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002873err_irq0:
Florian Fainelli978ffac2015-07-16 15:51:15 -07002874 free_irq(priv->irq0, priv);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002875err_fini_dma:
Doug Berger4fd6dc92017-10-25 15:04:12 -07002876 bcmgenet_dma_teardown(priv);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002877 bcmgenet_fini_dma(priv);
2878err_clk_disable:
Doug Berger76274092017-03-09 16:58:46 -08002879 if (priv->internal_phy)
2880 bcmgenet_power_down(priv, GENET_POWER_PASSIVE);
Florian Fainelli7d5d3072015-07-22 17:28:23 -07002881 clk_disable_unprepare(priv->clk);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002882 return ret;
2883}
2884
Florian Fainelli909ff5e2014-07-21 15:29:21 -07002885static void bcmgenet_netif_stop(struct net_device *dev)
2886{
2887 struct bcmgenet_priv *priv = netdev_priv(dev);
2888
2889 netif_tx_stop_all_queues(dev);
Florian Fainelli0299b6a2016-09-26 22:31:56 +02002890 phy_stop(priv->phydev);
Florian Fainelli909ff5e2014-07-21 15:29:21 -07002891 bcmgenet_intr_disable(priv);
Petri Gynther3ab11332015-03-25 12:35:15 -07002892 bcmgenet_disable_rx_napi(priv);
Petri Gynthere2aadb42015-03-25 12:35:14 -07002893 bcmgenet_disable_tx_napi(priv);
Florian Fainelli909ff5e2014-07-21 15:29:21 -07002894
2895 /* Wait for pending work items to complete. Since interrupts are
2896 * disabled no new work will be scheduled.
2897 */
2898 cancel_work_sync(&priv->bcmgenet_irq_work);
Florian Fainellicc013fb2014-08-11 14:50:43 -07002899
Florian Fainellicc013fb2014-08-11 14:50:43 -07002900 priv->old_link = -1;
Petri Gynther5ad6e6c2014-10-03 12:25:01 -07002901 priv->old_speed = -1;
Florian Fainellicc013fb2014-08-11 14:50:43 -07002902 priv->old_duplex = -1;
Petri Gynther5ad6e6c2014-10-03 12:25:01 -07002903 priv->old_pause = -1;
Florian Fainelli909ff5e2014-07-21 15:29:21 -07002904}
2905
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002906static int bcmgenet_close(struct net_device *dev)
2907{
2908 struct bcmgenet_priv *priv = netdev_priv(dev);
2909 int ret;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002910
2911 netif_dbg(priv, ifdown, dev, "bcmgenet_close\n");
2912
Florian Fainelli909ff5e2014-07-21 15:29:21 -07002913 bcmgenet_netif_stop(dev);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002914
Florian Fainellic96e7312014-11-10 18:06:20 -08002915 /* Really kill the PHY state machine and disconnect from it */
Florian Fainelli0299b6a2016-09-26 22:31:56 +02002916 phy_disconnect(priv->phydev);
Florian Fainellic96e7312014-11-10 18:06:20 -08002917
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002918 /* Disable MAC receive */
Florian Fainellie29585b2014-07-21 15:29:20 -07002919 umac_enable_set(priv, CMD_RX_EN, false);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002920
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002921 ret = bcmgenet_dma_teardown(priv);
2922 if (ret)
2923 return ret;
2924
Doug Berger556c2cf2017-03-13 17:41:34 -07002925 /* Disable MAC transmit. TX DMA disabled must be done before this */
Florian Fainellie29585b2014-07-21 15:29:20 -07002926 umac_enable_set(priv, CMD_TX_EN, false);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002927
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002928 /* tx reclaim */
2929 bcmgenet_tx_reclaim_all(dev);
2930 bcmgenet_fini_dma(priv);
2931
2932 free_irq(priv->irq0, priv);
2933 free_irq(priv->irq1, priv);
2934
Florian Fainellic624f892015-07-16 15:51:17 -07002935 if (priv->internal_phy)
Florian Fainellica8cf342015-03-23 15:09:51 -07002936 ret = bcmgenet_power_down(priv, GENET_POWER_PASSIVE);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002937
Florian Fainelli7d5d3072015-07-22 17:28:23 -07002938 clk_disable_unprepare(priv->clk);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002939
Florian Fainellica8cf342015-03-23 15:09:51 -07002940 return ret;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002941}
2942
Florian Fainelli13ea6572015-06-04 16:15:50 -07002943static void bcmgenet_dump_tx_queue(struct bcmgenet_tx_ring *ring)
2944{
2945 struct bcmgenet_priv *priv = ring->priv;
2946 u32 p_index, c_index, intsts, intmsk;
2947 struct netdev_queue *txq;
2948 unsigned int free_bds;
2949 unsigned long flags;
2950 bool txq_stopped;
2951
2952 if (!netif_msg_tx_err(priv))
2953 return;
2954
2955 txq = netdev_get_tx_queue(priv->dev, ring->queue);
2956
2957 spin_lock_irqsave(&ring->lock, flags);
2958 if (ring->index == DESC_INDEX) {
2959 intsts = ~bcmgenet_intrl2_0_readl(priv, INTRL2_CPU_MASK_STATUS);
2960 intmsk = UMAC_IRQ_TXDMA_DONE | UMAC_IRQ_TXDMA_MBDONE;
2961 } else {
2962 intsts = ~bcmgenet_intrl2_1_readl(priv, INTRL2_CPU_MASK_STATUS);
2963 intmsk = 1 << ring->index;
2964 }
2965 c_index = bcmgenet_tdma_ring_readl(priv, ring->index, TDMA_CONS_INDEX);
2966 p_index = bcmgenet_tdma_ring_readl(priv, ring->index, TDMA_PROD_INDEX);
2967 txq_stopped = netif_tx_queue_stopped(txq);
2968 free_bds = ring->free_bds;
2969 spin_unlock_irqrestore(&ring->lock, flags);
2970
2971 netif_err(priv, tx_err, priv->dev, "Ring %d queue %d status summary\n"
2972 "TX queue status: %s, interrupts: %s\n"
2973 "(sw)free_bds: %d (sw)size: %d\n"
2974 "(sw)p_index: %d (hw)p_index: %d\n"
2975 "(sw)c_index: %d (hw)c_index: %d\n"
2976 "(sw)clean_p: %d (sw)write_p: %d\n"
2977 "(sw)cb_ptr: %d (sw)end_ptr: %d\n",
2978 ring->index, ring->queue,
2979 txq_stopped ? "stopped" : "active",
2980 intsts & intmsk ? "enabled" : "disabled",
2981 free_bds, ring->size,
2982 ring->prod_index, p_index & DMA_P_INDEX_MASK,
2983 ring->c_index, c_index & DMA_C_INDEX_MASK,
2984 ring->clean_ptr, ring->write_ptr,
2985 ring->cb_ptr, ring->end_ptr);
2986}
2987
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002988static void bcmgenet_timeout(struct net_device *dev)
2989{
2990 struct bcmgenet_priv *priv = netdev_priv(dev);
Florian Fainelli13ea6572015-06-04 16:15:50 -07002991 u32 int0_enable = 0;
2992 u32 int1_enable = 0;
2993 unsigned int q;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002994
2995 netif_dbg(priv, tx_err, dev, "bcmgenet_timeout\n");
2996
Florian Fainelli13ea6572015-06-04 16:15:50 -07002997 for (q = 0; q < priv->hw_params->tx_queues; q++)
2998 bcmgenet_dump_tx_queue(&priv->tx_rings[q]);
2999 bcmgenet_dump_tx_queue(&priv->tx_rings[DESC_INDEX]);
3000
3001 bcmgenet_tx_reclaim_all(dev);
3002
3003 for (q = 0; q < priv->hw_params->tx_queues; q++)
3004 int1_enable |= (1 << q);
3005
3006 int0_enable = UMAC_IRQ_TXDMA_DONE;
3007
3008 /* Re-enable TX interrupts if disabled */
3009 bcmgenet_intrl2_0_writel(priv, int0_enable, INTRL2_CPU_MASK_CLEAR);
3010 bcmgenet_intrl2_1_writel(priv, int1_enable, INTRL2_CPU_MASK_CLEAR);
3011
Florian Westphal860e9532016-05-03 16:33:13 +02003012 netif_trans_update(dev);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003013
3014 dev->stats.tx_errors++;
3015
3016 netif_tx_wake_all_queues(dev);
3017}
3018
3019#define MAX_MC_COUNT 16
3020
3021static inline void bcmgenet_set_mdf_addr(struct bcmgenet_priv *priv,
3022 unsigned char *addr,
3023 int *i,
3024 int *mc)
3025{
3026 u32 reg;
3027
Florian Fainellic91b7f62014-07-23 10:42:12 -07003028 bcmgenet_umac_writel(priv, addr[0] << 8 | addr[1],
3029 UMAC_MDF_ADDR + (*i * 4));
3030 bcmgenet_umac_writel(priv, addr[2] << 24 | addr[3] << 16 |
3031 addr[4] << 8 | addr[5],
3032 UMAC_MDF_ADDR + ((*i + 1) * 4));
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003033 reg = bcmgenet_umac_readl(priv, UMAC_MDF_CTRL);
3034 reg |= (1 << (MAX_MC_COUNT - *mc));
3035 bcmgenet_umac_writel(priv, reg, UMAC_MDF_CTRL);
3036 *i += 2;
3037 (*mc)++;
3038}
3039
3040static void bcmgenet_set_rx_mode(struct net_device *dev)
3041{
3042 struct bcmgenet_priv *priv = netdev_priv(dev);
3043 struct netdev_hw_addr *ha;
3044 int i, mc;
3045 u32 reg;
3046
3047 netif_dbg(priv, hw, dev, "%s: %08X\n", __func__, dev->flags);
3048
Brian Norris7fc527f2014-07-29 14:34:14 -07003049 /* Promiscuous mode */
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003050 reg = bcmgenet_umac_readl(priv, UMAC_CMD);
3051 if (dev->flags & IFF_PROMISC) {
3052 reg |= CMD_PROMISC;
3053 bcmgenet_umac_writel(priv, reg, UMAC_CMD);
3054 bcmgenet_umac_writel(priv, 0, UMAC_MDF_CTRL);
3055 return;
3056 } else {
3057 reg &= ~CMD_PROMISC;
3058 bcmgenet_umac_writel(priv, reg, UMAC_CMD);
3059 }
3060
3061 /* UniMac doesn't support ALLMULTI */
3062 if (dev->flags & IFF_ALLMULTI) {
3063 netdev_warn(dev, "ALLMULTI is not supported\n");
3064 return;
3065 }
3066
3067 /* update MDF filter */
3068 i = 0;
3069 mc = 0;
3070 /* Broadcast */
3071 bcmgenet_set_mdf_addr(priv, dev->broadcast, &i, &mc);
3072 /* my own address.*/
3073 bcmgenet_set_mdf_addr(priv, dev->dev_addr, &i, &mc);
3074 /* Unicast list*/
3075 if (netdev_uc_count(dev) > (MAX_MC_COUNT - mc))
3076 return;
3077
3078 if (!netdev_uc_empty(dev))
3079 netdev_for_each_uc_addr(ha, dev)
3080 bcmgenet_set_mdf_addr(priv, ha->addr, &i, &mc);
3081 /* Multicast */
3082 if (netdev_mc_empty(dev) || netdev_mc_count(dev) >= (MAX_MC_COUNT - mc))
3083 return;
3084
3085 netdev_for_each_mc_addr(ha, dev)
3086 bcmgenet_set_mdf_addr(priv, ha->addr, &i, &mc);
3087}
3088
3089/* Set the hardware MAC address. */
3090static int bcmgenet_set_mac_addr(struct net_device *dev, void *p)
3091{
3092 struct sockaddr *addr = p;
3093
3094 /* Setting the MAC address at the hardware level is not possible
3095 * without disabling the UniMAC RX/TX enable bits.
3096 */
3097 if (netif_running(dev))
3098 return -EBUSY;
3099
3100 ether_addr_copy(dev->dev_addr, addr->sa_data);
3101
3102 return 0;
3103}
3104
Florian Fainelli37a30b42017-03-16 10:27:08 -07003105static struct net_device_stats *bcmgenet_get_stats(struct net_device *dev)
3106{
3107 struct bcmgenet_priv *priv = netdev_priv(dev);
3108 unsigned long tx_bytes = 0, tx_packets = 0;
3109 unsigned long rx_bytes = 0, rx_packets = 0;
3110 unsigned long rx_errors = 0, rx_dropped = 0;
3111 struct bcmgenet_tx_ring *tx_ring;
3112 struct bcmgenet_rx_ring *rx_ring;
3113 unsigned int q;
3114
3115 for (q = 0; q < priv->hw_params->tx_queues; q++) {
3116 tx_ring = &priv->tx_rings[q];
3117 tx_bytes += tx_ring->bytes;
3118 tx_packets += tx_ring->packets;
3119 }
3120 tx_ring = &priv->tx_rings[DESC_INDEX];
3121 tx_bytes += tx_ring->bytes;
3122 tx_packets += tx_ring->packets;
3123
3124 for (q = 0; q < priv->hw_params->rx_queues; q++) {
3125 rx_ring = &priv->rx_rings[q];
3126
3127 rx_bytes += rx_ring->bytes;
3128 rx_packets += rx_ring->packets;
3129 rx_errors += rx_ring->errors;
3130 rx_dropped += rx_ring->dropped;
3131 }
3132 rx_ring = &priv->rx_rings[DESC_INDEX];
3133 rx_bytes += rx_ring->bytes;
3134 rx_packets += rx_ring->packets;
3135 rx_errors += rx_ring->errors;
3136 rx_dropped += rx_ring->dropped;
3137
3138 dev->stats.tx_bytes = tx_bytes;
3139 dev->stats.tx_packets = tx_packets;
3140 dev->stats.rx_bytes = rx_bytes;
3141 dev->stats.rx_packets = rx_packets;
3142 dev->stats.rx_errors = rx_errors;
3143 dev->stats.rx_missed_errors = rx_errors;
3144 return &dev->stats;
3145}
3146
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003147static const struct net_device_ops bcmgenet_netdev_ops = {
3148 .ndo_open = bcmgenet_open,
3149 .ndo_stop = bcmgenet_close,
3150 .ndo_start_xmit = bcmgenet_xmit,
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003151 .ndo_tx_timeout = bcmgenet_timeout,
3152 .ndo_set_rx_mode = bcmgenet_set_rx_mode,
3153 .ndo_set_mac_address = bcmgenet_set_mac_addr,
3154 .ndo_do_ioctl = bcmgenet_ioctl,
3155 .ndo_set_features = bcmgenet_set_features,
Florian Fainelli4d2e8882015-07-31 11:42:54 -07003156#ifdef CONFIG_NET_POLL_CONTROLLER
3157 .ndo_poll_controller = bcmgenet_poll_controller,
3158#endif
Florian Fainelli37a30b42017-03-16 10:27:08 -07003159 .ndo_get_stats = bcmgenet_get_stats,
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003160};
3161
3162/* Array of GENET hardware parameters/characteristics */
3163static struct bcmgenet_hw_params bcmgenet_hw_params[] = {
3164 [GENET_V1] = {
3165 .tx_queues = 0,
Petri Gynther51a966a2015-02-23 11:00:46 -08003166 .tx_bds_per_q = 0,
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003167 .rx_queues = 0,
Petri Gynther3feafa02015-03-05 17:40:14 -08003168 .rx_bds_per_q = 0,
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003169 .bp_in_en_shift = 16,
3170 .bp_in_mask = 0xffff,
3171 .hfb_filter_cnt = 16,
3172 .qtag_mask = 0x1F,
3173 .hfb_offset = 0x1000,
3174 .rdma_offset = 0x2000,
3175 .tdma_offset = 0x3000,
3176 .words_per_bd = 2,
3177 },
3178 [GENET_V2] = {
3179 .tx_queues = 4,
Petri Gynther51a966a2015-02-23 11:00:46 -08003180 .tx_bds_per_q = 32,
Petri Gynther7e906e02015-03-05 17:40:10 -08003181 .rx_queues = 0,
Petri Gynther3feafa02015-03-05 17:40:14 -08003182 .rx_bds_per_q = 0,
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003183 .bp_in_en_shift = 16,
3184 .bp_in_mask = 0xffff,
3185 .hfb_filter_cnt = 16,
3186 .qtag_mask = 0x1F,
3187 .tbuf_offset = 0x0600,
3188 .hfb_offset = 0x1000,
3189 .hfb_reg_offset = 0x2000,
3190 .rdma_offset = 0x3000,
3191 .tdma_offset = 0x4000,
3192 .words_per_bd = 2,
3193 .flags = GENET_HAS_EXT,
3194 },
3195 [GENET_V3] = {
3196 .tx_queues = 4,
Petri Gynther51a966a2015-02-23 11:00:46 -08003197 .tx_bds_per_q = 32,
Petri Gynther7e906e02015-03-05 17:40:10 -08003198 .rx_queues = 0,
Petri Gynther3feafa02015-03-05 17:40:14 -08003199 .rx_bds_per_q = 0,
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003200 .bp_in_en_shift = 17,
3201 .bp_in_mask = 0x1ffff,
3202 .hfb_filter_cnt = 48,
Petri Gynther0034de42015-03-13 14:45:00 -07003203 .hfb_filter_size = 128,
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003204 .qtag_mask = 0x3F,
3205 .tbuf_offset = 0x0600,
3206 .hfb_offset = 0x8000,
3207 .hfb_reg_offset = 0xfc00,
3208 .rdma_offset = 0x10000,
3209 .tdma_offset = 0x11000,
3210 .words_per_bd = 2,
Petri Gynther8d88c6e2015-04-01 00:40:00 -07003211 .flags = GENET_HAS_EXT | GENET_HAS_MDIO_INTR |
3212 GENET_HAS_MOCA_LINK_DET,
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003213 },
3214 [GENET_V4] = {
3215 .tx_queues = 4,
Petri Gynther51a966a2015-02-23 11:00:46 -08003216 .tx_bds_per_q = 32,
Petri Gynther7e906e02015-03-05 17:40:10 -08003217 .rx_queues = 0,
Petri Gynther3feafa02015-03-05 17:40:14 -08003218 .rx_bds_per_q = 0,
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003219 .bp_in_en_shift = 17,
3220 .bp_in_mask = 0x1ffff,
3221 .hfb_filter_cnt = 48,
Petri Gynther0034de42015-03-13 14:45:00 -07003222 .hfb_filter_size = 128,
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003223 .qtag_mask = 0x3F,
3224 .tbuf_offset = 0x0600,
3225 .hfb_offset = 0x8000,
3226 .hfb_reg_offset = 0xfc00,
3227 .rdma_offset = 0x2000,
3228 .tdma_offset = 0x4000,
3229 .words_per_bd = 3,
Petri Gynther8d88c6e2015-04-01 00:40:00 -07003230 .flags = GENET_HAS_40BITS | GENET_HAS_EXT |
3231 GENET_HAS_MDIO_INTR | GENET_HAS_MOCA_LINK_DET,
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003232 },
Doug Berger42138082017-03-13 17:41:42 -07003233 [GENET_V5] = {
3234 .tx_queues = 4,
3235 .tx_bds_per_q = 32,
3236 .rx_queues = 0,
3237 .rx_bds_per_q = 0,
3238 .bp_in_en_shift = 17,
3239 .bp_in_mask = 0x1ffff,
3240 .hfb_filter_cnt = 48,
3241 .hfb_filter_size = 128,
3242 .qtag_mask = 0x3F,
3243 .tbuf_offset = 0x0600,
3244 .hfb_offset = 0x8000,
3245 .hfb_reg_offset = 0xfc00,
3246 .rdma_offset = 0x2000,
3247 .tdma_offset = 0x4000,
3248 .words_per_bd = 3,
3249 .flags = GENET_HAS_40BITS | GENET_HAS_EXT |
3250 GENET_HAS_MDIO_INTR | GENET_HAS_MOCA_LINK_DET,
3251 },
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003252};
3253
3254/* Infer hardware parameters from the detected GENET version */
3255static void bcmgenet_set_hw_params(struct bcmgenet_priv *priv)
3256{
3257 struct bcmgenet_hw_params *params;
3258 u32 reg;
3259 u8 major;
Florian Fainellib04a2f52014-12-03 09:56:59 -08003260 u16 gphy_rev;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003261
Doug Berger42138082017-03-13 17:41:42 -07003262 if (GENET_IS_V5(priv) || GENET_IS_V4(priv)) {
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003263 bcmgenet_dma_regs = bcmgenet_dma_regs_v3plus;
3264 genet_dma_ring_regs = genet_dma_ring_regs_v4;
3265 priv->dma_rx_chk_bit = DMA_RX_CHK_V3PLUS;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003266 } else if (GENET_IS_V3(priv)) {
3267 bcmgenet_dma_regs = bcmgenet_dma_regs_v3plus;
3268 genet_dma_ring_regs = genet_dma_ring_regs_v123;
3269 priv->dma_rx_chk_bit = DMA_RX_CHK_V3PLUS;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003270 } else if (GENET_IS_V2(priv)) {
3271 bcmgenet_dma_regs = bcmgenet_dma_regs_v2;
3272 genet_dma_ring_regs = genet_dma_ring_regs_v123;
3273 priv->dma_rx_chk_bit = DMA_RX_CHK_V12;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003274 } else if (GENET_IS_V1(priv)) {
3275 bcmgenet_dma_regs = bcmgenet_dma_regs_v1;
3276 genet_dma_ring_regs = genet_dma_ring_regs_v123;
3277 priv->dma_rx_chk_bit = DMA_RX_CHK_V12;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003278 }
3279
3280 /* enum genet_version starts at 1 */
3281 priv->hw_params = &bcmgenet_hw_params[priv->version];
3282 params = priv->hw_params;
3283
3284 /* Read GENET HW version */
3285 reg = bcmgenet_sys_readl(priv, SYS_REV_CTRL);
3286 major = (reg >> 24 & 0x0f);
Doug Berger42138082017-03-13 17:41:42 -07003287 if (major == 6)
3288 major = 5;
3289 else if (major == 5)
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003290 major = 4;
3291 else if (major == 0)
3292 major = 1;
3293 if (major != priv->version) {
3294 dev_err(&priv->pdev->dev,
3295 "GENET version mismatch, got: %d, configured for: %d\n",
3296 major, priv->version);
3297 }
3298
3299 /* Print the GENET core version */
3300 dev_info(&priv->pdev->dev, "GENET " GENET_VER_FMT,
Florian Fainellic91b7f62014-07-23 10:42:12 -07003301 major, (reg >> 16) & 0x0f, reg & 0xffff);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003302
Florian Fainelli487320c2014-09-19 13:07:53 -07003303 /* Store the integrated PHY revision for the MDIO probing function
3304 * to pass this information to the PHY driver. The PHY driver expects
3305 * to find the PHY major revision in bits 15:8 while the GENET register
3306 * stores that information in bits 7:0, account for that.
Florian Fainellib04a2f52014-12-03 09:56:59 -08003307 *
3308 * On newer chips, starting with PHY revision G0, a new scheme is
3309 * deployed similar to the Starfighter 2 switch with GPHY major
3310 * revision in bits 15:8 and patch level in bits 7:0. Major revision 0
3311 * is reserved as well as special value 0x01ff, we have a small
3312 * heuristic to check for the new GPHY revision and re-arrange things
3313 * so the GPHY driver is happy.
Florian Fainelli487320c2014-09-19 13:07:53 -07003314 */
Florian Fainellib04a2f52014-12-03 09:56:59 -08003315 gphy_rev = reg & 0xffff;
3316
Doug Berger42138082017-03-13 17:41:42 -07003317 if (GENET_IS_V5(priv)) {
3318 /* The EPHY revision should come from the MDIO registers of
3319 * the PHY not from GENET.
3320 */
3321 if (gphy_rev != 0) {
3322 pr_warn("GENET is reporting EPHY revision: 0x%04x\n",
3323 gphy_rev);
3324 }
Doug Bergereca4bad2017-03-09 16:58:45 -08003325 /* This is reserved so should require special treatment */
David S. Miller101c4312017-03-15 11:59:10 -07003326 } else if (gphy_rev == 0 || gphy_rev == 0x01ff) {
Doug Bergereca4bad2017-03-09 16:58:45 -08003327 pr_warn("Invalid GPHY revision detected: 0x%04x\n", gphy_rev);
3328 return;
Florian Fainellib04a2f52014-12-03 09:56:59 -08003329 /* This is the good old scheme, just GPHY major, no minor nor patch */
Doug Berger42138082017-03-13 17:41:42 -07003330 } else if ((gphy_rev & 0xf0) != 0) {
Florian Fainellib04a2f52014-12-03 09:56:59 -08003331 priv->gphy_rev = gphy_rev << 8;
Florian Fainellib04a2f52014-12-03 09:56:59 -08003332 /* This is the new scheme, GPHY major rolls over with 0x10 = rev G0 */
Doug Berger42138082017-03-13 17:41:42 -07003333 } else if ((gphy_rev & 0xff00) != 0) {
Florian Fainellib04a2f52014-12-03 09:56:59 -08003334 priv->gphy_rev = gphy_rev;
Florian Fainellib04a2f52014-12-03 09:56:59 -08003335 }
Florian Fainelli487320c2014-09-19 13:07:53 -07003336
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003337#ifdef CONFIG_PHYS_ADDR_T_64BIT
3338 if (!(params->flags & GENET_HAS_40BITS))
3339 pr_warn("GENET does not support 40-bits PA\n");
3340#endif
3341
3342 pr_debug("Configuration for version: %d\n"
Petri Gynther3feafa02015-03-05 17:40:14 -08003343 "TXq: %1d, TXqBDs: %1d, RXq: %1d, RXqBDs: %1d\n"
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003344 "BP << en: %2d, BP msk: 0x%05x\n"
3345 "HFB count: %2d, QTAQ msk: 0x%05x\n"
3346 "TBUF: 0x%04x, HFB: 0x%04x, HFBreg: 0x%04x\n"
3347 "RDMA: 0x%05x, TDMA: 0x%05x\n"
3348 "Words/BD: %d\n",
3349 priv->version,
Petri Gynther51a966a2015-02-23 11:00:46 -08003350 params->tx_queues, params->tx_bds_per_q,
Petri Gynther3feafa02015-03-05 17:40:14 -08003351 params->rx_queues, params->rx_bds_per_q,
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003352 params->bp_in_en_shift, params->bp_in_mask,
3353 params->hfb_filter_cnt, params->qtag_mask,
3354 params->tbuf_offset, params->hfb_offset,
3355 params->hfb_reg_offset,
3356 params->rdma_offset, params->tdma_offset,
3357 params->words_per_bd);
3358}
3359
3360static const struct of_device_id bcmgenet_match[] = {
3361 { .compatible = "brcm,genet-v1", .data = (void *)GENET_V1 },
3362 { .compatible = "brcm,genet-v2", .data = (void *)GENET_V2 },
3363 { .compatible = "brcm,genet-v3", .data = (void *)GENET_V3 },
3364 { .compatible = "brcm,genet-v4", .data = (void *)GENET_V4 },
Doug Berger42138082017-03-13 17:41:42 -07003365 { .compatible = "brcm,genet-v5", .data = (void *)GENET_V5 },
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003366 { },
3367};
Luis de Bethencourte8048e52015-09-18 17:55:02 +02003368MODULE_DEVICE_TABLE(of, bcmgenet_match);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003369
3370static int bcmgenet_probe(struct platform_device *pdev)
3371{
Petri Gyntherb0ba5122014-12-01 16:18:08 -08003372 struct bcmgenet_platform_data *pd = pdev->dev.platform_data;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003373 struct device_node *dn = pdev->dev.of_node;
Petri Gyntherb0ba5122014-12-01 16:18:08 -08003374 const struct of_device_id *of_id = NULL;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003375 struct bcmgenet_priv *priv;
3376 struct net_device *dev;
3377 const void *macaddr;
3378 struct resource *r;
3379 int err = -EIO;
Doug Berger6be371b2017-03-09 16:58:48 -08003380 const char *phy_mode_str;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003381
Petri Gynther3feafee2015-03-05 17:40:12 -08003382 /* Up to GENET_MAX_MQ_CNT + 1 TX queues and RX queues */
3383 dev = alloc_etherdev_mqs(sizeof(*priv), GENET_MAX_MQ_CNT + 1,
3384 GENET_MAX_MQ_CNT + 1);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003385 if (!dev) {
3386 dev_err(&pdev->dev, "can't allocate net device\n");
3387 return -ENOMEM;
3388 }
3389
Petri Gyntherb0ba5122014-12-01 16:18:08 -08003390 if (dn) {
3391 of_id = of_match_node(bcmgenet_match, dn);
3392 if (!of_id)
3393 return -EINVAL;
3394 }
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003395
3396 priv = netdev_priv(dev);
3397 priv->irq0 = platform_get_irq(pdev, 0);
3398 priv->irq1 = platform_get_irq(pdev, 1);
Florian Fainelli85620562014-07-21 15:29:23 -07003399 priv->wol_irq = platform_get_irq(pdev, 2);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003400 if (!priv->irq0 || !priv->irq1) {
3401 dev_err(&pdev->dev, "can't find IRQs\n");
3402 err = -EINVAL;
3403 goto err;
3404 }
3405
Petri Gyntherb0ba5122014-12-01 16:18:08 -08003406 if (dn) {
3407 macaddr = of_get_mac_address(dn);
3408 if (!macaddr) {
3409 dev_err(&pdev->dev, "can't find MAC address\n");
3410 err = -EINVAL;
3411 goto err;
3412 }
3413 } else {
3414 macaddr = pd->mac_address;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003415 }
3416
3417 r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Fabio Estevam5343a102014-02-24 00:47:24 -03003418 priv->base = devm_ioremap_resource(&pdev->dev, r);
3419 if (IS_ERR(priv->base)) {
3420 err = PTR_ERR(priv->base);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003421 goto err;
3422 }
3423
Doug Berger07c52d62017-03-09 16:58:47 -08003424 spin_lock_init(&priv->lock);
3425
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003426 SET_NETDEV_DEV(dev, &pdev->dev);
3427 dev_set_drvdata(&pdev->dev, dev);
3428 ether_addr_copy(dev->dev_addr, macaddr);
3429 dev->watchdog_timeo = 2 * HZ;
Wilfried Klaebe7ad24ea2014-05-11 00:12:32 +00003430 dev->ethtool_ops = &bcmgenet_ethtool_ops;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003431 dev->netdev_ops = &bcmgenet_netdev_ops;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003432
3433 priv->msg_enable = netif_msg_init(-1, GENET_MSG_DEFAULT);
3434
3435 /* Set hardware features */
3436 dev->hw_features |= NETIF_F_SG | NETIF_F_IP_CSUM |
3437 NETIF_F_IPV6_CSUM | NETIF_F_RXCSUM;
3438
Florian Fainelli85620562014-07-21 15:29:23 -07003439 /* Request the WOL interrupt and advertise suspend if available */
3440 priv->wol_irq_disabled = true;
3441 err = devm_request_irq(&pdev->dev, priv->wol_irq, bcmgenet_wol_isr, 0,
3442 dev->name, priv);
3443 if (!err)
3444 device_set_wakeup_capable(&pdev->dev, 1);
3445
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003446 /* Set the needed headroom to account for any possible
3447 * features enabling/disabling at runtime
3448 */
3449 dev->needed_headroom += 64;
3450
3451 netdev_boot_setup_check(dev);
3452
3453 priv->dev = dev;
3454 priv->pdev = pdev;
Petri Gyntherb0ba5122014-12-01 16:18:08 -08003455 if (of_id)
3456 priv->version = (enum bcmgenet_version)of_id->data;
3457 else
3458 priv->version = pd->genet_version;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003459
Florian Fainellie4a60a92014-08-11 14:50:42 -07003460 priv->clk = devm_clk_get(&priv->pdev->dev, "enet");
Florian Fainelli7d5d3072015-07-22 17:28:23 -07003461 if (IS_ERR(priv->clk)) {
Florian Fainellie4a60a92014-08-11 14:50:42 -07003462 dev_warn(&priv->pdev->dev, "failed to get enet clock\n");
Florian Fainelli7d5d3072015-07-22 17:28:23 -07003463 priv->clk = NULL;
3464 }
Florian Fainellie4a60a92014-08-11 14:50:42 -07003465
Florian Fainelli7d5d3072015-07-22 17:28:23 -07003466 clk_prepare_enable(priv->clk);
Florian Fainellie4a60a92014-08-11 14:50:42 -07003467
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003468 bcmgenet_set_hw_params(priv);
3469
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003470 /* Mii wait queue */
3471 init_waitqueue_head(&priv->wq);
3472 /* Always use RX_BUF_LENGTH (2KB) buffer for all chips */
3473 priv->rx_buf_len = RX_BUF_LENGTH;
3474 INIT_WORK(&priv->bcmgenet_irq_work, bcmgenet_irq_task);
3475
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003476 priv->clk_wol = devm_clk_get(&priv->pdev->dev, "enet-wol");
Florian Fainelli7d5d3072015-07-22 17:28:23 -07003477 if (IS_ERR(priv->clk_wol)) {
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003478 dev_warn(&priv->pdev->dev, "failed to get enet-wol clock\n");
Florian Fainelli7d5d3072015-07-22 17:28:23 -07003479 priv->clk_wol = NULL;
3480 }
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003481
Florian Fainelli6ef398e2014-11-25 21:16:35 -08003482 priv->clk_eee = devm_clk_get(&priv->pdev->dev, "enet-eee");
3483 if (IS_ERR(priv->clk_eee)) {
3484 dev_warn(&priv->pdev->dev, "failed to get enet-eee clock\n");
3485 priv->clk_eee = NULL;
3486 }
3487
Doug Berger6be371b2017-03-09 16:58:48 -08003488 /* If this is an internal GPHY, power it on now, before UniMAC is
3489 * brought out of reset as absolutely no UniMAC activity is allowed
3490 */
3491 if (dn && !of_property_read_string(dn, "phy-mode", &phy_mode_str) &&
3492 !strcasecmp(phy_mode_str, "internal"))
3493 bcmgenet_power_up(priv, GENET_POWER_PASSIVE);
3494
Doug Berger28c2d1a2017-10-25 15:04:13 -07003495 reset_umac(priv);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003496
3497 err = bcmgenet_mii_init(dev);
3498 if (err)
3499 goto err_clk_disable;
3500
3501 /* setup number of real queues + 1 (GENET_V1 has 0 hardware queues
3502 * just the ring 16 descriptor based TX
3503 */
3504 netif_set_real_num_tx_queues(priv->dev, priv->hw_params->tx_queues + 1);
3505 netif_set_real_num_rx_queues(priv->dev, priv->hw_params->rx_queues + 1);
3506
Florian Fainelli219575e2014-06-26 10:26:21 -07003507 /* libphy will determine the link state */
3508 netif_carrier_off(dev);
3509
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003510 /* Turn off the main clock, WOL clock is handled separately */
Florian Fainelli7d5d3072015-07-22 17:28:23 -07003511 clk_disable_unprepare(priv->clk);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003512
Florian Fainelli0f50ce92014-06-26 10:26:20 -07003513 err = register_netdev(dev);
3514 if (err)
3515 goto err;
3516
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003517 return err;
3518
3519err_clk_disable:
Florian Fainelli7d5d3072015-07-22 17:28:23 -07003520 clk_disable_unprepare(priv->clk);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003521err:
3522 free_netdev(dev);
3523 return err;
3524}
3525
3526static int bcmgenet_remove(struct platform_device *pdev)
3527{
3528 struct bcmgenet_priv *priv = dev_to_priv(&pdev->dev);
3529
3530 dev_set_drvdata(&pdev->dev, NULL);
3531 unregister_netdev(priv->dev);
3532 bcmgenet_mii_exit(priv->dev);
3533 free_netdev(priv->dev);
3534
3535 return 0;
3536}
3537
Florian Fainellib6e978e2014-07-21 15:29:22 -07003538#ifdef CONFIG_PM_SLEEP
3539static int bcmgenet_suspend(struct device *d)
3540{
3541 struct net_device *dev = dev_get_drvdata(d);
3542 struct bcmgenet_priv *priv = netdev_priv(dev);
3543 int ret;
3544
3545 if (!netif_running(dev))
3546 return 0;
3547
3548 bcmgenet_netif_stop(dev);
3549
Florian Fainelli5371bbf42017-03-15 12:57:21 -07003550 if (!device_may_wakeup(d))
3551 phy_suspend(priv->phydev);
Florian Fainellicc013fb2014-08-11 14:50:43 -07003552
Florian Fainellib6e978e2014-07-21 15:29:22 -07003553 netif_device_detach(dev);
3554
3555 /* Disable MAC receive */
3556 umac_enable_set(priv, CMD_RX_EN, false);
3557
3558 ret = bcmgenet_dma_teardown(priv);
3559 if (ret)
3560 return ret;
3561
Doug Berger556c2cf2017-03-13 17:41:34 -07003562 /* Disable MAC transmit. TX DMA disabled must be done before this */
Florian Fainellib6e978e2014-07-21 15:29:22 -07003563 umac_enable_set(priv, CMD_TX_EN, false);
3564
3565 /* tx reclaim */
3566 bcmgenet_tx_reclaim_all(dev);
3567 bcmgenet_fini_dma(priv);
3568
Florian Fainelli8c90db72014-07-21 15:29:28 -07003569 /* Prepare the device for Wake-on-LAN and switch to the slow clock */
3570 if (device_may_wakeup(d) && priv->wolopts) {
Florian Fainellica8cf342015-03-23 15:09:51 -07003571 ret = bcmgenet_power_down(priv, GENET_POWER_WOL_MAGIC);
Florian Fainelli8c90db72014-07-21 15:29:28 -07003572 clk_prepare_enable(priv->clk_wol);
Florian Fainellic624f892015-07-16 15:51:17 -07003573 } else if (priv->internal_phy) {
Florian Fainellia6f31f52015-03-23 15:09:57 -07003574 ret = bcmgenet_power_down(priv, GENET_POWER_PASSIVE);
Florian Fainelli8c90db72014-07-21 15:29:28 -07003575 }
3576
Florian Fainellib6e978e2014-07-21 15:29:22 -07003577 /* Turn off the clocks */
3578 clk_disable_unprepare(priv->clk);
3579
Florian Fainellica8cf342015-03-23 15:09:51 -07003580 return ret;
Florian Fainellib6e978e2014-07-21 15:29:22 -07003581}
3582
3583static int bcmgenet_resume(struct device *d)
3584{
3585 struct net_device *dev = dev_get_drvdata(d);
3586 struct bcmgenet_priv *priv = netdev_priv(dev);
3587 unsigned long dma_ctrl;
3588 int ret;
3589 u32 reg;
3590
3591 if (!netif_running(dev))
3592 return 0;
3593
3594 /* Turn on the clock */
3595 ret = clk_prepare_enable(priv->clk);
3596 if (ret)
3597 return ret;
3598
Florian Fainellia6f31f52015-03-23 15:09:57 -07003599 /* If this is an internal GPHY, power it back on now, before UniMAC is
3600 * brought out of reset as absolutely no UniMAC activity is allowed
3601 */
Florian Fainellic624f892015-07-16 15:51:17 -07003602 if (priv->internal_phy)
Florian Fainellia6f31f52015-03-23 15:09:57 -07003603 bcmgenet_power_up(priv, GENET_POWER_PASSIVE);
3604
Florian Fainellib6e978e2014-07-21 15:29:22 -07003605 bcmgenet_umac_reset(priv);
3606
Doug Berger28c2d1a2017-10-25 15:04:13 -07003607 init_umac(priv);
Florian Fainellib6e978e2014-07-21 15:29:22 -07003608
Tobias Klauser0a29b3d2014-09-23 15:19:41 +02003609 /* From WOL-enabled suspend, switch to regular clock */
3610 if (priv->wolopts)
3611 clk_disable_unprepare(priv->clk_wol);
3612
Florian Fainelli0299b6a2016-09-26 22:31:56 +02003613 phy_init_hw(priv->phydev);
Tobias Klauser0a29b3d2014-09-23 15:19:41 +02003614 /* Speed settings must be restored */
Florian Fainelli00d51092017-07-31 11:05:32 -07003615 bcmgenet_mii_config(priv->dev, false);
Florian Fainelli8c90db72014-07-21 15:29:28 -07003616
Florian Fainellib6e978e2014-07-21 15:29:22 -07003617 bcmgenet_set_hw_addr(priv, dev->dev_addr);
3618
Florian Fainellic624f892015-07-16 15:51:17 -07003619 if (priv->internal_phy) {
Florian Fainellib6e978e2014-07-21 15:29:22 -07003620 reg = bcmgenet_ext_readl(priv, EXT_EXT_PWR_MGMT);
3621 reg |= EXT_ENERGY_DET_MASK;
3622 bcmgenet_ext_writel(priv, reg, EXT_EXT_PWR_MGMT);
3623 }
3624
Florian Fainelli98bb7392014-08-11 14:50:45 -07003625 if (priv->wolopts)
3626 bcmgenet_power_up(priv, GENET_POWER_WOL_MAGIC);
3627
Florian Fainellib6e978e2014-07-21 15:29:22 -07003628 /* Disable RX/TX DMA and flush TX queues */
3629 dma_ctrl = bcmgenet_dma_disable(priv);
3630
3631 /* Reinitialize TDMA and RDMA and SW housekeeping */
3632 ret = bcmgenet_init_dma(priv);
3633 if (ret) {
3634 netdev_err(dev, "failed to initialize DMA\n");
3635 goto out_clk_disable;
3636 }
3637
3638 /* Always enable ring 16 - descriptor ring */
3639 bcmgenet_enable_dma(priv, dma_ctrl);
3640
3641 netif_device_attach(dev);
3642
Florian Fainelli5371bbf42017-03-15 12:57:21 -07003643 if (!device_may_wakeup(d))
3644 phy_resume(priv->phydev);
Florian Fainellicc013fb2014-08-11 14:50:43 -07003645
Florian Fainelli6ef398e2014-11-25 21:16:35 -08003646 if (priv->eee.eee_enabled)
3647 bcmgenet_eee_enable_set(dev, true);
3648
Florian Fainellib6e978e2014-07-21 15:29:22 -07003649 bcmgenet_netif_start(dev);
3650
3651 return 0;
3652
3653out_clk_disable:
Doug Berger76274092017-03-09 16:58:46 -08003654 if (priv->internal_phy)
3655 bcmgenet_power_down(priv, GENET_POWER_PASSIVE);
Florian Fainellib6e978e2014-07-21 15:29:22 -07003656 clk_disable_unprepare(priv->clk);
3657 return ret;
3658}
3659#endif /* CONFIG_PM_SLEEP */
3660
3661static SIMPLE_DEV_PM_OPS(bcmgenet_pm_ops, bcmgenet_suspend, bcmgenet_resume);
3662
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003663static struct platform_driver bcmgenet_driver = {
3664 .probe = bcmgenet_probe,
3665 .remove = bcmgenet_remove,
3666 .driver = {
3667 .name = "bcmgenet",
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003668 .of_match_table = bcmgenet_match,
Florian Fainellib6e978e2014-07-21 15:29:22 -07003669 .pm = &bcmgenet_pm_ops,
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003670 },
3671};
3672module_platform_driver(bcmgenet_driver);
3673
3674MODULE_AUTHOR("Broadcom Corporation");
3675MODULE_DESCRIPTION("Broadcom GENET Ethernet controller driver");
3676MODULE_ALIAS("platform:bcmgenet");
3677MODULE_LICENSE("GPL");