blob: 72755d4c3983c8db6cb629ecb83d2f23dd29e511 [file] [log] [blame]
Ben Skeggs94580292012-07-06 12:14:00 +10001/*
2 * Copyright 2012 Red Hat Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 * Authors: Ben Skeggs
23 */
24
Ben Skeggs77145f12012-07-31 16:16:21 +100025#include <linux/console.h>
Lukas Wunnerc5fd9362015-04-19 17:18:01 +020026#include <linux/delay.h>
Ben Skeggs94580292012-07-06 12:14:00 +100027#include <linux/module.h>
28#include <linux/pci.h>
Dave Airlie5addcf02012-09-10 14:20:51 +100029#include <linux/pm_runtime.h>
30#include <linux/vga_switcheroo.h>
Ben Skeggsfdb751e2014-08-10 04:10:23 +100031
Masahiro Yamadaae956212017-04-24 13:50:29 +090032#include <drm/drmP.h>
33#include <drm/drm_crtc_helper.h>
Ben Skeggsfdb751e2014-08-10 04:10:23 +100034
Ben Skeggsebb945a2012-07-20 08:17:34 +100035#include <core/gpuobj.h>
Ilia Mirkinc33e05a2014-02-13 21:35:14 -050036#include <core/option.h>
Ben Skeggs7974dd12015-08-20 14:54:17 +100037#include <core/pci.h>
38#include <core/tegra.h>
Ben Skeggs94580292012-07-06 12:14:00 +100039
Ben Skeggs04b88672016-05-22 20:35:16 +100040#include <nvif/driver.h>
Ben Skeggsa7cf0182018-05-08 20:39:46 +100041#include <nvif/fifo.h>
Ben Skeggs37e1c452018-05-08 20:39:48 +100042#include <nvif/user.h>
Ben Skeggs04b88672016-05-22 20:35:16 +100043
Ben Skeggs923bc412015-11-08 12:23:16 +100044#include <nvif/class.h>
Ben Skeggs845f2722015-11-08 12:16:40 +100045#include <nvif/cl0002.h>
Ben Skeggs8ed17302015-11-08 11:28:26 +100046#include <nvif/cla06f.h>
Ben Skeggs538b2692015-11-08 10:34:50 +100047
Ben Skeggs4dc28132016-05-20 09:22:55 +100048#include "nouveau_drv.h"
Ben Skeggsebb945a2012-07-20 08:17:34 +100049#include "nouveau_dma.h"
Ben Skeggs77145f12012-07-31 16:16:21 +100050#include "nouveau_ttm.h"
51#include "nouveau_gem.h"
Ben Skeggs77145f12012-07-31 16:16:21 +100052#include "nouveau_vga.h"
Martin Peres8d021d72016-08-25 03:57:07 +030053#include "nouveau_led.h"
Ben Skeggsb9ed9192013-10-15 09:44:02 +100054#include "nouveau_hwmon.h"
Ben Skeggs77145f12012-07-31 16:16:21 +100055#include "nouveau_acpi.h"
56#include "nouveau_bios.h"
57#include "nouveau_ioctl.h"
Ben Skeggsebb945a2012-07-20 08:17:34 +100058#include "nouveau_abi16.h"
59#include "nouveau_fbcon.h"
60#include "nouveau_fence.h"
Marcin Slusarz33b903e2013-02-08 21:42:13 +010061#include "nouveau_debugfs.h"
Ben Skeggs27111a22014-08-10 04:10:31 +100062#include "nouveau_usif.h"
Pierre Moreau703fa262014-08-18 22:43:24 +020063#include "nouveau_connector.h"
Alexandre Courbot055a65d2015-01-15 15:29:56 +090064#include "nouveau_platform.h"
Ben Skeggsebb945a2012-07-20 08:17:34 +100065
Ben Skeggs94580292012-07-06 12:14:00 +100066MODULE_PARM_DESC(config, "option string to pass to driver core");
67static char *nouveau_config;
68module_param_named(config, nouveau_config, charp, 0400);
69
70MODULE_PARM_DESC(debug, "debug string to pass to driver core");
71static char *nouveau_debug;
72module_param_named(debug, nouveau_debug, charp, 0400);
73
Ben Skeggsebb945a2012-07-20 08:17:34 +100074MODULE_PARM_DESC(noaccel, "disable kernel/abi16 acceleration");
75static int nouveau_noaccel = 0;
76module_param_named(noaccel, nouveau_noaccel, int, 0400);
77
Ben Skeggs94307382012-10-31 12:11:15 +100078MODULE_PARM_DESC(modeset, "enable driver (default: auto, "
79 "0 = disabled, 1 = enabled, 2 = headless)");
80int nouveau_modeset = -1;
Ben Skeggs77145f12012-07-31 16:16:21 +100081module_param_named(modeset, nouveau_modeset, int, 0400);
82
Lyude Pauleb493fb2018-07-03 16:31:41 -040083MODULE_PARM_DESC(atomic, "Expose atomic ioctl (default: disabled)");
84static int nouveau_atomic = 0;
85module_param_named(atomic, nouveau_atomic, int, 0400);
86
Dave Airlie5addcf02012-09-10 14:20:51 +100087MODULE_PARM_DESC(runpm, "disable (0), force enable (1), optimus only default (-1)");
Ben Skeggs321f5c52017-06-02 14:38:07 +100088static int nouveau_runtime_pm = -1;
Dave Airlie5addcf02012-09-10 14:20:51 +100089module_param_named(runpm, nouveau_runtime_pm, int, 0400);
90
David Herrmann915b4d12014-08-29 12:12:43 +020091static struct drm_driver driver_stub;
92static struct drm_driver driver_pci;
93static struct drm_driver driver_platform;
Ben Skeggs77145f12012-07-31 16:16:21 +100094
Ben Skeggs94580292012-07-06 12:14:00 +100095static u64
Alexandre Courbot420b9462014-02-17 15:17:26 +090096nouveau_pci_name(struct pci_dev *pdev)
Ben Skeggs94580292012-07-06 12:14:00 +100097{
98 u64 name = (u64)pci_domain_nr(pdev->bus) << 32;
99 name |= pdev->bus->number << 16;
100 name |= PCI_SLOT(pdev->devfn) << 8;
101 return name | PCI_FUNC(pdev->devfn);
102}
103
Alexandre Courbot420b9462014-02-17 15:17:26 +0900104static u64
105nouveau_platform_name(struct platform_device *platformdev)
106{
107 return platformdev->id;
108}
109
110static u64
111nouveau_name(struct drm_device *dev)
112{
113 if (dev->pdev)
114 return nouveau_pci_name(dev->pdev);
115 else
Laurent Pinchart76adb462016-12-18 00:01:19 +0200116 return nouveau_platform_name(to_platform_device(dev->dev));
Alexandre Courbot420b9462014-02-17 15:17:26 +0900117}
118
Ben Skeggs814a2322017-11-01 03:56:20 +1000119static inline bool
Ben Skeggs11e451e2018-05-08 20:39:47 +1000120nouveau_cli_work_ready(struct dma_fence *fence)
Ben Skeggs814a2322017-11-01 03:56:20 +1000121{
Ben Skeggs11e451e2018-05-08 20:39:47 +1000122 if (!dma_fence_is_signaled(fence))
123 return false;
Ben Skeggs814a2322017-11-01 03:56:20 +1000124 dma_fence_put(fence);
125 return true;
126}
127
128static void
Ben Skeggs11e451e2018-05-08 20:39:47 +1000129nouveau_cli_work(struct work_struct *w)
Ben Skeggs814a2322017-11-01 03:56:20 +1000130{
Ben Skeggs11e451e2018-05-08 20:39:47 +1000131 struct nouveau_cli *cli = container_of(w, typeof(*cli), work);
Ben Skeggs814a2322017-11-01 03:56:20 +1000132 struct nouveau_cli_work *work, *wtmp;
133 mutex_lock(&cli->lock);
134 list_for_each_entry_safe(work, wtmp, &cli->worker, head) {
Ben Skeggs11e451e2018-05-08 20:39:47 +1000135 if (!work->fence || nouveau_cli_work_ready(work->fence)) {
Ben Skeggs814a2322017-11-01 03:56:20 +1000136 list_del(&work->head);
137 work->func(work);
138 }
139 }
140 mutex_unlock(&cli->lock);
141}
142
143static void
144nouveau_cli_work_fence(struct dma_fence *fence, struct dma_fence_cb *cb)
145{
146 struct nouveau_cli_work *work = container_of(cb, typeof(*work), cb);
147 schedule_work(&work->cli->work);
148}
149
150void
151nouveau_cli_work_queue(struct nouveau_cli *cli, struct dma_fence *fence,
152 struct nouveau_cli_work *work)
153{
154 work->fence = dma_fence_get(fence);
155 work->cli = cli;
156 mutex_lock(&cli->lock);
157 list_add_tail(&work->head, &cli->worker);
Ben Skeggs814a2322017-11-01 03:56:20 +1000158 if (dma_fence_add_callback(fence, &work->cb, nouveau_cli_work_fence))
159 nouveau_cli_work_fence(fence, &work->cb);
Ben Skeggsb26a2312017-12-23 08:54:28 +1000160 mutex_unlock(&cli->lock);
Ben Skeggs814a2322017-11-01 03:56:20 +1000161}
162
163static void
Ben Skeggs20d8a882016-05-18 13:36:34 +1000164nouveau_cli_fini(struct nouveau_cli *cli)
Ben Skeggs94580292012-07-06 12:14:00 +1000165{
Ben Skeggs11e451e2018-05-08 20:39:47 +1000166 /* All our channels are dead now, which means all the fences they
167 * own are signalled, and all callback functions have been called.
168 *
169 * So, after flushing the workqueue, there should be nothing left.
170 */
171 flush_work(&cli->work);
172 WARN_ON(!list_empty(&cli->worker));
173
Ben Skeggs27111a22014-08-10 04:10:31 +1000174 usif_client_fini(cli);
Ben Skeggsbfe91af2019-02-19 17:21:48 +1000175 nouveau_vmm_fini(&cli->svm);
Ben Skeggs24e83752017-11-01 03:56:19 +1000176 nouveau_vmm_fini(&cli->vmm);
Ben Skeggs01670a72017-11-01 03:56:19 +1000177 nvif_mmu_fini(&cli->mmu);
Ben Skeggs1167c6b2016-05-18 13:57:42 +1000178 nvif_device_fini(&cli->device);
Ben Skeggscb7e88e2017-11-01 03:56:19 +1000179 mutex_lock(&cli->drm->master.lock);
Ben Skeggs20d8a882016-05-18 13:36:34 +1000180 nvif_client_fini(&cli->base);
Ben Skeggscb7e88e2017-11-01 03:56:19 +1000181 mutex_unlock(&cli->drm->master.lock);
Ben Skeggs20d8a882016-05-18 13:36:34 +1000182}
183
184static int
185nouveau_cli_init(struct nouveau_drm *drm, const char *sname,
186 struct nouveau_cli *cli)
187{
Ben Skeggs01670a72017-11-01 03:56:19 +1000188 static const struct nvif_mclass
Ben Skeggs7f507622017-11-01 03:56:20 +1000189 mems[] = {
190 { NVIF_CLASS_MEM_GF100, -1 },
191 { NVIF_CLASS_MEM_NV50 , -1 },
192 { NVIF_CLASS_MEM_NV04 , -1 },
193 {}
194 };
195 static const struct nvif_mclass
Ben Skeggs01670a72017-11-01 03:56:19 +1000196 mmus[] = {
197 { NVIF_CLASS_MMU_GF100, -1 },
198 { NVIF_CLASS_MMU_NV50 , -1 },
199 { NVIF_CLASS_MMU_NV04 , -1 },
200 {}
201 };
Ben Skeggs96da0bc2017-11-01 03:56:20 +1000202 static const struct nvif_mclass
203 vmms[] = {
204 { NVIF_CLASS_VMM_GP100, -1 },
205 { NVIF_CLASS_VMM_GM200, -1 },
206 { NVIF_CLASS_VMM_GF100, -1 },
207 { NVIF_CLASS_VMM_NV50 , -1 },
208 { NVIF_CLASS_VMM_NV04 , -1 },
209 {}
210 };
Ben Skeggs20d8a882016-05-18 13:36:34 +1000211 u64 device = nouveau_name(drm->dev);
212 int ret;
213
214 snprintf(cli->name, sizeof(cli->name), "%s", sname);
Ben Skeggse75c0912017-11-01 03:56:19 +1000215 cli->drm = drm;
Ben Skeggs20d8a882016-05-18 13:36:34 +1000216 mutex_init(&cli->mutex);
217 usif_client_init(cli);
218
Ben Skeggs814a2322017-11-01 03:56:20 +1000219 INIT_WORK(&cli->work, nouveau_cli_work);
220 INIT_LIST_HEAD(&cli->worker);
Ben Skeggscb7e88e2017-11-01 03:56:19 +1000221 mutex_init(&cli->lock);
222
223 if (cli == &drm->master) {
Ben Skeggs80e60972016-05-23 11:25:17 +1000224 ret = nvif_driver_init(NULL, nouveau_config, nouveau_debug,
225 cli->name, device, &cli->base);
226 } else {
Ben Skeggscb7e88e2017-11-01 03:56:19 +1000227 mutex_lock(&drm->master.lock);
228 ret = nvif_client_init(&drm->master.base, cli->name, device,
Ben Skeggs80e60972016-05-23 11:25:17 +1000229 &cli->base);
Ben Skeggscb7e88e2017-11-01 03:56:19 +1000230 mutex_unlock(&drm->master.lock);
Ben Skeggs80e60972016-05-23 11:25:17 +1000231 }
Ben Skeggs20d8a882016-05-18 13:36:34 +1000232 if (ret) {
Ben Skeggsa43b16d2018-08-28 14:10:34 +1000233 NV_PRINTK(err, cli, "Client allocation failed: %d\n", ret);
Ben Skeggs20d8a882016-05-18 13:36:34 +1000234 goto done;
235 }
236
Ben Skeggs1167c6b2016-05-18 13:57:42 +1000237 ret = nvif_device_init(&cli->base.object, 0, NV_DEVICE,
238 &(struct nv_device_v0) {
239 .device = ~0,
240 }, sizeof(struct nv_device_v0),
241 &cli->device);
242 if (ret) {
Ben Skeggsa43b16d2018-08-28 14:10:34 +1000243 NV_PRINTK(err, cli, "Device allocation failed: %d\n", ret);
Ben Skeggs1167c6b2016-05-18 13:57:42 +1000244 goto done;
245 }
246
Ben Skeggs01670a72017-11-01 03:56:19 +1000247 ret = nvif_mclass(&cli->device.object, mmus);
248 if (ret < 0) {
Ben Skeggsa43b16d2018-08-28 14:10:34 +1000249 NV_PRINTK(err, cli, "No supported MMU class\n");
Ben Skeggs01670a72017-11-01 03:56:19 +1000250 goto done;
251 }
252
253 ret = nvif_mmu_init(&cli->device.object, mmus[ret].oclass, &cli->mmu);
254 if (ret) {
Ben Skeggsa43b16d2018-08-28 14:10:34 +1000255 NV_PRINTK(err, cli, "MMU allocation failed: %d\n", ret);
Ben Skeggs01670a72017-11-01 03:56:19 +1000256 goto done;
257 }
258
Ben Skeggs96da0bc2017-11-01 03:56:20 +1000259 ret = nvif_mclass(&cli->mmu.object, vmms);
260 if (ret < 0) {
Ben Skeggsa43b16d2018-08-28 14:10:34 +1000261 NV_PRINTK(err, cli, "No supported VMM class\n");
Ben Skeggs96da0bc2017-11-01 03:56:20 +1000262 goto done;
263 }
264
265 ret = nouveau_vmm_init(cli, vmms[ret].oclass, &cli->vmm);
266 if (ret) {
Ben Skeggsa43b16d2018-08-28 14:10:34 +1000267 NV_PRINTK(err, cli, "VMM allocation failed: %d\n", ret);
Ben Skeggs96da0bc2017-11-01 03:56:20 +1000268 goto done;
269 }
270
Ben Skeggs7f507622017-11-01 03:56:20 +1000271 ret = nvif_mclass(&cli->mmu.object, mems);
272 if (ret < 0) {
Ben Skeggsa43b16d2018-08-28 14:10:34 +1000273 NV_PRINTK(err, cli, "No supported MEM class\n");
Ben Skeggs7f507622017-11-01 03:56:20 +1000274 goto done;
275 }
276
277 cli->mem = &mems[ret];
Ben Skeggs7f507622017-11-01 03:56:20 +1000278 return 0;
Ben Skeggs20d8a882016-05-18 13:36:34 +1000279done:
280 if (ret)
281 nouveau_cli_fini(cli);
282 return ret;
Ben Skeggs94580292012-07-06 12:14:00 +1000283}
284
Ben Skeggsebb945a2012-07-20 08:17:34 +1000285static void
Ben Skeggsf0eee9a2019-02-12 22:28:13 +1000286nouveau_accel_ce_fini(struct nouveau_drm *drm)
287{
288 nouveau_channel_idle(drm->cechan);
289 nvif_object_fini(&drm->ttm.copy);
290 nouveau_channel_del(&drm->cechan);
291}
292
293static void
294nouveau_accel_ce_init(struct nouveau_drm *drm)
295{
296 struct nvif_device *device = &drm->client.device;
297 int ret = 0;
298
299 /* Allocate channel that has access to a (preferably async) copy
300 * engine, to use for TTM buffer moves.
301 */
302 if (device->info.family >= NV_DEVICE_INFO_V0_KEPLER) {
303 ret = nouveau_channel_new(drm, device,
304 nvif_fifo_runlist_ce(device), 0,
305 true, &drm->cechan);
306 } else
307 if (device->info.chipset >= 0xa3 &&
308 device->info.chipset != 0xaa &&
309 device->info.chipset != 0xac) {
310 /* Prior to Kepler, there's only a single runlist, so all
311 * engines can be accessed from any channel.
312 *
313 * We still want to use a separate channel though.
314 */
315 ret = nouveau_channel_new(drm, device, NvDmaFB, NvDmaTT, false,
316 &drm->cechan);
317 }
318
319 if (ret)
320 NV_ERROR(drm, "failed to create ce channel, %d\n", ret);
321}
322
323static void
324nouveau_accel_gr_fini(struct nouveau_drm *drm)
Ben Skeggsebb945a2012-07-20 08:17:34 +1000325{
Ben Skeggsfbd58eb2015-08-20 14:54:22 +1000326 nouveau_channel_idle(drm->channel);
Ben Skeggs0ad72862014-08-10 04:10:22 +1000327 nvif_object_fini(&drm->ntfy);
Ben Skeggsf027f492015-08-20 14:54:17 +1000328 nvkm_gpuobj_del(&drm->notify);
Ben Skeggs0ad72862014-08-10 04:10:22 +1000329 nvif_object_fini(&drm->nvsw);
Ben Skeggsfbd58eb2015-08-20 14:54:22 +1000330 nouveau_channel_del(&drm->channel);
Ben Skeggsf0eee9a2019-02-12 22:28:13 +1000331}
Ben Skeggsfbd58eb2015-08-20 14:54:22 +1000332
Ben Skeggsf0eee9a2019-02-12 22:28:13 +1000333static void
334nouveau_accel_gr_init(struct nouveau_drm *drm)
335{
336 struct nvif_device *device = &drm->client.device;
337 u32 arg0, arg1;
338 int ret;
Ben Skeggsfbd58eb2015-08-20 14:54:22 +1000339
Ben Skeggsf0eee9a2019-02-12 22:28:13 +1000340 /* Allocate channel that has access to the graphics engine. */
341 if (device->info.family >= NV_DEVICE_INFO_V0_KEPLER) {
342 arg0 = nvif_fifo_runlist(device, NV_DEVICE_INFO_ENGINE_GR);
343 arg1 = 1;
344 } else {
345 arg0 = NvDmaFB;
346 arg1 = NvDmaTT;
347 }
348
349 ret = nouveau_channel_new(drm, device, arg0, arg1, false,
350 &drm->channel);
351 if (ret) {
352 NV_ERROR(drm, "failed to create kernel channel, %d\n", ret);
353 nouveau_accel_gr_fini(drm);
354 return;
355 }
356
357 /* A SW class is used on pre-NV50 HW to assist with handling the
358 * synchronisation of page flips, as well as to implement fences
359 * on TNT/TNT2 HW that lacks any kind of support in host.
360 */
361 if (device->info.family < NV_DEVICE_INFO_V0_TESLA) {
362 ret = nvif_object_init(&drm->channel->user, NVDRM_NVSW,
363 nouveau_abi16_swclass(drm), NULL, 0,
364 &drm->nvsw);
365 if (ret == 0) {
366 ret = RING_SPACE(drm->channel, 2);
367 if (ret == 0) {
368 BEGIN_NV04(drm->channel, NvSubSw, 0, 1);
369 OUT_RING (drm->channel, drm->nvsw.handle);
370 }
371 }
372
373 if (ret) {
374 NV_ERROR(drm, "failed to allocate sw class, %d\n", ret);
375 nouveau_accel_gr_fini(drm);
376 return;
377 }
378 }
379
380 /* NvMemoryToMemoryFormat requires a notifier ctxdma for some reason,
381 * even if notification is never requested, so, allocate a ctxdma on
382 * any GPU where it's possible we'll end up using M2MF for BO moves.
383 */
384 if (device->info.family < NV_DEVICE_INFO_V0_FERMI) {
385 ret = nvkm_gpuobj_new(nvxx_device(device), 32, 0, false, NULL,
386 &drm->notify);
387 if (ret) {
388 NV_ERROR(drm, "failed to allocate notifier, %d\n", ret);
389 nouveau_accel_gr_fini(drm);
390 return;
391 }
392
393 ret = nvif_object_init(&drm->channel->user, NvNotify0,
394 NV_DMA_IN_MEMORY,
395 &(struct nv_dma_v0) {
396 .target = NV_DMA_V0_TARGET_VRAM,
397 .access = NV_DMA_V0_ACCESS_RDWR,
398 .start = drm->notify->addr,
399 .limit = drm->notify->addr + 31
400 }, sizeof(struct nv_dma_v0),
401 &drm->ntfy);
402 if (ret) {
403 nouveau_accel_gr_fini(drm);
404 return;
405 }
406 }
407}
408
409static void
410nouveau_accel_fini(struct nouveau_drm *drm)
411{
412 nouveau_accel_ce_fini(drm);
413 nouveau_accel_gr_fini(drm);
Ben Skeggsebb945a2012-07-20 08:17:34 +1000414 if (drm->fence)
415 nouveau_fence(drm)->dtor(drm);
416}
417
418static void
419nouveau_accel_init(struct nouveau_drm *drm)
420{
Ben Skeggs1167c6b2016-05-18 13:57:42 +1000421 struct nvif_device *device = &drm->client.device;
Ben Skeggs41a63402015-08-20 14:54:16 +1000422 struct nvif_sclass *sclass;
Ben Skeggs41a63402015-08-20 14:54:16 +1000423 int ret, i, n;
Ben Skeggsebb945a2012-07-20 08:17:34 +1000424
Ben Skeggs967e7bd2014-08-10 04:10:22 +1000425 if (nouveau_noaccel)
Ben Skeggsebb945a2012-07-20 08:17:34 +1000426 return;
427
Ben Skeggsf0eee9a2019-02-12 22:28:13 +1000428 /* Initialise global support for channels, and synchronisation. */
Ben Skeggseb47db42018-05-08 20:39:46 +1000429 ret = nouveau_channels_init(drm);
430 if (ret)
431 return;
432
Ben Skeggs967e7bd2014-08-10 04:10:22 +1000433 /*XXX: this is crap, but the fence/channel stuff is a little
434 * backwards in some places. this will be fixed.
435 */
Ben Skeggs41a63402015-08-20 14:54:16 +1000436 ret = n = nvif_object_sclass_get(&device->object, &sclass);
Ben Skeggs967e7bd2014-08-10 04:10:22 +1000437 if (ret < 0)
438 return;
439
Ben Skeggs41a63402015-08-20 14:54:16 +1000440 for (ret = -ENOSYS, i = 0; i < n; i++) {
441 switch (sclass[i].oclass) {
Ben Skeggsbbf89062014-08-10 04:10:25 +1000442 case NV03_CHANNEL_DMA:
Ben Skeggs967e7bd2014-08-10 04:10:22 +1000443 ret = nv04_fence_create(drm);
444 break;
Ben Skeggsbbf89062014-08-10 04:10:25 +1000445 case NV10_CHANNEL_DMA:
Ben Skeggs967e7bd2014-08-10 04:10:22 +1000446 ret = nv10_fence_create(drm);
447 break;
Ben Skeggsbbf89062014-08-10 04:10:25 +1000448 case NV17_CHANNEL_DMA:
449 case NV40_CHANNEL_DMA:
Ben Skeggs967e7bd2014-08-10 04:10:22 +1000450 ret = nv17_fence_create(drm);
451 break;
Ben Skeggsbbf89062014-08-10 04:10:25 +1000452 case NV50_CHANNEL_GPFIFO:
Ben Skeggs967e7bd2014-08-10 04:10:22 +1000453 ret = nv50_fence_create(drm);
454 break;
Ben Skeggsbbf89062014-08-10 04:10:25 +1000455 case G82_CHANNEL_GPFIFO:
Ben Skeggs967e7bd2014-08-10 04:10:22 +1000456 ret = nv84_fence_create(drm);
457 break;
Ben Skeggsbbf89062014-08-10 04:10:25 +1000458 case FERMI_CHANNEL_GPFIFO:
459 case KEPLER_CHANNEL_GPFIFO_A:
Ben Skeggs63f8c9b2016-03-11 13:09:28 +1000460 case KEPLER_CHANNEL_GPFIFO_B:
Ben Skeggsa1020af2015-04-14 11:47:24 +1000461 case MAXWELL_CHANNEL_GPFIFO_A:
Ben Skeggse8ff9792016-07-09 10:41:01 +1000462 case PASCAL_CHANNEL_GPFIFO_A:
Ben Skeggs37e1c452018-05-08 20:39:48 +1000463 case VOLTA_CHANNEL_GPFIFO_A:
Ben Skeggs641d0b32018-12-11 14:50:02 +1000464 case TURING_CHANNEL_GPFIFO_A:
Ben Skeggs967e7bd2014-08-10 04:10:22 +1000465 ret = nvc0_fence_create(drm);
466 break;
467 default:
468 break;
469 }
470 }
471
Ben Skeggs41a63402015-08-20 14:54:16 +1000472 nvif_object_sclass_put(&sclass);
Ben Skeggsebb945a2012-07-20 08:17:34 +1000473 if (ret) {
474 NV_ERROR(drm, "failed to initialise sync subsystem, %d\n", ret);
475 nouveau_accel_fini(drm);
476 return;
477 }
478
Ben Skeggsf0eee9a2019-02-12 22:28:13 +1000479 /* Volta requires access to a doorbell register for kickoff. */
480 if (drm->client.device.info.family >= NV_DEVICE_INFO_V0_VOLTA) {
481 ret = nvif_user_init(device);
Ben Skeggs49981042012-08-06 19:38:25 +1000482 if (ret)
Ben Skeggs898a2b32015-08-20 14:54:18 +1000483 return;
Ben Skeggs69a61462013-11-13 10:58:51 +1000484 }
485
Ben Skeggsf0eee9a2019-02-12 22:28:13 +1000486 /* Allocate channels we need to support various functions. */
487 nouveau_accel_gr_init(drm);
488 nouveau_accel_ce_init(drm);
Ben Skeggsebb945a2012-07-20 08:17:34 +1000489
Ben Skeggsf0eee9a2019-02-12 22:28:13 +1000490 /* Initialise accelerated TTM buffer moves. */
Ben Skeggs49981042012-08-06 19:38:25 +1000491 nouveau_bo_move_init(drm);
Ben Skeggsebb945a2012-07-20 08:17:34 +1000492}
493
Marcin Slusarz5b8a43a2012-08-19 23:00:00 +0200494static int
Lyude Paulcfea88a2018-08-22 21:40:07 -0400495nouveau_drm_device_init(struct drm_device *dev)
Ben Skeggs94580292012-07-06 12:14:00 +1000496{
Ben Skeggs94580292012-07-06 12:14:00 +1000497 struct nouveau_drm *drm;
498 int ret;
499
Ben Skeggs20d8a882016-05-18 13:36:34 +1000500 if (!(drm = kzalloc(sizeof(*drm), GFP_KERNEL)))
501 return -ENOMEM;
502 dev->dev_private = drm;
503 drm->dev = dev;
504
Ben Skeggscb7e88e2017-11-01 03:56:19 +1000505 ret = nouveau_cli_init(drm, "DRM-master", &drm->master);
506 if (ret)
Lyude Paulc4cee692018-08-22 21:40:06 -0400507 goto fail_alloc;
Ben Skeggscb7e88e2017-11-01 03:56:19 +1000508
Ben Skeggs20d8a882016-05-18 13:36:34 +1000509 ret = nouveau_cli_init(drm, "DRM", &drm->client);
Ben Skeggs94580292012-07-06 12:14:00 +1000510 if (ret)
Lyude Paulc4cee692018-08-22 21:40:06 -0400511 goto fail_master;
Ben Skeggs94580292012-07-06 12:14:00 +1000512
Ben Skeggs1167c6b2016-05-18 13:57:42 +1000513 dev->irq_enabled = true;
514
Ben Skeggs989aa5b2015-01-12 12:33:37 +1000515 nvxx_client(&drm->client.base)->debug =
Ben Skeggsbe83cd42015-01-14 15:36:34 +1000516 nvkm_dbgopt(nouveau_debug, "DRM");
Ben Skeggs77145f12012-07-31 16:16:21 +1000517
Ben Skeggs94580292012-07-06 12:14:00 +1000518 INIT_LIST_HEAD(&drm->clients);
Ben Skeggsebb945a2012-07-20 08:17:34 +1000519 spin_lock_init(&drm->tile.lock);
Ben Skeggs94580292012-07-06 12:14:00 +1000520
Ben Skeggs77145f12012-07-31 16:16:21 +1000521 /* workaround an odd issue on nvc1 by disabling the device's
522 * nosnoop capability. hopefully won't cause issues until a
523 * better fix is found - assuming there is one...
524 */
Ben Skeggs1167c6b2016-05-18 13:57:42 +1000525 if (drm->client.device.info.chipset == 0xc1)
526 nvif_mask(&drm->client.device.object, 0x00088080, 0x00000800, 0x00000000);
Ben Skeggsebb945a2012-07-20 08:17:34 +1000527
Ben Skeggs77145f12012-07-31 16:16:21 +1000528 nouveau_vga_init(drm);
Ben Skeggscb75d972012-07-11 10:44:20 +1000529
Ben Skeggsebb945a2012-07-20 08:17:34 +1000530 ret = nouveau_ttm_init(drm);
Ben Skeggs94580292012-07-06 12:14:00 +1000531 if (ret)
Ben Skeggs77145f12012-07-31 16:16:21 +1000532 goto fail_ttm;
Ben Skeggs94580292012-07-06 12:14:00 +1000533
Ben Skeggs77145f12012-07-31 16:16:21 +1000534 ret = nouveau_bios_init(dev);
Ben Skeggsebb945a2012-07-20 08:17:34 +1000535 if (ret)
Ben Skeggs77145f12012-07-31 16:16:21 +1000536 goto fail_bios;
537
Ben Skeggsd7f9bb62019-02-12 22:28:13 +1000538 nouveau_accel_init(drm);
539
Ben Skeggs77145f12012-07-31 16:16:21 +1000540 ret = nouveau_display_create(dev);
541 if (ret)
542 goto fail_dispctor;
543
544 if (dev->mode_config.num_crtc) {
Ben Skeggs0f9976d2019-02-12 22:28:13 +1000545 ret = nouveau_display_init(dev, false, false);
Ben Skeggs77145f12012-07-31 16:16:21 +1000546 if (ret)
547 goto fail_dispinit;
548 }
549
Karol Herbstb126a202015-07-30 11:52:23 +0200550 nouveau_debugfs_init(drm);
Ben Skeggsb9ed9192013-10-15 09:44:02 +1000551 nouveau_hwmon_init(dev);
Ben Skeggsebb945a2012-07-20 08:17:34 +1000552 nouveau_fbcon_init(dev);
Martin Peres8d021d72016-08-25 03:57:07 +0300553 nouveau_led_init(dev);
Dave Airlie5addcf02012-09-10 14:20:51 +1000554
Ben Skeggs8fa43382017-06-02 14:49:45 +1000555 if (nouveau_pmops_runtime()) {
Dave Airlie5addcf02012-09-10 14:20:51 +1000556 pm_runtime_use_autosuspend(dev->dev);
557 pm_runtime_set_autosuspend_delay(dev->dev, 5000);
558 pm_runtime_set_active(dev->dev);
559 pm_runtime_allow(dev->dev);
560 pm_runtime_mark_last_busy(dev->dev);
561 pm_runtime_put(dev->dev);
562 }
Lyude Paul7326ead2018-08-15 15:15:13 -0400563
Ben Skeggs94580292012-07-06 12:14:00 +1000564 return 0;
565
Ben Skeggs77145f12012-07-31 16:16:21 +1000566fail_dispinit:
567 nouveau_display_destroy(dev);
568fail_dispctor:
Ben Skeggsd7f9bb62019-02-12 22:28:13 +1000569 nouveau_accel_fini(drm);
Ben Skeggs77145f12012-07-31 16:16:21 +1000570 nouveau_bios_takedown(dev);
571fail_bios:
Ben Skeggsebb945a2012-07-20 08:17:34 +1000572 nouveau_ttm_fini(drm);
Ben Skeggs77145f12012-07-31 16:16:21 +1000573fail_ttm:
Ben Skeggs77145f12012-07-31 16:16:21 +1000574 nouveau_vga_fini(drm);
Ben Skeggs20d8a882016-05-18 13:36:34 +1000575 nouveau_cli_fini(&drm->client);
Lyude Paulc4cee692018-08-22 21:40:06 -0400576fail_master:
Ben Skeggscb7e88e2017-11-01 03:56:19 +1000577 nouveau_cli_fini(&drm->master);
Lyude Paulc4cee692018-08-22 21:40:06 -0400578fail_alloc:
Ben Skeggs20d8a882016-05-18 13:36:34 +1000579 kfree(drm);
Ben Skeggs94580292012-07-06 12:14:00 +1000580 return ret;
581}
582
Gabriel Krisman Bertazi11b3c202017-01-06 15:57:31 -0200583static void
Lyude Paulcfea88a2018-08-22 21:40:07 -0400584nouveau_drm_device_fini(struct drm_device *dev)
Ben Skeggs94580292012-07-06 12:14:00 +1000585{
Ben Skeggs77145f12012-07-31 16:16:21 +1000586 struct nouveau_drm *drm = nouveau_drm(dev);
Ben Skeggs94580292012-07-06 12:14:00 +1000587
Ben Skeggs8fa43382017-06-02 14:49:45 +1000588 if (nouveau_pmops_runtime()) {
Lukas Wunnerc1b16b42016-06-08 18:47:27 +0200589 pm_runtime_get_sync(dev->dev);
Lukas Wunner55c868a2016-06-08 18:47:27 +0200590 pm_runtime_forbid(dev->dev);
Lukas Wunnerc1b16b42016-06-08 18:47:27 +0200591 }
592
Martin Peres8d021d72016-08-25 03:57:07 +0300593 nouveau_led_fini(dev);
Ben Skeggsebb945a2012-07-20 08:17:34 +1000594 nouveau_fbcon_fini(dev);
Ben Skeggsb9ed9192013-10-15 09:44:02 +1000595 nouveau_hwmon_fini(dev);
Karol Herbstb126a202015-07-30 11:52:23 +0200596 nouveau_debugfs_fini(drm);
Ben Skeggs77145f12012-07-31 16:16:21 +1000597
Ben Skeggs94307382012-10-31 12:11:15 +1000598 if (dev->mode_config.num_crtc)
Lyude Paul2f7ca782018-08-07 17:32:48 -0400599 nouveau_display_fini(dev, false, false);
Ben Skeggs77145f12012-07-31 16:16:21 +1000600 nouveau_display_destroy(dev);
601
Ben Skeggsd7f9bb62019-02-12 22:28:13 +1000602 nouveau_accel_fini(drm);
Ben Skeggs77145f12012-07-31 16:16:21 +1000603 nouveau_bios_takedown(dev);
Ben Skeggs94580292012-07-06 12:14:00 +1000604
Ben Skeggsebb945a2012-07-20 08:17:34 +1000605 nouveau_ttm_fini(drm);
Ben Skeggs77145f12012-07-31 16:16:21 +1000606 nouveau_vga_fini(drm);
Ben Skeggscb75d972012-07-11 10:44:20 +1000607
Ben Skeggs20d8a882016-05-18 13:36:34 +1000608 nouveau_cli_fini(&drm->client);
Ben Skeggscb7e88e2017-11-01 03:56:19 +1000609 nouveau_cli_fini(&drm->master);
Ben Skeggs20d8a882016-05-18 13:36:34 +1000610 kfree(drm);
Ben Skeggs94580292012-07-06 12:14:00 +1000611}
612
Lyude Paulcfea88a2018-08-22 21:40:07 -0400613static int nouveau_drm_probe(struct pci_dev *pdev,
614 const struct pci_device_id *pent)
615{
616 struct nvkm_device *device;
617 struct drm_device *drm_dev;
618 struct apertures_struct *aper;
619 bool boot = false;
620 int ret;
621
622 if (vga_switcheroo_client_probe_defer(pdev))
623 return -EPROBE_DEFER;
624
625 /* We need to check that the chipset is supported before booting
626 * fbdev off the hardware, as there's no way to put it back.
627 */
628 ret = nvkm_device_pci_new(pdev, NULL, "error", true, false, 0, &device);
629 if (ret)
630 return ret;
631
632 nvkm_device_del(&device);
633
634 /* Remove conflicting drivers (vesafb, efifb etc). */
635 aper = alloc_apertures(3);
636 if (!aper)
637 return -ENOMEM;
638
639 aper->ranges[0].base = pci_resource_start(pdev, 1);
640 aper->ranges[0].size = pci_resource_len(pdev, 1);
641 aper->count = 1;
642
643 if (pci_resource_len(pdev, 2)) {
644 aper->ranges[aper->count].base = pci_resource_start(pdev, 2);
645 aper->ranges[aper->count].size = pci_resource_len(pdev, 2);
646 aper->count++;
647 }
648
649 if (pci_resource_len(pdev, 3)) {
650 aper->ranges[aper->count].base = pci_resource_start(pdev, 3);
651 aper->ranges[aper->count].size = pci_resource_len(pdev, 3);
652 aper->count++;
653 }
654
655#ifdef CONFIG_X86
656 boot = pdev->resource[PCI_ROM_RESOURCE].flags & IORESOURCE_ROM_SHADOW;
657#endif
658 if (nouveau_modeset != 2)
659 drm_fb_helper_remove_conflicting_framebuffers(aper, "nouveaufb", boot);
660 kfree(aper);
661
662 ret = nvkm_device_pci_new(pdev, nouveau_config, nouveau_debug,
663 true, true, ~0ULL, &device);
664 if (ret)
665 return ret;
666
667 pci_set_master(pdev);
668
669 if (nouveau_atomic)
670 driver_pci.driver_features |= DRIVER_ATOMIC;
671
672 drm_dev = drm_dev_alloc(&driver_pci, &pdev->dev);
673 if (IS_ERR(drm_dev)) {
674 ret = PTR_ERR(drm_dev);
675 goto fail_nvkm;
676 }
677
678 ret = pci_enable_device(pdev);
679 if (ret)
680 goto fail_drm;
681
682 drm_dev->pdev = pdev;
683 pci_set_drvdata(pdev, drm_dev);
684
685 ret = nouveau_drm_device_init(drm_dev);
686 if (ret)
687 goto fail_pci;
688
689 ret = drm_dev_register(drm_dev, pent->driver_data);
690 if (ret)
691 goto fail_drm_dev_init;
692
693 return 0;
694
695fail_drm_dev_init:
696 nouveau_drm_device_fini(drm_dev);
697fail_pci:
698 pci_disable_device(pdev);
699fail_drm:
700 drm_dev_put(drm_dev);
701fail_nvkm:
702 nvkm_device_del(&device);
703 return ret;
704}
705
Alexandre Courbot8ba9ff12014-06-26 14:33:32 +0900706void
707nouveau_drm_device_remove(struct drm_device *dev)
Ben Skeggs94580292012-07-06 12:14:00 +1000708{
Lyude Paulcfea88a2018-08-22 21:40:07 -0400709 struct pci_dev *pdev = dev->pdev;
Ben Skeggs77145f12012-07-31 16:16:21 +1000710 struct nouveau_drm *drm = nouveau_drm(dev);
Ben Skeggsbe83cd42015-01-14 15:36:34 +1000711 struct nvkm_client *client;
Ben Skeggs76ecea52015-08-20 14:54:15 +1000712 struct nvkm_device *device;
Ben Skeggs77145f12012-07-31 16:16:21 +1000713
Lyude Paulcfea88a2018-08-22 21:40:07 -0400714 drm_dev_unregister(dev);
715
Ilia Mirkin7d3428c2014-01-29 19:53:00 -0500716 dev->irq_enabled = false;
Ben Skeggs989aa5b2015-01-12 12:33:37 +1000717 client = nvxx_client(&drm->client.base);
Ben Skeggs4e7e62d2015-08-20 14:54:15 +1000718 device = nvkm_device_find(client->device);
Ben Skeggs77145f12012-07-31 16:16:21 +1000719
Lyude Paulcfea88a2018-08-22 21:40:07 -0400720 nouveau_drm_device_fini(dev);
721 pci_disable_device(pdev);
722 drm_dev_put(dev);
Ben Skeggse781dc82015-08-20 14:54:15 +1000723 nvkm_device_del(&device);
Ben Skeggs94580292012-07-06 12:14:00 +1000724}
Alexandre Courbot8ba9ff12014-06-26 14:33:32 +0900725
726static void
727nouveau_drm_remove(struct pci_dev *pdev)
728{
729 struct drm_device *dev = pci_get_drvdata(pdev);
730
731 nouveau_drm_device_remove(dev);
732}
Ben Skeggs94580292012-07-06 12:14:00 +1000733
Marcin Slusarzcd897832013-01-27 15:01:55 +0100734static int
Dave Airlie05c63c22014-03-26 14:10:06 +1000735nouveau_do_suspend(struct drm_device *dev, bool runtime)
Ben Skeggs94580292012-07-06 12:14:00 +1000736{
Ben Skeggs77145f12012-07-31 16:16:21 +1000737 struct nouveau_drm *drm = nouveau_drm(dev);
Ben Skeggs94580292012-07-06 12:14:00 +1000738 int ret;
739
Martin Peres8d021d72016-08-25 03:57:07 +0300740 nouveau_led_suspend(dev);
741
Ben Skeggs6fbb7022014-10-02 13:22:27 +1000742 if (dev->mode_config.num_crtc) {
Ben Skeggs2d38a532017-08-14 08:40:55 +1000743 NV_DEBUG(drm, "suspending console...\n");
Ben Skeggs6fbb7022014-10-02 13:22:27 +1000744 nouveau_fbcon_set_suspend(dev, 1);
Ben Skeggs2d38a532017-08-14 08:40:55 +1000745 NV_DEBUG(drm, "suspending display...\n");
Ben Skeggs6fbb7022014-10-02 13:22:27 +1000746 ret = nouveau_display_suspend(dev, runtime);
Ben Skeggs94307382012-10-31 12:11:15 +1000747 if (ret)
748 return ret;
749 }
Ben Skeggs94580292012-07-06 12:14:00 +1000750
Ben Skeggs2d38a532017-08-14 08:40:55 +1000751 NV_DEBUG(drm, "evicting buffers...\n");
Ben Skeggsebb945a2012-07-20 08:17:34 +1000752 ttm_bo_evict_mm(&drm->ttm.bdev, TTM_PL_VRAM);
753
Ben Skeggs2d38a532017-08-14 08:40:55 +1000754 NV_DEBUG(drm, "waiting for kernel channels to go idle...\n");
Ben Skeggs81dff212013-05-07 08:33:10 +1000755 if (drm->cechan) {
756 ret = nouveau_channel_idle(drm->cechan);
757 if (ret)
Ilia Mirkinf3980dc2014-01-23 02:45:02 -0500758 goto fail_display;
Ben Skeggs81dff212013-05-07 08:33:10 +1000759 }
760
761 if (drm->channel) {
762 ret = nouveau_channel_idle(drm->channel);
763 if (ret)
Ilia Mirkinf3980dc2014-01-23 02:45:02 -0500764 goto fail_display;
Ben Skeggs81dff212013-05-07 08:33:10 +1000765 }
766
Ben Skeggs2d38a532017-08-14 08:40:55 +1000767 NV_DEBUG(drm, "suspending fence...\n");
Ben Skeggsebb945a2012-07-20 08:17:34 +1000768 if (drm->fence && nouveau_fence(drm)->suspend) {
Ilia Mirkinf3980dc2014-01-23 02:45:02 -0500769 if (!nouveau_fence(drm)->suspend(drm)) {
770 ret = -ENOMEM;
771 goto fail_display;
772 }
Ben Skeggsebb945a2012-07-20 08:17:34 +1000773 }
774
Ben Skeggs2d38a532017-08-14 08:40:55 +1000775 NV_DEBUG(drm, "suspending object tree...\n");
Ben Skeggscb7e88e2017-11-01 03:56:19 +1000776 ret = nvif_client_suspend(&drm->master.base);
Ben Skeggs94580292012-07-06 12:14:00 +1000777 if (ret)
778 goto fail_client;
779
Ben Skeggs94580292012-07-06 12:14:00 +1000780 return 0;
781
782fail_client:
Ilia Mirkinf3980dc2014-01-23 02:45:02 -0500783 if (drm->fence && nouveau_fence(drm)->resume)
784 nouveau_fence(drm)->resume(drm);
785
786fail_display:
Ben Skeggs94307382012-10-31 12:11:15 +1000787 if (dev->mode_config.num_crtc) {
Ben Skeggs2d38a532017-08-14 08:40:55 +1000788 NV_DEBUG(drm, "resuming display...\n");
Ben Skeggs6fbb7022014-10-02 13:22:27 +1000789 nouveau_display_resume(dev, runtime);
Ben Skeggs94307382012-10-31 12:11:15 +1000790 }
Ben Skeggs94580292012-07-06 12:14:00 +1000791 return ret;
792}
793
Marcin Slusarzcd897832013-01-27 15:01:55 +0100794static int
Ben Skeggs6fbb7022014-10-02 13:22:27 +1000795nouveau_do_resume(struct drm_device *dev, bool runtime)
Dave Airlie2d8b9cc2012-11-02 11:04:28 +1000796{
797 struct nouveau_drm *drm = nouveau_drm(dev);
Dave Airlie2d8b9cc2012-11-02 11:04:28 +1000798
Ben Skeggs2d38a532017-08-14 08:40:55 +1000799 NV_DEBUG(drm, "resuming object tree...\n");
Ben Skeggscb7e88e2017-11-01 03:56:19 +1000800 nvif_client_resume(&drm->master.base);
Ben Skeggs94580292012-07-06 12:14:00 +1000801
Ben Skeggs2d38a532017-08-14 08:40:55 +1000802 NV_DEBUG(drm, "resuming fence...\n");
Ben Skeggs81dff212013-05-07 08:33:10 +1000803 if (drm->fence && nouveau_fence(drm)->resume)
804 nouveau_fence(drm)->resume(drm);
805
Ben Skeggs77145f12012-07-31 16:16:21 +1000806 nouveau_run_vbios_init(dev);
Ben Skeggs77145f12012-07-31 16:16:21 +1000807
Ben Skeggs94307382012-10-31 12:11:15 +1000808 if (dev->mode_config.num_crtc) {
Ben Skeggs2d38a532017-08-14 08:40:55 +1000809 NV_DEBUG(drm, "resuming display...\n");
Ben Skeggs6fbb7022014-10-02 13:22:27 +1000810 nouveau_display_resume(dev, runtime);
Ben Skeggs2d38a532017-08-14 08:40:55 +1000811 NV_DEBUG(drm, "resuming console...\n");
Ben Skeggs6fbb7022014-10-02 13:22:27 +1000812 nouveau_fbcon_set_suspend(dev, 0);
Ben Skeggs94307382012-10-31 12:11:15 +1000813 }
Dave Airlie5addcf02012-09-10 14:20:51 +1000814
Martin Peres8d021d72016-08-25 03:57:07 +0300815 nouveau_led_resume(dev);
816
Ben Skeggs77145f12012-07-31 16:16:21 +1000817 return 0;
Ben Skeggs94580292012-07-06 12:14:00 +1000818}
819
Ben Skeggs7bb6d442014-10-02 13:31:00 +1000820int
821nouveau_pmops_suspend(struct device *dev)
822{
823 struct pci_dev *pdev = to_pci_dev(dev);
824 struct drm_device *drm_dev = pci_get_drvdata(pdev);
825 int ret;
826
827 if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF ||
828 drm_dev->switch_power_state == DRM_SWITCH_POWER_DYNAMIC_OFF)
829 return 0;
830
831 ret = nouveau_do_suspend(drm_dev, false);
832 if (ret)
833 return ret;
834
835 pci_save_state(pdev);
836 pci_disable_device(pdev);
Ben Skeggs7bb6d442014-10-02 13:31:00 +1000837 pci_set_power_state(pdev, PCI_D3hot);
Lukas Wunnerc5fd9362015-04-19 17:18:01 +0200838 udelay(200);
Ben Skeggs7bb6d442014-10-02 13:31:00 +1000839 return 0;
840}
841
842int
843nouveau_pmops_resume(struct device *dev)
Dave Airlie2d8b9cc2012-11-02 11:04:28 +1000844{
845 struct pci_dev *pdev = to_pci_dev(dev);
846 struct drm_device *drm_dev = pci_get_drvdata(pdev);
847 int ret;
848
Dave Airlie5addcf02012-09-10 14:20:51 +1000849 if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF ||
850 drm_dev->switch_power_state == DRM_SWITCH_POWER_DYNAMIC_OFF)
Dave Airlie2d8b9cc2012-11-02 11:04:28 +1000851 return 0;
852
853 pci_set_power_state(pdev, PCI_D0);
854 pci_restore_state(pdev);
855 ret = pci_enable_device(pdev);
856 if (ret)
857 return ret;
858 pci_set_master(pdev);
859
Hans de Goede0b2fe652016-11-21 17:50:55 +0100860 ret = nouveau_do_resume(drm_dev, false);
861
862 /* Monitors may have been connected / disconnected during suspend */
863 schedule_work(&nouveau_drm(drm_dev)->hpd_work);
864
865 return ret;
Dave Airlie2d8b9cc2012-11-02 11:04:28 +1000866}
867
Ben Skeggs7bb6d442014-10-02 13:31:00 +1000868static int
869nouveau_pmops_freeze(struct device *dev)
Dave Airlie2d8b9cc2012-11-02 11:04:28 +1000870{
871 struct pci_dev *pdev = to_pci_dev(dev);
872 struct drm_device *drm_dev = pci_get_drvdata(pdev);
Ben Skeggs6fbb7022014-10-02 13:22:27 +1000873 return nouveau_do_suspend(drm_dev, false);
Dave Airlie2d8b9cc2012-11-02 11:04:28 +1000874}
875
Ben Skeggs7bb6d442014-10-02 13:31:00 +1000876static int
877nouveau_pmops_thaw(struct device *dev)
Dave Airlie2d8b9cc2012-11-02 11:04:28 +1000878{
879 struct pci_dev *pdev = to_pci_dev(dev);
880 struct drm_device *drm_dev = pci_get_drvdata(pdev);
Ben Skeggs6fbb7022014-10-02 13:22:27 +1000881 return nouveau_do_resume(drm_dev, false);
Dave Airlie2d8b9cc2012-11-02 11:04:28 +1000882}
883
Ben Skeggs321f5c52017-06-02 14:38:07 +1000884bool
Arnd Bergmann54994732017-06-09 12:38:33 +0200885nouveau_pmops_runtime(void)
Ben Skeggs321f5c52017-06-02 14:38:07 +1000886{
887 if (nouveau_runtime_pm == -1)
888 return nouveau_is_optimus() || nouveau_is_v1_dsm();
889 return nouveau_runtime_pm == 1;
890}
891
Ben Skeggs7bb6d442014-10-02 13:31:00 +1000892static int
893nouveau_pmops_runtime_suspend(struct device *dev)
894{
895 struct pci_dev *pdev = to_pci_dev(dev);
896 struct drm_device *drm_dev = pci_get_drvdata(pdev);
897 int ret;
898
Ben Skeggs321f5c52017-06-02 14:38:07 +1000899 if (!nouveau_pmops_runtime()) {
Ben Skeggs7bb6d442014-10-02 13:31:00 +1000900 pm_runtime_forbid(dev);
901 return -EBUSY;
902 }
903
Ben Skeggs7bb6d442014-10-02 13:31:00 +1000904 nouveau_switcheroo_optimus_dsm();
905 ret = nouveau_do_suspend(drm_dev, true);
906 pci_save_state(pdev);
907 pci_disable_device(pdev);
Dave Airlie8c863942014-12-08 10:33:52 +1000908 pci_ignore_hotplug(pdev);
Ben Skeggs7bb6d442014-10-02 13:31:00 +1000909 pci_set_power_state(pdev, PCI_D3cold);
910 drm_dev->switch_power_state = DRM_SWITCH_POWER_DYNAMIC_OFF;
911 return ret;
912}
913
914static int
915nouveau_pmops_runtime_resume(struct device *dev)
916{
917 struct pci_dev *pdev = to_pci_dev(dev);
918 struct drm_device *drm_dev = pci_get_drvdata(pdev);
Ben Skeggs1167c6b2016-05-18 13:57:42 +1000919 struct nvif_device *device = &nouveau_drm(drm_dev)->client.device;
Ben Skeggs7bb6d442014-10-02 13:31:00 +1000920 int ret;
921
Ben Skeggs321f5c52017-06-02 14:38:07 +1000922 if (!nouveau_pmops_runtime()) {
923 pm_runtime_forbid(dev);
924 return -EBUSY;
925 }
Ben Skeggs7bb6d442014-10-02 13:31:00 +1000926
927 pci_set_power_state(pdev, PCI_D0);
928 pci_restore_state(pdev);
929 ret = pci_enable_device(pdev);
930 if (ret)
931 return ret;
932 pci_set_master(pdev);
933
934 ret = nouveau_do_resume(drm_dev, true);
Lyude Paulcae9ff02017-01-11 21:25:23 -0500935
Ben Skeggs7bb6d442014-10-02 13:31:00 +1000936 /* do magic */
Ben Skeggsa01ca782015-08-20 14:54:15 +1000937 nvif_mask(&device->object, 0x088488, (1 << 25), (1 << 25));
Ben Skeggs7bb6d442014-10-02 13:31:00 +1000938 drm_dev->switch_power_state = DRM_SWITCH_POWER_ON;
Hans de Goede0b2fe652016-11-21 17:50:55 +0100939
940 /* Monitors may have been connected / disconnected during suspend */
941 schedule_work(&nouveau_drm(drm_dev)->hpd_work);
942
Ben Skeggs7bb6d442014-10-02 13:31:00 +1000943 return ret;
944}
945
946static int
947nouveau_pmops_runtime_idle(struct device *dev)
948{
Ben Skeggs321f5c52017-06-02 14:38:07 +1000949 if (!nouveau_pmops_runtime()) {
Ben Skeggs7bb6d442014-10-02 13:31:00 +1000950 pm_runtime_forbid(dev);
951 return -EBUSY;
952 }
953
Ben Skeggs7bb6d442014-10-02 13:31:00 +1000954 pm_runtime_mark_last_busy(dev);
955 pm_runtime_autosuspend(dev);
956 /* we don't want the main rpm_idle to call suspend - we want to autosuspend */
957 return 1;
958}
Dave Airlie2d8b9cc2012-11-02 11:04:28 +1000959
Marcin Slusarz5b8a43a2012-08-19 23:00:00 +0200960static int
Ben Skeggsebb945a2012-07-20 08:17:34 +1000961nouveau_drm_open(struct drm_device *dev, struct drm_file *fpriv)
962{
Ben Skeggsebb945a2012-07-20 08:17:34 +1000963 struct nouveau_drm *drm = nouveau_drm(dev);
964 struct nouveau_cli *cli;
Marcin Slusarza2896ce2012-12-09 15:45:21 +0100965 char name[32], tmpname[TASK_COMM_LEN];
Ben Skeggsebb945a2012-07-20 08:17:34 +1000966 int ret;
967
Dave Airlie5addcf02012-09-10 14:20:51 +1000968 /* need to bring up power immediately if opening device */
969 ret = pm_runtime_get_sync(dev->dev);
Alexandre Courbotb6c42852014-02-12 14:00:59 +0900970 if (ret < 0 && ret != -EACCES)
Dave Airlie5addcf02012-09-10 14:20:51 +1000971 return ret;
972
Marcin Slusarza2896ce2012-12-09 15:45:21 +0100973 get_task_comm(tmpname, current);
974 snprintf(name, sizeof(name), "%s[%d]", tmpname, pid_nr(fpriv->pid));
Ben Skeggsfa6df8c2012-09-12 13:09:23 +1000975
Lyude Paul922a8c82018-07-12 13:02:52 -0400976 if (!(cli = kzalloc(sizeof(*cli), GFP_KERNEL))) {
977 ret = -ENOMEM;
978 goto done;
979 }
Alexandre Courbot420b9462014-02-17 15:17:26 +0900980
Ben Skeggs20d8a882016-05-18 13:36:34 +1000981 ret = nouveau_cli_init(drm, name, cli);
Ben Skeggsebb945a2012-07-20 08:17:34 +1000982 if (ret)
Ben Skeggs20d8a882016-05-18 13:36:34 +1000983 goto done;
Ben Skeggsebb945a2012-07-20 08:17:34 +1000984
Ben Skeggs0ad72862014-08-10 04:10:22 +1000985 cli->base.super = false;
986
Ben Skeggsebb945a2012-07-20 08:17:34 +1000987 fpriv->driver_priv = cli;
988
989 mutex_lock(&drm->client.mutex);
990 list_add(&cli->head, &drm->clients);
991 mutex_unlock(&drm->client.mutex);
Dave Airlie5addcf02012-09-10 14:20:51 +1000992
Ben Skeggs20d8a882016-05-18 13:36:34 +1000993done:
994 if (ret && cli) {
995 nouveau_cli_fini(cli);
996 kfree(cli);
997 }
998
Dave Airlie5addcf02012-09-10 14:20:51 +1000999 pm_runtime_mark_last_busy(dev->dev);
1000 pm_runtime_put_autosuspend(dev->dev);
Dave Airlie5addcf02012-09-10 14:20:51 +10001001 return ret;
Ben Skeggsebb945a2012-07-20 08:17:34 +10001002}
1003
Marcin Slusarz5b8a43a2012-08-19 23:00:00 +02001004static void
Daniel Vetterf0e73ff2017-05-08 10:26:30 +02001005nouveau_drm_postclose(struct drm_device *dev, struct drm_file *fpriv)
Ben Skeggsebb945a2012-07-20 08:17:34 +10001006{
1007 struct nouveau_cli *cli = nouveau_cli(fpriv);
1008 struct nouveau_drm *drm = nouveau_drm(dev);
1009
Dave Airlie5addcf02012-09-10 14:20:51 +10001010 pm_runtime_get_sync(dev->dev);
1011
Kamil Dudkaac8c7932015-07-15 17:18:15 +02001012 mutex_lock(&cli->mutex);
Ben Skeggsebb945a2012-07-20 08:17:34 +10001013 if (cli->abi16)
1014 nouveau_abi16_fini(cli->abi16);
Kamil Dudkaac8c7932015-07-15 17:18:15 +02001015 mutex_unlock(&cli->mutex);
Ben Skeggsebb945a2012-07-20 08:17:34 +10001016
1017 mutex_lock(&drm->client.mutex);
1018 list_del(&cli->head);
1019 mutex_unlock(&drm->client.mutex);
Dave Airlie5addcf02012-09-10 14:20:51 +10001020
Ben Skeggs20d8a882016-05-18 13:36:34 +10001021 nouveau_cli_fini(cli);
1022 kfree(cli);
Dave Airlie5addcf02012-09-10 14:20:51 +10001023 pm_runtime_mark_last_busy(dev->dev);
1024 pm_runtime_put_autosuspend(dev->dev);
Ben Skeggsebb945a2012-07-20 08:17:34 +10001025}
1026
Rob Clarkbaa70942013-08-02 13:27:49 -04001027static const struct drm_ioctl_desc
Ben Skeggs77145f12012-07-31 16:16:21 +10001028nouveau_ioctls[] = {
Daniel Vetterf8c47142015-09-08 13:56:30 +02001029 DRM_IOCTL_DEF_DRV(NOUVEAU_GETPARAM, nouveau_abi16_ioctl_getparam, DRM_AUTH|DRM_RENDER_ALLOW),
1030 DRM_IOCTL_DEF_DRV(NOUVEAU_SETPARAM, nouveau_abi16_ioctl_setparam, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
1031 DRM_IOCTL_DEF_DRV(NOUVEAU_CHANNEL_ALLOC, nouveau_abi16_ioctl_channel_alloc, DRM_AUTH|DRM_RENDER_ALLOW),
1032 DRM_IOCTL_DEF_DRV(NOUVEAU_CHANNEL_FREE, nouveau_abi16_ioctl_channel_free, DRM_AUTH|DRM_RENDER_ALLOW),
1033 DRM_IOCTL_DEF_DRV(NOUVEAU_GROBJ_ALLOC, nouveau_abi16_ioctl_grobj_alloc, DRM_AUTH|DRM_RENDER_ALLOW),
1034 DRM_IOCTL_DEF_DRV(NOUVEAU_NOTIFIEROBJ_ALLOC, nouveau_abi16_ioctl_notifierobj_alloc, DRM_AUTH|DRM_RENDER_ALLOW),
1035 DRM_IOCTL_DEF_DRV(NOUVEAU_GPUOBJ_FREE, nouveau_abi16_ioctl_gpuobj_free, DRM_AUTH|DRM_RENDER_ALLOW),
1036 DRM_IOCTL_DEF_DRV(NOUVEAU_GEM_NEW, nouveau_gem_ioctl_new, DRM_AUTH|DRM_RENDER_ALLOW),
1037 DRM_IOCTL_DEF_DRV(NOUVEAU_GEM_PUSHBUF, nouveau_gem_ioctl_pushbuf, DRM_AUTH|DRM_RENDER_ALLOW),
1038 DRM_IOCTL_DEF_DRV(NOUVEAU_GEM_CPU_PREP, nouveau_gem_ioctl_cpu_prep, DRM_AUTH|DRM_RENDER_ALLOW),
1039 DRM_IOCTL_DEF_DRV(NOUVEAU_GEM_CPU_FINI, nouveau_gem_ioctl_cpu_fini, DRM_AUTH|DRM_RENDER_ALLOW),
1040 DRM_IOCTL_DEF_DRV(NOUVEAU_GEM_INFO, nouveau_gem_ioctl_info, DRM_AUTH|DRM_RENDER_ALLOW),
Ben Skeggs77145f12012-07-31 16:16:21 +10001041};
1042
Ben Skeggs27111a22014-08-10 04:10:31 +10001043long
1044nouveau_drm_ioctl(struct file *file, unsigned int cmd, unsigned long arg)
Dave Airlie5addcf02012-09-10 14:20:51 +10001045{
Ben Skeggs27111a22014-08-10 04:10:31 +10001046 struct drm_file *filp = file->private_data;
1047 struct drm_device *dev = filp->minor->dev;
Dave Airlie5addcf02012-09-10 14:20:51 +10001048 long ret;
Dave Airlie5addcf02012-09-10 14:20:51 +10001049
1050 ret = pm_runtime_get_sync(dev->dev);
Alexandre Courbotb6c42852014-02-12 14:00:59 +09001051 if (ret < 0 && ret != -EACCES)
Dave Airlie5addcf02012-09-10 14:20:51 +10001052 return ret;
1053
Ben Skeggs27111a22014-08-10 04:10:31 +10001054 switch (_IOC_NR(cmd) - DRM_COMMAND_BASE) {
1055 case DRM_NOUVEAU_NVIF:
1056 ret = usif_ioctl(filp, (void __user *)arg, _IOC_SIZE(cmd));
1057 break;
1058 default:
1059 ret = drm_ioctl(file, cmd, arg);
1060 break;
1061 }
Dave Airlie5addcf02012-09-10 14:20:51 +10001062
1063 pm_runtime_mark_last_busy(dev->dev);
1064 pm_runtime_put_autosuspend(dev->dev);
1065 return ret;
1066}
Ben Skeggs27111a22014-08-10 04:10:31 +10001067
Ben Skeggs77145f12012-07-31 16:16:21 +10001068static const struct file_operations
1069nouveau_driver_fops = {
1070 .owner = THIS_MODULE,
1071 .open = drm_open,
1072 .release = drm_release,
Dave Airlie5addcf02012-09-10 14:20:51 +10001073 .unlocked_ioctl = nouveau_drm_ioctl,
Ben Skeggs77145f12012-07-31 16:16:21 +10001074 .mmap = nouveau_ttm_mmap,
1075 .poll = drm_poll,
Ben Skeggs77145f12012-07-31 16:16:21 +10001076 .read = drm_read,
1077#if defined(CONFIG_COMPAT)
1078 .compat_ioctl = nouveau_compat_ioctl,
1079#endif
1080 .llseek = noop_llseek,
1081};
1082
1083static struct drm_driver
David Herrmann915b4d12014-08-29 12:12:43 +02001084driver_stub = {
Ben Skeggs77145f12012-07-31 16:16:21 +10001085 .driver_features =
Peter Antoine0e975982015-06-23 08:18:49 +01001086 DRIVER_GEM | DRIVER_MODESET | DRIVER_PRIME | DRIVER_RENDER |
1087 DRIVER_KMS_LEGACY_CONTEXT,
Ben Skeggs77145f12012-07-31 16:16:21 +10001088
Ben Skeggs77145f12012-07-31 16:16:21 +10001089 .open = nouveau_drm_open,
Ben Skeggs77145f12012-07-31 16:16:21 +10001090 .postclose = nouveau_drm_postclose,
1091 .lastclose = nouveau_vga_lastclose,
1092
Marcin Slusarz33b903e2013-02-08 21:42:13 +01001093#if defined(CONFIG_DEBUG_FS)
Karol Herbst56c101a2015-07-31 00:35:42 +02001094 .debugfs_init = nouveau_drm_debugfs_init,
Marcin Slusarz33b903e2013-02-08 21:42:13 +01001095#endif
1096
Ben Skeggs51cb4b32013-10-03 07:02:29 +10001097 .enable_vblank = nouveau_display_vblank_enable,
1098 .disable_vblank = nouveau_display_vblank_disable,
Ben Skeggsd83ef852013-11-14 13:37:49 +10001099 .get_scanout_position = nouveau_display_scanoutpos,
Daniel Vetter1bf6ad62017-05-09 16:03:28 +02001100 .get_vblank_timestamp = drm_calc_vbltimestamp_from_scanoutpos,
Ben Skeggs77145f12012-07-31 16:16:21 +10001101
1102 .ioctls = nouveau_ioctls,
Rob Clarkbaa70942013-08-02 13:27:49 -04001103 .num_ioctls = ARRAY_SIZE(nouveau_ioctls),
Ben Skeggs77145f12012-07-31 16:16:21 +10001104 .fops = &nouveau_driver_fops,
1105
1106 .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
1107 .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
Aaron Plattnerab9ccb92013-01-15 20:47:43 +00001108 .gem_prime_export = drm_gem_prime_export,
1109 .gem_prime_import = drm_gem_prime_import,
1110 .gem_prime_pin = nouveau_gem_prime_pin,
Maarten Lankhorst3aac4502014-07-01 12:57:26 +02001111 .gem_prime_res_obj = nouveau_gem_prime_res_obj,
Maarten Lankhorst1af7c7d2013-06-27 13:38:19 +02001112 .gem_prime_unpin = nouveau_gem_prime_unpin,
Aaron Plattnerab9ccb92013-01-15 20:47:43 +00001113 .gem_prime_get_sg_table = nouveau_gem_prime_get_sg_table,
1114 .gem_prime_import_sg_table = nouveau_gem_prime_import_sg_table,
1115 .gem_prime_vmap = nouveau_gem_prime_vmap,
1116 .gem_prime_vunmap = nouveau_gem_prime_vunmap,
Ben Skeggs77145f12012-07-31 16:16:21 +10001117
Daniel Vettera51e6ac2016-05-30 19:53:00 +02001118 .gem_free_object_unlocked = nouveau_gem_object_del,
Ben Skeggs77145f12012-07-31 16:16:21 +10001119 .gem_open_object = nouveau_gem_object_open,
1120 .gem_close_object = nouveau_gem_object_close,
1121
1122 .dumb_create = nouveau_display_dumb_create,
1123 .dumb_map_offset = nouveau_display_dumb_map_offset,
Ben Skeggs77145f12012-07-31 16:16:21 +10001124
1125 .name = DRIVER_NAME,
1126 .desc = DRIVER_DESC,
1127#ifdef GIT_REVISION
1128 .date = GIT_REVISION,
1129#else
1130 .date = DRIVER_DATE,
1131#endif
1132 .major = DRIVER_MAJOR,
1133 .minor = DRIVER_MINOR,
1134 .patchlevel = DRIVER_PATCHLEVEL,
1135};
1136
Ben Skeggs94580292012-07-06 12:14:00 +10001137static struct pci_device_id
1138nouveau_drm_pci_table[] = {
1139 {
1140 PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID),
1141 .class = PCI_BASE_CLASS_DISPLAY << 16,
1142 .class_mask = 0xff << 16,
1143 },
1144 {
1145 PCI_DEVICE(PCI_VENDOR_ID_NVIDIA_SGS, PCI_ANY_ID),
1146 .class = PCI_BASE_CLASS_DISPLAY << 16,
1147 .class_mask = 0xff << 16,
1148 },
1149 {}
1150};
1151
Pierre Moreau703fa262014-08-18 22:43:24 +02001152static void nouveau_display_options(void)
1153{
1154 DRM_DEBUG_DRIVER("Loading Nouveau with parameters:\n");
1155
1156 DRM_DEBUG_DRIVER("... tv_disable : %d\n", nouveau_tv_disable);
1157 DRM_DEBUG_DRIVER("... ignorelid : %d\n", nouveau_ignorelid);
1158 DRM_DEBUG_DRIVER("... duallink : %d\n", nouveau_duallink);
1159 DRM_DEBUG_DRIVER("... nofbaccel : %d\n", nouveau_nofbaccel);
1160 DRM_DEBUG_DRIVER("... config : %s\n", nouveau_config);
1161 DRM_DEBUG_DRIVER("... debug : %s\n", nouveau_debug);
1162 DRM_DEBUG_DRIVER("... noaccel : %d\n", nouveau_noaccel);
1163 DRM_DEBUG_DRIVER("... modeset : %d\n", nouveau_modeset);
1164 DRM_DEBUG_DRIVER("... runpm : %d\n", nouveau_runtime_pm);
1165 DRM_DEBUG_DRIVER("... vram_pushbuf : %d\n", nouveau_vram_pushbuf);
Ben Skeggsf3a8b662016-11-04 11:44:21 +10001166 DRM_DEBUG_DRIVER("... hdmimhz : %d\n", nouveau_hdmimhz);
Pierre Moreau703fa262014-08-18 22:43:24 +02001167}
1168
Dave Airlie2d8b9cc2012-11-02 11:04:28 +10001169static const struct dev_pm_ops nouveau_pm_ops = {
1170 .suspend = nouveau_pmops_suspend,
1171 .resume = nouveau_pmops_resume,
1172 .freeze = nouveau_pmops_freeze,
1173 .thaw = nouveau_pmops_thaw,
1174 .poweroff = nouveau_pmops_freeze,
1175 .restore = nouveau_pmops_resume,
Dave Airlie5addcf02012-09-10 14:20:51 +10001176 .runtime_suspend = nouveau_pmops_runtime_suspend,
1177 .runtime_resume = nouveau_pmops_runtime_resume,
1178 .runtime_idle = nouveau_pmops_runtime_idle,
Dave Airlie2d8b9cc2012-11-02 11:04:28 +10001179};
1180
Ben Skeggs94580292012-07-06 12:14:00 +10001181static struct pci_driver
1182nouveau_drm_pci_driver = {
1183 .name = "nouveau",
1184 .id_table = nouveau_drm_pci_table,
1185 .probe = nouveau_drm_probe,
1186 .remove = nouveau_drm_remove,
Dave Airlie2d8b9cc2012-11-02 11:04:28 +10001187 .driver.pm = &nouveau_pm_ops,
Ben Skeggs94580292012-07-06 12:14:00 +10001188};
1189
Alexandre Courbot8ba9ff12014-06-26 14:33:32 +09001190struct drm_device *
Alexandre Courbote396ecd2015-09-04 19:59:31 +09001191nouveau_platform_device_create(const struct nvkm_device_tegra_func *func,
1192 struct platform_device *pdev,
Ben Skeggs47b25052015-08-20 14:54:15 +10001193 struct nvkm_device **pdevice)
Alexandre Courbot420b9462014-02-17 15:17:26 +09001194{
Alexandre Courbot8ba9ff12014-06-26 14:33:32 +09001195 struct drm_device *drm;
1196 int err;
Alexandre Courbot420b9462014-02-17 15:17:26 +09001197
Alexandre Courbote396ecd2015-09-04 19:59:31 +09001198 err = nvkm_device_tegra_new(func, pdev, nouveau_config, nouveau_debug,
Ben Skeggs7974dd12015-08-20 14:54:17 +10001199 true, true, ~0ULL, pdevice);
Alexandre Courbot8ba9ff12014-06-26 14:33:32 +09001200 if (err)
Ben Skeggse781dc82015-08-20 14:54:15 +10001201 goto err_free;
Alexandre Courbot420b9462014-02-17 15:17:26 +09001202
David Herrmann915b4d12014-08-29 12:12:43 +02001203 drm = drm_dev_alloc(&driver_platform, &pdev->dev);
Tom Gundersen0f288602016-09-21 16:59:19 +02001204 if (IS_ERR(drm)) {
1205 err = PTR_ERR(drm);
Alexandre Courbot8ba9ff12014-06-26 14:33:32 +09001206 goto err_free;
Alexandre Courbot420b9462014-02-17 15:17:26 +09001207 }
1208
Thierry Reding4ac0a802018-11-23 13:11:51 +01001209 err = nouveau_drm_device_init(drm);
1210 if (err)
1211 goto err_put;
1212
Alexandre Courbot8ba9ff12014-06-26 14:33:32 +09001213 platform_set_drvdata(pdev, drm);
1214
1215 return drm;
1216
Thierry Reding4ac0a802018-11-23 13:11:51 +01001217err_put:
1218 drm_dev_put(drm);
Alexandre Courbot8ba9ff12014-06-26 14:33:32 +09001219err_free:
Ben Skeggse781dc82015-08-20 14:54:15 +10001220 nvkm_device_del(pdevice);
Alexandre Courbot8ba9ff12014-06-26 14:33:32 +09001221
1222 return ERR_PTR(err);
Alexandre Courbot420b9462014-02-17 15:17:26 +09001223}
1224
Ben Skeggs94580292012-07-06 12:14:00 +10001225static int __init
1226nouveau_drm_init(void)
1227{
David Herrmann915b4d12014-08-29 12:12:43 +02001228 driver_pci = driver_stub;
David Herrmann915b4d12014-08-29 12:12:43 +02001229 driver_platform = driver_stub;
David Herrmann915b4d12014-08-29 12:12:43 +02001230
Pierre Moreau703fa262014-08-18 22:43:24 +02001231 nouveau_display_options();
1232
Ben Skeggs77145f12012-07-31 16:16:21 +10001233 if (nouveau_modeset == -1) {
Ben Skeggs77145f12012-07-31 16:16:21 +10001234 if (vgacon_text_force())
1235 nouveau_modeset = 0;
Ben Skeggs77145f12012-07-31 16:16:21 +10001236 }
1237
1238 if (!nouveau_modeset)
1239 return 0;
1240
Alexandre Courbot055a65d2015-01-15 15:29:56 +09001241#ifdef CONFIG_NOUVEAU_PLATFORM_DRIVER
1242 platform_driver_register(&nouveau_platform_driver);
1243#endif
1244
Ben Skeggs77145f12012-07-31 16:16:21 +10001245 nouveau_register_dsm_handler();
Pierre Moreaudb1a0ae22016-12-08 00:57:08 +01001246 nouveau_backlight_ctor();
Daniel Vetter10631d72017-05-24 16:51:40 +02001247
1248#ifdef CONFIG_PCI
1249 return pci_register_driver(&nouveau_drm_pci_driver);
1250#else
1251 return 0;
1252#endif
Ben Skeggs94580292012-07-06 12:14:00 +10001253}
1254
1255static void __exit
1256nouveau_drm_exit(void)
1257{
Ben Skeggs77145f12012-07-31 16:16:21 +10001258 if (!nouveau_modeset)
1259 return;
1260
Daniel Vetter10631d72017-05-24 16:51:40 +02001261#ifdef CONFIG_PCI
1262 pci_unregister_driver(&nouveau_drm_pci_driver);
1263#endif
Pierre Moreaudb1a0ae22016-12-08 00:57:08 +01001264 nouveau_backlight_dtor();
Ben Skeggs77145f12012-07-31 16:16:21 +10001265 nouveau_unregister_dsm_handler();
Alexandre Courbot055a65d2015-01-15 15:29:56 +09001266
1267#ifdef CONFIG_NOUVEAU_PLATFORM_DRIVER
1268 platform_driver_unregister(&nouveau_platform_driver);
1269#endif
Ben Skeggs94580292012-07-06 12:14:00 +10001270}
1271
1272module_init(nouveau_drm_init);
1273module_exit(nouveau_drm_exit);
1274
1275MODULE_DEVICE_TABLE(pci, nouveau_drm_pci_table);
Ben Skeggs77145f12012-07-31 16:16:21 +10001276MODULE_AUTHOR(DRIVER_AUTHOR);
1277MODULE_DESCRIPTION(DRIVER_DESC);
Ben Skeggs94580292012-07-06 12:14:00 +10001278MODULE_LICENSE("GPL and additional rights");