blob: 44b4c432a27365cc2a60fbb58297577936b9985c [file] [log] [blame]
Thomas Gleixner2874c5f2019-05-27 08:55:01 +02001// SPDX-License-Identifier: GPL-2.0-or-later
Paul Mackerras40ef8cb2005-10-10 22:50:37 +10002/*
3 *
4 * Common boot and setup code.
5 *
6 * Copyright (C) 2001 PPC64 Team, IBM Corp
Paul Mackerras40ef8cb2005-10-10 22:50:37 +10007 */
8
Paul Gortmaker4b16f8e2011-07-22 18:24:23 -04009#include <linux/export.h>
Paul Mackerras40ef8cb2005-10-10 22:50:37 +100010#include <linux/string.h>
11#include <linux/sched.h>
12#include <linux/init.h>
13#include <linux/kernel.h>
14#include <linux/reboot.h>
15#include <linux/delay.h>
16#include <linux/initrd.h>
Paul Mackerras40ef8cb2005-10-10 22:50:37 +100017#include <linux/seq_file.h>
18#include <linux/ioport.h>
19#include <linux/console.h>
20#include <linux/utsname.h>
21#include <linux/tty.h>
22#include <linux/root_dev.h>
23#include <linux/notifier.h>
24#include <linux/cpu.h>
25#include <linux/unistd.h>
26#include <linux/serial.h>
27#include <linux/serial_8250.h>
Mike Rapoport57c8a662018-10-30 15:09:49 -070028#include <linux/memblock.h>
Benjamin Herrenschmidt12d04ee2006-11-11 17:25:02 +110029#include <linux/pci.h>
Benjamin Herrenschmidt945feb12008-04-17 14:35:01 +100030#include <linux/lockdep.h>
Anton Blancharda5d86252014-06-04 17:50:47 +100031#include <linux/memory.h>
Anton Blanchardc54b2bf2015-04-09 12:52:56 +100032#include <linux/nmi.h>
Becky Brucea6146882011-10-10 10:50:43 +000033
Michael Ellerman236003e2018-01-16 22:17:18 +110034#include <asm/debugfs.h>
Paul Mackerras40ef8cb2005-10-10 22:50:37 +100035#include <asm/io.h>
Michael Ellerman0cc47462005-12-04 18:39:37 +110036#include <asm/kdump.h>
Paul Mackerras40ef8cb2005-10-10 22:50:37 +100037#include <asm/prom.h>
38#include <asm/processor.h>
39#include <asm/pgtable.h>
Paul Mackerras40ef8cb2005-10-10 22:50:37 +100040#include <asm/smp.h>
41#include <asm/elf.h>
42#include <asm/machdep.h>
43#include <asm/paca.h>
Paul Mackerras40ef8cb2005-10-10 22:50:37 +100044#include <asm/time.h>
45#include <asm/cputable.h>
Nicholas Piggin5a61ef72017-05-09 13:16:52 +100046#include <asm/dt_cpu_ftrs.h>
Paul Mackerras40ef8cb2005-10-10 22:50:37 +100047#include <asm/sections.h>
48#include <asm/btext.h>
49#include <asm/nvram.h>
50#include <asm/setup.h>
Paul Mackerras40ef8cb2005-10-10 22:50:37 +100051#include <asm/rtas.h>
52#include <asm/iommu.h>
53#include <asm/serial.h>
54#include <asm/cache.h>
55#include <asm/page.h>
56#include <asm/mmu.h>
Paul Mackerras40ef8cb2005-10-10 22:50:37 +100057#include <asm/firmware.h>
Paul Mackerrasf78541dc2005-10-28 22:53:37 +100058#include <asm/xmon.h>
David Gibsondcad47f2005-11-07 09:49:43 +110059#include <asm/udbg.h>
Michael Ellerman593e5372005-11-12 00:06:06 +110060#include <asm/kexec.h>
Kumar Galad36b4c42011-04-06 00:18:48 -050061#include <asm/code-patching.h>
Michael Ellerman5d31a962016-03-24 22:04:04 +110062#include <asm/livepatch.h>
Benjamin Herrenschmidtd3cbff12016-07-05 15:03:49 +100063#include <asm/opal.h>
Benjamin Herrenschmidtb1923ca2016-07-05 15:07:51 +100064#include <asm/cputhreads.h>
Madhavan Srinivasanc2e480b2017-12-20 09:25:42 +053065#include <asm/hw_irq.h>
Christophe Leroy2c86cd12018-07-05 16:25:01 +000066#include <asm/feature-fixups.h>
Christophe Leroy69795ca2019-04-18 16:51:18 +100067#include <asm/kup.h>
Paul Mackerras40ef8cb2005-10-10 22:50:37 +100068
Nicholas Piggin1696d0f2017-10-24 21:44:44 +100069#include "setup.h"
70
Paul Mackerras40ef8cb2005-10-10 22:50:37 +100071#ifdef DEBUG
72#define DBG(fmt...) udbg_printf(fmt)
73#else
74#define DBG(fmt...)
75#endif
76
Chen Gang8246aca2013-03-20 14:30:12 +080077int spinning_secondaries;
Paul Mackerras40ef8cb2005-10-10 22:50:37 +100078u64 ppc64_pft_size;
79
Olof Johanssondabcafd2005-12-08 19:40:17 -060080struct ppc64_caches ppc64_caches = {
Benjamin Herrenschmidte2827fe2017-01-08 17:31:47 -060081 .l1d = {
82 .block_size = 0x40,
83 .log_block_size = 6,
84 },
85 .l1i = {
86 .block_size = 0x40,
87 .log_block_size = 6
88 },
Olof Johanssondabcafd2005-12-08 19:40:17 -060089};
Paul Mackerras40ef8cb2005-10-10 22:50:37 +100090EXPORT_SYMBOL_GPL(ppc64_caches);
91
Scott Wood28efc352013-10-11 19:22:38 -050092#if defined(CONFIG_PPC_BOOK3E) && defined(CONFIG_SMP)
Benjamin Herrenschmidtb1923ca2016-07-05 15:07:51 +100093void __init setup_tlb_core_data(void)
Scott Wood28efc352013-10-11 19:22:38 -050094{
95 int cpu;
96
Scott Wood82d86de2014-03-07 14:48:35 -060097 BUILD_BUG_ON(offsetof(struct tlb_core_data, lock) != 0);
98
Scott Wood28efc352013-10-11 19:22:38 -050099 for_each_possible_cpu(cpu) {
100 int first = cpu_first_thread_sibling(cpu);
101
Scott Woodd9e18312015-10-06 22:48:09 -0500102 /*
103 * If we boot via kdump on a non-primary thread,
104 * make sure we point at the thread that actually
105 * set up this TLB.
106 */
107 if (cpu_first_thread_sibling(boot_cpuid) == first)
108 first = boot_cpuid;
109
Nicholas Piggind2e60072018-02-14 01:08:12 +1000110 paca_ptrs[cpu]->tcd_ptr = &paca_ptrs[first]->tcd;
Scott Wood28efc352013-10-11 19:22:38 -0500111
112 /*
113 * If we have threads, we need either tlbsrx.
114 * or e6500 tablewalk mode, or else TLB handlers
115 * will be racy and could produce duplicate entries.
Michael Ellerman0d2b5cd2017-02-15 20:24:25 +1100116 * Should we panic instead?
Scott Wood28efc352013-10-11 19:22:38 -0500117 */
Michael Ellerman0d2b5cd2017-02-15 20:24:25 +1100118 WARN_ONCE(smt_enabled_at_boot >= 2 &&
119 !mmu_has_feature(MMU_FTR_USE_TLBRSRV) &&
120 book3e_htw_mode != PPC_HTW_E6500,
121 "%s: unsupported MMU configuration\n", __func__);
Scott Wood28efc352013-10-11 19:22:38 -0500122 }
123}
Scott Wood28efc352013-10-11 19:22:38 -0500124#endif
125
Paul Mackerras40ef8cb2005-10-10 22:50:37 +1000126#ifdef CONFIG_SMP
127
Nathan Fontenot954e6da2010-08-05 07:42:11 +0000128static char *smt_enabled_cmdline;
Paul Mackerras40ef8cb2005-10-10 22:50:37 +1000129
130/* Look for ibm,smt-enabled OF option */
Benjamin Herrenschmidtb1923ca2016-07-05 15:07:51 +1000131void __init check_smt_enabled(void)
Paul Mackerras40ef8cb2005-10-10 22:50:37 +1000132{
133 struct device_node *dn;
Jeremy Kerra7f67bd2006-07-12 15:35:54 +1000134 const char *smt_option;
Paul Mackerras40ef8cb2005-10-10 22:50:37 +1000135
Nathan Fontenot954e6da2010-08-05 07:42:11 +0000136 /* Default to enabling all threads */
137 smt_enabled_at_boot = threads_per_core;
138
Paul Mackerras40ef8cb2005-10-10 22:50:37 +1000139 /* Allow the command line to overrule the OF option */
Nathan Fontenot954e6da2010-08-05 07:42:11 +0000140 if (smt_enabled_cmdline) {
141 if (!strcmp(smt_enabled_cmdline, "on"))
142 smt_enabled_at_boot = threads_per_core;
143 else if (!strcmp(smt_enabled_cmdline, "off"))
144 smt_enabled_at_boot = 0;
145 else {
Daniel Walter1618bd52014-08-08 14:24:01 -0700146 int smt;
Nathan Fontenot954e6da2010-08-05 07:42:11 +0000147 int rc;
Paul Mackerras40ef8cb2005-10-10 22:50:37 +1000148
Daniel Walter1618bd52014-08-08 14:24:01 -0700149 rc = kstrtoint(smt_enabled_cmdline, 10, &smt);
Nathan Fontenot954e6da2010-08-05 07:42:11 +0000150 if (!rc)
151 smt_enabled_at_boot =
Daniel Walter1618bd52014-08-08 14:24:01 -0700152 min(threads_per_core, smt);
Nathan Fontenot954e6da2010-08-05 07:42:11 +0000153 }
154 } else {
155 dn = of_find_node_by_path("/options");
156 if (dn) {
157 smt_option = of_get_property(dn, "ibm,smt-enabled",
158 NULL);
Paul Mackerras40ef8cb2005-10-10 22:50:37 +1000159
Nathan Fontenot954e6da2010-08-05 07:42:11 +0000160 if (smt_option) {
161 if (!strcmp(smt_option, "on"))
162 smt_enabled_at_boot = threads_per_core;
163 else if (!strcmp(smt_option, "off"))
164 smt_enabled_at_boot = 0;
165 }
Paul Mackerras40ef8cb2005-10-10 22:50:37 +1000166
Nathan Fontenot954e6da2010-08-05 07:42:11 +0000167 of_node_put(dn);
168 }
169 }
Paul Mackerras40ef8cb2005-10-10 22:50:37 +1000170}
171
172/* Look for smt-enabled= cmdline option */
173static int __init early_smt_enabled(char *p)
174{
Nathan Fontenot954e6da2010-08-05 07:42:11 +0000175 smt_enabled_cmdline = p;
Paul Mackerras40ef8cb2005-10-10 22:50:37 +1000176 return 0;
177}
178early_param("smt-enabled", early_smt_enabled);
179
Paul Mackerras40ef8cb2005-10-10 22:50:37 +1000180#endif /* CONFIG_SMP */
181
Michael Ellerman25e13812013-02-12 14:44:50 +0000182/** Fix up paca fields required for the boot cpu */
Benjamin Herrenschmidt009776b2016-07-05 15:07:50 +1000183static void __init fixup_boot_paca(void)
Michael Ellerman25e13812013-02-12 14:44:50 +0000184{
185 /* The boot cpu is started */
186 get_paca()->cpu_start = 1;
187 /* Allow percpu accesses to work until we setup percpu data */
188 get_paca()->data_offset = 0;
Madhavan Srinivasanc2e480b2017-12-20 09:25:42 +0530189 /* Mark interrupts disabled in PACA */
Madhavan Srinivasan4e26bc42017-12-20 09:25:50 +0530190 irq_soft_mask_set(IRQS_DISABLED);
Michael Ellerman25e13812013-02-12 14:44:50 +0000191}
192
Benjamin Herrenschmidt009776b2016-07-05 15:07:50 +1000193static void __init configure_exceptions(void)
Benjamin Herrenschmidtd3cbff12016-07-05 15:03:49 +1000194{
195 /*
196 * Setup the trampolines from the lowmem exception vectors
197 * to the kdump kernel when not using a relocatable kernel.
198 */
199 setup_kdump_trampoline();
200
201 /* Under a PAPR hypervisor, we need hypercalls */
202 if (firmware_has_feature(FW_FEATURE_SET_MODE)) {
203 /* Enable AIL if possible */
204 pseries_enable_reloc_on_exc();
205
206 /*
207 * Tell the hypervisor that we want our exceptions to
208 * be taken in little endian mode.
209 *
210 * We don't call this for big endian as our calling convention
211 * makes us always enter in BE, and the call may fail under
212 * some circumstances with kdump.
213 */
214#ifdef __LITTLE_ENDIAN__
215 pseries_little_endian_exceptions();
216#endif
217 } else {
218 /* Set endian mode using OPAL */
219 if (firmware_has_feature(FW_FEATURE_OPAL))
220 opal_configure_cores();
221
Benjamin Herrenschmidtc0a36012016-11-15 15:28:33 +1100222 /* AIL on native is done in cpu_ready_for_interrupts() */
Benjamin Herrenschmidtd3cbff12016-07-05 15:03:49 +1000223 }
224}
225
Benjamin Herrenschmidt8f619b542014-03-28 13:36:30 +1100226static void cpu_ready_for_interrupts(void)
227{
Benjamin Herrenschmidtc0a36012016-11-15 15:28:33 +1100228 /*
229 * Enable AIL if supported, and we are in hypervisor mode. This
230 * is called once for every processor.
231 *
232 * If we are not in hypervisor mode the job is done once for
233 * the whole partition in configure_exceptions().
234 */
Michael Ellerman5511a452017-03-21 16:24:38 +1100235 if (cpu_has_feature(CPU_FTR_HVMODE) &&
236 cpu_has_feature(CPU_FTR_ARCH_207S)) {
Benjamin Herrenschmidtc0a36012016-11-15 15:28:33 +1100237 unsigned long lpcr = mfspr(SPRN_LPCR);
238 mtspr(SPRN_LPCR, lpcr | LPCR_AIL_3);
239 }
240
Benjamin Herrenschmidt7ed23e12017-03-20 17:49:03 +1100241 /*
Michael Neulingdd9a8c5a2018-09-11 13:07:56 +1000242 * Set HFSCR:TM based on CPU features:
243 * In the special case of TM no suspend (P9N DD2.1), Linux is
244 * told TM is off via the dt-ftrs but told to (partially) use
245 * it via OPAL_REINIT_CPUS_TM_SUSPEND_DISABLED. So HFSCR[TM]
246 * will be off from dt-ftrs but we need to turn it on for the
247 * no suspend case.
Benjamin Herrenschmidt7ed23e12017-03-20 17:49:03 +1100248 */
Michael Neulingdd9a8c5a2018-09-11 13:07:56 +1000249 if (cpu_has_feature(CPU_FTR_HVMODE)) {
250 if (cpu_has_feature(CPU_FTR_TM_COMP))
251 mtspr(SPRN_HFSCR, mfspr(SPRN_HFSCR) | HFSCR_TM);
252 else
253 mtspr(SPRN_HFSCR, mfspr(SPRN_HFSCR) & ~HFSCR_TM);
254 }
Benjamin Herrenschmidt7ed23e12017-03-20 17:49:03 +1100255
Benjamin Herrenschmidt8f619b542014-03-28 13:36:30 +1100256 /* Set IR and DR in PACA MSR */
257 get_paca()->kernel_msr = MSR_KERNEL;
Benjamin Herrenschmidt8f619b542014-03-28 13:36:30 +1100258}
259
Nicholas Pigginc0abd0c2018-02-14 01:08:17 +1000260unsigned long spr_default_dscr = 0;
261
262void __init record_spr_defaults(void)
263{
264 if (early_cpu_has_feature(CPU_FTR_DSCR))
265 spr_default_dscr = mfspr(SPRN_DSCR);
266}
267
Paul Mackerras40ef8cb2005-10-10 22:50:37 +1000268/*
269 * Early initialization entry point. This is called by head.S
270 * with MMU translation disabled. We rely on the "feature" of
271 * the CPU that ignores the top 2 bits of the address in real
272 * mode so we can access kernel globals normally provided we
273 * only toy with things in the RMO region. From here, we do
Yinghai Lu95f72d12010-07-12 14:36:09 +1000274 * some early parsing of the device-tree to setup out MEMBLOCK
Paul Mackerras40ef8cb2005-10-10 22:50:37 +1000275 * data structures, and allocate & initialize the hash table
276 * and segment tables so we can start running with translation
277 * enabled.
278 *
279 * It is this function which will call the probe() callback of
280 * the various platform types and copy the matching one to the
281 * global ppc_md structure. Your platform can eventually do
282 * some very early initializations from the probe() routine, but
283 * this is not recommended, be very careful as, for example, the
284 * device-tree is not accessible via normal means at this point.
285 */
286
287void __init early_setup(unsigned long dt_ptr)
288{
Geoff Levand6a7e4062013-02-13 17:03:16 +0000289 static __initdata struct paca_struct boot_paca;
290
Benjamin Herrenschmidt24d96492008-05-07 10:00:56 +1000291 /* -------- printk is _NOT_ safe to use here ! ------- */
292
Nicholas Piggin5a61ef72017-05-09 13:16:52 +1000293 /* Try new device tree based feature discovery ... */
294 if (!dt_cpu_ftrs_init(__va(dt_ptr)))
295 /* Otherwise use the old style CPU table */
296 identify_cpu(0, mfspr(SPRN_PVR));
Benjamin Herrenschmidt42c4aaa2006-10-24 16:42:40 +1000297
Michael Ellerman33dbcf72006-06-28 13:18:53 +1000298 /* Assume we're on cpu 0 for now. Don't write to the paca yet! */
Michael Ellerman1426d5a2010-01-28 13:23:22 +0000299 initialise_paca(&boot_paca, 0);
300 setup_paca(&boot_paca);
Michael Ellerman25e13812013-02-12 14:44:50 +0000301 fixup_boot_paca();
Michael Ellerman33dbcf72006-06-28 13:18:53 +1000302
Benjamin Herrenschmidt24d96492008-05-07 10:00:56 +1000303 /* -------- printk is now safe to use ------- */
304
Benjamin Herrenschmidtf2fd2512008-05-07 10:25:34 +1000305 /* Enable early debugging if any specified (see udbg.h) */
306 udbg_early_init();
307
Benjamin Herrenschmidte8222502006-03-28 23:15:54 +1100308 DBG(" -> early_setup(), dt_ptr: 0x%lx\n", dt_ptr);
Paul Mackerras40ef8cb2005-10-10 22:50:37 +1000309
310 /*
Linas Vepstas3c607ce2007-09-07 03:47:29 +1000311 * Do early initialization using the flattened device
312 * tree, such as retrieving the physical memory map or
313 * calculating/retrieving the hash table size.
Paul Mackerras40ef8cb2005-10-10 22:50:37 +1000314 */
315 early_init_devtree(__va(dt_ptr));
316
Anton Blanchard4df20462006-03-25 17:25:17 +1100317 /* Now we know the logical id of our boot cpu, setup the paca. */
Nicholas Piggin4890aea2018-02-14 01:08:20 +1000318 if (boot_cpuid != 0) {
319 /* Poison paca_ptrs[0] again if it's not the boot cpu */
320 memset(&paca_ptrs[0], 0x88, sizeof(paca_ptrs[0]));
321 }
Nicholas Piggind2e60072018-02-14 01:08:12 +1000322 setup_paca(paca_ptrs[boot_cpuid]);
Michael Ellerman25e13812013-02-12 14:44:50 +0000323 fixup_boot_paca();
Anton Blanchard4df20462006-03-25 17:25:17 +1100324
Benjamin Herrenschmidt63c254a2016-07-05 15:03:46 +1000325 /*
Benjamin Herrenschmidtd3cbff12016-07-05 15:03:49 +1000326 * Configure exception handlers. This include setting up trampolines
327 * if needed, setting exception endian mode, etc...
Benjamin Herrenschmidt63c254a2016-07-05 15:03:46 +1000328 */
Benjamin Herrenschmidtd3cbff12016-07-05 15:03:49 +1000329 configure_exceptions();
Michael Ellerman0cc47462005-12-04 18:39:37 +1100330
Christophe Leroy69795ca2019-04-18 16:51:18 +1000331 /*
332 * Configure Kernel Userspace Protection. This needs to happen before
333 * feature fixups for platforms that implement this using features.
334 */
335 setup_kup();
336
Benjamin Herrenschmidtc4bd6cb2016-07-05 15:03:42 +1000337 /* Apply all the dynamic patching */
338 apply_feature_fixups();
Benjamin Herrenschmidt97f6e0c2016-08-10 17:27:34 +1000339 setup_feature_keys();
Benjamin Herrenschmidtc4bd6cb2016-07-05 15:03:42 +1000340
Michael Ellerman9e8066f2016-07-26 21:55:48 +1000341 /* Initialize the hash table or TLB handling */
342 early_init_mmu();
343
Benjamin Herrenschmidta944a9c2014-03-28 13:36:29 +1100344 /*
Nicholas Piggin1696d0f2017-10-24 21:44:44 +1000345 * After firmware and early platform setup code has set things up,
346 * we note the SPR values for configurable control/performance
347 * registers, and use those as initial defaults.
348 */
349 record_spr_defaults();
350
351 /*
Benjamin Herrenschmidta944a9c2014-03-28 13:36:29 +1100352 * At this point, we can let interrupts switch to virtual mode
353 * (the MMU has been setup), so adjust the MSR in the PACA to
Benjamin Herrenschmidt8f619b542014-03-28 13:36:30 +1100354 * have IR and DR set and enable AIL if it exists
Benjamin Herrenschmidta944a9c2014-03-28 13:36:29 +1100355 */
Benjamin Herrenschmidt8f619b542014-03-28 13:36:30 +1100356 cpu_ready_for_interrupts();
Benjamin Herrenschmidta944a9c2014-03-28 13:36:29 +1100357
Naveen N. Raod1039782018-04-19 12:34:03 +0530358 /*
359 * We enable ftrace here, but since we only support DYNAMIC_FTRACE, it
360 * will only actually get enabled on the boot cpu much later once
361 * ftrace itself has been initialized.
362 */
363 this_cpu_enable_ftrace();
364
Paul Mackerras40ef8cb2005-10-10 22:50:37 +1000365 DBG(" <- early_setup()\n");
Benjamin Herrenschmidt7191b612013-07-25 12:12:32 +1000366
367#ifdef CONFIG_PPC_EARLY_DEBUG_BOOTX
368 /*
369 * This needs to be done *last* (after the above DBG() even)
370 *
371 * Right after we return from this function, we turn on the MMU
372 * which means the real-mode access trick that btext does will
373 * no longer work, it needs to switch to using a real MMU
374 * mapping. This call will ensure that it does
375 */
376 btext_map();
377#endif /* CONFIG_PPC_EARLY_DEBUG_BOOTX */
Paul Mackerras40ef8cb2005-10-10 22:50:37 +1000378}
379
Paul Mackerras799d6042005-11-10 13:37:51 +1100380#ifdef CONFIG_SMP
381void early_setup_secondary(void)
382{
Madhavan Srinivasan103b7822016-03-04 10:31:48 +0530383 /* Mark interrupts disabled in PACA */
Madhavan Srinivasan4e26bc42017-12-20 09:25:50 +0530384 irq_soft_mask_set(IRQS_DISABLED);
Paul Mackerras799d6042005-11-10 13:37:51 +1100385
Benjamin Herrenschmidt757c74d2009-03-19 19:34:16 +0000386 /* Initialize the hash table or TLB handling */
387 early_init_mmu_secondary();
Benjamin Herrenschmidta944a9c2014-03-28 13:36:29 +1100388
Russell Curreyb28c9752019-04-18 16:51:21 +1000389 /* Perform any KUP setup that is per-cpu */
390 setup_kup();
391
Benjamin Herrenschmidta944a9c2014-03-28 13:36:29 +1100392 /*
393 * At this point, we can let interrupts switch to virtual mode
394 * (the MMU has been setup), so adjust the MSR in the PACA to
395 * have IR and DR set.
396 */
Benjamin Herrenschmidt8f619b542014-03-28 13:36:30 +1100397 cpu_ready_for_interrupts();
Paul Mackerras799d6042005-11-10 13:37:51 +1100398}
399
400#endif /* CONFIG_SMP */
Paul Mackerras40ef8cb2005-10-10 22:50:37 +1000401
Nicholas Piggin8c1aef62018-05-19 14:35:52 +1000402void panic_smp_self_stop(void)
403{
404 hard_irq_disable();
405 spin_begin();
406 while (1)
407 spin_cpu_relax();
408}
409
Thiago Jung Bauermannda665882016-11-29 23:45:50 +1100410#if defined(CONFIG_SMP) || defined(CONFIG_KEXEC_CORE)
Scott Wood567cf942015-10-06 22:48:19 -0500411static bool use_spinloop(void)
412{
Nicholas Piggin339a3292017-10-23 18:05:07 +1000413 if (IS_ENABLED(CONFIG_PPC_BOOK3S)) {
414 /*
415 * See comments in head_64.S -- not all platforms insert
416 * secondaries at __secondary_hold and wait at the spin
417 * loop.
418 */
419 if (firmware_has_feature(FW_FEATURE_OPAL))
420 return false;
Scott Wood567cf942015-10-06 22:48:19 -0500421 return true;
Nicholas Piggin339a3292017-10-23 18:05:07 +1000422 }
Scott Wood567cf942015-10-06 22:48:19 -0500423
424 /*
425 * When book3e boots from kexec, the ePAPR spin table does
426 * not get used.
427 */
428 return of_property_read_bool(of_chosen, "linux,booted-from-kexec");
429}
430
Michael Ellermanb8f51022005-11-04 12:09:42 +1100431void smp_release_cpus(void)
432{
Michael Ellerman758438a2005-12-05 15:49:00 -0600433 unsigned long *ptr;
Benjamin Herrenschmidt9d07bc82011-03-16 14:54:35 +1100434 int i;
Michael Ellermanb8f51022005-11-04 12:09:42 +1100435
Scott Wood567cf942015-10-06 22:48:19 -0500436 if (!use_spinloop())
437 return;
438
Michael Ellermanb8f51022005-11-04 12:09:42 +1100439 DBG(" -> smp_release_cpus()\n");
440
441 /* All secondary cpus are spinning on a common spinloop, release them
442 * all now so they can start to spin on their individual paca
443 * spinloops. For non SMP kernels, the secondary cpus never get out
444 * of the common spinloop.
Paul Mackerras1f6a93e2008-08-30 11:40:24 +1000445 */
Michael Ellermanb8f51022005-11-04 12:09:42 +1100446
Michael Ellerman758438a2005-12-05 15:49:00 -0600447 ptr = (unsigned long *)((unsigned long)&__secondary_hold_spinloop
448 - PHYSICAL_START);
Anton Blanchard2751b622014-03-11 11:54:06 +1100449 *ptr = ppc_function_entry(generic_secondary_smp_init);
Benjamin Herrenschmidt9d07bc82011-03-16 14:54:35 +1100450
451 /* And wait a bit for them to catch up */
452 for (i = 0; i < 100000; i++) {
453 mb();
454 HMT_low();
Matt Evans7ac87ab2011-05-25 18:09:12 +0000455 if (spinning_secondaries == 0)
Benjamin Herrenschmidt9d07bc82011-03-16 14:54:35 +1100456 break;
457 udelay(1);
458 }
Matt Evans7ac87ab2011-05-25 18:09:12 +0000459 DBG("spinning_secondaries = %d\n", spinning_secondaries);
Michael Ellermanb8f51022005-11-04 12:09:42 +1100460
461 DBG(" <- smp_release_cpus()\n");
462}
Thiago Jung Bauermannda665882016-11-29 23:45:50 +1100463#endif /* CONFIG_SMP || CONFIG_KEXEC_CORE */
Michael Ellermanb8f51022005-11-04 12:09:42 +1100464
Paul Mackerras40ef8cb2005-10-10 22:50:37 +1000465/*
Paul Mackerras799d6042005-11-10 13:37:51 +1100466 * Initialize some remaining members of the ppc64_caches and systemcfg
467 * structures
Paul Mackerras40ef8cb2005-10-10 22:50:37 +1000468 * (at least until we get rid of them completely). This is mostly some
469 * cache informations about the CPU that will be used by cache flush
470 * routines and/or provided to userland
471 */
Benjamin Herrenschmidte2827fe2017-01-08 17:31:47 -0600472
473static void init_cache_info(struct ppc_cache_info *info, u32 size, u32 lsize,
474 u32 bsize, u32 sets)
475{
476 info->size = size;
477 info->sets = sets;
478 info->line_size = lsize;
479 info->block_size = bsize;
480 info->log_block_size = __ilog2(bsize);
Anton Blanchard6ba422c2017-03-05 10:54:34 +1100481 if (bsize)
482 info->blocks_per_page = PAGE_SIZE / bsize;
483 else
484 info->blocks_per_page = 0;
Benjamin Herrenschmidt98a5f362017-02-03 17:20:07 +1100485
486 if (sets == 0)
487 info->assoc = 0xffff;
488 else
489 info->assoc = size / (sets * lsize);
Benjamin Herrenschmidte2827fe2017-01-08 17:31:47 -0600490}
491
492static bool __init parse_cache_info(struct device_node *np,
493 bool icache,
494 struct ppc_cache_info *info)
495{
496 static const char *ipropnames[] __initdata = {
497 "i-cache-size",
498 "i-cache-sets",
499 "i-cache-block-size",
500 "i-cache-line-size",
501 };
502 static const char *dpropnames[] __initdata = {
503 "d-cache-size",
504 "d-cache-sets",
505 "d-cache-block-size",
506 "d-cache-line-size",
507 };
508 const char **propnames = icache ? ipropnames : dpropnames;
509 const __be32 *sizep, *lsizep, *bsizep, *setsp;
510 u32 size, lsize, bsize, sets;
511 bool success = true;
512
513 size = 0;
514 sets = -1u;
515 lsize = bsize = cur_cpu_spec->dcache_bsize;
516 sizep = of_get_property(np, propnames[0], NULL);
517 if (sizep != NULL)
518 size = be32_to_cpu(*sizep);
519 setsp = of_get_property(np, propnames[1], NULL);
520 if (setsp != NULL)
521 sets = be32_to_cpu(*setsp);
522 bsizep = of_get_property(np, propnames[2], NULL);
523 lsizep = of_get_property(np, propnames[3], NULL);
524 if (bsizep == NULL)
525 bsizep = lsizep;
526 if (lsizep != NULL)
527 lsize = be32_to_cpu(*lsizep);
528 if (bsizep != NULL)
529 bsize = be32_to_cpu(*bsizep);
530 if (sizep == NULL || bsizep == NULL || lsizep == NULL)
531 success = false;
532
533 /*
534 * OF is weird .. it represents fully associative caches
535 * as "1 way" which doesn't make much sense and doesn't
536 * leave room for direct mapped. We'll assume that 0
537 * in OF means direct mapped for that reason.
538 */
539 if (sets == 1)
540 sets = 0;
541 else if (sets == 0)
542 sets = 1;
543
544 init_cache_info(info, size, lsize, bsize, sets);
545
546 return success;
547}
548
Benjamin Herrenschmidtb1923ca2016-07-05 15:07:51 +1000549void __init initialize_cache_info(void)
Paul Mackerras40ef8cb2005-10-10 22:50:37 +1000550{
Benjamin Herrenschmidt608b4212017-01-08 17:31:49 -0600551 struct device_node *cpu = NULL, *l2, *l3 = NULL;
552 u32 pvr;
Paul Mackerras40ef8cb2005-10-10 22:50:37 +1000553
554 DBG(" -> initialize_cache_info()\n");
555
Benjamin Herrenschmidt608b4212017-01-08 17:31:49 -0600556 /*
557 * All shipping POWER8 machines have a firmware bug that
558 * puts incorrect information in the device-tree. This will
559 * be (hopefully) fixed for future chips but for now hard
560 * code the values if we are running on one of these
561 */
562 pvr = PVR_VER(mfspr(SPRN_PVR));
563 if (pvr == PVR_POWER8 || pvr == PVR_POWER8E ||
564 pvr == PVR_POWER8NVL) {
565 /* size lsize blk sets */
566 init_cache_info(&ppc64_caches.l1i, 0x8000, 128, 128, 32);
567 init_cache_info(&ppc64_caches.l1d, 0x10000, 128, 128, 64);
568 init_cache_info(&ppc64_caches.l2, 0x80000, 128, 0, 512);
569 init_cache_info(&ppc64_caches.l3, 0x800000, 128, 0, 8192);
570 } else
571 cpu = of_find_node_by_type(NULL, "cpu");
Paul Mackerras40ef8cb2005-10-10 22:50:37 +1000572
Benjamin Herrenschmidte2827fe2017-01-08 17:31:47 -0600573 /*
574 * We're assuming *all* of the CPUs have the same
575 * d-cache and i-cache sizes... -Peter
576 */
Benjamin Herrenschmidt65e01f32017-01-08 17:31:48 -0600577 if (cpu) {
578 if (!parse_cache_info(cpu, false, &ppc64_caches.l1d))
Benjamin Herrenschmidte2827fe2017-01-08 17:31:47 -0600579 DBG("Argh, can't find dcache properties !\n");
Paul Mackerras40ef8cb2005-10-10 22:50:37 +1000580
Benjamin Herrenschmidt65e01f32017-01-08 17:31:48 -0600581 if (!parse_cache_info(cpu, true, &ppc64_caches.l1i))
Benjamin Herrenschmidte2827fe2017-01-08 17:31:47 -0600582 DBG("Argh, can't find icache properties !\n");
Benjamin Herrenschmidt65e01f32017-01-08 17:31:48 -0600583
584 /*
585 * Try to find the L2 and L3 if any. Assume they are
586 * unified and use the D-side properties.
587 */
588 l2 = of_find_next_cache_node(cpu);
589 of_node_put(cpu);
590 if (l2) {
591 parse_cache_info(l2, false, &ppc64_caches.l2);
592 l3 = of_find_next_cache_node(l2);
593 of_node_put(l2);
594 }
595 if (l3) {
596 parse_cache_info(l3, false, &ppc64_caches.l3);
597 of_node_put(l3);
598 }
Paul Mackerras40ef8cb2005-10-10 22:50:37 +1000599 }
600
Benjamin Herrenschmidt9df549a2016-07-05 15:04:08 +1000601 /* For use by binfmt_elf */
Benjamin Herrenschmidte2827fe2017-01-08 17:31:47 -0600602 dcache_bsize = ppc64_caches.l1d.block_size;
603 icache_bsize = ppc64_caches.l1i.block_size;
Benjamin Herrenschmidt9df549a2016-07-05 15:04:08 +1000604
Nicholas Piggin5a61ef72017-05-09 13:16:52 +1000605 cur_cpu_spec->dcache_bsize = dcache_bsize;
606 cur_cpu_spec->icache_bsize = icache_bsize;
607
Paul Mackerras40ef8cb2005-10-10 22:50:37 +1000608 DBG(" <- initialize_cache_info()\n");
609}
610
Nicholas Piggin1af19332017-12-22 21:17:13 +1000611/*
612 * This returns the limit below which memory accesses to the linear
613 * mapping are guarnateed not to cause an architectural exception (e.g.,
614 * TLB or SLB miss fault).
615 *
616 * This is used to allocate PACAs and various interrupt stacks that
617 * that are accessed early in interrupt handlers that must not cause
618 * re-entrant interrupts.
Benjamin Herrenschmidt40bd5872011-05-03 14:07:01 +0000619 */
Nicholas Piggin1af19332017-12-22 21:17:13 +1000620__init u64 ppc64_bolted_size(void)
Anton Blanchard095c7962010-05-10 18:59:18 +0000621{
Benjamin Herrenschmidt40bd5872011-05-03 14:07:01 +0000622#ifdef CONFIG_PPC_BOOK3E
623 /* Freescale BookE bolts the entire linear mapping */
Nicholas Piggin1af19332017-12-22 21:17:13 +1000624 /* XXX: BookE ppc64_rma_limit setup seems to disagree? */
625 if (early_mmu_has_feature(MMU_FTR_TYPE_FSL_E))
Benjamin Herrenschmidt40bd5872011-05-03 14:07:01 +0000626 return linear_map_top;
627 /* Other BookE, we assume the first GB is bolted */
628 return 1ul << 30;
629#else
Nicholas Piggin1af19332017-12-22 21:17:13 +1000630 /* BookS radix, does not take faults on linear mapping */
Nicholas Piggind5507192017-08-13 11:33:41 +1000631 if (early_radix_enabled())
632 return ULONG_MAX;
633
Nicholas Piggin1af19332017-12-22 21:17:13 +1000634 /* BookS hash, the first segment is bolted */
635 if (early_mmu_has_feature(MMU_FTR_1T_SEGMENT))
Anton Blanchard095c7962010-05-10 18:59:18 +0000636 return 1UL << SID_SHIFT_1T;
Anton Blanchard095c7962010-05-10 18:59:18 +0000637 return 1UL << SID_SHIFT;
Benjamin Herrenschmidt40bd5872011-05-03 14:07:01 +0000638#endif
Anton Blanchard095c7962010-05-10 18:59:18 +0000639}
640
Nicholas Pigginf3865f92018-02-14 01:08:21 +1000641static void *__init alloc_stack(unsigned long limit, int cpu)
642{
Christophe Leroyc8e409a2019-01-31 10:08:44 +0000643 void *ptr;
Nicholas Pigginf3865f92018-02-14 01:08:21 +1000644
Nicholas Piggin66f93c52018-11-15 12:34:27 +1000645 BUILD_BUG_ON(STACK_INT_FRAME_SIZE % 16);
646
Christophe Leroyc8e409a2019-01-31 10:08:44 +0000647 ptr = memblock_alloc_try_nid(THREAD_SIZE, THREAD_SIZE,
648 MEMBLOCK_LOW_LIMIT, limit,
649 early_cpu_to_node(cpu));
650 if (!ptr)
651 panic("cannot allocate stacks");
Nicholas Pigginf3865f92018-02-14 01:08:21 +1000652
Christophe Leroyc8e409a2019-01-31 10:08:44 +0000653 return ptr;
Nicholas Pigginf3865f92018-02-14 01:08:21 +1000654}
655
Benjamin Herrenschmidtb1923ca2016-07-05 15:07:51 +1000656void __init irqstack_early_init(void)
Paul Mackerras40ef8cb2005-10-10 22:50:37 +1000657{
Nicholas Piggin1af19332017-12-22 21:17:13 +1000658 u64 limit = ppc64_bolted_size();
Paul Mackerras40ef8cb2005-10-10 22:50:37 +1000659 unsigned int i;
660
661 /*
Anton Blanchard8f4da262010-12-08 00:55:03 +0000662 * Interrupt stacks must be in the first segment since we
Nicholas Piggind5507192017-08-13 11:33:41 +1000663 * cannot afford to take SLB misses on them. They are not
664 * accessed in realmode.
Paul Mackerras40ef8cb2005-10-10 22:50:37 +1000665 */
KAMEZAWA Hiroyuki0e551952006-03-28 14:50:51 -0800666 for_each_possible_cpu(i) {
Nicholas Pigginf3865f92018-02-14 01:08:21 +1000667 softirq_ctx[i] = alloc_stack(limit, i);
668 hardirq_ctx[i] = alloc_stack(limit, i);
Paul Mackerras40ef8cb2005-10-10 22:50:37 +1000669 }
670}
Paul Mackerras40ef8cb2005-10-10 22:50:37 +1000671
Benjamin Herrenschmidt2d27cfd2009-07-23 23:15:59 +0000672#ifdef CONFIG_PPC_BOOK3E
Benjamin Herrenschmidtb1923ca2016-07-05 15:07:51 +1000673void __init exc_lvl_early_init(void)
Benjamin Herrenschmidt2d27cfd2009-07-23 23:15:59 +0000674{
675 unsigned int i;
676
677 for_each_possible_cpu(i) {
Nicholas Pigginf3865f92018-02-14 01:08:21 +1000678 void *sp;
Tiejun Chen160c7322013-10-23 17:31:21 +0800679
Nicholas Pigginf3865f92018-02-14 01:08:21 +1000680 sp = alloc_stack(ULONG_MAX, i);
681 critirq_ctx[i] = sp;
682 paca_ptrs[i]->crit_kstack = sp + THREAD_SIZE;
Tiejun Chen160c7322013-10-23 17:31:21 +0800683
Nicholas Pigginf3865f92018-02-14 01:08:21 +1000684 sp = alloc_stack(ULONG_MAX, i);
685 dbgirq_ctx[i] = sp;
686 paca_ptrs[i]->dbg_kstack = sp + THREAD_SIZE;
687
688 sp = alloc_stack(ULONG_MAX, i);
689 mcheckirq_ctx[i] = sp;
690 paca_ptrs[i]->mc_kstack = sp + THREAD_SIZE;
Benjamin Herrenschmidt2d27cfd2009-07-23 23:15:59 +0000691 }
Kumar Galad36b4c42011-04-06 00:18:48 -0500692
693 if (cpu_has_feature(CPU_FTR_DEBUG_LVL_EXC))
Kevin Hao565c2f22013-05-12 07:26:23 +0800694 patch_exception(0x040, exc_debug_debug_book3e);
Benjamin Herrenschmidt2d27cfd2009-07-23 23:15:59 +0000695}
Benjamin Herrenschmidt2d27cfd2009-07-23 23:15:59 +0000696#endif
697
Paul Mackerras40ef8cb2005-10-10 22:50:37 +1000698/*
699 * Stack space used when we detect a bad kernel stack pointer, and
Mahesh Salgaonkar729b0f72013-10-30 20:04:00 +0530700 * early in SMP boots before relocation is enabled. Exclusive emergency
701 * stack for machine checks.
Paul Mackerras40ef8cb2005-10-10 22:50:37 +1000702 */
Benjamin Herrenschmidtb1923ca2016-07-05 15:07:51 +1000703void __init emergency_stack_init(void)
Paul Mackerras40ef8cb2005-10-10 22:50:37 +1000704{
Anton Blanchard095c7962010-05-10 18:59:18 +0000705 u64 limit;
Paul Mackerras40ef8cb2005-10-10 22:50:37 +1000706 unsigned int i;
707
708 /*
709 * Emergency stacks must be under 256MB, we cannot afford to take
710 * SLB misses on them. The ABI also requires them to be 128-byte
711 * aligned.
712 *
713 * Since we use these as temporary stacks during secondary CPU
Nicholas Piggind5507192017-08-13 11:33:41 +1000714 * bringup, machine check, system reset, and HMI, we need to get
715 * at them in real mode. This means they must also be within the RMO
716 * region.
Nicholas Piggin34f19ff2017-06-21 15:58:29 +1000717 *
718 * The IRQ stacks allocated elsewhere in this file are zeroed and
719 * initialized in kernel/irq.c. These are initialized here in order
720 * to have emergency stacks available as early as possible.
Paul Mackerras40ef8cb2005-10-10 22:50:37 +1000721 */
Nicholas Piggin1af19332017-12-22 21:17:13 +1000722 limit = min(ppc64_bolted_size(), ppc64_rma_size);
Paul Mackerras40ef8cb2005-10-10 22:50:37 +1000723
Michael Ellerman3243d872008-04-30 13:21:45 +1000724 for_each_possible_cpu(i) {
Christophe Leroyd6088982019-01-12 09:55:53 +0000725 paca_ptrs[i]->emergency_sp = alloc_stack(limit, i) + THREAD_SIZE;
Mahesh Salgaonkar729b0f72013-10-30 20:04:00 +0530726
727#ifdef CONFIG_PPC_BOOK3S_64
Nicholas Pigginb1ee8a32016-12-20 04:30:06 +1000728 /* emergency stack for NMI exception handling. */
Christophe Leroyd6088982019-01-12 09:55:53 +0000729 paca_ptrs[i]->nmi_emergency_sp = alloc_stack(limit, i) + THREAD_SIZE;
Nicholas Pigginb1ee8a32016-12-20 04:30:06 +1000730
Mahesh Salgaonkar729b0f72013-10-30 20:04:00 +0530731 /* emergency stack for machine check exception handling. */
Christophe Leroyd6088982019-01-12 09:55:53 +0000732 paca_ptrs[i]->mc_emergency_sp = alloc_stack(limit, i) + THREAD_SIZE;
Mahesh Salgaonkar729b0f72013-10-30 20:04:00 +0530733#endif
Michael Ellerman3243d872008-04-30 13:21:45 +1000734 }
Paul Mackerras40ef8cb2005-10-10 22:50:37 +1000735}
736
Anton Blanchard7a0268f2006-01-11 13:16:44 +1100737#ifdef CONFIG_SMP
Tejun Heoc2a7e812009-08-14 15:00:53 +0900738#define PCPU_DYN_SIZE ()
739
740static void * __init pcpu_fc_alloc(unsigned int cpu, size_t size, size_t align)
741{
Mike Rapoportccfa2a02018-10-30 15:08:45 -0700742 return memblock_alloc_try_nid(size, align, __pa(MAX_DMA_ADDRESS),
Mike Rapoport97ad1082018-10-30 15:09:44 -0700743 MEMBLOCK_ALLOC_ACCESSIBLE,
Mike Rapoportccfa2a02018-10-30 15:08:45 -0700744 early_cpu_to_node(cpu));
745
Tejun Heoc2a7e812009-08-14 15:00:53 +0900746}
747
748static void __init pcpu_fc_free(void *ptr, size_t size)
749{
Mike Rapoport20132882018-10-30 15:09:21 -0700750 memblock_free(__pa(ptr), size);
Tejun Heoc2a7e812009-08-14 15:00:53 +0900751}
752
753static int pcpu_cpu_distance(unsigned int from, unsigned int to)
754{
Michael Ellermanba4a6482017-06-06 20:23:57 +1000755 if (early_cpu_to_node(from) == early_cpu_to_node(to))
Tejun Heoc2a7e812009-08-14 15:00:53 +0900756 return LOCAL_DISTANCE;
757 else
758 return REMOTE_DISTANCE;
759}
760
Anton Blanchardae01f842010-05-31 18:45:11 +0000761unsigned long __per_cpu_offset[NR_CPUS] __read_mostly;
762EXPORT_SYMBOL(__per_cpu_offset);
763
Anton Blanchard7a0268f2006-01-11 13:16:44 +1100764void __init setup_per_cpu_areas(void)
765{
Tejun Heoc2a7e812009-08-14 15:00:53 +0900766 const size_t dyn_size = PERCPU_MODULE_RESERVE + PERCPU_DYNAMIC_RESERVE;
767 size_t atom_size;
768 unsigned long delta;
769 unsigned int cpu;
770 int rc;
Anton Blanchard7a0268f2006-01-11 13:16:44 +1100771
Tejun Heoc2a7e812009-08-14 15:00:53 +0900772 /*
773 * Linear mapping is one of 4K, 1M and 16M. For 4K, no need
774 * to group units. For larger mappings, use 1M atom which
775 * should be large enough to contain a number of units.
776 */
777 if (mmu_linear_psize == MMU_PAGE_4K)
778 atom_size = PAGE_SIZE;
779 else
780 atom_size = 1 << 20;
Anton Blanchard7a0268f2006-01-11 13:16:44 +1100781
Tejun Heoc2a7e812009-08-14 15:00:53 +0900782 rc = pcpu_embed_first_chunk(0, dyn_size, atom_size, pcpu_cpu_distance,
783 pcpu_fc_alloc, pcpu_fc_free);
784 if (rc < 0)
785 panic("cannot initialize percpu area (err=%d)", rc);
Anton Blanchard7a0268f2006-01-11 13:16:44 +1100786
Tejun Heoc2a7e812009-08-14 15:00:53 +0900787 delta = (unsigned long)pcpu_base_addr - (unsigned long)__per_cpu_start;
Anton Blanchardae01f842010-05-31 18:45:11 +0000788 for_each_possible_cpu(cpu) {
789 __per_cpu_offset[cpu] = delta + pcpu_unit_offsets[cpu];
Nicholas Piggind2e60072018-02-14 01:08:12 +1000790 paca_ptrs[cpu]->data_offset = __per_cpu_offset[cpu];
Anton Blanchardae01f842010-05-31 18:45:11 +0000791 }
Anton Blanchard7a0268f2006-01-11 13:16:44 +1100792}
793#endif
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100794
Anton Blancharda5d86252014-06-04 17:50:47 +1000795#ifdef CONFIG_MEMORY_HOTPLUG_SPARSE
796unsigned long memory_block_size_bytes(void)
797{
798 if (ppc_md.memory_block_size)
799 return ppc_md.memory_block_size();
800
801 return MIN_MEMORY_BLOCK_SIZE;
802}
803#endif
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100804
Benjamin Herrenschmidtecd73cc2013-07-15 13:03:08 +1000805#if defined(CONFIG_PPC_INDIRECT_PIO) || defined(CONFIG_PPC_INDIRECT_MMIO)
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100806struct ppc_pci_io ppc_pci_io;
807EXPORT_SYMBOL(ppc_pci_io);
Benjamin Herrenschmidtecd73cc2013-07-15 13:03:08 +1000808#endif
Nicholas Piggin70412c52017-08-28 14:27:19 +1000809
810#ifdef CONFIG_HARDLOCKUP_DETECTOR_PERF
811u64 hw_nmi_get_sample_period(int watchdog_thresh)
812{
813 return ppc_proc_freq * watchdog_thresh;
814}
815#endif
816
817/*
818 * The perf based hardlockup detector breaks PMU event based branches, so
819 * disable it by default. Book3S has a soft-nmi hardlockup detector based
820 * on the decrementer interrupt, so it does not suffer from this problem.
821 *
822 * It is likely to get false positives in VM guests, so disable it there
823 * by default too.
824 */
825static int __init disable_hardlockup_detector(void)
826{
827#ifdef CONFIG_HARDLOCKUP_DETECTOR_PERF
828 hardlockup_detector_disable();
829#else
830 if (firmware_has_feature(FW_FEATURE_LPAR))
831 hardlockup_detector_disable();
832#endif
833
834 return 0;
835}
836early_initcall(disable_hardlockup_detector);
Michael Ellermanaa8a5e02018-01-10 03:07:15 +1100837
838#ifdef CONFIG_PPC_BOOK3S_64
839static enum l1d_flush_type enabled_flush_types;
840static void *l1d_flush_fallback_area;
Michael Ellermanbc9c9302018-01-10 03:07:15 +1100841static bool no_rfi_flush;
Michael Ellermanaa8a5e02018-01-10 03:07:15 +1100842bool rfi_flush;
843
Michael Ellermanbc9c9302018-01-10 03:07:15 +1100844static int __init handle_no_rfi_flush(char *p)
845{
846 pr_info("rfi-flush: disabled on command line.");
847 no_rfi_flush = true;
848 return 0;
849}
850early_param("no_rfi_flush", handle_no_rfi_flush);
851
852/*
853 * The RFI flush is not KPTI, but because users will see doco that says to use
854 * nopti we hijack that option here to also disable the RFI flush.
855 */
856static int __init handle_no_pti(char *p)
857{
858 pr_info("rfi-flush: disabling due to 'nopti' on command line.\n");
859 handle_no_rfi_flush(NULL);
860 return 0;
861}
862early_param("nopti", handle_no_pti);
863
Michael Ellermanaa8a5e02018-01-10 03:07:15 +1100864static void do_nothing(void *unused)
865{
866 /*
867 * We don't need to do the flush explicitly, just enter+exit kernel is
868 * sufficient, the RFI exit handlers will do the right thing.
869 */
870}
871
872void rfi_flush_enable(bool enable)
873{
Michael Ellermanaa8a5e02018-01-10 03:07:15 +1100874 if (enable) {
875 do_rfi_flush_fixups(enabled_flush_types);
876 on_each_cpu(do_nothing, NULL, 1);
877 } else
878 do_rfi_flush_fixups(L1D_FLUSH_NONE);
879
880 rfi_flush = enable;
881}
882
Michael Ellerman501a78c2018-04-05 22:49:13 +1000883static void __ref init_fallback_flush(void)
Michael Ellermanaa8a5e02018-01-10 03:07:15 +1100884{
885 u64 l1d_size, limit;
886 int cpu;
887
Michael Ellermanabf110f2018-03-14 19:40:39 -0300888 /* Only allocate the fallback flush area once (at boot time). */
889 if (l1d_flush_fallback_area)
890 return;
891
Michael Ellermanaa8a5e02018-01-10 03:07:15 +1100892 l1d_size = ppc64_caches.l1d.size;
Madhavan Srinivasan9dfbf782018-01-18 00:33:36 +0530893
894 /*
895 * If there is no d-cache-size property in the device tree, l1d_size
896 * could be zero. That leads to the loop in the asm wrapping around to
897 * 2^64-1, and then walking off the end of the fallback area and
898 * eventually causing a page fault which is fatal. Just default to
899 * something vaguely sane.
900 */
901 if (!l1d_size)
902 l1d_size = (64 * 1024);
903
Michael Ellermanebf0b6a2018-01-21 23:21:14 +1100904 limit = min(ppc64_bolted_size(), ppc64_rma_size);
Michael Ellermanaa8a5e02018-01-10 03:07:15 +1100905
906 /*
907 * Align to L1d size, and size it at 2x L1d size, to catch possible
908 * hardware prefetch runoff. We don't have a recipe for load patterns to
909 * reliably avoid the prefetcher.
910 */
Mike Rapoportf8067142019-03-07 16:30:48 -0800911 l1d_flush_fallback_area = memblock_alloc_try_nid(l1d_size * 2,
912 l1d_size, MEMBLOCK_LOW_LIMIT,
913 limit, NUMA_NO_NODE);
Mike Rapoport8a7f97b2019-03-11 23:30:31 -0700914 if (!l1d_flush_fallback_area)
915 panic("%s: Failed to allocate %llu bytes align=0x%llx max_addr=%pa\n",
916 __func__, l1d_size * 2, l1d_size, &limit);
917
Michael Ellermanaa8a5e02018-01-10 03:07:15 +1100918
919 for_each_possible_cpu(cpu) {
Nicholas Piggind2e60072018-02-14 01:08:12 +1000920 struct paca_struct *paca = paca_ptrs[cpu];
921 paca->rfi_flush_fallback_area = l1d_flush_fallback_area;
922 paca->l1d_flush_size = l1d_size;
Michael Ellermanaa8a5e02018-01-10 03:07:15 +1100923 }
924}
925
Michael Ellermanabf110f2018-03-14 19:40:39 -0300926void setup_rfi_flush(enum l1d_flush_type types, bool enable)
Michael Ellermanaa8a5e02018-01-10 03:07:15 +1100927{
928 if (types & L1D_FLUSH_FALLBACK) {
Mauricio Faria de Oliveira0063d612018-03-14 19:40:41 -0300929 pr_info("rfi-flush: fallback displacement flush available\n");
Michael Ellermanaa8a5e02018-01-10 03:07:15 +1100930 init_fallback_flush();
931 }
932
933 if (types & L1D_FLUSH_ORI)
Mauricio Faria de Oliveira0063d612018-03-14 19:40:41 -0300934 pr_info("rfi-flush: ori type flush available\n");
Michael Ellermanaa8a5e02018-01-10 03:07:15 +1100935
936 if (types & L1D_FLUSH_MTTRIG)
Mauricio Faria de Oliveira0063d612018-03-14 19:40:41 -0300937 pr_info("rfi-flush: mttrig type flush available\n");
Michael Ellermanaa8a5e02018-01-10 03:07:15 +1100938
939 enabled_flush_types = types;
940
Josh Poimboeuf782e69e2019-04-12 15:39:30 -0500941 if (!no_rfi_flush && !cpu_mitigations_off())
Michael Ellermanbc9c9302018-01-10 03:07:15 +1100942 rfi_flush_enable(enable);
Michael Ellermanaa8a5e02018-01-10 03:07:15 +1100943}
Michael Ellermanfd6e4402018-01-16 21:20:05 +1100944
Michael Ellerman236003e2018-01-16 22:17:18 +1100945#ifdef CONFIG_DEBUG_FS
946static int rfi_flush_set(void *data, u64 val)
947{
Michael Ellerman1e2a9fc2018-03-14 19:40:38 -0300948 bool enable;
949
Michael Ellerman236003e2018-01-16 22:17:18 +1100950 if (val == 1)
Michael Ellerman1e2a9fc2018-03-14 19:40:38 -0300951 enable = true;
Michael Ellerman236003e2018-01-16 22:17:18 +1100952 else if (val == 0)
Michael Ellerman1e2a9fc2018-03-14 19:40:38 -0300953 enable = false;
Michael Ellerman236003e2018-01-16 22:17:18 +1100954 else
955 return -EINVAL;
956
Michael Ellerman1e2a9fc2018-03-14 19:40:38 -0300957 /* Only do anything if we're changing state */
958 if (enable != rfi_flush)
959 rfi_flush_enable(enable);
960
Michael Ellerman236003e2018-01-16 22:17:18 +1100961 return 0;
962}
963
964static int rfi_flush_get(void *data, u64 *val)
965{
966 *val = rfi_flush ? 1 : 0;
967 return 0;
968}
969
970DEFINE_SIMPLE_ATTRIBUTE(fops_rfi_flush, rfi_flush_get, rfi_flush_set, "%llu\n");
971
972static __init int rfi_flush_debugfs_init(void)
973{
974 debugfs_create_file("rfi_flush", 0600, powerpc_debugfs_root, NULL, &fops_rfi_flush);
975 return 0;
976}
977device_initcall(rfi_flush_debugfs_init);
978#endif
Michael Ellermanaa8a5e02018-01-10 03:07:15 +1100979#endif /* CONFIG_PPC_BOOK3S_64 */