blob: 26d7c49a157bb5523f0ae47841ed834c348ced56 [file] [log] [blame]
Paul Mackerras40ef8cb2005-10-10 22:50:37 +10001/*
2 *
3 * Common boot and setup code.
4 *
5 * Copyright (C) 2001 PPC64 Team, IBM Corp
6 *
7 * This program is free software; you can redistribute it and/or
8 * modify it under the terms of the GNU General Public License
9 * as published by the Free Software Foundation; either version
10 * 2 of the License, or (at your option) any later version.
11 */
12
Paul Gortmaker4b16f8e2011-07-22 18:24:23 -040013#include <linux/export.h>
Paul Mackerras40ef8cb2005-10-10 22:50:37 +100014#include <linux/string.h>
15#include <linux/sched.h>
16#include <linux/init.h>
17#include <linux/kernel.h>
18#include <linux/reboot.h>
19#include <linux/delay.h>
20#include <linux/initrd.h>
Paul Mackerras40ef8cb2005-10-10 22:50:37 +100021#include <linux/seq_file.h>
22#include <linux/ioport.h>
23#include <linux/console.h>
24#include <linux/utsname.h>
25#include <linux/tty.h>
26#include <linux/root_dev.h>
27#include <linux/notifier.h>
28#include <linux/cpu.h>
29#include <linux/unistd.h>
30#include <linux/serial.h>
31#include <linux/serial_8250.h>
Anton Blanchard7a0268f2006-01-11 13:16:44 +110032#include <linux/bootmem.h>
Benjamin Herrenschmidt12d04ee2006-11-11 17:25:02 +110033#include <linux/pci.h>
Benjamin Herrenschmidt945feb12008-04-17 14:35:01 +100034#include <linux/lockdep.h>
Yinghai Lu95f72d12010-07-12 14:36:09 +100035#include <linux/memblock.h>
Anton Blancharda5d86252014-06-04 17:50:47 +100036#include <linux/memory.h>
Anton Blanchardc54b2bf2015-04-09 12:52:56 +100037#include <linux/nmi.h>
Becky Brucea6146882011-10-10 10:50:43 +000038
Michael Ellerman236003e2018-01-16 22:17:18 +110039#include <asm/debugfs.h>
Paul Mackerras40ef8cb2005-10-10 22:50:37 +100040#include <asm/io.h>
Michael Ellerman0cc47462005-12-04 18:39:37 +110041#include <asm/kdump.h>
Paul Mackerras40ef8cb2005-10-10 22:50:37 +100042#include <asm/prom.h>
43#include <asm/processor.h>
44#include <asm/pgtable.h>
Paul Mackerras40ef8cb2005-10-10 22:50:37 +100045#include <asm/smp.h>
46#include <asm/elf.h>
47#include <asm/machdep.h>
48#include <asm/paca.h>
Paul Mackerras40ef8cb2005-10-10 22:50:37 +100049#include <asm/time.h>
50#include <asm/cputable.h>
Nicholas Piggin5a61ef72017-05-09 13:16:52 +100051#include <asm/dt_cpu_ftrs.h>
Paul Mackerras40ef8cb2005-10-10 22:50:37 +100052#include <asm/sections.h>
53#include <asm/btext.h>
54#include <asm/nvram.h>
55#include <asm/setup.h>
Paul Mackerras40ef8cb2005-10-10 22:50:37 +100056#include <asm/rtas.h>
57#include <asm/iommu.h>
58#include <asm/serial.h>
59#include <asm/cache.h>
60#include <asm/page.h>
61#include <asm/mmu.h>
Paul Mackerras40ef8cb2005-10-10 22:50:37 +100062#include <asm/firmware.h>
Paul Mackerrasf78541dc2005-10-28 22:53:37 +100063#include <asm/xmon.h>
David Gibsondcad47f2005-11-07 09:49:43 +110064#include <asm/udbg.h>
Michael Ellerman593e5372005-11-12 00:06:06 +110065#include <asm/kexec.h>
Kumar Galad36b4c42011-04-06 00:18:48 -050066#include <asm/code-patching.h>
Michael Ellerman5d31a962016-03-24 22:04:04 +110067#include <asm/livepatch.h>
Benjamin Herrenschmidtd3cbff12016-07-05 15:03:49 +100068#include <asm/opal.h>
Benjamin Herrenschmidtb1923ca2016-07-05 15:07:51 +100069#include <asm/cputhreads.h>
Madhavan Srinivasanc2e480b2017-12-20 09:25:42 +053070#include <asm/hw_irq.h>
Christophe Leroy2c86cd12018-07-05 16:25:01 +000071#include <asm/feature-fixups.h>
Paul Mackerras40ef8cb2005-10-10 22:50:37 +100072
Nicholas Piggin1696d0f2017-10-24 21:44:44 +100073#include "setup.h"
74
Paul Mackerras40ef8cb2005-10-10 22:50:37 +100075#ifdef DEBUG
76#define DBG(fmt...) udbg_printf(fmt)
77#else
78#define DBG(fmt...)
79#endif
80
Chen Gang8246aca2013-03-20 14:30:12 +080081int spinning_secondaries;
Paul Mackerras40ef8cb2005-10-10 22:50:37 +100082u64 ppc64_pft_size;
83
Olof Johanssondabcafd2005-12-08 19:40:17 -060084struct ppc64_caches ppc64_caches = {
Benjamin Herrenschmidte2827fe2017-01-08 17:31:47 -060085 .l1d = {
86 .block_size = 0x40,
87 .log_block_size = 6,
88 },
89 .l1i = {
90 .block_size = 0x40,
91 .log_block_size = 6
92 },
Olof Johanssondabcafd2005-12-08 19:40:17 -060093};
Paul Mackerras40ef8cb2005-10-10 22:50:37 +100094EXPORT_SYMBOL_GPL(ppc64_caches);
95
Scott Wood28efc352013-10-11 19:22:38 -050096#if defined(CONFIG_PPC_BOOK3E) && defined(CONFIG_SMP)
Benjamin Herrenschmidtb1923ca2016-07-05 15:07:51 +100097void __init setup_tlb_core_data(void)
Scott Wood28efc352013-10-11 19:22:38 -050098{
99 int cpu;
100
Scott Wood82d86de2014-03-07 14:48:35 -0600101 BUILD_BUG_ON(offsetof(struct tlb_core_data, lock) != 0);
102
Scott Wood28efc352013-10-11 19:22:38 -0500103 for_each_possible_cpu(cpu) {
104 int first = cpu_first_thread_sibling(cpu);
105
Scott Woodd9e18312015-10-06 22:48:09 -0500106 /*
107 * If we boot via kdump on a non-primary thread,
108 * make sure we point at the thread that actually
109 * set up this TLB.
110 */
111 if (cpu_first_thread_sibling(boot_cpuid) == first)
112 first = boot_cpuid;
113
Nicholas Piggind2e60072018-02-14 01:08:12 +1000114 paca_ptrs[cpu]->tcd_ptr = &paca_ptrs[first]->tcd;
Scott Wood28efc352013-10-11 19:22:38 -0500115
116 /*
117 * If we have threads, we need either tlbsrx.
118 * or e6500 tablewalk mode, or else TLB handlers
119 * will be racy and could produce duplicate entries.
Michael Ellerman0d2b5cd2017-02-15 20:24:25 +1100120 * Should we panic instead?
Scott Wood28efc352013-10-11 19:22:38 -0500121 */
Michael Ellerman0d2b5cd2017-02-15 20:24:25 +1100122 WARN_ONCE(smt_enabled_at_boot >= 2 &&
123 !mmu_has_feature(MMU_FTR_USE_TLBRSRV) &&
124 book3e_htw_mode != PPC_HTW_E6500,
125 "%s: unsupported MMU configuration\n", __func__);
Scott Wood28efc352013-10-11 19:22:38 -0500126 }
127}
Scott Wood28efc352013-10-11 19:22:38 -0500128#endif
129
Paul Mackerras40ef8cb2005-10-10 22:50:37 +1000130#ifdef CONFIG_SMP
131
Nathan Fontenot954e6da2010-08-05 07:42:11 +0000132static char *smt_enabled_cmdline;
Paul Mackerras40ef8cb2005-10-10 22:50:37 +1000133
134/* Look for ibm,smt-enabled OF option */
Benjamin Herrenschmidtb1923ca2016-07-05 15:07:51 +1000135void __init check_smt_enabled(void)
Paul Mackerras40ef8cb2005-10-10 22:50:37 +1000136{
137 struct device_node *dn;
Jeremy Kerra7f67bd2006-07-12 15:35:54 +1000138 const char *smt_option;
Paul Mackerras40ef8cb2005-10-10 22:50:37 +1000139
Nathan Fontenot954e6da2010-08-05 07:42:11 +0000140 /* Default to enabling all threads */
141 smt_enabled_at_boot = threads_per_core;
142
Paul Mackerras40ef8cb2005-10-10 22:50:37 +1000143 /* Allow the command line to overrule the OF option */
Nathan Fontenot954e6da2010-08-05 07:42:11 +0000144 if (smt_enabled_cmdline) {
145 if (!strcmp(smt_enabled_cmdline, "on"))
146 smt_enabled_at_boot = threads_per_core;
147 else if (!strcmp(smt_enabled_cmdline, "off"))
148 smt_enabled_at_boot = 0;
149 else {
Daniel Walter1618bd52014-08-08 14:24:01 -0700150 int smt;
Nathan Fontenot954e6da2010-08-05 07:42:11 +0000151 int rc;
Paul Mackerras40ef8cb2005-10-10 22:50:37 +1000152
Daniel Walter1618bd52014-08-08 14:24:01 -0700153 rc = kstrtoint(smt_enabled_cmdline, 10, &smt);
Nathan Fontenot954e6da2010-08-05 07:42:11 +0000154 if (!rc)
155 smt_enabled_at_boot =
Daniel Walter1618bd52014-08-08 14:24:01 -0700156 min(threads_per_core, smt);
Nathan Fontenot954e6da2010-08-05 07:42:11 +0000157 }
158 } else {
159 dn = of_find_node_by_path("/options");
160 if (dn) {
161 smt_option = of_get_property(dn, "ibm,smt-enabled",
162 NULL);
Paul Mackerras40ef8cb2005-10-10 22:50:37 +1000163
Nathan Fontenot954e6da2010-08-05 07:42:11 +0000164 if (smt_option) {
165 if (!strcmp(smt_option, "on"))
166 smt_enabled_at_boot = threads_per_core;
167 else if (!strcmp(smt_option, "off"))
168 smt_enabled_at_boot = 0;
169 }
Paul Mackerras40ef8cb2005-10-10 22:50:37 +1000170
Nathan Fontenot954e6da2010-08-05 07:42:11 +0000171 of_node_put(dn);
172 }
173 }
Paul Mackerras40ef8cb2005-10-10 22:50:37 +1000174}
175
176/* Look for smt-enabled= cmdline option */
177static int __init early_smt_enabled(char *p)
178{
Nathan Fontenot954e6da2010-08-05 07:42:11 +0000179 smt_enabled_cmdline = p;
Paul Mackerras40ef8cb2005-10-10 22:50:37 +1000180 return 0;
181}
182early_param("smt-enabled", early_smt_enabled);
183
Paul Mackerras40ef8cb2005-10-10 22:50:37 +1000184#endif /* CONFIG_SMP */
185
Michael Ellerman25e13812013-02-12 14:44:50 +0000186/** Fix up paca fields required for the boot cpu */
Benjamin Herrenschmidt009776b2016-07-05 15:07:50 +1000187static void __init fixup_boot_paca(void)
Michael Ellerman25e13812013-02-12 14:44:50 +0000188{
189 /* The boot cpu is started */
190 get_paca()->cpu_start = 1;
191 /* Allow percpu accesses to work until we setup percpu data */
192 get_paca()->data_offset = 0;
Madhavan Srinivasanc2e480b2017-12-20 09:25:42 +0530193 /* Mark interrupts disabled in PACA */
Madhavan Srinivasan4e26bc42017-12-20 09:25:50 +0530194 irq_soft_mask_set(IRQS_DISABLED);
Michael Ellerman25e13812013-02-12 14:44:50 +0000195}
196
Benjamin Herrenschmidt009776b2016-07-05 15:07:50 +1000197static void __init configure_exceptions(void)
Benjamin Herrenschmidtd3cbff12016-07-05 15:03:49 +1000198{
199 /*
200 * Setup the trampolines from the lowmem exception vectors
201 * to the kdump kernel when not using a relocatable kernel.
202 */
203 setup_kdump_trampoline();
204
205 /* Under a PAPR hypervisor, we need hypercalls */
206 if (firmware_has_feature(FW_FEATURE_SET_MODE)) {
207 /* Enable AIL if possible */
208 pseries_enable_reloc_on_exc();
209
210 /*
211 * Tell the hypervisor that we want our exceptions to
212 * be taken in little endian mode.
213 *
214 * We don't call this for big endian as our calling convention
215 * makes us always enter in BE, and the call may fail under
216 * some circumstances with kdump.
217 */
218#ifdef __LITTLE_ENDIAN__
219 pseries_little_endian_exceptions();
220#endif
221 } else {
222 /* Set endian mode using OPAL */
223 if (firmware_has_feature(FW_FEATURE_OPAL))
224 opal_configure_cores();
225
Benjamin Herrenschmidtc0a36012016-11-15 15:28:33 +1100226 /* AIL on native is done in cpu_ready_for_interrupts() */
Benjamin Herrenschmidtd3cbff12016-07-05 15:03:49 +1000227 }
228}
229
Benjamin Herrenschmidt8f619b542014-03-28 13:36:30 +1100230static void cpu_ready_for_interrupts(void)
231{
Benjamin Herrenschmidtc0a36012016-11-15 15:28:33 +1100232 /*
233 * Enable AIL if supported, and we are in hypervisor mode. This
234 * is called once for every processor.
235 *
236 * If we are not in hypervisor mode the job is done once for
237 * the whole partition in configure_exceptions().
238 */
Michael Ellerman5511a452017-03-21 16:24:38 +1100239 if (cpu_has_feature(CPU_FTR_HVMODE) &&
240 cpu_has_feature(CPU_FTR_ARCH_207S)) {
Benjamin Herrenschmidtc0a36012016-11-15 15:28:33 +1100241 unsigned long lpcr = mfspr(SPRN_LPCR);
242 mtspr(SPRN_LPCR, lpcr | LPCR_AIL_3);
243 }
244
Benjamin Herrenschmidt7ed23e12017-03-20 17:49:03 +1100245 /*
Michael Neulingdd9a8c5a2018-09-11 13:07:56 +1000246 * Set HFSCR:TM based on CPU features:
247 * In the special case of TM no suspend (P9N DD2.1), Linux is
248 * told TM is off via the dt-ftrs but told to (partially) use
249 * it via OPAL_REINIT_CPUS_TM_SUSPEND_DISABLED. So HFSCR[TM]
250 * will be off from dt-ftrs but we need to turn it on for the
251 * no suspend case.
Benjamin Herrenschmidt7ed23e12017-03-20 17:49:03 +1100252 */
Michael Neulingdd9a8c5a2018-09-11 13:07:56 +1000253 if (cpu_has_feature(CPU_FTR_HVMODE)) {
254 if (cpu_has_feature(CPU_FTR_TM_COMP))
255 mtspr(SPRN_HFSCR, mfspr(SPRN_HFSCR) | HFSCR_TM);
256 else
257 mtspr(SPRN_HFSCR, mfspr(SPRN_HFSCR) & ~HFSCR_TM);
258 }
Benjamin Herrenschmidt7ed23e12017-03-20 17:49:03 +1100259
Benjamin Herrenschmidt8f619b542014-03-28 13:36:30 +1100260 /* Set IR and DR in PACA MSR */
261 get_paca()->kernel_msr = MSR_KERNEL;
Benjamin Herrenschmidt8f619b542014-03-28 13:36:30 +1100262}
263
Nicholas Pigginc0abd0c2018-02-14 01:08:17 +1000264unsigned long spr_default_dscr = 0;
265
266void __init record_spr_defaults(void)
267{
268 if (early_cpu_has_feature(CPU_FTR_DSCR))
269 spr_default_dscr = mfspr(SPRN_DSCR);
270}
271
Paul Mackerras40ef8cb2005-10-10 22:50:37 +1000272/*
273 * Early initialization entry point. This is called by head.S
274 * with MMU translation disabled. We rely on the "feature" of
275 * the CPU that ignores the top 2 bits of the address in real
276 * mode so we can access kernel globals normally provided we
277 * only toy with things in the RMO region. From here, we do
Yinghai Lu95f72d12010-07-12 14:36:09 +1000278 * some early parsing of the device-tree to setup out MEMBLOCK
Paul Mackerras40ef8cb2005-10-10 22:50:37 +1000279 * data structures, and allocate & initialize the hash table
280 * and segment tables so we can start running with translation
281 * enabled.
282 *
283 * It is this function which will call the probe() callback of
284 * the various platform types and copy the matching one to the
285 * global ppc_md structure. Your platform can eventually do
286 * some very early initializations from the probe() routine, but
287 * this is not recommended, be very careful as, for example, the
288 * device-tree is not accessible via normal means at this point.
289 */
290
291void __init early_setup(unsigned long dt_ptr)
292{
Geoff Levand6a7e4062013-02-13 17:03:16 +0000293 static __initdata struct paca_struct boot_paca;
294
Benjamin Herrenschmidt24d96492008-05-07 10:00:56 +1000295 /* -------- printk is _NOT_ safe to use here ! ------- */
296
Nicholas Piggin5a61ef72017-05-09 13:16:52 +1000297 /* Try new device tree based feature discovery ... */
298 if (!dt_cpu_ftrs_init(__va(dt_ptr)))
299 /* Otherwise use the old style CPU table */
300 identify_cpu(0, mfspr(SPRN_PVR));
Benjamin Herrenschmidt42c4aaa2006-10-24 16:42:40 +1000301
Michael Ellerman33dbcf72006-06-28 13:18:53 +1000302 /* Assume we're on cpu 0 for now. Don't write to the paca yet! */
Michael Ellerman1426d5a2010-01-28 13:23:22 +0000303 initialise_paca(&boot_paca, 0);
304 setup_paca(&boot_paca);
Michael Ellerman25e13812013-02-12 14:44:50 +0000305 fixup_boot_paca();
Michael Ellerman33dbcf72006-06-28 13:18:53 +1000306
Benjamin Herrenschmidt24d96492008-05-07 10:00:56 +1000307 /* -------- printk is now safe to use ------- */
308
Benjamin Herrenschmidtf2fd2512008-05-07 10:25:34 +1000309 /* Enable early debugging if any specified (see udbg.h) */
310 udbg_early_init();
311
Benjamin Herrenschmidte8222502006-03-28 23:15:54 +1100312 DBG(" -> early_setup(), dt_ptr: 0x%lx\n", dt_ptr);
Paul Mackerras40ef8cb2005-10-10 22:50:37 +1000313
314 /*
Linas Vepstas3c607ce2007-09-07 03:47:29 +1000315 * Do early initialization using the flattened device
316 * tree, such as retrieving the physical memory map or
317 * calculating/retrieving the hash table size.
Paul Mackerras40ef8cb2005-10-10 22:50:37 +1000318 */
319 early_init_devtree(__va(dt_ptr));
320
Anton Blanchard4df20462006-03-25 17:25:17 +1100321 /* Now we know the logical id of our boot cpu, setup the paca. */
Nicholas Piggin4890aea2018-02-14 01:08:20 +1000322 if (boot_cpuid != 0) {
323 /* Poison paca_ptrs[0] again if it's not the boot cpu */
324 memset(&paca_ptrs[0], 0x88, sizeof(paca_ptrs[0]));
325 }
Nicholas Piggind2e60072018-02-14 01:08:12 +1000326 setup_paca(paca_ptrs[boot_cpuid]);
Michael Ellerman25e13812013-02-12 14:44:50 +0000327 fixup_boot_paca();
Anton Blanchard4df20462006-03-25 17:25:17 +1100328
Benjamin Herrenschmidt63c254a2016-07-05 15:03:46 +1000329 /*
Benjamin Herrenschmidtd3cbff12016-07-05 15:03:49 +1000330 * Configure exception handlers. This include setting up trampolines
331 * if needed, setting exception endian mode, etc...
Benjamin Herrenschmidt63c254a2016-07-05 15:03:46 +1000332 */
Benjamin Herrenschmidtd3cbff12016-07-05 15:03:49 +1000333 configure_exceptions();
Michael Ellerman0cc47462005-12-04 18:39:37 +1100334
Benjamin Herrenschmidtc4bd6cb2016-07-05 15:03:42 +1000335 /* Apply all the dynamic patching */
336 apply_feature_fixups();
Benjamin Herrenschmidt97f6e0c2016-08-10 17:27:34 +1000337 setup_feature_keys();
Benjamin Herrenschmidtc4bd6cb2016-07-05 15:03:42 +1000338
Michael Ellerman9e8066f2016-07-26 21:55:48 +1000339 /* Initialize the hash table or TLB handling */
340 early_init_mmu();
341
Benjamin Herrenschmidta944a9c2014-03-28 13:36:29 +1100342 /*
Nicholas Piggin1696d0f2017-10-24 21:44:44 +1000343 * After firmware and early platform setup code has set things up,
344 * we note the SPR values for configurable control/performance
345 * registers, and use those as initial defaults.
346 */
347 record_spr_defaults();
348
349 /*
Benjamin Herrenschmidta944a9c2014-03-28 13:36:29 +1100350 * At this point, we can let interrupts switch to virtual mode
351 * (the MMU has been setup), so adjust the MSR in the PACA to
Benjamin Herrenschmidt8f619b542014-03-28 13:36:30 +1100352 * have IR and DR set and enable AIL if it exists
Benjamin Herrenschmidta944a9c2014-03-28 13:36:29 +1100353 */
Benjamin Herrenschmidt8f619b542014-03-28 13:36:30 +1100354 cpu_ready_for_interrupts();
Benjamin Herrenschmidta944a9c2014-03-28 13:36:29 +1100355
Naveen N. Raod1039782018-04-19 12:34:03 +0530356 /*
357 * We enable ftrace here, but since we only support DYNAMIC_FTRACE, it
358 * will only actually get enabled on the boot cpu much later once
359 * ftrace itself has been initialized.
360 */
361 this_cpu_enable_ftrace();
362
Paul Mackerras40ef8cb2005-10-10 22:50:37 +1000363 DBG(" <- early_setup()\n");
Benjamin Herrenschmidt7191b612013-07-25 12:12:32 +1000364
365#ifdef CONFIG_PPC_EARLY_DEBUG_BOOTX
366 /*
367 * This needs to be done *last* (after the above DBG() even)
368 *
369 * Right after we return from this function, we turn on the MMU
370 * which means the real-mode access trick that btext does will
371 * no longer work, it needs to switch to using a real MMU
372 * mapping. This call will ensure that it does
373 */
374 btext_map();
375#endif /* CONFIG_PPC_EARLY_DEBUG_BOOTX */
Paul Mackerras40ef8cb2005-10-10 22:50:37 +1000376}
377
Paul Mackerras799d6042005-11-10 13:37:51 +1100378#ifdef CONFIG_SMP
379void early_setup_secondary(void)
380{
Madhavan Srinivasan103b7822016-03-04 10:31:48 +0530381 /* Mark interrupts disabled in PACA */
Madhavan Srinivasan4e26bc42017-12-20 09:25:50 +0530382 irq_soft_mask_set(IRQS_DISABLED);
Paul Mackerras799d6042005-11-10 13:37:51 +1100383
Benjamin Herrenschmidt757c74d2009-03-19 19:34:16 +0000384 /* Initialize the hash table or TLB handling */
385 early_init_mmu_secondary();
Benjamin Herrenschmidta944a9c2014-03-28 13:36:29 +1100386
387 /*
388 * At this point, we can let interrupts switch to virtual mode
389 * (the MMU has been setup), so adjust the MSR in the PACA to
390 * have IR and DR set.
391 */
Benjamin Herrenschmidt8f619b542014-03-28 13:36:30 +1100392 cpu_ready_for_interrupts();
Paul Mackerras799d6042005-11-10 13:37:51 +1100393}
394
395#endif /* CONFIG_SMP */
Paul Mackerras40ef8cb2005-10-10 22:50:37 +1000396
Nicholas Piggin8c1aef62018-05-19 14:35:52 +1000397void panic_smp_self_stop(void)
398{
399 hard_irq_disable();
400 spin_begin();
401 while (1)
402 spin_cpu_relax();
403}
404
Thiago Jung Bauermannda665882016-11-29 23:45:50 +1100405#if defined(CONFIG_SMP) || defined(CONFIG_KEXEC_CORE)
Scott Wood567cf942015-10-06 22:48:19 -0500406static bool use_spinloop(void)
407{
Nicholas Piggin339a3292017-10-23 18:05:07 +1000408 if (IS_ENABLED(CONFIG_PPC_BOOK3S)) {
409 /*
410 * See comments in head_64.S -- not all platforms insert
411 * secondaries at __secondary_hold and wait at the spin
412 * loop.
413 */
414 if (firmware_has_feature(FW_FEATURE_OPAL))
415 return false;
Scott Wood567cf942015-10-06 22:48:19 -0500416 return true;
Nicholas Piggin339a3292017-10-23 18:05:07 +1000417 }
Scott Wood567cf942015-10-06 22:48:19 -0500418
419 /*
420 * When book3e boots from kexec, the ePAPR spin table does
421 * not get used.
422 */
423 return of_property_read_bool(of_chosen, "linux,booted-from-kexec");
424}
425
Michael Ellermanb8f51022005-11-04 12:09:42 +1100426void smp_release_cpus(void)
427{
Michael Ellerman758438a2005-12-05 15:49:00 -0600428 unsigned long *ptr;
Benjamin Herrenschmidt9d07bc82011-03-16 14:54:35 +1100429 int i;
Michael Ellermanb8f51022005-11-04 12:09:42 +1100430
Scott Wood567cf942015-10-06 22:48:19 -0500431 if (!use_spinloop())
432 return;
433
Michael Ellermanb8f51022005-11-04 12:09:42 +1100434 DBG(" -> smp_release_cpus()\n");
435
436 /* All secondary cpus are spinning on a common spinloop, release them
437 * all now so they can start to spin on their individual paca
438 * spinloops. For non SMP kernels, the secondary cpus never get out
439 * of the common spinloop.
Paul Mackerras1f6a93e2008-08-30 11:40:24 +1000440 */
Michael Ellermanb8f51022005-11-04 12:09:42 +1100441
Michael Ellerman758438a2005-12-05 15:49:00 -0600442 ptr = (unsigned long *)((unsigned long)&__secondary_hold_spinloop
443 - PHYSICAL_START);
Anton Blanchard2751b622014-03-11 11:54:06 +1100444 *ptr = ppc_function_entry(generic_secondary_smp_init);
Benjamin Herrenschmidt9d07bc82011-03-16 14:54:35 +1100445
446 /* And wait a bit for them to catch up */
447 for (i = 0; i < 100000; i++) {
448 mb();
449 HMT_low();
Matt Evans7ac87ab2011-05-25 18:09:12 +0000450 if (spinning_secondaries == 0)
Benjamin Herrenschmidt9d07bc82011-03-16 14:54:35 +1100451 break;
452 udelay(1);
453 }
Matt Evans7ac87ab2011-05-25 18:09:12 +0000454 DBG("spinning_secondaries = %d\n", spinning_secondaries);
Michael Ellermanb8f51022005-11-04 12:09:42 +1100455
456 DBG(" <- smp_release_cpus()\n");
457}
Thiago Jung Bauermannda665882016-11-29 23:45:50 +1100458#endif /* CONFIG_SMP || CONFIG_KEXEC_CORE */
Michael Ellermanb8f51022005-11-04 12:09:42 +1100459
Paul Mackerras40ef8cb2005-10-10 22:50:37 +1000460/*
Paul Mackerras799d6042005-11-10 13:37:51 +1100461 * Initialize some remaining members of the ppc64_caches and systemcfg
462 * structures
Paul Mackerras40ef8cb2005-10-10 22:50:37 +1000463 * (at least until we get rid of them completely). This is mostly some
464 * cache informations about the CPU that will be used by cache flush
465 * routines and/or provided to userland
466 */
Benjamin Herrenschmidte2827fe2017-01-08 17:31:47 -0600467
468static void init_cache_info(struct ppc_cache_info *info, u32 size, u32 lsize,
469 u32 bsize, u32 sets)
470{
471 info->size = size;
472 info->sets = sets;
473 info->line_size = lsize;
474 info->block_size = bsize;
475 info->log_block_size = __ilog2(bsize);
Anton Blanchard6ba422c2017-03-05 10:54:34 +1100476 if (bsize)
477 info->blocks_per_page = PAGE_SIZE / bsize;
478 else
479 info->blocks_per_page = 0;
Benjamin Herrenschmidt98a5f362017-02-03 17:20:07 +1100480
481 if (sets == 0)
482 info->assoc = 0xffff;
483 else
484 info->assoc = size / (sets * lsize);
Benjamin Herrenschmidte2827fe2017-01-08 17:31:47 -0600485}
486
487static bool __init parse_cache_info(struct device_node *np,
488 bool icache,
489 struct ppc_cache_info *info)
490{
491 static const char *ipropnames[] __initdata = {
492 "i-cache-size",
493 "i-cache-sets",
494 "i-cache-block-size",
495 "i-cache-line-size",
496 };
497 static const char *dpropnames[] __initdata = {
498 "d-cache-size",
499 "d-cache-sets",
500 "d-cache-block-size",
501 "d-cache-line-size",
502 };
503 const char **propnames = icache ? ipropnames : dpropnames;
504 const __be32 *sizep, *lsizep, *bsizep, *setsp;
505 u32 size, lsize, bsize, sets;
506 bool success = true;
507
508 size = 0;
509 sets = -1u;
510 lsize = bsize = cur_cpu_spec->dcache_bsize;
511 sizep = of_get_property(np, propnames[0], NULL);
512 if (sizep != NULL)
513 size = be32_to_cpu(*sizep);
514 setsp = of_get_property(np, propnames[1], NULL);
515 if (setsp != NULL)
516 sets = be32_to_cpu(*setsp);
517 bsizep = of_get_property(np, propnames[2], NULL);
518 lsizep = of_get_property(np, propnames[3], NULL);
519 if (bsizep == NULL)
520 bsizep = lsizep;
521 if (lsizep != NULL)
522 lsize = be32_to_cpu(*lsizep);
523 if (bsizep != NULL)
524 bsize = be32_to_cpu(*bsizep);
525 if (sizep == NULL || bsizep == NULL || lsizep == NULL)
526 success = false;
527
528 /*
529 * OF is weird .. it represents fully associative caches
530 * as "1 way" which doesn't make much sense and doesn't
531 * leave room for direct mapped. We'll assume that 0
532 * in OF means direct mapped for that reason.
533 */
534 if (sets == 1)
535 sets = 0;
536 else if (sets == 0)
537 sets = 1;
538
539 init_cache_info(info, size, lsize, bsize, sets);
540
541 return success;
542}
543
Benjamin Herrenschmidtb1923ca2016-07-05 15:07:51 +1000544void __init initialize_cache_info(void)
Paul Mackerras40ef8cb2005-10-10 22:50:37 +1000545{
Benjamin Herrenschmidt608b4212017-01-08 17:31:49 -0600546 struct device_node *cpu = NULL, *l2, *l3 = NULL;
547 u32 pvr;
Paul Mackerras40ef8cb2005-10-10 22:50:37 +1000548
549 DBG(" -> initialize_cache_info()\n");
550
Benjamin Herrenschmidt608b4212017-01-08 17:31:49 -0600551 /*
552 * All shipping POWER8 machines have a firmware bug that
553 * puts incorrect information in the device-tree. This will
554 * be (hopefully) fixed for future chips but for now hard
555 * code the values if we are running on one of these
556 */
557 pvr = PVR_VER(mfspr(SPRN_PVR));
558 if (pvr == PVR_POWER8 || pvr == PVR_POWER8E ||
559 pvr == PVR_POWER8NVL) {
560 /* size lsize blk sets */
561 init_cache_info(&ppc64_caches.l1i, 0x8000, 128, 128, 32);
562 init_cache_info(&ppc64_caches.l1d, 0x10000, 128, 128, 64);
563 init_cache_info(&ppc64_caches.l2, 0x80000, 128, 0, 512);
564 init_cache_info(&ppc64_caches.l3, 0x800000, 128, 0, 8192);
565 } else
566 cpu = of_find_node_by_type(NULL, "cpu");
Paul Mackerras40ef8cb2005-10-10 22:50:37 +1000567
Benjamin Herrenschmidte2827fe2017-01-08 17:31:47 -0600568 /*
569 * We're assuming *all* of the CPUs have the same
570 * d-cache and i-cache sizes... -Peter
571 */
Benjamin Herrenschmidt65e01f32017-01-08 17:31:48 -0600572 if (cpu) {
573 if (!parse_cache_info(cpu, false, &ppc64_caches.l1d))
Benjamin Herrenschmidte2827fe2017-01-08 17:31:47 -0600574 DBG("Argh, can't find dcache properties !\n");
Paul Mackerras40ef8cb2005-10-10 22:50:37 +1000575
Benjamin Herrenschmidt65e01f32017-01-08 17:31:48 -0600576 if (!parse_cache_info(cpu, true, &ppc64_caches.l1i))
Benjamin Herrenschmidte2827fe2017-01-08 17:31:47 -0600577 DBG("Argh, can't find icache properties !\n");
Benjamin Herrenschmidt65e01f32017-01-08 17:31:48 -0600578
579 /*
580 * Try to find the L2 and L3 if any. Assume they are
581 * unified and use the D-side properties.
582 */
583 l2 = of_find_next_cache_node(cpu);
584 of_node_put(cpu);
585 if (l2) {
586 parse_cache_info(l2, false, &ppc64_caches.l2);
587 l3 = of_find_next_cache_node(l2);
588 of_node_put(l2);
589 }
590 if (l3) {
591 parse_cache_info(l3, false, &ppc64_caches.l3);
592 of_node_put(l3);
593 }
Paul Mackerras40ef8cb2005-10-10 22:50:37 +1000594 }
595
Benjamin Herrenschmidt9df549a2016-07-05 15:04:08 +1000596 /* For use by binfmt_elf */
Benjamin Herrenschmidte2827fe2017-01-08 17:31:47 -0600597 dcache_bsize = ppc64_caches.l1d.block_size;
598 icache_bsize = ppc64_caches.l1i.block_size;
Benjamin Herrenschmidt9df549a2016-07-05 15:04:08 +1000599
Nicholas Piggin5a61ef72017-05-09 13:16:52 +1000600 cur_cpu_spec->dcache_bsize = dcache_bsize;
601 cur_cpu_spec->icache_bsize = icache_bsize;
602
Paul Mackerras40ef8cb2005-10-10 22:50:37 +1000603 DBG(" <- initialize_cache_info()\n");
604}
605
Nicholas Piggin1af19332017-12-22 21:17:13 +1000606/*
607 * This returns the limit below which memory accesses to the linear
608 * mapping are guarnateed not to cause an architectural exception (e.g.,
609 * TLB or SLB miss fault).
610 *
611 * This is used to allocate PACAs and various interrupt stacks that
612 * that are accessed early in interrupt handlers that must not cause
613 * re-entrant interrupts.
Benjamin Herrenschmidt40bd5872011-05-03 14:07:01 +0000614 */
Nicholas Piggin1af19332017-12-22 21:17:13 +1000615__init u64 ppc64_bolted_size(void)
Anton Blanchard095c7962010-05-10 18:59:18 +0000616{
Benjamin Herrenschmidt40bd5872011-05-03 14:07:01 +0000617#ifdef CONFIG_PPC_BOOK3E
618 /* Freescale BookE bolts the entire linear mapping */
Nicholas Piggin1af19332017-12-22 21:17:13 +1000619 /* XXX: BookE ppc64_rma_limit setup seems to disagree? */
620 if (early_mmu_has_feature(MMU_FTR_TYPE_FSL_E))
Benjamin Herrenschmidt40bd5872011-05-03 14:07:01 +0000621 return linear_map_top;
622 /* Other BookE, we assume the first GB is bolted */
623 return 1ul << 30;
624#else
Nicholas Piggin1af19332017-12-22 21:17:13 +1000625 /* BookS radix, does not take faults on linear mapping */
Nicholas Piggind5507192017-08-13 11:33:41 +1000626 if (early_radix_enabled())
627 return ULONG_MAX;
628
Nicholas Piggin1af19332017-12-22 21:17:13 +1000629 /* BookS hash, the first segment is bolted */
630 if (early_mmu_has_feature(MMU_FTR_1T_SEGMENT))
Anton Blanchard095c7962010-05-10 18:59:18 +0000631 return 1UL << SID_SHIFT_1T;
Anton Blanchard095c7962010-05-10 18:59:18 +0000632 return 1UL << SID_SHIFT;
Benjamin Herrenschmidt40bd5872011-05-03 14:07:01 +0000633#endif
Anton Blanchard095c7962010-05-10 18:59:18 +0000634}
635
Nicholas Pigginf3865f92018-02-14 01:08:21 +1000636static void *__init alloc_stack(unsigned long limit, int cpu)
637{
638 unsigned long pa;
639
640 pa = memblock_alloc_base_nid(THREAD_SIZE, THREAD_SIZE, limit,
641 early_cpu_to_node(cpu), MEMBLOCK_NONE);
642 if (!pa) {
643 pa = memblock_alloc_base(THREAD_SIZE, THREAD_SIZE, limit);
644 if (!pa)
645 panic("cannot allocate stacks");
646 }
647
648 return __va(pa);
649}
650
Benjamin Herrenschmidtb1923ca2016-07-05 15:07:51 +1000651void __init irqstack_early_init(void)
Paul Mackerras40ef8cb2005-10-10 22:50:37 +1000652{
Nicholas Piggin1af19332017-12-22 21:17:13 +1000653 u64 limit = ppc64_bolted_size();
Paul Mackerras40ef8cb2005-10-10 22:50:37 +1000654 unsigned int i;
655
656 /*
Anton Blanchard8f4da262010-12-08 00:55:03 +0000657 * Interrupt stacks must be in the first segment since we
Nicholas Piggind5507192017-08-13 11:33:41 +1000658 * cannot afford to take SLB misses on them. They are not
659 * accessed in realmode.
Paul Mackerras40ef8cb2005-10-10 22:50:37 +1000660 */
KAMEZAWA Hiroyuki0e551952006-03-28 14:50:51 -0800661 for_each_possible_cpu(i) {
Nicholas Pigginf3865f92018-02-14 01:08:21 +1000662 softirq_ctx[i] = alloc_stack(limit, i);
663 hardirq_ctx[i] = alloc_stack(limit, i);
Paul Mackerras40ef8cb2005-10-10 22:50:37 +1000664 }
665}
Paul Mackerras40ef8cb2005-10-10 22:50:37 +1000666
Benjamin Herrenschmidt2d27cfd2009-07-23 23:15:59 +0000667#ifdef CONFIG_PPC_BOOK3E
Benjamin Herrenschmidtb1923ca2016-07-05 15:07:51 +1000668void __init exc_lvl_early_init(void)
Benjamin Herrenschmidt2d27cfd2009-07-23 23:15:59 +0000669{
670 unsigned int i;
671
672 for_each_possible_cpu(i) {
Nicholas Pigginf3865f92018-02-14 01:08:21 +1000673 void *sp;
Tiejun Chen160c7322013-10-23 17:31:21 +0800674
Nicholas Pigginf3865f92018-02-14 01:08:21 +1000675 sp = alloc_stack(ULONG_MAX, i);
676 critirq_ctx[i] = sp;
677 paca_ptrs[i]->crit_kstack = sp + THREAD_SIZE;
Tiejun Chen160c7322013-10-23 17:31:21 +0800678
Nicholas Pigginf3865f92018-02-14 01:08:21 +1000679 sp = alloc_stack(ULONG_MAX, i);
680 dbgirq_ctx[i] = sp;
681 paca_ptrs[i]->dbg_kstack = sp + THREAD_SIZE;
682
683 sp = alloc_stack(ULONG_MAX, i);
684 mcheckirq_ctx[i] = sp;
685 paca_ptrs[i]->mc_kstack = sp + THREAD_SIZE;
Benjamin Herrenschmidt2d27cfd2009-07-23 23:15:59 +0000686 }
Kumar Galad36b4c42011-04-06 00:18:48 -0500687
688 if (cpu_has_feature(CPU_FTR_DEBUG_LVL_EXC))
Kevin Hao565c2f22013-05-12 07:26:23 +0800689 patch_exception(0x040, exc_debug_debug_book3e);
Benjamin Herrenschmidt2d27cfd2009-07-23 23:15:59 +0000690}
Benjamin Herrenschmidt2d27cfd2009-07-23 23:15:59 +0000691#endif
692
Paul Mackerras40ef8cb2005-10-10 22:50:37 +1000693/*
Nicholas Piggin34f19ff2017-06-21 15:58:29 +1000694 * Emergency stacks are used for a range of things, from asynchronous
695 * NMIs (system reset, machine check) to synchronous, process context.
696 * We set preempt_count to zero, even though that isn't necessarily correct. To
697 * get the right value we'd need to copy it from the previous thread_info, but
698 * doing that might fault causing more problems.
699 * TODO: what to do with accounting?
700 */
701static void emerg_stack_init_thread_info(struct thread_info *ti, int cpu)
702{
703 ti->task = NULL;
704 ti->cpu = cpu;
705 ti->preempt_count = 0;
706 ti->local_flags = 0;
707 ti->flags = 0;
708 klp_init_thread_info(ti);
709}
710
711/*
Paul Mackerras40ef8cb2005-10-10 22:50:37 +1000712 * Stack space used when we detect a bad kernel stack pointer, and
Mahesh Salgaonkar729b0f72013-10-30 20:04:00 +0530713 * early in SMP boots before relocation is enabled. Exclusive emergency
714 * stack for machine checks.
Paul Mackerras40ef8cb2005-10-10 22:50:37 +1000715 */
Benjamin Herrenschmidtb1923ca2016-07-05 15:07:51 +1000716void __init emergency_stack_init(void)
Paul Mackerras40ef8cb2005-10-10 22:50:37 +1000717{
Anton Blanchard095c7962010-05-10 18:59:18 +0000718 u64 limit;
Paul Mackerras40ef8cb2005-10-10 22:50:37 +1000719 unsigned int i;
720
721 /*
722 * Emergency stacks must be under 256MB, we cannot afford to take
723 * SLB misses on them. The ABI also requires them to be 128-byte
724 * aligned.
725 *
726 * Since we use these as temporary stacks during secondary CPU
Nicholas Piggind5507192017-08-13 11:33:41 +1000727 * bringup, machine check, system reset, and HMI, we need to get
728 * at them in real mode. This means they must also be within the RMO
729 * region.
Nicholas Piggin34f19ff2017-06-21 15:58:29 +1000730 *
731 * The IRQ stacks allocated elsewhere in this file are zeroed and
732 * initialized in kernel/irq.c. These are initialized here in order
733 * to have emergency stacks available as early as possible.
Paul Mackerras40ef8cb2005-10-10 22:50:37 +1000734 */
Nicholas Piggin1af19332017-12-22 21:17:13 +1000735 limit = min(ppc64_bolted_size(), ppc64_rma_size);
Paul Mackerras40ef8cb2005-10-10 22:50:37 +1000736
Michael Ellerman3243d872008-04-30 13:21:45 +1000737 for_each_possible_cpu(i) {
Michael Ellerman5d31a962016-03-24 22:04:04 +1100738 struct thread_info *ti;
Nicholas Pigginf3865f92018-02-14 01:08:21 +1000739
740 ti = alloc_stack(limit, i);
Nicholas Piggin34f19ff2017-06-21 15:58:29 +1000741 memset(ti, 0, THREAD_SIZE);
742 emerg_stack_init_thread_info(ti, i);
Nicholas Piggind2e60072018-02-14 01:08:12 +1000743 paca_ptrs[i]->emergency_sp = (void *)ti + THREAD_SIZE;
Mahesh Salgaonkar729b0f72013-10-30 20:04:00 +0530744
745#ifdef CONFIG_PPC_BOOK3S_64
Nicholas Pigginb1ee8a32016-12-20 04:30:06 +1000746 /* emergency stack for NMI exception handling. */
Nicholas Pigginf3865f92018-02-14 01:08:21 +1000747 ti = alloc_stack(limit, i);
Nicholas Piggin34f19ff2017-06-21 15:58:29 +1000748 memset(ti, 0, THREAD_SIZE);
749 emerg_stack_init_thread_info(ti, i);
Nicholas Piggind2e60072018-02-14 01:08:12 +1000750 paca_ptrs[i]->nmi_emergency_sp = (void *)ti + THREAD_SIZE;
Nicholas Pigginb1ee8a32016-12-20 04:30:06 +1000751
Mahesh Salgaonkar729b0f72013-10-30 20:04:00 +0530752 /* emergency stack for machine check exception handling. */
Nicholas Pigginf3865f92018-02-14 01:08:21 +1000753 ti = alloc_stack(limit, i);
Nicholas Piggin34f19ff2017-06-21 15:58:29 +1000754 memset(ti, 0, THREAD_SIZE);
755 emerg_stack_init_thread_info(ti, i);
Nicholas Piggind2e60072018-02-14 01:08:12 +1000756 paca_ptrs[i]->mc_emergency_sp = (void *)ti + THREAD_SIZE;
Mahesh Salgaonkar729b0f72013-10-30 20:04:00 +0530757#endif
Michael Ellerman3243d872008-04-30 13:21:45 +1000758 }
Paul Mackerras40ef8cb2005-10-10 22:50:37 +1000759}
760
Anton Blanchard7a0268f2006-01-11 13:16:44 +1100761#ifdef CONFIG_SMP
Tejun Heoc2a7e812009-08-14 15:00:53 +0900762#define PCPU_DYN_SIZE ()
763
764static void * __init pcpu_fc_alloc(unsigned int cpu, size_t size, size_t align)
765{
Mike Rapoportccfa2a02018-10-30 15:08:45 -0700766 return memblock_alloc_try_nid(size, align, __pa(MAX_DMA_ADDRESS),
767 BOOTMEM_ALLOC_ACCESSIBLE,
768 early_cpu_to_node(cpu));
769
Tejun Heoc2a7e812009-08-14 15:00:53 +0900770}
771
772static void __init pcpu_fc_free(void *ptr, size_t size)
773{
774 free_bootmem(__pa(ptr), size);
775}
776
777static int pcpu_cpu_distance(unsigned int from, unsigned int to)
778{
Michael Ellermanba4a6482017-06-06 20:23:57 +1000779 if (early_cpu_to_node(from) == early_cpu_to_node(to))
Tejun Heoc2a7e812009-08-14 15:00:53 +0900780 return LOCAL_DISTANCE;
781 else
782 return REMOTE_DISTANCE;
783}
784
Anton Blanchardae01f842010-05-31 18:45:11 +0000785unsigned long __per_cpu_offset[NR_CPUS] __read_mostly;
786EXPORT_SYMBOL(__per_cpu_offset);
787
Anton Blanchard7a0268f2006-01-11 13:16:44 +1100788void __init setup_per_cpu_areas(void)
789{
Tejun Heoc2a7e812009-08-14 15:00:53 +0900790 const size_t dyn_size = PERCPU_MODULE_RESERVE + PERCPU_DYNAMIC_RESERVE;
791 size_t atom_size;
792 unsigned long delta;
793 unsigned int cpu;
794 int rc;
Anton Blanchard7a0268f2006-01-11 13:16:44 +1100795
Tejun Heoc2a7e812009-08-14 15:00:53 +0900796 /*
797 * Linear mapping is one of 4K, 1M and 16M. For 4K, no need
798 * to group units. For larger mappings, use 1M atom which
799 * should be large enough to contain a number of units.
800 */
801 if (mmu_linear_psize == MMU_PAGE_4K)
802 atom_size = PAGE_SIZE;
803 else
804 atom_size = 1 << 20;
Anton Blanchard7a0268f2006-01-11 13:16:44 +1100805
Tejun Heoc2a7e812009-08-14 15:00:53 +0900806 rc = pcpu_embed_first_chunk(0, dyn_size, atom_size, pcpu_cpu_distance,
807 pcpu_fc_alloc, pcpu_fc_free);
808 if (rc < 0)
809 panic("cannot initialize percpu area (err=%d)", rc);
Anton Blanchard7a0268f2006-01-11 13:16:44 +1100810
Tejun Heoc2a7e812009-08-14 15:00:53 +0900811 delta = (unsigned long)pcpu_base_addr - (unsigned long)__per_cpu_start;
Anton Blanchardae01f842010-05-31 18:45:11 +0000812 for_each_possible_cpu(cpu) {
813 __per_cpu_offset[cpu] = delta + pcpu_unit_offsets[cpu];
Nicholas Piggind2e60072018-02-14 01:08:12 +1000814 paca_ptrs[cpu]->data_offset = __per_cpu_offset[cpu];
Anton Blanchardae01f842010-05-31 18:45:11 +0000815 }
Anton Blanchard7a0268f2006-01-11 13:16:44 +1100816}
817#endif
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100818
Anton Blancharda5d86252014-06-04 17:50:47 +1000819#ifdef CONFIG_MEMORY_HOTPLUG_SPARSE
820unsigned long memory_block_size_bytes(void)
821{
822 if (ppc_md.memory_block_size)
823 return ppc_md.memory_block_size();
824
825 return MIN_MEMORY_BLOCK_SIZE;
826}
827#endif
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100828
Benjamin Herrenschmidtecd73cc2013-07-15 13:03:08 +1000829#if defined(CONFIG_PPC_INDIRECT_PIO) || defined(CONFIG_PPC_INDIRECT_MMIO)
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100830struct ppc_pci_io ppc_pci_io;
831EXPORT_SYMBOL(ppc_pci_io);
Benjamin Herrenschmidtecd73cc2013-07-15 13:03:08 +1000832#endif
Nicholas Piggin70412c52017-08-28 14:27:19 +1000833
834#ifdef CONFIG_HARDLOCKUP_DETECTOR_PERF
835u64 hw_nmi_get_sample_period(int watchdog_thresh)
836{
837 return ppc_proc_freq * watchdog_thresh;
838}
839#endif
840
841/*
842 * The perf based hardlockup detector breaks PMU event based branches, so
843 * disable it by default. Book3S has a soft-nmi hardlockup detector based
844 * on the decrementer interrupt, so it does not suffer from this problem.
845 *
846 * It is likely to get false positives in VM guests, so disable it there
847 * by default too.
848 */
849static int __init disable_hardlockup_detector(void)
850{
851#ifdef CONFIG_HARDLOCKUP_DETECTOR_PERF
852 hardlockup_detector_disable();
853#else
854 if (firmware_has_feature(FW_FEATURE_LPAR))
855 hardlockup_detector_disable();
856#endif
857
858 return 0;
859}
860early_initcall(disable_hardlockup_detector);
Michael Ellermanaa8a5e02018-01-10 03:07:15 +1100861
862#ifdef CONFIG_PPC_BOOK3S_64
863static enum l1d_flush_type enabled_flush_types;
864static void *l1d_flush_fallback_area;
Michael Ellermanbc9c9302018-01-10 03:07:15 +1100865static bool no_rfi_flush;
Michael Ellermanaa8a5e02018-01-10 03:07:15 +1100866bool rfi_flush;
867
Michael Ellermanbc9c9302018-01-10 03:07:15 +1100868static int __init handle_no_rfi_flush(char *p)
869{
870 pr_info("rfi-flush: disabled on command line.");
871 no_rfi_flush = true;
872 return 0;
873}
874early_param("no_rfi_flush", handle_no_rfi_flush);
875
876/*
877 * The RFI flush is not KPTI, but because users will see doco that says to use
878 * nopti we hijack that option here to also disable the RFI flush.
879 */
880static int __init handle_no_pti(char *p)
881{
882 pr_info("rfi-flush: disabling due to 'nopti' on command line.\n");
883 handle_no_rfi_flush(NULL);
884 return 0;
885}
886early_param("nopti", handle_no_pti);
887
Michael Ellermanaa8a5e02018-01-10 03:07:15 +1100888static void do_nothing(void *unused)
889{
890 /*
891 * We don't need to do the flush explicitly, just enter+exit kernel is
892 * sufficient, the RFI exit handlers will do the right thing.
893 */
894}
895
896void rfi_flush_enable(bool enable)
897{
Michael Ellermanaa8a5e02018-01-10 03:07:15 +1100898 if (enable) {
899 do_rfi_flush_fixups(enabled_flush_types);
900 on_each_cpu(do_nothing, NULL, 1);
901 } else
902 do_rfi_flush_fixups(L1D_FLUSH_NONE);
903
904 rfi_flush = enable;
905}
906
Michael Ellerman501a78c2018-04-05 22:49:13 +1000907static void __ref init_fallback_flush(void)
Michael Ellermanaa8a5e02018-01-10 03:07:15 +1100908{
909 u64 l1d_size, limit;
910 int cpu;
911
Michael Ellermanabf110f2018-03-14 19:40:39 -0300912 /* Only allocate the fallback flush area once (at boot time). */
913 if (l1d_flush_fallback_area)
914 return;
915
Michael Ellermanaa8a5e02018-01-10 03:07:15 +1100916 l1d_size = ppc64_caches.l1d.size;
Madhavan Srinivasan9dfbf782018-01-18 00:33:36 +0530917
918 /*
919 * If there is no d-cache-size property in the device tree, l1d_size
920 * could be zero. That leads to the loop in the asm wrapping around to
921 * 2^64-1, and then walking off the end of the fallback area and
922 * eventually causing a page fault which is fatal. Just default to
923 * something vaguely sane.
924 */
925 if (!l1d_size)
926 l1d_size = (64 * 1024);
927
Michael Ellermanebf0b6a2018-01-21 23:21:14 +1100928 limit = min(ppc64_bolted_size(), ppc64_rma_size);
Michael Ellermanaa8a5e02018-01-10 03:07:15 +1100929
930 /*
931 * Align to L1d size, and size it at 2x L1d size, to catch possible
932 * hardware prefetch runoff. We don't have a recipe for load patterns to
933 * reliably avoid the prefetcher.
934 */
935 l1d_flush_fallback_area = __va(memblock_alloc_base(l1d_size * 2, l1d_size, limit));
936 memset(l1d_flush_fallback_area, 0, l1d_size * 2);
937
938 for_each_possible_cpu(cpu) {
Nicholas Piggind2e60072018-02-14 01:08:12 +1000939 struct paca_struct *paca = paca_ptrs[cpu];
940 paca->rfi_flush_fallback_area = l1d_flush_fallback_area;
941 paca->l1d_flush_size = l1d_size;
Michael Ellermanaa8a5e02018-01-10 03:07:15 +1100942 }
943}
944
Michael Ellermanabf110f2018-03-14 19:40:39 -0300945void setup_rfi_flush(enum l1d_flush_type types, bool enable)
Michael Ellermanaa8a5e02018-01-10 03:07:15 +1100946{
947 if (types & L1D_FLUSH_FALLBACK) {
Mauricio Faria de Oliveira0063d612018-03-14 19:40:41 -0300948 pr_info("rfi-flush: fallback displacement flush available\n");
Michael Ellermanaa8a5e02018-01-10 03:07:15 +1100949 init_fallback_flush();
950 }
951
952 if (types & L1D_FLUSH_ORI)
Mauricio Faria de Oliveira0063d612018-03-14 19:40:41 -0300953 pr_info("rfi-flush: ori type flush available\n");
Michael Ellermanaa8a5e02018-01-10 03:07:15 +1100954
955 if (types & L1D_FLUSH_MTTRIG)
Mauricio Faria de Oliveira0063d612018-03-14 19:40:41 -0300956 pr_info("rfi-flush: mttrig type flush available\n");
Michael Ellermanaa8a5e02018-01-10 03:07:15 +1100957
958 enabled_flush_types = types;
959
Michael Ellermanbc9c9302018-01-10 03:07:15 +1100960 if (!no_rfi_flush)
961 rfi_flush_enable(enable);
Michael Ellermanaa8a5e02018-01-10 03:07:15 +1100962}
Michael Ellermanfd6e4402018-01-16 21:20:05 +1100963
Michael Ellerman236003e2018-01-16 22:17:18 +1100964#ifdef CONFIG_DEBUG_FS
965static int rfi_flush_set(void *data, u64 val)
966{
Michael Ellerman1e2a9fc2018-03-14 19:40:38 -0300967 bool enable;
968
Michael Ellerman236003e2018-01-16 22:17:18 +1100969 if (val == 1)
Michael Ellerman1e2a9fc2018-03-14 19:40:38 -0300970 enable = true;
Michael Ellerman236003e2018-01-16 22:17:18 +1100971 else if (val == 0)
Michael Ellerman1e2a9fc2018-03-14 19:40:38 -0300972 enable = false;
Michael Ellerman236003e2018-01-16 22:17:18 +1100973 else
974 return -EINVAL;
975
Michael Ellerman1e2a9fc2018-03-14 19:40:38 -0300976 /* Only do anything if we're changing state */
977 if (enable != rfi_flush)
978 rfi_flush_enable(enable);
979
Michael Ellerman236003e2018-01-16 22:17:18 +1100980 return 0;
981}
982
983static int rfi_flush_get(void *data, u64 *val)
984{
985 *val = rfi_flush ? 1 : 0;
986 return 0;
987}
988
989DEFINE_SIMPLE_ATTRIBUTE(fops_rfi_flush, rfi_flush_get, rfi_flush_set, "%llu\n");
990
991static __init int rfi_flush_debugfs_init(void)
992{
993 debugfs_create_file("rfi_flush", 0600, powerpc_debugfs_root, NULL, &fops_rfi_flush);
994 return 0;
995}
996device_initcall(rfi_flush_debugfs_init);
997#endif
Michael Ellermanaa8a5e02018-01-10 03:07:15 +1100998#endif /* CONFIG_PPC_BOOK3S_64 */