Paul Mackerras | 40ef8cb | 2005-10-10 22:50:37 +1000 | [diff] [blame] | 1 | /* |
| 2 | * |
| 3 | * Common boot and setup code. |
| 4 | * |
| 5 | * Copyright (C) 2001 PPC64 Team, IBM Corp |
| 6 | * |
| 7 | * This program is free software; you can redistribute it and/or |
| 8 | * modify it under the terms of the GNU General Public License |
| 9 | * as published by the Free Software Foundation; either version |
| 10 | * 2 of the License, or (at your option) any later version. |
| 11 | */ |
| 12 | |
Paul Gortmaker | 4b16f8e | 2011-07-22 18:24:23 -0400 | [diff] [blame] | 13 | #include <linux/export.h> |
Paul Mackerras | 40ef8cb | 2005-10-10 22:50:37 +1000 | [diff] [blame] | 14 | #include <linux/string.h> |
| 15 | #include <linux/sched.h> |
| 16 | #include <linux/init.h> |
| 17 | #include <linux/kernel.h> |
| 18 | #include <linux/reboot.h> |
| 19 | #include <linux/delay.h> |
| 20 | #include <linux/initrd.h> |
Paul Mackerras | 40ef8cb | 2005-10-10 22:50:37 +1000 | [diff] [blame] | 21 | #include <linux/seq_file.h> |
| 22 | #include <linux/ioport.h> |
| 23 | #include <linux/console.h> |
| 24 | #include <linux/utsname.h> |
| 25 | #include <linux/tty.h> |
| 26 | #include <linux/root_dev.h> |
| 27 | #include <linux/notifier.h> |
| 28 | #include <linux/cpu.h> |
| 29 | #include <linux/unistd.h> |
| 30 | #include <linux/serial.h> |
| 31 | #include <linux/serial_8250.h> |
Mike Rapoport | 57c8a66 | 2018-10-30 15:09:49 -0700 | [diff] [blame] | 32 | #include <linux/memblock.h> |
Benjamin Herrenschmidt | 12d04ee | 2006-11-11 17:25:02 +1100 | [diff] [blame] | 33 | #include <linux/pci.h> |
Benjamin Herrenschmidt | 945feb1 | 2008-04-17 14:35:01 +1000 | [diff] [blame] | 34 | #include <linux/lockdep.h> |
Anton Blanchard | a5d8625 | 2014-06-04 17:50:47 +1000 | [diff] [blame] | 35 | #include <linux/memory.h> |
Anton Blanchard | c54b2bf | 2015-04-09 12:52:56 +1000 | [diff] [blame] | 36 | #include <linux/nmi.h> |
Becky Bruce | a614688 | 2011-10-10 10:50:43 +0000 | [diff] [blame] | 37 | |
Michael Ellerman | 236003e | 2018-01-16 22:17:18 +1100 | [diff] [blame] | 38 | #include <asm/debugfs.h> |
Paul Mackerras | 40ef8cb | 2005-10-10 22:50:37 +1000 | [diff] [blame] | 39 | #include <asm/io.h> |
Michael Ellerman | 0cc4746 | 2005-12-04 18:39:37 +1100 | [diff] [blame] | 40 | #include <asm/kdump.h> |
Paul Mackerras | 40ef8cb | 2005-10-10 22:50:37 +1000 | [diff] [blame] | 41 | #include <asm/prom.h> |
| 42 | #include <asm/processor.h> |
| 43 | #include <asm/pgtable.h> |
Paul Mackerras | 40ef8cb | 2005-10-10 22:50:37 +1000 | [diff] [blame] | 44 | #include <asm/smp.h> |
| 45 | #include <asm/elf.h> |
| 46 | #include <asm/machdep.h> |
| 47 | #include <asm/paca.h> |
Paul Mackerras | 40ef8cb | 2005-10-10 22:50:37 +1000 | [diff] [blame] | 48 | #include <asm/time.h> |
| 49 | #include <asm/cputable.h> |
Nicholas Piggin | 5a61ef7 | 2017-05-09 13:16:52 +1000 | [diff] [blame] | 50 | #include <asm/dt_cpu_ftrs.h> |
Paul Mackerras | 40ef8cb | 2005-10-10 22:50:37 +1000 | [diff] [blame] | 51 | #include <asm/sections.h> |
| 52 | #include <asm/btext.h> |
| 53 | #include <asm/nvram.h> |
| 54 | #include <asm/setup.h> |
Paul Mackerras | 40ef8cb | 2005-10-10 22:50:37 +1000 | [diff] [blame] | 55 | #include <asm/rtas.h> |
| 56 | #include <asm/iommu.h> |
| 57 | #include <asm/serial.h> |
| 58 | #include <asm/cache.h> |
| 59 | #include <asm/page.h> |
| 60 | #include <asm/mmu.h> |
Paul Mackerras | 40ef8cb | 2005-10-10 22:50:37 +1000 | [diff] [blame] | 61 | #include <asm/firmware.h> |
Paul Mackerras | f78541dc | 2005-10-28 22:53:37 +1000 | [diff] [blame] | 62 | #include <asm/xmon.h> |
David Gibson | dcad47f | 2005-11-07 09:49:43 +1100 | [diff] [blame] | 63 | #include <asm/udbg.h> |
Michael Ellerman | 593e537 | 2005-11-12 00:06:06 +1100 | [diff] [blame] | 64 | #include <asm/kexec.h> |
Kumar Gala | d36b4c4 | 2011-04-06 00:18:48 -0500 | [diff] [blame] | 65 | #include <asm/code-patching.h> |
Michael Ellerman | 5d31a96 | 2016-03-24 22:04:04 +1100 | [diff] [blame] | 66 | #include <asm/livepatch.h> |
Benjamin Herrenschmidt | d3cbff1 | 2016-07-05 15:03:49 +1000 | [diff] [blame] | 67 | #include <asm/opal.h> |
Benjamin Herrenschmidt | b1923ca | 2016-07-05 15:07:51 +1000 | [diff] [blame] | 68 | #include <asm/cputhreads.h> |
Madhavan Srinivasan | c2e480b | 2017-12-20 09:25:42 +0530 | [diff] [blame] | 69 | #include <asm/hw_irq.h> |
Christophe Leroy | 2c86cd1 | 2018-07-05 16:25:01 +0000 | [diff] [blame] | 70 | #include <asm/feature-fixups.h> |
Paul Mackerras | 40ef8cb | 2005-10-10 22:50:37 +1000 | [diff] [blame] | 71 | |
Nicholas Piggin | 1696d0f | 2017-10-24 21:44:44 +1000 | [diff] [blame] | 72 | #include "setup.h" |
| 73 | |
Paul Mackerras | 40ef8cb | 2005-10-10 22:50:37 +1000 | [diff] [blame] | 74 | #ifdef DEBUG |
| 75 | #define DBG(fmt...) udbg_printf(fmt) |
| 76 | #else |
| 77 | #define DBG(fmt...) |
| 78 | #endif |
| 79 | |
Chen Gang | 8246aca | 2013-03-20 14:30:12 +0800 | [diff] [blame] | 80 | int spinning_secondaries; |
Paul Mackerras | 40ef8cb | 2005-10-10 22:50:37 +1000 | [diff] [blame] | 81 | u64 ppc64_pft_size; |
| 82 | |
Olof Johansson | dabcafd | 2005-12-08 19:40:17 -0600 | [diff] [blame] | 83 | struct ppc64_caches ppc64_caches = { |
Benjamin Herrenschmidt | e2827fe | 2017-01-08 17:31:47 -0600 | [diff] [blame] | 84 | .l1d = { |
| 85 | .block_size = 0x40, |
| 86 | .log_block_size = 6, |
| 87 | }, |
| 88 | .l1i = { |
| 89 | .block_size = 0x40, |
| 90 | .log_block_size = 6 |
| 91 | }, |
Olof Johansson | dabcafd | 2005-12-08 19:40:17 -0600 | [diff] [blame] | 92 | }; |
Paul Mackerras | 40ef8cb | 2005-10-10 22:50:37 +1000 | [diff] [blame] | 93 | EXPORT_SYMBOL_GPL(ppc64_caches); |
| 94 | |
Scott Wood | 28efc35 | 2013-10-11 19:22:38 -0500 | [diff] [blame] | 95 | #if defined(CONFIG_PPC_BOOK3E) && defined(CONFIG_SMP) |
Benjamin Herrenschmidt | b1923ca | 2016-07-05 15:07:51 +1000 | [diff] [blame] | 96 | void __init setup_tlb_core_data(void) |
Scott Wood | 28efc35 | 2013-10-11 19:22:38 -0500 | [diff] [blame] | 97 | { |
| 98 | int cpu; |
| 99 | |
Scott Wood | 82d86de | 2014-03-07 14:48:35 -0600 | [diff] [blame] | 100 | BUILD_BUG_ON(offsetof(struct tlb_core_data, lock) != 0); |
| 101 | |
Scott Wood | 28efc35 | 2013-10-11 19:22:38 -0500 | [diff] [blame] | 102 | for_each_possible_cpu(cpu) { |
| 103 | int first = cpu_first_thread_sibling(cpu); |
| 104 | |
Scott Wood | d9e1831 | 2015-10-06 22:48:09 -0500 | [diff] [blame] | 105 | /* |
| 106 | * If we boot via kdump on a non-primary thread, |
| 107 | * make sure we point at the thread that actually |
| 108 | * set up this TLB. |
| 109 | */ |
| 110 | if (cpu_first_thread_sibling(boot_cpuid) == first) |
| 111 | first = boot_cpuid; |
| 112 | |
Nicholas Piggin | d2e6007 | 2018-02-14 01:08:12 +1000 | [diff] [blame] | 113 | paca_ptrs[cpu]->tcd_ptr = &paca_ptrs[first]->tcd; |
Scott Wood | 28efc35 | 2013-10-11 19:22:38 -0500 | [diff] [blame] | 114 | |
| 115 | /* |
| 116 | * If we have threads, we need either tlbsrx. |
| 117 | * or e6500 tablewalk mode, or else TLB handlers |
| 118 | * will be racy and could produce duplicate entries. |
Michael Ellerman | 0d2b5cd | 2017-02-15 20:24:25 +1100 | [diff] [blame] | 119 | * Should we panic instead? |
Scott Wood | 28efc35 | 2013-10-11 19:22:38 -0500 | [diff] [blame] | 120 | */ |
Michael Ellerman | 0d2b5cd | 2017-02-15 20:24:25 +1100 | [diff] [blame] | 121 | WARN_ONCE(smt_enabled_at_boot >= 2 && |
| 122 | !mmu_has_feature(MMU_FTR_USE_TLBRSRV) && |
| 123 | book3e_htw_mode != PPC_HTW_E6500, |
| 124 | "%s: unsupported MMU configuration\n", __func__); |
Scott Wood | 28efc35 | 2013-10-11 19:22:38 -0500 | [diff] [blame] | 125 | } |
| 126 | } |
Scott Wood | 28efc35 | 2013-10-11 19:22:38 -0500 | [diff] [blame] | 127 | #endif |
| 128 | |
Paul Mackerras | 40ef8cb | 2005-10-10 22:50:37 +1000 | [diff] [blame] | 129 | #ifdef CONFIG_SMP |
| 130 | |
Nathan Fontenot | 954e6da | 2010-08-05 07:42:11 +0000 | [diff] [blame] | 131 | static char *smt_enabled_cmdline; |
Paul Mackerras | 40ef8cb | 2005-10-10 22:50:37 +1000 | [diff] [blame] | 132 | |
| 133 | /* Look for ibm,smt-enabled OF option */ |
Benjamin Herrenschmidt | b1923ca | 2016-07-05 15:07:51 +1000 | [diff] [blame] | 134 | void __init check_smt_enabled(void) |
Paul Mackerras | 40ef8cb | 2005-10-10 22:50:37 +1000 | [diff] [blame] | 135 | { |
| 136 | struct device_node *dn; |
Jeremy Kerr | a7f67bd | 2006-07-12 15:35:54 +1000 | [diff] [blame] | 137 | const char *smt_option; |
Paul Mackerras | 40ef8cb | 2005-10-10 22:50:37 +1000 | [diff] [blame] | 138 | |
Nathan Fontenot | 954e6da | 2010-08-05 07:42:11 +0000 | [diff] [blame] | 139 | /* Default to enabling all threads */ |
| 140 | smt_enabled_at_boot = threads_per_core; |
| 141 | |
Paul Mackerras | 40ef8cb | 2005-10-10 22:50:37 +1000 | [diff] [blame] | 142 | /* Allow the command line to overrule the OF option */ |
Nathan Fontenot | 954e6da | 2010-08-05 07:42:11 +0000 | [diff] [blame] | 143 | if (smt_enabled_cmdline) { |
| 144 | if (!strcmp(smt_enabled_cmdline, "on")) |
| 145 | smt_enabled_at_boot = threads_per_core; |
| 146 | else if (!strcmp(smt_enabled_cmdline, "off")) |
| 147 | smt_enabled_at_boot = 0; |
| 148 | else { |
Daniel Walter | 1618bd5 | 2014-08-08 14:24:01 -0700 | [diff] [blame] | 149 | int smt; |
Nathan Fontenot | 954e6da | 2010-08-05 07:42:11 +0000 | [diff] [blame] | 150 | int rc; |
Paul Mackerras | 40ef8cb | 2005-10-10 22:50:37 +1000 | [diff] [blame] | 151 | |
Daniel Walter | 1618bd5 | 2014-08-08 14:24:01 -0700 | [diff] [blame] | 152 | rc = kstrtoint(smt_enabled_cmdline, 10, &smt); |
Nathan Fontenot | 954e6da | 2010-08-05 07:42:11 +0000 | [diff] [blame] | 153 | if (!rc) |
| 154 | smt_enabled_at_boot = |
Daniel Walter | 1618bd5 | 2014-08-08 14:24:01 -0700 | [diff] [blame] | 155 | min(threads_per_core, smt); |
Nathan Fontenot | 954e6da | 2010-08-05 07:42:11 +0000 | [diff] [blame] | 156 | } |
| 157 | } else { |
| 158 | dn = of_find_node_by_path("/options"); |
| 159 | if (dn) { |
| 160 | smt_option = of_get_property(dn, "ibm,smt-enabled", |
| 161 | NULL); |
Paul Mackerras | 40ef8cb | 2005-10-10 22:50:37 +1000 | [diff] [blame] | 162 | |
Nathan Fontenot | 954e6da | 2010-08-05 07:42:11 +0000 | [diff] [blame] | 163 | if (smt_option) { |
| 164 | if (!strcmp(smt_option, "on")) |
| 165 | smt_enabled_at_boot = threads_per_core; |
| 166 | else if (!strcmp(smt_option, "off")) |
| 167 | smt_enabled_at_boot = 0; |
| 168 | } |
Paul Mackerras | 40ef8cb | 2005-10-10 22:50:37 +1000 | [diff] [blame] | 169 | |
Nathan Fontenot | 954e6da | 2010-08-05 07:42:11 +0000 | [diff] [blame] | 170 | of_node_put(dn); |
| 171 | } |
| 172 | } |
Paul Mackerras | 40ef8cb | 2005-10-10 22:50:37 +1000 | [diff] [blame] | 173 | } |
| 174 | |
| 175 | /* Look for smt-enabled= cmdline option */ |
| 176 | static int __init early_smt_enabled(char *p) |
| 177 | { |
Nathan Fontenot | 954e6da | 2010-08-05 07:42:11 +0000 | [diff] [blame] | 178 | smt_enabled_cmdline = p; |
Paul Mackerras | 40ef8cb | 2005-10-10 22:50:37 +1000 | [diff] [blame] | 179 | return 0; |
| 180 | } |
| 181 | early_param("smt-enabled", early_smt_enabled); |
| 182 | |
Paul Mackerras | 40ef8cb | 2005-10-10 22:50:37 +1000 | [diff] [blame] | 183 | #endif /* CONFIG_SMP */ |
| 184 | |
Michael Ellerman | 25e1381 | 2013-02-12 14:44:50 +0000 | [diff] [blame] | 185 | /** Fix up paca fields required for the boot cpu */ |
Benjamin Herrenschmidt | 009776b | 2016-07-05 15:07:50 +1000 | [diff] [blame] | 186 | static void __init fixup_boot_paca(void) |
Michael Ellerman | 25e1381 | 2013-02-12 14:44:50 +0000 | [diff] [blame] | 187 | { |
| 188 | /* The boot cpu is started */ |
| 189 | get_paca()->cpu_start = 1; |
| 190 | /* Allow percpu accesses to work until we setup percpu data */ |
| 191 | get_paca()->data_offset = 0; |
Madhavan Srinivasan | c2e480b | 2017-12-20 09:25:42 +0530 | [diff] [blame] | 192 | /* Mark interrupts disabled in PACA */ |
Madhavan Srinivasan | 4e26bc4 | 2017-12-20 09:25:50 +0530 | [diff] [blame] | 193 | irq_soft_mask_set(IRQS_DISABLED); |
Michael Ellerman | 25e1381 | 2013-02-12 14:44:50 +0000 | [diff] [blame] | 194 | } |
| 195 | |
Benjamin Herrenschmidt | 009776b | 2016-07-05 15:07:50 +1000 | [diff] [blame] | 196 | static void __init configure_exceptions(void) |
Benjamin Herrenschmidt | d3cbff1 | 2016-07-05 15:03:49 +1000 | [diff] [blame] | 197 | { |
| 198 | /* |
| 199 | * Setup the trampolines from the lowmem exception vectors |
| 200 | * to the kdump kernel when not using a relocatable kernel. |
| 201 | */ |
| 202 | setup_kdump_trampoline(); |
| 203 | |
| 204 | /* Under a PAPR hypervisor, we need hypercalls */ |
| 205 | if (firmware_has_feature(FW_FEATURE_SET_MODE)) { |
| 206 | /* Enable AIL if possible */ |
| 207 | pseries_enable_reloc_on_exc(); |
| 208 | |
| 209 | /* |
| 210 | * Tell the hypervisor that we want our exceptions to |
| 211 | * be taken in little endian mode. |
| 212 | * |
| 213 | * We don't call this for big endian as our calling convention |
| 214 | * makes us always enter in BE, and the call may fail under |
| 215 | * some circumstances with kdump. |
| 216 | */ |
| 217 | #ifdef __LITTLE_ENDIAN__ |
| 218 | pseries_little_endian_exceptions(); |
| 219 | #endif |
| 220 | } else { |
| 221 | /* Set endian mode using OPAL */ |
| 222 | if (firmware_has_feature(FW_FEATURE_OPAL)) |
| 223 | opal_configure_cores(); |
| 224 | |
Benjamin Herrenschmidt | c0a3601 | 2016-11-15 15:28:33 +1100 | [diff] [blame] | 225 | /* AIL on native is done in cpu_ready_for_interrupts() */ |
Benjamin Herrenschmidt | d3cbff1 | 2016-07-05 15:03:49 +1000 | [diff] [blame] | 226 | } |
| 227 | } |
| 228 | |
Benjamin Herrenschmidt | 8f619b54 | 2014-03-28 13:36:30 +1100 | [diff] [blame] | 229 | static void cpu_ready_for_interrupts(void) |
| 230 | { |
Benjamin Herrenschmidt | c0a3601 | 2016-11-15 15:28:33 +1100 | [diff] [blame] | 231 | /* |
| 232 | * Enable AIL if supported, and we are in hypervisor mode. This |
| 233 | * is called once for every processor. |
| 234 | * |
| 235 | * If we are not in hypervisor mode the job is done once for |
| 236 | * the whole partition in configure_exceptions(). |
| 237 | */ |
Michael Ellerman | 5511a45 | 2017-03-21 16:24:38 +1100 | [diff] [blame] | 238 | if (cpu_has_feature(CPU_FTR_HVMODE) && |
| 239 | cpu_has_feature(CPU_FTR_ARCH_207S)) { |
Benjamin Herrenschmidt | c0a3601 | 2016-11-15 15:28:33 +1100 | [diff] [blame] | 240 | unsigned long lpcr = mfspr(SPRN_LPCR); |
| 241 | mtspr(SPRN_LPCR, lpcr | LPCR_AIL_3); |
| 242 | } |
| 243 | |
Benjamin Herrenschmidt | 7ed23e1 | 2017-03-20 17:49:03 +1100 | [diff] [blame] | 244 | /* |
Michael Neuling | dd9a8c5a | 2018-09-11 13:07:56 +1000 | [diff] [blame] | 245 | * Set HFSCR:TM based on CPU features: |
| 246 | * In the special case of TM no suspend (P9N DD2.1), Linux is |
| 247 | * told TM is off via the dt-ftrs but told to (partially) use |
| 248 | * it via OPAL_REINIT_CPUS_TM_SUSPEND_DISABLED. So HFSCR[TM] |
| 249 | * will be off from dt-ftrs but we need to turn it on for the |
| 250 | * no suspend case. |
Benjamin Herrenschmidt | 7ed23e1 | 2017-03-20 17:49:03 +1100 | [diff] [blame] | 251 | */ |
Michael Neuling | dd9a8c5a | 2018-09-11 13:07:56 +1000 | [diff] [blame] | 252 | if (cpu_has_feature(CPU_FTR_HVMODE)) { |
| 253 | if (cpu_has_feature(CPU_FTR_TM_COMP)) |
| 254 | mtspr(SPRN_HFSCR, mfspr(SPRN_HFSCR) | HFSCR_TM); |
| 255 | else |
| 256 | mtspr(SPRN_HFSCR, mfspr(SPRN_HFSCR) & ~HFSCR_TM); |
| 257 | } |
Benjamin Herrenschmidt | 7ed23e1 | 2017-03-20 17:49:03 +1100 | [diff] [blame] | 258 | |
Benjamin Herrenschmidt | 8f619b54 | 2014-03-28 13:36:30 +1100 | [diff] [blame] | 259 | /* Set IR and DR in PACA MSR */ |
| 260 | get_paca()->kernel_msr = MSR_KERNEL; |
Benjamin Herrenschmidt | 8f619b54 | 2014-03-28 13:36:30 +1100 | [diff] [blame] | 261 | } |
| 262 | |
Nicholas Piggin | c0abd0c | 2018-02-14 01:08:17 +1000 | [diff] [blame] | 263 | unsigned long spr_default_dscr = 0; |
| 264 | |
| 265 | void __init record_spr_defaults(void) |
| 266 | { |
| 267 | if (early_cpu_has_feature(CPU_FTR_DSCR)) |
| 268 | spr_default_dscr = mfspr(SPRN_DSCR); |
| 269 | } |
| 270 | |
Paul Mackerras | 40ef8cb | 2005-10-10 22:50:37 +1000 | [diff] [blame] | 271 | /* |
| 272 | * Early initialization entry point. This is called by head.S |
| 273 | * with MMU translation disabled. We rely on the "feature" of |
| 274 | * the CPU that ignores the top 2 bits of the address in real |
| 275 | * mode so we can access kernel globals normally provided we |
| 276 | * only toy with things in the RMO region. From here, we do |
Yinghai Lu | 95f72d1 | 2010-07-12 14:36:09 +1000 | [diff] [blame] | 277 | * some early parsing of the device-tree to setup out MEMBLOCK |
Paul Mackerras | 40ef8cb | 2005-10-10 22:50:37 +1000 | [diff] [blame] | 278 | * data structures, and allocate & initialize the hash table |
| 279 | * and segment tables so we can start running with translation |
| 280 | * enabled. |
| 281 | * |
| 282 | * It is this function which will call the probe() callback of |
| 283 | * the various platform types and copy the matching one to the |
| 284 | * global ppc_md structure. Your platform can eventually do |
| 285 | * some very early initializations from the probe() routine, but |
| 286 | * this is not recommended, be very careful as, for example, the |
| 287 | * device-tree is not accessible via normal means at this point. |
| 288 | */ |
| 289 | |
| 290 | void __init early_setup(unsigned long dt_ptr) |
| 291 | { |
Geoff Levand | 6a7e406 | 2013-02-13 17:03:16 +0000 | [diff] [blame] | 292 | static __initdata struct paca_struct boot_paca; |
| 293 | |
Benjamin Herrenschmidt | 24d9649 | 2008-05-07 10:00:56 +1000 | [diff] [blame] | 294 | /* -------- printk is _NOT_ safe to use here ! ------- */ |
| 295 | |
Nicholas Piggin | 5a61ef7 | 2017-05-09 13:16:52 +1000 | [diff] [blame] | 296 | /* Try new device tree based feature discovery ... */ |
| 297 | if (!dt_cpu_ftrs_init(__va(dt_ptr))) |
| 298 | /* Otherwise use the old style CPU table */ |
| 299 | identify_cpu(0, mfspr(SPRN_PVR)); |
Benjamin Herrenschmidt | 42c4aaa | 2006-10-24 16:42:40 +1000 | [diff] [blame] | 300 | |
Michael Ellerman | 33dbcf7 | 2006-06-28 13:18:53 +1000 | [diff] [blame] | 301 | /* Assume we're on cpu 0 for now. Don't write to the paca yet! */ |
Michael Ellerman | 1426d5a | 2010-01-28 13:23:22 +0000 | [diff] [blame] | 302 | initialise_paca(&boot_paca, 0); |
| 303 | setup_paca(&boot_paca); |
Michael Ellerman | 25e1381 | 2013-02-12 14:44:50 +0000 | [diff] [blame] | 304 | fixup_boot_paca(); |
Michael Ellerman | 33dbcf7 | 2006-06-28 13:18:53 +1000 | [diff] [blame] | 305 | |
Benjamin Herrenschmidt | 24d9649 | 2008-05-07 10:00:56 +1000 | [diff] [blame] | 306 | /* -------- printk is now safe to use ------- */ |
| 307 | |
Benjamin Herrenschmidt | f2fd251 | 2008-05-07 10:25:34 +1000 | [diff] [blame] | 308 | /* Enable early debugging if any specified (see udbg.h) */ |
| 309 | udbg_early_init(); |
| 310 | |
Benjamin Herrenschmidt | e822250 | 2006-03-28 23:15:54 +1100 | [diff] [blame] | 311 | DBG(" -> early_setup(), dt_ptr: 0x%lx\n", dt_ptr); |
Paul Mackerras | 40ef8cb | 2005-10-10 22:50:37 +1000 | [diff] [blame] | 312 | |
| 313 | /* |
Linas Vepstas | 3c607ce | 2007-09-07 03:47:29 +1000 | [diff] [blame] | 314 | * Do early initialization using the flattened device |
| 315 | * tree, such as retrieving the physical memory map or |
| 316 | * calculating/retrieving the hash table size. |
Paul Mackerras | 40ef8cb | 2005-10-10 22:50:37 +1000 | [diff] [blame] | 317 | */ |
| 318 | early_init_devtree(__va(dt_ptr)); |
| 319 | |
Anton Blanchard | 4df2046 | 2006-03-25 17:25:17 +1100 | [diff] [blame] | 320 | /* Now we know the logical id of our boot cpu, setup the paca. */ |
Nicholas Piggin | 4890aea | 2018-02-14 01:08:20 +1000 | [diff] [blame] | 321 | if (boot_cpuid != 0) { |
| 322 | /* Poison paca_ptrs[0] again if it's not the boot cpu */ |
| 323 | memset(&paca_ptrs[0], 0x88, sizeof(paca_ptrs[0])); |
| 324 | } |
Nicholas Piggin | d2e6007 | 2018-02-14 01:08:12 +1000 | [diff] [blame] | 325 | setup_paca(paca_ptrs[boot_cpuid]); |
Michael Ellerman | 25e1381 | 2013-02-12 14:44:50 +0000 | [diff] [blame] | 326 | fixup_boot_paca(); |
Anton Blanchard | 4df2046 | 2006-03-25 17:25:17 +1100 | [diff] [blame] | 327 | |
Benjamin Herrenschmidt | 63c254a | 2016-07-05 15:03:46 +1000 | [diff] [blame] | 328 | /* |
Benjamin Herrenschmidt | d3cbff1 | 2016-07-05 15:03:49 +1000 | [diff] [blame] | 329 | * Configure exception handlers. This include setting up trampolines |
| 330 | * if needed, setting exception endian mode, etc... |
Benjamin Herrenschmidt | 63c254a | 2016-07-05 15:03:46 +1000 | [diff] [blame] | 331 | */ |
Benjamin Herrenschmidt | d3cbff1 | 2016-07-05 15:03:49 +1000 | [diff] [blame] | 332 | configure_exceptions(); |
Michael Ellerman | 0cc4746 | 2005-12-04 18:39:37 +1100 | [diff] [blame] | 333 | |
Benjamin Herrenschmidt | c4bd6cb | 2016-07-05 15:03:42 +1000 | [diff] [blame] | 334 | /* Apply all the dynamic patching */ |
| 335 | apply_feature_fixups(); |
Benjamin Herrenschmidt | 97f6e0c | 2016-08-10 17:27:34 +1000 | [diff] [blame] | 336 | setup_feature_keys(); |
Benjamin Herrenschmidt | c4bd6cb | 2016-07-05 15:03:42 +1000 | [diff] [blame] | 337 | |
Michael Ellerman | 9e8066f | 2016-07-26 21:55:48 +1000 | [diff] [blame] | 338 | /* Initialize the hash table or TLB handling */ |
| 339 | early_init_mmu(); |
| 340 | |
Benjamin Herrenschmidt | a944a9c | 2014-03-28 13:36:29 +1100 | [diff] [blame] | 341 | /* |
Nicholas Piggin | 1696d0f | 2017-10-24 21:44:44 +1000 | [diff] [blame] | 342 | * After firmware and early platform setup code has set things up, |
| 343 | * we note the SPR values for configurable control/performance |
| 344 | * registers, and use those as initial defaults. |
| 345 | */ |
| 346 | record_spr_defaults(); |
| 347 | |
| 348 | /* |
Benjamin Herrenschmidt | a944a9c | 2014-03-28 13:36:29 +1100 | [diff] [blame] | 349 | * At this point, we can let interrupts switch to virtual mode |
| 350 | * (the MMU has been setup), so adjust the MSR in the PACA to |
Benjamin Herrenschmidt | 8f619b54 | 2014-03-28 13:36:30 +1100 | [diff] [blame] | 351 | * have IR and DR set and enable AIL if it exists |
Benjamin Herrenschmidt | a944a9c | 2014-03-28 13:36:29 +1100 | [diff] [blame] | 352 | */ |
Benjamin Herrenschmidt | 8f619b54 | 2014-03-28 13:36:30 +1100 | [diff] [blame] | 353 | cpu_ready_for_interrupts(); |
Benjamin Herrenschmidt | a944a9c | 2014-03-28 13:36:29 +1100 | [diff] [blame] | 354 | |
Naveen N. Rao | d103978 | 2018-04-19 12:34:03 +0530 | [diff] [blame] | 355 | /* |
| 356 | * We enable ftrace here, but since we only support DYNAMIC_FTRACE, it |
| 357 | * will only actually get enabled on the boot cpu much later once |
| 358 | * ftrace itself has been initialized. |
| 359 | */ |
| 360 | this_cpu_enable_ftrace(); |
| 361 | |
Paul Mackerras | 40ef8cb | 2005-10-10 22:50:37 +1000 | [diff] [blame] | 362 | DBG(" <- early_setup()\n"); |
Benjamin Herrenschmidt | 7191b61 | 2013-07-25 12:12:32 +1000 | [diff] [blame] | 363 | |
| 364 | #ifdef CONFIG_PPC_EARLY_DEBUG_BOOTX |
| 365 | /* |
| 366 | * This needs to be done *last* (after the above DBG() even) |
| 367 | * |
| 368 | * Right after we return from this function, we turn on the MMU |
| 369 | * which means the real-mode access trick that btext does will |
| 370 | * no longer work, it needs to switch to using a real MMU |
| 371 | * mapping. This call will ensure that it does |
| 372 | */ |
| 373 | btext_map(); |
| 374 | #endif /* CONFIG_PPC_EARLY_DEBUG_BOOTX */ |
Paul Mackerras | 40ef8cb | 2005-10-10 22:50:37 +1000 | [diff] [blame] | 375 | } |
| 376 | |
Paul Mackerras | 799d604 | 2005-11-10 13:37:51 +1100 | [diff] [blame] | 377 | #ifdef CONFIG_SMP |
| 378 | void early_setup_secondary(void) |
| 379 | { |
Madhavan Srinivasan | 103b782 | 2016-03-04 10:31:48 +0530 | [diff] [blame] | 380 | /* Mark interrupts disabled in PACA */ |
Madhavan Srinivasan | 4e26bc4 | 2017-12-20 09:25:50 +0530 | [diff] [blame] | 381 | irq_soft_mask_set(IRQS_DISABLED); |
Paul Mackerras | 799d604 | 2005-11-10 13:37:51 +1100 | [diff] [blame] | 382 | |
Benjamin Herrenschmidt | 757c74d | 2009-03-19 19:34:16 +0000 | [diff] [blame] | 383 | /* Initialize the hash table or TLB handling */ |
| 384 | early_init_mmu_secondary(); |
Benjamin Herrenschmidt | a944a9c | 2014-03-28 13:36:29 +1100 | [diff] [blame] | 385 | |
| 386 | /* |
| 387 | * At this point, we can let interrupts switch to virtual mode |
| 388 | * (the MMU has been setup), so adjust the MSR in the PACA to |
| 389 | * have IR and DR set. |
| 390 | */ |
Benjamin Herrenschmidt | 8f619b54 | 2014-03-28 13:36:30 +1100 | [diff] [blame] | 391 | cpu_ready_for_interrupts(); |
Paul Mackerras | 799d604 | 2005-11-10 13:37:51 +1100 | [diff] [blame] | 392 | } |
| 393 | |
| 394 | #endif /* CONFIG_SMP */ |
Paul Mackerras | 40ef8cb | 2005-10-10 22:50:37 +1000 | [diff] [blame] | 395 | |
Nicholas Piggin | 8c1aef6 | 2018-05-19 14:35:52 +1000 | [diff] [blame] | 396 | void panic_smp_self_stop(void) |
| 397 | { |
| 398 | hard_irq_disable(); |
| 399 | spin_begin(); |
| 400 | while (1) |
| 401 | spin_cpu_relax(); |
| 402 | } |
| 403 | |
Thiago Jung Bauermann | da66588 | 2016-11-29 23:45:50 +1100 | [diff] [blame] | 404 | #if defined(CONFIG_SMP) || defined(CONFIG_KEXEC_CORE) |
Scott Wood | 567cf94 | 2015-10-06 22:48:19 -0500 | [diff] [blame] | 405 | static bool use_spinloop(void) |
| 406 | { |
Nicholas Piggin | 339a329 | 2017-10-23 18:05:07 +1000 | [diff] [blame] | 407 | if (IS_ENABLED(CONFIG_PPC_BOOK3S)) { |
| 408 | /* |
| 409 | * See comments in head_64.S -- not all platforms insert |
| 410 | * secondaries at __secondary_hold and wait at the spin |
| 411 | * loop. |
| 412 | */ |
| 413 | if (firmware_has_feature(FW_FEATURE_OPAL)) |
| 414 | return false; |
Scott Wood | 567cf94 | 2015-10-06 22:48:19 -0500 | [diff] [blame] | 415 | return true; |
Nicholas Piggin | 339a329 | 2017-10-23 18:05:07 +1000 | [diff] [blame] | 416 | } |
Scott Wood | 567cf94 | 2015-10-06 22:48:19 -0500 | [diff] [blame] | 417 | |
| 418 | /* |
| 419 | * When book3e boots from kexec, the ePAPR spin table does |
| 420 | * not get used. |
| 421 | */ |
| 422 | return of_property_read_bool(of_chosen, "linux,booted-from-kexec"); |
| 423 | } |
| 424 | |
Michael Ellerman | b8f5102 | 2005-11-04 12:09:42 +1100 | [diff] [blame] | 425 | void smp_release_cpus(void) |
| 426 | { |
Michael Ellerman | 758438a | 2005-12-05 15:49:00 -0600 | [diff] [blame] | 427 | unsigned long *ptr; |
Benjamin Herrenschmidt | 9d07bc8 | 2011-03-16 14:54:35 +1100 | [diff] [blame] | 428 | int i; |
Michael Ellerman | b8f5102 | 2005-11-04 12:09:42 +1100 | [diff] [blame] | 429 | |
Scott Wood | 567cf94 | 2015-10-06 22:48:19 -0500 | [diff] [blame] | 430 | if (!use_spinloop()) |
| 431 | return; |
| 432 | |
Michael Ellerman | b8f5102 | 2005-11-04 12:09:42 +1100 | [diff] [blame] | 433 | DBG(" -> smp_release_cpus()\n"); |
| 434 | |
| 435 | /* All secondary cpus are spinning on a common spinloop, release them |
| 436 | * all now so they can start to spin on their individual paca |
| 437 | * spinloops. For non SMP kernels, the secondary cpus never get out |
| 438 | * of the common spinloop. |
Paul Mackerras | 1f6a93e | 2008-08-30 11:40:24 +1000 | [diff] [blame] | 439 | */ |
Michael Ellerman | b8f5102 | 2005-11-04 12:09:42 +1100 | [diff] [blame] | 440 | |
Michael Ellerman | 758438a | 2005-12-05 15:49:00 -0600 | [diff] [blame] | 441 | ptr = (unsigned long *)((unsigned long)&__secondary_hold_spinloop |
| 442 | - PHYSICAL_START); |
Anton Blanchard | 2751b62 | 2014-03-11 11:54:06 +1100 | [diff] [blame] | 443 | *ptr = ppc_function_entry(generic_secondary_smp_init); |
Benjamin Herrenschmidt | 9d07bc8 | 2011-03-16 14:54:35 +1100 | [diff] [blame] | 444 | |
| 445 | /* And wait a bit for them to catch up */ |
| 446 | for (i = 0; i < 100000; i++) { |
| 447 | mb(); |
| 448 | HMT_low(); |
Matt Evans | 7ac87ab | 2011-05-25 18:09:12 +0000 | [diff] [blame] | 449 | if (spinning_secondaries == 0) |
Benjamin Herrenschmidt | 9d07bc8 | 2011-03-16 14:54:35 +1100 | [diff] [blame] | 450 | break; |
| 451 | udelay(1); |
| 452 | } |
Matt Evans | 7ac87ab | 2011-05-25 18:09:12 +0000 | [diff] [blame] | 453 | DBG("spinning_secondaries = %d\n", spinning_secondaries); |
Michael Ellerman | b8f5102 | 2005-11-04 12:09:42 +1100 | [diff] [blame] | 454 | |
| 455 | DBG(" <- smp_release_cpus()\n"); |
| 456 | } |
Thiago Jung Bauermann | da66588 | 2016-11-29 23:45:50 +1100 | [diff] [blame] | 457 | #endif /* CONFIG_SMP || CONFIG_KEXEC_CORE */ |
Michael Ellerman | b8f5102 | 2005-11-04 12:09:42 +1100 | [diff] [blame] | 458 | |
Paul Mackerras | 40ef8cb | 2005-10-10 22:50:37 +1000 | [diff] [blame] | 459 | /* |
Paul Mackerras | 799d604 | 2005-11-10 13:37:51 +1100 | [diff] [blame] | 460 | * Initialize some remaining members of the ppc64_caches and systemcfg |
| 461 | * structures |
Paul Mackerras | 40ef8cb | 2005-10-10 22:50:37 +1000 | [diff] [blame] | 462 | * (at least until we get rid of them completely). This is mostly some |
| 463 | * cache informations about the CPU that will be used by cache flush |
| 464 | * routines and/or provided to userland |
| 465 | */ |
Benjamin Herrenschmidt | e2827fe | 2017-01-08 17:31:47 -0600 | [diff] [blame] | 466 | |
| 467 | static void init_cache_info(struct ppc_cache_info *info, u32 size, u32 lsize, |
| 468 | u32 bsize, u32 sets) |
| 469 | { |
| 470 | info->size = size; |
| 471 | info->sets = sets; |
| 472 | info->line_size = lsize; |
| 473 | info->block_size = bsize; |
| 474 | info->log_block_size = __ilog2(bsize); |
Anton Blanchard | 6ba422c | 2017-03-05 10:54:34 +1100 | [diff] [blame] | 475 | if (bsize) |
| 476 | info->blocks_per_page = PAGE_SIZE / bsize; |
| 477 | else |
| 478 | info->blocks_per_page = 0; |
Benjamin Herrenschmidt | 98a5f36 | 2017-02-03 17:20:07 +1100 | [diff] [blame] | 479 | |
| 480 | if (sets == 0) |
| 481 | info->assoc = 0xffff; |
| 482 | else |
| 483 | info->assoc = size / (sets * lsize); |
Benjamin Herrenschmidt | e2827fe | 2017-01-08 17:31:47 -0600 | [diff] [blame] | 484 | } |
| 485 | |
| 486 | static bool __init parse_cache_info(struct device_node *np, |
| 487 | bool icache, |
| 488 | struct ppc_cache_info *info) |
| 489 | { |
| 490 | static const char *ipropnames[] __initdata = { |
| 491 | "i-cache-size", |
| 492 | "i-cache-sets", |
| 493 | "i-cache-block-size", |
| 494 | "i-cache-line-size", |
| 495 | }; |
| 496 | static const char *dpropnames[] __initdata = { |
| 497 | "d-cache-size", |
| 498 | "d-cache-sets", |
| 499 | "d-cache-block-size", |
| 500 | "d-cache-line-size", |
| 501 | }; |
| 502 | const char **propnames = icache ? ipropnames : dpropnames; |
| 503 | const __be32 *sizep, *lsizep, *bsizep, *setsp; |
| 504 | u32 size, lsize, bsize, sets; |
| 505 | bool success = true; |
| 506 | |
| 507 | size = 0; |
| 508 | sets = -1u; |
| 509 | lsize = bsize = cur_cpu_spec->dcache_bsize; |
| 510 | sizep = of_get_property(np, propnames[0], NULL); |
| 511 | if (sizep != NULL) |
| 512 | size = be32_to_cpu(*sizep); |
| 513 | setsp = of_get_property(np, propnames[1], NULL); |
| 514 | if (setsp != NULL) |
| 515 | sets = be32_to_cpu(*setsp); |
| 516 | bsizep = of_get_property(np, propnames[2], NULL); |
| 517 | lsizep = of_get_property(np, propnames[3], NULL); |
| 518 | if (bsizep == NULL) |
| 519 | bsizep = lsizep; |
| 520 | if (lsizep != NULL) |
| 521 | lsize = be32_to_cpu(*lsizep); |
| 522 | if (bsizep != NULL) |
| 523 | bsize = be32_to_cpu(*bsizep); |
| 524 | if (sizep == NULL || bsizep == NULL || lsizep == NULL) |
| 525 | success = false; |
| 526 | |
| 527 | /* |
| 528 | * OF is weird .. it represents fully associative caches |
| 529 | * as "1 way" which doesn't make much sense and doesn't |
| 530 | * leave room for direct mapped. We'll assume that 0 |
| 531 | * in OF means direct mapped for that reason. |
| 532 | */ |
| 533 | if (sets == 1) |
| 534 | sets = 0; |
| 535 | else if (sets == 0) |
| 536 | sets = 1; |
| 537 | |
| 538 | init_cache_info(info, size, lsize, bsize, sets); |
| 539 | |
| 540 | return success; |
| 541 | } |
| 542 | |
Benjamin Herrenschmidt | b1923ca | 2016-07-05 15:07:51 +1000 | [diff] [blame] | 543 | void __init initialize_cache_info(void) |
Paul Mackerras | 40ef8cb | 2005-10-10 22:50:37 +1000 | [diff] [blame] | 544 | { |
Benjamin Herrenschmidt | 608b421 | 2017-01-08 17:31:49 -0600 | [diff] [blame] | 545 | struct device_node *cpu = NULL, *l2, *l3 = NULL; |
| 546 | u32 pvr; |
Paul Mackerras | 40ef8cb | 2005-10-10 22:50:37 +1000 | [diff] [blame] | 547 | |
| 548 | DBG(" -> initialize_cache_info()\n"); |
| 549 | |
Benjamin Herrenschmidt | 608b421 | 2017-01-08 17:31:49 -0600 | [diff] [blame] | 550 | /* |
| 551 | * All shipping POWER8 machines have a firmware bug that |
| 552 | * puts incorrect information in the device-tree. This will |
| 553 | * be (hopefully) fixed for future chips but for now hard |
| 554 | * code the values if we are running on one of these |
| 555 | */ |
| 556 | pvr = PVR_VER(mfspr(SPRN_PVR)); |
| 557 | if (pvr == PVR_POWER8 || pvr == PVR_POWER8E || |
| 558 | pvr == PVR_POWER8NVL) { |
| 559 | /* size lsize blk sets */ |
| 560 | init_cache_info(&ppc64_caches.l1i, 0x8000, 128, 128, 32); |
| 561 | init_cache_info(&ppc64_caches.l1d, 0x10000, 128, 128, 64); |
| 562 | init_cache_info(&ppc64_caches.l2, 0x80000, 128, 0, 512); |
| 563 | init_cache_info(&ppc64_caches.l3, 0x800000, 128, 0, 8192); |
| 564 | } else |
| 565 | cpu = of_find_node_by_type(NULL, "cpu"); |
Paul Mackerras | 40ef8cb | 2005-10-10 22:50:37 +1000 | [diff] [blame] | 566 | |
Benjamin Herrenschmidt | e2827fe | 2017-01-08 17:31:47 -0600 | [diff] [blame] | 567 | /* |
| 568 | * We're assuming *all* of the CPUs have the same |
| 569 | * d-cache and i-cache sizes... -Peter |
| 570 | */ |
Benjamin Herrenschmidt | 65e01f3 | 2017-01-08 17:31:48 -0600 | [diff] [blame] | 571 | if (cpu) { |
| 572 | if (!parse_cache_info(cpu, false, &ppc64_caches.l1d)) |
Benjamin Herrenschmidt | e2827fe | 2017-01-08 17:31:47 -0600 | [diff] [blame] | 573 | DBG("Argh, can't find dcache properties !\n"); |
Paul Mackerras | 40ef8cb | 2005-10-10 22:50:37 +1000 | [diff] [blame] | 574 | |
Benjamin Herrenschmidt | 65e01f3 | 2017-01-08 17:31:48 -0600 | [diff] [blame] | 575 | if (!parse_cache_info(cpu, true, &ppc64_caches.l1i)) |
Benjamin Herrenschmidt | e2827fe | 2017-01-08 17:31:47 -0600 | [diff] [blame] | 576 | DBG("Argh, can't find icache properties !\n"); |
Benjamin Herrenschmidt | 65e01f3 | 2017-01-08 17:31:48 -0600 | [diff] [blame] | 577 | |
| 578 | /* |
| 579 | * Try to find the L2 and L3 if any. Assume they are |
| 580 | * unified and use the D-side properties. |
| 581 | */ |
| 582 | l2 = of_find_next_cache_node(cpu); |
| 583 | of_node_put(cpu); |
| 584 | if (l2) { |
| 585 | parse_cache_info(l2, false, &ppc64_caches.l2); |
| 586 | l3 = of_find_next_cache_node(l2); |
| 587 | of_node_put(l2); |
| 588 | } |
| 589 | if (l3) { |
| 590 | parse_cache_info(l3, false, &ppc64_caches.l3); |
| 591 | of_node_put(l3); |
| 592 | } |
Paul Mackerras | 40ef8cb | 2005-10-10 22:50:37 +1000 | [diff] [blame] | 593 | } |
| 594 | |
Benjamin Herrenschmidt | 9df549a | 2016-07-05 15:04:08 +1000 | [diff] [blame] | 595 | /* For use by binfmt_elf */ |
Benjamin Herrenschmidt | e2827fe | 2017-01-08 17:31:47 -0600 | [diff] [blame] | 596 | dcache_bsize = ppc64_caches.l1d.block_size; |
| 597 | icache_bsize = ppc64_caches.l1i.block_size; |
Benjamin Herrenschmidt | 9df549a | 2016-07-05 15:04:08 +1000 | [diff] [blame] | 598 | |
Nicholas Piggin | 5a61ef7 | 2017-05-09 13:16:52 +1000 | [diff] [blame] | 599 | cur_cpu_spec->dcache_bsize = dcache_bsize; |
| 600 | cur_cpu_spec->icache_bsize = icache_bsize; |
| 601 | |
Paul Mackerras | 40ef8cb | 2005-10-10 22:50:37 +1000 | [diff] [blame] | 602 | DBG(" <- initialize_cache_info()\n"); |
| 603 | } |
| 604 | |
Nicholas Piggin | 1af1933 | 2017-12-22 21:17:13 +1000 | [diff] [blame] | 605 | /* |
| 606 | * This returns the limit below which memory accesses to the linear |
| 607 | * mapping are guarnateed not to cause an architectural exception (e.g., |
| 608 | * TLB or SLB miss fault). |
| 609 | * |
| 610 | * This is used to allocate PACAs and various interrupt stacks that |
| 611 | * that are accessed early in interrupt handlers that must not cause |
| 612 | * re-entrant interrupts. |
Benjamin Herrenschmidt | 40bd587 | 2011-05-03 14:07:01 +0000 | [diff] [blame] | 613 | */ |
Nicholas Piggin | 1af1933 | 2017-12-22 21:17:13 +1000 | [diff] [blame] | 614 | __init u64 ppc64_bolted_size(void) |
Anton Blanchard | 095c796 | 2010-05-10 18:59:18 +0000 | [diff] [blame] | 615 | { |
Benjamin Herrenschmidt | 40bd587 | 2011-05-03 14:07:01 +0000 | [diff] [blame] | 616 | #ifdef CONFIG_PPC_BOOK3E |
| 617 | /* Freescale BookE bolts the entire linear mapping */ |
Nicholas Piggin | 1af1933 | 2017-12-22 21:17:13 +1000 | [diff] [blame] | 618 | /* XXX: BookE ppc64_rma_limit setup seems to disagree? */ |
| 619 | if (early_mmu_has_feature(MMU_FTR_TYPE_FSL_E)) |
Benjamin Herrenschmidt | 40bd587 | 2011-05-03 14:07:01 +0000 | [diff] [blame] | 620 | return linear_map_top; |
| 621 | /* Other BookE, we assume the first GB is bolted */ |
| 622 | return 1ul << 30; |
| 623 | #else |
Nicholas Piggin | 1af1933 | 2017-12-22 21:17:13 +1000 | [diff] [blame] | 624 | /* BookS radix, does not take faults on linear mapping */ |
Nicholas Piggin | d550719 | 2017-08-13 11:33:41 +1000 | [diff] [blame] | 625 | if (early_radix_enabled()) |
| 626 | return ULONG_MAX; |
| 627 | |
Nicholas Piggin | 1af1933 | 2017-12-22 21:17:13 +1000 | [diff] [blame] | 628 | /* BookS hash, the first segment is bolted */ |
| 629 | if (early_mmu_has_feature(MMU_FTR_1T_SEGMENT)) |
Anton Blanchard | 095c796 | 2010-05-10 18:59:18 +0000 | [diff] [blame] | 630 | return 1UL << SID_SHIFT_1T; |
Anton Blanchard | 095c796 | 2010-05-10 18:59:18 +0000 | [diff] [blame] | 631 | return 1UL << SID_SHIFT; |
Benjamin Herrenschmidt | 40bd587 | 2011-05-03 14:07:01 +0000 | [diff] [blame] | 632 | #endif |
Anton Blanchard | 095c796 | 2010-05-10 18:59:18 +0000 | [diff] [blame] | 633 | } |
| 634 | |
Nicholas Piggin | f3865f9 | 2018-02-14 01:08:21 +1000 | [diff] [blame] | 635 | static void *__init alloc_stack(unsigned long limit, int cpu) |
| 636 | { |
| 637 | unsigned long pa; |
| 638 | |
Nicholas Piggin | 66f93c5 | 2018-11-15 12:34:27 +1000 | [diff] [blame^] | 639 | BUILD_BUG_ON(STACK_INT_FRAME_SIZE % 16); |
| 640 | |
Nicholas Piggin | f3865f9 | 2018-02-14 01:08:21 +1000 | [diff] [blame] | 641 | pa = memblock_alloc_base_nid(THREAD_SIZE, THREAD_SIZE, limit, |
| 642 | early_cpu_to_node(cpu), MEMBLOCK_NONE); |
| 643 | if (!pa) { |
| 644 | pa = memblock_alloc_base(THREAD_SIZE, THREAD_SIZE, limit); |
| 645 | if (!pa) |
| 646 | panic("cannot allocate stacks"); |
| 647 | } |
| 648 | |
| 649 | return __va(pa); |
| 650 | } |
| 651 | |
Benjamin Herrenschmidt | b1923ca | 2016-07-05 15:07:51 +1000 | [diff] [blame] | 652 | void __init irqstack_early_init(void) |
Paul Mackerras | 40ef8cb | 2005-10-10 22:50:37 +1000 | [diff] [blame] | 653 | { |
Nicholas Piggin | 1af1933 | 2017-12-22 21:17:13 +1000 | [diff] [blame] | 654 | u64 limit = ppc64_bolted_size(); |
Paul Mackerras | 40ef8cb | 2005-10-10 22:50:37 +1000 | [diff] [blame] | 655 | unsigned int i; |
| 656 | |
| 657 | /* |
Anton Blanchard | 8f4da26 | 2010-12-08 00:55:03 +0000 | [diff] [blame] | 658 | * Interrupt stacks must be in the first segment since we |
Nicholas Piggin | d550719 | 2017-08-13 11:33:41 +1000 | [diff] [blame] | 659 | * cannot afford to take SLB misses on them. They are not |
| 660 | * accessed in realmode. |
Paul Mackerras | 40ef8cb | 2005-10-10 22:50:37 +1000 | [diff] [blame] | 661 | */ |
KAMEZAWA Hiroyuki | 0e55195 | 2006-03-28 14:50:51 -0800 | [diff] [blame] | 662 | for_each_possible_cpu(i) { |
Nicholas Piggin | f3865f9 | 2018-02-14 01:08:21 +1000 | [diff] [blame] | 663 | softirq_ctx[i] = alloc_stack(limit, i); |
| 664 | hardirq_ctx[i] = alloc_stack(limit, i); |
Paul Mackerras | 40ef8cb | 2005-10-10 22:50:37 +1000 | [diff] [blame] | 665 | } |
| 666 | } |
Paul Mackerras | 40ef8cb | 2005-10-10 22:50:37 +1000 | [diff] [blame] | 667 | |
Benjamin Herrenschmidt | 2d27cfd | 2009-07-23 23:15:59 +0000 | [diff] [blame] | 668 | #ifdef CONFIG_PPC_BOOK3E |
Benjamin Herrenschmidt | b1923ca | 2016-07-05 15:07:51 +1000 | [diff] [blame] | 669 | void __init exc_lvl_early_init(void) |
Benjamin Herrenschmidt | 2d27cfd | 2009-07-23 23:15:59 +0000 | [diff] [blame] | 670 | { |
| 671 | unsigned int i; |
| 672 | |
| 673 | for_each_possible_cpu(i) { |
Nicholas Piggin | f3865f9 | 2018-02-14 01:08:21 +1000 | [diff] [blame] | 674 | void *sp; |
Tiejun Chen | 160c732 | 2013-10-23 17:31:21 +0800 | [diff] [blame] | 675 | |
Nicholas Piggin | f3865f9 | 2018-02-14 01:08:21 +1000 | [diff] [blame] | 676 | sp = alloc_stack(ULONG_MAX, i); |
| 677 | critirq_ctx[i] = sp; |
| 678 | paca_ptrs[i]->crit_kstack = sp + THREAD_SIZE; |
Tiejun Chen | 160c732 | 2013-10-23 17:31:21 +0800 | [diff] [blame] | 679 | |
Nicholas Piggin | f3865f9 | 2018-02-14 01:08:21 +1000 | [diff] [blame] | 680 | sp = alloc_stack(ULONG_MAX, i); |
| 681 | dbgirq_ctx[i] = sp; |
| 682 | paca_ptrs[i]->dbg_kstack = sp + THREAD_SIZE; |
| 683 | |
| 684 | sp = alloc_stack(ULONG_MAX, i); |
| 685 | mcheckirq_ctx[i] = sp; |
| 686 | paca_ptrs[i]->mc_kstack = sp + THREAD_SIZE; |
Benjamin Herrenschmidt | 2d27cfd | 2009-07-23 23:15:59 +0000 | [diff] [blame] | 687 | } |
Kumar Gala | d36b4c4 | 2011-04-06 00:18:48 -0500 | [diff] [blame] | 688 | |
| 689 | if (cpu_has_feature(CPU_FTR_DEBUG_LVL_EXC)) |
Kevin Hao | 565c2f2 | 2013-05-12 07:26:23 +0800 | [diff] [blame] | 690 | patch_exception(0x040, exc_debug_debug_book3e); |
Benjamin Herrenschmidt | 2d27cfd | 2009-07-23 23:15:59 +0000 | [diff] [blame] | 691 | } |
Benjamin Herrenschmidt | 2d27cfd | 2009-07-23 23:15:59 +0000 | [diff] [blame] | 692 | #endif |
| 693 | |
Paul Mackerras | 40ef8cb | 2005-10-10 22:50:37 +1000 | [diff] [blame] | 694 | /* |
Nicholas Piggin | 34f19ff | 2017-06-21 15:58:29 +1000 | [diff] [blame] | 695 | * Emergency stacks are used for a range of things, from asynchronous |
| 696 | * NMIs (system reset, machine check) to synchronous, process context. |
| 697 | * We set preempt_count to zero, even though that isn't necessarily correct. To |
| 698 | * get the right value we'd need to copy it from the previous thread_info, but |
| 699 | * doing that might fault causing more problems. |
| 700 | * TODO: what to do with accounting? |
| 701 | */ |
| 702 | static void emerg_stack_init_thread_info(struct thread_info *ti, int cpu) |
| 703 | { |
| 704 | ti->task = NULL; |
| 705 | ti->cpu = cpu; |
| 706 | ti->preempt_count = 0; |
| 707 | ti->local_flags = 0; |
| 708 | ti->flags = 0; |
| 709 | klp_init_thread_info(ti); |
| 710 | } |
| 711 | |
| 712 | /* |
Paul Mackerras | 40ef8cb | 2005-10-10 22:50:37 +1000 | [diff] [blame] | 713 | * Stack space used when we detect a bad kernel stack pointer, and |
Mahesh Salgaonkar | 729b0f7 | 2013-10-30 20:04:00 +0530 | [diff] [blame] | 714 | * early in SMP boots before relocation is enabled. Exclusive emergency |
| 715 | * stack for machine checks. |
Paul Mackerras | 40ef8cb | 2005-10-10 22:50:37 +1000 | [diff] [blame] | 716 | */ |
Benjamin Herrenschmidt | b1923ca | 2016-07-05 15:07:51 +1000 | [diff] [blame] | 717 | void __init emergency_stack_init(void) |
Paul Mackerras | 40ef8cb | 2005-10-10 22:50:37 +1000 | [diff] [blame] | 718 | { |
Anton Blanchard | 095c796 | 2010-05-10 18:59:18 +0000 | [diff] [blame] | 719 | u64 limit; |
Paul Mackerras | 40ef8cb | 2005-10-10 22:50:37 +1000 | [diff] [blame] | 720 | unsigned int i; |
| 721 | |
| 722 | /* |
| 723 | * Emergency stacks must be under 256MB, we cannot afford to take |
| 724 | * SLB misses on them. The ABI also requires them to be 128-byte |
| 725 | * aligned. |
| 726 | * |
| 727 | * Since we use these as temporary stacks during secondary CPU |
Nicholas Piggin | d550719 | 2017-08-13 11:33:41 +1000 | [diff] [blame] | 728 | * bringup, machine check, system reset, and HMI, we need to get |
| 729 | * at them in real mode. This means they must also be within the RMO |
| 730 | * region. |
Nicholas Piggin | 34f19ff | 2017-06-21 15:58:29 +1000 | [diff] [blame] | 731 | * |
| 732 | * The IRQ stacks allocated elsewhere in this file are zeroed and |
| 733 | * initialized in kernel/irq.c. These are initialized here in order |
| 734 | * to have emergency stacks available as early as possible. |
Paul Mackerras | 40ef8cb | 2005-10-10 22:50:37 +1000 | [diff] [blame] | 735 | */ |
Nicholas Piggin | 1af1933 | 2017-12-22 21:17:13 +1000 | [diff] [blame] | 736 | limit = min(ppc64_bolted_size(), ppc64_rma_size); |
Paul Mackerras | 40ef8cb | 2005-10-10 22:50:37 +1000 | [diff] [blame] | 737 | |
Michael Ellerman | 3243d87 | 2008-04-30 13:21:45 +1000 | [diff] [blame] | 738 | for_each_possible_cpu(i) { |
Michael Ellerman | 5d31a96 | 2016-03-24 22:04:04 +1100 | [diff] [blame] | 739 | struct thread_info *ti; |
Nicholas Piggin | f3865f9 | 2018-02-14 01:08:21 +1000 | [diff] [blame] | 740 | |
| 741 | ti = alloc_stack(limit, i); |
Nicholas Piggin | 34f19ff | 2017-06-21 15:58:29 +1000 | [diff] [blame] | 742 | memset(ti, 0, THREAD_SIZE); |
| 743 | emerg_stack_init_thread_info(ti, i); |
Nicholas Piggin | d2e6007 | 2018-02-14 01:08:12 +1000 | [diff] [blame] | 744 | paca_ptrs[i]->emergency_sp = (void *)ti + THREAD_SIZE; |
Mahesh Salgaonkar | 729b0f7 | 2013-10-30 20:04:00 +0530 | [diff] [blame] | 745 | |
| 746 | #ifdef CONFIG_PPC_BOOK3S_64 |
Nicholas Piggin | b1ee8a3 | 2016-12-20 04:30:06 +1000 | [diff] [blame] | 747 | /* emergency stack for NMI exception handling. */ |
Nicholas Piggin | f3865f9 | 2018-02-14 01:08:21 +1000 | [diff] [blame] | 748 | ti = alloc_stack(limit, i); |
Nicholas Piggin | 34f19ff | 2017-06-21 15:58:29 +1000 | [diff] [blame] | 749 | memset(ti, 0, THREAD_SIZE); |
| 750 | emerg_stack_init_thread_info(ti, i); |
Nicholas Piggin | d2e6007 | 2018-02-14 01:08:12 +1000 | [diff] [blame] | 751 | paca_ptrs[i]->nmi_emergency_sp = (void *)ti + THREAD_SIZE; |
Nicholas Piggin | b1ee8a3 | 2016-12-20 04:30:06 +1000 | [diff] [blame] | 752 | |
Mahesh Salgaonkar | 729b0f7 | 2013-10-30 20:04:00 +0530 | [diff] [blame] | 753 | /* emergency stack for machine check exception handling. */ |
Nicholas Piggin | f3865f9 | 2018-02-14 01:08:21 +1000 | [diff] [blame] | 754 | ti = alloc_stack(limit, i); |
Nicholas Piggin | 34f19ff | 2017-06-21 15:58:29 +1000 | [diff] [blame] | 755 | memset(ti, 0, THREAD_SIZE); |
| 756 | emerg_stack_init_thread_info(ti, i); |
Nicholas Piggin | d2e6007 | 2018-02-14 01:08:12 +1000 | [diff] [blame] | 757 | paca_ptrs[i]->mc_emergency_sp = (void *)ti + THREAD_SIZE; |
Mahesh Salgaonkar | 729b0f7 | 2013-10-30 20:04:00 +0530 | [diff] [blame] | 758 | #endif |
Michael Ellerman | 3243d87 | 2008-04-30 13:21:45 +1000 | [diff] [blame] | 759 | } |
Paul Mackerras | 40ef8cb | 2005-10-10 22:50:37 +1000 | [diff] [blame] | 760 | } |
| 761 | |
Anton Blanchard | 7a0268f | 2006-01-11 13:16:44 +1100 | [diff] [blame] | 762 | #ifdef CONFIG_SMP |
Tejun Heo | c2a7e81 | 2009-08-14 15:00:53 +0900 | [diff] [blame] | 763 | #define PCPU_DYN_SIZE () |
| 764 | |
| 765 | static void * __init pcpu_fc_alloc(unsigned int cpu, size_t size, size_t align) |
| 766 | { |
Mike Rapoport | ccfa2a0 | 2018-10-30 15:08:45 -0700 | [diff] [blame] | 767 | return memblock_alloc_try_nid(size, align, __pa(MAX_DMA_ADDRESS), |
Mike Rapoport | 97ad108 | 2018-10-30 15:09:44 -0700 | [diff] [blame] | 768 | MEMBLOCK_ALLOC_ACCESSIBLE, |
Mike Rapoport | ccfa2a0 | 2018-10-30 15:08:45 -0700 | [diff] [blame] | 769 | early_cpu_to_node(cpu)); |
| 770 | |
Tejun Heo | c2a7e81 | 2009-08-14 15:00:53 +0900 | [diff] [blame] | 771 | } |
| 772 | |
| 773 | static void __init pcpu_fc_free(void *ptr, size_t size) |
| 774 | { |
Mike Rapoport | 2013288 | 2018-10-30 15:09:21 -0700 | [diff] [blame] | 775 | memblock_free(__pa(ptr), size); |
Tejun Heo | c2a7e81 | 2009-08-14 15:00:53 +0900 | [diff] [blame] | 776 | } |
| 777 | |
| 778 | static int pcpu_cpu_distance(unsigned int from, unsigned int to) |
| 779 | { |
Michael Ellerman | ba4a648 | 2017-06-06 20:23:57 +1000 | [diff] [blame] | 780 | if (early_cpu_to_node(from) == early_cpu_to_node(to)) |
Tejun Heo | c2a7e81 | 2009-08-14 15:00:53 +0900 | [diff] [blame] | 781 | return LOCAL_DISTANCE; |
| 782 | else |
| 783 | return REMOTE_DISTANCE; |
| 784 | } |
| 785 | |
Anton Blanchard | ae01f84 | 2010-05-31 18:45:11 +0000 | [diff] [blame] | 786 | unsigned long __per_cpu_offset[NR_CPUS] __read_mostly; |
| 787 | EXPORT_SYMBOL(__per_cpu_offset); |
| 788 | |
Anton Blanchard | 7a0268f | 2006-01-11 13:16:44 +1100 | [diff] [blame] | 789 | void __init setup_per_cpu_areas(void) |
| 790 | { |
Tejun Heo | c2a7e81 | 2009-08-14 15:00:53 +0900 | [diff] [blame] | 791 | const size_t dyn_size = PERCPU_MODULE_RESERVE + PERCPU_DYNAMIC_RESERVE; |
| 792 | size_t atom_size; |
| 793 | unsigned long delta; |
| 794 | unsigned int cpu; |
| 795 | int rc; |
Anton Blanchard | 7a0268f | 2006-01-11 13:16:44 +1100 | [diff] [blame] | 796 | |
Tejun Heo | c2a7e81 | 2009-08-14 15:00:53 +0900 | [diff] [blame] | 797 | /* |
| 798 | * Linear mapping is one of 4K, 1M and 16M. For 4K, no need |
| 799 | * to group units. For larger mappings, use 1M atom which |
| 800 | * should be large enough to contain a number of units. |
| 801 | */ |
| 802 | if (mmu_linear_psize == MMU_PAGE_4K) |
| 803 | atom_size = PAGE_SIZE; |
| 804 | else |
| 805 | atom_size = 1 << 20; |
Anton Blanchard | 7a0268f | 2006-01-11 13:16:44 +1100 | [diff] [blame] | 806 | |
Tejun Heo | c2a7e81 | 2009-08-14 15:00:53 +0900 | [diff] [blame] | 807 | rc = pcpu_embed_first_chunk(0, dyn_size, atom_size, pcpu_cpu_distance, |
| 808 | pcpu_fc_alloc, pcpu_fc_free); |
| 809 | if (rc < 0) |
| 810 | panic("cannot initialize percpu area (err=%d)", rc); |
Anton Blanchard | 7a0268f | 2006-01-11 13:16:44 +1100 | [diff] [blame] | 811 | |
Tejun Heo | c2a7e81 | 2009-08-14 15:00:53 +0900 | [diff] [blame] | 812 | delta = (unsigned long)pcpu_base_addr - (unsigned long)__per_cpu_start; |
Anton Blanchard | ae01f84 | 2010-05-31 18:45:11 +0000 | [diff] [blame] | 813 | for_each_possible_cpu(cpu) { |
| 814 | __per_cpu_offset[cpu] = delta + pcpu_unit_offsets[cpu]; |
Nicholas Piggin | d2e6007 | 2018-02-14 01:08:12 +1000 | [diff] [blame] | 815 | paca_ptrs[cpu]->data_offset = __per_cpu_offset[cpu]; |
Anton Blanchard | ae01f84 | 2010-05-31 18:45:11 +0000 | [diff] [blame] | 816 | } |
Anton Blanchard | 7a0268f | 2006-01-11 13:16:44 +1100 | [diff] [blame] | 817 | } |
| 818 | #endif |
Benjamin Herrenschmidt | 4cb3cee | 2006-11-11 17:25:10 +1100 | [diff] [blame] | 819 | |
Anton Blanchard | a5d8625 | 2014-06-04 17:50:47 +1000 | [diff] [blame] | 820 | #ifdef CONFIG_MEMORY_HOTPLUG_SPARSE |
| 821 | unsigned long memory_block_size_bytes(void) |
| 822 | { |
| 823 | if (ppc_md.memory_block_size) |
| 824 | return ppc_md.memory_block_size(); |
| 825 | |
| 826 | return MIN_MEMORY_BLOCK_SIZE; |
| 827 | } |
| 828 | #endif |
Benjamin Herrenschmidt | 4cb3cee | 2006-11-11 17:25:10 +1100 | [diff] [blame] | 829 | |
Benjamin Herrenschmidt | ecd73cc | 2013-07-15 13:03:08 +1000 | [diff] [blame] | 830 | #if defined(CONFIG_PPC_INDIRECT_PIO) || defined(CONFIG_PPC_INDIRECT_MMIO) |
Benjamin Herrenschmidt | 4cb3cee | 2006-11-11 17:25:10 +1100 | [diff] [blame] | 831 | struct ppc_pci_io ppc_pci_io; |
| 832 | EXPORT_SYMBOL(ppc_pci_io); |
Benjamin Herrenschmidt | ecd73cc | 2013-07-15 13:03:08 +1000 | [diff] [blame] | 833 | #endif |
Nicholas Piggin | 70412c5 | 2017-08-28 14:27:19 +1000 | [diff] [blame] | 834 | |
| 835 | #ifdef CONFIG_HARDLOCKUP_DETECTOR_PERF |
| 836 | u64 hw_nmi_get_sample_period(int watchdog_thresh) |
| 837 | { |
| 838 | return ppc_proc_freq * watchdog_thresh; |
| 839 | } |
| 840 | #endif |
| 841 | |
| 842 | /* |
| 843 | * The perf based hardlockup detector breaks PMU event based branches, so |
| 844 | * disable it by default. Book3S has a soft-nmi hardlockup detector based |
| 845 | * on the decrementer interrupt, so it does not suffer from this problem. |
| 846 | * |
| 847 | * It is likely to get false positives in VM guests, so disable it there |
| 848 | * by default too. |
| 849 | */ |
| 850 | static int __init disable_hardlockup_detector(void) |
| 851 | { |
| 852 | #ifdef CONFIG_HARDLOCKUP_DETECTOR_PERF |
| 853 | hardlockup_detector_disable(); |
| 854 | #else |
| 855 | if (firmware_has_feature(FW_FEATURE_LPAR)) |
| 856 | hardlockup_detector_disable(); |
| 857 | #endif |
| 858 | |
| 859 | return 0; |
| 860 | } |
| 861 | early_initcall(disable_hardlockup_detector); |
Michael Ellerman | aa8a5e0 | 2018-01-10 03:07:15 +1100 | [diff] [blame] | 862 | |
| 863 | #ifdef CONFIG_PPC_BOOK3S_64 |
| 864 | static enum l1d_flush_type enabled_flush_types; |
| 865 | static void *l1d_flush_fallback_area; |
Michael Ellerman | bc9c930 | 2018-01-10 03:07:15 +1100 | [diff] [blame] | 866 | static bool no_rfi_flush; |
Michael Ellerman | aa8a5e0 | 2018-01-10 03:07:15 +1100 | [diff] [blame] | 867 | bool rfi_flush; |
| 868 | |
Michael Ellerman | bc9c930 | 2018-01-10 03:07:15 +1100 | [diff] [blame] | 869 | static int __init handle_no_rfi_flush(char *p) |
| 870 | { |
| 871 | pr_info("rfi-flush: disabled on command line."); |
| 872 | no_rfi_flush = true; |
| 873 | return 0; |
| 874 | } |
| 875 | early_param("no_rfi_flush", handle_no_rfi_flush); |
| 876 | |
| 877 | /* |
| 878 | * The RFI flush is not KPTI, but because users will see doco that says to use |
| 879 | * nopti we hijack that option here to also disable the RFI flush. |
| 880 | */ |
| 881 | static int __init handle_no_pti(char *p) |
| 882 | { |
| 883 | pr_info("rfi-flush: disabling due to 'nopti' on command line.\n"); |
| 884 | handle_no_rfi_flush(NULL); |
| 885 | return 0; |
| 886 | } |
| 887 | early_param("nopti", handle_no_pti); |
| 888 | |
Michael Ellerman | aa8a5e0 | 2018-01-10 03:07:15 +1100 | [diff] [blame] | 889 | static void do_nothing(void *unused) |
| 890 | { |
| 891 | /* |
| 892 | * We don't need to do the flush explicitly, just enter+exit kernel is |
| 893 | * sufficient, the RFI exit handlers will do the right thing. |
| 894 | */ |
| 895 | } |
| 896 | |
| 897 | void rfi_flush_enable(bool enable) |
| 898 | { |
Michael Ellerman | aa8a5e0 | 2018-01-10 03:07:15 +1100 | [diff] [blame] | 899 | if (enable) { |
| 900 | do_rfi_flush_fixups(enabled_flush_types); |
| 901 | on_each_cpu(do_nothing, NULL, 1); |
| 902 | } else |
| 903 | do_rfi_flush_fixups(L1D_FLUSH_NONE); |
| 904 | |
| 905 | rfi_flush = enable; |
| 906 | } |
| 907 | |
Michael Ellerman | 501a78c | 2018-04-05 22:49:13 +1000 | [diff] [blame] | 908 | static void __ref init_fallback_flush(void) |
Michael Ellerman | aa8a5e0 | 2018-01-10 03:07:15 +1100 | [diff] [blame] | 909 | { |
| 910 | u64 l1d_size, limit; |
| 911 | int cpu; |
| 912 | |
Michael Ellerman | abf110f | 2018-03-14 19:40:39 -0300 | [diff] [blame] | 913 | /* Only allocate the fallback flush area once (at boot time). */ |
| 914 | if (l1d_flush_fallback_area) |
| 915 | return; |
| 916 | |
Michael Ellerman | aa8a5e0 | 2018-01-10 03:07:15 +1100 | [diff] [blame] | 917 | l1d_size = ppc64_caches.l1d.size; |
Madhavan Srinivasan | 9dfbf78 | 2018-01-18 00:33:36 +0530 | [diff] [blame] | 918 | |
| 919 | /* |
| 920 | * If there is no d-cache-size property in the device tree, l1d_size |
| 921 | * could be zero. That leads to the loop in the asm wrapping around to |
| 922 | * 2^64-1, and then walking off the end of the fallback area and |
| 923 | * eventually causing a page fault which is fatal. Just default to |
| 924 | * something vaguely sane. |
| 925 | */ |
| 926 | if (!l1d_size) |
| 927 | l1d_size = (64 * 1024); |
| 928 | |
Michael Ellerman | ebf0b6a | 2018-01-21 23:21:14 +1100 | [diff] [blame] | 929 | limit = min(ppc64_bolted_size(), ppc64_rma_size); |
Michael Ellerman | aa8a5e0 | 2018-01-10 03:07:15 +1100 | [diff] [blame] | 930 | |
| 931 | /* |
| 932 | * Align to L1d size, and size it at 2x L1d size, to catch possible |
| 933 | * hardware prefetch runoff. We don't have a recipe for load patterns to |
| 934 | * reliably avoid the prefetcher. |
| 935 | */ |
| 936 | l1d_flush_fallback_area = __va(memblock_alloc_base(l1d_size * 2, l1d_size, limit)); |
| 937 | memset(l1d_flush_fallback_area, 0, l1d_size * 2); |
| 938 | |
| 939 | for_each_possible_cpu(cpu) { |
Nicholas Piggin | d2e6007 | 2018-02-14 01:08:12 +1000 | [diff] [blame] | 940 | struct paca_struct *paca = paca_ptrs[cpu]; |
| 941 | paca->rfi_flush_fallback_area = l1d_flush_fallback_area; |
| 942 | paca->l1d_flush_size = l1d_size; |
Michael Ellerman | aa8a5e0 | 2018-01-10 03:07:15 +1100 | [diff] [blame] | 943 | } |
| 944 | } |
| 945 | |
Michael Ellerman | abf110f | 2018-03-14 19:40:39 -0300 | [diff] [blame] | 946 | void setup_rfi_flush(enum l1d_flush_type types, bool enable) |
Michael Ellerman | aa8a5e0 | 2018-01-10 03:07:15 +1100 | [diff] [blame] | 947 | { |
| 948 | if (types & L1D_FLUSH_FALLBACK) { |
Mauricio Faria de Oliveira | 0063d61 | 2018-03-14 19:40:41 -0300 | [diff] [blame] | 949 | pr_info("rfi-flush: fallback displacement flush available\n"); |
Michael Ellerman | aa8a5e0 | 2018-01-10 03:07:15 +1100 | [diff] [blame] | 950 | init_fallback_flush(); |
| 951 | } |
| 952 | |
| 953 | if (types & L1D_FLUSH_ORI) |
Mauricio Faria de Oliveira | 0063d61 | 2018-03-14 19:40:41 -0300 | [diff] [blame] | 954 | pr_info("rfi-flush: ori type flush available\n"); |
Michael Ellerman | aa8a5e0 | 2018-01-10 03:07:15 +1100 | [diff] [blame] | 955 | |
| 956 | if (types & L1D_FLUSH_MTTRIG) |
Mauricio Faria de Oliveira | 0063d61 | 2018-03-14 19:40:41 -0300 | [diff] [blame] | 957 | pr_info("rfi-flush: mttrig type flush available\n"); |
Michael Ellerman | aa8a5e0 | 2018-01-10 03:07:15 +1100 | [diff] [blame] | 958 | |
| 959 | enabled_flush_types = types; |
| 960 | |
Michael Ellerman | bc9c930 | 2018-01-10 03:07:15 +1100 | [diff] [blame] | 961 | if (!no_rfi_flush) |
| 962 | rfi_flush_enable(enable); |
Michael Ellerman | aa8a5e0 | 2018-01-10 03:07:15 +1100 | [diff] [blame] | 963 | } |
Michael Ellerman | fd6e440 | 2018-01-16 21:20:05 +1100 | [diff] [blame] | 964 | |
Michael Ellerman | 236003e | 2018-01-16 22:17:18 +1100 | [diff] [blame] | 965 | #ifdef CONFIG_DEBUG_FS |
| 966 | static int rfi_flush_set(void *data, u64 val) |
| 967 | { |
Michael Ellerman | 1e2a9fc | 2018-03-14 19:40:38 -0300 | [diff] [blame] | 968 | bool enable; |
| 969 | |
Michael Ellerman | 236003e | 2018-01-16 22:17:18 +1100 | [diff] [blame] | 970 | if (val == 1) |
Michael Ellerman | 1e2a9fc | 2018-03-14 19:40:38 -0300 | [diff] [blame] | 971 | enable = true; |
Michael Ellerman | 236003e | 2018-01-16 22:17:18 +1100 | [diff] [blame] | 972 | else if (val == 0) |
Michael Ellerman | 1e2a9fc | 2018-03-14 19:40:38 -0300 | [diff] [blame] | 973 | enable = false; |
Michael Ellerman | 236003e | 2018-01-16 22:17:18 +1100 | [diff] [blame] | 974 | else |
| 975 | return -EINVAL; |
| 976 | |
Michael Ellerman | 1e2a9fc | 2018-03-14 19:40:38 -0300 | [diff] [blame] | 977 | /* Only do anything if we're changing state */ |
| 978 | if (enable != rfi_flush) |
| 979 | rfi_flush_enable(enable); |
| 980 | |
Michael Ellerman | 236003e | 2018-01-16 22:17:18 +1100 | [diff] [blame] | 981 | return 0; |
| 982 | } |
| 983 | |
| 984 | static int rfi_flush_get(void *data, u64 *val) |
| 985 | { |
| 986 | *val = rfi_flush ? 1 : 0; |
| 987 | return 0; |
| 988 | } |
| 989 | |
| 990 | DEFINE_SIMPLE_ATTRIBUTE(fops_rfi_flush, rfi_flush_get, rfi_flush_set, "%llu\n"); |
| 991 | |
| 992 | static __init int rfi_flush_debugfs_init(void) |
| 993 | { |
| 994 | debugfs_create_file("rfi_flush", 0600, powerpc_debugfs_root, NULL, &fops_rfi_flush); |
| 995 | return 0; |
| 996 | } |
| 997 | device_initcall(rfi_flush_debugfs_init); |
| 998 | #endif |
Michael Ellerman | aa8a5e0 | 2018-01-10 03:07:15 +1100 | [diff] [blame] | 999 | #endif /* CONFIG_PPC_BOOK3S_64 */ |