blob: 236c1151a3a77057013313ed5da588673f5f3419 [file] [log] [blame]
Paul Mackerras40ef8cb2005-10-10 22:50:37 +10001/*
2 *
3 * Common boot and setup code.
4 *
5 * Copyright (C) 2001 PPC64 Team, IBM Corp
6 *
7 * This program is free software; you can redistribute it and/or
8 * modify it under the terms of the GNU General Public License
9 * as published by the Free Software Foundation; either version
10 * 2 of the License, or (at your option) any later version.
11 */
12
Paul Gortmaker4b16f8e2011-07-22 18:24:23 -040013#include <linux/export.h>
Paul Mackerras40ef8cb2005-10-10 22:50:37 +100014#include <linux/string.h>
15#include <linux/sched.h>
16#include <linux/init.h>
17#include <linux/kernel.h>
18#include <linux/reboot.h>
19#include <linux/delay.h>
20#include <linux/initrd.h>
Paul Mackerras40ef8cb2005-10-10 22:50:37 +100021#include <linux/seq_file.h>
22#include <linux/ioport.h>
23#include <linux/console.h>
24#include <linux/utsname.h>
25#include <linux/tty.h>
26#include <linux/root_dev.h>
27#include <linux/notifier.h>
28#include <linux/cpu.h>
29#include <linux/unistd.h>
30#include <linux/serial.h>
31#include <linux/serial_8250.h>
Mike Rapoport57c8a662018-10-30 15:09:49 -070032#include <linux/memblock.h>
Benjamin Herrenschmidt12d04ee2006-11-11 17:25:02 +110033#include <linux/pci.h>
Benjamin Herrenschmidt945feb12008-04-17 14:35:01 +100034#include <linux/lockdep.h>
Anton Blancharda5d86252014-06-04 17:50:47 +100035#include <linux/memory.h>
Anton Blanchardc54b2bf2015-04-09 12:52:56 +100036#include <linux/nmi.h>
Becky Brucea6146882011-10-10 10:50:43 +000037
Michael Ellerman236003e2018-01-16 22:17:18 +110038#include <asm/debugfs.h>
Paul Mackerras40ef8cb2005-10-10 22:50:37 +100039#include <asm/io.h>
Michael Ellerman0cc47462005-12-04 18:39:37 +110040#include <asm/kdump.h>
Paul Mackerras40ef8cb2005-10-10 22:50:37 +100041#include <asm/prom.h>
42#include <asm/processor.h>
43#include <asm/pgtable.h>
Paul Mackerras40ef8cb2005-10-10 22:50:37 +100044#include <asm/smp.h>
45#include <asm/elf.h>
46#include <asm/machdep.h>
47#include <asm/paca.h>
Paul Mackerras40ef8cb2005-10-10 22:50:37 +100048#include <asm/time.h>
49#include <asm/cputable.h>
Nicholas Piggin5a61ef72017-05-09 13:16:52 +100050#include <asm/dt_cpu_ftrs.h>
Paul Mackerras40ef8cb2005-10-10 22:50:37 +100051#include <asm/sections.h>
52#include <asm/btext.h>
53#include <asm/nvram.h>
54#include <asm/setup.h>
Paul Mackerras40ef8cb2005-10-10 22:50:37 +100055#include <asm/rtas.h>
56#include <asm/iommu.h>
57#include <asm/serial.h>
58#include <asm/cache.h>
59#include <asm/page.h>
60#include <asm/mmu.h>
Paul Mackerras40ef8cb2005-10-10 22:50:37 +100061#include <asm/firmware.h>
Paul Mackerrasf78541dc2005-10-28 22:53:37 +100062#include <asm/xmon.h>
David Gibsondcad47f2005-11-07 09:49:43 +110063#include <asm/udbg.h>
Michael Ellerman593e5372005-11-12 00:06:06 +110064#include <asm/kexec.h>
Kumar Galad36b4c42011-04-06 00:18:48 -050065#include <asm/code-patching.h>
Michael Ellerman5d31a962016-03-24 22:04:04 +110066#include <asm/livepatch.h>
Benjamin Herrenschmidtd3cbff12016-07-05 15:03:49 +100067#include <asm/opal.h>
Benjamin Herrenschmidtb1923ca2016-07-05 15:07:51 +100068#include <asm/cputhreads.h>
Madhavan Srinivasanc2e480b2017-12-20 09:25:42 +053069#include <asm/hw_irq.h>
Christophe Leroy2c86cd12018-07-05 16:25:01 +000070#include <asm/feature-fixups.h>
Paul Mackerras40ef8cb2005-10-10 22:50:37 +100071
Nicholas Piggin1696d0f2017-10-24 21:44:44 +100072#include "setup.h"
73
Paul Mackerras40ef8cb2005-10-10 22:50:37 +100074#ifdef DEBUG
75#define DBG(fmt...) udbg_printf(fmt)
76#else
77#define DBG(fmt...)
78#endif
79
Chen Gang8246aca2013-03-20 14:30:12 +080080int spinning_secondaries;
Paul Mackerras40ef8cb2005-10-10 22:50:37 +100081u64 ppc64_pft_size;
82
Olof Johanssondabcafd2005-12-08 19:40:17 -060083struct ppc64_caches ppc64_caches = {
Benjamin Herrenschmidte2827fe2017-01-08 17:31:47 -060084 .l1d = {
85 .block_size = 0x40,
86 .log_block_size = 6,
87 },
88 .l1i = {
89 .block_size = 0x40,
90 .log_block_size = 6
91 },
Olof Johanssondabcafd2005-12-08 19:40:17 -060092};
Paul Mackerras40ef8cb2005-10-10 22:50:37 +100093EXPORT_SYMBOL_GPL(ppc64_caches);
94
Scott Wood28efc352013-10-11 19:22:38 -050095#if defined(CONFIG_PPC_BOOK3E) && defined(CONFIG_SMP)
Benjamin Herrenschmidtb1923ca2016-07-05 15:07:51 +100096void __init setup_tlb_core_data(void)
Scott Wood28efc352013-10-11 19:22:38 -050097{
98 int cpu;
99
Scott Wood82d86de2014-03-07 14:48:35 -0600100 BUILD_BUG_ON(offsetof(struct tlb_core_data, lock) != 0);
101
Scott Wood28efc352013-10-11 19:22:38 -0500102 for_each_possible_cpu(cpu) {
103 int first = cpu_first_thread_sibling(cpu);
104
Scott Woodd9e18312015-10-06 22:48:09 -0500105 /*
106 * If we boot via kdump on a non-primary thread,
107 * make sure we point at the thread that actually
108 * set up this TLB.
109 */
110 if (cpu_first_thread_sibling(boot_cpuid) == first)
111 first = boot_cpuid;
112
Nicholas Piggind2e60072018-02-14 01:08:12 +1000113 paca_ptrs[cpu]->tcd_ptr = &paca_ptrs[first]->tcd;
Scott Wood28efc352013-10-11 19:22:38 -0500114
115 /*
116 * If we have threads, we need either tlbsrx.
117 * or e6500 tablewalk mode, or else TLB handlers
118 * will be racy and could produce duplicate entries.
Michael Ellerman0d2b5cd2017-02-15 20:24:25 +1100119 * Should we panic instead?
Scott Wood28efc352013-10-11 19:22:38 -0500120 */
Michael Ellerman0d2b5cd2017-02-15 20:24:25 +1100121 WARN_ONCE(smt_enabled_at_boot >= 2 &&
122 !mmu_has_feature(MMU_FTR_USE_TLBRSRV) &&
123 book3e_htw_mode != PPC_HTW_E6500,
124 "%s: unsupported MMU configuration\n", __func__);
Scott Wood28efc352013-10-11 19:22:38 -0500125 }
126}
Scott Wood28efc352013-10-11 19:22:38 -0500127#endif
128
Paul Mackerras40ef8cb2005-10-10 22:50:37 +1000129#ifdef CONFIG_SMP
130
Nathan Fontenot954e6da2010-08-05 07:42:11 +0000131static char *smt_enabled_cmdline;
Paul Mackerras40ef8cb2005-10-10 22:50:37 +1000132
133/* Look for ibm,smt-enabled OF option */
Benjamin Herrenschmidtb1923ca2016-07-05 15:07:51 +1000134void __init check_smt_enabled(void)
Paul Mackerras40ef8cb2005-10-10 22:50:37 +1000135{
136 struct device_node *dn;
Jeremy Kerra7f67bd2006-07-12 15:35:54 +1000137 const char *smt_option;
Paul Mackerras40ef8cb2005-10-10 22:50:37 +1000138
Nathan Fontenot954e6da2010-08-05 07:42:11 +0000139 /* Default to enabling all threads */
140 smt_enabled_at_boot = threads_per_core;
141
Paul Mackerras40ef8cb2005-10-10 22:50:37 +1000142 /* Allow the command line to overrule the OF option */
Nathan Fontenot954e6da2010-08-05 07:42:11 +0000143 if (smt_enabled_cmdline) {
144 if (!strcmp(smt_enabled_cmdline, "on"))
145 smt_enabled_at_boot = threads_per_core;
146 else if (!strcmp(smt_enabled_cmdline, "off"))
147 smt_enabled_at_boot = 0;
148 else {
Daniel Walter1618bd52014-08-08 14:24:01 -0700149 int smt;
Nathan Fontenot954e6da2010-08-05 07:42:11 +0000150 int rc;
Paul Mackerras40ef8cb2005-10-10 22:50:37 +1000151
Daniel Walter1618bd52014-08-08 14:24:01 -0700152 rc = kstrtoint(smt_enabled_cmdline, 10, &smt);
Nathan Fontenot954e6da2010-08-05 07:42:11 +0000153 if (!rc)
154 smt_enabled_at_boot =
Daniel Walter1618bd52014-08-08 14:24:01 -0700155 min(threads_per_core, smt);
Nathan Fontenot954e6da2010-08-05 07:42:11 +0000156 }
157 } else {
158 dn = of_find_node_by_path("/options");
159 if (dn) {
160 smt_option = of_get_property(dn, "ibm,smt-enabled",
161 NULL);
Paul Mackerras40ef8cb2005-10-10 22:50:37 +1000162
Nathan Fontenot954e6da2010-08-05 07:42:11 +0000163 if (smt_option) {
164 if (!strcmp(smt_option, "on"))
165 smt_enabled_at_boot = threads_per_core;
166 else if (!strcmp(smt_option, "off"))
167 smt_enabled_at_boot = 0;
168 }
Paul Mackerras40ef8cb2005-10-10 22:50:37 +1000169
Nathan Fontenot954e6da2010-08-05 07:42:11 +0000170 of_node_put(dn);
171 }
172 }
Paul Mackerras40ef8cb2005-10-10 22:50:37 +1000173}
174
175/* Look for smt-enabled= cmdline option */
176static int __init early_smt_enabled(char *p)
177{
Nathan Fontenot954e6da2010-08-05 07:42:11 +0000178 smt_enabled_cmdline = p;
Paul Mackerras40ef8cb2005-10-10 22:50:37 +1000179 return 0;
180}
181early_param("smt-enabled", early_smt_enabled);
182
Paul Mackerras40ef8cb2005-10-10 22:50:37 +1000183#endif /* CONFIG_SMP */
184
Michael Ellerman25e13812013-02-12 14:44:50 +0000185/** Fix up paca fields required for the boot cpu */
Benjamin Herrenschmidt009776b2016-07-05 15:07:50 +1000186static void __init fixup_boot_paca(void)
Michael Ellerman25e13812013-02-12 14:44:50 +0000187{
188 /* The boot cpu is started */
189 get_paca()->cpu_start = 1;
190 /* Allow percpu accesses to work until we setup percpu data */
191 get_paca()->data_offset = 0;
Madhavan Srinivasanc2e480b2017-12-20 09:25:42 +0530192 /* Mark interrupts disabled in PACA */
Madhavan Srinivasan4e26bc42017-12-20 09:25:50 +0530193 irq_soft_mask_set(IRQS_DISABLED);
Michael Ellerman25e13812013-02-12 14:44:50 +0000194}
195
Benjamin Herrenschmidt009776b2016-07-05 15:07:50 +1000196static void __init configure_exceptions(void)
Benjamin Herrenschmidtd3cbff12016-07-05 15:03:49 +1000197{
198 /*
199 * Setup the trampolines from the lowmem exception vectors
200 * to the kdump kernel when not using a relocatable kernel.
201 */
202 setup_kdump_trampoline();
203
204 /* Under a PAPR hypervisor, we need hypercalls */
205 if (firmware_has_feature(FW_FEATURE_SET_MODE)) {
206 /* Enable AIL if possible */
207 pseries_enable_reloc_on_exc();
208
209 /*
210 * Tell the hypervisor that we want our exceptions to
211 * be taken in little endian mode.
212 *
213 * We don't call this for big endian as our calling convention
214 * makes us always enter in BE, and the call may fail under
215 * some circumstances with kdump.
216 */
217#ifdef __LITTLE_ENDIAN__
218 pseries_little_endian_exceptions();
219#endif
220 } else {
221 /* Set endian mode using OPAL */
222 if (firmware_has_feature(FW_FEATURE_OPAL))
223 opal_configure_cores();
224
Benjamin Herrenschmidtc0a36012016-11-15 15:28:33 +1100225 /* AIL on native is done in cpu_ready_for_interrupts() */
Benjamin Herrenschmidtd3cbff12016-07-05 15:03:49 +1000226 }
227}
228
Benjamin Herrenschmidt8f619b542014-03-28 13:36:30 +1100229static void cpu_ready_for_interrupts(void)
230{
Benjamin Herrenschmidtc0a36012016-11-15 15:28:33 +1100231 /*
232 * Enable AIL if supported, and we are in hypervisor mode. This
233 * is called once for every processor.
234 *
235 * If we are not in hypervisor mode the job is done once for
236 * the whole partition in configure_exceptions().
237 */
Michael Ellerman5511a452017-03-21 16:24:38 +1100238 if (cpu_has_feature(CPU_FTR_HVMODE) &&
239 cpu_has_feature(CPU_FTR_ARCH_207S)) {
Benjamin Herrenschmidtc0a36012016-11-15 15:28:33 +1100240 unsigned long lpcr = mfspr(SPRN_LPCR);
241 mtspr(SPRN_LPCR, lpcr | LPCR_AIL_3);
242 }
243
Benjamin Herrenschmidt7ed23e12017-03-20 17:49:03 +1100244 /*
Michael Neulingdd9a8c5a2018-09-11 13:07:56 +1000245 * Set HFSCR:TM based on CPU features:
246 * In the special case of TM no suspend (P9N DD2.1), Linux is
247 * told TM is off via the dt-ftrs but told to (partially) use
248 * it via OPAL_REINIT_CPUS_TM_SUSPEND_DISABLED. So HFSCR[TM]
249 * will be off from dt-ftrs but we need to turn it on for the
250 * no suspend case.
Benjamin Herrenschmidt7ed23e12017-03-20 17:49:03 +1100251 */
Michael Neulingdd9a8c5a2018-09-11 13:07:56 +1000252 if (cpu_has_feature(CPU_FTR_HVMODE)) {
253 if (cpu_has_feature(CPU_FTR_TM_COMP))
254 mtspr(SPRN_HFSCR, mfspr(SPRN_HFSCR) | HFSCR_TM);
255 else
256 mtspr(SPRN_HFSCR, mfspr(SPRN_HFSCR) & ~HFSCR_TM);
257 }
Benjamin Herrenschmidt7ed23e12017-03-20 17:49:03 +1100258
Benjamin Herrenschmidt8f619b542014-03-28 13:36:30 +1100259 /* Set IR and DR in PACA MSR */
260 get_paca()->kernel_msr = MSR_KERNEL;
Benjamin Herrenschmidt8f619b542014-03-28 13:36:30 +1100261}
262
Nicholas Pigginc0abd0c2018-02-14 01:08:17 +1000263unsigned long spr_default_dscr = 0;
264
265void __init record_spr_defaults(void)
266{
267 if (early_cpu_has_feature(CPU_FTR_DSCR))
268 spr_default_dscr = mfspr(SPRN_DSCR);
269}
270
Paul Mackerras40ef8cb2005-10-10 22:50:37 +1000271/*
272 * Early initialization entry point. This is called by head.S
273 * with MMU translation disabled. We rely on the "feature" of
274 * the CPU that ignores the top 2 bits of the address in real
275 * mode so we can access kernel globals normally provided we
276 * only toy with things in the RMO region. From here, we do
Yinghai Lu95f72d12010-07-12 14:36:09 +1000277 * some early parsing of the device-tree to setup out MEMBLOCK
Paul Mackerras40ef8cb2005-10-10 22:50:37 +1000278 * data structures, and allocate & initialize the hash table
279 * and segment tables so we can start running with translation
280 * enabled.
281 *
282 * It is this function which will call the probe() callback of
283 * the various platform types and copy the matching one to the
284 * global ppc_md structure. Your platform can eventually do
285 * some very early initializations from the probe() routine, but
286 * this is not recommended, be very careful as, for example, the
287 * device-tree is not accessible via normal means at this point.
288 */
289
290void __init early_setup(unsigned long dt_ptr)
291{
Geoff Levand6a7e4062013-02-13 17:03:16 +0000292 static __initdata struct paca_struct boot_paca;
293
Benjamin Herrenschmidt24d96492008-05-07 10:00:56 +1000294 /* -------- printk is _NOT_ safe to use here ! ------- */
295
Nicholas Piggin5a61ef72017-05-09 13:16:52 +1000296 /* Try new device tree based feature discovery ... */
297 if (!dt_cpu_ftrs_init(__va(dt_ptr)))
298 /* Otherwise use the old style CPU table */
299 identify_cpu(0, mfspr(SPRN_PVR));
Benjamin Herrenschmidt42c4aaa2006-10-24 16:42:40 +1000300
Michael Ellerman33dbcf72006-06-28 13:18:53 +1000301 /* Assume we're on cpu 0 for now. Don't write to the paca yet! */
Michael Ellerman1426d5a2010-01-28 13:23:22 +0000302 initialise_paca(&boot_paca, 0);
303 setup_paca(&boot_paca);
Michael Ellerman25e13812013-02-12 14:44:50 +0000304 fixup_boot_paca();
Michael Ellerman33dbcf72006-06-28 13:18:53 +1000305
Benjamin Herrenschmidt24d96492008-05-07 10:00:56 +1000306 /* -------- printk is now safe to use ------- */
307
Benjamin Herrenschmidtf2fd2512008-05-07 10:25:34 +1000308 /* Enable early debugging if any specified (see udbg.h) */
309 udbg_early_init();
310
Benjamin Herrenschmidte8222502006-03-28 23:15:54 +1100311 DBG(" -> early_setup(), dt_ptr: 0x%lx\n", dt_ptr);
Paul Mackerras40ef8cb2005-10-10 22:50:37 +1000312
313 /*
Linas Vepstas3c607ce2007-09-07 03:47:29 +1000314 * Do early initialization using the flattened device
315 * tree, such as retrieving the physical memory map or
316 * calculating/retrieving the hash table size.
Paul Mackerras40ef8cb2005-10-10 22:50:37 +1000317 */
318 early_init_devtree(__va(dt_ptr));
319
Anton Blanchard4df20462006-03-25 17:25:17 +1100320 /* Now we know the logical id of our boot cpu, setup the paca. */
Nicholas Piggin4890aea2018-02-14 01:08:20 +1000321 if (boot_cpuid != 0) {
322 /* Poison paca_ptrs[0] again if it's not the boot cpu */
323 memset(&paca_ptrs[0], 0x88, sizeof(paca_ptrs[0]));
324 }
Nicholas Piggind2e60072018-02-14 01:08:12 +1000325 setup_paca(paca_ptrs[boot_cpuid]);
Michael Ellerman25e13812013-02-12 14:44:50 +0000326 fixup_boot_paca();
Anton Blanchard4df20462006-03-25 17:25:17 +1100327
Benjamin Herrenschmidt63c254a2016-07-05 15:03:46 +1000328 /*
Benjamin Herrenschmidtd3cbff12016-07-05 15:03:49 +1000329 * Configure exception handlers. This include setting up trampolines
330 * if needed, setting exception endian mode, etc...
Benjamin Herrenschmidt63c254a2016-07-05 15:03:46 +1000331 */
Benjamin Herrenschmidtd3cbff12016-07-05 15:03:49 +1000332 configure_exceptions();
Michael Ellerman0cc47462005-12-04 18:39:37 +1100333
Benjamin Herrenschmidtc4bd6cb2016-07-05 15:03:42 +1000334 /* Apply all the dynamic patching */
335 apply_feature_fixups();
Benjamin Herrenschmidt97f6e0c2016-08-10 17:27:34 +1000336 setup_feature_keys();
Benjamin Herrenschmidtc4bd6cb2016-07-05 15:03:42 +1000337
Michael Ellerman9e8066f2016-07-26 21:55:48 +1000338 /* Initialize the hash table or TLB handling */
339 early_init_mmu();
340
Benjamin Herrenschmidta944a9c2014-03-28 13:36:29 +1100341 /*
Nicholas Piggin1696d0f2017-10-24 21:44:44 +1000342 * After firmware and early platform setup code has set things up,
343 * we note the SPR values for configurable control/performance
344 * registers, and use those as initial defaults.
345 */
346 record_spr_defaults();
347
348 /*
Benjamin Herrenschmidta944a9c2014-03-28 13:36:29 +1100349 * At this point, we can let interrupts switch to virtual mode
350 * (the MMU has been setup), so adjust the MSR in the PACA to
Benjamin Herrenschmidt8f619b542014-03-28 13:36:30 +1100351 * have IR and DR set and enable AIL if it exists
Benjamin Herrenschmidta944a9c2014-03-28 13:36:29 +1100352 */
Benjamin Herrenschmidt8f619b542014-03-28 13:36:30 +1100353 cpu_ready_for_interrupts();
Benjamin Herrenschmidta944a9c2014-03-28 13:36:29 +1100354
Naveen N. Raod1039782018-04-19 12:34:03 +0530355 /*
356 * We enable ftrace here, but since we only support DYNAMIC_FTRACE, it
357 * will only actually get enabled on the boot cpu much later once
358 * ftrace itself has been initialized.
359 */
360 this_cpu_enable_ftrace();
361
Paul Mackerras40ef8cb2005-10-10 22:50:37 +1000362 DBG(" <- early_setup()\n");
Benjamin Herrenschmidt7191b612013-07-25 12:12:32 +1000363
364#ifdef CONFIG_PPC_EARLY_DEBUG_BOOTX
365 /*
366 * This needs to be done *last* (after the above DBG() even)
367 *
368 * Right after we return from this function, we turn on the MMU
369 * which means the real-mode access trick that btext does will
370 * no longer work, it needs to switch to using a real MMU
371 * mapping. This call will ensure that it does
372 */
373 btext_map();
374#endif /* CONFIG_PPC_EARLY_DEBUG_BOOTX */
Paul Mackerras40ef8cb2005-10-10 22:50:37 +1000375}
376
Paul Mackerras799d6042005-11-10 13:37:51 +1100377#ifdef CONFIG_SMP
378void early_setup_secondary(void)
379{
Madhavan Srinivasan103b7822016-03-04 10:31:48 +0530380 /* Mark interrupts disabled in PACA */
Madhavan Srinivasan4e26bc42017-12-20 09:25:50 +0530381 irq_soft_mask_set(IRQS_DISABLED);
Paul Mackerras799d6042005-11-10 13:37:51 +1100382
Benjamin Herrenschmidt757c74d2009-03-19 19:34:16 +0000383 /* Initialize the hash table or TLB handling */
384 early_init_mmu_secondary();
Benjamin Herrenschmidta944a9c2014-03-28 13:36:29 +1100385
386 /*
387 * At this point, we can let interrupts switch to virtual mode
388 * (the MMU has been setup), so adjust the MSR in the PACA to
389 * have IR and DR set.
390 */
Benjamin Herrenschmidt8f619b542014-03-28 13:36:30 +1100391 cpu_ready_for_interrupts();
Paul Mackerras799d6042005-11-10 13:37:51 +1100392}
393
394#endif /* CONFIG_SMP */
Paul Mackerras40ef8cb2005-10-10 22:50:37 +1000395
Nicholas Piggin8c1aef62018-05-19 14:35:52 +1000396void panic_smp_self_stop(void)
397{
398 hard_irq_disable();
399 spin_begin();
400 while (1)
401 spin_cpu_relax();
402}
403
Thiago Jung Bauermannda665882016-11-29 23:45:50 +1100404#if defined(CONFIG_SMP) || defined(CONFIG_KEXEC_CORE)
Scott Wood567cf942015-10-06 22:48:19 -0500405static bool use_spinloop(void)
406{
Nicholas Piggin339a3292017-10-23 18:05:07 +1000407 if (IS_ENABLED(CONFIG_PPC_BOOK3S)) {
408 /*
409 * See comments in head_64.S -- not all platforms insert
410 * secondaries at __secondary_hold and wait at the spin
411 * loop.
412 */
413 if (firmware_has_feature(FW_FEATURE_OPAL))
414 return false;
Scott Wood567cf942015-10-06 22:48:19 -0500415 return true;
Nicholas Piggin339a3292017-10-23 18:05:07 +1000416 }
Scott Wood567cf942015-10-06 22:48:19 -0500417
418 /*
419 * When book3e boots from kexec, the ePAPR spin table does
420 * not get used.
421 */
422 return of_property_read_bool(of_chosen, "linux,booted-from-kexec");
423}
424
Michael Ellermanb8f51022005-11-04 12:09:42 +1100425void smp_release_cpus(void)
426{
Michael Ellerman758438a2005-12-05 15:49:00 -0600427 unsigned long *ptr;
Benjamin Herrenschmidt9d07bc82011-03-16 14:54:35 +1100428 int i;
Michael Ellermanb8f51022005-11-04 12:09:42 +1100429
Scott Wood567cf942015-10-06 22:48:19 -0500430 if (!use_spinloop())
431 return;
432
Michael Ellermanb8f51022005-11-04 12:09:42 +1100433 DBG(" -> smp_release_cpus()\n");
434
435 /* All secondary cpus are spinning on a common spinloop, release them
436 * all now so they can start to spin on their individual paca
437 * spinloops. For non SMP kernels, the secondary cpus never get out
438 * of the common spinloop.
Paul Mackerras1f6a93e2008-08-30 11:40:24 +1000439 */
Michael Ellermanb8f51022005-11-04 12:09:42 +1100440
Michael Ellerman758438a2005-12-05 15:49:00 -0600441 ptr = (unsigned long *)((unsigned long)&__secondary_hold_spinloop
442 - PHYSICAL_START);
Anton Blanchard2751b622014-03-11 11:54:06 +1100443 *ptr = ppc_function_entry(generic_secondary_smp_init);
Benjamin Herrenschmidt9d07bc82011-03-16 14:54:35 +1100444
445 /* And wait a bit for them to catch up */
446 for (i = 0; i < 100000; i++) {
447 mb();
448 HMT_low();
Matt Evans7ac87ab2011-05-25 18:09:12 +0000449 if (spinning_secondaries == 0)
Benjamin Herrenschmidt9d07bc82011-03-16 14:54:35 +1100450 break;
451 udelay(1);
452 }
Matt Evans7ac87ab2011-05-25 18:09:12 +0000453 DBG("spinning_secondaries = %d\n", spinning_secondaries);
Michael Ellermanb8f51022005-11-04 12:09:42 +1100454
455 DBG(" <- smp_release_cpus()\n");
456}
Thiago Jung Bauermannda665882016-11-29 23:45:50 +1100457#endif /* CONFIG_SMP || CONFIG_KEXEC_CORE */
Michael Ellermanb8f51022005-11-04 12:09:42 +1100458
Paul Mackerras40ef8cb2005-10-10 22:50:37 +1000459/*
Paul Mackerras799d6042005-11-10 13:37:51 +1100460 * Initialize some remaining members of the ppc64_caches and systemcfg
461 * structures
Paul Mackerras40ef8cb2005-10-10 22:50:37 +1000462 * (at least until we get rid of them completely). This is mostly some
463 * cache informations about the CPU that will be used by cache flush
464 * routines and/or provided to userland
465 */
Benjamin Herrenschmidte2827fe2017-01-08 17:31:47 -0600466
467static void init_cache_info(struct ppc_cache_info *info, u32 size, u32 lsize,
468 u32 bsize, u32 sets)
469{
470 info->size = size;
471 info->sets = sets;
472 info->line_size = lsize;
473 info->block_size = bsize;
474 info->log_block_size = __ilog2(bsize);
Anton Blanchard6ba422c2017-03-05 10:54:34 +1100475 if (bsize)
476 info->blocks_per_page = PAGE_SIZE / bsize;
477 else
478 info->blocks_per_page = 0;
Benjamin Herrenschmidt98a5f362017-02-03 17:20:07 +1100479
480 if (sets == 0)
481 info->assoc = 0xffff;
482 else
483 info->assoc = size / (sets * lsize);
Benjamin Herrenschmidte2827fe2017-01-08 17:31:47 -0600484}
485
486static bool __init parse_cache_info(struct device_node *np,
487 bool icache,
488 struct ppc_cache_info *info)
489{
490 static const char *ipropnames[] __initdata = {
491 "i-cache-size",
492 "i-cache-sets",
493 "i-cache-block-size",
494 "i-cache-line-size",
495 };
496 static const char *dpropnames[] __initdata = {
497 "d-cache-size",
498 "d-cache-sets",
499 "d-cache-block-size",
500 "d-cache-line-size",
501 };
502 const char **propnames = icache ? ipropnames : dpropnames;
503 const __be32 *sizep, *lsizep, *bsizep, *setsp;
504 u32 size, lsize, bsize, sets;
505 bool success = true;
506
507 size = 0;
508 sets = -1u;
509 lsize = bsize = cur_cpu_spec->dcache_bsize;
510 sizep = of_get_property(np, propnames[0], NULL);
511 if (sizep != NULL)
512 size = be32_to_cpu(*sizep);
513 setsp = of_get_property(np, propnames[1], NULL);
514 if (setsp != NULL)
515 sets = be32_to_cpu(*setsp);
516 bsizep = of_get_property(np, propnames[2], NULL);
517 lsizep = of_get_property(np, propnames[3], NULL);
518 if (bsizep == NULL)
519 bsizep = lsizep;
520 if (lsizep != NULL)
521 lsize = be32_to_cpu(*lsizep);
522 if (bsizep != NULL)
523 bsize = be32_to_cpu(*bsizep);
524 if (sizep == NULL || bsizep == NULL || lsizep == NULL)
525 success = false;
526
527 /*
528 * OF is weird .. it represents fully associative caches
529 * as "1 way" which doesn't make much sense and doesn't
530 * leave room for direct mapped. We'll assume that 0
531 * in OF means direct mapped for that reason.
532 */
533 if (sets == 1)
534 sets = 0;
535 else if (sets == 0)
536 sets = 1;
537
538 init_cache_info(info, size, lsize, bsize, sets);
539
540 return success;
541}
542
Benjamin Herrenschmidtb1923ca2016-07-05 15:07:51 +1000543void __init initialize_cache_info(void)
Paul Mackerras40ef8cb2005-10-10 22:50:37 +1000544{
Benjamin Herrenschmidt608b4212017-01-08 17:31:49 -0600545 struct device_node *cpu = NULL, *l2, *l3 = NULL;
546 u32 pvr;
Paul Mackerras40ef8cb2005-10-10 22:50:37 +1000547
548 DBG(" -> initialize_cache_info()\n");
549
Benjamin Herrenschmidt608b4212017-01-08 17:31:49 -0600550 /*
551 * All shipping POWER8 machines have a firmware bug that
552 * puts incorrect information in the device-tree. This will
553 * be (hopefully) fixed for future chips but for now hard
554 * code the values if we are running on one of these
555 */
556 pvr = PVR_VER(mfspr(SPRN_PVR));
557 if (pvr == PVR_POWER8 || pvr == PVR_POWER8E ||
558 pvr == PVR_POWER8NVL) {
559 /* size lsize blk sets */
560 init_cache_info(&ppc64_caches.l1i, 0x8000, 128, 128, 32);
561 init_cache_info(&ppc64_caches.l1d, 0x10000, 128, 128, 64);
562 init_cache_info(&ppc64_caches.l2, 0x80000, 128, 0, 512);
563 init_cache_info(&ppc64_caches.l3, 0x800000, 128, 0, 8192);
564 } else
565 cpu = of_find_node_by_type(NULL, "cpu");
Paul Mackerras40ef8cb2005-10-10 22:50:37 +1000566
Benjamin Herrenschmidte2827fe2017-01-08 17:31:47 -0600567 /*
568 * We're assuming *all* of the CPUs have the same
569 * d-cache and i-cache sizes... -Peter
570 */
Benjamin Herrenschmidt65e01f32017-01-08 17:31:48 -0600571 if (cpu) {
572 if (!parse_cache_info(cpu, false, &ppc64_caches.l1d))
Benjamin Herrenschmidte2827fe2017-01-08 17:31:47 -0600573 DBG("Argh, can't find dcache properties !\n");
Paul Mackerras40ef8cb2005-10-10 22:50:37 +1000574
Benjamin Herrenschmidt65e01f32017-01-08 17:31:48 -0600575 if (!parse_cache_info(cpu, true, &ppc64_caches.l1i))
Benjamin Herrenschmidte2827fe2017-01-08 17:31:47 -0600576 DBG("Argh, can't find icache properties !\n");
Benjamin Herrenschmidt65e01f32017-01-08 17:31:48 -0600577
578 /*
579 * Try to find the L2 and L3 if any. Assume they are
580 * unified and use the D-side properties.
581 */
582 l2 = of_find_next_cache_node(cpu);
583 of_node_put(cpu);
584 if (l2) {
585 parse_cache_info(l2, false, &ppc64_caches.l2);
586 l3 = of_find_next_cache_node(l2);
587 of_node_put(l2);
588 }
589 if (l3) {
590 parse_cache_info(l3, false, &ppc64_caches.l3);
591 of_node_put(l3);
592 }
Paul Mackerras40ef8cb2005-10-10 22:50:37 +1000593 }
594
Benjamin Herrenschmidt9df549a2016-07-05 15:04:08 +1000595 /* For use by binfmt_elf */
Benjamin Herrenschmidte2827fe2017-01-08 17:31:47 -0600596 dcache_bsize = ppc64_caches.l1d.block_size;
597 icache_bsize = ppc64_caches.l1i.block_size;
Benjamin Herrenschmidt9df549a2016-07-05 15:04:08 +1000598
Nicholas Piggin5a61ef72017-05-09 13:16:52 +1000599 cur_cpu_spec->dcache_bsize = dcache_bsize;
600 cur_cpu_spec->icache_bsize = icache_bsize;
601
Paul Mackerras40ef8cb2005-10-10 22:50:37 +1000602 DBG(" <- initialize_cache_info()\n");
603}
604
Nicholas Piggin1af19332017-12-22 21:17:13 +1000605/*
606 * This returns the limit below which memory accesses to the linear
607 * mapping are guarnateed not to cause an architectural exception (e.g.,
608 * TLB or SLB miss fault).
609 *
610 * This is used to allocate PACAs and various interrupt stacks that
611 * that are accessed early in interrupt handlers that must not cause
612 * re-entrant interrupts.
Benjamin Herrenschmidt40bd5872011-05-03 14:07:01 +0000613 */
Nicholas Piggin1af19332017-12-22 21:17:13 +1000614__init u64 ppc64_bolted_size(void)
Anton Blanchard095c7962010-05-10 18:59:18 +0000615{
Benjamin Herrenschmidt40bd5872011-05-03 14:07:01 +0000616#ifdef CONFIG_PPC_BOOK3E
617 /* Freescale BookE bolts the entire linear mapping */
Nicholas Piggin1af19332017-12-22 21:17:13 +1000618 /* XXX: BookE ppc64_rma_limit setup seems to disagree? */
619 if (early_mmu_has_feature(MMU_FTR_TYPE_FSL_E))
Benjamin Herrenschmidt40bd5872011-05-03 14:07:01 +0000620 return linear_map_top;
621 /* Other BookE, we assume the first GB is bolted */
622 return 1ul << 30;
623#else
Nicholas Piggin1af19332017-12-22 21:17:13 +1000624 /* BookS radix, does not take faults on linear mapping */
Nicholas Piggind5507192017-08-13 11:33:41 +1000625 if (early_radix_enabled())
626 return ULONG_MAX;
627
Nicholas Piggin1af19332017-12-22 21:17:13 +1000628 /* BookS hash, the first segment is bolted */
629 if (early_mmu_has_feature(MMU_FTR_1T_SEGMENT))
Anton Blanchard095c7962010-05-10 18:59:18 +0000630 return 1UL << SID_SHIFT_1T;
Anton Blanchard095c7962010-05-10 18:59:18 +0000631 return 1UL << SID_SHIFT;
Benjamin Herrenschmidt40bd5872011-05-03 14:07:01 +0000632#endif
Anton Blanchard095c7962010-05-10 18:59:18 +0000633}
634
Nicholas Pigginf3865f92018-02-14 01:08:21 +1000635static void *__init alloc_stack(unsigned long limit, int cpu)
636{
637 unsigned long pa;
638
Nicholas Piggin66f93c52018-11-15 12:34:27 +1000639 BUILD_BUG_ON(STACK_INT_FRAME_SIZE % 16);
640
Nicholas Pigginf3865f92018-02-14 01:08:21 +1000641 pa = memblock_alloc_base_nid(THREAD_SIZE, THREAD_SIZE, limit,
642 early_cpu_to_node(cpu), MEMBLOCK_NONE);
643 if (!pa) {
644 pa = memblock_alloc_base(THREAD_SIZE, THREAD_SIZE, limit);
645 if (!pa)
646 panic("cannot allocate stacks");
647 }
648
649 return __va(pa);
650}
651
Benjamin Herrenschmidtb1923ca2016-07-05 15:07:51 +1000652void __init irqstack_early_init(void)
Paul Mackerras40ef8cb2005-10-10 22:50:37 +1000653{
Nicholas Piggin1af19332017-12-22 21:17:13 +1000654 u64 limit = ppc64_bolted_size();
Paul Mackerras40ef8cb2005-10-10 22:50:37 +1000655 unsigned int i;
656
657 /*
Anton Blanchard8f4da262010-12-08 00:55:03 +0000658 * Interrupt stacks must be in the first segment since we
Nicholas Piggind5507192017-08-13 11:33:41 +1000659 * cannot afford to take SLB misses on them. They are not
660 * accessed in realmode.
Paul Mackerras40ef8cb2005-10-10 22:50:37 +1000661 */
KAMEZAWA Hiroyuki0e551952006-03-28 14:50:51 -0800662 for_each_possible_cpu(i) {
Nicholas Pigginf3865f92018-02-14 01:08:21 +1000663 softirq_ctx[i] = alloc_stack(limit, i);
664 hardirq_ctx[i] = alloc_stack(limit, i);
Paul Mackerras40ef8cb2005-10-10 22:50:37 +1000665 }
666}
Paul Mackerras40ef8cb2005-10-10 22:50:37 +1000667
Benjamin Herrenschmidt2d27cfd2009-07-23 23:15:59 +0000668#ifdef CONFIG_PPC_BOOK3E
Benjamin Herrenschmidtb1923ca2016-07-05 15:07:51 +1000669void __init exc_lvl_early_init(void)
Benjamin Herrenschmidt2d27cfd2009-07-23 23:15:59 +0000670{
671 unsigned int i;
672
673 for_each_possible_cpu(i) {
Nicholas Pigginf3865f92018-02-14 01:08:21 +1000674 void *sp;
Tiejun Chen160c7322013-10-23 17:31:21 +0800675
Nicholas Pigginf3865f92018-02-14 01:08:21 +1000676 sp = alloc_stack(ULONG_MAX, i);
677 critirq_ctx[i] = sp;
678 paca_ptrs[i]->crit_kstack = sp + THREAD_SIZE;
Tiejun Chen160c7322013-10-23 17:31:21 +0800679
Nicholas Pigginf3865f92018-02-14 01:08:21 +1000680 sp = alloc_stack(ULONG_MAX, i);
681 dbgirq_ctx[i] = sp;
682 paca_ptrs[i]->dbg_kstack = sp + THREAD_SIZE;
683
684 sp = alloc_stack(ULONG_MAX, i);
685 mcheckirq_ctx[i] = sp;
686 paca_ptrs[i]->mc_kstack = sp + THREAD_SIZE;
Benjamin Herrenschmidt2d27cfd2009-07-23 23:15:59 +0000687 }
Kumar Galad36b4c42011-04-06 00:18:48 -0500688
689 if (cpu_has_feature(CPU_FTR_DEBUG_LVL_EXC))
Kevin Hao565c2f22013-05-12 07:26:23 +0800690 patch_exception(0x040, exc_debug_debug_book3e);
Benjamin Herrenschmidt2d27cfd2009-07-23 23:15:59 +0000691}
Benjamin Herrenschmidt2d27cfd2009-07-23 23:15:59 +0000692#endif
693
Paul Mackerras40ef8cb2005-10-10 22:50:37 +1000694/*
Nicholas Piggin34f19ff2017-06-21 15:58:29 +1000695 * Emergency stacks are used for a range of things, from asynchronous
696 * NMIs (system reset, machine check) to synchronous, process context.
697 * We set preempt_count to zero, even though that isn't necessarily correct. To
698 * get the right value we'd need to copy it from the previous thread_info, but
699 * doing that might fault causing more problems.
700 * TODO: what to do with accounting?
701 */
702static void emerg_stack_init_thread_info(struct thread_info *ti, int cpu)
703{
704 ti->task = NULL;
705 ti->cpu = cpu;
706 ti->preempt_count = 0;
707 ti->local_flags = 0;
708 ti->flags = 0;
709 klp_init_thread_info(ti);
710}
711
712/*
Paul Mackerras40ef8cb2005-10-10 22:50:37 +1000713 * Stack space used when we detect a bad kernel stack pointer, and
Mahesh Salgaonkar729b0f72013-10-30 20:04:00 +0530714 * early in SMP boots before relocation is enabled. Exclusive emergency
715 * stack for machine checks.
Paul Mackerras40ef8cb2005-10-10 22:50:37 +1000716 */
Benjamin Herrenschmidtb1923ca2016-07-05 15:07:51 +1000717void __init emergency_stack_init(void)
Paul Mackerras40ef8cb2005-10-10 22:50:37 +1000718{
Anton Blanchard095c7962010-05-10 18:59:18 +0000719 u64 limit;
Paul Mackerras40ef8cb2005-10-10 22:50:37 +1000720 unsigned int i;
721
722 /*
723 * Emergency stacks must be under 256MB, we cannot afford to take
724 * SLB misses on them. The ABI also requires them to be 128-byte
725 * aligned.
726 *
727 * Since we use these as temporary stacks during secondary CPU
Nicholas Piggind5507192017-08-13 11:33:41 +1000728 * bringup, machine check, system reset, and HMI, we need to get
729 * at them in real mode. This means they must also be within the RMO
730 * region.
Nicholas Piggin34f19ff2017-06-21 15:58:29 +1000731 *
732 * The IRQ stacks allocated elsewhere in this file are zeroed and
733 * initialized in kernel/irq.c. These are initialized here in order
734 * to have emergency stacks available as early as possible.
Paul Mackerras40ef8cb2005-10-10 22:50:37 +1000735 */
Nicholas Piggin1af19332017-12-22 21:17:13 +1000736 limit = min(ppc64_bolted_size(), ppc64_rma_size);
Paul Mackerras40ef8cb2005-10-10 22:50:37 +1000737
Michael Ellerman3243d872008-04-30 13:21:45 +1000738 for_each_possible_cpu(i) {
Michael Ellerman5d31a962016-03-24 22:04:04 +1100739 struct thread_info *ti;
Nicholas Pigginf3865f92018-02-14 01:08:21 +1000740
741 ti = alloc_stack(limit, i);
Nicholas Piggin34f19ff2017-06-21 15:58:29 +1000742 memset(ti, 0, THREAD_SIZE);
743 emerg_stack_init_thread_info(ti, i);
Nicholas Piggind2e60072018-02-14 01:08:12 +1000744 paca_ptrs[i]->emergency_sp = (void *)ti + THREAD_SIZE;
Mahesh Salgaonkar729b0f72013-10-30 20:04:00 +0530745
746#ifdef CONFIG_PPC_BOOK3S_64
Nicholas Pigginb1ee8a32016-12-20 04:30:06 +1000747 /* emergency stack for NMI exception handling. */
Nicholas Pigginf3865f92018-02-14 01:08:21 +1000748 ti = alloc_stack(limit, i);
Nicholas Piggin34f19ff2017-06-21 15:58:29 +1000749 memset(ti, 0, THREAD_SIZE);
750 emerg_stack_init_thread_info(ti, i);
Nicholas Piggind2e60072018-02-14 01:08:12 +1000751 paca_ptrs[i]->nmi_emergency_sp = (void *)ti + THREAD_SIZE;
Nicholas Pigginb1ee8a32016-12-20 04:30:06 +1000752
Mahesh Salgaonkar729b0f72013-10-30 20:04:00 +0530753 /* emergency stack for machine check exception handling. */
Nicholas Pigginf3865f92018-02-14 01:08:21 +1000754 ti = alloc_stack(limit, i);
Nicholas Piggin34f19ff2017-06-21 15:58:29 +1000755 memset(ti, 0, THREAD_SIZE);
756 emerg_stack_init_thread_info(ti, i);
Nicholas Piggind2e60072018-02-14 01:08:12 +1000757 paca_ptrs[i]->mc_emergency_sp = (void *)ti + THREAD_SIZE;
Mahesh Salgaonkar729b0f72013-10-30 20:04:00 +0530758#endif
Michael Ellerman3243d872008-04-30 13:21:45 +1000759 }
Paul Mackerras40ef8cb2005-10-10 22:50:37 +1000760}
761
Anton Blanchard7a0268f2006-01-11 13:16:44 +1100762#ifdef CONFIG_SMP
Tejun Heoc2a7e812009-08-14 15:00:53 +0900763#define PCPU_DYN_SIZE ()
764
765static void * __init pcpu_fc_alloc(unsigned int cpu, size_t size, size_t align)
766{
Mike Rapoportccfa2a02018-10-30 15:08:45 -0700767 return memblock_alloc_try_nid(size, align, __pa(MAX_DMA_ADDRESS),
Mike Rapoport97ad1082018-10-30 15:09:44 -0700768 MEMBLOCK_ALLOC_ACCESSIBLE,
Mike Rapoportccfa2a02018-10-30 15:08:45 -0700769 early_cpu_to_node(cpu));
770
Tejun Heoc2a7e812009-08-14 15:00:53 +0900771}
772
773static void __init pcpu_fc_free(void *ptr, size_t size)
774{
Mike Rapoport20132882018-10-30 15:09:21 -0700775 memblock_free(__pa(ptr), size);
Tejun Heoc2a7e812009-08-14 15:00:53 +0900776}
777
778static int pcpu_cpu_distance(unsigned int from, unsigned int to)
779{
Michael Ellermanba4a6482017-06-06 20:23:57 +1000780 if (early_cpu_to_node(from) == early_cpu_to_node(to))
Tejun Heoc2a7e812009-08-14 15:00:53 +0900781 return LOCAL_DISTANCE;
782 else
783 return REMOTE_DISTANCE;
784}
785
Anton Blanchardae01f842010-05-31 18:45:11 +0000786unsigned long __per_cpu_offset[NR_CPUS] __read_mostly;
787EXPORT_SYMBOL(__per_cpu_offset);
788
Anton Blanchard7a0268f2006-01-11 13:16:44 +1100789void __init setup_per_cpu_areas(void)
790{
Tejun Heoc2a7e812009-08-14 15:00:53 +0900791 const size_t dyn_size = PERCPU_MODULE_RESERVE + PERCPU_DYNAMIC_RESERVE;
792 size_t atom_size;
793 unsigned long delta;
794 unsigned int cpu;
795 int rc;
Anton Blanchard7a0268f2006-01-11 13:16:44 +1100796
Tejun Heoc2a7e812009-08-14 15:00:53 +0900797 /*
798 * Linear mapping is one of 4K, 1M and 16M. For 4K, no need
799 * to group units. For larger mappings, use 1M atom which
800 * should be large enough to contain a number of units.
801 */
802 if (mmu_linear_psize == MMU_PAGE_4K)
803 atom_size = PAGE_SIZE;
804 else
805 atom_size = 1 << 20;
Anton Blanchard7a0268f2006-01-11 13:16:44 +1100806
Tejun Heoc2a7e812009-08-14 15:00:53 +0900807 rc = pcpu_embed_first_chunk(0, dyn_size, atom_size, pcpu_cpu_distance,
808 pcpu_fc_alloc, pcpu_fc_free);
809 if (rc < 0)
810 panic("cannot initialize percpu area (err=%d)", rc);
Anton Blanchard7a0268f2006-01-11 13:16:44 +1100811
Tejun Heoc2a7e812009-08-14 15:00:53 +0900812 delta = (unsigned long)pcpu_base_addr - (unsigned long)__per_cpu_start;
Anton Blanchardae01f842010-05-31 18:45:11 +0000813 for_each_possible_cpu(cpu) {
814 __per_cpu_offset[cpu] = delta + pcpu_unit_offsets[cpu];
Nicholas Piggind2e60072018-02-14 01:08:12 +1000815 paca_ptrs[cpu]->data_offset = __per_cpu_offset[cpu];
Anton Blanchardae01f842010-05-31 18:45:11 +0000816 }
Anton Blanchard7a0268f2006-01-11 13:16:44 +1100817}
818#endif
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100819
Anton Blancharda5d86252014-06-04 17:50:47 +1000820#ifdef CONFIG_MEMORY_HOTPLUG_SPARSE
821unsigned long memory_block_size_bytes(void)
822{
823 if (ppc_md.memory_block_size)
824 return ppc_md.memory_block_size();
825
826 return MIN_MEMORY_BLOCK_SIZE;
827}
828#endif
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100829
Benjamin Herrenschmidtecd73cc2013-07-15 13:03:08 +1000830#if defined(CONFIG_PPC_INDIRECT_PIO) || defined(CONFIG_PPC_INDIRECT_MMIO)
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100831struct ppc_pci_io ppc_pci_io;
832EXPORT_SYMBOL(ppc_pci_io);
Benjamin Herrenschmidtecd73cc2013-07-15 13:03:08 +1000833#endif
Nicholas Piggin70412c52017-08-28 14:27:19 +1000834
835#ifdef CONFIG_HARDLOCKUP_DETECTOR_PERF
836u64 hw_nmi_get_sample_period(int watchdog_thresh)
837{
838 return ppc_proc_freq * watchdog_thresh;
839}
840#endif
841
842/*
843 * The perf based hardlockup detector breaks PMU event based branches, so
844 * disable it by default. Book3S has a soft-nmi hardlockup detector based
845 * on the decrementer interrupt, so it does not suffer from this problem.
846 *
847 * It is likely to get false positives in VM guests, so disable it there
848 * by default too.
849 */
850static int __init disable_hardlockup_detector(void)
851{
852#ifdef CONFIG_HARDLOCKUP_DETECTOR_PERF
853 hardlockup_detector_disable();
854#else
855 if (firmware_has_feature(FW_FEATURE_LPAR))
856 hardlockup_detector_disable();
857#endif
858
859 return 0;
860}
861early_initcall(disable_hardlockup_detector);
Michael Ellermanaa8a5e02018-01-10 03:07:15 +1100862
863#ifdef CONFIG_PPC_BOOK3S_64
864static enum l1d_flush_type enabled_flush_types;
865static void *l1d_flush_fallback_area;
Michael Ellermanbc9c9302018-01-10 03:07:15 +1100866static bool no_rfi_flush;
Michael Ellermanaa8a5e02018-01-10 03:07:15 +1100867bool rfi_flush;
868
Michael Ellermanbc9c9302018-01-10 03:07:15 +1100869static int __init handle_no_rfi_flush(char *p)
870{
871 pr_info("rfi-flush: disabled on command line.");
872 no_rfi_flush = true;
873 return 0;
874}
875early_param("no_rfi_flush", handle_no_rfi_flush);
876
877/*
878 * The RFI flush is not KPTI, but because users will see doco that says to use
879 * nopti we hijack that option here to also disable the RFI flush.
880 */
881static int __init handle_no_pti(char *p)
882{
883 pr_info("rfi-flush: disabling due to 'nopti' on command line.\n");
884 handle_no_rfi_flush(NULL);
885 return 0;
886}
887early_param("nopti", handle_no_pti);
888
Michael Ellermanaa8a5e02018-01-10 03:07:15 +1100889static void do_nothing(void *unused)
890{
891 /*
892 * We don't need to do the flush explicitly, just enter+exit kernel is
893 * sufficient, the RFI exit handlers will do the right thing.
894 */
895}
896
897void rfi_flush_enable(bool enable)
898{
Michael Ellermanaa8a5e02018-01-10 03:07:15 +1100899 if (enable) {
900 do_rfi_flush_fixups(enabled_flush_types);
901 on_each_cpu(do_nothing, NULL, 1);
902 } else
903 do_rfi_flush_fixups(L1D_FLUSH_NONE);
904
905 rfi_flush = enable;
906}
907
Michael Ellerman501a78c2018-04-05 22:49:13 +1000908static void __ref init_fallback_flush(void)
Michael Ellermanaa8a5e02018-01-10 03:07:15 +1100909{
910 u64 l1d_size, limit;
911 int cpu;
912
Michael Ellermanabf110f2018-03-14 19:40:39 -0300913 /* Only allocate the fallback flush area once (at boot time). */
914 if (l1d_flush_fallback_area)
915 return;
916
Michael Ellermanaa8a5e02018-01-10 03:07:15 +1100917 l1d_size = ppc64_caches.l1d.size;
Madhavan Srinivasan9dfbf782018-01-18 00:33:36 +0530918
919 /*
920 * If there is no d-cache-size property in the device tree, l1d_size
921 * could be zero. That leads to the loop in the asm wrapping around to
922 * 2^64-1, and then walking off the end of the fallback area and
923 * eventually causing a page fault which is fatal. Just default to
924 * something vaguely sane.
925 */
926 if (!l1d_size)
927 l1d_size = (64 * 1024);
928
Michael Ellermanebf0b6a2018-01-21 23:21:14 +1100929 limit = min(ppc64_bolted_size(), ppc64_rma_size);
Michael Ellermanaa8a5e02018-01-10 03:07:15 +1100930
931 /*
932 * Align to L1d size, and size it at 2x L1d size, to catch possible
933 * hardware prefetch runoff. We don't have a recipe for load patterns to
934 * reliably avoid the prefetcher.
935 */
936 l1d_flush_fallback_area = __va(memblock_alloc_base(l1d_size * 2, l1d_size, limit));
937 memset(l1d_flush_fallback_area, 0, l1d_size * 2);
938
939 for_each_possible_cpu(cpu) {
Nicholas Piggind2e60072018-02-14 01:08:12 +1000940 struct paca_struct *paca = paca_ptrs[cpu];
941 paca->rfi_flush_fallback_area = l1d_flush_fallback_area;
942 paca->l1d_flush_size = l1d_size;
Michael Ellermanaa8a5e02018-01-10 03:07:15 +1100943 }
944}
945
Michael Ellermanabf110f2018-03-14 19:40:39 -0300946void setup_rfi_flush(enum l1d_flush_type types, bool enable)
Michael Ellermanaa8a5e02018-01-10 03:07:15 +1100947{
948 if (types & L1D_FLUSH_FALLBACK) {
Mauricio Faria de Oliveira0063d612018-03-14 19:40:41 -0300949 pr_info("rfi-flush: fallback displacement flush available\n");
Michael Ellermanaa8a5e02018-01-10 03:07:15 +1100950 init_fallback_flush();
951 }
952
953 if (types & L1D_FLUSH_ORI)
Mauricio Faria de Oliveira0063d612018-03-14 19:40:41 -0300954 pr_info("rfi-flush: ori type flush available\n");
Michael Ellermanaa8a5e02018-01-10 03:07:15 +1100955
956 if (types & L1D_FLUSH_MTTRIG)
Mauricio Faria de Oliveira0063d612018-03-14 19:40:41 -0300957 pr_info("rfi-flush: mttrig type flush available\n");
Michael Ellermanaa8a5e02018-01-10 03:07:15 +1100958
959 enabled_flush_types = types;
960
Michael Ellermanbc9c9302018-01-10 03:07:15 +1100961 if (!no_rfi_flush)
962 rfi_flush_enable(enable);
Michael Ellermanaa8a5e02018-01-10 03:07:15 +1100963}
Michael Ellermanfd6e4402018-01-16 21:20:05 +1100964
Michael Ellerman236003e2018-01-16 22:17:18 +1100965#ifdef CONFIG_DEBUG_FS
966static int rfi_flush_set(void *data, u64 val)
967{
Michael Ellerman1e2a9fc2018-03-14 19:40:38 -0300968 bool enable;
969
Michael Ellerman236003e2018-01-16 22:17:18 +1100970 if (val == 1)
Michael Ellerman1e2a9fc2018-03-14 19:40:38 -0300971 enable = true;
Michael Ellerman236003e2018-01-16 22:17:18 +1100972 else if (val == 0)
Michael Ellerman1e2a9fc2018-03-14 19:40:38 -0300973 enable = false;
Michael Ellerman236003e2018-01-16 22:17:18 +1100974 else
975 return -EINVAL;
976
Michael Ellerman1e2a9fc2018-03-14 19:40:38 -0300977 /* Only do anything if we're changing state */
978 if (enable != rfi_flush)
979 rfi_flush_enable(enable);
980
Michael Ellerman236003e2018-01-16 22:17:18 +1100981 return 0;
982}
983
984static int rfi_flush_get(void *data, u64 *val)
985{
986 *val = rfi_flush ? 1 : 0;
987 return 0;
988}
989
990DEFINE_SIMPLE_ATTRIBUTE(fops_rfi_flush, rfi_flush_get, rfi_flush_set, "%llu\n");
991
992static __init int rfi_flush_debugfs_init(void)
993{
994 debugfs_create_file("rfi_flush", 0600, powerpc_debugfs_root, NULL, &fops_rfi_flush);
995 return 0;
996}
997device_initcall(rfi_flush_debugfs_init);
998#endif
Michael Ellermanaa8a5e02018-01-10 03:07:15 +1100999#endif /* CONFIG_PPC_BOOK3S_64 */