blob: b1a675a94a17e709e89d096a5edbbd37a62da800 [file] [log] [blame]
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001/*
2 * New driver for Marvell Yukon 2 chipset.
3 * Based on earlier sk98lin, and skge driver.
4 *
5 * This driver intentionally does not support all the features
6 * of the original driver such as link fail-over and link management because
7 * those should be done at higher levels.
8 *
9 * Copyright (C) 2005 Stephen Hemminger <shemminger@osdl.org>
10 *
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
Stephen Hemminger798b6b12006-10-22 20:16:57 -070013 * the Free Software Foundation; either version 2 of the License.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070014 *
15 * This program is distributed in the hope that it will be useful,
16 * but WITHOUT ANY WARRANTY; without even the implied warranty of
Stephen Hemminger793b8832005-09-14 16:06:14 -070017 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070018 * GNU General Public License for more details.
19 *
20 * You should have received a copy of the GNU General Public License
21 * along with this program; if not, write to the Free Software
22 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
23 */
24
Joe Perchesada1db52010-02-17 15:01:59 +000025#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
26
Stephen Hemminger793b8832005-09-14 16:06:14 -070027#include <linux/crc32.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070028#include <linux/kernel.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070029#include <linux/module.h>
30#include <linux/netdevice.h>
Andrew Mortond0bbccf2005-11-10 15:29:27 -080031#include <linux/dma-mapping.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070032#include <linux/etherdevice.h>
33#include <linux/ethtool.h>
34#include <linux/pci.h>
Alexey Dobriyana6b7a402011-06-06 10:43:46 +000035#include <linux/interrupt.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070036#include <linux/ip.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090037#include <linux/slab.h>
Arnaldo Carvalho de Meloc9bdd4b2007-03-12 20:09:15 -030038#include <net/ip.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070039#include <linux/tcp.h>
40#include <linux/in.h>
41#include <linux/delay.h>
Stephen Hemminger91c86df2005-12-09 11:34:57 -080042#include <linux/workqueue.h>
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -070043#include <linux/if_vlan.h>
Stephen Hemmingerd70cd512005-12-09 11:35:09 -080044#include <linux/prefetch.h>
Stephen Hemminger3cf26752007-07-09 15:33:35 -070045#include <linux/debugfs.h>
shemminger@osdl.orgef743d32005-11-30 11:45:12 -080046#include <linux/mii.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070047
48#include <asm/irq.h>
49
50#include "sky2.h"
51
52#define DRV_NAME "sky2"
stephen hemmingere0a67e22010-05-13 06:12:53 +000053#define DRV_VERSION "1.28"
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070054
55/*
56 * The Yukon II chipset takes 64 bit command blocks (called list elements)
57 * that are organized into three (receive, transmit, status) different rings
Stephen Hemminger14d02632006-09-26 11:57:43 -070058 * similar to Tigon3.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070059 */
60
Stephen Hemminger14d02632006-09-26 11:57:43 -070061#define RX_LE_SIZE 1024
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070062#define RX_LE_BYTES (RX_LE_SIZE*sizeof(struct sky2_rx_le))
Stephen Hemminger14d02632006-09-26 11:57:43 -070063#define RX_MAX_PENDING (RX_LE_SIZE/6 - 2)
shemminger@osdl.org13210ce2005-11-30 11:45:14 -080064#define RX_DEF_PENDING RX_MAX_PENDING
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070065
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +000066/* This is the worst case number of transmit list elements for a single skb:
Stephen Hemminger07e31632009-09-14 06:12:55 +000067 VLAN:GSO + CKSUM + Data + skb_frags * DMA */
68#define MAX_SKB_TX_LE (2 + (sizeof(dma_addr_t)/sizeof(u32))*(MAX_SKB_FRAGS+1))
Stephen Hemmingere9c1be82009-06-17 07:30:37 +000069#define TX_MIN_PENDING (MAX_SKB_TX_LE+1)
stephen hemmingerefe91932010-04-22 13:42:56 +000070#define TX_MAX_PENDING 1024
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +000071#define TX_DEF_PENDING 127
Stephen Hemminger793b8832005-09-14 16:06:14 -070072
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070073#define TX_WATCHDOG (5 * HZ)
74#define NAPI_WEIGHT 64
75#define PHY_RETRIES 1000
76
Stephen Hemmingerf4331a62007-07-09 15:33:39 -070077#define SKY2_EEPROM_MAGIC 0x9955aabb
78
Mike McCormack060b9462010-07-29 03:34:52 +000079#define RING_NEXT(x, s) (((x)+1) & ((s)-1))
Stephen Hemmingercb5d9542006-05-08 15:11:29 -070080
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070081static const u32 default_msg =
Stephen Hemminger793b8832005-09-14 16:06:14 -070082 NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK
83 | NETIF_MSG_TIMER | NETIF_MSG_TX_ERR | NETIF_MSG_RX_ERR
Stephen Hemminger3be92a72006-01-17 13:43:17 -080084 | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070085
Stephen Hemminger793b8832005-09-14 16:06:14 -070086static int debug = -1; /* defaults above */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070087module_param(debug, int, 0);
88MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
89
Stephen Hemminger14d02632006-09-26 11:57:43 -070090static int copybreak __read_mostly = 128;
Stephen Hemmingerbdb5c582005-12-09 11:34:55 -080091module_param(copybreak, int, 0);
92MODULE_PARM_DESC(copybreak, "Receive copy threshold");
93
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -080094static int disable_msi = 0;
95module_param(disable_msi, int, 0);
96MODULE_PARM_DESC(disable_msi, "Disable Message Signaled Interrupt (MSI)");
97
Stephen Hemmingere6cac9b2008-06-17 09:04:26 -070098static DEFINE_PCI_DEVICE_TABLE(sky2_id_table) = {
Stephen Hemmingere5b74c72006-12-04 15:53:36 -080099 { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9000) }, /* SK-9Sxx */
100 { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9E00) }, /* SK-9Exx */
Stephen Hemmingere30a4ac2009-10-29 06:37:05 +0000101 { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9E01) }, /* SK-9E21M */
Stephen Hemminger2d2a3872006-05-17 14:37:04 -0700102 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4b00) }, /* DGE-560T */
Stephen Hemminger2f4a66a2006-09-01 14:52:04 -0700103 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4001) }, /* DGE-550SX */
Stephen Hemminger508f89e2006-12-01 14:29:34 -0800104 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B02) }, /* DGE-560SX */
Stephen Hemmingerf1a0b6f2007-02-06 10:45:44 -0800105 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B03) }, /* DGE-550T */
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800106 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4340) }, /* 88E8021 */
107 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4341) }, /* 88E8022 */
108 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4342) }, /* 88E8061 */
109 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4343) }, /* 88E8062 */
110 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4344) }, /* 88E8021 */
111 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4345) }, /* 88E8022 */
112 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4346) }, /* 88E8061 */
113 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4347) }, /* 88E8062 */
114 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4350) }, /* 88E8035 */
115 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4351) }, /* 88E8036 */
116 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4352) }, /* 88E8038 */
117 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4353) }, /* 88E8039 */
Stephen Hemminger05745c42007-09-19 15:36:45 -0700118 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4354) }, /* 88E8040 */
Stephen Hemmingera3b4fce2008-06-14 10:32:15 -0700119 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4355) }, /* 88E8040T */
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800120 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4356) }, /* 88EC033 */
Stephen Hemminger5a37a682007-11-08 08:20:17 -0800121 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4357) }, /* 88E8042 */
Stephen Hemminger05745c42007-09-19 15:36:45 -0700122 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x435A) }, /* 88E8048 */
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800123 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4360) }, /* 88E8052 */
124 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4361) }, /* 88E8050 */
125 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4362) }, /* 88E8053 */
126 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4363) }, /* 88E8055 */
127 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4364) }, /* 88E8056 */
Stephen Hemminger05745c42007-09-19 15:36:45 -0700128 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4365) }, /* 88E8070 */
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800129 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4366) }, /* 88EC036 */
130 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4367) }, /* 88EC032 */
131 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4368) }, /* 88EC034 */
Stephen Hemmingerf1a0b6f2007-02-06 10:45:44 -0800132 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4369) }, /* 88EC042 */
133 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436A) }, /* 88E8058 */
Stephen Hemminger69161612007-06-04 17:23:26 -0700134 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436B) }, /* 88E8071 */
Stephen Hemminger5a37a682007-11-08 08:20:17 -0800135 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436C) }, /* 88E8072 */
Stephen Hemmingered4d4162008-01-10 16:14:14 -0800136 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436D) }, /* 88E8055 */
137 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4370) }, /* 88E8075 */
Stephen Hemminger0ce8b982008-06-17 09:04:27 -0700138 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4380) }, /* 88E8057 */
Stephen Hemminger0f5aac72009-10-29 06:37:09 +0000139 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4381) }, /* 88E8059 */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700140 { 0 }
141};
Stephen Hemminger793b8832005-09-14 16:06:14 -0700142
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700143MODULE_DEVICE_TABLE(pci, sky2_id_table);
144
145/* Avoid conditionals by using array */
146static const unsigned txqaddr[] = { Q_XA1, Q_XA2 };
147static const unsigned rxqaddr[] = { Q_R1, Q_R2 };
Stephen Hemmingerf4ea4312006-05-09 14:46:54 -0700148static const u32 portirq_msk[] = { Y2_IS_PORT_1, Y2_IS_PORT_2 };
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700149
Stephen Hemmingerd1b139c2007-09-05 16:56:19 +0100150static void sky2_set_multicast(struct net_device *dev);
151
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800152/* Access to PHY via serial interconnect */
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800153static int gm_phy_write(struct sky2_hw *hw, unsigned port, u16 reg, u16 val)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700154{
155 int i;
156
157 gma_write16(hw, port, GM_SMI_DATA, val);
158 gma_write16(hw, port, GM_SMI_CTRL,
159 GM_SMI_CT_PHY_AD(PHY_ADDR_MARV) | GM_SMI_CT_REG_AD(reg));
160
161 for (i = 0; i < PHY_RETRIES; i++) {
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800162 u16 ctrl = gma_read16(hw, port, GM_SMI_CTRL);
163 if (ctrl == 0xffff)
164 goto io_error;
165
166 if (!(ctrl & GM_SMI_CT_BUSY))
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800167 return 0;
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800168
169 udelay(10);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700170 }
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800171
Mike McCormack060b9462010-07-29 03:34:52 +0000172 dev_warn(&hw->pdev->dev, "%s: phy write timeout\n", hw->dev[port]->name);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800173 return -ETIMEDOUT;
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800174
175io_error:
176 dev_err(&hw->pdev->dev, "%s: phy I/O error\n", hw->dev[port]->name);
177 return -EIO;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700178}
179
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800180static int __gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg, u16 *val)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700181{
182 int i;
183
Stephen Hemminger793b8832005-09-14 16:06:14 -0700184 gma_write16(hw, port, GM_SMI_CTRL, GM_SMI_CT_PHY_AD(PHY_ADDR_MARV)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700185 | GM_SMI_CT_REG_AD(reg) | GM_SMI_CT_OP_RD);
186
187 for (i = 0; i < PHY_RETRIES; i++) {
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800188 u16 ctrl = gma_read16(hw, port, GM_SMI_CTRL);
189 if (ctrl == 0xffff)
190 goto io_error;
191
192 if (ctrl & GM_SMI_CT_RD_VAL) {
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800193 *val = gma_read16(hw, port, GM_SMI_DATA);
194 return 0;
195 }
196
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800197 udelay(10);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700198 }
199
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800200 dev_warn(&hw->pdev->dev, "%s: phy read timeout\n", hw->dev[port]->name);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800201 return -ETIMEDOUT;
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800202io_error:
203 dev_err(&hw->pdev->dev, "%s: phy I/O error\n", hw->dev[port]->name);
204 return -EIO;
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800205}
206
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800207static inline u16 gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg)
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800208{
209 u16 v;
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800210 __gm_phy_read(hw, port, reg, &v);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800211 return v;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700212}
213
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800214
215static void sky2_power_on(struct sky2_hw *hw)
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700216{
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800217 /* switch power to VCC (WA for VAUX problem) */
218 sky2_write8(hw, B0_POWER_CTRL,
219 PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_OFF | PC_VCC_ON);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700220
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800221 /* disable Core Clock Division, */
222 sky2_write32(hw, B2_Y2_CLK_CTRL, Y2_CLK_DIV_DIS);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700223
stephen hemminger4b7c47a2010-03-29 07:36:19 +0000224 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > CHIP_REV_YU_XL_A1)
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800225 /* enable bits are inverted */
226 sky2_write8(hw, B2_Y2_CLK_GATE,
227 Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
228 Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
229 Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
230 else
231 sky2_write8(hw, B2_Y2_CLK_GATE, 0);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700232
Stephen Hemmingerea76e632007-09-19 15:36:44 -0700233 if (hw->flags & SKY2_HW_ADV_POWER_CTL) {
Stephen Hemmingerfc99fe02007-06-04 17:23:22 -0700234 u32 reg;
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700235
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800236 sky2_pci_write32(hw, PCI_DEV_REG3, 0);
Stephen Hemmingerb2345772007-08-21 14:34:02 -0700237
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800238 reg = sky2_pci_read32(hw, PCI_DEV_REG4);
Stephen Hemmingerfc99fe02007-06-04 17:23:22 -0700239 /* set all bits to 0 except bits 15..12 and 8 */
240 reg &= P_ASPM_CONTROL_MSK;
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800241 sky2_pci_write32(hw, PCI_DEV_REG4, reg);
Stephen Hemmingerfc99fe02007-06-04 17:23:22 -0700242
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800243 reg = sky2_pci_read32(hw, PCI_DEV_REG5);
Stephen Hemmingerfc99fe02007-06-04 17:23:22 -0700244 /* set all bits to 0 except bits 28 & 27 */
245 reg &= P_CTL_TIM_VMAIN_AV_MSK;
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800246 sky2_pci_write32(hw, PCI_DEV_REG5, reg);
Stephen Hemmingerfc99fe02007-06-04 17:23:22 -0700247
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800248 sky2_pci_write32(hw, PCI_CFG_REG_1, 0);
Stephen Hemminger8f709202007-06-04 17:23:25 -0700249
stephen hemminger5f8ae5c2010-02-12 06:57:59 +0000250 sky2_write16(hw, B0_CTST, Y2_HW_WOL_ON);
251
Stephen Hemminger8f709202007-06-04 17:23:25 -0700252 /* Enable workaround for dev 4.107 on Yukon-Ultra & Extreme */
253 reg = sky2_read32(hw, B2_GP_IO);
254 reg |= GLB_GPIO_STAT_RACE_DIS;
255 sky2_write32(hw, B2_GP_IO, reg);
Stephen Hemmingerb2345772007-08-21 14:34:02 -0700256
257 sky2_read32(hw, B2_GP_IO);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700258 }
Stephen Hemminger10547ae2009-08-31 07:31:41 +0000259
260 /* Turn on "driver loaded" LED */
261 sky2_write16(hw, B0_CTST, Y2_LED_STAT_ON);
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800262}
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700263
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800264static void sky2_power_aux(struct sky2_hw *hw)
265{
stephen hemminger4b7c47a2010-03-29 07:36:19 +0000266 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > CHIP_REV_YU_XL_A1)
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800267 sky2_write8(hw, B2_Y2_CLK_GATE, 0);
268 else
269 /* enable bits are inverted */
270 sky2_write8(hw, B2_Y2_CLK_GATE,
271 Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
272 Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
273 Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
274
Stephen Hemmingerc23ddf82009-09-03 06:16:25 +0000275 /* switch power to VAUX if supported and PME from D3cold */
276 if ( (sky2_read32(hw, B0_CTST) & Y2_VAUX_AVAIL) &&
277 pci_pme_capable(hw->pdev, PCI_D3cold))
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800278 sky2_write8(hw, B0_POWER_CTRL,
279 (PC_VAUX_ENA | PC_VCC_ENA |
280 PC_VAUX_ON | PC_VCC_OFF));
Stephen Hemminger10547ae2009-08-31 07:31:41 +0000281
282 /* turn off "driver loaded LED" */
283 sky2_write16(hw, B0_CTST, Y2_LED_STAT_OFF);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700284}
285
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700286static void sky2_gmac_reset(struct sky2_hw *hw, unsigned port)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700287{
288 u16 reg;
289
290 /* disable all GMAC IRQ's */
291 sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), 0);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700292
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700293 gma_write16(hw, port, GM_MC_ADDR_H1, 0); /* clear MC hash */
294 gma_write16(hw, port, GM_MC_ADDR_H2, 0);
295 gma_write16(hw, port, GM_MC_ADDR_H3, 0);
296 gma_write16(hw, port, GM_MC_ADDR_H4, 0);
297
298 reg = gma_read16(hw, port, GM_RX_CTRL);
299 reg |= GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA;
300 gma_write16(hw, port, GM_RX_CTRL, reg);
301}
302
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700303/* flow control to advertise bits */
304static const u16 copper_fc_adv[] = {
305 [FC_NONE] = 0,
306 [FC_TX] = PHY_M_AN_ASP,
307 [FC_RX] = PHY_M_AN_PC,
308 [FC_BOTH] = PHY_M_AN_PC | PHY_M_AN_ASP,
309};
310
311/* flow control to advertise bits when using 1000BaseX */
312static const u16 fiber_fc_adv[] = {
Stephen Hemmingerdf3fe1f2007-10-11 19:48:04 -0700313 [FC_NONE] = PHY_M_P_NO_PAUSE_X,
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700314 [FC_TX] = PHY_M_P_ASYM_MD_X,
315 [FC_RX] = PHY_M_P_SYM_MD_X,
Stephen Hemmingerdf3fe1f2007-10-11 19:48:04 -0700316 [FC_BOTH] = PHY_M_P_BOTH_MD_X,
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700317};
318
319/* flow control to GMA disable bits */
320static const u16 gm_fc_disable[] = {
321 [FC_NONE] = GM_GPCR_FC_RX_DIS | GM_GPCR_FC_TX_DIS,
322 [FC_TX] = GM_GPCR_FC_RX_DIS,
323 [FC_RX] = GM_GPCR_FC_TX_DIS,
324 [FC_BOTH] = 0,
325};
326
327
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700328static void sky2_phy_init(struct sky2_hw *hw, unsigned port)
329{
330 struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700331 u16 ctrl, ct1000, adv, pg, ledctrl, ledover, reg;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700332
Stephen Hemminger0ea065e2009-08-14 15:36:41 -0700333 if ( (sky2->flags & SKY2_FLAG_AUTO_SPEED) &&
Stephen Hemmingerea76e632007-09-19 15:36:44 -0700334 !(hw->flags & SKY2_HW_NEWER_PHY)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700335 u16 ectrl = gm_phy_read(hw, port, PHY_MARV_EXT_CTRL);
336
337 ectrl &= ~(PHY_M_EC_M_DSC_MSK | PHY_M_EC_S_DSC_MSK |
Stephen Hemminger793b8832005-09-14 16:06:14 -0700338 PHY_M_EC_MAC_S_MSK);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700339 ectrl |= PHY_M_EC_MAC_S(MAC_TX_CLK_25_MHZ);
340
Stephen Hemminger53419c62007-05-14 12:38:11 -0700341 /* on PHY 88E1040 Rev.D0 (and newer) downshift control changed */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700342 if (hw->chip_id == CHIP_ID_YUKON_EC)
Stephen Hemminger53419c62007-05-14 12:38:11 -0700343 /* set downshift counter to 3x and enable downshift */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700344 ectrl |= PHY_M_EC_DSC_2(2) | PHY_M_EC_DOWN_S_ENA;
345 else
Stephen Hemminger53419c62007-05-14 12:38:11 -0700346 /* set master & slave downshift counter to 1x */
347 ectrl |= PHY_M_EC_M_DSC(0) | PHY_M_EC_S_DSC(1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700348
349 gm_phy_write(hw, port, PHY_MARV_EXT_CTRL, ectrl);
350 }
351
352 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700353 if (sky2_is_copper(hw)) {
Stephen Hemminger05745c42007-09-19 15:36:45 -0700354 if (!(hw->flags & SKY2_HW_GIGABIT)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700355 /* enable automatic crossover */
356 ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO) >> 1;
Stephen Hemminger6d3105d2007-09-24 19:34:51 -0700357
358 if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
359 hw->chip_rev == CHIP_REV_YU_FE2_A0) {
360 u16 spec;
361
362 /* Enable Class A driver for FE+ A0 */
363 spec = gm_phy_read(hw, port, PHY_MARV_FE_SPEC_2);
364 spec |= PHY_M_FESC_SEL_CL_A;
365 gm_phy_write(hw, port, PHY_MARV_FE_SPEC_2, spec);
366 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700367 } else {
368 /* disable energy detect */
369 ctrl &= ~PHY_M_PC_EN_DET_MSK;
370
371 /* enable automatic crossover */
372 ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO);
373
Stephen Hemminger53419c62007-05-14 12:38:11 -0700374 /* downshift on PHY 88E1112 and 88E1149 is changed */
Joe Perches8e95a202009-12-03 07:58:21 +0000375 if ( (sky2->flags & SKY2_FLAG_AUTO_SPEED) &&
376 (hw->flags & SKY2_HW_NEWER_PHY)) {
Stephen Hemminger53419c62007-05-14 12:38:11 -0700377 /* set downshift counter to 3x and enable downshift */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700378 ctrl &= ~PHY_M_PC_DSC_MSK;
379 ctrl |= PHY_M_PC_DSC(2) | PHY_M_PC_DOWN_S_ENA;
380 }
381 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700382 } else {
383 /* workaround for deviation #4.88 (CRC errors) */
384 /* disable Automatic Crossover */
385
386 ctrl &= ~PHY_M_PC_MDIX_MSK;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700387 }
388
389 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
390
391 /* special setup for PHY 88E1112 Fiber */
Stephen Hemmingerea76e632007-09-19 15:36:44 -0700392 if (hw->chip_id == CHIP_ID_YUKON_XL && (hw->flags & SKY2_HW_FIBRE_PHY)) {
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700393 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
394
395 /* Fiber: select 1000BASE-X only mode MAC Specific Ctrl Reg. */
396 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
397 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
398 ctrl &= ~PHY_M_MAC_MD_MSK;
399 ctrl |= PHY_M_MAC_MODE_SEL(PHY_M_MAC_MD_1000BX);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700400 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
401
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700402 if (hw->pmd_type == 'P') {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700403 /* select page 1 to access Fiber registers */
404 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 1);
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700405
406 /* for SFP-module set SIGDET polarity to low */
407 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
408 ctrl |= PHY_M_FIB_SIGD_POL;
Stephen Hemminger34dd9622007-05-24 15:22:45 -0700409 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700410 }
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700411
412 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700413 }
414
Stephen Hemminger7800fdd2006-10-17 10:24:10 -0700415 ctrl = PHY_CT_RESET;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700416 ct1000 = 0;
417 adv = PHY_AN_CSMA;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700418 reg = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700419
Stephen Hemminger0ea065e2009-08-14 15:36:41 -0700420 if (sky2->flags & SKY2_FLAG_AUTO_SPEED) {
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700421 if (sky2_is_copper(hw)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700422 if (sky2->advertising & ADVERTISED_1000baseT_Full)
423 ct1000 |= PHY_M_1000C_AFD;
424 if (sky2->advertising & ADVERTISED_1000baseT_Half)
425 ct1000 |= PHY_M_1000C_AHD;
426 if (sky2->advertising & ADVERTISED_100baseT_Full)
427 adv |= PHY_M_AN_100_FD;
428 if (sky2->advertising & ADVERTISED_100baseT_Half)
429 adv |= PHY_M_AN_100_HD;
430 if (sky2->advertising & ADVERTISED_10baseT_Full)
431 adv |= PHY_M_AN_10_FD;
432 if (sky2->advertising & ADVERTISED_10baseT_Half)
433 adv |= PHY_M_AN_10_HD;
Stephen Hemminger709c6e72006-10-17 10:24:04 -0700434
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700435 } else { /* special defines for FIBER (88E1040S only) */
436 if (sky2->advertising & ADVERTISED_1000baseT_Full)
437 adv |= PHY_M_AN_1000X_AFD;
438 if (sky2->advertising & ADVERTISED_1000baseT_Half)
439 adv |= PHY_M_AN_1000X_AHD;
Stephen Hemminger709c6e72006-10-17 10:24:04 -0700440 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700441
442 /* Restart Auto-negotiation */
443 ctrl |= PHY_CT_ANE | PHY_CT_RE_CFG;
444 } else {
445 /* forced speed/duplex settings */
446 ct1000 = PHY_M_1000C_MSE;
447
Stephen Hemminger0ea065e2009-08-14 15:36:41 -0700448 /* Disable auto update for duplex flow control and duplex */
449 reg |= GM_GPCR_AU_DUP_DIS | GM_GPCR_AU_SPD_DIS;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700450
451 switch (sky2->speed) {
452 case SPEED_1000:
453 ctrl |= PHY_CT_SP1000;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700454 reg |= GM_GPCR_SPEED_1000;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700455 break;
456 case SPEED_100:
457 ctrl |= PHY_CT_SP100;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700458 reg |= GM_GPCR_SPEED_100;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700459 break;
460 }
461
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700462 if (sky2->duplex == DUPLEX_FULL) {
463 reg |= GM_GPCR_DUP_FULL;
464 ctrl |= PHY_CT_DUP_MD;
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700465 } else if (sky2->speed < SPEED_1000)
466 sky2->flow_mode = FC_NONE;
Stephen Hemminger0ea065e2009-08-14 15:36:41 -0700467 }
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700468
Stephen Hemminger0ea065e2009-08-14 15:36:41 -0700469 if (sky2->flags & SKY2_FLAG_AUTO_PAUSE) {
470 if (sky2_is_copper(hw))
471 adv |= copper_fc_adv[sky2->flow_mode];
472 else
473 adv |= fiber_fc_adv[sky2->flow_mode];
474 } else {
475 reg |= GM_GPCR_AU_FCT_DIS;
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700476 reg |= gm_fc_disable[sky2->flow_mode];
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700477
478 /* Forward pause packets to GMAC? */
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700479 if (sky2->flow_mode & FC_RX)
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700480 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
481 else
482 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700483 }
484
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700485 gma_write16(hw, port, GM_GP_CTRL, reg);
486
Stephen Hemminger05745c42007-09-19 15:36:45 -0700487 if (hw->flags & SKY2_HW_GIGABIT)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700488 gm_phy_write(hw, port, PHY_MARV_1000T_CTRL, ct1000);
489
490 gm_phy_write(hw, port, PHY_MARV_AUNE_ADV, adv);
491 gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
492
493 /* Setup Phy LED's */
494 ledctrl = PHY_M_LED_PULS_DUR(PULS_170MS);
495 ledover = 0;
496
497 switch (hw->chip_id) {
498 case CHIP_ID_YUKON_FE:
499 /* on 88E3082 these bits are at 11..9 (shifted left) */
500 ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) << 1;
501
502 ctrl = gm_phy_read(hw, port, PHY_MARV_FE_LED_PAR);
503
504 /* delete ACT LED control bits */
505 ctrl &= ~PHY_M_FELP_LED1_MSK;
506 /* change ACT LED control to blink mode */
507 ctrl |= PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_ACT_BL);
508 gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
509 break;
510
Stephen Hemminger05745c42007-09-19 15:36:45 -0700511 case CHIP_ID_YUKON_FE_P:
512 /* Enable Link Partner Next Page */
513 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
514 ctrl |= PHY_M_PC_ENA_LIP_NP;
515
516 /* disable Energy Detect and enable scrambler */
517 ctrl &= ~(PHY_M_PC_ENA_ENE_DT | PHY_M_PC_DIS_SCRAMB);
518 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
519
520 /* set LED2 -> ACT, LED1 -> LINK, LED0 -> SPEED */
521 ctrl = PHY_M_FELP_LED2_CTRL(LED_PAR_CTRL_ACT_BL) |
522 PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_LINK) |
523 PHY_M_FELP_LED0_CTRL(LED_PAR_CTRL_SPEED);
524
525 gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
526 break;
527
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700528 case CHIP_ID_YUKON_XL:
Stephen Hemminger793b8832005-09-14 16:06:14 -0700529 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700530
531 /* select page 3 to access LED control register */
532 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
533
534 /* set LED Function Control register */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700535 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
536 (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
537 PHY_M_LEDC_INIT_CTRL(7) | /* 10 Mbps */
538 PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
539 PHY_M_LEDC_STA0_CTRL(7))); /* 1000 Mbps */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700540
541 /* set Polarity Control register */
542 gm_phy_write(hw, port, PHY_MARV_PHY_STAT,
Stephen Hemminger793b8832005-09-14 16:06:14 -0700543 (PHY_M_POLC_LS1_P_MIX(4) |
544 PHY_M_POLC_IS0_P_MIX(4) |
545 PHY_M_POLC_LOS_CTRL(2) |
546 PHY_M_POLC_INIT_CTRL(2) |
547 PHY_M_POLC_STA1_CTRL(2) |
548 PHY_M_POLC_STA0_CTRL(2)));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700549
550 /* restore page register */
Stephen Hemminger793b8832005-09-14 16:06:14 -0700551 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700552 break;
Stephen Hemminger937454942007-02-06 10:45:43 -0800553
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700554 case CHIP_ID_YUKON_EC_U:
Stephen Hemminger937454942007-02-06 10:45:43 -0800555 case CHIP_ID_YUKON_EX:
Stephen Hemmingered4d4162008-01-10 16:14:14 -0800556 case CHIP_ID_YUKON_SUPR:
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700557 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
558
559 /* select page 3 to access LED control register */
560 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
561
562 /* set LED Function Control register */
563 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
564 (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
565 PHY_M_LEDC_INIT_CTRL(8) | /* 10 Mbps */
566 PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
567 PHY_M_LEDC_STA0_CTRL(7)));/* 1000 Mbps */
568
569 /* set Blink Rate in LED Timer Control Register */
570 gm_phy_write(hw, port, PHY_MARV_INT_MASK,
571 ledctrl | PHY_M_LED_BLINK_RT(BLINK_84MS));
572 /* restore page register */
573 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
574 break;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700575
576 default:
577 /* set Tx LED (LED_TX) to blink mode on Rx OR Tx activity */
578 ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) | PHY_M_LEDC_TX_CTRL;
Stephen Hemmingera84d0a32008-02-22 16:00:33 -0800579
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700580 /* turn off the Rx LED (LED_RX) */
Stephen Hemmingera84d0a32008-02-22 16:00:33 -0800581 ledover |= PHY_M_LED_MO_RX(MO_LED_OFF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700582 }
583
Stephen Hemminger0ce8b982008-06-17 09:04:27 -0700584 if (hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_UL_2) {
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800585 /* apply fixes in PHY AFE */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700586 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 255);
587
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800588 /* increase differential signal amplitude in 10BASE-T */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700589 gm_phy_write(hw, port, 0x18, 0xaa99);
590 gm_phy_write(hw, port, 0x17, 0x2011);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700591
Stephen Hemminger0ce8b982008-06-17 09:04:27 -0700592 if (hw->chip_id == CHIP_ID_YUKON_EC_U) {
593 /* fix for IEEE A/B Symmetry failure in 1000BASE-T */
594 gm_phy_write(hw, port, 0x18, 0xa204);
595 gm_phy_write(hw, port, 0x17, 0x2002);
596 }
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800597
598 /* set page register to 0 */
Stephen Hemminger9467a8f2007-04-07 16:02:28 -0700599 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
Stephen Hemminger05745c42007-09-19 15:36:45 -0700600 } else if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
601 hw->chip_rev == CHIP_REV_YU_FE2_A0) {
602 /* apply workaround for integrated resistors calibration */
603 gm_phy_write(hw, port, PHY_MARV_PAGE_ADDR, 17);
604 gm_phy_write(hw, port, PHY_MARV_PAGE_DATA, 0x3f60);
Stephen Hemminger0f5aac72009-10-29 06:37:09 +0000605 } else if (hw->chip_id == CHIP_ID_YUKON_OPT && hw->chip_rev == 0) {
606 /* apply fixes in PHY AFE */
607 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0x00ff);
608
609 /* apply RDAC termination workaround */
610 gm_phy_write(hw, port, 24, 0x2800);
611 gm_phy_write(hw, port, 23, 0x2001);
612
613 /* set page register back to 0 */
614 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
Stephen Hemmingere1a74b32008-06-17 09:04:24 -0700615 } else if (hw->chip_id != CHIP_ID_YUKON_EX &&
616 hw->chip_id < CHIP_ID_YUKON_SUPR) {
Stephen Hemminger05745c42007-09-19 15:36:45 -0700617 /* no effect on Yukon-XL */
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800618 gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
619
Joe Perches8e95a202009-12-03 07:58:21 +0000620 if (!(sky2->flags & SKY2_FLAG_AUTO_SPEED) ||
621 sky2->speed == SPEED_100) {
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800622 /* turn on 100 Mbps LED (LED_LINK100) */
Stephen Hemmingera84d0a32008-02-22 16:00:33 -0800623 ledover |= PHY_M_LED_MO_100(MO_LED_ON);
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800624 }
625
626 if (ledover)
627 gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);
628
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700629 }
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700630
shemminger@osdl.orgd571b692005-10-26 12:16:09 -0700631 /* Enable phy interrupt on auto-negotiation complete (or link up) */
Stephen Hemminger0ea065e2009-08-14 15:36:41 -0700632 if (sky2->flags & SKY2_FLAG_AUTO_SPEED)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700633 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_AN_COMPL);
634 else
635 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
636}
637
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700638static const u32 phy_power[] = { PCI_Y2_PHY1_POWD, PCI_Y2_PHY2_POWD };
639static const u32 coma_mode[] = { PCI_Y2_PHY1_COMA, PCI_Y2_PHY2_COMA };
640
641static void sky2_phy_power_up(struct sky2_hw *hw, unsigned port)
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700642{
643 u32 reg1;
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700644
stephen hemmingera40ccc62010-01-24 18:46:06 +0000645 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800646 reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700647 reg1 &= ~phy_power[port];
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700648
stephen hemminger4b7c47a2010-03-29 07:36:19 +0000649 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > CHIP_REV_YU_XL_A1)
Stephen Hemmingerff351642007-10-11 19:47:44 -0700650 reg1 |= coma_mode[port];
651
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800652 sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
stephen hemmingera40ccc62010-01-24 18:46:06 +0000653 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
Stephen Hemminger82637e82008-01-23 19:16:04 -0800654 sky2_pci_read32(hw, PCI_DEV_REG1);
Stephen Hemmingerf71eb1a2008-08-04 13:33:37 -0700655
656 if (hw->chip_id == CHIP_ID_YUKON_FE)
657 gm_phy_write(hw, port, PHY_MARV_CTRL, PHY_CT_ANE);
658 else if (hw->flags & SKY2_HW_ADV_POWER_CTL)
659 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700660}
Stephen Hemminger167f53d2007-09-25 19:01:02 -0700661
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700662static void sky2_phy_power_down(struct sky2_hw *hw, unsigned port)
663{
664 u32 reg1;
Stephen Hemmingerdb99b982008-05-14 17:04:16 -0700665 u16 ctrl;
666
667 /* release GPHY Control reset */
668 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
669
670 /* release GMAC reset */
671 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
672
673 if (hw->flags & SKY2_HW_NEWER_PHY) {
674 /* select page 2 to access MAC control register */
675 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
676
677 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
678 /* allow GMII Power Down */
679 ctrl &= ~PHY_M_MAC_GMIF_PUP;
680 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
681
682 /* set page register back to 0 */
683 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
684 }
685
686 /* setup General Purpose Control Register */
687 gma_write16(hw, port, GM_GP_CTRL,
Stephen Hemminger0ea065e2009-08-14 15:36:41 -0700688 GM_GPCR_FL_PASS | GM_GPCR_SPEED_100 |
689 GM_GPCR_AU_DUP_DIS | GM_GPCR_AU_FCT_DIS |
690 GM_GPCR_AU_SPD_DIS);
Stephen Hemmingerdb99b982008-05-14 17:04:16 -0700691
692 if (hw->chip_id != CHIP_ID_YUKON_EC) {
693 if (hw->chip_id == CHIP_ID_YUKON_EC_U) {
Rafael J. Wysockie484d5f2008-08-10 19:30:28 +0200694 /* select page 2 to access MAC control register */
695 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
Stephen Hemmingerdb99b982008-05-14 17:04:16 -0700696
Rafael J. Wysockie484d5f2008-08-10 19:30:28 +0200697 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
Stephen Hemmingerdb99b982008-05-14 17:04:16 -0700698 /* enable Power Down */
699 ctrl |= PHY_M_PC_POW_D_ENA;
700 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
Rafael J. Wysockie484d5f2008-08-10 19:30:28 +0200701
702 /* set page register back to 0 */
703 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
Stephen Hemmingerdb99b982008-05-14 17:04:16 -0700704 }
705
706 /* set IEEE compatible Power Down Mode (dev. #4.99) */
707 gm_phy_write(hw, port, PHY_MARV_CTRL, PHY_CT_PDOWN);
708 }
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700709
stephen hemmingera40ccc62010-01-24 18:46:06 +0000710 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700711 reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
Stephen Hemmingerdb99b982008-05-14 17:04:16 -0700712 reg1 |= phy_power[port]; /* set PHY to PowerDown/COMA Mode */
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700713 sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
stephen hemmingera40ccc62010-01-24 18:46:06 +0000714 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700715}
716
stephen hemminger8e116802011-07-07 05:50:58 +0000717/* configure IPG according to used link speed */
718static void sky2_set_ipg(struct sky2_port *sky2)
719{
720 u16 reg;
721
722 reg = gma_read16(sky2->hw, sky2->port, GM_SERIAL_MODE);
723 reg &= ~GM_SMOD_IPG_MSK;
724 if (sky2->speed > SPEED_100)
725 reg |= IPG_DATA_VAL(IPG_DATA_DEF_1000);
726 else
727 reg |= IPG_DATA_VAL(IPG_DATA_DEF_10_100);
728 gma_write16(sky2->hw, sky2->port, GM_SERIAL_MODE, reg);
729}
730
Brandon Philips38000a92010-06-16 16:21:58 +0000731/* Enable Rx/Tx */
732static void sky2_enable_rx_tx(struct sky2_port *sky2)
733{
734 struct sky2_hw *hw = sky2->hw;
735 unsigned port = sky2->port;
736 u16 reg;
737
738 reg = gma_read16(hw, port, GM_GP_CTRL);
739 reg |= GM_GPCR_RX_ENA | GM_GPCR_TX_ENA;
740 gma_write16(hw, port, GM_GP_CTRL, reg);
741}
742
Stephen Hemminger1b537562005-12-20 15:08:07 -0800743/* Force a renegotiation */
744static void sky2_phy_reinit(struct sky2_port *sky2)
745{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800746 spin_lock_bh(&sky2->phy_lock);
Stephen Hemminger1b537562005-12-20 15:08:07 -0800747 sky2_phy_init(sky2->hw, sky2->port);
Brandon Philips38000a92010-06-16 16:21:58 +0000748 sky2_enable_rx_tx(sky2);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800749 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemminger1b537562005-12-20 15:08:07 -0800750}
751
Stephen Hemmingere3173832007-02-06 10:45:39 -0800752/* Put device in state to listen for Wake On Lan */
753static void sky2_wol_init(struct sky2_port *sky2)
754{
755 struct sky2_hw *hw = sky2->hw;
756 unsigned port = sky2->port;
757 enum flow_control save_mode;
758 u16 ctrl;
Stephen Hemmingere3173832007-02-06 10:45:39 -0800759
760 /* Bring hardware out of reset */
761 sky2_write16(hw, B0_CTST, CS_RST_CLR);
762 sky2_write16(hw, SK_REG(port, GMAC_LINK_CTRL), GMLC_RST_CLR);
763
764 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
765 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
766
767 /* Force to 10/100
768 * sky2_reset will re-enable on resume
769 */
770 save_mode = sky2->flow_mode;
771 ctrl = sky2->advertising;
772
773 sky2->advertising &= ~(ADVERTISED_1000baseT_Half|ADVERTISED_1000baseT_Full);
774 sky2->flow_mode = FC_NONE;
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700775
776 spin_lock_bh(&sky2->phy_lock);
777 sky2_phy_power_up(hw, port);
778 sky2_phy_init(hw, port);
779 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemmingere3173832007-02-06 10:45:39 -0800780
781 sky2->flow_mode = save_mode;
782 sky2->advertising = ctrl;
783
784 /* Set GMAC to no flow control and auto update for speed/duplex */
785 gma_write16(hw, port, GM_GP_CTRL,
786 GM_GPCR_FC_TX_DIS|GM_GPCR_TX_ENA|GM_GPCR_RX_ENA|
787 GM_GPCR_DUP_FULL|GM_GPCR_FC_RX_DIS|GM_GPCR_AU_FCT_DIS);
788
789 /* Set WOL address */
790 memcpy_toio(hw->regs + WOL_REGS(port, WOL_MAC_ADDR),
791 sky2->netdev->dev_addr, ETH_ALEN);
792
793 /* Turn on appropriate WOL control bits */
794 sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), WOL_CTL_CLEAR_RESULT);
795 ctrl = 0;
796 if (sky2->wol & WAKE_PHY)
797 ctrl |= WOL_CTL_ENA_PME_ON_LINK_CHG|WOL_CTL_ENA_LINK_CHG_UNIT;
798 else
799 ctrl |= WOL_CTL_DIS_PME_ON_LINK_CHG|WOL_CTL_DIS_LINK_CHG_UNIT;
800
801 if (sky2->wol & WAKE_MAGIC)
802 ctrl |= WOL_CTL_ENA_PME_ON_MAGIC_PKT|WOL_CTL_ENA_MAGIC_PKT_UNIT;
803 else
Joe Perchesa419aef2009-08-18 11:18:35 -0700804 ctrl |= WOL_CTL_DIS_PME_ON_MAGIC_PKT|WOL_CTL_DIS_MAGIC_PKT_UNIT;
Stephen Hemmingere3173832007-02-06 10:45:39 -0800805
806 ctrl |= WOL_CTL_DIS_PME_ON_PATTERN|WOL_CTL_DIS_PATTERN_UNIT;
807 sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), ctrl);
808
stephen hemminger5f8ae5c2010-02-12 06:57:59 +0000809 /* Disable PiG firmware */
810 sky2_write16(hw, B0_CTST, Y2_HW_WOL_OFF);
811
Stephen Hemmingere3173832007-02-06 10:45:39 -0800812 /* block receiver */
813 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
Stephen Hemmingere3173832007-02-06 10:45:39 -0800814}
815
Stephen Hemminger69161612007-06-04 17:23:26 -0700816static void sky2_set_tx_stfwd(struct sky2_hw *hw, unsigned port)
817{
Stephen Hemminger05745c42007-09-19 15:36:45 -0700818 struct net_device *dev = hw->dev[port];
819
Stephen Hemmingered4d4162008-01-10 16:14:14 -0800820 if ( (hw->chip_id == CHIP_ID_YUKON_EX &&
821 hw->chip_rev != CHIP_REV_YU_EX_A0) ||
Stephen Hemminger877c8572009-10-29 06:37:08 +0000822 hw->chip_id >= CHIP_ID_YUKON_FE_P) {
Stephen Hemmingered4d4162008-01-10 16:14:14 -0800823 /* Yukon-Extreme B0 and further Extreme devices */
stephen hemminger44dde562010-02-12 06:58:01 +0000824 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_ENA);
825 } else if (dev->mtu > ETH_DATA_LEN) {
826 /* set Tx GMAC FIFO Almost Empty Threshold */
827 sky2_write32(hw, SK_REG(port, TX_GMF_AE_THR),
828 (ECU_JUMBO_WM << 16) | ECU_AE_THR);
Stephen Hemminger69161612007-06-04 17:23:26 -0700829
stephen hemminger44dde562010-02-12 06:58:01 +0000830 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_DIS);
831 } else
832 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_ENA);
Stephen Hemminger69161612007-06-04 17:23:26 -0700833}
834
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700835static void sky2_mac_init(struct sky2_hw *hw, unsigned port)
836{
837 struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
838 u16 reg;
Al Viro25cccec2007-07-20 16:07:33 +0100839 u32 rx_reg;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700840 int i;
841 const u8 *addr = hw->dev[port]->dev_addr;
842
Stephen Hemmingerf3503392007-08-21 11:10:22 -0700843 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
844 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700845
846 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
847
stephen hemminger4b7c47a2010-03-29 07:36:19 +0000848 if (hw->chip_id == CHIP_ID_YUKON_XL &&
849 hw->chip_rev == CHIP_REV_YU_XL_A0 &&
850 port == 1) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700851 /* WA DEV_472 -- looks like crossed wires on port 2 */
852 /* clear GMAC 1 Control reset */
853 sky2_write8(hw, SK_REG(0, GMAC_CTRL), GMC_RST_CLR);
854 do {
855 sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_SET);
856 sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_CLR);
857 } while (gm_phy_read(hw, 1, PHY_MARV_ID0) != PHY_MARV_ID0_VAL ||
858 gm_phy_read(hw, 1, PHY_MARV_ID1) != PHY_MARV_ID1_Y2 ||
859 gm_phy_read(hw, 1, PHY_MARV_INT_MASK) != 0);
860 }
861
Stephen Hemminger793b8832005-09-14 16:06:14 -0700862 sky2_read16(hw, SK_REG(port, GMAC_IRQ_SRC));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700863
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700864 /* Enable Transmit FIFO Underrun */
865 sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), GMAC_DEF_MSK);
866
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800867 spin_lock_bh(&sky2->phy_lock);
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700868 sky2_phy_power_up(hw, port);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700869 sky2_phy_init(hw, port);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800870 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700871
872 /* MIB clear */
873 reg = gma_read16(hw, port, GM_PHY_ADDR);
874 gma_write16(hw, port, GM_PHY_ADDR, reg | GM_PAR_MIB_CLR);
875
Stephen Hemminger43f2f102006-04-05 17:47:15 -0700876 for (i = GM_MIB_CNT_BASE; i <= GM_MIB_CNT_END; i += 4)
877 gma_read16(hw, port, i);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700878 gma_write16(hw, port, GM_PHY_ADDR, reg);
879
880 /* transmit control */
881 gma_write16(hw, port, GM_TX_CTRL, TX_COL_THR(TX_COL_DEF));
882
883 /* receive control reg: unicast + multicast + no FCS */
884 gma_write16(hw, port, GM_RX_CTRL,
Stephen Hemminger793b8832005-09-14 16:06:14 -0700885 GM_RXCR_UCF_ENA | GM_RXCR_CRC_DIS | GM_RXCR_MCF_ENA);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700886
887 /* transmit flow control */
888 gma_write16(hw, port, GM_TX_FLOW_CTRL, 0xffff);
889
890 /* transmit parameter */
891 gma_write16(hw, port, GM_TX_PARAM,
892 TX_JAM_LEN_VAL(TX_JAM_LEN_DEF) |
893 TX_JAM_IPG_VAL(TX_JAM_IPG_DEF) |
894 TX_IPG_JAM_DATA(TX_IPG_JAM_DEF) |
895 TX_BACK_OFF_LIM(TX_BOF_LIM_DEF));
896
897 /* serial mode register */
898 reg = DATA_BLIND_VAL(DATA_BLIND_DEF) |
stephen hemminger8e116802011-07-07 05:50:58 +0000899 GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF_1000);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700900
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700901 if (hw->dev[port]->mtu > ETH_DATA_LEN)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700902 reg |= GM_SMOD_JUMBO_ENA;
903
stephen hemmingerc1cd0a82010-03-29 07:36:18 +0000904 if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
905 hw->chip_rev == CHIP_REV_YU_EC_U_B1)
906 reg |= GM_NEW_FLOW_CTRL;
907
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700908 gma_write16(hw, port, GM_SERIAL_MODE, reg);
909
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700910 /* virtual address for data */
911 gma_set_addr(hw, port, GM_SRC_ADDR_2L, addr);
912
Stephen Hemminger793b8832005-09-14 16:06:14 -0700913 /* physical address: used for pause frames */
914 gma_set_addr(hw, port, GM_SRC_ADDR_1L, addr);
915
916 /* ignore counter overflows */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700917 gma_write16(hw, port, GM_TX_IRQ_MSK, 0);
918 gma_write16(hw, port, GM_RX_IRQ_MSK, 0);
919 gma_write16(hw, port, GM_TR_IRQ_MSK, 0);
920
921 /* Configure Rx MAC FIFO */
922 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_CLR);
Al Viro25cccec2007-07-20 16:07:33 +0100923 rx_reg = GMF_OPER_ON | GMF_RX_F_FL_ON;
Stephen Hemminger05745c42007-09-19 15:36:45 -0700924 if (hw->chip_id == CHIP_ID_YUKON_EX ||
925 hw->chip_id == CHIP_ID_YUKON_FE_P)
Al Viro25cccec2007-07-20 16:07:33 +0100926 rx_reg |= GMF_RX_OVER_ON;
Stephen Hemminger69161612007-06-04 17:23:26 -0700927
Al Viro25cccec2007-07-20 16:07:33 +0100928 sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T), rx_reg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700929
Stephen Hemminger798fdd02007-12-07 15:22:15 -0800930 if (hw->chip_id == CHIP_ID_YUKON_XL) {
931 /* Hardware errata - clear flush mask */
932 sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), 0);
933 } else {
934 /* Flush Rx MAC FIFO on any flow control or error */
935 sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), GMR_FS_ANY_ERR);
936 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700937
Stephen Hemminger8df9a872006-12-01 14:29:35 -0800938 /* Set threshold to 0xa (64 bytes) + 1 to workaround pause bug */
Stephen Hemminger05745c42007-09-19 15:36:45 -0700939 reg = RX_GMF_FL_THR_DEF + 1;
940 /* Another magic mystery workaround from sk98lin */
941 if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
942 hw->chip_rev == CHIP_REV_YU_FE2_A0)
943 reg = 0x178;
944 sky2_write16(hw, SK_REG(port, RX_GMF_FL_THR), reg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700945
946 /* Configure Tx MAC FIFO */
947 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_CLR);
948 sky2_write16(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_OPER_ON);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -0800949
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300950 /* On chips without ram buffer, pause is controlled by MAC level */
Stephen Hemminger39dbd952008-02-04 19:45:13 -0800951 if (!(hw->flags & SKY2_HW_RAM_BUFFER)) {
Stephen Hemmingerd6b54d22009-10-29 06:37:07 +0000952 /* Pause threshold is scaled by 8 in bytes */
Joe Perches8e95a202009-12-03 07:58:21 +0000953 if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
954 hw->chip_rev == CHIP_REV_YU_FE2_A0)
Stephen Hemmingerd6b54d22009-10-29 06:37:07 +0000955 reg = 1568 / 8;
956 else
957 reg = 1024 / 8;
958 sky2_write16(hw, SK_REG(port, RX_GMF_UP_THR), reg);
959 sky2_write16(hw, SK_REG(port, RX_GMF_LP_THR), 768 / 8);
Stephen Hemmingerb628ed92007-04-11 14:48:01 -0700960
Stephen Hemminger69161612007-06-04 17:23:26 -0700961 sky2_set_tx_stfwd(hw, port);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -0800962 }
963
Stephen Hemmingere970d1f2007-11-27 11:02:07 -0800964 if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
965 hw->chip_rev == CHIP_REV_YU_FE2_A0) {
966 /* disable dynamic watermark */
967 reg = sky2_read16(hw, SK_REG(port, TX_GMF_EA));
968 reg &= ~TX_DYN_WM_ENA;
969 sky2_write16(hw, SK_REG(port, TX_GMF_EA), reg);
970 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700971}
972
Stephen Hemminger67712902006-12-04 15:53:45 -0800973/* Assign Ram Buffer allocation to queue */
974static void sky2_ramset(struct sky2_hw *hw, u16 q, u32 start, u32 space)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700975{
Stephen Hemminger67712902006-12-04 15:53:45 -0800976 u32 end;
977
978 /* convert from K bytes to qwords used for hw register */
979 start *= 1024/8;
980 space *= 1024/8;
981 end = start + space - 1;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700982
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700983 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_RST_CLR);
984 sky2_write32(hw, RB_ADDR(q, RB_START), start);
985 sky2_write32(hw, RB_ADDR(q, RB_END), end);
986 sky2_write32(hw, RB_ADDR(q, RB_WP), start);
987 sky2_write32(hw, RB_ADDR(q, RB_RP), start);
988
989 if (q == Q_R1 || q == Q_R2) {
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -0800990 u32 tp = space - space/4;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700991
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -0800992 /* On receive queue's set the thresholds
993 * give receiver priority when > 3/4 full
994 * send pause when down to 2K
995 */
996 sky2_write32(hw, RB_ADDR(q, RB_RX_UTHP), tp);
997 sky2_write32(hw, RB_ADDR(q, RB_RX_LTHP), space/2);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700998
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -0800999 tp = space - 2048/8;
1000 sky2_write32(hw, RB_ADDR(q, RB_RX_UTPP), tp);
1001 sky2_write32(hw, RB_ADDR(q, RB_RX_LTPP), space/4);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001002 } else {
1003 /* Enable store & forward on Tx queue's because
1004 * Tx FIFO is only 1K on Yukon
1005 */
1006 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_STFWD);
1007 }
1008
1009 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_OP_MD);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001010 sky2_read8(hw, RB_ADDR(q, RB_CTRL));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001011}
1012
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001013/* Setup Bus Memory Interface */
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -08001014static void sky2_qset(struct sky2_hw *hw, u16 q)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001015{
1016 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_RESET);
1017 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_OPER_INIT);
1018 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_FIFO_OP_ON);
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -08001019 sky2_write32(hw, Q_ADDR(q, Q_WM), BMU_WM_DEFAULT);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001020}
1021
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001022/* Setup prefetch unit registers. This is the interface between
1023 * hardware and driver list elements
1024 */
Stephen Hemminger8cc048e2005-12-09 11:35:07 -08001025static void sky2_prefetch_init(struct sky2_hw *hw, u32 qaddr,
Stephen Hemmingerd6e74b62009-08-18 15:17:05 +00001026 dma_addr_t addr, u32 last)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001027{
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001028 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
1029 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_CLR);
Stephen Hemmingerd6e74b62009-08-18 15:17:05 +00001030 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_HI), upper_32_bits(addr));
1031 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_LO), lower_32_bits(addr));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001032 sky2_write16(hw, Y2_QADDR(qaddr, PREF_UNIT_LAST_IDX), last);
1033 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_OP_ON);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001034
1035 sky2_read32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001036}
1037
Mike McCormack9b289c32009-08-14 05:15:12 +00001038static inline struct sky2_tx_le *get_tx_le(struct sky2_port *sky2, u16 *slot)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001039{
Mike McCormack9b289c32009-08-14 05:15:12 +00001040 struct sky2_tx_le *le = sky2->tx_le + *slot;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001041
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00001042 *slot = RING_NEXT(*slot, sky2->tx_ring_size);
Stephen Hemminger291ea612006-09-26 11:57:41 -07001043 le->ctrl = 0;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001044 return le;
1045}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001046
Stephen Hemminger88f5f0c2007-09-27 12:38:12 -07001047static void tx_init(struct sky2_port *sky2)
1048{
1049 struct sky2_tx_le *le;
1050
1051 sky2->tx_prod = sky2->tx_cons = 0;
1052 sky2->tx_tcpsum = 0;
1053 sky2->tx_last_mss = 0;
1054
Mike McCormack9b289c32009-08-14 05:15:12 +00001055 le = get_tx_le(sky2, &sky2->tx_prod);
Stephen Hemminger88f5f0c2007-09-27 12:38:12 -07001056 le->addr = 0;
1057 le->opcode = OP_ADDR64 | HW_OWNER;
Stephen Hemminger5dce95e2009-08-18 15:17:06 +00001058 sky2->tx_last_upper = 0;
Stephen Hemminger88f5f0c2007-09-27 12:38:12 -07001059}
1060
Stephen Hemminger290d4de2006-03-20 15:48:15 -08001061/* Update chip's next pointer */
1062static inline void sky2_put_idx(struct sky2_hw *hw, unsigned q, u16 idx)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001063{
Stephen Hemminger50432cb2007-05-14 12:38:15 -07001064 /* Make sure write' to descriptors are complete before we tell hardware */
Stephen Hemminger762c2de2006-01-17 13:43:14 -08001065 wmb();
Stephen Hemminger50432cb2007-05-14 12:38:15 -07001066 sky2_write16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX), idx);
1067
1068 /* Synchronize I/O on since next processor may write to tail */
1069 mmiowb();
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001070}
1071
Stephen Hemminger793b8832005-09-14 16:06:14 -07001072
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001073static inline struct sky2_rx_le *sky2_next_rx(struct sky2_port *sky2)
1074{
1075 struct sky2_rx_le *le = sky2->rx_le + sky2->rx_put;
Stephen Hemmingercb5d9542006-05-08 15:11:29 -07001076 sky2->rx_put = RING_NEXT(sky2->rx_put, RX_LE_SIZE);
Stephen Hemminger291ea612006-09-26 11:57:41 -07001077 le->ctrl = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001078 return le;
1079}
1080
Mike McCormack060b9462010-07-29 03:34:52 +00001081static unsigned sky2_get_rx_threshold(struct sky2_port *sky2)
Mike McCormack39ef1102010-02-12 06:58:02 +00001082{
1083 unsigned size;
1084
1085 /* Space needed for frame data + headers rounded up */
1086 size = roundup(sky2->netdev->mtu + ETH_HLEN + VLAN_HLEN, 8);
1087
1088 /* Stopping point for hardware truncation */
1089 return (size - 8) / sizeof(u32);
1090}
1091
Mike McCormack060b9462010-07-29 03:34:52 +00001092static unsigned sky2_get_rx_data_size(struct sky2_port *sky2)
Mike McCormack39ef1102010-02-12 06:58:02 +00001093{
1094 struct rx_ring_info *re;
1095 unsigned size;
1096
1097 /* Space needed for frame data + headers rounded up */
1098 size = roundup(sky2->netdev->mtu + ETH_HLEN + VLAN_HLEN, 8);
1099
1100 sky2->rx_nfrags = size >> PAGE_SHIFT;
1101 BUG_ON(sky2->rx_nfrags > ARRAY_SIZE(re->frag_addr));
1102
1103 /* Compute residue after pages */
1104 size -= sky2->rx_nfrags << PAGE_SHIFT;
1105
1106 /* Optimize to handle small packets and headers */
1107 if (size < copybreak)
1108 size = copybreak;
1109 if (size < ETH_HLEN)
1110 size = ETH_HLEN;
1111
1112 return size;
1113}
1114
Stephen Hemminger14d02632006-09-26 11:57:43 -07001115/* Build description to hardware for one receive segment */
Mike McCormack060b9462010-07-29 03:34:52 +00001116static void sky2_rx_add(struct sky2_port *sky2, u8 op,
Stephen Hemminger14d02632006-09-26 11:57:43 -07001117 dma_addr_t map, unsigned len)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001118{
1119 struct sky2_rx_le *le;
1120
Stephen Hemminger86c68872008-01-10 16:14:12 -08001121 if (sizeof(dma_addr_t) > sizeof(u32)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001122 le = sky2_next_rx(sky2);
Stephen Hemminger86c68872008-01-10 16:14:12 -08001123 le->addr = cpu_to_le32(upper_32_bits(map));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001124 le->opcode = OP_ADDR64 | HW_OWNER;
1125 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001126
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001127 le = sky2_next_rx(sky2);
Stephen Hemmingerd6e74b62009-08-18 15:17:05 +00001128 le->addr = cpu_to_le32(lower_32_bits(map));
Stephen Hemminger734d1862005-12-09 11:35:00 -08001129 le->length = cpu_to_le16(len);
Stephen Hemminger14d02632006-09-26 11:57:43 -07001130 le->opcode = op | HW_OWNER;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001131}
1132
Stephen Hemminger14d02632006-09-26 11:57:43 -07001133/* Build description to hardware for one possibly fragmented skb */
1134static void sky2_rx_submit(struct sky2_port *sky2,
1135 const struct rx_ring_info *re)
1136{
1137 int i;
1138
1139 sky2_rx_add(sky2, OP_PACKET, re->data_addr, sky2->rx_data_size);
1140
1141 for (i = 0; i < skb_shinfo(re->skb)->nr_frags; i++)
1142 sky2_rx_add(sky2, OP_BUFFER, re->frag_addr[i], PAGE_SIZE);
1143}
1144
1145
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001146static int sky2_rx_map_skb(struct pci_dev *pdev, struct rx_ring_info *re,
Stephen Hemminger14d02632006-09-26 11:57:43 -07001147 unsigned size)
1148{
1149 struct sk_buff *skb = re->skb;
1150 int i;
1151
1152 re->data_addr = pci_map_single(pdev, skb->data, size, PCI_DMA_FROMDEVICE);
stephen hemminger3fbd9182010-02-01 13:45:41 +00001153 if (pci_dma_mapping_error(pdev, re->data_addr))
1154 goto mapping_error;
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001155
FUJITA Tomonori7cd26ce2010-04-27 14:57:05 +00001156 dma_unmap_len_set(re, data_size, size);
Stephen Hemminger14d02632006-09-26 11:57:43 -07001157
stephen hemminger3fbd9182010-02-01 13:45:41 +00001158 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
1159 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
1160
1161 re->frag_addr[i] = pci_map_page(pdev, frag->page,
1162 frag->page_offset,
1163 frag->size,
Stephen Hemminger14d02632006-09-26 11:57:43 -07001164 PCI_DMA_FROMDEVICE);
stephen hemminger3fbd9182010-02-01 13:45:41 +00001165
1166 if (pci_dma_mapping_error(pdev, re->frag_addr[i]))
1167 goto map_page_error;
1168 }
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001169 return 0;
stephen hemminger3fbd9182010-02-01 13:45:41 +00001170
1171map_page_error:
1172 while (--i >= 0) {
1173 pci_unmap_page(pdev, re->frag_addr[i],
1174 skb_shinfo(skb)->frags[i].size,
1175 PCI_DMA_FROMDEVICE);
1176 }
1177
FUJITA Tomonori7cd26ce2010-04-27 14:57:05 +00001178 pci_unmap_single(pdev, re->data_addr, dma_unmap_len(re, data_size),
stephen hemminger3fbd9182010-02-01 13:45:41 +00001179 PCI_DMA_FROMDEVICE);
1180
1181mapping_error:
1182 if (net_ratelimit())
1183 dev_warn(&pdev->dev, "%s: rx mapping error\n",
1184 skb->dev->name);
1185 return -EIO;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001186}
1187
1188static void sky2_rx_unmap_skb(struct pci_dev *pdev, struct rx_ring_info *re)
1189{
1190 struct sk_buff *skb = re->skb;
1191 int i;
1192
FUJITA Tomonori7cd26ce2010-04-27 14:57:05 +00001193 pci_unmap_single(pdev, re->data_addr, dma_unmap_len(re, data_size),
Stephen Hemminger14d02632006-09-26 11:57:43 -07001194 PCI_DMA_FROMDEVICE);
1195
1196 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++)
1197 pci_unmap_page(pdev, re->frag_addr[i],
1198 skb_shinfo(skb)->frags[i].size,
1199 PCI_DMA_FROMDEVICE);
1200}
Stephen Hemminger793b8832005-09-14 16:06:14 -07001201
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001202/* Tell chip where to start receive checksum.
1203 * Actually has two checksums, but set both same to avoid possible byte
1204 * order problems.
1205 */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001206static void rx_set_checksum(struct sky2_port *sky2)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001207{
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001208 struct sky2_rx_le *le = sky2_next_rx(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001209
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001210 le->addr = cpu_to_le32((ETH_HLEN << 16) | ETH_HLEN);
1211 le->ctrl = 0;
1212 le->opcode = OP_TCPSTART | HW_OWNER;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001213
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001214 sky2_write32(sky2->hw,
1215 Q_ADDR(rxqaddr[sky2->port], Q_CSR),
Michał Mirosławf5d64032011-04-10 03:13:21 +00001216 (sky2->netdev->features & NETIF_F_RXCSUM)
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07001217 ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001218}
1219
Stephen Hemmingerbf731302010-04-24 20:04:12 -07001220/* Enable/disable receive hash calculation (RSS) */
Michał Mirosławf5d64032011-04-10 03:13:21 +00001221static void rx_set_rss(struct net_device *dev, u32 features)
Stephen Hemmingerbf731302010-04-24 20:04:12 -07001222{
1223 struct sky2_port *sky2 = netdev_priv(dev);
1224 struct sky2_hw *hw = sky2->hw;
1225 int i, nkeys = 4;
1226
1227 /* Supports IPv6 and other modes */
1228 if (hw->flags & SKY2_HW_NEW_LE) {
1229 nkeys = 10;
1230 sky2_write32(hw, SK_REG(sky2->port, RSS_CFG), HASH_ALL);
1231 }
1232
1233 /* Program RSS initial values */
Michał Mirosławf5d64032011-04-10 03:13:21 +00001234 if (features & NETIF_F_RXHASH) {
Stephen Hemmingerbf731302010-04-24 20:04:12 -07001235 u32 key[nkeys];
1236
1237 get_random_bytes(key, nkeys * sizeof(u32));
1238 for (i = 0; i < nkeys; i++)
1239 sky2_write32(hw, SK_REG(sky2->port, RSS_KEY + i * 4),
1240 key[i]);
1241
1242 /* Need to turn on (undocumented) flag to make hashing work */
1243 sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T),
1244 RX_STFW_ENA);
1245
1246 sky2_write32(hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
1247 BMU_ENA_RX_RSS_HASH);
1248 } else
1249 sky2_write32(hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
1250 BMU_DIS_RX_RSS_HASH);
1251}
1252
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001253/*
1254 * The RX Stop command will not work for Yukon-2 if the BMU does not
1255 * reach the end of packet and since we can't make sure that we have
1256 * incoming data, we must reset the BMU while it is not doing a DMA
1257 * transfer. Since it is possible that the RX path is still active,
1258 * the RX RAM buffer will be stopped first, so any possible incoming
1259 * data will not trigger a DMA. After the RAM buffer is stopped, the
1260 * BMU is polled until any DMA in progress is ended and only then it
1261 * will be reset.
1262 */
1263static void sky2_rx_stop(struct sky2_port *sky2)
1264{
1265 struct sky2_hw *hw = sky2->hw;
1266 unsigned rxq = rxqaddr[sky2->port];
1267 int i;
1268
1269 /* disable the RAM Buffer receive queue */
1270 sky2_write8(hw, RB_ADDR(rxq, RB_CTRL), RB_DIS_OP_MD);
1271
1272 for (i = 0; i < 0xffff; i++)
1273 if (sky2_read8(hw, RB_ADDR(rxq, Q_RSL))
1274 == sky2_read8(hw, RB_ADDR(rxq, Q_RL)))
1275 goto stopped;
1276
Joe Perchesada1db52010-02-17 15:01:59 +00001277 netdev_warn(sky2->netdev, "receiver stop failed\n");
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001278stopped:
1279 sky2_write32(hw, Q_ADDR(rxq, Q_CSR), BMU_RST_SET | BMU_FIFO_RST);
1280
1281 /* reset the Rx prefetch unit */
1282 sky2_write32(hw, Y2_QADDR(rxq, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
Stephen Hemminger3d1454dd2009-07-16 13:20:57 +00001283 mmiowb();
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001284}
Stephen Hemminger793b8832005-09-14 16:06:14 -07001285
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07001286/* Clean out receive buffer area, assumes receiver hardware stopped */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001287static void sky2_rx_clean(struct sky2_port *sky2)
1288{
1289 unsigned i;
1290
1291 memset(sky2->rx_le, 0, RX_LE_BYTES);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001292 for (i = 0; i < sky2->rx_pending; i++) {
Stephen Hemminger291ea612006-09-26 11:57:41 -07001293 struct rx_ring_info *re = sky2->rx_ring + i;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001294
1295 if (re->skb) {
Stephen Hemminger14d02632006-09-26 11:57:43 -07001296 sky2_rx_unmap_skb(sky2->hw->pdev, re);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001297 kfree_skb(re->skb);
1298 re->skb = NULL;
1299 }
1300 }
1301}
1302
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001303/* Basic MII support */
1304static int sky2_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
1305{
1306 struct mii_ioctl_data *data = if_mii(ifr);
1307 struct sky2_port *sky2 = netdev_priv(dev);
1308 struct sky2_hw *hw = sky2->hw;
1309 int err = -EOPNOTSUPP;
1310
1311 if (!netif_running(dev))
1312 return -ENODEV; /* Phy still in reset */
1313
Stephen Hemmingerd89e1342006-03-20 15:48:20 -08001314 switch (cmd) {
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001315 case SIOCGMIIPHY:
1316 data->phy_id = PHY_ADDR_MARV;
1317
1318 /* fallthru */
1319 case SIOCGMIIREG: {
1320 u16 val = 0;
Stephen Hemminger91c86df2005-12-09 11:34:57 -08001321
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001322 spin_lock_bh(&sky2->phy_lock);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001323 err = __gm_phy_read(hw, sky2->port, data->reg_num & 0x1f, &val);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001324 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemminger91c86df2005-12-09 11:34:57 -08001325
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001326 data->val_out = val;
1327 break;
1328 }
1329
1330 case SIOCSMIIREG:
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001331 spin_lock_bh(&sky2->phy_lock);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001332 err = gm_phy_write(hw, sky2->port, data->reg_num & 0x1f,
1333 data->val_in);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001334 spin_unlock_bh(&sky2->phy_lock);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001335 break;
1336 }
1337 return err;
1338}
1339
Michał Mirosławf5d64032011-04-10 03:13:21 +00001340#define SKY2_VLAN_OFFLOADS (NETIF_F_IP_CSUM | NETIF_F_SG | NETIF_F_TSO)
Stephen Hemmingerd494eac2008-05-14 17:04:13 -07001341
Michał Mirosławf5d64032011-04-10 03:13:21 +00001342static void sky2_vlan_mode(struct net_device *dev, u32 features)
Stephen Hemmingerd494eac2008-05-14 17:04:13 -07001343{
1344 struct sky2_port *sky2 = netdev_priv(dev);
1345 struct sky2_hw *hw = sky2->hw;
1346 u16 port = sky2->port;
1347
Michał Mirosławf5d64032011-04-10 03:13:21 +00001348 if (features & NETIF_F_HW_VLAN_RX)
Stephen Hemminger86aa7782011-01-09 15:54:15 -08001349 sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
1350 RX_VLAN_STRIP_ON);
1351 else
1352 sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
1353 RX_VLAN_STRIP_OFF);
Stephen Hemmingerd494eac2008-05-14 17:04:13 -07001354
Michał Mirosławf5d64032011-04-10 03:13:21 +00001355 if (features & NETIF_F_HW_VLAN_TX) {
Stephen Hemminger86aa7782011-01-09 15:54:15 -08001356 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
1357 TX_VLAN_TAG_ON);
Michał Mirosławf5d64032011-04-10 03:13:21 +00001358
1359 dev->vlan_features |= SKY2_VLAN_OFFLOADS;
1360 } else {
Stephen Hemminger86aa7782011-01-09 15:54:15 -08001361 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
1362 TX_VLAN_TAG_OFF);
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001363
Stephen Hemminger86aa7782011-01-09 15:54:15 -08001364 /* Can't do transmit offload of vlan without hw vlan */
Michał Mirosławf5d64032011-04-10 03:13:21 +00001365 dev->vlan_features &= ~SKY2_VLAN_OFFLOADS;
Stephen Hemminger86aa7782011-01-09 15:54:15 -08001366 }
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001367}
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001368
Stephen Hemmingerbd1c6862009-06-17 07:30:38 +00001369/* Amount of required worst case padding in rx buffer */
1370static inline unsigned sky2_rx_pad(const struct sky2_hw *hw)
1371{
1372 return (hw->flags & SKY2_HW_RAM_BUFFER) ? 8 : 2;
1373}
1374
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001375/*
Stephen Hemminger14d02632006-09-26 11:57:43 -07001376 * Allocate an skb for receiving. If the MTU is large enough
1377 * make the skb non-linear with a fragment list of pages.
Stephen Hemminger82788c72006-01-17 13:43:10 -08001378 */
Eric Dumazet68ac3192011-07-07 06:13:32 -07001379static struct sk_buff *sky2_rx_alloc(struct sky2_port *sky2, gfp_t gfp)
Stephen Hemminger82788c72006-01-17 13:43:10 -08001380{
1381 struct sk_buff *skb;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001382 int i;
Stephen Hemminger82788c72006-01-17 13:43:10 -08001383
Eric Dumazet68ac3192011-07-07 06:13:32 -07001384 skb = __netdev_alloc_skb(sky2->netdev,
1385 sky2->rx_data_size + sky2_rx_pad(sky2->hw),
1386 gfp);
Stephen Hemmingerbd1c6862009-06-17 07:30:38 +00001387 if (!skb)
1388 goto nomem;
1389
Stephen Hemminger39dbd952008-02-04 19:45:13 -08001390 if (sky2->hw->flags & SKY2_HW_RAM_BUFFER) {
Stephen Hemmingerf03b8652007-11-28 14:27:03 -08001391 unsigned char *start;
1392 /*
1393 * Workaround for a bug in FIFO that cause hang
1394 * if the FIFO if the receive buffer is not 64 byte aligned.
1395 * The buffer returned from netdev_alloc_skb is
1396 * aligned except if slab debugging is enabled.
1397 */
Stephen Hemmingerf03b8652007-11-28 14:27:03 -08001398 start = PTR_ALIGN(skb->data, 8);
1399 skb_reserve(skb, start - skb->data);
Stephen Hemmingerbd1c6862009-06-17 07:30:38 +00001400 } else
Stephen Hemmingerf03b8652007-11-28 14:27:03 -08001401 skb_reserve(skb, NET_IP_ALIGN);
Stephen Hemminger14d02632006-09-26 11:57:43 -07001402
1403 for (i = 0; i < sky2->rx_nfrags; i++) {
Eric Dumazet68ac3192011-07-07 06:13:32 -07001404 struct page *page = alloc_page(gfp);
Stephen Hemminger14d02632006-09-26 11:57:43 -07001405
1406 if (!page)
1407 goto free_partial;
1408 skb_fill_page_desc(skb, i, page, 0, PAGE_SIZE);
Stephen Hemminger82788c72006-01-17 13:43:10 -08001409 }
1410
1411 return skb;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001412free_partial:
1413 kfree_skb(skb);
1414nomem:
1415 return NULL;
Stephen Hemminger82788c72006-01-17 13:43:10 -08001416}
1417
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07001418static inline void sky2_rx_update(struct sky2_port *sky2, unsigned rxq)
1419{
1420 sky2_put_idx(sky2->hw, rxq, sky2->rx_put);
1421}
1422
Mike McCormack200ac492010-02-12 06:58:03 +00001423static int sky2_alloc_rx_skbs(struct sky2_port *sky2)
1424{
1425 struct sky2_hw *hw = sky2->hw;
1426 unsigned i;
1427
1428 sky2->rx_data_size = sky2_get_rx_data_size(sky2);
1429
1430 /* Fill Rx ring */
1431 for (i = 0; i < sky2->rx_pending; i++) {
1432 struct rx_ring_info *re = sky2->rx_ring + i;
1433
Eric Dumazet68ac3192011-07-07 06:13:32 -07001434 re->skb = sky2_rx_alloc(sky2, GFP_KERNEL);
Mike McCormack200ac492010-02-12 06:58:03 +00001435 if (!re->skb)
1436 return -ENOMEM;
1437
1438 if (sky2_rx_map_skb(hw->pdev, re, sky2->rx_data_size)) {
1439 dev_kfree_skb(re->skb);
1440 re->skb = NULL;
1441 return -ENOMEM;
1442 }
1443 }
1444 return 0;
1445}
1446
Stephen Hemminger82788c72006-01-17 13:43:10 -08001447/*
Mike McCormack200ac492010-02-12 06:58:03 +00001448 * Setup receiver buffer pool.
Stephen Hemminger14d02632006-09-26 11:57:43 -07001449 * Normal case this ends up creating one list element for skb
1450 * in the receive ring. Worst case if using large MTU and each
1451 * allocation falls on a different 64 bit region, that results
1452 * in 6 list elements per ring entry.
1453 * One element is used for checksum enable/disable, and one
1454 * extra to avoid wrap.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001455 */
Mike McCormack200ac492010-02-12 06:58:03 +00001456static void sky2_rx_start(struct sky2_port *sky2)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001457{
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001458 struct sky2_hw *hw = sky2->hw;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001459 struct rx_ring_info *re;
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001460 unsigned rxq = rxqaddr[sky2->port];
Mike McCormack39ef1102010-02-12 06:58:02 +00001461 unsigned i, thresh;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001462
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001463 sky2->rx_put = sky2->rx_next = 0;
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -08001464 sky2_qset(hw, rxq);
Stephen Hemminger977bdf02006-02-22 11:44:58 -08001465
Stephen Hemmingerc3905bc2006-12-04 17:08:19 -08001466 /* On PCI express lowering the watermark gives better performance */
Jon Mason1a10cca2011-06-27 07:46:56 +00001467 if (pci_is_pcie(hw->pdev))
Stephen Hemmingerc3905bc2006-12-04 17:08:19 -08001468 sky2_write32(hw, Q_ADDR(rxq, Q_WM), BMU_WM_PEX);
1469
1470 /* These chips have no ram buffer?
1471 * MAC Rx RAM Read is controlled by hardware */
Stephen Hemminger8df9a872006-12-01 14:29:35 -08001472 if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
stephen hemmingerc1cd0a82010-03-29 07:36:18 +00001473 hw->chip_rev > CHIP_REV_YU_EC_U_A0)
Stephen Hemmingerf449c7c2007-06-04 17:23:23 -07001474 sky2_write32(hw, Q_ADDR(rxq, Q_TEST), F_M_RX_RAM_DIS);
Stephen Hemminger977bdf02006-02-22 11:44:58 -08001475
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001476 sky2_prefetch_init(hw, rxq, sky2->rx_le_map, RX_LE_SIZE - 1);
1477
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001478 if (!(hw->flags & SKY2_HW_NEW_LE))
1479 rx_set_checksum(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001480
Stephen Hemmingerbf731302010-04-24 20:04:12 -07001481 if (!(hw->flags & SKY2_HW_RSS_BROKEN))
Michał Mirosławf5d64032011-04-10 03:13:21 +00001482 rx_set_rss(sky2->netdev, sky2->netdev->features);
Stephen Hemmingerbf731302010-04-24 20:04:12 -07001483
Mike McCormack200ac492010-02-12 06:58:03 +00001484 /* submit Rx ring */
Stephen Hemminger14d02632006-09-26 11:57:43 -07001485 for (i = 0; i < sky2->rx_pending; i++) {
1486 re = sky2->rx_ring + i;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001487 sky2_rx_submit(sky2, re);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001488 }
1489
Stephen Hemmingera1433ac2006-05-22 12:03:42 -07001490 /*
1491 * The receiver hangs if it receives frames larger than the
1492 * packet buffer. As a workaround, truncate oversize frames, but
1493 * the register is limited to 9 bits, so if you do frames > 2052
1494 * you better get the MTU right!
1495 */
Mike McCormack39ef1102010-02-12 06:58:02 +00001496 thresh = sky2_get_rx_threshold(sky2);
Stephen Hemmingera1433ac2006-05-22 12:03:42 -07001497 if (thresh > 0x1ff)
1498 sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_OFF);
1499 else {
1500 sky2_write16(hw, SK_REG(sky2->port, RX_GMF_TR_THR), thresh);
1501 sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_ON);
1502 }
1503
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001504 /* Tell chip about available buffers */
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07001505 sky2_rx_update(sky2, rxq);
Stephen Hemminger877c8572009-10-29 06:37:08 +00001506
1507 if (hw->chip_id == CHIP_ID_YUKON_EX ||
1508 hw->chip_id == CHIP_ID_YUKON_SUPR) {
1509 /*
1510 * Disable flushing of non ASF packets;
1511 * must be done after initializing the BMUs;
1512 * drivers without ASF support should do this too, otherwise
1513 * it may happen that they cannot run on ASF devices;
1514 * remember that the MAC FIFO isn't reset during initialization.
1515 */
1516 sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_MACSEC_FLUSH_OFF);
1517 }
1518
1519 if (hw->chip_id >= CHIP_ID_YUKON_SUPR) {
1520 /* Enable RX Home Address & Routing Header checksum fix */
1521 sky2_write16(hw, SK_REG(sky2->port, RX_GMF_FL_CTRL),
1522 RX_IPV6_SA_MOB_ENA | RX_IPV6_DA_MOB_ENA);
1523
1524 /* Enable TX Home Address & Routing Header checksum fix */
1525 sky2_write32(hw, Q_ADDR(txqaddr[sky2->port], Q_TEST),
1526 TBMU_TEST_HOME_ADD_FIX_EN | TBMU_TEST_ROUTING_ADD_FIX_EN);
1527 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001528}
1529
Mike McCormack90bbebb2009-09-01 03:21:35 +00001530static int sky2_alloc_buffers(struct sky2_port *sky2)
1531{
1532 struct sky2_hw *hw = sky2->hw;
1533
1534 /* must be power of 2 */
1535 sky2->tx_le = pci_alloc_consistent(hw->pdev,
1536 sky2->tx_ring_size *
1537 sizeof(struct sky2_tx_le),
1538 &sky2->tx_le_map);
1539 if (!sky2->tx_le)
1540 goto nomem;
1541
1542 sky2->tx_ring = kcalloc(sky2->tx_ring_size, sizeof(struct tx_ring_info),
1543 GFP_KERNEL);
1544 if (!sky2->tx_ring)
1545 goto nomem;
1546
1547 sky2->rx_le = pci_alloc_consistent(hw->pdev, RX_LE_BYTES,
1548 &sky2->rx_le_map);
1549 if (!sky2->rx_le)
1550 goto nomem;
1551 memset(sky2->rx_le, 0, RX_LE_BYTES);
1552
1553 sky2->rx_ring = kcalloc(sky2->rx_pending, sizeof(struct rx_ring_info),
1554 GFP_KERNEL);
1555 if (!sky2->rx_ring)
1556 goto nomem;
1557
Mike McCormack200ac492010-02-12 06:58:03 +00001558 return sky2_alloc_rx_skbs(sky2);
Mike McCormack90bbebb2009-09-01 03:21:35 +00001559nomem:
1560 return -ENOMEM;
1561}
1562
1563static void sky2_free_buffers(struct sky2_port *sky2)
1564{
1565 struct sky2_hw *hw = sky2->hw;
1566
Mike McCormack200ac492010-02-12 06:58:03 +00001567 sky2_rx_clean(sky2);
1568
Mike McCormack90bbebb2009-09-01 03:21:35 +00001569 if (sky2->rx_le) {
1570 pci_free_consistent(hw->pdev, RX_LE_BYTES,
1571 sky2->rx_le, sky2->rx_le_map);
1572 sky2->rx_le = NULL;
1573 }
1574 if (sky2->tx_le) {
1575 pci_free_consistent(hw->pdev,
1576 sky2->tx_ring_size * sizeof(struct sky2_tx_le),
1577 sky2->tx_le, sky2->tx_le_map);
1578 sky2->tx_le = NULL;
1579 }
1580 kfree(sky2->tx_ring);
1581 kfree(sky2->rx_ring);
1582
1583 sky2->tx_ring = NULL;
1584 sky2->rx_ring = NULL;
1585}
1586
Mike McCormackea0f71e2010-02-12 06:58:04 +00001587static void sky2_hw_up(struct sky2_port *sky2)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001588{
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001589 struct sky2_hw *hw = sky2->hw;
1590 unsigned port = sky2->port;
Mike McCormackea0f71e2010-02-12 06:58:04 +00001591 u32 ramsize;
1592 int cap;
Stephen Hemminger843a46f2006-05-11 15:07:28 -07001593 struct net_device *otherdev = hw->dev[sky2->port^1];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001594
Mike McCormackea0f71e2010-02-12 06:58:04 +00001595 tx_init(sky2);
1596
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001597 /*
1598 * On dual port PCI-X card, there is an problem where status
1599 * can be received out of order due to split transactions
Stephen Hemminger843a46f2006-05-11 15:07:28 -07001600 */
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001601 if (otherdev && netif_running(otherdev) &&
1602 (cap = pci_find_capability(hw->pdev, PCI_CAP_ID_PCIX))) {
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001603 u16 cmd;
Stephen Hemminger843a46f2006-05-11 15:07:28 -07001604
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08001605 cmd = sky2_pci_read16(hw, cap + PCI_X_CMD);
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001606 cmd &= ~PCI_X_CMD_MAX_SPLIT;
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08001607 sky2_pci_write16(hw, cap + PCI_X_CMD, cmd);
Mike McCormackea0f71e2010-02-12 06:58:04 +00001608 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001609
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001610 sky2_mac_init(hw, port);
1611
Stephen Hemmingere0c28112007-09-20 13:03:49 -07001612 /* Register is number of 4K blocks on internal RAM buffer. */
1613 ramsize = sky2_read8(hw, B2_E_0) * 4;
1614 if (ramsize > 0) {
Stephen Hemminger67712902006-12-04 15:53:45 -08001615 u32 rxspace;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001616
Joe Perchesada1db52010-02-17 15:01:59 +00001617 netdev_dbg(sky2->netdev, "ram buffer %dK\n", ramsize);
Stephen Hemminger67712902006-12-04 15:53:45 -08001618 if (ramsize < 16)
1619 rxspace = ramsize / 2;
1620 else
1621 rxspace = 8 + (2*(ramsize - 16))/3;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001622
Stephen Hemminger67712902006-12-04 15:53:45 -08001623 sky2_ramset(hw, rxqaddr[port], 0, rxspace);
1624 sky2_ramset(hw, txqaddr[port], rxspace, ramsize - rxspace);
1625
1626 /* Make sure SyncQ is disabled */
1627 sky2_write8(hw, RB_ADDR(port == 0 ? Q_XS1 : Q_XS2, RB_CTRL),
1628 RB_RST_SET);
1629 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001630
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -08001631 sky2_qset(hw, txqaddr[port]);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08001632
Stephen Hemminger69161612007-06-04 17:23:26 -07001633 /* This is copied from sk98lin 10.0.5.3; no one tells me about erratta's */
1634 if (hw->chip_id == CHIP_ID_YUKON_EX && hw->chip_rev == CHIP_REV_YU_EX_B0)
1635 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_TEST), F_TX_CHK_AUTO_OFF);
1636
Stephen Hemminger977bdf02006-02-22 11:44:58 -08001637 /* Set almost empty threshold */
Joe Perches8e95a202009-12-03 07:58:21 +00001638 if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
1639 hw->chip_rev == CHIP_REV_YU_EC_U_A0)
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07001640 sky2_write16(hw, Q_ADDR(txqaddr[port], Q_AL), ECU_TXFF_LEV);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08001641
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001642 sky2_prefetch_init(hw, txqaddr[port], sky2->tx_le_map,
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00001643 sky2->tx_ring_size - 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001644
Michał Mirosławf5d64032011-04-10 03:13:21 +00001645 sky2_vlan_mode(sky2->netdev, sky2->netdev->features);
1646 netdev_update_features(sky2->netdev);
Stephen Hemmingerd494eac2008-05-14 17:04:13 -07001647
Mike McCormack200ac492010-02-12 06:58:03 +00001648 sky2_rx_start(sky2);
Mike McCormackea0f71e2010-02-12 06:58:04 +00001649}
1650
1651/* Bring up network interface. */
1652static int sky2_up(struct net_device *dev)
1653{
1654 struct sky2_port *sky2 = netdev_priv(dev);
1655 struct sky2_hw *hw = sky2->hw;
1656 unsigned port = sky2->port;
1657 u32 imask;
1658 int err;
1659
1660 netif_carrier_off(dev);
1661
1662 err = sky2_alloc_buffers(sky2);
1663 if (err)
1664 goto err_out;
1665
1666 sky2_hw_up(sky2);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001667
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001668 /* Enable interrupts from phy/mac for port */
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001669 imask = sky2_read32(hw, B0_IMSK);
Stephen Hemmingerf4ea4312006-05-09 14:46:54 -07001670 imask |= portirq_msk[port];
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001671 sky2_write32(hw, B0_IMSK, imask);
Stephen Hemminger1fd82f32009-06-17 07:30:34 +00001672 sky2_read32(hw, B0_IMSK);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001673
Joe Perches6c35aba2010-02-15 08:34:21 +00001674 netif_info(sky2, ifup, dev, "enabling interface\n");
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07001675
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001676 return 0;
1677
1678err_out:
Mike McCormack90bbebb2009-09-01 03:21:35 +00001679 sky2_free_buffers(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001680 return err;
1681}
1682
Stephen Hemminger793b8832005-09-14 16:06:14 -07001683/* Modular subtraction in ring */
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00001684static inline int tx_inuse(const struct sky2_port *sky2)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001685{
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00001686 return (sky2->tx_prod - sky2->tx_cons) & (sky2->tx_ring_size - 1);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001687}
1688
1689/* Number of list elements available for next tx */
1690static inline int tx_avail(const struct sky2_port *sky2)
1691{
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00001692 return sky2->tx_pending - tx_inuse(sky2);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001693}
1694
1695/* Estimate of number of transmit list elements required */
Stephen Hemminger28bd1812006-01-17 13:43:19 -08001696static unsigned tx_le_req(const struct sk_buff *skb)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001697{
1698 unsigned count;
1699
Stephen Hemminger07e31632009-09-14 06:12:55 +00001700 count = (skb_shinfo(skb)->nr_frags + 1)
1701 * (sizeof(dma_addr_t) / sizeof(u32));
Stephen Hemminger793b8832005-09-14 16:06:14 -07001702
Herbert Xu89114af2006-07-08 13:34:32 -07001703 if (skb_is_gso(skb))
Stephen Hemminger793b8832005-09-14 16:06:14 -07001704 ++count;
Stephen Hemminger07e31632009-09-14 06:12:55 +00001705 else if (sizeof(dma_addr_t) == sizeof(u32))
1706 ++count; /* possible vlan */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001707
Patrick McHardy84fa7932006-08-29 16:44:56 -07001708 if (skb->ip_summed == CHECKSUM_PARTIAL)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001709 ++count;
1710
1711 return count;
1712}
1713
stephen hemmingerf6815072010-02-01 13:41:47 +00001714static void sky2_tx_unmap(struct pci_dev *pdev, struct tx_ring_info *re)
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001715{
1716 if (re->flags & TX_MAP_SINGLE)
FUJITA Tomonori7cd26ce2010-04-27 14:57:05 +00001717 pci_unmap_single(pdev, dma_unmap_addr(re, mapaddr),
1718 dma_unmap_len(re, maplen),
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001719 PCI_DMA_TODEVICE);
1720 else if (re->flags & TX_MAP_PAGE)
FUJITA Tomonori7cd26ce2010-04-27 14:57:05 +00001721 pci_unmap_page(pdev, dma_unmap_addr(re, mapaddr),
1722 dma_unmap_len(re, maplen),
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001723 PCI_DMA_TODEVICE);
stephen hemmingerf6815072010-02-01 13:41:47 +00001724 re->flags = 0;
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001725}
1726
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001727/*
Stephen Hemminger793b8832005-09-14 16:06:14 -07001728 * Put one packet in ring for transmit.
1729 * A single packet can generate multiple list elements, and
1730 * the number of ring elements will probably be less than the number
1731 * of list elements used.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001732 */
Stephen Hemminger613573252009-08-31 19:50:58 +00001733static netdev_tx_t sky2_xmit_frame(struct sk_buff *skb,
1734 struct net_device *dev)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001735{
1736 struct sky2_port *sky2 = netdev_priv(dev);
1737 struct sky2_hw *hw = sky2->hw;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001738 struct sky2_tx_le *le = NULL;
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001739 struct tx_ring_info *re;
Mike McCormack9b289c32009-08-14 05:15:12 +00001740 unsigned i, len;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001741 dma_addr_t mapping;
Stephen Hemminger5dce95e2009-08-18 15:17:06 +00001742 u32 upper;
1743 u16 slot;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001744 u16 mss;
1745 u8 ctrl;
1746
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001747 if (unlikely(tx_avail(sky2) < tx_le_req(skb)))
1748 return NETDEV_TX_BUSY;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001749
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001750 len = skb_headlen(skb);
1751 mapping = pci_map_single(hw->pdev, skb->data, len, PCI_DMA_TODEVICE);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001752
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001753 if (pci_dma_mapping_error(hw->pdev, mapping))
1754 goto mapping_error;
1755
Mike McCormack9b289c32009-08-14 05:15:12 +00001756 slot = sky2->tx_prod;
Joe Perches6c35aba2010-02-15 08:34:21 +00001757 netif_printk(sky2, tx_queued, KERN_DEBUG, dev,
1758 "tx queued, slot %u, len %d\n", slot, skb->len);
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001759
Stephen Hemminger86c68872008-01-10 16:14:12 -08001760 /* Send high bits if needed */
Stephen Hemminger5dce95e2009-08-18 15:17:06 +00001761 upper = upper_32_bits(mapping);
1762 if (upper != sky2->tx_last_upper) {
Mike McCormack9b289c32009-08-14 05:15:12 +00001763 le = get_tx_le(sky2, &slot);
Stephen Hemminger5dce95e2009-08-18 15:17:06 +00001764 le->addr = cpu_to_le32(upper);
1765 sky2->tx_last_upper = upper;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001766 le->opcode = OP_ADDR64 | HW_OWNER;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001767 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001768
1769 /* Check for TCP Segmentation Offload */
Herbert Xu79671682006-06-22 02:40:14 -07001770 mss = skb_shinfo(skb)->gso_size;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001771 if (mss != 0) {
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001772
1773 if (!(hw->flags & SKY2_HW_NEW_LE))
Stephen Hemminger69161612007-06-04 17:23:26 -07001774 mss += ETH_HLEN + ip_hdrlen(skb) + tcp_hdrlen(skb);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001775
Stephen Hemminger69161612007-06-04 17:23:26 -07001776 if (mss != sky2->tx_last_mss) {
Mike McCormack9b289c32009-08-14 05:15:12 +00001777 le = get_tx_le(sky2, &slot);
Stephen Hemminger69161612007-06-04 17:23:26 -07001778 le->addr = cpu_to_le32(mss);
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001779
1780 if (hw->flags & SKY2_HW_NEW_LE)
Stephen Hemminger69161612007-06-04 17:23:26 -07001781 le->opcode = OP_MSS | HW_OWNER;
1782 else
1783 le->opcode = OP_LRGLEN | HW_OWNER;
shemminger@osdl.orge07560c2006-08-28 10:00:49 -07001784 sky2->tx_last_mss = mss;
1785 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001786 }
1787
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001788 ctrl = 0;
Stephen Hemminger86aa7782011-01-09 15:54:15 -08001789
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001790 /* Add VLAN tag, can piggyback on LRGLEN or ADDR64 */
Jesse Grosseab6d182010-10-20 13:56:03 +00001791 if (vlan_tx_tag_present(skb)) {
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001792 if (!le) {
Mike McCormack9b289c32009-08-14 05:15:12 +00001793 le = get_tx_le(sky2, &slot);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001794 le->addr = 0;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001795 le->opcode = OP_VLAN|HW_OWNER;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001796 } else
1797 le->opcode |= OP_VLAN;
1798 le->length = cpu_to_be16(vlan_tx_tag_get(skb));
1799 ctrl |= INS_VLAN;
1800 }
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001801
1802 /* Handle TCP checksum offload */
Patrick McHardy84fa7932006-08-29 16:44:56 -07001803 if (skb->ip_summed == CHECKSUM_PARTIAL) {
Stephen Hemminger69161612007-06-04 17:23:26 -07001804 /* On Yukon EX (some versions) encoding change. */
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001805 if (hw->flags & SKY2_HW_AUTO_TX_SUM)
Stephen Hemminger69161612007-06-04 17:23:26 -07001806 ctrl |= CALSUM; /* auto checksum */
1807 else {
1808 const unsigned offset = skb_transport_offset(skb);
1809 u32 tcpsum;
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001810
Stephen Hemminger69161612007-06-04 17:23:26 -07001811 tcpsum = offset << 16; /* sum start */
1812 tcpsum |= offset + skb->csum_offset; /* sum write */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001813
Stephen Hemminger69161612007-06-04 17:23:26 -07001814 ctrl |= CALSUM | WR_SUM | INIT_SUM | LOCK_SUM;
1815 if (ip_hdr(skb)->protocol == IPPROTO_UDP)
1816 ctrl |= UDPTCP;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001817
Stephen Hemminger69161612007-06-04 17:23:26 -07001818 if (tcpsum != sky2->tx_tcpsum) {
1819 sky2->tx_tcpsum = tcpsum;
shemminger@osdl.org1d179332006-08-28 10:00:50 -07001820
Mike McCormack9b289c32009-08-14 05:15:12 +00001821 le = get_tx_le(sky2, &slot);
Stephen Hemminger69161612007-06-04 17:23:26 -07001822 le->addr = cpu_to_le32(tcpsum);
1823 le->length = 0; /* initial checksum value */
1824 le->ctrl = 1; /* one packet */
1825 le->opcode = OP_TCPLISW | HW_OWNER;
1826 }
shemminger@osdl.org1d179332006-08-28 10:00:50 -07001827 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001828 }
1829
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001830 re = sky2->tx_ring + slot;
1831 re->flags = TX_MAP_SINGLE;
FUJITA Tomonori7cd26ce2010-04-27 14:57:05 +00001832 dma_unmap_addr_set(re, mapaddr, mapping);
1833 dma_unmap_len_set(re, maplen, len);
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001834
Mike McCormack9b289c32009-08-14 05:15:12 +00001835 le = get_tx_le(sky2, &slot);
Stephen Hemmingerd6e74b62009-08-18 15:17:05 +00001836 le->addr = cpu_to_le32(lower_32_bits(mapping));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001837 le->length = cpu_to_le16(len);
1838 le->ctrl = ctrl;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001839 le->opcode = mss ? (OP_LARGESEND | HW_OWNER) : (OP_PACKET | HW_OWNER);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001840
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001841
1842 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
Stephen Hemminger291ea612006-09-26 11:57:41 -07001843 const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001844
1845 mapping = pci_map_page(hw->pdev, frag->page, frag->page_offset,
1846 frag->size, PCI_DMA_TODEVICE);
Stephen Hemminger86c68872008-01-10 16:14:12 -08001847
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001848 if (pci_dma_mapping_error(hw->pdev, mapping))
1849 goto mapping_unwind;
1850
Stephen Hemminger5dce95e2009-08-18 15:17:06 +00001851 upper = upper_32_bits(mapping);
1852 if (upper != sky2->tx_last_upper) {
Mike McCormack9b289c32009-08-14 05:15:12 +00001853 le = get_tx_le(sky2, &slot);
Stephen Hemminger5dce95e2009-08-18 15:17:06 +00001854 le->addr = cpu_to_le32(upper);
1855 sky2->tx_last_upper = upper;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001856 le->opcode = OP_ADDR64 | HW_OWNER;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001857 }
1858
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001859 re = sky2->tx_ring + slot;
1860 re->flags = TX_MAP_PAGE;
FUJITA Tomonori7cd26ce2010-04-27 14:57:05 +00001861 dma_unmap_addr_set(re, mapaddr, mapping);
1862 dma_unmap_len_set(re, maplen, frag->size);
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001863
Mike McCormack9b289c32009-08-14 05:15:12 +00001864 le = get_tx_le(sky2, &slot);
Stephen Hemmingerd6e74b62009-08-18 15:17:05 +00001865 le->addr = cpu_to_le32(lower_32_bits(mapping));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001866 le->length = cpu_to_le16(frag->size);
1867 le->ctrl = ctrl;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001868 le->opcode = OP_BUFFER | HW_OWNER;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001869 }
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001870
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001871 re->skb = skb;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001872 le->ctrl |= EOP;
1873
Mike McCormack9b289c32009-08-14 05:15:12 +00001874 sky2->tx_prod = slot;
1875
shemminger@osdl.org97bda702006-08-28 10:00:47 -07001876 if (tx_avail(sky2) <= MAX_SKB_TX_LE)
1877 netif_stop_queue(dev);
Stephen Hemmingerb19666d2006-03-07 11:06:36 -08001878
Stephen Hemminger290d4de2006-03-20 15:48:15 -08001879 sky2_put_idx(hw, txqaddr[sky2->port], sky2->tx_prod);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001880
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001881 return NETDEV_TX_OK;
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001882
1883mapping_unwind:
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00001884 for (i = sky2->tx_prod; i != slot; i = RING_NEXT(i, sky2->tx_ring_size)) {
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001885 re = sky2->tx_ring + i;
1886
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001887 sky2_tx_unmap(hw->pdev, re);
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001888 }
1889
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001890mapping_error:
1891 if (net_ratelimit())
1892 dev_warn(&hw->pdev->dev, "%s: tx mapping error\n", dev->name);
1893 dev_kfree_skb(skb);
1894 return NETDEV_TX_OK;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001895}
1896
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001897/*
Stephen Hemminger793b8832005-09-14 16:06:14 -07001898 * Free ring elements from starting at tx_cons until "done"
1899 *
Stephen Hemminger481cea42009-08-14 15:33:19 -07001900 * NB:
1901 * 1. The hardware will tell us about partial completion of multi-part
Stephen Hemminger291ea612006-09-26 11:57:41 -07001902 * buffers so make sure not to free skb to early.
Stephen Hemminger481cea42009-08-14 15:33:19 -07001903 * 2. This may run in parallel start_xmit because the it only
1904 * looks at the tail of the queue of FIFO (tx_cons), not
1905 * the head (tx_prod)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001906 */
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001907static void sky2_tx_complete(struct sky2_port *sky2, u16 done)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001908{
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001909 struct net_device *dev = sky2->netdev;
Stephen Hemminger291ea612006-09-26 11:57:41 -07001910 unsigned idx;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001911
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00001912 BUG_ON(done >= sky2->tx_ring_size);
shemminger@osdl.org22247952005-11-30 11:45:19 -08001913
Stephen Hemminger291ea612006-09-26 11:57:41 -07001914 for (idx = sky2->tx_cons; idx != done;
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00001915 idx = RING_NEXT(idx, sky2->tx_ring_size)) {
Stephen Hemminger291ea612006-09-26 11:57:41 -07001916 struct tx_ring_info *re = sky2->tx_ring + idx;
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001917 struct sk_buff *skb = re->skb;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001918
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001919 sky2_tx_unmap(sky2->hw->pdev, re);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001920
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001921 if (skb) {
Joe Perches6c35aba2010-02-15 08:34:21 +00001922 netif_printk(sky2, tx_done, KERN_DEBUG, dev,
1923 "tx done %u\n", idx);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07001924
stephen hemminger0885a302010-12-31 15:34:27 +00001925 u64_stats_update_begin(&sky2->tx_stats.syncp);
1926 ++sky2->tx_stats.packets;
1927 sky2->tx_stats.bytes += skb->len;
1928 u64_stats_update_end(&sky2->tx_stats.syncp);
shemminger@linux-foundation.org2bf56fe2007-01-26 11:38:39 -08001929
stephen hemmingerf6815072010-02-01 13:41:47 +00001930 re->skb = NULL;
Stephen Hemminger724b6942009-08-18 15:17:10 +00001931 dev_kfree_skb_any(skb);
Stephen Hemmingerbd1c6862009-06-17 07:30:38 +00001932
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00001933 sky2->tx_next = RING_NEXT(idx, sky2->tx_ring_size);
Stephen Hemminger291ea612006-09-26 11:57:41 -07001934 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001935 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001936
Stephen Hemminger291ea612006-09-26 11:57:41 -07001937 sky2->tx_cons = idx;
Stephen Hemminger50432cb2007-05-14 12:38:15 -07001938 smp_mb();
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001939}
1940
Mike McCormack264bb4f2009-08-14 05:15:14 +00001941static void sky2_tx_reset(struct sky2_hw *hw, unsigned port)
Mike McCormacka5109962009-08-14 05:15:13 +00001942{
Mike McCormacka5109962009-08-14 05:15:13 +00001943 /* Disable Force Sync bit and Enable Alloc bit */
1944 sky2_write8(hw, SK_REG(port, TXA_CTRL),
1945 TXA_DIS_FSYNC | TXA_DIS_ALLOC | TXA_STOP_RC);
1946
1947 /* Stop Interval Timer and Limit Counter of Tx Arbiter */
1948 sky2_write32(hw, SK_REG(port, TXA_ITI_INI), 0L);
1949 sky2_write32(hw, SK_REG(port, TXA_LIM_INI), 0L);
1950
1951 /* Reset the PCI FIFO of the async Tx queue */
1952 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR),
1953 BMU_RST_SET | BMU_FIFO_RST);
1954
1955 /* Reset the Tx prefetch units */
1956 sky2_write32(hw, Y2_QADDR(txqaddr[port], PREF_UNIT_CTRL),
1957 PREF_UNIT_RST_SET);
1958
1959 sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL), RB_RST_SET);
1960 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_SET);
1961}
1962
Mike McCormackf2b31cb2010-02-12 06:58:05 +00001963static void sky2_hw_down(struct sky2_port *sky2)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001964{
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001965 struct sky2_hw *hw = sky2->hw;
1966 unsigned port = sky2->port;
Mike McCormackf2b31cb2010-02-12 06:58:05 +00001967 u16 ctrl;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001968
Stephen Hemmingerd104aca2009-06-17 07:30:32 +00001969 /* Force flow control off */
1970 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001971
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001972 /* Stop transmitter */
1973 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_STOP);
1974 sky2_read32(hw, Q_ADDR(txqaddr[port], Q_CSR));
1975
1976 sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL),
Stephen Hemminger793b8832005-09-14 16:06:14 -07001977 RB_RST_SET | RB_DIS_OP_MD);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001978
1979 ctrl = gma_read16(hw, port, GM_GP_CTRL);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001980 ctrl &= ~(GM_GPCR_TX_ENA | GM_GPCR_RX_ENA);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001981 gma_write16(hw, port, GM_GP_CTRL, ctrl);
1982
1983 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
1984
1985 /* Workaround shared GMAC reset */
Joe Perches8e95a202009-12-03 07:58:21 +00001986 if (!(hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0 &&
1987 port == 0 && hw->dev[1] && netif_running(hw->dev[1])))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001988 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET);
1989
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001990 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001991
Stephen Hemminger6c835042009-06-17 07:30:35 +00001992 /* Force any delayed status interrrupt and NAPI */
1993 sky2_write32(hw, STAT_LEV_TIMER_CNT, 0);
1994 sky2_write32(hw, STAT_TX_TIMER_CNT, 0);
1995 sky2_write32(hw, STAT_ISR_TIMER_CNT, 0);
1996 sky2_read8(hw, STAT_ISR_TIMER_CTRL);
1997
Mike McCormacka947a392009-07-21 20:57:56 -07001998 sky2_rx_stop(sky2);
1999
Stephen Hemminger0da6d7b2009-08-14 05:15:15 +00002000 spin_lock_bh(&sky2->phy_lock);
Stephen Hemmingerb96936da72008-05-14 17:04:15 -07002001 sky2_phy_power_down(hw, port);
Stephen Hemminger0da6d7b2009-08-14 05:15:15 +00002002 spin_unlock_bh(&sky2->phy_lock);
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -07002003
Mike McCormack264bb4f2009-08-14 05:15:14 +00002004 sky2_tx_reset(hw, port);
2005
Stephen Hemminger481cea42009-08-14 15:33:19 -07002006 /* Free any pending frames stuck in HW queue */
2007 sky2_tx_complete(sky2, sky2->tx_prod);
Mike McCormackf2b31cb2010-02-12 06:58:05 +00002008}
2009
2010/* Network shutdown */
2011static int sky2_down(struct net_device *dev)
2012{
2013 struct sky2_port *sky2 = netdev_priv(dev);
Mike McCormack8a0c9222010-02-12 06:58:06 +00002014 struct sky2_hw *hw = sky2->hw;
Mike McCormackf2b31cb2010-02-12 06:58:05 +00002015
2016 /* Never really got started! */
2017 if (!sky2->tx_le)
2018 return 0;
2019
Joe Perches6c35aba2010-02-15 08:34:21 +00002020 netif_info(sky2, ifdown, dev, "disabling interface\n");
Mike McCormackf2b31cb2010-02-12 06:58:05 +00002021
Mike McCormack8a0c9222010-02-12 06:58:06 +00002022 /* Disable port IRQ */
2023 sky2_write32(hw, B0_IMSK,
2024 sky2_read32(hw, B0_IMSK) & ~portirq_msk[sky2->port]);
2025 sky2_read32(hw, B0_IMSK);
2026
2027 synchronize_irq(hw->pdev->irq);
2028 napi_synchronize(&hw->napi);
2029
Mike McCormackf2b31cb2010-02-12 06:58:05 +00002030 sky2_hw_down(sky2);
Stephen Hemminger481cea42009-08-14 15:33:19 -07002031
Mike McCormack90bbebb2009-09-01 03:21:35 +00002032 sky2_free_buffers(sky2);
Stephen Hemminger1b537562005-12-20 15:08:07 -08002033
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002034 return 0;
2035}
2036
2037static u16 sky2_phy_speed(const struct sky2_hw *hw, u16 aux)
2038{
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002039 if (hw->flags & SKY2_HW_FIBRE_PHY)
Stephen Hemminger793b8832005-09-14 16:06:14 -07002040 return SPEED_1000;
2041
Stephen Hemminger05745c42007-09-19 15:36:45 -07002042 if (!(hw->flags & SKY2_HW_GIGABIT)) {
2043 if (aux & PHY_M_PS_SPEED_100)
2044 return SPEED_100;
2045 else
2046 return SPEED_10;
2047 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002048
2049 switch (aux & PHY_M_PS_SPEED_MSK) {
2050 case PHY_M_PS_SPEED_1000:
2051 return SPEED_1000;
2052 case PHY_M_PS_SPEED_100:
2053 return SPEED_100;
2054 default:
2055 return SPEED_10;
2056 }
2057}
2058
2059static void sky2_link_up(struct sky2_port *sky2)
2060{
2061 struct sky2_hw *hw = sky2->hw;
2062 unsigned port = sky2->port;
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07002063 static const char *fc_name[] = {
2064 [FC_NONE] = "none",
2065 [FC_TX] = "tx",
2066 [FC_RX] = "rx",
2067 [FC_BOTH] = "both",
2068 };
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002069
stephen hemminger8e116802011-07-07 05:50:58 +00002070 sky2_set_ipg(sky2);
2071
Brandon Philips38000a92010-06-16 16:21:58 +00002072 sky2_enable_rx_tx(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002073
2074 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
2075
2076 netif_carrier_on(sky2->netdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002077
Stephen Hemminger75e80682007-09-19 15:36:46 -07002078 mod_timer(&hw->watchdog_timer, jiffies + 1);
Stephen Hemminger32c2c302007-08-21 14:34:03 -07002079
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002080 /* Turn on link LED */
Stephen Hemminger793b8832005-09-14 16:06:14 -07002081 sky2_write8(hw, SK_REG(port, LNK_LED_REG),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002082 LINKLED_ON | LINKLED_BLINK_OFF | LINKLED_LINKSYNC_OFF);
2083
Joe Perches6c35aba2010-02-15 08:34:21 +00002084 netif_info(sky2, link, sky2->netdev,
2085 "Link is up at %d Mbps, %s duplex, flow control %s\n",
2086 sky2->speed,
2087 sky2->duplex == DUPLEX_FULL ? "full" : "half",
2088 fc_name[sky2->flow_status]);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002089}
2090
2091static void sky2_link_down(struct sky2_port *sky2)
2092{
2093 struct sky2_hw *hw = sky2->hw;
2094 unsigned port = sky2->port;
2095 u16 reg;
2096
2097 gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);
2098
2099 reg = gma_read16(hw, port, GM_GP_CTRL);
2100 reg &= ~(GM_GPCR_RX_ENA | GM_GPCR_TX_ENA);
2101 gma_write16(hw, port, GM_GP_CTRL, reg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002102
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002103 netif_carrier_off(sky2->netdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002104
Brandon Philips809aaaa2009-10-29 17:01:49 -07002105 /* Turn off link LED */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002106 sky2_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_OFF);
2107
Joe Perches6c35aba2010-02-15 08:34:21 +00002108 netif_info(sky2, link, sky2->netdev, "Link is down\n");
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07002109
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002110 sky2_phy_init(hw, port);
2111}
2112
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07002113static enum flow_control sky2_flow(int rx, int tx)
2114{
2115 if (rx)
2116 return tx ? FC_BOTH : FC_RX;
2117 else
2118 return tx ? FC_TX : FC_NONE;
2119}
2120
Stephen Hemminger793b8832005-09-14 16:06:14 -07002121static int sky2_autoneg_done(struct sky2_port *sky2, u16 aux)
2122{
2123 struct sky2_hw *hw = sky2->hw;
2124 unsigned port = sky2->port;
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08002125 u16 advert, lpa;
Stephen Hemminger793b8832005-09-14 16:06:14 -07002126
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08002127 advert = gm_phy_read(hw, port, PHY_MARV_AUNE_ADV);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002128 lpa = gm_phy_read(hw, port, PHY_MARV_AUNE_LP);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002129 if (lpa & PHY_M_AN_RF) {
Joe Perchesada1db52010-02-17 15:01:59 +00002130 netdev_err(sky2->netdev, "remote fault\n");
Stephen Hemminger793b8832005-09-14 16:06:14 -07002131 return -1;
2132 }
2133
Stephen Hemminger793b8832005-09-14 16:06:14 -07002134 if (!(aux & PHY_M_PS_SPDUP_RES)) {
Joe Perchesada1db52010-02-17 15:01:59 +00002135 netdev_err(sky2->netdev, "speed/duplex mismatch\n");
Stephen Hemminger793b8832005-09-14 16:06:14 -07002136 return -1;
2137 }
2138
Stephen Hemminger793b8832005-09-14 16:06:14 -07002139 sky2->speed = sky2_phy_speed(hw, aux);
Stephen Hemminger7c74ac12006-10-17 10:24:08 -07002140 sky2->duplex = (aux & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
Stephen Hemminger793b8832005-09-14 16:06:14 -07002141
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08002142 /* Since the pause result bits seem to in different positions on
2143 * different chips. look at registers.
2144 */
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002145 if (hw->flags & SKY2_HW_FIBRE_PHY) {
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08002146 /* Shift for bits in fiber PHY */
2147 advert &= ~(ADVERTISE_PAUSE_CAP|ADVERTISE_PAUSE_ASYM);
2148 lpa &= ~(LPA_PAUSE_CAP|LPA_PAUSE_ASYM);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002149
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08002150 if (advert & ADVERTISE_1000XPAUSE)
2151 advert |= ADVERTISE_PAUSE_CAP;
2152 if (advert & ADVERTISE_1000XPSE_ASYM)
2153 advert |= ADVERTISE_PAUSE_ASYM;
2154 if (lpa & LPA_1000XPAUSE)
2155 lpa |= LPA_PAUSE_CAP;
2156 if (lpa & LPA_1000XPAUSE_ASYM)
2157 lpa |= LPA_PAUSE_ASYM;
2158 }
2159
2160 sky2->flow_status = FC_NONE;
2161 if (advert & ADVERTISE_PAUSE_CAP) {
2162 if (lpa & LPA_PAUSE_CAP)
2163 sky2->flow_status = FC_BOTH;
2164 else if (advert & ADVERTISE_PAUSE_ASYM)
2165 sky2->flow_status = FC_RX;
2166 } else if (advert & ADVERTISE_PAUSE_ASYM) {
2167 if ((lpa & LPA_PAUSE_CAP) && (lpa & LPA_PAUSE_ASYM))
2168 sky2->flow_status = FC_TX;
2169 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07002170
Joe Perches8e95a202009-12-03 07:58:21 +00002171 if (sky2->duplex == DUPLEX_HALF && sky2->speed < SPEED_1000 &&
2172 !(hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_EX))
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07002173 sky2->flow_status = FC_NONE;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07002174
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08002175 if (sky2->flow_status & FC_TX)
Stephen Hemminger793b8832005-09-14 16:06:14 -07002176 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
2177 else
2178 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
2179
2180 return 0;
2181}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002182
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002183/* Interrupt from PHY */
2184static void sky2_phy_intr(struct sky2_hw *hw, unsigned port)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002185{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002186 struct net_device *dev = hw->dev[port];
2187 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002188 u16 istatus, phystat;
2189
Stephen Hemmingerebc646f2006-10-17 10:23:56 -07002190 if (!netif_running(dev))
2191 return;
2192
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002193 spin_lock(&sky2->phy_lock);
2194 istatus = gm_phy_read(hw, port, PHY_MARV_INT_STAT);
2195 phystat = gm_phy_read(hw, port, PHY_MARV_PHY_STAT);
2196
Joe Perches6c35aba2010-02-15 08:34:21 +00002197 netif_info(sky2, intr, sky2->netdev, "phy interrupt status 0x%x 0x%x\n",
2198 istatus, phystat);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002199
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07002200 if (istatus & PHY_M_IS_AN_COMPL) {
stephen hemminger9badba22010-03-29 07:36:20 +00002201 if (sky2_autoneg_done(sky2, phystat) == 0 &&
2202 !netif_carrier_ok(dev))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002203 sky2_link_up(sky2);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002204 goto out;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002205 }
2206
Stephen Hemminger793b8832005-09-14 16:06:14 -07002207 if (istatus & PHY_M_IS_LSP_CHANGE)
2208 sky2->speed = sky2_phy_speed(hw, phystat);
2209
2210 if (istatus & PHY_M_IS_DUP_CHANGE)
2211 sky2->duplex =
2212 (phystat & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
2213
2214 if (istatus & PHY_M_IS_LST_CHANGE) {
2215 if (phystat & PHY_M_PS_LINK_UP)
2216 sky2_link_up(sky2);
2217 else
2218 sky2_link_down(sky2);
2219 }
2220out:
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002221 spin_unlock(&sky2->phy_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002222}
2223
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00002224/* Special quick link interrupt (Yukon-2 Optima only) */
2225static void sky2_qlink_intr(struct sky2_hw *hw)
2226{
2227 struct sky2_port *sky2 = netdev_priv(hw->dev[0]);
2228 u32 imask;
2229 u16 phy;
2230
2231 /* disable irq */
2232 imask = sky2_read32(hw, B0_IMSK);
2233 imask &= ~Y2_IS_PHY_QLNK;
2234 sky2_write32(hw, B0_IMSK, imask);
2235
2236 /* reset PHY Link Detect */
2237 phy = sky2_pci_read16(hw, PSM_CONFIG_REG4);
stephen hemmingera40ccc62010-01-24 18:46:06 +00002238 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00002239 sky2_pci_write16(hw, PSM_CONFIG_REG4, phy | 1);
stephen hemmingera40ccc62010-01-24 18:46:06 +00002240 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00002241
2242 sky2_link_up(sky2);
2243}
2244
Stephen Hemminger62335ab2007-02-06 10:45:42 -08002245/* Transmit timeout is only called if we are running, carrier is up
Stephen Hemminger302d1252006-01-17 13:43:20 -08002246 * and tx queue is full (stopped).
2247 */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002248static void sky2_tx_timeout(struct net_device *dev)
2249{
2250 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger8cc048e2005-12-09 11:35:07 -08002251 struct sky2_hw *hw = sky2->hw;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002252
Joe Perches6c35aba2010-02-15 08:34:21 +00002253 netif_err(sky2, timer, dev, "tx timeout\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002254
Joe Perchesada1db52010-02-17 15:01:59 +00002255 netdev_printk(KERN_DEBUG, dev, "transmit ring %u .. %u report=%u done=%u\n",
2256 sky2->tx_cons, sky2->tx_prod,
2257 sky2_read16(hw, sky2->port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX),
2258 sky2_read16(hw, Q_ADDR(txqaddr[sky2->port], Q_DONE)));
Stephen Hemminger8cc048e2005-12-09 11:35:07 -08002259
Stephen Hemminger81906792007-02-15 16:40:33 -08002260 /* can't restart safely under softirq */
2261 schedule_work(&hw->restart_work);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002262}
2263
2264static int sky2_change_mtu(struct net_device *dev, int new_mtu)
2265{
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002266 struct sky2_port *sky2 = netdev_priv(dev);
2267 struct sky2_hw *hw = sky2->hw;
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07002268 unsigned port = sky2->port;
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002269 int err;
2270 u16 ctl, mode;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002271 u32 imask;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002272
stephen hemminger44dde562010-02-12 06:58:01 +00002273 /* MTU size outside the spec */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002274 if (new_mtu < ETH_ZLEN || new_mtu > ETH_JUMBO_MTU)
2275 return -EINVAL;
2276
stephen hemminger44dde562010-02-12 06:58:01 +00002277 /* MTU > 1500 on yukon FE and FE+ not allowed */
Stephen Hemminger05745c42007-09-19 15:36:45 -07002278 if (new_mtu > ETH_DATA_LEN &&
2279 (hw->chip_id == CHIP_ID_YUKON_FE ||
2280 hw->chip_id == CHIP_ID_YUKON_FE_P))
Stephen Hemmingerd2adf4f2007-04-11 14:48:02 -07002281 return -EINVAL;
2282
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002283 if (!netif_running(dev)) {
2284 dev->mtu = new_mtu;
Michał Mirosławf5d64032011-04-10 03:13:21 +00002285 netdev_update_features(dev);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002286 return 0;
2287 }
2288
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002289 imask = sky2_read32(hw, B0_IMSK);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002290 sky2_write32(hw, B0_IMSK, 0);
2291
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08002292 dev->trans_start = jiffies; /* prevent tx timeout */
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002293 napi_disable(&hw->napi);
Mike McCormackdf010932010-05-13 06:12:49 +00002294 netif_tx_disable(dev);
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08002295
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002296 synchronize_irq(hw->pdev->irq);
2297
Stephen Hemminger39dbd952008-02-04 19:45:13 -08002298 if (!(hw->flags & SKY2_HW_RAM_BUFFER))
Stephen Hemminger69161612007-06-04 17:23:26 -07002299 sky2_set_tx_stfwd(hw, port);
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07002300
2301 ctl = gma_read16(hw, port, GM_GP_CTRL);
2302 gma_write16(hw, port, GM_GP_CTRL, ctl & ~GM_GPCR_RX_ENA);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002303 sky2_rx_stop(sky2);
2304 sky2_rx_clean(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002305
2306 dev->mtu = new_mtu;
Michał Mirosławf5d64032011-04-10 03:13:21 +00002307 netdev_update_features(dev);
Stephen Hemminger14d02632006-09-26 11:57:43 -07002308
stephen hemminger8e116802011-07-07 05:50:58 +00002309 mode = DATA_BLIND_VAL(DATA_BLIND_DEF) | GM_SMOD_VLAN_ENA;
2310 if (sky2->speed > SPEED_100)
2311 mode |= IPG_DATA_VAL(IPG_DATA_DEF_1000);
2312 else
2313 mode |= IPG_DATA_VAL(IPG_DATA_DEF_10_100);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002314
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002315 if (dev->mtu > ETH_DATA_LEN)
2316 mode |= GM_SMOD_JUMBO_ENA;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002317
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07002318 gma_write16(hw, port, GM_SERIAL_MODE, mode);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002319
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07002320 sky2_write8(hw, RB_ADDR(rxqaddr[port], RB_CTRL), RB_ENA_OP_MD);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002321
Mike McCormack200ac492010-02-12 06:58:03 +00002322 err = sky2_alloc_rx_skbs(sky2);
2323 if (!err)
2324 sky2_rx_start(sky2);
2325 else
2326 sky2_rx_clean(sky2);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002327 sky2_write32(hw, B0_IMSK, imask);
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08002328
David S. Millerd1d08d12008-01-07 20:53:33 -08002329 sky2_read32(hw, B0_Y2_SP_LISR);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002330 napi_enable(&hw->napi);
2331
Stephen Hemminger1b537562005-12-20 15:08:07 -08002332 if (err)
2333 dev_close(dev);
2334 else {
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07002335 gma_write16(hw, port, GM_GP_CTRL, ctl);
Stephen Hemminger1b537562005-12-20 15:08:07 -08002336
Stephen Hemminger1b537562005-12-20 15:08:07 -08002337 netif_wake_queue(dev);
2338 }
2339
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002340 return err;
2341}
2342
Stephen Hemminger14d02632006-09-26 11:57:43 -07002343/* For small just reuse existing skb for next receive */
2344static struct sk_buff *receive_copy(struct sky2_port *sky2,
2345 const struct rx_ring_info *re,
2346 unsigned length)
2347{
2348 struct sk_buff *skb;
2349
Eric Dumazet89d71a62009-10-13 05:34:20 +00002350 skb = netdev_alloc_skb_ip_align(sky2->netdev, length);
Stephen Hemminger14d02632006-09-26 11:57:43 -07002351 if (likely(skb)) {
Stephen Hemminger14d02632006-09-26 11:57:43 -07002352 pci_dma_sync_single_for_cpu(sky2->hw->pdev, re->data_addr,
2353 length, PCI_DMA_FROMDEVICE);
Arnaldo Carvalho de Melod626f622007-03-27 18:55:52 -03002354 skb_copy_from_linear_data(re->skb, skb->data, length);
Stephen Hemminger14d02632006-09-26 11:57:43 -07002355 skb->ip_summed = re->skb->ip_summed;
2356 skb->csum = re->skb->csum;
2357 pci_dma_sync_single_for_device(sky2->hw->pdev, re->data_addr,
2358 length, PCI_DMA_FROMDEVICE);
2359 re->skb->ip_summed = CHECKSUM_NONE;
Stephen Hemminger489b10c2006-10-03 16:39:12 -07002360 skb_put(skb, length);
Stephen Hemminger14d02632006-09-26 11:57:43 -07002361 }
2362 return skb;
2363}
2364
2365/* Adjust length of skb with fragments to match received data */
2366static void skb_put_frags(struct sk_buff *skb, unsigned int hdr_space,
2367 unsigned int length)
2368{
2369 int i, num_frags;
2370 unsigned int size;
2371
2372 /* put header into skb */
2373 size = min(length, hdr_space);
2374 skb->tail += size;
2375 skb->len += size;
2376 length -= size;
2377
2378 num_frags = skb_shinfo(skb)->nr_frags;
2379 for (i = 0; i < num_frags; i++) {
2380 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
2381
2382 if (length == 0) {
2383 /* don't need this page */
2384 __free_page(frag->page);
2385 --skb_shinfo(skb)->nr_frags;
2386 } else {
2387 size = min(length, (unsigned) PAGE_SIZE);
2388
2389 frag->size = size;
2390 skb->data_len += size;
2391 skb->truesize += size;
2392 skb->len += size;
2393 length -= size;
2394 }
2395 }
2396}
2397
2398/* Normal packet - take skb from ring element and put in a new one */
2399static struct sk_buff *receive_new(struct sky2_port *sky2,
2400 struct rx_ring_info *re,
2401 unsigned int length)
2402{
stephen hemminger3fbd9182010-02-01 13:45:41 +00002403 struct sk_buff *skb;
2404 struct rx_ring_info nre;
Stephen Hemminger14d02632006-09-26 11:57:43 -07002405 unsigned hdr_space = sky2->rx_data_size;
2406
Eric Dumazet68ac3192011-07-07 06:13:32 -07002407 nre.skb = sky2_rx_alloc(sky2, GFP_ATOMIC);
stephen hemminger3fbd9182010-02-01 13:45:41 +00002408 if (unlikely(!nre.skb))
2409 goto nobuf;
2410
2411 if (sky2_rx_map_skb(sky2->hw->pdev, &nre, hdr_space))
2412 goto nomap;
Stephen Hemminger14d02632006-09-26 11:57:43 -07002413
2414 skb = re->skb;
2415 sky2_rx_unmap_skb(sky2->hw->pdev, re);
Stephen Hemminger14d02632006-09-26 11:57:43 -07002416 prefetch(skb->data);
stephen hemminger3fbd9182010-02-01 13:45:41 +00002417 *re = nre;
Stephen Hemminger14d02632006-09-26 11:57:43 -07002418
2419 if (skb_shinfo(skb)->nr_frags)
2420 skb_put_frags(skb, hdr_space, length);
2421 else
Stephen Hemminger489b10c2006-10-03 16:39:12 -07002422 skb_put(skb, length);
Stephen Hemminger14d02632006-09-26 11:57:43 -07002423 return skb;
stephen hemminger3fbd9182010-02-01 13:45:41 +00002424
2425nomap:
2426 dev_kfree_skb(nre.skb);
2427nobuf:
2428 return NULL;
Stephen Hemminger14d02632006-09-26 11:57:43 -07002429}
2430
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002431/*
2432 * Receive one packet.
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07002433 * For larger packets, get new buffer.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002434 */
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002435static struct sk_buff *sky2_receive(struct net_device *dev,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002436 u16 length, u32 status)
2437{
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002438 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger291ea612006-09-26 11:57:41 -07002439 struct rx_ring_info *re = sky2->rx_ring + sky2->rx_next;
Stephen Hemminger79e57d32005-09-19 15:42:33 -07002440 struct sk_buff *skb = NULL;
Stephen Hemmingerd6532232007-09-19 15:36:42 -07002441 u16 count = (status & GMR_FS_LEN) >> 16;
2442
Stephen Hemminger86aa7782011-01-09 15:54:15 -08002443 if (status & GMR_FS_VLAN)
2444 count -= VLAN_HLEN; /* Account for vlan tag */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002445
Joe Perches6c35aba2010-02-15 08:34:21 +00002446 netif_printk(sky2, rx_status, KERN_DEBUG, dev,
2447 "rx slot %u status 0x%x len %d\n",
2448 sky2->rx_next, status, length);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002449
Stephen Hemminger793b8832005-09-14 16:06:14 -07002450 sky2->rx_next = (sky2->rx_next + 1) % sky2->rx_pending;
Stephen Hemmingerd70cd512005-12-09 11:35:09 -08002451 prefetch(sky2->rx_ring + sky2->rx_next);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002452
Stephen Hemminger3b12e012007-09-26 17:58:47 -07002453 /* This chip has hardware problems that generates bogus status.
2454 * So do only marginal checking and expect higher level protocols
2455 * to handle crap frames.
2456 */
2457 if (sky2->hw->chip_id == CHIP_ID_YUKON_FE_P &&
2458 sky2->hw->chip_rev == CHIP_REV_YU_FE2_A0 &&
2459 length != count)
2460 goto okay;
2461
shemminger@osdl.org42eeea02005-11-30 11:45:13 -08002462 if (status & GMR_FS_ANY_ERR)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002463 goto error;
2464
shemminger@osdl.org42eeea02005-11-30 11:45:13 -08002465 if (!(status & GMR_FS_RX_OK))
2466 goto resubmit;
2467
Stephen Hemmingerd6532232007-09-19 15:36:42 -07002468 /* if length reported by DMA does not match PHY, packet was truncated */
2469 if (length != count)
stephen hemminger0885a302010-12-31 15:34:27 +00002470 goto error;
Stephen Hemminger71749532007-07-09 15:33:40 -07002471
Stephen Hemminger3b12e012007-09-26 17:58:47 -07002472okay:
Stephen Hemminger14d02632006-09-26 11:57:43 -07002473 if (length < copybreak)
2474 skb = receive_copy(sky2, re, length);
2475 else
2476 skb = receive_new(sky2, re, length);
Stephen Hemminger90c30332010-02-03 08:31:12 +00002477
2478 dev->stats.rx_dropped += (skb == NULL);
2479
Stephen Hemminger793b8832005-09-14 16:06:14 -07002480resubmit:
Stephen Hemminger14d02632006-09-26 11:57:43 -07002481 sky2_rx_submit(sky2, re);
Stephen Hemminger79e57d32005-09-19 15:42:33 -07002482
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002483 return skb;
2484
2485error:
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002486 ++dev->stats.rx_errors;
Stephen Hemminger6e15b712005-12-20 15:08:09 -08002487
Joe Perches6c35aba2010-02-15 08:34:21 +00002488 if (net_ratelimit())
2489 netif_info(sky2, rx_err, dev,
2490 "rx error, status 0x%x length %d\n", status, length);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002491
Stephen Hemminger793b8832005-09-14 16:06:14 -07002492 goto resubmit;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002493}
2494
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002495/* Transmit complete */
2496static inline void sky2_tx_done(struct net_device *dev, u16 last)
Stephen Hemminger13b97b72005-12-09 11:35:03 -08002497{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002498 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger302d1252006-01-17 13:43:20 -08002499
Mike McCormack8a0c9222010-02-12 06:58:06 +00002500 if (netif_running(dev)) {
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002501 sky2_tx_complete(sky2, last);
Mike McCormack8a0c9222010-02-12 06:58:06 +00002502
2503 /* Wake unless it's detached, and called e.g. from sky2_down() */
2504 if (tx_avail(sky2) > MAX_SKB_TX_LE + 4)
2505 netif_wake_queue(dev);
2506 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002507}
2508
Stephen Hemminger37e5a242009-06-17 07:30:39 +00002509static inline void sky2_skb_rx(const struct sky2_port *sky2,
2510 u32 status, struct sk_buff *skb)
2511{
Stephen Hemminger86aa7782011-01-09 15:54:15 -08002512 if (status & GMR_FS_VLAN)
2513 __vlan_hwaccel_put_tag(skb, be16_to_cpu(sky2->rx_tag));
2514
Stephen Hemminger37e5a242009-06-17 07:30:39 +00002515 if (skb->ip_summed == CHECKSUM_NONE)
2516 netif_receive_skb(skb);
2517 else
2518 napi_gro_receive(&sky2->hw->napi, skb);
2519}
2520
Stephen Hemmingerbf15fe92009-06-17 07:30:36 +00002521static inline void sky2_rx_done(struct sky2_hw *hw, unsigned port,
2522 unsigned packets, unsigned bytes)
2523{
stephen hemminger0885a302010-12-31 15:34:27 +00002524 struct net_device *dev = hw->dev[port];
2525 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingerbf15fe92009-06-17 07:30:36 +00002526
stephen hemminger0885a302010-12-31 15:34:27 +00002527 if (packets == 0)
2528 return;
2529
2530 u64_stats_update_begin(&sky2->rx_stats.syncp);
2531 sky2->rx_stats.packets += packets;
2532 sky2->rx_stats.bytes += bytes;
2533 u64_stats_update_end(&sky2->rx_stats.syncp);
2534
2535 dev->last_rx = jiffies;
2536 sky2_rx_update(netdev_priv(dev), rxqaddr[port]);
Stephen Hemmingerbf15fe92009-06-17 07:30:36 +00002537}
2538
stephen hemminger375c5682010-02-07 06:28:36 +00002539static void sky2_rx_checksum(struct sky2_port *sky2, u32 status)
2540{
2541 /* If this happens then driver assuming wrong format for chip type */
2542 BUG_ON(sky2->hw->flags & SKY2_HW_NEW_LE);
2543
2544 /* Both checksum counters are programmed to start at
2545 * the same offset, so unless there is a problem they
2546 * should match. This failure is an early indication that
2547 * hardware receive checksumming won't work.
2548 */
2549 if (likely((u16)(status >> 16) == (u16)status)) {
2550 struct sk_buff *skb = sky2->rx_ring[sky2->rx_next].skb;
2551 skb->ip_summed = CHECKSUM_COMPLETE;
2552 skb->csum = le16_to_cpu(status);
2553 } else {
2554 dev_notice(&sky2->hw->pdev->dev,
2555 "%s: receive checksum problem (status = %#x)\n",
2556 sky2->netdev->name, status);
2557
Michał Mirosławf5d64032011-04-10 03:13:21 +00002558 /* Disable checksum offload
2559 * It will be reenabled on next ndo_set_features, but if it's
2560 * really broken, will get disabled again
2561 */
2562 sky2->netdev->features &= ~NETIF_F_RXCSUM;
stephen hemminger375c5682010-02-07 06:28:36 +00002563 sky2_write32(sky2->hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
2564 BMU_DIS_RX_CHKSUM);
2565 }
2566}
2567
Stephen Hemmingerbf731302010-04-24 20:04:12 -07002568static void sky2_rx_hash(struct sky2_port *sky2, u32 status)
2569{
2570 struct sk_buff *skb;
2571
2572 skb = sky2->rx_ring[sky2->rx_next].skb;
2573 skb->rxhash = le32_to_cpu(status);
2574}
2575
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002576/* Process status response ring */
Stephen Hemminger26691832007-10-11 18:31:13 -07002577static int sky2_status_intr(struct sky2_hw *hw, int to_do, u16 idx)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002578{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002579 int work_done = 0;
Stephen Hemmingerbf15fe92009-06-17 07:30:36 +00002580 unsigned int total_bytes[2] = { 0 };
2581 unsigned int total_packets[2] = { 0 };
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002582
Stephen Hemmingeraf2a58a2005-12-09 11:35:04 -08002583 rmb();
Stephen Hemminger26691832007-10-11 18:31:13 -07002584 do {
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07002585 struct sky2_port *sky2;
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002586 struct sky2_status_le *le = hw->st_le + hw->st_idx;
Stephen Hemmingerab5adec2007-11-05 15:52:09 -08002587 unsigned port;
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002588 struct net_device *dev;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002589 struct sk_buff *skb;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002590 u32 status;
2591 u16 length;
Stephen Hemmingerab5adec2007-11-05 15:52:09 -08002592 u8 opcode = le->opcode;
2593
2594 if (!(opcode & HW_OWNER))
2595 break;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002596
stephen hemmingerefe91932010-04-22 13:42:56 +00002597 hw->st_idx = RING_NEXT(hw->st_idx, hw->st_size);
shemminger@osdl.orgbea86102005-10-26 12:16:10 -07002598
Stephen Hemmingerab5adec2007-11-05 15:52:09 -08002599 port = le->css & CSS_LINK_BIT;
Stephen Hemminger69161612007-06-04 17:23:26 -07002600 dev = hw->dev[port];
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002601 sky2 = netdev_priv(dev);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07002602 length = le16_to_cpu(le->length);
2603 status = le32_to_cpu(le->status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002604
Stephen Hemmingerab5adec2007-11-05 15:52:09 -08002605 le->opcode = 0;
2606 switch (opcode & ~HW_OWNER) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002607 case OP_RXSTAT:
Stephen Hemmingerbf15fe92009-06-17 07:30:36 +00002608 total_packets[port]++;
2609 total_bytes[port] += length;
Stephen Hemminger90c30332010-02-03 08:31:12 +00002610
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002611 skb = sky2_receive(dev, length, status);
Stephen Hemminger90c30332010-02-03 08:31:12 +00002612 if (!skb)
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07002613 break;
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002614
Stephen Hemminger69161612007-06-04 17:23:26 -07002615 /* This chip reports checksum status differently */
Stephen Hemminger05745c42007-09-19 15:36:45 -07002616 if (hw->flags & SKY2_HW_NEW_LE) {
Michał Mirosławf5d64032011-04-10 03:13:21 +00002617 if ((dev->features & NETIF_F_RXCSUM) &&
Stephen Hemminger69161612007-06-04 17:23:26 -07002618 (le->css & (CSS_ISIPV4 | CSS_ISIPV6)) &&
2619 (le->css & CSS_TCPUDPCSOK))
2620 skb->ip_summed = CHECKSUM_UNNECESSARY;
2621 else
2622 skb->ip_summed = CHECKSUM_NONE;
2623 }
2624
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002625 skb->protocol = eth_type_trans(skb, dev);
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002626
Stephen Hemminger37e5a242009-06-17 07:30:39 +00002627 sky2_skb_rx(sky2, status, skb);
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002628
Stephen Hemminger22e11702006-07-12 15:23:48 -07002629 /* Stop after net poll weight */
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002630 if (++work_done >= to_do)
2631 goto exit_loop;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002632 break;
2633
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07002634 case OP_RXVLAN:
2635 sky2->rx_tag = length;
2636 break;
2637
2638 case OP_RXCHKSVLAN:
2639 sky2->rx_tag = length;
2640 /* fall through */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002641 case OP_RXCHKS:
Michał Mirosławf5d64032011-04-10 03:13:21 +00002642 if (likely(dev->features & NETIF_F_RXCSUM))
stephen hemminger375c5682010-02-07 06:28:36 +00002643 sky2_rx_checksum(sky2, status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002644 break;
2645
Stephen Hemmingerbf731302010-04-24 20:04:12 -07002646 case OP_RSS_HASH:
2647 sky2_rx_hash(sky2, status);
2648 break;
2649
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002650 case OP_TXINDEXLE:
Stephen Hemminger13b97b72005-12-09 11:35:03 -08002651 /* TX index reports status for both ports */
Stephen Hemmingerf55925d2006-05-08 15:11:28 -07002652 sky2_tx_done(hw->dev[0], status & 0xfff);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002653 if (hw->dev[1])
2654 sky2_tx_done(hw->dev[1],
2655 ((status >> 24) & 0xff)
2656 | (u16)(length & 0xf) << 8);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002657 break;
2658
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002659 default:
2660 if (net_ratelimit())
Joe Perchesada1db52010-02-17 15:01:59 +00002661 pr_warning("unknown status opcode 0x%x\n", opcode);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002662 }
Stephen Hemminger26691832007-10-11 18:31:13 -07002663 } while (hw->st_idx != idx);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002664
Stephen Hemmingerfe2a24d2006-08-01 11:55:23 -07002665 /* Fully processed status ring so clear irq */
2666 sky2_write32(hw, STAT_CTRL, SC_STAT_CLR_IRQ);
2667
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002668exit_loop:
Stephen Hemmingerbf15fe92009-06-17 07:30:36 +00002669 sky2_rx_done(hw, 0, total_packets[0], total_bytes[0]);
2670 sky2_rx_done(hw, 1, total_packets[1], total_bytes[1]);
Stephen Hemminger22e11702006-07-12 15:23:48 -07002671
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002672 return work_done;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002673}
2674
2675static void sky2_hw_error(struct sky2_hw *hw, unsigned port, u32 status)
2676{
2677 struct net_device *dev = hw->dev[port];
2678
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002679 if (net_ratelimit())
Joe Perchesada1db52010-02-17 15:01:59 +00002680 netdev_info(dev, "hw error interrupt status 0x%x\n", status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002681
2682 if (status & Y2_IS_PAR_RD1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002683 if (net_ratelimit())
Joe Perchesada1db52010-02-17 15:01:59 +00002684 netdev_err(dev, "ram data read parity error\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002685 /* Clear IRQ */
2686 sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_RD_PERR);
2687 }
2688
2689 if (status & Y2_IS_PAR_WR1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002690 if (net_ratelimit())
Joe Perchesada1db52010-02-17 15:01:59 +00002691 netdev_err(dev, "ram data write parity error\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002692
2693 sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_WR_PERR);
2694 }
2695
2696 if (status & Y2_IS_PAR_MAC1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002697 if (net_ratelimit())
Joe Perchesada1db52010-02-17 15:01:59 +00002698 netdev_err(dev, "MAC parity error\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002699 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_PE);
2700 }
2701
2702 if (status & Y2_IS_PAR_RX1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002703 if (net_ratelimit())
Joe Perchesada1db52010-02-17 15:01:59 +00002704 netdev_err(dev, "RX parity error\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002705 sky2_write32(hw, Q_ADDR(rxqaddr[port], Q_CSR), BMU_CLR_IRQ_PAR);
2706 }
2707
2708 if (status & Y2_IS_TCP_TXA1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002709 if (net_ratelimit())
Joe Perchesada1db52010-02-17 15:01:59 +00002710 netdev_err(dev, "TCP segmentation error\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002711 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_CLR_IRQ_TCP);
2712 }
2713}
2714
2715static void sky2_hw_intr(struct sky2_hw *hw)
2716{
Stephen Hemminger555382c2007-08-29 12:58:14 -07002717 struct pci_dev *pdev = hw->pdev;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002718 u32 status = sky2_read32(hw, B0_HWE_ISRC);
Stephen Hemminger555382c2007-08-29 12:58:14 -07002719 u32 hwmsk = sky2_read32(hw, B0_HWE_IMSK);
2720
2721 status &= hwmsk;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002722
Stephen Hemminger793b8832005-09-14 16:06:14 -07002723 if (status & Y2_IS_TIST_OV)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002724 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002725
2726 if (status & (Y2_IS_MST_ERR | Y2_IS_IRQ_STAT)) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07002727 u16 pci_err;
2728
stephen hemmingera40ccc62010-01-24 18:46:06 +00002729 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08002730 pci_err = sky2_pci_read16(hw, PCI_STATUS);
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002731 if (net_ratelimit())
Stephen Hemminger555382c2007-08-29 12:58:14 -07002732 dev_err(&pdev->dev, "PCI hardware error (0x%x)\n",
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08002733 pci_err);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002734
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08002735 sky2_pci_write16(hw, PCI_STATUS,
Stephen Hemminger167f53d2007-09-25 19:01:02 -07002736 pci_err | PCI_STATUS_ERROR_BITS);
stephen hemmingera40ccc62010-01-24 18:46:06 +00002737 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002738 }
2739
2740 if (status & Y2_IS_PCI_EXP) {
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07002741 /* PCI-Express uncorrectable Error occurred */
Stephen Hemminger555382c2007-08-29 12:58:14 -07002742 u32 err;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002743
stephen hemmingera40ccc62010-01-24 18:46:06 +00002744 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemminger7782c8c2007-11-27 11:02:32 -08002745 err = sky2_read32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS);
2746 sky2_write32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS,
2747 0xfffffffful);
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002748 if (net_ratelimit())
Stephen Hemminger555382c2007-08-29 12:58:14 -07002749 dev_err(&pdev->dev, "PCI Express error (0x%x)\n", err);
Stephen Hemmingercf06ffb2007-11-05 15:52:13 -08002750
Stephen Hemminger7782c8c2007-11-27 11:02:32 -08002751 sky2_read32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS);
stephen hemmingera40ccc62010-01-24 18:46:06 +00002752 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002753 }
2754
2755 if (status & Y2_HWE_L1_MASK)
2756 sky2_hw_error(hw, 0, status);
2757 status >>= 8;
2758 if (status & Y2_HWE_L1_MASK)
2759 sky2_hw_error(hw, 1, status);
2760}
2761
2762static void sky2_mac_intr(struct sky2_hw *hw, unsigned port)
2763{
2764 struct net_device *dev = hw->dev[port];
2765 struct sky2_port *sky2 = netdev_priv(dev);
2766 u8 status = sky2_read8(hw, SK_REG(port, GMAC_IRQ_SRC));
2767
Joe Perches6c35aba2010-02-15 08:34:21 +00002768 netif_info(sky2, intr, dev, "mac interrupt status 0x%x\n", status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002769
Stephen Hemmingera3caead2007-05-14 12:38:13 -07002770 if (status & GM_IS_RX_CO_OV)
2771 gma_read16(hw, port, GM_RX_IRQ_SRC);
2772
2773 if (status & GM_IS_TX_CO_OV)
2774 gma_read16(hw, port, GM_TX_IRQ_SRC);
2775
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002776 if (status & GM_IS_RX_FF_OR) {
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002777 ++dev->stats.rx_fifo_errors;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002778 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_CLI_RX_FO);
2779 }
2780
2781 if (status & GM_IS_TX_FF_UR) {
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002782 ++dev->stats.tx_fifo_errors;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002783 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_FU);
2784 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002785}
2786
Stephen Hemminger40b01722007-04-11 14:47:59 -07002787/* This should never happen it is a bug. */
Stephen Hemmingerc1197312009-08-18 15:17:07 +00002788static void sky2_le_error(struct sky2_hw *hw, unsigned port, u16 q)
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002789{
2790 struct net_device *dev = hw->dev[port];
Stephen Hemmingerc1197312009-08-18 15:17:07 +00002791 u16 idx = sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_GET_IDX));
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002792
Joe Perchesada1db52010-02-17 15:01:59 +00002793 dev_err(&hw->pdev->dev, "%s: descriptor error q=%#x get=%u put=%u\n",
Stephen Hemmingerc1197312009-08-18 15:17:07 +00002794 dev->name, (unsigned) q, (unsigned) idx,
2795 (unsigned) sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX)));
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002796
Stephen Hemminger40b01722007-04-11 14:47:59 -07002797 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_IRQ_CHK);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002798}
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002799
Stephen Hemminger75e80682007-09-19 15:36:46 -07002800static int sky2_rx_hung(struct net_device *dev)
2801{
2802 struct sky2_port *sky2 = netdev_priv(dev);
2803 struct sky2_hw *hw = sky2->hw;
2804 unsigned port = sky2->port;
2805 unsigned rxq = rxqaddr[port];
2806 u32 mac_rp = sky2_read32(hw, SK_REG(port, RX_GMF_RP));
2807 u8 mac_lev = sky2_read8(hw, SK_REG(port, RX_GMF_RLEV));
2808 u8 fifo_rp = sky2_read8(hw, Q_ADDR(rxq, Q_RP));
2809 u8 fifo_lev = sky2_read8(hw, Q_ADDR(rxq, Q_RL));
2810
2811 /* If idle and MAC or PCI is stuck */
2812 if (sky2->check.last == dev->last_rx &&
2813 ((mac_rp == sky2->check.mac_rp &&
2814 mac_lev != 0 && mac_lev >= sky2->check.mac_lev) ||
2815 /* Check if the PCI RX hang */
2816 (fifo_rp == sky2->check.fifo_rp &&
2817 fifo_lev != 0 && fifo_lev >= sky2->check.fifo_lev))) {
Joe Perchesada1db52010-02-17 15:01:59 +00002818 netdev_printk(KERN_DEBUG, dev,
2819 "hung mac %d:%d fifo %d (%d:%d)\n",
2820 mac_lev, mac_rp, fifo_lev,
2821 fifo_rp, sky2_read8(hw, Q_ADDR(rxq, Q_WP)));
Stephen Hemminger75e80682007-09-19 15:36:46 -07002822 return 1;
2823 } else {
2824 sky2->check.last = dev->last_rx;
2825 sky2->check.mac_rp = mac_rp;
2826 sky2->check.mac_lev = mac_lev;
2827 sky2->check.fifo_rp = fifo_rp;
2828 sky2->check.fifo_lev = fifo_lev;
2829 return 0;
2830 }
2831}
2832
Stephen Hemminger32c2c302007-08-21 14:34:03 -07002833static void sky2_watchdog(unsigned long arg)
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07002834{
Stephen Hemminger01bd7562006-05-08 15:11:30 -07002835 struct sky2_hw *hw = (struct sky2_hw *) arg;
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07002836
Stephen Hemminger75e80682007-09-19 15:36:46 -07002837 /* Check for lost IRQ once a second */
Stephen Hemminger32c2c302007-08-21 14:34:03 -07002838 if (sky2_read32(hw, B0_ISRC)) {
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002839 napi_schedule(&hw->napi);
Stephen Hemminger75e80682007-09-19 15:36:46 -07002840 } else {
2841 int i, active = 0;
2842
2843 for (i = 0; i < hw->ports; i++) {
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002844 struct net_device *dev = hw->dev[i];
Stephen Hemminger75e80682007-09-19 15:36:46 -07002845 if (!netif_running(dev))
2846 continue;
2847 ++active;
2848
2849 /* For chips with Rx FIFO, check if stuck */
Stephen Hemminger39dbd952008-02-04 19:45:13 -08002850 if ((hw->flags & SKY2_HW_RAM_BUFFER) &&
Stephen Hemminger75e80682007-09-19 15:36:46 -07002851 sky2_rx_hung(dev)) {
Joe Perchesada1db52010-02-17 15:01:59 +00002852 netdev_info(dev, "receiver hang detected\n");
Stephen Hemminger75e80682007-09-19 15:36:46 -07002853 schedule_work(&hw->restart_work);
2854 return;
2855 }
2856 }
2857
2858 if (active == 0)
2859 return;
Stephen Hemminger32c2c302007-08-21 14:34:03 -07002860 }
2861
Stephen Hemminger75e80682007-09-19 15:36:46 -07002862 mod_timer(&hw->watchdog_timer, round_jiffies(jiffies + HZ));
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07002863}
2864
Stephen Hemminger40b01722007-04-11 14:47:59 -07002865/* Hardware/software error handling */
2866static void sky2_err_intr(struct sky2_hw *hw, u32 status)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002867{
Stephen Hemminger40b01722007-04-11 14:47:59 -07002868 if (net_ratelimit())
2869 dev_warn(&hw->pdev->dev, "error interrupt status=%#x\n", status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002870
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002871 if (status & Y2_IS_HW_ERR)
2872 sky2_hw_intr(hw);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002873
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002874 if (status & Y2_IS_IRQ_MAC1)
2875 sky2_mac_intr(hw, 0);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002876
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002877 if (status & Y2_IS_IRQ_MAC2)
2878 sky2_mac_intr(hw, 1);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002879
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002880 if (status & Y2_IS_CHK_RX1)
Stephen Hemmingerc1197312009-08-18 15:17:07 +00002881 sky2_le_error(hw, 0, Q_R1);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002882
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002883 if (status & Y2_IS_CHK_RX2)
Stephen Hemmingerc1197312009-08-18 15:17:07 +00002884 sky2_le_error(hw, 1, Q_R2);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002885
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002886 if (status & Y2_IS_CHK_TXA1)
Stephen Hemmingerc1197312009-08-18 15:17:07 +00002887 sky2_le_error(hw, 0, Q_XA1);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002888
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002889 if (status & Y2_IS_CHK_TXA2)
Stephen Hemmingerc1197312009-08-18 15:17:07 +00002890 sky2_le_error(hw, 1, Q_XA2);
Stephen Hemminger40b01722007-04-11 14:47:59 -07002891}
2892
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002893static int sky2_poll(struct napi_struct *napi, int work_limit)
Stephen Hemminger40b01722007-04-11 14:47:59 -07002894{
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002895 struct sky2_hw *hw = container_of(napi, struct sky2_hw, napi);
Stephen Hemminger40b01722007-04-11 14:47:59 -07002896 u32 status = sky2_read32(hw, B0_Y2_SP_EISR);
David S. Miller6f535762007-10-11 18:08:29 -07002897 int work_done = 0;
Stephen Hemminger26691832007-10-11 18:31:13 -07002898 u16 idx;
Stephen Hemminger40b01722007-04-11 14:47:59 -07002899
2900 if (unlikely(status & Y2_IS_ERROR))
2901 sky2_err_intr(hw, status);
2902
2903 if (status & Y2_IS_IRQ_PHY1)
2904 sky2_phy_intr(hw, 0);
2905
2906 if (status & Y2_IS_IRQ_PHY2)
2907 sky2_phy_intr(hw, 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002908
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00002909 if (status & Y2_IS_PHY_QLNK)
2910 sky2_qlink_intr(hw);
2911
Stephen Hemminger26691832007-10-11 18:31:13 -07002912 while ((idx = sky2_read16(hw, STAT_PUT_IDX)) != hw->st_idx) {
2913 work_done += sky2_status_intr(hw, work_limit - work_done, idx);
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002914
David S. Miller6f535762007-10-11 18:08:29 -07002915 if (work_done >= work_limit)
Stephen Hemminger26691832007-10-11 18:31:13 -07002916 goto done;
Stephen Hemmingerfe2a24d2006-08-01 11:55:23 -07002917 }
David S. Miller6f535762007-10-11 18:08:29 -07002918
Stephen Hemminger26691832007-10-11 18:31:13 -07002919 napi_complete(napi);
2920 sky2_read32(hw, B0_Y2_SP_LISR);
2921done:
2922
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002923 return work_done;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002924}
2925
David Howells7d12e782006-10-05 14:55:46 +01002926static irqreturn_t sky2_intr(int irq, void *dev_id)
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002927{
2928 struct sky2_hw *hw = dev_id;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002929 u32 status;
2930
2931 /* Reading this mask interrupts as side effect */
2932 status = sky2_read32(hw, B0_Y2_SP_ISRC2);
2933 if (status == 0 || status == ~0)
2934 return IRQ_NONE;
2935
2936 prefetch(&hw->st_le[hw->st_idx]);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002937
2938 napi_schedule(&hw->napi);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002939
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002940 return IRQ_HANDLED;
2941}
2942
2943#ifdef CONFIG_NET_POLL_CONTROLLER
2944static void sky2_netpoll(struct net_device *dev)
2945{
2946 struct sky2_port *sky2 = netdev_priv(dev);
2947
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002948 napi_schedule(&sky2->hw->napi);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002949}
2950#endif
2951
2952/* Chip internal frequency for clock calculations */
Stephen Hemminger05745c42007-09-19 15:36:45 -07002953static u32 sky2_mhz(const struct sky2_hw *hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002954{
Stephen Hemminger793b8832005-09-14 16:06:14 -07002955 switch (hw->chip_id) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002956 case CHIP_ID_YUKON_EC:
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08002957 case CHIP_ID_YUKON_EC_U:
Stephen Hemminger937454942007-02-06 10:45:43 -08002958 case CHIP_ID_YUKON_EX:
Stephen Hemmingered4d4162008-01-10 16:14:14 -08002959 case CHIP_ID_YUKON_SUPR:
Stephen Hemminger0ce8b982008-06-17 09:04:27 -07002960 case CHIP_ID_YUKON_UL_2:
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00002961 case CHIP_ID_YUKON_OPT:
Stephen Hemminger05745c42007-09-19 15:36:45 -07002962 return 125;
2963
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002964 case CHIP_ID_YUKON_FE:
Stephen Hemminger05745c42007-09-19 15:36:45 -07002965 return 100;
2966
2967 case CHIP_ID_YUKON_FE_P:
2968 return 50;
2969
2970 case CHIP_ID_YUKON_XL:
2971 return 156;
2972
2973 default:
2974 BUG();
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002975 }
2976}
2977
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002978static inline u32 sky2_us2clk(const struct sky2_hw *hw, u32 us)
2979{
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002980 return sky2_mhz(hw) * us;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002981}
2982
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002983static inline u32 sky2_clk2us(const struct sky2_hw *hw, u32 clk)
2984{
2985 return clk / sky2_mhz(hw);
2986}
2987
2988
Stephen Hemmingere3173832007-02-06 10:45:39 -08002989static int __devinit sky2_init(struct sky2_hw *hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002990{
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07002991 u8 t8;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002992
Stephen Hemminger167f53d2007-09-25 19:01:02 -07002993 /* Enable all clocks and check for bad PCI access */
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08002994 sky2_pci_write32(hw, PCI_DEV_REG3, 0);
Stephen Hemminger451af332007-06-04 17:23:24 -07002995
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002996 sky2_write8(hw, B0_CTST, CS_RST_CLR);
Stephen Hemminger08c06d82006-01-30 11:37:54 -08002997
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002998 hw->chip_id = sky2_read8(hw, B2_CHIP_ID);
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002999 hw->chip_rev = (sky2_read8(hw, B2_MAC_CFG) & CFG_CHIP_R_MSK) >> 4;
3000
Mike McCormack060b9462010-07-29 03:34:52 +00003001 switch (hw->chip_id) {
Stephen Hemmingerea76e632007-09-19 15:36:44 -07003002 case CHIP_ID_YUKON_XL:
Stephen Hemminger39dbd952008-02-04 19:45:13 -08003003 hw->flags = SKY2_HW_GIGABIT | SKY2_HW_NEWER_PHY;
Stephen Hemmingerbf731302010-04-24 20:04:12 -07003004 if (hw->chip_rev < CHIP_REV_YU_XL_A2)
3005 hw->flags |= SKY2_HW_RSS_BROKEN;
Stephen Hemmingerea76e632007-09-19 15:36:44 -07003006 break;
3007
3008 case CHIP_ID_YUKON_EC_U:
3009 hw->flags = SKY2_HW_GIGABIT
3010 | SKY2_HW_NEWER_PHY
3011 | SKY2_HW_ADV_POWER_CTL;
3012 break;
3013
3014 case CHIP_ID_YUKON_EX:
3015 hw->flags = SKY2_HW_GIGABIT
3016 | SKY2_HW_NEWER_PHY
3017 | SKY2_HW_NEW_LE
stephen hemmingeraa5ca962011-07-07 13:40:00 +00003018 | SKY2_HW_ADV_POWER_CTL
3019 | SKY2_HW_RSS_CHKSUM;
Stephen Hemmingerea76e632007-09-19 15:36:44 -07003020
3021 /* New transmit checksum */
3022 if (hw->chip_rev != CHIP_REV_YU_EX_B0)
3023 hw->flags |= SKY2_HW_AUTO_TX_SUM;
3024 break;
3025
3026 case CHIP_ID_YUKON_EC:
3027 /* This rev is really old, and requires untested workarounds */
3028 if (hw->chip_rev == CHIP_REV_YU_EC_A1) {
3029 dev_err(&hw->pdev->dev, "unsupported revision Yukon-EC rev A1\n");
3030 return -EOPNOTSUPP;
3031 }
Stephen Hemmingerbf731302010-04-24 20:04:12 -07003032 hw->flags = SKY2_HW_GIGABIT | SKY2_HW_RSS_BROKEN;
Stephen Hemmingerea76e632007-09-19 15:36:44 -07003033 break;
3034
3035 case CHIP_ID_YUKON_FE:
Stephen Hemmingerbf731302010-04-24 20:04:12 -07003036 hw->flags = SKY2_HW_RSS_BROKEN;
Stephen Hemmingerea76e632007-09-19 15:36:44 -07003037 break;
3038
Stephen Hemminger05745c42007-09-19 15:36:45 -07003039 case CHIP_ID_YUKON_FE_P:
3040 hw->flags = SKY2_HW_NEWER_PHY
3041 | SKY2_HW_NEW_LE
3042 | SKY2_HW_AUTO_TX_SUM
3043 | SKY2_HW_ADV_POWER_CTL;
Stephen Hemminger86aa7782011-01-09 15:54:15 -08003044
3045 /* The workaround for status conflicts VLAN tag detection. */
3046 if (hw->chip_rev == CHIP_REV_YU_FE2_A0)
stephen hemmingeraa5ca962011-07-07 13:40:00 +00003047 hw->flags |= SKY2_HW_VLAN_BROKEN | SKY2_HW_RSS_CHKSUM;
Stephen Hemminger05745c42007-09-19 15:36:45 -07003048 break;
Stephen Hemmingered4d4162008-01-10 16:14:14 -08003049
3050 case CHIP_ID_YUKON_SUPR:
3051 hw->flags = SKY2_HW_GIGABIT
3052 | SKY2_HW_NEWER_PHY
3053 | SKY2_HW_NEW_LE
3054 | SKY2_HW_AUTO_TX_SUM
3055 | SKY2_HW_ADV_POWER_CTL;
stephen hemmingeraa5ca962011-07-07 13:40:00 +00003056
3057 if (hw->chip_rev == CHIP_REV_YU_SU_A0)
3058 hw->flags |= SKY2_HW_RSS_CHKSUM;
Stephen Hemmingered4d4162008-01-10 16:14:14 -08003059 break;
3060
Stephen Hemminger0ce8b982008-06-17 09:04:27 -07003061 case CHIP_ID_YUKON_UL_2:
Takashi Iwaib3386822009-12-03 05:12:01 +00003062 hw->flags = SKY2_HW_GIGABIT
3063 | SKY2_HW_ADV_POWER_CTL;
3064 break;
3065
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00003066 case CHIP_ID_YUKON_OPT:
Stephen Hemminger0ce8b982008-06-17 09:04:27 -07003067 hw->flags = SKY2_HW_GIGABIT
Takashi Iwaib3386822009-12-03 05:12:01 +00003068 | SKY2_HW_NEW_LE
Stephen Hemminger0ce8b982008-06-17 09:04:27 -07003069 | SKY2_HW_ADV_POWER_CTL;
3070 break;
3071
Stephen Hemmingerea76e632007-09-19 15:36:44 -07003072 default:
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08003073 dev_err(&hw->pdev->dev, "unsupported chip type 0x%x\n",
3074 hw->chip_id);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003075 return -EOPNOTSUPP;
3076 }
3077
Stephen Hemmingere3173832007-02-06 10:45:39 -08003078 hw->pmd_type = sky2_read8(hw, B2_PMD_TYP);
Stephen Hemmingerea76e632007-09-19 15:36:44 -07003079 if (hw->pmd_type == 'L' || hw->pmd_type == 'S' || hw->pmd_type == 'P')
3080 hw->flags |= SKY2_HW_FIBRE_PHY;
3081
Stephen Hemmingere3173832007-02-06 10:45:39 -08003082 hw->ports = 1;
3083 t8 = sky2_read8(hw, B2_Y2_HW_RES);
3084 if ((t8 & CFG_DUAL_MAC_MSK) == CFG_DUAL_MAC_MSK) {
3085 if (!(sky2_read8(hw, B2_Y2_CLK_GATE) & Y2_STATUS_LNK2_INAC))
3086 ++hw->ports;
3087 }
3088
Mike McCormack74a61eb2009-09-21 04:08:52 +00003089 if (sky2_read8(hw, B2_E_0))
3090 hw->flags |= SKY2_HW_RAM_BUFFER;
3091
Stephen Hemmingere3173832007-02-06 10:45:39 -08003092 return 0;
3093}
3094
3095static void sky2_reset(struct sky2_hw *hw)
3096{
Stephen Hemminger555382c2007-08-29 12:58:14 -07003097 struct pci_dev *pdev = hw->pdev;
Stephen Hemmingere3173832007-02-06 10:45:39 -08003098 u16 status;
Jon Mason1a10cca2011-06-27 07:46:56 +00003099 int i;
Stephen Hemminger555382c2007-08-29 12:58:14 -07003100 u32 hwe_mask = Y2_HWE_ALL_MASK;
Stephen Hemmingere3173832007-02-06 10:45:39 -08003101
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003102 /* disable ASF */
stephen hemmingeracd12dd2010-02-07 06:24:50 +00003103 if (hw->chip_id == CHIP_ID_YUKON_EX
3104 || hw->chip_id == CHIP_ID_YUKON_SUPR) {
3105 sky2_write32(hw, CPU_WDOG, 0);
Stephen Hemminger4f44d8b2007-04-11 14:48:00 -07003106 status = sky2_read16(hw, HCU_CCSR);
3107 status &= ~(HCU_CCSR_AHB_RST | HCU_CCSR_CPU_RST_MODE |
3108 HCU_CCSR_UC_STATE_MSK);
stephen hemmingeracd12dd2010-02-07 06:24:50 +00003109 /*
3110 * CPU clock divider shouldn't be used because
3111 * - ASF firmware may malfunction
3112 * - Yukon-Supreme: Parallel FLASH doesn't support divided clocks
3113 */
3114 status &= ~HCU_CCSR_CPU_CLK_DIVIDE_MSK;
Stephen Hemminger4f44d8b2007-04-11 14:48:00 -07003115 sky2_write16(hw, HCU_CCSR, status);
stephen hemmingeracd12dd2010-02-07 06:24:50 +00003116 sky2_write32(hw, CPU_WDOG, 0);
Stephen Hemminger4f44d8b2007-04-11 14:48:00 -07003117 } else
3118 sky2_write8(hw, B28_Y2_ASF_STAT_CMD, Y2_ASF_RESET);
3119 sky2_write16(hw, B0_CTST, Y2_ASF_DISABLE);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003120
3121 /* do a SW reset */
3122 sky2_write8(hw, B0_CTST, CS_RST_SET);
3123 sky2_write8(hw, B0_CTST, CS_RST_CLR);
3124
Stephen Hemmingerac93a392007-11-05 15:52:08 -08003125 /* allow writes to PCI config */
3126 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
3127
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003128 /* clear PCI errors, if any */
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08003129 status = sky2_pci_read16(hw, PCI_STATUS);
Stephen Hemminger167f53d2007-09-25 19:01:02 -07003130 status |= PCI_STATUS_ERROR_BITS;
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08003131 sky2_pci_write16(hw, PCI_STATUS, status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003132
3133 sky2_write8(hw, B0_CTST, CS_MRST_CLR);
3134
Jon Mason1a10cca2011-06-27 07:46:56 +00003135 if (pci_is_pcie(pdev)) {
Stephen Hemminger7782c8c2007-11-27 11:02:32 -08003136 sky2_write32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS,
3137 0xfffffffful);
Stephen Hemminger7bd656d2006-10-09 14:40:38 -07003138
Stephen Hemminger555382c2007-08-29 12:58:14 -07003139 /* If error bit is stuck on ignore it */
3140 if (sky2_read32(hw, B0_HWE_ISRC) & Y2_IS_PCI_EXP)
3141 dev_info(&pdev->dev, "ignoring stuck error report bit\n");
Stephen Hemminger7782c8c2007-11-27 11:02:32 -08003142 else
Stephen Hemminger555382c2007-08-29 12:58:14 -07003143 hwe_mask |= Y2_IS_PCI_EXP;
3144 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003145
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08003146 sky2_power_on(hw);
stephen hemmingera40ccc62010-01-24 18:46:06 +00003147 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003148
3149 for (i = 0; i < hw->ports; i++) {
3150 sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_SET);
3151 sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_CLR);
Stephen Hemminger69161612007-06-04 17:23:26 -07003152
Stephen Hemmingered4d4162008-01-10 16:14:14 -08003153 if (hw->chip_id == CHIP_ID_YUKON_EX ||
3154 hw->chip_id == CHIP_ID_YUKON_SUPR)
Stephen Hemminger69161612007-06-04 17:23:26 -07003155 sky2_write16(hw, SK_REG(i, GMAC_CTRL),
3156 GMC_BYP_MACSECRX_ON | GMC_BYP_MACSECTX_ON
3157 | GMC_BYP_RETR_ON);
Stephen Hemminger877c8572009-10-29 06:37:08 +00003158
3159 }
3160
3161 if (hw->chip_id == CHIP_ID_YUKON_SUPR && hw->chip_rev > CHIP_REV_YU_SU_B0) {
3162 /* enable MACSec clock gating */
3163 sky2_pci_write32(hw, PCI_DEV_REG3, P_CLK_MACSEC_DIS);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003164 }
3165
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00003166 if (hw->chip_id == CHIP_ID_YUKON_OPT) {
3167 u16 reg;
3168 u32 msk;
3169
3170 if (hw->chip_rev == 0) {
3171 /* disable PCI-E PHY power down (set PHY reg 0x80, bit 7 */
3172 sky2_write32(hw, Y2_PEX_PHY_DATA, (0x80UL << 16) | (1 << 7));
3173
3174 /* set PHY Link Detect Timer to 1.1 second (11x 100ms) */
3175 reg = 10;
3176 } else {
3177 /* set PHY Link Detect Timer to 0.4 second (4x 100ms) */
3178 reg = 3;
3179 }
3180
3181 reg <<= PSM_CONFIG_REG4_TIMER_PHY_LINK_DETECT_BASE;
3182
3183 /* reset PHY Link Detect */
stephen hemmingera40ccc62010-01-24 18:46:06 +00003184 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00003185 sky2_pci_write16(hw, PSM_CONFIG_REG4,
3186 reg | PSM_CONFIG_REG4_RST_PHY_LINK_DETECT);
3187 sky2_pci_write16(hw, PSM_CONFIG_REG4, reg);
3188
3189
3190 /* enable PHY Quick Link */
3191 msk = sky2_read32(hw, B0_IMSK);
3192 msk |= Y2_IS_PHY_QLNK;
3193 sky2_write32(hw, B0_IMSK, msk);
3194
3195 /* check if PSMv2 was running before */
3196 reg = sky2_pci_read16(hw, PSM_CONFIG_REG3);
Jon Mason1a10cca2011-06-27 07:46:56 +00003197 if (reg & PCI_EXP_LNKCTL_ASPMC)
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00003198 /* restore the PCIe Link Control register */
Jon Mason1a10cca2011-06-27 07:46:56 +00003199 sky2_pci_write16(hw, pdev->pcie_cap + PCI_EXP_LNKCTL,
3200 reg);
3201
stephen hemmingera40ccc62010-01-24 18:46:06 +00003202 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00003203
3204 /* re-enable PEX PM in PEX PHY debug reg. 8 (clear bit 12) */
3205 sky2_write32(hw, Y2_PEX_PHY_DATA, PEX_DB_ACCESS | (0x08UL << 16));
3206 }
3207
Stephen Hemminger793b8832005-09-14 16:06:14 -07003208 /* Clear I2C IRQ noise */
3209 sky2_write32(hw, B2_I2C_IRQ, 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003210
3211 /* turn off hardware timer (unused) */
3212 sky2_write8(hw, B2_TI_CTRL, TIM_STOP);
3213 sky2_write8(hw, B2_TI_CTRL, TIM_CLR_IRQ);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003214
Stephen Hemminger69634ee2005-12-09 11:35:06 -08003215 /* Turn off descriptor polling */
3216 sky2_write32(hw, B28_DPT_CTRL, DPT_STOP);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003217
3218 /* Turn off receive timestamp */
3219 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_STOP);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003220 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003221
3222 /* enable the Tx Arbiters */
3223 for (i = 0; i < hw->ports; i++)
3224 sky2_write8(hw, SK_REG(i, TXA_CTRL), TXA_ENA_ARB);
3225
3226 /* Initialize ram interface */
3227 for (i = 0; i < hw->ports; i++) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07003228 sky2_write8(hw, RAM_BUFFER(i, B3_RI_CTRL), RI_RST_CLR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003229
3230 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R1), SK_RI_TO_53);
3231 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA1), SK_RI_TO_53);
3232 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS1), SK_RI_TO_53);
3233 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R1), SK_RI_TO_53);
3234 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA1), SK_RI_TO_53);
3235 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS1), SK_RI_TO_53);
3236 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R2), SK_RI_TO_53);
3237 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA2), SK_RI_TO_53);
3238 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS2), SK_RI_TO_53);
3239 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R2), SK_RI_TO_53);
3240 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA2), SK_RI_TO_53);
3241 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS2), SK_RI_TO_53);
3242 }
3243
Stephen Hemminger555382c2007-08-29 12:58:14 -07003244 sky2_write32(hw, B0_HWE_IMSK, hwe_mask);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003245
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003246 for (i = 0; i < hw->ports; i++)
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -07003247 sky2_gmac_reset(hw, i);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003248
stephen hemmingerefe91932010-04-22 13:42:56 +00003249 memset(hw->st_le, 0, hw->st_size * sizeof(struct sky2_status_le));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003250 hw->st_idx = 0;
3251
3252 sky2_write32(hw, STAT_CTRL, SC_STAT_RST_SET);
3253 sky2_write32(hw, STAT_CTRL, SC_STAT_RST_CLR);
3254
3255 sky2_write32(hw, STAT_LIST_ADDR_LO, hw->st_dma);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003256 sky2_write32(hw, STAT_LIST_ADDR_HI, (u64) hw->st_dma >> 32);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003257
3258 /* Set the list last index */
stephen hemmingerefe91932010-04-22 13:42:56 +00003259 sky2_write16(hw, STAT_LAST_IDX, hw->st_size - 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003260
Stephen Hemminger290d4de2006-03-20 15:48:15 -08003261 sky2_write16(hw, STAT_TX_IDX_TH, 10);
3262 sky2_write8(hw, STAT_FIFO_WM, 16);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003263
Stephen Hemminger290d4de2006-03-20 15:48:15 -08003264 /* set Status-FIFO ISR watermark */
3265 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0)
3266 sky2_write8(hw, STAT_FIFO_ISR_WM, 4);
3267 else
3268 sky2_write8(hw, STAT_FIFO_ISR_WM, 16);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003269
Stephen Hemminger290d4de2006-03-20 15:48:15 -08003270 sky2_write32(hw, STAT_TX_TIMER_INI, sky2_us2clk(hw, 1000));
Stephen Hemminger77b3d6a2006-03-20 15:48:18 -08003271 sky2_write32(hw, STAT_ISR_TIMER_INI, sky2_us2clk(hw, 20));
3272 sky2_write32(hw, STAT_LEV_TIMER_INI, sky2_us2clk(hw, 100));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003273
Stephen Hemminger793b8832005-09-14 16:06:14 -07003274 /* enable status unit */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003275 sky2_write32(hw, STAT_CTRL, SC_STAT_OP_ON);
3276
3277 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
3278 sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
3279 sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
Stephen Hemmingere3173832007-02-06 10:45:39 -08003280}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003281
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07003282/* Take device down (offline).
3283 * Equivalent to doing dev_stop() but this does not
Lucas De Marchi25985ed2011-03-30 22:57:33 -03003284 * inform upper layers of the transition.
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07003285 */
3286static void sky2_detach(struct net_device *dev)
3287{
3288 if (netif_running(dev)) {
Mike McCormackc36531b2009-12-31 00:55:31 +00003289 netif_tx_lock(dev);
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07003290 netif_device_detach(dev); /* stop txq */
Mike McCormackc36531b2009-12-31 00:55:31 +00003291 netif_tx_unlock(dev);
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07003292 sky2_down(dev);
3293 }
3294}
3295
3296/* Bring device back after doing sky2_detach */
3297static int sky2_reattach(struct net_device *dev)
3298{
3299 int err = 0;
3300
3301 if (netif_running(dev)) {
3302 err = sky2_up(dev);
3303 if (err) {
Joe Perchesada1db52010-02-17 15:01:59 +00003304 netdev_info(dev, "could not restart %d\n", err);
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07003305 dev_close(dev);
3306 } else {
3307 netif_device_attach(dev);
3308 sky2_set_multicast(dev);
3309 }
3310 }
3311
3312 return err;
3313}
3314
Mike McCormackd72ff8f2010-05-13 06:12:51 +00003315static void sky2_all_down(struct sky2_hw *hw)
Stephen Hemminger81906792007-02-15 16:40:33 -08003316{
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07003317 int i;
Stephen Hemminger81906792007-02-15 16:40:33 -08003318
Mike McCormackd72ff8f2010-05-13 06:12:51 +00003319 sky2_read32(hw, B0_IMSK);
Stephen Hemminger8cfcbe92007-12-03 17:02:17 -08003320 sky2_write32(hw, B0_IMSK, 0);
Mike McCormack93135a32010-05-13 06:12:50 +00003321 synchronize_irq(hw->pdev->irq);
3322 napi_disable(&hw->napi);
Stephen Hemminger81906792007-02-15 16:40:33 -08003323
Mike McCormack8a0c9222010-02-12 06:58:06 +00003324 for (i = 0; i < hw->ports; i++) {
3325 struct net_device *dev = hw->dev[i];
3326 struct sky2_port *sky2 = netdev_priv(dev);
3327
3328 if (!netif_running(dev))
3329 continue;
3330
3331 netif_carrier_off(dev);
3332 netif_tx_disable(dev);
3333 sky2_hw_down(sky2);
3334 }
Mike McCormackd72ff8f2010-05-13 06:12:51 +00003335}
Mike McCormack8a0c9222010-02-12 06:58:06 +00003336
Mike McCormackd72ff8f2010-05-13 06:12:51 +00003337static void sky2_all_up(struct sky2_hw *hw)
3338{
3339 u32 imask = Y2_IS_BASE;
3340 int i;
Mike McCormack8a0c9222010-02-12 06:58:06 +00003341
3342 for (i = 0; i < hw->ports; i++) {
3343 struct net_device *dev = hw->dev[i];
3344 struct sky2_port *sky2 = netdev_priv(dev);
3345
3346 if (!netif_running(dev))
3347 continue;
3348
3349 sky2_hw_up(sky2);
Mike McCormack37652522010-05-13 06:12:48 +00003350 sky2_set_multicast(dev);
Mike McCormackd72ff8f2010-05-13 06:12:51 +00003351 imask |= portirq_msk[i];
Mike McCormack8a0c9222010-02-12 06:58:06 +00003352 netif_wake_queue(dev);
3353 }
3354
3355 sky2_write32(hw, B0_IMSK, imask);
3356 sky2_read32(hw, B0_IMSK);
3357
3358 sky2_read32(hw, B0_Y2_SP_LISR);
3359 napi_enable(&hw->napi);
Mike McCormackd72ff8f2010-05-13 06:12:51 +00003360}
3361
3362static void sky2_restart(struct work_struct *work)
3363{
3364 struct sky2_hw *hw = container_of(work, struct sky2_hw, restart_work);
3365
3366 rtnl_lock();
3367
3368 sky2_all_down(hw);
3369 sky2_reset(hw);
3370 sky2_all_up(hw);
Stephen Hemminger81906792007-02-15 16:40:33 -08003371
Stephen Hemminger81906792007-02-15 16:40:33 -08003372 rtnl_unlock();
3373}
3374
Stephen Hemmingere3173832007-02-06 10:45:39 -08003375static inline u8 sky2_wol_supported(const struct sky2_hw *hw)
3376{
3377 return sky2_is_copper(hw) ? (WAKE_PHY | WAKE_MAGIC) : 0;
3378}
3379
3380static void sky2_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
3381{
3382 const struct sky2_port *sky2 = netdev_priv(dev);
3383
3384 wol->supported = sky2_wol_supported(sky2->hw);
3385 wol->wolopts = sky2->wol;
3386}
3387
3388static int sky2_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
3389{
3390 struct sky2_port *sky2 = netdev_priv(dev);
3391 struct sky2_hw *hw = sky2->hw;
Rafael J. Wysocki0f333d12010-12-26 08:44:32 +00003392 bool enable_wakeup = false;
3393 int i;
Stephen Hemmingere3173832007-02-06 10:45:39 -08003394
Joe Perches8e95a202009-12-03 07:58:21 +00003395 if ((wol->wolopts & ~sky2_wol_supported(sky2->hw)) ||
3396 !device_can_wakeup(&hw->pdev->dev))
Stephen Hemmingere3173832007-02-06 10:45:39 -08003397 return -EOPNOTSUPP;
3398
3399 sky2->wol = wol->wolopts;
Rafael J. Wysocki0f333d12010-12-26 08:44:32 +00003400
3401 for (i = 0; i < hw->ports; i++) {
3402 struct net_device *dev = hw->dev[i];
3403 struct sky2_port *sky2 = netdev_priv(dev);
3404
3405 if (sky2->wol)
3406 enable_wakeup = true;
3407 }
3408 device_set_wakeup_enable(&hw->pdev->dev, enable_wakeup);
3409
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003410 return 0;
3411}
3412
Stephen Hemminger28bd1812006-01-17 13:43:19 -08003413static u32 sky2_supported_modes(const struct sky2_hw *hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003414{
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003415 if (sky2_is_copper(hw)) {
3416 u32 modes = SUPPORTED_10baseT_Half
3417 | SUPPORTED_10baseT_Full
3418 | SUPPORTED_100baseT_Half
Stephen Hemminger2aca31e2011-01-06 18:40:36 +00003419 | SUPPORTED_100baseT_Full;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003420
Stephen Hemmingerea76e632007-09-19 15:36:44 -07003421 if (hw->flags & SKY2_HW_GIGABIT)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003422 modes |= SUPPORTED_1000baseT_Half
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003423 | SUPPORTED_1000baseT_Full;
3424 return modes;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003425 } else
Stephen Hemminger2aca31e2011-01-06 18:40:36 +00003426 return SUPPORTED_1000baseT_Half
3427 | SUPPORTED_1000baseT_Full;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003428}
3429
Stephen Hemminger793b8832005-09-14 16:06:14 -07003430static int sky2_get_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003431{
3432 struct sky2_port *sky2 = netdev_priv(dev);
3433 struct sky2_hw *hw = sky2->hw;
3434
3435 ecmd->transceiver = XCVR_INTERNAL;
3436 ecmd->supported = sky2_supported_modes(hw);
3437 ecmd->phy_address = PHY_ADDR_MARV;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003438 if (sky2_is_copper(hw)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003439 ecmd->port = PORT_TP;
David Decotigny70739492011-04-27 18:32:40 +00003440 ethtool_cmd_speed_set(ecmd, sky2->speed);
Stephen Hemminger2aca31e2011-01-06 18:40:36 +00003441 ecmd->supported |= SUPPORTED_Autoneg | SUPPORTED_TP;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003442 } else {
David Decotigny70739492011-04-27 18:32:40 +00003443 ethtool_cmd_speed_set(ecmd, SPEED_1000);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003444 ecmd->port = PORT_FIBRE;
Stephen Hemminger2aca31e2011-01-06 18:40:36 +00003445 ecmd->supported |= SUPPORTED_Autoneg | SUPPORTED_FIBRE;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003446 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003447
3448 ecmd->advertising = sky2->advertising;
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07003449 ecmd->autoneg = (sky2->flags & SKY2_FLAG_AUTO_SPEED)
3450 ? AUTONEG_ENABLE : AUTONEG_DISABLE;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003451 ecmd->duplex = sky2->duplex;
3452 return 0;
3453}
3454
3455static int sky2_set_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
3456{
3457 struct sky2_port *sky2 = netdev_priv(dev);
3458 const struct sky2_hw *hw = sky2->hw;
3459 u32 supported = sky2_supported_modes(hw);
3460
3461 if (ecmd->autoneg == AUTONEG_ENABLE) {
Stephen Hemminger2aca31e2011-01-06 18:40:36 +00003462 if (ecmd->advertising & ~supported)
3463 return -EINVAL;
3464
3465 if (sky2_is_copper(hw))
3466 sky2->advertising = ecmd->advertising |
3467 ADVERTISED_TP |
3468 ADVERTISED_Autoneg;
3469 else
3470 sky2->advertising = ecmd->advertising |
3471 ADVERTISED_FIBRE |
3472 ADVERTISED_Autoneg;
3473
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07003474 sky2->flags |= SKY2_FLAG_AUTO_SPEED;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003475 sky2->duplex = -1;
3476 sky2->speed = -1;
3477 } else {
3478 u32 setting;
David Decotigny25db0332011-04-27 18:32:39 +00003479 u32 speed = ethtool_cmd_speed(ecmd);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003480
David Decotigny25db0332011-04-27 18:32:39 +00003481 switch (speed) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003482 case SPEED_1000:
3483 if (ecmd->duplex == DUPLEX_FULL)
3484 setting = SUPPORTED_1000baseT_Full;
3485 else if (ecmd->duplex == DUPLEX_HALF)
3486 setting = SUPPORTED_1000baseT_Half;
3487 else
3488 return -EINVAL;
3489 break;
3490 case SPEED_100:
3491 if (ecmd->duplex == DUPLEX_FULL)
3492 setting = SUPPORTED_100baseT_Full;
3493 else if (ecmd->duplex == DUPLEX_HALF)
3494 setting = SUPPORTED_100baseT_Half;
3495 else
3496 return -EINVAL;
3497 break;
3498
3499 case SPEED_10:
3500 if (ecmd->duplex == DUPLEX_FULL)
3501 setting = SUPPORTED_10baseT_Full;
3502 else if (ecmd->duplex == DUPLEX_HALF)
3503 setting = SUPPORTED_10baseT_Half;
3504 else
3505 return -EINVAL;
3506 break;
3507 default:
3508 return -EINVAL;
3509 }
3510
3511 if ((setting & supported) == 0)
3512 return -EINVAL;
3513
David Decotigny25db0332011-04-27 18:32:39 +00003514 sky2->speed = speed;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003515 sky2->duplex = ecmd->duplex;
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07003516 sky2->flags &= ~SKY2_FLAG_AUTO_SPEED;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003517 }
3518
Stephen Hemmingerd1b139c2007-09-05 16:56:19 +01003519 if (netif_running(dev)) {
Stephen Hemminger1b537562005-12-20 15:08:07 -08003520 sky2_phy_reinit(sky2);
Stephen Hemmingerd1b139c2007-09-05 16:56:19 +01003521 sky2_set_multicast(dev);
3522 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003523
3524 return 0;
3525}
3526
3527static void sky2_get_drvinfo(struct net_device *dev,
3528 struct ethtool_drvinfo *info)
3529{
3530 struct sky2_port *sky2 = netdev_priv(dev);
3531
3532 strcpy(info->driver, DRV_NAME);
3533 strcpy(info->version, DRV_VERSION);
3534 strcpy(info->fw_version, "N/A");
3535 strcpy(info->bus_info, pci_name(sky2->hw->pdev));
3536}
3537
3538static const struct sky2_stat {
Stephen Hemminger793b8832005-09-14 16:06:14 -07003539 char name[ETH_GSTRING_LEN];
3540 u16 offset;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003541} sky2_stats[] = {
3542 { "tx_bytes", GM_TXO_OK_HI },
3543 { "rx_bytes", GM_RXO_OK_HI },
3544 { "tx_broadcast", GM_TXF_BC_OK },
3545 { "rx_broadcast", GM_RXF_BC_OK },
3546 { "tx_multicast", GM_TXF_MC_OK },
3547 { "rx_multicast", GM_RXF_MC_OK },
3548 { "tx_unicast", GM_TXF_UC_OK },
3549 { "rx_unicast", GM_RXF_UC_OK },
3550 { "tx_mac_pause", GM_TXF_MPAUSE },
3551 { "rx_mac_pause", GM_RXF_MPAUSE },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003552 { "collisions", GM_TXF_COL },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003553 { "late_collision",GM_TXF_LAT_COL },
3554 { "aborted", GM_TXF_ABO_COL },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003555 { "single_collisions", GM_TXF_SNG_COL },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003556 { "multi_collisions", GM_TXF_MUL_COL },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003557
Stephen Hemmingerd2604542006-03-23 08:51:36 -08003558 { "rx_short", GM_RXF_SHT },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003559 { "rx_runt", GM_RXE_FRAG },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003560 { "rx_64_byte_packets", GM_RXF_64B },
3561 { "rx_65_to_127_byte_packets", GM_RXF_127B },
3562 { "rx_128_to_255_byte_packets", GM_RXF_255B },
3563 { "rx_256_to_511_byte_packets", GM_RXF_511B },
3564 { "rx_512_to_1023_byte_packets", GM_RXF_1023B },
3565 { "rx_1024_to_1518_byte_packets", GM_RXF_1518B },
3566 { "rx_1518_to_max_byte_packets", GM_RXF_MAX_SZ },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003567 { "rx_too_long", GM_RXF_LNG_ERR },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003568 { "rx_fifo_overflow", GM_RXE_FIFO_OV },
3569 { "rx_jabber", GM_RXF_JAB_PKT },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003570 { "rx_fcs_error", GM_RXF_FCS_ERR },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003571
3572 { "tx_64_byte_packets", GM_TXF_64B },
3573 { "tx_65_to_127_byte_packets", GM_TXF_127B },
3574 { "tx_128_to_255_byte_packets", GM_TXF_255B },
3575 { "tx_256_to_511_byte_packets", GM_TXF_511B },
3576 { "tx_512_to_1023_byte_packets", GM_TXF_1023B },
3577 { "tx_1024_to_1518_byte_packets", GM_TXF_1518B },
3578 { "tx_1519_to_max_byte_packets", GM_TXF_MAX_SZ },
3579 { "tx_fifo_underrun", GM_TXE_FIFO_UR },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003580};
3581
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003582static u32 sky2_get_msglevel(struct net_device *netdev)
3583{
3584 struct sky2_port *sky2 = netdev_priv(netdev);
3585 return sky2->msg_enable;
3586}
3587
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07003588static int sky2_nway_reset(struct net_device *dev)
3589{
3590 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07003591
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07003592 if (!netif_running(dev) || !(sky2->flags & SKY2_FLAG_AUTO_SPEED))
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07003593 return -EINVAL;
3594
Stephen Hemminger1b537562005-12-20 15:08:07 -08003595 sky2_phy_reinit(sky2);
Stephen Hemmingerd1b139c2007-09-05 16:56:19 +01003596 sky2_set_multicast(dev);
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07003597
3598 return 0;
3599}
3600
Stephen Hemminger793b8832005-09-14 16:06:14 -07003601static void sky2_phy_stats(struct sky2_port *sky2, u64 * data, unsigned count)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003602{
3603 struct sky2_hw *hw = sky2->hw;
3604 unsigned port = sky2->port;
3605 int i;
3606
stephen hemminger0885a302010-12-31 15:34:27 +00003607 data[0] = get_stats64(hw, port, GM_TXO_OK_LO);
3608 data[1] = get_stats64(hw, port, GM_RXO_OK_LO);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003609
Stephen Hemminger793b8832005-09-14 16:06:14 -07003610 for (i = 2; i < count; i++)
stephen hemminger0885a302010-12-31 15:34:27 +00003611 data[i] = get_stats32(hw, port, sky2_stats[i].offset);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003612}
3613
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003614static void sky2_set_msglevel(struct net_device *netdev, u32 value)
3615{
3616 struct sky2_port *sky2 = netdev_priv(netdev);
3617 sky2->msg_enable = value;
3618}
3619
Jeff Garzikb9f2c042007-10-03 18:07:32 -07003620static int sky2_get_sset_count(struct net_device *dev, int sset)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003621{
Jeff Garzikb9f2c042007-10-03 18:07:32 -07003622 switch (sset) {
3623 case ETH_SS_STATS:
3624 return ARRAY_SIZE(sky2_stats);
3625 default:
3626 return -EOPNOTSUPP;
3627 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003628}
3629
3630static void sky2_get_ethtool_stats(struct net_device *dev,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003631 struct ethtool_stats *stats, u64 * data)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003632{
3633 struct sky2_port *sky2 = netdev_priv(dev);
3634
Stephen Hemminger793b8832005-09-14 16:06:14 -07003635 sky2_phy_stats(sky2, data, ARRAY_SIZE(sky2_stats));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003636}
3637
Stephen Hemminger793b8832005-09-14 16:06:14 -07003638static void sky2_get_strings(struct net_device *dev, u32 stringset, u8 * data)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003639{
3640 int i;
3641
3642 switch (stringset) {
3643 case ETH_SS_STATS:
3644 for (i = 0; i < ARRAY_SIZE(sky2_stats); i++)
3645 memcpy(data + i * ETH_GSTRING_LEN,
3646 sky2_stats[i].name, ETH_GSTRING_LEN);
3647 break;
3648 }
3649}
3650
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003651static int sky2_set_mac_address(struct net_device *dev, void *p)
3652{
3653 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08003654 struct sky2_hw *hw = sky2->hw;
3655 unsigned port = sky2->port;
3656 const struct sockaddr *addr = p;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003657
3658 if (!is_valid_ether_addr(addr->sa_data))
3659 return -EADDRNOTAVAIL;
3660
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003661 memcpy(dev->dev_addr, addr->sa_data, ETH_ALEN);
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08003662 memcpy_toio(hw->regs + B2_MAC_1 + port * 8,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003663 dev->dev_addr, ETH_ALEN);
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08003664 memcpy_toio(hw->regs + B2_MAC_2 + port * 8,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003665 dev->dev_addr, ETH_ALEN);
Stephen Hemminger1b537562005-12-20 15:08:07 -08003666
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08003667 /* virtual address for data */
3668 gma_set_addr(hw, port, GM_SRC_ADDR_2L, dev->dev_addr);
3669
3670 /* physical address: used for pause frames */
3671 gma_set_addr(hw, port, GM_SRC_ADDR_1L, dev->dev_addr);
Stephen Hemminger1b537562005-12-20 15:08:07 -08003672
3673 return 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003674}
3675
Mike McCormack060b9462010-07-29 03:34:52 +00003676static inline void sky2_add_filter(u8 filter[8], const u8 *addr)
Stephen Hemmingera052b522006-10-17 10:24:23 -07003677{
3678 u32 bit;
3679
3680 bit = ether_crc(ETH_ALEN, addr) & 63;
3681 filter[bit >> 3] |= 1 << (bit & 7);
3682}
3683
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003684static void sky2_set_multicast(struct net_device *dev)
3685{
3686 struct sky2_port *sky2 = netdev_priv(dev);
3687 struct sky2_hw *hw = sky2->hw;
3688 unsigned port = sky2->port;
Jiri Pirko22bedad2010-04-01 21:22:57 +00003689 struct netdev_hw_addr *ha;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003690 u16 reg;
3691 u8 filter[8];
Stephen Hemmingera052b522006-10-17 10:24:23 -07003692 int rx_pause;
3693 static const u8 pause_mc_addr[ETH_ALEN] = { 0x1, 0x80, 0xc2, 0x0, 0x0, 0x1 };
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003694
Stephen Hemmingera052b522006-10-17 10:24:23 -07003695 rx_pause = (sky2->flow_status == FC_RX || sky2->flow_status == FC_BOTH);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003696 memset(filter, 0, sizeof(filter));
3697
3698 reg = gma_read16(hw, port, GM_RX_CTRL);
3699 reg |= GM_RXCR_UCF_ENA;
3700
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07003701 if (dev->flags & IFF_PROMISC) /* promiscuous */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003702 reg &= ~(GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
Stephen Hemmingera052b522006-10-17 10:24:23 -07003703 else if (dev->flags & IFF_ALLMULTI)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003704 memset(filter, 0xff, sizeof(filter));
Jiri Pirko4cd24ea2010-02-08 04:30:35 +00003705 else if (netdev_mc_empty(dev) && !rx_pause)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003706 reg &= ~GM_RXCR_MCF_ENA;
3707 else {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003708 reg |= GM_RXCR_MCF_ENA;
3709
Stephen Hemmingera052b522006-10-17 10:24:23 -07003710 if (rx_pause)
3711 sky2_add_filter(filter, pause_mc_addr);
3712
Jiri Pirko22bedad2010-04-01 21:22:57 +00003713 netdev_for_each_mc_addr(ha, dev)
3714 sky2_add_filter(filter, ha->addr);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003715 }
3716
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003717 gma_write16(hw, port, GM_MC_ADDR_H1,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003718 (u16) filter[0] | ((u16) filter[1] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003719 gma_write16(hw, port, GM_MC_ADDR_H2,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003720 (u16) filter[2] | ((u16) filter[3] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003721 gma_write16(hw, port, GM_MC_ADDR_H3,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003722 (u16) filter[4] | ((u16) filter[5] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003723 gma_write16(hw, port, GM_MC_ADDR_H4,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003724 (u16) filter[6] | ((u16) filter[7] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003725
3726 gma_write16(hw, port, GM_RX_CTRL, reg);
3727}
3728
stephen hemminger0885a302010-12-31 15:34:27 +00003729static struct rtnl_link_stats64 *sky2_get_stats(struct net_device *dev,
3730 struct rtnl_link_stats64 *stats)
3731{
3732 struct sky2_port *sky2 = netdev_priv(dev);
3733 struct sky2_hw *hw = sky2->hw;
3734 unsigned port = sky2->port;
3735 unsigned int start;
3736 u64 _bytes, _packets;
3737
3738 do {
3739 start = u64_stats_fetch_begin_bh(&sky2->rx_stats.syncp);
3740 _bytes = sky2->rx_stats.bytes;
3741 _packets = sky2->rx_stats.packets;
3742 } while (u64_stats_fetch_retry_bh(&sky2->rx_stats.syncp, start));
3743
3744 stats->rx_packets = _packets;
3745 stats->rx_bytes = _bytes;
3746
3747 do {
3748 start = u64_stats_fetch_begin_bh(&sky2->tx_stats.syncp);
3749 _bytes = sky2->tx_stats.bytes;
3750 _packets = sky2->tx_stats.packets;
3751 } while (u64_stats_fetch_retry_bh(&sky2->tx_stats.syncp, start));
3752
3753 stats->tx_packets = _packets;
3754 stats->tx_bytes = _bytes;
3755
3756 stats->multicast = get_stats32(hw, port, GM_RXF_MC_OK)
3757 + get_stats32(hw, port, GM_RXF_BC_OK);
3758
3759 stats->collisions = get_stats32(hw, port, GM_TXF_COL);
3760
3761 stats->rx_length_errors = get_stats32(hw, port, GM_RXF_LNG_ERR);
3762 stats->rx_crc_errors = get_stats32(hw, port, GM_RXF_FCS_ERR);
3763 stats->rx_frame_errors = get_stats32(hw, port, GM_RXF_SHT)
3764 + get_stats32(hw, port, GM_RXE_FRAG);
3765 stats->rx_over_errors = get_stats32(hw, port, GM_RXE_FIFO_OV);
3766
3767 stats->rx_dropped = dev->stats.rx_dropped;
3768 stats->rx_fifo_errors = dev->stats.rx_fifo_errors;
3769 stats->tx_fifo_errors = dev->stats.tx_fifo_errors;
3770
3771 return stats;
3772}
3773
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003774/* Can have one global because blinking is controlled by
3775 * ethtool and that is always under RTNL mutex
3776 */
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003777static void sky2_led(struct sky2_port *sky2, enum led_mode mode)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003778{
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003779 struct sky2_hw *hw = sky2->hw;
3780 unsigned port = sky2->port;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003781
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003782 spin_lock_bh(&sky2->phy_lock);
3783 if (hw->chip_id == CHIP_ID_YUKON_EC_U ||
3784 hw->chip_id == CHIP_ID_YUKON_EX ||
3785 hw->chip_id == CHIP_ID_YUKON_SUPR) {
3786 u16 pg;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003787 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
3788 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003789
3790 switch (mode) {
3791 case MO_LED_OFF:
3792 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
3793 PHY_M_LEDC_LOS_CTRL(8) |
3794 PHY_M_LEDC_INIT_CTRL(8) |
3795 PHY_M_LEDC_STA1_CTRL(8) |
3796 PHY_M_LEDC_STA0_CTRL(8));
3797 break;
3798 case MO_LED_ON:
3799 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
3800 PHY_M_LEDC_LOS_CTRL(9) |
3801 PHY_M_LEDC_INIT_CTRL(9) |
3802 PHY_M_LEDC_STA1_CTRL(9) |
3803 PHY_M_LEDC_STA0_CTRL(9));
3804 break;
3805 case MO_LED_BLINK:
3806 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
3807 PHY_M_LEDC_LOS_CTRL(0xa) |
3808 PHY_M_LEDC_INIT_CTRL(0xa) |
3809 PHY_M_LEDC_STA1_CTRL(0xa) |
3810 PHY_M_LEDC_STA0_CTRL(0xa));
3811 break;
3812 case MO_LED_NORM:
3813 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
3814 PHY_M_LEDC_LOS_CTRL(1) |
3815 PHY_M_LEDC_INIT_CTRL(8) |
3816 PHY_M_LEDC_STA1_CTRL(7) |
3817 PHY_M_LEDC_STA0_CTRL(7));
3818 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07003819
3820 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003821 } else
Jeff Garzik7d2e3cb2008-05-13 01:41:58 -04003822 gm_phy_write(hw, port, PHY_MARV_LED_OVER,
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003823 PHY_M_LED_MO_DUP(mode) |
3824 PHY_M_LED_MO_10(mode) |
3825 PHY_M_LED_MO_100(mode) |
3826 PHY_M_LED_MO_1000(mode) |
3827 PHY_M_LED_MO_RX(mode) |
3828 PHY_M_LED_MO_TX(mode));
3829
3830 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003831}
3832
3833/* blink LED's for finding board */
stephen hemminger74e532f2011-04-04 08:43:41 +00003834static int sky2_set_phys_id(struct net_device *dev,
3835 enum ethtool_phys_id_state state)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003836{
3837 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003838
stephen hemminger74e532f2011-04-04 08:43:41 +00003839 switch (state) {
3840 case ETHTOOL_ID_ACTIVE:
Allan, Bruce Wfce55922011-04-13 13:09:10 +00003841 return 1; /* cycle on/off once per second */
stephen hemminger74e532f2011-04-04 08:43:41 +00003842 case ETHTOOL_ID_INACTIVE:
3843 sky2_led(sky2, MO_LED_NORM);
3844 break;
3845 case ETHTOOL_ID_ON:
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003846 sky2_led(sky2, MO_LED_ON);
stephen hemminger74e532f2011-04-04 08:43:41 +00003847 break;
3848 case ETHTOOL_ID_OFF:
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003849 sky2_led(sky2, MO_LED_OFF);
stephen hemminger74e532f2011-04-04 08:43:41 +00003850 break;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003851 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003852
3853 return 0;
3854}
3855
3856static void sky2_get_pauseparam(struct net_device *dev,
3857 struct ethtool_pauseparam *ecmd)
3858{
3859 struct sky2_port *sky2 = netdev_priv(dev);
3860
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07003861 switch (sky2->flow_mode) {
3862 case FC_NONE:
3863 ecmd->tx_pause = ecmd->rx_pause = 0;
3864 break;
3865 case FC_TX:
3866 ecmd->tx_pause = 1, ecmd->rx_pause = 0;
3867 break;
3868 case FC_RX:
3869 ecmd->tx_pause = 0, ecmd->rx_pause = 1;
3870 break;
3871 case FC_BOTH:
3872 ecmd->tx_pause = ecmd->rx_pause = 1;
3873 }
3874
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07003875 ecmd->autoneg = (sky2->flags & SKY2_FLAG_AUTO_PAUSE)
3876 ? AUTONEG_ENABLE : AUTONEG_DISABLE;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003877}
3878
3879static int sky2_set_pauseparam(struct net_device *dev,
3880 struct ethtool_pauseparam *ecmd)
3881{
3882 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003883
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07003884 if (ecmd->autoneg == AUTONEG_ENABLE)
3885 sky2->flags |= SKY2_FLAG_AUTO_PAUSE;
3886 else
3887 sky2->flags &= ~SKY2_FLAG_AUTO_PAUSE;
3888
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07003889 sky2->flow_mode = sky2_flow(ecmd->rx_pause, ecmd->tx_pause);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003890
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07003891 if (netif_running(dev))
3892 sky2_phy_reinit(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003893
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07003894 return 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003895}
3896
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003897static int sky2_get_coalesce(struct net_device *dev,
3898 struct ethtool_coalesce *ecmd)
3899{
3900 struct sky2_port *sky2 = netdev_priv(dev);
3901 struct sky2_hw *hw = sky2->hw;
3902
3903 if (sky2_read8(hw, STAT_TX_TIMER_CTRL) == TIM_STOP)
3904 ecmd->tx_coalesce_usecs = 0;
3905 else {
3906 u32 clks = sky2_read32(hw, STAT_TX_TIMER_INI);
3907 ecmd->tx_coalesce_usecs = sky2_clk2us(hw, clks);
3908 }
3909 ecmd->tx_max_coalesced_frames = sky2_read16(hw, STAT_TX_IDX_TH);
3910
3911 if (sky2_read8(hw, STAT_LEV_TIMER_CTRL) == TIM_STOP)
3912 ecmd->rx_coalesce_usecs = 0;
3913 else {
3914 u32 clks = sky2_read32(hw, STAT_LEV_TIMER_INI);
3915 ecmd->rx_coalesce_usecs = sky2_clk2us(hw, clks);
3916 }
3917 ecmd->rx_max_coalesced_frames = sky2_read8(hw, STAT_FIFO_WM);
3918
3919 if (sky2_read8(hw, STAT_ISR_TIMER_CTRL) == TIM_STOP)
3920 ecmd->rx_coalesce_usecs_irq = 0;
3921 else {
3922 u32 clks = sky2_read32(hw, STAT_ISR_TIMER_INI);
3923 ecmd->rx_coalesce_usecs_irq = sky2_clk2us(hw, clks);
3924 }
3925
3926 ecmd->rx_max_coalesced_frames_irq = sky2_read8(hw, STAT_FIFO_ISR_WM);
3927
3928 return 0;
3929}
3930
3931/* Note: this affect both ports */
3932static int sky2_set_coalesce(struct net_device *dev,
3933 struct ethtool_coalesce *ecmd)
3934{
3935 struct sky2_port *sky2 = netdev_priv(dev);
3936 struct sky2_hw *hw = sky2->hw;
Stephen Hemminger77b3d6a2006-03-20 15:48:18 -08003937 const u32 tmax = sky2_clk2us(hw, 0x0ffffff);
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003938
Stephen Hemminger77b3d6a2006-03-20 15:48:18 -08003939 if (ecmd->tx_coalesce_usecs > tmax ||
3940 ecmd->rx_coalesce_usecs > tmax ||
3941 ecmd->rx_coalesce_usecs_irq > tmax)
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003942 return -EINVAL;
3943
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00003944 if (ecmd->tx_max_coalesced_frames >= sky2->tx_ring_size-1)
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003945 return -EINVAL;
Stephen Hemmingerff81fbb2006-02-22 11:44:59 -08003946 if (ecmd->rx_max_coalesced_frames > RX_MAX_PENDING)
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003947 return -EINVAL;
Mike McCormack060b9462010-07-29 03:34:52 +00003948 if (ecmd->rx_max_coalesced_frames_irq > RX_MAX_PENDING)
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003949 return -EINVAL;
3950
3951 if (ecmd->tx_coalesce_usecs == 0)
3952 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP);
3953 else {
3954 sky2_write32(hw, STAT_TX_TIMER_INI,
3955 sky2_us2clk(hw, ecmd->tx_coalesce_usecs));
3956 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
3957 }
3958 sky2_write16(hw, STAT_TX_IDX_TH, ecmd->tx_max_coalesced_frames);
3959
3960 if (ecmd->rx_coalesce_usecs == 0)
3961 sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_STOP);
3962 else {
3963 sky2_write32(hw, STAT_LEV_TIMER_INI,
3964 sky2_us2clk(hw, ecmd->rx_coalesce_usecs));
3965 sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
3966 }
3967 sky2_write8(hw, STAT_FIFO_WM, ecmd->rx_max_coalesced_frames);
3968
3969 if (ecmd->rx_coalesce_usecs_irq == 0)
3970 sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_STOP);
3971 else {
Stephen Hemmingerd28d4872006-01-30 11:37:56 -08003972 sky2_write32(hw, STAT_ISR_TIMER_INI,
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003973 sky2_us2clk(hw, ecmd->rx_coalesce_usecs_irq));
3974 sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
3975 }
3976 sky2_write8(hw, STAT_FIFO_ISR_WM, ecmd->rx_max_coalesced_frames_irq);
3977 return 0;
3978}
3979
Stephen Hemminger793b8832005-09-14 16:06:14 -07003980static void sky2_get_ringparam(struct net_device *dev,
3981 struct ethtool_ringparam *ering)
3982{
3983 struct sky2_port *sky2 = netdev_priv(dev);
3984
3985 ering->rx_max_pending = RX_MAX_PENDING;
3986 ering->rx_mini_max_pending = 0;
3987 ering->rx_jumbo_max_pending = 0;
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00003988 ering->tx_max_pending = TX_MAX_PENDING;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003989
3990 ering->rx_pending = sky2->rx_pending;
3991 ering->rx_mini_pending = 0;
3992 ering->rx_jumbo_pending = 0;
3993 ering->tx_pending = sky2->tx_pending;
3994}
3995
3996static int sky2_set_ringparam(struct net_device *dev,
3997 struct ethtool_ringparam *ering)
3998{
3999 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07004000
4001 if (ering->rx_pending > RX_MAX_PENDING ||
4002 ering->rx_pending < 8 ||
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00004003 ering->tx_pending < TX_MIN_PENDING ||
4004 ering->tx_pending > TX_MAX_PENDING)
Stephen Hemminger793b8832005-09-14 16:06:14 -07004005 return -EINVAL;
4006
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07004007 sky2_detach(dev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07004008
4009 sky2->rx_pending = ering->rx_pending;
4010 sky2->tx_pending = ering->tx_pending;
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00004011 sky2->tx_ring_size = roundup_pow_of_two(sky2->tx_pending+1);
Stephen Hemminger793b8832005-09-14 16:06:14 -07004012
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07004013 return sky2_reattach(dev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07004014}
4015
Stephen Hemminger793b8832005-09-14 16:06:14 -07004016static int sky2_get_regs_len(struct net_device *dev)
4017{
Stephen Hemminger6e4cbb32005-09-19 15:47:57 -07004018 return 0x4000;
Stephen Hemminger793b8832005-09-14 16:06:14 -07004019}
4020
Mike McCormackc32bbff2009-12-31 00:49:43 +00004021static int sky2_reg_access_ok(struct sky2_hw *hw, unsigned int b)
4022{
4023 /* This complicated switch statement is to make sure and
4024 * only access regions that are unreserved.
4025 * Some blocks are only valid on dual port cards.
4026 */
4027 switch (b) {
4028 /* second port */
4029 case 5: /* Tx Arbiter 2 */
4030 case 9: /* RX2 */
4031 case 14 ... 15: /* TX2 */
4032 case 17: case 19: /* Ram Buffer 2 */
4033 case 22 ... 23: /* Tx Ram Buffer 2 */
4034 case 25: /* Rx MAC Fifo 1 */
4035 case 27: /* Tx MAC Fifo 2 */
4036 case 31: /* GPHY 2 */
4037 case 40 ... 47: /* Pattern Ram 2 */
4038 case 52: case 54: /* TCP Segmentation 2 */
4039 case 112 ... 116: /* GMAC 2 */
4040 return hw->ports > 1;
4041
4042 case 0: /* Control */
4043 case 2: /* Mac address */
4044 case 4: /* Tx Arbiter 1 */
4045 case 7: /* PCI express reg */
4046 case 8: /* RX1 */
4047 case 12 ... 13: /* TX1 */
4048 case 16: case 18:/* Rx Ram Buffer 1 */
4049 case 20 ... 21: /* Tx Ram Buffer 1 */
4050 case 24: /* Rx MAC Fifo 1 */
4051 case 26: /* Tx MAC Fifo 1 */
4052 case 28 ... 29: /* Descriptor and status unit */
4053 case 30: /* GPHY 1*/
4054 case 32 ... 39: /* Pattern Ram 1 */
4055 case 48: case 50: /* TCP Segmentation 1 */
4056 case 56 ... 60: /* PCI space */
4057 case 80 ... 84: /* GMAC 1 */
4058 return 1;
4059
4060 default:
4061 return 0;
4062 }
4063}
4064
Stephen Hemminger793b8832005-09-14 16:06:14 -07004065/*
4066 * Returns copy of control register region
Stephen Hemminger3ead5db2007-06-04 17:23:21 -07004067 * Note: ethtool_get_regs always provides full size (16k) buffer
Stephen Hemminger793b8832005-09-14 16:06:14 -07004068 */
4069static void sky2_get_regs(struct net_device *dev, struct ethtool_regs *regs,
4070 void *p)
4071{
4072 const struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07004073 const void __iomem *io = sky2->hw->regs;
Stephen Hemminger295b54c2007-10-11 19:47:22 -07004074 unsigned int b;
Stephen Hemminger793b8832005-09-14 16:06:14 -07004075
4076 regs->version = 1;
Stephen Hemminger793b8832005-09-14 16:06:14 -07004077
Stephen Hemminger295b54c2007-10-11 19:47:22 -07004078 for (b = 0; b < 128; b++) {
Mike McCormackc32bbff2009-12-31 00:49:43 +00004079 /* skip poisonous diagnostic ram region in block 3 */
4080 if (b == 3)
Stephen Hemminger295b54c2007-10-11 19:47:22 -07004081 memcpy_fromio(p + 0x10, io + 0x10, 128 - 0x10);
Mike McCormackc32bbff2009-12-31 00:49:43 +00004082 else if (sky2_reg_access_ok(sky2->hw, b))
Stephen Hemminger295b54c2007-10-11 19:47:22 -07004083 memcpy_fromio(p, io, 128);
Mike McCormackc32bbff2009-12-31 00:49:43 +00004084 else
Stephen Hemminger295b54c2007-10-11 19:47:22 -07004085 memset(p, 0, 128);
Stephen Hemminger3ead5db2007-06-04 17:23:21 -07004086
Stephen Hemminger295b54c2007-10-11 19:47:22 -07004087 p += 128;
4088 io += 128;
4089 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07004090}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004091
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004092static int sky2_get_eeprom_len(struct net_device *dev)
4093{
4094 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08004095 struct sky2_hw *hw = sky2->hw;
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004096 u16 reg2;
4097
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08004098 reg2 = sky2_pci_read16(hw, PCI_DEV_REG2);
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004099 return 1 << ( ((reg2 & PCI_VPD_ROM_SZ) >> 14) + 8);
4100}
4101
Stephen Hemminger14132352008-08-27 20:46:26 -07004102static int sky2_vpd_wait(const struct sky2_hw *hw, int cap, u16 busy)
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004103{
Stephen Hemminger14132352008-08-27 20:46:26 -07004104 unsigned long start = jiffies;
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004105
Stephen Hemminger14132352008-08-27 20:46:26 -07004106 while ( (sky2_pci_read16(hw, cap + PCI_VPD_ADDR) & PCI_VPD_ADDR_F) == busy) {
4107 /* Can take up to 10.6 ms for write */
4108 if (time_after(jiffies, start + HZ/4)) {
Joe Perchesada1db52010-02-17 15:01:59 +00004109 dev_err(&hw->pdev->dev, "VPD cycle timed out\n");
Stephen Hemminger14132352008-08-27 20:46:26 -07004110 return -ETIMEDOUT;
4111 }
4112 mdelay(1);
4113 }
Stephen Hemminger167f53d2007-09-25 19:01:02 -07004114
Stephen Hemminger14132352008-08-27 20:46:26 -07004115 return 0;
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004116}
4117
Stephen Hemminger14132352008-08-27 20:46:26 -07004118static int sky2_vpd_read(struct sky2_hw *hw, int cap, void *data,
4119 u16 offset, size_t length)
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004120{
Stephen Hemminger14132352008-08-27 20:46:26 -07004121 int rc = 0;
4122
4123 while (length > 0) {
4124 u32 val;
4125
4126 sky2_pci_write16(hw, cap + PCI_VPD_ADDR, offset);
4127 rc = sky2_vpd_wait(hw, cap, 0);
4128 if (rc)
4129 break;
4130
4131 val = sky2_pci_read32(hw, cap + PCI_VPD_DATA);
4132
4133 memcpy(data, &val, min(sizeof(val), length));
4134 offset += sizeof(u32);
4135 data += sizeof(u32);
4136 length -= sizeof(u32);
4137 }
4138
4139 return rc;
4140}
4141
4142static int sky2_vpd_write(struct sky2_hw *hw, int cap, const void *data,
4143 u16 offset, unsigned int length)
4144{
4145 unsigned int i;
4146 int rc = 0;
4147
4148 for (i = 0; i < length; i += sizeof(u32)) {
4149 u32 val = *(u32 *)(data + i);
4150
4151 sky2_pci_write32(hw, cap + PCI_VPD_DATA, val);
4152 sky2_pci_write32(hw, cap + PCI_VPD_ADDR, offset | PCI_VPD_ADDR_F);
4153
4154 rc = sky2_vpd_wait(hw, cap, PCI_VPD_ADDR_F);
4155 if (rc)
4156 break;
4157 }
4158 return rc;
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004159}
4160
4161static int sky2_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
4162 u8 *data)
4163{
4164 struct sky2_port *sky2 = netdev_priv(dev);
4165 int cap = pci_find_capability(sky2->hw->pdev, PCI_CAP_ID_VPD);
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004166
4167 if (!cap)
4168 return -EINVAL;
4169
4170 eeprom->magic = SKY2_EEPROM_MAGIC;
4171
Stephen Hemminger14132352008-08-27 20:46:26 -07004172 return sky2_vpd_read(sky2->hw, cap, data, eeprom->offset, eeprom->len);
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004173}
4174
4175static int sky2_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
4176 u8 *data)
4177{
4178 struct sky2_port *sky2 = netdev_priv(dev);
4179 int cap = pci_find_capability(sky2->hw->pdev, PCI_CAP_ID_VPD);
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004180
4181 if (!cap)
4182 return -EINVAL;
4183
4184 if (eeprom->magic != SKY2_EEPROM_MAGIC)
4185 return -EINVAL;
4186
Stephen Hemminger14132352008-08-27 20:46:26 -07004187 /* Partial writes not supported */
4188 if ((eeprom->offset & 3) || (eeprom->len & 3))
4189 return -EINVAL;
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004190
Stephen Hemminger14132352008-08-27 20:46:26 -07004191 return sky2_vpd_write(sky2->hw, cap, data, eeprom->offset, eeprom->len);
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004192}
4193
Michał Mirosławf5d64032011-04-10 03:13:21 +00004194static u32 sky2_fix_features(struct net_device *dev, u32 features)
4195{
4196 const struct sky2_port *sky2 = netdev_priv(dev);
4197 const struct sky2_hw *hw = sky2->hw;
4198
4199 /* In order to do Jumbo packets on these chips, need to turn off the
4200 * transmit store/forward. Therefore checksum offload won't work.
4201 */
stephen hemmingeraa5ca962011-07-07 13:40:00 +00004202 if (dev->mtu > ETH_DATA_LEN && hw->chip_id == CHIP_ID_YUKON_EC_U) {
4203 netdev_info(dev, "checksum offload not possible with jumbo frames\n");
Michał Mirosławf5d64032011-04-10 03:13:21 +00004204 features &= ~(NETIF_F_TSO|NETIF_F_SG|NETIF_F_ALL_CSUM);
stephen hemmingeraa5ca962011-07-07 13:40:00 +00004205 }
4206
4207 /* Some hardware requires receive checksum for RSS to work. */
4208 if ( (features & NETIF_F_RXHASH) &&
4209 !(features & NETIF_F_RXCSUM) &&
4210 (sky2->hw->flags & SKY2_HW_RSS_CHKSUM)) {
4211 netdev_info(dev, "receive hashing forces receive checksum\n");
4212 features |= NETIF_F_RXCSUM;
4213 }
Michał Mirosławf5d64032011-04-10 03:13:21 +00004214
4215 return features;
4216}
4217
4218static int sky2_set_features(struct net_device *dev, u32 features)
Stephen Hemmingerbf731302010-04-24 20:04:12 -07004219{
4220 struct sky2_port *sky2 = netdev_priv(dev);
Michał Mirosławf5d64032011-04-10 03:13:21 +00004221 u32 changed = dev->features ^ features;
Stephen Hemmingerbf731302010-04-24 20:04:12 -07004222
Michał Mirosławf5d64032011-04-10 03:13:21 +00004223 if (changed & NETIF_F_RXCSUM) {
4224 u32 on = features & NETIF_F_RXCSUM;
4225 sky2_write32(sky2->hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
4226 on ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
4227 }
Stephen Hemminger86aa7782011-01-09 15:54:15 -08004228
Michał Mirosławf5d64032011-04-10 03:13:21 +00004229 if (changed & NETIF_F_RXHASH)
4230 rx_set_rss(dev, features);
Stephen Hemminger86aa7782011-01-09 15:54:15 -08004231
Michał Mirosławf5d64032011-04-10 03:13:21 +00004232 if (changed & (NETIF_F_HW_VLAN_TX|NETIF_F_HW_VLAN_RX))
4233 sky2_vlan_mode(dev, features);
Stephen Hemmingerbf731302010-04-24 20:04:12 -07004234
4235 return 0;
4236}
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004237
Jeff Garzik7282d492006-09-13 14:30:00 -04004238static const struct ethtool_ops sky2_ethtool_ops = {
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004239 .get_settings = sky2_get_settings,
4240 .set_settings = sky2_set_settings,
4241 .get_drvinfo = sky2_get_drvinfo,
4242 .get_wol = sky2_get_wol,
4243 .set_wol = sky2_set_wol,
4244 .get_msglevel = sky2_get_msglevel,
4245 .set_msglevel = sky2_set_msglevel,
4246 .nway_reset = sky2_nway_reset,
4247 .get_regs_len = sky2_get_regs_len,
4248 .get_regs = sky2_get_regs,
4249 .get_link = ethtool_op_get_link,
4250 .get_eeprom_len = sky2_get_eeprom_len,
4251 .get_eeprom = sky2_get_eeprom,
4252 .set_eeprom = sky2_set_eeprom,
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004253 .get_strings = sky2_get_strings,
4254 .get_coalesce = sky2_get_coalesce,
4255 .set_coalesce = sky2_set_coalesce,
4256 .get_ringparam = sky2_get_ringparam,
4257 .set_ringparam = sky2_set_ringparam,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004258 .get_pauseparam = sky2_get_pauseparam,
4259 .set_pauseparam = sky2_set_pauseparam,
stephen hemminger74e532f2011-04-04 08:43:41 +00004260 .set_phys_id = sky2_set_phys_id,
Jeff Garzikb9f2c042007-10-03 18:07:32 -07004261 .get_sset_count = sky2_get_sset_count,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004262 .get_ethtool_stats = sky2_get_ethtool_stats,
4263};
4264
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004265#ifdef CONFIG_SKY2_DEBUG
4266
4267static struct dentry *sky2_debug;
4268
Stephen Hemmingere4c2abe2009-02-03 11:27:29 +00004269
4270/*
4271 * Read and parse the first part of Vital Product Data
4272 */
4273#define VPD_SIZE 128
4274#define VPD_MAGIC 0x82
4275
4276static const struct vpd_tag {
4277 char tag[2];
4278 char *label;
4279} vpd_tags[] = {
4280 { "PN", "Part Number" },
4281 { "EC", "Engineering Level" },
4282 { "MN", "Manufacturer" },
4283 { "SN", "Serial Number" },
4284 { "YA", "Asset Tag" },
4285 { "VL", "First Error Log Message" },
4286 { "VF", "Second Error Log Message" },
4287 { "VB", "Boot Agent ROM Configuration" },
4288 { "VE", "EFI UNDI Configuration" },
4289};
4290
4291static void sky2_show_vpd(struct seq_file *seq, struct sky2_hw *hw)
4292{
4293 size_t vpd_size;
4294 loff_t offs;
4295 u8 len;
4296 unsigned char *buf;
4297 u16 reg2;
4298
4299 reg2 = sky2_pci_read16(hw, PCI_DEV_REG2);
4300 vpd_size = 1 << ( ((reg2 & PCI_VPD_ROM_SZ) >> 14) + 8);
4301
4302 seq_printf(seq, "%s Product Data\n", pci_name(hw->pdev));
4303 buf = kmalloc(vpd_size, GFP_KERNEL);
4304 if (!buf) {
4305 seq_puts(seq, "no memory!\n");
4306 return;
4307 }
4308
4309 if (pci_read_vpd(hw->pdev, 0, vpd_size, buf) < 0) {
4310 seq_puts(seq, "VPD read failed\n");
4311 goto out;
4312 }
4313
4314 if (buf[0] != VPD_MAGIC) {
4315 seq_printf(seq, "VPD tag mismatch: %#x\n", buf[0]);
4316 goto out;
4317 }
4318 len = buf[1];
4319 if (len == 0 || len > vpd_size - 4) {
4320 seq_printf(seq, "Invalid id length: %d\n", len);
4321 goto out;
4322 }
4323
4324 seq_printf(seq, "%.*s\n", len, buf + 3);
4325 offs = len + 3;
4326
4327 while (offs < vpd_size - 4) {
4328 int i;
4329
4330 if (!memcmp("RW", buf + offs, 2)) /* end marker */
4331 break;
4332 len = buf[offs + 2];
4333 if (offs + len + 3 >= vpd_size)
4334 break;
4335
4336 for (i = 0; i < ARRAY_SIZE(vpd_tags); i++) {
4337 if (!memcmp(vpd_tags[i].tag, buf + offs, 2)) {
4338 seq_printf(seq, " %s: %.*s\n",
4339 vpd_tags[i].label, len, buf + offs + 3);
4340 break;
4341 }
4342 }
4343 offs += len + 3;
4344 }
4345out:
4346 kfree(buf);
4347}
4348
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004349static int sky2_debug_show(struct seq_file *seq, void *v)
4350{
4351 struct net_device *dev = seq->private;
4352 const struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07004353 struct sky2_hw *hw = sky2->hw;
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004354 unsigned port = sky2->port;
4355 unsigned idx, last;
4356 int sop;
4357
Stephen Hemmingere4c2abe2009-02-03 11:27:29 +00004358 sky2_show_vpd(seq, hw);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004359
Stephen Hemmingere4c2abe2009-02-03 11:27:29 +00004360 seq_printf(seq, "\nIRQ src=%x mask=%x control=%x\n",
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004361 sky2_read32(hw, B0_ISRC),
4362 sky2_read32(hw, B0_IMSK),
4363 sky2_read32(hw, B0_Y2_SP_ICR));
4364
Stephen Hemmingere4c2abe2009-02-03 11:27:29 +00004365 if (!netif_running(dev)) {
4366 seq_printf(seq, "network not running\n");
4367 return 0;
4368 }
4369
Stephen Hemmingerbea33482007-10-03 16:41:36 -07004370 napi_disable(&hw->napi);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004371 last = sky2_read16(hw, STAT_PUT_IDX);
4372
stephen hemmingerefe91932010-04-22 13:42:56 +00004373 seq_printf(seq, "Status ring %u\n", hw->st_size);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004374 if (hw->st_idx == last)
4375 seq_puts(seq, "Status ring (empty)\n");
4376 else {
4377 seq_puts(seq, "Status ring\n");
stephen hemmingerefe91932010-04-22 13:42:56 +00004378 for (idx = hw->st_idx; idx != last && idx < hw->st_size;
4379 idx = RING_NEXT(idx, hw->st_size)) {
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004380 const struct sky2_status_le *le = hw->st_le + idx;
4381 seq_printf(seq, "[%d] %#x %d %#x\n",
4382 idx, le->opcode, le->length, le->status);
4383 }
4384 seq_puts(seq, "\n");
4385 }
4386
4387 seq_printf(seq, "Tx ring pending=%u...%u report=%d done=%d\n",
4388 sky2->tx_cons, sky2->tx_prod,
4389 sky2_read16(hw, port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX),
4390 sky2_read16(hw, Q_ADDR(txqaddr[port], Q_DONE)));
4391
4392 /* Dump contents of tx ring */
4393 sop = 1;
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00004394 for (idx = sky2->tx_next; idx != sky2->tx_prod && idx < sky2->tx_ring_size;
4395 idx = RING_NEXT(idx, sky2->tx_ring_size)) {
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004396 const struct sky2_tx_le *le = sky2->tx_le + idx;
4397 u32 a = le32_to_cpu(le->addr);
4398
4399 if (sop)
4400 seq_printf(seq, "%u:", idx);
4401 sop = 0;
4402
Mike McCormack060b9462010-07-29 03:34:52 +00004403 switch (le->opcode & ~HW_OWNER) {
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004404 case OP_ADDR64:
4405 seq_printf(seq, " %#x:", a);
4406 break;
4407 case OP_LRGLEN:
4408 seq_printf(seq, " mtu=%d", a);
4409 break;
4410 case OP_VLAN:
4411 seq_printf(seq, " vlan=%d", be16_to_cpu(le->length));
4412 break;
4413 case OP_TCPLISW:
4414 seq_printf(seq, " csum=%#x", a);
4415 break;
4416 case OP_LARGESEND:
4417 seq_printf(seq, " tso=%#x(%d)", a, le16_to_cpu(le->length));
4418 break;
4419 case OP_PACKET:
4420 seq_printf(seq, " %#x(%d)", a, le16_to_cpu(le->length));
4421 break;
4422 case OP_BUFFER:
4423 seq_printf(seq, " frag=%#x(%d)", a, le16_to_cpu(le->length));
4424 break;
4425 default:
4426 seq_printf(seq, " op=%#x,%#x(%d)", le->opcode,
4427 a, le16_to_cpu(le->length));
4428 }
4429
4430 if (le->ctrl & EOP) {
4431 seq_putc(seq, '\n');
4432 sop = 1;
4433 }
4434 }
4435
4436 seq_printf(seq, "\nRx ring hw get=%d put=%d last=%d\n",
4437 sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_GET_IDX)),
Mike McCormackc409c342009-07-21 14:51:20 +00004438 sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_PUT_IDX)),
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004439 sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_LAST_IDX)));
4440
David S. Millerd1d08d12008-01-07 20:53:33 -08004441 sky2_read32(hw, B0_Y2_SP_LISR);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07004442 napi_enable(&hw->napi);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004443 return 0;
4444}
4445
4446static int sky2_debug_open(struct inode *inode, struct file *file)
4447{
4448 return single_open(file, sky2_debug_show, inode->i_private);
4449}
4450
4451static const struct file_operations sky2_debug_fops = {
4452 .owner = THIS_MODULE,
4453 .open = sky2_debug_open,
4454 .read = seq_read,
4455 .llseek = seq_lseek,
4456 .release = single_release,
4457};
4458
4459/*
4460 * Use network device events to create/remove/rename
4461 * debugfs file entries
4462 */
4463static int sky2_device_event(struct notifier_block *unused,
4464 unsigned long event, void *ptr)
4465{
4466 struct net_device *dev = ptr;
Stephen Hemminger5b296bc2007-08-29 12:58:11 -07004467 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004468
Stephen Hemminger1436b302008-11-19 21:59:54 -08004469 if (dev->netdev_ops->ndo_open != sky2_up || !sky2_debug)
Stephen Hemminger5b296bc2007-08-29 12:58:11 -07004470 return NOTIFY_DONE;
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004471
Mike McCormack060b9462010-07-29 03:34:52 +00004472 switch (event) {
Stephen Hemminger5b296bc2007-08-29 12:58:11 -07004473 case NETDEV_CHANGENAME:
4474 if (sky2->debugfs) {
4475 sky2->debugfs = debugfs_rename(sky2_debug, sky2->debugfs,
4476 sky2_debug, dev->name);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004477 }
Stephen Hemminger5b296bc2007-08-29 12:58:11 -07004478 break;
4479
4480 case NETDEV_GOING_DOWN:
4481 if (sky2->debugfs) {
Joe Perchesada1db52010-02-17 15:01:59 +00004482 netdev_printk(KERN_DEBUG, dev, "remove debugfs\n");
Stephen Hemminger5b296bc2007-08-29 12:58:11 -07004483 debugfs_remove(sky2->debugfs);
4484 sky2->debugfs = NULL;
4485 }
4486 break;
4487
4488 case NETDEV_UP:
4489 sky2->debugfs = debugfs_create_file(dev->name, S_IRUGO,
4490 sky2_debug, dev,
4491 &sky2_debug_fops);
4492 if (IS_ERR(sky2->debugfs))
4493 sky2->debugfs = NULL;
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004494 }
4495
4496 return NOTIFY_DONE;
4497}
4498
4499static struct notifier_block sky2_notifier = {
4500 .notifier_call = sky2_device_event,
4501};
4502
4503
4504static __init void sky2_debug_init(void)
4505{
4506 struct dentry *ent;
4507
4508 ent = debugfs_create_dir("sky2", NULL);
4509 if (!ent || IS_ERR(ent))
4510 return;
4511
4512 sky2_debug = ent;
4513 register_netdevice_notifier(&sky2_notifier);
4514}
4515
4516static __exit void sky2_debug_cleanup(void)
4517{
4518 if (sky2_debug) {
4519 unregister_netdevice_notifier(&sky2_notifier);
4520 debugfs_remove(sky2_debug);
4521 sky2_debug = NULL;
4522 }
4523}
4524
4525#else
4526#define sky2_debug_init()
4527#define sky2_debug_cleanup()
4528#endif
4529
Stephen Hemminger1436b302008-11-19 21:59:54 -08004530/* Two copies of network device operations to handle special case of
4531 not allowing netpoll on second port */
4532static const struct net_device_ops sky2_netdev_ops[2] = {
4533 {
4534 .ndo_open = sky2_up,
4535 .ndo_stop = sky2_down,
Stephen Hemminger00829822008-11-20 20:14:53 -08004536 .ndo_start_xmit = sky2_xmit_frame,
Stephen Hemminger1436b302008-11-19 21:59:54 -08004537 .ndo_do_ioctl = sky2_ioctl,
4538 .ndo_validate_addr = eth_validate_addr,
4539 .ndo_set_mac_address = sky2_set_mac_address,
4540 .ndo_set_multicast_list = sky2_set_multicast,
4541 .ndo_change_mtu = sky2_change_mtu,
Michał Mirosławf5d64032011-04-10 03:13:21 +00004542 .ndo_fix_features = sky2_fix_features,
4543 .ndo_set_features = sky2_set_features,
Stephen Hemminger1436b302008-11-19 21:59:54 -08004544 .ndo_tx_timeout = sky2_tx_timeout,
stephen hemminger0885a302010-12-31 15:34:27 +00004545 .ndo_get_stats64 = sky2_get_stats,
Stephen Hemminger1436b302008-11-19 21:59:54 -08004546#ifdef CONFIG_NET_POLL_CONTROLLER
4547 .ndo_poll_controller = sky2_netpoll,
4548#endif
4549 },
4550 {
4551 .ndo_open = sky2_up,
4552 .ndo_stop = sky2_down,
Stephen Hemminger00829822008-11-20 20:14:53 -08004553 .ndo_start_xmit = sky2_xmit_frame,
Stephen Hemminger1436b302008-11-19 21:59:54 -08004554 .ndo_do_ioctl = sky2_ioctl,
4555 .ndo_validate_addr = eth_validate_addr,
4556 .ndo_set_mac_address = sky2_set_mac_address,
4557 .ndo_set_multicast_list = sky2_set_multicast,
4558 .ndo_change_mtu = sky2_change_mtu,
Michał Mirosławf5d64032011-04-10 03:13:21 +00004559 .ndo_fix_features = sky2_fix_features,
4560 .ndo_set_features = sky2_set_features,
Stephen Hemminger1436b302008-11-19 21:59:54 -08004561 .ndo_tx_timeout = sky2_tx_timeout,
stephen hemminger0885a302010-12-31 15:34:27 +00004562 .ndo_get_stats64 = sky2_get_stats,
Stephen Hemminger1436b302008-11-19 21:59:54 -08004563 },
4564};
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004565
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004566/* Initialize network device */
4567static __devinit struct net_device *sky2_init_netdev(struct sky2_hw *hw,
Stephen Hemmingere3173832007-02-06 10:45:39 -08004568 unsigned port,
Stephen Hemmingerbe63a212008-01-15 11:29:29 -08004569 int highmem, int wol)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004570{
4571 struct sky2_port *sky2;
4572 struct net_device *dev = alloc_etherdev(sizeof(*sky2));
4573
4574 if (!dev) {
Joe Perches898eb712007-10-18 03:06:30 -07004575 dev_err(&hw->pdev->dev, "etherdev alloc failed\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004576 return NULL;
4577 }
4578
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004579 SET_NETDEV_DEV(dev, &hw->pdev->dev);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08004580 dev->irq = hw->pdev->irq;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004581 SET_ETHTOOL_OPS(dev, &sky2_ethtool_ops);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004582 dev->watchdog_timeo = TX_WATCHDOG;
Stephen Hemminger1436b302008-11-19 21:59:54 -08004583 dev->netdev_ops = &sky2_netdev_ops[port];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004584
4585 sky2 = netdev_priv(dev);
4586 sky2->netdev = dev;
4587 sky2->hw = hw;
4588 sky2->msg_enable = netif_msg_init(debug, default_msg);
4589
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004590 /* Auto speed and flow control */
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07004591 sky2->flags = SKY2_FLAG_AUTO_SPEED | SKY2_FLAG_AUTO_PAUSE;
4592 if (hw->chip_id != CHIP_ID_YUKON_XL)
Michał Mirosławf5d64032011-04-10 03:13:21 +00004593 dev->hw_features |= NETIF_F_RXCSUM;
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07004594
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07004595 sky2->flow_mode = FC_BOTH;
4596
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004597 sky2->duplex = -1;
4598 sky2->speed = -1;
4599 sky2->advertising = sky2_supported_modes(hw);
Stephen Hemmingerbe63a212008-01-15 11:29:29 -08004600 sky2->wol = wol;
Stephen Hemminger75d070c2005-12-09 11:35:11 -08004601
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08004602 spin_lock_init(&sky2->phy_lock);
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00004603
Stephen Hemminger793b8832005-09-14 16:06:14 -07004604 sky2->tx_pending = TX_DEF_PENDING;
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00004605 sky2->tx_ring_size = roundup_pow_of_two(TX_DEF_PENDING+1);
Stephen Hemminger290d4de2006-03-20 15:48:15 -08004606 sky2->rx_pending = RX_DEF_PENDING;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004607
4608 hw->dev[port] = dev;
4609
4610 sky2->port = port;
4611
Michał Mirosławf5d64032011-04-10 03:13:21 +00004612 dev->hw_features |= NETIF_F_IP_CSUM | NETIF_F_SG | NETIF_F_TSO;
Stephen Hemminger86aa7782011-01-09 15:54:15 -08004613
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004614 if (highmem)
4615 dev->features |= NETIF_F_HIGHDMA;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004616
Stephen Hemmingerbf731302010-04-24 20:04:12 -07004617 /* Enable receive hashing unless hardware is known broken */
4618 if (!(hw->flags & SKY2_HW_RSS_BROKEN))
Michał Mirosławf5d64032011-04-10 03:13:21 +00004619 dev->hw_features |= NETIF_F_RXHASH;
Stephen Hemmingerbf731302010-04-24 20:04:12 -07004620
Michał Mirosławf5d64032011-04-10 03:13:21 +00004621 if (!(hw->flags & SKY2_HW_VLAN_BROKEN)) {
4622 dev->hw_features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
4623 dev->vlan_features |= SKY2_VLAN_OFFLOADS;
4624 }
4625
4626 dev->features |= dev->hw_features;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07004627
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004628 /* read the mac address */
Stephen Hemminger793b8832005-09-14 16:06:14 -07004629 memcpy_fromio(dev->dev_addr, hw->regs + B2_MAC_1 + port * 8, ETH_ALEN);
Stephen Hemminger2995bfb2005-09-28 10:01:03 -07004630 memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004631
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004632 return dev;
4633}
4634
Stephen Hemminger28bd1812006-01-17 13:43:19 -08004635static void __devinit sky2_show_addr(struct net_device *dev)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004636{
4637 const struct sky2_port *sky2 = netdev_priv(dev);
4638
Joe Perches6c35aba2010-02-15 08:34:21 +00004639 netif_info(sky2, probe, dev, "addr %pM\n", dev->dev_addr);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004640}
4641
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004642/* Handle software interrupt used during MSI test */
David Howells7d12e782006-10-05 14:55:46 +01004643static irqreturn_t __devinit sky2_test_intr(int irq, void *dev_id)
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004644{
4645 struct sky2_hw *hw = dev_id;
4646 u32 status = sky2_read32(hw, B0_Y2_SP_ISRC2);
4647
4648 if (status == 0)
4649 return IRQ_NONE;
4650
4651 if (status & Y2_IS_IRQ_SW) {
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004652 hw->flags |= SKY2_HW_USE_MSI;
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004653 wake_up(&hw->msi_wait);
4654 sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
4655 }
4656 sky2_write32(hw, B0_Y2_SP_ICR, 2);
4657
4658 return IRQ_HANDLED;
4659}
4660
4661/* Test interrupt path by forcing a a software IRQ */
4662static int __devinit sky2_test_msi(struct sky2_hw *hw)
4663{
4664 struct pci_dev *pdev = hw->pdev;
4665 int err;
4666
Mike McCormack060b9462010-07-29 03:34:52 +00004667 init_waitqueue_head(&hw->msi_wait);
shemminger@osdl.orgbb507fe2006-08-28 10:00:48 -07004668
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004669 sky2_write32(hw, B0_IMSK, Y2_IS_IRQ_SW);
4670
Stephen Hemmingerb0a20de2006-12-01 14:29:37 -08004671 err = request_irq(pdev->irq, sky2_test_intr, 0, DRV_NAME, hw);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004672 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004673 dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004674 return err;
4675 }
4676
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004677 sky2_write8(hw, B0_CTST, CS_ST_SW_IRQ);
shemminger@osdl.orgbb507fe2006-08-28 10:00:48 -07004678 sky2_read8(hw, B0_CTST);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004679
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004680 wait_event_timeout(hw->msi_wait, (hw->flags & SKY2_HW_USE_MSI), HZ/10);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004681
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004682 if (!(hw->flags & SKY2_HW_USE_MSI)) {
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004683 /* MSI test failed, go back to INTx mode */
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004684 dev_info(&pdev->dev, "No interrupt generated using MSI, "
4685 "switching to INTx mode.\n");
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004686
4687 err = -EOPNOTSUPP;
4688 sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
4689 }
4690
4691 sky2_write32(hw, B0_IMSK, 0);
Stephen Hemminger2bffc232006-10-17 10:17:18 -07004692 sky2_read32(hw, B0_IMSK);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004693
4694 free_irq(pdev->irq, hw);
4695
4696 return err;
4697}
4698
Stephen Hemmingerc7127a32008-06-17 09:04:25 -07004699/* This driver supports yukon2 chipset only */
4700static const char *sky2_name(u8 chipid, char *buf, int sz)
4701{
4702 const char *name[] = {
4703 "XL", /* 0xb3 */
4704 "EC Ultra", /* 0xb4 */
4705 "Extreme", /* 0xb5 */
4706 "EC", /* 0xb6 */
4707 "FE", /* 0xb7 */
4708 "FE+", /* 0xb8 */
4709 "Supreme", /* 0xb9 */
Stephen Hemminger0ce8b982008-06-17 09:04:27 -07004710 "UL 2", /* 0xba */
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00004711 "Unknown", /* 0xbb */
4712 "Optima", /* 0xbc */
Stephen Hemmingerc7127a32008-06-17 09:04:25 -07004713 };
4714
stephen hemmingerdae3a512009-12-14 08:33:47 +00004715 if (chipid >= CHIP_ID_YUKON_XL && chipid <= CHIP_ID_YUKON_OPT)
Stephen Hemmingerc7127a32008-06-17 09:04:25 -07004716 strncpy(buf, name[chipid - CHIP_ID_YUKON_XL], sz);
4717 else
4718 snprintf(buf, sz, "(chip %#x)", chipid);
4719 return buf;
4720}
4721
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004722static int __devinit sky2_probe(struct pci_dev *pdev,
4723 const struct pci_device_id *ent)
4724{
shemminger@linux-foundation.org7f60c642007-01-26 11:38:36 -08004725 struct net_device *dev;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004726 struct sky2_hw *hw;
Stephen Hemmingerbe63a212008-01-15 11:29:29 -08004727 int err, using_dac = 0, wol_default;
Stephen Hemminger38345072009-02-03 11:27:30 +00004728 u32 reg;
Stephen Hemmingerc7127a32008-06-17 09:04:25 -07004729 char buf1[16];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004730
Stephen Hemminger793b8832005-09-14 16:06:14 -07004731 err = pci_enable_device(pdev);
4732 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004733 dev_err(&pdev->dev, "cannot enable PCI device\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004734 goto err_out;
4735 }
4736
Stephen Hemminger6cc90a52009-06-11 07:03:47 +00004737 /* Get configuration information
4738 * Note: only regular PCI config access once to test for HW issues
4739 * other PCI access through shared memory for speed and to
4740 * avoid MMCONFIG problems.
4741 */
4742 err = pci_read_config_dword(pdev, PCI_DEV_REG2, &reg);
4743 if (err) {
4744 dev_err(&pdev->dev, "PCI read config failed\n");
4745 goto err_out;
4746 }
4747
4748 if (~reg == 0) {
4749 dev_err(&pdev->dev, "PCI configuration read error\n");
4750 goto err_out;
4751 }
4752
Stephen Hemminger793b8832005-09-14 16:06:14 -07004753 err = pci_request_regions(pdev, DRV_NAME);
4754 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004755 dev_err(&pdev->dev, "cannot obtain PCI resources\n");
Stephen Hemminger44a1d2e2007-04-30 14:23:49 -07004756 goto err_out_disable;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004757 }
4758
4759 pci_set_master(pdev);
4760
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004761 if (sizeof(dma_addr_t) > sizeof(u32) &&
Yang Hongyang6a355282009-04-06 19:01:13 -07004762 !(err = pci_set_dma_mask(pdev, DMA_BIT_MASK(64)))) {
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004763 using_dac = 1;
Yang Hongyang6a355282009-04-06 19:01:13 -07004764 err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64));
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004765 if (err < 0) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004766 dev_err(&pdev->dev, "unable to obtain 64 bit DMA "
4767 "for consistent allocations\n");
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004768 goto err_out_free_regions;
4769 }
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004770 } else {
Yang Hongyang284901a2009-04-06 19:01:15 -07004771 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004772 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004773 dev_err(&pdev->dev, "no usable DMA configuration\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004774 goto err_out_free_regions;
4775 }
4776 }
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004777
Stephen Hemminger38345072009-02-03 11:27:30 +00004778
4779#ifdef __BIG_ENDIAN
4780 /* The sk98lin vendor driver uses hardware byte swapping but
4781 * this driver uses software swapping.
4782 */
4783 reg &= ~PCI_REV_DESC;
Mike McCormack060b9462010-07-29 03:34:52 +00004784 err = pci_write_config_dword(pdev, PCI_DEV_REG2, reg);
Stephen Hemminger38345072009-02-03 11:27:30 +00004785 if (err) {
4786 dev_err(&pdev->dev, "PCI write config failed\n");
4787 goto err_out_free_regions;
4788 }
4789#endif
4790
Rafael J. Wysocki9d731d72008-10-12 20:59:48 -07004791 wol_default = device_may_wakeup(&pdev->dev) ? WAKE_MAGIC : 0;
Stephen Hemmingerbe63a212008-01-15 11:29:29 -08004792
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004793 err = -ENOMEM;
Stephen Hemminger66466792009-10-01 07:11:46 +00004794
4795 hw = kzalloc(sizeof(*hw) + strlen(DRV_NAME "@pci:")
4796 + strlen(pci_name(pdev)) + 1, GFP_KERNEL);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004797 if (!hw) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004798 dev_err(&pdev->dev, "cannot allocate hardware struct\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004799 goto err_out_free_regions;
4800 }
4801
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004802 hw->pdev = pdev;
Stephen Hemminger66466792009-10-01 07:11:46 +00004803 sprintf(hw->irq_name, DRV_NAME "@pci:%s", pci_name(pdev));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004804
4805 hw->regs = ioremap_nocache(pci_resource_start(pdev, 0), 0x4000);
4806 if (!hw->regs) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004807 dev_err(&pdev->dev, "cannot map device registers\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004808 goto err_out_free_hw;
4809 }
4810
Stephen Hemmingere3173832007-02-06 10:45:39 -08004811 err = sky2_init(hw);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004812 if (err)
Stephen Hemminger793b8832005-09-14 16:06:14 -07004813 goto err_out_iounmap;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004814
stephen hemmingerefe91932010-04-22 13:42:56 +00004815 /* ring for status responses */
Stephen Hemmingerbf731302010-04-24 20:04:12 -07004816 hw->st_size = hw->ports * roundup_pow_of_two(3*RX_MAX_PENDING + TX_MAX_PENDING);
stephen hemmingerefe91932010-04-22 13:42:56 +00004817 hw->st_le = pci_alloc_consistent(pdev, hw->st_size * sizeof(struct sky2_status_le),
4818 &hw->st_dma);
4819 if (!hw->st_le)
4820 goto err_out_reset;
4821
Stephen Hemmingerc844d482008-08-27 20:48:23 -07004822 dev_info(&pdev->dev, "Yukon-2 %s chip revision %d\n",
4823 sky2_name(hw->chip_id, buf1, sizeof(buf1)), hw->chip_rev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004824
Stephen Hemmingere3173832007-02-06 10:45:39 -08004825 sky2_reset(hw);
4826
Stephen Hemmingerbe63a212008-01-15 11:29:29 -08004827 dev = sky2_init_netdev(hw, 0, using_dac, wol_default);
shemminger@linux-foundation.org7f60c642007-01-26 11:38:36 -08004828 if (!dev) {
4829 err = -ENOMEM;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004830 goto err_out_free_pci;
shemminger@linux-foundation.org7f60c642007-01-26 11:38:36 -08004831 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004832
Stephen Hemminger9fa1b1f2006-09-26 11:57:40 -07004833 if (!disable_msi && pci_enable_msi(pdev) == 0) {
4834 err = sky2_test_msi(hw);
4835 if (err == -EOPNOTSUPP)
4836 pci_disable_msi(pdev);
4837 else if (err)
4838 goto err_out_free_netdev;
4839 }
4840
Stephen Hemminger793b8832005-09-14 16:06:14 -07004841 err = register_netdev(dev);
4842 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004843 dev_err(&pdev->dev, "cannot register net device\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004844 goto err_out_free_netdev;
4845 }
4846
Brandon Philips33cb7d32009-10-29 13:58:07 +00004847 netif_carrier_off(dev);
4848
Stephen Hemminger6de16232007-10-17 13:26:42 -07004849 netif_napi_add(dev, &hw->napi, sky2_poll, NAPI_WEIGHT);
4850
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004851 err = request_irq(pdev->irq, sky2_intr,
4852 (hw->flags & SKY2_HW_USE_MSI) ? 0 : IRQF_SHARED,
Stephen Hemminger66466792009-10-01 07:11:46 +00004853 hw->irq_name, hw);
Stephen Hemminger9fa1b1f2006-09-26 11:57:40 -07004854 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004855 dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
Stephen Hemminger9fa1b1f2006-09-26 11:57:40 -07004856 goto err_out_unregister;
4857 }
4858 sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
Stephen Hemminger6de16232007-10-17 13:26:42 -07004859 napi_enable(&hw->napi);
Stephen Hemminger9fa1b1f2006-09-26 11:57:40 -07004860
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004861 sky2_show_addr(dev);
4862
shemminger@linux-foundation.org7f60c642007-01-26 11:38:36 -08004863 if (hw->ports > 1) {
4864 struct net_device *dev1;
4865
Stephen Hemmingerca519272009-09-14 06:22:29 +00004866 err = -ENOMEM;
Stephen Hemmingerbe63a212008-01-15 11:29:29 -08004867 dev1 = sky2_init_netdev(hw, 1, using_dac, wol_default);
Stephen Hemmingerca519272009-09-14 06:22:29 +00004868 if (dev1 && (err = register_netdev(dev1)) == 0)
4869 sky2_show_addr(dev1);
4870 else {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004871 dev_warn(&pdev->dev,
4872 "register of second port failed (%d)\n", err);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004873 hw->dev[1] = NULL;
Stephen Hemmingerca519272009-09-14 06:22:29 +00004874 hw->ports = 1;
4875 if (dev1)
4876 free_netdev(dev1);
4877 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004878 }
4879
Stephen Hemminger32c2c302007-08-21 14:34:03 -07004880 setup_timer(&hw->watchdog_timer, sky2_watchdog, (unsigned long) hw);
Stephen Hemminger81906792007-02-15 16:40:33 -08004881 INIT_WORK(&hw->restart_work, sky2_restart);
4882
Stephen Hemminger793b8832005-09-14 16:06:14 -07004883 pci_set_drvdata(pdev, hw);
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +01004884 pdev->d3_delay = 150;
Stephen Hemminger793b8832005-09-14 16:06:14 -07004885
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004886 return 0;
4887
Stephen Hemminger793b8832005-09-14 16:06:14 -07004888err_out_unregister:
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004889 if (hw->flags & SKY2_HW_USE_MSI)
Stephen Hemmingerb0a20de2006-12-01 14:29:37 -08004890 pci_disable_msi(pdev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07004891 unregister_netdev(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004892err_out_free_netdev:
4893 free_netdev(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004894err_out_free_pci:
stephen hemmingerefe91932010-04-22 13:42:56 +00004895 pci_free_consistent(pdev, hw->st_size * sizeof(struct sky2_status_le),
4896 hw->st_le, hw->st_dma);
4897err_out_reset:
Stephen Hemminger793b8832005-09-14 16:06:14 -07004898 sky2_write8(hw, B0_CTST, CS_RST_SET);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004899err_out_iounmap:
4900 iounmap(hw->regs);
4901err_out_free_hw:
4902 kfree(hw);
4903err_out_free_regions:
4904 pci_release_regions(pdev);
Stephen Hemminger44a1d2e2007-04-30 14:23:49 -07004905err_out_disable:
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004906 pci_disable_device(pdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004907err_out:
Stephen Hemminger549a68c2007-05-11 11:21:44 -07004908 pci_set_drvdata(pdev, NULL);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004909 return err;
4910}
4911
4912static void __devexit sky2_remove(struct pci_dev *pdev)
4913{
Stephen Hemminger793b8832005-09-14 16:06:14 -07004914 struct sky2_hw *hw = pci_get_drvdata(pdev);
Stephen Hemminger6de16232007-10-17 13:26:42 -07004915 int i;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004916
Stephen Hemminger793b8832005-09-14 16:06:14 -07004917 if (!hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004918 return;
4919
Stephen Hemminger32c2c302007-08-21 14:34:03 -07004920 del_timer_sync(&hw->watchdog_timer);
Stephen Hemminger6de16232007-10-17 13:26:42 -07004921 cancel_work_sync(&hw->restart_work);
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07004922
Stephen Hemmingerb877fe22007-10-22 13:39:09 -07004923 for (i = hw->ports-1; i >= 0; --i)
Stephen Hemminger6de16232007-10-17 13:26:42 -07004924 unregister_netdev(hw->dev[i]);
Stephen Hemminger81906792007-02-15 16:40:33 -08004925
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07004926 sky2_write32(hw, B0_IMSK, 0);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004927
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004928 sky2_power_aux(hw);
4929
Stephen Hemminger793b8832005-09-14 16:06:14 -07004930 sky2_write8(hw, B0_CTST, CS_RST_SET);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07004931 sky2_read8(hw, B0_CTST);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004932
4933 free_irq(pdev->irq, hw);
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004934 if (hw->flags & SKY2_HW_USE_MSI)
Stephen Hemmingerb0a20de2006-12-01 14:29:37 -08004935 pci_disable_msi(pdev);
stephen hemmingerefe91932010-04-22 13:42:56 +00004936 pci_free_consistent(pdev, hw->st_size * sizeof(struct sky2_status_le),
4937 hw->st_le, hw->st_dma);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004938 pci_release_regions(pdev);
4939 pci_disable_device(pdev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07004940
Stephen Hemmingerb877fe22007-10-22 13:39:09 -07004941 for (i = hw->ports-1; i >= 0; --i)
Stephen Hemminger6de16232007-10-17 13:26:42 -07004942 free_netdev(hw->dev[i]);
4943
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004944 iounmap(hw->regs);
4945 kfree(hw);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07004946
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004947 pci_set_drvdata(pdev, NULL);
4948}
4949
Rafael J. Wysocki0f333d12010-12-26 08:44:32 +00004950static int sky2_suspend(struct device *dev)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004951{
Rafael J. Wysocki0f333d12010-12-26 08:44:32 +00004952 struct pci_dev *pdev = to_pci_dev(dev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07004953 struct sky2_hw *hw = pci_get_drvdata(pdev);
Rafael J. Wysocki0f333d12010-12-26 08:44:32 +00004954 int i;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004955
Stephen Hemminger549a68c2007-05-11 11:21:44 -07004956 if (!hw)
4957 return 0;
4958
Stephen Hemminger063a0b32008-04-02 09:03:23 -07004959 del_timer_sync(&hw->watchdog_timer);
4960 cancel_work_sync(&hw->restart_work);
4961
Stephen Hemminger19720732009-08-14 05:15:16 +00004962 rtnl_lock();
Mike McCormack3403aca2010-05-13 06:12:52 +00004963
4964 sky2_all_down(hw);
Stephen Hemmingerf05267e2006-06-13 17:17:28 +09004965 for (i = 0; i < hw->ports; i++) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004966 struct net_device *dev = hw->dev[i];
Stephen Hemmingere3173832007-02-06 10:45:39 -08004967 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004968
Stephen Hemmingere3173832007-02-06 10:45:39 -08004969 if (sky2->wol)
4970 sky2_wol_init(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004971 }
4972
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004973 sky2_power_aux(hw);
Stephen Hemminger19720732009-08-14 05:15:16 +00004974 rtnl_unlock();
Stephen Hemmingere3173832007-02-06 10:45:39 -08004975
Stephen Hemminger2ccc99b2006-06-13 17:17:27 +09004976 return 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004977}
4978
Michel Lespinasse94252762011-03-06 16:14:50 +00004979#ifdef CONFIG_PM_SLEEP
Rafael J. Wysocki0f333d12010-12-26 08:44:32 +00004980static int sky2_resume(struct device *dev)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004981{
Rafael J. Wysocki0f333d12010-12-26 08:44:32 +00004982 struct pci_dev *pdev = to_pci_dev(dev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07004983 struct sky2_hw *hw = pci_get_drvdata(pdev);
Mike McCormack3403aca2010-05-13 06:12:52 +00004984 int err;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004985
Stephen Hemminger549a68c2007-05-11 11:21:44 -07004986 if (!hw)
4987 return 0;
4988
Stephen Hemminger1ad5b4a2007-04-07 16:02:27 -07004989 /* Re-enable all clocks */
stephen hemmingera0db28b2010-02-07 06:23:53 +00004990 err = pci_write_config_dword(pdev, PCI_DEV_REG3, 0);
4991 if (err) {
4992 dev_err(&pdev->dev, "PCI write config failed\n");
4993 goto out;
4994 }
Stephen Hemminger1ad5b4a2007-04-07 16:02:27 -07004995
Mike McCormack3403aca2010-05-13 06:12:52 +00004996 rtnl_lock();
Stephen Hemmingere3173832007-02-06 10:45:39 -08004997 sky2_reset(hw);
Mike McCormack3403aca2010-05-13 06:12:52 +00004998 sky2_all_up(hw);
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07004999 rtnl_unlock();
Stephen Hemmingereb35cf62006-06-13 17:17:31 +09005000
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08005001 return 0;
Stephen Hemminger08c06d82006-01-30 11:37:54 -08005002out:
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07005003
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08005004 dev_err(&pdev->dev, "resume failed (%d)\n", err);
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08005005 pci_disable_device(pdev);
Stephen Hemminger08c06d82006-01-30 11:37:54 -08005006 return err;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005007}
Rafael J. Wysocki0f333d12010-12-26 08:44:32 +00005008
5009static SIMPLE_DEV_PM_OPS(sky2_pm_ops, sky2_suspend, sky2_resume);
5010#define SKY2_PM_OPS (&sky2_pm_ops)
5011
5012#else
5013
5014#define SKY2_PM_OPS NULL
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005015#endif
5016
Stephen Hemmingere3173832007-02-06 10:45:39 -08005017static void sky2_shutdown(struct pci_dev *pdev)
5018{
Rafael J. Wysocki0f333d12010-12-26 08:44:32 +00005019 sky2_suspend(&pdev->dev);
5020 pci_wake_from_d3(pdev, device_may_wakeup(&pdev->dev));
5021 pci_set_power_state(pdev, PCI_D3hot);
Stephen Hemmingere3173832007-02-06 10:45:39 -08005022}
5023
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005024static struct pci_driver sky2_driver = {
Stephen Hemminger793b8832005-09-14 16:06:14 -07005025 .name = DRV_NAME,
5026 .id_table = sky2_id_table,
5027 .probe = sky2_probe,
5028 .remove = __devexit_p(sky2_remove),
Stephen Hemmingere3173832007-02-06 10:45:39 -08005029 .shutdown = sky2_shutdown,
Rafael J. Wysocki0f333d12010-12-26 08:44:32 +00005030 .driver.pm = SKY2_PM_OPS,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005031};
5032
5033static int __init sky2_init_module(void)
5034{
Joe Perchesada1db52010-02-17 15:01:59 +00005035 pr_info("driver version " DRV_VERSION "\n");
Stephen Hemmingerc844d482008-08-27 20:48:23 -07005036
Stephen Hemminger3cf26752007-07-09 15:33:35 -07005037 sky2_debug_init();
shemminger@osdl.org50241c42005-11-30 11:45:22 -08005038 return pci_register_driver(&sky2_driver);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005039}
5040
5041static void __exit sky2_cleanup_module(void)
5042{
5043 pci_unregister_driver(&sky2_driver);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07005044 sky2_debug_cleanup();
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005045}
5046
5047module_init(sky2_init_module);
5048module_exit(sky2_cleanup_module);
5049
5050MODULE_DESCRIPTION("Marvell Yukon 2 Gigabit Ethernet driver");
Stephen Hemminger65ebe632007-01-23 11:38:57 -08005051MODULE_AUTHOR("Stephen Hemminger <shemminger@linux-foundation.org>");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005052MODULE_LICENSE("GPL");
shemminger@osdl.org5f4f9dc2005-11-30 11:45:23 -08005053MODULE_VERSION(DRV_VERSION);