blob: 4b403bd7870d946ed7b0bef37f687f315a2ff102 [file] [log] [blame]
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001/*
2 * New driver for Marvell Yukon 2 chipset.
3 * Based on earlier sk98lin, and skge driver.
4 *
5 * This driver intentionally does not support all the features
6 * of the original driver such as link fail-over and link management because
7 * those should be done at higher levels.
8 *
9 * Copyright (C) 2005 Stephen Hemminger <shemminger@osdl.org>
10 *
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
Stephen Hemminger798b6b12006-10-22 20:16:57 -070013 * the Free Software Foundation; either version 2 of the License.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070014 *
15 * This program is distributed in the hope that it will be useful,
16 * but WITHOUT ANY WARRANTY; without even the implied warranty of
Stephen Hemminger793b8832005-09-14 16:06:14 -070017 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070018 * GNU General Public License for more details.
19 *
20 * You should have received a copy of the GNU General Public License
21 * along with this program; if not, write to the Free Software
22 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
23 */
24
Joe Perchesada1db52010-02-17 15:01:59 +000025#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
26
Stephen Hemminger793b8832005-09-14 16:06:14 -070027#include <linux/crc32.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070028#include <linux/kernel.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070029#include <linux/module.h>
30#include <linux/netdevice.h>
Andrew Mortond0bbccf2005-11-10 15:29:27 -080031#include <linux/dma-mapping.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070032#include <linux/etherdevice.h>
33#include <linux/ethtool.h>
34#include <linux/pci.h>
35#include <linux/ip.h>
Arnaldo Carvalho de Meloc9bdd4b2007-03-12 20:09:15 -030036#include <net/ip.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070037#include <linux/tcp.h>
38#include <linux/in.h>
39#include <linux/delay.h>
Stephen Hemminger91c86df2005-12-09 11:34:57 -080040#include <linux/workqueue.h>
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -070041#include <linux/if_vlan.h>
Stephen Hemmingerd70cd512005-12-09 11:35:09 -080042#include <linux/prefetch.h>
Stephen Hemminger3cf26752007-07-09 15:33:35 -070043#include <linux/debugfs.h>
shemminger@osdl.orgef743d32005-11-30 11:45:12 -080044#include <linux/mii.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070045
46#include <asm/irq.h>
47
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -070048#if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
49#define SKY2_VLAN_TAG_USED 1
50#endif
51
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070052#include "sky2.h"
53
54#define DRV_NAME "sky2"
stephen hemmingercfc08612010-02-12 06:58:07 +000055#define DRV_VERSION "1.27"
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070056
57/*
58 * The Yukon II chipset takes 64 bit command blocks (called list elements)
59 * that are organized into three (receive, transmit, status) different rings
Stephen Hemminger14d02632006-09-26 11:57:43 -070060 * similar to Tigon3.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070061 */
62
Stephen Hemminger14d02632006-09-26 11:57:43 -070063#define RX_LE_SIZE 1024
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070064#define RX_LE_BYTES (RX_LE_SIZE*sizeof(struct sky2_rx_le))
Stephen Hemminger14d02632006-09-26 11:57:43 -070065#define RX_MAX_PENDING (RX_LE_SIZE/6 - 2)
shemminger@osdl.org13210ce2005-11-30 11:45:14 -080066#define RX_DEF_PENDING RX_MAX_PENDING
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070067
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +000068/* This is the worst case number of transmit list elements for a single skb:
Stephen Hemminger07e31632009-09-14 06:12:55 +000069 VLAN:GSO + CKSUM + Data + skb_frags * DMA */
70#define MAX_SKB_TX_LE (2 + (sizeof(dma_addr_t)/sizeof(u32))*(MAX_SKB_FRAGS+1))
Stephen Hemmingere9c1be82009-06-17 07:30:37 +000071#define TX_MIN_PENDING (MAX_SKB_TX_LE+1)
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +000072#define TX_MAX_PENDING 4096
73#define TX_DEF_PENDING 127
Stephen Hemminger793b8832005-09-14 16:06:14 -070074
75#define STATUS_RING_SIZE 2048 /* 2 ports * (TX + 2*RX) */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070076#define STATUS_LE_BYTES (STATUS_RING_SIZE*sizeof(struct sky2_status_le))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070077#define TX_WATCHDOG (5 * HZ)
78#define NAPI_WEIGHT 64
79#define PHY_RETRIES 1000
80
Stephen Hemmingerf4331a62007-07-09 15:33:39 -070081#define SKY2_EEPROM_MAGIC 0x9955aabb
82
83
Stephen Hemmingercb5d9542006-05-08 15:11:29 -070084#define RING_NEXT(x,s) (((x)+1) & ((s)-1))
85
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070086static const u32 default_msg =
Stephen Hemminger793b8832005-09-14 16:06:14 -070087 NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK
88 | NETIF_MSG_TIMER | NETIF_MSG_TX_ERR | NETIF_MSG_RX_ERR
Stephen Hemminger3be92a72006-01-17 13:43:17 -080089 | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070090
Stephen Hemminger793b8832005-09-14 16:06:14 -070091static int debug = -1; /* defaults above */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070092module_param(debug, int, 0);
93MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
94
Stephen Hemminger14d02632006-09-26 11:57:43 -070095static int copybreak __read_mostly = 128;
Stephen Hemmingerbdb5c582005-12-09 11:34:55 -080096module_param(copybreak, int, 0);
97MODULE_PARM_DESC(copybreak, "Receive copy threshold");
98
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -080099static int disable_msi = 0;
100module_param(disable_msi, int, 0);
101MODULE_PARM_DESC(disable_msi, "Disable Message Signaled Interrupt (MSI)");
102
Stephen Hemmingere6cac9b2008-06-17 09:04:26 -0700103static DEFINE_PCI_DEVICE_TABLE(sky2_id_table) = {
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800104 { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9000) }, /* SK-9Sxx */
105 { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9E00) }, /* SK-9Exx */
Stephen Hemmingere30a4ac2009-10-29 06:37:05 +0000106 { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9E01) }, /* SK-9E21M */
Stephen Hemminger2d2a3872006-05-17 14:37:04 -0700107 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4b00) }, /* DGE-560T */
Stephen Hemminger2f4a66a2006-09-01 14:52:04 -0700108 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4001) }, /* DGE-550SX */
Stephen Hemminger508f89e2006-12-01 14:29:34 -0800109 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B02) }, /* DGE-560SX */
Stephen Hemmingerf1a0b6f2007-02-06 10:45:44 -0800110 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B03) }, /* DGE-550T */
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800111 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4340) }, /* 88E8021 */
112 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4341) }, /* 88E8022 */
113 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4342) }, /* 88E8061 */
114 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4343) }, /* 88E8062 */
115 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4344) }, /* 88E8021 */
116 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4345) }, /* 88E8022 */
117 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4346) }, /* 88E8061 */
118 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4347) }, /* 88E8062 */
119 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4350) }, /* 88E8035 */
120 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4351) }, /* 88E8036 */
121 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4352) }, /* 88E8038 */
122 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4353) }, /* 88E8039 */
Stephen Hemminger05745c42007-09-19 15:36:45 -0700123 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4354) }, /* 88E8040 */
Stephen Hemmingera3b4fce2008-06-14 10:32:15 -0700124 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4355) }, /* 88E8040T */
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800125 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4356) }, /* 88EC033 */
Stephen Hemminger5a37a682007-11-08 08:20:17 -0800126 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4357) }, /* 88E8042 */
Stephen Hemminger05745c42007-09-19 15:36:45 -0700127 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x435A) }, /* 88E8048 */
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800128 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4360) }, /* 88E8052 */
129 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4361) }, /* 88E8050 */
130 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4362) }, /* 88E8053 */
131 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4363) }, /* 88E8055 */
132 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4364) }, /* 88E8056 */
Stephen Hemminger05745c42007-09-19 15:36:45 -0700133 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4365) }, /* 88E8070 */
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800134 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4366) }, /* 88EC036 */
135 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4367) }, /* 88EC032 */
136 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4368) }, /* 88EC034 */
Stephen Hemmingerf1a0b6f2007-02-06 10:45:44 -0800137 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4369) }, /* 88EC042 */
138 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436A) }, /* 88E8058 */
Stephen Hemminger69161612007-06-04 17:23:26 -0700139 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436B) }, /* 88E8071 */
Stephen Hemminger5a37a682007-11-08 08:20:17 -0800140 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436C) }, /* 88E8072 */
Stephen Hemmingered4d4162008-01-10 16:14:14 -0800141 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436D) }, /* 88E8055 */
142 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4370) }, /* 88E8075 */
Stephen Hemminger0ce8b982008-06-17 09:04:27 -0700143 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4380) }, /* 88E8057 */
Stephen Hemminger0f5aac72009-10-29 06:37:09 +0000144 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4381) }, /* 88E8059 */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700145 { 0 }
146};
Stephen Hemminger793b8832005-09-14 16:06:14 -0700147
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700148MODULE_DEVICE_TABLE(pci, sky2_id_table);
149
150/* Avoid conditionals by using array */
151static const unsigned txqaddr[] = { Q_XA1, Q_XA2 };
152static const unsigned rxqaddr[] = { Q_R1, Q_R2 };
Stephen Hemmingerf4ea4312006-05-09 14:46:54 -0700153static const u32 portirq_msk[] = { Y2_IS_PORT_1, Y2_IS_PORT_2 };
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700154
Stephen Hemmingerd1b139c2007-09-05 16:56:19 +0100155static void sky2_set_multicast(struct net_device *dev);
156
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800157/* Access to PHY via serial interconnect */
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800158static int gm_phy_write(struct sky2_hw *hw, unsigned port, u16 reg, u16 val)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700159{
160 int i;
161
162 gma_write16(hw, port, GM_SMI_DATA, val);
163 gma_write16(hw, port, GM_SMI_CTRL,
164 GM_SMI_CT_PHY_AD(PHY_ADDR_MARV) | GM_SMI_CT_REG_AD(reg));
165
166 for (i = 0; i < PHY_RETRIES; i++) {
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800167 u16 ctrl = gma_read16(hw, port, GM_SMI_CTRL);
168 if (ctrl == 0xffff)
169 goto io_error;
170
171 if (!(ctrl & GM_SMI_CT_BUSY))
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800172 return 0;
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800173
174 udelay(10);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700175 }
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800176
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800177 dev_warn(&hw->pdev->dev,"%s: phy write timeout\n", hw->dev[port]->name);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800178 return -ETIMEDOUT;
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800179
180io_error:
181 dev_err(&hw->pdev->dev, "%s: phy I/O error\n", hw->dev[port]->name);
182 return -EIO;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700183}
184
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800185static int __gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg, u16 *val)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700186{
187 int i;
188
Stephen Hemminger793b8832005-09-14 16:06:14 -0700189 gma_write16(hw, port, GM_SMI_CTRL, GM_SMI_CT_PHY_AD(PHY_ADDR_MARV)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700190 | GM_SMI_CT_REG_AD(reg) | GM_SMI_CT_OP_RD);
191
192 for (i = 0; i < PHY_RETRIES; i++) {
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800193 u16 ctrl = gma_read16(hw, port, GM_SMI_CTRL);
194 if (ctrl == 0xffff)
195 goto io_error;
196
197 if (ctrl & GM_SMI_CT_RD_VAL) {
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800198 *val = gma_read16(hw, port, GM_SMI_DATA);
199 return 0;
200 }
201
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800202 udelay(10);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700203 }
204
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800205 dev_warn(&hw->pdev->dev, "%s: phy read timeout\n", hw->dev[port]->name);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800206 return -ETIMEDOUT;
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800207io_error:
208 dev_err(&hw->pdev->dev, "%s: phy I/O error\n", hw->dev[port]->name);
209 return -EIO;
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800210}
211
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800212static inline u16 gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg)
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800213{
214 u16 v;
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800215 __gm_phy_read(hw, port, reg, &v);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800216 return v;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700217}
218
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800219
220static void sky2_power_on(struct sky2_hw *hw)
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700221{
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800222 /* switch power to VCC (WA for VAUX problem) */
223 sky2_write8(hw, B0_POWER_CTRL,
224 PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_OFF | PC_VCC_ON);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700225
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800226 /* disable Core Clock Division, */
227 sky2_write32(hw, B2_Y2_CLK_CTRL, Y2_CLK_DIV_DIS);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700228
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800229 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
230 /* enable bits are inverted */
231 sky2_write8(hw, B2_Y2_CLK_GATE,
232 Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
233 Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
234 Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
235 else
236 sky2_write8(hw, B2_Y2_CLK_GATE, 0);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700237
Stephen Hemmingerea76e632007-09-19 15:36:44 -0700238 if (hw->flags & SKY2_HW_ADV_POWER_CTL) {
Stephen Hemmingerfc99fe02007-06-04 17:23:22 -0700239 u32 reg;
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700240
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800241 sky2_pci_write32(hw, PCI_DEV_REG3, 0);
Stephen Hemmingerb2345772007-08-21 14:34:02 -0700242
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800243 reg = sky2_pci_read32(hw, PCI_DEV_REG4);
Stephen Hemmingerfc99fe02007-06-04 17:23:22 -0700244 /* set all bits to 0 except bits 15..12 and 8 */
245 reg &= P_ASPM_CONTROL_MSK;
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800246 sky2_pci_write32(hw, PCI_DEV_REG4, reg);
Stephen Hemmingerfc99fe02007-06-04 17:23:22 -0700247
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800248 reg = sky2_pci_read32(hw, PCI_DEV_REG5);
Stephen Hemmingerfc99fe02007-06-04 17:23:22 -0700249 /* set all bits to 0 except bits 28 & 27 */
250 reg &= P_CTL_TIM_VMAIN_AV_MSK;
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800251 sky2_pci_write32(hw, PCI_DEV_REG5, reg);
Stephen Hemmingerfc99fe02007-06-04 17:23:22 -0700252
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800253 sky2_pci_write32(hw, PCI_CFG_REG_1, 0);
Stephen Hemminger8f709202007-06-04 17:23:25 -0700254
stephen hemminger5f8ae5c2010-02-12 06:57:59 +0000255 sky2_write16(hw, B0_CTST, Y2_HW_WOL_ON);
256
Stephen Hemminger8f709202007-06-04 17:23:25 -0700257 /* Enable workaround for dev 4.107 on Yukon-Ultra & Extreme */
258 reg = sky2_read32(hw, B2_GP_IO);
259 reg |= GLB_GPIO_STAT_RACE_DIS;
260 sky2_write32(hw, B2_GP_IO, reg);
Stephen Hemmingerb2345772007-08-21 14:34:02 -0700261
262 sky2_read32(hw, B2_GP_IO);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700263 }
Stephen Hemminger10547ae2009-08-31 07:31:41 +0000264
265 /* Turn on "driver loaded" LED */
266 sky2_write16(hw, B0_CTST, Y2_LED_STAT_ON);
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800267}
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700268
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800269static void sky2_power_aux(struct sky2_hw *hw)
270{
271 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
272 sky2_write8(hw, B2_Y2_CLK_GATE, 0);
273 else
274 /* enable bits are inverted */
275 sky2_write8(hw, B2_Y2_CLK_GATE,
276 Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
277 Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
278 Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
279
Stephen Hemmingerc23ddf82009-09-03 06:16:25 +0000280 /* switch power to VAUX if supported and PME from D3cold */
281 if ( (sky2_read32(hw, B0_CTST) & Y2_VAUX_AVAIL) &&
282 pci_pme_capable(hw->pdev, PCI_D3cold))
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800283 sky2_write8(hw, B0_POWER_CTRL,
284 (PC_VAUX_ENA | PC_VCC_ENA |
285 PC_VAUX_ON | PC_VCC_OFF));
Stephen Hemminger10547ae2009-08-31 07:31:41 +0000286
287 /* turn off "driver loaded LED" */
288 sky2_write16(hw, B0_CTST, Y2_LED_STAT_OFF);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700289}
290
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700291static void sky2_gmac_reset(struct sky2_hw *hw, unsigned port)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700292{
293 u16 reg;
294
295 /* disable all GMAC IRQ's */
296 sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), 0);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700297
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700298 gma_write16(hw, port, GM_MC_ADDR_H1, 0); /* clear MC hash */
299 gma_write16(hw, port, GM_MC_ADDR_H2, 0);
300 gma_write16(hw, port, GM_MC_ADDR_H3, 0);
301 gma_write16(hw, port, GM_MC_ADDR_H4, 0);
302
303 reg = gma_read16(hw, port, GM_RX_CTRL);
304 reg |= GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA;
305 gma_write16(hw, port, GM_RX_CTRL, reg);
306}
307
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700308/* flow control to advertise bits */
309static const u16 copper_fc_adv[] = {
310 [FC_NONE] = 0,
311 [FC_TX] = PHY_M_AN_ASP,
312 [FC_RX] = PHY_M_AN_PC,
313 [FC_BOTH] = PHY_M_AN_PC | PHY_M_AN_ASP,
314};
315
316/* flow control to advertise bits when using 1000BaseX */
317static const u16 fiber_fc_adv[] = {
Stephen Hemmingerdf3fe1f2007-10-11 19:48:04 -0700318 [FC_NONE] = PHY_M_P_NO_PAUSE_X,
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700319 [FC_TX] = PHY_M_P_ASYM_MD_X,
320 [FC_RX] = PHY_M_P_SYM_MD_X,
Stephen Hemmingerdf3fe1f2007-10-11 19:48:04 -0700321 [FC_BOTH] = PHY_M_P_BOTH_MD_X,
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700322};
323
324/* flow control to GMA disable bits */
325static const u16 gm_fc_disable[] = {
326 [FC_NONE] = GM_GPCR_FC_RX_DIS | GM_GPCR_FC_TX_DIS,
327 [FC_TX] = GM_GPCR_FC_RX_DIS,
328 [FC_RX] = GM_GPCR_FC_TX_DIS,
329 [FC_BOTH] = 0,
330};
331
332
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700333static void sky2_phy_init(struct sky2_hw *hw, unsigned port)
334{
335 struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700336 u16 ctrl, ct1000, adv, pg, ledctrl, ledover, reg;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700337
Stephen Hemminger0ea065e2009-08-14 15:36:41 -0700338 if ( (sky2->flags & SKY2_FLAG_AUTO_SPEED) &&
Stephen Hemmingerea76e632007-09-19 15:36:44 -0700339 !(hw->flags & SKY2_HW_NEWER_PHY)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700340 u16 ectrl = gm_phy_read(hw, port, PHY_MARV_EXT_CTRL);
341
342 ectrl &= ~(PHY_M_EC_M_DSC_MSK | PHY_M_EC_S_DSC_MSK |
Stephen Hemminger793b8832005-09-14 16:06:14 -0700343 PHY_M_EC_MAC_S_MSK);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700344 ectrl |= PHY_M_EC_MAC_S(MAC_TX_CLK_25_MHZ);
345
Stephen Hemminger53419c62007-05-14 12:38:11 -0700346 /* on PHY 88E1040 Rev.D0 (and newer) downshift control changed */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700347 if (hw->chip_id == CHIP_ID_YUKON_EC)
Stephen Hemminger53419c62007-05-14 12:38:11 -0700348 /* set downshift counter to 3x and enable downshift */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700349 ectrl |= PHY_M_EC_DSC_2(2) | PHY_M_EC_DOWN_S_ENA;
350 else
Stephen Hemminger53419c62007-05-14 12:38:11 -0700351 /* set master & slave downshift counter to 1x */
352 ectrl |= PHY_M_EC_M_DSC(0) | PHY_M_EC_S_DSC(1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700353
354 gm_phy_write(hw, port, PHY_MARV_EXT_CTRL, ectrl);
355 }
356
357 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700358 if (sky2_is_copper(hw)) {
Stephen Hemminger05745c42007-09-19 15:36:45 -0700359 if (!(hw->flags & SKY2_HW_GIGABIT)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700360 /* enable automatic crossover */
361 ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO) >> 1;
Stephen Hemminger6d3105d2007-09-24 19:34:51 -0700362
363 if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
364 hw->chip_rev == CHIP_REV_YU_FE2_A0) {
365 u16 spec;
366
367 /* Enable Class A driver for FE+ A0 */
368 spec = gm_phy_read(hw, port, PHY_MARV_FE_SPEC_2);
369 spec |= PHY_M_FESC_SEL_CL_A;
370 gm_phy_write(hw, port, PHY_MARV_FE_SPEC_2, spec);
371 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700372 } else {
373 /* disable energy detect */
374 ctrl &= ~PHY_M_PC_EN_DET_MSK;
375
376 /* enable automatic crossover */
377 ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO);
378
Stephen Hemminger53419c62007-05-14 12:38:11 -0700379 /* downshift on PHY 88E1112 and 88E1149 is changed */
Joe Perches8e95a202009-12-03 07:58:21 +0000380 if ( (sky2->flags & SKY2_FLAG_AUTO_SPEED) &&
381 (hw->flags & SKY2_HW_NEWER_PHY)) {
Stephen Hemminger53419c62007-05-14 12:38:11 -0700382 /* set downshift counter to 3x and enable downshift */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700383 ctrl &= ~PHY_M_PC_DSC_MSK;
384 ctrl |= PHY_M_PC_DSC(2) | PHY_M_PC_DOWN_S_ENA;
385 }
386 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700387 } else {
388 /* workaround for deviation #4.88 (CRC errors) */
389 /* disable Automatic Crossover */
390
391 ctrl &= ~PHY_M_PC_MDIX_MSK;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700392 }
393
394 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
395
396 /* special setup for PHY 88E1112 Fiber */
Stephen Hemmingerea76e632007-09-19 15:36:44 -0700397 if (hw->chip_id == CHIP_ID_YUKON_XL && (hw->flags & SKY2_HW_FIBRE_PHY)) {
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700398 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
399
400 /* Fiber: select 1000BASE-X only mode MAC Specific Ctrl Reg. */
401 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
402 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
403 ctrl &= ~PHY_M_MAC_MD_MSK;
404 ctrl |= PHY_M_MAC_MODE_SEL(PHY_M_MAC_MD_1000BX);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700405 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
406
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700407 if (hw->pmd_type == 'P') {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700408 /* select page 1 to access Fiber registers */
409 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 1);
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700410
411 /* for SFP-module set SIGDET polarity to low */
412 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
413 ctrl |= PHY_M_FIB_SIGD_POL;
Stephen Hemminger34dd9622007-05-24 15:22:45 -0700414 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700415 }
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700416
417 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700418 }
419
Stephen Hemminger7800fdd2006-10-17 10:24:10 -0700420 ctrl = PHY_CT_RESET;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700421 ct1000 = 0;
422 adv = PHY_AN_CSMA;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700423 reg = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700424
Stephen Hemminger0ea065e2009-08-14 15:36:41 -0700425 if (sky2->flags & SKY2_FLAG_AUTO_SPEED) {
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700426 if (sky2_is_copper(hw)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700427 if (sky2->advertising & ADVERTISED_1000baseT_Full)
428 ct1000 |= PHY_M_1000C_AFD;
429 if (sky2->advertising & ADVERTISED_1000baseT_Half)
430 ct1000 |= PHY_M_1000C_AHD;
431 if (sky2->advertising & ADVERTISED_100baseT_Full)
432 adv |= PHY_M_AN_100_FD;
433 if (sky2->advertising & ADVERTISED_100baseT_Half)
434 adv |= PHY_M_AN_100_HD;
435 if (sky2->advertising & ADVERTISED_10baseT_Full)
436 adv |= PHY_M_AN_10_FD;
437 if (sky2->advertising & ADVERTISED_10baseT_Half)
438 adv |= PHY_M_AN_10_HD;
Stephen Hemminger709c6e72006-10-17 10:24:04 -0700439
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700440 } else { /* special defines for FIBER (88E1040S only) */
441 if (sky2->advertising & ADVERTISED_1000baseT_Full)
442 adv |= PHY_M_AN_1000X_AFD;
443 if (sky2->advertising & ADVERTISED_1000baseT_Half)
444 adv |= PHY_M_AN_1000X_AHD;
Stephen Hemminger709c6e72006-10-17 10:24:04 -0700445 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700446
447 /* Restart Auto-negotiation */
448 ctrl |= PHY_CT_ANE | PHY_CT_RE_CFG;
449 } else {
450 /* forced speed/duplex settings */
451 ct1000 = PHY_M_1000C_MSE;
452
Stephen Hemminger0ea065e2009-08-14 15:36:41 -0700453 /* Disable auto update for duplex flow control and duplex */
454 reg |= GM_GPCR_AU_DUP_DIS | GM_GPCR_AU_SPD_DIS;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700455
456 switch (sky2->speed) {
457 case SPEED_1000:
458 ctrl |= PHY_CT_SP1000;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700459 reg |= GM_GPCR_SPEED_1000;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700460 break;
461 case SPEED_100:
462 ctrl |= PHY_CT_SP100;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700463 reg |= GM_GPCR_SPEED_100;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700464 break;
465 }
466
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700467 if (sky2->duplex == DUPLEX_FULL) {
468 reg |= GM_GPCR_DUP_FULL;
469 ctrl |= PHY_CT_DUP_MD;
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700470 } else if (sky2->speed < SPEED_1000)
471 sky2->flow_mode = FC_NONE;
Stephen Hemminger0ea065e2009-08-14 15:36:41 -0700472 }
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700473
Stephen Hemminger0ea065e2009-08-14 15:36:41 -0700474 if (sky2->flags & SKY2_FLAG_AUTO_PAUSE) {
475 if (sky2_is_copper(hw))
476 adv |= copper_fc_adv[sky2->flow_mode];
477 else
478 adv |= fiber_fc_adv[sky2->flow_mode];
479 } else {
480 reg |= GM_GPCR_AU_FCT_DIS;
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700481 reg |= gm_fc_disable[sky2->flow_mode];
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700482
483 /* Forward pause packets to GMAC? */
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700484 if (sky2->flow_mode & FC_RX)
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700485 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
486 else
487 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700488 }
489
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700490 gma_write16(hw, port, GM_GP_CTRL, reg);
491
Stephen Hemminger05745c42007-09-19 15:36:45 -0700492 if (hw->flags & SKY2_HW_GIGABIT)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700493 gm_phy_write(hw, port, PHY_MARV_1000T_CTRL, ct1000);
494
495 gm_phy_write(hw, port, PHY_MARV_AUNE_ADV, adv);
496 gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
497
498 /* Setup Phy LED's */
499 ledctrl = PHY_M_LED_PULS_DUR(PULS_170MS);
500 ledover = 0;
501
502 switch (hw->chip_id) {
503 case CHIP_ID_YUKON_FE:
504 /* on 88E3082 these bits are at 11..9 (shifted left) */
505 ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) << 1;
506
507 ctrl = gm_phy_read(hw, port, PHY_MARV_FE_LED_PAR);
508
509 /* delete ACT LED control bits */
510 ctrl &= ~PHY_M_FELP_LED1_MSK;
511 /* change ACT LED control to blink mode */
512 ctrl |= PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_ACT_BL);
513 gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
514 break;
515
Stephen Hemminger05745c42007-09-19 15:36:45 -0700516 case CHIP_ID_YUKON_FE_P:
517 /* Enable Link Partner Next Page */
518 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
519 ctrl |= PHY_M_PC_ENA_LIP_NP;
520
521 /* disable Energy Detect and enable scrambler */
522 ctrl &= ~(PHY_M_PC_ENA_ENE_DT | PHY_M_PC_DIS_SCRAMB);
523 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
524
525 /* set LED2 -> ACT, LED1 -> LINK, LED0 -> SPEED */
526 ctrl = PHY_M_FELP_LED2_CTRL(LED_PAR_CTRL_ACT_BL) |
527 PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_LINK) |
528 PHY_M_FELP_LED0_CTRL(LED_PAR_CTRL_SPEED);
529
530 gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
531 break;
532
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700533 case CHIP_ID_YUKON_XL:
Stephen Hemminger793b8832005-09-14 16:06:14 -0700534 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700535
536 /* select page 3 to access LED control register */
537 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
538
539 /* set LED Function Control register */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700540 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
541 (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
542 PHY_M_LEDC_INIT_CTRL(7) | /* 10 Mbps */
543 PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
544 PHY_M_LEDC_STA0_CTRL(7))); /* 1000 Mbps */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700545
546 /* set Polarity Control register */
547 gm_phy_write(hw, port, PHY_MARV_PHY_STAT,
Stephen Hemminger793b8832005-09-14 16:06:14 -0700548 (PHY_M_POLC_LS1_P_MIX(4) |
549 PHY_M_POLC_IS0_P_MIX(4) |
550 PHY_M_POLC_LOS_CTRL(2) |
551 PHY_M_POLC_INIT_CTRL(2) |
552 PHY_M_POLC_STA1_CTRL(2) |
553 PHY_M_POLC_STA0_CTRL(2)));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700554
555 /* restore page register */
Stephen Hemminger793b8832005-09-14 16:06:14 -0700556 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700557 break;
Stephen Hemminger937454942007-02-06 10:45:43 -0800558
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700559 case CHIP_ID_YUKON_EC_U:
Stephen Hemminger937454942007-02-06 10:45:43 -0800560 case CHIP_ID_YUKON_EX:
Stephen Hemmingered4d4162008-01-10 16:14:14 -0800561 case CHIP_ID_YUKON_SUPR:
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700562 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
563
564 /* select page 3 to access LED control register */
565 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
566
567 /* set LED Function Control register */
568 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
569 (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
570 PHY_M_LEDC_INIT_CTRL(8) | /* 10 Mbps */
571 PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
572 PHY_M_LEDC_STA0_CTRL(7)));/* 1000 Mbps */
573
574 /* set Blink Rate in LED Timer Control Register */
575 gm_phy_write(hw, port, PHY_MARV_INT_MASK,
576 ledctrl | PHY_M_LED_BLINK_RT(BLINK_84MS));
577 /* restore page register */
578 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
579 break;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700580
581 default:
582 /* set Tx LED (LED_TX) to blink mode on Rx OR Tx activity */
583 ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) | PHY_M_LEDC_TX_CTRL;
Stephen Hemmingera84d0a32008-02-22 16:00:33 -0800584
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700585 /* turn off the Rx LED (LED_RX) */
Stephen Hemmingera84d0a32008-02-22 16:00:33 -0800586 ledover |= PHY_M_LED_MO_RX(MO_LED_OFF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700587 }
588
Stephen Hemminger0ce8b982008-06-17 09:04:27 -0700589 if (hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_UL_2) {
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800590 /* apply fixes in PHY AFE */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700591 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 255);
592
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800593 /* increase differential signal amplitude in 10BASE-T */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700594 gm_phy_write(hw, port, 0x18, 0xaa99);
595 gm_phy_write(hw, port, 0x17, 0x2011);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700596
Stephen Hemminger0ce8b982008-06-17 09:04:27 -0700597 if (hw->chip_id == CHIP_ID_YUKON_EC_U) {
598 /* fix for IEEE A/B Symmetry failure in 1000BASE-T */
599 gm_phy_write(hw, port, 0x18, 0xa204);
600 gm_phy_write(hw, port, 0x17, 0x2002);
601 }
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800602
603 /* set page register to 0 */
Stephen Hemminger9467a8f2007-04-07 16:02:28 -0700604 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
Stephen Hemminger05745c42007-09-19 15:36:45 -0700605 } else if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
606 hw->chip_rev == CHIP_REV_YU_FE2_A0) {
607 /* apply workaround for integrated resistors calibration */
608 gm_phy_write(hw, port, PHY_MARV_PAGE_ADDR, 17);
609 gm_phy_write(hw, port, PHY_MARV_PAGE_DATA, 0x3f60);
Stephen Hemminger0f5aac72009-10-29 06:37:09 +0000610 } else if (hw->chip_id == CHIP_ID_YUKON_OPT && hw->chip_rev == 0) {
611 /* apply fixes in PHY AFE */
612 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0x00ff);
613
614 /* apply RDAC termination workaround */
615 gm_phy_write(hw, port, 24, 0x2800);
616 gm_phy_write(hw, port, 23, 0x2001);
617
618 /* set page register back to 0 */
619 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
Stephen Hemmingere1a74b32008-06-17 09:04:24 -0700620 } else if (hw->chip_id != CHIP_ID_YUKON_EX &&
621 hw->chip_id < CHIP_ID_YUKON_SUPR) {
Stephen Hemminger05745c42007-09-19 15:36:45 -0700622 /* no effect on Yukon-XL */
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800623 gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
624
Joe Perches8e95a202009-12-03 07:58:21 +0000625 if (!(sky2->flags & SKY2_FLAG_AUTO_SPEED) ||
626 sky2->speed == SPEED_100) {
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800627 /* turn on 100 Mbps LED (LED_LINK100) */
Stephen Hemmingera84d0a32008-02-22 16:00:33 -0800628 ledover |= PHY_M_LED_MO_100(MO_LED_ON);
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800629 }
630
631 if (ledover)
632 gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);
633
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700634 }
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700635
shemminger@osdl.orgd571b692005-10-26 12:16:09 -0700636 /* Enable phy interrupt on auto-negotiation complete (or link up) */
Stephen Hemminger0ea065e2009-08-14 15:36:41 -0700637 if (sky2->flags & SKY2_FLAG_AUTO_SPEED)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700638 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_AN_COMPL);
639 else
640 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
641}
642
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700643static const u32 phy_power[] = { PCI_Y2_PHY1_POWD, PCI_Y2_PHY2_POWD };
644static const u32 coma_mode[] = { PCI_Y2_PHY1_COMA, PCI_Y2_PHY2_COMA };
645
646static void sky2_phy_power_up(struct sky2_hw *hw, unsigned port)
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700647{
648 u32 reg1;
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700649
stephen hemmingera40ccc62010-01-24 18:46:06 +0000650 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800651 reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700652 reg1 &= ~phy_power[port];
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700653
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700654 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
Stephen Hemmingerff351642007-10-11 19:47:44 -0700655 reg1 |= coma_mode[port];
656
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800657 sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
stephen hemmingera40ccc62010-01-24 18:46:06 +0000658 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
Stephen Hemminger82637e82008-01-23 19:16:04 -0800659 sky2_pci_read32(hw, PCI_DEV_REG1);
Stephen Hemmingerf71eb1a2008-08-04 13:33:37 -0700660
661 if (hw->chip_id == CHIP_ID_YUKON_FE)
662 gm_phy_write(hw, port, PHY_MARV_CTRL, PHY_CT_ANE);
663 else if (hw->flags & SKY2_HW_ADV_POWER_CTL)
664 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700665}
Stephen Hemminger167f53d2007-09-25 19:01:02 -0700666
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700667static void sky2_phy_power_down(struct sky2_hw *hw, unsigned port)
668{
669 u32 reg1;
Stephen Hemmingerdb99b982008-05-14 17:04:16 -0700670 u16 ctrl;
671
672 /* release GPHY Control reset */
673 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
674
675 /* release GMAC reset */
676 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
677
678 if (hw->flags & SKY2_HW_NEWER_PHY) {
679 /* select page 2 to access MAC control register */
680 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
681
682 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
683 /* allow GMII Power Down */
684 ctrl &= ~PHY_M_MAC_GMIF_PUP;
685 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
686
687 /* set page register back to 0 */
688 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
689 }
690
691 /* setup General Purpose Control Register */
692 gma_write16(hw, port, GM_GP_CTRL,
Stephen Hemminger0ea065e2009-08-14 15:36:41 -0700693 GM_GPCR_FL_PASS | GM_GPCR_SPEED_100 |
694 GM_GPCR_AU_DUP_DIS | GM_GPCR_AU_FCT_DIS |
695 GM_GPCR_AU_SPD_DIS);
Stephen Hemmingerdb99b982008-05-14 17:04:16 -0700696
697 if (hw->chip_id != CHIP_ID_YUKON_EC) {
698 if (hw->chip_id == CHIP_ID_YUKON_EC_U) {
Rafael J. Wysockie484d5f2008-08-10 19:30:28 +0200699 /* select page 2 to access MAC control register */
700 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
Stephen Hemmingerdb99b982008-05-14 17:04:16 -0700701
Rafael J. Wysockie484d5f2008-08-10 19:30:28 +0200702 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
Stephen Hemmingerdb99b982008-05-14 17:04:16 -0700703 /* enable Power Down */
704 ctrl |= PHY_M_PC_POW_D_ENA;
705 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
Rafael J. Wysockie484d5f2008-08-10 19:30:28 +0200706
707 /* set page register back to 0 */
708 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
Stephen Hemmingerdb99b982008-05-14 17:04:16 -0700709 }
710
711 /* set IEEE compatible Power Down Mode (dev. #4.99) */
712 gm_phy_write(hw, port, PHY_MARV_CTRL, PHY_CT_PDOWN);
713 }
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700714
stephen hemmingera40ccc62010-01-24 18:46:06 +0000715 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700716 reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
Stephen Hemmingerdb99b982008-05-14 17:04:16 -0700717 reg1 |= phy_power[port]; /* set PHY to PowerDown/COMA Mode */
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700718 sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
stephen hemmingera40ccc62010-01-24 18:46:06 +0000719 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700720}
721
Stephen Hemminger1b537562005-12-20 15:08:07 -0800722/* Force a renegotiation */
723static void sky2_phy_reinit(struct sky2_port *sky2)
724{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800725 spin_lock_bh(&sky2->phy_lock);
Stephen Hemminger1b537562005-12-20 15:08:07 -0800726 sky2_phy_init(sky2->hw, sky2->port);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800727 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemminger1b537562005-12-20 15:08:07 -0800728}
729
Stephen Hemmingere3173832007-02-06 10:45:39 -0800730/* Put device in state to listen for Wake On Lan */
731static void sky2_wol_init(struct sky2_port *sky2)
732{
733 struct sky2_hw *hw = sky2->hw;
734 unsigned port = sky2->port;
735 enum flow_control save_mode;
736 u16 ctrl;
Stephen Hemmingere3173832007-02-06 10:45:39 -0800737
738 /* Bring hardware out of reset */
739 sky2_write16(hw, B0_CTST, CS_RST_CLR);
740 sky2_write16(hw, SK_REG(port, GMAC_LINK_CTRL), GMLC_RST_CLR);
741
742 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
743 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
744
745 /* Force to 10/100
746 * sky2_reset will re-enable on resume
747 */
748 save_mode = sky2->flow_mode;
749 ctrl = sky2->advertising;
750
751 sky2->advertising &= ~(ADVERTISED_1000baseT_Half|ADVERTISED_1000baseT_Full);
752 sky2->flow_mode = FC_NONE;
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700753
754 spin_lock_bh(&sky2->phy_lock);
755 sky2_phy_power_up(hw, port);
756 sky2_phy_init(hw, port);
757 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemmingere3173832007-02-06 10:45:39 -0800758
759 sky2->flow_mode = save_mode;
760 sky2->advertising = ctrl;
761
762 /* Set GMAC to no flow control and auto update for speed/duplex */
763 gma_write16(hw, port, GM_GP_CTRL,
764 GM_GPCR_FC_TX_DIS|GM_GPCR_TX_ENA|GM_GPCR_RX_ENA|
765 GM_GPCR_DUP_FULL|GM_GPCR_FC_RX_DIS|GM_GPCR_AU_FCT_DIS);
766
767 /* Set WOL address */
768 memcpy_toio(hw->regs + WOL_REGS(port, WOL_MAC_ADDR),
769 sky2->netdev->dev_addr, ETH_ALEN);
770
771 /* Turn on appropriate WOL control bits */
772 sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), WOL_CTL_CLEAR_RESULT);
773 ctrl = 0;
774 if (sky2->wol & WAKE_PHY)
775 ctrl |= WOL_CTL_ENA_PME_ON_LINK_CHG|WOL_CTL_ENA_LINK_CHG_UNIT;
776 else
777 ctrl |= WOL_CTL_DIS_PME_ON_LINK_CHG|WOL_CTL_DIS_LINK_CHG_UNIT;
778
779 if (sky2->wol & WAKE_MAGIC)
780 ctrl |= WOL_CTL_ENA_PME_ON_MAGIC_PKT|WOL_CTL_ENA_MAGIC_PKT_UNIT;
781 else
Joe Perchesa419aef2009-08-18 11:18:35 -0700782 ctrl |= WOL_CTL_DIS_PME_ON_MAGIC_PKT|WOL_CTL_DIS_MAGIC_PKT_UNIT;
Stephen Hemmingere3173832007-02-06 10:45:39 -0800783
784 ctrl |= WOL_CTL_DIS_PME_ON_PATTERN|WOL_CTL_DIS_PATTERN_UNIT;
785 sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), ctrl);
786
stephen hemminger5f8ae5c2010-02-12 06:57:59 +0000787 /* Disable PiG firmware */
788 sky2_write16(hw, B0_CTST, Y2_HW_WOL_OFF);
789
Stephen Hemmingere3173832007-02-06 10:45:39 -0800790 /* block receiver */
791 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
Stephen Hemmingere3173832007-02-06 10:45:39 -0800792}
793
Stephen Hemminger69161612007-06-04 17:23:26 -0700794static void sky2_set_tx_stfwd(struct sky2_hw *hw, unsigned port)
795{
Stephen Hemminger05745c42007-09-19 15:36:45 -0700796 struct net_device *dev = hw->dev[port];
797
Stephen Hemmingered4d4162008-01-10 16:14:14 -0800798 if ( (hw->chip_id == CHIP_ID_YUKON_EX &&
799 hw->chip_rev != CHIP_REV_YU_EX_A0) ||
Stephen Hemminger877c8572009-10-29 06:37:08 +0000800 hw->chip_id >= CHIP_ID_YUKON_FE_P) {
Stephen Hemmingered4d4162008-01-10 16:14:14 -0800801 /* Yukon-Extreme B0 and further Extreme devices */
stephen hemminger44dde562010-02-12 06:58:01 +0000802 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_ENA);
803 } else if (dev->mtu > ETH_DATA_LEN) {
804 /* set Tx GMAC FIFO Almost Empty Threshold */
805 sky2_write32(hw, SK_REG(port, TX_GMF_AE_THR),
806 (ECU_JUMBO_WM << 16) | ECU_AE_THR);
Stephen Hemminger69161612007-06-04 17:23:26 -0700807
stephen hemminger44dde562010-02-12 06:58:01 +0000808 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_DIS);
809 } else
810 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_ENA);
Stephen Hemminger69161612007-06-04 17:23:26 -0700811}
812
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700813static void sky2_mac_init(struct sky2_hw *hw, unsigned port)
814{
815 struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
816 u16 reg;
Al Viro25cccec2007-07-20 16:07:33 +0100817 u32 rx_reg;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700818 int i;
819 const u8 *addr = hw->dev[port]->dev_addr;
820
Stephen Hemmingerf3503392007-08-21 11:10:22 -0700821 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
822 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700823
824 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
825
Stephen Hemminger793b8832005-09-14 16:06:14 -0700826 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0 && port == 1) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700827 /* WA DEV_472 -- looks like crossed wires on port 2 */
828 /* clear GMAC 1 Control reset */
829 sky2_write8(hw, SK_REG(0, GMAC_CTRL), GMC_RST_CLR);
830 do {
831 sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_SET);
832 sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_CLR);
833 } while (gm_phy_read(hw, 1, PHY_MARV_ID0) != PHY_MARV_ID0_VAL ||
834 gm_phy_read(hw, 1, PHY_MARV_ID1) != PHY_MARV_ID1_Y2 ||
835 gm_phy_read(hw, 1, PHY_MARV_INT_MASK) != 0);
836 }
837
Stephen Hemminger793b8832005-09-14 16:06:14 -0700838 sky2_read16(hw, SK_REG(port, GMAC_IRQ_SRC));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700839
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700840 /* Enable Transmit FIFO Underrun */
841 sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), GMAC_DEF_MSK);
842
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800843 spin_lock_bh(&sky2->phy_lock);
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700844 sky2_phy_power_up(hw, port);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700845 sky2_phy_init(hw, port);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800846 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700847
848 /* MIB clear */
849 reg = gma_read16(hw, port, GM_PHY_ADDR);
850 gma_write16(hw, port, GM_PHY_ADDR, reg | GM_PAR_MIB_CLR);
851
Stephen Hemminger43f2f102006-04-05 17:47:15 -0700852 for (i = GM_MIB_CNT_BASE; i <= GM_MIB_CNT_END; i += 4)
853 gma_read16(hw, port, i);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700854 gma_write16(hw, port, GM_PHY_ADDR, reg);
855
856 /* transmit control */
857 gma_write16(hw, port, GM_TX_CTRL, TX_COL_THR(TX_COL_DEF));
858
859 /* receive control reg: unicast + multicast + no FCS */
860 gma_write16(hw, port, GM_RX_CTRL,
Stephen Hemminger793b8832005-09-14 16:06:14 -0700861 GM_RXCR_UCF_ENA | GM_RXCR_CRC_DIS | GM_RXCR_MCF_ENA);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700862
863 /* transmit flow control */
864 gma_write16(hw, port, GM_TX_FLOW_CTRL, 0xffff);
865
866 /* transmit parameter */
867 gma_write16(hw, port, GM_TX_PARAM,
868 TX_JAM_LEN_VAL(TX_JAM_LEN_DEF) |
869 TX_JAM_IPG_VAL(TX_JAM_IPG_DEF) |
870 TX_IPG_JAM_DATA(TX_IPG_JAM_DEF) |
871 TX_BACK_OFF_LIM(TX_BOF_LIM_DEF));
872
873 /* serial mode register */
874 reg = DATA_BLIND_VAL(DATA_BLIND_DEF) |
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700875 GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700876
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700877 if (hw->dev[port]->mtu > ETH_DATA_LEN)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700878 reg |= GM_SMOD_JUMBO_ENA;
879
stephen hemmingerc1cd0a82010-03-29 07:36:18 +0000880 if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
881 hw->chip_rev == CHIP_REV_YU_EC_U_B1)
882 reg |= GM_NEW_FLOW_CTRL;
883
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700884 gma_write16(hw, port, GM_SERIAL_MODE, reg);
885
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700886 /* virtual address for data */
887 gma_set_addr(hw, port, GM_SRC_ADDR_2L, addr);
888
Stephen Hemminger793b8832005-09-14 16:06:14 -0700889 /* physical address: used for pause frames */
890 gma_set_addr(hw, port, GM_SRC_ADDR_1L, addr);
891
892 /* ignore counter overflows */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700893 gma_write16(hw, port, GM_TX_IRQ_MSK, 0);
894 gma_write16(hw, port, GM_RX_IRQ_MSK, 0);
895 gma_write16(hw, port, GM_TR_IRQ_MSK, 0);
896
897 /* Configure Rx MAC FIFO */
898 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_CLR);
Al Viro25cccec2007-07-20 16:07:33 +0100899 rx_reg = GMF_OPER_ON | GMF_RX_F_FL_ON;
Stephen Hemminger05745c42007-09-19 15:36:45 -0700900 if (hw->chip_id == CHIP_ID_YUKON_EX ||
901 hw->chip_id == CHIP_ID_YUKON_FE_P)
Al Viro25cccec2007-07-20 16:07:33 +0100902 rx_reg |= GMF_RX_OVER_ON;
Stephen Hemminger69161612007-06-04 17:23:26 -0700903
Al Viro25cccec2007-07-20 16:07:33 +0100904 sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T), rx_reg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700905
Stephen Hemminger798fdd02007-12-07 15:22:15 -0800906 if (hw->chip_id == CHIP_ID_YUKON_XL) {
907 /* Hardware errata - clear flush mask */
908 sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), 0);
909 } else {
910 /* Flush Rx MAC FIFO on any flow control or error */
911 sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), GMR_FS_ANY_ERR);
912 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700913
Stephen Hemminger8df9a872006-12-01 14:29:35 -0800914 /* Set threshold to 0xa (64 bytes) + 1 to workaround pause bug */
Stephen Hemminger05745c42007-09-19 15:36:45 -0700915 reg = RX_GMF_FL_THR_DEF + 1;
916 /* Another magic mystery workaround from sk98lin */
917 if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
918 hw->chip_rev == CHIP_REV_YU_FE2_A0)
919 reg = 0x178;
920 sky2_write16(hw, SK_REG(port, RX_GMF_FL_THR), reg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700921
922 /* Configure Tx MAC FIFO */
923 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_CLR);
924 sky2_write16(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_OPER_ON);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -0800925
Stephen Hemmingere0c28112007-09-20 13:03:49 -0700926 /* On chips without ram buffer, pause is controled by MAC level */
Stephen Hemminger39dbd952008-02-04 19:45:13 -0800927 if (!(hw->flags & SKY2_HW_RAM_BUFFER)) {
Stephen Hemmingerd6b54d22009-10-29 06:37:07 +0000928 /* Pause threshold is scaled by 8 in bytes */
Joe Perches8e95a202009-12-03 07:58:21 +0000929 if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
930 hw->chip_rev == CHIP_REV_YU_FE2_A0)
Stephen Hemmingerd6b54d22009-10-29 06:37:07 +0000931 reg = 1568 / 8;
932 else
933 reg = 1024 / 8;
934 sky2_write16(hw, SK_REG(port, RX_GMF_UP_THR), reg);
935 sky2_write16(hw, SK_REG(port, RX_GMF_LP_THR), 768 / 8);
Stephen Hemmingerb628ed92007-04-11 14:48:01 -0700936
Stephen Hemminger69161612007-06-04 17:23:26 -0700937 sky2_set_tx_stfwd(hw, port);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -0800938 }
939
Stephen Hemmingere970d1f2007-11-27 11:02:07 -0800940 if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
941 hw->chip_rev == CHIP_REV_YU_FE2_A0) {
942 /* disable dynamic watermark */
943 reg = sky2_read16(hw, SK_REG(port, TX_GMF_EA));
944 reg &= ~TX_DYN_WM_ENA;
945 sky2_write16(hw, SK_REG(port, TX_GMF_EA), reg);
946 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700947}
948
Stephen Hemminger67712902006-12-04 15:53:45 -0800949/* Assign Ram Buffer allocation to queue */
950static void sky2_ramset(struct sky2_hw *hw, u16 q, u32 start, u32 space)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700951{
Stephen Hemminger67712902006-12-04 15:53:45 -0800952 u32 end;
953
954 /* convert from K bytes to qwords used for hw register */
955 start *= 1024/8;
956 space *= 1024/8;
957 end = start + space - 1;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700958
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700959 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_RST_CLR);
960 sky2_write32(hw, RB_ADDR(q, RB_START), start);
961 sky2_write32(hw, RB_ADDR(q, RB_END), end);
962 sky2_write32(hw, RB_ADDR(q, RB_WP), start);
963 sky2_write32(hw, RB_ADDR(q, RB_RP), start);
964
965 if (q == Q_R1 || q == Q_R2) {
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -0800966 u32 tp = space - space/4;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700967
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -0800968 /* On receive queue's set the thresholds
969 * give receiver priority when > 3/4 full
970 * send pause when down to 2K
971 */
972 sky2_write32(hw, RB_ADDR(q, RB_RX_UTHP), tp);
973 sky2_write32(hw, RB_ADDR(q, RB_RX_LTHP), space/2);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700974
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -0800975 tp = space - 2048/8;
976 sky2_write32(hw, RB_ADDR(q, RB_RX_UTPP), tp);
977 sky2_write32(hw, RB_ADDR(q, RB_RX_LTPP), space/4);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700978 } else {
979 /* Enable store & forward on Tx queue's because
980 * Tx FIFO is only 1K on Yukon
981 */
982 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_STFWD);
983 }
984
985 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_OP_MD);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700986 sky2_read8(hw, RB_ADDR(q, RB_CTRL));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700987}
988
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700989/* Setup Bus Memory Interface */
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -0800990static void sky2_qset(struct sky2_hw *hw, u16 q)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700991{
992 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_RESET);
993 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_OPER_INIT);
994 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_FIFO_OP_ON);
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -0800995 sky2_write32(hw, Q_ADDR(q, Q_WM), BMU_WM_DEFAULT);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700996}
997
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700998/* Setup prefetch unit registers. This is the interface between
999 * hardware and driver list elements
1000 */
Stephen Hemminger8cc048e2005-12-09 11:35:07 -08001001static void sky2_prefetch_init(struct sky2_hw *hw, u32 qaddr,
Stephen Hemmingerd6e74b62009-08-18 15:17:05 +00001002 dma_addr_t addr, u32 last)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001003{
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001004 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
1005 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_CLR);
Stephen Hemmingerd6e74b62009-08-18 15:17:05 +00001006 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_HI), upper_32_bits(addr));
1007 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_LO), lower_32_bits(addr));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001008 sky2_write16(hw, Y2_QADDR(qaddr, PREF_UNIT_LAST_IDX), last);
1009 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_OP_ON);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001010
1011 sky2_read32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001012}
1013
Mike McCormack9b289c32009-08-14 05:15:12 +00001014static inline struct sky2_tx_le *get_tx_le(struct sky2_port *sky2, u16 *slot)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001015{
Mike McCormack9b289c32009-08-14 05:15:12 +00001016 struct sky2_tx_le *le = sky2->tx_le + *slot;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001017
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00001018 *slot = RING_NEXT(*slot, sky2->tx_ring_size);
Stephen Hemminger291ea612006-09-26 11:57:41 -07001019 le->ctrl = 0;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001020 return le;
1021}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001022
Stephen Hemminger88f5f0c2007-09-27 12:38:12 -07001023static void tx_init(struct sky2_port *sky2)
1024{
1025 struct sky2_tx_le *le;
1026
1027 sky2->tx_prod = sky2->tx_cons = 0;
1028 sky2->tx_tcpsum = 0;
1029 sky2->tx_last_mss = 0;
1030
Mike McCormack9b289c32009-08-14 05:15:12 +00001031 le = get_tx_le(sky2, &sky2->tx_prod);
Stephen Hemminger88f5f0c2007-09-27 12:38:12 -07001032 le->addr = 0;
1033 le->opcode = OP_ADDR64 | HW_OWNER;
Stephen Hemminger5dce95e2009-08-18 15:17:06 +00001034 sky2->tx_last_upper = 0;
Stephen Hemminger88f5f0c2007-09-27 12:38:12 -07001035}
1036
Stephen Hemminger290d4de2006-03-20 15:48:15 -08001037/* Update chip's next pointer */
1038static inline void sky2_put_idx(struct sky2_hw *hw, unsigned q, u16 idx)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001039{
Stephen Hemminger50432cb2007-05-14 12:38:15 -07001040 /* Make sure write' to descriptors are complete before we tell hardware */
Stephen Hemminger762c2de2006-01-17 13:43:14 -08001041 wmb();
Stephen Hemminger50432cb2007-05-14 12:38:15 -07001042 sky2_write16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX), idx);
1043
1044 /* Synchronize I/O on since next processor may write to tail */
1045 mmiowb();
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001046}
1047
Stephen Hemminger793b8832005-09-14 16:06:14 -07001048
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001049static inline struct sky2_rx_le *sky2_next_rx(struct sky2_port *sky2)
1050{
1051 struct sky2_rx_le *le = sky2->rx_le + sky2->rx_put;
Stephen Hemmingercb5d9542006-05-08 15:11:29 -07001052 sky2->rx_put = RING_NEXT(sky2->rx_put, RX_LE_SIZE);
Stephen Hemminger291ea612006-09-26 11:57:41 -07001053 le->ctrl = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001054 return le;
1055}
1056
Mike McCormack39ef1102010-02-12 06:58:02 +00001057static unsigned sky2_get_rx_threshold(struct sky2_port* sky2)
1058{
1059 unsigned size;
1060
1061 /* Space needed for frame data + headers rounded up */
1062 size = roundup(sky2->netdev->mtu + ETH_HLEN + VLAN_HLEN, 8);
1063
1064 /* Stopping point for hardware truncation */
1065 return (size - 8) / sizeof(u32);
1066}
1067
1068static unsigned sky2_get_rx_data_size(struct sky2_port* sky2)
1069{
1070 struct rx_ring_info *re;
1071 unsigned size;
1072
1073 /* Space needed for frame data + headers rounded up */
1074 size = roundup(sky2->netdev->mtu + ETH_HLEN + VLAN_HLEN, 8);
1075
1076 sky2->rx_nfrags = size >> PAGE_SHIFT;
1077 BUG_ON(sky2->rx_nfrags > ARRAY_SIZE(re->frag_addr));
1078
1079 /* Compute residue after pages */
1080 size -= sky2->rx_nfrags << PAGE_SHIFT;
1081
1082 /* Optimize to handle small packets and headers */
1083 if (size < copybreak)
1084 size = copybreak;
1085 if (size < ETH_HLEN)
1086 size = ETH_HLEN;
1087
1088 return size;
1089}
1090
Stephen Hemminger14d02632006-09-26 11:57:43 -07001091/* Build description to hardware for one receive segment */
1092static void sky2_rx_add(struct sky2_port *sky2, u8 op,
1093 dma_addr_t map, unsigned len)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001094{
1095 struct sky2_rx_le *le;
1096
Stephen Hemminger86c68872008-01-10 16:14:12 -08001097 if (sizeof(dma_addr_t) > sizeof(u32)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001098 le = sky2_next_rx(sky2);
Stephen Hemminger86c68872008-01-10 16:14:12 -08001099 le->addr = cpu_to_le32(upper_32_bits(map));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001100 le->opcode = OP_ADDR64 | HW_OWNER;
1101 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001102
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001103 le = sky2_next_rx(sky2);
Stephen Hemmingerd6e74b62009-08-18 15:17:05 +00001104 le->addr = cpu_to_le32(lower_32_bits(map));
Stephen Hemminger734d1862005-12-09 11:35:00 -08001105 le->length = cpu_to_le16(len);
Stephen Hemminger14d02632006-09-26 11:57:43 -07001106 le->opcode = op | HW_OWNER;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001107}
1108
Stephen Hemminger14d02632006-09-26 11:57:43 -07001109/* Build description to hardware for one possibly fragmented skb */
1110static void sky2_rx_submit(struct sky2_port *sky2,
1111 const struct rx_ring_info *re)
1112{
1113 int i;
1114
1115 sky2_rx_add(sky2, OP_PACKET, re->data_addr, sky2->rx_data_size);
1116
1117 for (i = 0; i < skb_shinfo(re->skb)->nr_frags; i++)
1118 sky2_rx_add(sky2, OP_BUFFER, re->frag_addr[i], PAGE_SIZE);
1119}
1120
1121
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001122static int sky2_rx_map_skb(struct pci_dev *pdev, struct rx_ring_info *re,
Stephen Hemminger14d02632006-09-26 11:57:43 -07001123 unsigned size)
1124{
1125 struct sk_buff *skb = re->skb;
1126 int i;
1127
1128 re->data_addr = pci_map_single(pdev, skb->data, size, PCI_DMA_FROMDEVICE);
stephen hemminger3fbd9182010-02-01 13:45:41 +00001129 if (pci_dma_mapping_error(pdev, re->data_addr))
1130 goto mapping_error;
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001131
Stephen Hemminger14d02632006-09-26 11:57:43 -07001132 pci_unmap_len_set(re, data_size, size);
1133
stephen hemminger3fbd9182010-02-01 13:45:41 +00001134 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
1135 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
1136
1137 re->frag_addr[i] = pci_map_page(pdev, frag->page,
1138 frag->page_offset,
1139 frag->size,
Stephen Hemminger14d02632006-09-26 11:57:43 -07001140 PCI_DMA_FROMDEVICE);
stephen hemminger3fbd9182010-02-01 13:45:41 +00001141
1142 if (pci_dma_mapping_error(pdev, re->frag_addr[i]))
1143 goto map_page_error;
1144 }
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001145 return 0;
stephen hemminger3fbd9182010-02-01 13:45:41 +00001146
1147map_page_error:
1148 while (--i >= 0) {
1149 pci_unmap_page(pdev, re->frag_addr[i],
1150 skb_shinfo(skb)->frags[i].size,
1151 PCI_DMA_FROMDEVICE);
1152 }
1153
1154 pci_unmap_single(pdev, re->data_addr, pci_unmap_len(re, data_size),
1155 PCI_DMA_FROMDEVICE);
1156
1157mapping_error:
1158 if (net_ratelimit())
1159 dev_warn(&pdev->dev, "%s: rx mapping error\n",
1160 skb->dev->name);
1161 return -EIO;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001162}
1163
1164static void sky2_rx_unmap_skb(struct pci_dev *pdev, struct rx_ring_info *re)
1165{
1166 struct sk_buff *skb = re->skb;
1167 int i;
1168
1169 pci_unmap_single(pdev, re->data_addr, pci_unmap_len(re, data_size),
1170 PCI_DMA_FROMDEVICE);
1171
1172 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++)
1173 pci_unmap_page(pdev, re->frag_addr[i],
1174 skb_shinfo(skb)->frags[i].size,
1175 PCI_DMA_FROMDEVICE);
1176}
Stephen Hemminger793b8832005-09-14 16:06:14 -07001177
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001178/* Tell chip where to start receive checksum.
1179 * Actually has two checksums, but set both same to avoid possible byte
1180 * order problems.
1181 */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001182static void rx_set_checksum(struct sky2_port *sky2)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001183{
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001184 struct sky2_rx_le *le = sky2_next_rx(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001185
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001186 le->addr = cpu_to_le32((ETH_HLEN << 16) | ETH_HLEN);
1187 le->ctrl = 0;
1188 le->opcode = OP_TCPSTART | HW_OWNER;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001189
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001190 sky2_write32(sky2->hw,
1191 Q_ADDR(rxqaddr[sky2->port], Q_CSR),
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07001192 (sky2->flags & SKY2_FLAG_RX_CHECKSUM)
1193 ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001194}
1195
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001196/*
1197 * The RX Stop command will not work for Yukon-2 if the BMU does not
1198 * reach the end of packet and since we can't make sure that we have
1199 * incoming data, we must reset the BMU while it is not doing a DMA
1200 * transfer. Since it is possible that the RX path is still active,
1201 * the RX RAM buffer will be stopped first, so any possible incoming
1202 * data will not trigger a DMA. After the RAM buffer is stopped, the
1203 * BMU is polled until any DMA in progress is ended and only then it
1204 * will be reset.
1205 */
1206static void sky2_rx_stop(struct sky2_port *sky2)
1207{
1208 struct sky2_hw *hw = sky2->hw;
1209 unsigned rxq = rxqaddr[sky2->port];
1210 int i;
1211
1212 /* disable the RAM Buffer receive queue */
1213 sky2_write8(hw, RB_ADDR(rxq, RB_CTRL), RB_DIS_OP_MD);
1214
1215 for (i = 0; i < 0xffff; i++)
1216 if (sky2_read8(hw, RB_ADDR(rxq, Q_RSL))
1217 == sky2_read8(hw, RB_ADDR(rxq, Q_RL)))
1218 goto stopped;
1219
Joe Perchesada1db52010-02-17 15:01:59 +00001220 netdev_warn(sky2->netdev, "receiver stop failed\n");
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001221stopped:
1222 sky2_write32(hw, Q_ADDR(rxq, Q_CSR), BMU_RST_SET | BMU_FIFO_RST);
1223
1224 /* reset the Rx prefetch unit */
1225 sky2_write32(hw, Y2_QADDR(rxq, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
Stephen Hemminger3d1454dd2009-07-16 13:20:57 +00001226 mmiowb();
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001227}
Stephen Hemminger793b8832005-09-14 16:06:14 -07001228
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07001229/* Clean out receive buffer area, assumes receiver hardware stopped */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001230static void sky2_rx_clean(struct sky2_port *sky2)
1231{
1232 unsigned i;
1233
1234 memset(sky2->rx_le, 0, RX_LE_BYTES);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001235 for (i = 0; i < sky2->rx_pending; i++) {
Stephen Hemminger291ea612006-09-26 11:57:41 -07001236 struct rx_ring_info *re = sky2->rx_ring + i;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001237
1238 if (re->skb) {
Stephen Hemminger14d02632006-09-26 11:57:43 -07001239 sky2_rx_unmap_skb(sky2->hw->pdev, re);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001240 kfree_skb(re->skb);
1241 re->skb = NULL;
1242 }
1243 }
1244}
1245
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001246/* Basic MII support */
1247static int sky2_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
1248{
1249 struct mii_ioctl_data *data = if_mii(ifr);
1250 struct sky2_port *sky2 = netdev_priv(dev);
1251 struct sky2_hw *hw = sky2->hw;
1252 int err = -EOPNOTSUPP;
1253
1254 if (!netif_running(dev))
1255 return -ENODEV; /* Phy still in reset */
1256
Stephen Hemmingerd89e1342006-03-20 15:48:20 -08001257 switch (cmd) {
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001258 case SIOCGMIIPHY:
1259 data->phy_id = PHY_ADDR_MARV;
1260
1261 /* fallthru */
1262 case SIOCGMIIREG: {
1263 u16 val = 0;
Stephen Hemminger91c86df2005-12-09 11:34:57 -08001264
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001265 spin_lock_bh(&sky2->phy_lock);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001266 err = __gm_phy_read(hw, sky2->port, data->reg_num & 0x1f, &val);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001267 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemminger91c86df2005-12-09 11:34:57 -08001268
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001269 data->val_out = val;
1270 break;
1271 }
1272
1273 case SIOCSMIIREG:
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001274 spin_lock_bh(&sky2->phy_lock);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001275 err = gm_phy_write(hw, sky2->port, data->reg_num & 0x1f,
1276 data->val_in);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001277 spin_unlock_bh(&sky2->phy_lock);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001278 break;
1279 }
1280 return err;
1281}
1282
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001283#ifdef SKY2_VLAN_TAG_USED
Stephen Hemmingerd494eac2008-05-14 17:04:13 -07001284static void sky2_set_vlan_mode(struct sky2_hw *hw, u16 port, bool onoff)
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001285{
Stephen Hemmingerd494eac2008-05-14 17:04:13 -07001286 if (onoff) {
Stephen Hemminger3d4e66f2007-06-01 09:43:58 -07001287 sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
1288 RX_VLAN_STRIP_ON);
1289 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
1290 TX_VLAN_TAG_ON);
1291 } else {
1292 sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
1293 RX_VLAN_STRIP_OFF);
1294 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
1295 TX_VLAN_TAG_OFF);
1296 }
Stephen Hemmingerd494eac2008-05-14 17:04:13 -07001297}
1298
1299static void sky2_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
1300{
1301 struct sky2_port *sky2 = netdev_priv(dev);
1302 struct sky2_hw *hw = sky2->hw;
1303 u16 port = sky2->port;
1304
1305 netif_tx_lock_bh(dev);
1306 napi_disable(&hw->napi);
1307
1308 sky2->vlgrp = grp;
1309 sky2_set_vlan_mode(hw, port, grp != NULL);
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001310
David S. Millerd1d08d12008-01-07 20:53:33 -08001311 sky2_read32(hw, B0_Y2_SP_LISR);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07001312 napi_enable(&hw->napi);
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001313 netif_tx_unlock_bh(dev);
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001314}
1315#endif
1316
Stephen Hemmingerbd1c6862009-06-17 07:30:38 +00001317/* Amount of required worst case padding in rx buffer */
1318static inline unsigned sky2_rx_pad(const struct sky2_hw *hw)
1319{
1320 return (hw->flags & SKY2_HW_RAM_BUFFER) ? 8 : 2;
1321}
1322
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001323/*
Stephen Hemminger14d02632006-09-26 11:57:43 -07001324 * Allocate an skb for receiving. If the MTU is large enough
1325 * make the skb non-linear with a fragment list of pages.
Stephen Hemminger82788c72006-01-17 13:43:10 -08001326 */
Stephen Hemminger14d02632006-09-26 11:57:43 -07001327static struct sk_buff *sky2_rx_alloc(struct sky2_port *sky2)
Stephen Hemminger82788c72006-01-17 13:43:10 -08001328{
1329 struct sk_buff *skb;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001330 int i;
Stephen Hemminger82788c72006-01-17 13:43:10 -08001331
Stephen Hemminger724b6942009-08-18 15:17:10 +00001332 skb = netdev_alloc_skb(sky2->netdev,
1333 sky2->rx_data_size + sky2_rx_pad(sky2->hw));
Stephen Hemmingerbd1c6862009-06-17 07:30:38 +00001334 if (!skb)
1335 goto nomem;
1336
Stephen Hemminger39dbd952008-02-04 19:45:13 -08001337 if (sky2->hw->flags & SKY2_HW_RAM_BUFFER) {
Stephen Hemmingerf03b8652007-11-28 14:27:03 -08001338 unsigned char *start;
1339 /*
1340 * Workaround for a bug in FIFO that cause hang
1341 * if the FIFO if the receive buffer is not 64 byte aligned.
1342 * The buffer returned from netdev_alloc_skb is
1343 * aligned except if slab debugging is enabled.
1344 */
Stephen Hemmingerf03b8652007-11-28 14:27:03 -08001345 start = PTR_ALIGN(skb->data, 8);
1346 skb_reserve(skb, start - skb->data);
Stephen Hemmingerbd1c6862009-06-17 07:30:38 +00001347 } else
Stephen Hemmingerf03b8652007-11-28 14:27:03 -08001348 skb_reserve(skb, NET_IP_ALIGN);
Stephen Hemminger14d02632006-09-26 11:57:43 -07001349
1350 for (i = 0; i < sky2->rx_nfrags; i++) {
1351 struct page *page = alloc_page(GFP_ATOMIC);
1352
1353 if (!page)
1354 goto free_partial;
1355 skb_fill_page_desc(skb, i, page, 0, PAGE_SIZE);
Stephen Hemminger82788c72006-01-17 13:43:10 -08001356 }
1357
1358 return skb;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001359free_partial:
1360 kfree_skb(skb);
1361nomem:
1362 return NULL;
Stephen Hemminger82788c72006-01-17 13:43:10 -08001363}
1364
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07001365static inline void sky2_rx_update(struct sky2_port *sky2, unsigned rxq)
1366{
1367 sky2_put_idx(sky2->hw, rxq, sky2->rx_put);
1368}
1369
Mike McCormack200ac492010-02-12 06:58:03 +00001370static int sky2_alloc_rx_skbs(struct sky2_port *sky2)
1371{
1372 struct sky2_hw *hw = sky2->hw;
1373 unsigned i;
1374
1375 sky2->rx_data_size = sky2_get_rx_data_size(sky2);
1376
1377 /* Fill Rx ring */
1378 for (i = 0; i < sky2->rx_pending; i++) {
1379 struct rx_ring_info *re = sky2->rx_ring + i;
1380
1381 re->skb = sky2_rx_alloc(sky2);
1382 if (!re->skb)
1383 return -ENOMEM;
1384
1385 if (sky2_rx_map_skb(hw->pdev, re, sky2->rx_data_size)) {
1386 dev_kfree_skb(re->skb);
1387 re->skb = NULL;
1388 return -ENOMEM;
1389 }
1390 }
1391 return 0;
1392}
1393
Stephen Hemminger82788c72006-01-17 13:43:10 -08001394/*
Mike McCormack200ac492010-02-12 06:58:03 +00001395 * Setup receiver buffer pool.
Stephen Hemminger14d02632006-09-26 11:57:43 -07001396 * Normal case this ends up creating one list element for skb
1397 * in the receive ring. Worst case if using large MTU and each
1398 * allocation falls on a different 64 bit region, that results
1399 * in 6 list elements per ring entry.
1400 * One element is used for checksum enable/disable, and one
1401 * extra to avoid wrap.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001402 */
Mike McCormack200ac492010-02-12 06:58:03 +00001403static void sky2_rx_start(struct sky2_port *sky2)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001404{
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001405 struct sky2_hw *hw = sky2->hw;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001406 struct rx_ring_info *re;
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001407 unsigned rxq = rxqaddr[sky2->port];
Mike McCormack39ef1102010-02-12 06:58:02 +00001408 unsigned i, thresh;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001409
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001410 sky2->rx_put = sky2->rx_next = 0;
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -08001411 sky2_qset(hw, rxq);
Stephen Hemminger977bdf02006-02-22 11:44:58 -08001412
Stephen Hemmingerc3905bc2006-12-04 17:08:19 -08001413 /* On PCI express lowering the watermark gives better performance */
1414 if (pci_find_capability(hw->pdev, PCI_CAP_ID_EXP))
1415 sky2_write32(hw, Q_ADDR(rxq, Q_WM), BMU_WM_PEX);
1416
1417 /* These chips have no ram buffer?
1418 * MAC Rx RAM Read is controlled by hardware */
Stephen Hemminger8df9a872006-12-01 14:29:35 -08001419 if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
stephen hemmingerc1cd0a82010-03-29 07:36:18 +00001420 hw->chip_rev > CHIP_REV_YU_EC_U_A0)
Stephen Hemmingerf449c7c2007-06-04 17:23:23 -07001421 sky2_write32(hw, Q_ADDR(rxq, Q_TEST), F_M_RX_RAM_DIS);
Stephen Hemminger977bdf02006-02-22 11:44:58 -08001422
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001423 sky2_prefetch_init(hw, rxq, sky2->rx_le_map, RX_LE_SIZE - 1);
1424
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001425 if (!(hw->flags & SKY2_HW_NEW_LE))
1426 rx_set_checksum(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001427
Mike McCormack200ac492010-02-12 06:58:03 +00001428 /* submit Rx ring */
Stephen Hemminger14d02632006-09-26 11:57:43 -07001429 for (i = 0; i < sky2->rx_pending; i++) {
1430 re = sky2->rx_ring + i;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001431 sky2_rx_submit(sky2, re);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001432 }
1433
Stephen Hemmingera1433ac2006-05-22 12:03:42 -07001434 /*
1435 * The receiver hangs if it receives frames larger than the
1436 * packet buffer. As a workaround, truncate oversize frames, but
1437 * the register is limited to 9 bits, so if you do frames > 2052
1438 * you better get the MTU right!
1439 */
Mike McCormack39ef1102010-02-12 06:58:02 +00001440 thresh = sky2_get_rx_threshold(sky2);
Stephen Hemmingera1433ac2006-05-22 12:03:42 -07001441 if (thresh > 0x1ff)
1442 sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_OFF);
1443 else {
1444 sky2_write16(hw, SK_REG(sky2->port, RX_GMF_TR_THR), thresh);
1445 sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_ON);
1446 }
1447
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001448 /* Tell chip about available buffers */
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07001449 sky2_rx_update(sky2, rxq);
Stephen Hemminger877c8572009-10-29 06:37:08 +00001450
1451 if (hw->chip_id == CHIP_ID_YUKON_EX ||
1452 hw->chip_id == CHIP_ID_YUKON_SUPR) {
1453 /*
1454 * Disable flushing of non ASF packets;
1455 * must be done after initializing the BMUs;
1456 * drivers without ASF support should do this too, otherwise
1457 * it may happen that they cannot run on ASF devices;
1458 * remember that the MAC FIFO isn't reset during initialization.
1459 */
1460 sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_MACSEC_FLUSH_OFF);
1461 }
1462
1463 if (hw->chip_id >= CHIP_ID_YUKON_SUPR) {
1464 /* Enable RX Home Address & Routing Header checksum fix */
1465 sky2_write16(hw, SK_REG(sky2->port, RX_GMF_FL_CTRL),
1466 RX_IPV6_SA_MOB_ENA | RX_IPV6_DA_MOB_ENA);
1467
1468 /* Enable TX Home Address & Routing Header checksum fix */
1469 sky2_write32(hw, Q_ADDR(txqaddr[sky2->port], Q_TEST),
1470 TBMU_TEST_HOME_ADD_FIX_EN | TBMU_TEST_ROUTING_ADD_FIX_EN);
1471 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001472}
1473
Mike McCormack90bbebb2009-09-01 03:21:35 +00001474static int sky2_alloc_buffers(struct sky2_port *sky2)
1475{
1476 struct sky2_hw *hw = sky2->hw;
1477
1478 /* must be power of 2 */
1479 sky2->tx_le = pci_alloc_consistent(hw->pdev,
1480 sky2->tx_ring_size *
1481 sizeof(struct sky2_tx_le),
1482 &sky2->tx_le_map);
1483 if (!sky2->tx_le)
1484 goto nomem;
1485
1486 sky2->tx_ring = kcalloc(sky2->tx_ring_size, sizeof(struct tx_ring_info),
1487 GFP_KERNEL);
1488 if (!sky2->tx_ring)
1489 goto nomem;
1490
1491 sky2->rx_le = pci_alloc_consistent(hw->pdev, RX_LE_BYTES,
1492 &sky2->rx_le_map);
1493 if (!sky2->rx_le)
1494 goto nomem;
1495 memset(sky2->rx_le, 0, RX_LE_BYTES);
1496
1497 sky2->rx_ring = kcalloc(sky2->rx_pending, sizeof(struct rx_ring_info),
1498 GFP_KERNEL);
1499 if (!sky2->rx_ring)
1500 goto nomem;
1501
Mike McCormack200ac492010-02-12 06:58:03 +00001502 return sky2_alloc_rx_skbs(sky2);
Mike McCormack90bbebb2009-09-01 03:21:35 +00001503nomem:
1504 return -ENOMEM;
1505}
1506
1507static void sky2_free_buffers(struct sky2_port *sky2)
1508{
1509 struct sky2_hw *hw = sky2->hw;
1510
Mike McCormack200ac492010-02-12 06:58:03 +00001511 sky2_rx_clean(sky2);
1512
Mike McCormack90bbebb2009-09-01 03:21:35 +00001513 if (sky2->rx_le) {
1514 pci_free_consistent(hw->pdev, RX_LE_BYTES,
1515 sky2->rx_le, sky2->rx_le_map);
1516 sky2->rx_le = NULL;
1517 }
1518 if (sky2->tx_le) {
1519 pci_free_consistent(hw->pdev,
1520 sky2->tx_ring_size * sizeof(struct sky2_tx_le),
1521 sky2->tx_le, sky2->tx_le_map);
1522 sky2->tx_le = NULL;
1523 }
1524 kfree(sky2->tx_ring);
1525 kfree(sky2->rx_ring);
1526
1527 sky2->tx_ring = NULL;
1528 sky2->rx_ring = NULL;
1529}
1530
Mike McCormackea0f71e2010-02-12 06:58:04 +00001531static void sky2_hw_up(struct sky2_port *sky2)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001532{
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001533 struct sky2_hw *hw = sky2->hw;
1534 unsigned port = sky2->port;
Mike McCormackea0f71e2010-02-12 06:58:04 +00001535 u32 ramsize;
1536 int cap;
Stephen Hemminger843a46f2006-05-11 15:07:28 -07001537 struct net_device *otherdev = hw->dev[sky2->port^1];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001538
Mike McCormackea0f71e2010-02-12 06:58:04 +00001539 tx_init(sky2);
1540
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001541 /*
1542 * On dual port PCI-X card, there is an problem where status
1543 * can be received out of order due to split transactions
Stephen Hemminger843a46f2006-05-11 15:07:28 -07001544 */
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001545 if (otherdev && netif_running(otherdev) &&
1546 (cap = pci_find_capability(hw->pdev, PCI_CAP_ID_PCIX))) {
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001547 u16 cmd;
Stephen Hemminger843a46f2006-05-11 15:07:28 -07001548
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08001549 cmd = sky2_pci_read16(hw, cap + PCI_X_CMD);
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001550 cmd &= ~PCI_X_CMD_MAX_SPLIT;
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08001551 sky2_pci_write16(hw, cap + PCI_X_CMD, cmd);
Mike McCormackea0f71e2010-02-12 06:58:04 +00001552 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001553
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001554 sky2_mac_init(hw, port);
1555
Stephen Hemmingere0c28112007-09-20 13:03:49 -07001556 /* Register is number of 4K blocks on internal RAM buffer. */
1557 ramsize = sky2_read8(hw, B2_E_0) * 4;
1558 if (ramsize > 0) {
Stephen Hemminger67712902006-12-04 15:53:45 -08001559 u32 rxspace;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001560
Joe Perchesada1db52010-02-17 15:01:59 +00001561 netdev_dbg(sky2->netdev, "ram buffer %dK\n", ramsize);
Stephen Hemminger67712902006-12-04 15:53:45 -08001562 if (ramsize < 16)
1563 rxspace = ramsize / 2;
1564 else
1565 rxspace = 8 + (2*(ramsize - 16))/3;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001566
Stephen Hemminger67712902006-12-04 15:53:45 -08001567 sky2_ramset(hw, rxqaddr[port], 0, rxspace);
1568 sky2_ramset(hw, txqaddr[port], rxspace, ramsize - rxspace);
1569
1570 /* Make sure SyncQ is disabled */
1571 sky2_write8(hw, RB_ADDR(port == 0 ? Q_XS1 : Q_XS2, RB_CTRL),
1572 RB_RST_SET);
1573 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001574
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -08001575 sky2_qset(hw, txqaddr[port]);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08001576
Stephen Hemminger69161612007-06-04 17:23:26 -07001577 /* This is copied from sk98lin 10.0.5.3; no one tells me about erratta's */
1578 if (hw->chip_id == CHIP_ID_YUKON_EX && hw->chip_rev == CHIP_REV_YU_EX_B0)
1579 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_TEST), F_TX_CHK_AUTO_OFF);
1580
Stephen Hemminger977bdf02006-02-22 11:44:58 -08001581 /* Set almost empty threshold */
Joe Perches8e95a202009-12-03 07:58:21 +00001582 if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
1583 hw->chip_rev == CHIP_REV_YU_EC_U_A0)
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07001584 sky2_write16(hw, Q_ADDR(txqaddr[port], Q_AL), ECU_TXFF_LEV);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08001585
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001586 sky2_prefetch_init(hw, txqaddr[port], sky2->tx_le_map,
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00001587 sky2->tx_ring_size - 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001588
Stephen Hemmingerd494eac2008-05-14 17:04:13 -07001589#ifdef SKY2_VLAN_TAG_USED
1590 sky2_set_vlan_mode(hw, port, sky2->vlgrp != NULL);
1591#endif
1592
Mike McCormack200ac492010-02-12 06:58:03 +00001593 sky2_rx_start(sky2);
Mike McCormackea0f71e2010-02-12 06:58:04 +00001594}
1595
1596/* Bring up network interface. */
1597static int sky2_up(struct net_device *dev)
1598{
1599 struct sky2_port *sky2 = netdev_priv(dev);
1600 struct sky2_hw *hw = sky2->hw;
1601 unsigned port = sky2->port;
1602 u32 imask;
1603 int err;
1604
1605 netif_carrier_off(dev);
1606
1607 err = sky2_alloc_buffers(sky2);
1608 if (err)
1609 goto err_out;
1610
1611 sky2_hw_up(sky2);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001612
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001613 /* Enable interrupts from phy/mac for port */
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001614 imask = sky2_read32(hw, B0_IMSK);
Stephen Hemmingerf4ea4312006-05-09 14:46:54 -07001615 imask |= portirq_msk[port];
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001616 sky2_write32(hw, B0_IMSK, imask);
Stephen Hemminger1fd82f32009-06-17 07:30:34 +00001617 sky2_read32(hw, B0_IMSK);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001618
Joe Perches6c35aba2010-02-15 08:34:21 +00001619 netif_info(sky2, ifup, dev, "enabling interface\n");
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07001620
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001621 return 0;
1622
1623err_out:
Mike McCormack90bbebb2009-09-01 03:21:35 +00001624 sky2_free_buffers(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001625 return err;
1626}
1627
Stephen Hemminger793b8832005-09-14 16:06:14 -07001628/* Modular subtraction in ring */
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00001629static inline int tx_inuse(const struct sky2_port *sky2)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001630{
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00001631 return (sky2->tx_prod - sky2->tx_cons) & (sky2->tx_ring_size - 1);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001632}
1633
1634/* Number of list elements available for next tx */
1635static inline int tx_avail(const struct sky2_port *sky2)
1636{
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00001637 return sky2->tx_pending - tx_inuse(sky2);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001638}
1639
1640/* Estimate of number of transmit list elements required */
Stephen Hemminger28bd1812006-01-17 13:43:19 -08001641static unsigned tx_le_req(const struct sk_buff *skb)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001642{
1643 unsigned count;
1644
Stephen Hemminger07e31632009-09-14 06:12:55 +00001645 count = (skb_shinfo(skb)->nr_frags + 1)
1646 * (sizeof(dma_addr_t) / sizeof(u32));
Stephen Hemminger793b8832005-09-14 16:06:14 -07001647
Herbert Xu89114af2006-07-08 13:34:32 -07001648 if (skb_is_gso(skb))
Stephen Hemminger793b8832005-09-14 16:06:14 -07001649 ++count;
Stephen Hemminger07e31632009-09-14 06:12:55 +00001650 else if (sizeof(dma_addr_t) == sizeof(u32))
1651 ++count; /* possible vlan */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001652
Patrick McHardy84fa7932006-08-29 16:44:56 -07001653 if (skb->ip_summed == CHECKSUM_PARTIAL)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001654 ++count;
1655
1656 return count;
1657}
1658
stephen hemmingerf6815072010-02-01 13:41:47 +00001659static void sky2_tx_unmap(struct pci_dev *pdev, struct tx_ring_info *re)
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001660{
1661 if (re->flags & TX_MAP_SINGLE)
1662 pci_unmap_single(pdev, pci_unmap_addr(re, mapaddr),
1663 pci_unmap_len(re, maplen),
1664 PCI_DMA_TODEVICE);
1665 else if (re->flags & TX_MAP_PAGE)
1666 pci_unmap_page(pdev, pci_unmap_addr(re, mapaddr),
1667 pci_unmap_len(re, maplen),
1668 PCI_DMA_TODEVICE);
stephen hemmingerf6815072010-02-01 13:41:47 +00001669 re->flags = 0;
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001670}
1671
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001672/*
Stephen Hemminger793b8832005-09-14 16:06:14 -07001673 * Put one packet in ring for transmit.
1674 * A single packet can generate multiple list elements, and
1675 * the number of ring elements will probably be less than the number
1676 * of list elements used.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001677 */
Stephen Hemminger613573252009-08-31 19:50:58 +00001678static netdev_tx_t sky2_xmit_frame(struct sk_buff *skb,
1679 struct net_device *dev)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001680{
1681 struct sky2_port *sky2 = netdev_priv(dev);
1682 struct sky2_hw *hw = sky2->hw;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001683 struct sky2_tx_le *le = NULL;
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001684 struct tx_ring_info *re;
Mike McCormack9b289c32009-08-14 05:15:12 +00001685 unsigned i, len;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001686 dma_addr_t mapping;
Stephen Hemminger5dce95e2009-08-18 15:17:06 +00001687 u32 upper;
1688 u16 slot;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001689 u16 mss;
1690 u8 ctrl;
1691
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001692 if (unlikely(tx_avail(sky2) < tx_le_req(skb)))
1693 return NETDEV_TX_BUSY;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001694
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001695 len = skb_headlen(skb);
1696 mapping = pci_map_single(hw->pdev, skb->data, len, PCI_DMA_TODEVICE);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001697
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001698 if (pci_dma_mapping_error(hw->pdev, mapping))
1699 goto mapping_error;
1700
Mike McCormack9b289c32009-08-14 05:15:12 +00001701 slot = sky2->tx_prod;
Joe Perches6c35aba2010-02-15 08:34:21 +00001702 netif_printk(sky2, tx_queued, KERN_DEBUG, dev,
1703 "tx queued, slot %u, len %d\n", slot, skb->len);
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001704
Stephen Hemminger86c68872008-01-10 16:14:12 -08001705 /* Send high bits if needed */
Stephen Hemminger5dce95e2009-08-18 15:17:06 +00001706 upper = upper_32_bits(mapping);
1707 if (upper != sky2->tx_last_upper) {
Mike McCormack9b289c32009-08-14 05:15:12 +00001708 le = get_tx_le(sky2, &slot);
Stephen Hemminger5dce95e2009-08-18 15:17:06 +00001709 le->addr = cpu_to_le32(upper);
1710 sky2->tx_last_upper = upper;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001711 le->opcode = OP_ADDR64 | HW_OWNER;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001712 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001713
1714 /* Check for TCP Segmentation Offload */
Herbert Xu79671682006-06-22 02:40:14 -07001715 mss = skb_shinfo(skb)->gso_size;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001716 if (mss != 0) {
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001717
1718 if (!(hw->flags & SKY2_HW_NEW_LE))
Stephen Hemminger69161612007-06-04 17:23:26 -07001719 mss += ETH_HLEN + ip_hdrlen(skb) + tcp_hdrlen(skb);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001720
Stephen Hemminger69161612007-06-04 17:23:26 -07001721 if (mss != sky2->tx_last_mss) {
Mike McCormack9b289c32009-08-14 05:15:12 +00001722 le = get_tx_le(sky2, &slot);
Stephen Hemminger69161612007-06-04 17:23:26 -07001723 le->addr = cpu_to_le32(mss);
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001724
1725 if (hw->flags & SKY2_HW_NEW_LE)
Stephen Hemminger69161612007-06-04 17:23:26 -07001726 le->opcode = OP_MSS | HW_OWNER;
1727 else
1728 le->opcode = OP_LRGLEN | HW_OWNER;
shemminger@osdl.orge07560c2006-08-28 10:00:49 -07001729 sky2->tx_last_mss = mss;
1730 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001731 }
1732
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001733 ctrl = 0;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001734#ifdef SKY2_VLAN_TAG_USED
1735 /* Add VLAN tag, can piggyback on LRGLEN or ADDR64 */
1736 if (sky2->vlgrp && vlan_tx_tag_present(skb)) {
1737 if (!le) {
Mike McCormack9b289c32009-08-14 05:15:12 +00001738 le = get_tx_le(sky2, &slot);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001739 le->addr = 0;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001740 le->opcode = OP_VLAN|HW_OWNER;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001741 } else
1742 le->opcode |= OP_VLAN;
1743 le->length = cpu_to_be16(vlan_tx_tag_get(skb));
1744 ctrl |= INS_VLAN;
1745 }
1746#endif
1747
1748 /* Handle TCP checksum offload */
Patrick McHardy84fa7932006-08-29 16:44:56 -07001749 if (skb->ip_summed == CHECKSUM_PARTIAL) {
Stephen Hemminger69161612007-06-04 17:23:26 -07001750 /* On Yukon EX (some versions) encoding change. */
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001751 if (hw->flags & SKY2_HW_AUTO_TX_SUM)
Stephen Hemminger69161612007-06-04 17:23:26 -07001752 ctrl |= CALSUM; /* auto checksum */
1753 else {
1754 const unsigned offset = skb_transport_offset(skb);
1755 u32 tcpsum;
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001756
Stephen Hemminger69161612007-06-04 17:23:26 -07001757 tcpsum = offset << 16; /* sum start */
1758 tcpsum |= offset + skb->csum_offset; /* sum write */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001759
Stephen Hemminger69161612007-06-04 17:23:26 -07001760 ctrl |= CALSUM | WR_SUM | INIT_SUM | LOCK_SUM;
1761 if (ip_hdr(skb)->protocol == IPPROTO_UDP)
1762 ctrl |= UDPTCP;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001763
Stephen Hemminger69161612007-06-04 17:23:26 -07001764 if (tcpsum != sky2->tx_tcpsum) {
1765 sky2->tx_tcpsum = tcpsum;
shemminger@osdl.org1d179332006-08-28 10:00:50 -07001766
Mike McCormack9b289c32009-08-14 05:15:12 +00001767 le = get_tx_le(sky2, &slot);
Stephen Hemminger69161612007-06-04 17:23:26 -07001768 le->addr = cpu_to_le32(tcpsum);
1769 le->length = 0; /* initial checksum value */
1770 le->ctrl = 1; /* one packet */
1771 le->opcode = OP_TCPLISW | HW_OWNER;
1772 }
shemminger@osdl.org1d179332006-08-28 10:00:50 -07001773 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001774 }
1775
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001776 re = sky2->tx_ring + slot;
1777 re->flags = TX_MAP_SINGLE;
1778 pci_unmap_addr_set(re, mapaddr, mapping);
1779 pci_unmap_len_set(re, maplen, len);
1780
Mike McCormack9b289c32009-08-14 05:15:12 +00001781 le = get_tx_le(sky2, &slot);
Stephen Hemmingerd6e74b62009-08-18 15:17:05 +00001782 le->addr = cpu_to_le32(lower_32_bits(mapping));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001783 le->length = cpu_to_le16(len);
1784 le->ctrl = ctrl;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001785 le->opcode = mss ? (OP_LARGESEND | HW_OWNER) : (OP_PACKET | HW_OWNER);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001786
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001787
1788 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
Stephen Hemminger291ea612006-09-26 11:57:41 -07001789 const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001790
1791 mapping = pci_map_page(hw->pdev, frag->page, frag->page_offset,
1792 frag->size, PCI_DMA_TODEVICE);
Stephen Hemminger86c68872008-01-10 16:14:12 -08001793
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001794 if (pci_dma_mapping_error(hw->pdev, mapping))
1795 goto mapping_unwind;
1796
Stephen Hemminger5dce95e2009-08-18 15:17:06 +00001797 upper = upper_32_bits(mapping);
1798 if (upper != sky2->tx_last_upper) {
Mike McCormack9b289c32009-08-14 05:15:12 +00001799 le = get_tx_le(sky2, &slot);
Stephen Hemminger5dce95e2009-08-18 15:17:06 +00001800 le->addr = cpu_to_le32(upper);
1801 sky2->tx_last_upper = upper;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001802 le->opcode = OP_ADDR64 | HW_OWNER;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001803 }
1804
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001805 re = sky2->tx_ring + slot;
1806 re->flags = TX_MAP_PAGE;
1807 pci_unmap_addr_set(re, mapaddr, mapping);
1808 pci_unmap_len_set(re, maplen, frag->size);
1809
Mike McCormack9b289c32009-08-14 05:15:12 +00001810 le = get_tx_le(sky2, &slot);
Stephen Hemmingerd6e74b62009-08-18 15:17:05 +00001811 le->addr = cpu_to_le32(lower_32_bits(mapping));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001812 le->length = cpu_to_le16(frag->size);
1813 le->ctrl = ctrl;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001814 le->opcode = OP_BUFFER | HW_OWNER;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001815 }
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001816
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001817 re->skb = skb;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001818 le->ctrl |= EOP;
1819
Mike McCormack9b289c32009-08-14 05:15:12 +00001820 sky2->tx_prod = slot;
1821
shemminger@osdl.org97bda702006-08-28 10:00:47 -07001822 if (tx_avail(sky2) <= MAX_SKB_TX_LE)
1823 netif_stop_queue(dev);
Stephen Hemmingerb19666d2006-03-07 11:06:36 -08001824
Stephen Hemminger290d4de2006-03-20 15:48:15 -08001825 sky2_put_idx(hw, txqaddr[sky2->port], sky2->tx_prod);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001826
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001827 return NETDEV_TX_OK;
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001828
1829mapping_unwind:
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00001830 for (i = sky2->tx_prod; i != slot; i = RING_NEXT(i, sky2->tx_ring_size)) {
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001831 re = sky2->tx_ring + i;
1832
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001833 sky2_tx_unmap(hw->pdev, re);
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001834 }
1835
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001836mapping_error:
1837 if (net_ratelimit())
1838 dev_warn(&hw->pdev->dev, "%s: tx mapping error\n", dev->name);
1839 dev_kfree_skb(skb);
1840 return NETDEV_TX_OK;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001841}
1842
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001843/*
Stephen Hemminger793b8832005-09-14 16:06:14 -07001844 * Free ring elements from starting at tx_cons until "done"
1845 *
Stephen Hemminger481cea42009-08-14 15:33:19 -07001846 * NB:
1847 * 1. The hardware will tell us about partial completion of multi-part
Stephen Hemminger291ea612006-09-26 11:57:41 -07001848 * buffers so make sure not to free skb to early.
Stephen Hemminger481cea42009-08-14 15:33:19 -07001849 * 2. This may run in parallel start_xmit because the it only
1850 * looks at the tail of the queue of FIFO (tx_cons), not
1851 * the head (tx_prod)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001852 */
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001853static void sky2_tx_complete(struct sky2_port *sky2, u16 done)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001854{
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001855 struct net_device *dev = sky2->netdev;
Stephen Hemminger291ea612006-09-26 11:57:41 -07001856 unsigned idx;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001857
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00001858 BUG_ON(done >= sky2->tx_ring_size);
shemminger@osdl.org22247952005-11-30 11:45:19 -08001859
Stephen Hemminger291ea612006-09-26 11:57:41 -07001860 for (idx = sky2->tx_cons; idx != done;
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00001861 idx = RING_NEXT(idx, sky2->tx_ring_size)) {
Stephen Hemminger291ea612006-09-26 11:57:41 -07001862 struct tx_ring_info *re = sky2->tx_ring + idx;
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001863 struct sk_buff *skb = re->skb;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001864
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001865 sky2_tx_unmap(sky2->hw->pdev, re);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001866
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001867 if (skb) {
Joe Perches6c35aba2010-02-15 08:34:21 +00001868 netif_printk(sky2, tx_done, KERN_DEBUG, dev,
1869 "tx done %u\n", idx);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07001870
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07001871 dev->stats.tx_packets++;
Stephen Hemmingerbd1c6862009-06-17 07:30:38 +00001872 dev->stats.tx_bytes += skb->len;
shemminger@linux-foundation.org2bf56fe2007-01-26 11:38:39 -08001873
stephen hemmingerf6815072010-02-01 13:41:47 +00001874 re->skb = NULL;
Stephen Hemminger724b6942009-08-18 15:17:10 +00001875 dev_kfree_skb_any(skb);
Stephen Hemmingerbd1c6862009-06-17 07:30:38 +00001876
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00001877 sky2->tx_next = RING_NEXT(idx, sky2->tx_ring_size);
Stephen Hemminger291ea612006-09-26 11:57:41 -07001878 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001879 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001880
Stephen Hemminger291ea612006-09-26 11:57:41 -07001881 sky2->tx_cons = idx;
Stephen Hemminger50432cb2007-05-14 12:38:15 -07001882 smp_mb();
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001883}
1884
Mike McCormack264bb4f2009-08-14 05:15:14 +00001885static void sky2_tx_reset(struct sky2_hw *hw, unsigned port)
Mike McCormacka5109962009-08-14 05:15:13 +00001886{
Mike McCormacka5109962009-08-14 05:15:13 +00001887 /* Disable Force Sync bit and Enable Alloc bit */
1888 sky2_write8(hw, SK_REG(port, TXA_CTRL),
1889 TXA_DIS_FSYNC | TXA_DIS_ALLOC | TXA_STOP_RC);
1890
1891 /* Stop Interval Timer and Limit Counter of Tx Arbiter */
1892 sky2_write32(hw, SK_REG(port, TXA_ITI_INI), 0L);
1893 sky2_write32(hw, SK_REG(port, TXA_LIM_INI), 0L);
1894
1895 /* Reset the PCI FIFO of the async Tx queue */
1896 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR),
1897 BMU_RST_SET | BMU_FIFO_RST);
1898
1899 /* Reset the Tx prefetch units */
1900 sky2_write32(hw, Y2_QADDR(txqaddr[port], PREF_UNIT_CTRL),
1901 PREF_UNIT_RST_SET);
1902
1903 sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL), RB_RST_SET);
1904 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_SET);
1905}
1906
Mike McCormackf2b31cb2010-02-12 06:58:05 +00001907static void sky2_hw_down(struct sky2_port *sky2)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001908{
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001909 struct sky2_hw *hw = sky2->hw;
1910 unsigned port = sky2->port;
Mike McCormackf2b31cb2010-02-12 06:58:05 +00001911 u16 ctrl;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001912
Stephen Hemmingerd104aca2009-06-17 07:30:32 +00001913 /* Force flow control off */
1914 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001915
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001916 /* Stop transmitter */
1917 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_STOP);
1918 sky2_read32(hw, Q_ADDR(txqaddr[port], Q_CSR));
1919
1920 sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL),
Stephen Hemminger793b8832005-09-14 16:06:14 -07001921 RB_RST_SET | RB_DIS_OP_MD);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001922
1923 ctrl = gma_read16(hw, port, GM_GP_CTRL);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001924 ctrl &= ~(GM_GPCR_TX_ENA | GM_GPCR_RX_ENA);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001925 gma_write16(hw, port, GM_GP_CTRL, ctrl);
1926
1927 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
1928
1929 /* Workaround shared GMAC reset */
Joe Perches8e95a202009-12-03 07:58:21 +00001930 if (!(hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0 &&
1931 port == 0 && hw->dev[1] && netif_running(hw->dev[1])))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001932 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET);
1933
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001934 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001935
Stephen Hemminger6c835042009-06-17 07:30:35 +00001936 /* Force any delayed status interrrupt and NAPI */
1937 sky2_write32(hw, STAT_LEV_TIMER_CNT, 0);
1938 sky2_write32(hw, STAT_TX_TIMER_CNT, 0);
1939 sky2_write32(hw, STAT_ISR_TIMER_CNT, 0);
1940 sky2_read8(hw, STAT_ISR_TIMER_CTRL);
1941
Mike McCormacka947a392009-07-21 20:57:56 -07001942 sky2_rx_stop(sky2);
1943
Stephen Hemminger0da6d7b2009-08-14 05:15:15 +00001944 spin_lock_bh(&sky2->phy_lock);
Stephen Hemmingerb96936da72008-05-14 17:04:15 -07001945 sky2_phy_power_down(hw, port);
Stephen Hemminger0da6d7b2009-08-14 05:15:15 +00001946 spin_unlock_bh(&sky2->phy_lock);
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -07001947
Mike McCormack264bb4f2009-08-14 05:15:14 +00001948 sky2_tx_reset(hw, port);
1949
Stephen Hemminger481cea42009-08-14 15:33:19 -07001950 /* Free any pending frames stuck in HW queue */
1951 sky2_tx_complete(sky2, sky2->tx_prod);
Mike McCormackf2b31cb2010-02-12 06:58:05 +00001952}
1953
1954/* Network shutdown */
1955static int sky2_down(struct net_device *dev)
1956{
1957 struct sky2_port *sky2 = netdev_priv(dev);
Mike McCormack8a0c9222010-02-12 06:58:06 +00001958 struct sky2_hw *hw = sky2->hw;
Mike McCormackf2b31cb2010-02-12 06:58:05 +00001959
1960 /* Never really got started! */
1961 if (!sky2->tx_le)
1962 return 0;
1963
Joe Perches6c35aba2010-02-15 08:34:21 +00001964 netif_info(sky2, ifdown, dev, "disabling interface\n");
Mike McCormackf2b31cb2010-02-12 06:58:05 +00001965
Mike McCormack8a0c9222010-02-12 06:58:06 +00001966 /* Disable port IRQ */
1967 sky2_write32(hw, B0_IMSK,
1968 sky2_read32(hw, B0_IMSK) & ~portirq_msk[sky2->port]);
1969 sky2_read32(hw, B0_IMSK);
1970
1971 synchronize_irq(hw->pdev->irq);
1972 napi_synchronize(&hw->napi);
1973
Mike McCormackf2b31cb2010-02-12 06:58:05 +00001974 sky2_hw_down(sky2);
Stephen Hemminger481cea42009-08-14 15:33:19 -07001975
Mike McCormack90bbebb2009-09-01 03:21:35 +00001976 sky2_free_buffers(sky2);
Stephen Hemminger1b537562005-12-20 15:08:07 -08001977
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001978 return 0;
1979}
1980
1981static u16 sky2_phy_speed(const struct sky2_hw *hw, u16 aux)
1982{
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001983 if (hw->flags & SKY2_HW_FIBRE_PHY)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001984 return SPEED_1000;
1985
Stephen Hemminger05745c42007-09-19 15:36:45 -07001986 if (!(hw->flags & SKY2_HW_GIGABIT)) {
1987 if (aux & PHY_M_PS_SPEED_100)
1988 return SPEED_100;
1989 else
1990 return SPEED_10;
1991 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001992
1993 switch (aux & PHY_M_PS_SPEED_MSK) {
1994 case PHY_M_PS_SPEED_1000:
1995 return SPEED_1000;
1996 case PHY_M_PS_SPEED_100:
1997 return SPEED_100;
1998 default:
1999 return SPEED_10;
2000 }
2001}
2002
2003static void sky2_link_up(struct sky2_port *sky2)
2004{
2005 struct sky2_hw *hw = sky2->hw;
2006 unsigned port = sky2->port;
2007 u16 reg;
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07002008 static const char *fc_name[] = {
2009 [FC_NONE] = "none",
2010 [FC_TX] = "tx",
2011 [FC_RX] = "rx",
2012 [FC_BOTH] = "both",
2013 };
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002014
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002015 /* enable Rx/Tx */
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07002016 reg = gma_read16(hw, port, GM_GP_CTRL);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002017 reg |= GM_GPCR_RX_ENA | GM_GPCR_TX_ENA;
2018 gma_write16(hw, port, GM_GP_CTRL, reg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002019
2020 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
2021
2022 netif_carrier_on(sky2->netdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002023
Stephen Hemminger75e80682007-09-19 15:36:46 -07002024 mod_timer(&hw->watchdog_timer, jiffies + 1);
Stephen Hemminger32c2c302007-08-21 14:34:03 -07002025
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002026 /* Turn on link LED */
Stephen Hemminger793b8832005-09-14 16:06:14 -07002027 sky2_write8(hw, SK_REG(port, LNK_LED_REG),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002028 LINKLED_ON | LINKLED_BLINK_OFF | LINKLED_LINKSYNC_OFF);
2029
Joe Perches6c35aba2010-02-15 08:34:21 +00002030 netif_info(sky2, link, sky2->netdev,
2031 "Link is up at %d Mbps, %s duplex, flow control %s\n",
2032 sky2->speed,
2033 sky2->duplex == DUPLEX_FULL ? "full" : "half",
2034 fc_name[sky2->flow_status]);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002035}
2036
2037static void sky2_link_down(struct sky2_port *sky2)
2038{
2039 struct sky2_hw *hw = sky2->hw;
2040 unsigned port = sky2->port;
2041 u16 reg;
2042
2043 gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);
2044
2045 reg = gma_read16(hw, port, GM_GP_CTRL);
2046 reg &= ~(GM_GPCR_RX_ENA | GM_GPCR_TX_ENA);
2047 gma_write16(hw, port, GM_GP_CTRL, reg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002048
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002049 netif_carrier_off(sky2->netdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002050
Brandon Philips809aaaa2009-10-29 17:01:49 -07002051 /* Turn off link LED */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002052 sky2_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_OFF);
2053
Joe Perches6c35aba2010-02-15 08:34:21 +00002054 netif_info(sky2, link, sky2->netdev, "Link is down\n");
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07002055
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002056 sky2_phy_init(hw, port);
2057}
2058
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07002059static enum flow_control sky2_flow(int rx, int tx)
2060{
2061 if (rx)
2062 return tx ? FC_BOTH : FC_RX;
2063 else
2064 return tx ? FC_TX : FC_NONE;
2065}
2066
Stephen Hemminger793b8832005-09-14 16:06:14 -07002067static int sky2_autoneg_done(struct sky2_port *sky2, u16 aux)
2068{
2069 struct sky2_hw *hw = sky2->hw;
2070 unsigned port = sky2->port;
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08002071 u16 advert, lpa;
Stephen Hemminger793b8832005-09-14 16:06:14 -07002072
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08002073 advert = gm_phy_read(hw, port, PHY_MARV_AUNE_ADV);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002074 lpa = gm_phy_read(hw, port, PHY_MARV_AUNE_LP);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002075 if (lpa & PHY_M_AN_RF) {
Joe Perchesada1db52010-02-17 15:01:59 +00002076 netdev_err(sky2->netdev, "remote fault\n");
Stephen Hemminger793b8832005-09-14 16:06:14 -07002077 return -1;
2078 }
2079
Stephen Hemminger793b8832005-09-14 16:06:14 -07002080 if (!(aux & PHY_M_PS_SPDUP_RES)) {
Joe Perchesada1db52010-02-17 15:01:59 +00002081 netdev_err(sky2->netdev, "speed/duplex mismatch\n");
Stephen Hemminger793b8832005-09-14 16:06:14 -07002082 return -1;
2083 }
2084
Stephen Hemminger793b8832005-09-14 16:06:14 -07002085 sky2->speed = sky2_phy_speed(hw, aux);
Stephen Hemminger7c74ac12006-10-17 10:24:08 -07002086 sky2->duplex = (aux & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
Stephen Hemminger793b8832005-09-14 16:06:14 -07002087
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08002088 /* Since the pause result bits seem to in different positions on
2089 * different chips. look at registers.
2090 */
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002091 if (hw->flags & SKY2_HW_FIBRE_PHY) {
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08002092 /* Shift for bits in fiber PHY */
2093 advert &= ~(ADVERTISE_PAUSE_CAP|ADVERTISE_PAUSE_ASYM);
2094 lpa &= ~(LPA_PAUSE_CAP|LPA_PAUSE_ASYM);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002095
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08002096 if (advert & ADVERTISE_1000XPAUSE)
2097 advert |= ADVERTISE_PAUSE_CAP;
2098 if (advert & ADVERTISE_1000XPSE_ASYM)
2099 advert |= ADVERTISE_PAUSE_ASYM;
2100 if (lpa & LPA_1000XPAUSE)
2101 lpa |= LPA_PAUSE_CAP;
2102 if (lpa & LPA_1000XPAUSE_ASYM)
2103 lpa |= LPA_PAUSE_ASYM;
2104 }
2105
2106 sky2->flow_status = FC_NONE;
2107 if (advert & ADVERTISE_PAUSE_CAP) {
2108 if (lpa & LPA_PAUSE_CAP)
2109 sky2->flow_status = FC_BOTH;
2110 else if (advert & ADVERTISE_PAUSE_ASYM)
2111 sky2->flow_status = FC_RX;
2112 } else if (advert & ADVERTISE_PAUSE_ASYM) {
2113 if ((lpa & LPA_PAUSE_CAP) && (lpa & LPA_PAUSE_ASYM))
2114 sky2->flow_status = FC_TX;
2115 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07002116
Joe Perches8e95a202009-12-03 07:58:21 +00002117 if (sky2->duplex == DUPLEX_HALF && sky2->speed < SPEED_1000 &&
2118 !(hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_EX))
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07002119 sky2->flow_status = FC_NONE;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07002120
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08002121 if (sky2->flow_status & FC_TX)
Stephen Hemminger793b8832005-09-14 16:06:14 -07002122 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
2123 else
2124 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
2125
2126 return 0;
2127}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002128
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002129/* Interrupt from PHY */
2130static void sky2_phy_intr(struct sky2_hw *hw, unsigned port)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002131{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002132 struct net_device *dev = hw->dev[port];
2133 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002134 u16 istatus, phystat;
2135
Stephen Hemmingerebc646f2006-10-17 10:23:56 -07002136 if (!netif_running(dev))
2137 return;
2138
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002139 spin_lock(&sky2->phy_lock);
2140 istatus = gm_phy_read(hw, port, PHY_MARV_INT_STAT);
2141 phystat = gm_phy_read(hw, port, PHY_MARV_PHY_STAT);
2142
Joe Perches6c35aba2010-02-15 08:34:21 +00002143 netif_info(sky2, intr, sky2->netdev, "phy interrupt status 0x%x 0x%x\n",
2144 istatus, phystat);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002145
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07002146 if (istatus & PHY_M_IS_AN_COMPL) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07002147 if (sky2_autoneg_done(sky2, phystat) == 0)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002148 sky2_link_up(sky2);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002149 goto out;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002150 }
2151
Stephen Hemminger793b8832005-09-14 16:06:14 -07002152 if (istatus & PHY_M_IS_LSP_CHANGE)
2153 sky2->speed = sky2_phy_speed(hw, phystat);
2154
2155 if (istatus & PHY_M_IS_DUP_CHANGE)
2156 sky2->duplex =
2157 (phystat & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
2158
2159 if (istatus & PHY_M_IS_LST_CHANGE) {
2160 if (phystat & PHY_M_PS_LINK_UP)
2161 sky2_link_up(sky2);
2162 else
2163 sky2_link_down(sky2);
2164 }
2165out:
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002166 spin_unlock(&sky2->phy_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002167}
2168
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00002169/* Special quick link interrupt (Yukon-2 Optima only) */
2170static void sky2_qlink_intr(struct sky2_hw *hw)
2171{
2172 struct sky2_port *sky2 = netdev_priv(hw->dev[0]);
2173 u32 imask;
2174 u16 phy;
2175
2176 /* disable irq */
2177 imask = sky2_read32(hw, B0_IMSK);
2178 imask &= ~Y2_IS_PHY_QLNK;
2179 sky2_write32(hw, B0_IMSK, imask);
2180
2181 /* reset PHY Link Detect */
2182 phy = sky2_pci_read16(hw, PSM_CONFIG_REG4);
stephen hemmingera40ccc62010-01-24 18:46:06 +00002183 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00002184 sky2_pci_write16(hw, PSM_CONFIG_REG4, phy | 1);
stephen hemmingera40ccc62010-01-24 18:46:06 +00002185 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00002186
2187 sky2_link_up(sky2);
2188}
2189
Stephen Hemminger62335ab2007-02-06 10:45:42 -08002190/* Transmit timeout is only called if we are running, carrier is up
Stephen Hemminger302d1252006-01-17 13:43:20 -08002191 * and tx queue is full (stopped).
2192 */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002193static void sky2_tx_timeout(struct net_device *dev)
2194{
2195 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger8cc048e2005-12-09 11:35:07 -08002196 struct sky2_hw *hw = sky2->hw;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002197
Joe Perches6c35aba2010-02-15 08:34:21 +00002198 netif_err(sky2, timer, dev, "tx timeout\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002199
Joe Perchesada1db52010-02-17 15:01:59 +00002200 netdev_printk(KERN_DEBUG, dev, "transmit ring %u .. %u report=%u done=%u\n",
2201 sky2->tx_cons, sky2->tx_prod,
2202 sky2_read16(hw, sky2->port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX),
2203 sky2_read16(hw, Q_ADDR(txqaddr[sky2->port], Q_DONE)));
Stephen Hemminger8cc048e2005-12-09 11:35:07 -08002204
Stephen Hemminger81906792007-02-15 16:40:33 -08002205 /* can't restart safely under softirq */
2206 schedule_work(&hw->restart_work);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002207}
2208
2209static int sky2_change_mtu(struct net_device *dev, int new_mtu)
2210{
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002211 struct sky2_port *sky2 = netdev_priv(dev);
2212 struct sky2_hw *hw = sky2->hw;
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07002213 unsigned port = sky2->port;
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002214 int err;
2215 u16 ctl, mode;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002216 u32 imask;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002217
stephen hemminger44dde562010-02-12 06:58:01 +00002218 /* MTU size outside the spec */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002219 if (new_mtu < ETH_ZLEN || new_mtu > ETH_JUMBO_MTU)
2220 return -EINVAL;
2221
stephen hemminger44dde562010-02-12 06:58:01 +00002222 /* MTU > 1500 on yukon FE and FE+ not allowed */
Stephen Hemminger05745c42007-09-19 15:36:45 -07002223 if (new_mtu > ETH_DATA_LEN &&
2224 (hw->chip_id == CHIP_ID_YUKON_FE ||
2225 hw->chip_id == CHIP_ID_YUKON_FE_P))
Stephen Hemmingerd2adf4f2007-04-11 14:48:02 -07002226 return -EINVAL;
2227
stephen hemminger44dde562010-02-12 06:58:01 +00002228 /* TSO, etc on Yukon Ultra and MTU > 1500 not supported */
2229 if (new_mtu > ETH_DATA_LEN && hw->chip_id == CHIP_ID_YUKON_EC_U)
2230 dev->features &= ~(NETIF_F_TSO|NETIF_F_SG|NETIF_F_ALL_CSUM);
2231
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002232 if (!netif_running(dev)) {
2233 dev->mtu = new_mtu;
2234 return 0;
2235 }
2236
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002237 imask = sky2_read32(hw, B0_IMSK);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002238 sky2_write32(hw, B0_IMSK, 0);
2239
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08002240 dev->trans_start = jiffies; /* prevent tx timeout */
2241 netif_stop_queue(dev);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002242 napi_disable(&hw->napi);
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08002243
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002244 synchronize_irq(hw->pdev->irq);
2245
Stephen Hemminger39dbd952008-02-04 19:45:13 -08002246 if (!(hw->flags & SKY2_HW_RAM_BUFFER))
Stephen Hemminger69161612007-06-04 17:23:26 -07002247 sky2_set_tx_stfwd(hw, port);
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07002248
2249 ctl = gma_read16(hw, port, GM_GP_CTRL);
2250 gma_write16(hw, port, GM_GP_CTRL, ctl & ~GM_GPCR_RX_ENA);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002251 sky2_rx_stop(sky2);
2252 sky2_rx_clean(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002253
2254 dev->mtu = new_mtu;
Stephen Hemminger14d02632006-09-26 11:57:43 -07002255
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002256 mode = DATA_BLIND_VAL(DATA_BLIND_DEF) |
2257 GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002258
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002259 if (dev->mtu > ETH_DATA_LEN)
2260 mode |= GM_SMOD_JUMBO_ENA;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002261
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07002262 gma_write16(hw, port, GM_SERIAL_MODE, mode);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002263
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07002264 sky2_write8(hw, RB_ADDR(rxqaddr[port], RB_CTRL), RB_ENA_OP_MD);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002265
Mike McCormack200ac492010-02-12 06:58:03 +00002266 err = sky2_alloc_rx_skbs(sky2);
2267 if (!err)
2268 sky2_rx_start(sky2);
2269 else
2270 sky2_rx_clean(sky2);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002271 sky2_write32(hw, B0_IMSK, imask);
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08002272
David S. Millerd1d08d12008-01-07 20:53:33 -08002273 sky2_read32(hw, B0_Y2_SP_LISR);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002274 napi_enable(&hw->napi);
2275
Stephen Hemminger1b537562005-12-20 15:08:07 -08002276 if (err)
2277 dev_close(dev);
2278 else {
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07002279 gma_write16(hw, port, GM_GP_CTRL, ctl);
Stephen Hemminger1b537562005-12-20 15:08:07 -08002280
Stephen Hemminger1b537562005-12-20 15:08:07 -08002281 netif_wake_queue(dev);
2282 }
2283
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002284 return err;
2285}
2286
Stephen Hemminger14d02632006-09-26 11:57:43 -07002287/* For small just reuse existing skb for next receive */
2288static struct sk_buff *receive_copy(struct sky2_port *sky2,
2289 const struct rx_ring_info *re,
2290 unsigned length)
2291{
2292 struct sk_buff *skb;
2293
Eric Dumazet89d71a62009-10-13 05:34:20 +00002294 skb = netdev_alloc_skb_ip_align(sky2->netdev, length);
Stephen Hemminger14d02632006-09-26 11:57:43 -07002295 if (likely(skb)) {
Stephen Hemminger14d02632006-09-26 11:57:43 -07002296 pci_dma_sync_single_for_cpu(sky2->hw->pdev, re->data_addr,
2297 length, PCI_DMA_FROMDEVICE);
Arnaldo Carvalho de Melod626f622007-03-27 18:55:52 -03002298 skb_copy_from_linear_data(re->skb, skb->data, length);
Stephen Hemminger14d02632006-09-26 11:57:43 -07002299 skb->ip_summed = re->skb->ip_summed;
2300 skb->csum = re->skb->csum;
2301 pci_dma_sync_single_for_device(sky2->hw->pdev, re->data_addr,
2302 length, PCI_DMA_FROMDEVICE);
2303 re->skb->ip_summed = CHECKSUM_NONE;
Stephen Hemminger489b10c2006-10-03 16:39:12 -07002304 skb_put(skb, length);
Stephen Hemminger14d02632006-09-26 11:57:43 -07002305 }
2306 return skb;
2307}
2308
2309/* Adjust length of skb with fragments to match received data */
2310static void skb_put_frags(struct sk_buff *skb, unsigned int hdr_space,
2311 unsigned int length)
2312{
2313 int i, num_frags;
2314 unsigned int size;
2315
2316 /* put header into skb */
2317 size = min(length, hdr_space);
2318 skb->tail += size;
2319 skb->len += size;
2320 length -= size;
2321
2322 num_frags = skb_shinfo(skb)->nr_frags;
2323 for (i = 0; i < num_frags; i++) {
2324 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
2325
2326 if (length == 0) {
2327 /* don't need this page */
2328 __free_page(frag->page);
2329 --skb_shinfo(skb)->nr_frags;
2330 } else {
2331 size = min(length, (unsigned) PAGE_SIZE);
2332
2333 frag->size = size;
2334 skb->data_len += size;
2335 skb->truesize += size;
2336 skb->len += size;
2337 length -= size;
2338 }
2339 }
2340}
2341
2342/* Normal packet - take skb from ring element and put in a new one */
2343static struct sk_buff *receive_new(struct sky2_port *sky2,
2344 struct rx_ring_info *re,
2345 unsigned int length)
2346{
stephen hemminger3fbd9182010-02-01 13:45:41 +00002347 struct sk_buff *skb;
2348 struct rx_ring_info nre;
Stephen Hemminger14d02632006-09-26 11:57:43 -07002349 unsigned hdr_space = sky2->rx_data_size;
2350
stephen hemminger3fbd9182010-02-01 13:45:41 +00002351 nre.skb = sky2_rx_alloc(sky2);
2352 if (unlikely(!nre.skb))
2353 goto nobuf;
2354
2355 if (sky2_rx_map_skb(sky2->hw->pdev, &nre, hdr_space))
2356 goto nomap;
Stephen Hemminger14d02632006-09-26 11:57:43 -07002357
2358 skb = re->skb;
2359 sky2_rx_unmap_skb(sky2->hw->pdev, re);
Stephen Hemminger14d02632006-09-26 11:57:43 -07002360 prefetch(skb->data);
stephen hemminger3fbd9182010-02-01 13:45:41 +00002361 *re = nre;
Stephen Hemminger14d02632006-09-26 11:57:43 -07002362
2363 if (skb_shinfo(skb)->nr_frags)
2364 skb_put_frags(skb, hdr_space, length);
2365 else
Stephen Hemminger489b10c2006-10-03 16:39:12 -07002366 skb_put(skb, length);
Stephen Hemminger14d02632006-09-26 11:57:43 -07002367 return skb;
stephen hemminger3fbd9182010-02-01 13:45:41 +00002368
2369nomap:
2370 dev_kfree_skb(nre.skb);
2371nobuf:
2372 return NULL;
Stephen Hemminger14d02632006-09-26 11:57:43 -07002373}
2374
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002375/*
2376 * Receive one packet.
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07002377 * For larger packets, get new buffer.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002378 */
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002379static struct sk_buff *sky2_receive(struct net_device *dev,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002380 u16 length, u32 status)
2381{
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002382 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger291ea612006-09-26 11:57:41 -07002383 struct rx_ring_info *re = sky2->rx_ring + sky2->rx_next;
Stephen Hemminger79e57d32005-09-19 15:42:33 -07002384 struct sk_buff *skb = NULL;
Stephen Hemmingerd6532232007-09-19 15:36:42 -07002385 u16 count = (status & GMR_FS_LEN) >> 16;
2386
2387#ifdef SKY2_VLAN_TAG_USED
2388 /* Account for vlan tag */
2389 if (sky2->vlgrp && (status & GMR_FS_VLAN))
2390 count -= VLAN_HLEN;
2391#endif
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002392
Joe Perches6c35aba2010-02-15 08:34:21 +00002393 netif_printk(sky2, rx_status, KERN_DEBUG, dev,
2394 "rx slot %u status 0x%x len %d\n",
2395 sky2->rx_next, status, length);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002396
Stephen Hemminger793b8832005-09-14 16:06:14 -07002397 sky2->rx_next = (sky2->rx_next + 1) % sky2->rx_pending;
Stephen Hemmingerd70cd512005-12-09 11:35:09 -08002398 prefetch(sky2->rx_ring + sky2->rx_next);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002399
Stephen Hemminger3b12e012007-09-26 17:58:47 -07002400 /* This chip has hardware problems that generates bogus status.
2401 * So do only marginal checking and expect higher level protocols
2402 * to handle crap frames.
2403 */
2404 if (sky2->hw->chip_id == CHIP_ID_YUKON_FE_P &&
2405 sky2->hw->chip_rev == CHIP_REV_YU_FE2_A0 &&
2406 length != count)
2407 goto okay;
2408
shemminger@osdl.org42eeea02005-11-30 11:45:13 -08002409 if (status & GMR_FS_ANY_ERR)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002410 goto error;
2411
shemminger@osdl.org42eeea02005-11-30 11:45:13 -08002412 if (!(status & GMR_FS_RX_OK))
2413 goto resubmit;
2414
Stephen Hemmingerd6532232007-09-19 15:36:42 -07002415 /* if length reported by DMA does not match PHY, packet was truncated */
2416 if (length != count)
Stephen Hemminger3b12e012007-09-26 17:58:47 -07002417 goto len_error;
Stephen Hemminger71749532007-07-09 15:33:40 -07002418
Stephen Hemminger3b12e012007-09-26 17:58:47 -07002419okay:
Stephen Hemminger14d02632006-09-26 11:57:43 -07002420 if (length < copybreak)
2421 skb = receive_copy(sky2, re, length);
2422 else
2423 skb = receive_new(sky2, re, length);
Stephen Hemminger90c30332010-02-03 08:31:12 +00002424
2425 dev->stats.rx_dropped += (skb == NULL);
2426
Stephen Hemminger793b8832005-09-14 16:06:14 -07002427resubmit:
Stephen Hemminger14d02632006-09-26 11:57:43 -07002428 sky2_rx_submit(sky2, re);
Stephen Hemminger79e57d32005-09-19 15:42:33 -07002429
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002430 return skb;
2431
Stephen Hemminger3b12e012007-09-26 17:58:47 -07002432len_error:
Stephen Hemminger71749532007-07-09 15:33:40 -07002433 /* Truncation of overlength packets
2434 causes PHY length to not match MAC length */
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002435 ++dev->stats.rx_length_errors;
Joe Perches6c35aba2010-02-15 08:34:21 +00002436 if (net_ratelimit())
2437 netif_info(sky2, rx_err, dev,
2438 "rx length error: status %#x length %d\n",
2439 status, length);
Stephen Hemmingerd6532232007-09-19 15:36:42 -07002440 goto resubmit;
Stephen Hemminger71749532007-07-09 15:33:40 -07002441
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002442error:
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002443 ++dev->stats.rx_errors;
Stephen Hemmingerb6d77732006-10-17 10:24:16 -07002444 if (status & GMR_FS_RX_FF_OV) {
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002445 dev->stats.rx_over_errors++;
Stephen Hemmingerb6d77732006-10-17 10:24:16 -07002446 goto resubmit;
2447 }
Stephen Hemminger6e15b712005-12-20 15:08:09 -08002448
Joe Perches6c35aba2010-02-15 08:34:21 +00002449 if (net_ratelimit())
2450 netif_info(sky2, rx_err, dev,
2451 "rx error, status 0x%x length %d\n", status, length);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002452
2453 if (status & (GMR_FS_LONG_ERR | GMR_FS_UN_SIZE))
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002454 dev->stats.rx_length_errors++;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002455 if (status & GMR_FS_FRAGMENT)
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002456 dev->stats.rx_frame_errors++;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002457 if (status & GMR_FS_CRC_ERR)
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002458 dev->stats.rx_crc_errors++;
Stephen Hemminger79e57d32005-09-19 15:42:33 -07002459
Stephen Hemminger793b8832005-09-14 16:06:14 -07002460 goto resubmit;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002461}
2462
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002463/* Transmit complete */
2464static inline void sky2_tx_done(struct net_device *dev, u16 last)
Stephen Hemminger13b97b72005-12-09 11:35:03 -08002465{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002466 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger302d1252006-01-17 13:43:20 -08002467
Mike McCormack8a0c9222010-02-12 06:58:06 +00002468 if (netif_running(dev)) {
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002469 sky2_tx_complete(sky2, last);
Mike McCormack8a0c9222010-02-12 06:58:06 +00002470
2471 /* Wake unless it's detached, and called e.g. from sky2_down() */
2472 if (tx_avail(sky2) > MAX_SKB_TX_LE + 4)
2473 netif_wake_queue(dev);
2474 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002475}
2476
Stephen Hemminger37e5a242009-06-17 07:30:39 +00002477static inline void sky2_skb_rx(const struct sky2_port *sky2,
2478 u32 status, struct sk_buff *skb)
2479{
2480#ifdef SKY2_VLAN_TAG_USED
2481 u16 vlan_tag = be16_to_cpu(sky2->rx_tag);
2482 if (sky2->vlgrp && (status & GMR_FS_VLAN)) {
2483 if (skb->ip_summed == CHECKSUM_NONE)
2484 vlan_hwaccel_receive_skb(skb, sky2->vlgrp, vlan_tag);
2485 else
2486 vlan_gro_receive(&sky2->hw->napi, sky2->vlgrp,
2487 vlan_tag, skb);
2488 return;
2489 }
2490#endif
2491 if (skb->ip_summed == CHECKSUM_NONE)
2492 netif_receive_skb(skb);
2493 else
2494 napi_gro_receive(&sky2->hw->napi, skb);
2495}
2496
Stephen Hemmingerbf15fe92009-06-17 07:30:36 +00002497static inline void sky2_rx_done(struct sky2_hw *hw, unsigned port,
2498 unsigned packets, unsigned bytes)
2499{
2500 if (packets) {
2501 struct net_device *dev = hw->dev[port];
2502
2503 dev->stats.rx_packets += packets;
2504 dev->stats.rx_bytes += bytes;
2505 dev->last_rx = jiffies;
2506 sky2_rx_update(netdev_priv(dev), rxqaddr[port]);
2507 }
2508}
2509
stephen hemminger375c5682010-02-07 06:28:36 +00002510static void sky2_rx_checksum(struct sky2_port *sky2, u32 status)
2511{
2512 /* If this happens then driver assuming wrong format for chip type */
2513 BUG_ON(sky2->hw->flags & SKY2_HW_NEW_LE);
2514
2515 /* Both checksum counters are programmed to start at
2516 * the same offset, so unless there is a problem they
2517 * should match. This failure is an early indication that
2518 * hardware receive checksumming won't work.
2519 */
2520 if (likely((u16)(status >> 16) == (u16)status)) {
2521 struct sk_buff *skb = sky2->rx_ring[sky2->rx_next].skb;
2522 skb->ip_summed = CHECKSUM_COMPLETE;
2523 skb->csum = le16_to_cpu(status);
2524 } else {
2525 dev_notice(&sky2->hw->pdev->dev,
2526 "%s: receive checksum problem (status = %#x)\n",
2527 sky2->netdev->name, status);
2528
2529 /* Disable checksum offload */
2530 sky2->flags &= ~SKY2_FLAG_RX_CHECKSUM;
2531 sky2_write32(sky2->hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
2532 BMU_DIS_RX_CHKSUM);
2533 }
2534}
2535
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002536/* Process status response ring */
Stephen Hemminger26691832007-10-11 18:31:13 -07002537static int sky2_status_intr(struct sky2_hw *hw, int to_do, u16 idx)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002538{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002539 int work_done = 0;
Stephen Hemmingerbf15fe92009-06-17 07:30:36 +00002540 unsigned int total_bytes[2] = { 0 };
2541 unsigned int total_packets[2] = { 0 };
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002542
Stephen Hemmingeraf2a58a2005-12-09 11:35:04 -08002543 rmb();
Stephen Hemminger26691832007-10-11 18:31:13 -07002544 do {
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07002545 struct sky2_port *sky2;
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002546 struct sky2_status_le *le = hw->st_le + hw->st_idx;
Stephen Hemmingerab5adec2007-11-05 15:52:09 -08002547 unsigned port;
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002548 struct net_device *dev;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002549 struct sk_buff *skb;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002550 u32 status;
2551 u16 length;
Stephen Hemmingerab5adec2007-11-05 15:52:09 -08002552 u8 opcode = le->opcode;
2553
2554 if (!(opcode & HW_OWNER))
2555 break;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002556
Stephen Hemmingercb5d9542006-05-08 15:11:29 -07002557 hw->st_idx = RING_NEXT(hw->st_idx, STATUS_RING_SIZE);
shemminger@osdl.orgbea86102005-10-26 12:16:10 -07002558
Stephen Hemmingerab5adec2007-11-05 15:52:09 -08002559 port = le->css & CSS_LINK_BIT;
Stephen Hemminger69161612007-06-04 17:23:26 -07002560 dev = hw->dev[port];
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002561 sky2 = netdev_priv(dev);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07002562 length = le16_to_cpu(le->length);
2563 status = le32_to_cpu(le->status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002564
Stephen Hemmingerab5adec2007-11-05 15:52:09 -08002565 le->opcode = 0;
2566 switch (opcode & ~HW_OWNER) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002567 case OP_RXSTAT:
Stephen Hemmingerbf15fe92009-06-17 07:30:36 +00002568 total_packets[port]++;
2569 total_bytes[port] += length;
Stephen Hemminger90c30332010-02-03 08:31:12 +00002570
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002571 skb = sky2_receive(dev, length, status);
Stephen Hemminger90c30332010-02-03 08:31:12 +00002572 if (!skb)
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07002573 break;
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002574
Stephen Hemminger69161612007-06-04 17:23:26 -07002575 /* This chip reports checksum status differently */
Stephen Hemminger05745c42007-09-19 15:36:45 -07002576 if (hw->flags & SKY2_HW_NEW_LE) {
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07002577 if ((sky2->flags & SKY2_FLAG_RX_CHECKSUM) &&
Stephen Hemminger69161612007-06-04 17:23:26 -07002578 (le->css & (CSS_ISIPV4 | CSS_ISIPV6)) &&
2579 (le->css & CSS_TCPUDPCSOK))
2580 skb->ip_summed = CHECKSUM_UNNECESSARY;
2581 else
2582 skb->ip_summed = CHECKSUM_NONE;
2583 }
2584
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002585 skb->protocol = eth_type_trans(skb, dev);
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002586
Stephen Hemminger37e5a242009-06-17 07:30:39 +00002587 sky2_skb_rx(sky2, status, skb);
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002588
Stephen Hemminger22e11702006-07-12 15:23:48 -07002589 /* Stop after net poll weight */
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002590 if (++work_done >= to_do)
2591 goto exit_loop;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002592 break;
2593
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07002594#ifdef SKY2_VLAN_TAG_USED
2595 case OP_RXVLAN:
2596 sky2->rx_tag = length;
2597 break;
2598
2599 case OP_RXCHKSVLAN:
2600 sky2->rx_tag = length;
2601 /* fall through */
2602#endif
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002603 case OP_RXCHKS:
stephen hemminger375c5682010-02-07 06:28:36 +00002604 if (likely(sky2->flags & SKY2_FLAG_RX_CHECKSUM))
2605 sky2_rx_checksum(sky2, status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002606 break;
2607
2608 case OP_TXINDEXLE:
Stephen Hemminger13b97b72005-12-09 11:35:03 -08002609 /* TX index reports status for both ports */
Stephen Hemmingerf55925d2006-05-08 15:11:28 -07002610 sky2_tx_done(hw->dev[0], status & 0xfff);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002611 if (hw->dev[1])
2612 sky2_tx_done(hw->dev[1],
2613 ((status >> 24) & 0xff)
2614 | (u16)(length & 0xf) << 8);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002615 break;
2616
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002617 default:
2618 if (net_ratelimit())
Joe Perchesada1db52010-02-17 15:01:59 +00002619 pr_warning("unknown status opcode 0x%x\n", opcode);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002620 }
Stephen Hemminger26691832007-10-11 18:31:13 -07002621 } while (hw->st_idx != idx);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002622
Stephen Hemmingerfe2a24d2006-08-01 11:55:23 -07002623 /* Fully processed status ring so clear irq */
2624 sky2_write32(hw, STAT_CTRL, SC_STAT_CLR_IRQ);
2625
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002626exit_loop:
Stephen Hemmingerbf15fe92009-06-17 07:30:36 +00002627 sky2_rx_done(hw, 0, total_packets[0], total_bytes[0]);
2628 sky2_rx_done(hw, 1, total_packets[1], total_bytes[1]);
Stephen Hemminger22e11702006-07-12 15:23:48 -07002629
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002630 return work_done;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002631}
2632
2633static void sky2_hw_error(struct sky2_hw *hw, unsigned port, u32 status)
2634{
2635 struct net_device *dev = hw->dev[port];
2636
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002637 if (net_ratelimit())
Joe Perchesada1db52010-02-17 15:01:59 +00002638 netdev_info(dev, "hw error interrupt status 0x%x\n", status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002639
2640 if (status & Y2_IS_PAR_RD1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002641 if (net_ratelimit())
Joe Perchesada1db52010-02-17 15:01:59 +00002642 netdev_err(dev, "ram data read parity error\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002643 /* Clear IRQ */
2644 sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_RD_PERR);
2645 }
2646
2647 if (status & Y2_IS_PAR_WR1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002648 if (net_ratelimit())
Joe Perchesada1db52010-02-17 15:01:59 +00002649 netdev_err(dev, "ram data write parity error\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002650
2651 sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_WR_PERR);
2652 }
2653
2654 if (status & Y2_IS_PAR_MAC1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002655 if (net_ratelimit())
Joe Perchesada1db52010-02-17 15:01:59 +00002656 netdev_err(dev, "MAC parity error\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002657 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_PE);
2658 }
2659
2660 if (status & Y2_IS_PAR_RX1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002661 if (net_ratelimit())
Joe Perchesada1db52010-02-17 15:01:59 +00002662 netdev_err(dev, "RX parity error\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002663 sky2_write32(hw, Q_ADDR(rxqaddr[port], Q_CSR), BMU_CLR_IRQ_PAR);
2664 }
2665
2666 if (status & Y2_IS_TCP_TXA1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002667 if (net_ratelimit())
Joe Perchesada1db52010-02-17 15:01:59 +00002668 netdev_err(dev, "TCP segmentation error\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002669 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_CLR_IRQ_TCP);
2670 }
2671}
2672
2673static void sky2_hw_intr(struct sky2_hw *hw)
2674{
Stephen Hemminger555382c2007-08-29 12:58:14 -07002675 struct pci_dev *pdev = hw->pdev;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002676 u32 status = sky2_read32(hw, B0_HWE_ISRC);
Stephen Hemminger555382c2007-08-29 12:58:14 -07002677 u32 hwmsk = sky2_read32(hw, B0_HWE_IMSK);
2678
2679 status &= hwmsk;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002680
Stephen Hemminger793b8832005-09-14 16:06:14 -07002681 if (status & Y2_IS_TIST_OV)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002682 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002683
2684 if (status & (Y2_IS_MST_ERR | Y2_IS_IRQ_STAT)) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07002685 u16 pci_err;
2686
stephen hemmingera40ccc62010-01-24 18:46:06 +00002687 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08002688 pci_err = sky2_pci_read16(hw, PCI_STATUS);
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002689 if (net_ratelimit())
Stephen Hemminger555382c2007-08-29 12:58:14 -07002690 dev_err(&pdev->dev, "PCI hardware error (0x%x)\n",
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08002691 pci_err);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002692
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08002693 sky2_pci_write16(hw, PCI_STATUS,
Stephen Hemminger167f53d2007-09-25 19:01:02 -07002694 pci_err | PCI_STATUS_ERROR_BITS);
stephen hemmingera40ccc62010-01-24 18:46:06 +00002695 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002696 }
2697
2698 if (status & Y2_IS_PCI_EXP) {
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07002699 /* PCI-Express uncorrectable Error occurred */
Stephen Hemminger555382c2007-08-29 12:58:14 -07002700 u32 err;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002701
stephen hemmingera40ccc62010-01-24 18:46:06 +00002702 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemminger7782c8c2007-11-27 11:02:32 -08002703 err = sky2_read32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS);
2704 sky2_write32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS,
2705 0xfffffffful);
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002706 if (net_ratelimit())
Stephen Hemminger555382c2007-08-29 12:58:14 -07002707 dev_err(&pdev->dev, "PCI Express error (0x%x)\n", err);
Stephen Hemmingercf06ffb2007-11-05 15:52:13 -08002708
Stephen Hemminger7782c8c2007-11-27 11:02:32 -08002709 sky2_read32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS);
stephen hemmingera40ccc62010-01-24 18:46:06 +00002710 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002711 }
2712
2713 if (status & Y2_HWE_L1_MASK)
2714 sky2_hw_error(hw, 0, status);
2715 status >>= 8;
2716 if (status & Y2_HWE_L1_MASK)
2717 sky2_hw_error(hw, 1, status);
2718}
2719
2720static void sky2_mac_intr(struct sky2_hw *hw, unsigned port)
2721{
2722 struct net_device *dev = hw->dev[port];
2723 struct sky2_port *sky2 = netdev_priv(dev);
2724 u8 status = sky2_read8(hw, SK_REG(port, GMAC_IRQ_SRC));
2725
Joe Perches6c35aba2010-02-15 08:34:21 +00002726 netif_info(sky2, intr, dev, "mac interrupt status 0x%x\n", status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002727
Stephen Hemmingera3caead2007-05-14 12:38:13 -07002728 if (status & GM_IS_RX_CO_OV)
2729 gma_read16(hw, port, GM_RX_IRQ_SRC);
2730
2731 if (status & GM_IS_TX_CO_OV)
2732 gma_read16(hw, port, GM_TX_IRQ_SRC);
2733
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002734 if (status & GM_IS_RX_FF_OR) {
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002735 ++dev->stats.rx_fifo_errors;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002736 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_CLI_RX_FO);
2737 }
2738
2739 if (status & GM_IS_TX_FF_UR) {
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002740 ++dev->stats.tx_fifo_errors;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002741 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_FU);
2742 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002743}
2744
Stephen Hemminger40b01722007-04-11 14:47:59 -07002745/* This should never happen it is a bug. */
Stephen Hemmingerc1197312009-08-18 15:17:07 +00002746static void sky2_le_error(struct sky2_hw *hw, unsigned port, u16 q)
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002747{
2748 struct net_device *dev = hw->dev[port];
Stephen Hemmingerc1197312009-08-18 15:17:07 +00002749 u16 idx = sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_GET_IDX));
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002750
Joe Perchesada1db52010-02-17 15:01:59 +00002751 dev_err(&hw->pdev->dev, "%s: descriptor error q=%#x get=%u put=%u\n",
Stephen Hemmingerc1197312009-08-18 15:17:07 +00002752 dev->name, (unsigned) q, (unsigned) idx,
2753 (unsigned) sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX)));
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002754
Stephen Hemminger40b01722007-04-11 14:47:59 -07002755 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_IRQ_CHK);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002756}
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002757
Stephen Hemminger75e80682007-09-19 15:36:46 -07002758static int sky2_rx_hung(struct net_device *dev)
2759{
2760 struct sky2_port *sky2 = netdev_priv(dev);
2761 struct sky2_hw *hw = sky2->hw;
2762 unsigned port = sky2->port;
2763 unsigned rxq = rxqaddr[port];
2764 u32 mac_rp = sky2_read32(hw, SK_REG(port, RX_GMF_RP));
2765 u8 mac_lev = sky2_read8(hw, SK_REG(port, RX_GMF_RLEV));
2766 u8 fifo_rp = sky2_read8(hw, Q_ADDR(rxq, Q_RP));
2767 u8 fifo_lev = sky2_read8(hw, Q_ADDR(rxq, Q_RL));
2768
2769 /* If idle and MAC or PCI is stuck */
2770 if (sky2->check.last == dev->last_rx &&
2771 ((mac_rp == sky2->check.mac_rp &&
2772 mac_lev != 0 && mac_lev >= sky2->check.mac_lev) ||
2773 /* Check if the PCI RX hang */
2774 (fifo_rp == sky2->check.fifo_rp &&
2775 fifo_lev != 0 && fifo_lev >= sky2->check.fifo_lev))) {
Joe Perchesada1db52010-02-17 15:01:59 +00002776 netdev_printk(KERN_DEBUG, dev,
2777 "hung mac %d:%d fifo %d (%d:%d)\n",
2778 mac_lev, mac_rp, fifo_lev,
2779 fifo_rp, sky2_read8(hw, Q_ADDR(rxq, Q_WP)));
Stephen Hemminger75e80682007-09-19 15:36:46 -07002780 return 1;
2781 } else {
2782 sky2->check.last = dev->last_rx;
2783 sky2->check.mac_rp = mac_rp;
2784 sky2->check.mac_lev = mac_lev;
2785 sky2->check.fifo_rp = fifo_rp;
2786 sky2->check.fifo_lev = fifo_lev;
2787 return 0;
2788 }
2789}
2790
Stephen Hemminger32c2c302007-08-21 14:34:03 -07002791static void sky2_watchdog(unsigned long arg)
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07002792{
Stephen Hemminger01bd7562006-05-08 15:11:30 -07002793 struct sky2_hw *hw = (struct sky2_hw *) arg;
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07002794
Stephen Hemminger75e80682007-09-19 15:36:46 -07002795 /* Check for lost IRQ once a second */
Stephen Hemminger32c2c302007-08-21 14:34:03 -07002796 if (sky2_read32(hw, B0_ISRC)) {
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002797 napi_schedule(&hw->napi);
Stephen Hemminger75e80682007-09-19 15:36:46 -07002798 } else {
2799 int i, active = 0;
2800
2801 for (i = 0; i < hw->ports; i++) {
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002802 struct net_device *dev = hw->dev[i];
Stephen Hemminger75e80682007-09-19 15:36:46 -07002803 if (!netif_running(dev))
2804 continue;
2805 ++active;
2806
2807 /* For chips with Rx FIFO, check if stuck */
Stephen Hemminger39dbd952008-02-04 19:45:13 -08002808 if ((hw->flags & SKY2_HW_RAM_BUFFER) &&
Stephen Hemminger75e80682007-09-19 15:36:46 -07002809 sky2_rx_hung(dev)) {
Joe Perchesada1db52010-02-17 15:01:59 +00002810 netdev_info(dev, "receiver hang detected\n");
Stephen Hemminger75e80682007-09-19 15:36:46 -07002811 schedule_work(&hw->restart_work);
2812 return;
2813 }
2814 }
2815
2816 if (active == 0)
2817 return;
Stephen Hemminger32c2c302007-08-21 14:34:03 -07002818 }
2819
Stephen Hemminger75e80682007-09-19 15:36:46 -07002820 mod_timer(&hw->watchdog_timer, round_jiffies(jiffies + HZ));
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07002821}
2822
Stephen Hemminger40b01722007-04-11 14:47:59 -07002823/* Hardware/software error handling */
2824static void sky2_err_intr(struct sky2_hw *hw, u32 status)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002825{
Stephen Hemminger40b01722007-04-11 14:47:59 -07002826 if (net_ratelimit())
2827 dev_warn(&hw->pdev->dev, "error interrupt status=%#x\n", status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002828
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002829 if (status & Y2_IS_HW_ERR)
2830 sky2_hw_intr(hw);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002831
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002832 if (status & Y2_IS_IRQ_MAC1)
2833 sky2_mac_intr(hw, 0);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002834
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002835 if (status & Y2_IS_IRQ_MAC2)
2836 sky2_mac_intr(hw, 1);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002837
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002838 if (status & Y2_IS_CHK_RX1)
Stephen Hemmingerc1197312009-08-18 15:17:07 +00002839 sky2_le_error(hw, 0, Q_R1);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002840
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002841 if (status & Y2_IS_CHK_RX2)
Stephen Hemmingerc1197312009-08-18 15:17:07 +00002842 sky2_le_error(hw, 1, Q_R2);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002843
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002844 if (status & Y2_IS_CHK_TXA1)
Stephen Hemmingerc1197312009-08-18 15:17:07 +00002845 sky2_le_error(hw, 0, Q_XA1);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002846
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002847 if (status & Y2_IS_CHK_TXA2)
Stephen Hemmingerc1197312009-08-18 15:17:07 +00002848 sky2_le_error(hw, 1, Q_XA2);
Stephen Hemminger40b01722007-04-11 14:47:59 -07002849}
2850
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002851static int sky2_poll(struct napi_struct *napi, int work_limit)
Stephen Hemminger40b01722007-04-11 14:47:59 -07002852{
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002853 struct sky2_hw *hw = container_of(napi, struct sky2_hw, napi);
Stephen Hemminger40b01722007-04-11 14:47:59 -07002854 u32 status = sky2_read32(hw, B0_Y2_SP_EISR);
David S. Miller6f535762007-10-11 18:08:29 -07002855 int work_done = 0;
Stephen Hemminger26691832007-10-11 18:31:13 -07002856 u16 idx;
Stephen Hemminger40b01722007-04-11 14:47:59 -07002857
2858 if (unlikely(status & Y2_IS_ERROR))
2859 sky2_err_intr(hw, status);
2860
2861 if (status & Y2_IS_IRQ_PHY1)
2862 sky2_phy_intr(hw, 0);
2863
2864 if (status & Y2_IS_IRQ_PHY2)
2865 sky2_phy_intr(hw, 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002866
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00002867 if (status & Y2_IS_PHY_QLNK)
2868 sky2_qlink_intr(hw);
2869
Stephen Hemminger26691832007-10-11 18:31:13 -07002870 while ((idx = sky2_read16(hw, STAT_PUT_IDX)) != hw->st_idx) {
2871 work_done += sky2_status_intr(hw, work_limit - work_done, idx);
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002872
David S. Miller6f535762007-10-11 18:08:29 -07002873 if (work_done >= work_limit)
Stephen Hemminger26691832007-10-11 18:31:13 -07002874 goto done;
Stephen Hemmingerfe2a24d2006-08-01 11:55:23 -07002875 }
David S. Miller6f535762007-10-11 18:08:29 -07002876
Stephen Hemminger26691832007-10-11 18:31:13 -07002877 napi_complete(napi);
2878 sky2_read32(hw, B0_Y2_SP_LISR);
2879done:
2880
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002881 return work_done;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002882}
2883
David Howells7d12e782006-10-05 14:55:46 +01002884static irqreturn_t sky2_intr(int irq, void *dev_id)
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002885{
2886 struct sky2_hw *hw = dev_id;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002887 u32 status;
2888
2889 /* Reading this mask interrupts as side effect */
2890 status = sky2_read32(hw, B0_Y2_SP_ISRC2);
2891 if (status == 0 || status == ~0)
2892 return IRQ_NONE;
2893
2894 prefetch(&hw->st_le[hw->st_idx]);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002895
2896 napi_schedule(&hw->napi);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002897
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002898 return IRQ_HANDLED;
2899}
2900
2901#ifdef CONFIG_NET_POLL_CONTROLLER
2902static void sky2_netpoll(struct net_device *dev)
2903{
2904 struct sky2_port *sky2 = netdev_priv(dev);
2905
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002906 napi_schedule(&sky2->hw->napi);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002907}
2908#endif
2909
2910/* Chip internal frequency for clock calculations */
Stephen Hemminger05745c42007-09-19 15:36:45 -07002911static u32 sky2_mhz(const struct sky2_hw *hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002912{
Stephen Hemminger793b8832005-09-14 16:06:14 -07002913 switch (hw->chip_id) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002914 case CHIP_ID_YUKON_EC:
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08002915 case CHIP_ID_YUKON_EC_U:
Stephen Hemminger937454942007-02-06 10:45:43 -08002916 case CHIP_ID_YUKON_EX:
Stephen Hemmingered4d4162008-01-10 16:14:14 -08002917 case CHIP_ID_YUKON_SUPR:
Stephen Hemminger0ce8b982008-06-17 09:04:27 -07002918 case CHIP_ID_YUKON_UL_2:
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00002919 case CHIP_ID_YUKON_OPT:
Stephen Hemminger05745c42007-09-19 15:36:45 -07002920 return 125;
2921
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002922 case CHIP_ID_YUKON_FE:
Stephen Hemminger05745c42007-09-19 15:36:45 -07002923 return 100;
2924
2925 case CHIP_ID_YUKON_FE_P:
2926 return 50;
2927
2928 case CHIP_ID_YUKON_XL:
2929 return 156;
2930
2931 default:
2932 BUG();
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002933 }
2934}
2935
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002936static inline u32 sky2_us2clk(const struct sky2_hw *hw, u32 us)
2937{
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002938 return sky2_mhz(hw) * us;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002939}
2940
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002941static inline u32 sky2_clk2us(const struct sky2_hw *hw, u32 clk)
2942{
2943 return clk / sky2_mhz(hw);
2944}
2945
2946
Stephen Hemmingere3173832007-02-06 10:45:39 -08002947static int __devinit sky2_init(struct sky2_hw *hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002948{
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07002949 u8 t8;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002950
Stephen Hemminger167f53d2007-09-25 19:01:02 -07002951 /* Enable all clocks and check for bad PCI access */
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08002952 sky2_pci_write32(hw, PCI_DEV_REG3, 0);
Stephen Hemminger451af332007-06-04 17:23:24 -07002953
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002954 sky2_write8(hw, B0_CTST, CS_RST_CLR);
Stephen Hemminger08c06d82006-01-30 11:37:54 -08002955
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002956 hw->chip_id = sky2_read8(hw, B2_CHIP_ID);
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002957 hw->chip_rev = (sky2_read8(hw, B2_MAC_CFG) & CFG_CHIP_R_MSK) >> 4;
2958
2959 switch(hw->chip_id) {
2960 case CHIP_ID_YUKON_XL:
Stephen Hemminger39dbd952008-02-04 19:45:13 -08002961 hw->flags = SKY2_HW_GIGABIT | SKY2_HW_NEWER_PHY;
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002962 break;
2963
2964 case CHIP_ID_YUKON_EC_U:
2965 hw->flags = SKY2_HW_GIGABIT
2966 | SKY2_HW_NEWER_PHY
2967 | SKY2_HW_ADV_POWER_CTL;
2968 break;
2969
2970 case CHIP_ID_YUKON_EX:
2971 hw->flags = SKY2_HW_GIGABIT
2972 | SKY2_HW_NEWER_PHY
2973 | SKY2_HW_NEW_LE
2974 | SKY2_HW_ADV_POWER_CTL;
2975
2976 /* New transmit checksum */
2977 if (hw->chip_rev != CHIP_REV_YU_EX_B0)
2978 hw->flags |= SKY2_HW_AUTO_TX_SUM;
2979 break;
2980
2981 case CHIP_ID_YUKON_EC:
2982 /* This rev is really old, and requires untested workarounds */
2983 if (hw->chip_rev == CHIP_REV_YU_EC_A1) {
2984 dev_err(&hw->pdev->dev, "unsupported revision Yukon-EC rev A1\n");
2985 return -EOPNOTSUPP;
2986 }
Stephen Hemminger39dbd952008-02-04 19:45:13 -08002987 hw->flags = SKY2_HW_GIGABIT;
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002988 break;
2989
2990 case CHIP_ID_YUKON_FE:
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002991 break;
2992
Stephen Hemminger05745c42007-09-19 15:36:45 -07002993 case CHIP_ID_YUKON_FE_P:
2994 hw->flags = SKY2_HW_NEWER_PHY
2995 | SKY2_HW_NEW_LE
2996 | SKY2_HW_AUTO_TX_SUM
2997 | SKY2_HW_ADV_POWER_CTL;
2998 break;
Stephen Hemmingered4d4162008-01-10 16:14:14 -08002999
3000 case CHIP_ID_YUKON_SUPR:
3001 hw->flags = SKY2_HW_GIGABIT
3002 | SKY2_HW_NEWER_PHY
3003 | SKY2_HW_NEW_LE
3004 | SKY2_HW_AUTO_TX_SUM
3005 | SKY2_HW_ADV_POWER_CTL;
3006 break;
3007
Stephen Hemminger0ce8b982008-06-17 09:04:27 -07003008 case CHIP_ID_YUKON_UL_2:
Takashi Iwaib3386822009-12-03 05:12:01 +00003009 hw->flags = SKY2_HW_GIGABIT
3010 | SKY2_HW_ADV_POWER_CTL;
3011 break;
3012
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00003013 case CHIP_ID_YUKON_OPT:
Stephen Hemminger0ce8b982008-06-17 09:04:27 -07003014 hw->flags = SKY2_HW_GIGABIT
Takashi Iwaib3386822009-12-03 05:12:01 +00003015 | SKY2_HW_NEW_LE
Stephen Hemminger0ce8b982008-06-17 09:04:27 -07003016 | SKY2_HW_ADV_POWER_CTL;
3017 break;
3018
Stephen Hemmingerea76e632007-09-19 15:36:44 -07003019 default:
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08003020 dev_err(&hw->pdev->dev, "unsupported chip type 0x%x\n",
3021 hw->chip_id);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003022 return -EOPNOTSUPP;
3023 }
3024
Stephen Hemmingere3173832007-02-06 10:45:39 -08003025 hw->pmd_type = sky2_read8(hw, B2_PMD_TYP);
Stephen Hemmingerea76e632007-09-19 15:36:44 -07003026 if (hw->pmd_type == 'L' || hw->pmd_type == 'S' || hw->pmd_type == 'P')
3027 hw->flags |= SKY2_HW_FIBRE_PHY;
3028
Stephen Hemmingere3173832007-02-06 10:45:39 -08003029 hw->ports = 1;
3030 t8 = sky2_read8(hw, B2_Y2_HW_RES);
3031 if ((t8 & CFG_DUAL_MAC_MSK) == CFG_DUAL_MAC_MSK) {
3032 if (!(sky2_read8(hw, B2_Y2_CLK_GATE) & Y2_STATUS_LNK2_INAC))
3033 ++hw->ports;
3034 }
3035
Mike McCormack74a61eb2009-09-21 04:08:52 +00003036 if (sky2_read8(hw, B2_E_0))
3037 hw->flags |= SKY2_HW_RAM_BUFFER;
3038
Stephen Hemmingere3173832007-02-06 10:45:39 -08003039 return 0;
3040}
3041
3042static void sky2_reset(struct sky2_hw *hw)
3043{
Stephen Hemminger555382c2007-08-29 12:58:14 -07003044 struct pci_dev *pdev = hw->pdev;
Stephen Hemmingere3173832007-02-06 10:45:39 -08003045 u16 status;
Stephen Hemminger555382c2007-08-29 12:58:14 -07003046 int i, cap;
3047 u32 hwe_mask = Y2_HWE_ALL_MASK;
Stephen Hemmingere3173832007-02-06 10:45:39 -08003048
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003049 /* disable ASF */
stephen hemmingeracd12dd2010-02-07 06:24:50 +00003050 if (hw->chip_id == CHIP_ID_YUKON_EX
3051 || hw->chip_id == CHIP_ID_YUKON_SUPR) {
3052 sky2_write32(hw, CPU_WDOG, 0);
Stephen Hemminger4f44d8b2007-04-11 14:48:00 -07003053 status = sky2_read16(hw, HCU_CCSR);
3054 status &= ~(HCU_CCSR_AHB_RST | HCU_CCSR_CPU_RST_MODE |
3055 HCU_CCSR_UC_STATE_MSK);
stephen hemmingeracd12dd2010-02-07 06:24:50 +00003056 /*
3057 * CPU clock divider shouldn't be used because
3058 * - ASF firmware may malfunction
3059 * - Yukon-Supreme: Parallel FLASH doesn't support divided clocks
3060 */
3061 status &= ~HCU_CCSR_CPU_CLK_DIVIDE_MSK;
Stephen Hemminger4f44d8b2007-04-11 14:48:00 -07003062 sky2_write16(hw, HCU_CCSR, status);
stephen hemmingeracd12dd2010-02-07 06:24:50 +00003063 sky2_write32(hw, CPU_WDOG, 0);
Stephen Hemminger4f44d8b2007-04-11 14:48:00 -07003064 } else
3065 sky2_write8(hw, B28_Y2_ASF_STAT_CMD, Y2_ASF_RESET);
3066 sky2_write16(hw, B0_CTST, Y2_ASF_DISABLE);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003067
3068 /* do a SW reset */
3069 sky2_write8(hw, B0_CTST, CS_RST_SET);
3070 sky2_write8(hw, B0_CTST, CS_RST_CLR);
3071
Stephen Hemmingerac93a392007-11-05 15:52:08 -08003072 /* allow writes to PCI config */
3073 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
3074
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003075 /* clear PCI errors, if any */
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08003076 status = sky2_pci_read16(hw, PCI_STATUS);
Stephen Hemminger167f53d2007-09-25 19:01:02 -07003077 status |= PCI_STATUS_ERROR_BITS;
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08003078 sky2_pci_write16(hw, PCI_STATUS, status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003079
3080 sky2_write8(hw, B0_CTST, CS_MRST_CLR);
3081
Stephen Hemminger555382c2007-08-29 12:58:14 -07003082 cap = pci_find_capability(pdev, PCI_CAP_ID_EXP);
3083 if (cap) {
Stephen Hemminger7782c8c2007-11-27 11:02:32 -08003084 sky2_write32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS,
3085 0xfffffffful);
Stephen Hemminger7bd656d2006-10-09 14:40:38 -07003086
Stephen Hemminger555382c2007-08-29 12:58:14 -07003087 /* If error bit is stuck on ignore it */
3088 if (sky2_read32(hw, B0_HWE_ISRC) & Y2_IS_PCI_EXP)
3089 dev_info(&pdev->dev, "ignoring stuck error report bit\n");
Stephen Hemminger7782c8c2007-11-27 11:02:32 -08003090 else
Stephen Hemminger555382c2007-08-29 12:58:14 -07003091 hwe_mask |= Y2_IS_PCI_EXP;
3092 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003093
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08003094 sky2_power_on(hw);
stephen hemmingera40ccc62010-01-24 18:46:06 +00003095 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003096
3097 for (i = 0; i < hw->ports; i++) {
3098 sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_SET);
3099 sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_CLR);
Stephen Hemminger69161612007-06-04 17:23:26 -07003100
Stephen Hemmingered4d4162008-01-10 16:14:14 -08003101 if (hw->chip_id == CHIP_ID_YUKON_EX ||
3102 hw->chip_id == CHIP_ID_YUKON_SUPR)
Stephen Hemminger69161612007-06-04 17:23:26 -07003103 sky2_write16(hw, SK_REG(i, GMAC_CTRL),
3104 GMC_BYP_MACSECRX_ON | GMC_BYP_MACSECTX_ON
3105 | GMC_BYP_RETR_ON);
Stephen Hemminger877c8572009-10-29 06:37:08 +00003106
3107 }
3108
3109 if (hw->chip_id == CHIP_ID_YUKON_SUPR && hw->chip_rev > CHIP_REV_YU_SU_B0) {
3110 /* enable MACSec clock gating */
3111 sky2_pci_write32(hw, PCI_DEV_REG3, P_CLK_MACSEC_DIS);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003112 }
3113
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00003114 if (hw->chip_id == CHIP_ID_YUKON_OPT) {
3115 u16 reg;
3116 u32 msk;
3117
3118 if (hw->chip_rev == 0) {
3119 /* disable PCI-E PHY power down (set PHY reg 0x80, bit 7 */
3120 sky2_write32(hw, Y2_PEX_PHY_DATA, (0x80UL << 16) | (1 << 7));
3121
3122 /* set PHY Link Detect Timer to 1.1 second (11x 100ms) */
3123 reg = 10;
3124 } else {
3125 /* set PHY Link Detect Timer to 0.4 second (4x 100ms) */
3126 reg = 3;
3127 }
3128
3129 reg <<= PSM_CONFIG_REG4_TIMER_PHY_LINK_DETECT_BASE;
3130
3131 /* reset PHY Link Detect */
stephen hemmingera40ccc62010-01-24 18:46:06 +00003132 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00003133 sky2_pci_write16(hw, PSM_CONFIG_REG4,
3134 reg | PSM_CONFIG_REG4_RST_PHY_LINK_DETECT);
3135 sky2_pci_write16(hw, PSM_CONFIG_REG4, reg);
3136
3137
3138 /* enable PHY Quick Link */
3139 msk = sky2_read32(hw, B0_IMSK);
3140 msk |= Y2_IS_PHY_QLNK;
3141 sky2_write32(hw, B0_IMSK, msk);
3142
3143 /* check if PSMv2 was running before */
3144 reg = sky2_pci_read16(hw, PSM_CONFIG_REG3);
3145 if (reg & PCI_EXP_LNKCTL_ASPMC) {
stephen hemminger8b055432010-02-12 06:57:58 +00003146 cap = pci_find_capability(pdev, PCI_CAP_ID_EXP);
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00003147 /* restore the PCIe Link Control register */
3148 sky2_pci_write16(hw, cap + PCI_EXP_LNKCTL, reg);
3149 }
stephen hemmingera40ccc62010-01-24 18:46:06 +00003150 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00003151
3152 /* re-enable PEX PM in PEX PHY debug reg. 8 (clear bit 12) */
3153 sky2_write32(hw, Y2_PEX_PHY_DATA, PEX_DB_ACCESS | (0x08UL << 16));
3154 }
3155
Stephen Hemminger793b8832005-09-14 16:06:14 -07003156 /* Clear I2C IRQ noise */
3157 sky2_write32(hw, B2_I2C_IRQ, 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003158
3159 /* turn off hardware timer (unused) */
3160 sky2_write8(hw, B2_TI_CTRL, TIM_STOP);
3161 sky2_write8(hw, B2_TI_CTRL, TIM_CLR_IRQ);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003162
Stephen Hemminger69634ee2005-12-09 11:35:06 -08003163 /* Turn off descriptor polling */
3164 sky2_write32(hw, B28_DPT_CTRL, DPT_STOP);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003165
3166 /* Turn off receive timestamp */
3167 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_STOP);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003168 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003169
3170 /* enable the Tx Arbiters */
3171 for (i = 0; i < hw->ports; i++)
3172 sky2_write8(hw, SK_REG(i, TXA_CTRL), TXA_ENA_ARB);
3173
3174 /* Initialize ram interface */
3175 for (i = 0; i < hw->ports; i++) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07003176 sky2_write8(hw, RAM_BUFFER(i, B3_RI_CTRL), RI_RST_CLR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003177
3178 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R1), SK_RI_TO_53);
3179 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA1), SK_RI_TO_53);
3180 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS1), SK_RI_TO_53);
3181 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R1), SK_RI_TO_53);
3182 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA1), SK_RI_TO_53);
3183 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS1), SK_RI_TO_53);
3184 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R2), SK_RI_TO_53);
3185 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA2), SK_RI_TO_53);
3186 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS2), SK_RI_TO_53);
3187 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R2), SK_RI_TO_53);
3188 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA2), SK_RI_TO_53);
3189 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS2), SK_RI_TO_53);
3190 }
3191
Stephen Hemminger555382c2007-08-29 12:58:14 -07003192 sky2_write32(hw, B0_HWE_IMSK, hwe_mask);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003193
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003194 for (i = 0; i < hw->ports; i++)
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -07003195 sky2_gmac_reset(hw, i);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003196
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003197 memset(hw->st_le, 0, STATUS_LE_BYTES);
3198 hw->st_idx = 0;
3199
3200 sky2_write32(hw, STAT_CTRL, SC_STAT_RST_SET);
3201 sky2_write32(hw, STAT_CTRL, SC_STAT_RST_CLR);
3202
3203 sky2_write32(hw, STAT_LIST_ADDR_LO, hw->st_dma);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003204 sky2_write32(hw, STAT_LIST_ADDR_HI, (u64) hw->st_dma >> 32);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003205
3206 /* Set the list last index */
Stephen Hemminger793b8832005-09-14 16:06:14 -07003207 sky2_write16(hw, STAT_LAST_IDX, STATUS_RING_SIZE - 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003208
Stephen Hemminger290d4de2006-03-20 15:48:15 -08003209 sky2_write16(hw, STAT_TX_IDX_TH, 10);
3210 sky2_write8(hw, STAT_FIFO_WM, 16);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003211
Stephen Hemminger290d4de2006-03-20 15:48:15 -08003212 /* set Status-FIFO ISR watermark */
3213 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0)
3214 sky2_write8(hw, STAT_FIFO_ISR_WM, 4);
3215 else
3216 sky2_write8(hw, STAT_FIFO_ISR_WM, 16);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003217
Stephen Hemminger290d4de2006-03-20 15:48:15 -08003218 sky2_write32(hw, STAT_TX_TIMER_INI, sky2_us2clk(hw, 1000));
Stephen Hemminger77b3d6a2006-03-20 15:48:18 -08003219 sky2_write32(hw, STAT_ISR_TIMER_INI, sky2_us2clk(hw, 20));
3220 sky2_write32(hw, STAT_LEV_TIMER_INI, sky2_us2clk(hw, 100));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003221
Stephen Hemminger793b8832005-09-14 16:06:14 -07003222 /* enable status unit */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003223 sky2_write32(hw, STAT_CTRL, SC_STAT_OP_ON);
3224
3225 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
3226 sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
3227 sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
Stephen Hemmingere3173832007-02-06 10:45:39 -08003228}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003229
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07003230/* Take device down (offline).
3231 * Equivalent to doing dev_stop() but this does not
3232 * inform upper layers of the transistion.
3233 */
3234static void sky2_detach(struct net_device *dev)
3235{
3236 if (netif_running(dev)) {
Mike McCormackc36531b2009-12-31 00:55:31 +00003237 netif_tx_lock(dev);
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07003238 netif_device_detach(dev); /* stop txq */
Mike McCormackc36531b2009-12-31 00:55:31 +00003239 netif_tx_unlock(dev);
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07003240 sky2_down(dev);
3241 }
3242}
3243
3244/* Bring device back after doing sky2_detach */
3245static int sky2_reattach(struct net_device *dev)
3246{
3247 int err = 0;
3248
3249 if (netif_running(dev)) {
3250 err = sky2_up(dev);
3251 if (err) {
Joe Perchesada1db52010-02-17 15:01:59 +00003252 netdev_info(dev, "could not restart %d\n", err);
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07003253 dev_close(dev);
3254 } else {
3255 netif_device_attach(dev);
3256 sky2_set_multicast(dev);
3257 }
3258 }
3259
3260 return err;
3261}
3262
Stephen Hemminger81906792007-02-15 16:40:33 -08003263static void sky2_restart(struct work_struct *work)
3264{
3265 struct sky2_hw *hw = container_of(work, struct sky2_hw, restart_work);
Mike McCormack8a0c9222010-02-12 06:58:06 +00003266 u32 imask;
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07003267 int i;
Stephen Hemminger81906792007-02-15 16:40:33 -08003268
Stephen Hemminger81906792007-02-15 16:40:33 -08003269 rtnl_lock();
Stephen Hemminger81906792007-02-15 16:40:33 -08003270
Stephen Hemminger8cfcbe92007-12-03 17:02:17 -08003271 napi_disable(&hw->napi);
Mike McCormack8a0c9222010-02-12 06:58:06 +00003272 synchronize_irq(hw->pdev->irq);
3273 imask = sky2_read32(hw, B0_IMSK);
Stephen Hemminger8cfcbe92007-12-03 17:02:17 -08003274 sky2_write32(hw, B0_IMSK, 0);
Stephen Hemminger81906792007-02-15 16:40:33 -08003275
Mike McCormack8a0c9222010-02-12 06:58:06 +00003276 for (i = 0; i < hw->ports; i++) {
3277 struct net_device *dev = hw->dev[i];
3278 struct sky2_port *sky2 = netdev_priv(dev);
3279
3280 if (!netif_running(dev))
3281 continue;
3282
3283 netif_carrier_off(dev);
3284 netif_tx_disable(dev);
3285 sky2_hw_down(sky2);
3286 }
3287
3288 sky2_reset(hw);
3289
3290 for (i = 0; i < hw->ports; i++) {
3291 struct net_device *dev = hw->dev[i];
3292 struct sky2_port *sky2 = netdev_priv(dev);
3293
3294 if (!netif_running(dev))
3295 continue;
3296
3297 sky2_hw_up(sky2);
3298 netif_wake_queue(dev);
3299 }
3300
3301 sky2_write32(hw, B0_IMSK, imask);
3302 sky2_read32(hw, B0_IMSK);
3303
3304 sky2_read32(hw, B0_Y2_SP_LISR);
3305 napi_enable(&hw->napi);
Stephen Hemminger81906792007-02-15 16:40:33 -08003306
Stephen Hemminger81906792007-02-15 16:40:33 -08003307 rtnl_unlock();
3308}
3309
Stephen Hemmingere3173832007-02-06 10:45:39 -08003310static inline u8 sky2_wol_supported(const struct sky2_hw *hw)
3311{
3312 return sky2_is_copper(hw) ? (WAKE_PHY | WAKE_MAGIC) : 0;
3313}
3314
3315static void sky2_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
3316{
3317 const struct sky2_port *sky2 = netdev_priv(dev);
3318
3319 wol->supported = sky2_wol_supported(sky2->hw);
3320 wol->wolopts = sky2->wol;
3321}
3322
3323static int sky2_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
3324{
3325 struct sky2_port *sky2 = netdev_priv(dev);
3326 struct sky2_hw *hw = sky2->hw;
3327
Joe Perches8e95a202009-12-03 07:58:21 +00003328 if ((wol->wolopts & ~sky2_wol_supported(sky2->hw)) ||
3329 !device_can_wakeup(&hw->pdev->dev))
Stephen Hemmingere3173832007-02-06 10:45:39 -08003330 return -EOPNOTSUPP;
3331
3332 sky2->wol = wol->wolopts;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003333 return 0;
3334}
3335
Stephen Hemminger28bd1812006-01-17 13:43:19 -08003336static u32 sky2_supported_modes(const struct sky2_hw *hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003337{
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003338 if (sky2_is_copper(hw)) {
3339 u32 modes = SUPPORTED_10baseT_Half
3340 | SUPPORTED_10baseT_Full
3341 | SUPPORTED_100baseT_Half
3342 | SUPPORTED_100baseT_Full
3343 | SUPPORTED_Autoneg | SUPPORTED_TP;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003344
Stephen Hemmingerea76e632007-09-19 15:36:44 -07003345 if (hw->flags & SKY2_HW_GIGABIT)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003346 modes |= SUPPORTED_1000baseT_Half
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003347 | SUPPORTED_1000baseT_Full;
3348 return modes;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003349 } else
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003350 return SUPPORTED_1000baseT_Half
3351 | SUPPORTED_1000baseT_Full
3352 | SUPPORTED_Autoneg
3353 | SUPPORTED_FIBRE;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003354}
3355
Stephen Hemminger793b8832005-09-14 16:06:14 -07003356static int sky2_get_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003357{
3358 struct sky2_port *sky2 = netdev_priv(dev);
3359 struct sky2_hw *hw = sky2->hw;
3360
3361 ecmd->transceiver = XCVR_INTERNAL;
3362 ecmd->supported = sky2_supported_modes(hw);
3363 ecmd->phy_address = PHY_ADDR_MARV;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003364 if (sky2_is_copper(hw)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003365 ecmd->port = PORT_TP;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003366 ecmd->speed = sky2->speed;
3367 } else {
3368 ecmd->speed = SPEED_1000;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003369 ecmd->port = PORT_FIBRE;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003370 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003371
3372 ecmd->advertising = sky2->advertising;
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07003373 ecmd->autoneg = (sky2->flags & SKY2_FLAG_AUTO_SPEED)
3374 ? AUTONEG_ENABLE : AUTONEG_DISABLE;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003375 ecmd->duplex = sky2->duplex;
3376 return 0;
3377}
3378
3379static int sky2_set_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
3380{
3381 struct sky2_port *sky2 = netdev_priv(dev);
3382 const struct sky2_hw *hw = sky2->hw;
3383 u32 supported = sky2_supported_modes(hw);
3384
3385 if (ecmd->autoneg == AUTONEG_ENABLE) {
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07003386 sky2->flags |= SKY2_FLAG_AUTO_SPEED;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003387 ecmd->advertising = supported;
3388 sky2->duplex = -1;
3389 sky2->speed = -1;
3390 } else {
3391 u32 setting;
3392
Stephen Hemminger793b8832005-09-14 16:06:14 -07003393 switch (ecmd->speed) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003394 case SPEED_1000:
3395 if (ecmd->duplex == DUPLEX_FULL)
3396 setting = SUPPORTED_1000baseT_Full;
3397 else if (ecmd->duplex == DUPLEX_HALF)
3398 setting = SUPPORTED_1000baseT_Half;
3399 else
3400 return -EINVAL;
3401 break;
3402 case SPEED_100:
3403 if (ecmd->duplex == DUPLEX_FULL)
3404 setting = SUPPORTED_100baseT_Full;
3405 else if (ecmd->duplex == DUPLEX_HALF)
3406 setting = SUPPORTED_100baseT_Half;
3407 else
3408 return -EINVAL;
3409 break;
3410
3411 case SPEED_10:
3412 if (ecmd->duplex == DUPLEX_FULL)
3413 setting = SUPPORTED_10baseT_Full;
3414 else if (ecmd->duplex == DUPLEX_HALF)
3415 setting = SUPPORTED_10baseT_Half;
3416 else
3417 return -EINVAL;
3418 break;
3419 default:
3420 return -EINVAL;
3421 }
3422
3423 if ((setting & supported) == 0)
3424 return -EINVAL;
3425
3426 sky2->speed = ecmd->speed;
3427 sky2->duplex = ecmd->duplex;
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07003428 sky2->flags &= ~SKY2_FLAG_AUTO_SPEED;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003429 }
3430
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003431 sky2->advertising = ecmd->advertising;
3432
Stephen Hemmingerd1b139c2007-09-05 16:56:19 +01003433 if (netif_running(dev)) {
Stephen Hemminger1b537562005-12-20 15:08:07 -08003434 sky2_phy_reinit(sky2);
Stephen Hemmingerd1b139c2007-09-05 16:56:19 +01003435 sky2_set_multicast(dev);
3436 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003437
3438 return 0;
3439}
3440
3441static void sky2_get_drvinfo(struct net_device *dev,
3442 struct ethtool_drvinfo *info)
3443{
3444 struct sky2_port *sky2 = netdev_priv(dev);
3445
3446 strcpy(info->driver, DRV_NAME);
3447 strcpy(info->version, DRV_VERSION);
3448 strcpy(info->fw_version, "N/A");
3449 strcpy(info->bus_info, pci_name(sky2->hw->pdev));
3450}
3451
3452static const struct sky2_stat {
Stephen Hemminger793b8832005-09-14 16:06:14 -07003453 char name[ETH_GSTRING_LEN];
3454 u16 offset;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003455} sky2_stats[] = {
3456 { "tx_bytes", GM_TXO_OK_HI },
3457 { "rx_bytes", GM_RXO_OK_HI },
3458 { "tx_broadcast", GM_TXF_BC_OK },
3459 { "rx_broadcast", GM_RXF_BC_OK },
3460 { "tx_multicast", GM_TXF_MC_OK },
3461 { "rx_multicast", GM_RXF_MC_OK },
3462 { "tx_unicast", GM_TXF_UC_OK },
3463 { "rx_unicast", GM_RXF_UC_OK },
3464 { "tx_mac_pause", GM_TXF_MPAUSE },
3465 { "rx_mac_pause", GM_RXF_MPAUSE },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003466 { "collisions", GM_TXF_COL },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003467 { "late_collision",GM_TXF_LAT_COL },
3468 { "aborted", GM_TXF_ABO_COL },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003469 { "single_collisions", GM_TXF_SNG_COL },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003470 { "multi_collisions", GM_TXF_MUL_COL },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003471
Stephen Hemmingerd2604542006-03-23 08:51:36 -08003472 { "rx_short", GM_RXF_SHT },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003473 { "rx_runt", GM_RXE_FRAG },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003474 { "rx_64_byte_packets", GM_RXF_64B },
3475 { "rx_65_to_127_byte_packets", GM_RXF_127B },
3476 { "rx_128_to_255_byte_packets", GM_RXF_255B },
3477 { "rx_256_to_511_byte_packets", GM_RXF_511B },
3478 { "rx_512_to_1023_byte_packets", GM_RXF_1023B },
3479 { "rx_1024_to_1518_byte_packets", GM_RXF_1518B },
3480 { "rx_1518_to_max_byte_packets", GM_RXF_MAX_SZ },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003481 { "rx_too_long", GM_RXF_LNG_ERR },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003482 { "rx_fifo_overflow", GM_RXE_FIFO_OV },
3483 { "rx_jabber", GM_RXF_JAB_PKT },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003484 { "rx_fcs_error", GM_RXF_FCS_ERR },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003485
3486 { "tx_64_byte_packets", GM_TXF_64B },
3487 { "tx_65_to_127_byte_packets", GM_TXF_127B },
3488 { "tx_128_to_255_byte_packets", GM_TXF_255B },
3489 { "tx_256_to_511_byte_packets", GM_TXF_511B },
3490 { "tx_512_to_1023_byte_packets", GM_TXF_1023B },
3491 { "tx_1024_to_1518_byte_packets", GM_TXF_1518B },
3492 { "tx_1519_to_max_byte_packets", GM_TXF_MAX_SZ },
3493 { "tx_fifo_underrun", GM_TXE_FIFO_UR },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003494};
3495
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003496static u32 sky2_get_rx_csum(struct net_device *dev)
3497{
3498 struct sky2_port *sky2 = netdev_priv(dev);
3499
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07003500 return !!(sky2->flags & SKY2_FLAG_RX_CHECKSUM);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003501}
3502
3503static int sky2_set_rx_csum(struct net_device *dev, u32 data)
3504{
3505 struct sky2_port *sky2 = netdev_priv(dev);
3506
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07003507 if (data)
3508 sky2->flags |= SKY2_FLAG_RX_CHECKSUM;
3509 else
3510 sky2->flags &= ~SKY2_FLAG_RX_CHECKSUM;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003511
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003512 sky2_write32(sky2->hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
3513 data ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
3514
3515 return 0;
3516}
3517
3518static u32 sky2_get_msglevel(struct net_device *netdev)
3519{
3520 struct sky2_port *sky2 = netdev_priv(netdev);
3521 return sky2->msg_enable;
3522}
3523
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07003524static int sky2_nway_reset(struct net_device *dev)
3525{
3526 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07003527
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07003528 if (!netif_running(dev) || !(sky2->flags & SKY2_FLAG_AUTO_SPEED))
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07003529 return -EINVAL;
3530
Stephen Hemminger1b537562005-12-20 15:08:07 -08003531 sky2_phy_reinit(sky2);
Stephen Hemmingerd1b139c2007-09-05 16:56:19 +01003532 sky2_set_multicast(dev);
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07003533
3534 return 0;
3535}
3536
Stephen Hemminger793b8832005-09-14 16:06:14 -07003537static void sky2_phy_stats(struct sky2_port *sky2, u64 * data, unsigned count)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003538{
3539 struct sky2_hw *hw = sky2->hw;
3540 unsigned port = sky2->port;
3541 int i;
3542
3543 data[0] = (u64) gma_read32(hw, port, GM_TXO_OK_HI) << 32
Stephen Hemminger793b8832005-09-14 16:06:14 -07003544 | (u64) gma_read32(hw, port, GM_TXO_OK_LO);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003545 data[1] = (u64) gma_read32(hw, port, GM_RXO_OK_HI) << 32
Stephen Hemminger793b8832005-09-14 16:06:14 -07003546 | (u64) gma_read32(hw, port, GM_RXO_OK_LO);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003547
Stephen Hemminger793b8832005-09-14 16:06:14 -07003548 for (i = 2; i < count; i++)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003549 data[i] = (u64) gma_read32(hw, port, sky2_stats[i].offset);
3550}
3551
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003552static void sky2_set_msglevel(struct net_device *netdev, u32 value)
3553{
3554 struct sky2_port *sky2 = netdev_priv(netdev);
3555 sky2->msg_enable = value;
3556}
3557
Jeff Garzikb9f2c042007-10-03 18:07:32 -07003558static int sky2_get_sset_count(struct net_device *dev, int sset)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003559{
Jeff Garzikb9f2c042007-10-03 18:07:32 -07003560 switch (sset) {
3561 case ETH_SS_STATS:
3562 return ARRAY_SIZE(sky2_stats);
3563 default:
3564 return -EOPNOTSUPP;
3565 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003566}
3567
3568static void sky2_get_ethtool_stats(struct net_device *dev,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003569 struct ethtool_stats *stats, u64 * data)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003570{
3571 struct sky2_port *sky2 = netdev_priv(dev);
3572
Stephen Hemminger793b8832005-09-14 16:06:14 -07003573 sky2_phy_stats(sky2, data, ARRAY_SIZE(sky2_stats));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003574}
3575
Stephen Hemminger793b8832005-09-14 16:06:14 -07003576static void sky2_get_strings(struct net_device *dev, u32 stringset, u8 * data)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003577{
3578 int i;
3579
3580 switch (stringset) {
3581 case ETH_SS_STATS:
3582 for (i = 0; i < ARRAY_SIZE(sky2_stats); i++)
3583 memcpy(data + i * ETH_GSTRING_LEN,
3584 sky2_stats[i].name, ETH_GSTRING_LEN);
3585 break;
3586 }
3587}
3588
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003589static int sky2_set_mac_address(struct net_device *dev, void *p)
3590{
3591 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08003592 struct sky2_hw *hw = sky2->hw;
3593 unsigned port = sky2->port;
3594 const struct sockaddr *addr = p;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003595
3596 if (!is_valid_ether_addr(addr->sa_data))
3597 return -EADDRNOTAVAIL;
3598
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003599 memcpy(dev->dev_addr, addr->sa_data, ETH_ALEN);
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08003600 memcpy_toio(hw->regs + B2_MAC_1 + port * 8,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003601 dev->dev_addr, ETH_ALEN);
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08003602 memcpy_toio(hw->regs + B2_MAC_2 + port * 8,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003603 dev->dev_addr, ETH_ALEN);
Stephen Hemminger1b537562005-12-20 15:08:07 -08003604
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08003605 /* virtual address for data */
3606 gma_set_addr(hw, port, GM_SRC_ADDR_2L, dev->dev_addr);
3607
3608 /* physical address: used for pause frames */
3609 gma_set_addr(hw, port, GM_SRC_ADDR_1L, dev->dev_addr);
Stephen Hemminger1b537562005-12-20 15:08:07 -08003610
3611 return 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003612}
3613
Stephen Hemmingera052b522006-10-17 10:24:23 -07003614static void inline sky2_add_filter(u8 filter[8], const u8 *addr)
3615{
3616 u32 bit;
3617
3618 bit = ether_crc(ETH_ALEN, addr) & 63;
3619 filter[bit >> 3] |= 1 << (bit & 7);
3620}
3621
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003622static void sky2_set_multicast(struct net_device *dev)
3623{
3624 struct sky2_port *sky2 = netdev_priv(dev);
3625 struct sky2_hw *hw = sky2->hw;
3626 unsigned port = sky2->port;
Jiri Pirko55085902010-02-18 00:42:54 +00003627 struct dev_mc_list *list;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003628 u16 reg;
3629 u8 filter[8];
Stephen Hemmingera052b522006-10-17 10:24:23 -07003630 int rx_pause;
3631 static const u8 pause_mc_addr[ETH_ALEN] = { 0x1, 0x80, 0xc2, 0x0, 0x0, 0x1 };
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003632
Stephen Hemmingera052b522006-10-17 10:24:23 -07003633 rx_pause = (sky2->flow_status == FC_RX || sky2->flow_status == FC_BOTH);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003634 memset(filter, 0, sizeof(filter));
3635
3636 reg = gma_read16(hw, port, GM_RX_CTRL);
3637 reg |= GM_RXCR_UCF_ENA;
3638
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07003639 if (dev->flags & IFF_PROMISC) /* promiscuous */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003640 reg &= ~(GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
Stephen Hemmingera052b522006-10-17 10:24:23 -07003641 else if (dev->flags & IFF_ALLMULTI)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003642 memset(filter, 0xff, sizeof(filter));
Jiri Pirko4cd24ea2010-02-08 04:30:35 +00003643 else if (netdev_mc_empty(dev) && !rx_pause)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003644 reg &= ~GM_RXCR_MCF_ENA;
3645 else {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003646 reg |= GM_RXCR_MCF_ENA;
3647
Stephen Hemmingera052b522006-10-17 10:24:23 -07003648 if (rx_pause)
3649 sky2_add_filter(filter, pause_mc_addr);
3650
Jiri Pirko55085902010-02-18 00:42:54 +00003651 netdev_for_each_mc_addr(list, dev)
Stephen Hemmingera052b522006-10-17 10:24:23 -07003652 sky2_add_filter(filter, list->dmi_addr);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003653 }
3654
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003655 gma_write16(hw, port, GM_MC_ADDR_H1,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003656 (u16) filter[0] | ((u16) filter[1] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003657 gma_write16(hw, port, GM_MC_ADDR_H2,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003658 (u16) filter[2] | ((u16) filter[3] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003659 gma_write16(hw, port, GM_MC_ADDR_H3,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003660 (u16) filter[4] | ((u16) filter[5] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003661 gma_write16(hw, port, GM_MC_ADDR_H4,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003662 (u16) filter[6] | ((u16) filter[7] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003663
3664 gma_write16(hw, port, GM_RX_CTRL, reg);
3665}
3666
3667/* Can have one global because blinking is controlled by
3668 * ethtool and that is always under RTNL mutex
3669 */
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003670static void sky2_led(struct sky2_port *sky2, enum led_mode mode)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003671{
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003672 struct sky2_hw *hw = sky2->hw;
3673 unsigned port = sky2->port;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003674
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003675 spin_lock_bh(&sky2->phy_lock);
3676 if (hw->chip_id == CHIP_ID_YUKON_EC_U ||
3677 hw->chip_id == CHIP_ID_YUKON_EX ||
3678 hw->chip_id == CHIP_ID_YUKON_SUPR) {
3679 u16 pg;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003680 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
3681 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003682
3683 switch (mode) {
3684 case MO_LED_OFF:
3685 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
3686 PHY_M_LEDC_LOS_CTRL(8) |
3687 PHY_M_LEDC_INIT_CTRL(8) |
3688 PHY_M_LEDC_STA1_CTRL(8) |
3689 PHY_M_LEDC_STA0_CTRL(8));
3690 break;
3691 case MO_LED_ON:
3692 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
3693 PHY_M_LEDC_LOS_CTRL(9) |
3694 PHY_M_LEDC_INIT_CTRL(9) |
3695 PHY_M_LEDC_STA1_CTRL(9) |
3696 PHY_M_LEDC_STA0_CTRL(9));
3697 break;
3698 case MO_LED_BLINK:
3699 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
3700 PHY_M_LEDC_LOS_CTRL(0xa) |
3701 PHY_M_LEDC_INIT_CTRL(0xa) |
3702 PHY_M_LEDC_STA1_CTRL(0xa) |
3703 PHY_M_LEDC_STA0_CTRL(0xa));
3704 break;
3705 case MO_LED_NORM:
3706 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
3707 PHY_M_LEDC_LOS_CTRL(1) |
3708 PHY_M_LEDC_INIT_CTRL(8) |
3709 PHY_M_LEDC_STA1_CTRL(7) |
3710 PHY_M_LEDC_STA0_CTRL(7));
3711 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07003712
3713 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003714 } else
Jeff Garzik7d2e3cb2008-05-13 01:41:58 -04003715 gm_phy_write(hw, port, PHY_MARV_LED_OVER,
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003716 PHY_M_LED_MO_DUP(mode) |
3717 PHY_M_LED_MO_10(mode) |
3718 PHY_M_LED_MO_100(mode) |
3719 PHY_M_LED_MO_1000(mode) |
3720 PHY_M_LED_MO_RX(mode) |
3721 PHY_M_LED_MO_TX(mode));
3722
3723 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003724}
3725
3726/* blink LED's for finding board */
3727static int sky2_phys_id(struct net_device *dev, u32 data)
3728{
3729 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003730 unsigned int i;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003731
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003732 if (data == 0)
3733 data = UINT_MAX;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003734
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003735 for (i = 0; i < data; i++) {
3736 sky2_led(sky2, MO_LED_ON);
3737 if (msleep_interruptible(500))
3738 break;
3739 sky2_led(sky2, MO_LED_OFF);
3740 if (msleep_interruptible(500))
3741 break;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003742 }
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003743 sky2_led(sky2, MO_LED_NORM);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003744
3745 return 0;
3746}
3747
3748static void sky2_get_pauseparam(struct net_device *dev,
3749 struct ethtool_pauseparam *ecmd)
3750{
3751 struct sky2_port *sky2 = netdev_priv(dev);
3752
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07003753 switch (sky2->flow_mode) {
3754 case FC_NONE:
3755 ecmd->tx_pause = ecmd->rx_pause = 0;
3756 break;
3757 case FC_TX:
3758 ecmd->tx_pause = 1, ecmd->rx_pause = 0;
3759 break;
3760 case FC_RX:
3761 ecmd->tx_pause = 0, ecmd->rx_pause = 1;
3762 break;
3763 case FC_BOTH:
3764 ecmd->tx_pause = ecmd->rx_pause = 1;
3765 }
3766
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07003767 ecmd->autoneg = (sky2->flags & SKY2_FLAG_AUTO_PAUSE)
3768 ? AUTONEG_ENABLE : AUTONEG_DISABLE;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003769}
3770
3771static int sky2_set_pauseparam(struct net_device *dev,
3772 struct ethtool_pauseparam *ecmd)
3773{
3774 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003775
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07003776 if (ecmd->autoneg == AUTONEG_ENABLE)
3777 sky2->flags |= SKY2_FLAG_AUTO_PAUSE;
3778 else
3779 sky2->flags &= ~SKY2_FLAG_AUTO_PAUSE;
3780
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07003781 sky2->flow_mode = sky2_flow(ecmd->rx_pause, ecmd->tx_pause);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003782
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07003783 if (netif_running(dev))
3784 sky2_phy_reinit(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003785
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07003786 return 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003787}
3788
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003789static int sky2_get_coalesce(struct net_device *dev,
3790 struct ethtool_coalesce *ecmd)
3791{
3792 struct sky2_port *sky2 = netdev_priv(dev);
3793 struct sky2_hw *hw = sky2->hw;
3794
3795 if (sky2_read8(hw, STAT_TX_TIMER_CTRL) == TIM_STOP)
3796 ecmd->tx_coalesce_usecs = 0;
3797 else {
3798 u32 clks = sky2_read32(hw, STAT_TX_TIMER_INI);
3799 ecmd->tx_coalesce_usecs = sky2_clk2us(hw, clks);
3800 }
3801 ecmd->tx_max_coalesced_frames = sky2_read16(hw, STAT_TX_IDX_TH);
3802
3803 if (sky2_read8(hw, STAT_LEV_TIMER_CTRL) == TIM_STOP)
3804 ecmd->rx_coalesce_usecs = 0;
3805 else {
3806 u32 clks = sky2_read32(hw, STAT_LEV_TIMER_INI);
3807 ecmd->rx_coalesce_usecs = sky2_clk2us(hw, clks);
3808 }
3809 ecmd->rx_max_coalesced_frames = sky2_read8(hw, STAT_FIFO_WM);
3810
3811 if (sky2_read8(hw, STAT_ISR_TIMER_CTRL) == TIM_STOP)
3812 ecmd->rx_coalesce_usecs_irq = 0;
3813 else {
3814 u32 clks = sky2_read32(hw, STAT_ISR_TIMER_INI);
3815 ecmd->rx_coalesce_usecs_irq = sky2_clk2us(hw, clks);
3816 }
3817
3818 ecmd->rx_max_coalesced_frames_irq = sky2_read8(hw, STAT_FIFO_ISR_WM);
3819
3820 return 0;
3821}
3822
3823/* Note: this affect both ports */
3824static int sky2_set_coalesce(struct net_device *dev,
3825 struct ethtool_coalesce *ecmd)
3826{
3827 struct sky2_port *sky2 = netdev_priv(dev);
3828 struct sky2_hw *hw = sky2->hw;
Stephen Hemminger77b3d6a2006-03-20 15:48:18 -08003829 const u32 tmax = sky2_clk2us(hw, 0x0ffffff);
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003830
Stephen Hemminger77b3d6a2006-03-20 15:48:18 -08003831 if (ecmd->tx_coalesce_usecs > tmax ||
3832 ecmd->rx_coalesce_usecs > tmax ||
3833 ecmd->rx_coalesce_usecs_irq > tmax)
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003834 return -EINVAL;
3835
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00003836 if (ecmd->tx_max_coalesced_frames >= sky2->tx_ring_size-1)
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003837 return -EINVAL;
Stephen Hemmingerff81fbb2006-02-22 11:44:59 -08003838 if (ecmd->rx_max_coalesced_frames > RX_MAX_PENDING)
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003839 return -EINVAL;
Stephen Hemmingerff81fbb2006-02-22 11:44:59 -08003840 if (ecmd->rx_max_coalesced_frames_irq >RX_MAX_PENDING)
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003841 return -EINVAL;
3842
3843 if (ecmd->tx_coalesce_usecs == 0)
3844 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP);
3845 else {
3846 sky2_write32(hw, STAT_TX_TIMER_INI,
3847 sky2_us2clk(hw, ecmd->tx_coalesce_usecs));
3848 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
3849 }
3850 sky2_write16(hw, STAT_TX_IDX_TH, ecmd->tx_max_coalesced_frames);
3851
3852 if (ecmd->rx_coalesce_usecs == 0)
3853 sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_STOP);
3854 else {
3855 sky2_write32(hw, STAT_LEV_TIMER_INI,
3856 sky2_us2clk(hw, ecmd->rx_coalesce_usecs));
3857 sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
3858 }
3859 sky2_write8(hw, STAT_FIFO_WM, ecmd->rx_max_coalesced_frames);
3860
3861 if (ecmd->rx_coalesce_usecs_irq == 0)
3862 sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_STOP);
3863 else {
Stephen Hemmingerd28d4872006-01-30 11:37:56 -08003864 sky2_write32(hw, STAT_ISR_TIMER_INI,
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003865 sky2_us2clk(hw, ecmd->rx_coalesce_usecs_irq));
3866 sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
3867 }
3868 sky2_write8(hw, STAT_FIFO_ISR_WM, ecmd->rx_max_coalesced_frames_irq);
3869 return 0;
3870}
3871
Stephen Hemminger793b8832005-09-14 16:06:14 -07003872static void sky2_get_ringparam(struct net_device *dev,
3873 struct ethtool_ringparam *ering)
3874{
3875 struct sky2_port *sky2 = netdev_priv(dev);
3876
3877 ering->rx_max_pending = RX_MAX_PENDING;
3878 ering->rx_mini_max_pending = 0;
3879 ering->rx_jumbo_max_pending = 0;
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00003880 ering->tx_max_pending = TX_MAX_PENDING;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003881
3882 ering->rx_pending = sky2->rx_pending;
3883 ering->rx_mini_pending = 0;
3884 ering->rx_jumbo_pending = 0;
3885 ering->tx_pending = sky2->tx_pending;
3886}
3887
3888static int sky2_set_ringparam(struct net_device *dev,
3889 struct ethtool_ringparam *ering)
3890{
3891 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003892
3893 if (ering->rx_pending > RX_MAX_PENDING ||
3894 ering->rx_pending < 8 ||
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00003895 ering->tx_pending < TX_MIN_PENDING ||
3896 ering->tx_pending > TX_MAX_PENDING)
Stephen Hemminger793b8832005-09-14 16:06:14 -07003897 return -EINVAL;
3898
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07003899 sky2_detach(dev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003900
3901 sky2->rx_pending = ering->rx_pending;
3902 sky2->tx_pending = ering->tx_pending;
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00003903 sky2->tx_ring_size = roundup_pow_of_two(sky2->tx_pending+1);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003904
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07003905 return sky2_reattach(dev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003906}
3907
Stephen Hemminger793b8832005-09-14 16:06:14 -07003908static int sky2_get_regs_len(struct net_device *dev)
3909{
Stephen Hemminger6e4cbb32005-09-19 15:47:57 -07003910 return 0x4000;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003911}
3912
Mike McCormackc32bbff2009-12-31 00:49:43 +00003913static int sky2_reg_access_ok(struct sky2_hw *hw, unsigned int b)
3914{
3915 /* This complicated switch statement is to make sure and
3916 * only access regions that are unreserved.
3917 * Some blocks are only valid on dual port cards.
3918 */
3919 switch (b) {
3920 /* second port */
3921 case 5: /* Tx Arbiter 2 */
3922 case 9: /* RX2 */
3923 case 14 ... 15: /* TX2 */
3924 case 17: case 19: /* Ram Buffer 2 */
3925 case 22 ... 23: /* Tx Ram Buffer 2 */
3926 case 25: /* Rx MAC Fifo 1 */
3927 case 27: /* Tx MAC Fifo 2 */
3928 case 31: /* GPHY 2 */
3929 case 40 ... 47: /* Pattern Ram 2 */
3930 case 52: case 54: /* TCP Segmentation 2 */
3931 case 112 ... 116: /* GMAC 2 */
3932 return hw->ports > 1;
3933
3934 case 0: /* Control */
3935 case 2: /* Mac address */
3936 case 4: /* Tx Arbiter 1 */
3937 case 7: /* PCI express reg */
3938 case 8: /* RX1 */
3939 case 12 ... 13: /* TX1 */
3940 case 16: case 18:/* Rx Ram Buffer 1 */
3941 case 20 ... 21: /* Tx Ram Buffer 1 */
3942 case 24: /* Rx MAC Fifo 1 */
3943 case 26: /* Tx MAC Fifo 1 */
3944 case 28 ... 29: /* Descriptor and status unit */
3945 case 30: /* GPHY 1*/
3946 case 32 ... 39: /* Pattern Ram 1 */
3947 case 48: case 50: /* TCP Segmentation 1 */
3948 case 56 ... 60: /* PCI space */
3949 case 80 ... 84: /* GMAC 1 */
3950 return 1;
3951
3952 default:
3953 return 0;
3954 }
3955}
3956
Stephen Hemminger793b8832005-09-14 16:06:14 -07003957/*
3958 * Returns copy of control register region
Stephen Hemminger3ead5db2007-06-04 17:23:21 -07003959 * Note: ethtool_get_regs always provides full size (16k) buffer
Stephen Hemminger793b8832005-09-14 16:06:14 -07003960 */
3961static void sky2_get_regs(struct net_device *dev, struct ethtool_regs *regs,
3962 void *p)
3963{
3964 const struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003965 const void __iomem *io = sky2->hw->regs;
Stephen Hemminger295b54c2007-10-11 19:47:22 -07003966 unsigned int b;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003967
3968 regs->version = 1;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003969
Stephen Hemminger295b54c2007-10-11 19:47:22 -07003970 for (b = 0; b < 128; b++) {
Mike McCormackc32bbff2009-12-31 00:49:43 +00003971 /* skip poisonous diagnostic ram region in block 3 */
3972 if (b == 3)
Stephen Hemminger295b54c2007-10-11 19:47:22 -07003973 memcpy_fromio(p + 0x10, io + 0x10, 128 - 0x10);
Mike McCormackc32bbff2009-12-31 00:49:43 +00003974 else if (sky2_reg_access_ok(sky2->hw, b))
Stephen Hemminger295b54c2007-10-11 19:47:22 -07003975 memcpy_fromio(p, io, 128);
Mike McCormackc32bbff2009-12-31 00:49:43 +00003976 else
Stephen Hemminger295b54c2007-10-11 19:47:22 -07003977 memset(p, 0, 128);
Stephen Hemminger3ead5db2007-06-04 17:23:21 -07003978
Stephen Hemminger295b54c2007-10-11 19:47:22 -07003979 p += 128;
3980 io += 128;
3981 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07003982}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003983
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07003984/* In order to do Jumbo packets on these chips, need to turn off the
3985 * transmit store/forward. Therefore checksum offload won't work.
3986 */
3987static int no_tx_offload(struct net_device *dev)
3988{
3989 const struct sky2_port *sky2 = netdev_priv(dev);
3990 const struct sky2_hw *hw = sky2->hw;
3991
Stephen Hemminger69161612007-06-04 17:23:26 -07003992 return dev->mtu > ETH_DATA_LEN && hw->chip_id == CHIP_ID_YUKON_EC_U;
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07003993}
3994
3995static int sky2_set_tx_csum(struct net_device *dev, u32 data)
3996{
3997 if (data && no_tx_offload(dev))
3998 return -EINVAL;
3999
4000 return ethtool_op_set_tx_csum(dev, data);
4001}
4002
4003
4004static int sky2_set_tso(struct net_device *dev, u32 data)
4005{
4006 if (data && no_tx_offload(dev))
4007 return -EINVAL;
4008
4009 return ethtool_op_set_tso(dev, data);
4010}
4011
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004012static int sky2_get_eeprom_len(struct net_device *dev)
4013{
4014 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08004015 struct sky2_hw *hw = sky2->hw;
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004016 u16 reg2;
4017
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08004018 reg2 = sky2_pci_read16(hw, PCI_DEV_REG2);
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004019 return 1 << ( ((reg2 & PCI_VPD_ROM_SZ) >> 14) + 8);
4020}
4021
Stephen Hemminger14132352008-08-27 20:46:26 -07004022static int sky2_vpd_wait(const struct sky2_hw *hw, int cap, u16 busy)
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004023{
Stephen Hemminger14132352008-08-27 20:46:26 -07004024 unsigned long start = jiffies;
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004025
Stephen Hemminger14132352008-08-27 20:46:26 -07004026 while ( (sky2_pci_read16(hw, cap + PCI_VPD_ADDR) & PCI_VPD_ADDR_F) == busy) {
4027 /* Can take up to 10.6 ms for write */
4028 if (time_after(jiffies, start + HZ/4)) {
Joe Perchesada1db52010-02-17 15:01:59 +00004029 dev_err(&hw->pdev->dev, "VPD cycle timed out\n");
Stephen Hemminger14132352008-08-27 20:46:26 -07004030 return -ETIMEDOUT;
4031 }
4032 mdelay(1);
4033 }
Stephen Hemminger167f53d2007-09-25 19:01:02 -07004034
Stephen Hemminger14132352008-08-27 20:46:26 -07004035 return 0;
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004036}
4037
Stephen Hemminger14132352008-08-27 20:46:26 -07004038static int sky2_vpd_read(struct sky2_hw *hw, int cap, void *data,
4039 u16 offset, size_t length)
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004040{
Stephen Hemminger14132352008-08-27 20:46:26 -07004041 int rc = 0;
4042
4043 while (length > 0) {
4044 u32 val;
4045
4046 sky2_pci_write16(hw, cap + PCI_VPD_ADDR, offset);
4047 rc = sky2_vpd_wait(hw, cap, 0);
4048 if (rc)
4049 break;
4050
4051 val = sky2_pci_read32(hw, cap + PCI_VPD_DATA);
4052
4053 memcpy(data, &val, min(sizeof(val), length));
4054 offset += sizeof(u32);
4055 data += sizeof(u32);
4056 length -= sizeof(u32);
4057 }
4058
4059 return rc;
4060}
4061
4062static int sky2_vpd_write(struct sky2_hw *hw, int cap, const void *data,
4063 u16 offset, unsigned int length)
4064{
4065 unsigned int i;
4066 int rc = 0;
4067
4068 for (i = 0; i < length; i += sizeof(u32)) {
4069 u32 val = *(u32 *)(data + i);
4070
4071 sky2_pci_write32(hw, cap + PCI_VPD_DATA, val);
4072 sky2_pci_write32(hw, cap + PCI_VPD_ADDR, offset | PCI_VPD_ADDR_F);
4073
4074 rc = sky2_vpd_wait(hw, cap, PCI_VPD_ADDR_F);
4075 if (rc)
4076 break;
4077 }
4078 return rc;
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004079}
4080
4081static int sky2_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
4082 u8 *data)
4083{
4084 struct sky2_port *sky2 = netdev_priv(dev);
4085 int cap = pci_find_capability(sky2->hw->pdev, PCI_CAP_ID_VPD);
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004086
4087 if (!cap)
4088 return -EINVAL;
4089
4090 eeprom->magic = SKY2_EEPROM_MAGIC;
4091
Stephen Hemminger14132352008-08-27 20:46:26 -07004092 return sky2_vpd_read(sky2->hw, cap, data, eeprom->offset, eeprom->len);
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004093}
4094
4095static int sky2_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
4096 u8 *data)
4097{
4098 struct sky2_port *sky2 = netdev_priv(dev);
4099 int cap = pci_find_capability(sky2->hw->pdev, PCI_CAP_ID_VPD);
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004100
4101 if (!cap)
4102 return -EINVAL;
4103
4104 if (eeprom->magic != SKY2_EEPROM_MAGIC)
4105 return -EINVAL;
4106
Stephen Hemminger14132352008-08-27 20:46:26 -07004107 /* Partial writes not supported */
4108 if ((eeprom->offset & 3) || (eeprom->len & 3))
4109 return -EINVAL;
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004110
Stephen Hemminger14132352008-08-27 20:46:26 -07004111 return sky2_vpd_write(sky2->hw, cap, data, eeprom->offset, eeprom->len);
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004112}
4113
4114
Jeff Garzik7282d492006-09-13 14:30:00 -04004115static const struct ethtool_ops sky2_ethtool_ops = {
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004116 .get_settings = sky2_get_settings,
4117 .set_settings = sky2_set_settings,
4118 .get_drvinfo = sky2_get_drvinfo,
4119 .get_wol = sky2_get_wol,
4120 .set_wol = sky2_set_wol,
4121 .get_msglevel = sky2_get_msglevel,
4122 .set_msglevel = sky2_set_msglevel,
4123 .nway_reset = sky2_nway_reset,
4124 .get_regs_len = sky2_get_regs_len,
4125 .get_regs = sky2_get_regs,
4126 .get_link = ethtool_op_get_link,
4127 .get_eeprom_len = sky2_get_eeprom_len,
4128 .get_eeprom = sky2_get_eeprom,
4129 .set_eeprom = sky2_set_eeprom,
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004130 .set_sg = ethtool_op_set_sg,
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004131 .set_tx_csum = sky2_set_tx_csum,
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004132 .set_tso = sky2_set_tso,
4133 .get_rx_csum = sky2_get_rx_csum,
4134 .set_rx_csum = sky2_set_rx_csum,
4135 .get_strings = sky2_get_strings,
4136 .get_coalesce = sky2_get_coalesce,
4137 .set_coalesce = sky2_set_coalesce,
4138 .get_ringparam = sky2_get_ringparam,
4139 .set_ringparam = sky2_set_ringparam,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004140 .get_pauseparam = sky2_get_pauseparam,
4141 .set_pauseparam = sky2_set_pauseparam,
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004142 .phys_id = sky2_phys_id,
Jeff Garzikb9f2c042007-10-03 18:07:32 -07004143 .get_sset_count = sky2_get_sset_count,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004144 .get_ethtool_stats = sky2_get_ethtool_stats,
4145};
4146
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004147#ifdef CONFIG_SKY2_DEBUG
4148
4149static struct dentry *sky2_debug;
4150
Stephen Hemmingere4c2abe2009-02-03 11:27:29 +00004151
4152/*
4153 * Read and parse the first part of Vital Product Data
4154 */
4155#define VPD_SIZE 128
4156#define VPD_MAGIC 0x82
4157
4158static const struct vpd_tag {
4159 char tag[2];
4160 char *label;
4161} vpd_tags[] = {
4162 { "PN", "Part Number" },
4163 { "EC", "Engineering Level" },
4164 { "MN", "Manufacturer" },
4165 { "SN", "Serial Number" },
4166 { "YA", "Asset Tag" },
4167 { "VL", "First Error Log Message" },
4168 { "VF", "Second Error Log Message" },
4169 { "VB", "Boot Agent ROM Configuration" },
4170 { "VE", "EFI UNDI Configuration" },
4171};
4172
4173static void sky2_show_vpd(struct seq_file *seq, struct sky2_hw *hw)
4174{
4175 size_t vpd_size;
4176 loff_t offs;
4177 u8 len;
4178 unsigned char *buf;
4179 u16 reg2;
4180
4181 reg2 = sky2_pci_read16(hw, PCI_DEV_REG2);
4182 vpd_size = 1 << ( ((reg2 & PCI_VPD_ROM_SZ) >> 14) + 8);
4183
4184 seq_printf(seq, "%s Product Data\n", pci_name(hw->pdev));
4185 buf = kmalloc(vpd_size, GFP_KERNEL);
4186 if (!buf) {
4187 seq_puts(seq, "no memory!\n");
4188 return;
4189 }
4190
4191 if (pci_read_vpd(hw->pdev, 0, vpd_size, buf) < 0) {
4192 seq_puts(seq, "VPD read failed\n");
4193 goto out;
4194 }
4195
4196 if (buf[0] != VPD_MAGIC) {
4197 seq_printf(seq, "VPD tag mismatch: %#x\n", buf[0]);
4198 goto out;
4199 }
4200 len = buf[1];
4201 if (len == 0 || len > vpd_size - 4) {
4202 seq_printf(seq, "Invalid id length: %d\n", len);
4203 goto out;
4204 }
4205
4206 seq_printf(seq, "%.*s\n", len, buf + 3);
4207 offs = len + 3;
4208
4209 while (offs < vpd_size - 4) {
4210 int i;
4211
4212 if (!memcmp("RW", buf + offs, 2)) /* end marker */
4213 break;
4214 len = buf[offs + 2];
4215 if (offs + len + 3 >= vpd_size)
4216 break;
4217
4218 for (i = 0; i < ARRAY_SIZE(vpd_tags); i++) {
4219 if (!memcmp(vpd_tags[i].tag, buf + offs, 2)) {
4220 seq_printf(seq, " %s: %.*s\n",
4221 vpd_tags[i].label, len, buf + offs + 3);
4222 break;
4223 }
4224 }
4225 offs += len + 3;
4226 }
4227out:
4228 kfree(buf);
4229}
4230
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004231static int sky2_debug_show(struct seq_file *seq, void *v)
4232{
4233 struct net_device *dev = seq->private;
4234 const struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07004235 struct sky2_hw *hw = sky2->hw;
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004236 unsigned port = sky2->port;
4237 unsigned idx, last;
4238 int sop;
4239
Stephen Hemmingere4c2abe2009-02-03 11:27:29 +00004240 sky2_show_vpd(seq, hw);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004241
Stephen Hemmingere4c2abe2009-02-03 11:27:29 +00004242 seq_printf(seq, "\nIRQ src=%x mask=%x control=%x\n",
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004243 sky2_read32(hw, B0_ISRC),
4244 sky2_read32(hw, B0_IMSK),
4245 sky2_read32(hw, B0_Y2_SP_ICR));
4246
Stephen Hemmingere4c2abe2009-02-03 11:27:29 +00004247 if (!netif_running(dev)) {
4248 seq_printf(seq, "network not running\n");
4249 return 0;
4250 }
4251
Stephen Hemmingerbea33482007-10-03 16:41:36 -07004252 napi_disable(&hw->napi);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004253 last = sky2_read16(hw, STAT_PUT_IDX);
4254
4255 if (hw->st_idx == last)
4256 seq_puts(seq, "Status ring (empty)\n");
4257 else {
4258 seq_puts(seq, "Status ring\n");
4259 for (idx = hw->st_idx; idx != last && idx < STATUS_RING_SIZE;
4260 idx = RING_NEXT(idx, STATUS_RING_SIZE)) {
4261 const struct sky2_status_le *le = hw->st_le + idx;
4262 seq_printf(seq, "[%d] %#x %d %#x\n",
4263 idx, le->opcode, le->length, le->status);
4264 }
4265 seq_puts(seq, "\n");
4266 }
4267
4268 seq_printf(seq, "Tx ring pending=%u...%u report=%d done=%d\n",
4269 sky2->tx_cons, sky2->tx_prod,
4270 sky2_read16(hw, port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX),
4271 sky2_read16(hw, Q_ADDR(txqaddr[port], Q_DONE)));
4272
4273 /* Dump contents of tx ring */
4274 sop = 1;
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00004275 for (idx = sky2->tx_next; idx != sky2->tx_prod && idx < sky2->tx_ring_size;
4276 idx = RING_NEXT(idx, sky2->tx_ring_size)) {
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004277 const struct sky2_tx_le *le = sky2->tx_le + idx;
4278 u32 a = le32_to_cpu(le->addr);
4279
4280 if (sop)
4281 seq_printf(seq, "%u:", idx);
4282 sop = 0;
4283
4284 switch(le->opcode & ~HW_OWNER) {
4285 case OP_ADDR64:
4286 seq_printf(seq, " %#x:", a);
4287 break;
4288 case OP_LRGLEN:
4289 seq_printf(seq, " mtu=%d", a);
4290 break;
4291 case OP_VLAN:
4292 seq_printf(seq, " vlan=%d", be16_to_cpu(le->length));
4293 break;
4294 case OP_TCPLISW:
4295 seq_printf(seq, " csum=%#x", a);
4296 break;
4297 case OP_LARGESEND:
4298 seq_printf(seq, " tso=%#x(%d)", a, le16_to_cpu(le->length));
4299 break;
4300 case OP_PACKET:
4301 seq_printf(seq, " %#x(%d)", a, le16_to_cpu(le->length));
4302 break;
4303 case OP_BUFFER:
4304 seq_printf(seq, " frag=%#x(%d)", a, le16_to_cpu(le->length));
4305 break;
4306 default:
4307 seq_printf(seq, " op=%#x,%#x(%d)", le->opcode,
4308 a, le16_to_cpu(le->length));
4309 }
4310
4311 if (le->ctrl & EOP) {
4312 seq_putc(seq, '\n');
4313 sop = 1;
4314 }
4315 }
4316
4317 seq_printf(seq, "\nRx ring hw get=%d put=%d last=%d\n",
4318 sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_GET_IDX)),
Mike McCormackc409c342009-07-21 14:51:20 +00004319 sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_PUT_IDX)),
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004320 sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_LAST_IDX)));
4321
David S. Millerd1d08d12008-01-07 20:53:33 -08004322 sky2_read32(hw, B0_Y2_SP_LISR);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07004323 napi_enable(&hw->napi);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004324 return 0;
4325}
4326
4327static int sky2_debug_open(struct inode *inode, struct file *file)
4328{
4329 return single_open(file, sky2_debug_show, inode->i_private);
4330}
4331
4332static const struct file_operations sky2_debug_fops = {
4333 .owner = THIS_MODULE,
4334 .open = sky2_debug_open,
4335 .read = seq_read,
4336 .llseek = seq_lseek,
4337 .release = single_release,
4338};
4339
4340/*
4341 * Use network device events to create/remove/rename
4342 * debugfs file entries
4343 */
4344static int sky2_device_event(struct notifier_block *unused,
4345 unsigned long event, void *ptr)
4346{
4347 struct net_device *dev = ptr;
Stephen Hemminger5b296bc2007-08-29 12:58:11 -07004348 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004349
Stephen Hemminger1436b302008-11-19 21:59:54 -08004350 if (dev->netdev_ops->ndo_open != sky2_up || !sky2_debug)
Stephen Hemminger5b296bc2007-08-29 12:58:11 -07004351 return NOTIFY_DONE;
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004352
Stephen Hemminger5b296bc2007-08-29 12:58:11 -07004353 switch(event) {
4354 case NETDEV_CHANGENAME:
4355 if (sky2->debugfs) {
4356 sky2->debugfs = debugfs_rename(sky2_debug, sky2->debugfs,
4357 sky2_debug, dev->name);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004358 }
Stephen Hemminger5b296bc2007-08-29 12:58:11 -07004359 break;
4360
4361 case NETDEV_GOING_DOWN:
4362 if (sky2->debugfs) {
Joe Perchesada1db52010-02-17 15:01:59 +00004363 netdev_printk(KERN_DEBUG, dev, "remove debugfs\n");
Stephen Hemminger5b296bc2007-08-29 12:58:11 -07004364 debugfs_remove(sky2->debugfs);
4365 sky2->debugfs = NULL;
4366 }
4367 break;
4368
4369 case NETDEV_UP:
4370 sky2->debugfs = debugfs_create_file(dev->name, S_IRUGO,
4371 sky2_debug, dev,
4372 &sky2_debug_fops);
4373 if (IS_ERR(sky2->debugfs))
4374 sky2->debugfs = NULL;
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004375 }
4376
4377 return NOTIFY_DONE;
4378}
4379
4380static struct notifier_block sky2_notifier = {
4381 .notifier_call = sky2_device_event,
4382};
4383
4384
4385static __init void sky2_debug_init(void)
4386{
4387 struct dentry *ent;
4388
4389 ent = debugfs_create_dir("sky2", NULL);
4390 if (!ent || IS_ERR(ent))
4391 return;
4392
4393 sky2_debug = ent;
4394 register_netdevice_notifier(&sky2_notifier);
4395}
4396
4397static __exit void sky2_debug_cleanup(void)
4398{
4399 if (sky2_debug) {
4400 unregister_netdevice_notifier(&sky2_notifier);
4401 debugfs_remove(sky2_debug);
4402 sky2_debug = NULL;
4403 }
4404}
4405
4406#else
4407#define sky2_debug_init()
4408#define sky2_debug_cleanup()
4409#endif
4410
Stephen Hemminger1436b302008-11-19 21:59:54 -08004411/* Two copies of network device operations to handle special case of
4412 not allowing netpoll on second port */
4413static const struct net_device_ops sky2_netdev_ops[2] = {
4414 {
4415 .ndo_open = sky2_up,
4416 .ndo_stop = sky2_down,
Stephen Hemminger00829822008-11-20 20:14:53 -08004417 .ndo_start_xmit = sky2_xmit_frame,
Stephen Hemminger1436b302008-11-19 21:59:54 -08004418 .ndo_do_ioctl = sky2_ioctl,
4419 .ndo_validate_addr = eth_validate_addr,
4420 .ndo_set_mac_address = sky2_set_mac_address,
4421 .ndo_set_multicast_list = sky2_set_multicast,
4422 .ndo_change_mtu = sky2_change_mtu,
4423 .ndo_tx_timeout = sky2_tx_timeout,
4424#ifdef SKY2_VLAN_TAG_USED
4425 .ndo_vlan_rx_register = sky2_vlan_rx_register,
4426#endif
4427#ifdef CONFIG_NET_POLL_CONTROLLER
4428 .ndo_poll_controller = sky2_netpoll,
4429#endif
4430 },
4431 {
4432 .ndo_open = sky2_up,
4433 .ndo_stop = sky2_down,
Stephen Hemminger00829822008-11-20 20:14:53 -08004434 .ndo_start_xmit = sky2_xmit_frame,
Stephen Hemminger1436b302008-11-19 21:59:54 -08004435 .ndo_do_ioctl = sky2_ioctl,
4436 .ndo_validate_addr = eth_validate_addr,
4437 .ndo_set_mac_address = sky2_set_mac_address,
4438 .ndo_set_multicast_list = sky2_set_multicast,
4439 .ndo_change_mtu = sky2_change_mtu,
4440 .ndo_tx_timeout = sky2_tx_timeout,
4441#ifdef SKY2_VLAN_TAG_USED
4442 .ndo_vlan_rx_register = sky2_vlan_rx_register,
4443#endif
4444 },
4445};
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004446
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004447/* Initialize network device */
4448static __devinit struct net_device *sky2_init_netdev(struct sky2_hw *hw,
Stephen Hemmingere3173832007-02-06 10:45:39 -08004449 unsigned port,
Stephen Hemmingerbe63a212008-01-15 11:29:29 -08004450 int highmem, int wol)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004451{
4452 struct sky2_port *sky2;
4453 struct net_device *dev = alloc_etherdev(sizeof(*sky2));
4454
4455 if (!dev) {
Joe Perches898eb712007-10-18 03:06:30 -07004456 dev_err(&hw->pdev->dev, "etherdev alloc failed\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004457 return NULL;
4458 }
4459
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004460 SET_NETDEV_DEV(dev, &hw->pdev->dev);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08004461 dev->irq = hw->pdev->irq;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004462 SET_ETHTOOL_OPS(dev, &sky2_ethtool_ops);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004463 dev->watchdog_timeo = TX_WATCHDOG;
Stephen Hemminger1436b302008-11-19 21:59:54 -08004464 dev->netdev_ops = &sky2_netdev_ops[port];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004465
4466 sky2 = netdev_priv(dev);
4467 sky2->netdev = dev;
4468 sky2->hw = hw;
4469 sky2->msg_enable = netif_msg_init(debug, default_msg);
4470
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004471 /* Auto speed and flow control */
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07004472 sky2->flags = SKY2_FLAG_AUTO_SPEED | SKY2_FLAG_AUTO_PAUSE;
4473 if (hw->chip_id != CHIP_ID_YUKON_XL)
4474 sky2->flags |= SKY2_FLAG_RX_CHECKSUM;
4475
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07004476 sky2->flow_mode = FC_BOTH;
4477
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004478 sky2->duplex = -1;
4479 sky2->speed = -1;
4480 sky2->advertising = sky2_supported_modes(hw);
Stephen Hemmingerbe63a212008-01-15 11:29:29 -08004481 sky2->wol = wol;
Stephen Hemminger75d070c2005-12-09 11:35:11 -08004482
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08004483 spin_lock_init(&sky2->phy_lock);
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00004484
Stephen Hemminger793b8832005-09-14 16:06:14 -07004485 sky2->tx_pending = TX_DEF_PENDING;
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00004486 sky2->tx_ring_size = roundup_pow_of_two(TX_DEF_PENDING+1);
Stephen Hemminger290d4de2006-03-20 15:48:15 -08004487 sky2->rx_pending = RX_DEF_PENDING;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004488
4489 hw->dev[port] = dev;
4490
4491 sky2->port = port;
4492
Stephen Hemminger4a50a872007-02-06 10:45:41 -08004493 dev->features |= NETIF_F_TSO | NETIF_F_IP_CSUM | NETIF_F_SG;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004494 if (highmem)
4495 dev->features |= NETIF_F_HIGHDMA;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004496
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07004497#ifdef SKY2_VLAN_TAG_USED
Stephen Hemmingerd6c9bc12007-09-27 12:32:44 -07004498 /* The workaround for FE+ status conflicts with VLAN tag detection. */
4499 if (!(sky2->hw->chip_id == CHIP_ID_YUKON_FE_P &&
4500 sky2->hw->chip_rev == CHIP_REV_YU_FE2_A0)) {
4501 dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
Stephen Hemmingerd6c9bc12007-09-27 12:32:44 -07004502 }
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07004503#endif
4504
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004505 /* read the mac address */
Stephen Hemminger793b8832005-09-14 16:06:14 -07004506 memcpy_fromio(dev->dev_addr, hw->regs + B2_MAC_1 + port * 8, ETH_ALEN);
Stephen Hemminger2995bfb2005-09-28 10:01:03 -07004507 memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004508
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004509 return dev;
4510}
4511
Stephen Hemminger28bd1812006-01-17 13:43:19 -08004512static void __devinit sky2_show_addr(struct net_device *dev)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004513{
4514 const struct sky2_port *sky2 = netdev_priv(dev);
4515
Joe Perches6c35aba2010-02-15 08:34:21 +00004516 netif_info(sky2, probe, dev, "addr %pM\n", dev->dev_addr);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004517}
4518
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004519/* Handle software interrupt used during MSI test */
David Howells7d12e782006-10-05 14:55:46 +01004520static irqreturn_t __devinit sky2_test_intr(int irq, void *dev_id)
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004521{
4522 struct sky2_hw *hw = dev_id;
4523 u32 status = sky2_read32(hw, B0_Y2_SP_ISRC2);
4524
4525 if (status == 0)
4526 return IRQ_NONE;
4527
4528 if (status & Y2_IS_IRQ_SW) {
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004529 hw->flags |= SKY2_HW_USE_MSI;
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004530 wake_up(&hw->msi_wait);
4531 sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
4532 }
4533 sky2_write32(hw, B0_Y2_SP_ICR, 2);
4534
4535 return IRQ_HANDLED;
4536}
4537
4538/* Test interrupt path by forcing a a software IRQ */
4539static int __devinit sky2_test_msi(struct sky2_hw *hw)
4540{
4541 struct pci_dev *pdev = hw->pdev;
4542 int err;
4543
shemminger@osdl.orgbb507fe2006-08-28 10:00:48 -07004544 init_waitqueue_head (&hw->msi_wait);
4545
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004546 sky2_write32(hw, B0_IMSK, Y2_IS_IRQ_SW);
4547
Stephen Hemmingerb0a20de2006-12-01 14:29:37 -08004548 err = request_irq(pdev->irq, sky2_test_intr, 0, DRV_NAME, hw);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004549 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004550 dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004551 return err;
4552 }
4553
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004554 sky2_write8(hw, B0_CTST, CS_ST_SW_IRQ);
shemminger@osdl.orgbb507fe2006-08-28 10:00:48 -07004555 sky2_read8(hw, B0_CTST);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004556
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004557 wait_event_timeout(hw->msi_wait, (hw->flags & SKY2_HW_USE_MSI), HZ/10);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004558
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004559 if (!(hw->flags & SKY2_HW_USE_MSI)) {
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004560 /* MSI test failed, go back to INTx mode */
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004561 dev_info(&pdev->dev, "No interrupt generated using MSI, "
4562 "switching to INTx mode.\n");
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004563
4564 err = -EOPNOTSUPP;
4565 sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
4566 }
4567
4568 sky2_write32(hw, B0_IMSK, 0);
Stephen Hemminger2bffc232006-10-17 10:17:18 -07004569 sky2_read32(hw, B0_IMSK);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004570
4571 free_irq(pdev->irq, hw);
4572
4573 return err;
4574}
4575
Stephen Hemmingerc7127a32008-06-17 09:04:25 -07004576/* This driver supports yukon2 chipset only */
4577static const char *sky2_name(u8 chipid, char *buf, int sz)
4578{
4579 const char *name[] = {
4580 "XL", /* 0xb3 */
4581 "EC Ultra", /* 0xb4 */
4582 "Extreme", /* 0xb5 */
4583 "EC", /* 0xb6 */
4584 "FE", /* 0xb7 */
4585 "FE+", /* 0xb8 */
4586 "Supreme", /* 0xb9 */
Stephen Hemminger0ce8b982008-06-17 09:04:27 -07004587 "UL 2", /* 0xba */
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00004588 "Unknown", /* 0xbb */
4589 "Optima", /* 0xbc */
Stephen Hemmingerc7127a32008-06-17 09:04:25 -07004590 };
4591
stephen hemmingerdae3a512009-12-14 08:33:47 +00004592 if (chipid >= CHIP_ID_YUKON_XL && chipid <= CHIP_ID_YUKON_OPT)
Stephen Hemmingerc7127a32008-06-17 09:04:25 -07004593 strncpy(buf, name[chipid - CHIP_ID_YUKON_XL], sz);
4594 else
4595 snprintf(buf, sz, "(chip %#x)", chipid);
4596 return buf;
4597}
4598
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004599static int __devinit sky2_probe(struct pci_dev *pdev,
4600 const struct pci_device_id *ent)
4601{
shemminger@linux-foundation.org7f60c642007-01-26 11:38:36 -08004602 struct net_device *dev;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004603 struct sky2_hw *hw;
Stephen Hemmingerbe63a212008-01-15 11:29:29 -08004604 int err, using_dac = 0, wol_default;
Stephen Hemminger38345072009-02-03 11:27:30 +00004605 u32 reg;
Stephen Hemmingerc7127a32008-06-17 09:04:25 -07004606 char buf1[16];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004607
Stephen Hemminger793b8832005-09-14 16:06:14 -07004608 err = pci_enable_device(pdev);
4609 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004610 dev_err(&pdev->dev, "cannot enable PCI device\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004611 goto err_out;
4612 }
4613
Stephen Hemminger6cc90a52009-06-11 07:03:47 +00004614 /* Get configuration information
4615 * Note: only regular PCI config access once to test for HW issues
4616 * other PCI access through shared memory for speed and to
4617 * avoid MMCONFIG problems.
4618 */
4619 err = pci_read_config_dword(pdev, PCI_DEV_REG2, &reg);
4620 if (err) {
4621 dev_err(&pdev->dev, "PCI read config failed\n");
4622 goto err_out;
4623 }
4624
4625 if (~reg == 0) {
4626 dev_err(&pdev->dev, "PCI configuration read error\n");
4627 goto err_out;
4628 }
4629
Stephen Hemminger793b8832005-09-14 16:06:14 -07004630 err = pci_request_regions(pdev, DRV_NAME);
4631 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004632 dev_err(&pdev->dev, "cannot obtain PCI resources\n");
Stephen Hemminger44a1d2e2007-04-30 14:23:49 -07004633 goto err_out_disable;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004634 }
4635
4636 pci_set_master(pdev);
4637
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004638 if (sizeof(dma_addr_t) > sizeof(u32) &&
Yang Hongyang6a355282009-04-06 19:01:13 -07004639 !(err = pci_set_dma_mask(pdev, DMA_BIT_MASK(64)))) {
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004640 using_dac = 1;
Yang Hongyang6a355282009-04-06 19:01:13 -07004641 err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64));
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004642 if (err < 0) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004643 dev_err(&pdev->dev, "unable to obtain 64 bit DMA "
4644 "for consistent allocations\n");
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004645 goto err_out_free_regions;
4646 }
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004647 } else {
Yang Hongyang284901a2009-04-06 19:01:15 -07004648 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004649 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004650 dev_err(&pdev->dev, "no usable DMA configuration\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004651 goto err_out_free_regions;
4652 }
4653 }
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004654
Stephen Hemminger38345072009-02-03 11:27:30 +00004655
4656#ifdef __BIG_ENDIAN
4657 /* The sk98lin vendor driver uses hardware byte swapping but
4658 * this driver uses software swapping.
4659 */
4660 reg &= ~PCI_REV_DESC;
4661 err = pci_write_config_dword(pdev,PCI_DEV_REG2, reg);
4662 if (err) {
4663 dev_err(&pdev->dev, "PCI write config failed\n");
4664 goto err_out_free_regions;
4665 }
4666#endif
4667
Rafael J. Wysocki9d731d72008-10-12 20:59:48 -07004668 wol_default = device_may_wakeup(&pdev->dev) ? WAKE_MAGIC : 0;
Stephen Hemmingerbe63a212008-01-15 11:29:29 -08004669
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004670 err = -ENOMEM;
Stephen Hemminger66466792009-10-01 07:11:46 +00004671
4672 hw = kzalloc(sizeof(*hw) + strlen(DRV_NAME "@pci:")
4673 + strlen(pci_name(pdev)) + 1, GFP_KERNEL);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004674 if (!hw) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004675 dev_err(&pdev->dev, "cannot allocate hardware struct\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004676 goto err_out_free_regions;
4677 }
4678
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004679 hw->pdev = pdev;
Stephen Hemminger66466792009-10-01 07:11:46 +00004680 sprintf(hw->irq_name, DRV_NAME "@pci:%s", pci_name(pdev));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004681
4682 hw->regs = ioremap_nocache(pci_resource_start(pdev, 0), 0x4000);
4683 if (!hw->regs) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004684 dev_err(&pdev->dev, "cannot map device registers\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004685 goto err_out_free_hw;
4686 }
4687
Stephen Hemminger08c06d82006-01-30 11:37:54 -08004688 /* ring for status responses */
Stephen Hemminger167f53d2007-09-25 19:01:02 -07004689 hw->st_le = pci_alloc_consistent(pdev, STATUS_LE_BYTES, &hw->st_dma);
Stephen Hemminger08c06d82006-01-30 11:37:54 -08004690 if (!hw->st_le)
4691 goto err_out_iounmap;
4692
Stephen Hemmingere3173832007-02-06 10:45:39 -08004693 err = sky2_init(hw);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004694 if (err)
Stephen Hemminger793b8832005-09-14 16:06:14 -07004695 goto err_out_iounmap;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004696
Stephen Hemmingerc844d482008-08-27 20:48:23 -07004697 dev_info(&pdev->dev, "Yukon-2 %s chip revision %d\n",
4698 sky2_name(hw->chip_id, buf1, sizeof(buf1)), hw->chip_rev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004699
Stephen Hemmingere3173832007-02-06 10:45:39 -08004700 sky2_reset(hw);
4701
Stephen Hemmingerbe63a212008-01-15 11:29:29 -08004702 dev = sky2_init_netdev(hw, 0, using_dac, wol_default);
shemminger@linux-foundation.org7f60c642007-01-26 11:38:36 -08004703 if (!dev) {
4704 err = -ENOMEM;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004705 goto err_out_free_pci;
shemminger@linux-foundation.org7f60c642007-01-26 11:38:36 -08004706 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004707
Stephen Hemminger9fa1b1f2006-09-26 11:57:40 -07004708 if (!disable_msi && pci_enable_msi(pdev) == 0) {
4709 err = sky2_test_msi(hw);
4710 if (err == -EOPNOTSUPP)
4711 pci_disable_msi(pdev);
4712 else if (err)
4713 goto err_out_free_netdev;
4714 }
4715
Stephen Hemminger793b8832005-09-14 16:06:14 -07004716 err = register_netdev(dev);
4717 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004718 dev_err(&pdev->dev, "cannot register net device\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004719 goto err_out_free_netdev;
4720 }
4721
Brandon Philips33cb7d32009-10-29 13:58:07 +00004722 netif_carrier_off(dev);
4723
Stephen Hemminger6de16232007-10-17 13:26:42 -07004724 netif_napi_add(dev, &hw->napi, sky2_poll, NAPI_WEIGHT);
4725
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004726 err = request_irq(pdev->irq, sky2_intr,
4727 (hw->flags & SKY2_HW_USE_MSI) ? 0 : IRQF_SHARED,
Stephen Hemminger66466792009-10-01 07:11:46 +00004728 hw->irq_name, hw);
Stephen Hemminger9fa1b1f2006-09-26 11:57:40 -07004729 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004730 dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
Stephen Hemminger9fa1b1f2006-09-26 11:57:40 -07004731 goto err_out_unregister;
4732 }
4733 sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
Stephen Hemminger6de16232007-10-17 13:26:42 -07004734 napi_enable(&hw->napi);
Stephen Hemminger9fa1b1f2006-09-26 11:57:40 -07004735
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004736 sky2_show_addr(dev);
4737
shemminger@linux-foundation.org7f60c642007-01-26 11:38:36 -08004738 if (hw->ports > 1) {
4739 struct net_device *dev1;
4740
Stephen Hemmingerca519272009-09-14 06:22:29 +00004741 err = -ENOMEM;
Stephen Hemmingerbe63a212008-01-15 11:29:29 -08004742 dev1 = sky2_init_netdev(hw, 1, using_dac, wol_default);
Stephen Hemmingerca519272009-09-14 06:22:29 +00004743 if (dev1 && (err = register_netdev(dev1)) == 0)
4744 sky2_show_addr(dev1);
4745 else {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004746 dev_warn(&pdev->dev,
4747 "register of second port failed (%d)\n", err);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004748 hw->dev[1] = NULL;
Stephen Hemmingerca519272009-09-14 06:22:29 +00004749 hw->ports = 1;
4750 if (dev1)
4751 free_netdev(dev1);
4752 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004753 }
4754
Stephen Hemminger32c2c302007-08-21 14:34:03 -07004755 setup_timer(&hw->watchdog_timer, sky2_watchdog, (unsigned long) hw);
Stephen Hemminger81906792007-02-15 16:40:33 -08004756 INIT_WORK(&hw->restart_work, sky2_restart);
4757
Stephen Hemminger793b8832005-09-14 16:06:14 -07004758 pci_set_drvdata(pdev, hw);
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +01004759 pdev->d3_delay = 150;
Stephen Hemminger793b8832005-09-14 16:06:14 -07004760
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004761 return 0;
4762
Stephen Hemminger793b8832005-09-14 16:06:14 -07004763err_out_unregister:
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004764 if (hw->flags & SKY2_HW_USE_MSI)
Stephen Hemmingerb0a20de2006-12-01 14:29:37 -08004765 pci_disable_msi(pdev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07004766 unregister_netdev(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004767err_out_free_netdev:
4768 free_netdev(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004769err_out_free_pci:
Stephen Hemminger793b8832005-09-14 16:06:14 -07004770 sky2_write8(hw, B0_CTST, CS_RST_SET);
Stephen Hemminger167f53d2007-09-25 19:01:02 -07004771 pci_free_consistent(pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004772err_out_iounmap:
4773 iounmap(hw->regs);
4774err_out_free_hw:
4775 kfree(hw);
4776err_out_free_regions:
4777 pci_release_regions(pdev);
Stephen Hemminger44a1d2e2007-04-30 14:23:49 -07004778err_out_disable:
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004779 pci_disable_device(pdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004780err_out:
Stephen Hemminger549a68c2007-05-11 11:21:44 -07004781 pci_set_drvdata(pdev, NULL);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004782 return err;
4783}
4784
4785static void __devexit sky2_remove(struct pci_dev *pdev)
4786{
Stephen Hemminger793b8832005-09-14 16:06:14 -07004787 struct sky2_hw *hw = pci_get_drvdata(pdev);
Stephen Hemminger6de16232007-10-17 13:26:42 -07004788 int i;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004789
Stephen Hemminger793b8832005-09-14 16:06:14 -07004790 if (!hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004791 return;
4792
Stephen Hemminger32c2c302007-08-21 14:34:03 -07004793 del_timer_sync(&hw->watchdog_timer);
Stephen Hemminger6de16232007-10-17 13:26:42 -07004794 cancel_work_sync(&hw->restart_work);
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07004795
Stephen Hemmingerb877fe22007-10-22 13:39:09 -07004796 for (i = hw->ports-1; i >= 0; --i)
Stephen Hemminger6de16232007-10-17 13:26:42 -07004797 unregister_netdev(hw->dev[i]);
Stephen Hemminger81906792007-02-15 16:40:33 -08004798
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07004799 sky2_write32(hw, B0_IMSK, 0);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004800
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004801 sky2_power_aux(hw);
4802
Stephen Hemminger793b8832005-09-14 16:06:14 -07004803 sky2_write8(hw, B0_CTST, CS_RST_SET);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07004804 sky2_read8(hw, B0_CTST);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004805
4806 free_irq(pdev->irq, hw);
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004807 if (hw->flags & SKY2_HW_USE_MSI)
Stephen Hemmingerb0a20de2006-12-01 14:29:37 -08004808 pci_disable_msi(pdev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07004809 pci_free_consistent(pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004810 pci_release_regions(pdev);
4811 pci_disable_device(pdev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07004812
Stephen Hemmingerb877fe22007-10-22 13:39:09 -07004813 for (i = hw->ports-1; i >= 0; --i)
Stephen Hemminger6de16232007-10-17 13:26:42 -07004814 free_netdev(hw->dev[i]);
4815
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004816 iounmap(hw->regs);
4817 kfree(hw);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07004818
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004819 pci_set_drvdata(pdev, NULL);
4820}
4821
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004822static int sky2_suspend(struct pci_dev *pdev, pm_message_t state)
4823{
Stephen Hemminger793b8832005-09-14 16:06:14 -07004824 struct sky2_hw *hw = pci_get_drvdata(pdev);
Stephen Hemmingere3173832007-02-06 10:45:39 -08004825 int i, wol = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004826
Stephen Hemminger549a68c2007-05-11 11:21:44 -07004827 if (!hw)
4828 return 0;
4829
Stephen Hemminger063a0b32008-04-02 09:03:23 -07004830 del_timer_sync(&hw->watchdog_timer);
4831 cancel_work_sync(&hw->restart_work);
4832
Stephen Hemminger19720732009-08-14 05:15:16 +00004833 rtnl_lock();
Stephen Hemmingerf05267e2006-06-13 17:17:28 +09004834 for (i = 0; i < hw->ports; i++) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004835 struct net_device *dev = hw->dev[i];
Stephen Hemmingere3173832007-02-06 10:45:39 -08004836 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004837
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07004838 sky2_detach(dev);
Stephen Hemmingere3173832007-02-06 10:45:39 -08004839
4840 if (sky2->wol)
4841 sky2_wol_init(sky2);
4842
4843 wol |= sky2->wol;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004844 }
4845
stephen hemminger5f8ae5c2010-02-12 06:57:59 +00004846 device_set_wakeup_enable(&pdev->dev, wol != 0);
4847
Stephen Hemminger8ab8fca2006-06-13 17:17:30 +09004848 sky2_write32(hw, B0_IMSK, 0);
Stephen Hemminger6de16232007-10-17 13:26:42 -07004849 napi_disable(&hw->napi);
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004850 sky2_power_aux(hw);
Stephen Hemminger19720732009-08-14 05:15:16 +00004851 rtnl_unlock();
Stephen Hemmingere3173832007-02-06 10:45:39 -08004852
Linus Torvaldsd374c1c2006-06-12 12:53:27 -07004853 pci_save_state(pdev);
Stephen Hemmingere3173832007-02-06 10:45:39 -08004854 pci_enable_wake(pdev, pci_choose_state(pdev, state), wol);
Stephen Hemmingerf71eb1a2008-08-04 13:33:37 -07004855 pci_set_power_state(pdev, pci_choose_state(pdev, state));
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004856
Stephen Hemminger2ccc99b2006-06-13 17:17:27 +09004857 return 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004858}
4859
stephen hemminger5f8ae5c2010-02-12 06:57:59 +00004860#ifdef CONFIG_PM
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004861static int sky2_resume(struct pci_dev *pdev)
4862{
Stephen Hemminger793b8832005-09-14 16:06:14 -07004863 struct sky2_hw *hw = pci_get_drvdata(pdev);
Stephen Hemminger08c06d82006-01-30 11:37:54 -08004864 int i, err;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004865
Stephen Hemminger549a68c2007-05-11 11:21:44 -07004866 if (!hw)
4867 return 0;
4868
Mike McCormack2a400182010-03-13 12:24:18 -08004869 rtnl_lock();
Stephen Hemmingerf71eb1a2008-08-04 13:33:37 -07004870 err = pci_set_power_state(pdev, PCI_D0);
4871 if (err)
4872 goto out;
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004873
4874 err = pci_restore_state(pdev);
4875 if (err)
4876 goto out;
4877
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004878 pci_enable_wake(pdev, PCI_D0, 0);
Stephen Hemminger1ad5b4a2007-04-07 16:02:27 -07004879
4880 /* Re-enable all clocks */
stephen hemmingera0db28b2010-02-07 06:23:53 +00004881 err = pci_write_config_dword(pdev, PCI_DEV_REG3, 0);
4882 if (err) {
4883 dev_err(&pdev->dev, "PCI write config failed\n");
4884 goto out;
4885 }
Stephen Hemminger1ad5b4a2007-04-07 16:02:27 -07004886
Stephen Hemmingere3173832007-02-06 10:45:39 -08004887 sky2_reset(hw);
Stephen Hemminger8ab8fca2006-06-13 17:17:30 +09004888 sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
Stephen Hemminger6de16232007-10-17 13:26:42 -07004889 napi_enable(&hw->napi);
Stephen Hemminger8ab8fca2006-06-13 17:17:30 +09004890
Stephen Hemmingerf05267e2006-06-13 17:17:28 +09004891 for (i = 0; i < hw->ports; i++) {
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07004892 err = sky2_reattach(hw->dev[i]);
4893 if (err)
4894 goto out;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004895 }
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07004896 rtnl_unlock();
Stephen Hemmingereb35cf62006-06-13 17:17:31 +09004897
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004898 return 0;
Stephen Hemminger08c06d82006-01-30 11:37:54 -08004899out:
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07004900 rtnl_unlock();
4901
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004902 dev_err(&pdev->dev, "resume failed (%d)\n", err);
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004903 pci_disable_device(pdev);
Stephen Hemminger08c06d82006-01-30 11:37:54 -08004904 return err;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004905}
4906#endif
4907
Stephen Hemmingere3173832007-02-06 10:45:39 -08004908static void sky2_shutdown(struct pci_dev *pdev)
4909{
stephen hemminger5f8ae5c2010-02-12 06:57:59 +00004910 sky2_suspend(pdev, PMSG_SUSPEND);
Stephen Hemmingere3173832007-02-06 10:45:39 -08004911}
4912
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004913static struct pci_driver sky2_driver = {
Stephen Hemminger793b8832005-09-14 16:06:14 -07004914 .name = DRV_NAME,
4915 .id_table = sky2_id_table,
4916 .probe = sky2_probe,
4917 .remove = __devexit_p(sky2_remove),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004918#ifdef CONFIG_PM
Stephen Hemminger793b8832005-09-14 16:06:14 -07004919 .suspend = sky2_suspend,
4920 .resume = sky2_resume,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004921#endif
Stephen Hemmingere3173832007-02-06 10:45:39 -08004922 .shutdown = sky2_shutdown,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004923};
4924
4925static int __init sky2_init_module(void)
4926{
Joe Perchesada1db52010-02-17 15:01:59 +00004927 pr_info("driver version " DRV_VERSION "\n");
Stephen Hemmingerc844d482008-08-27 20:48:23 -07004928
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004929 sky2_debug_init();
shemminger@osdl.org50241c42005-11-30 11:45:22 -08004930 return pci_register_driver(&sky2_driver);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004931}
4932
4933static void __exit sky2_cleanup_module(void)
4934{
4935 pci_unregister_driver(&sky2_driver);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004936 sky2_debug_cleanup();
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004937}
4938
4939module_init(sky2_init_module);
4940module_exit(sky2_cleanup_module);
4941
4942MODULE_DESCRIPTION("Marvell Yukon 2 Gigabit Ethernet driver");
Stephen Hemminger65ebe632007-01-23 11:38:57 -08004943MODULE_AUTHOR("Stephen Hemminger <shemminger@linux-foundation.org>");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004944MODULE_LICENSE("GPL");
shemminger@osdl.org5f4f9dc2005-11-30 11:45:23 -08004945MODULE_VERSION(DRV_VERSION);