blob: e6f71c1232bcd2e637705c20ecba7669e7dfc63b [file] [log] [blame]
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001/*
2 * New driver for Marvell Yukon 2 chipset.
3 * Based on earlier sk98lin, and skge driver.
4 *
5 * This driver intentionally does not support all the features
6 * of the original driver such as link fail-over and link management because
7 * those should be done at higher levels.
8 *
9 * Copyright (C) 2005 Stephen Hemminger <shemminger@osdl.org>
10 *
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2 of the License, or
14 * (at your option) any later version.
15 *
16 * This program is distributed in the hope that it will be useful,
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of
Stephen Hemminger793b8832005-09-14 16:06:14 -070018 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070019 * GNU General Public License for more details.
20 *
21 * You should have received a copy of the GNU General Public License
22 * along with this program; if not, write to the Free Software
23 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
24 */
25
26/*
27 * TODO
28 * - coalescing setting?
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070029 *
30 * TOTEST
31 * - speed setting
shemminger@osdl.org724bca32005-09-27 15:03:01 -070032 * - suspend/resume
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070033 */
34
35#include <linux/config.h>
Stephen Hemminger793b8832005-09-14 16:06:14 -070036#include <linux/crc32.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070037#include <linux/kernel.h>
38#include <linux/version.h>
39#include <linux/module.h>
40#include <linux/netdevice.h>
Andrew Mortond0bbccf2005-11-10 15:29:27 -080041#include <linux/dma-mapping.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070042#include <linux/etherdevice.h>
43#include <linux/ethtool.h>
44#include <linux/pci.h>
45#include <linux/ip.h>
46#include <linux/tcp.h>
47#include <linux/in.h>
48#include <linux/delay.h>
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -070049#include <linux/if_vlan.h>
shemminger@osdl.orgef743d32005-11-30 11:45:12 -080050#include <linux/mii.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070051
52#include <asm/irq.h>
53
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -070054#if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
55#define SKY2_VLAN_TAG_USED 1
56#endif
57
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070058#include "sky2.h"
59
60#define DRV_NAME "sky2"
shemminger@osdl.orgf1e691a2005-10-26 12:16:11 -070061#define DRV_VERSION "0.7"
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070062#define PFX DRV_NAME " "
63
64/*
65 * The Yukon II chipset takes 64 bit command blocks (called list elements)
66 * that are organized into three (receive, transmit, status) different rings
67 * similar to Tigon3. A transmit can require several elements;
68 * a receive requires one (or two if using 64 bit dma).
69 */
70
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070071#define is_ec_a1(hw) \
shemminger@osdl.org21437642005-11-30 11:45:11 -080072 unlikely((hw)->chip_id == CHIP_ID_YUKON_EC && \
73 (hw)->chip_rev == CHIP_REV_YU_EC_A1)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070074
shemminger@osdl.org13210ce2005-11-30 11:45:14 -080075#define RX_LE_SIZE 512
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070076#define RX_LE_BYTES (RX_LE_SIZE*sizeof(struct sky2_rx_le))
shemminger@osdl.orgbea86102005-10-26 12:16:10 -070077#define RX_MAX_PENDING (RX_LE_SIZE/2 - 2)
shemminger@osdl.org13210ce2005-11-30 11:45:14 -080078#define RX_DEF_PENDING RX_MAX_PENDING
Stephen Hemminger79e57d32005-09-19 15:42:33 -070079#define RX_COPY_THRESHOLD 256
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070080
Stephen Hemminger793b8832005-09-14 16:06:14 -070081#define TX_RING_SIZE 512
82#define TX_DEF_PENDING (TX_RING_SIZE - 1)
83#define TX_MIN_PENDING 64
84#define MAX_SKB_TX_LE (4 + 2*MAX_SKB_FRAGS)
85
86#define STATUS_RING_SIZE 2048 /* 2 ports * (TX + 2*RX) */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070087#define STATUS_LE_BYTES (STATUS_RING_SIZE*sizeof(struct sky2_status_le))
88#define ETH_JUMBO_MTU 9000
89#define TX_WATCHDOG (5 * HZ)
90#define NAPI_WEIGHT 64
91#define PHY_RETRIES 1000
92
93static const u32 default_msg =
Stephen Hemminger793b8832005-09-14 16:06:14 -070094 NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK
95 | NETIF_MSG_TIMER | NETIF_MSG_TX_ERR | NETIF_MSG_RX_ERR
96 | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN | NETIF_MSG_INTR;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070097
Stephen Hemminger793b8832005-09-14 16:06:14 -070098static int debug = -1; /* defaults above */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070099module_param(debug, int, 0);
100MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
101
102static const struct pci_device_id sky2_id_table[] = {
Stephen Hemminger793b8832005-09-14 16:06:14 -0700103 { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9000) },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700104 { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9E00) },
105 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4b00) },
106 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4b01) },
107 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4340) },
108 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4341) },
109 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4342) },
110 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4343) },
111 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4344) },
112 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4345) },
113 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4346) },
114 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4347) },
115 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4350) },
116 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4351) },
117 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4360) },
118 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4361) },
119 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4362) },
120 { 0 }
121};
Stephen Hemminger793b8832005-09-14 16:06:14 -0700122
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700123MODULE_DEVICE_TABLE(pci, sky2_id_table);
124
125/* Avoid conditionals by using array */
126static const unsigned txqaddr[] = { Q_XA1, Q_XA2 };
127static const unsigned rxqaddr[] = { Q_R1, Q_R2 };
128
Stephen Hemminger793b8832005-09-14 16:06:14 -0700129static const char *yukon_name[] = {
130 [CHIP_ID_YUKON_LITE - CHIP_ID_YUKON] = "Lite", /* 0xb0 */
131 [CHIP_ID_YUKON_LP - CHIP_ID_YUKON] = "LP", /* 0xb2 */
132 [CHIP_ID_YUKON_XL - CHIP_ID_YUKON] = "XL", /* 0xb3 */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700133
Stephen Hemminger793b8832005-09-14 16:06:14 -0700134 [CHIP_ID_YUKON_EC - CHIP_ID_YUKON] = "EC", /* 0xb6 */
135 [CHIP_ID_YUKON_FE - CHIP_ID_YUKON] = "FE", /* 0xb7 */
136};
137
138
139/* Access to external PHY */
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800140static int gm_phy_write(struct sky2_hw *hw, unsigned port, u16 reg, u16 val)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700141{
142 int i;
143
144 gma_write16(hw, port, GM_SMI_DATA, val);
145 gma_write16(hw, port, GM_SMI_CTRL,
146 GM_SMI_CT_PHY_AD(PHY_ADDR_MARV) | GM_SMI_CT_REG_AD(reg));
147
148 for (i = 0; i < PHY_RETRIES; i++) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700149 if (!(gma_read16(hw, port, GM_SMI_CTRL) & GM_SMI_CT_BUSY))
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800150 return 0;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700151 udelay(1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700152 }
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800153
Stephen Hemminger793b8832005-09-14 16:06:14 -0700154 printk(KERN_WARNING PFX "%s: phy write timeout\n", hw->dev[port]->name);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800155 return -ETIMEDOUT;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700156}
157
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800158static int __gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg, u16 *val)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700159{
160 int i;
161
Stephen Hemminger793b8832005-09-14 16:06:14 -0700162 gma_write16(hw, port, GM_SMI_CTRL, GM_SMI_CT_PHY_AD(PHY_ADDR_MARV)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700163 | GM_SMI_CT_REG_AD(reg) | GM_SMI_CT_OP_RD);
164
165 for (i = 0; i < PHY_RETRIES; i++) {
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800166 if (gma_read16(hw, port, GM_SMI_CTRL) & GM_SMI_CT_RD_VAL) {
167 *val = gma_read16(hw, port, GM_SMI_DATA);
168 return 0;
169 }
170
Stephen Hemminger793b8832005-09-14 16:06:14 -0700171 udelay(1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700172 }
173
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800174 return -ETIMEDOUT;
175}
176
177static u16 gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg)
178{
179 u16 v;
180
181 if (__gm_phy_read(hw, port, reg, &v) != 0)
182 printk(KERN_WARNING PFX "%s: phy read timeout\n", hw->dev[port]->name);
183 return v;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700184}
185
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700186static int sky2_set_power_state(struct sky2_hw *hw, pci_power_t state)
187{
188 u16 power_control;
189 u32 reg1;
190 int vaux;
191 int ret = 0;
192
193 pr_debug("sky2_set_power_state %d\n", state);
194 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
195
196 pci_read_config_word(hw->pdev, hw->pm_cap + PCI_PM_PMC, &power_control);
197 vaux = (sky2_read8(hw, B0_CTST) & Y2_VAUX_AVAIL) &&
198 (power_control & PCI_PM_CAP_PME_D3cold);
199
200 pci_read_config_word(hw->pdev, hw->pm_cap + PCI_PM_CTRL, &power_control);
201
202 power_control |= PCI_PM_CTRL_PME_STATUS;
203 power_control &= ~(PCI_PM_CTRL_STATE_MASK);
204
205 switch (state) {
206 case PCI_D0:
207 /* switch power to VCC (WA for VAUX problem) */
208 sky2_write8(hw, B0_POWER_CTRL,
209 PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_OFF | PC_VCC_ON);
210
211 /* disable Core Clock Division, */
212 sky2_write32(hw, B2_Y2_CLK_CTRL, Y2_CLK_DIV_DIS);
213
214 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
215 /* enable bits are inverted */
216 sky2_write8(hw, B2_Y2_CLK_GATE,
217 Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
218 Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
219 Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
220 else
221 sky2_write8(hw, B2_Y2_CLK_GATE, 0);
222
223 /* Turn off phy power saving */
224 pci_read_config_dword(hw->pdev, PCI_DEV_REG1, &reg1);
225 reg1 &= ~(PCI_Y2_PHY1_POWD | PCI_Y2_PHY2_POWD);
226
shemminger@osdl.orgd571b692005-10-26 12:16:09 -0700227 /* looks like this XL is back asswards .. */
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700228 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1) {
229 reg1 |= PCI_Y2_PHY1_COMA;
230 if (hw->ports > 1)
231 reg1 |= PCI_Y2_PHY2_COMA;
232 }
233 pci_write_config_dword(hw->pdev, PCI_DEV_REG1, reg1);
234 break;
235
236 case PCI_D3hot:
237 case PCI_D3cold:
238 /* Turn on phy power saving */
239 pci_read_config_dword(hw->pdev, PCI_DEV_REG1, &reg1);
240 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
241 reg1 &= ~(PCI_Y2_PHY1_POWD | PCI_Y2_PHY2_POWD);
242 else
243 reg1 |= (PCI_Y2_PHY1_POWD | PCI_Y2_PHY2_POWD);
244 pci_write_config_dword(hw->pdev, PCI_DEV_REG1, reg1);
245
246 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
247 sky2_write8(hw, B2_Y2_CLK_GATE, 0);
248 else
249 /* enable bits are inverted */
250 sky2_write8(hw, B2_Y2_CLK_GATE,
251 Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
252 Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
253 Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
254
255 /* switch power to VAUX */
256 if (vaux && state != PCI_D3cold)
257 sky2_write8(hw, B0_POWER_CTRL,
258 (PC_VAUX_ENA | PC_VCC_ENA |
259 PC_VAUX_ON | PC_VCC_OFF));
260 break;
261 default:
262 printk(KERN_ERR PFX "Unknown power state %d\n", state);
263 ret = -1;
264 }
265
266 pci_write_config_byte(hw->pdev, hw->pm_cap + PCI_PM_CTRL, power_control);
267 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
268 return ret;
269}
270
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700271static void sky2_phy_reset(struct sky2_hw *hw, unsigned port)
272{
273 u16 reg;
274
275 /* disable all GMAC IRQ's */
276 sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), 0);
277 /* disable PHY IRQs */
278 gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700279
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700280 gma_write16(hw, port, GM_MC_ADDR_H1, 0); /* clear MC hash */
281 gma_write16(hw, port, GM_MC_ADDR_H2, 0);
282 gma_write16(hw, port, GM_MC_ADDR_H3, 0);
283 gma_write16(hw, port, GM_MC_ADDR_H4, 0);
284
285 reg = gma_read16(hw, port, GM_RX_CTRL);
286 reg |= GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA;
287 gma_write16(hw, port, GM_RX_CTRL, reg);
288}
289
290static void sky2_phy_init(struct sky2_hw *hw, unsigned port)
291{
292 struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700293 u16 ctrl, ct1000, adv, pg, ledctrl, ledover;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700294
Stephen Hemminger793b8832005-09-14 16:06:14 -0700295 if (sky2->autoneg == AUTONEG_ENABLE && hw->chip_id != CHIP_ID_YUKON_XL) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700296 u16 ectrl = gm_phy_read(hw, port, PHY_MARV_EXT_CTRL);
297
298 ectrl &= ~(PHY_M_EC_M_DSC_MSK | PHY_M_EC_S_DSC_MSK |
Stephen Hemminger793b8832005-09-14 16:06:14 -0700299 PHY_M_EC_MAC_S_MSK);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700300 ectrl |= PHY_M_EC_MAC_S(MAC_TX_CLK_25_MHZ);
301
302 if (hw->chip_id == CHIP_ID_YUKON_EC)
303 ectrl |= PHY_M_EC_DSC_2(2) | PHY_M_EC_DOWN_S_ENA;
304 else
305 ectrl |= PHY_M_EC_M_DSC(2) | PHY_M_EC_S_DSC(3);
306
307 gm_phy_write(hw, port, PHY_MARV_EXT_CTRL, ectrl);
308 }
309
310 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
311 if (hw->copper) {
312 if (hw->chip_id == CHIP_ID_YUKON_FE) {
313 /* enable automatic crossover */
314 ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO) >> 1;
315 } else {
316 /* disable energy detect */
317 ctrl &= ~PHY_M_PC_EN_DET_MSK;
318
319 /* enable automatic crossover */
320 ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO);
321
322 if (sky2->autoneg == AUTONEG_ENABLE &&
323 hw->chip_id == CHIP_ID_YUKON_XL) {
324 ctrl &= ~PHY_M_PC_DSC_MSK;
325 ctrl |= PHY_M_PC_DSC(2) | PHY_M_PC_DOWN_S_ENA;
326 }
327 }
328 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
329 } else {
330 /* workaround for deviation #4.88 (CRC errors) */
331 /* disable Automatic Crossover */
332
333 ctrl &= ~PHY_M_PC_MDIX_MSK;
334 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
335
336 if (hw->chip_id == CHIP_ID_YUKON_XL) {
337 /* Fiber: select 1000BASE-X only mode MAC Specific Ctrl Reg. */
338 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
339 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
340 ctrl &= ~PHY_M_MAC_MD_MSK;
341 ctrl |= PHY_M_MAC_MODE_SEL(PHY_M_MAC_MD_1000BX);
342 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
343
344 /* select page 1 to access Fiber registers */
345 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 1);
346 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700347 }
348
349 ctrl = gm_phy_read(hw, port, PHY_MARV_CTRL);
350 if (sky2->autoneg == AUTONEG_DISABLE)
351 ctrl &= ~PHY_CT_ANE;
352 else
353 ctrl |= PHY_CT_ANE;
354
355 ctrl |= PHY_CT_RESET;
356 gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
357
358 ctrl = 0;
359 ct1000 = 0;
360 adv = PHY_AN_CSMA;
361
362 if (sky2->autoneg == AUTONEG_ENABLE) {
363 if (hw->copper) {
364 if (sky2->advertising & ADVERTISED_1000baseT_Full)
365 ct1000 |= PHY_M_1000C_AFD;
366 if (sky2->advertising & ADVERTISED_1000baseT_Half)
367 ct1000 |= PHY_M_1000C_AHD;
368 if (sky2->advertising & ADVERTISED_100baseT_Full)
369 adv |= PHY_M_AN_100_FD;
370 if (sky2->advertising & ADVERTISED_100baseT_Half)
371 adv |= PHY_M_AN_100_HD;
372 if (sky2->advertising & ADVERTISED_10baseT_Full)
373 adv |= PHY_M_AN_10_FD;
374 if (sky2->advertising & ADVERTISED_10baseT_Half)
375 adv |= PHY_M_AN_10_HD;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700376 } else /* special defines for FIBER (88E1011S only) */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700377 adv |= PHY_M_AN_1000X_AHD | PHY_M_AN_1000X_AFD;
378
379 /* Set Flow-control capabilities */
380 if (sky2->tx_pause && sky2->rx_pause)
Stephen Hemminger793b8832005-09-14 16:06:14 -0700381 adv |= PHY_AN_PAUSE_CAP; /* symmetric */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700382 else if (sky2->rx_pause && !sky2->tx_pause)
Stephen Hemminger793b8832005-09-14 16:06:14 -0700383 adv |= PHY_AN_PAUSE_ASYM | PHY_AN_PAUSE_CAP;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700384 else if (!sky2->rx_pause && sky2->tx_pause)
385 adv |= PHY_AN_PAUSE_ASYM; /* local */
386
387 /* Restart Auto-negotiation */
388 ctrl |= PHY_CT_ANE | PHY_CT_RE_CFG;
389 } else {
390 /* forced speed/duplex settings */
391 ct1000 = PHY_M_1000C_MSE;
392
393 if (sky2->duplex == DUPLEX_FULL)
394 ctrl |= PHY_CT_DUP_MD;
395
396 switch (sky2->speed) {
397 case SPEED_1000:
398 ctrl |= PHY_CT_SP1000;
399 break;
400 case SPEED_100:
401 ctrl |= PHY_CT_SP100;
402 break;
403 }
404
405 ctrl |= PHY_CT_RESET;
406 }
407
408 if (hw->chip_id != CHIP_ID_YUKON_FE)
409 gm_phy_write(hw, port, PHY_MARV_1000T_CTRL, ct1000);
410
411 gm_phy_write(hw, port, PHY_MARV_AUNE_ADV, adv);
412 gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
413
414 /* Setup Phy LED's */
415 ledctrl = PHY_M_LED_PULS_DUR(PULS_170MS);
416 ledover = 0;
417
418 switch (hw->chip_id) {
419 case CHIP_ID_YUKON_FE:
420 /* on 88E3082 these bits are at 11..9 (shifted left) */
421 ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) << 1;
422
423 ctrl = gm_phy_read(hw, port, PHY_MARV_FE_LED_PAR);
424
425 /* delete ACT LED control bits */
426 ctrl &= ~PHY_M_FELP_LED1_MSK;
427 /* change ACT LED control to blink mode */
428 ctrl |= PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_ACT_BL);
429 gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
430 break;
431
432 case CHIP_ID_YUKON_XL:
Stephen Hemminger793b8832005-09-14 16:06:14 -0700433 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700434
435 /* select page 3 to access LED control register */
436 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
437
438 /* set LED Function Control register */
Stephen Hemminger793b8832005-09-14 16:06:14 -0700439 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
440 PHY_M_LEDC_INIT_CTRL(7) | /* 10 Mbps */
441 PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
442 PHY_M_LEDC_STA0_CTRL(7))); /* 1000 Mbps */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700443
444 /* set Polarity Control register */
445 gm_phy_write(hw, port, PHY_MARV_PHY_STAT,
Stephen Hemminger793b8832005-09-14 16:06:14 -0700446 (PHY_M_POLC_LS1_P_MIX(4) |
447 PHY_M_POLC_IS0_P_MIX(4) |
448 PHY_M_POLC_LOS_CTRL(2) |
449 PHY_M_POLC_INIT_CTRL(2) |
450 PHY_M_POLC_STA1_CTRL(2) |
451 PHY_M_POLC_STA0_CTRL(2)));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700452
453 /* restore page register */
Stephen Hemminger793b8832005-09-14 16:06:14 -0700454 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700455 break;
456
457 default:
458 /* set Tx LED (LED_TX) to blink mode on Rx OR Tx activity */
459 ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) | PHY_M_LEDC_TX_CTRL;
460 /* turn off the Rx LED (LED_RX) */
461 ledover |= PHY_M_LED_MO_RX(MO_LED_OFF);
462 }
463
464 gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
465
466 if (sky2->autoneg == AUTONEG_DISABLE || sky2->speed == SPEED_100) {
467 /* turn on 100 Mbps LED (LED_LINK100) */
468 ledover |= PHY_M_LED_MO_100(MO_LED_ON);
469 }
470
471 if (ledover)
472 gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);
473
shemminger@osdl.orgd571b692005-10-26 12:16:09 -0700474 /* Enable phy interrupt on auto-negotiation complete (or link up) */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700475 if (sky2->autoneg == AUTONEG_ENABLE)
476 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_AN_COMPL);
477 else
478 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
479}
480
481static void sky2_mac_init(struct sky2_hw *hw, unsigned port)
482{
483 struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
484 u16 reg;
485 int i;
486 const u8 *addr = hw->dev[port]->dev_addr;
487
shemminger@osdl.org42eeea02005-11-30 11:45:13 -0800488 sky2_write32(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
489 sky2_write32(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR|GPC_ENA_PAUSE);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700490
491 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
492
Stephen Hemminger793b8832005-09-14 16:06:14 -0700493 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0 && port == 1) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700494 /* WA DEV_472 -- looks like crossed wires on port 2 */
495 /* clear GMAC 1 Control reset */
496 sky2_write8(hw, SK_REG(0, GMAC_CTRL), GMC_RST_CLR);
497 do {
498 sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_SET);
499 sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_CLR);
500 } while (gm_phy_read(hw, 1, PHY_MARV_ID0) != PHY_MARV_ID0_VAL ||
501 gm_phy_read(hw, 1, PHY_MARV_ID1) != PHY_MARV_ID1_Y2 ||
502 gm_phy_read(hw, 1, PHY_MARV_INT_MASK) != 0);
503 }
504
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700505 if (sky2->autoneg == AUTONEG_DISABLE) {
506 reg = gma_read16(hw, port, GM_GP_CTRL);
507 reg |= GM_GPCR_AU_ALL_DIS;
508 gma_write16(hw, port, GM_GP_CTRL, reg);
509 gma_read16(hw, port, GM_GP_CTRL);
510
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700511 switch (sky2->speed) {
512 case SPEED_1000:
513 reg |= GM_GPCR_SPEED_1000;
514 /* fallthru */
515 case SPEED_100:
516 reg |= GM_GPCR_SPEED_100;
517 }
518
519 if (sky2->duplex == DUPLEX_FULL)
520 reg |= GM_GPCR_DUP_FULL;
521 } else
522 reg = GM_GPCR_SPEED_1000 | GM_GPCR_SPEED_100 | GM_GPCR_DUP_FULL;
523
524 if (!sky2->tx_pause && !sky2->rx_pause) {
525 sky2_write32(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700526 reg |=
527 GM_GPCR_FC_TX_DIS | GM_GPCR_FC_RX_DIS | GM_GPCR_AU_FCT_DIS;
528 } else if (sky2->tx_pause && !sky2->rx_pause) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700529 /* disable Rx flow-control */
530 reg |= GM_GPCR_FC_RX_DIS | GM_GPCR_AU_FCT_DIS;
531 }
532
533 gma_write16(hw, port, GM_GP_CTRL, reg);
534
Stephen Hemminger793b8832005-09-14 16:06:14 -0700535 sky2_read16(hw, SK_REG(port, GMAC_IRQ_SRC));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700536
537 spin_lock_bh(&hw->phy_lock);
538 sky2_phy_init(hw, port);
539 spin_unlock_bh(&hw->phy_lock);
540
541 /* MIB clear */
542 reg = gma_read16(hw, port, GM_PHY_ADDR);
543 gma_write16(hw, port, GM_PHY_ADDR, reg | GM_PAR_MIB_CLR);
544
545 for (i = 0; i < GM_MIB_CNT_SIZE; i++)
Stephen Hemminger793b8832005-09-14 16:06:14 -0700546 gma_read16(hw, port, GM_MIB_CNT_BASE + 8 * i);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700547 gma_write16(hw, port, GM_PHY_ADDR, reg);
548
549 /* transmit control */
550 gma_write16(hw, port, GM_TX_CTRL, TX_COL_THR(TX_COL_DEF));
551
552 /* receive control reg: unicast + multicast + no FCS */
553 gma_write16(hw, port, GM_RX_CTRL,
Stephen Hemminger793b8832005-09-14 16:06:14 -0700554 GM_RXCR_UCF_ENA | GM_RXCR_CRC_DIS | GM_RXCR_MCF_ENA);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700555
556 /* transmit flow control */
557 gma_write16(hw, port, GM_TX_FLOW_CTRL, 0xffff);
558
559 /* transmit parameter */
560 gma_write16(hw, port, GM_TX_PARAM,
561 TX_JAM_LEN_VAL(TX_JAM_LEN_DEF) |
562 TX_JAM_IPG_VAL(TX_JAM_IPG_DEF) |
563 TX_IPG_JAM_DATA(TX_IPG_JAM_DEF) |
564 TX_BACK_OFF_LIM(TX_BOF_LIM_DEF));
565
566 /* serial mode register */
567 reg = DATA_BLIND_VAL(DATA_BLIND_DEF) |
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700568 GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700569
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700570 if (hw->dev[port]->mtu > ETH_DATA_LEN)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700571 reg |= GM_SMOD_JUMBO_ENA;
572
573 gma_write16(hw, port, GM_SERIAL_MODE, reg);
574
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700575 /* virtual address for data */
576 gma_set_addr(hw, port, GM_SRC_ADDR_2L, addr);
577
Stephen Hemminger793b8832005-09-14 16:06:14 -0700578 /* physical address: used for pause frames */
579 gma_set_addr(hw, port, GM_SRC_ADDR_1L, addr);
580
581 /* ignore counter overflows */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700582 gma_write16(hw, port, GM_TX_IRQ_MSK, 0);
583 gma_write16(hw, port, GM_RX_IRQ_MSK, 0);
584 gma_write16(hw, port, GM_TR_IRQ_MSK, 0);
585
586 /* Configure Rx MAC FIFO */
587 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_CLR);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700588 sky2_write16(hw, SK_REG(port, RX_GMF_CTRL_T),
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -0700589 GMF_RX_CTRL_DEF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700590
shemminger@osdl.orgd571b692005-10-26 12:16:09 -0700591 /* Flush Rx MAC FIFO on any flow control or error */
shemminger@osdl.org42eeea02005-11-30 11:45:13 -0800592 sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), GMR_FS_ANY_ERR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700593
Stephen Hemminger793b8832005-09-14 16:06:14 -0700594 /* Set threshold to 0xa (64 bytes)
595 * ASF disabled so no need to do WA dev #4.30
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700596 */
597 sky2_write16(hw, SK_REG(port, RX_GMF_FL_THR), RX_GMF_FL_THR_DEF);
598
599 /* Configure Tx MAC FIFO */
600 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_CLR);
601 sky2_write16(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_OPER_ON);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700602}
603
604static void sky2_ramset(struct sky2_hw *hw, u16 q, u32 start, size_t len)
605{
606 u32 end;
607
608 start /= 8;
609 len /= 8;
610 end = start + len - 1;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700611
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700612 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_RST_CLR);
613 sky2_write32(hw, RB_ADDR(q, RB_START), start);
614 sky2_write32(hw, RB_ADDR(q, RB_END), end);
615 sky2_write32(hw, RB_ADDR(q, RB_WP), start);
616 sky2_write32(hw, RB_ADDR(q, RB_RP), start);
617
618 if (q == Q_R1 || q == Q_R2) {
Stephen Hemminger793b8832005-09-14 16:06:14 -0700619 u32 rxup, rxlo;
620
621 rxlo = len/2;
622 rxup = rxlo + len/4;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700623
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700624 /* Set thresholds on receive queue's */
Stephen Hemminger793b8832005-09-14 16:06:14 -0700625 sky2_write32(hw, RB_ADDR(q, RB_RX_UTPP), rxup);
626 sky2_write32(hw, RB_ADDR(q, RB_RX_LTPP), rxlo);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700627 } else {
628 /* Enable store & forward on Tx queue's because
629 * Tx FIFO is only 1K on Yukon
630 */
631 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_STFWD);
632 }
633
634 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_OP_MD);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700635 sky2_read8(hw, RB_ADDR(q, RB_CTRL));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700636}
637
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700638/* Setup Bus Memory Interface */
639static void sky2_qset(struct sky2_hw *hw, u16 q, u32 wm)
640{
641 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_RESET);
642 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_OPER_INIT);
643 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_FIFO_OP_ON);
644 sky2_write32(hw, Q_ADDR(q, Q_WM), wm);
645}
646
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700647/* Setup prefetch unit registers. This is the interface between
648 * hardware and driver list elements
649 */
650static inline void sky2_prefetch_init(struct sky2_hw *hw, u32 qaddr,
651 u64 addr, u32 last)
652{
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700653 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
654 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_CLR);
655 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_HI), addr >> 32);
656 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_LO), (u32) addr);
657 sky2_write16(hw, Y2_QADDR(qaddr, PREF_UNIT_LAST_IDX), last);
658 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_OP_ON);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700659
660 sky2_read32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700661}
662
Stephen Hemminger793b8832005-09-14 16:06:14 -0700663static inline struct sky2_tx_le *get_tx_le(struct sky2_port *sky2)
664{
665 struct sky2_tx_le *le = sky2->tx_le + sky2->tx_prod;
666
667 sky2->tx_prod = (sky2->tx_prod + 1) % TX_RING_SIZE;
668 return le;
669}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700670
671/*
shemminger@osdl.orgd571b692005-10-26 12:16:09 -0700672 * This is a workaround code taken from SysKonnect sk98lin driver
Stephen Hemminger793b8832005-09-14 16:06:14 -0700673 * to deal with chip bug on Yukon EC rev 0 in the wraparound case.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700674 */
675static inline void sky2_put_idx(struct sky2_hw *hw, unsigned q,
676 u16 idx, u16 *last, u16 size)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700677{
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700678 if (is_ec_a1(hw) && idx < *last) {
679 u16 hwget = sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_GET_IDX));
680
681 if (hwget == 0) {
682 /* Start prefetching again */
Stephen Hemminger793b8832005-09-14 16:06:14 -0700683 sky2_write8(hw, Y2_QADDR(q, PREF_UNIT_FIFO_WM), 0xe0);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700684 goto setnew;
685 }
686
Stephen Hemminger793b8832005-09-14 16:06:14 -0700687 if (hwget == size - 1) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700688 /* set watermark to one list element */
689 sky2_write8(hw, Y2_QADDR(q, PREF_UNIT_FIFO_WM), 8);
690
691 /* set put index to first list element */
692 sky2_write16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX), 0);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700693 } else /* have hardware go to end of list */
694 sky2_write16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX),
695 size - 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700696 } else {
Stephen Hemminger793b8832005-09-14 16:06:14 -0700697setnew:
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700698 sky2_write16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX), idx);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700699 }
shemminger@osdl.orgbea86102005-10-26 12:16:10 -0700700 *last = idx;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700701}
702
Stephen Hemminger793b8832005-09-14 16:06:14 -0700703
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700704static inline struct sky2_rx_le *sky2_next_rx(struct sky2_port *sky2)
705{
706 struct sky2_rx_le *le = sky2->rx_le + sky2->rx_put;
707 sky2->rx_put = (sky2->rx_put + 1) % RX_LE_SIZE;
708 return le;
709}
710
Stephen Hemminger793b8832005-09-14 16:06:14 -0700711/* Build description to hardware about buffer */
712static inline void sky2_rx_add(struct sky2_port *sky2, struct ring_info *re)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700713{
714 struct sky2_rx_le *le;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700715 u32 hi = (re->mapaddr >> 16) >> 16;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700716
Stephen Hemminger793b8832005-09-14 16:06:14 -0700717 re->idx = sky2->rx_put;
718 if (sky2->rx_addr64 != hi) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700719 le = sky2_next_rx(sky2);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700720 le->addr = cpu_to_le32(hi);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700721 le->ctrl = 0;
722 le->opcode = OP_ADDR64 | HW_OWNER;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700723 sky2->rx_addr64 = hi;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700724 }
Stephen Hemminger793b8832005-09-14 16:06:14 -0700725
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700726 le = sky2_next_rx(sky2);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700727 le->addr = cpu_to_le32((u32) re->mapaddr);
728 le->length = cpu_to_le16(re->maplen);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700729 le->ctrl = 0;
730 le->opcode = OP_PACKET | HW_OWNER;
731}
732
Stephen Hemminger793b8832005-09-14 16:06:14 -0700733
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700734/* Tell chip where to start receive checksum.
735 * Actually has two checksums, but set both same to avoid possible byte
736 * order problems.
737 */
Stephen Hemminger793b8832005-09-14 16:06:14 -0700738static void rx_set_checksum(struct sky2_port *sky2)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700739{
740 struct sky2_rx_le *le;
741
Stephen Hemminger793b8832005-09-14 16:06:14 -0700742 le = sky2_next_rx(sky2);
743 le->addr = (ETH_HLEN << 16) | ETH_HLEN;
744 le->ctrl = 0;
745 le->opcode = OP_TCPSTART | HW_OWNER;
746
Stephen Hemminger793b8832005-09-14 16:06:14 -0700747 sky2_write32(sky2->hw,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700748 Q_ADDR(rxqaddr[sky2->port], Q_CSR),
749 sky2->rx_csum ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
750
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700751}
752
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700753/*
754 * The RX Stop command will not work for Yukon-2 if the BMU does not
755 * reach the end of packet and since we can't make sure that we have
756 * incoming data, we must reset the BMU while it is not doing a DMA
757 * transfer. Since it is possible that the RX path is still active,
758 * the RX RAM buffer will be stopped first, so any possible incoming
759 * data will not trigger a DMA. After the RAM buffer is stopped, the
760 * BMU is polled until any DMA in progress is ended and only then it
761 * will be reset.
762 */
763static void sky2_rx_stop(struct sky2_port *sky2)
764{
765 struct sky2_hw *hw = sky2->hw;
766 unsigned rxq = rxqaddr[sky2->port];
767 int i;
768
769 /* disable the RAM Buffer receive queue */
770 sky2_write8(hw, RB_ADDR(rxq, RB_CTRL), RB_DIS_OP_MD);
771
772 for (i = 0; i < 0xffff; i++)
773 if (sky2_read8(hw, RB_ADDR(rxq, Q_RSL))
774 == sky2_read8(hw, RB_ADDR(rxq, Q_RL)))
775 goto stopped;
776
777 printk(KERN_WARNING PFX "%s: receiver stop failed\n",
778 sky2->netdev->name);
779stopped:
780 sky2_write32(hw, Q_ADDR(rxq, Q_CSR), BMU_RST_SET | BMU_FIFO_RST);
781
782 /* reset the Rx prefetch unit */
783 sky2_write32(hw, Y2_QADDR(rxq, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
784}
Stephen Hemminger793b8832005-09-14 16:06:14 -0700785
shemminger@osdl.orgd571b692005-10-26 12:16:09 -0700786/* Clean out receive buffer area, assumes receiver hardware stopped */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700787static void sky2_rx_clean(struct sky2_port *sky2)
788{
789 unsigned i;
790
791 memset(sky2->rx_le, 0, RX_LE_BYTES);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700792 for (i = 0; i < sky2->rx_pending; i++) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700793 struct ring_info *re = sky2->rx_ring + i;
794
795 if (re->skb) {
Stephen Hemminger793b8832005-09-14 16:06:14 -0700796 pci_unmap_single(sky2->hw->pdev,
797 re->mapaddr, re->maplen,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700798 PCI_DMA_FROMDEVICE);
799 kfree_skb(re->skb);
800 re->skb = NULL;
801 }
802 }
803}
804
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800805/* Basic MII support */
806static int sky2_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
807{
808 struct mii_ioctl_data *data = if_mii(ifr);
809 struct sky2_port *sky2 = netdev_priv(dev);
810 struct sky2_hw *hw = sky2->hw;
811 int err = -EOPNOTSUPP;
812
813 if (!netif_running(dev))
814 return -ENODEV; /* Phy still in reset */
815
816 switch(cmd) {
817 case SIOCGMIIPHY:
818 data->phy_id = PHY_ADDR_MARV;
819
820 /* fallthru */
821 case SIOCGMIIREG: {
822 u16 val = 0;
823 spin_lock_bh(&hw->phy_lock);
824 err = __gm_phy_read(hw, sky2->port, data->reg_num & 0x1f, &val);
825 spin_unlock_bh(&hw->phy_lock);
826 data->val_out = val;
827 break;
828 }
829
830 case SIOCSMIIREG:
831 if (!capable(CAP_NET_ADMIN))
832 return -EPERM;
833
834 spin_lock_bh(&hw->phy_lock);
835 err = gm_phy_write(hw, sky2->port, data->reg_num & 0x1f,
836 data->val_in);
837 spin_unlock_bh(&hw->phy_lock);
838 break;
839 }
840 return err;
841}
842
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -0700843#ifdef SKY2_VLAN_TAG_USED
844static void sky2_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
845{
846 struct sky2_port *sky2 = netdev_priv(dev);
847 struct sky2_hw *hw = sky2->hw;
848 u16 port = sky2->port;
849 unsigned long flags;
850
851 spin_lock_irqsave(&sky2->tx_lock, flags);
852
853 sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T), RX_VLAN_STRIP_ON);
854 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_VLAN_TAG_ON);
855 sky2->vlgrp = grp;
856
857 spin_unlock_irqrestore(&sky2->tx_lock, flags);
858}
859
860static void sky2_vlan_rx_kill_vid(struct net_device *dev, unsigned short vid)
861{
862 struct sky2_port *sky2 = netdev_priv(dev);
863 struct sky2_hw *hw = sky2->hw;
864 u16 port = sky2->port;
865 unsigned long flags;
866
867 spin_lock_irqsave(&sky2->tx_lock, flags);
868
869 sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T), RX_VLAN_STRIP_OFF);
870 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_VLAN_TAG_OFF);
871 if (sky2->vlgrp)
872 sky2->vlgrp->vlan_devices[vid] = NULL;
873
874 spin_unlock_irqrestore(&sky2->tx_lock, flags);
875}
876#endif
877
Stephen Hemminger79e57d32005-09-19 15:42:33 -0700878#define roundup(x, y) ((((x)+((y)-1))/(y))*(y))
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700879static inline unsigned rx_size(const struct sky2_port *sky2)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700880{
Stephen Hemminger79e57d32005-09-19 15:42:33 -0700881 return roundup(sky2->netdev->mtu + ETH_HLEN + 4, 8);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700882}
883
884/*
885 * Allocate and setup receiver buffer pool.
886 * In case of 64 bit dma, there are 2X as many list elements
887 * available as ring entries
888 * and need to reserve one list element so we don't wrap around.
Stephen Hemminger79e57d32005-09-19 15:42:33 -0700889 *
890 * It appears the hardware has a bug in the FIFO logic that
891 * cause it to hang if the FIFO gets overrun and the receive buffer
892 * is not aligned. This means we can't use skb_reserve to align
893 * the IP header.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700894 */
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700895static int sky2_rx_start(struct sky2_port *sky2)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700896{
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700897 struct sky2_hw *hw = sky2->hw;
898 unsigned size = rx_size(sky2);
899 unsigned rxq = rxqaddr[sky2->port];
900 int i;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700901
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700902 sky2->rx_put = sky2->rx_next = 0;
903 sky2_qset(hw, rxq, is_pciex(hw) ? 0x80 : 0x600);
904 sky2_prefetch_init(hw, rxq, sky2->rx_le_map, RX_LE_SIZE - 1);
905
906 rx_set_checksum(sky2);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700907 for (i = 0; i < sky2->rx_pending; i++) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700908 struct ring_info *re = sky2->rx_ring + i;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700909
Stephen Hemminger79e57d32005-09-19 15:42:33 -0700910 re->skb = dev_alloc_skb(size);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700911 if (!re->skb)
912 goto nomem;
913
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700914 re->mapaddr = pci_map_single(hw->pdev, re->skb->data,
Stephen Hemminger79e57d32005-09-19 15:42:33 -0700915 size, PCI_DMA_FROMDEVICE);
916 re->maplen = size;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700917 sky2_rx_add(sky2, re);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700918 }
919
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700920 /* Tell chip about available buffers */
921 sky2_write16(hw, Y2_QADDR(rxq, PREF_UNIT_PUT_IDX), sky2->rx_put);
922 sky2->rx_last_put = sky2_read16(hw, Y2_QADDR(rxq, PREF_UNIT_PUT_IDX));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700923 return 0;
924nomem:
925 sky2_rx_clean(sky2);
926 return -ENOMEM;
927}
928
929/* Bring up network interface. */
930static int sky2_up(struct net_device *dev)
931{
932 struct sky2_port *sky2 = netdev_priv(dev);
933 struct sky2_hw *hw = sky2->hw;
934 unsigned port = sky2->port;
935 u32 ramsize, rxspace;
936 int err = -ENOMEM;
937
938 if (netif_msg_ifup(sky2))
939 printk(KERN_INFO PFX "%s: enabling interface\n", dev->name);
940
941 /* must be power of 2 */
942 sky2->tx_le = pci_alloc_consistent(hw->pdev,
Stephen Hemminger793b8832005-09-14 16:06:14 -0700943 TX_RING_SIZE *
944 sizeof(struct sky2_tx_le),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700945 &sky2->tx_le_map);
946 if (!sky2->tx_le)
947 goto err_out;
948
shemminger@osdl.orgb2f5ad42005-10-26 12:16:08 -0700949 sky2->tx_ring = kzalloc(TX_RING_SIZE * sizeof(struct ring_info),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700950 GFP_KERNEL);
951 if (!sky2->tx_ring)
952 goto err_out;
953 sky2->tx_prod = sky2->tx_cons = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700954
955 sky2->rx_le = pci_alloc_consistent(hw->pdev, RX_LE_BYTES,
956 &sky2->rx_le_map);
957 if (!sky2->rx_le)
958 goto err_out;
959 memset(sky2->rx_le, 0, RX_LE_BYTES);
960
shemminger@osdl.orgb2f5ad42005-10-26 12:16:08 -0700961 sky2->rx_ring = kzalloc(sky2->rx_pending * sizeof(struct ring_info),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700962 GFP_KERNEL);
963 if (!sky2->rx_ring)
964 goto err_out;
965
966 sky2_mac_init(hw, port);
967
968 /* Configure RAM buffers */
969 if (hw->chip_id == CHIP_ID_YUKON_FE ||
970 (hw->chip_id == CHIP_ID_YUKON_EC && hw->chip_rev == 2))
971 ramsize = 4096;
972 else {
Stephen Hemminger793b8832005-09-14 16:06:14 -0700973 u8 e0 = sky2_read8(hw, B2_E_0);
974 ramsize = (e0 == 0) ? (128 * 1024) : (e0 * 4096);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700975 }
976
977 /* 2/3 for Rx */
978 rxspace = (2 * ramsize) / 3;
979 sky2_ramset(hw, rxqaddr[port], 0, rxspace);
980 sky2_ramset(hw, txqaddr[port], rxspace, ramsize - rxspace);
981
Stephen Hemminger793b8832005-09-14 16:06:14 -0700982 /* Make sure SyncQ is disabled */
983 sky2_write8(hw, RB_ADDR(port == 0 ? Q_XS1 : Q_XS2, RB_CTRL),
984 RB_RST_SET);
985
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700986 sky2_qset(hw, txqaddr[port], 0x600);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700987 sky2_prefetch_init(hw, txqaddr[port], sky2->tx_le_map,
988 TX_RING_SIZE - 1);
989
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700990 err = sky2_rx_start(sky2);
991 if (err)
992 goto err_out;
993
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700994 /* Enable interrupts from phy/mac for port */
995 hw->intr_mask |= (port == 0) ? Y2_IS_PORT_1 : Y2_IS_PORT_2;
996 sky2_write32(hw, B0_IMSK, hw->intr_mask);
997 return 0;
998
999err_out:
1000 if (sky2->rx_le)
1001 pci_free_consistent(hw->pdev, RX_LE_BYTES,
1002 sky2->rx_le, sky2->rx_le_map);
1003 if (sky2->tx_le)
1004 pci_free_consistent(hw->pdev,
1005 TX_RING_SIZE * sizeof(struct sky2_tx_le),
1006 sky2->tx_le, sky2->tx_le_map);
1007 if (sky2->tx_ring)
1008 kfree(sky2->tx_ring);
1009 if (sky2->rx_ring)
1010 kfree(sky2->rx_ring);
1011
1012 return err;
1013}
1014
Stephen Hemminger793b8832005-09-14 16:06:14 -07001015/* Modular subtraction in ring */
1016static inline int tx_dist(unsigned tail, unsigned head)
1017{
1018 return (head >= tail ? head : head + TX_RING_SIZE) - tail;
1019}
1020
1021/* Number of list elements available for next tx */
1022static inline int tx_avail(const struct sky2_port *sky2)
1023{
1024 return sky2->tx_pending - tx_dist(sky2->tx_cons, sky2->tx_prod);
1025}
1026
1027/* Estimate of number of transmit list elements required */
1028static inline unsigned tx_le_req(const struct sk_buff *skb)
1029{
1030 unsigned count;
1031
1032 count = sizeof(dma_addr_t) / sizeof(u32);
1033 count += skb_shinfo(skb)->nr_frags * count;
1034
1035 if (skb_shinfo(skb)->tso_size)
1036 ++count;
1037
1038 if (skb->ip_summed)
1039 ++count;
1040
1041 return count;
1042}
1043
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001044/*
Stephen Hemminger793b8832005-09-14 16:06:14 -07001045 * Put one packet in ring for transmit.
1046 * A single packet can generate multiple list elements, and
1047 * the number of ring elements will probably be less than the number
1048 * of list elements used.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001049 */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001050static int sky2_xmit_frame(struct sk_buff *skb, struct net_device *dev)
1051{
1052 struct sky2_port *sky2 = netdev_priv(dev);
1053 struct sky2_hw *hw = sky2->hw;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001054 struct sky2_tx_le *le = NULL;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001055 struct ring_info *re;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001056 unsigned long flags;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001057 unsigned i, len;
1058 dma_addr_t mapping;
1059 u32 addr64;
1060 u16 mss;
1061 u8 ctrl;
1062
Stephen Hemminger793b8832005-09-14 16:06:14 -07001063 local_irq_save(flags);
1064 if (!spin_trylock(&sky2->tx_lock)) {
1065 local_irq_restore(flags);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001066 return NETDEV_TX_LOCKED;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001067 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001068
Stephen Hemminger793b8832005-09-14 16:06:14 -07001069 if (unlikely(tx_avail(sky2) < tx_le_req(skb))) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001070 netif_stop_queue(dev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001071 spin_unlock_irqrestore(&sky2->tx_lock, flags);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001072
1073 printk(KERN_WARNING PFX "%s: ring full when queue awake!\n",
1074 dev->name);
1075 return NETDEV_TX_BUSY;
1076 }
1077
Stephen Hemminger793b8832005-09-14 16:06:14 -07001078 if (unlikely(netif_msg_tx_queued(sky2)))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001079 printk(KERN_DEBUG "%s: tx queued, slot %u, len %d\n",
1080 dev->name, sky2->tx_prod, skb->len);
1081
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001082 len = skb_headlen(skb);
1083 mapping = pci_map_single(hw->pdev, skb->data, len, PCI_DMA_TODEVICE);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001084 addr64 = (mapping >> 16) >> 16;
1085
1086 re = sky2->tx_ring + sky2->tx_prod;
1087
1088 /* Send high bits if changed */
1089 if (addr64 != sky2->tx_addr64) {
1090 le = get_tx_le(sky2);
1091 le->tx.addr = cpu_to_le32(addr64);
1092 le->ctrl = 0;
1093 le->opcode = OP_ADDR64 | HW_OWNER;
1094 sky2->tx_addr64 = addr64;
1095 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001096
1097 /* Check for TCP Segmentation Offload */
1098 mss = skb_shinfo(skb)->tso_size;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001099 if (mss != 0) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001100 /* just drop the packet if non-linear expansion fails */
1101 if (skb_header_cloned(skb) &&
1102 pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07001103 dev_kfree_skb_any(skb);
1104 goto out_unlock;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001105 }
1106
1107 mss += ((skb->h.th->doff - 5) * 4); /* TCP options */
1108 mss += (skb->nh.iph->ihl * 4) + sizeof(struct tcphdr);
1109 mss += ETH_HLEN;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001110 }
1111
Stephen Hemminger793b8832005-09-14 16:06:14 -07001112 if (mss != sky2->tx_last_mss) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001113 le = get_tx_le(sky2);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001114 le->tx.tso.size = cpu_to_le16(mss);
1115 le->tx.tso.rsvd = 0;
1116 le->opcode = OP_LRGLEN | HW_OWNER;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001117 le->ctrl = 0;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001118 sky2->tx_last_mss = mss;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001119 }
1120
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001121 ctrl = 0;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001122#ifdef SKY2_VLAN_TAG_USED
1123 /* Add VLAN tag, can piggyback on LRGLEN or ADDR64 */
1124 if (sky2->vlgrp && vlan_tx_tag_present(skb)) {
1125 if (!le) {
1126 le = get_tx_le(sky2);
1127 le->tx.addr = 0;
1128 le->opcode = OP_VLAN|HW_OWNER;
1129 le->ctrl = 0;
1130 } else
1131 le->opcode |= OP_VLAN;
1132 le->length = cpu_to_be16(vlan_tx_tag_get(skb));
1133 ctrl |= INS_VLAN;
1134 }
1135#endif
1136
1137 /* Handle TCP checksum offload */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001138 if (skb->ip_summed == CHECKSUM_HW) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07001139 u16 hdr = skb->h.raw - skb->data;
1140 u16 offset = hdr + skb->csum;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001141
1142 ctrl = CALSUM | WR_SUM | INIT_SUM | LOCK_SUM;
1143 if (skb->nh.iph->protocol == IPPROTO_UDP)
1144 ctrl |= UDPTCP;
1145
1146 le = get_tx_le(sky2);
1147 le->tx.csum.start = cpu_to_le16(hdr);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001148 le->tx.csum.offset = cpu_to_le16(offset);
1149 le->length = 0; /* initial checksum value */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001150 le->ctrl = 1; /* one packet */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001151 le->opcode = OP_TCPLISW | HW_OWNER;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001152 }
1153
1154 le = get_tx_le(sky2);
1155 le->tx.addr = cpu_to_le32((u32) mapping);
1156 le->length = cpu_to_le16(len);
1157 le->ctrl = ctrl;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001158 le->opcode = mss ? (OP_LARGESEND | HW_OWNER) : (OP_PACKET | HW_OWNER);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001159
Stephen Hemminger793b8832005-09-14 16:06:14 -07001160 /* Record the transmit mapping info */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001161 re->skb = skb;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001162 re->mapaddr = mapping;
1163 re->maplen = len;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001164
1165 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
1166 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
Stephen Hemminger793b8832005-09-14 16:06:14 -07001167 struct ring_info *fre;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001168
1169 mapping = pci_map_page(hw->pdev, frag->page, frag->page_offset,
1170 frag->size, PCI_DMA_TODEVICE);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001171 addr64 = (mapping >> 16) >> 16;
1172 if (addr64 != sky2->tx_addr64) {
1173 le = get_tx_le(sky2);
1174 le->tx.addr = cpu_to_le32(addr64);
1175 le->ctrl = 0;
1176 le->opcode = OP_ADDR64 | HW_OWNER;
1177 sky2->tx_addr64 = addr64;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001178 }
1179
1180 le = get_tx_le(sky2);
1181 le->tx.addr = cpu_to_le32((u32) mapping);
1182 le->length = cpu_to_le16(frag->size);
1183 le->ctrl = ctrl;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001184 le->opcode = OP_BUFFER | HW_OWNER;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001185
Stephen Hemminger793b8832005-09-14 16:06:14 -07001186 fre = sky2->tx_ring
1187 + ((re - sky2->tx_ring) + i + 1) % TX_RING_SIZE;
1188 fre->skb = NULL;
1189 fre->mapaddr = mapping;
1190 fre->maplen = frag->size;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001191 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001192 re->idx = sky2->tx_prod;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001193 le->ctrl |= EOP;
1194
shemminger@osdl.org724bca32005-09-27 15:03:01 -07001195 sky2_put_idx(hw, txqaddr[sky2->port], sky2->tx_prod,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001196 &sky2->tx_last_put, TX_RING_SIZE);
1197
Stephen Hemminger793b8832005-09-14 16:06:14 -07001198 if (tx_avail(sky2) < MAX_SKB_TX_LE + 1)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001199 netif_stop_queue(dev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001200
1201out_unlock:
1202 mmiowb();
1203 spin_unlock_irqrestore(&sky2->tx_lock, flags);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001204
1205 dev->trans_start = jiffies;
1206 return NETDEV_TX_OK;
1207}
1208
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001209/*
Stephen Hemminger793b8832005-09-14 16:06:14 -07001210 * Free ring elements from starting at tx_cons until "done"
1211 *
1212 * NB: the hardware will tell us about partial completion of multi-part
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07001213 * buffers; these are deferred until completion.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001214 */
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001215static void sky2_tx_complete(struct sky2_port *sky2, u16 done)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001216{
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001217 struct net_device *dev = sky2->netdev;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001218 unsigned i;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001219
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001220 if (unlikely(netif_msg_tx_done(sky2)))
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07001221 printk(KERN_DEBUG "%s: tx done, up to %u\n",
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001222 dev->name, done);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001223
1224 spin_lock(&sky2->tx_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001225
Stephen Hemminger793b8832005-09-14 16:06:14 -07001226 while (sky2->tx_cons != done) {
1227 struct ring_info *re = sky2->tx_ring + sky2->tx_cons;
1228 struct sk_buff *skb;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001229
Stephen Hemminger793b8832005-09-14 16:06:14 -07001230 /* Check for partial status */
1231 if (tx_dist(sky2->tx_cons, done)
1232 < tx_dist(sky2->tx_cons, re->idx))
1233 goto out;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001234
Stephen Hemminger793b8832005-09-14 16:06:14 -07001235 skb = re->skb;
1236 pci_unmap_single(sky2->hw->pdev,
1237 re->mapaddr, re->maplen, PCI_DMA_TODEVICE);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001238
Stephen Hemminger793b8832005-09-14 16:06:14 -07001239 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
1240 struct ring_info *fre;
1241 fre =
1242 sky2->tx_ring + (sky2->tx_cons + i +
1243 1) % TX_RING_SIZE;
1244 pci_unmap_page(sky2->hw->pdev, fre->mapaddr,
1245 fre->maplen, PCI_DMA_TODEVICE);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001246 }
1247
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001248 dev_kfree_skb_any(skb);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001249
Stephen Hemminger793b8832005-09-14 16:06:14 -07001250 sky2->tx_cons = re->idx;
1251 }
1252out:
1253
1254 if (netif_queue_stopped(dev) && tx_avail(sky2) > MAX_SKB_TX_LE)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001255 netif_wake_queue(dev);
1256 spin_unlock(&sky2->tx_lock);
1257}
1258
1259/* Cleanup all untransmitted buffers, assume transmitter not running */
1260static inline void sky2_tx_clean(struct sky2_port *sky2)
1261{
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001262 sky2_tx_complete(sky2, sky2->tx_prod);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001263}
1264
1265/* Network shutdown */
1266static int sky2_down(struct net_device *dev)
1267{
1268 struct sky2_port *sky2 = netdev_priv(dev);
1269 struct sky2_hw *hw = sky2->hw;
1270 unsigned port = sky2->port;
1271 u16 ctrl;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001272
1273 if (netif_msg_ifdown(sky2))
1274 printk(KERN_INFO PFX "%s: disabling interface\n", dev->name);
1275
1276 netif_stop_queue(dev);
1277
Stephen Hemminger793b8832005-09-14 16:06:14 -07001278 sky2_phy_reset(hw, port);
1279
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001280 /* Stop transmitter */
1281 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_STOP);
1282 sky2_read32(hw, Q_ADDR(txqaddr[port], Q_CSR));
1283
1284 sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL),
Stephen Hemminger793b8832005-09-14 16:06:14 -07001285 RB_RST_SET | RB_DIS_OP_MD);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001286
1287 ctrl = gma_read16(hw, port, GM_GP_CTRL);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001288 ctrl &= ~(GM_GPCR_TX_ENA | GM_GPCR_RX_ENA);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001289 gma_write16(hw, port, GM_GP_CTRL, ctrl);
1290
1291 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
1292
1293 /* Workaround shared GMAC reset */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001294 if (!(hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0
1295 && port == 0 && hw->dev[1] && netif_running(hw->dev[1])))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001296 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET);
1297
1298 /* Disable Force Sync bit and Enable Alloc bit */
1299 sky2_write8(hw, SK_REG(port, TXA_CTRL),
1300 TXA_DIS_FSYNC | TXA_DIS_ALLOC | TXA_STOP_RC);
1301
1302 /* Stop Interval Timer and Limit Counter of Tx Arbiter */
1303 sky2_write32(hw, SK_REG(port, TXA_ITI_INI), 0L);
1304 sky2_write32(hw, SK_REG(port, TXA_LIM_INI), 0L);
1305
1306 /* Reset the PCI FIFO of the async Tx queue */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001307 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR),
1308 BMU_RST_SET | BMU_FIFO_RST);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001309
1310 /* Reset the Tx prefetch units */
1311 sky2_write32(hw, Y2_QADDR(txqaddr[port], PREF_UNIT_CTRL),
1312 PREF_UNIT_RST_SET);
1313
1314 sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL), RB_RST_SET);
1315
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001316 sky2_rx_stop(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001317
1318 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
1319 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_SET);
1320
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07001321 /* turn off LED's */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001322 sky2_write16(hw, B0_Y2LED, LED_STAT_OFF);
1323
1324 sky2_tx_clean(sky2);
1325 sky2_rx_clean(sky2);
1326
1327 pci_free_consistent(hw->pdev, RX_LE_BYTES,
1328 sky2->rx_le, sky2->rx_le_map);
1329 kfree(sky2->rx_ring);
1330
1331 pci_free_consistent(hw->pdev,
1332 TX_RING_SIZE * sizeof(struct sky2_tx_le),
1333 sky2->tx_le, sky2->tx_le_map);
1334 kfree(sky2->tx_ring);
1335
1336 return 0;
1337}
1338
1339static u16 sky2_phy_speed(const struct sky2_hw *hw, u16 aux)
1340{
Stephen Hemminger793b8832005-09-14 16:06:14 -07001341 if (!hw->copper)
1342 return SPEED_1000;
1343
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001344 if (hw->chip_id == CHIP_ID_YUKON_FE)
1345 return (aux & PHY_M_PS_SPEED_100) ? SPEED_100 : SPEED_10;
1346
1347 switch (aux & PHY_M_PS_SPEED_MSK) {
1348 case PHY_M_PS_SPEED_1000:
1349 return SPEED_1000;
1350 case PHY_M_PS_SPEED_100:
1351 return SPEED_100;
1352 default:
1353 return SPEED_10;
1354 }
1355}
1356
1357static void sky2_link_up(struct sky2_port *sky2)
1358{
1359 struct sky2_hw *hw = sky2->hw;
1360 unsigned port = sky2->port;
1361 u16 reg;
1362
1363 /* Enable Transmit FIFO Underrun */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001364 sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), GMAC_DEF_MSK);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001365
1366 reg = gma_read16(hw, port, GM_GP_CTRL);
1367 if (sky2->duplex == DUPLEX_FULL || sky2->autoneg == AUTONEG_ENABLE)
1368 reg |= GM_GPCR_DUP_FULL;
1369
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001370 /* enable Rx/Tx */
1371 reg |= GM_GPCR_RX_ENA | GM_GPCR_TX_ENA;
1372 gma_write16(hw, port, GM_GP_CTRL, reg);
1373 gma_read16(hw, port, GM_GP_CTRL);
1374
1375 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
1376
1377 netif_carrier_on(sky2->netdev);
1378 netif_wake_queue(sky2->netdev);
1379
1380 /* Turn on link LED */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001381 sky2_write8(hw, SK_REG(port, LNK_LED_REG),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001382 LINKLED_ON | LINKLED_BLINK_OFF | LINKLED_LINKSYNC_OFF);
1383
Stephen Hemminger793b8832005-09-14 16:06:14 -07001384 if (hw->chip_id == CHIP_ID_YUKON_XL) {
1385 u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
1386
1387 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
1388 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
1389 PHY_M_LEDC_INIT_CTRL(sky2->speed ==
1390 SPEED_10 ? 7 : 0) |
1391 PHY_M_LEDC_STA1_CTRL(sky2->speed ==
1392 SPEED_100 ? 7 : 0) |
1393 PHY_M_LEDC_STA0_CTRL(sky2->speed ==
1394 SPEED_1000 ? 7 : 0));
1395 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
1396 }
1397
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001398 if (netif_msg_link(sky2))
1399 printk(KERN_INFO PFX
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07001400 "%s: Link is up at %d Mbps, %s duplex, flow control %s\n",
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001401 sky2->netdev->name, sky2->speed,
1402 sky2->duplex == DUPLEX_FULL ? "full" : "half",
1403 (sky2->tx_pause && sky2->rx_pause) ? "both" :
Stephen Hemminger793b8832005-09-14 16:06:14 -07001404 sky2->tx_pause ? "tx" : sky2->rx_pause ? "rx" : "none");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001405}
1406
1407static void sky2_link_down(struct sky2_port *sky2)
1408{
1409 struct sky2_hw *hw = sky2->hw;
1410 unsigned port = sky2->port;
1411 u16 reg;
1412
1413 gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);
1414
1415 reg = gma_read16(hw, port, GM_GP_CTRL);
1416 reg &= ~(GM_GPCR_RX_ENA | GM_GPCR_TX_ENA);
1417 gma_write16(hw, port, GM_GP_CTRL, reg);
1418 gma_read16(hw, port, GM_GP_CTRL); /* PCI post */
1419
1420 if (sky2->rx_pause && !sky2->tx_pause) {
1421 /* restore Asymmetric Pause bit */
1422 gm_phy_write(hw, port, PHY_MARV_AUNE_ADV,
Stephen Hemminger793b8832005-09-14 16:06:14 -07001423 gm_phy_read(hw, port, PHY_MARV_AUNE_ADV)
1424 | PHY_M_AN_ASP);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001425 }
1426
1427 sky2_phy_reset(hw, port);
1428
1429 netif_carrier_off(sky2->netdev);
1430 netif_stop_queue(sky2->netdev);
1431
1432 /* Turn on link LED */
1433 sky2_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_OFF);
1434
1435 if (netif_msg_link(sky2))
1436 printk(KERN_INFO PFX "%s: Link is down.\n", sky2->netdev->name);
1437 sky2_phy_init(hw, port);
1438}
1439
Stephen Hemminger793b8832005-09-14 16:06:14 -07001440static int sky2_autoneg_done(struct sky2_port *sky2, u16 aux)
1441{
1442 struct sky2_hw *hw = sky2->hw;
1443 unsigned port = sky2->port;
1444 u16 lpa;
1445
1446 lpa = gm_phy_read(hw, port, PHY_MARV_AUNE_LP);
1447
1448 if (lpa & PHY_M_AN_RF) {
1449 printk(KERN_ERR PFX "%s: remote fault", sky2->netdev->name);
1450 return -1;
1451 }
1452
1453 if (hw->chip_id != CHIP_ID_YUKON_FE &&
1454 gm_phy_read(hw, port, PHY_MARV_1000T_STAT) & PHY_B_1000S_MSF) {
1455 printk(KERN_ERR PFX "%s: master/slave fault",
1456 sky2->netdev->name);
1457 return -1;
1458 }
1459
1460 if (!(aux & PHY_M_PS_SPDUP_RES)) {
1461 printk(KERN_ERR PFX "%s: speed/duplex mismatch",
1462 sky2->netdev->name);
1463 return -1;
1464 }
1465
1466 sky2->duplex = (aux & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
1467
1468 sky2->speed = sky2_phy_speed(hw, aux);
1469
1470 /* Pause bits are offset (9..8) */
1471 if (hw->chip_id == CHIP_ID_YUKON_XL)
1472 aux >>= 6;
1473
1474 sky2->rx_pause = (aux & PHY_M_PS_RX_P_EN) != 0;
1475 sky2->tx_pause = (aux & PHY_M_PS_TX_P_EN) != 0;
1476
1477 if ((sky2->tx_pause || sky2->rx_pause)
1478 && !(sky2->speed < SPEED_1000 && sky2->duplex == DUPLEX_HALF))
1479 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
1480 else
1481 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
1482
1483 return 0;
1484}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001485
1486/*
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07001487 * Interrupt from PHY are handled in tasklet (soft irq)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001488 * because accessing phy registers requires spin wait which might
1489 * cause excess interrupt latency.
1490 */
1491static void sky2_phy_task(unsigned long data)
1492{
Stephen Hemminger793b8832005-09-14 16:06:14 -07001493 struct sky2_port *sky2 = (struct sky2_port *)data;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001494 struct sky2_hw *hw = sky2->hw;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001495 u16 istatus, phystat;
1496
Stephen Hemminger793b8832005-09-14 16:06:14 -07001497 spin_lock(&hw->phy_lock);
1498 istatus = gm_phy_read(hw, sky2->port, PHY_MARV_INT_STAT);
1499 phystat = gm_phy_read(hw, sky2->port, PHY_MARV_PHY_STAT);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001500
1501 if (netif_msg_intr(sky2))
1502 printk(KERN_INFO PFX "%s: phy interrupt status 0x%x 0x%x\n",
1503 sky2->netdev->name, istatus, phystat);
1504
1505 if (istatus & PHY_M_IS_AN_COMPL) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07001506 if (sky2_autoneg_done(sky2, phystat) == 0)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001507 sky2_link_up(sky2);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001508 goto out;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001509 }
1510
Stephen Hemminger793b8832005-09-14 16:06:14 -07001511 if (istatus & PHY_M_IS_LSP_CHANGE)
1512 sky2->speed = sky2_phy_speed(hw, phystat);
1513
1514 if (istatus & PHY_M_IS_DUP_CHANGE)
1515 sky2->duplex =
1516 (phystat & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
1517
1518 if (istatus & PHY_M_IS_LST_CHANGE) {
1519 if (phystat & PHY_M_PS_LINK_UP)
1520 sky2_link_up(sky2);
1521 else
1522 sky2_link_down(sky2);
1523 }
1524out:
1525 spin_unlock(&hw->phy_lock);
1526
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001527 local_irq_disable();
Stephen Hemminger793b8832005-09-14 16:06:14 -07001528 hw->intr_mask |= (sky2->port == 0) ? Y2_IS_IRQ_PHY1 : Y2_IS_IRQ_PHY2;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001529 sky2_write32(hw, B0_IMSK, hw->intr_mask);
1530 local_irq_enable();
1531}
1532
1533static void sky2_tx_timeout(struct net_device *dev)
1534{
1535 struct sky2_port *sky2 = netdev_priv(dev);
1536
1537 if (netif_msg_timer(sky2))
1538 printk(KERN_ERR PFX "%s: tx timeout\n", dev->name);
1539
1540 sky2_write32(sky2->hw, Q_ADDR(txqaddr[sky2->port], Q_CSR), BMU_STOP);
1541 sky2_read32(sky2->hw, Q_ADDR(txqaddr[sky2->port], Q_CSR));
1542
1543 sky2_tx_clean(sky2);
1544}
1545
1546static int sky2_change_mtu(struct net_device *dev, int new_mtu)
1547{
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001548 struct sky2_port *sky2 = netdev_priv(dev);
1549 struct sky2_hw *hw = sky2->hw;
1550 int err;
1551 u16 ctl, mode;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001552
1553 if (new_mtu < ETH_ZLEN || new_mtu > ETH_JUMBO_MTU)
1554 return -EINVAL;
1555
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001556 if (!netif_running(dev)) {
1557 dev->mtu = new_mtu;
1558 return 0;
1559 }
1560
1561 local_irq_disable();
1562 sky2_write32(hw, B0_IMSK, 0);
1563
1564 ctl = gma_read16(hw, sky2->port, GM_GP_CTRL);
1565 gma_write16(hw, sky2->port, GM_GP_CTRL, ctl & ~GM_GPCR_RX_ENA);
1566 sky2_rx_stop(sky2);
1567 sky2_rx_clean(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001568
1569 dev->mtu = new_mtu;
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001570 mode = DATA_BLIND_VAL(DATA_BLIND_DEF) |
1571 GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001572
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001573 if (dev->mtu > ETH_DATA_LEN)
1574 mode |= GM_SMOD_JUMBO_ENA;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001575
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001576 gma_write16(hw, sky2->port, GM_SERIAL_MODE, mode);
1577
1578 sky2_write8(hw, RB_ADDR(rxqaddr[sky2->port], RB_CTRL), RB_ENA_OP_MD);
1579
1580 err = sky2_rx_start(sky2);
1581 gma_write16(hw, sky2->port, GM_GP_CTRL, ctl);
1582
1583 sky2_write32(hw, B0_IMSK, hw->intr_mask);
1584 sky2_read32(hw, B0_IMSK);
1585 local_irq_enable();
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001586 return err;
1587}
1588
1589/*
1590 * Receive one packet.
1591 * For small packets or errors, just reuse existing skb.
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07001592 * For larger packets, get new buffer.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001593 */
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001594static struct sk_buff *sky2_receive(struct sky2_port *sky2,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001595 u16 length, u32 status)
1596{
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001597 struct ring_info *re = sky2->rx_ring + sky2->rx_next;
Stephen Hemminger79e57d32005-09-19 15:42:33 -07001598 struct sk_buff *skb = NULL;
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001599 const unsigned int bufsize = rx_size(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001600
1601 if (unlikely(netif_msg_rx_status(sky2)))
1602 printk(KERN_DEBUG PFX "%s: rx slot %u status 0x%x len %d\n",
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001603 sky2->netdev->name, sky2->rx_next, status, length);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001604
Stephen Hemminger793b8832005-09-14 16:06:14 -07001605 sky2->rx_next = (sky2->rx_next + 1) % sky2->rx_pending;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001606
shemminger@osdl.org42eeea02005-11-30 11:45:13 -08001607 if (status & GMR_FS_ANY_ERR)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001608 goto error;
1609
shemminger@osdl.org42eeea02005-11-30 11:45:13 -08001610 if (!(status & GMR_FS_RX_OK))
1611 goto resubmit;
1612
Stephen Hemminger793b8832005-09-14 16:06:14 -07001613 if (length < RX_COPY_THRESHOLD) {
Stephen Hemminger79e57d32005-09-19 15:42:33 -07001614 skb = alloc_skb(length + 2, GFP_ATOMIC);
1615 if (!skb)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001616 goto resubmit;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001617
Stephen Hemminger79e57d32005-09-19 15:42:33 -07001618 skb_reserve(skb, 2);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001619 pci_dma_sync_single_for_cpu(sky2->hw->pdev, re->mapaddr,
1620 length, PCI_DMA_FROMDEVICE);
Stephen Hemminger79e57d32005-09-19 15:42:33 -07001621 memcpy(skb->data, re->skb->data, length);
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001622 skb->ip_summed = re->skb->ip_summed;
1623 skb->csum = re->skb->csum;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001624 pci_dma_sync_single_for_device(sky2->hw->pdev, re->mapaddr,
1625 length, PCI_DMA_FROMDEVICE);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001626 } else {
Stephen Hemminger79e57d32005-09-19 15:42:33 -07001627 struct sk_buff *nskb;
1628
1629 nskb = dev_alloc_skb(bufsize);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001630 if (!nskb)
1631 goto resubmit;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001632
Stephen Hemminger793b8832005-09-14 16:06:14 -07001633 skb = re->skb;
Stephen Hemminger79e57d32005-09-19 15:42:33 -07001634 re->skb = nskb;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001635 pci_unmap_single(sky2->hw->pdev, re->mapaddr,
1636 re->maplen, PCI_DMA_FROMDEVICE);
1637 prefetch(skb->data);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001638
Stephen Hemminger793b8832005-09-14 16:06:14 -07001639 re->mapaddr = pci_map_single(sky2->hw->pdev, nskb->data,
Stephen Hemminger79e57d32005-09-19 15:42:33 -07001640 bufsize, PCI_DMA_FROMDEVICE);
1641 re->maplen = bufsize;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001642 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001643
Stephen Hemminger79e57d32005-09-19 15:42:33 -07001644 skb_put(skb, length);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001645resubmit:
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001646 re->skb->ip_summed = CHECKSUM_NONE;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001647 sky2_rx_add(sky2, re);
Stephen Hemminger79e57d32005-09-19 15:42:33 -07001648
shemminger@osdl.orgbea86102005-10-26 12:16:10 -07001649 /* Tell receiver about new buffers. */
1650 sky2_put_idx(sky2->hw, rxqaddr[sky2->port], sky2->rx_put,
1651 &sky2->rx_last_put, RX_LE_SIZE);
1652
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001653 return skb;
1654
1655error:
1656 if (netif_msg_rx_err(sky2))
1657 printk(KERN_INFO PFX "%s: rx error, status 0x%x length %d\n",
1658 sky2->netdev->name, status, length);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001659
1660 if (status & (GMR_FS_LONG_ERR | GMR_FS_UN_SIZE))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001661 sky2->net_stats.rx_length_errors++;
1662 if (status & GMR_FS_FRAGMENT)
1663 sky2->net_stats.rx_frame_errors++;
1664 if (status & GMR_FS_CRC_ERR)
1665 sky2->net_stats.rx_crc_errors++;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001666 if (status & GMR_FS_RX_FF_OV)
1667 sky2->net_stats.rx_fifo_errors++;
Stephen Hemminger79e57d32005-09-19 15:42:33 -07001668
Stephen Hemminger793b8832005-09-14 16:06:14 -07001669 goto resubmit;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001670}
1671
Stephen Hemminger793b8832005-09-14 16:06:14 -07001672/* Transmit ring index in reported status block is encoded as:
1673 *
1674 * | TXS2 | TXA2 | TXS1 | TXA1
1675 */
1676static inline u16 tx_index(u8 port, u32 status, u16 len)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001677{
1678 if (port == 0)
1679 return status & 0xfff;
1680 else
1681 return ((status >> 24) & 0xff) | (len & 0xf) << 8;
1682}
1683
1684/*
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001685 * Both ports share the same status interrupt, therefore there is only
1686 * one poll routine.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001687 */
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001688static int sky2_poll(struct net_device *dev0, int *budget)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001689{
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001690 struct sky2_hw *hw = ((struct sky2_port *) netdev_priv(dev0))->hw;
1691 unsigned int to_do = min(dev0->quota, *budget);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001692 unsigned int work_done = 0;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001693 u16 hwidx;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001694
Stephen Hemminger793b8832005-09-14 16:06:14 -07001695 hwidx = sky2_read16(hw, STAT_PUT_IDX);
Stephen Hemminger79e57d32005-09-19 15:42:33 -07001696 BUG_ON(hwidx >= STATUS_RING_SIZE);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001697 rmb();
shemminger@osdl.orgbea86102005-10-26 12:16:10 -07001698
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08001699 while (hwidx != hw->st_idx) {
1700 struct sky2_status_le *le = hw->st_le + hw->st_idx;
1701 struct net_device *dev;
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001702 struct sky2_port *sky2;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001703 struct sk_buff *skb;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001704 u32 status;
1705 u16 length;
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08001706 u8 op;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001707
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08001708 le = hw->st_le + hw->st_idx;
shemminger@osdl.orgbea86102005-10-26 12:16:10 -07001709 hw->st_idx = (hw->st_idx + 1) % STATUS_RING_SIZE;
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08001710 prefetch(hw->st_le + hw->st_idx);
shemminger@osdl.orgbea86102005-10-26 12:16:10 -07001711
1712 BUG_ON(le->link >= hw->ports || !hw->dev[le->link]);
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001713
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08001714 BUG_ON(le->link >= 2);
1715 dev = hw->dev[le->link];
1716 if (dev == NULL || !netif_running(dev))
1717 continue;
1718
1719 sky2 = netdev_priv(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001720 status = le32_to_cpu(le->status);
1721 length = le16_to_cpu(le->length);
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08001722 op = le->opcode & ~HW_OWNER;
1723 le->opcode = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001724
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08001725 switch (op) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001726 case OP_RXSTAT:
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001727 skb = sky2_receive(sky2, length, status);
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001728 if (!skb)
1729 break;
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08001730
1731 skb->dev = dev;
1732 skb->protocol = eth_type_trans(skb, dev);
1733 dev->last_rx = jiffies;
1734
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001735#ifdef SKY2_VLAN_TAG_USED
1736 if (sky2->vlgrp && (status & GMR_FS_VLAN)) {
1737 vlan_hwaccel_receive_skb(skb,
1738 sky2->vlgrp,
1739 be16_to_cpu(sky2->rx_tag));
1740 } else
1741#endif
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001742 netif_receive_skb(skb);
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08001743
1744 if (++work_done >= to_do)
1745 goto exit_loop;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001746 break;
1747
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001748#ifdef SKY2_VLAN_TAG_USED
1749 case OP_RXVLAN:
1750 sky2->rx_tag = length;
1751 break;
1752
1753 case OP_RXCHKSVLAN:
1754 sky2->rx_tag = length;
1755 /* fall through */
1756#endif
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001757 case OP_RXCHKS:
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001758 skb = sky2->rx_ring[sky2->rx_next].skb;
1759 skb->ip_summed = CHECKSUM_HW;
1760 skb->csum = le16_to_cpu(status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001761 break;
1762
1763 case OP_TXINDEXLE:
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001764 sky2_tx_complete(sky2,
1765 tx_index(sky2->port, status, length));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001766 break;
1767
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001768 default:
1769 if (net_ratelimit())
Stephen Hemminger793b8832005-09-14 16:06:14 -07001770 printk(KERN_WARNING PFX
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08001771 "unknown status opcode 0x%x\n", op);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001772 break;
1773 }
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08001774 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001775
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08001776exit_loop:
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001777
Stephen Hemminger793b8832005-09-14 16:06:14 -07001778 mmiowb();
1779
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001780 if (work_done < to_do) {
1781 /*
1782 * Another chip workaround, need to restart TX timer if status
1783 * LE was handled. WA_DEV_43_418
1784 */
1785 if (is_ec_a1(hw)) {
1786 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP);
1787 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
1788 }
1789
shemminger@osdl.orgbea86102005-10-26 12:16:10 -07001790 netif_rx_complete(dev0);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001791 hw->intr_mask |= Y2_IS_STAT_BMU;
1792 sky2_write32(hw, B0_IMSK, hw->intr_mask);
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08001793 mmiowb();
1794 return 0;
1795 } else {
1796 *budget -= work_done;
1797 dev0->quota -= work_done;
1798 return 1;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001799 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001800}
1801
1802static void sky2_hw_error(struct sky2_hw *hw, unsigned port, u32 status)
1803{
1804 struct net_device *dev = hw->dev[port];
1805
1806 printk(KERN_INFO PFX "%s: hw error interrupt status 0x%x\n",
1807 dev->name, status);
1808
1809 if (status & Y2_IS_PAR_RD1) {
1810 printk(KERN_ERR PFX "%s: ram data read parity error\n",
1811 dev->name);
1812 /* Clear IRQ */
1813 sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_RD_PERR);
1814 }
1815
1816 if (status & Y2_IS_PAR_WR1) {
1817 printk(KERN_ERR PFX "%s: ram data write parity error\n",
1818 dev->name);
1819
1820 sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_WR_PERR);
1821 }
1822
1823 if (status & Y2_IS_PAR_MAC1) {
1824 printk(KERN_ERR PFX "%s: MAC parity error\n", dev->name);
1825 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_PE);
1826 }
1827
1828 if (status & Y2_IS_PAR_RX1) {
1829 printk(KERN_ERR PFX "%s: RX parity error\n", dev->name);
1830 sky2_write32(hw, Q_ADDR(rxqaddr[port], Q_CSR), BMU_CLR_IRQ_PAR);
1831 }
1832
1833 if (status & Y2_IS_TCP_TXA1) {
1834 printk(KERN_ERR PFX "%s: TCP segmentation error\n", dev->name);
1835 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_CLR_IRQ_TCP);
1836 }
1837}
1838
1839static void sky2_hw_intr(struct sky2_hw *hw)
1840{
1841 u32 status = sky2_read32(hw, B0_HWE_ISRC);
1842
Stephen Hemminger793b8832005-09-14 16:06:14 -07001843 if (status & Y2_IS_TIST_OV)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001844 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001845
1846 if (status & (Y2_IS_MST_ERR | Y2_IS_IRQ_STAT)) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07001847 u16 pci_err;
1848
1849 pci_read_config_word(hw->pdev, PCI_STATUS, &pci_err);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001850 printk(KERN_ERR PFX "%s: pci hw error (0x%x)\n",
1851 pci_name(hw->pdev), pci_err);
1852
1853 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001854 pci_write_config_word(hw->pdev, PCI_STATUS,
1855 pci_err | PCI_STATUS_ERROR_BITS);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001856 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
1857 }
1858
1859 if (status & Y2_IS_PCI_EXP) {
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07001860 /* PCI-Express uncorrectable Error occurred */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001861 u32 pex_err;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001862
Stephen Hemminger793b8832005-09-14 16:06:14 -07001863 pci_read_config_dword(hw->pdev, PEX_UNC_ERR_STAT, &pex_err);
1864
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001865 printk(KERN_ERR PFX "%s: pci express error (0x%x)\n",
1866 pci_name(hw->pdev), pex_err);
1867
1868 /* clear the interrupt */
1869 sky2_write32(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001870 pci_write_config_dword(hw->pdev, PEX_UNC_ERR_STAT,
1871 0xffffffffUL);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001872 sky2_write32(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
1873
1874 if (pex_err & PEX_FATAL_ERRORS) {
1875 u32 hwmsk = sky2_read32(hw, B0_HWE_IMSK);
1876 hwmsk &= ~Y2_IS_PCI_EXP;
1877 sky2_write32(hw, B0_HWE_IMSK, hwmsk);
1878 }
1879 }
1880
1881 if (status & Y2_HWE_L1_MASK)
1882 sky2_hw_error(hw, 0, status);
1883 status >>= 8;
1884 if (status & Y2_HWE_L1_MASK)
1885 sky2_hw_error(hw, 1, status);
1886}
1887
1888static void sky2_mac_intr(struct sky2_hw *hw, unsigned port)
1889{
1890 struct net_device *dev = hw->dev[port];
1891 struct sky2_port *sky2 = netdev_priv(dev);
1892 u8 status = sky2_read8(hw, SK_REG(port, GMAC_IRQ_SRC));
1893
1894 if (netif_msg_intr(sky2))
1895 printk(KERN_INFO PFX "%s: mac interrupt status 0x%x\n",
1896 dev->name, status);
1897
1898 if (status & GM_IS_RX_FF_OR) {
1899 ++sky2->net_stats.rx_fifo_errors;
1900 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_CLI_RX_FO);
1901 }
1902
1903 if (status & GM_IS_TX_FF_UR) {
1904 ++sky2->net_stats.tx_fifo_errors;
1905 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_FU);
1906 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001907}
1908
1909static void sky2_phy_intr(struct sky2_hw *hw, unsigned port)
1910{
1911 struct net_device *dev = hw->dev[port];
1912 struct sky2_port *sky2 = netdev_priv(dev);
1913
1914 hw->intr_mask &= ~(port == 0 ? Y2_IS_IRQ_PHY1 : Y2_IS_IRQ_PHY2);
1915 sky2_write32(hw, B0_IMSK, hw->intr_mask);
1916 tasklet_schedule(&sky2->phy_task);
1917}
1918
1919static irqreturn_t sky2_intr(int irq, void *dev_id, struct pt_regs *regs)
1920{
1921 struct sky2_hw *hw = dev_id;
shemminger@osdl.orgbea86102005-10-26 12:16:10 -07001922 struct net_device *dev0 = hw->dev[0];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001923 u32 status;
1924
1925 status = sky2_read32(hw, B0_Y2_SP_ISRC2);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001926 if (status == 0 || status == ~0)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001927 return IRQ_NONE;
1928
1929 if (status & Y2_IS_HW_ERR)
1930 sky2_hw_intr(hw);
1931
Stephen Hemminger793b8832005-09-14 16:06:14 -07001932 /* Do NAPI for Rx and Tx status */
shemminger@osdl.orgbea86102005-10-26 12:16:10 -07001933 if (status & Y2_IS_STAT_BMU) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001934 hw->intr_mask &= ~Y2_IS_STAT_BMU;
1935 sky2_write32(hw, B0_IMSK, hw->intr_mask);
shemminger@osdl.orgbea86102005-10-26 12:16:10 -07001936 prefetch(&hw->st_le[hw->st_idx]);
1937
1938 if (netif_rx_schedule_test(dev0))
1939 __netif_rx_schedule(dev0);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001940 }
1941
Stephen Hemminger793b8832005-09-14 16:06:14 -07001942 if (status & Y2_IS_IRQ_PHY1)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001943 sky2_phy_intr(hw, 0);
1944
1945 if (status & Y2_IS_IRQ_PHY2)
1946 sky2_phy_intr(hw, 1);
1947
1948 if (status & Y2_IS_IRQ_MAC1)
1949 sky2_mac_intr(hw, 0);
1950
1951 if (status & Y2_IS_IRQ_MAC2)
1952 sky2_mac_intr(hw, 1);
1953
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001954 sky2_write32(hw, B0_Y2_SP_ICR, 2);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001955
1956 sky2_read32(hw, B0_IMSK);
1957
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001958 return IRQ_HANDLED;
1959}
1960
1961#ifdef CONFIG_NET_POLL_CONTROLLER
1962static void sky2_netpoll(struct net_device *dev)
1963{
1964 struct sky2_port *sky2 = netdev_priv(dev);
1965
Stephen Hemminger793b8832005-09-14 16:06:14 -07001966 sky2_intr(sky2->hw->pdev->irq, sky2->hw, NULL);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001967}
1968#endif
1969
1970/* Chip internal frequency for clock calculations */
1971static inline u32 sky2_khz(const struct sky2_hw *hw)
1972{
Stephen Hemminger793b8832005-09-14 16:06:14 -07001973 switch (hw->chip_id) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001974 case CHIP_ID_YUKON_EC:
1975 return 125000; /* 125 Mhz */
1976 case CHIP_ID_YUKON_FE:
1977 return 100000; /* 100 Mhz */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001978 default: /* YUKON_XL */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001979 return 156000; /* 156 Mhz */
1980 }
1981}
1982
1983static inline u32 sky2_ms2clk(const struct sky2_hw *hw, u32 ms)
1984{
1985 return sky2_khz(hw) * ms;
1986}
1987
1988static inline u32 sky2_us2clk(const struct sky2_hw *hw, u32 us)
1989{
Stephen Hemminger793b8832005-09-14 16:06:14 -07001990 return (sky2_khz(hw) * us) / 1000;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001991}
1992
1993static int sky2_reset(struct sky2_hw *hw)
1994{
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07001995 u32 ctst;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001996 u16 status;
1997 u8 t8, pmd_type;
1998 int i;
1999
2000 ctst = sky2_read32(hw, B0_CTST);
2001
2002 sky2_write8(hw, B0_CTST, CS_RST_CLR);
2003 hw->chip_id = sky2_read8(hw, B2_CHIP_ID);
2004 if (hw->chip_id < CHIP_ID_YUKON_XL || hw->chip_id > CHIP_ID_YUKON_FE) {
2005 printk(KERN_ERR PFX "%s: unsupported chip type 0x%x\n",
2006 pci_name(hw->pdev), hw->chip_id);
2007 return -EOPNOTSUPP;
2008 }
2009
Stephen Hemminger793b8832005-09-14 16:06:14 -07002010 /* ring for status responses */
2011 hw->st_le = pci_alloc_consistent(hw->pdev, STATUS_LE_BYTES,
2012 &hw->st_dma);
2013 if (!hw->st_le)
2014 return -ENOMEM;
2015
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002016 /* disable ASF */
2017 if (hw->chip_id <= CHIP_ID_YUKON_EC) {
2018 sky2_write8(hw, B28_Y2_ASF_STAT_CMD, Y2_ASF_RESET);
2019 sky2_write16(hw, B0_CTST, Y2_ASF_DISABLE);
2020 }
2021
2022 /* do a SW reset */
2023 sky2_write8(hw, B0_CTST, CS_RST_SET);
2024 sky2_write8(hw, B0_CTST, CS_RST_CLR);
2025
2026 /* clear PCI errors, if any */
Stephen Hemminger793b8832005-09-14 16:06:14 -07002027 pci_read_config_word(hw->pdev, PCI_STATUS, &status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002028 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002029 pci_write_config_word(hw->pdev, PCI_STATUS,
2030 status | PCI_STATUS_ERROR_BITS);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002031
2032 sky2_write8(hw, B0_CTST, CS_MRST_CLR);
2033
2034 /* clear any PEX errors */
2035 if (is_pciex(hw)) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07002036 u16 lstat;
2037 pci_write_config_dword(hw->pdev, PEX_UNC_ERR_STAT,
2038 0xffffffffUL);
2039 pci_read_config_word(hw->pdev, PEX_LNK_STAT, &lstat);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002040 }
2041
2042 pmd_type = sky2_read8(hw, B2_PMD_TYP);
2043 hw->copper = !(pmd_type == 'L' || pmd_type == 'S');
2044
2045 hw->ports = 1;
2046 t8 = sky2_read8(hw, B2_Y2_HW_RES);
2047 if ((t8 & CFG_DUAL_MAC_MSK) == CFG_DUAL_MAC_MSK) {
2048 if (!(sky2_read8(hw, B2_Y2_CLK_GATE) & Y2_STATUS_LNK2_INAC))
2049 ++hw->ports;
2050 }
2051 hw->chip_rev = (sky2_read8(hw, B2_MAC_CFG) & CFG_CHIP_R_MSK) >> 4;
2052
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07002053 sky2_set_power_state(hw, PCI_D0);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002054
2055 for (i = 0; i < hw->ports; i++) {
2056 sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_SET);
2057 sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_CLR);
2058 }
2059
2060 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
2061
Stephen Hemminger793b8832005-09-14 16:06:14 -07002062 /* Clear I2C IRQ noise */
2063 sky2_write32(hw, B2_I2C_IRQ, 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002064
2065 /* turn off hardware timer (unused) */
2066 sky2_write8(hw, B2_TI_CTRL, TIM_STOP);
2067 sky2_write8(hw, B2_TI_CTRL, TIM_CLR_IRQ);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002068
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002069 sky2_write8(hw, B0_Y2LED, LED_STAT_ON);
2070
Stephen Hemminger793b8832005-09-14 16:06:14 -07002071 /* Turn on descriptor polling (every 75us) */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002072 sky2_write32(hw, B28_DPT_INI, sky2_us2clk(hw, 75));
2073 sky2_write8(hw, B28_DPT_CTRL, DPT_START);
2074
2075 /* Turn off receive timestamp */
2076 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_STOP);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002077 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002078
2079 /* enable the Tx Arbiters */
2080 for (i = 0; i < hw->ports; i++)
2081 sky2_write8(hw, SK_REG(i, TXA_CTRL), TXA_ENA_ARB);
2082
2083 /* Initialize ram interface */
2084 for (i = 0; i < hw->ports; i++) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07002085 sky2_write8(hw, RAM_BUFFER(i, B3_RI_CTRL), RI_RST_CLR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002086
2087 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R1), SK_RI_TO_53);
2088 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA1), SK_RI_TO_53);
2089 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS1), SK_RI_TO_53);
2090 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R1), SK_RI_TO_53);
2091 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA1), SK_RI_TO_53);
2092 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS1), SK_RI_TO_53);
2093 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R2), SK_RI_TO_53);
2094 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA2), SK_RI_TO_53);
2095 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS2), SK_RI_TO_53);
2096 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R2), SK_RI_TO_53);
2097 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA2), SK_RI_TO_53);
2098 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS2), SK_RI_TO_53);
2099 }
2100
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002101 if (is_pciex(hw)) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07002102 u16 pctrl;
2103
2104 /* change Max. Read Request Size to 2048 bytes */
2105 pci_read_config_word(hw->pdev, PEX_DEV_CTRL, &pctrl);
2106 pctrl &= ~PEX_DC_MAX_RRS_MSK;
2107 pctrl |= PEX_DC_MAX_RD_RQ_SIZE(4);
2108
2109
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002110 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002111 pci_write_config_word(hw->pdev, PEX_DEV_CTRL, pctrl);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002112 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
2113 }
2114
2115 sky2_write32(hw, B0_HWE_IMSK, Y2_HWE_ALL_MASK);
2116
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002117 spin_lock_bh(&hw->phy_lock);
2118 for (i = 0; i < hw->ports; i++)
2119 sky2_phy_reset(hw, i);
2120 spin_unlock_bh(&hw->phy_lock);
2121
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002122 memset(hw->st_le, 0, STATUS_LE_BYTES);
2123 hw->st_idx = 0;
2124
2125 sky2_write32(hw, STAT_CTRL, SC_STAT_RST_SET);
2126 sky2_write32(hw, STAT_CTRL, SC_STAT_RST_CLR);
2127
2128 sky2_write32(hw, STAT_LIST_ADDR_LO, hw->st_dma);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002129 sky2_write32(hw, STAT_LIST_ADDR_HI, (u64) hw->st_dma >> 32);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002130
2131 /* Set the list last index */
Stephen Hemminger793b8832005-09-14 16:06:14 -07002132 sky2_write16(hw, STAT_LAST_IDX, STATUS_RING_SIZE - 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002133
Stephen Hemminger793b8832005-09-14 16:06:14 -07002134 sky2_write32(hw, STAT_TX_TIMER_INI, sky2_ms2clk(hw, 10));
2135
2136 /* These status setup values are copied from SysKonnect's driver */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002137 if (is_ec_a1(hw)) {
2138 /* WA for dev. #4.3 */
Stephen Hemminger793b8832005-09-14 16:06:14 -07002139 sky2_write16(hw, STAT_TX_IDX_TH, 0xfff); /* Tx Threshold */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002140
2141 /* set Status-FIFO watermark */
2142 sky2_write8(hw, STAT_FIFO_WM, 0x21); /* WA for dev. #4.18 */
2143
2144 /* set Status-FIFO ISR watermark */
Stephen Hemminger793b8832005-09-14 16:06:14 -07002145 sky2_write8(hw, STAT_FIFO_ISR_WM, 0x07); /* WA for dev. #4.18 */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002146
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002147 } else {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002148 sky2_write16(hw, STAT_TX_IDX_TH, 0x000a);
2149
2150 /* set Status-FIFO watermark */
2151 sky2_write8(hw, STAT_FIFO_WM, 0x10);
2152
2153 /* set Status-FIFO ISR watermark */
2154 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0)
2155 sky2_write8(hw, STAT_FIFO_ISR_WM, 0x10);
2156
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07002157 else /* WA dev 4.109 */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002158 sky2_write8(hw, STAT_FIFO_ISR_WM, 0x04);
2159
2160 sky2_write32(hw, STAT_ISR_TIMER_INI, 0x0190);
2161 }
2162
Stephen Hemminger793b8832005-09-14 16:06:14 -07002163 /* enable status unit */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002164 sky2_write32(hw, STAT_CTRL, SC_STAT_OP_ON);
2165
2166 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
2167 sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
2168 sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
2169
2170 return 0;
2171}
2172
2173static inline u32 sky2_supported_modes(const struct sky2_hw *hw)
2174{
2175 u32 modes;
2176 if (hw->copper) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07002177 modes = SUPPORTED_10baseT_Half
2178 | SUPPORTED_10baseT_Full
2179 | SUPPORTED_100baseT_Half
2180 | SUPPORTED_100baseT_Full
2181 | SUPPORTED_Autoneg | SUPPORTED_TP;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002182
2183 if (hw->chip_id != CHIP_ID_YUKON_FE)
2184 modes |= SUPPORTED_1000baseT_Half
Stephen Hemminger793b8832005-09-14 16:06:14 -07002185 | SUPPORTED_1000baseT_Full;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002186 } else
2187 modes = SUPPORTED_1000baseT_Full | SUPPORTED_FIBRE
Stephen Hemminger793b8832005-09-14 16:06:14 -07002188 | SUPPORTED_Autoneg;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002189 return modes;
2190}
2191
Stephen Hemminger793b8832005-09-14 16:06:14 -07002192static int sky2_get_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002193{
2194 struct sky2_port *sky2 = netdev_priv(dev);
2195 struct sky2_hw *hw = sky2->hw;
2196
2197 ecmd->transceiver = XCVR_INTERNAL;
2198 ecmd->supported = sky2_supported_modes(hw);
2199 ecmd->phy_address = PHY_ADDR_MARV;
2200 if (hw->copper) {
2201 ecmd->supported = SUPPORTED_10baseT_Half
Stephen Hemminger793b8832005-09-14 16:06:14 -07002202 | SUPPORTED_10baseT_Full
2203 | SUPPORTED_100baseT_Half
2204 | SUPPORTED_100baseT_Full
2205 | SUPPORTED_1000baseT_Half
2206 | SUPPORTED_1000baseT_Full
2207 | SUPPORTED_Autoneg | SUPPORTED_TP;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002208 ecmd->port = PORT_TP;
2209 } else
2210 ecmd->port = PORT_FIBRE;
2211
2212 ecmd->advertising = sky2->advertising;
2213 ecmd->autoneg = sky2->autoneg;
2214 ecmd->speed = sky2->speed;
2215 ecmd->duplex = sky2->duplex;
2216 return 0;
2217}
2218
2219static int sky2_set_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
2220{
2221 struct sky2_port *sky2 = netdev_priv(dev);
2222 const struct sky2_hw *hw = sky2->hw;
2223 u32 supported = sky2_supported_modes(hw);
2224
2225 if (ecmd->autoneg == AUTONEG_ENABLE) {
2226 ecmd->advertising = supported;
2227 sky2->duplex = -1;
2228 sky2->speed = -1;
2229 } else {
2230 u32 setting;
2231
Stephen Hemminger793b8832005-09-14 16:06:14 -07002232 switch (ecmd->speed) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002233 case SPEED_1000:
2234 if (ecmd->duplex == DUPLEX_FULL)
2235 setting = SUPPORTED_1000baseT_Full;
2236 else if (ecmd->duplex == DUPLEX_HALF)
2237 setting = SUPPORTED_1000baseT_Half;
2238 else
2239 return -EINVAL;
2240 break;
2241 case SPEED_100:
2242 if (ecmd->duplex == DUPLEX_FULL)
2243 setting = SUPPORTED_100baseT_Full;
2244 else if (ecmd->duplex == DUPLEX_HALF)
2245 setting = SUPPORTED_100baseT_Half;
2246 else
2247 return -EINVAL;
2248 break;
2249
2250 case SPEED_10:
2251 if (ecmd->duplex == DUPLEX_FULL)
2252 setting = SUPPORTED_10baseT_Full;
2253 else if (ecmd->duplex == DUPLEX_HALF)
2254 setting = SUPPORTED_10baseT_Half;
2255 else
2256 return -EINVAL;
2257 break;
2258 default:
2259 return -EINVAL;
2260 }
2261
2262 if ((setting & supported) == 0)
2263 return -EINVAL;
2264
2265 sky2->speed = ecmd->speed;
2266 sky2->duplex = ecmd->duplex;
2267 }
2268
2269 sky2->autoneg = ecmd->autoneg;
2270 sky2->advertising = ecmd->advertising;
2271
2272 if (netif_running(dev)) {
2273 sky2_down(dev);
2274 sky2_up(dev);
2275 }
2276
2277 return 0;
2278}
2279
2280static void sky2_get_drvinfo(struct net_device *dev,
2281 struct ethtool_drvinfo *info)
2282{
2283 struct sky2_port *sky2 = netdev_priv(dev);
2284
2285 strcpy(info->driver, DRV_NAME);
2286 strcpy(info->version, DRV_VERSION);
2287 strcpy(info->fw_version, "N/A");
2288 strcpy(info->bus_info, pci_name(sky2->hw->pdev));
2289}
2290
2291static const struct sky2_stat {
Stephen Hemminger793b8832005-09-14 16:06:14 -07002292 char name[ETH_GSTRING_LEN];
2293 u16 offset;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002294} sky2_stats[] = {
2295 { "tx_bytes", GM_TXO_OK_HI },
2296 { "rx_bytes", GM_RXO_OK_HI },
2297 { "tx_broadcast", GM_TXF_BC_OK },
2298 { "rx_broadcast", GM_RXF_BC_OK },
2299 { "tx_multicast", GM_TXF_MC_OK },
2300 { "rx_multicast", GM_RXF_MC_OK },
2301 { "tx_unicast", GM_TXF_UC_OK },
2302 { "rx_unicast", GM_RXF_UC_OK },
2303 { "tx_mac_pause", GM_TXF_MPAUSE },
2304 { "rx_mac_pause", GM_RXF_MPAUSE },
2305 { "collisions", GM_TXF_SNG_COL },
2306 { "late_collision",GM_TXF_LAT_COL },
2307 { "aborted", GM_TXF_ABO_COL },
2308 { "multi_collisions", GM_TXF_MUL_COL },
2309 { "fifo_underrun", GM_TXE_FIFO_UR },
2310 { "fifo_overflow", GM_RXE_FIFO_OV },
2311 { "rx_toolong", GM_RXF_LNG_ERR },
2312 { "rx_jabber", GM_RXF_JAB_PKT },
2313 { "rx_runt", GM_RXE_FRAG },
2314 { "rx_too_long", GM_RXF_LNG_ERR },
2315 { "rx_fcs_error", GM_RXF_FCS_ERR },
2316};
2317
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002318static u32 sky2_get_rx_csum(struct net_device *dev)
2319{
2320 struct sky2_port *sky2 = netdev_priv(dev);
2321
2322 return sky2->rx_csum;
2323}
2324
2325static int sky2_set_rx_csum(struct net_device *dev, u32 data)
2326{
2327 struct sky2_port *sky2 = netdev_priv(dev);
2328
2329 sky2->rx_csum = data;
Stephen Hemminger793b8832005-09-14 16:06:14 -07002330
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002331 sky2_write32(sky2->hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
2332 data ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
2333
2334 return 0;
2335}
2336
2337static u32 sky2_get_msglevel(struct net_device *netdev)
2338{
2339 struct sky2_port *sky2 = netdev_priv(netdev);
2340 return sky2->msg_enable;
2341}
2342
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07002343static int sky2_nway_reset(struct net_device *dev)
2344{
2345 struct sky2_port *sky2 = netdev_priv(dev);
2346 struct sky2_hw *hw = sky2->hw;
2347
2348 if (sky2->autoneg != AUTONEG_ENABLE)
2349 return -EINVAL;
2350
2351 netif_stop_queue(dev);
2352
2353 spin_lock_irq(&hw->phy_lock);
2354 sky2_phy_reset(hw, sky2->port);
2355 sky2_phy_init(hw, sky2->port);
2356 spin_unlock_irq(&hw->phy_lock);
2357
2358 return 0;
2359}
2360
Stephen Hemminger793b8832005-09-14 16:06:14 -07002361static void sky2_phy_stats(struct sky2_port *sky2, u64 * data, unsigned count)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002362{
2363 struct sky2_hw *hw = sky2->hw;
2364 unsigned port = sky2->port;
2365 int i;
2366
2367 data[0] = (u64) gma_read32(hw, port, GM_TXO_OK_HI) << 32
Stephen Hemminger793b8832005-09-14 16:06:14 -07002368 | (u64) gma_read32(hw, port, GM_TXO_OK_LO);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002369 data[1] = (u64) gma_read32(hw, port, GM_RXO_OK_HI) << 32
Stephen Hemminger793b8832005-09-14 16:06:14 -07002370 | (u64) gma_read32(hw, port, GM_RXO_OK_LO);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002371
Stephen Hemminger793b8832005-09-14 16:06:14 -07002372 for (i = 2; i < count; i++)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002373 data[i] = (u64) gma_read32(hw, port, sky2_stats[i].offset);
2374}
2375
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002376static void sky2_set_msglevel(struct net_device *netdev, u32 value)
2377{
2378 struct sky2_port *sky2 = netdev_priv(netdev);
2379 sky2->msg_enable = value;
2380}
2381
2382static int sky2_get_stats_count(struct net_device *dev)
2383{
2384 return ARRAY_SIZE(sky2_stats);
2385}
2386
2387static void sky2_get_ethtool_stats(struct net_device *dev,
Stephen Hemminger793b8832005-09-14 16:06:14 -07002388 struct ethtool_stats *stats, u64 * data)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002389{
2390 struct sky2_port *sky2 = netdev_priv(dev);
2391
Stephen Hemminger793b8832005-09-14 16:06:14 -07002392 sky2_phy_stats(sky2, data, ARRAY_SIZE(sky2_stats));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002393}
2394
Stephen Hemminger793b8832005-09-14 16:06:14 -07002395static void sky2_get_strings(struct net_device *dev, u32 stringset, u8 * data)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002396{
2397 int i;
2398
2399 switch (stringset) {
2400 case ETH_SS_STATS:
2401 for (i = 0; i < ARRAY_SIZE(sky2_stats); i++)
2402 memcpy(data + i * ETH_GSTRING_LEN,
2403 sky2_stats[i].name, ETH_GSTRING_LEN);
2404 break;
2405 }
2406}
2407
2408/* Use hardware MIB variables for critical path statistics and
2409 * transmit feedback not reported at interrupt.
2410 * Other errors are accounted for in interrupt handler.
2411 */
2412static struct net_device_stats *sky2_get_stats(struct net_device *dev)
2413{
2414 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002415 u64 data[13];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002416
Stephen Hemminger793b8832005-09-14 16:06:14 -07002417 sky2_phy_stats(sky2, data, ARRAY_SIZE(data));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002418
2419 sky2->net_stats.tx_bytes = data[0];
2420 sky2->net_stats.rx_bytes = data[1];
2421 sky2->net_stats.tx_packets = data[2] + data[4] + data[6];
2422 sky2->net_stats.rx_packets = data[3] + data[5] + data[7];
2423 sky2->net_stats.multicast = data[5] + data[7];
2424 sky2->net_stats.collisions = data[10];
2425 sky2->net_stats.tx_aborted_errors = data[12];
2426
2427 return &sky2->net_stats;
2428}
2429
2430static int sky2_set_mac_address(struct net_device *dev, void *p)
2431{
2432 struct sky2_port *sky2 = netdev_priv(dev);
2433 struct sockaddr *addr = p;
2434 int err = 0;
2435
2436 if (!is_valid_ether_addr(addr->sa_data))
2437 return -EADDRNOTAVAIL;
2438
2439 sky2_down(dev);
2440 memcpy(dev->dev_addr, addr->sa_data, ETH_ALEN);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002441 memcpy_toio(sky2->hw->regs + B2_MAC_1 + sky2->port * 8,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002442 dev->dev_addr, ETH_ALEN);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002443 memcpy_toio(sky2->hw->regs + B2_MAC_2 + sky2->port * 8,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002444 dev->dev_addr, ETH_ALEN);
2445 if (dev->flags & IFF_UP)
2446 err = sky2_up(dev);
2447 return err;
2448}
2449
2450static void sky2_set_multicast(struct net_device *dev)
2451{
2452 struct sky2_port *sky2 = netdev_priv(dev);
2453 struct sky2_hw *hw = sky2->hw;
2454 unsigned port = sky2->port;
2455 struct dev_mc_list *list = dev->mc_list;
2456 u16 reg;
2457 u8 filter[8];
2458
2459 memset(filter, 0, sizeof(filter));
2460
2461 reg = gma_read16(hw, port, GM_RX_CTRL);
2462 reg |= GM_RXCR_UCF_ENA;
2463
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07002464 if (dev->flags & IFF_PROMISC) /* promiscuous */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002465 reg &= ~(GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002466 else if ((dev->flags & IFF_ALLMULTI) || dev->mc_count > 16) /* all multicast */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002467 memset(filter, 0xff, sizeof(filter));
Stephen Hemminger793b8832005-09-14 16:06:14 -07002468 else if (dev->mc_count == 0) /* no multicast */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002469 reg &= ~GM_RXCR_MCF_ENA;
2470 else {
2471 int i;
2472 reg |= GM_RXCR_MCF_ENA;
2473
2474 for (i = 0; list && i < dev->mc_count; i++, list = list->next) {
2475 u32 bit = ether_crc(ETH_ALEN, list->dmi_addr) & 0x3f;
Stephen Hemminger793b8832005-09-14 16:06:14 -07002476 filter[bit / 8] |= 1 << (bit % 8);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002477 }
2478 }
2479
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002480 gma_write16(hw, port, GM_MC_ADDR_H1,
Stephen Hemminger793b8832005-09-14 16:06:14 -07002481 (u16) filter[0] | ((u16) filter[1] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002482 gma_write16(hw, port, GM_MC_ADDR_H2,
Stephen Hemminger793b8832005-09-14 16:06:14 -07002483 (u16) filter[2] | ((u16) filter[3] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002484 gma_write16(hw, port, GM_MC_ADDR_H3,
Stephen Hemminger793b8832005-09-14 16:06:14 -07002485 (u16) filter[4] | ((u16) filter[5] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002486 gma_write16(hw, port, GM_MC_ADDR_H4,
Stephen Hemminger793b8832005-09-14 16:06:14 -07002487 (u16) filter[6] | ((u16) filter[7] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002488
2489 gma_write16(hw, port, GM_RX_CTRL, reg);
2490}
2491
2492/* Can have one global because blinking is controlled by
2493 * ethtool and that is always under RTNL mutex
2494 */
2495static inline void sky2_led(struct sky2_hw *hw, unsigned port, int on)
2496{
Stephen Hemminger793b8832005-09-14 16:06:14 -07002497 u16 pg;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002498
Stephen Hemminger793b8832005-09-14 16:06:14 -07002499 spin_lock_bh(&hw->phy_lock);
2500 switch (hw->chip_id) {
2501 case CHIP_ID_YUKON_XL:
2502 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
2503 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
2504 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
2505 on ? (PHY_M_LEDC_LOS_CTRL(1) |
2506 PHY_M_LEDC_INIT_CTRL(7) |
2507 PHY_M_LEDC_STA1_CTRL(7) |
2508 PHY_M_LEDC_STA0_CTRL(7))
2509 : 0);
2510
2511 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
2512 break;
2513
2514 default:
2515 gm_phy_write(hw, port, PHY_MARV_LED_CTRL, 0);
2516 gm_phy_write(hw, port, PHY_MARV_LED_OVER,
2517 on ? PHY_M_LED_MO_DUP(MO_LED_ON) |
2518 PHY_M_LED_MO_10(MO_LED_ON) |
2519 PHY_M_LED_MO_100(MO_LED_ON) |
2520 PHY_M_LED_MO_1000(MO_LED_ON) |
2521 PHY_M_LED_MO_RX(MO_LED_ON)
2522 : PHY_M_LED_MO_DUP(MO_LED_OFF) |
2523 PHY_M_LED_MO_10(MO_LED_OFF) |
2524 PHY_M_LED_MO_100(MO_LED_OFF) |
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002525 PHY_M_LED_MO_1000(MO_LED_OFF) |
2526 PHY_M_LED_MO_RX(MO_LED_OFF));
2527
Stephen Hemminger793b8832005-09-14 16:06:14 -07002528 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002529 spin_unlock_bh(&hw->phy_lock);
2530}
2531
2532/* blink LED's for finding board */
2533static int sky2_phys_id(struct net_device *dev, u32 data)
2534{
2535 struct sky2_port *sky2 = netdev_priv(dev);
2536 struct sky2_hw *hw = sky2->hw;
2537 unsigned port = sky2->port;
Stephen Hemminger793b8832005-09-14 16:06:14 -07002538 u16 ledctrl, ledover = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002539 long ms;
2540 int onoff = 1;
2541
Stephen Hemminger793b8832005-09-14 16:06:14 -07002542 if (!data || data > (u32) (MAX_SCHEDULE_TIMEOUT / HZ))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002543 ms = jiffies_to_msecs(MAX_SCHEDULE_TIMEOUT);
2544 else
2545 ms = data * 1000;
2546
2547 /* save initial values */
2548 spin_lock_bh(&hw->phy_lock);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002549 if (hw->chip_id == CHIP_ID_YUKON_XL) {
2550 u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
2551 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
2552 ledctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
2553 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
2554 } else {
2555 ledctrl = gm_phy_read(hw, port, PHY_MARV_LED_CTRL);
2556 ledover = gm_phy_read(hw, port, PHY_MARV_LED_OVER);
2557 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002558 spin_unlock_bh(&hw->phy_lock);
2559
2560 while (ms > 0) {
2561 sky2_led(hw, port, onoff);
2562 onoff = !onoff;
2563
2564 if (msleep_interruptible(250))
2565 break; /* interrupted */
2566 ms -= 250;
2567 }
2568
2569 /* resume regularly scheduled programming */
2570 spin_lock_bh(&hw->phy_lock);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002571 if (hw->chip_id == CHIP_ID_YUKON_XL) {
2572 u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
2573 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
2574 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ledctrl);
2575 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
2576 } else {
2577 gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
2578 gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);
2579 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002580 spin_unlock_bh(&hw->phy_lock);
2581
2582 return 0;
2583}
2584
2585static void sky2_get_pauseparam(struct net_device *dev,
2586 struct ethtool_pauseparam *ecmd)
2587{
2588 struct sky2_port *sky2 = netdev_priv(dev);
2589
2590 ecmd->tx_pause = sky2->tx_pause;
2591 ecmd->rx_pause = sky2->rx_pause;
2592 ecmd->autoneg = sky2->autoneg;
2593}
2594
2595static int sky2_set_pauseparam(struct net_device *dev,
2596 struct ethtool_pauseparam *ecmd)
2597{
2598 struct sky2_port *sky2 = netdev_priv(dev);
2599 int err = 0;
2600
2601 sky2->autoneg = ecmd->autoneg;
2602 sky2->tx_pause = ecmd->tx_pause != 0;
2603 sky2->rx_pause = ecmd->rx_pause != 0;
2604
2605 if (netif_running(dev)) {
2606 sky2_down(dev);
2607 err = sky2_up(dev);
2608 }
2609
2610 return err;
2611}
2612
2613#ifdef CONFIG_PM
2614static void sky2_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
2615{
2616 struct sky2_port *sky2 = netdev_priv(dev);
2617
2618 wol->supported = WAKE_MAGIC;
2619 wol->wolopts = sky2->wol ? WAKE_MAGIC : 0;
2620}
2621
2622static int sky2_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
2623{
2624 struct sky2_port *sky2 = netdev_priv(dev);
2625 struct sky2_hw *hw = sky2->hw;
2626
2627 if (wol->wolopts != WAKE_MAGIC && wol->wolopts != 0)
2628 return -EOPNOTSUPP;
2629
2630 sky2->wol = wol->wolopts == WAKE_MAGIC;
2631
2632 if (sky2->wol) {
2633 memcpy_toio(hw->regs + WOL_MAC_ADDR, dev->dev_addr, ETH_ALEN);
2634
2635 sky2_write16(hw, WOL_CTRL_STAT,
2636 WOL_CTL_ENA_PME_ON_MAGIC_PKT |
2637 WOL_CTL_ENA_MAGIC_PKT_UNIT);
2638 } else
2639 sky2_write16(hw, WOL_CTRL_STAT, WOL_CTL_DEFAULT);
2640
2641 return 0;
2642}
2643#endif
2644
Stephen Hemminger793b8832005-09-14 16:06:14 -07002645static void sky2_get_ringparam(struct net_device *dev,
2646 struct ethtool_ringparam *ering)
2647{
2648 struct sky2_port *sky2 = netdev_priv(dev);
2649
2650 ering->rx_max_pending = RX_MAX_PENDING;
2651 ering->rx_mini_max_pending = 0;
2652 ering->rx_jumbo_max_pending = 0;
2653 ering->tx_max_pending = TX_RING_SIZE - 1;
2654
2655 ering->rx_pending = sky2->rx_pending;
2656 ering->rx_mini_pending = 0;
2657 ering->rx_jumbo_pending = 0;
2658 ering->tx_pending = sky2->tx_pending;
2659}
2660
2661static int sky2_set_ringparam(struct net_device *dev,
2662 struct ethtool_ringparam *ering)
2663{
2664 struct sky2_port *sky2 = netdev_priv(dev);
2665 int err = 0;
2666
2667 if (ering->rx_pending > RX_MAX_PENDING ||
2668 ering->rx_pending < 8 ||
2669 ering->tx_pending < MAX_SKB_TX_LE ||
2670 ering->tx_pending > TX_RING_SIZE - 1)
2671 return -EINVAL;
2672
2673 if (netif_running(dev))
2674 sky2_down(dev);
2675
2676 sky2->rx_pending = ering->rx_pending;
2677 sky2->tx_pending = ering->tx_pending;
2678
2679 if (netif_running(dev))
2680 err = sky2_up(dev);
2681
2682 return err;
2683}
2684
Stephen Hemminger793b8832005-09-14 16:06:14 -07002685static int sky2_get_regs_len(struct net_device *dev)
2686{
Stephen Hemminger6e4cbb32005-09-19 15:47:57 -07002687 return 0x4000;
Stephen Hemminger793b8832005-09-14 16:06:14 -07002688}
2689
2690/*
2691 * Returns copy of control register region
Stephen Hemminger6e4cbb32005-09-19 15:47:57 -07002692 * Note: access to the RAM address register set will cause timeouts.
Stephen Hemminger793b8832005-09-14 16:06:14 -07002693 */
2694static void sky2_get_regs(struct net_device *dev, struct ethtool_regs *regs,
2695 void *p)
2696{
2697 const struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002698 const void __iomem *io = sky2->hw->regs;
Stephen Hemminger793b8832005-09-14 16:06:14 -07002699
Stephen Hemminger6e4cbb32005-09-19 15:47:57 -07002700 BUG_ON(regs->len < B3_RI_WTO_R1);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002701 regs->version = 1;
Stephen Hemminger6e4cbb32005-09-19 15:47:57 -07002702 memset(p, 0, regs->len);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002703
Stephen Hemminger6e4cbb32005-09-19 15:47:57 -07002704 memcpy_fromio(p, io, B3_RAM_ADDR);
2705
2706 memcpy_fromio(p + B3_RI_WTO_R1,
2707 io + B3_RI_WTO_R1,
2708 regs->len - B3_RI_WTO_R1);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002709}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002710
2711static struct ethtool_ops sky2_ethtool_ops = {
Stephen Hemminger793b8832005-09-14 16:06:14 -07002712 .get_settings = sky2_get_settings,
2713 .set_settings = sky2_set_settings,
2714 .get_drvinfo = sky2_get_drvinfo,
2715 .get_msglevel = sky2_get_msglevel,
2716 .set_msglevel = sky2_set_msglevel,
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07002717 .nway_reset = sky2_nway_reset,
Stephen Hemminger793b8832005-09-14 16:06:14 -07002718 .get_regs_len = sky2_get_regs_len,
2719 .get_regs = sky2_get_regs,
2720 .get_link = ethtool_op_get_link,
2721 .get_sg = ethtool_op_get_sg,
2722 .set_sg = ethtool_op_set_sg,
2723 .get_tx_csum = ethtool_op_get_tx_csum,
2724 .set_tx_csum = ethtool_op_set_tx_csum,
2725 .get_tso = ethtool_op_get_tso,
2726 .set_tso = ethtool_op_set_tso,
2727 .get_rx_csum = sky2_get_rx_csum,
2728 .set_rx_csum = sky2_set_rx_csum,
2729 .get_strings = sky2_get_strings,
2730 .get_ringparam = sky2_get_ringparam,
2731 .set_ringparam = sky2_set_ringparam,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002732 .get_pauseparam = sky2_get_pauseparam,
2733 .set_pauseparam = sky2_set_pauseparam,
2734#ifdef CONFIG_PM
Stephen Hemminger793b8832005-09-14 16:06:14 -07002735 .get_wol = sky2_get_wol,
2736 .set_wol = sky2_set_wol,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002737#endif
Stephen Hemminger793b8832005-09-14 16:06:14 -07002738 .phys_id = sky2_phys_id,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002739 .get_stats_count = sky2_get_stats_count,
2740 .get_ethtool_stats = sky2_get_ethtool_stats,
Stephen Hemminger2995bfb2005-09-28 10:01:03 -07002741 .get_perm_addr = ethtool_op_get_perm_addr,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002742};
2743
2744/* Initialize network device */
2745static __devinit struct net_device *sky2_init_netdev(struct sky2_hw *hw,
2746 unsigned port, int highmem)
2747{
2748 struct sky2_port *sky2;
2749 struct net_device *dev = alloc_etherdev(sizeof(*sky2));
2750
2751 if (!dev) {
2752 printk(KERN_ERR "sky2 etherdev alloc failed");
2753 return NULL;
2754 }
2755
2756 SET_MODULE_OWNER(dev);
2757 SET_NETDEV_DEV(dev, &hw->pdev->dev);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08002758 dev->irq = hw->pdev->irq;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002759 dev->open = sky2_up;
2760 dev->stop = sky2_down;
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08002761 dev->do_ioctl = sky2_ioctl;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002762 dev->hard_start_xmit = sky2_xmit_frame;
2763 dev->get_stats = sky2_get_stats;
2764 dev->set_multicast_list = sky2_set_multicast;
2765 dev->set_mac_address = sky2_set_mac_address;
2766 dev->change_mtu = sky2_change_mtu;
2767 SET_ETHTOOL_OPS(dev, &sky2_ethtool_ops);
2768 dev->tx_timeout = sky2_tx_timeout;
2769 dev->watchdog_timeo = TX_WATCHDOG;
2770 if (port == 0)
2771 dev->poll = sky2_poll;
2772 dev->weight = NAPI_WEIGHT;
2773#ifdef CONFIG_NET_POLL_CONTROLLER
2774 dev->poll_controller = sky2_netpoll;
2775#endif
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002776
2777 sky2 = netdev_priv(dev);
2778 sky2->netdev = dev;
2779 sky2->hw = hw;
2780 sky2->msg_enable = netif_msg_init(debug, default_msg);
2781
2782 spin_lock_init(&sky2->tx_lock);
2783 /* Auto speed and flow control */
2784 sky2->autoneg = AUTONEG_ENABLE;
2785 sky2->tx_pause = 0;
2786 sky2->rx_pause = 1;
2787 sky2->duplex = -1;
2788 sky2->speed = -1;
2789 sky2->advertising = sky2_supported_modes(hw);
2790 sky2->rx_csum = 1;
Stephen Hemminger793b8832005-09-14 16:06:14 -07002791 tasklet_init(&sky2->phy_task, sky2_phy_task, (unsigned long)sky2);
2792 sky2->tx_pending = TX_DEF_PENDING;
2793 sky2->rx_pending = is_ec_a1(hw) ? 8 : RX_DEF_PENDING;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002794
2795 hw->dev[port] = dev;
2796
2797 sky2->port = port;
2798
Stephen Hemminger793b8832005-09-14 16:06:14 -07002799 dev->features |= NETIF_F_LLTX | NETIF_F_TSO;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002800 if (highmem)
2801 dev->features |= NETIF_F_HIGHDMA;
Stephen Hemminger793b8832005-09-14 16:06:14 -07002802 dev->features |= NETIF_F_IP_CSUM | NETIF_F_SG;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002803
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07002804#ifdef SKY2_VLAN_TAG_USED
2805 dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
2806 dev->vlan_rx_register = sky2_vlan_rx_register;
2807 dev->vlan_rx_kill_vid = sky2_vlan_rx_kill_vid;
2808#endif
2809
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002810 /* read the mac address */
Stephen Hemminger793b8832005-09-14 16:06:14 -07002811 memcpy_fromio(dev->dev_addr, hw->regs + B2_MAC_1 + port * 8, ETH_ALEN);
Stephen Hemminger2995bfb2005-09-28 10:01:03 -07002812 memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002813
2814 /* device is off until link detection */
2815 netif_carrier_off(dev);
2816 netif_stop_queue(dev);
2817
2818 return dev;
2819}
2820
2821static inline void sky2_show_addr(struct net_device *dev)
2822{
2823 const struct sky2_port *sky2 = netdev_priv(dev);
2824
2825 if (netif_msg_probe(sky2))
2826 printk(KERN_INFO PFX "%s: addr %02x:%02x:%02x:%02x:%02x:%02x\n",
2827 dev->name,
2828 dev->dev_addr[0], dev->dev_addr[1], dev->dev_addr[2],
2829 dev->dev_addr[3], dev->dev_addr[4], dev->dev_addr[5]);
2830}
2831
2832static int __devinit sky2_probe(struct pci_dev *pdev,
2833 const struct pci_device_id *ent)
2834{
Stephen Hemminger793b8832005-09-14 16:06:14 -07002835 struct net_device *dev, *dev1 = NULL;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002836 struct sky2_hw *hw;
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07002837 int err, pm_cap, using_dac = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002838
Stephen Hemminger793b8832005-09-14 16:06:14 -07002839 err = pci_enable_device(pdev);
2840 if (err) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002841 printk(KERN_ERR PFX "%s cannot enable PCI device\n",
2842 pci_name(pdev));
2843 goto err_out;
2844 }
2845
Stephen Hemminger793b8832005-09-14 16:06:14 -07002846 err = pci_request_regions(pdev, DRV_NAME);
2847 if (err) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002848 printk(KERN_ERR PFX "%s cannot obtain PCI resources\n",
2849 pci_name(pdev));
Stephen Hemminger793b8832005-09-14 16:06:14 -07002850 goto err_out;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002851 }
2852
2853 pci_set_master(pdev);
2854
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07002855 /* Find power-management capability. */
2856 pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
2857 if (pm_cap == 0) {
2858 printk(KERN_ERR PFX "Cannot find PowerManagement capability, "
2859 "aborting.\n");
2860 err = -EIO;
2861 goto err_out_free_regions;
2862 }
2863
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002864 if (sizeof(dma_addr_t) > sizeof(u32)) {
2865 err = pci_set_dma_mask(pdev, DMA_64BIT_MASK);
2866 if (!err)
2867 using_dac = 1;
2868 }
2869
2870 if (!using_dac) {
2871 err = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
2872 if (err) {
2873 printk(KERN_ERR PFX "%s no usable DMA configuration\n",
2874 pci_name(pdev));
2875 goto err_out_free_regions;
2876 }
2877 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002878#ifdef __BIG_ENDIAN
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07002879 /* byte swap descriptors in hardware */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002880 {
2881 u32 reg;
2882
2883 pci_read_config_dword(pdev, PCI_DEV_REG2, &reg);
2884 reg |= PCI_REV_DESC;
2885 pci_write_config_dword(pdev, PCI_DEV_REG2, reg);
2886 }
2887#endif
2888
2889 err = -ENOMEM;
2890 hw = kmalloc(sizeof(*hw), GFP_KERNEL);
2891 if (!hw) {
2892 printk(KERN_ERR PFX "%s: cannot allocate hardware struct\n",
2893 pci_name(pdev));
2894 goto err_out_free_regions;
2895 }
2896
2897 memset(hw, 0, sizeof(*hw));
2898 hw->pdev = pdev;
2899 spin_lock_init(&hw->phy_lock);
2900
2901 hw->regs = ioremap_nocache(pci_resource_start(pdev, 0), 0x4000);
2902 if (!hw->regs) {
2903 printk(KERN_ERR PFX "%s: cannot map device registers\n",
2904 pci_name(pdev));
2905 goto err_out_free_hw;
2906 }
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07002907 hw->pm_cap = pm_cap;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002908
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002909 err = sky2_reset(hw);
2910 if (err)
Stephen Hemminger793b8832005-09-14 16:06:14 -07002911 goto err_out_iounmap;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002912
Stephen Hemminger793b8832005-09-14 16:06:14 -07002913 printk(KERN_INFO PFX "addr 0x%lx irq %d Yukon-%s (0x%x) rev %d\n",
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002914 pci_resource_start(pdev, 0), pdev->irq,
Stephen Hemminger793b8832005-09-14 16:06:14 -07002915 yukon_name[hw->chip_id - CHIP_ID_YUKON],
2916 hw->chip_id, hw->chip_rev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002917
Stephen Hemminger793b8832005-09-14 16:06:14 -07002918 dev = sky2_init_netdev(hw, 0, using_dac);
2919 if (!dev)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002920 goto err_out_free_pci;
2921
Stephen Hemminger793b8832005-09-14 16:06:14 -07002922 err = register_netdev(dev);
2923 if (err) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002924 printk(KERN_ERR PFX "%s: cannot register net device\n",
2925 pci_name(pdev));
2926 goto err_out_free_netdev;
2927 }
2928
2929 sky2_show_addr(dev);
2930
2931 if (hw->ports > 1 && (dev1 = sky2_init_netdev(hw, 1, using_dac))) {
2932 if (register_netdev(dev1) == 0)
2933 sky2_show_addr(dev1);
2934 else {
2935 /* Failure to register second port need not be fatal */
Stephen Hemminger793b8832005-09-14 16:06:14 -07002936 printk(KERN_WARNING PFX
2937 "register of second port failed\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002938 hw->dev[1] = NULL;
2939 free_netdev(dev1);
2940 }
2941 }
2942
Stephen Hemminger793b8832005-09-14 16:06:14 -07002943 err = request_irq(pdev->irq, sky2_intr, SA_SHIRQ, DRV_NAME, hw);
2944 if (err) {
2945 printk(KERN_ERR PFX "%s: cannot assign irq %d\n",
2946 pci_name(pdev), pdev->irq);
2947 goto err_out_unregister;
2948 }
2949
2950 hw->intr_mask = Y2_IS_BASE;
2951 sky2_write32(hw, B0_IMSK, hw->intr_mask);
2952
2953 pci_set_drvdata(pdev, hw);
2954
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002955 return 0;
2956
Stephen Hemminger793b8832005-09-14 16:06:14 -07002957err_out_unregister:
2958 if (dev1) {
2959 unregister_netdev(dev1);
2960 free_netdev(dev1);
2961 }
2962 unregister_netdev(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002963err_out_free_netdev:
2964 free_netdev(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002965err_out_free_pci:
Stephen Hemminger793b8832005-09-14 16:06:14 -07002966 sky2_write8(hw, B0_CTST, CS_RST_SET);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002967 pci_free_consistent(hw->pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
2968err_out_iounmap:
2969 iounmap(hw->regs);
2970err_out_free_hw:
2971 kfree(hw);
2972err_out_free_regions:
2973 pci_release_regions(pdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002974 pci_disable_device(pdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002975err_out:
2976 return err;
2977}
2978
2979static void __devexit sky2_remove(struct pci_dev *pdev)
2980{
Stephen Hemminger793b8832005-09-14 16:06:14 -07002981 struct sky2_hw *hw = pci_get_drvdata(pdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002982 struct net_device *dev0, *dev1;
2983
Stephen Hemminger793b8832005-09-14 16:06:14 -07002984 if (!hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002985 return;
2986
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002987 dev0 = hw->dev[0];
Stephen Hemminger793b8832005-09-14 16:06:14 -07002988 dev1 = hw->dev[1];
2989 if (dev1)
2990 unregister_netdev(dev1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002991 unregister_netdev(dev0);
2992
Stephen Hemminger793b8832005-09-14 16:06:14 -07002993 sky2_write32(hw, B0_IMSK, 0);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07002994 sky2_set_power_state(hw, PCI_D3hot);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002995 sky2_write16(hw, B0_Y2LED, LED_STAT_OFF);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002996 sky2_write8(hw, B0_CTST, CS_RST_SET);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07002997 sky2_read8(hw, B0_CTST);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002998
2999 free_irq(pdev->irq, hw);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003000 pci_free_consistent(pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003001 pci_release_regions(pdev);
3002 pci_disable_device(pdev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003003
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003004 if (dev1)
3005 free_netdev(dev1);
3006 free_netdev(dev0);
3007 iounmap(hw->regs);
3008 kfree(hw);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07003009
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003010 pci_set_drvdata(pdev, NULL);
3011}
3012
3013#ifdef CONFIG_PM
3014static int sky2_suspend(struct pci_dev *pdev, pm_message_t state)
3015{
Stephen Hemminger793b8832005-09-14 16:06:14 -07003016 struct sky2_hw *hw = pci_get_drvdata(pdev);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07003017 int i;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003018
3019 for (i = 0; i < 2; i++) {
3020 struct net_device *dev = hw->dev[i];
3021
3022 if (dev) {
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07003023 if (!netif_running(dev))
3024 continue;
3025
3026 sky2_down(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003027 netif_device_detach(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003028 }
3029 }
3030
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07003031 return sky2_set_power_state(hw, pci_choose_state(pdev, state));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003032}
3033
3034static int sky2_resume(struct pci_dev *pdev)
3035{
Stephen Hemminger793b8832005-09-14 16:06:14 -07003036 struct sky2_hw *hw = pci_get_drvdata(pdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003037 int i;
3038
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003039 pci_restore_state(pdev);
3040 pci_enable_wake(pdev, PCI_D0, 0);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07003041 sky2_set_power_state(hw, PCI_D0);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003042
3043 sky2_reset(hw);
3044
3045 for (i = 0; i < 2; i++) {
3046 struct net_device *dev = hw->dev[i];
3047 if (dev) {
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07003048 if (netif_running(dev)) {
3049 netif_device_attach(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003050 sky2_up(dev);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07003051 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003052 }
3053 }
3054 return 0;
3055}
3056#endif
3057
3058static struct pci_driver sky2_driver = {
Stephen Hemminger793b8832005-09-14 16:06:14 -07003059 .name = DRV_NAME,
3060 .id_table = sky2_id_table,
3061 .probe = sky2_probe,
3062 .remove = __devexit_p(sky2_remove),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003063#ifdef CONFIG_PM
Stephen Hemminger793b8832005-09-14 16:06:14 -07003064 .suspend = sky2_suspend,
3065 .resume = sky2_resume,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003066#endif
3067};
3068
3069static int __init sky2_init_module(void)
3070{
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003071 return pci_module_init(&sky2_driver);
3072}
3073
3074static void __exit sky2_cleanup_module(void)
3075{
3076 pci_unregister_driver(&sky2_driver);
3077}
3078
3079module_init(sky2_init_module);
3080module_exit(sky2_cleanup_module);
3081
3082MODULE_DESCRIPTION("Marvell Yukon 2 Gigabit Ethernet driver");
3083MODULE_AUTHOR("Stephen Hemminger <shemminger@osdl.org>");
3084MODULE_LICENSE("GPL");