blob: 3fc8683b2ff030362a3f96f30a6e0257d33f0f07 [file] [log] [blame]
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001/*
2 * New driver for Marvell Yukon 2 chipset.
3 * Based on earlier sk98lin, and skge driver.
4 *
5 * This driver intentionally does not support all the features
6 * of the original driver such as link fail-over and link management because
7 * those should be done at higher levels.
8 *
9 * Copyright (C) 2005 Stephen Hemminger <shemminger@osdl.org>
10 *
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
Stephen Hemminger798b6b12006-10-22 20:16:57 -070013 * the Free Software Foundation; either version 2 of the License.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070014 *
15 * This program is distributed in the hope that it will be useful,
16 * but WITHOUT ANY WARRANTY; without even the implied warranty of
Stephen Hemminger793b8832005-09-14 16:06:14 -070017 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070018 * GNU General Public License for more details.
19 *
20 * You should have received a copy of the GNU General Public License
21 * along with this program; if not, write to the Free Software
22 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
23 */
24
Joe Perchesada1db52010-02-17 15:01:59 +000025#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
26
Stephen Hemminger793b8832005-09-14 16:06:14 -070027#include <linux/crc32.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070028#include <linux/kernel.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070029#include <linux/module.h>
30#include <linux/netdevice.h>
Andrew Mortond0bbccf2005-11-10 15:29:27 -080031#include <linux/dma-mapping.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070032#include <linux/etherdevice.h>
33#include <linux/ethtool.h>
34#include <linux/pci.h>
Alexey Dobriyana6b7a402011-06-06 10:43:46 +000035#include <linux/interrupt.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070036#include <linux/ip.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090037#include <linux/slab.h>
Arnaldo Carvalho de Meloc9bdd4b2007-03-12 20:09:15 -030038#include <net/ip.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070039#include <linux/tcp.h>
40#include <linux/in.h>
41#include <linux/delay.h>
Stephen Hemminger91c86df2005-12-09 11:34:57 -080042#include <linux/workqueue.h>
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -070043#include <linux/if_vlan.h>
Stephen Hemmingerd70cd512005-12-09 11:35:09 -080044#include <linux/prefetch.h>
Stephen Hemminger3cf26752007-07-09 15:33:35 -070045#include <linux/debugfs.h>
shemminger@osdl.orgef743d32005-11-30 11:45:12 -080046#include <linux/mii.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070047
48#include <asm/irq.h>
49
50#include "sky2.h"
51
52#define DRV_NAME "sky2"
stephen hemmingere0a67e22010-05-13 06:12:53 +000053#define DRV_VERSION "1.28"
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070054
55/*
56 * The Yukon II chipset takes 64 bit command blocks (called list elements)
57 * that are organized into three (receive, transmit, status) different rings
Stephen Hemminger14d02632006-09-26 11:57:43 -070058 * similar to Tigon3.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070059 */
60
Stephen Hemminger14d02632006-09-26 11:57:43 -070061#define RX_LE_SIZE 1024
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070062#define RX_LE_BYTES (RX_LE_SIZE*sizeof(struct sky2_rx_le))
Stephen Hemminger14d02632006-09-26 11:57:43 -070063#define RX_MAX_PENDING (RX_LE_SIZE/6 - 2)
shemminger@osdl.org13210ce2005-11-30 11:45:14 -080064#define RX_DEF_PENDING RX_MAX_PENDING
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070065
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +000066/* This is the worst case number of transmit list elements for a single skb:
Stephen Hemminger07e31632009-09-14 06:12:55 +000067 VLAN:GSO + CKSUM + Data + skb_frags * DMA */
68#define MAX_SKB_TX_LE (2 + (sizeof(dma_addr_t)/sizeof(u32))*(MAX_SKB_FRAGS+1))
Stephen Hemmingere9c1be82009-06-17 07:30:37 +000069#define TX_MIN_PENDING (MAX_SKB_TX_LE+1)
stephen hemmingerefe91932010-04-22 13:42:56 +000070#define TX_MAX_PENDING 1024
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +000071#define TX_DEF_PENDING 127
Stephen Hemminger793b8832005-09-14 16:06:14 -070072
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070073#define TX_WATCHDOG (5 * HZ)
74#define NAPI_WEIGHT 64
75#define PHY_RETRIES 1000
76
Stephen Hemmingerf4331a62007-07-09 15:33:39 -070077#define SKY2_EEPROM_MAGIC 0x9955aabb
78
Mike McCormack060b9462010-07-29 03:34:52 +000079#define RING_NEXT(x, s) (((x)+1) & ((s)-1))
Stephen Hemmingercb5d9542006-05-08 15:11:29 -070080
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070081static const u32 default_msg =
Stephen Hemminger793b8832005-09-14 16:06:14 -070082 NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK
83 | NETIF_MSG_TIMER | NETIF_MSG_TX_ERR | NETIF_MSG_RX_ERR
Stephen Hemminger3be92a72006-01-17 13:43:17 -080084 | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070085
Stephen Hemminger793b8832005-09-14 16:06:14 -070086static int debug = -1; /* defaults above */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070087module_param(debug, int, 0);
88MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
89
Stephen Hemminger14d02632006-09-26 11:57:43 -070090static int copybreak __read_mostly = 128;
Stephen Hemmingerbdb5c582005-12-09 11:34:55 -080091module_param(copybreak, int, 0);
92MODULE_PARM_DESC(copybreak, "Receive copy threshold");
93
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -080094static int disable_msi = 0;
95module_param(disable_msi, int, 0);
96MODULE_PARM_DESC(disable_msi, "Disable Message Signaled Interrupt (MSI)");
97
Stephen Hemmingere6cac9b2008-06-17 09:04:26 -070098static DEFINE_PCI_DEVICE_TABLE(sky2_id_table) = {
Stephen Hemmingere5b74c72006-12-04 15:53:36 -080099 { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9000) }, /* SK-9Sxx */
100 { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9E00) }, /* SK-9Exx */
Stephen Hemmingere30a4ac2009-10-29 06:37:05 +0000101 { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9E01) }, /* SK-9E21M */
Stephen Hemminger2d2a3872006-05-17 14:37:04 -0700102 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4b00) }, /* DGE-560T */
Stephen Hemminger2f4a66a2006-09-01 14:52:04 -0700103 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4001) }, /* DGE-550SX */
Stephen Hemminger508f89e2006-12-01 14:29:34 -0800104 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B02) }, /* DGE-560SX */
Stephen Hemmingerf1a0b6f2007-02-06 10:45:44 -0800105 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B03) }, /* DGE-550T */
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800106 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4340) }, /* 88E8021 */
107 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4341) }, /* 88E8022 */
108 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4342) }, /* 88E8061 */
109 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4343) }, /* 88E8062 */
110 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4344) }, /* 88E8021 */
111 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4345) }, /* 88E8022 */
112 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4346) }, /* 88E8061 */
113 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4347) }, /* 88E8062 */
114 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4350) }, /* 88E8035 */
115 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4351) }, /* 88E8036 */
116 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4352) }, /* 88E8038 */
117 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4353) }, /* 88E8039 */
Stephen Hemminger05745c42007-09-19 15:36:45 -0700118 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4354) }, /* 88E8040 */
Stephen Hemmingera3b4fce2008-06-14 10:32:15 -0700119 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4355) }, /* 88E8040T */
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800120 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4356) }, /* 88EC033 */
Stephen Hemminger5a37a682007-11-08 08:20:17 -0800121 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4357) }, /* 88E8042 */
Stephen Hemminger05745c42007-09-19 15:36:45 -0700122 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x435A) }, /* 88E8048 */
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800123 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4360) }, /* 88E8052 */
124 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4361) }, /* 88E8050 */
125 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4362) }, /* 88E8053 */
126 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4363) }, /* 88E8055 */
127 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4364) }, /* 88E8056 */
Stephen Hemminger05745c42007-09-19 15:36:45 -0700128 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4365) }, /* 88E8070 */
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800129 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4366) }, /* 88EC036 */
130 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4367) }, /* 88EC032 */
131 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4368) }, /* 88EC034 */
Stephen Hemmingerf1a0b6f2007-02-06 10:45:44 -0800132 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4369) }, /* 88EC042 */
133 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436A) }, /* 88E8058 */
Stephen Hemminger69161612007-06-04 17:23:26 -0700134 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436B) }, /* 88E8071 */
Stephen Hemminger5a37a682007-11-08 08:20:17 -0800135 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436C) }, /* 88E8072 */
Stephen Hemmingered4d4162008-01-10 16:14:14 -0800136 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436D) }, /* 88E8055 */
137 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4370) }, /* 88E8075 */
Stephen Hemminger0ce8b982008-06-17 09:04:27 -0700138 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4380) }, /* 88E8057 */
Stephen Hemminger0f5aac72009-10-29 06:37:09 +0000139 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4381) }, /* 88E8059 */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700140 { 0 }
141};
Stephen Hemminger793b8832005-09-14 16:06:14 -0700142
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700143MODULE_DEVICE_TABLE(pci, sky2_id_table);
144
145/* Avoid conditionals by using array */
146static const unsigned txqaddr[] = { Q_XA1, Q_XA2 };
147static const unsigned rxqaddr[] = { Q_R1, Q_R2 };
Stephen Hemmingerf4ea4312006-05-09 14:46:54 -0700148static const u32 portirq_msk[] = { Y2_IS_PORT_1, Y2_IS_PORT_2 };
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700149
Stephen Hemmingerd1b139c2007-09-05 16:56:19 +0100150static void sky2_set_multicast(struct net_device *dev);
151
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800152/* Access to PHY via serial interconnect */
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800153static int gm_phy_write(struct sky2_hw *hw, unsigned port, u16 reg, u16 val)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700154{
155 int i;
156
157 gma_write16(hw, port, GM_SMI_DATA, val);
158 gma_write16(hw, port, GM_SMI_CTRL,
159 GM_SMI_CT_PHY_AD(PHY_ADDR_MARV) | GM_SMI_CT_REG_AD(reg));
160
161 for (i = 0; i < PHY_RETRIES; i++) {
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800162 u16 ctrl = gma_read16(hw, port, GM_SMI_CTRL);
163 if (ctrl == 0xffff)
164 goto io_error;
165
166 if (!(ctrl & GM_SMI_CT_BUSY))
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800167 return 0;
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800168
169 udelay(10);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700170 }
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800171
Mike McCormack060b9462010-07-29 03:34:52 +0000172 dev_warn(&hw->pdev->dev, "%s: phy write timeout\n", hw->dev[port]->name);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800173 return -ETIMEDOUT;
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800174
175io_error:
176 dev_err(&hw->pdev->dev, "%s: phy I/O error\n", hw->dev[port]->name);
177 return -EIO;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700178}
179
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800180static int __gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg, u16 *val)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700181{
182 int i;
183
Stephen Hemminger793b8832005-09-14 16:06:14 -0700184 gma_write16(hw, port, GM_SMI_CTRL, GM_SMI_CT_PHY_AD(PHY_ADDR_MARV)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700185 | GM_SMI_CT_REG_AD(reg) | GM_SMI_CT_OP_RD);
186
187 for (i = 0; i < PHY_RETRIES; i++) {
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800188 u16 ctrl = gma_read16(hw, port, GM_SMI_CTRL);
189 if (ctrl == 0xffff)
190 goto io_error;
191
192 if (ctrl & GM_SMI_CT_RD_VAL) {
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800193 *val = gma_read16(hw, port, GM_SMI_DATA);
194 return 0;
195 }
196
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800197 udelay(10);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700198 }
199
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800200 dev_warn(&hw->pdev->dev, "%s: phy read timeout\n", hw->dev[port]->name);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800201 return -ETIMEDOUT;
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800202io_error:
203 dev_err(&hw->pdev->dev, "%s: phy I/O error\n", hw->dev[port]->name);
204 return -EIO;
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800205}
206
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800207static inline u16 gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg)
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800208{
209 u16 v;
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800210 __gm_phy_read(hw, port, reg, &v);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800211 return v;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700212}
213
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800214
215static void sky2_power_on(struct sky2_hw *hw)
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700216{
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800217 /* switch power to VCC (WA for VAUX problem) */
218 sky2_write8(hw, B0_POWER_CTRL,
219 PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_OFF | PC_VCC_ON);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700220
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800221 /* disable Core Clock Division, */
222 sky2_write32(hw, B2_Y2_CLK_CTRL, Y2_CLK_DIV_DIS);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700223
stephen hemminger4b7c47a2010-03-29 07:36:19 +0000224 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > CHIP_REV_YU_XL_A1)
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800225 /* enable bits are inverted */
226 sky2_write8(hw, B2_Y2_CLK_GATE,
227 Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
228 Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
229 Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
230 else
231 sky2_write8(hw, B2_Y2_CLK_GATE, 0);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700232
Stephen Hemmingerea76e632007-09-19 15:36:44 -0700233 if (hw->flags & SKY2_HW_ADV_POWER_CTL) {
Stephen Hemmingerfc99fe02007-06-04 17:23:22 -0700234 u32 reg;
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700235
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800236 sky2_pci_write32(hw, PCI_DEV_REG3, 0);
Stephen Hemmingerb2345772007-08-21 14:34:02 -0700237
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800238 reg = sky2_pci_read32(hw, PCI_DEV_REG4);
Stephen Hemmingerfc99fe02007-06-04 17:23:22 -0700239 /* set all bits to 0 except bits 15..12 and 8 */
240 reg &= P_ASPM_CONTROL_MSK;
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800241 sky2_pci_write32(hw, PCI_DEV_REG4, reg);
Stephen Hemmingerfc99fe02007-06-04 17:23:22 -0700242
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800243 reg = sky2_pci_read32(hw, PCI_DEV_REG5);
Stephen Hemmingerfc99fe02007-06-04 17:23:22 -0700244 /* set all bits to 0 except bits 28 & 27 */
245 reg &= P_CTL_TIM_VMAIN_AV_MSK;
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800246 sky2_pci_write32(hw, PCI_DEV_REG5, reg);
Stephen Hemmingerfc99fe02007-06-04 17:23:22 -0700247
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800248 sky2_pci_write32(hw, PCI_CFG_REG_1, 0);
Stephen Hemminger8f709202007-06-04 17:23:25 -0700249
stephen hemminger5f8ae5c2010-02-12 06:57:59 +0000250 sky2_write16(hw, B0_CTST, Y2_HW_WOL_ON);
251
Stephen Hemminger8f709202007-06-04 17:23:25 -0700252 /* Enable workaround for dev 4.107 on Yukon-Ultra & Extreme */
253 reg = sky2_read32(hw, B2_GP_IO);
254 reg |= GLB_GPIO_STAT_RACE_DIS;
255 sky2_write32(hw, B2_GP_IO, reg);
Stephen Hemmingerb2345772007-08-21 14:34:02 -0700256
257 sky2_read32(hw, B2_GP_IO);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700258 }
Stephen Hemminger10547ae2009-08-31 07:31:41 +0000259
260 /* Turn on "driver loaded" LED */
261 sky2_write16(hw, B0_CTST, Y2_LED_STAT_ON);
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800262}
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700263
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800264static void sky2_power_aux(struct sky2_hw *hw)
265{
stephen hemminger4b7c47a2010-03-29 07:36:19 +0000266 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > CHIP_REV_YU_XL_A1)
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800267 sky2_write8(hw, B2_Y2_CLK_GATE, 0);
268 else
269 /* enable bits are inverted */
270 sky2_write8(hw, B2_Y2_CLK_GATE,
271 Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
272 Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
273 Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
274
Stephen Hemmingerc23ddf82009-09-03 06:16:25 +0000275 /* switch power to VAUX if supported and PME from D3cold */
276 if ( (sky2_read32(hw, B0_CTST) & Y2_VAUX_AVAIL) &&
277 pci_pme_capable(hw->pdev, PCI_D3cold))
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800278 sky2_write8(hw, B0_POWER_CTRL,
279 (PC_VAUX_ENA | PC_VCC_ENA |
280 PC_VAUX_ON | PC_VCC_OFF));
Stephen Hemminger10547ae2009-08-31 07:31:41 +0000281
282 /* turn off "driver loaded LED" */
283 sky2_write16(hw, B0_CTST, Y2_LED_STAT_OFF);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700284}
285
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700286static void sky2_gmac_reset(struct sky2_hw *hw, unsigned port)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700287{
288 u16 reg;
289
290 /* disable all GMAC IRQ's */
291 sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), 0);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700292
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700293 gma_write16(hw, port, GM_MC_ADDR_H1, 0); /* clear MC hash */
294 gma_write16(hw, port, GM_MC_ADDR_H2, 0);
295 gma_write16(hw, port, GM_MC_ADDR_H3, 0);
296 gma_write16(hw, port, GM_MC_ADDR_H4, 0);
297
298 reg = gma_read16(hw, port, GM_RX_CTRL);
299 reg |= GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA;
300 gma_write16(hw, port, GM_RX_CTRL, reg);
301}
302
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700303/* flow control to advertise bits */
304static const u16 copper_fc_adv[] = {
305 [FC_NONE] = 0,
306 [FC_TX] = PHY_M_AN_ASP,
307 [FC_RX] = PHY_M_AN_PC,
308 [FC_BOTH] = PHY_M_AN_PC | PHY_M_AN_ASP,
309};
310
311/* flow control to advertise bits when using 1000BaseX */
312static const u16 fiber_fc_adv[] = {
Stephen Hemmingerdf3fe1f2007-10-11 19:48:04 -0700313 [FC_NONE] = PHY_M_P_NO_PAUSE_X,
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700314 [FC_TX] = PHY_M_P_ASYM_MD_X,
315 [FC_RX] = PHY_M_P_SYM_MD_X,
Stephen Hemmingerdf3fe1f2007-10-11 19:48:04 -0700316 [FC_BOTH] = PHY_M_P_BOTH_MD_X,
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700317};
318
319/* flow control to GMA disable bits */
320static const u16 gm_fc_disable[] = {
321 [FC_NONE] = GM_GPCR_FC_RX_DIS | GM_GPCR_FC_TX_DIS,
322 [FC_TX] = GM_GPCR_FC_RX_DIS,
323 [FC_RX] = GM_GPCR_FC_TX_DIS,
324 [FC_BOTH] = 0,
325};
326
327
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700328static void sky2_phy_init(struct sky2_hw *hw, unsigned port)
329{
330 struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700331 u16 ctrl, ct1000, adv, pg, ledctrl, ledover, reg;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700332
Stephen Hemminger0ea065e2009-08-14 15:36:41 -0700333 if ( (sky2->flags & SKY2_FLAG_AUTO_SPEED) &&
Stephen Hemmingerea76e632007-09-19 15:36:44 -0700334 !(hw->flags & SKY2_HW_NEWER_PHY)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700335 u16 ectrl = gm_phy_read(hw, port, PHY_MARV_EXT_CTRL);
336
337 ectrl &= ~(PHY_M_EC_M_DSC_MSK | PHY_M_EC_S_DSC_MSK |
Stephen Hemminger793b8832005-09-14 16:06:14 -0700338 PHY_M_EC_MAC_S_MSK);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700339 ectrl |= PHY_M_EC_MAC_S(MAC_TX_CLK_25_MHZ);
340
Stephen Hemminger53419c62007-05-14 12:38:11 -0700341 /* on PHY 88E1040 Rev.D0 (and newer) downshift control changed */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700342 if (hw->chip_id == CHIP_ID_YUKON_EC)
Stephen Hemminger53419c62007-05-14 12:38:11 -0700343 /* set downshift counter to 3x and enable downshift */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700344 ectrl |= PHY_M_EC_DSC_2(2) | PHY_M_EC_DOWN_S_ENA;
345 else
Stephen Hemminger53419c62007-05-14 12:38:11 -0700346 /* set master & slave downshift counter to 1x */
347 ectrl |= PHY_M_EC_M_DSC(0) | PHY_M_EC_S_DSC(1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700348
349 gm_phy_write(hw, port, PHY_MARV_EXT_CTRL, ectrl);
350 }
351
352 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700353 if (sky2_is_copper(hw)) {
Stephen Hemminger05745c42007-09-19 15:36:45 -0700354 if (!(hw->flags & SKY2_HW_GIGABIT)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700355 /* enable automatic crossover */
356 ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO) >> 1;
Stephen Hemminger6d3105d2007-09-24 19:34:51 -0700357
358 if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
359 hw->chip_rev == CHIP_REV_YU_FE2_A0) {
360 u16 spec;
361
362 /* Enable Class A driver for FE+ A0 */
363 spec = gm_phy_read(hw, port, PHY_MARV_FE_SPEC_2);
364 spec |= PHY_M_FESC_SEL_CL_A;
365 gm_phy_write(hw, port, PHY_MARV_FE_SPEC_2, spec);
366 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700367 } else {
368 /* disable energy detect */
369 ctrl &= ~PHY_M_PC_EN_DET_MSK;
370
371 /* enable automatic crossover */
372 ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO);
373
Stephen Hemminger53419c62007-05-14 12:38:11 -0700374 /* downshift on PHY 88E1112 and 88E1149 is changed */
Joe Perches8e95a202009-12-03 07:58:21 +0000375 if ( (sky2->flags & SKY2_FLAG_AUTO_SPEED) &&
376 (hw->flags & SKY2_HW_NEWER_PHY)) {
Stephen Hemminger53419c62007-05-14 12:38:11 -0700377 /* set downshift counter to 3x and enable downshift */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700378 ctrl &= ~PHY_M_PC_DSC_MSK;
379 ctrl |= PHY_M_PC_DSC(2) | PHY_M_PC_DOWN_S_ENA;
380 }
381 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700382 } else {
383 /* workaround for deviation #4.88 (CRC errors) */
384 /* disable Automatic Crossover */
385
386 ctrl &= ~PHY_M_PC_MDIX_MSK;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700387 }
388
389 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
390
391 /* special setup for PHY 88E1112 Fiber */
Stephen Hemmingerea76e632007-09-19 15:36:44 -0700392 if (hw->chip_id == CHIP_ID_YUKON_XL && (hw->flags & SKY2_HW_FIBRE_PHY)) {
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700393 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
394
395 /* Fiber: select 1000BASE-X only mode MAC Specific Ctrl Reg. */
396 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
397 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
398 ctrl &= ~PHY_M_MAC_MD_MSK;
399 ctrl |= PHY_M_MAC_MODE_SEL(PHY_M_MAC_MD_1000BX);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700400 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
401
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700402 if (hw->pmd_type == 'P') {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700403 /* select page 1 to access Fiber registers */
404 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 1);
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700405
406 /* for SFP-module set SIGDET polarity to low */
407 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
408 ctrl |= PHY_M_FIB_SIGD_POL;
Stephen Hemminger34dd9622007-05-24 15:22:45 -0700409 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700410 }
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700411
412 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700413 }
414
Stephen Hemminger7800fdd2006-10-17 10:24:10 -0700415 ctrl = PHY_CT_RESET;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700416 ct1000 = 0;
417 adv = PHY_AN_CSMA;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700418 reg = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700419
Stephen Hemminger0ea065e2009-08-14 15:36:41 -0700420 if (sky2->flags & SKY2_FLAG_AUTO_SPEED) {
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700421 if (sky2_is_copper(hw)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700422 if (sky2->advertising & ADVERTISED_1000baseT_Full)
423 ct1000 |= PHY_M_1000C_AFD;
424 if (sky2->advertising & ADVERTISED_1000baseT_Half)
425 ct1000 |= PHY_M_1000C_AHD;
426 if (sky2->advertising & ADVERTISED_100baseT_Full)
427 adv |= PHY_M_AN_100_FD;
428 if (sky2->advertising & ADVERTISED_100baseT_Half)
429 adv |= PHY_M_AN_100_HD;
430 if (sky2->advertising & ADVERTISED_10baseT_Full)
431 adv |= PHY_M_AN_10_FD;
432 if (sky2->advertising & ADVERTISED_10baseT_Half)
433 adv |= PHY_M_AN_10_HD;
Stephen Hemminger709c6e72006-10-17 10:24:04 -0700434
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700435 } else { /* special defines for FIBER (88E1040S only) */
436 if (sky2->advertising & ADVERTISED_1000baseT_Full)
437 adv |= PHY_M_AN_1000X_AFD;
438 if (sky2->advertising & ADVERTISED_1000baseT_Half)
439 adv |= PHY_M_AN_1000X_AHD;
Stephen Hemminger709c6e72006-10-17 10:24:04 -0700440 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700441
442 /* Restart Auto-negotiation */
443 ctrl |= PHY_CT_ANE | PHY_CT_RE_CFG;
444 } else {
445 /* forced speed/duplex settings */
446 ct1000 = PHY_M_1000C_MSE;
447
Stephen Hemminger0ea065e2009-08-14 15:36:41 -0700448 /* Disable auto update for duplex flow control and duplex */
449 reg |= GM_GPCR_AU_DUP_DIS | GM_GPCR_AU_SPD_DIS;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700450
451 switch (sky2->speed) {
452 case SPEED_1000:
453 ctrl |= PHY_CT_SP1000;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700454 reg |= GM_GPCR_SPEED_1000;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700455 break;
456 case SPEED_100:
457 ctrl |= PHY_CT_SP100;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700458 reg |= GM_GPCR_SPEED_100;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700459 break;
460 }
461
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700462 if (sky2->duplex == DUPLEX_FULL) {
463 reg |= GM_GPCR_DUP_FULL;
464 ctrl |= PHY_CT_DUP_MD;
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700465 } else if (sky2->speed < SPEED_1000)
466 sky2->flow_mode = FC_NONE;
Stephen Hemminger0ea065e2009-08-14 15:36:41 -0700467 }
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700468
Stephen Hemminger0ea065e2009-08-14 15:36:41 -0700469 if (sky2->flags & SKY2_FLAG_AUTO_PAUSE) {
470 if (sky2_is_copper(hw))
471 adv |= copper_fc_adv[sky2->flow_mode];
472 else
473 adv |= fiber_fc_adv[sky2->flow_mode];
474 } else {
475 reg |= GM_GPCR_AU_FCT_DIS;
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700476 reg |= gm_fc_disable[sky2->flow_mode];
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700477
478 /* Forward pause packets to GMAC? */
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700479 if (sky2->flow_mode & FC_RX)
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700480 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
481 else
482 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700483 }
484
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700485 gma_write16(hw, port, GM_GP_CTRL, reg);
486
Stephen Hemminger05745c42007-09-19 15:36:45 -0700487 if (hw->flags & SKY2_HW_GIGABIT)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700488 gm_phy_write(hw, port, PHY_MARV_1000T_CTRL, ct1000);
489
490 gm_phy_write(hw, port, PHY_MARV_AUNE_ADV, adv);
491 gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
492
493 /* Setup Phy LED's */
494 ledctrl = PHY_M_LED_PULS_DUR(PULS_170MS);
495 ledover = 0;
496
497 switch (hw->chip_id) {
498 case CHIP_ID_YUKON_FE:
499 /* on 88E3082 these bits are at 11..9 (shifted left) */
500 ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) << 1;
501
502 ctrl = gm_phy_read(hw, port, PHY_MARV_FE_LED_PAR);
503
504 /* delete ACT LED control bits */
505 ctrl &= ~PHY_M_FELP_LED1_MSK;
506 /* change ACT LED control to blink mode */
507 ctrl |= PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_ACT_BL);
508 gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
509 break;
510
Stephen Hemminger05745c42007-09-19 15:36:45 -0700511 case CHIP_ID_YUKON_FE_P:
512 /* Enable Link Partner Next Page */
513 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
514 ctrl |= PHY_M_PC_ENA_LIP_NP;
515
516 /* disable Energy Detect and enable scrambler */
517 ctrl &= ~(PHY_M_PC_ENA_ENE_DT | PHY_M_PC_DIS_SCRAMB);
518 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
519
520 /* set LED2 -> ACT, LED1 -> LINK, LED0 -> SPEED */
521 ctrl = PHY_M_FELP_LED2_CTRL(LED_PAR_CTRL_ACT_BL) |
522 PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_LINK) |
523 PHY_M_FELP_LED0_CTRL(LED_PAR_CTRL_SPEED);
524
525 gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
526 break;
527
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700528 case CHIP_ID_YUKON_XL:
Stephen Hemminger793b8832005-09-14 16:06:14 -0700529 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700530
531 /* select page 3 to access LED control register */
532 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
533
534 /* set LED Function Control register */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700535 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
536 (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
537 PHY_M_LEDC_INIT_CTRL(7) | /* 10 Mbps */
538 PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
539 PHY_M_LEDC_STA0_CTRL(7))); /* 1000 Mbps */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700540
541 /* set Polarity Control register */
542 gm_phy_write(hw, port, PHY_MARV_PHY_STAT,
Stephen Hemminger793b8832005-09-14 16:06:14 -0700543 (PHY_M_POLC_LS1_P_MIX(4) |
544 PHY_M_POLC_IS0_P_MIX(4) |
545 PHY_M_POLC_LOS_CTRL(2) |
546 PHY_M_POLC_INIT_CTRL(2) |
547 PHY_M_POLC_STA1_CTRL(2) |
548 PHY_M_POLC_STA0_CTRL(2)));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700549
550 /* restore page register */
Stephen Hemminger793b8832005-09-14 16:06:14 -0700551 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700552 break;
Stephen Hemminger937454942007-02-06 10:45:43 -0800553
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700554 case CHIP_ID_YUKON_EC_U:
Stephen Hemminger937454942007-02-06 10:45:43 -0800555 case CHIP_ID_YUKON_EX:
Stephen Hemmingered4d4162008-01-10 16:14:14 -0800556 case CHIP_ID_YUKON_SUPR:
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700557 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
558
559 /* select page 3 to access LED control register */
560 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
561
562 /* set LED Function Control register */
563 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
564 (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
565 PHY_M_LEDC_INIT_CTRL(8) | /* 10 Mbps */
566 PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
567 PHY_M_LEDC_STA0_CTRL(7)));/* 1000 Mbps */
568
569 /* set Blink Rate in LED Timer Control Register */
570 gm_phy_write(hw, port, PHY_MARV_INT_MASK,
571 ledctrl | PHY_M_LED_BLINK_RT(BLINK_84MS));
572 /* restore page register */
573 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
574 break;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700575
576 default:
577 /* set Tx LED (LED_TX) to blink mode on Rx OR Tx activity */
578 ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) | PHY_M_LEDC_TX_CTRL;
Stephen Hemmingera84d0a32008-02-22 16:00:33 -0800579
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700580 /* turn off the Rx LED (LED_RX) */
Stephen Hemmingera84d0a32008-02-22 16:00:33 -0800581 ledover |= PHY_M_LED_MO_RX(MO_LED_OFF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700582 }
583
Stephen Hemminger0ce8b982008-06-17 09:04:27 -0700584 if (hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_UL_2) {
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800585 /* apply fixes in PHY AFE */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700586 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 255);
587
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800588 /* increase differential signal amplitude in 10BASE-T */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700589 gm_phy_write(hw, port, 0x18, 0xaa99);
590 gm_phy_write(hw, port, 0x17, 0x2011);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700591
Stephen Hemminger0ce8b982008-06-17 09:04:27 -0700592 if (hw->chip_id == CHIP_ID_YUKON_EC_U) {
593 /* fix for IEEE A/B Symmetry failure in 1000BASE-T */
594 gm_phy_write(hw, port, 0x18, 0xa204);
595 gm_phy_write(hw, port, 0x17, 0x2002);
596 }
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800597
598 /* set page register to 0 */
Stephen Hemminger9467a8f2007-04-07 16:02:28 -0700599 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
Stephen Hemminger05745c42007-09-19 15:36:45 -0700600 } else if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
601 hw->chip_rev == CHIP_REV_YU_FE2_A0) {
602 /* apply workaround for integrated resistors calibration */
603 gm_phy_write(hw, port, PHY_MARV_PAGE_ADDR, 17);
604 gm_phy_write(hw, port, PHY_MARV_PAGE_DATA, 0x3f60);
Stephen Hemminger0f5aac72009-10-29 06:37:09 +0000605 } else if (hw->chip_id == CHIP_ID_YUKON_OPT && hw->chip_rev == 0) {
606 /* apply fixes in PHY AFE */
607 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0x00ff);
608
609 /* apply RDAC termination workaround */
610 gm_phy_write(hw, port, 24, 0x2800);
611 gm_phy_write(hw, port, 23, 0x2001);
612
613 /* set page register back to 0 */
614 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
Stephen Hemmingere1a74b32008-06-17 09:04:24 -0700615 } else if (hw->chip_id != CHIP_ID_YUKON_EX &&
616 hw->chip_id < CHIP_ID_YUKON_SUPR) {
Stephen Hemminger05745c42007-09-19 15:36:45 -0700617 /* no effect on Yukon-XL */
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800618 gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
619
Joe Perches8e95a202009-12-03 07:58:21 +0000620 if (!(sky2->flags & SKY2_FLAG_AUTO_SPEED) ||
621 sky2->speed == SPEED_100) {
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800622 /* turn on 100 Mbps LED (LED_LINK100) */
Stephen Hemmingera84d0a32008-02-22 16:00:33 -0800623 ledover |= PHY_M_LED_MO_100(MO_LED_ON);
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800624 }
625
626 if (ledover)
627 gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);
628
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700629 }
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700630
shemminger@osdl.orgd571b692005-10-26 12:16:09 -0700631 /* Enable phy interrupt on auto-negotiation complete (or link up) */
Stephen Hemminger0ea065e2009-08-14 15:36:41 -0700632 if (sky2->flags & SKY2_FLAG_AUTO_SPEED)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700633 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_AN_COMPL);
634 else
635 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
636}
637
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700638static const u32 phy_power[] = { PCI_Y2_PHY1_POWD, PCI_Y2_PHY2_POWD };
639static const u32 coma_mode[] = { PCI_Y2_PHY1_COMA, PCI_Y2_PHY2_COMA };
640
641static void sky2_phy_power_up(struct sky2_hw *hw, unsigned port)
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700642{
643 u32 reg1;
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700644
stephen hemmingera40ccc62010-01-24 18:46:06 +0000645 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800646 reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700647 reg1 &= ~phy_power[port];
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700648
stephen hemminger4b7c47a2010-03-29 07:36:19 +0000649 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > CHIP_REV_YU_XL_A1)
Stephen Hemmingerff351642007-10-11 19:47:44 -0700650 reg1 |= coma_mode[port];
651
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800652 sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
stephen hemmingera40ccc62010-01-24 18:46:06 +0000653 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
Stephen Hemminger82637e82008-01-23 19:16:04 -0800654 sky2_pci_read32(hw, PCI_DEV_REG1);
Stephen Hemmingerf71eb1a2008-08-04 13:33:37 -0700655
656 if (hw->chip_id == CHIP_ID_YUKON_FE)
657 gm_phy_write(hw, port, PHY_MARV_CTRL, PHY_CT_ANE);
658 else if (hw->flags & SKY2_HW_ADV_POWER_CTL)
659 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700660}
Stephen Hemminger167f53d2007-09-25 19:01:02 -0700661
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700662static void sky2_phy_power_down(struct sky2_hw *hw, unsigned port)
663{
664 u32 reg1;
Stephen Hemmingerdb99b982008-05-14 17:04:16 -0700665 u16 ctrl;
666
667 /* release GPHY Control reset */
668 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
669
670 /* release GMAC reset */
671 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
672
673 if (hw->flags & SKY2_HW_NEWER_PHY) {
674 /* select page 2 to access MAC control register */
675 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
676
677 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
678 /* allow GMII Power Down */
679 ctrl &= ~PHY_M_MAC_GMIF_PUP;
680 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
681
682 /* set page register back to 0 */
683 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
684 }
685
686 /* setup General Purpose Control Register */
687 gma_write16(hw, port, GM_GP_CTRL,
Stephen Hemminger0ea065e2009-08-14 15:36:41 -0700688 GM_GPCR_FL_PASS | GM_GPCR_SPEED_100 |
689 GM_GPCR_AU_DUP_DIS | GM_GPCR_AU_FCT_DIS |
690 GM_GPCR_AU_SPD_DIS);
Stephen Hemmingerdb99b982008-05-14 17:04:16 -0700691
692 if (hw->chip_id != CHIP_ID_YUKON_EC) {
693 if (hw->chip_id == CHIP_ID_YUKON_EC_U) {
Rafael J. Wysockie484d5f2008-08-10 19:30:28 +0200694 /* select page 2 to access MAC control register */
695 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
Stephen Hemmingerdb99b982008-05-14 17:04:16 -0700696
Rafael J. Wysockie484d5f2008-08-10 19:30:28 +0200697 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
Stephen Hemmingerdb99b982008-05-14 17:04:16 -0700698 /* enable Power Down */
699 ctrl |= PHY_M_PC_POW_D_ENA;
700 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
Rafael J. Wysockie484d5f2008-08-10 19:30:28 +0200701
702 /* set page register back to 0 */
703 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
Stephen Hemmingerdb99b982008-05-14 17:04:16 -0700704 }
705
706 /* set IEEE compatible Power Down Mode (dev. #4.99) */
707 gm_phy_write(hw, port, PHY_MARV_CTRL, PHY_CT_PDOWN);
708 }
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700709
stephen hemmingera40ccc62010-01-24 18:46:06 +0000710 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700711 reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
Stephen Hemmingerdb99b982008-05-14 17:04:16 -0700712 reg1 |= phy_power[port]; /* set PHY to PowerDown/COMA Mode */
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700713 sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
stephen hemmingera40ccc62010-01-24 18:46:06 +0000714 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700715}
716
Brandon Philips38000a92010-06-16 16:21:58 +0000717/* Enable Rx/Tx */
718static void sky2_enable_rx_tx(struct sky2_port *sky2)
719{
720 struct sky2_hw *hw = sky2->hw;
721 unsigned port = sky2->port;
722 u16 reg;
723
724 reg = gma_read16(hw, port, GM_GP_CTRL);
725 reg |= GM_GPCR_RX_ENA | GM_GPCR_TX_ENA;
726 gma_write16(hw, port, GM_GP_CTRL, reg);
727}
728
Stephen Hemminger1b537562005-12-20 15:08:07 -0800729/* Force a renegotiation */
730static void sky2_phy_reinit(struct sky2_port *sky2)
731{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800732 spin_lock_bh(&sky2->phy_lock);
Stephen Hemminger1b537562005-12-20 15:08:07 -0800733 sky2_phy_init(sky2->hw, sky2->port);
Brandon Philips38000a92010-06-16 16:21:58 +0000734 sky2_enable_rx_tx(sky2);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800735 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemminger1b537562005-12-20 15:08:07 -0800736}
737
Stephen Hemmingere3173832007-02-06 10:45:39 -0800738/* Put device in state to listen for Wake On Lan */
739static void sky2_wol_init(struct sky2_port *sky2)
740{
741 struct sky2_hw *hw = sky2->hw;
742 unsigned port = sky2->port;
743 enum flow_control save_mode;
744 u16 ctrl;
Stephen Hemmingere3173832007-02-06 10:45:39 -0800745
746 /* Bring hardware out of reset */
747 sky2_write16(hw, B0_CTST, CS_RST_CLR);
748 sky2_write16(hw, SK_REG(port, GMAC_LINK_CTRL), GMLC_RST_CLR);
749
750 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
751 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
752
753 /* Force to 10/100
754 * sky2_reset will re-enable on resume
755 */
756 save_mode = sky2->flow_mode;
757 ctrl = sky2->advertising;
758
759 sky2->advertising &= ~(ADVERTISED_1000baseT_Half|ADVERTISED_1000baseT_Full);
760 sky2->flow_mode = FC_NONE;
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700761
762 spin_lock_bh(&sky2->phy_lock);
763 sky2_phy_power_up(hw, port);
764 sky2_phy_init(hw, port);
765 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemmingere3173832007-02-06 10:45:39 -0800766
767 sky2->flow_mode = save_mode;
768 sky2->advertising = ctrl;
769
770 /* Set GMAC to no flow control and auto update for speed/duplex */
771 gma_write16(hw, port, GM_GP_CTRL,
772 GM_GPCR_FC_TX_DIS|GM_GPCR_TX_ENA|GM_GPCR_RX_ENA|
773 GM_GPCR_DUP_FULL|GM_GPCR_FC_RX_DIS|GM_GPCR_AU_FCT_DIS);
774
775 /* Set WOL address */
776 memcpy_toio(hw->regs + WOL_REGS(port, WOL_MAC_ADDR),
777 sky2->netdev->dev_addr, ETH_ALEN);
778
779 /* Turn on appropriate WOL control bits */
780 sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), WOL_CTL_CLEAR_RESULT);
781 ctrl = 0;
782 if (sky2->wol & WAKE_PHY)
783 ctrl |= WOL_CTL_ENA_PME_ON_LINK_CHG|WOL_CTL_ENA_LINK_CHG_UNIT;
784 else
785 ctrl |= WOL_CTL_DIS_PME_ON_LINK_CHG|WOL_CTL_DIS_LINK_CHG_UNIT;
786
787 if (sky2->wol & WAKE_MAGIC)
788 ctrl |= WOL_CTL_ENA_PME_ON_MAGIC_PKT|WOL_CTL_ENA_MAGIC_PKT_UNIT;
789 else
Joe Perchesa419aef2009-08-18 11:18:35 -0700790 ctrl |= WOL_CTL_DIS_PME_ON_MAGIC_PKT|WOL_CTL_DIS_MAGIC_PKT_UNIT;
Stephen Hemmingere3173832007-02-06 10:45:39 -0800791
792 ctrl |= WOL_CTL_DIS_PME_ON_PATTERN|WOL_CTL_DIS_PATTERN_UNIT;
793 sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), ctrl);
794
stephen hemminger5f8ae5c2010-02-12 06:57:59 +0000795 /* Disable PiG firmware */
796 sky2_write16(hw, B0_CTST, Y2_HW_WOL_OFF);
797
Stephen Hemmingere3173832007-02-06 10:45:39 -0800798 /* block receiver */
799 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
Stephen Hemmingere3173832007-02-06 10:45:39 -0800800}
801
Stephen Hemminger69161612007-06-04 17:23:26 -0700802static void sky2_set_tx_stfwd(struct sky2_hw *hw, unsigned port)
803{
Stephen Hemminger05745c42007-09-19 15:36:45 -0700804 struct net_device *dev = hw->dev[port];
805
Stephen Hemmingered4d4162008-01-10 16:14:14 -0800806 if ( (hw->chip_id == CHIP_ID_YUKON_EX &&
807 hw->chip_rev != CHIP_REV_YU_EX_A0) ||
Stephen Hemminger877c8572009-10-29 06:37:08 +0000808 hw->chip_id >= CHIP_ID_YUKON_FE_P) {
Stephen Hemmingered4d4162008-01-10 16:14:14 -0800809 /* Yukon-Extreme B0 and further Extreme devices */
stephen hemminger44dde562010-02-12 06:58:01 +0000810 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_ENA);
811 } else if (dev->mtu > ETH_DATA_LEN) {
812 /* set Tx GMAC FIFO Almost Empty Threshold */
813 sky2_write32(hw, SK_REG(port, TX_GMF_AE_THR),
814 (ECU_JUMBO_WM << 16) | ECU_AE_THR);
Stephen Hemminger69161612007-06-04 17:23:26 -0700815
stephen hemminger44dde562010-02-12 06:58:01 +0000816 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_DIS);
817 } else
818 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_ENA);
Stephen Hemminger69161612007-06-04 17:23:26 -0700819}
820
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700821static void sky2_mac_init(struct sky2_hw *hw, unsigned port)
822{
823 struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
824 u16 reg;
Al Viro25cccec2007-07-20 16:07:33 +0100825 u32 rx_reg;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700826 int i;
827 const u8 *addr = hw->dev[port]->dev_addr;
828
Stephen Hemmingerf3503392007-08-21 11:10:22 -0700829 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
830 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700831
832 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
833
stephen hemminger4b7c47a2010-03-29 07:36:19 +0000834 if (hw->chip_id == CHIP_ID_YUKON_XL &&
835 hw->chip_rev == CHIP_REV_YU_XL_A0 &&
836 port == 1) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700837 /* WA DEV_472 -- looks like crossed wires on port 2 */
838 /* clear GMAC 1 Control reset */
839 sky2_write8(hw, SK_REG(0, GMAC_CTRL), GMC_RST_CLR);
840 do {
841 sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_SET);
842 sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_CLR);
843 } while (gm_phy_read(hw, 1, PHY_MARV_ID0) != PHY_MARV_ID0_VAL ||
844 gm_phy_read(hw, 1, PHY_MARV_ID1) != PHY_MARV_ID1_Y2 ||
845 gm_phy_read(hw, 1, PHY_MARV_INT_MASK) != 0);
846 }
847
Stephen Hemminger793b8832005-09-14 16:06:14 -0700848 sky2_read16(hw, SK_REG(port, GMAC_IRQ_SRC));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700849
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700850 /* Enable Transmit FIFO Underrun */
851 sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), GMAC_DEF_MSK);
852
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800853 spin_lock_bh(&sky2->phy_lock);
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700854 sky2_phy_power_up(hw, port);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700855 sky2_phy_init(hw, port);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800856 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700857
858 /* MIB clear */
859 reg = gma_read16(hw, port, GM_PHY_ADDR);
860 gma_write16(hw, port, GM_PHY_ADDR, reg | GM_PAR_MIB_CLR);
861
Stephen Hemminger43f2f102006-04-05 17:47:15 -0700862 for (i = GM_MIB_CNT_BASE; i <= GM_MIB_CNT_END; i += 4)
863 gma_read16(hw, port, i);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700864 gma_write16(hw, port, GM_PHY_ADDR, reg);
865
866 /* transmit control */
867 gma_write16(hw, port, GM_TX_CTRL, TX_COL_THR(TX_COL_DEF));
868
869 /* receive control reg: unicast + multicast + no FCS */
870 gma_write16(hw, port, GM_RX_CTRL,
Stephen Hemminger793b8832005-09-14 16:06:14 -0700871 GM_RXCR_UCF_ENA | GM_RXCR_CRC_DIS | GM_RXCR_MCF_ENA);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700872
873 /* transmit flow control */
874 gma_write16(hw, port, GM_TX_FLOW_CTRL, 0xffff);
875
876 /* transmit parameter */
877 gma_write16(hw, port, GM_TX_PARAM,
878 TX_JAM_LEN_VAL(TX_JAM_LEN_DEF) |
879 TX_JAM_IPG_VAL(TX_JAM_IPG_DEF) |
880 TX_IPG_JAM_DATA(TX_IPG_JAM_DEF) |
881 TX_BACK_OFF_LIM(TX_BOF_LIM_DEF));
882
883 /* serial mode register */
884 reg = DATA_BLIND_VAL(DATA_BLIND_DEF) |
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700885 GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700886
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700887 if (hw->dev[port]->mtu > ETH_DATA_LEN)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700888 reg |= GM_SMOD_JUMBO_ENA;
889
stephen hemmingerc1cd0a82010-03-29 07:36:18 +0000890 if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
891 hw->chip_rev == CHIP_REV_YU_EC_U_B1)
892 reg |= GM_NEW_FLOW_CTRL;
893
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700894 gma_write16(hw, port, GM_SERIAL_MODE, reg);
895
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700896 /* virtual address for data */
897 gma_set_addr(hw, port, GM_SRC_ADDR_2L, addr);
898
Stephen Hemminger793b8832005-09-14 16:06:14 -0700899 /* physical address: used for pause frames */
900 gma_set_addr(hw, port, GM_SRC_ADDR_1L, addr);
901
902 /* ignore counter overflows */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700903 gma_write16(hw, port, GM_TX_IRQ_MSK, 0);
904 gma_write16(hw, port, GM_RX_IRQ_MSK, 0);
905 gma_write16(hw, port, GM_TR_IRQ_MSK, 0);
906
907 /* Configure Rx MAC FIFO */
908 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_CLR);
Al Viro25cccec2007-07-20 16:07:33 +0100909 rx_reg = GMF_OPER_ON | GMF_RX_F_FL_ON;
Stephen Hemminger05745c42007-09-19 15:36:45 -0700910 if (hw->chip_id == CHIP_ID_YUKON_EX ||
911 hw->chip_id == CHIP_ID_YUKON_FE_P)
Al Viro25cccec2007-07-20 16:07:33 +0100912 rx_reg |= GMF_RX_OVER_ON;
Stephen Hemminger69161612007-06-04 17:23:26 -0700913
Al Viro25cccec2007-07-20 16:07:33 +0100914 sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T), rx_reg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700915
Stephen Hemminger798fdd02007-12-07 15:22:15 -0800916 if (hw->chip_id == CHIP_ID_YUKON_XL) {
917 /* Hardware errata - clear flush mask */
918 sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), 0);
919 } else {
920 /* Flush Rx MAC FIFO on any flow control or error */
921 sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), GMR_FS_ANY_ERR);
922 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700923
Stephen Hemminger8df9a872006-12-01 14:29:35 -0800924 /* Set threshold to 0xa (64 bytes) + 1 to workaround pause bug */
Stephen Hemminger05745c42007-09-19 15:36:45 -0700925 reg = RX_GMF_FL_THR_DEF + 1;
926 /* Another magic mystery workaround from sk98lin */
927 if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
928 hw->chip_rev == CHIP_REV_YU_FE2_A0)
929 reg = 0x178;
930 sky2_write16(hw, SK_REG(port, RX_GMF_FL_THR), reg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700931
932 /* Configure Tx MAC FIFO */
933 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_CLR);
934 sky2_write16(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_OPER_ON);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -0800935
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300936 /* On chips without ram buffer, pause is controlled by MAC level */
Stephen Hemminger39dbd952008-02-04 19:45:13 -0800937 if (!(hw->flags & SKY2_HW_RAM_BUFFER)) {
Stephen Hemmingerd6b54d22009-10-29 06:37:07 +0000938 /* Pause threshold is scaled by 8 in bytes */
Joe Perches8e95a202009-12-03 07:58:21 +0000939 if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
940 hw->chip_rev == CHIP_REV_YU_FE2_A0)
Stephen Hemmingerd6b54d22009-10-29 06:37:07 +0000941 reg = 1568 / 8;
942 else
943 reg = 1024 / 8;
944 sky2_write16(hw, SK_REG(port, RX_GMF_UP_THR), reg);
945 sky2_write16(hw, SK_REG(port, RX_GMF_LP_THR), 768 / 8);
Stephen Hemmingerb628ed92007-04-11 14:48:01 -0700946
Stephen Hemminger69161612007-06-04 17:23:26 -0700947 sky2_set_tx_stfwd(hw, port);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -0800948 }
949
Stephen Hemmingere970d1f2007-11-27 11:02:07 -0800950 if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
951 hw->chip_rev == CHIP_REV_YU_FE2_A0) {
952 /* disable dynamic watermark */
953 reg = sky2_read16(hw, SK_REG(port, TX_GMF_EA));
954 reg &= ~TX_DYN_WM_ENA;
955 sky2_write16(hw, SK_REG(port, TX_GMF_EA), reg);
956 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700957}
958
Stephen Hemminger67712902006-12-04 15:53:45 -0800959/* Assign Ram Buffer allocation to queue */
960static void sky2_ramset(struct sky2_hw *hw, u16 q, u32 start, u32 space)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700961{
Stephen Hemminger67712902006-12-04 15:53:45 -0800962 u32 end;
963
964 /* convert from K bytes to qwords used for hw register */
965 start *= 1024/8;
966 space *= 1024/8;
967 end = start + space - 1;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700968
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700969 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_RST_CLR);
970 sky2_write32(hw, RB_ADDR(q, RB_START), start);
971 sky2_write32(hw, RB_ADDR(q, RB_END), end);
972 sky2_write32(hw, RB_ADDR(q, RB_WP), start);
973 sky2_write32(hw, RB_ADDR(q, RB_RP), start);
974
975 if (q == Q_R1 || q == Q_R2) {
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -0800976 u32 tp = space - space/4;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700977
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -0800978 /* On receive queue's set the thresholds
979 * give receiver priority when > 3/4 full
980 * send pause when down to 2K
981 */
982 sky2_write32(hw, RB_ADDR(q, RB_RX_UTHP), tp);
983 sky2_write32(hw, RB_ADDR(q, RB_RX_LTHP), space/2);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700984
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -0800985 tp = space - 2048/8;
986 sky2_write32(hw, RB_ADDR(q, RB_RX_UTPP), tp);
987 sky2_write32(hw, RB_ADDR(q, RB_RX_LTPP), space/4);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700988 } else {
989 /* Enable store & forward on Tx queue's because
990 * Tx FIFO is only 1K on Yukon
991 */
992 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_STFWD);
993 }
994
995 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_OP_MD);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700996 sky2_read8(hw, RB_ADDR(q, RB_CTRL));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700997}
998
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700999/* Setup Bus Memory Interface */
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -08001000static void sky2_qset(struct sky2_hw *hw, u16 q)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001001{
1002 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_RESET);
1003 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_OPER_INIT);
1004 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_FIFO_OP_ON);
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -08001005 sky2_write32(hw, Q_ADDR(q, Q_WM), BMU_WM_DEFAULT);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001006}
1007
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001008/* Setup prefetch unit registers. This is the interface between
1009 * hardware and driver list elements
1010 */
Stephen Hemminger8cc048e2005-12-09 11:35:07 -08001011static void sky2_prefetch_init(struct sky2_hw *hw, u32 qaddr,
Stephen Hemmingerd6e74b62009-08-18 15:17:05 +00001012 dma_addr_t addr, u32 last)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001013{
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001014 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
1015 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_CLR);
Stephen Hemmingerd6e74b62009-08-18 15:17:05 +00001016 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_HI), upper_32_bits(addr));
1017 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_LO), lower_32_bits(addr));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001018 sky2_write16(hw, Y2_QADDR(qaddr, PREF_UNIT_LAST_IDX), last);
1019 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_OP_ON);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001020
1021 sky2_read32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001022}
1023
Mike McCormack9b289c32009-08-14 05:15:12 +00001024static inline struct sky2_tx_le *get_tx_le(struct sky2_port *sky2, u16 *slot)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001025{
Mike McCormack9b289c32009-08-14 05:15:12 +00001026 struct sky2_tx_le *le = sky2->tx_le + *slot;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001027
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00001028 *slot = RING_NEXT(*slot, sky2->tx_ring_size);
Stephen Hemminger291ea612006-09-26 11:57:41 -07001029 le->ctrl = 0;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001030 return le;
1031}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001032
Stephen Hemminger88f5f0c2007-09-27 12:38:12 -07001033static void tx_init(struct sky2_port *sky2)
1034{
1035 struct sky2_tx_le *le;
1036
1037 sky2->tx_prod = sky2->tx_cons = 0;
1038 sky2->tx_tcpsum = 0;
1039 sky2->tx_last_mss = 0;
1040
Mike McCormack9b289c32009-08-14 05:15:12 +00001041 le = get_tx_le(sky2, &sky2->tx_prod);
Stephen Hemminger88f5f0c2007-09-27 12:38:12 -07001042 le->addr = 0;
1043 le->opcode = OP_ADDR64 | HW_OWNER;
Stephen Hemminger5dce95e2009-08-18 15:17:06 +00001044 sky2->tx_last_upper = 0;
Stephen Hemminger88f5f0c2007-09-27 12:38:12 -07001045}
1046
Stephen Hemminger290d4de2006-03-20 15:48:15 -08001047/* Update chip's next pointer */
1048static inline void sky2_put_idx(struct sky2_hw *hw, unsigned q, u16 idx)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001049{
Stephen Hemminger50432cb2007-05-14 12:38:15 -07001050 /* Make sure write' to descriptors are complete before we tell hardware */
Stephen Hemminger762c2de2006-01-17 13:43:14 -08001051 wmb();
Stephen Hemminger50432cb2007-05-14 12:38:15 -07001052 sky2_write16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX), idx);
1053
1054 /* Synchronize I/O on since next processor may write to tail */
1055 mmiowb();
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001056}
1057
Stephen Hemminger793b8832005-09-14 16:06:14 -07001058
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001059static inline struct sky2_rx_le *sky2_next_rx(struct sky2_port *sky2)
1060{
1061 struct sky2_rx_le *le = sky2->rx_le + sky2->rx_put;
Stephen Hemmingercb5d9542006-05-08 15:11:29 -07001062 sky2->rx_put = RING_NEXT(sky2->rx_put, RX_LE_SIZE);
Stephen Hemminger291ea612006-09-26 11:57:41 -07001063 le->ctrl = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001064 return le;
1065}
1066
Mike McCormack060b9462010-07-29 03:34:52 +00001067static unsigned sky2_get_rx_threshold(struct sky2_port *sky2)
Mike McCormack39ef1102010-02-12 06:58:02 +00001068{
1069 unsigned size;
1070
1071 /* Space needed for frame data + headers rounded up */
1072 size = roundup(sky2->netdev->mtu + ETH_HLEN + VLAN_HLEN, 8);
1073
1074 /* Stopping point for hardware truncation */
1075 return (size - 8) / sizeof(u32);
1076}
1077
Mike McCormack060b9462010-07-29 03:34:52 +00001078static unsigned sky2_get_rx_data_size(struct sky2_port *sky2)
Mike McCormack39ef1102010-02-12 06:58:02 +00001079{
1080 struct rx_ring_info *re;
1081 unsigned size;
1082
1083 /* Space needed for frame data + headers rounded up */
1084 size = roundup(sky2->netdev->mtu + ETH_HLEN + VLAN_HLEN, 8);
1085
1086 sky2->rx_nfrags = size >> PAGE_SHIFT;
1087 BUG_ON(sky2->rx_nfrags > ARRAY_SIZE(re->frag_addr));
1088
1089 /* Compute residue after pages */
1090 size -= sky2->rx_nfrags << PAGE_SHIFT;
1091
1092 /* Optimize to handle small packets and headers */
1093 if (size < copybreak)
1094 size = copybreak;
1095 if (size < ETH_HLEN)
1096 size = ETH_HLEN;
1097
1098 return size;
1099}
1100
Stephen Hemminger14d02632006-09-26 11:57:43 -07001101/* Build description to hardware for one receive segment */
Mike McCormack060b9462010-07-29 03:34:52 +00001102static void sky2_rx_add(struct sky2_port *sky2, u8 op,
Stephen Hemminger14d02632006-09-26 11:57:43 -07001103 dma_addr_t map, unsigned len)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001104{
1105 struct sky2_rx_le *le;
1106
Stephen Hemminger86c68872008-01-10 16:14:12 -08001107 if (sizeof(dma_addr_t) > sizeof(u32)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001108 le = sky2_next_rx(sky2);
Stephen Hemminger86c68872008-01-10 16:14:12 -08001109 le->addr = cpu_to_le32(upper_32_bits(map));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001110 le->opcode = OP_ADDR64 | HW_OWNER;
1111 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001112
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001113 le = sky2_next_rx(sky2);
Stephen Hemmingerd6e74b62009-08-18 15:17:05 +00001114 le->addr = cpu_to_le32(lower_32_bits(map));
Stephen Hemminger734d1862005-12-09 11:35:00 -08001115 le->length = cpu_to_le16(len);
Stephen Hemminger14d02632006-09-26 11:57:43 -07001116 le->opcode = op | HW_OWNER;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001117}
1118
Stephen Hemminger14d02632006-09-26 11:57:43 -07001119/* Build description to hardware for one possibly fragmented skb */
1120static void sky2_rx_submit(struct sky2_port *sky2,
1121 const struct rx_ring_info *re)
1122{
1123 int i;
1124
1125 sky2_rx_add(sky2, OP_PACKET, re->data_addr, sky2->rx_data_size);
1126
1127 for (i = 0; i < skb_shinfo(re->skb)->nr_frags; i++)
1128 sky2_rx_add(sky2, OP_BUFFER, re->frag_addr[i], PAGE_SIZE);
1129}
1130
1131
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001132static int sky2_rx_map_skb(struct pci_dev *pdev, struct rx_ring_info *re,
Stephen Hemminger14d02632006-09-26 11:57:43 -07001133 unsigned size)
1134{
1135 struct sk_buff *skb = re->skb;
1136 int i;
1137
1138 re->data_addr = pci_map_single(pdev, skb->data, size, PCI_DMA_FROMDEVICE);
stephen hemminger3fbd9182010-02-01 13:45:41 +00001139 if (pci_dma_mapping_error(pdev, re->data_addr))
1140 goto mapping_error;
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001141
FUJITA Tomonori7cd26ce2010-04-27 14:57:05 +00001142 dma_unmap_len_set(re, data_size, size);
Stephen Hemminger14d02632006-09-26 11:57:43 -07001143
stephen hemminger3fbd9182010-02-01 13:45:41 +00001144 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
1145 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
1146
1147 re->frag_addr[i] = pci_map_page(pdev, frag->page,
1148 frag->page_offset,
1149 frag->size,
Stephen Hemminger14d02632006-09-26 11:57:43 -07001150 PCI_DMA_FROMDEVICE);
stephen hemminger3fbd9182010-02-01 13:45:41 +00001151
1152 if (pci_dma_mapping_error(pdev, re->frag_addr[i]))
1153 goto map_page_error;
1154 }
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001155 return 0;
stephen hemminger3fbd9182010-02-01 13:45:41 +00001156
1157map_page_error:
1158 while (--i >= 0) {
1159 pci_unmap_page(pdev, re->frag_addr[i],
1160 skb_shinfo(skb)->frags[i].size,
1161 PCI_DMA_FROMDEVICE);
1162 }
1163
FUJITA Tomonori7cd26ce2010-04-27 14:57:05 +00001164 pci_unmap_single(pdev, re->data_addr, dma_unmap_len(re, data_size),
stephen hemminger3fbd9182010-02-01 13:45:41 +00001165 PCI_DMA_FROMDEVICE);
1166
1167mapping_error:
1168 if (net_ratelimit())
1169 dev_warn(&pdev->dev, "%s: rx mapping error\n",
1170 skb->dev->name);
1171 return -EIO;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001172}
1173
1174static void sky2_rx_unmap_skb(struct pci_dev *pdev, struct rx_ring_info *re)
1175{
1176 struct sk_buff *skb = re->skb;
1177 int i;
1178
FUJITA Tomonori7cd26ce2010-04-27 14:57:05 +00001179 pci_unmap_single(pdev, re->data_addr, dma_unmap_len(re, data_size),
Stephen Hemminger14d02632006-09-26 11:57:43 -07001180 PCI_DMA_FROMDEVICE);
1181
1182 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++)
1183 pci_unmap_page(pdev, re->frag_addr[i],
1184 skb_shinfo(skb)->frags[i].size,
1185 PCI_DMA_FROMDEVICE);
1186}
Stephen Hemminger793b8832005-09-14 16:06:14 -07001187
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001188/* Tell chip where to start receive checksum.
1189 * Actually has two checksums, but set both same to avoid possible byte
1190 * order problems.
1191 */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001192static void rx_set_checksum(struct sky2_port *sky2)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001193{
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001194 struct sky2_rx_le *le = sky2_next_rx(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001195
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001196 le->addr = cpu_to_le32((ETH_HLEN << 16) | ETH_HLEN);
1197 le->ctrl = 0;
1198 le->opcode = OP_TCPSTART | HW_OWNER;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001199
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001200 sky2_write32(sky2->hw,
1201 Q_ADDR(rxqaddr[sky2->port], Q_CSR),
Michał Mirosławf5d64032011-04-10 03:13:21 +00001202 (sky2->netdev->features & NETIF_F_RXCSUM)
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07001203 ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001204}
1205
Stephen Hemmingerbf731302010-04-24 20:04:12 -07001206/* Enable/disable receive hash calculation (RSS) */
Michał Mirosławf5d64032011-04-10 03:13:21 +00001207static void rx_set_rss(struct net_device *dev, u32 features)
Stephen Hemmingerbf731302010-04-24 20:04:12 -07001208{
1209 struct sky2_port *sky2 = netdev_priv(dev);
1210 struct sky2_hw *hw = sky2->hw;
1211 int i, nkeys = 4;
1212
1213 /* Supports IPv6 and other modes */
1214 if (hw->flags & SKY2_HW_NEW_LE) {
1215 nkeys = 10;
1216 sky2_write32(hw, SK_REG(sky2->port, RSS_CFG), HASH_ALL);
1217 }
1218
1219 /* Program RSS initial values */
Michał Mirosławf5d64032011-04-10 03:13:21 +00001220 if (features & NETIF_F_RXHASH) {
Stephen Hemmingerbf731302010-04-24 20:04:12 -07001221 u32 key[nkeys];
1222
1223 get_random_bytes(key, nkeys * sizeof(u32));
1224 for (i = 0; i < nkeys; i++)
1225 sky2_write32(hw, SK_REG(sky2->port, RSS_KEY + i * 4),
1226 key[i]);
1227
1228 /* Need to turn on (undocumented) flag to make hashing work */
1229 sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T),
1230 RX_STFW_ENA);
1231
1232 sky2_write32(hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
1233 BMU_ENA_RX_RSS_HASH);
1234 } else
1235 sky2_write32(hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
1236 BMU_DIS_RX_RSS_HASH);
1237}
1238
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001239/*
1240 * The RX Stop command will not work for Yukon-2 if the BMU does not
1241 * reach the end of packet and since we can't make sure that we have
1242 * incoming data, we must reset the BMU while it is not doing a DMA
1243 * transfer. Since it is possible that the RX path is still active,
1244 * the RX RAM buffer will be stopped first, so any possible incoming
1245 * data will not trigger a DMA. After the RAM buffer is stopped, the
1246 * BMU is polled until any DMA in progress is ended and only then it
1247 * will be reset.
1248 */
1249static void sky2_rx_stop(struct sky2_port *sky2)
1250{
1251 struct sky2_hw *hw = sky2->hw;
1252 unsigned rxq = rxqaddr[sky2->port];
1253 int i;
1254
1255 /* disable the RAM Buffer receive queue */
1256 sky2_write8(hw, RB_ADDR(rxq, RB_CTRL), RB_DIS_OP_MD);
1257
1258 for (i = 0; i < 0xffff; i++)
1259 if (sky2_read8(hw, RB_ADDR(rxq, Q_RSL))
1260 == sky2_read8(hw, RB_ADDR(rxq, Q_RL)))
1261 goto stopped;
1262
Joe Perchesada1db52010-02-17 15:01:59 +00001263 netdev_warn(sky2->netdev, "receiver stop failed\n");
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001264stopped:
1265 sky2_write32(hw, Q_ADDR(rxq, Q_CSR), BMU_RST_SET | BMU_FIFO_RST);
1266
1267 /* reset the Rx prefetch unit */
1268 sky2_write32(hw, Y2_QADDR(rxq, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
Stephen Hemminger3d1454dd2009-07-16 13:20:57 +00001269 mmiowb();
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001270}
Stephen Hemminger793b8832005-09-14 16:06:14 -07001271
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07001272/* Clean out receive buffer area, assumes receiver hardware stopped */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001273static void sky2_rx_clean(struct sky2_port *sky2)
1274{
1275 unsigned i;
1276
1277 memset(sky2->rx_le, 0, RX_LE_BYTES);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001278 for (i = 0; i < sky2->rx_pending; i++) {
Stephen Hemminger291ea612006-09-26 11:57:41 -07001279 struct rx_ring_info *re = sky2->rx_ring + i;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001280
1281 if (re->skb) {
Stephen Hemminger14d02632006-09-26 11:57:43 -07001282 sky2_rx_unmap_skb(sky2->hw->pdev, re);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001283 kfree_skb(re->skb);
1284 re->skb = NULL;
1285 }
1286 }
1287}
1288
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001289/* Basic MII support */
1290static int sky2_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
1291{
1292 struct mii_ioctl_data *data = if_mii(ifr);
1293 struct sky2_port *sky2 = netdev_priv(dev);
1294 struct sky2_hw *hw = sky2->hw;
1295 int err = -EOPNOTSUPP;
1296
1297 if (!netif_running(dev))
1298 return -ENODEV; /* Phy still in reset */
1299
Stephen Hemmingerd89e1342006-03-20 15:48:20 -08001300 switch (cmd) {
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001301 case SIOCGMIIPHY:
1302 data->phy_id = PHY_ADDR_MARV;
1303
1304 /* fallthru */
1305 case SIOCGMIIREG: {
1306 u16 val = 0;
Stephen Hemminger91c86df2005-12-09 11:34:57 -08001307
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001308 spin_lock_bh(&sky2->phy_lock);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001309 err = __gm_phy_read(hw, sky2->port, data->reg_num & 0x1f, &val);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001310 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemminger91c86df2005-12-09 11:34:57 -08001311
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001312 data->val_out = val;
1313 break;
1314 }
1315
1316 case SIOCSMIIREG:
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001317 spin_lock_bh(&sky2->phy_lock);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001318 err = gm_phy_write(hw, sky2->port, data->reg_num & 0x1f,
1319 data->val_in);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001320 spin_unlock_bh(&sky2->phy_lock);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001321 break;
1322 }
1323 return err;
1324}
1325
Michał Mirosławf5d64032011-04-10 03:13:21 +00001326#define SKY2_VLAN_OFFLOADS (NETIF_F_IP_CSUM | NETIF_F_SG | NETIF_F_TSO)
Stephen Hemmingerd494eac2008-05-14 17:04:13 -07001327
Michał Mirosławf5d64032011-04-10 03:13:21 +00001328static void sky2_vlan_mode(struct net_device *dev, u32 features)
Stephen Hemmingerd494eac2008-05-14 17:04:13 -07001329{
1330 struct sky2_port *sky2 = netdev_priv(dev);
1331 struct sky2_hw *hw = sky2->hw;
1332 u16 port = sky2->port;
1333
Michał Mirosławf5d64032011-04-10 03:13:21 +00001334 if (features & NETIF_F_HW_VLAN_RX)
Stephen Hemminger86aa7782011-01-09 15:54:15 -08001335 sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
1336 RX_VLAN_STRIP_ON);
1337 else
1338 sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
1339 RX_VLAN_STRIP_OFF);
Stephen Hemmingerd494eac2008-05-14 17:04:13 -07001340
Michał Mirosławf5d64032011-04-10 03:13:21 +00001341 if (features & NETIF_F_HW_VLAN_TX) {
Stephen Hemminger86aa7782011-01-09 15:54:15 -08001342 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
1343 TX_VLAN_TAG_ON);
Michał Mirosławf5d64032011-04-10 03:13:21 +00001344
1345 dev->vlan_features |= SKY2_VLAN_OFFLOADS;
1346 } else {
Stephen Hemminger86aa7782011-01-09 15:54:15 -08001347 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
1348 TX_VLAN_TAG_OFF);
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001349
Stephen Hemminger86aa7782011-01-09 15:54:15 -08001350 /* Can't do transmit offload of vlan without hw vlan */
Michał Mirosławf5d64032011-04-10 03:13:21 +00001351 dev->vlan_features &= ~SKY2_VLAN_OFFLOADS;
Stephen Hemminger86aa7782011-01-09 15:54:15 -08001352 }
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001353}
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001354
Stephen Hemmingerbd1c6862009-06-17 07:30:38 +00001355/* Amount of required worst case padding in rx buffer */
1356static inline unsigned sky2_rx_pad(const struct sky2_hw *hw)
1357{
1358 return (hw->flags & SKY2_HW_RAM_BUFFER) ? 8 : 2;
1359}
1360
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001361/*
Stephen Hemminger14d02632006-09-26 11:57:43 -07001362 * Allocate an skb for receiving. If the MTU is large enough
1363 * make the skb non-linear with a fragment list of pages.
Stephen Hemminger82788c72006-01-17 13:43:10 -08001364 */
Eric Dumazet68ac3192011-07-07 06:13:32 -07001365static struct sk_buff *sky2_rx_alloc(struct sky2_port *sky2, gfp_t gfp)
Stephen Hemminger82788c72006-01-17 13:43:10 -08001366{
1367 struct sk_buff *skb;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001368 int i;
Stephen Hemminger82788c72006-01-17 13:43:10 -08001369
Eric Dumazet68ac3192011-07-07 06:13:32 -07001370 skb = __netdev_alloc_skb(sky2->netdev,
1371 sky2->rx_data_size + sky2_rx_pad(sky2->hw),
1372 gfp);
Stephen Hemmingerbd1c6862009-06-17 07:30:38 +00001373 if (!skb)
1374 goto nomem;
1375
Stephen Hemminger39dbd952008-02-04 19:45:13 -08001376 if (sky2->hw->flags & SKY2_HW_RAM_BUFFER) {
Stephen Hemmingerf03b8652007-11-28 14:27:03 -08001377 unsigned char *start;
1378 /*
1379 * Workaround for a bug in FIFO that cause hang
1380 * if the FIFO if the receive buffer is not 64 byte aligned.
1381 * The buffer returned from netdev_alloc_skb is
1382 * aligned except if slab debugging is enabled.
1383 */
Stephen Hemmingerf03b8652007-11-28 14:27:03 -08001384 start = PTR_ALIGN(skb->data, 8);
1385 skb_reserve(skb, start - skb->data);
Stephen Hemmingerbd1c6862009-06-17 07:30:38 +00001386 } else
Stephen Hemmingerf03b8652007-11-28 14:27:03 -08001387 skb_reserve(skb, NET_IP_ALIGN);
Stephen Hemminger14d02632006-09-26 11:57:43 -07001388
1389 for (i = 0; i < sky2->rx_nfrags; i++) {
Eric Dumazet68ac3192011-07-07 06:13:32 -07001390 struct page *page = alloc_page(gfp);
Stephen Hemminger14d02632006-09-26 11:57:43 -07001391
1392 if (!page)
1393 goto free_partial;
1394 skb_fill_page_desc(skb, i, page, 0, PAGE_SIZE);
Stephen Hemminger82788c72006-01-17 13:43:10 -08001395 }
1396
1397 return skb;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001398free_partial:
1399 kfree_skb(skb);
1400nomem:
1401 return NULL;
Stephen Hemminger82788c72006-01-17 13:43:10 -08001402}
1403
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07001404static inline void sky2_rx_update(struct sky2_port *sky2, unsigned rxq)
1405{
1406 sky2_put_idx(sky2->hw, rxq, sky2->rx_put);
1407}
1408
Mike McCormack200ac492010-02-12 06:58:03 +00001409static int sky2_alloc_rx_skbs(struct sky2_port *sky2)
1410{
1411 struct sky2_hw *hw = sky2->hw;
1412 unsigned i;
1413
1414 sky2->rx_data_size = sky2_get_rx_data_size(sky2);
1415
1416 /* Fill Rx ring */
1417 for (i = 0; i < sky2->rx_pending; i++) {
1418 struct rx_ring_info *re = sky2->rx_ring + i;
1419
Eric Dumazet68ac3192011-07-07 06:13:32 -07001420 re->skb = sky2_rx_alloc(sky2, GFP_KERNEL);
Mike McCormack200ac492010-02-12 06:58:03 +00001421 if (!re->skb)
1422 return -ENOMEM;
1423
1424 if (sky2_rx_map_skb(hw->pdev, re, sky2->rx_data_size)) {
1425 dev_kfree_skb(re->skb);
1426 re->skb = NULL;
1427 return -ENOMEM;
1428 }
1429 }
1430 return 0;
1431}
1432
Stephen Hemminger82788c72006-01-17 13:43:10 -08001433/*
Mike McCormack200ac492010-02-12 06:58:03 +00001434 * Setup receiver buffer pool.
Stephen Hemminger14d02632006-09-26 11:57:43 -07001435 * Normal case this ends up creating one list element for skb
1436 * in the receive ring. Worst case if using large MTU and each
1437 * allocation falls on a different 64 bit region, that results
1438 * in 6 list elements per ring entry.
1439 * One element is used for checksum enable/disable, and one
1440 * extra to avoid wrap.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001441 */
Mike McCormack200ac492010-02-12 06:58:03 +00001442static void sky2_rx_start(struct sky2_port *sky2)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001443{
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001444 struct sky2_hw *hw = sky2->hw;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001445 struct rx_ring_info *re;
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001446 unsigned rxq = rxqaddr[sky2->port];
Mike McCormack39ef1102010-02-12 06:58:02 +00001447 unsigned i, thresh;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001448
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001449 sky2->rx_put = sky2->rx_next = 0;
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -08001450 sky2_qset(hw, rxq);
Stephen Hemminger977bdf02006-02-22 11:44:58 -08001451
Stephen Hemmingerc3905bc2006-12-04 17:08:19 -08001452 /* On PCI express lowering the watermark gives better performance */
Jon Mason1a10cca2011-06-27 07:46:56 +00001453 if (pci_is_pcie(hw->pdev))
Stephen Hemmingerc3905bc2006-12-04 17:08:19 -08001454 sky2_write32(hw, Q_ADDR(rxq, Q_WM), BMU_WM_PEX);
1455
1456 /* These chips have no ram buffer?
1457 * MAC Rx RAM Read is controlled by hardware */
Stephen Hemminger8df9a872006-12-01 14:29:35 -08001458 if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
stephen hemmingerc1cd0a82010-03-29 07:36:18 +00001459 hw->chip_rev > CHIP_REV_YU_EC_U_A0)
Stephen Hemmingerf449c7c2007-06-04 17:23:23 -07001460 sky2_write32(hw, Q_ADDR(rxq, Q_TEST), F_M_RX_RAM_DIS);
Stephen Hemminger977bdf02006-02-22 11:44:58 -08001461
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001462 sky2_prefetch_init(hw, rxq, sky2->rx_le_map, RX_LE_SIZE - 1);
1463
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001464 if (!(hw->flags & SKY2_HW_NEW_LE))
1465 rx_set_checksum(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001466
Stephen Hemmingerbf731302010-04-24 20:04:12 -07001467 if (!(hw->flags & SKY2_HW_RSS_BROKEN))
Michał Mirosławf5d64032011-04-10 03:13:21 +00001468 rx_set_rss(sky2->netdev, sky2->netdev->features);
Stephen Hemmingerbf731302010-04-24 20:04:12 -07001469
Mike McCormack200ac492010-02-12 06:58:03 +00001470 /* submit Rx ring */
Stephen Hemminger14d02632006-09-26 11:57:43 -07001471 for (i = 0; i < sky2->rx_pending; i++) {
1472 re = sky2->rx_ring + i;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001473 sky2_rx_submit(sky2, re);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001474 }
1475
Stephen Hemmingera1433ac2006-05-22 12:03:42 -07001476 /*
1477 * The receiver hangs if it receives frames larger than the
1478 * packet buffer. As a workaround, truncate oversize frames, but
1479 * the register is limited to 9 bits, so if you do frames > 2052
1480 * you better get the MTU right!
1481 */
Mike McCormack39ef1102010-02-12 06:58:02 +00001482 thresh = sky2_get_rx_threshold(sky2);
Stephen Hemmingera1433ac2006-05-22 12:03:42 -07001483 if (thresh > 0x1ff)
1484 sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_OFF);
1485 else {
1486 sky2_write16(hw, SK_REG(sky2->port, RX_GMF_TR_THR), thresh);
1487 sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_ON);
1488 }
1489
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001490 /* Tell chip about available buffers */
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07001491 sky2_rx_update(sky2, rxq);
Stephen Hemminger877c8572009-10-29 06:37:08 +00001492
1493 if (hw->chip_id == CHIP_ID_YUKON_EX ||
1494 hw->chip_id == CHIP_ID_YUKON_SUPR) {
1495 /*
1496 * Disable flushing of non ASF packets;
1497 * must be done after initializing the BMUs;
1498 * drivers without ASF support should do this too, otherwise
1499 * it may happen that they cannot run on ASF devices;
1500 * remember that the MAC FIFO isn't reset during initialization.
1501 */
1502 sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_MACSEC_FLUSH_OFF);
1503 }
1504
1505 if (hw->chip_id >= CHIP_ID_YUKON_SUPR) {
1506 /* Enable RX Home Address & Routing Header checksum fix */
1507 sky2_write16(hw, SK_REG(sky2->port, RX_GMF_FL_CTRL),
1508 RX_IPV6_SA_MOB_ENA | RX_IPV6_DA_MOB_ENA);
1509
1510 /* Enable TX Home Address & Routing Header checksum fix */
1511 sky2_write32(hw, Q_ADDR(txqaddr[sky2->port], Q_TEST),
1512 TBMU_TEST_HOME_ADD_FIX_EN | TBMU_TEST_ROUTING_ADD_FIX_EN);
1513 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001514}
1515
Mike McCormack90bbebb2009-09-01 03:21:35 +00001516static int sky2_alloc_buffers(struct sky2_port *sky2)
1517{
1518 struct sky2_hw *hw = sky2->hw;
1519
1520 /* must be power of 2 */
1521 sky2->tx_le = pci_alloc_consistent(hw->pdev,
1522 sky2->tx_ring_size *
1523 sizeof(struct sky2_tx_le),
1524 &sky2->tx_le_map);
1525 if (!sky2->tx_le)
1526 goto nomem;
1527
1528 sky2->tx_ring = kcalloc(sky2->tx_ring_size, sizeof(struct tx_ring_info),
1529 GFP_KERNEL);
1530 if (!sky2->tx_ring)
1531 goto nomem;
1532
1533 sky2->rx_le = pci_alloc_consistent(hw->pdev, RX_LE_BYTES,
1534 &sky2->rx_le_map);
1535 if (!sky2->rx_le)
1536 goto nomem;
1537 memset(sky2->rx_le, 0, RX_LE_BYTES);
1538
1539 sky2->rx_ring = kcalloc(sky2->rx_pending, sizeof(struct rx_ring_info),
1540 GFP_KERNEL);
1541 if (!sky2->rx_ring)
1542 goto nomem;
1543
Mike McCormack200ac492010-02-12 06:58:03 +00001544 return sky2_alloc_rx_skbs(sky2);
Mike McCormack90bbebb2009-09-01 03:21:35 +00001545nomem:
1546 return -ENOMEM;
1547}
1548
1549static void sky2_free_buffers(struct sky2_port *sky2)
1550{
1551 struct sky2_hw *hw = sky2->hw;
1552
Mike McCormack200ac492010-02-12 06:58:03 +00001553 sky2_rx_clean(sky2);
1554
Mike McCormack90bbebb2009-09-01 03:21:35 +00001555 if (sky2->rx_le) {
1556 pci_free_consistent(hw->pdev, RX_LE_BYTES,
1557 sky2->rx_le, sky2->rx_le_map);
1558 sky2->rx_le = NULL;
1559 }
1560 if (sky2->tx_le) {
1561 pci_free_consistent(hw->pdev,
1562 sky2->tx_ring_size * sizeof(struct sky2_tx_le),
1563 sky2->tx_le, sky2->tx_le_map);
1564 sky2->tx_le = NULL;
1565 }
1566 kfree(sky2->tx_ring);
1567 kfree(sky2->rx_ring);
1568
1569 sky2->tx_ring = NULL;
1570 sky2->rx_ring = NULL;
1571}
1572
Mike McCormackea0f71e2010-02-12 06:58:04 +00001573static void sky2_hw_up(struct sky2_port *sky2)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001574{
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001575 struct sky2_hw *hw = sky2->hw;
1576 unsigned port = sky2->port;
Mike McCormackea0f71e2010-02-12 06:58:04 +00001577 u32 ramsize;
1578 int cap;
Stephen Hemminger843a46f2006-05-11 15:07:28 -07001579 struct net_device *otherdev = hw->dev[sky2->port^1];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001580
Mike McCormackea0f71e2010-02-12 06:58:04 +00001581 tx_init(sky2);
1582
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001583 /*
1584 * On dual port PCI-X card, there is an problem where status
1585 * can be received out of order due to split transactions
Stephen Hemminger843a46f2006-05-11 15:07:28 -07001586 */
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001587 if (otherdev && netif_running(otherdev) &&
1588 (cap = pci_find_capability(hw->pdev, PCI_CAP_ID_PCIX))) {
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001589 u16 cmd;
Stephen Hemminger843a46f2006-05-11 15:07:28 -07001590
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08001591 cmd = sky2_pci_read16(hw, cap + PCI_X_CMD);
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001592 cmd &= ~PCI_X_CMD_MAX_SPLIT;
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08001593 sky2_pci_write16(hw, cap + PCI_X_CMD, cmd);
Mike McCormackea0f71e2010-02-12 06:58:04 +00001594 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001595
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001596 sky2_mac_init(hw, port);
1597
Stephen Hemmingere0c28112007-09-20 13:03:49 -07001598 /* Register is number of 4K blocks on internal RAM buffer. */
1599 ramsize = sky2_read8(hw, B2_E_0) * 4;
1600 if (ramsize > 0) {
Stephen Hemminger67712902006-12-04 15:53:45 -08001601 u32 rxspace;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001602
Joe Perchesada1db52010-02-17 15:01:59 +00001603 netdev_dbg(sky2->netdev, "ram buffer %dK\n", ramsize);
Stephen Hemminger67712902006-12-04 15:53:45 -08001604 if (ramsize < 16)
1605 rxspace = ramsize / 2;
1606 else
1607 rxspace = 8 + (2*(ramsize - 16))/3;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001608
Stephen Hemminger67712902006-12-04 15:53:45 -08001609 sky2_ramset(hw, rxqaddr[port], 0, rxspace);
1610 sky2_ramset(hw, txqaddr[port], rxspace, ramsize - rxspace);
1611
1612 /* Make sure SyncQ is disabled */
1613 sky2_write8(hw, RB_ADDR(port == 0 ? Q_XS1 : Q_XS2, RB_CTRL),
1614 RB_RST_SET);
1615 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001616
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -08001617 sky2_qset(hw, txqaddr[port]);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08001618
Stephen Hemminger69161612007-06-04 17:23:26 -07001619 /* This is copied from sk98lin 10.0.5.3; no one tells me about erratta's */
1620 if (hw->chip_id == CHIP_ID_YUKON_EX && hw->chip_rev == CHIP_REV_YU_EX_B0)
1621 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_TEST), F_TX_CHK_AUTO_OFF);
1622
Stephen Hemminger977bdf02006-02-22 11:44:58 -08001623 /* Set almost empty threshold */
Joe Perches8e95a202009-12-03 07:58:21 +00001624 if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
1625 hw->chip_rev == CHIP_REV_YU_EC_U_A0)
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07001626 sky2_write16(hw, Q_ADDR(txqaddr[port], Q_AL), ECU_TXFF_LEV);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08001627
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001628 sky2_prefetch_init(hw, txqaddr[port], sky2->tx_le_map,
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00001629 sky2->tx_ring_size - 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001630
Michał Mirosławf5d64032011-04-10 03:13:21 +00001631 sky2_vlan_mode(sky2->netdev, sky2->netdev->features);
1632 netdev_update_features(sky2->netdev);
Stephen Hemmingerd494eac2008-05-14 17:04:13 -07001633
Mike McCormack200ac492010-02-12 06:58:03 +00001634 sky2_rx_start(sky2);
Mike McCormackea0f71e2010-02-12 06:58:04 +00001635}
1636
1637/* Bring up network interface. */
1638static int sky2_up(struct net_device *dev)
1639{
1640 struct sky2_port *sky2 = netdev_priv(dev);
1641 struct sky2_hw *hw = sky2->hw;
1642 unsigned port = sky2->port;
1643 u32 imask;
1644 int err;
1645
1646 netif_carrier_off(dev);
1647
1648 err = sky2_alloc_buffers(sky2);
1649 if (err)
1650 goto err_out;
1651
1652 sky2_hw_up(sky2);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001653
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001654 /* Enable interrupts from phy/mac for port */
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001655 imask = sky2_read32(hw, B0_IMSK);
Stephen Hemmingerf4ea4312006-05-09 14:46:54 -07001656 imask |= portirq_msk[port];
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001657 sky2_write32(hw, B0_IMSK, imask);
Stephen Hemminger1fd82f32009-06-17 07:30:34 +00001658 sky2_read32(hw, B0_IMSK);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001659
Joe Perches6c35aba2010-02-15 08:34:21 +00001660 netif_info(sky2, ifup, dev, "enabling interface\n");
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07001661
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001662 return 0;
1663
1664err_out:
Mike McCormack90bbebb2009-09-01 03:21:35 +00001665 sky2_free_buffers(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001666 return err;
1667}
1668
Stephen Hemminger793b8832005-09-14 16:06:14 -07001669/* Modular subtraction in ring */
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00001670static inline int tx_inuse(const struct sky2_port *sky2)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001671{
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00001672 return (sky2->tx_prod - sky2->tx_cons) & (sky2->tx_ring_size - 1);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001673}
1674
1675/* Number of list elements available for next tx */
1676static inline int tx_avail(const struct sky2_port *sky2)
1677{
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00001678 return sky2->tx_pending - tx_inuse(sky2);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001679}
1680
1681/* Estimate of number of transmit list elements required */
Stephen Hemminger28bd1812006-01-17 13:43:19 -08001682static unsigned tx_le_req(const struct sk_buff *skb)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001683{
1684 unsigned count;
1685
Stephen Hemminger07e31632009-09-14 06:12:55 +00001686 count = (skb_shinfo(skb)->nr_frags + 1)
1687 * (sizeof(dma_addr_t) / sizeof(u32));
Stephen Hemminger793b8832005-09-14 16:06:14 -07001688
Herbert Xu89114af2006-07-08 13:34:32 -07001689 if (skb_is_gso(skb))
Stephen Hemminger793b8832005-09-14 16:06:14 -07001690 ++count;
Stephen Hemminger07e31632009-09-14 06:12:55 +00001691 else if (sizeof(dma_addr_t) == sizeof(u32))
1692 ++count; /* possible vlan */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001693
Patrick McHardy84fa7932006-08-29 16:44:56 -07001694 if (skb->ip_summed == CHECKSUM_PARTIAL)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001695 ++count;
1696
1697 return count;
1698}
1699
stephen hemmingerf6815072010-02-01 13:41:47 +00001700static void sky2_tx_unmap(struct pci_dev *pdev, struct tx_ring_info *re)
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001701{
1702 if (re->flags & TX_MAP_SINGLE)
FUJITA Tomonori7cd26ce2010-04-27 14:57:05 +00001703 pci_unmap_single(pdev, dma_unmap_addr(re, mapaddr),
1704 dma_unmap_len(re, maplen),
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001705 PCI_DMA_TODEVICE);
1706 else if (re->flags & TX_MAP_PAGE)
FUJITA Tomonori7cd26ce2010-04-27 14:57:05 +00001707 pci_unmap_page(pdev, dma_unmap_addr(re, mapaddr),
1708 dma_unmap_len(re, maplen),
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001709 PCI_DMA_TODEVICE);
stephen hemmingerf6815072010-02-01 13:41:47 +00001710 re->flags = 0;
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001711}
1712
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001713/*
Stephen Hemminger793b8832005-09-14 16:06:14 -07001714 * Put one packet in ring for transmit.
1715 * A single packet can generate multiple list elements, and
1716 * the number of ring elements will probably be less than the number
1717 * of list elements used.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001718 */
Stephen Hemminger613573252009-08-31 19:50:58 +00001719static netdev_tx_t sky2_xmit_frame(struct sk_buff *skb,
1720 struct net_device *dev)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001721{
1722 struct sky2_port *sky2 = netdev_priv(dev);
1723 struct sky2_hw *hw = sky2->hw;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001724 struct sky2_tx_le *le = NULL;
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001725 struct tx_ring_info *re;
Mike McCormack9b289c32009-08-14 05:15:12 +00001726 unsigned i, len;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001727 dma_addr_t mapping;
Stephen Hemminger5dce95e2009-08-18 15:17:06 +00001728 u32 upper;
1729 u16 slot;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001730 u16 mss;
1731 u8 ctrl;
1732
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001733 if (unlikely(tx_avail(sky2) < tx_le_req(skb)))
1734 return NETDEV_TX_BUSY;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001735
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001736 len = skb_headlen(skb);
1737 mapping = pci_map_single(hw->pdev, skb->data, len, PCI_DMA_TODEVICE);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001738
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001739 if (pci_dma_mapping_error(hw->pdev, mapping))
1740 goto mapping_error;
1741
Mike McCormack9b289c32009-08-14 05:15:12 +00001742 slot = sky2->tx_prod;
Joe Perches6c35aba2010-02-15 08:34:21 +00001743 netif_printk(sky2, tx_queued, KERN_DEBUG, dev,
1744 "tx queued, slot %u, len %d\n", slot, skb->len);
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001745
Stephen Hemminger86c68872008-01-10 16:14:12 -08001746 /* Send high bits if needed */
Stephen Hemminger5dce95e2009-08-18 15:17:06 +00001747 upper = upper_32_bits(mapping);
1748 if (upper != sky2->tx_last_upper) {
Mike McCormack9b289c32009-08-14 05:15:12 +00001749 le = get_tx_le(sky2, &slot);
Stephen Hemminger5dce95e2009-08-18 15:17:06 +00001750 le->addr = cpu_to_le32(upper);
1751 sky2->tx_last_upper = upper;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001752 le->opcode = OP_ADDR64 | HW_OWNER;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001753 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001754
1755 /* Check for TCP Segmentation Offload */
Herbert Xu79671682006-06-22 02:40:14 -07001756 mss = skb_shinfo(skb)->gso_size;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001757 if (mss != 0) {
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001758
1759 if (!(hw->flags & SKY2_HW_NEW_LE))
Stephen Hemminger69161612007-06-04 17:23:26 -07001760 mss += ETH_HLEN + ip_hdrlen(skb) + tcp_hdrlen(skb);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001761
Stephen Hemminger69161612007-06-04 17:23:26 -07001762 if (mss != sky2->tx_last_mss) {
Mike McCormack9b289c32009-08-14 05:15:12 +00001763 le = get_tx_le(sky2, &slot);
Stephen Hemminger69161612007-06-04 17:23:26 -07001764 le->addr = cpu_to_le32(mss);
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001765
1766 if (hw->flags & SKY2_HW_NEW_LE)
Stephen Hemminger69161612007-06-04 17:23:26 -07001767 le->opcode = OP_MSS | HW_OWNER;
1768 else
1769 le->opcode = OP_LRGLEN | HW_OWNER;
shemminger@osdl.orge07560c2006-08-28 10:00:49 -07001770 sky2->tx_last_mss = mss;
1771 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001772 }
1773
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001774 ctrl = 0;
Stephen Hemminger86aa7782011-01-09 15:54:15 -08001775
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001776 /* Add VLAN tag, can piggyback on LRGLEN or ADDR64 */
Jesse Grosseab6d182010-10-20 13:56:03 +00001777 if (vlan_tx_tag_present(skb)) {
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001778 if (!le) {
Mike McCormack9b289c32009-08-14 05:15:12 +00001779 le = get_tx_le(sky2, &slot);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001780 le->addr = 0;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001781 le->opcode = OP_VLAN|HW_OWNER;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001782 } else
1783 le->opcode |= OP_VLAN;
1784 le->length = cpu_to_be16(vlan_tx_tag_get(skb));
1785 ctrl |= INS_VLAN;
1786 }
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001787
1788 /* Handle TCP checksum offload */
Patrick McHardy84fa7932006-08-29 16:44:56 -07001789 if (skb->ip_summed == CHECKSUM_PARTIAL) {
Stephen Hemminger69161612007-06-04 17:23:26 -07001790 /* On Yukon EX (some versions) encoding change. */
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001791 if (hw->flags & SKY2_HW_AUTO_TX_SUM)
Stephen Hemminger69161612007-06-04 17:23:26 -07001792 ctrl |= CALSUM; /* auto checksum */
1793 else {
1794 const unsigned offset = skb_transport_offset(skb);
1795 u32 tcpsum;
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001796
Stephen Hemminger69161612007-06-04 17:23:26 -07001797 tcpsum = offset << 16; /* sum start */
1798 tcpsum |= offset + skb->csum_offset; /* sum write */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001799
Stephen Hemminger69161612007-06-04 17:23:26 -07001800 ctrl |= CALSUM | WR_SUM | INIT_SUM | LOCK_SUM;
1801 if (ip_hdr(skb)->protocol == IPPROTO_UDP)
1802 ctrl |= UDPTCP;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001803
Stephen Hemminger69161612007-06-04 17:23:26 -07001804 if (tcpsum != sky2->tx_tcpsum) {
1805 sky2->tx_tcpsum = tcpsum;
shemminger@osdl.org1d179332006-08-28 10:00:50 -07001806
Mike McCormack9b289c32009-08-14 05:15:12 +00001807 le = get_tx_le(sky2, &slot);
Stephen Hemminger69161612007-06-04 17:23:26 -07001808 le->addr = cpu_to_le32(tcpsum);
1809 le->length = 0; /* initial checksum value */
1810 le->ctrl = 1; /* one packet */
1811 le->opcode = OP_TCPLISW | HW_OWNER;
1812 }
shemminger@osdl.org1d179332006-08-28 10:00:50 -07001813 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001814 }
1815
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001816 re = sky2->tx_ring + slot;
1817 re->flags = TX_MAP_SINGLE;
FUJITA Tomonori7cd26ce2010-04-27 14:57:05 +00001818 dma_unmap_addr_set(re, mapaddr, mapping);
1819 dma_unmap_len_set(re, maplen, len);
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001820
Mike McCormack9b289c32009-08-14 05:15:12 +00001821 le = get_tx_le(sky2, &slot);
Stephen Hemmingerd6e74b62009-08-18 15:17:05 +00001822 le->addr = cpu_to_le32(lower_32_bits(mapping));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001823 le->length = cpu_to_le16(len);
1824 le->ctrl = ctrl;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001825 le->opcode = mss ? (OP_LARGESEND | HW_OWNER) : (OP_PACKET | HW_OWNER);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001826
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001827
1828 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
Stephen Hemminger291ea612006-09-26 11:57:41 -07001829 const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001830
1831 mapping = pci_map_page(hw->pdev, frag->page, frag->page_offset,
1832 frag->size, PCI_DMA_TODEVICE);
Stephen Hemminger86c68872008-01-10 16:14:12 -08001833
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001834 if (pci_dma_mapping_error(hw->pdev, mapping))
1835 goto mapping_unwind;
1836
Stephen Hemminger5dce95e2009-08-18 15:17:06 +00001837 upper = upper_32_bits(mapping);
1838 if (upper != sky2->tx_last_upper) {
Mike McCormack9b289c32009-08-14 05:15:12 +00001839 le = get_tx_le(sky2, &slot);
Stephen Hemminger5dce95e2009-08-18 15:17:06 +00001840 le->addr = cpu_to_le32(upper);
1841 sky2->tx_last_upper = upper;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001842 le->opcode = OP_ADDR64 | HW_OWNER;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001843 }
1844
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001845 re = sky2->tx_ring + slot;
1846 re->flags = TX_MAP_PAGE;
FUJITA Tomonori7cd26ce2010-04-27 14:57:05 +00001847 dma_unmap_addr_set(re, mapaddr, mapping);
1848 dma_unmap_len_set(re, maplen, frag->size);
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001849
Mike McCormack9b289c32009-08-14 05:15:12 +00001850 le = get_tx_le(sky2, &slot);
Stephen Hemmingerd6e74b62009-08-18 15:17:05 +00001851 le->addr = cpu_to_le32(lower_32_bits(mapping));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001852 le->length = cpu_to_le16(frag->size);
1853 le->ctrl = ctrl;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001854 le->opcode = OP_BUFFER | HW_OWNER;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001855 }
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001856
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001857 re->skb = skb;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001858 le->ctrl |= EOP;
1859
Mike McCormack9b289c32009-08-14 05:15:12 +00001860 sky2->tx_prod = slot;
1861
shemminger@osdl.org97bda702006-08-28 10:00:47 -07001862 if (tx_avail(sky2) <= MAX_SKB_TX_LE)
1863 netif_stop_queue(dev);
Stephen Hemmingerb19666d2006-03-07 11:06:36 -08001864
Stephen Hemminger290d4de2006-03-20 15:48:15 -08001865 sky2_put_idx(hw, txqaddr[sky2->port], sky2->tx_prod);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001866
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001867 return NETDEV_TX_OK;
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001868
1869mapping_unwind:
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00001870 for (i = sky2->tx_prod; i != slot; i = RING_NEXT(i, sky2->tx_ring_size)) {
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001871 re = sky2->tx_ring + i;
1872
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001873 sky2_tx_unmap(hw->pdev, re);
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001874 }
1875
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001876mapping_error:
1877 if (net_ratelimit())
1878 dev_warn(&hw->pdev->dev, "%s: tx mapping error\n", dev->name);
1879 dev_kfree_skb(skb);
1880 return NETDEV_TX_OK;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001881}
1882
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001883/*
Stephen Hemminger793b8832005-09-14 16:06:14 -07001884 * Free ring elements from starting at tx_cons until "done"
1885 *
Stephen Hemminger481cea42009-08-14 15:33:19 -07001886 * NB:
1887 * 1. The hardware will tell us about partial completion of multi-part
Stephen Hemminger291ea612006-09-26 11:57:41 -07001888 * buffers so make sure not to free skb to early.
Stephen Hemminger481cea42009-08-14 15:33:19 -07001889 * 2. This may run in parallel start_xmit because the it only
1890 * looks at the tail of the queue of FIFO (tx_cons), not
1891 * the head (tx_prod)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001892 */
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001893static void sky2_tx_complete(struct sky2_port *sky2, u16 done)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001894{
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001895 struct net_device *dev = sky2->netdev;
Stephen Hemminger291ea612006-09-26 11:57:41 -07001896 unsigned idx;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001897
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00001898 BUG_ON(done >= sky2->tx_ring_size);
shemminger@osdl.org22247952005-11-30 11:45:19 -08001899
Stephen Hemminger291ea612006-09-26 11:57:41 -07001900 for (idx = sky2->tx_cons; idx != done;
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00001901 idx = RING_NEXT(idx, sky2->tx_ring_size)) {
Stephen Hemminger291ea612006-09-26 11:57:41 -07001902 struct tx_ring_info *re = sky2->tx_ring + idx;
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001903 struct sk_buff *skb = re->skb;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001904
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001905 sky2_tx_unmap(sky2->hw->pdev, re);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001906
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001907 if (skb) {
Joe Perches6c35aba2010-02-15 08:34:21 +00001908 netif_printk(sky2, tx_done, KERN_DEBUG, dev,
1909 "tx done %u\n", idx);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07001910
stephen hemminger0885a302010-12-31 15:34:27 +00001911 u64_stats_update_begin(&sky2->tx_stats.syncp);
1912 ++sky2->tx_stats.packets;
1913 sky2->tx_stats.bytes += skb->len;
1914 u64_stats_update_end(&sky2->tx_stats.syncp);
shemminger@linux-foundation.org2bf56fe2007-01-26 11:38:39 -08001915
stephen hemmingerf6815072010-02-01 13:41:47 +00001916 re->skb = NULL;
Stephen Hemminger724b6942009-08-18 15:17:10 +00001917 dev_kfree_skb_any(skb);
Stephen Hemmingerbd1c6862009-06-17 07:30:38 +00001918
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00001919 sky2->tx_next = RING_NEXT(idx, sky2->tx_ring_size);
Stephen Hemminger291ea612006-09-26 11:57:41 -07001920 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001921 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001922
Stephen Hemminger291ea612006-09-26 11:57:41 -07001923 sky2->tx_cons = idx;
Stephen Hemminger50432cb2007-05-14 12:38:15 -07001924 smp_mb();
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001925}
1926
Mike McCormack264bb4f2009-08-14 05:15:14 +00001927static void sky2_tx_reset(struct sky2_hw *hw, unsigned port)
Mike McCormacka5109962009-08-14 05:15:13 +00001928{
Mike McCormacka5109962009-08-14 05:15:13 +00001929 /* Disable Force Sync bit and Enable Alloc bit */
1930 sky2_write8(hw, SK_REG(port, TXA_CTRL),
1931 TXA_DIS_FSYNC | TXA_DIS_ALLOC | TXA_STOP_RC);
1932
1933 /* Stop Interval Timer and Limit Counter of Tx Arbiter */
1934 sky2_write32(hw, SK_REG(port, TXA_ITI_INI), 0L);
1935 sky2_write32(hw, SK_REG(port, TXA_LIM_INI), 0L);
1936
1937 /* Reset the PCI FIFO of the async Tx queue */
1938 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR),
1939 BMU_RST_SET | BMU_FIFO_RST);
1940
1941 /* Reset the Tx prefetch units */
1942 sky2_write32(hw, Y2_QADDR(txqaddr[port], PREF_UNIT_CTRL),
1943 PREF_UNIT_RST_SET);
1944
1945 sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL), RB_RST_SET);
1946 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_SET);
1947}
1948
Mike McCormackf2b31cb2010-02-12 06:58:05 +00001949static void sky2_hw_down(struct sky2_port *sky2)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001950{
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001951 struct sky2_hw *hw = sky2->hw;
1952 unsigned port = sky2->port;
Mike McCormackf2b31cb2010-02-12 06:58:05 +00001953 u16 ctrl;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001954
Stephen Hemmingerd104aca2009-06-17 07:30:32 +00001955 /* Force flow control off */
1956 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001957
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001958 /* Stop transmitter */
1959 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_STOP);
1960 sky2_read32(hw, Q_ADDR(txqaddr[port], Q_CSR));
1961
1962 sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL),
Stephen Hemminger793b8832005-09-14 16:06:14 -07001963 RB_RST_SET | RB_DIS_OP_MD);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001964
1965 ctrl = gma_read16(hw, port, GM_GP_CTRL);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001966 ctrl &= ~(GM_GPCR_TX_ENA | GM_GPCR_RX_ENA);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001967 gma_write16(hw, port, GM_GP_CTRL, ctrl);
1968
1969 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
1970
1971 /* Workaround shared GMAC reset */
Joe Perches8e95a202009-12-03 07:58:21 +00001972 if (!(hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0 &&
1973 port == 0 && hw->dev[1] && netif_running(hw->dev[1])))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001974 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET);
1975
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001976 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001977
Stephen Hemminger6c835042009-06-17 07:30:35 +00001978 /* Force any delayed status interrrupt and NAPI */
1979 sky2_write32(hw, STAT_LEV_TIMER_CNT, 0);
1980 sky2_write32(hw, STAT_TX_TIMER_CNT, 0);
1981 sky2_write32(hw, STAT_ISR_TIMER_CNT, 0);
1982 sky2_read8(hw, STAT_ISR_TIMER_CTRL);
1983
Mike McCormacka947a392009-07-21 20:57:56 -07001984 sky2_rx_stop(sky2);
1985
Stephen Hemminger0da6d7b2009-08-14 05:15:15 +00001986 spin_lock_bh(&sky2->phy_lock);
Stephen Hemmingerb96936da72008-05-14 17:04:15 -07001987 sky2_phy_power_down(hw, port);
Stephen Hemminger0da6d7b2009-08-14 05:15:15 +00001988 spin_unlock_bh(&sky2->phy_lock);
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -07001989
Mike McCormack264bb4f2009-08-14 05:15:14 +00001990 sky2_tx_reset(hw, port);
1991
Stephen Hemminger481cea42009-08-14 15:33:19 -07001992 /* Free any pending frames stuck in HW queue */
1993 sky2_tx_complete(sky2, sky2->tx_prod);
Mike McCormackf2b31cb2010-02-12 06:58:05 +00001994}
1995
1996/* Network shutdown */
1997static int sky2_down(struct net_device *dev)
1998{
1999 struct sky2_port *sky2 = netdev_priv(dev);
Mike McCormack8a0c9222010-02-12 06:58:06 +00002000 struct sky2_hw *hw = sky2->hw;
Mike McCormackf2b31cb2010-02-12 06:58:05 +00002001
2002 /* Never really got started! */
2003 if (!sky2->tx_le)
2004 return 0;
2005
Joe Perches6c35aba2010-02-15 08:34:21 +00002006 netif_info(sky2, ifdown, dev, "disabling interface\n");
Mike McCormackf2b31cb2010-02-12 06:58:05 +00002007
Mike McCormack8a0c9222010-02-12 06:58:06 +00002008 /* Disable port IRQ */
2009 sky2_write32(hw, B0_IMSK,
2010 sky2_read32(hw, B0_IMSK) & ~portirq_msk[sky2->port]);
2011 sky2_read32(hw, B0_IMSK);
2012
2013 synchronize_irq(hw->pdev->irq);
2014 napi_synchronize(&hw->napi);
2015
Mike McCormackf2b31cb2010-02-12 06:58:05 +00002016 sky2_hw_down(sky2);
Stephen Hemminger481cea42009-08-14 15:33:19 -07002017
Mike McCormack90bbebb2009-09-01 03:21:35 +00002018 sky2_free_buffers(sky2);
Stephen Hemminger1b537562005-12-20 15:08:07 -08002019
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002020 return 0;
2021}
2022
2023static u16 sky2_phy_speed(const struct sky2_hw *hw, u16 aux)
2024{
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002025 if (hw->flags & SKY2_HW_FIBRE_PHY)
Stephen Hemminger793b8832005-09-14 16:06:14 -07002026 return SPEED_1000;
2027
Stephen Hemminger05745c42007-09-19 15:36:45 -07002028 if (!(hw->flags & SKY2_HW_GIGABIT)) {
2029 if (aux & PHY_M_PS_SPEED_100)
2030 return SPEED_100;
2031 else
2032 return SPEED_10;
2033 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002034
2035 switch (aux & PHY_M_PS_SPEED_MSK) {
2036 case PHY_M_PS_SPEED_1000:
2037 return SPEED_1000;
2038 case PHY_M_PS_SPEED_100:
2039 return SPEED_100;
2040 default:
2041 return SPEED_10;
2042 }
2043}
2044
2045static void sky2_link_up(struct sky2_port *sky2)
2046{
2047 struct sky2_hw *hw = sky2->hw;
2048 unsigned port = sky2->port;
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07002049 static const char *fc_name[] = {
2050 [FC_NONE] = "none",
2051 [FC_TX] = "tx",
2052 [FC_RX] = "rx",
2053 [FC_BOTH] = "both",
2054 };
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002055
Brandon Philips38000a92010-06-16 16:21:58 +00002056 sky2_enable_rx_tx(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002057
2058 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
2059
2060 netif_carrier_on(sky2->netdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002061
Stephen Hemminger75e80682007-09-19 15:36:46 -07002062 mod_timer(&hw->watchdog_timer, jiffies + 1);
Stephen Hemminger32c2c302007-08-21 14:34:03 -07002063
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002064 /* Turn on link LED */
Stephen Hemminger793b8832005-09-14 16:06:14 -07002065 sky2_write8(hw, SK_REG(port, LNK_LED_REG),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002066 LINKLED_ON | LINKLED_BLINK_OFF | LINKLED_LINKSYNC_OFF);
2067
Joe Perches6c35aba2010-02-15 08:34:21 +00002068 netif_info(sky2, link, sky2->netdev,
2069 "Link is up at %d Mbps, %s duplex, flow control %s\n",
2070 sky2->speed,
2071 sky2->duplex == DUPLEX_FULL ? "full" : "half",
2072 fc_name[sky2->flow_status]);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002073}
2074
2075static void sky2_link_down(struct sky2_port *sky2)
2076{
2077 struct sky2_hw *hw = sky2->hw;
2078 unsigned port = sky2->port;
2079 u16 reg;
2080
2081 gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);
2082
2083 reg = gma_read16(hw, port, GM_GP_CTRL);
2084 reg &= ~(GM_GPCR_RX_ENA | GM_GPCR_TX_ENA);
2085 gma_write16(hw, port, GM_GP_CTRL, reg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002086
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002087 netif_carrier_off(sky2->netdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002088
Brandon Philips809aaaa2009-10-29 17:01:49 -07002089 /* Turn off link LED */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002090 sky2_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_OFF);
2091
Joe Perches6c35aba2010-02-15 08:34:21 +00002092 netif_info(sky2, link, sky2->netdev, "Link is down\n");
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07002093
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002094 sky2_phy_init(hw, port);
2095}
2096
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07002097static enum flow_control sky2_flow(int rx, int tx)
2098{
2099 if (rx)
2100 return tx ? FC_BOTH : FC_RX;
2101 else
2102 return tx ? FC_TX : FC_NONE;
2103}
2104
Stephen Hemminger793b8832005-09-14 16:06:14 -07002105static int sky2_autoneg_done(struct sky2_port *sky2, u16 aux)
2106{
2107 struct sky2_hw *hw = sky2->hw;
2108 unsigned port = sky2->port;
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08002109 u16 advert, lpa;
Stephen Hemminger793b8832005-09-14 16:06:14 -07002110
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08002111 advert = gm_phy_read(hw, port, PHY_MARV_AUNE_ADV);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002112 lpa = gm_phy_read(hw, port, PHY_MARV_AUNE_LP);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002113 if (lpa & PHY_M_AN_RF) {
Joe Perchesada1db52010-02-17 15:01:59 +00002114 netdev_err(sky2->netdev, "remote fault\n");
Stephen Hemminger793b8832005-09-14 16:06:14 -07002115 return -1;
2116 }
2117
Stephen Hemminger793b8832005-09-14 16:06:14 -07002118 if (!(aux & PHY_M_PS_SPDUP_RES)) {
Joe Perchesada1db52010-02-17 15:01:59 +00002119 netdev_err(sky2->netdev, "speed/duplex mismatch\n");
Stephen Hemminger793b8832005-09-14 16:06:14 -07002120 return -1;
2121 }
2122
Stephen Hemminger793b8832005-09-14 16:06:14 -07002123 sky2->speed = sky2_phy_speed(hw, aux);
Stephen Hemminger7c74ac12006-10-17 10:24:08 -07002124 sky2->duplex = (aux & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
Stephen Hemminger793b8832005-09-14 16:06:14 -07002125
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08002126 /* Since the pause result bits seem to in different positions on
2127 * different chips. look at registers.
2128 */
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002129 if (hw->flags & SKY2_HW_FIBRE_PHY) {
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08002130 /* Shift for bits in fiber PHY */
2131 advert &= ~(ADVERTISE_PAUSE_CAP|ADVERTISE_PAUSE_ASYM);
2132 lpa &= ~(LPA_PAUSE_CAP|LPA_PAUSE_ASYM);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002133
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08002134 if (advert & ADVERTISE_1000XPAUSE)
2135 advert |= ADVERTISE_PAUSE_CAP;
2136 if (advert & ADVERTISE_1000XPSE_ASYM)
2137 advert |= ADVERTISE_PAUSE_ASYM;
2138 if (lpa & LPA_1000XPAUSE)
2139 lpa |= LPA_PAUSE_CAP;
2140 if (lpa & LPA_1000XPAUSE_ASYM)
2141 lpa |= LPA_PAUSE_ASYM;
2142 }
2143
2144 sky2->flow_status = FC_NONE;
2145 if (advert & ADVERTISE_PAUSE_CAP) {
2146 if (lpa & LPA_PAUSE_CAP)
2147 sky2->flow_status = FC_BOTH;
2148 else if (advert & ADVERTISE_PAUSE_ASYM)
2149 sky2->flow_status = FC_RX;
2150 } else if (advert & ADVERTISE_PAUSE_ASYM) {
2151 if ((lpa & LPA_PAUSE_CAP) && (lpa & LPA_PAUSE_ASYM))
2152 sky2->flow_status = FC_TX;
2153 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07002154
Joe Perches8e95a202009-12-03 07:58:21 +00002155 if (sky2->duplex == DUPLEX_HALF && sky2->speed < SPEED_1000 &&
2156 !(hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_EX))
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07002157 sky2->flow_status = FC_NONE;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07002158
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08002159 if (sky2->flow_status & FC_TX)
Stephen Hemminger793b8832005-09-14 16:06:14 -07002160 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
2161 else
2162 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
2163
2164 return 0;
2165}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002166
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002167/* Interrupt from PHY */
2168static void sky2_phy_intr(struct sky2_hw *hw, unsigned port)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002169{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002170 struct net_device *dev = hw->dev[port];
2171 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002172 u16 istatus, phystat;
2173
Stephen Hemmingerebc646f2006-10-17 10:23:56 -07002174 if (!netif_running(dev))
2175 return;
2176
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002177 spin_lock(&sky2->phy_lock);
2178 istatus = gm_phy_read(hw, port, PHY_MARV_INT_STAT);
2179 phystat = gm_phy_read(hw, port, PHY_MARV_PHY_STAT);
2180
Joe Perches6c35aba2010-02-15 08:34:21 +00002181 netif_info(sky2, intr, sky2->netdev, "phy interrupt status 0x%x 0x%x\n",
2182 istatus, phystat);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002183
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07002184 if (istatus & PHY_M_IS_AN_COMPL) {
stephen hemminger9badba22010-03-29 07:36:20 +00002185 if (sky2_autoneg_done(sky2, phystat) == 0 &&
2186 !netif_carrier_ok(dev))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002187 sky2_link_up(sky2);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002188 goto out;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002189 }
2190
Stephen Hemminger793b8832005-09-14 16:06:14 -07002191 if (istatus & PHY_M_IS_LSP_CHANGE)
2192 sky2->speed = sky2_phy_speed(hw, phystat);
2193
2194 if (istatus & PHY_M_IS_DUP_CHANGE)
2195 sky2->duplex =
2196 (phystat & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
2197
2198 if (istatus & PHY_M_IS_LST_CHANGE) {
2199 if (phystat & PHY_M_PS_LINK_UP)
2200 sky2_link_up(sky2);
2201 else
2202 sky2_link_down(sky2);
2203 }
2204out:
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002205 spin_unlock(&sky2->phy_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002206}
2207
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00002208/* Special quick link interrupt (Yukon-2 Optima only) */
2209static void sky2_qlink_intr(struct sky2_hw *hw)
2210{
2211 struct sky2_port *sky2 = netdev_priv(hw->dev[0]);
2212 u32 imask;
2213 u16 phy;
2214
2215 /* disable irq */
2216 imask = sky2_read32(hw, B0_IMSK);
2217 imask &= ~Y2_IS_PHY_QLNK;
2218 sky2_write32(hw, B0_IMSK, imask);
2219
2220 /* reset PHY Link Detect */
2221 phy = sky2_pci_read16(hw, PSM_CONFIG_REG4);
stephen hemmingera40ccc62010-01-24 18:46:06 +00002222 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00002223 sky2_pci_write16(hw, PSM_CONFIG_REG4, phy | 1);
stephen hemmingera40ccc62010-01-24 18:46:06 +00002224 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00002225
2226 sky2_link_up(sky2);
2227}
2228
Stephen Hemminger62335ab2007-02-06 10:45:42 -08002229/* Transmit timeout is only called if we are running, carrier is up
Stephen Hemminger302d1252006-01-17 13:43:20 -08002230 * and tx queue is full (stopped).
2231 */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002232static void sky2_tx_timeout(struct net_device *dev)
2233{
2234 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger8cc048e2005-12-09 11:35:07 -08002235 struct sky2_hw *hw = sky2->hw;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002236
Joe Perches6c35aba2010-02-15 08:34:21 +00002237 netif_err(sky2, timer, dev, "tx timeout\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002238
Joe Perchesada1db52010-02-17 15:01:59 +00002239 netdev_printk(KERN_DEBUG, dev, "transmit ring %u .. %u report=%u done=%u\n",
2240 sky2->tx_cons, sky2->tx_prod,
2241 sky2_read16(hw, sky2->port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX),
2242 sky2_read16(hw, Q_ADDR(txqaddr[sky2->port], Q_DONE)));
Stephen Hemminger8cc048e2005-12-09 11:35:07 -08002243
Stephen Hemminger81906792007-02-15 16:40:33 -08002244 /* can't restart safely under softirq */
2245 schedule_work(&hw->restart_work);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002246}
2247
2248static int sky2_change_mtu(struct net_device *dev, int new_mtu)
2249{
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002250 struct sky2_port *sky2 = netdev_priv(dev);
2251 struct sky2_hw *hw = sky2->hw;
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07002252 unsigned port = sky2->port;
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002253 int err;
2254 u16 ctl, mode;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002255 u32 imask;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002256
stephen hemminger44dde562010-02-12 06:58:01 +00002257 /* MTU size outside the spec */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002258 if (new_mtu < ETH_ZLEN || new_mtu > ETH_JUMBO_MTU)
2259 return -EINVAL;
2260
stephen hemminger44dde562010-02-12 06:58:01 +00002261 /* MTU > 1500 on yukon FE and FE+ not allowed */
Stephen Hemminger05745c42007-09-19 15:36:45 -07002262 if (new_mtu > ETH_DATA_LEN &&
2263 (hw->chip_id == CHIP_ID_YUKON_FE ||
2264 hw->chip_id == CHIP_ID_YUKON_FE_P))
Stephen Hemmingerd2adf4f2007-04-11 14:48:02 -07002265 return -EINVAL;
2266
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002267 if (!netif_running(dev)) {
2268 dev->mtu = new_mtu;
Michał Mirosławf5d64032011-04-10 03:13:21 +00002269 netdev_update_features(dev);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002270 return 0;
2271 }
2272
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002273 imask = sky2_read32(hw, B0_IMSK);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002274 sky2_write32(hw, B0_IMSK, 0);
2275
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08002276 dev->trans_start = jiffies; /* prevent tx timeout */
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002277 napi_disable(&hw->napi);
Mike McCormackdf010932010-05-13 06:12:49 +00002278 netif_tx_disable(dev);
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08002279
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002280 synchronize_irq(hw->pdev->irq);
2281
Stephen Hemminger39dbd952008-02-04 19:45:13 -08002282 if (!(hw->flags & SKY2_HW_RAM_BUFFER))
Stephen Hemminger69161612007-06-04 17:23:26 -07002283 sky2_set_tx_stfwd(hw, port);
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07002284
2285 ctl = gma_read16(hw, port, GM_GP_CTRL);
2286 gma_write16(hw, port, GM_GP_CTRL, ctl & ~GM_GPCR_RX_ENA);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002287 sky2_rx_stop(sky2);
2288 sky2_rx_clean(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002289
2290 dev->mtu = new_mtu;
Michał Mirosławf5d64032011-04-10 03:13:21 +00002291 netdev_update_features(dev);
Stephen Hemminger14d02632006-09-26 11:57:43 -07002292
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002293 mode = DATA_BLIND_VAL(DATA_BLIND_DEF) |
2294 GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002295
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002296 if (dev->mtu > ETH_DATA_LEN)
2297 mode |= GM_SMOD_JUMBO_ENA;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002298
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07002299 gma_write16(hw, port, GM_SERIAL_MODE, mode);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002300
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07002301 sky2_write8(hw, RB_ADDR(rxqaddr[port], RB_CTRL), RB_ENA_OP_MD);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002302
Mike McCormack200ac492010-02-12 06:58:03 +00002303 err = sky2_alloc_rx_skbs(sky2);
2304 if (!err)
2305 sky2_rx_start(sky2);
2306 else
2307 sky2_rx_clean(sky2);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002308 sky2_write32(hw, B0_IMSK, imask);
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08002309
David S. Millerd1d08d12008-01-07 20:53:33 -08002310 sky2_read32(hw, B0_Y2_SP_LISR);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002311 napi_enable(&hw->napi);
2312
Stephen Hemminger1b537562005-12-20 15:08:07 -08002313 if (err)
2314 dev_close(dev);
2315 else {
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07002316 gma_write16(hw, port, GM_GP_CTRL, ctl);
Stephen Hemminger1b537562005-12-20 15:08:07 -08002317
Stephen Hemminger1b537562005-12-20 15:08:07 -08002318 netif_wake_queue(dev);
2319 }
2320
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002321 return err;
2322}
2323
Stephen Hemminger14d02632006-09-26 11:57:43 -07002324/* For small just reuse existing skb for next receive */
2325static struct sk_buff *receive_copy(struct sky2_port *sky2,
2326 const struct rx_ring_info *re,
2327 unsigned length)
2328{
2329 struct sk_buff *skb;
2330
Eric Dumazet89d71a62009-10-13 05:34:20 +00002331 skb = netdev_alloc_skb_ip_align(sky2->netdev, length);
Stephen Hemminger14d02632006-09-26 11:57:43 -07002332 if (likely(skb)) {
Stephen Hemminger14d02632006-09-26 11:57:43 -07002333 pci_dma_sync_single_for_cpu(sky2->hw->pdev, re->data_addr,
2334 length, PCI_DMA_FROMDEVICE);
Arnaldo Carvalho de Melod626f622007-03-27 18:55:52 -03002335 skb_copy_from_linear_data(re->skb, skb->data, length);
Stephen Hemminger14d02632006-09-26 11:57:43 -07002336 skb->ip_summed = re->skb->ip_summed;
2337 skb->csum = re->skb->csum;
2338 pci_dma_sync_single_for_device(sky2->hw->pdev, re->data_addr,
2339 length, PCI_DMA_FROMDEVICE);
2340 re->skb->ip_summed = CHECKSUM_NONE;
Stephen Hemminger489b10c2006-10-03 16:39:12 -07002341 skb_put(skb, length);
Stephen Hemminger14d02632006-09-26 11:57:43 -07002342 }
2343 return skb;
2344}
2345
2346/* Adjust length of skb with fragments to match received data */
2347static void skb_put_frags(struct sk_buff *skb, unsigned int hdr_space,
2348 unsigned int length)
2349{
2350 int i, num_frags;
2351 unsigned int size;
2352
2353 /* put header into skb */
2354 size = min(length, hdr_space);
2355 skb->tail += size;
2356 skb->len += size;
2357 length -= size;
2358
2359 num_frags = skb_shinfo(skb)->nr_frags;
2360 for (i = 0; i < num_frags; i++) {
2361 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
2362
2363 if (length == 0) {
2364 /* don't need this page */
2365 __free_page(frag->page);
2366 --skb_shinfo(skb)->nr_frags;
2367 } else {
2368 size = min(length, (unsigned) PAGE_SIZE);
2369
2370 frag->size = size;
2371 skb->data_len += size;
2372 skb->truesize += size;
2373 skb->len += size;
2374 length -= size;
2375 }
2376 }
2377}
2378
2379/* Normal packet - take skb from ring element and put in a new one */
2380static struct sk_buff *receive_new(struct sky2_port *sky2,
2381 struct rx_ring_info *re,
2382 unsigned int length)
2383{
stephen hemminger3fbd9182010-02-01 13:45:41 +00002384 struct sk_buff *skb;
2385 struct rx_ring_info nre;
Stephen Hemminger14d02632006-09-26 11:57:43 -07002386 unsigned hdr_space = sky2->rx_data_size;
2387
Eric Dumazet68ac3192011-07-07 06:13:32 -07002388 nre.skb = sky2_rx_alloc(sky2, GFP_ATOMIC);
stephen hemminger3fbd9182010-02-01 13:45:41 +00002389 if (unlikely(!nre.skb))
2390 goto nobuf;
2391
2392 if (sky2_rx_map_skb(sky2->hw->pdev, &nre, hdr_space))
2393 goto nomap;
Stephen Hemminger14d02632006-09-26 11:57:43 -07002394
2395 skb = re->skb;
2396 sky2_rx_unmap_skb(sky2->hw->pdev, re);
Stephen Hemminger14d02632006-09-26 11:57:43 -07002397 prefetch(skb->data);
stephen hemminger3fbd9182010-02-01 13:45:41 +00002398 *re = nre;
Stephen Hemminger14d02632006-09-26 11:57:43 -07002399
2400 if (skb_shinfo(skb)->nr_frags)
2401 skb_put_frags(skb, hdr_space, length);
2402 else
Stephen Hemminger489b10c2006-10-03 16:39:12 -07002403 skb_put(skb, length);
Stephen Hemminger14d02632006-09-26 11:57:43 -07002404 return skb;
stephen hemminger3fbd9182010-02-01 13:45:41 +00002405
2406nomap:
2407 dev_kfree_skb(nre.skb);
2408nobuf:
2409 return NULL;
Stephen Hemminger14d02632006-09-26 11:57:43 -07002410}
2411
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002412/*
2413 * Receive one packet.
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07002414 * For larger packets, get new buffer.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002415 */
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002416static struct sk_buff *sky2_receive(struct net_device *dev,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002417 u16 length, u32 status)
2418{
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002419 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger291ea612006-09-26 11:57:41 -07002420 struct rx_ring_info *re = sky2->rx_ring + sky2->rx_next;
Stephen Hemminger79e57d32005-09-19 15:42:33 -07002421 struct sk_buff *skb = NULL;
Stephen Hemmingerd6532232007-09-19 15:36:42 -07002422 u16 count = (status & GMR_FS_LEN) >> 16;
2423
Stephen Hemminger86aa7782011-01-09 15:54:15 -08002424 if (status & GMR_FS_VLAN)
2425 count -= VLAN_HLEN; /* Account for vlan tag */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002426
Joe Perches6c35aba2010-02-15 08:34:21 +00002427 netif_printk(sky2, rx_status, KERN_DEBUG, dev,
2428 "rx slot %u status 0x%x len %d\n",
2429 sky2->rx_next, status, length);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002430
Stephen Hemminger793b8832005-09-14 16:06:14 -07002431 sky2->rx_next = (sky2->rx_next + 1) % sky2->rx_pending;
Stephen Hemmingerd70cd512005-12-09 11:35:09 -08002432 prefetch(sky2->rx_ring + sky2->rx_next);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002433
Stephen Hemminger3b12e012007-09-26 17:58:47 -07002434 /* This chip has hardware problems that generates bogus status.
2435 * So do only marginal checking and expect higher level protocols
2436 * to handle crap frames.
2437 */
2438 if (sky2->hw->chip_id == CHIP_ID_YUKON_FE_P &&
2439 sky2->hw->chip_rev == CHIP_REV_YU_FE2_A0 &&
2440 length != count)
2441 goto okay;
2442
shemminger@osdl.org42eeea02005-11-30 11:45:13 -08002443 if (status & GMR_FS_ANY_ERR)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002444 goto error;
2445
shemminger@osdl.org42eeea02005-11-30 11:45:13 -08002446 if (!(status & GMR_FS_RX_OK))
2447 goto resubmit;
2448
Stephen Hemmingerd6532232007-09-19 15:36:42 -07002449 /* if length reported by DMA does not match PHY, packet was truncated */
2450 if (length != count)
stephen hemminger0885a302010-12-31 15:34:27 +00002451 goto error;
Stephen Hemminger71749532007-07-09 15:33:40 -07002452
Stephen Hemminger3b12e012007-09-26 17:58:47 -07002453okay:
Stephen Hemminger14d02632006-09-26 11:57:43 -07002454 if (length < copybreak)
2455 skb = receive_copy(sky2, re, length);
2456 else
2457 skb = receive_new(sky2, re, length);
Stephen Hemminger90c30332010-02-03 08:31:12 +00002458
2459 dev->stats.rx_dropped += (skb == NULL);
2460
Stephen Hemminger793b8832005-09-14 16:06:14 -07002461resubmit:
Stephen Hemminger14d02632006-09-26 11:57:43 -07002462 sky2_rx_submit(sky2, re);
Stephen Hemminger79e57d32005-09-19 15:42:33 -07002463
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002464 return skb;
2465
2466error:
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002467 ++dev->stats.rx_errors;
Stephen Hemminger6e15b712005-12-20 15:08:09 -08002468
Joe Perches6c35aba2010-02-15 08:34:21 +00002469 if (net_ratelimit())
2470 netif_info(sky2, rx_err, dev,
2471 "rx error, status 0x%x length %d\n", status, length);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002472
Stephen Hemminger793b8832005-09-14 16:06:14 -07002473 goto resubmit;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002474}
2475
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002476/* Transmit complete */
2477static inline void sky2_tx_done(struct net_device *dev, u16 last)
Stephen Hemminger13b97b72005-12-09 11:35:03 -08002478{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002479 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger302d1252006-01-17 13:43:20 -08002480
Mike McCormack8a0c9222010-02-12 06:58:06 +00002481 if (netif_running(dev)) {
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002482 sky2_tx_complete(sky2, last);
Mike McCormack8a0c9222010-02-12 06:58:06 +00002483
2484 /* Wake unless it's detached, and called e.g. from sky2_down() */
2485 if (tx_avail(sky2) > MAX_SKB_TX_LE + 4)
2486 netif_wake_queue(dev);
2487 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002488}
2489
Stephen Hemminger37e5a242009-06-17 07:30:39 +00002490static inline void sky2_skb_rx(const struct sky2_port *sky2,
2491 u32 status, struct sk_buff *skb)
2492{
Stephen Hemminger86aa7782011-01-09 15:54:15 -08002493 if (status & GMR_FS_VLAN)
2494 __vlan_hwaccel_put_tag(skb, be16_to_cpu(sky2->rx_tag));
2495
Stephen Hemminger37e5a242009-06-17 07:30:39 +00002496 if (skb->ip_summed == CHECKSUM_NONE)
2497 netif_receive_skb(skb);
2498 else
2499 napi_gro_receive(&sky2->hw->napi, skb);
2500}
2501
Stephen Hemmingerbf15fe92009-06-17 07:30:36 +00002502static inline void sky2_rx_done(struct sky2_hw *hw, unsigned port,
2503 unsigned packets, unsigned bytes)
2504{
stephen hemminger0885a302010-12-31 15:34:27 +00002505 struct net_device *dev = hw->dev[port];
2506 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingerbf15fe92009-06-17 07:30:36 +00002507
stephen hemminger0885a302010-12-31 15:34:27 +00002508 if (packets == 0)
2509 return;
2510
2511 u64_stats_update_begin(&sky2->rx_stats.syncp);
2512 sky2->rx_stats.packets += packets;
2513 sky2->rx_stats.bytes += bytes;
2514 u64_stats_update_end(&sky2->rx_stats.syncp);
2515
2516 dev->last_rx = jiffies;
2517 sky2_rx_update(netdev_priv(dev), rxqaddr[port]);
Stephen Hemmingerbf15fe92009-06-17 07:30:36 +00002518}
2519
stephen hemminger375c5682010-02-07 06:28:36 +00002520static void sky2_rx_checksum(struct sky2_port *sky2, u32 status)
2521{
2522 /* If this happens then driver assuming wrong format for chip type */
2523 BUG_ON(sky2->hw->flags & SKY2_HW_NEW_LE);
2524
2525 /* Both checksum counters are programmed to start at
2526 * the same offset, so unless there is a problem they
2527 * should match. This failure is an early indication that
2528 * hardware receive checksumming won't work.
2529 */
2530 if (likely((u16)(status >> 16) == (u16)status)) {
2531 struct sk_buff *skb = sky2->rx_ring[sky2->rx_next].skb;
2532 skb->ip_summed = CHECKSUM_COMPLETE;
2533 skb->csum = le16_to_cpu(status);
2534 } else {
2535 dev_notice(&sky2->hw->pdev->dev,
2536 "%s: receive checksum problem (status = %#x)\n",
2537 sky2->netdev->name, status);
2538
Michał Mirosławf5d64032011-04-10 03:13:21 +00002539 /* Disable checksum offload
2540 * It will be reenabled on next ndo_set_features, but if it's
2541 * really broken, will get disabled again
2542 */
2543 sky2->netdev->features &= ~NETIF_F_RXCSUM;
stephen hemminger375c5682010-02-07 06:28:36 +00002544 sky2_write32(sky2->hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
2545 BMU_DIS_RX_CHKSUM);
2546 }
2547}
2548
Stephen Hemmingerbf731302010-04-24 20:04:12 -07002549static void sky2_rx_hash(struct sky2_port *sky2, u32 status)
2550{
2551 struct sk_buff *skb;
2552
2553 skb = sky2->rx_ring[sky2->rx_next].skb;
2554 skb->rxhash = le32_to_cpu(status);
2555}
2556
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002557/* Process status response ring */
Stephen Hemminger26691832007-10-11 18:31:13 -07002558static int sky2_status_intr(struct sky2_hw *hw, int to_do, u16 idx)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002559{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002560 int work_done = 0;
Stephen Hemmingerbf15fe92009-06-17 07:30:36 +00002561 unsigned int total_bytes[2] = { 0 };
2562 unsigned int total_packets[2] = { 0 };
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002563
Stephen Hemmingeraf2a58a2005-12-09 11:35:04 -08002564 rmb();
Stephen Hemminger26691832007-10-11 18:31:13 -07002565 do {
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07002566 struct sky2_port *sky2;
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002567 struct sky2_status_le *le = hw->st_le + hw->st_idx;
Stephen Hemmingerab5adec2007-11-05 15:52:09 -08002568 unsigned port;
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002569 struct net_device *dev;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002570 struct sk_buff *skb;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002571 u32 status;
2572 u16 length;
Stephen Hemmingerab5adec2007-11-05 15:52:09 -08002573 u8 opcode = le->opcode;
2574
2575 if (!(opcode & HW_OWNER))
2576 break;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002577
stephen hemmingerefe91932010-04-22 13:42:56 +00002578 hw->st_idx = RING_NEXT(hw->st_idx, hw->st_size);
shemminger@osdl.orgbea86102005-10-26 12:16:10 -07002579
Stephen Hemmingerab5adec2007-11-05 15:52:09 -08002580 port = le->css & CSS_LINK_BIT;
Stephen Hemminger69161612007-06-04 17:23:26 -07002581 dev = hw->dev[port];
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002582 sky2 = netdev_priv(dev);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07002583 length = le16_to_cpu(le->length);
2584 status = le32_to_cpu(le->status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002585
Stephen Hemmingerab5adec2007-11-05 15:52:09 -08002586 le->opcode = 0;
2587 switch (opcode & ~HW_OWNER) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002588 case OP_RXSTAT:
Stephen Hemmingerbf15fe92009-06-17 07:30:36 +00002589 total_packets[port]++;
2590 total_bytes[port] += length;
Stephen Hemminger90c30332010-02-03 08:31:12 +00002591
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002592 skb = sky2_receive(dev, length, status);
Stephen Hemminger90c30332010-02-03 08:31:12 +00002593 if (!skb)
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07002594 break;
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002595
Stephen Hemminger69161612007-06-04 17:23:26 -07002596 /* This chip reports checksum status differently */
Stephen Hemminger05745c42007-09-19 15:36:45 -07002597 if (hw->flags & SKY2_HW_NEW_LE) {
Michał Mirosławf5d64032011-04-10 03:13:21 +00002598 if ((dev->features & NETIF_F_RXCSUM) &&
Stephen Hemminger69161612007-06-04 17:23:26 -07002599 (le->css & (CSS_ISIPV4 | CSS_ISIPV6)) &&
2600 (le->css & CSS_TCPUDPCSOK))
2601 skb->ip_summed = CHECKSUM_UNNECESSARY;
2602 else
2603 skb->ip_summed = CHECKSUM_NONE;
2604 }
2605
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002606 skb->protocol = eth_type_trans(skb, dev);
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002607
Stephen Hemminger37e5a242009-06-17 07:30:39 +00002608 sky2_skb_rx(sky2, status, skb);
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002609
Stephen Hemminger22e11702006-07-12 15:23:48 -07002610 /* Stop after net poll weight */
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002611 if (++work_done >= to_do)
2612 goto exit_loop;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002613 break;
2614
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07002615 case OP_RXVLAN:
2616 sky2->rx_tag = length;
2617 break;
2618
2619 case OP_RXCHKSVLAN:
2620 sky2->rx_tag = length;
2621 /* fall through */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002622 case OP_RXCHKS:
Michał Mirosławf5d64032011-04-10 03:13:21 +00002623 if (likely(dev->features & NETIF_F_RXCSUM))
stephen hemminger375c5682010-02-07 06:28:36 +00002624 sky2_rx_checksum(sky2, status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002625 break;
2626
Stephen Hemmingerbf731302010-04-24 20:04:12 -07002627 case OP_RSS_HASH:
2628 sky2_rx_hash(sky2, status);
2629 break;
2630
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002631 case OP_TXINDEXLE:
Stephen Hemminger13b97b72005-12-09 11:35:03 -08002632 /* TX index reports status for both ports */
Stephen Hemmingerf55925d2006-05-08 15:11:28 -07002633 sky2_tx_done(hw->dev[0], status & 0xfff);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002634 if (hw->dev[1])
2635 sky2_tx_done(hw->dev[1],
2636 ((status >> 24) & 0xff)
2637 | (u16)(length & 0xf) << 8);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002638 break;
2639
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002640 default:
2641 if (net_ratelimit())
Joe Perchesada1db52010-02-17 15:01:59 +00002642 pr_warning("unknown status opcode 0x%x\n", opcode);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002643 }
Stephen Hemminger26691832007-10-11 18:31:13 -07002644 } while (hw->st_idx != idx);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002645
Stephen Hemmingerfe2a24d2006-08-01 11:55:23 -07002646 /* Fully processed status ring so clear irq */
2647 sky2_write32(hw, STAT_CTRL, SC_STAT_CLR_IRQ);
2648
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002649exit_loop:
Stephen Hemmingerbf15fe92009-06-17 07:30:36 +00002650 sky2_rx_done(hw, 0, total_packets[0], total_bytes[0]);
2651 sky2_rx_done(hw, 1, total_packets[1], total_bytes[1]);
Stephen Hemminger22e11702006-07-12 15:23:48 -07002652
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002653 return work_done;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002654}
2655
2656static void sky2_hw_error(struct sky2_hw *hw, unsigned port, u32 status)
2657{
2658 struct net_device *dev = hw->dev[port];
2659
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002660 if (net_ratelimit())
Joe Perchesada1db52010-02-17 15:01:59 +00002661 netdev_info(dev, "hw error interrupt status 0x%x\n", status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002662
2663 if (status & Y2_IS_PAR_RD1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002664 if (net_ratelimit())
Joe Perchesada1db52010-02-17 15:01:59 +00002665 netdev_err(dev, "ram data read parity error\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002666 /* Clear IRQ */
2667 sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_RD_PERR);
2668 }
2669
2670 if (status & Y2_IS_PAR_WR1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002671 if (net_ratelimit())
Joe Perchesada1db52010-02-17 15:01:59 +00002672 netdev_err(dev, "ram data write parity error\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002673
2674 sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_WR_PERR);
2675 }
2676
2677 if (status & Y2_IS_PAR_MAC1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002678 if (net_ratelimit())
Joe Perchesada1db52010-02-17 15:01:59 +00002679 netdev_err(dev, "MAC parity error\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002680 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_PE);
2681 }
2682
2683 if (status & Y2_IS_PAR_RX1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002684 if (net_ratelimit())
Joe Perchesada1db52010-02-17 15:01:59 +00002685 netdev_err(dev, "RX parity error\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002686 sky2_write32(hw, Q_ADDR(rxqaddr[port], Q_CSR), BMU_CLR_IRQ_PAR);
2687 }
2688
2689 if (status & Y2_IS_TCP_TXA1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002690 if (net_ratelimit())
Joe Perchesada1db52010-02-17 15:01:59 +00002691 netdev_err(dev, "TCP segmentation error\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002692 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_CLR_IRQ_TCP);
2693 }
2694}
2695
2696static void sky2_hw_intr(struct sky2_hw *hw)
2697{
Stephen Hemminger555382c2007-08-29 12:58:14 -07002698 struct pci_dev *pdev = hw->pdev;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002699 u32 status = sky2_read32(hw, B0_HWE_ISRC);
Stephen Hemminger555382c2007-08-29 12:58:14 -07002700 u32 hwmsk = sky2_read32(hw, B0_HWE_IMSK);
2701
2702 status &= hwmsk;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002703
Stephen Hemminger793b8832005-09-14 16:06:14 -07002704 if (status & Y2_IS_TIST_OV)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002705 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002706
2707 if (status & (Y2_IS_MST_ERR | Y2_IS_IRQ_STAT)) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07002708 u16 pci_err;
2709
stephen hemmingera40ccc62010-01-24 18:46:06 +00002710 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08002711 pci_err = sky2_pci_read16(hw, PCI_STATUS);
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002712 if (net_ratelimit())
Stephen Hemminger555382c2007-08-29 12:58:14 -07002713 dev_err(&pdev->dev, "PCI hardware error (0x%x)\n",
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08002714 pci_err);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002715
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08002716 sky2_pci_write16(hw, PCI_STATUS,
Stephen Hemminger167f53d2007-09-25 19:01:02 -07002717 pci_err | PCI_STATUS_ERROR_BITS);
stephen hemmingera40ccc62010-01-24 18:46:06 +00002718 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002719 }
2720
2721 if (status & Y2_IS_PCI_EXP) {
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07002722 /* PCI-Express uncorrectable Error occurred */
Stephen Hemminger555382c2007-08-29 12:58:14 -07002723 u32 err;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002724
stephen hemmingera40ccc62010-01-24 18:46:06 +00002725 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemminger7782c8c2007-11-27 11:02:32 -08002726 err = sky2_read32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS);
2727 sky2_write32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS,
2728 0xfffffffful);
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002729 if (net_ratelimit())
Stephen Hemminger555382c2007-08-29 12:58:14 -07002730 dev_err(&pdev->dev, "PCI Express error (0x%x)\n", err);
Stephen Hemmingercf06ffb2007-11-05 15:52:13 -08002731
Stephen Hemminger7782c8c2007-11-27 11:02:32 -08002732 sky2_read32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS);
stephen hemmingera40ccc62010-01-24 18:46:06 +00002733 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002734 }
2735
2736 if (status & Y2_HWE_L1_MASK)
2737 sky2_hw_error(hw, 0, status);
2738 status >>= 8;
2739 if (status & Y2_HWE_L1_MASK)
2740 sky2_hw_error(hw, 1, status);
2741}
2742
2743static void sky2_mac_intr(struct sky2_hw *hw, unsigned port)
2744{
2745 struct net_device *dev = hw->dev[port];
2746 struct sky2_port *sky2 = netdev_priv(dev);
2747 u8 status = sky2_read8(hw, SK_REG(port, GMAC_IRQ_SRC));
2748
Joe Perches6c35aba2010-02-15 08:34:21 +00002749 netif_info(sky2, intr, dev, "mac interrupt status 0x%x\n", status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002750
Stephen Hemmingera3caead2007-05-14 12:38:13 -07002751 if (status & GM_IS_RX_CO_OV)
2752 gma_read16(hw, port, GM_RX_IRQ_SRC);
2753
2754 if (status & GM_IS_TX_CO_OV)
2755 gma_read16(hw, port, GM_TX_IRQ_SRC);
2756
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002757 if (status & GM_IS_RX_FF_OR) {
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002758 ++dev->stats.rx_fifo_errors;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002759 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_CLI_RX_FO);
2760 }
2761
2762 if (status & GM_IS_TX_FF_UR) {
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002763 ++dev->stats.tx_fifo_errors;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002764 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_FU);
2765 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002766}
2767
Stephen Hemminger40b01722007-04-11 14:47:59 -07002768/* This should never happen it is a bug. */
Stephen Hemmingerc1197312009-08-18 15:17:07 +00002769static void sky2_le_error(struct sky2_hw *hw, unsigned port, u16 q)
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002770{
2771 struct net_device *dev = hw->dev[port];
Stephen Hemmingerc1197312009-08-18 15:17:07 +00002772 u16 idx = sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_GET_IDX));
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002773
Joe Perchesada1db52010-02-17 15:01:59 +00002774 dev_err(&hw->pdev->dev, "%s: descriptor error q=%#x get=%u put=%u\n",
Stephen Hemmingerc1197312009-08-18 15:17:07 +00002775 dev->name, (unsigned) q, (unsigned) idx,
2776 (unsigned) sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX)));
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002777
Stephen Hemminger40b01722007-04-11 14:47:59 -07002778 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_IRQ_CHK);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002779}
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002780
Stephen Hemminger75e80682007-09-19 15:36:46 -07002781static int sky2_rx_hung(struct net_device *dev)
2782{
2783 struct sky2_port *sky2 = netdev_priv(dev);
2784 struct sky2_hw *hw = sky2->hw;
2785 unsigned port = sky2->port;
2786 unsigned rxq = rxqaddr[port];
2787 u32 mac_rp = sky2_read32(hw, SK_REG(port, RX_GMF_RP));
2788 u8 mac_lev = sky2_read8(hw, SK_REG(port, RX_GMF_RLEV));
2789 u8 fifo_rp = sky2_read8(hw, Q_ADDR(rxq, Q_RP));
2790 u8 fifo_lev = sky2_read8(hw, Q_ADDR(rxq, Q_RL));
2791
2792 /* If idle and MAC or PCI is stuck */
2793 if (sky2->check.last == dev->last_rx &&
2794 ((mac_rp == sky2->check.mac_rp &&
2795 mac_lev != 0 && mac_lev >= sky2->check.mac_lev) ||
2796 /* Check if the PCI RX hang */
2797 (fifo_rp == sky2->check.fifo_rp &&
2798 fifo_lev != 0 && fifo_lev >= sky2->check.fifo_lev))) {
Joe Perchesada1db52010-02-17 15:01:59 +00002799 netdev_printk(KERN_DEBUG, dev,
2800 "hung mac %d:%d fifo %d (%d:%d)\n",
2801 mac_lev, mac_rp, fifo_lev,
2802 fifo_rp, sky2_read8(hw, Q_ADDR(rxq, Q_WP)));
Stephen Hemminger75e80682007-09-19 15:36:46 -07002803 return 1;
2804 } else {
2805 sky2->check.last = dev->last_rx;
2806 sky2->check.mac_rp = mac_rp;
2807 sky2->check.mac_lev = mac_lev;
2808 sky2->check.fifo_rp = fifo_rp;
2809 sky2->check.fifo_lev = fifo_lev;
2810 return 0;
2811 }
2812}
2813
Stephen Hemminger32c2c302007-08-21 14:34:03 -07002814static void sky2_watchdog(unsigned long arg)
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07002815{
Stephen Hemminger01bd7562006-05-08 15:11:30 -07002816 struct sky2_hw *hw = (struct sky2_hw *) arg;
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07002817
Stephen Hemminger75e80682007-09-19 15:36:46 -07002818 /* Check for lost IRQ once a second */
Stephen Hemminger32c2c302007-08-21 14:34:03 -07002819 if (sky2_read32(hw, B0_ISRC)) {
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002820 napi_schedule(&hw->napi);
Stephen Hemminger75e80682007-09-19 15:36:46 -07002821 } else {
2822 int i, active = 0;
2823
2824 for (i = 0; i < hw->ports; i++) {
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002825 struct net_device *dev = hw->dev[i];
Stephen Hemminger75e80682007-09-19 15:36:46 -07002826 if (!netif_running(dev))
2827 continue;
2828 ++active;
2829
2830 /* For chips with Rx FIFO, check if stuck */
Stephen Hemminger39dbd952008-02-04 19:45:13 -08002831 if ((hw->flags & SKY2_HW_RAM_BUFFER) &&
Stephen Hemminger75e80682007-09-19 15:36:46 -07002832 sky2_rx_hung(dev)) {
Joe Perchesada1db52010-02-17 15:01:59 +00002833 netdev_info(dev, "receiver hang detected\n");
Stephen Hemminger75e80682007-09-19 15:36:46 -07002834 schedule_work(&hw->restart_work);
2835 return;
2836 }
2837 }
2838
2839 if (active == 0)
2840 return;
Stephen Hemminger32c2c302007-08-21 14:34:03 -07002841 }
2842
Stephen Hemminger75e80682007-09-19 15:36:46 -07002843 mod_timer(&hw->watchdog_timer, round_jiffies(jiffies + HZ));
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07002844}
2845
Stephen Hemminger40b01722007-04-11 14:47:59 -07002846/* Hardware/software error handling */
2847static void sky2_err_intr(struct sky2_hw *hw, u32 status)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002848{
Stephen Hemminger40b01722007-04-11 14:47:59 -07002849 if (net_ratelimit())
2850 dev_warn(&hw->pdev->dev, "error interrupt status=%#x\n", status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002851
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002852 if (status & Y2_IS_HW_ERR)
2853 sky2_hw_intr(hw);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002854
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002855 if (status & Y2_IS_IRQ_MAC1)
2856 sky2_mac_intr(hw, 0);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002857
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002858 if (status & Y2_IS_IRQ_MAC2)
2859 sky2_mac_intr(hw, 1);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002860
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002861 if (status & Y2_IS_CHK_RX1)
Stephen Hemmingerc1197312009-08-18 15:17:07 +00002862 sky2_le_error(hw, 0, Q_R1);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002863
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002864 if (status & Y2_IS_CHK_RX2)
Stephen Hemmingerc1197312009-08-18 15:17:07 +00002865 sky2_le_error(hw, 1, Q_R2);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002866
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002867 if (status & Y2_IS_CHK_TXA1)
Stephen Hemmingerc1197312009-08-18 15:17:07 +00002868 sky2_le_error(hw, 0, Q_XA1);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002869
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002870 if (status & Y2_IS_CHK_TXA2)
Stephen Hemmingerc1197312009-08-18 15:17:07 +00002871 sky2_le_error(hw, 1, Q_XA2);
Stephen Hemminger40b01722007-04-11 14:47:59 -07002872}
2873
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002874static int sky2_poll(struct napi_struct *napi, int work_limit)
Stephen Hemminger40b01722007-04-11 14:47:59 -07002875{
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002876 struct sky2_hw *hw = container_of(napi, struct sky2_hw, napi);
Stephen Hemminger40b01722007-04-11 14:47:59 -07002877 u32 status = sky2_read32(hw, B0_Y2_SP_EISR);
David S. Miller6f535762007-10-11 18:08:29 -07002878 int work_done = 0;
Stephen Hemminger26691832007-10-11 18:31:13 -07002879 u16 idx;
Stephen Hemminger40b01722007-04-11 14:47:59 -07002880
2881 if (unlikely(status & Y2_IS_ERROR))
2882 sky2_err_intr(hw, status);
2883
2884 if (status & Y2_IS_IRQ_PHY1)
2885 sky2_phy_intr(hw, 0);
2886
2887 if (status & Y2_IS_IRQ_PHY2)
2888 sky2_phy_intr(hw, 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002889
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00002890 if (status & Y2_IS_PHY_QLNK)
2891 sky2_qlink_intr(hw);
2892
Stephen Hemminger26691832007-10-11 18:31:13 -07002893 while ((idx = sky2_read16(hw, STAT_PUT_IDX)) != hw->st_idx) {
2894 work_done += sky2_status_intr(hw, work_limit - work_done, idx);
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002895
David S. Miller6f535762007-10-11 18:08:29 -07002896 if (work_done >= work_limit)
Stephen Hemminger26691832007-10-11 18:31:13 -07002897 goto done;
Stephen Hemmingerfe2a24d2006-08-01 11:55:23 -07002898 }
David S. Miller6f535762007-10-11 18:08:29 -07002899
Stephen Hemminger26691832007-10-11 18:31:13 -07002900 napi_complete(napi);
2901 sky2_read32(hw, B0_Y2_SP_LISR);
2902done:
2903
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002904 return work_done;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002905}
2906
David Howells7d12e782006-10-05 14:55:46 +01002907static irqreturn_t sky2_intr(int irq, void *dev_id)
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002908{
2909 struct sky2_hw *hw = dev_id;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002910 u32 status;
2911
2912 /* Reading this mask interrupts as side effect */
2913 status = sky2_read32(hw, B0_Y2_SP_ISRC2);
2914 if (status == 0 || status == ~0)
2915 return IRQ_NONE;
2916
2917 prefetch(&hw->st_le[hw->st_idx]);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002918
2919 napi_schedule(&hw->napi);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002920
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002921 return IRQ_HANDLED;
2922}
2923
2924#ifdef CONFIG_NET_POLL_CONTROLLER
2925static void sky2_netpoll(struct net_device *dev)
2926{
2927 struct sky2_port *sky2 = netdev_priv(dev);
2928
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002929 napi_schedule(&sky2->hw->napi);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002930}
2931#endif
2932
2933/* Chip internal frequency for clock calculations */
Stephen Hemminger05745c42007-09-19 15:36:45 -07002934static u32 sky2_mhz(const struct sky2_hw *hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002935{
Stephen Hemminger793b8832005-09-14 16:06:14 -07002936 switch (hw->chip_id) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002937 case CHIP_ID_YUKON_EC:
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08002938 case CHIP_ID_YUKON_EC_U:
Stephen Hemminger937454942007-02-06 10:45:43 -08002939 case CHIP_ID_YUKON_EX:
Stephen Hemmingered4d4162008-01-10 16:14:14 -08002940 case CHIP_ID_YUKON_SUPR:
Stephen Hemminger0ce8b982008-06-17 09:04:27 -07002941 case CHIP_ID_YUKON_UL_2:
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00002942 case CHIP_ID_YUKON_OPT:
Stephen Hemminger05745c42007-09-19 15:36:45 -07002943 return 125;
2944
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002945 case CHIP_ID_YUKON_FE:
Stephen Hemminger05745c42007-09-19 15:36:45 -07002946 return 100;
2947
2948 case CHIP_ID_YUKON_FE_P:
2949 return 50;
2950
2951 case CHIP_ID_YUKON_XL:
2952 return 156;
2953
2954 default:
2955 BUG();
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002956 }
2957}
2958
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002959static inline u32 sky2_us2clk(const struct sky2_hw *hw, u32 us)
2960{
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002961 return sky2_mhz(hw) * us;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002962}
2963
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002964static inline u32 sky2_clk2us(const struct sky2_hw *hw, u32 clk)
2965{
2966 return clk / sky2_mhz(hw);
2967}
2968
2969
Stephen Hemmingere3173832007-02-06 10:45:39 -08002970static int __devinit sky2_init(struct sky2_hw *hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002971{
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07002972 u8 t8;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002973
Stephen Hemminger167f53d2007-09-25 19:01:02 -07002974 /* Enable all clocks and check for bad PCI access */
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08002975 sky2_pci_write32(hw, PCI_DEV_REG3, 0);
Stephen Hemminger451af332007-06-04 17:23:24 -07002976
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002977 sky2_write8(hw, B0_CTST, CS_RST_CLR);
Stephen Hemminger08c06d82006-01-30 11:37:54 -08002978
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002979 hw->chip_id = sky2_read8(hw, B2_CHIP_ID);
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002980 hw->chip_rev = (sky2_read8(hw, B2_MAC_CFG) & CFG_CHIP_R_MSK) >> 4;
2981
Mike McCormack060b9462010-07-29 03:34:52 +00002982 switch (hw->chip_id) {
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002983 case CHIP_ID_YUKON_XL:
Stephen Hemminger39dbd952008-02-04 19:45:13 -08002984 hw->flags = SKY2_HW_GIGABIT | SKY2_HW_NEWER_PHY;
Stephen Hemmingerbf731302010-04-24 20:04:12 -07002985 if (hw->chip_rev < CHIP_REV_YU_XL_A2)
2986 hw->flags |= SKY2_HW_RSS_BROKEN;
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002987 break;
2988
2989 case CHIP_ID_YUKON_EC_U:
2990 hw->flags = SKY2_HW_GIGABIT
2991 | SKY2_HW_NEWER_PHY
2992 | SKY2_HW_ADV_POWER_CTL;
2993 break;
2994
2995 case CHIP_ID_YUKON_EX:
2996 hw->flags = SKY2_HW_GIGABIT
2997 | SKY2_HW_NEWER_PHY
2998 | SKY2_HW_NEW_LE
stephen hemmingeraa5ca962011-07-07 13:40:00 +00002999 | SKY2_HW_ADV_POWER_CTL
3000 | SKY2_HW_RSS_CHKSUM;
Stephen Hemmingerea76e632007-09-19 15:36:44 -07003001
3002 /* New transmit checksum */
3003 if (hw->chip_rev != CHIP_REV_YU_EX_B0)
3004 hw->flags |= SKY2_HW_AUTO_TX_SUM;
3005 break;
3006
3007 case CHIP_ID_YUKON_EC:
3008 /* This rev is really old, and requires untested workarounds */
3009 if (hw->chip_rev == CHIP_REV_YU_EC_A1) {
3010 dev_err(&hw->pdev->dev, "unsupported revision Yukon-EC rev A1\n");
3011 return -EOPNOTSUPP;
3012 }
Stephen Hemmingerbf731302010-04-24 20:04:12 -07003013 hw->flags = SKY2_HW_GIGABIT | SKY2_HW_RSS_BROKEN;
Stephen Hemmingerea76e632007-09-19 15:36:44 -07003014 break;
3015
3016 case CHIP_ID_YUKON_FE:
Stephen Hemmingerbf731302010-04-24 20:04:12 -07003017 hw->flags = SKY2_HW_RSS_BROKEN;
Stephen Hemmingerea76e632007-09-19 15:36:44 -07003018 break;
3019
Stephen Hemminger05745c42007-09-19 15:36:45 -07003020 case CHIP_ID_YUKON_FE_P:
3021 hw->flags = SKY2_HW_NEWER_PHY
3022 | SKY2_HW_NEW_LE
3023 | SKY2_HW_AUTO_TX_SUM
3024 | SKY2_HW_ADV_POWER_CTL;
Stephen Hemminger86aa7782011-01-09 15:54:15 -08003025
3026 /* The workaround for status conflicts VLAN tag detection. */
3027 if (hw->chip_rev == CHIP_REV_YU_FE2_A0)
stephen hemmingeraa5ca962011-07-07 13:40:00 +00003028 hw->flags |= SKY2_HW_VLAN_BROKEN | SKY2_HW_RSS_CHKSUM;
Stephen Hemminger05745c42007-09-19 15:36:45 -07003029 break;
Stephen Hemmingered4d4162008-01-10 16:14:14 -08003030
3031 case CHIP_ID_YUKON_SUPR:
3032 hw->flags = SKY2_HW_GIGABIT
3033 | SKY2_HW_NEWER_PHY
3034 | SKY2_HW_NEW_LE
3035 | SKY2_HW_AUTO_TX_SUM
3036 | SKY2_HW_ADV_POWER_CTL;
stephen hemmingeraa5ca962011-07-07 13:40:00 +00003037
3038 if (hw->chip_rev == CHIP_REV_YU_SU_A0)
3039 hw->flags |= SKY2_HW_RSS_CHKSUM;
Stephen Hemmingered4d4162008-01-10 16:14:14 -08003040 break;
3041
Stephen Hemminger0ce8b982008-06-17 09:04:27 -07003042 case CHIP_ID_YUKON_UL_2:
Takashi Iwaib3386822009-12-03 05:12:01 +00003043 hw->flags = SKY2_HW_GIGABIT
3044 | SKY2_HW_ADV_POWER_CTL;
3045 break;
3046
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00003047 case CHIP_ID_YUKON_OPT:
Stephen Hemminger0ce8b982008-06-17 09:04:27 -07003048 hw->flags = SKY2_HW_GIGABIT
Takashi Iwaib3386822009-12-03 05:12:01 +00003049 | SKY2_HW_NEW_LE
Stephen Hemminger0ce8b982008-06-17 09:04:27 -07003050 | SKY2_HW_ADV_POWER_CTL;
3051 break;
3052
Stephen Hemmingerea76e632007-09-19 15:36:44 -07003053 default:
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08003054 dev_err(&hw->pdev->dev, "unsupported chip type 0x%x\n",
3055 hw->chip_id);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003056 return -EOPNOTSUPP;
3057 }
3058
Stephen Hemmingere3173832007-02-06 10:45:39 -08003059 hw->pmd_type = sky2_read8(hw, B2_PMD_TYP);
Stephen Hemmingerea76e632007-09-19 15:36:44 -07003060 if (hw->pmd_type == 'L' || hw->pmd_type == 'S' || hw->pmd_type == 'P')
3061 hw->flags |= SKY2_HW_FIBRE_PHY;
3062
Stephen Hemmingere3173832007-02-06 10:45:39 -08003063 hw->ports = 1;
3064 t8 = sky2_read8(hw, B2_Y2_HW_RES);
3065 if ((t8 & CFG_DUAL_MAC_MSK) == CFG_DUAL_MAC_MSK) {
3066 if (!(sky2_read8(hw, B2_Y2_CLK_GATE) & Y2_STATUS_LNK2_INAC))
3067 ++hw->ports;
3068 }
3069
Mike McCormack74a61eb2009-09-21 04:08:52 +00003070 if (sky2_read8(hw, B2_E_0))
3071 hw->flags |= SKY2_HW_RAM_BUFFER;
3072
Stephen Hemmingere3173832007-02-06 10:45:39 -08003073 return 0;
3074}
3075
3076static void sky2_reset(struct sky2_hw *hw)
3077{
Stephen Hemminger555382c2007-08-29 12:58:14 -07003078 struct pci_dev *pdev = hw->pdev;
Stephen Hemmingere3173832007-02-06 10:45:39 -08003079 u16 status;
Jon Mason1a10cca2011-06-27 07:46:56 +00003080 int i;
Stephen Hemminger555382c2007-08-29 12:58:14 -07003081 u32 hwe_mask = Y2_HWE_ALL_MASK;
Stephen Hemmingere3173832007-02-06 10:45:39 -08003082
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003083 /* disable ASF */
stephen hemmingeracd12dd2010-02-07 06:24:50 +00003084 if (hw->chip_id == CHIP_ID_YUKON_EX
3085 || hw->chip_id == CHIP_ID_YUKON_SUPR) {
3086 sky2_write32(hw, CPU_WDOG, 0);
Stephen Hemminger4f44d8b2007-04-11 14:48:00 -07003087 status = sky2_read16(hw, HCU_CCSR);
3088 status &= ~(HCU_CCSR_AHB_RST | HCU_CCSR_CPU_RST_MODE |
3089 HCU_CCSR_UC_STATE_MSK);
stephen hemmingeracd12dd2010-02-07 06:24:50 +00003090 /*
3091 * CPU clock divider shouldn't be used because
3092 * - ASF firmware may malfunction
3093 * - Yukon-Supreme: Parallel FLASH doesn't support divided clocks
3094 */
3095 status &= ~HCU_CCSR_CPU_CLK_DIVIDE_MSK;
Stephen Hemminger4f44d8b2007-04-11 14:48:00 -07003096 sky2_write16(hw, HCU_CCSR, status);
stephen hemmingeracd12dd2010-02-07 06:24:50 +00003097 sky2_write32(hw, CPU_WDOG, 0);
Stephen Hemminger4f44d8b2007-04-11 14:48:00 -07003098 } else
3099 sky2_write8(hw, B28_Y2_ASF_STAT_CMD, Y2_ASF_RESET);
3100 sky2_write16(hw, B0_CTST, Y2_ASF_DISABLE);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003101
3102 /* do a SW reset */
3103 sky2_write8(hw, B0_CTST, CS_RST_SET);
3104 sky2_write8(hw, B0_CTST, CS_RST_CLR);
3105
Stephen Hemmingerac93a392007-11-05 15:52:08 -08003106 /* allow writes to PCI config */
3107 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
3108
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003109 /* clear PCI errors, if any */
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08003110 status = sky2_pci_read16(hw, PCI_STATUS);
Stephen Hemminger167f53d2007-09-25 19:01:02 -07003111 status |= PCI_STATUS_ERROR_BITS;
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08003112 sky2_pci_write16(hw, PCI_STATUS, status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003113
3114 sky2_write8(hw, B0_CTST, CS_MRST_CLR);
3115
Jon Mason1a10cca2011-06-27 07:46:56 +00003116 if (pci_is_pcie(pdev)) {
Stephen Hemminger7782c8c2007-11-27 11:02:32 -08003117 sky2_write32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS,
3118 0xfffffffful);
Stephen Hemminger7bd656d2006-10-09 14:40:38 -07003119
Stephen Hemminger555382c2007-08-29 12:58:14 -07003120 /* If error bit is stuck on ignore it */
3121 if (sky2_read32(hw, B0_HWE_ISRC) & Y2_IS_PCI_EXP)
3122 dev_info(&pdev->dev, "ignoring stuck error report bit\n");
Stephen Hemminger7782c8c2007-11-27 11:02:32 -08003123 else
Stephen Hemminger555382c2007-08-29 12:58:14 -07003124 hwe_mask |= Y2_IS_PCI_EXP;
3125 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003126
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08003127 sky2_power_on(hw);
stephen hemmingera40ccc62010-01-24 18:46:06 +00003128 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003129
3130 for (i = 0; i < hw->ports; i++) {
3131 sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_SET);
3132 sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_CLR);
Stephen Hemminger69161612007-06-04 17:23:26 -07003133
Stephen Hemmingered4d4162008-01-10 16:14:14 -08003134 if (hw->chip_id == CHIP_ID_YUKON_EX ||
3135 hw->chip_id == CHIP_ID_YUKON_SUPR)
Stephen Hemminger69161612007-06-04 17:23:26 -07003136 sky2_write16(hw, SK_REG(i, GMAC_CTRL),
3137 GMC_BYP_MACSECRX_ON | GMC_BYP_MACSECTX_ON
3138 | GMC_BYP_RETR_ON);
Stephen Hemminger877c8572009-10-29 06:37:08 +00003139
3140 }
3141
3142 if (hw->chip_id == CHIP_ID_YUKON_SUPR && hw->chip_rev > CHIP_REV_YU_SU_B0) {
3143 /* enable MACSec clock gating */
3144 sky2_pci_write32(hw, PCI_DEV_REG3, P_CLK_MACSEC_DIS);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003145 }
3146
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00003147 if (hw->chip_id == CHIP_ID_YUKON_OPT) {
3148 u16 reg;
3149 u32 msk;
3150
3151 if (hw->chip_rev == 0) {
3152 /* disable PCI-E PHY power down (set PHY reg 0x80, bit 7 */
3153 sky2_write32(hw, Y2_PEX_PHY_DATA, (0x80UL << 16) | (1 << 7));
3154
3155 /* set PHY Link Detect Timer to 1.1 second (11x 100ms) */
3156 reg = 10;
3157 } else {
3158 /* set PHY Link Detect Timer to 0.4 second (4x 100ms) */
3159 reg = 3;
3160 }
3161
3162 reg <<= PSM_CONFIG_REG4_TIMER_PHY_LINK_DETECT_BASE;
3163
3164 /* reset PHY Link Detect */
stephen hemmingera40ccc62010-01-24 18:46:06 +00003165 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00003166 sky2_pci_write16(hw, PSM_CONFIG_REG4,
3167 reg | PSM_CONFIG_REG4_RST_PHY_LINK_DETECT);
3168 sky2_pci_write16(hw, PSM_CONFIG_REG4, reg);
3169
3170
3171 /* enable PHY Quick Link */
3172 msk = sky2_read32(hw, B0_IMSK);
3173 msk |= Y2_IS_PHY_QLNK;
3174 sky2_write32(hw, B0_IMSK, msk);
3175
3176 /* check if PSMv2 was running before */
3177 reg = sky2_pci_read16(hw, PSM_CONFIG_REG3);
Jon Mason1a10cca2011-06-27 07:46:56 +00003178 if (reg & PCI_EXP_LNKCTL_ASPMC)
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00003179 /* restore the PCIe Link Control register */
Jon Mason1a10cca2011-06-27 07:46:56 +00003180 sky2_pci_write16(hw, pdev->pcie_cap + PCI_EXP_LNKCTL,
3181 reg);
3182
stephen hemmingera40ccc62010-01-24 18:46:06 +00003183 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00003184
3185 /* re-enable PEX PM in PEX PHY debug reg. 8 (clear bit 12) */
3186 sky2_write32(hw, Y2_PEX_PHY_DATA, PEX_DB_ACCESS | (0x08UL << 16));
3187 }
3188
Stephen Hemminger793b8832005-09-14 16:06:14 -07003189 /* Clear I2C IRQ noise */
3190 sky2_write32(hw, B2_I2C_IRQ, 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003191
3192 /* turn off hardware timer (unused) */
3193 sky2_write8(hw, B2_TI_CTRL, TIM_STOP);
3194 sky2_write8(hw, B2_TI_CTRL, TIM_CLR_IRQ);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003195
Stephen Hemminger69634ee2005-12-09 11:35:06 -08003196 /* Turn off descriptor polling */
3197 sky2_write32(hw, B28_DPT_CTRL, DPT_STOP);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003198
3199 /* Turn off receive timestamp */
3200 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_STOP);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003201 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003202
3203 /* enable the Tx Arbiters */
3204 for (i = 0; i < hw->ports; i++)
3205 sky2_write8(hw, SK_REG(i, TXA_CTRL), TXA_ENA_ARB);
3206
3207 /* Initialize ram interface */
3208 for (i = 0; i < hw->ports; i++) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07003209 sky2_write8(hw, RAM_BUFFER(i, B3_RI_CTRL), RI_RST_CLR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003210
3211 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R1), SK_RI_TO_53);
3212 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA1), SK_RI_TO_53);
3213 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS1), SK_RI_TO_53);
3214 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R1), SK_RI_TO_53);
3215 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA1), SK_RI_TO_53);
3216 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS1), SK_RI_TO_53);
3217 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R2), SK_RI_TO_53);
3218 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA2), SK_RI_TO_53);
3219 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS2), SK_RI_TO_53);
3220 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R2), SK_RI_TO_53);
3221 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA2), SK_RI_TO_53);
3222 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS2), SK_RI_TO_53);
3223 }
3224
Stephen Hemminger555382c2007-08-29 12:58:14 -07003225 sky2_write32(hw, B0_HWE_IMSK, hwe_mask);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003226
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003227 for (i = 0; i < hw->ports; i++)
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -07003228 sky2_gmac_reset(hw, i);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003229
stephen hemmingerefe91932010-04-22 13:42:56 +00003230 memset(hw->st_le, 0, hw->st_size * sizeof(struct sky2_status_le));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003231 hw->st_idx = 0;
3232
3233 sky2_write32(hw, STAT_CTRL, SC_STAT_RST_SET);
3234 sky2_write32(hw, STAT_CTRL, SC_STAT_RST_CLR);
3235
3236 sky2_write32(hw, STAT_LIST_ADDR_LO, hw->st_dma);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003237 sky2_write32(hw, STAT_LIST_ADDR_HI, (u64) hw->st_dma >> 32);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003238
3239 /* Set the list last index */
stephen hemmingerefe91932010-04-22 13:42:56 +00003240 sky2_write16(hw, STAT_LAST_IDX, hw->st_size - 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003241
Stephen Hemminger290d4de2006-03-20 15:48:15 -08003242 sky2_write16(hw, STAT_TX_IDX_TH, 10);
3243 sky2_write8(hw, STAT_FIFO_WM, 16);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003244
Stephen Hemminger290d4de2006-03-20 15:48:15 -08003245 /* set Status-FIFO ISR watermark */
3246 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0)
3247 sky2_write8(hw, STAT_FIFO_ISR_WM, 4);
3248 else
3249 sky2_write8(hw, STAT_FIFO_ISR_WM, 16);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003250
Stephen Hemminger290d4de2006-03-20 15:48:15 -08003251 sky2_write32(hw, STAT_TX_TIMER_INI, sky2_us2clk(hw, 1000));
Stephen Hemminger77b3d6a2006-03-20 15:48:18 -08003252 sky2_write32(hw, STAT_ISR_TIMER_INI, sky2_us2clk(hw, 20));
3253 sky2_write32(hw, STAT_LEV_TIMER_INI, sky2_us2clk(hw, 100));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003254
Stephen Hemminger793b8832005-09-14 16:06:14 -07003255 /* enable status unit */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003256 sky2_write32(hw, STAT_CTRL, SC_STAT_OP_ON);
3257
3258 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
3259 sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
3260 sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
Stephen Hemmingere3173832007-02-06 10:45:39 -08003261}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003262
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07003263/* Take device down (offline).
3264 * Equivalent to doing dev_stop() but this does not
Lucas De Marchi25985ed2011-03-30 22:57:33 -03003265 * inform upper layers of the transition.
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07003266 */
3267static void sky2_detach(struct net_device *dev)
3268{
3269 if (netif_running(dev)) {
Mike McCormackc36531b2009-12-31 00:55:31 +00003270 netif_tx_lock(dev);
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07003271 netif_device_detach(dev); /* stop txq */
Mike McCormackc36531b2009-12-31 00:55:31 +00003272 netif_tx_unlock(dev);
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07003273 sky2_down(dev);
3274 }
3275}
3276
3277/* Bring device back after doing sky2_detach */
3278static int sky2_reattach(struct net_device *dev)
3279{
3280 int err = 0;
3281
3282 if (netif_running(dev)) {
3283 err = sky2_up(dev);
3284 if (err) {
Joe Perchesada1db52010-02-17 15:01:59 +00003285 netdev_info(dev, "could not restart %d\n", err);
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07003286 dev_close(dev);
3287 } else {
3288 netif_device_attach(dev);
3289 sky2_set_multicast(dev);
3290 }
3291 }
3292
3293 return err;
3294}
3295
Mike McCormackd72ff8f2010-05-13 06:12:51 +00003296static void sky2_all_down(struct sky2_hw *hw)
Stephen Hemminger81906792007-02-15 16:40:33 -08003297{
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07003298 int i;
Stephen Hemminger81906792007-02-15 16:40:33 -08003299
Mike McCormackd72ff8f2010-05-13 06:12:51 +00003300 sky2_read32(hw, B0_IMSK);
Stephen Hemminger8cfcbe92007-12-03 17:02:17 -08003301 sky2_write32(hw, B0_IMSK, 0);
Mike McCormack93135a32010-05-13 06:12:50 +00003302 synchronize_irq(hw->pdev->irq);
3303 napi_disable(&hw->napi);
Stephen Hemminger81906792007-02-15 16:40:33 -08003304
Mike McCormack8a0c9222010-02-12 06:58:06 +00003305 for (i = 0; i < hw->ports; i++) {
3306 struct net_device *dev = hw->dev[i];
3307 struct sky2_port *sky2 = netdev_priv(dev);
3308
3309 if (!netif_running(dev))
3310 continue;
3311
3312 netif_carrier_off(dev);
3313 netif_tx_disable(dev);
3314 sky2_hw_down(sky2);
3315 }
Mike McCormackd72ff8f2010-05-13 06:12:51 +00003316}
Mike McCormack8a0c9222010-02-12 06:58:06 +00003317
Mike McCormackd72ff8f2010-05-13 06:12:51 +00003318static void sky2_all_up(struct sky2_hw *hw)
3319{
3320 u32 imask = Y2_IS_BASE;
3321 int i;
Mike McCormack8a0c9222010-02-12 06:58:06 +00003322
3323 for (i = 0; i < hw->ports; i++) {
3324 struct net_device *dev = hw->dev[i];
3325 struct sky2_port *sky2 = netdev_priv(dev);
3326
3327 if (!netif_running(dev))
3328 continue;
3329
3330 sky2_hw_up(sky2);
Mike McCormack37652522010-05-13 06:12:48 +00003331 sky2_set_multicast(dev);
Mike McCormackd72ff8f2010-05-13 06:12:51 +00003332 imask |= portirq_msk[i];
Mike McCormack8a0c9222010-02-12 06:58:06 +00003333 netif_wake_queue(dev);
3334 }
3335
3336 sky2_write32(hw, B0_IMSK, imask);
3337 sky2_read32(hw, B0_IMSK);
3338
3339 sky2_read32(hw, B0_Y2_SP_LISR);
3340 napi_enable(&hw->napi);
Mike McCormackd72ff8f2010-05-13 06:12:51 +00003341}
3342
3343static void sky2_restart(struct work_struct *work)
3344{
3345 struct sky2_hw *hw = container_of(work, struct sky2_hw, restart_work);
3346
3347 rtnl_lock();
3348
3349 sky2_all_down(hw);
3350 sky2_reset(hw);
3351 sky2_all_up(hw);
Stephen Hemminger81906792007-02-15 16:40:33 -08003352
Stephen Hemminger81906792007-02-15 16:40:33 -08003353 rtnl_unlock();
3354}
3355
Stephen Hemmingere3173832007-02-06 10:45:39 -08003356static inline u8 sky2_wol_supported(const struct sky2_hw *hw)
3357{
3358 return sky2_is_copper(hw) ? (WAKE_PHY | WAKE_MAGIC) : 0;
3359}
3360
3361static void sky2_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
3362{
3363 const struct sky2_port *sky2 = netdev_priv(dev);
3364
3365 wol->supported = sky2_wol_supported(sky2->hw);
3366 wol->wolopts = sky2->wol;
3367}
3368
3369static int sky2_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
3370{
3371 struct sky2_port *sky2 = netdev_priv(dev);
3372 struct sky2_hw *hw = sky2->hw;
Rafael J. Wysocki0f333d12010-12-26 08:44:32 +00003373 bool enable_wakeup = false;
3374 int i;
Stephen Hemmingere3173832007-02-06 10:45:39 -08003375
Joe Perches8e95a202009-12-03 07:58:21 +00003376 if ((wol->wolopts & ~sky2_wol_supported(sky2->hw)) ||
3377 !device_can_wakeup(&hw->pdev->dev))
Stephen Hemmingere3173832007-02-06 10:45:39 -08003378 return -EOPNOTSUPP;
3379
3380 sky2->wol = wol->wolopts;
Rafael J. Wysocki0f333d12010-12-26 08:44:32 +00003381
3382 for (i = 0; i < hw->ports; i++) {
3383 struct net_device *dev = hw->dev[i];
3384 struct sky2_port *sky2 = netdev_priv(dev);
3385
3386 if (sky2->wol)
3387 enable_wakeup = true;
3388 }
3389 device_set_wakeup_enable(&hw->pdev->dev, enable_wakeup);
3390
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003391 return 0;
3392}
3393
Stephen Hemminger28bd1812006-01-17 13:43:19 -08003394static u32 sky2_supported_modes(const struct sky2_hw *hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003395{
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003396 if (sky2_is_copper(hw)) {
3397 u32 modes = SUPPORTED_10baseT_Half
3398 | SUPPORTED_10baseT_Full
3399 | SUPPORTED_100baseT_Half
Stephen Hemminger2aca31e2011-01-06 18:40:36 +00003400 | SUPPORTED_100baseT_Full;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003401
Stephen Hemmingerea76e632007-09-19 15:36:44 -07003402 if (hw->flags & SKY2_HW_GIGABIT)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003403 modes |= SUPPORTED_1000baseT_Half
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003404 | SUPPORTED_1000baseT_Full;
3405 return modes;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003406 } else
Stephen Hemminger2aca31e2011-01-06 18:40:36 +00003407 return SUPPORTED_1000baseT_Half
3408 | SUPPORTED_1000baseT_Full;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003409}
3410
Stephen Hemminger793b8832005-09-14 16:06:14 -07003411static int sky2_get_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003412{
3413 struct sky2_port *sky2 = netdev_priv(dev);
3414 struct sky2_hw *hw = sky2->hw;
3415
3416 ecmd->transceiver = XCVR_INTERNAL;
3417 ecmd->supported = sky2_supported_modes(hw);
3418 ecmd->phy_address = PHY_ADDR_MARV;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003419 if (sky2_is_copper(hw)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003420 ecmd->port = PORT_TP;
David Decotigny70739492011-04-27 18:32:40 +00003421 ethtool_cmd_speed_set(ecmd, sky2->speed);
Stephen Hemminger2aca31e2011-01-06 18:40:36 +00003422 ecmd->supported |= SUPPORTED_Autoneg | SUPPORTED_TP;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003423 } else {
David Decotigny70739492011-04-27 18:32:40 +00003424 ethtool_cmd_speed_set(ecmd, SPEED_1000);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003425 ecmd->port = PORT_FIBRE;
Stephen Hemminger2aca31e2011-01-06 18:40:36 +00003426 ecmd->supported |= SUPPORTED_Autoneg | SUPPORTED_FIBRE;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003427 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003428
3429 ecmd->advertising = sky2->advertising;
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07003430 ecmd->autoneg = (sky2->flags & SKY2_FLAG_AUTO_SPEED)
3431 ? AUTONEG_ENABLE : AUTONEG_DISABLE;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003432 ecmd->duplex = sky2->duplex;
3433 return 0;
3434}
3435
3436static int sky2_set_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
3437{
3438 struct sky2_port *sky2 = netdev_priv(dev);
3439 const struct sky2_hw *hw = sky2->hw;
3440 u32 supported = sky2_supported_modes(hw);
3441
3442 if (ecmd->autoneg == AUTONEG_ENABLE) {
Stephen Hemminger2aca31e2011-01-06 18:40:36 +00003443 if (ecmd->advertising & ~supported)
3444 return -EINVAL;
3445
3446 if (sky2_is_copper(hw))
3447 sky2->advertising = ecmd->advertising |
3448 ADVERTISED_TP |
3449 ADVERTISED_Autoneg;
3450 else
3451 sky2->advertising = ecmd->advertising |
3452 ADVERTISED_FIBRE |
3453 ADVERTISED_Autoneg;
3454
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07003455 sky2->flags |= SKY2_FLAG_AUTO_SPEED;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003456 sky2->duplex = -1;
3457 sky2->speed = -1;
3458 } else {
3459 u32 setting;
David Decotigny25db0332011-04-27 18:32:39 +00003460 u32 speed = ethtool_cmd_speed(ecmd);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003461
David Decotigny25db0332011-04-27 18:32:39 +00003462 switch (speed) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003463 case SPEED_1000:
3464 if (ecmd->duplex == DUPLEX_FULL)
3465 setting = SUPPORTED_1000baseT_Full;
3466 else if (ecmd->duplex == DUPLEX_HALF)
3467 setting = SUPPORTED_1000baseT_Half;
3468 else
3469 return -EINVAL;
3470 break;
3471 case SPEED_100:
3472 if (ecmd->duplex == DUPLEX_FULL)
3473 setting = SUPPORTED_100baseT_Full;
3474 else if (ecmd->duplex == DUPLEX_HALF)
3475 setting = SUPPORTED_100baseT_Half;
3476 else
3477 return -EINVAL;
3478 break;
3479
3480 case SPEED_10:
3481 if (ecmd->duplex == DUPLEX_FULL)
3482 setting = SUPPORTED_10baseT_Full;
3483 else if (ecmd->duplex == DUPLEX_HALF)
3484 setting = SUPPORTED_10baseT_Half;
3485 else
3486 return -EINVAL;
3487 break;
3488 default:
3489 return -EINVAL;
3490 }
3491
3492 if ((setting & supported) == 0)
3493 return -EINVAL;
3494
David Decotigny25db0332011-04-27 18:32:39 +00003495 sky2->speed = speed;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003496 sky2->duplex = ecmd->duplex;
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07003497 sky2->flags &= ~SKY2_FLAG_AUTO_SPEED;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003498 }
3499
Stephen Hemmingerd1b139c2007-09-05 16:56:19 +01003500 if (netif_running(dev)) {
Stephen Hemminger1b537562005-12-20 15:08:07 -08003501 sky2_phy_reinit(sky2);
Stephen Hemmingerd1b139c2007-09-05 16:56:19 +01003502 sky2_set_multicast(dev);
3503 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003504
3505 return 0;
3506}
3507
3508static void sky2_get_drvinfo(struct net_device *dev,
3509 struct ethtool_drvinfo *info)
3510{
3511 struct sky2_port *sky2 = netdev_priv(dev);
3512
3513 strcpy(info->driver, DRV_NAME);
3514 strcpy(info->version, DRV_VERSION);
3515 strcpy(info->fw_version, "N/A");
3516 strcpy(info->bus_info, pci_name(sky2->hw->pdev));
3517}
3518
3519static const struct sky2_stat {
Stephen Hemminger793b8832005-09-14 16:06:14 -07003520 char name[ETH_GSTRING_LEN];
3521 u16 offset;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003522} sky2_stats[] = {
3523 { "tx_bytes", GM_TXO_OK_HI },
3524 { "rx_bytes", GM_RXO_OK_HI },
3525 { "tx_broadcast", GM_TXF_BC_OK },
3526 { "rx_broadcast", GM_RXF_BC_OK },
3527 { "tx_multicast", GM_TXF_MC_OK },
3528 { "rx_multicast", GM_RXF_MC_OK },
3529 { "tx_unicast", GM_TXF_UC_OK },
3530 { "rx_unicast", GM_RXF_UC_OK },
3531 { "tx_mac_pause", GM_TXF_MPAUSE },
3532 { "rx_mac_pause", GM_RXF_MPAUSE },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003533 { "collisions", GM_TXF_COL },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003534 { "late_collision",GM_TXF_LAT_COL },
3535 { "aborted", GM_TXF_ABO_COL },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003536 { "single_collisions", GM_TXF_SNG_COL },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003537 { "multi_collisions", GM_TXF_MUL_COL },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003538
Stephen Hemmingerd2604542006-03-23 08:51:36 -08003539 { "rx_short", GM_RXF_SHT },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003540 { "rx_runt", GM_RXE_FRAG },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003541 { "rx_64_byte_packets", GM_RXF_64B },
3542 { "rx_65_to_127_byte_packets", GM_RXF_127B },
3543 { "rx_128_to_255_byte_packets", GM_RXF_255B },
3544 { "rx_256_to_511_byte_packets", GM_RXF_511B },
3545 { "rx_512_to_1023_byte_packets", GM_RXF_1023B },
3546 { "rx_1024_to_1518_byte_packets", GM_RXF_1518B },
3547 { "rx_1518_to_max_byte_packets", GM_RXF_MAX_SZ },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003548 { "rx_too_long", GM_RXF_LNG_ERR },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003549 { "rx_fifo_overflow", GM_RXE_FIFO_OV },
3550 { "rx_jabber", GM_RXF_JAB_PKT },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003551 { "rx_fcs_error", GM_RXF_FCS_ERR },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003552
3553 { "tx_64_byte_packets", GM_TXF_64B },
3554 { "tx_65_to_127_byte_packets", GM_TXF_127B },
3555 { "tx_128_to_255_byte_packets", GM_TXF_255B },
3556 { "tx_256_to_511_byte_packets", GM_TXF_511B },
3557 { "tx_512_to_1023_byte_packets", GM_TXF_1023B },
3558 { "tx_1024_to_1518_byte_packets", GM_TXF_1518B },
3559 { "tx_1519_to_max_byte_packets", GM_TXF_MAX_SZ },
3560 { "tx_fifo_underrun", GM_TXE_FIFO_UR },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003561};
3562
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003563static u32 sky2_get_msglevel(struct net_device *netdev)
3564{
3565 struct sky2_port *sky2 = netdev_priv(netdev);
3566 return sky2->msg_enable;
3567}
3568
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07003569static int sky2_nway_reset(struct net_device *dev)
3570{
3571 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07003572
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07003573 if (!netif_running(dev) || !(sky2->flags & SKY2_FLAG_AUTO_SPEED))
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07003574 return -EINVAL;
3575
Stephen Hemminger1b537562005-12-20 15:08:07 -08003576 sky2_phy_reinit(sky2);
Stephen Hemmingerd1b139c2007-09-05 16:56:19 +01003577 sky2_set_multicast(dev);
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07003578
3579 return 0;
3580}
3581
Stephen Hemminger793b8832005-09-14 16:06:14 -07003582static void sky2_phy_stats(struct sky2_port *sky2, u64 * data, unsigned count)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003583{
3584 struct sky2_hw *hw = sky2->hw;
3585 unsigned port = sky2->port;
3586 int i;
3587
stephen hemminger0885a302010-12-31 15:34:27 +00003588 data[0] = get_stats64(hw, port, GM_TXO_OK_LO);
3589 data[1] = get_stats64(hw, port, GM_RXO_OK_LO);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003590
Stephen Hemminger793b8832005-09-14 16:06:14 -07003591 for (i = 2; i < count; i++)
stephen hemminger0885a302010-12-31 15:34:27 +00003592 data[i] = get_stats32(hw, port, sky2_stats[i].offset);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003593}
3594
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003595static void sky2_set_msglevel(struct net_device *netdev, u32 value)
3596{
3597 struct sky2_port *sky2 = netdev_priv(netdev);
3598 sky2->msg_enable = value;
3599}
3600
Jeff Garzikb9f2c042007-10-03 18:07:32 -07003601static int sky2_get_sset_count(struct net_device *dev, int sset)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003602{
Jeff Garzikb9f2c042007-10-03 18:07:32 -07003603 switch (sset) {
3604 case ETH_SS_STATS:
3605 return ARRAY_SIZE(sky2_stats);
3606 default:
3607 return -EOPNOTSUPP;
3608 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003609}
3610
3611static void sky2_get_ethtool_stats(struct net_device *dev,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003612 struct ethtool_stats *stats, u64 * data)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003613{
3614 struct sky2_port *sky2 = netdev_priv(dev);
3615
Stephen Hemminger793b8832005-09-14 16:06:14 -07003616 sky2_phy_stats(sky2, data, ARRAY_SIZE(sky2_stats));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003617}
3618
Stephen Hemminger793b8832005-09-14 16:06:14 -07003619static void sky2_get_strings(struct net_device *dev, u32 stringset, u8 * data)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003620{
3621 int i;
3622
3623 switch (stringset) {
3624 case ETH_SS_STATS:
3625 for (i = 0; i < ARRAY_SIZE(sky2_stats); i++)
3626 memcpy(data + i * ETH_GSTRING_LEN,
3627 sky2_stats[i].name, ETH_GSTRING_LEN);
3628 break;
3629 }
3630}
3631
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003632static int sky2_set_mac_address(struct net_device *dev, void *p)
3633{
3634 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08003635 struct sky2_hw *hw = sky2->hw;
3636 unsigned port = sky2->port;
3637 const struct sockaddr *addr = p;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003638
3639 if (!is_valid_ether_addr(addr->sa_data))
3640 return -EADDRNOTAVAIL;
3641
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003642 memcpy(dev->dev_addr, addr->sa_data, ETH_ALEN);
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08003643 memcpy_toio(hw->regs + B2_MAC_1 + port * 8,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003644 dev->dev_addr, ETH_ALEN);
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08003645 memcpy_toio(hw->regs + B2_MAC_2 + port * 8,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003646 dev->dev_addr, ETH_ALEN);
Stephen Hemminger1b537562005-12-20 15:08:07 -08003647
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08003648 /* virtual address for data */
3649 gma_set_addr(hw, port, GM_SRC_ADDR_2L, dev->dev_addr);
3650
3651 /* physical address: used for pause frames */
3652 gma_set_addr(hw, port, GM_SRC_ADDR_1L, dev->dev_addr);
Stephen Hemminger1b537562005-12-20 15:08:07 -08003653
3654 return 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003655}
3656
Mike McCormack060b9462010-07-29 03:34:52 +00003657static inline void sky2_add_filter(u8 filter[8], const u8 *addr)
Stephen Hemmingera052b522006-10-17 10:24:23 -07003658{
3659 u32 bit;
3660
3661 bit = ether_crc(ETH_ALEN, addr) & 63;
3662 filter[bit >> 3] |= 1 << (bit & 7);
3663}
3664
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003665static void sky2_set_multicast(struct net_device *dev)
3666{
3667 struct sky2_port *sky2 = netdev_priv(dev);
3668 struct sky2_hw *hw = sky2->hw;
3669 unsigned port = sky2->port;
Jiri Pirko22bedad2010-04-01 21:22:57 +00003670 struct netdev_hw_addr *ha;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003671 u16 reg;
3672 u8 filter[8];
Stephen Hemmingera052b522006-10-17 10:24:23 -07003673 int rx_pause;
3674 static const u8 pause_mc_addr[ETH_ALEN] = { 0x1, 0x80, 0xc2, 0x0, 0x0, 0x1 };
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003675
Stephen Hemmingera052b522006-10-17 10:24:23 -07003676 rx_pause = (sky2->flow_status == FC_RX || sky2->flow_status == FC_BOTH);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003677 memset(filter, 0, sizeof(filter));
3678
3679 reg = gma_read16(hw, port, GM_RX_CTRL);
3680 reg |= GM_RXCR_UCF_ENA;
3681
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07003682 if (dev->flags & IFF_PROMISC) /* promiscuous */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003683 reg &= ~(GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
Stephen Hemmingera052b522006-10-17 10:24:23 -07003684 else if (dev->flags & IFF_ALLMULTI)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003685 memset(filter, 0xff, sizeof(filter));
Jiri Pirko4cd24ea2010-02-08 04:30:35 +00003686 else if (netdev_mc_empty(dev) && !rx_pause)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003687 reg &= ~GM_RXCR_MCF_ENA;
3688 else {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003689 reg |= GM_RXCR_MCF_ENA;
3690
Stephen Hemmingera052b522006-10-17 10:24:23 -07003691 if (rx_pause)
3692 sky2_add_filter(filter, pause_mc_addr);
3693
Jiri Pirko22bedad2010-04-01 21:22:57 +00003694 netdev_for_each_mc_addr(ha, dev)
3695 sky2_add_filter(filter, ha->addr);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003696 }
3697
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003698 gma_write16(hw, port, GM_MC_ADDR_H1,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003699 (u16) filter[0] | ((u16) filter[1] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003700 gma_write16(hw, port, GM_MC_ADDR_H2,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003701 (u16) filter[2] | ((u16) filter[3] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003702 gma_write16(hw, port, GM_MC_ADDR_H3,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003703 (u16) filter[4] | ((u16) filter[5] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003704 gma_write16(hw, port, GM_MC_ADDR_H4,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003705 (u16) filter[6] | ((u16) filter[7] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003706
3707 gma_write16(hw, port, GM_RX_CTRL, reg);
3708}
3709
stephen hemminger0885a302010-12-31 15:34:27 +00003710static struct rtnl_link_stats64 *sky2_get_stats(struct net_device *dev,
3711 struct rtnl_link_stats64 *stats)
3712{
3713 struct sky2_port *sky2 = netdev_priv(dev);
3714 struct sky2_hw *hw = sky2->hw;
3715 unsigned port = sky2->port;
3716 unsigned int start;
3717 u64 _bytes, _packets;
3718
3719 do {
3720 start = u64_stats_fetch_begin_bh(&sky2->rx_stats.syncp);
3721 _bytes = sky2->rx_stats.bytes;
3722 _packets = sky2->rx_stats.packets;
3723 } while (u64_stats_fetch_retry_bh(&sky2->rx_stats.syncp, start));
3724
3725 stats->rx_packets = _packets;
3726 stats->rx_bytes = _bytes;
3727
3728 do {
3729 start = u64_stats_fetch_begin_bh(&sky2->tx_stats.syncp);
3730 _bytes = sky2->tx_stats.bytes;
3731 _packets = sky2->tx_stats.packets;
3732 } while (u64_stats_fetch_retry_bh(&sky2->tx_stats.syncp, start));
3733
3734 stats->tx_packets = _packets;
3735 stats->tx_bytes = _bytes;
3736
3737 stats->multicast = get_stats32(hw, port, GM_RXF_MC_OK)
3738 + get_stats32(hw, port, GM_RXF_BC_OK);
3739
3740 stats->collisions = get_stats32(hw, port, GM_TXF_COL);
3741
3742 stats->rx_length_errors = get_stats32(hw, port, GM_RXF_LNG_ERR);
3743 stats->rx_crc_errors = get_stats32(hw, port, GM_RXF_FCS_ERR);
3744 stats->rx_frame_errors = get_stats32(hw, port, GM_RXF_SHT)
3745 + get_stats32(hw, port, GM_RXE_FRAG);
3746 stats->rx_over_errors = get_stats32(hw, port, GM_RXE_FIFO_OV);
3747
3748 stats->rx_dropped = dev->stats.rx_dropped;
3749 stats->rx_fifo_errors = dev->stats.rx_fifo_errors;
3750 stats->tx_fifo_errors = dev->stats.tx_fifo_errors;
3751
3752 return stats;
3753}
3754
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003755/* Can have one global because blinking is controlled by
3756 * ethtool and that is always under RTNL mutex
3757 */
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003758static void sky2_led(struct sky2_port *sky2, enum led_mode mode)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003759{
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003760 struct sky2_hw *hw = sky2->hw;
3761 unsigned port = sky2->port;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003762
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003763 spin_lock_bh(&sky2->phy_lock);
3764 if (hw->chip_id == CHIP_ID_YUKON_EC_U ||
3765 hw->chip_id == CHIP_ID_YUKON_EX ||
3766 hw->chip_id == CHIP_ID_YUKON_SUPR) {
3767 u16 pg;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003768 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
3769 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003770
3771 switch (mode) {
3772 case MO_LED_OFF:
3773 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
3774 PHY_M_LEDC_LOS_CTRL(8) |
3775 PHY_M_LEDC_INIT_CTRL(8) |
3776 PHY_M_LEDC_STA1_CTRL(8) |
3777 PHY_M_LEDC_STA0_CTRL(8));
3778 break;
3779 case MO_LED_ON:
3780 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
3781 PHY_M_LEDC_LOS_CTRL(9) |
3782 PHY_M_LEDC_INIT_CTRL(9) |
3783 PHY_M_LEDC_STA1_CTRL(9) |
3784 PHY_M_LEDC_STA0_CTRL(9));
3785 break;
3786 case MO_LED_BLINK:
3787 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
3788 PHY_M_LEDC_LOS_CTRL(0xa) |
3789 PHY_M_LEDC_INIT_CTRL(0xa) |
3790 PHY_M_LEDC_STA1_CTRL(0xa) |
3791 PHY_M_LEDC_STA0_CTRL(0xa));
3792 break;
3793 case MO_LED_NORM:
3794 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
3795 PHY_M_LEDC_LOS_CTRL(1) |
3796 PHY_M_LEDC_INIT_CTRL(8) |
3797 PHY_M_LEDC_STA1_CTRL(7) |
3798 PHY_M_LEDC_STA0_CTRL(7));
3799 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07003800
3801 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003802 } else
Jeff Garzik7d2e3cb2008-05-13 01:41:58 -04003803 gm_phy_write(hw, port, PHY_MARV_LED_OVER,
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003804 PHY_M_LED_MO_DUP(mode) |
3805 PHY_M_LED_MO_10(mode) |
3806 PHY_M_LED_MO_100(mode) |
3807 PHY_M_LED_MO_1000(mode) |
3808 PHY_M_LED_MO_RX(mode) |
3809 PHY_M_LED_MO_TX(mode));
3810
3811 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003812}
3813
3814/* blink LED's for finding board */
stephen hemminger74e532f2011-04-04 08:43:41 +00003815static int sky2_set_phys_id(struct net_device *dev,
3816 enum ethtool_phys_id_state state)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003817{
3818 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003819
stephen hemminger74e532f2011-04-04 08:43:41 +00003820 switch (state) {
3821 case ETHTOOL_ID_ACTIVE:
Allan, Bruce Wfce55922011-04-13 13:09:10 +00003822 return 1; /* cycle on/off once per second */
stephen hemminger74e532f2011-04-04 08:43:41 +00003823 case ETHTOOL_ID_INACTIVE:
3824 sky2_led(sky2, MO_LED_NORM);
3825 break;
3826 case ETHTOOL_ID_ON:
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003827 sky2_led(sky2, MO_LED_ON);
stephen hemminger74e532f2011-04-04 08:43:41 +00003828 break;
3829 case ETHTOOL_ID_OFF:
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003830 sky2_led(sky2, MO_LED_OFF);
stephen hemminger74e532f2011-04-04 08:43:41 +00003831 break;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003832 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003833
3834 return 0;
3835}
3836
3837static void sky2_get_pauseparam(struct net_device *dev,
3838 struct ethtool_pauseparam *ecmd)
3839{
3840 struct sky2_port *sky2 = netdev_priv(dev);
3841
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07003842 switch (sky2->flow_mode) {
3843 case FC_NONE:
3844 ecmd->tx_pause = ecmd->rx_pause = 0;
3845 break;
3846 case FC_TX:
3847 ecmd->tx_pause = 1, ecmd->rx_pause = 0;
3848 break;
3849 case FC_RX:
3850 ecmd->tx_pause = 0, ecmd->rx_pause = 1;
3851 break;
3852 case FC_BOTH:
3853 ecmd->tx_pause = ecmd->rx_pause = 1;
3854 }
3855
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07003856 ecmd->autoneg = (sky2->flags & SKY2_FLAG_AUTO_PAUSE)
3857 ? AUTONEG_ENABLE : AUTONEG_DISABLE;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003858}
3859
3860static int sky2_set_pauseparam(struct net_device *dev,
3861 struct ethtool_pauseparam *ecmd)
3862{
3863 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003864
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07003865 if (ecmd->autoneg == AUTONEG_ENABLE)
3866 sky2->flags |= SKY2_FLAG_AUTO_PAUSE;
3867 else
3868 sky2->flags &= ~SKY2_FLAG_AUTO_PAUSE;
3869
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07003870 sky2->flow_mode = sky2_flow(ecmd->rx_pause, ecmd->tx_pause);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003871
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07003872 if (netif_running(dev))
3873 sky2_phy_reinit(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003874
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07003875 return 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003876}
3877
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003878static int sky2_get_coalesce(struct net_device *dev,
3879 struct ethtool_coalesce *ecmd)
3880{
3881 struct sky2_port *sky2 = netdev_priv(dev);
3882 struct sky2_hw *hw = sky2->hw;
3883
3884 if (sky2_read8(hw, STAT_TX_TIMER_CTRL) == TIM_STOP)
3885 ecmd->tx_coalesce_usecs = 0;
3886 else {
3887 u32 clks = sky2_read32(hw, STAT_TX_TIMER_INI);
3888 ecmd->tx_coalesce_usecs = sky2_clk2us(hw, clks);
3889 }
3890 ecmd->tx_max_coalesced_frames = sky2_read16(hw, STAT_TX_IDX_TH);
3891
3892 if (sky2_read8(hw, STAT_LEV_TIMER_CTRL) == TIM_STOP)
3893 ecmd->rx_coalesce_usecs = 0;
3894 else {
3895 u32 clks = sky2_read32(hw, STAT_LEV_TIMER_INI);
3896 ecmd->rx_coalesce_usecs = sky2_clk2us(hw, clks);
3897 }
3898 ecmd->rx_max_coalesced_frames = sky2_read8(hw, STAT_FIFO_WM);
3899
3900 if (sky2_read8(hw, STAT_ISR_TIMER_CTRL) == TIM_STOP)
3901 ecmd->rx_coalesce_usecs_irq = 0;
3902 else {
3903 u32 clks = sky2_read32(hw, STAT_ISR_TIMER_INI);
3904 ecmd->rx_coalesce_usecs_irq = sky2_clk2us(hw, clks);
3905 }
3906
3907 ecmd->rx_max_coalesced_frames_irq = sky2_read8(hw, STAT_FIFO_ISR_WM);
3908
3909 return 0;
3910}
3911
3912/* Note: this affect both ports */
3913static int sky2_set_coalesce(struct net_device *dev,
3914 struct ethtool_coalesce *ecmd)
3915{
3916 struct sky2_port *sky2 = netdev_priv(dev);
3917 struct sky2_hw *hw = sky2->hw;
Stephen Hemminger77b3d6a2006-03-20 15:48:18 -08003918 const u32 tmax = sky2_clk2us(hw, 0x0ffffff);
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003919
Stephen Hemminger77b3d6a2006-03-20 15:48:18 -08003920 if (ecmd->tx_coalesce_usecs > tmax ||
3921 ecmd->rx_coalesce_usecs > tmax ||
3922 ecmd->rx_coalesce_usecs_irq > tmax)
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003923 return -EINVAL;
3924
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00003925 if (ecmd->tx_max_coalesced_frames >= sky2->tx_ring_size-1)
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003926 return -EINVAL;
Stephen Hemmingerff81fbb2006-02-22 11:44:59 -08003927 if (ecmd->rx_max_coalesced_frames > RX_MAX_PENDING)
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003928 return -EINVAL;
Mike McCormack060b9462010-07-29 03:34:52 +00003929 if (ecmd->rx_max_coalesced_frames_irq > RX_MAX_PENDING)
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003930 return -EINVAL;
3931
3932 if (ecmd->tx_coalesce_usecs == 0)
3933 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP);
3934 else {
3935 sky2_write32(hw, STAT_TX_TIMER_INI,
3936 sky2_us2clk(hw, ecmd->tx_coalesce_usecs));
3937 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
3938 }
3939 sky2_write16(hw, STAT_TX_IDX_TH, ecmd->tx_max_coalesced_frames);
3940
3941 if (ecmd->rx_coalesce_usecs == 0)
3942 sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_STOP);
3943 else {
3944 sky2_write32(hw, STAT_LEV_TIMER_INI,
3945 sky2_us2clk(hw, ecmd->rx_coalesce_usecs));
3946 sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
3947 }
3948 sky2_write8(hw, STAT_FIFO_WM, ecmd->rx_max_coalesced_frames);
3949
3950 if (ecmd->rx_coalesce_usecs_irq == 0)
3951 sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_STOP);
3952 else {
Stephen Hemmingerd28d4872006-01-30 11:37:56 -08003953 sky2_write32(hw, STAT_ISR_TIMER_INI,
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003954 sky2_us2clk(hw, ecmd->rx_coalesce_usecs_irq));
3955 sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
3956 }
3957 sky2_write8(hw, STAT_FIFO_ISR_WM, ecmd->rx_max_coalesced_frames_irq);
3958 return 0;
3959}
3960
Stephen Hemminger793b8832005-09-14 16:06:14 -07003961static void sky2_get_ringparam(struct net_device *dev,
3962 struct ethtool_ringparam *ering)
3963{
3964 struct sky2_port *sky2 = netdev_priv(dev);
3965
3966 ering->rx_max_pending = RX_MAX_PENDING;
3967 ering->rx_mini_max_pending = 0;
3968 ering->rx_jumbo_max_pending = 0;
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00003969 ering->tx_max_pending = TX_MAX_PENDING;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003970
3971 ering->rx_pending = sky2->rx_pending;
3972 ering->rx_mini_pending = 0;
3973 ering->rx_jumbo_pending = 0;
3974 ering->tx_pending = sky2->tx_pending;
3975}
3976
3977static int sky2_set_ringparam(struct net_device *dev,
3978 struct ethtool_ringparam *ering)
3979{
3980 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003981
3982 if (ering->rx_pending > RX_MAX_PENDING ||
3983 ering->rx_pending < 8 ||
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00003984 ering->tx_pending < TX_MIN_PENDING ||
3985 ering->tx_pending > TX_MAX_PENDING)
Stephen Hemminger793b8832005-09-14 16:06:14 -07003986 return -EINVAL;
3987
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07003988 sky2_detach(dev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003989
3990 sky2->rx_pending = ering->rx_pending;
3991 sky2->tx_pending = ering->tx_pending;
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00003992 sky2->tx_ring_size = roundup_pow_of_two(sky2->tx_pending+1);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003993
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07003994 return sky2_reattach(dev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003995}
3996
Stephen Hemminger793b8832005-09-14 16:06:14 -07003997static int sky2_get_regs_len(struct net_device *dev)
3998{
Stephen Hemminger6e4cbb32005-09-19 15:47:57 -07003999 return 0x4000;
Stephen Hemminger793b8832005-09-14 16:06:14 -07004000}
4001
Mike McCormackc32bbff2009-12-31 00:49:43 +00004002static int sky2_reg_access_ok(struct sky2_hw *hw, unsigned int b)
4003{
4004 /* This complicated switch statement is to make sure and
4005 * only access regions that are unreserved.
4006 * Some blocks are only valid on dual port cards.
4007 */
4008 switch (b) {
4009 /* second port */
4010 case 5: /* Tx Arbiter 2 */
4011 case 9: /* RX2 */
4012 case 14 ... 15: /* TX2 */
4013 case 17: case 19: /* Ram Buffer 2 */
4014 case 22 ... 23: /* Tx Ram Buffer 2 */
4015 case 25: /* Rx MAC Fifo 1 */
4016 case 27: /* Tx MAC Fifo 2 */
4017 case 31: /* GPHY 2 */
4018 case 40 ... 47: /* Pattern Ram 2 */
4019 case 52: case 54: /* TCP Segmentation 2 */
4020 case 112 ... 116: /* GMAC 2 */
4021 return hw->ports > 1;
4022
4023 case 0: /* Control */
4024 case 2: /* Mac address */
4025 case 4: /* Tx Arbiter 1 */
4026 case 7: /* PCI express reg */
4027 case 8: /* RX1 */
4028 case 12 ... 13: /* TX1 */
4029 case 16: case 18:/* Rx Ram Buffer 1 */
4030 case 20 ... 21: /* Tx Ram Buffer 1 */
4031 case 24: /* Rx MAC Fifo 1 */
4032 case 26: /* Tx MAC Fifo 1 */
4033 case 28 ... 29: /* Descriptor and status unit */
4034 case 30: /* GPHY 1*/
4035 case 32 ... 39: /* Pattern Ram 1 */
4036 case 48: case 50: /* TCP Segmentation 1 */
4037 case 56 ... 60: /* PCI space */
4038 case 80 ... 84: /* GMAC 1 */
4039 return 1;
4040
4041 default:
4042 return 0;
4043 }
4044}
4045
Stephen Hemminger793b8832005-09-14 16:06:14 -07004046/*
4047 * Returns copy of control register region
Stephen Hemminger3ead5db2007-06-04 17:23:21 -07004048 * Note: ethtool_get_regs always provides full size (16k) buffer
Stephen Hemminger793b8832005-09-14 16:06:14 -07004049 */
4050static void sky2_get_regs(struct net_device *dev, struct ethtool_regs *regs,
4051 void *p)
4052{
4053 const struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07004054 const void __iomem *io = sky2->hw->regs;
Stephen Hemminger295b54c2007-10-11 19:47:22 -07004055 unsigned int b;
Stephen Hemminger793b8832005-09-14 16:06:14 -07004056
4057 regs->version = 1;
Stephen Hemminger793b8832005-09-14 16:06:14 -07004058
Stephen Hemminger295b54c2007-10-11 19:47:22 -07004059 for (b = 0; b < 128; b++) {
Mike McCormackc32bbff2009-12-31 00:49:43 +00004060 /* skip poisonous diagnostic ram region in block 3 */
4061 if (b == 3)
Stephen Hemminger295b54c2007-10-11 19:47:22 -07004062 memcpy_fromio(p + 0x10, io + 0x10, 128 - 0x10);
Mike McCormackc32bbff2009-12-31 00:49:43 +00004063 else if (sky2_reg_access_ok(sky2->hw, b))
Stephen Hemminger295b54c2007-10-11 19:47:22 -07004064 memcpy_fromio(p, io, 128);
Mike McCormackc32bbff2009-12-31 00:49:43 +00004065 else
Stephen Hemminger295b54c2007-10-11 19:47:22 -07004066 memset(p, 0, 128);
Stephen Hemminger3ead5db2007-06-04 17:23:21 -07004067
Stephen Hemminger295b54c2007-10-11 19:47:22 -07004068 p += 128;
4069 io += 128;
4070 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07004071}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004072
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004073static int sky2_get_eeprom_len(struct net_device *dev)
4074{
4075 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08004076 struct sky2_hw *hw = sky2->hw;
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004077 u16 reg2;
4078
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08004079 reg2 = sky2_pci_read16(hw, PCI_DEV_REG2);
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004080 return 1 << ( ((reg2 & PCI_VPD_ROM_SZ) >> 14) + 8);
4081}
4082
Stephen Hemminger14132352008-08-27 20:46:26 -07004083static int sky2_vpd_wait(const struct sky2_hw *hw, int cap, u16 busy)
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004084{
Stephen Hemminger14132352008-08-27 20:46:26 -07004085 unsigned long start = jiffies;
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004086
Stephen Hemminger14132352008-08-27 20:46:26 -07004087 while ( (sky2_pci_read16(hw, cap + PCI_VPD_ADDR) & PCI_VPD_ADDR_F) == busy) {
4088 /* Can take up to 10.6 ms for write */
4089 if (time_after(jiffies, start + HZ/4)) {
Joe Perchesada1db52010-02-17 15:01:59 +00004090 dev_err(&hw->pdev->dev, "VPD cycle timed out\n");
Stephen Hemminger14132352008-08-27 20:46:26 -07004091 return -ETIMEDOUT;
4092 }
4093 mdelay(1);
4094 }
Stephen Hemminger167f53d2007-09-25 19:01:02 -07004095
Stephen Hemminger14132352008-08-27 20:46:26 -07004096 return 0;
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004097}
4098
Stephen Hemminger14132352008-08-27 20:46:26 -07004099static int sky2_vpd_read(struct sky2_hw *hw, int cap, void *data,
4100 u16 offset, size_t length)
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004101{
Stephen Hemminger14132352008-08-27 20:46:26 -07004102 int rc = 0;
4103
4104 while (length > 0) {
4105 u32 val;
4106
4107 sky2_pci_write16(hw, cap + PCI_VPD_ADDR, offset);
4108 rc = sky2_vpd_wait(hw, cap, 0);
4109 if (rc)
4110 break;
4111
4112 val = sky2_pci_read32(hw, cap + PCI_VPD_DATA);
4113
4114 memcpy(data, &val, min(sizeof(val), length));
4115 offset += sizeof(u32);
4116 data += sizeof(u32);
4117 length -= sizeof(u32);
4118 }
4119
4120 return rc;
4121}
4122
4123static int sky2_vpd_write(struct sky2_hw *hw, int cap, const void *data,
4124 u16 offset, unsigned int length)
4125{
4126 unsigned int i;
4127 int rc = 0;
4128
4129 for (i = 0; i < length; i += sizeof(u32)) {
4130 u32 val = *(u32 *)(data + i);
4131
4132 sky2_pci_write32(hw, cap + PCI_VPD_DATA, val);
4133 sky2_pci_write32(hw, cap + PCI_VPD_ADDR, offset | PCI_VPD_ADDR_F);
4134
4135 rc = sky2_vpd_wait(hw, cap, PCI_VPD_ADDR_F);
4136 if (rc)
4137 break;
4138 }
4139 return rc;
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004140}
4141
4142static int sky2_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
4143 u8 *data)
4144{
4145 struct sky2_port *sky2 = netdev_priv(dev);
4146 int cap = pci_find_capability(sky2->hw->pdev, PCI_CAP_ID_VPD);
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004147
4148 if (!cap)
4149 return -EINVAL;
4150
4151 eeprom->magic = SKY2_EEPROM_MAGIC;
4152
Stephen Hemminger14132352008-08-27 20:46:26 -07004153 return sky2_vpd_read(sky2->hw, cap, data, eeprom->offset, eeprom->len);
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004154}
4155
4156static int sky2_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
4157 u8 *data)
4158{
4159 struct sky2_port *sky2 = netdev_priv(dev);
4160 int cap = pci_find_capability(sky2->hw->pdev, PCI_CAP_ID_VPD);
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004161
4162 if (!cap)
4163 return -EINVAL;
4164
4165 if (eeprom->magic != SKY2_EEPROM_MAGIC)
4166 return -EINVAL;
4167
Stephen Hemminger14132352008-08-27 20:46:26 -07004168 /* Partial writes not supported */
4169 if ((eeprom->offset & 3) || (eeprom->len & 3))
4170 return -EINVAL;
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004171
Stephen Hemminger14132352008-08-27 20:46:26 -07004172 return sky2_vpd_write(sky2->hw, cap, data, eeprom->offset, eeprom->len);
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004173}
4174
Michał Mirosławf5d64032011-04-10 03:13:21 +00004175static u32 sky2_fix_features(struct net_device *dev, u32 features)
4176{
4177 const struct sky2_port *sky2 = netdev_priv(dev);
4178 const struct sky2_hw *hw = sky2->hw;
4179
4180 /* In order to do Jumbo packets on these chips, need to turn off the
4181 * transmit store/forward. Therefore checksum offload won't work.
4182 */
stephen hemmingeraa5ca962011-07-07 13:40:00 +00004183 if (dev->mtu > ETH_DATA_LEN && hw->chip_id == CHIP_ID_YUKON_EC_U) {
4184 netdev_info(dev, "checksum offload not possible with jumbo frames\n");
Michał Mirosławf5d64032011-04-10 03:13:21 +00004185 features &= ~(NETIF_F_TSO|NETIF_F_SG|NETIF_F_ALL_CSUM);
stephen hemmingeraa5ca962011-07-07 13:40:00 +00004186 }
4187
4188 /* Some hardware requires receive checksum for RSS to work. */
4189 if ( (features & NETIF_F_RXHASH) &&
4190 !(features & NETIF_F_RXCSUM) &&
4191 (sky2->hw->flags & SKY2_HW_RSS_CHKSUM)) {
4192 netdev_info(dev, "receive hashing forces receive checksum\n");
4193 features |= NETIF_F_RXCSUM;
4194 }
Michał Mirosławf5d64032011-04-10 03:13:21 +00004195
4196 return features;
4197}
4198
4199static int sky2_set_features(struct net_device *dev, u32 features)
Stephen Hemmingerbf731302010-04-24 20:04:12 -07004200{
4201 struct sky2_port *sky2 = netdev_priv(dev);
Michał Mirosławf5d64032011-04-10 03:13:21 +00004202 u32 changed = dev->features ^ features;
Stephen Hemmingerbf731302010-04-24 20:04:12 -07004203
Michał Mirosławf5d64032011-04-10 03:13:21 +00004204 if (changed & NETIF_F_RXCSUM) {
4205 u32 on = features & NETIF_F_RXCSUM;
4206 sky2_write32(sky2->hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
4207 on ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
4208 }
Stephen Hemminger86aa7782011-01-09 15:54:15 -08004209
Michał Mirosławf5d64032011-04-10 03:13:21 +00004210 if (changed & NETIF_F_RXHASH)
4211 rx_set_rss(dev, features);
Stephen Hemminger86aa7782011-01-09 15:54:15 -08004212
Michał Mirosławf5d64032011-04-10 03:13:21 +00004213 if (changed & (NETIF_F_HW_VLAN_TX|NETIF_F_HW_VLAN_RX))
4214 sky2_vlan_mode(dev, features);
Stephen Hemmingerbf731302010-04-24 20:04:12 -07004215
4216 return 0;
4217}
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004218
Jeff Garzik7282d492006-09-13 14:30:00 -04004219static const struct ethtool_ops sky2_ethtool_ops = {
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004220 .get_settings = sky2_get_settings,
4221 .set_settings = sky2_set_settings,
4222 .get_drvinfo = sky2_get_drvinfo,
4223 .get_wol = sky2_get_wol,
4224 .set_wol = sky2_set_wol,
4225 .get_msglevel = sky2_get_msglevel,
4226 .set_msglevel = sky2_set_msglevel,
4227 .nway_reset = sky2_nway_reset,
4228 .get_regs_len = sky2_get_regs_len,
4229 .get_regs = sky2_get_regs,
4230 .get_link = ethtool_op_get_link,
4231 .get_eeprom_len = sky2_get_eeprom_len,
4232 .get_eeprom = sky2_get_eeprom,
4233 .set_eeprom = sky2_set_eeprom,
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004234 .get_strings = sky2_get_strings,
4235 .get_coalesce = sky2_get_coalesce,
4236 .set_coalesce = sky2_set_coalesce,
4237 .get_ringparam = sky2_get_ringparam,
4238 .set_ringparam = sky2_set_ringparam,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004239 .get_pauseparam = sky2_get_pauseparam,
4240 .set_pauseparam = sky2_set_pauseparam,
stephen hemminger74e532f2011-04-04 08:43:41 +00004241 .set_phys_id = sky2_set_phys_id,
Jeff Garzikb9f2c042007-10-03 18:07:32 -07004242 .get_sset_count = sky2_get_sset_count,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004243 .get_ethtool_stats = sky2_get_ethtool_stats,
4244};
4245
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004246#ifdef CONFIG_SKY2_DEBUG
4247
4248static struct dentry *sky2_debug;
4249
Stephen Hemmingere4c2abe2009-02-03 11:27:29 +00004250
4251/*
4252 * Read and parse the first part of Vital Product Data
4253 */
4254#define VPD_SIZE 128
4255#define VPD_MAGIC 0x82
4256
4257static const struct vpd_tag {
4258 char tag[2];
4259 char *label;
4260} vpd_tags[] = {
4261 { "PN", "Part Number" },
4262 { "EC", "Engineering Level" },
4263 { "MN", "Manufacturer" },
4264 { "SN", "Serial Number" },
4265 { "YA", "Asset Tag" },
4266 { "VL", "First Error Log Message" },
4267 { "VF", "Second Error Log Message" },
4268 { "VB", "Boot Agent ROM Configuration" },
4269 { "VE", "EFI UNDI Configuration" },
4270};
4271
4272static void sky2_show_vpd(struct seq_file *seq, struct sky2_hw *hw)
4273{
4274 size_t vpd_size;
4275 loff_t offs;
4276 u8 len;
4277 unsigned char *buf;
4278 u16 reg2;
4279
4280 reg2 = sky2_pci_read16(hw, PCI_DEV_REG2);
4281 vpd_size = 1 << ( ((reg2 & PCI_VPD_ROM_SZ) >> 14) + 8);
4282
4283 seq_printf(seq, "%s Product Data\n", pci_name(hw->pdev));
4284 buf = kmalloc(vpd_size, GFP_KERNEL);
4285 if (!buf) {
4286 seq_puts(seq, "no memory!\n");
4287 return;
4288 }
4289
4290 if (pci_read_vpd(hw->pdev, 0, vpd_size, buf) < 0) {
4291 seq_puts(seq, "VPD read failed\n");
4292 goto out;
4293 }
4294
4295 if (buf[0] != VPD_MAGIC) {
4296 seq_printf(seq, "VPD tag mismatch: %#x\n", buf[0]);
4297 goto out;
4298 }
4299 len = buf[1];
4300 if (len == 0 || len > vpd_size - 4) {
4301 seq_printf(seq, "Invalid id length: %d\n", len);
4302 goto out;
4303 }
4304
4305 seq_printf(seq, "%.*s\n", len, buf + 3);
4306 offs = len + 3;
4307
4308 while (offs < vpd_size - 4) {
4309 int i;
4310
4311 if (!memcmp("RW", buf + offs, 2)) /* end marker */
4312 break;
4313 len = buf[offs + 2];
4314 if (offs + len + 3 >= vpd_size)
4315 break;
4316
4317 for (i = 0; i < ARRAY_SIZE(vpd_tags); i++) {
4318 if (!memcmp(vpd_tags[i].tag, buf + offs, 2)) {
4319 seq_printf(seq, " %s: %.*s\n",
4320 vpd_tags[i].label, len, buf + offs + 3);
4321 break;
4322 }
4323 }
4324 offs += len + 3;
4325 }
4326out:
4327 kfree(buf);
4328}
4329
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004330static int sky2_debug_show(struct seq_file *seq, void *v)
4331{
4332 struct net_device *dev = seq->private;
4333 const struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07004334 struct sky2_hw *hw = sky2->hw;
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004335 unsigned port = sky2->port;
4336 unsigned idx, last;
4337 int sop;
4338
Stephen Hemmingere4c2abe2009-02-03 11:27:29 +00004339 sky2_show_vpd(seq, hw);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004340
Stephen Hemmingere4c2abe2009-02-03 11:27:29 +00004341 seq_printf(seq, "\nIRQ src=%x mask=%x control=%x\n",
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004342 sky2_read32(hw, B0_ISRC),
4343 sky2_read32(hw, B0_IMSK),
4344 sky2_read32(hw, B0_Y2_SP_ICR));
4345
Stephen Hemmingere4c2abe2009-02-03 11:27:29 +00004346 if (!netif_running(dev)) {
4347 seq_printf(seq, "network not running\n");
4348 return 0;
4349 }
4350
Stephen Hemmingerbea33482007-10-03 16:41:36 -07004351 napi_disable(&hw->napi);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004352 last = sky2_read16(hw, STAT_PUT_IDX);
4353
stephen hemmingerefe91932010-04-22 13:42:56 +00004354 seq_printf(seq, "Status ring %u\n", hw->st_size);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004355 if (hw->st_idx == last)
4356 seq_puts(seq, "Status ring (empty)\n");
4357 else {
4358 seq_puts(seq, "Status ring\n");
stephen hemmingerefe91932010-04-22 13:42:56 +00004359 for (idx = hw->st_idx; idx != last && idx < hw->st_size;
4360 idx = RING_NEXT(idx, hw->st_size)) {
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004361 const struct sky2_status_le *le = hw->st_le + idx;
4362 seq_printf(seq, "[%d] %#x %d %#x\n",
4363 idx, le->opcode, le->length, le->status);
4364 }
4365 seq_puts(seq, "\n");
4366 }
4367
4368 seq_printf(seq, "Tx ring pending=%u...%u report=%d done=%d\n",
4369 sky2->tx_cons, sky2->tx_prod,
4370 sky2_read16(hw, port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX),
4371 sky2_read16(hw, Q_ADDR(txqaddr[port], Q_DONE)));
4372
4373 /* Dump contents of tx ring */
4374 sop = 1;
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00004375 for (idx = sky2->tx_next; idx != sky2->tx_prod && idx < sky2->tx_ring_size;
4376 idx = RING_NEXT(idx, sky2->tx_ring_size)) {
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004377 const struct sky2_tx_le *le = sky2->tx_le + idx;
4378 u32 a = le32_to_cpu(le->addr);
4379
4380 if (sop)
4381 seq_printf(seq, "%u:", idx);
4382 sop = 0;
4383
Mike McCormack060b9462010-07-29 03:34:52 +00004384 switch (le->opcode & ~HW_OWNER) {
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004385 case OP_ADDR64:
4386 seq_printf(seq, " %#x:", a);
4387 break;
4388 case OP_LRGLEN:
4389 seq_printf(seq, " mtu=%d", a);
4390 break;
4391 case OP_VLAN:
4392 seq_printf(seq, " vlan=%d", be16_to_cpu(le->length));
4393 break;
4394 case OP_TCPLISW:
4395 seq_printf(seq, " csum=%#x", a);
4396 break;
4397 case OP_LARGESEND:
4398 seq_printf(seq, " tso=%#x(%d)", a, le16_to_cpu(le->length));
4399 break;
4400 case OP_PACKET:
4401 seq_printf(seq, " %#x(%d)", a, le16_to_cpu(le->length));
4402 break;
4403 case OP_BUFFER:
4404 seq_printf(seq, " frag=%#x(%d)", a, le16_to_cpu(le->length));
4405 break;
4406 default:
4407 seq_printf(seq, " op=%#x,%#x(%d)", le->opcode,
4408 a, le16_to_cpu(le->length));
4409 }
4410
4411 if (le->ctrl & EOP) {
4412 seq_putc(seq, '\n');
4413 sop = 1;
4414 }
4415 }
4416
4417 seq_printf(seq, "\nRx ring hw get=%d put=%d last=%d\n",
4418 sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_GET_IDX)),
Mike McCormackc409c342009-07-21 14:51:20 +00004419 sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_PUT_IDX)),
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004420 sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_LAST_IDX)));
4421
David S. Millerd1d08d12008-01-07 20:53:33 -08004422 sky2_read32(hw, B0_Y2_SP_LISR);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07004423 napi_enable(&hw->napi);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004424 return 0;
4425}
4426
4427static int sky2_debug_open(struct inode *inode, struct file *file)
4428{
4429 return single_open(file, sky2_debug_show, inode->i_private);
4430}
4431
4432static const struct file_operations sky2_debug_fops = {
4433 .owner = THIS_MODULE,
4434 .open = sky2_debug_open,
4435 .read = seq_read,
4436 .llseek = seq_lseek,
4437 .release = single_release,
4438};
4439
4440/*
4441 * Use network device events to create/remove/rename
4442 * debugfs file entries
4443 */
4444static int sky2_device_event(struct notifier_block *unused,
4445 unsigned long event, void *ptr)
4446{
4447 struct net_device *dev = ptr;
Stephen Hemminger5b296bc2007-08-29 12:58:11 -07004448 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004449
Stephen Hemminger1436b302008-11-19 21:59:54 -08004450 if (dev->netdev_ops->ndo_open != sky2_up || !sky2_debug)
Stephen Hemminger5b296bc2007-08-29 12:58:11 -07004451 return NOTIFY_DONE;
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004452
Mike McCormack060b9462010-07-29 03:34:52 +00004453 switch (event) {
Stephen Hemminger5b296bc2007-08-29 12:58:11 -07004454 case NETDEV_CHANGENAME:
4455 if (sky2->debugfs) {
4456 sky2->debugfs = debugfs_rename(sky2_debug, sky2->debugfs,
4457 sky2_debug, dev->name);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004458 }
Stephen Hemminger5b296bc2007-08-29 12:58:11 -07004459 break;
4460
4461 case NETDEV_GOING_DOWN:
4462 if (sky2->debugfs) {
Joe Perchesada1db52010-02-17 15:01:59 +00004463 netdev_printk(KERN_DEBUG, dev, "remove debugfs\n");
Stephen Hemminger5b296bc2007-08-29 12:58:11 -07004464 debugfs_remove(sky2->debugfs);
4465 sky2->debugfs = NULL;
4466 }
4467 break;
4468
4469 case NETDEV_UP:
4470 sky2->debugfs = debugfs_create_file(dev->name, S_IRUGO,
4471 sky2_debug, dev,
4472 &sky2_debug_fops);
4473 if (IS_ERR(sky2->debugfs))
4474 sky2->debugfs = NULL;
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004475 }
4476
4477 return NOTIFY_DONE;
4478}
4479
4480static struct notifier_block sky2_notifier = {
4481 .notifier_call = sky2_device_event,
4482};
4483
4484
4485static __init void sky2_debug_init(void)
4486{
4487 struct dentry *ent;
4488
4489 ent = debugfs_create_dir("sky2", NULL);
4490 if (!ent || IS_ERR(ent))
4491 return;
4492
4493 sky2_debug = ent;
4494 register_netdevice_notifier(&sky2_notifier);
4495}
4496
4497static __exit void sky2_debug_cleanup(void)
4498{
4499 if (sky2_debug) {
4500 unregister_netdevice_notifier(&sky2_notifier);
4501 debugfs_remove(sky2_debug);
4502 sky2_debug = NULL;
4503 }
4504}
4505
4506#else
4507#define sky2_debug_init()
4508#define sky2_debug_cleanup()
4509#endif
4510
Stephen Hemminger1436b302008-11-19 21:59:54 -08004511/* Two copies of network device operations to handle special case of
4512 not allowing netpoll on second port */
4513static const struct net_device_ops sky2_netdev_ops[2] = {
4514 {
4515 .ndo_open = sky2_up,
4516 .ndo_stop = sky2_down,
Stephen Hemminger00829822008-11-20 20:14:53 -08004517 .ndo_start_xmit = sky2_xmit_frame,
Stephen Hemminger1436b302008-11-19 21:59:54 -08004518 .ndo_do_ioctl = sky2_ioctl,
4519 .ndo_validate_addr = eth_validate_addr,
4520 .ndo_set_mac_address = sky2_set_mac_address,
4521 .ndo_set_multicast_list = sky2_set_multicast,
4522 .ndo_change_mtu = sky2_change_mtu,
Michał Mirosławf5d64032011-04-10 03:13:21 +00004523 .ndo_fix_features = sky2_fix_features,
4524 .ndo_set_features = sky2_set_features,
Stephen Hemminger1436b302008-11-19 21:59:54 -08004525 .ndo_tx_timeout = sky2_tx_timeout,
stephen hemminger0885a302010-12-31 15:34:27 +00004526 .ndo_get_stats64 = sky2_get_stats,
Stephen Hemminger1436b302008-11-19 21:59:54 -08004527#ifdef CONFIG_NET_POLL_CONTROLLER
4528 .ndo_poll_controller = sky2_netpoll,
4529#endif
4530 },
4531 {
4532 .ndo_open = sky2_up,
4533 .ndo_stop = sky2_down,
Stephen Hemminger00829822008-11-20 20:14:53 -08004534 .ndo_start_xmit = sky2_xmit_frame,
Stephen Hemminger1436b302008-11-19 21:59:54 -08004535 .ndo_do_ioctl = sky2_ioctl,
4536 .ndo_validate_addr = eth_validate_addr,
4537 .ndo_set_mac_address = sky2_set_mac_address,
4538 .ndo_set_multicast_list = sky2_set_multicast,
4539 .ndo_change_mtu = sky2_change_mtu,
Michał Mirosławf5d64032011-04-10 03:13:21 +00004540 .ndo_fix_features = sky2_fix_features,
4541 .ndo_set_features = sky2_set_features,
Stephen Hemminger1436b302008-11-19 21:59:54 -08004542 .ndo_tx_timeout = sky2_tx_timeout,
stephen hemminger0885a302010-12-31 15:34:27 +00004543 .ndo_get_stats64 = sky2_get_stats,
Stephen Hemminger1436b302008-11-19 21:59:54 -08004544 },
4545};
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004546
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004547/* Initialize network device */
4548static __devinit struct net_device *sky2_init_netdev(struct sky2_hw *hw,
Stephen Hemmingere3173832007-02-06 10:45:39 -08004549 unsigned port,
Stephen Hemmingerbe63a212008-01-15 11:29:29 -08004550 int highmem, int wol)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004551{
4552 struct sky2_port *sky2;
4553 struct net_device *dev = alloc_etherdev(sizeof(*sky2));
4554
4555 if (!dev) {
Joe Perches898eb712007-10-18 03:06:30 -07004556 dev_err(&hw->pdev->dev, "etherdev alloc failed\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004557 return NULL;
4558 }
4559
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004560 SET_NETDEV_DEV(dev, &hw->pdev->dev);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08004561 dev->irq = hw->pdev->irq;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004562 SET_ETHTOOL_OPS(dev, &sky2_ethtool_ops);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004563 dev->watchdog_timeo = TX_WATCHDOG;
Stephen Hemminger1436b302008-11-19 21:59:54 -08004564 dev->netdev_ops = &sky2_netdev_ops[port];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004565
4566 sky2 = netdev_priv(dev);
4567 sky2->netdev = dev;
4568 sky2->hw = hw;
4569 sky2->msg_enable = netif_msg_init(debug, default_msg);
4570
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004571 /* Auto speed and flow control */
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07004572 sky2->flags = SKY2_FLAG_AUTO_SPEED | SKY2_FLAG_AUTO_PAUSE;
4573 if (hw->chip_id != CHIP_ID_YUKON_XL)
Michał Mirosławf5d64032011-04-10 03:13:21 +00004574 dev->hw_features |= NETIF_F_RXCSUM;
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07004575
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07004576 sky2->flow_mode = FC_BOTH;
4577
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004578 sky2->duplex = -1;
4579 sky2->speed = -1;
4580 sky2->advertising = sky2_supported_modes(hw);
Stephen Hemmingerbe63a212008-01-15 11:29:29 -08004581 sky2->wol = wol;
Stephen Hemminger75d070c2005-12-09 11:35:11 -08004582
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08004583 spin_lock_init(&sky2->phy_lock);
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00004584
Stephen Hemminger793b8832005-09-14 16:06:14 -07004585 sky2->tx_pending = TX_DEF_PENDING;
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00004586 sky2->tx_ring_size = roundup_pow_of_two(TX_DEF_PENDING+1);
Stephen Hemminger290d4de2006-03-20 15:48:15 -08004587 sky2->rx_pending = RX_DEF_PENDING;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004588
4589 hw->dev[port] = dev;
4590
4591 sky2->port = port;
4592
Michał Mirosławf5d64032011-04-10 03:13:21 +00004593 dev->hw_features |= NETIF_F_IP_CSUM | NETIF_F_SG | NETIF_F_TSO;
Stephen Hemminger86aa7782011-01-09 15:54:15 -08004594
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004595 if (highmem)
4596 dev->features |= NETIF_F_HIGHDMA;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004597
Stephen Hemmingerbf731302010-04-24 20:04:12 -07004598 /* Enable receive hashing unless hardware is known broken */
4599 if (!(hw->flags & SKY2_HW_RSS_BROKEN))
Michał Mirosławf5d64032011-04-10 03:13:21 +00004600 dev->hw_features |= NETIF_F_RXHASH;
Stephen Hemmingerbf731302010-04-24 20:04:12 -07004601
Michał Mirosławf5d64032011-04-10 03:13:21 +00004602 if (!(hw->flags & SKY2_HW_VLAN_BROKEN)) {
4603 dev->hw_features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
4604 dev->vlan_features |= SKY2_VLAN_OFFLOADS;
4605 }
4606
4607 dev->features |= dev->hw_features;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07004608
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004609 /* read the mac address */
Stephen Hemminger793b8832005-09-14 16:06:14 -07004610 memcpy_fromio(dev->dev_addr, hw->regs + B2_MAC_1 + port * 8, ETH_ALEN);
Stephen Hemminger2995bfb2005-09-28 10:01:03 -07004611 memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004612
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004613 return dev;
4614}
4615
Stephen Hemminger28bd1812006-01-17 13:43:19 -08004616static void __devinit sky2_show_addr(struct net_device *dev)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004617{
4618 const struct sky2_port *sky2 = netdev_priv(dev);
4619
Joe Perches6c35aba2010-02-15 08:34:21 +00004620 netif_info(sky2, probe, dev, "addr %pM\n", dev->dev_addr);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004621}
4622
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004623/* Handle software interrupt used during MSI test */
David Howells7d12e782006-10-05 14:55:46 +01004624static irqreturn_t __devinit sky2_test_intr(int irq, void *dev_id)
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004625{
4626 struct sky2_hw *hw = dev_id;
4627 u32 status = sky2_read32(hw, B0_Y2_SP_ISRC2);
4628
4629 if (status == 0)
4630 return IRQ_NONE;
4631
4632 if (status & Y2_IS_IRQ_SW) {
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004633 hw->flags |= SKY2_HW_USE_MSI;
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004634 wake_up(&hw->msi_wait);
4635 sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
4636 }
4637 sky2_write32(hw, B0_Y2_SP_ICR, 2);
4638
4639 return IRQ_HANDLED;
4640}
4641
4642/* Test interrupt path by forcing a a software IRQ */
4643static int __devinit sky2_test_msi(struct sky2_hw *hw)
4644{
4645 struct pci_dev *pdev = hw->pdev;
4646 int err;
4647
Mike McCormack060b9462010-07-29 03:34:52 +00004648 init_waitqueue_head(&hw->msi_wait);
shemminger@osdl.orgbb507fe2006-08-28 10:00:48 -07004649
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004650 sky2_write32(hw, B0_IMSK, Y2_IS_IRQ_SW);
4651
Stephen Hemmingerb0a20de2006-12-01 14:29:37 -08004652 err = request_irq(pdev->irq, sky2_test_intr, 0, DRV_NAME, hw);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004653 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004654 dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004655 return err;
4656 }
4657
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004658 sky2_write8(hw, B0_CTST, CS_ST_SW_IRQ);
shemminger@osdl.orgbb507fe2006-08-28 10:00:48 -07004659 sky2_read8(hw, B0_CTST);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004660
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004661 wait_event_timeout(hw->msi_wait, (hw->flags & SKY2_HW_USE_MSI), HZ/10);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004662
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004663 if (!(hw->flags & SKY2_HW_USE_MSI)) {
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004664 /* MSI test failed, go back to INTx mode */
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004665 dev_info(&pdev->dev, "No interrupt generated using MSI, "
4666 "switching to INTx mode.\n");
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004667
4668 err = -EOPNOTSUPP;
4669 sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
4670 }
4671
4672 sky2_write32(hw, B0_IMSK, 0);
Stephen Hemminger2bffc232006-10-17 10:17:18 -07004673 sky2_read32(hw, B0_IMSK);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004674
4675 free_irq(pdev->irq, hw);
4676
4677 return err;
4678}
4679
Stephen Hemmingerc7127a32008-06-17 09:04:25 -07004680/* This driver supports yukon2 chipset only */
4681static const char *sky2_name(u8 chipid, char *buf, int sz)
4682{
4683 const char *name[] = {
4684 "XL", /* 0xb3 */
4685 "EC Ultra", /* 0xb4 */
4686 "Extreme", /* 0xb5 */
4687 "EC", /* 0xb6 */
4688 "FE", /* 0xb7 */
4689 "FE+", /* 0xb8 */
4690 "Supreme", /* 0xb9 */
Stephen Hemminger0ce8b982008-06-17 09:04:27 -07004691 "UL 2", /* 0xba */
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00004692 "Unknown", /* 0xbb */
4693 "Optima", /* 0xbc */
Stephen Hemmingerc7127a32008-06-17 09:04:25 -07004694 };
4695
stephen hemmingerdae3a512009-12-14 08:33:47 +00004696 if (chipid >= CHIP_ID_YUKON_XL && chipid <= CHIP_ID_YUKON_OPT)
Stephen Hemmingerc7127a32008-06-17 09:04:25 -07004697 strncpy(buf, name[chipid - CHIP_ID_YUKON_XL], sz);
4698 else
4699 snprintf(buf, sz, "(chip %#x)", chipid);
4700 return buf;
4701}
4702
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004703static int __devinit sky2_probe(struct pci_dev *pdev,
4704 const struct pci_device_id *ent)
4705{
shemminger@linux-foundation.org7f60c642007-01-26 11:38:36 -08004706 struct net_device *dev;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004707 struct sky2_hw *hw;
Stephen Hemmingerbe63a212008-01-15 11:29:29 -08004708 int err, using_dac = 0, wol_default;
Stephen Hemminger38345072009-02-03 11:27:30 +00004709 u32 reg;
Stephen Hemmingerc7127a32008-06-17 09:04:25 -07004710 char buf1[16];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004711
Stephen Hemminger793b8832005-09-14 16:06:14 -07004712 err = pci_enable_device(pdev);
4713 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004714 dev_err(&pdev->dev, "cannot enable PCI device\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004715 goto err_out;
4716 }
4717
Stephen Hemminger6cc90a52009-06-11 07:03:47 +00004718 /* Get configuration information
4719 * Note: only regular PCI config access once to test for HW issues
4720 * other PCI access through shared memory for speed and to
4721 * avoid MMCONFIG problems.
4722 */
4723 err = pci_read_config_dword(pdev, PCI_DEV_REG2, &reg);
4724 if (err) {
4725 dev_err(&pdev->dev, "PCI read config failed\n");
4726 goto err_out;
4727 }
4728
4729 if (~reg == 0) {
4730 dev_err(&pdev->dev, "PCI configuration read error\n");
4731 goto err_out;
4732 }
4733
Stephen Hemminger793b8832005-09-14 16:06:14 -07004734 err = pci_request_regions(pdev, DRV_NAME);
4735 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004736 dev_err(&pdev->dev, "cannot obtain PCI resources\n");
Stephen Hemminger44a1d2e2007-04-30 14:23:49 -07004737 goto err_out_disable;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004738 }
4739
4740 pci_set_master(pdev);
4741
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004742 if (sizeof(dma_addr_t) > sizeof(u32) &&
Yang Hongyang6a355282009-04-06 19:01:13 -07004743 !(err = pci_set_dma_mask(pdev, DMA_BIT_MASK(64)))) {
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004744 using_dac = 1;
Yang Hongyang6a355282009-04-06 19:01:13 -07004745 err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64));
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004746 if (err < 0) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004747 dev_err(&pdev->dev, "unable to obtain 64 bit DMA "
4748 "for consistent allocations\n");
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004749 goto err_out_free_regions;
4750 }
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004751 } else {
Yang Hongyang284901a2009-04-06 19:01:15 -07004752 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004753 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004754 dev_err(&pdev->dev, "no usable DMA configuration\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004755 goto err_out_free_regions;
4756 }
4757 }
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004758
Stephen Hemminger38345072009-02-03 11:27:30 +00004759
4760#ifdef __BIG_ENDIAN
4761 /* The sk98lin vendor driver uses hardware byte swapping but
4762 * this driver uses software swapping.
4763 */
4764 reg &= ~PCI_REV_DESC;
Mike McCormack060b9462010-07-29 03:34:52 +00004765 err = pci_write_config_dword(pdev, PCI_DEV_REG2, reg);
Stephen Hemminger38345072009-02-03 11:27:30 +00004766 if (err) {
4767 dev_err(&pdev->dev, "PCI write config failed\n");
4768 goto err_out_free_regions;
4769 }
4770#endif
4771
Rafael J. Wysocki9d731d72008-10-12 20:59:48 -07004772 wol_default = device_may_wakeup(&pdev->dev) ? WAKE_MAGIC : 0;
Stephen Hemmingerbe63a212008-01-15 11:29:29 -08004773
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004774 err = -ENOMEM;
Stephen Hemminger66466792009-10-01 07:11:46 +00004775
4776 hw = kzalloc(sizeof(*hw) + strlen(DRV_NAME "@pci:")
4777 + strlen(pci_name(pdev)) + 1, GFP_KERNEL);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004778 if (!hw) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004779 dev_err(&pdev->dev, "cannot allocate hardware struct\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004780 goto err_out_free_regions;
4781 }
4782
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004783 hw->pdev = pdev;
Stephen Hemminger66466792009-10-01 07:11:46 +00004784 sprintf(hw->irq_name, DRV_NAME "@pci:%s", pci_name(pdev));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004785
4786 hw->regs = ioremap_nocache(pci_resource_start(pdev, 0), 0x4000);
4787 if (!hw->regs) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004788 dev_err(&pdev->dev, "cannot map device registers\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004789 goto err_out_free_hw;
4790 }
4791
Stephen Hemmingere3173832007-02-06 10:45:39 -08004792 err = sky2_init(hw);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004793 if (err)
Stephen Hemminger793b8832005-09-14 16:06:14 -07004794 goto err_out_iounmap;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004795
stephen hemmingerefe91932010-04-22 13:42:56 +00004796 /* ring for status responses */
Stephen Hemmingerbf731302010-04-24 20:04:12 -07004797 hw->st_size = hw->ports * roundup_pow_of_two(3*RX_MAX_PENDING + TX_MAX_PENDING);
stephen hemmingerefe91932010-04-22 13:42:56 +00004798 hw->st_le = pci_alloc_consistent(pdev, hw->st_size * sizeof(struct sky2_status_le),
4799 &hw->st_dma);
4800 if (!hw->st_le)
4801 goto err_out_reset;
4802
Stephen Hemmingerc844d482008-08-27 20:48:23 -07004803 dev_info(&pdev->dev, "Yukon-2 %s chip revision %d\n",
4804 sky2_name(hw->chip_id, buf1, sizeof(buf1)), hw->chip_rev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004805
Stephen Hemmingere3173832007-02-06 10:45:39 -08004806 sky2_reset(hw);
4807
Stephen Hemmingerbe63a212008-01-15 11:29:29 -08004808 dev = sky2_init_netdev(hw, 0, using_dac, wol_default);
shemminger@linux-foundation.org7f60c642007-01-26 11:38:36 -08004809 if (!dev) {
4810 err = -ENOMEM;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004811 goto err_out_free_pci;
shemminger@linux-foundation.org7f60c642007-01-26 11:38:36 -08004812 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004813
Stephen Hemminger9fa1b1f2006-09-26 11:57:40 -07004814 if (!disable_msi && pci_enable_msi(pdev) == 0) {
4815 err = sky2_test_msi(hw);
4816 if (err == -EOPNOTSUPP)
4817 pci_disable_msi(pdev);
4818 else if (err)
4819 goto err_out_free_netdev;
4820 }
4821
Stephen Hemminger793b8832005-09-14 16:06:14 -07004822 err = register_netdev(dev);
4823 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004824 dev_err(&pdev->dev, "cannot register net device\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004825 goto err_out_free_netdev;
4826 }
4827
Brandon Philips33cb7d32009-10-29 13:58:07 +00004828 netif_carrier_off(dev);
4829
Stephen Hemminger6de16232007-10-17 13:26:42 -07004830 netif_napi_add(dev, &hw->napi, sky2_poll, NAPI_WEIGHT);
4831
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004832 err = request_irq(pdev->irq, sky2_intr,
4833 (hw->flags & SKY2_HW_USE_MSI) ? 0 : IRQF_SHARED,
Stephen Hemminger66466792009-10-01 07:11:46 +00004834 hw->irq_name, hw);
Stephen Hemminger9fa1b1f2006-09-26 11:57:40 -07004835 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004836 dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
Stephen Hemminger9fa1b1f2006-09-26 11:57:40 -07004837 goto err_out_unregister;
4838 }
4839 sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
Stephen Hemminger6de16232007-10-17 13:26:42 -07004840 napi_enable(&hw->napi);
Stephen Hemminger9fa1b1f2006-09-26 11:57:40 -07004841
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004842 sky2_show_addr(dev);
4843
shemminger@linux-foundation.org7f60c642007-01-26 11:38:36 -08004844 if (hw->ports > 1) {
4845 struct net_device *dev1;
4846
Stephen Hemmingerca519272009-09-14 06:22:29 +00004847 err = -ENOMEM;
Stephen Hemmingerbe63a212008-01-15 11:29:29 -08004848 dev1 = sky2_init_netdev(hw, 1, using_dac, wol_default);
Stephen Hemmingerca519272009-09-14 06:22:29 +00004849 if (dev1 && (err = register_netdev(dev1)) == 0)
4850 sky2_show_addr(dev1);
4851 else {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004852 dev_warn(&pdev->dev,
4853 "register of second port failed (%d)\n", err);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004854 hw->dev[1] = NULL;
Stephen Hemmingerca519272009-09-14 06:22:29 +00004855 hw->ports = 1;
4856 if (dev1)
4857 free_netdev(dev1);
4858 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004859 }
4860
Stephen Hemminger32c2c302007-08-21 14:34:03 -07004861 setup_timer(&hw->watchdog_timer, sky2_watchdog, (unsigned long) hw);
Stephen Hemminger81906792007-02-15 16:40:33 -08004862 INIT_WORK(&hw->restart_work, sky2_restart);
4863
Stephen Hemminger793b8832005-09-14 16:06:14 -07004864 pci_set_drvdata(pdev, hw);
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +01004865 pdev->d3_delay = 150;
Stephen Hemminger793b8832005-09-14 16:06:14 -07004866
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004867 return 0;
4868
Stephen Hemminger793b8832005-09-14 16:06:14 -07004869err_out_unregister:
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004870 if (hw->flags & SKY2_HW_USE_MSI)
Stephen Hemmingerb0a20de2006-12-01 14:29:37 -08004871 pci_disable_msi(pdev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07004872 unregister_netdev(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004873err_out_free_netdev:
4874 free_netdev(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004875err_out_free_pci:
stephen hemmingerefe91932010-04-22 13:42:56 +00004876 pci_free_consistent(pdev, hw->st_size * sizeof(struct sky2_status_le),
4877 hw->st_le, hw->st_dma);
4878err_out_reset:
Stephen Hemminger793b8832005-09-14 16:06:14 -07004879 sky2_write8(hw, B0_CTST, CS_RST_SET);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004880err_out_iounmap:
4881 iounmap(hw->regs);
4882err_out_free_hw:
4883 kfree(hw);
4884err_out_free_regions:
4885 pci_release_regions(pdev);
Stephen Hemminger44a1d2e2007-04-30 14:23:49 -07004886err_out_disable:
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004887 pci_disable_device(pdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004888err_out:
Stephen Hemminger549a68c2007-05-11 11:21:44 -07004889 pci_set_drvdata(pdev, NULL);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004890 return err;
4891}
4892
4893static void __devexit sky2_remove(struct pci_dev *pdev)
4894{
Stephen Hemminger793b8832005-09-14 16:06:14 -07004895 struct sky2_hw *hw = pci_get_drvdata(pdev);
Stephen Hemminger6de16232007-10-17 13:26:42 -07004896 int i;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004897
Stephen Hemminger793b8832005-09-14 16:06:14 -07004898 if (!hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004899 return;
4900
Stephen Hemminger32c2c302007-08-21 14:34:03 -07004901 del_timer_sync(&hw->watchdog_timer);
Stephen Hemminger6de16232007-10-17 13:26:42 -07004902 cancel_work_sync(&hw->restart_work);
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07004903
Stephen Hemmingerb877fe22007-10-22 13:39:09 -07004904 for (i = hw->ports-1; i >= 0; --i)
Stephen Hemminger6de16232007-10-17 13:26:42 -07004905 unregister_netdev(hw->dev[i]);
Stephen Hemminger81906792007-02-15 16:40:33 -08004906
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07004907 sky2_write32(hw, B0_IMSK, 0);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004908
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004909 sky2_power_aux(hw);
4910
Stephen Hemminger793b8832005-09-14 16:06:14 -07004911 sky2_write8(hw, B0_CTST, CS_RST_SET);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07004912 sky2_read8(hw, B0_CTST);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004913
4914 free_irq(pdev->irq, hw);
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004915 if (hw->flags & SKY2_HW_USE_MSI)
Stephen Hemmingerb0a20de2006-12-01 14:29:37 -08004916 pci_disable_msi(pdev);
stephen hemmingerefe91932010-04-22 13:42:56 +00004917 pci_free_consistent(pdev, hw->st_size * sizeof(struct sky2_status_le),
4918 hw->st_le, hw->st_dma);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004919 pci_release_regions(pdev);
4920 pci_disable_device(pdev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07004921
Stephen Hemmingerb877fe22007-10-22 13:39:09 -07004922 for (i = hw->ports-1; i >= 0; --i)
Stephen Hemminger6de16232007-10-17 13:26:42 -07004923 free_netdev(hw->dev[i]);
4924
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004925 iounmap(hw->regs);
4926 kfree(hw);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07004927
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004928 pci_set_drvdata(pdev, NULL);
4929}
4930
Rafael J. Wysocki0f333d12010-12-26 08:44:32 +00004931static int sky2_suspend(struct device *dev)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004932{
Rafael J. Wysocki0f333d12010-12-26 08:44:32 +00004933 struct pci_dev *pdev = to_pci_dev(dev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07004934 struct sky2_hw *hw = pci_get_drvdata(pdev);
Rafael J. Wysocki0f333d12010-12-26 08:44:32 +00004935 int i;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004936
Stephen Hemminger549a68c2007-05-11 11:21:44 -07004937 if (!hw)
4938 return 0;
4939
Stephen Hemminger063a0b32008-04-02 09:03:23 -07004940 del_timer_sync(&hw->watchdog_timer);
4941 cancel_work_sync(&hw->restart_work);
4942
Stephen Hemminger19720732009-08-14 05:15:16 +00004943 rtnl_lock();
Mike McCormack3403aca2010-05-13 06:12:52 +00004944
4945 sky2_all_down(hw);
Stephen Hemmingerf05267e2006-06-13 17:17:28 +09004946 for (i = 0; i < hw->ports; i++) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004947 struct net_device *dev = hw->dev[i];
Stephen Hemmingere3173832007-02-06 10:45:39 -08004948 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004949
Stephen Hemmingere3173832007-02-06 10:45:39 -08004950 if (sky2->wol)
4951 sky2_wol_init(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004952 }
4953
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004954 sky2_power_aux(hw);
Stephen Hemminger19720732009-08-14 05:15:16 +00004955 rtnl_unlock();
Stephen Hemmingere3173832007-02-06 10:45:39 -08004956
Stephen Hemminger2ccc99b2006-06-13 17:17:27 +09004957 return 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004958}
4959
Michel Lespinasse94252762011-03-06 16:14:50 +00004960#ifdef CONFIG_PM_SLEEP
Rafael J. Wysocki0f333d12010-12-26 08:44:32 +00004961static int sky2_resume(struct device *dev)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004962{
Rafael J. Wysocki0f333d12010-12-26 08:44:32 +00004963 struct pci_dev *pdev = to_pci_dev(dev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07004964 struct sky2_hw *hw = pci_get_drvdata(pdev);
Mike McCormack3403aca2010-05-13 06:12:52 +00004965 int err;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004966
Stephen Hemminger549a68c2007-05-11 11:21:44 -07004967 if (!hw)
4968 return 0;
4969
Stephen Hemminger1ad5b4a2007-04-07 16:02:27 -07004970 /* Re-enable all clocks */
stephen hemmingera0db28b2010-02-07 06:23:53 +00004971 err = pci_write_config_dword(pdev, PCI_DEV_REG3, 0);
4972 if (err) {
4973 dev_err(&pdev->dev, "PCI write config failed\n");
4974 goto out;
4975 }
Stephen Hemminger1ad5b4a2007-04-07 16:02:27 -07004976
Mike McCormack3403aca2010-05-13 06:12:52 +00004977 rtnl_lock();
Stephen Hemmingere3173832007-02-06 10:45:39 -08004978 sky2_reset(hw);
Mike McCormack3403aca2010-05-13 06:12:52 +00004979 sky2_all_up(hw);
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07004980 rtnl_unlock();
Stephen Hemmingereb35cf62006-06-13 17:17:31 +09004981
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004982 return 0;
Stephen Hemminger08c06d82006-01-30 11:37:54 -08004983out:
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07004984
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004985 dev_err(&pdev->dev, "resume failed (%d)\n", err);
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004986 pci_disable_device(pdev);
Stephen Hemminger08c06d82006-01-30 11:37:54 -08004987 return err;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004988}
Rafael J. Wysocki0f333d12010-12-26 08:44:32 +00004989
4990static SIMPLE_DEV_PM_OPS(sky2_pm_ops, sky2_suspend, sky2_resume);
4991#define SKY2_PM_OPS (&sky2_pm_ops)
4992
4993#else
4994
4995#define SKY2_PM_OPS NULL
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004996#endif
4997
Stephen Hemmingere3173832007-02-06 10:45:39 -08004998static void sky2_shutdown(struct pci_dev *pdev)
4999{
Rafael J. Wysocki0f333d12010-12-26 08:44:32 +00005000 sky2_suspend(&pdev->dev);
5001 pci_wake_from_d3(pdev, device_may_wakeup(&pdev->dev));
5002 pci_set_power_state(pdev, PCI_D3hot);
Stephen Hemmingere3173832007-02-06 10:45:39 -08005003}
5004
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005005static struct pci_driver sky2_driver = {
Stephen Hemminger793b8832005-09-14 16:06:14 -07005006 .name = DRV_NAME,
5007 .id_table = sky2_id_table,
5008 .probe = sky2_probe,
5009 .remove = __devexit_p(sky2_remove),
Stephen Hemmingere3173832007-02-06 10:45:39 -08005010 .shutdown = sky2_shutdown,
Rafael J. Wysocki0f333d12010-12-26 08:44:32 +00005011 .driver.pm = SKY2_PM_OPS,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005012};
5013
5014static int __init sky2_init_module(void)
5015{
Joe Perchesada1db52010-02-17 15:01:59 +00005016 pr_info("driver version " DRV_VERSION "\n");
Stephen Hemmingerc844d482008-08-27 20:48:23 -07005017
Stephen Hemminger3cf26752007-07-09 15:33:35 -07005018 sky2_debug_init();
shemminger@osdl.org50241c42005-11-30 11:45:22 -08005019 return pci_register_driver(&sky2_driver);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005020}
5021
5022static void __exit sky2_cleanup_module(void)
5023{
5024 pci_unregister_driver(&sky2_driver);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07005025 sky2_debug_cleanup();
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005026}
5027
5028module_init(sky2_init_module);
5029module_exit(sky2_cleanup_module);
5030
5031MODULE_DESCRIPTION("Marvell Yukon 2 Gigabit Ethernet driver");
Stephen Hemminger65ebe632007-01-23 11:38:57 -08005032MODULE_AUTHOR("Stephen Hemminger <shemminger@linux-foundation.org>");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005033MODULE_LICENSE("GPL");
shemminger@osdl.org5f4f9dc2005-11-30 11:45:23 -08005034MODULE_VERSION(DRV_VERSION);