blob: 0c3fff9d65af8d0b33f7d56dd95693d277ba0a82 [file] [log] [blame]
Masahiro Yamadaf1bf52e2018-08-20 12:26:36 +09001// SPDX-License-Identifier: GPL-2.0
Jason Robertsce082592010-05-13 15:57:33 +01002/*
3 * NAND Flash Controller Device Driver
4 * Copyright © 2009-2010, Intel Corporation and its suppliers.
5 *
Masahiro Yamadaf1bf52e2018-08-20 12:26:36 +09006 * Copyright (c) 2017 Socionext Inc.
7 * Reworked by Masahiro Yamada <yamada.masahiro@socionext.com>
Jason Robertsce082592010-05-13 15:57:33 +01008 */
Masahiro Yamadada4734b2017-09-22 12:46:40 +09009
Masahiro Yamadae0d53b32017-09-22 12:46:43 +090010#include <linux/bitfield.h>
Masahiro Yamadada4734b2017-09-22 12:46:40 +090011#include <linux/completion.h>
Jamie Iles84457942011-05-06 15:28:55 +010012#include <linux/dma-mapping.h>
Masahiro Yamadada4734b2017-09-22 12:46:40 +090013#include <linux/interrupt.h>
14#include <linux/io.h>
Jason Robertsce082592010-05-13 15:57:33 +010015#include <linux/module.h>
Masahiro Yamadada4734b2017-09-22 12:46:40 +090016#include <linux/mtd/mtd.h>
17#include <linux/mtd/rawnand.h>
Masahiro Yamada7d370b22017-06-13 22:45:48 +090018#include <linux/slab.h>
Masahiro Yamadada4734b2017-09-22 12:46:40 +090019#include <linux/spinlock.h>
Jason Robertsce082592010-05-13 15:57:33 +010020
21#include "denali.h"
22
Jason Robertsce082592010-05-13 15:57:33 +010023#define DENALI_NAND_NAME "denali-nand"
24
Masahiro Yamada29c4dd92017-09-22 12:46:48 +090025/* for Indexed Addressing */
26#define DENALI_INDEXED_CTRL 0x00
27#define DENALI_INDEXED_DATA 0x10
Jason Robertsce082592010-05-13 15:57:33 +010028
Masahiro Yamada0d3a9662017-06-16 14:36:39 +090029#define DENALI_MAP00 (0 << 26) /* direct access to buffer */
30#define DENALI_MAP01 (1 << 26) /* read/write pages in PIO */
31#define DENALI_MAP10 (2 << 26) /* high-level control plane */
32#define DENALI_MAP11 (3 << 26) /* direct controller access */
33
34/* MAP11 access cycle type */
35#define DENALI_MAP11_CMD ((DENALI_MAP11) | 0) /* command cycle */
36#define DENALI_MAP11_ADDR ((DENALI_MAP11) | 1) /* address cycle */
37#define DENALI_MAP11_DATA ((DENALI_MAP11) | 2) /* data cycle */
38
39/* MAP10 commands */
40#define DENALI_ERASE 0x01
41
42#define DENALI_BANK(denali) ((denali)->active_bank << 24)
43
44#define DENALI_INVALID_BANK -1
Masahiro Yamadac19e31d2017-06-13 22:45:38 +090045#define DENALI_NR_BANKS 4
46
Boris BREZILLON442f201b2015-12-11 15:06:00 +010047static inline struct denali_nand_info *mtd_to_denali(struct mtd_info *mtd)
48{
49 return container_of(mtd_to_nand(mtd), struct denali_nand_info, nand);
50}
Jason Robertsce082592010-05-13 15:57:33 +010051
Masahiro Yamada29c4dd92017-09-22 12:46:48 +090052/*
53 * Direct Addressing - the slave address forms the control information (command
54 * type, bank, block, and page address). The slave data is the actual data to
55 * be transferred. This mode requires 28 bits of address region allocated.
56 */
57static u32 denali_direct_read(struct denali_nand_info *denali, u32 addr)
Jason Robertsce082592010-05-13 15:57:33 +010058{
Masahiro Yamada29c4dd92017-09-22 12:46:48 +090059 return ioread32(denali->host + addr);
60}
61
62static void denali_direct_write(struct denali_nand_info *denali, u32 addr,
63 u32 data)
64{
65 iowrite32(data, denali->host + addr);
66}
67
68/*
69 * Indexed Addressing - address translation module intervenes in passing the
70 * control information. This mode reduces the required address range. The
71 * control information and transferred data are latched by the registers in
72 * the translation module.
73 */
74static u32 denali_indexed_read(struct denali_nand_info *denali, u32 addr)
75{
76 iowrite32(addr, denali->host + DENALI_INDEXED_CTRL);
77 return ioread32(denali->host + DENALI_INDEXED_DATA);
78}
79
80static void denali_indexed_write(struct denali_nand_info *denali, u32 addr,
81 u32 data)
82{
83 iowrite32(addr, denali->host + DENALI_INDEXED_CTRL);
84 iowrite32(data, denali->host + DENALI_INDEXED_DATA);
Jason Robertsce082592010-05-13 15:57:33 +010085}
86
Masahiro Yamada43914a22014-09-09 11:01:51 +090087/*
Jamie Ilesc89eeda2011-05-06 15:28:57 +010088 * Use the configuration feature register to determine the maximum number of
89 * banks that the hardware supports.
90 */
Masahiro Yamada3ac6c712017-09-22 12:46:39 +090091static void denali_detect_max_banks(struct denali_nand_info *denali)
Jamie Ilesc89eeda2011-05-06 15:28:57 +010092{
Masahiro Yamada0d3a9662017-06-16 14:36:39 +090093 uint32_t features = ioread32(denali->reg + FEATURES);
Jamie Ilesc89eeda2011-05-06 15:28:57 +010094
Masahiro Yamada8e4cbf72017-09-22 12:46:44 +090095 denali->max_banks = 1 << FIELD_GET(FEATURES__N_BANKS, features);
Masahiro Yamadae7beeee2017-03-30 15:45:57 +090096
97 /* the encoding changed from rev 5.0 to 5.1 */
98 if (denali->revision < 0x0501)
99 denali->max_banks <<= 1;
Jamie Ilesc89eeda2011-05-06 15:28:57 +0100100}
101
Masahiro Yamadac19e31d2017-06-13 22:45:38 +0900102static void denali_enable_irq(struct denali_nand_info *denali)
Jason Robertsce082592010-05-13 15:57:33 +0100103{
Jamie Iles9589bf52011-05-06 15:28:56 +0100104 int i;
105
Masahiro Yamadac19e31d2017-06-13 22:45:38 +0900106 for (i = 0; i < DENALI_NR_BANKS; i++)
Masahiro Yamada0d3a9662017-06-16 14:36:39 +0900107 iowrite32(U32_MAX, denali->reg + INTR_EN(i));
108 iowrite32(GLOBAL_INT_EN_FLAG, denali->reg + GLOBAL_INT_ENABLE);
Jason Robertsce082592010-05-13 15:57:33 +0100109}
110
Masahiro Yamadac19e31d2017-06-13 22:45:38 +0900111static void denali_disable_irq(struct denali_nand_info *denali)
Jason Robertsce082592010-05-13 15:57:33 +0100112{
Masahiro Yamadac19e31d2017-06-13 22:45:38 +0900113 int i;
114
115 for (i = 0; i < DENALI_NR_BANKS; i++)
Masahiro Yamada0d3a9662017-06-16 14:36:39 +0900116 iowrite32(0, denali->reg + INTR_EN(i));
117 iowrite32(0, denali->reg + GLOBAL_INT_ENABLE);
Jason Robertsce082592010-05-13 15:57:33 +0100118}
119
Masahiro Yamadac19e31d2017-06-13 22:45:38 +0900120static void denali_clear_irq(struct denali_nand_info *denali,
121 int bank, uint32_t irq_status)
Jason Robertsce082592010-05-13 15:57:33 +0100122{
Masahiro Yamadac19e31d2017-06-13 22:45:38 +0900123 /* write one to clear bits */
Masahiro Yamada0d3a9662017-06-16 14:36:39 +0900124 iowrite32(irq_status, denali->reg + INTR_STATUS(bank));
Jason Robertsce082592010-05-13 15:57:33 +0100125}
126
Masahiro Yamadac19e31d2017-06-13 22:45:38 +0900127static void denali_clear_irq_all(struct denali_nand_info *denali)
Jason Robertsce082592010-05-13 15:57:33 +0100128{
Masahiro Yamadac19e31d2017-06-13 22:45:38 +0900129 int i;
Masahiro Yamada5637b692014-09-09 11:01:52 +0900130
Masahiro Yamadac19e31d2017-06-13 22:45:38 +0900131 for (i = 0; i < DENALI_NR_BANKS; i++)
132 denali_clear_irq(denali, i, U32_MAX);
Jason Robertsce082592010-05-13 15:57:33 +0100133}
134
Jason Robertsce082592010-05-13 15:57:33 +0100135static irqreturn_t denali_isr(int irq, void *dev_id)
136{
137 struct denali_nand_info *denali = dev_id;
Masahiro Yamadac19e31d2017-06-13 22:45:38 +0900138 irqreturn_t ret = IRQ_NONE;
Masahiro Yamada5637b692014-09-09 11:01:52 +0900139 uint32_t irq_status;
Masahiro Yamadac19e31d2017-06-13 22:45:38 +0900140 int i;
Jason Robertsce082592010-05-13 15:57:33 +0100141
142 spin_lock(&denali->irq_lock);
143
Masahiro Yamadac19e31d2017-06-13 22:45:38 +0900144 for (i = 0; i < DENALI_NR_BANKS; i++) {
Masahiro Yamada0d3a9662017-06-16 14:36:39 +0900145 irq_status = ioread32(denali->reg + INTR_STATUS(i));
Masahiro Yamadac19e31d2017-06-13 22:45:38 +0900146 if (irq_status)
147 ret = IRQ_HANDLED;
148
149 denali_clear_irq(denali, i, irq_status);
150
Masahiro Yamada0d3a9662017-06-16 14:36:39 +0900151 if (i != denali->active_bank)
Masahiro Yamadac19e31d2017-06-13 22:45:38 +0900152 continue;
153
154 denali->irq_status |= irq_status;
155
156 if (denali->irq_status & denali->irq_mask)
Jason Robertsce082592010-05-13 15:57:33 +0100157 complete(&denali->complete);
Jason Robertsce082592010-05-13 15:57:33 +0100158 }
Masahiro Yamadac19e31d2017-06-13 22:45:38 +0900159
Jason Robertsce082592010-05-13 15:57:33 +0100160 spin_unlock(&denali->irq_lock);
Masahiro Yamadac19e31d2017-06-13 22:45:38 +0900161
162 return ret;
Jason Robertsce082592010-05-13 15:57:33 +0100163}
Jason Robertsce082592010-05-13 15:57:33 +0100164
Masahiro Yamadac19e31d2017-06-13 22:45:38 +0900165static void denali_reset_irq(struct denali_nand_info *denali)
Jason Robertsce082592010-05-13 15:57:33 +0100166{
Masahiro Yamadac19e31d2017-06-13 22:45:38 +0900167 unsigned long flags;
Jason Robertsce082592010-05-13 15:57:33 +0100168
Masahiro Yamadac19e31d2017-06-13 22:45:38 +0900169 spin_lock_irqsave(&denali->irq_lock, flags);
170 denali->irq_status = 0;
171 denali->irq_mask = 0;
172 spin_unlock_irqrestore(&denali->irq_lock, flags);
173}
Jason Robertsce082592010-05-13 15:57:33 +0100174
Masahiro Yamadac19e31d2017-06-13 22:45:38 +0900175static uint32_t denali_wait_for_irq(struct denali_nand_info *denali,
176 uint32_t irq_mask)
177{
178 unsigned long time_left, flags;
179 uint32_t irq_status;
Masahiro Yamada81254502014-09-16 20:04:25 +0900180
Masahiro Yamadac19e31d2017-06-13 22:45:38 +0900181 spin_lock_irqsave(&denali->irq_lock, flags);
Jason Robertsce082592010-05-13 15:57:33 +0100182
Masahiro Yamadac19e31d2017-06-13 22:45:38 +0900183 irq_status = denali->irq_status;
Jason Robertsce082592010-05-13 15:57:33 +0100184
Masahiro Yamadac19e31d2017-06-13 22:45:38 +0900185 if (irq_mask & irq_status) {
186 /* return immediately if the IRQ has already happened. */
187 spin_unlock_irqrestore(&denali->irq_lock, flags);
188 return irq_status;
Jason Robertsce082592010-05-13 15:57:33 +0100189 }
Masahiro Yamadac19e31d2017-06-13 22:45:38 +0900190
191 denali->irq_mask = irq_mask;
192 reinit_completion(&denali->complete);
193 spin_unlock_irqrestore(&denali->irq_lock, flags);
194
195 time_left = wait_for_completion_timeout(&denali->complete,
196 msecs_to_jiffies(1000));
197 if (!time_left) {
198 dev_err(denali->dev, "timeout while waiting for irq 0x%x\n",
Masahiro Yamadafdd4d082017-09-22 12:46:42 +0900199 irq_mask);
Masahiro Yamadac19e31d2017-06-13 22:45:38 +0900200 return 0;
201 }
202
203 return denali->irq_status;
204}
205
Masahiro Yamadafa6134e2017-06-13 22:45:39 +0900206static uint32_t denali_check_irq(struct denali_nand_info *denali)
Masahiro Yamadac19e31d2017-06-13 22:45:38 +0900207{
Masahiro Yamadafa6134e2017-06-13 22:45:39 +0900208 unsigned long flags;
Masahiro Yamadac19e31d2017-06-13 22:45:38 +0900209 uint32_t irq_status;
210
Masahiro Yamadafa6134e2017-06-13 22:45:39 +0900211 spin_lock_irqsave(&denali->irq_lock, flags);
212 irq_status = denali->irq_status;
213 spin_unlock_irqrestore(&denali->irq_lock, flags);
Masahiro Yamadac19e31d2017-06-13 22:45:38 +0900214
Masahiro Yamadafa6134e2017-06-13 22:45:39 +0900215 return irq_status;
Jason Robertsce082592010-05-13 15:57:33 +0100216}
217
Boris Brezillon7e534322018-09-06 14:05:22 +0200218static void denali_read_buf(struct nand_chip *chip, uint8_t *buf, int len)
Masahiro Yamadafa6134e2017-06-13 22:45:39 +0900219{
Boris Brezillon7e534322018-09-06 14:05:22 +0200220 struct mtd_info *mtd = nand_to_mtd(chip);
Masahiro Yamadafa6134e2017-06-13 22:45:39 +0900221 struct denali_nand_info *denali = mtd_to_denali(mtd);
Masahiro Yamada29c4dd92017-09-22 12:46:48 +0900222 u32 addr = DENALI_MAP11_DATA | DENALI_BANK(denali);
Masahiro Yamadafa6134e2017-06-13 22:45:39 +0900223 int i;
224
Masahiro Yamadafa6134e2017-06-13 22:45:39 +0900225 for (i = 0; i < len; i++)
Masahiro Yamada29c4dd92017-09-22 12:46:48 +0900226 buf[i] = denali->host_read(denali, addr);
Masahiro Yamadafa6134e2017-06-13 22:45:39 +0900227}
228
Boris Brezillonc0739d82018-09-06 14:05:23 +0200229static void denali_write_buf(struct nand_chip *chip, const uint8_t *buf,
230 int len)
Masahiro Yamadafa6134e2017-06-13 22:45:39 +0900231{
Boris Brezillonc0739d82018-09-06 14:05:23 +0200232 struct denali_nand_info *denali = mtd_to_denali(nand_to_mtd(chip));
Masahiro Yamada29c4dd92017-09-22 12:46:48 +0900233 u32 addr = DENALI_MAP11_DATA | DENALI_BANK(denali);
Masahiro Yamadafa6134e2017-06-13 22:45:39 +0900234 int i;
235
Masahiro Yamadafa6134e2017-06-13 22:45:39 +0900236 for (i = 0; i < len; i++)
Masahiro Yamada29c4dd92017-09-22 12:46:48 +0900237 denali->host_write(denali, addr, buf[i]);
Masahiro Yamadafa6134e2017-06-13 22:45:39 +0900238}
239
Boris Brezillon7e534322018-09-06 14:05:22 +0200240static void denali_read_buf16(struct nand_chip *chip, uint8_t *buf, int len)
Masahiro Yamadafa6134e2017-06-13 22:45:39 +0900241{
Boris Brezillon7e534322018-09-06 14:05:22 +0200242 struct denali_nand_info *denali = mtd_to_denali(nand_to_mtd(chip));
Masahiro Yamada29c4dd92017-09-22 12:46:48 +0900243 u32 addr = DENALI_MAP11_DATA | DENALI_BANK(denali);
Masahiro Yamadafa6134e2017-06-13 22:45:39 +0900244 uint16_t *buf16 = (uint16_t *)buf;
245 int i;
246
Masahiro Yamadafa6134e2017-06-13 22:45:39 +0900247 for (i = 0; i < len / 2; i++)
Masahiro Yamada29c4dd92017-09-22 12:46:48 +0900248 buf16[i] = denali->host_read(denali, addr);
Masahiro Yamadafa6134e2017-06-13 22:45:39 +0900249}
250
Boris Brezillonc0739d82018-09-06 14:05:23 +0200251static void denali_write_buf16(struct nand_chip *chip, const uint8_t *buf,
Masahiro Yamadafa6134e2017-06-13 22:45:39 +0900252 int len)
253{
Boris Brezillonc0739d82018-09-06 14:05:23 +0200254 struct denali_nand_info *denali = mtd_to_denali(nand_to_mtd(chip));
Masahiro Yamada29c4dd92017-09-22 12:46:48 +0900255 u32 addr = DENALI_MAP11_DATA | DENALI_BANK(denali);
Masahiro Yamadafa6134e2017-06-13 22:45:39 +0900256 const uint16_t *buf16 = (const uint16_t *)buf;
257 int i;
258
Masahiro Yamadafa6134e2017-06-13 22:45:39 +0900259 for (i = 0; i < len / 2; i++)
Masahiro Yamada29c4dd92017-09-22 12:46:48 +0900260 denali->host_write(denali, addr, buf16[i]);
Masahiro Yamadafa6134e2017-06-13 22:45:39 +0900261}
262
Boris Brezillon7e534322018-09-06 14:05:22 +0200263static uint8_t denali_read_byte(struct nand_chip *chip)
Masahiro Yamadafa6134e2017-06-13 22:45:39 +0900264{
265 uint8_t byte;
266
Boris Brezillon7e534322018-09-06 14:05:22 +0200267 denali_read_buf(chip, &byte, 1);
Masahiro Yamadafa6134e2017-06-13 22:45:39 +0900268
269 return byte;
270}
271
Boris Brezillonc0739d82018-09-06 14:05:23 +0200272static void denali_write_byte(struct nand_chip *chip, uint8_t byte)
Masahiro Yamadafa6134e2017-06-13 22:45:39 +0900273{
Boris Brezillonc0739d82018-09-06 14:05:23 +0200274 denali_write_buf(chip, &byte, 1);
Masahiro Yamadafa6134e2017-06-13 22:45:39 +0900275}
276
Boris Brezillon0f808c12018-09-06 14:05:26 +0200277static void denali_cmd_ctrl(struct nand_chip *chip, int dat, unsigned int ctrl)
Masahiro Yamadafa6134e2017-06-13 22:45:39 +0900278{
Boris Brezillon0f808c12018-09-06 14:05:26 +0200279 struct denali_nand_info *denali = mtd_to_denali(nand_to_mtd(chip));
Masahiro Yamadafa6134e2017-06-13 22:45:39 +0900280 uint32_t type;
281
282 if (ctrl & NAND_CLE)
Masahiro Yamada0d3a9662017-06-16 14:36:39 +0900283 type = DENALI_MAP11_CMD;
Masahiro Yamadafa6134e2017-06-13 22:45:39 +0900284 else if (ctrl & NAND_ALE)
Masahiro Yamada0d3a9662017-06-16 14:36:39 +0900285 type = DENALI_MAP11_ADDR;
Masahiro Yamadafa6134e2017-06-13 22:45:39 +0900286 else
287 return;
288
289 /*
290 * Some commands are followed by chip->dev_ready or chip->waitfunc.
291 * irq_status must be cleared here to catch the R/B# interrupt later.
292 */
293 if (ctrl & NAND_CTRL_CHANGE)
294 denali_reset_irq(denali);
295
Masahiro Yamada29c4dd92017-09-22 12:46:48 +0900296 denali->host_write(denali, DENALI_BANK(denali) | type, dat);
Masahiro Yamadafa6134e2017-06-13 22:45:39 +0900297}
298
Boris Brezillon50a487e2018-09-06 14:05:27 +0200299static int denali_dev_ready(struct nand_chip *chip)
Masahiro Yamadafa6134e2017-06-13 22:45:39 +0900300{
Boris Brezillon50a487e2018-09-06 14:05:27 +0200301 struct denali_nand_info *denali = mtd_to_denali(nand_to_mtd(chip));
Masahiro Yamadafa6134e2017-06-13 22:45:39 +0900302
303 return !!(denali_check_irq(denali) & INTR__INT_ACT);
304}
305
Masahiro Yamadad29109b2017-03-30 15:45:51 +0900306static int denali_check_erased_page(struct mtd_info *mtd,
307 struct nand_chip *chip, uint8_t *buf,
308 unsigned long uncor_ecc_flags,
309 unsigned int max_bitflips)
Jason Robertsce082592010-05-13 15:57:33 +0100310{
Boris Brezillon8c677542017-12-05 12:09:28 +0100311 struct denali_nand_info *denali = mtd_to_denali(mtd);
312 uint8_t *ecc_code = chip->oob_poi + denali->oob_skip_bytes;
Masahiro Yamadad29109b2017-03-30 15:45:51 +0900313 int ecc_steps = chip->ecc.steps;
314 int ecc_size = chip->ecc.size;
315 int ecc_bytes = chip->ecc.bytes;
Boris Brezillon8c677542017-12-05 12:09:28 +0100316 int i, stat;
Masahiro Yamadad29109b2017-03-30 15:45:51 +0900317
318 for (i = 0; i < ecc_steps; i++) {
319 if (!(uncor_ecc_flags & BIT(i)))
320 continue;
321
322 stat = nand_check_erased_ecc_chunk(buf, ecc_size,
323 ecc_code, ecc_bytes,
324 NULL, 0,
325 chip->ecc.strength);
326 if (stat < 0) {
327 mtd->ecc_stats.failed++;
328 } else {
329 mtd->ecc_stats.corrected += stat;
330 max_bitflips = max_t(unsigned int, max_bitflips, stat);
331 }
332
333 buf += ecc_size;
334 ecc_code += ecc_bytes;
335 }
336
337 return max_bitflips;
Jason Robertsce082592010-05-13 15:57:33 +0100338}
Masahiro Yamadad29109b2017-03-30 15:45:51 +0900339
Masahiro Yamada24715c72017-03-30 15:45:52 +0900340static int denali_hw_ecc_fixup(struct mtd_info *mtd,
341 struct denali_nand_info *denali,
342 unsigned long *uncor_ecc_flags)
343{
344 struct nand_chip *chip = mtd_to_nand(mtd);
Masahiro Yamada0d3a9662017-06-16 14:36:39 +0900345 int bank = denali->active_bank;
Masahiro Yamada24715c72017-03-30 15:45:52 +0900346 uint32_t ecc_cor;
347 unsigned int max_bitflips;
348
Masahiro Yamada0d3a9662017-06-16 14:36:39 +0900349 ecc_cor = ioread32(denali->reg + ECC_COR_INFO(bank));
Masahiro Yamada24715c72017-03-30 15:45:52 +0900350 ecc_cor >>= ECC_COR_INFO__SHIFT(bank);
351
352 if (ecc_cor & ECC_COR_INFO__UNCOR_ERR) {
353 /*
354 * This flag is set when uncorrectable error occurs at least in
355 * one ECC sector. We can not know "how many sectors", or
356 * "which sector(s)". We need erase-page check for all sectors.
357 */
358 *uncor_ecc_flags = GENMASK(chip->ecc.steps - 1, 0);
359 return 0;
360 }
361
Masahiro Yamada8e4cbf72017-09-22 12:46:44 +0900362 max_bitflips = FIELD_GET(ECC_COR_INFO__MAX_ERRORS, ecc_cor);
Masahiro Yamada24715c72017-03-30 15:45:52 +0900363
364 /*
365 * The register holds the maximum of per-sector corrected bitflips.
366 * This is suitable for the return value of the ->read_page() callback.
367 * Unfortunately, we can not know the total number of corrected bits in
368 * the page. Increase the stats by max_bitflips. (compromised solution)
369 */
370 mtd->ecc_stats.corrected += max_bitflips;
371
372 return max_bitflips;
373}
374
Masahiro Yamada24715c72017-03-30 15:45:52 +0900375static int denali_sw_ecc_fixup(struct mtd_info *mtd,
376 struct denali_nand_info *denali,
377 unsigned long *uncor_ecc_flags, uint8_t *buf)
Jason Robertsce082592010-05-13 15:57:33 +0100378{
Masahiro Yamada7de117f2017-06-07 20:52:12 +0900379 unsigned int ecc_size = denali->nand.ecc.size;
Mike Dunn3f91e942012-04-25 12:06:09 -0700380 unsigned int bitflips = 0;
Masahiro Yamada20d48592017-03-30 15:45:50 +0900381 unsigned int max_bitflips = 0;
382 uint32_t err_addr, err_cor_info;
383 unsigned int err_byte, err_sector, err_device;
384 uint8_t err_cor_value;
385 unsigned int prev_sector = 0;
Masahiro Yamadac19e31d2017-06-13 22:45:38 +0900386 uint32_t irq_status;
Jason Robertsce082592010-05-13 15:57:33 +0100387
Masahiro Yamadac19e31d2017-06-13 22:45:38 +0900388 denali_reset_irq(denali);
Jason Robertsce082592010-05-13 15:57:33 +0100389
Masahiro Yamada20d48592017-03-30 15:45:50 +0900390 do {
Masahiro Yamada0d3a9662017-06-16 14:36:39 +0900391 err_addr = ioread32(denali->reg + ECC_ERROR_ADDRESS);
Masahiro Yamadae0d53b32017-09-22 12:46:43 +0900392 err_sector = FIELD_GET(ECC_ERROR_ADDRESS__SECTOR, err_addr);
393 err_byte = FIELD_GET(ECC_ERROR_ADDRESS__OFFSET, err_addr);
Jason Robertsce082592010-05-13 15:57:33 +0100394
Masahiro Yamada0d3a9662017-06-16 14:36:39 +0900395 err_cor_info = ioread32(denali->reg + ERR_CORRECTION_INFO);
Masahiro Yamadae0d53b32017-09-22 12:46:43 +0900396 err_cor_value = FIELD_GET(ERR_CORRECTION_INFO__BYTE,
397 err_cor_info);
398 err_device = FIELD_GET(ERR_CORRECTION_INFO__DEVICE,
399 err_cor_info);
Jason Robertsce082592010-05-13 15:57:33 +0100400
Masahiro Yamada20d48592017-03-30 15:45:50 +0900401 /* reset the bitflip counter when crossing ECC sector */
402 if (err_sector != prev_sector)
403 bitflips = 0;
Masahiro Yamada81254502014-09-16 20:04:25 +0900404
Masahiro Yamadae0d53b32017-09-22 12:46:43 +0900405 if (err_cor_info & ERR_CORRECTION_INFO__UNCOR) {
Masahiro Yamada20d48592017-03-30 15:45:50 +0900406 /*
Masahiro Yamadad29109b2017-03-30 15:45:51 +0900407 * Check later if this is a real ECC error, or
408 * an erased sector.
Masahiro Yamada20d48592017-03-30 15:45:50 +0900409 */
Masahiro Yamadad29109b2017-03-30 15:45:51 +0900410 *uncor_ecc_flags |= BIT(err_sector);
Masahiro Yamada7de117f2017-06-07 20:52:12 +0900411 } else if (err_byte < ecc_size) {
Masahiro Yamada20d48592017-03-30 15:45:50 +0900412 /*
Masahiro Yamada7de117f2017-06-07 20:52:12 +0900413 * If err_byte is larger than ecc_size, means error
Masahiro Yamada20d48592017-03-30 15:45:50 +0900414 * happened in OOB, so we ignore it. It's no need for
415 * us to correct it err_device is represented the NAND
416 * error bits are happened in if there are more than
417 * one NAND connected.
418 */
419 int offset;
420 unsigned int flips_in_byte;
421
Masahiro Yamada7de117f2017-06-07 20:52:12 +0900422 offset = (err_sector * ecc_size + err_byte) *
Masahiro Yamada0d3a9662017-06-16 14:36:39 +0900423 denali->devs_per_cs + err_device;
Masahiro Yamada20d48592017-03-30 15:45:50 +0900424
425 /* correct the ECC error */
426 flips_in_byte = hweight8(buf[offset] ^ err_cor_value);
427 buf[offset] ^= err_cor_value;
428 mtd->ecc_stats.corrected += flips_in_byte;
429 bitflips += flips_in_byte;
430
431 max_bitflips = max(max_bitflips, bitflips);
432 }
433
434 prev_sector = err_sector;
Masahiro Yamadae0d53b32017-09-22 12:46:43 +0900435 } while (!(err_cor_info & ERR_CORRECTION_INFO__LAST_ERR));
Masahiro Yamada20d48592017-03-30 15:45:50 +0900436
437 /*
Masahiro Yamada8582a032017-09-22 12:46:45 +0900438 * Once handle all ECC errors, controller will trigger an
439 * ECC_TRANSACTION_DONE interrupt.
Masahiro Yamada20d48592017-03-30 15:45:50 +0900440 */
Masahiro Yamadac19e31d2017-06-13 22:45:38 +0900441 irq_status = denali_wait_for_irq(denali, INTR__ECC_TRANSACTION_DONE);
442 if (!(irq_status & INTR__ECC_TRANSACTION_DONE))
443 return -EIO;
Masahiro Yamada20d48592017-03-30 15:45:50 +0900444
445 return max_bitflips;
Jason Robertsce082592010-05-13 15:57:33 +0100446}
447
Masahiro Yamada2291cb82017-06-13 22:45:42 +0900448static void denali_setup_dma64(struct denali_nand_info *denali,
Masahiro Yamada96a376b2017-06-13 22:45:44 +0900449 dma_addr_t dma_addr, int page, int write)
Masahiro Yamada210a2c82017-03-30 15:45:54 +0900450{
451 uint32_t mode;
452 const int page_count = 1;
Masahiro Yamada210a2c82017-03-30 15:45:54 +0900453
Masahiro Yamada0d3a9662017-06-16 14:36:39 +0900454 mode = DENALI_MAP10 | DENALI_BANK(denali) | page;
Masahiro Yamada210a2c82017-03-30 15:45:54 +0900455
456 /* DMA is a three step process */
457
458 /*
459 * 1. setup transfer type, interrupt when complete,
460 * burst len = 64 bytes, the number of pages
461 */
Masahiro Yamada29c4dd92017-09-22 12:46:48 +0900462 denali->host_write(denali, mode,
463 0x01002000 | (64 << 16) | (write << 8) | page_count);
Masahiro Yamada210a2c82017-03-30 15:45:54 +0900464
465 /* 2. set memory low address */
Masahiro Yamada29c4dd92017-09-22 12:46:48 +0900466 denali->host_write(denali, mode, lower_32_bits(dma_addr));
Masahiro Yamada210a2c82017-03-30 15:45:54 +0900467
468 /* 3. set memory high address */
Masahiro Yamada29c4dd92017-09-22 12:46:48 +0900469 denali->host_write(denali, mode, upper_32_bits(dma_addr));
Masahiro Yamada210a2c82017-03-30 15:45:54 +0900470}
471
Masahiro Yamada2291cb82017-06-13 22:45:42 +0900472static void denali_setup_dma32(struct denali_nand_info *denali,
Masahiro Yamada96a376b2017-06-13 22:45:44 +0900473 dma_addr_t dma_addr, int page, int write)
Jason Robertsce082592010-05-13 15:57:33 +0100474{
Masahiro Yamada5637b692014-09-09 11:01:52 +0900475 uint32_t mode;
Jason Robertsce082592010-05-13 15:57:33 +0100476 const int page_count = 1;
Jason Robertsce082592010-05-13 15:57:33 +0100477
Masahiro Yamada0d3a9662017-06-16 14:36:39 +0900478 mode = DENALI_MAP10 | DENALI_BANK(denali);
Jason Robertsce082592010-05-13 15:57:33 +0100479
480 /* DMA is a four step process */
481
482 /* 1. setup transfer type and # of pages */
Masahiro Yamada29c4dd92017-09-22 12:46:48 +0900483 denali->host_write(denali, mode | page,
484 0x2000 | (write << 8) | page_count);
Jason Robertsce082592010-05-13 15:57:33 +0100485
486 /* 2. set memory high address bits 23:8 */
Masahiro Yamada29c4dd92017-09-22 12:46:48 +0900487 denali->host_write(denali, mode | ((dma_addr >> 16) << 8), 0x2200);
Jason Robertsce082592010-05-13 15:57:33 +0100488
489 /* 3. set memory low address bits 23:8 */
Masahiro Yamada29c4dd92017-09-22 12:46:48 +0900490 denali->host_write(denali, mode | ((dma_addr & 0xffff) << 8), 0x2300);
Jason Robertsce082592010-05-13 15:57:33 +0100491
Masahiro Yamada43914a22014-09-09 11:01:51 +0900492 /* 4. interrupt when complete, burst len = 64 bytes */
Masahiro Yamada29c4dd92017-09-22 12:46:48 +0900493 denali->host_write(denali, mode | 0x14000, 0x2400);
Jason Robertsce082592010-05-13 15:57:33 +0100494}
495
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900496static int denali_pio_read(struct denali_nand_info *denali, void *buf,
497 size_t size, int page, int raw)
Jason Robertsce082592010-05-13 15:57:33 +0100498{
Masahiro Yamada29c4dd92017-09-22 12:46:48 +0900499 u32 addr = DENALI_MAP01 | DENALI_BANK(denali) | page;
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900500 uint32_t *buf32 = (uint32_t *)buf;
501 uint32_t irq_status, ecc_err_mask;
502 int i;
Masahiro Yamadab21ff822017-06-13 22:45:35 +0900503
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900504 if (denali->caps & DENALI_CAP_HW_ECC_FIXUP)
505 ecc_err_mask = INTR__ECC_UNCOR_ERR;
506 else
507 ecc_err_mask = INTR__ECC_ERR;
Jason Robertsce082592010-05-13 15:57:33 +0100508
Masahiro Yamadac19e31d2017-06-13 22:45:38 +0900509 denali_reset_irq(denali);
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900510
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900511 for (i = 0; i < size / 4; i++)
Masahiro Yamada29c4dd92017-09-22 12:46:48 +0900512 *buf32++ = denali->host_read(denali, addr);
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900513
514 irq_status = denali_wait_for_irq(denali, INTR__PAGE_XFER_INC);
515 if (!(irq_status & INTR__PAGE_XFER_INC))
516 return -EIO;
517
Masahiro Yamada57a4d8b2017-06-13 22:45:46 +0900518 if (irq_status & INTR__ERASED_PAGE)
519 memset(buf, 0xff, size);
520
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900521 return irq_status & ecc_err_mask ? -EBADMSG : 0;
522}
523
524static int denali_pio_write(struct denali_nand_info *denali,
525 const void *buf, size_t size, int page, int raw)
526{
Masahiro Yamada29c4dd92017-09-22 12:46:48 +0900527 u32 addr = DENALI_MAP01 | DENALI_BANK(denali) | page;
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900528 const uint32_t *buf32 = (uint32_t *)buf;
529 uint32_t irq_status;
530 int i;
531
532 denali_reset_irq(denali);
533
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900534 for (i = 0; i < size / 4; i++)
Masahiro Yamada29c4dd92017-09-22 12:46:48 +0900535 denali->host_write(denali, addr, *buf32++);
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900536
537 irq_status = denali_wait_for_irq(denali,
538 INTR__PROGRAM_COMP | INTR__PROGRAM_FAIL);
539 if (!(irq_status & INTR__PROGRAM_COMP))
540 return -EIO;
541
542 return 0;
543}
544
545static int denali_pio_xfer(struct denali_nand_info *denali, void *buf,
546 size_t size, int page, int raw, int write)
547{
548 if (write)
549 return denali_pio_write(denali, buf, size, page, raw);
550 else
551 return denali_pio_read(denali, buf, size, page, raw);
552}
553
554static int denali_dma_xfer(struct denali_nand_info *denali, void *buf,
555 size_t size, int page, int raw, int write)
556{
Masahiro Yamada997cde22017-06-13 22:45:47 +0900557 dma_addr_t dma_addr;
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900558 uint32_t irq_mask, irq_status, ecc_err_mask;
559 enum dma_data_direction dir = write ? DMA_TO_DEVICE : DMA_FROM_DEVICE;
560 int ret = 0;
561
Masahiro Yamada997cde22017-06-13 22:45:47 +0900562 dma_addr = dma_map_single(denali->dev, buf, size, dir);
563 if (dma_mapping_error(denali->dev, dma_addr)) {
564 dev_dbg(denali->dev, "Failed to DMA-map buffer. Trying PIO.\n");
565 return denali_pio_xfer(denali, buf, size, page, raw, write);
566 }
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900567
568 if (write) {
569 /*
570 * INTR__PROGRAM_COMP is never asserted for the DMA transfer.
571 * We can use INTR__DMA_CMD_COMP instead. This flag is asserted
572 * when the page program is completed.
573 */
574 irq_mask = INTR__DMA_CMD_COMP | INTR__PROGRAM_FAIL;
575 ecc_err_mask = 0;
576 } else if (denali->caps & DENALI_CAP_HW_ECC_FIXUP) {
577 irq_mask = INTR__DMA_CMD_COMP;
578 ecc_err_mask = INTR__ECC_UNCOR_ERR;
579 } else {
580 irq_mask = INTR__DMA_CMD_COMP;
581 ecc_err_mask = INTR__ECC_ERR;
582 }
583
Masahiro Yamada586a2c52017-09-22 12:46:41 +0900584 iowrite32(DMA_ENABLE__FLAG, denali->reg + DMA_ENABLE);
Jason Robertsce082592010-05-13 15:57:33 +0100585
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900586 denali_reset_irq(denali);
Masahiro Yamada89dcb272017-09-22 12:46:49 +0900587 denali->setup_dma(denali, dma_addr, page, write);
Jason Robertsce082592010-05-13 15:57:33 +0100588
Masahiro Yamadac19e31d2017-06-13 22:45:38 +0900589 irq_status = denali_wait_for_irq(denali, irq_mask);
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900590 if (!(irq_status & INTR__DMA_CMD_COMP))
Masahiro Yamadab21ff822017-06-13 22:45:35 +0900591 ret = -EIO;
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900592 else if (irq_status & ecc_err_mask)
593 ret = -EBADMSG;
Jason Robertsce082592010-05-13 15:57:33 +0100594
Masahiro Yamada586a2c52017-09-22 12:46:41 +0900595 iowrite32(0, denali->reg + DMA_ENABLE);
596
Masahiro Yamada997cde22017-06-13 22:45:47 +0900597 dma_unmap_single(denali->dev, dma_addr, size, dir);
Josh Wufdbad98d2012-06-25 18:07:45 +0800598
Masahiro Yamada57a4d8b2017-06-13 22:45:46 +0900599 if (irq_status & INTR__ERASED_PAGE)
600 memset(buf, 0xff, size);
601
Masahiro Yamadab21ff822017-06-13 22:45:35 +0900602 return ret;
Jason Robertsce082592010-05-13 15:57:33 +0100603}
604
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900605static int denali_data_xfer(struct denali_nand_info *denali, void *buf,
606 size_t size, int page, int raw, int write)
Jason Robertsce082592010-05-13 15:57:33 +0100607{
Masahiro Yamadaee0ae6a2017-09-22 12:46:38 +0900608 iowrite32(raw ? 0 : ECC_ENABLE__FLAG, denali->reg + ECC_ENABLE);
609 iowrite32(raw ? TRANSFER_SPARE_REG__FLAG : 0,
610 denali->reg + TRANSFER_SPARE_REG);
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900611
612 if (denali->dma_avail)
613 return denali_dma_xfer(denali, buf, size, page, raw, write);
614 else
615 return denali_pio_xfer(denali, buf, size, page, raw, write);
Jason Robertsce082592010-05-13 15:57:33 +0100616}
617
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900618static void denali_oob_xfer(struct mtd_info *mtd, struct nand_chip *chip,
619 int page, int write)
Jason Robertsce082592010-05-13 15:57:33 +0100620{
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900621 struct denali_nand_info *denali = mtd_to_denali(mtd);
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900622 int writesize = mtd->writesize;
623 int oobsize = mtd->oobsize;
624 uint8_t *bufpoi = chip->oob_poi;
625 int ecc_steps = chip->ecc.steps;
626 int ecc_size = chip->ecc.size;
627 int ecc_bytes = chip->ecc.bytes;
Masahiro Yamada0d3a9662017-06-16 14:36:39 +0900628 int oob_skip = denali->oob_skip_bytes;
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900629 size_t size = writesize + oobsize;
630 int i, pos, len;
631
632 /* BBM at the beginning of the OOB area */
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900633 if (write)
Boris Brezillon97d90da2017-11-30 18:01:29 +0100634 nand_prog_page_begin_op(chip, page, writesize, bufpoi,
635 oob_skip);
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900636 else
Boris Brezillon97d90da2017-11-30 18:01:29 +0100637 nand_read_page_op(chip, page, writesize, bufpoi, oob_skip);
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900638 bufpoi += oob_skip;
639
640 /* OOB ECC */
641 for (i = 0; i < ecc_steps; i++) {
642 pos = ecc_size + i * (ecc_size + ecc_bytes);
643 len = ecc_bytes;
644
645 if (pos >= writesize)
646 pos += oob_skip;
647 else if (pos + len > writesize)
648 len = writesize - pos;
649
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900650 if (write)
Boris Brezillon97d90da2017-11-30 18:01:29 +0100651 nand_change_write_column_op(chip, pos, bufpoi, len,
652 false);
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900653 else
Boris Brezillon97d90da2017-11-30 18:01:29 +0100654 nand_change_read_column_op(chip, pos, bufpoi, len,
655 false);
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900656 bufpoi += len;
657 if (len < ecc_bytes) {
658 len = ecc_bytes - len;
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900659 if (write)
Boris Brezillon97d90da2017-11-30 18:01:29 +0100660 nand_change_write_column_op(chip, writesize +
661 oob_skip, bufpoi,
662 len, false);
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900663 else
Boris Brezillon97d90da2017-11-30 18:01:29 +0100664 nand_change_read_column_op(chip, writesize +
665 oob_skip, bufpoi,
666 len, false);
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900667 bufpoi += len;
668 }
669 }
670
671 /* OOB free */
672 len = oobsize - (bufpoi - chip->oob_poi);
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900673 if (write)
Boris Brezillon97d90da2017-11-30 18:01:29 +0100674 nand_change_write_column_op(chip, size - len, bufpoi, len,
675 false);
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900676 else
Boris Brezillon97d90da2017-11-30 18:01:29 +0100677 nand_change_read_column_op(chip, size - len, bufpoi, len,
678 false);
Jason Robertsce082592010-05-13 15:57:33 +0100679}
680
Boris Brezillonb9761682018-09-06 14:05:20 +0200681static int denali_read_page_raw(struct nand_chip *chip, uint8_t *buf,
682 int oob_required, int page)
Jason Robertsce082592010-05-13 15:57:33 +0100683{
Boris Brezillonb9761682018-09-06 14:05:20 +0200684 struct mtd_info *mtd = nand_to_mtd(chip);
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900685 struct denali_nand_info *denali = mtd_to_denali(mtd);
686 int writesize = mtd->writesize;
687 int oobsize = mtd->oobsize;
688 int ecc_steps = chip->ecc.steps;
689 int ecc_size = chip->ecc.size;
690 int ecc_bytes = chip->ecc.bytes;
Masahiro Yamada8a8c8ba2017-11-23 22:32:28 +0900691 void *tmp_buf = denali->buf;
Masahiro Yamada0d3a9662017-06-16 14:36:39 +0900692 int oob_skip = denali->oob_skip_bytes;
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900693 size_t size = writesize + oobsize;
694 int ret, i, pos, len;
695
Masahiro Yamada8a8c8ba2017-11-23 22:32:28 +0900696 ret = denali_data_xfer(denali, tmp_buf, size, page, 1, 0);
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900697 if (ret)
698 return ret;
699
700 /* Arrange the buffer for syndrome payload/ecc layout */
701 if (buf) {
702 for (i = 0; i < ecc_steps; i++) {
703 pos = i * (ecc_size + ecc_bytes);
704 len = ecc_size;
705
706 if (pos >= writesize)
707 pos += oob_skip;
708 else if (pos + len > writesize)
709 len = writesize - pos;
710
Masahiro Yamada8a8c8ba2017-11-23 22:32:28 +0900711 memcpy(buf, tmp_buf + pos, len);
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900712 buf += len;
713 if (len < ecc_size) {
714 len = ecc_size - len;
Masahiro Yamada8a8c8ba2017-11-23 22:32:28 +0900715 memcpy(buf, tmp_buf + writesize + oob_skip,
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900716 len);
717 buf += len;
718 }
719 }
720 }
721
722 if (oob_required) {
723 uint8_t *oob = chip->oob_poi;
724
725 /* BBM at the beginning of the OOB area */
Masahiro Yamada8a8c8ba2017-11-23 22:32:28 +0900726 memcpy(oob, tmp_buf + writesize, oob_skip);
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900727 oob += oob_skip;
728
729 /* OOB ECC */
730 for (i = 0; i < ecc_steps; i++) {
731 pos = ecc_size + i * (ecc_size + ecc_bytes);
732 len = ecc_bytes;
733
734 if (pos >= writesize)
735 pos += oob_skip;
736 else if (pos + len > writesize)
737 len = writesize - pos;
738
Masahiro Yamada8a8c8ba2017-11-23 22:32:28 +0900739 memcpy(oob, tmp_buf + pos, len);
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900740 oob += len;
741 if (len < ecc_bytes) {
742 len = ecc_bytes - len;
Masahiro Yamada8a8c8ba2017-11-23 22:32:28 +0900743 memcpy(oob, tmp_buf + writesize + oob_skip,
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900744 len);
745 oob += len;
746 }
747 }
748
749 /* OOB free */
750 len = oobsize - (oob - chip->oob_poi);
Masahiro Yamada8a8c8ba2017-11-23 22:32:28 +0900751 memcpy(oob, tmp_buf + size - len, len);
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900752 }
753
754 return 0;
Jason Robertsce082592010-05-13 15:57:33 +0100755}
756
Boris Brezillonb9761682018-09-06 14:05:20 +0200757static int denali_read_oob(struct nand_chip *chip, int page)
Jason Robertsce082592010-05-13 15:57:33 +0100758{
Boris Brezillonb9761682018-09-06 14:05:20 +0200759 struct mtd_info *mtd = nand_to_mtd(chip);
760
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900761 denali_oob_xfer(mtd, chip, page, 0);
Jason Robertsce082592010-05-13 15:57:33 +0100762
Shmulik Ladkani5c2ffb12012-05-09 13:06:35 +0300763 return 0;
Jason Robertsce082592010-05-13 15:57:33 +0100764}
765
Boris Brezillon767eb6f2018-09-06 14:05:21 +0200766static int denali_write_oob(struct nand_chip *chip, int page)
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900767{
Boris Brezillon767eb6f2018-09-06 14:05:21 +0200768 struct mtd_info *mtd = nand_to_mtd(chip);
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900769 struct denali_nand_info *denali = mtd_to_denali(mtd);
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900770
771 denali_reset_irq(denali);
772
773 denali_oob_xfer(mtd, chip, page, 1);
774
Boris Brezillon97d90da2017-11-30 18:01:29 +0100775 return nand_prog_page_end_op(chip);
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900776}
777
Boris Brezillonb9761682018-09-06 14:05:20 +0200778static int denali_read_page(struct nand_chip *chip, uint8_t *buf,
779 int oob_required, int page)
Jason Robertsce082592010-05-13 15:57:33 +0100780{
Boris Brezillonb9761682018-09-06 14:05:20 +0200781 struct mtd_info *mtd = nand_to_mtd(chip);
Jason Robertsce082592010-05-13 15:57:33 +0100782 struct denali_nand_info *denali = mtd_to_denali(mtd);
Masahiro Yamadad29109b2017-03-30 15:45:51 +0900783 unsigned long uncor_ecc_flags = 0;
784 int stat = 0;
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900785 int ret;
Jason Robertsce082592010-05-13 15:57:33 +0100786
Masahiro Yamada997cde22017-06-13 22:45:47 +0900787 ret = denali_data_xfer(denali, buf, mtd->writesize, page, 0, 0);
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900788 if (ret && ret != -EBADMSG)
789 return ret;
Jason Robertsce082592010-05-13 15:57:33 +0100790
Masahiro Yamada24715c72017-03-30 15:45:52 +0900791 if (denali->caps & DENALI_CAP_HW_ECC_FIXUP)
792 stat = denali_hw_ecc_fixup(mtd, denali, &uncor_ecc_flags);
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900793 else if (ret == -EBADMSG)
Masahiro Yamada24715c72017-03-30 15:45:52 +0900794 stat = denali_sw_ecc_fixup(mtd, denali, &uncor_ecc_flags, buf);
Jason Robertsce082592010-05-13 15:57:33 +0100795
Masahiro Yamadad29109b2017-03-30 15:45:51 +0900796 if (stat < 0)
797 return stat;
798
799 if (uncor_ecc_flags) {
Boris Brezillonb9761682018-09-06 14:05:20 +0200800 ret = denali_read_oob(chip, page);
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900801 if (ret)
802 return ret;
Jason Robertsce082592010-05-13 15:57:33 +0100803
Masahiro Yamadad29109b2017-03-30 15:45:51 +0900804 stat = denali_check_erased_page(mtd, chip, buf,
805 uncor_ecc_flags, stat);
Jason Robertsce082592010-05-13 15:57:33 +0100806 }
Masahiro Yamadad29109b2017-03-30 15:45:51 +0900807
808 return stat;
Jason Robertsce082592010-05-13 15:57:33 +0100809}
810
Boris Brezillon767eb6f2018-09-06 14:05:21 +0200811static int denali_write_page_raw(struct nand_chip *chip, const uint8_t *buf,
812 int oob_required, int page)
Jason Robertsce082592010-05-13 15:57:33 +0100813{
Boris Brezillon767eb6f2018-09-06 14:05:21 +0200814 struct mtd_info *mtd = nand_to_mtd(chip);
Jason Robertsce082592010-05-13 15:57:33 +0100815 struct denali_nand_info *denali = mtd_to_denali(mtd);
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900816 int writesize = mtd->writesize;
817 int oobsize = mtd->oobsize;
818 int ecc_steps = chip->ecc.steps;
819 int ecc_size = chip->ecc.size;
820 int ecc_bytes = chip->ecc.bytes;
Masahiro Yamada8a8c8ba2017-11-23 22:32:28 +0900821 void *tmp_buf = denali->buf;
Masahiro Yamada0d3a9662017-06-16 14:36:39 +0900822 int oob_skip = denali->oob_skip_bytes;
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900823 size_t size = writesize + oobsize;
824 int i, pos, len;
Chuanxiao5bac3ac2010-08-05 23:06:04 +0800825
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900826 /*
827 * Fill the buffer with 0xff first except the full page transfer.
828 * This simplifies the logic.
829 */
830 if (!buf || !oob_required)
Masahiro Yamada8a8c8ba2017-11-23 22:32:28 +0900831 memset(tmp_buf, 0xff, size);
Jason Robertsce082592010-05-13 15:57:33 +0100832
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900833 /* Arrange the buffer for syndrome payload/ecc layout */
834 if (buf) {
835 for (i = 0; i < ecc_steps; i++) {
836 pos = i * (ecc_size + ecc_bytes);
837 len = ecc_size;
Jason Robertsce082592010-05-13 15:57:33 +0100838
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900839 if (pos >= writesize)
840 pos += oob_skip;
841 else if (pos + len > writesize)
842 len = writesize - pos;
Jason Robertsce082592010-05-13 15:57:33 +0100843
Masahiro Yamada8a8c8ba2017-11-23 22:32:28 +0900844 memcpy(tmp_buf + pos, buf, len);
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900845 buf += len;
846 if (len < ecc_size) {
847 len = ecc_size - len;
Masahiro Yamada8a8c8ba2017-11-23 22:32:28 +0900848 memcpy(tmp_buf + writesize + oob_skip, buf,
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900849 len);
850 buf += len;
851 }
852 }
853 }
Jason Robertsce082592010-05-13 15:57:33 +0100854
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900855 if (oob_required) {
856 const uint8_t *oob = chip->oob_poi;
Jason Robertsce082592010-05-13 15:57:33 +0100857
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900858 /* BBM at the beginning of the OOB area */
Masahiro Yamada8a8c8ba2017-11-23 22:32:28 +0900859 memcpy(tmp_buf + writesize, oob, oob_skip);
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900860 oob += oob_skip;
Jason Robertsce082592010-05-13 15:57:33 +0100861
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900862 /* OOB ECC */
863 for (i = 0; i < ecc_steps; i++) {
864 pos = ecc_size + i * (ecc_size + ecc_bytes);
865 len = ecc_bytes;
Jason Robertsce082592010-05-13 15:57:33 +0100866
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900867 if (pos >= writesize)
868 pos += oob_skip;
869 else if (pos + len > writesize)
870 len = writesize - pos;
871
Masahiro Yamada8a8c8ba2017-11-23 22:32:28 +0900872 memcpy(tmp_buf + pos, oob, len);
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900873 oob += len;
874 if (len < ecc_bytes) {
875 len = ecc_bytes - len;
Masahiro Yamada8a8c8ba2017-11-23 22:32:28 +0900876 memcpy(tmp_buf + writesize + oob_skip, oob,
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900877 len);
878 oob += len;
879 }
880 }
881
882 /* OOB free */
883 len = oobsize - (oob - chip->oob_poi);
Masahiro Yamada8a8c8ba2017-11-23 22:32:28 +0900884 memcpy(tmp_buf + size - len, oob, len);
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900885 }
886
Masahiro Yamada8a8c8ba2017-11-23 22:32:28 +0900887 return denali_data_xfer(denali, tmp_buf, size, page, 1, 1);
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900888}
889
Boris Brezillon767eb6f2018-09-06 14:05:21 +0200890static int denali_write_page(struct nand_chip *chip, const uint8_t *buf,
891 int oob_required, int page)
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900892{
Boris Brezillon767eb6f2018-09-06 14:05:21 +0200893 struct mtd_info *mtd = nand_to_mtd(chip);
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900894 struct denali_nand_info *denali = mtd_to_denali(mtd);
895
Masahiro Yamada997cde22017-06-13 22:45:47 +0900896 return denali_data_xfer(denali, (void *)buf, mtd->writesize,
897 page, 0, 1);
Jason Robertsce082592010-05-13 15:57:33 +0100898}
899
Boris Brezillon758b56f2018-09-06 14:05:24 +0200900static void denali_select_chip(struct nand_chip *chip, int cs)
Jason Robertsce082592010-05-13 15:57:33 +0100901{
Boris Brezillon758b56f2018-09-06 14:05:24 +0200902 struct denali_nand_info *denali = mtd_to_denali(nand_to_mtd(chip));
Chuanxiao Dong7cfffac2010-08-10 00:16:51 +0800903
Boris Brezillon758b56f2018-09-06 14:05:24 +0200904 denali->active_bank = cs;
Jason Robertsce082592010-05-13 15:57:33 +0100905}
906
Boris Brezillonf1d46942018-09-06 14:05:29 +0200907static int denali_waitfunc(struct nand_chip *chip)
Jason Robertsce082592010-05-13 15:57:33 +0100908{
Boris Brezillonf1d46942018-09-06 14:05:29 +0200909 struct denali_nand_info *denali = mtd_to_denali(nand_to_mtd(chip));
Masahiro Yamadafa6134e2017-06-13 22:45:39 +0900910 uint32_t irq_status;
911
912 /* R/B# pin transitioned from low to high? */
913 irq_status = denali_wait_for_irq(denali, INTR__INT_ACT);
914
915 return irq_status & INTR__INT_ACT ? 0 : NAND_STATUS_FAIL;
Jason Robertsce082592010-05-13 15:57:33 +0100916}
917
Brian Norris49c50b92014-05-06 16:02:19 -0700918static int denali_erase(struct mtd_info *mtd, int page)
Jason Robertsce082592010-05-13 15:57:33 +0100919{
920 struct denali_nand_info *denali = mtd_to_denali(mtd);
Masahiro Yamada0d3a9662017-06-16 14:36:39 +0900921 uint32_t irq_status;
Jason Robertsce082592010-05-13 15:57:33 +0100922
Masahiro Yamadac19e31d2017-06-13 22:45:38 +0900923 denali_reset_irq(denali);
Jason Robertsce082592010-05-13 15:57:33 +0100924
Masahiro Yamada29c4dd92017-09-22 12:46:48 +0900925 denali->host_write(denali, DENALI_MAP10 | DENALI_BANK(denali) | page,
926 DENALI_ERASE);
Jason Robertsce082592010-05-13 15:57:33 +0100927
928 /* wait for erase to complete or failure to occur */
Masahiro Yamadac19e31d2017-06-13 22:45:38 +0900929 irq_status = denali_wait_for_irq(denali,
930 INTR__ERASE_COMP | INTR__ERASE_FAIL);
Jason Robertsce082592010-05-13 15:57:33 +0100931
Miquel Raynaleb945552017-11-30 18:01:28 +0100932 return irq_status & INTR__ERASE_COMP ? 0 : -EIO;
Jason Robertsce082592010-05-13 15:57:33 +0100933}
934
Masahiro Yamada1bb88662017-06-13 22:45:37 +0900935static int denali_setup_data_interface(struct mtd_info *mtd, int chipnr,
936 const struct nand_data_interface *conf)
937{
938 struct denali_nand_info *denali = mtd_to_denali(mtd);
939 const struct nand_sdr_timings *timings;
Masahiro Yamada1dfac312018-06-23 01:06:38 +0900940 unsigned long t_x, mult_x;
Masahiro Yamada1bb88662017-06-13 22:45:37 +0900941 int acc_clks, re_2_we, re_2_re, we_2_re, addr_2_data;
942 int rdwr_en_lo, rdwr_en_hi, rdwr_en_lo_hi, cs_setup;
943 int addr_2_data_mask;
944 uint32_t tmp;
945
946 timings = nand_get_sdr_timings(conf);
947 if (IS_ERR(timings))
948 return PTR_ERR(timings);
949
950 /* clk_x period in picoseconds */
Masahiro Yamada1dfac312018-06-23 01:06:38 +0900951 t_x = DIV_ROUND_DOWN_ULL(1000000000000ULL, denali->clk_x_rate);
952 if (!t_x)
953 return -EINVAL;
954
955 /*
956 * The bus interface clock, clk_x, is phase aligned with the core clock.
957 * The clk_x is an integral multiple N of the core clk. The value N is
958 * configured at IP delivery time, and its available value is 4, 5, 6.
959 */
960 mult_x = DIV_ROUND_CLOSEST_ULL(denali->clk_x_rate, denali->clk_rate);
961 if (mult_x < 4 || mult_x > 6)
Masahiro Yamada1bb88662017-06-13 22:45:37 +0900962 return -EINVAL;
963
964 if (chipnr == NAND_DATA_IFACE_CHECK_ONLY)
965 return 0;
966
967 /* tREA -> ACC_CLKS */
Masahiro Yamada1dfac312018-06-23 01:06:38 +0900968 acc_clks = DIV_ROUND_UP(timings->tREA_max, t_x);
Masahiro Yamada1bb88662017-06-13 22:45:37 +0900969 acc_clks = min_t(int, acc_clks, ACC_CLKS__VALUE);
970
Masahiro Yamada0d3a9662017-06-16 14:36:39 +0900971 tmp = ioread32(denali->reg + ACC_CLKS);
Masahiro Yamada1bb88662017-06-13 22:45:37 +0900972 tmp &= ~ACC_CLKS__VALUE;
Masahiro Yamada8e4cbf72017-09-22 12:46:44 +0900973 tmp |= FIELD_PREP(ACC_CLKS__VALUE, acc_clks);
Masahiro Yamada0d3a9662017-06-16 14:36:39 +0900974 iowrite32(tmp, denali->reg + ACC_CLKS);
Masahiro Yamada1bb88662017-06-13 22:45:37 +0900975
976 /* tRWH -> RE_2_WE */
Masahiro Yamada1dfac312018-06-23 01:06:38 +0900977 re_2_we = DIV_ROUND_UP(timings->tRHW_min, t_x);
Masahiro Yamada1bb88662017-06-13 22:45:37 +0900978 re_2_we = min_t(int, re_2_we, RE_2_WE__VALUE);
979
Masahiro Yamada0d3a9662017-06-16 14:36:39 +0900980 tmp = ioread32(denali->reg + RE_2_WE);
Masahiro Yamada1bb88662017-06-13 22:45:37 +0900981 tmp &= ~RE_2_WE__VALUE;
Masahiro Yamada8e4cbf72017-09-22 12:46:44 +0900982 tmp |= FIELD_PREP(RE_2_WE__VALUE, re_2_we);
Masahiro Yamada0d3a9662017-06-16 14:36:39 +0900983 iowrite32(tmp, denali->reg + RE_2_WE);
Masahiro Yamada1bb88662017-06-13 22:45:37 +0900984
985 /* tRHZ -> RE_2_RE */
Masahiro Yamada1dfac312018-06-23 01:06:38 +0900986 re_2_re = DIV_ROUND_UP(timings->tRHZ_max, t_x);
Masahiro Yamada1bb88662017-06-13 22:45:37 +0900987 re_2_re = min_t(int, re_2_re, RE_2_RE__VALUE);
988
Masahiro Yamada0d3a9662017-06-16 14:36:39 +0900989 tmp = ioread32(denali->reg + RE_2_RE);
Masahiro Yamada1bb88662017-06-13 22:45:37 +0900990 tmp &= ~RE_2_RE__VALUE;
Masahiro Yamada8e4cbf72017-09-22 12:46:44 +0900991 tmp |= FIELD_PREP(RE_2_RE__VALUE, re_2_re);
Masahiro Yamada0d3a9662017-06-16 14:36:39 +0900992 iowrite32(tmp, denali->reg + RE_2_RE);
Masahiro Yamada1bb88662017-06-13 22:45:37 +0900993
Masahiro Yamada7963f582017-09-29 23:12:57 +0900994 /*
995 * tCCS, tWHR -> WE_2_RE
996 *
997 * With WE_2_RE properly set, the Denali controller automatically takes
998 * care of the delay; the driver need not set NAND_WAIT_TCCS.
999 */
Masahiro Yamada1dfac312018-06-23 01:06:38 +09001000 we_2_re = DIV_ROUND_UP(max(timings->tCCS_min, timings->tWHR_min), t_x);
Masahiro Yamada1bb88662017-06-13 22:45:37 +09001001 we_2_re = min_t(int, we_2_re, TWHR2_AND_WE_2_RE__WE_2_RE);
1002
Masahiro Yamada0d3a9662017-06-16 14:36:39 +09001003 tmp = ioread32(denali->reg + TWHR2_AND_WE_2_RE);
Masahiro Yamada1bb88662017-06-13 22:45:37 +09001004 tmp &= ~TWHR2_AND_WE_2_RE__WE_2_RE;
Masahiro Yamada8e4cbf72017-09-22 12:46:44 +09001005 tmp |= FIELD_PREP(TWHR2_AND_WE_2_RE__WE_2_RE, we_2_re);
Masahiro Yamada0d3a9662017-06-16 14:36:39 +09001006 iowrite32(tmp, denali->reg + TWHR2_AND_WE_2_RE);
Masahiro Yamada1bb88662017-06-13 22:45:37 +09001007
1008 /* tADL -> ADDR_2_DATA */
1009
1010 /* for older versions, ADDR_2_DATA is only 6 bit wide */
1011 addr_2_data_mask = TCWAW_AND_ADDR_2_DATA__ADDR_2_DATA;
1012 if (denali->revision < 0x0501)
1013 addr_2_data_mask >>= 1;
1014
Masahiro Yamada1dfac312018-06-23 01:06:38 +09001015 addr_2_data = DIV_ROUND_UP(timings->tADL_min, t_x);
Masahiro Yamada1bb88662017-06-13 22:45:37 +09001016 addr_2_data = min_t(int, addr_2_data, addr_2_data_mask);
1017
Masahiro Yamada0d3a9662017-06-16 14:36:39 +09001018 tmp = ioread32(denali->reg + TCWAW_AND_ADDR_2_DATA);
Masahiro Yamada8e4cbf72017-09-22 12:46:44 +09001019 tmp &= ~TCWAW_AND_ADDR_2_DATA__ADDR_2_DATA;
1020 tmp |= FIELD_PREP(TCWAW_AND_ADDR_2_DATA__ADDR_2_DATA, addr_2_data);
Masahiro Yamada0d3a9662017-06-16 14:36:39 +09001021 iowrite32(tmp, denali->reg + TCWAW_AND_ADDR_2_DATA);
Masahiro Yamada1bb88662017-06-13 22:45:37 +09001022
1023 /* tREH, tWH -> RDWR_EN_HI_CNT */
1024 rdwr_en_hi = DIV_ROUND_UP(max(timings->tREH_min, timings->tWH_min),
Masahiro Yamada1dfac312018-06-23 01:06:38 +09001025 t_x);
Masahiro Yamada1bb88662017-06-13 22:45:37 +09001026 rdwr_en_hi = min_t(int, rdwr_en_hi, RDWR_EN_HI_CNT__VALUE);
1027
Masahiro Yamada0d3a9662017-06-16 14:36:39 +09001028 tmp = ioread32(denali->reg + RDWR_EN_HI_CNT);
Masahiro Yamada1bb88662017-06-13 22:45:37 +09001029 tmp &= ~RDWR_EN_HI_CNT__VALUE;
Masahiro Yamada8e4cbf72017-09-22 12:46:44 +09001030 tmp |= FIELD_PREP(RDWR_EN_HI_CNT__VALUE, rdwr_en_hi);
Masahiro Yamada0d3a9662017-06-16 14:36:39 +09001031 iowrite32(tmp, denali->reg + RDWR_EN_HI_CNT);
Masahiro Yamada1bb88662017-06-13 22:45:37 +09001032
1033 /* tRP, tWP -> RDWR_EN_LO_CNT */
Masahiro Yamada1dfac312018-06-23 01:06:38 +09001034 rdwr_en_lo = DIV_ROUND_UP(max(timings->tRP_min, timings->tWP_min), t_x);
Masahiro Yamada1bb88662017-06-13 22:45:37 +09001035 rdwr_en_lo_hi = DIV_ROUND_UP(max(timings->tRC_min, timings->tWC_min),
Masahiro Yamada1dfac312018-06-23 01:06:38 +09001036 t_x);
1037 rdwr_en_lo_hi = max_t(int, rdwr_en_lo_hi, mult_x);
Masahiro Yamada1bb88662017-06-13 22:45:37 +09001038 rdwr_en_lo = max(rdwr_en_lo, rdwr_en_lo_hi - rdwr_en_hi);
1039 rdwr_en_lo = min_t(int, rdwr_en_lo, RDWR_EN_LO_CNT__VALUE);
1040
Masahiro Yamada0d3a9662017-06-16 14:36:39 +09001041 tmp = ioread32(denali->reg + RDWR_EN_LO_CNT);
Masahiro Yamada1bb88662017-06-13 22:45:37 +09001042 tmp &= ~RDWR_EN_LO_CNT__VALUE;
Masahiro Yamada8e4cbf72017-09-22 12:46:44 +09001043 tmp |= FIELD_PREP(RDWR_EN_LO_CNT__VALUE, rdwr_en_lo);
Masahiro Yamada0d3a9662017-06-16 14:36:39 +09001044 iowrite32(tmp, denali->reg + RDWR_EN_LO_CNT);
Masahiro Yamada1bb88662017-06-13 22:45:37 +09001045
1046 /* tCS, tCEA -> CS_SETUP_CNT */
Masahiro Yamada1dfac312018-06-23 01:06:38 +09001047 cs_setup = max3((int)DIV_ROUND_UP(timings->tCS_min, t_x) - rdwr_en_lo,
1048 (int)DIV_ROUND_UP(timings->tCEA_max, t_x) - acc_clks,
Masahiro Yamada1bb88662017-06-13 22:45:37 +09001049 0);
1050 cs_setup = min_t(int, cs_setup, CS_SETUP_CNT__VALUE);
1051
Masahiro Yamada0d3a9662017-06-16 14:36:39 +09001052 tmp = ioread32(denali->reg + CS_SETUP_CNT);
Masahiro Yamada1bb88662017-06-13 22:45:37 +09001053 tmp &= ~CS_SETUP_CNT__VALUE;
Masahiro Yamada8e4cbf72017-09-22 12:46:44 +09001054 tmp |= FIELD_PREP(CS_SETUP_CNT__VALUE, cs_setup);
Masahiro Yamada0d3a9662017-06-16 14:36:39 +09001055 iowrite32(tmp, denali->reg + CS_SETUP_CNT);
Masahiro Yamada1bb88662017-06-13 22:45:37 +09001056
1057 return 0;
1058}
Jason Robertsce082592010-05-13 15:57:33 +01001059
Masahiro Yamadaf4862872017-06-13 22:45:40 +09001060static void denali_reset_banks(struct denali_nand_info *denali)
1061{
Masahiro Yamadad49f5792017-06-13 22:45:41 +09001062 u32 irq_status;
Masahiro Yamadaf4862872017-06-13 22:45:40 +09001063 int i;
1064
Masahiro Yamadaf4862872017-06-13 22:45:40 +09001065 for (i = 0; i < denali->max_banks; i++) {
Masahiro Yamada0d3a9662017-06-16 14:36:39 +09001066 denali->active_bank = i;
Masahiro Yamadad49f5792017-06-13 22:45:41 +09001067
1068 denali_reset_irq(denali);
1069
1070 iowrite32(DEVICE_RESET__BANK(i),
Masahiro Yamada0d3a9662017-06-16 14:36:39 +09001071 denali->reg + DEVICE_RESET);
Masahiro Yamadad49f5792017-06-13 22:45:41 +09001072
1073 irq_status = denali_wait_for_irq(denali,
1074 INTR__RST_COMP | INTR__INT_ACT | INTR__TIME_OUT);
1075 if (!(irq_status & INTR__INT_ACT))
Masahiro Yamadaf4862872017-06-13 22:45:40 +09001076 break;
1077 }
1078
1079 dev_dbg(denali->dev, "%d chips connected\n", i);
1080 denali->max_banks = i;
Masahiro Yamadaf4862872017-06-13 22:45:40 +09001081}
1082
Jason Robertsce082592010-05-13 15:57:33 +01001083static void denali_hw_init(struct denali_nand_info *denali)
1084{
Masahiro Yamada43914a22014-09-09 11:01:51 +09001085 /*
Masahiro Yamadae7beeee2017-03-30 15:45:57 +09001086 * The REVISION register may not be reliable. Platforms are allowed to
1087 * override it.
1088 */
1089 if (!denali->revision)
Masahiro Yamada0d3a9662017-06-16 14:36:39 +09001090 denali->revision = swab16(ioread32(denali->reg + REVISION));
Masahiro Yamadae7beeee2017-03-30 15:45:57 +09001091
1092 /*
Masahiro Yamada43914a22014-09-09 11:01:51 +09001093 * tell driver how many bit controller will skip before
Chuanxiao Dongdb9a32102010-08-06 18:02:03 +08001094 * writing ECC code in OOB, this register may be already
1095 * set by firmware. So we read this value out.
1096 * if this value is 0, just let it be.
Masahiro Yamada43914a22014-09-09 11:01:51 +09001097 */
Masahiro Yamada0d3a9662017-06-16 14:36:39 +09001098 denali->oob_skip_bytes = ioread32(denali->reg + SPARE_AREA_SKIP_BYTES);
Masahiro Yamada3ac6c712017-09-22 12:46:39 +09001099 denali_detect_max_banks(denali);
Masahiro Yamada0d3a9662017-06-16 14:36:39 +09001100 iowrite32(0x0F, denali->reg + RB_PIN_ENABLED);
1101 iowrite32(CHIP_EN_DONT_CARE__FLAG, denali->reg + CHIP_ENABLE_DONT_CARE);
Jason Robertsce082592010-05-13 15:57:33 +01001102
Masahiro Yamada0d3a9662017-06-16 14:36:39 +09001103 iowrite32(0xffff, denali->reg + SPARE_AREA_MARKER);
Jason Robertsce082592010-05-13 15:57:33 +01001104}
1105
Masahiro Yamada7de117f2017-06-07 20:52:12 +09001106int denali_calc_ecc_bytes(int step_size, int strength)
1107{
1108 /* BCH code. Denali requires ecc.bytes to be multiple of 2 */
1109 return DIV_ROUND_UP(strength * fls(step_size * 8), 16) * 2;
1110}
1111EXPORT_SYMBOL(denali_calc_ecc_bytes);
1112
Boris Brezillon14fad622016-02-03 20:00:11 +01001113static int denali_ooblayout_ecc(struct mtd_info *mtd, int section,
1114 struct mtd_oob_region *oobregion)
1115{
1116 struct denali_nand_info *denali = mtd_to_denali(mtd);
1117 struct nand_chip *chip = mtd_to_nand(mtd);
1118
1119 if (section)
1120 return -ERANGE;
1121
Masahiro Yamada0d3a9662017-06-16 14:36:39 +09001122 oobregion->offset = denali->oob_skip_bytes;
Boris Brezillon14fad622016-02-03 20:00:11 +01001123 oobregion->length = chip->ecc.total;
1124
1125 return 0;
1126}
1127
1128static int denali_ooblayout_free(struct mtd_info *mtd, int section,
1129 struct mtd_oob_region *oobregion)
1130{
1131 struct denali_nand_info *denali = mtd_to_denali(mtd);
1132 struct nand_chip *chip = mtd_to_nand(mtd);
1133
1134 if (section)
1135 return -ERANGE;
1136
Masahiro Yamada0d3a9662017-06-16 14:36:39 +09001137 oobregion->offset = chip->ecc.total + denali->oob_skip_bytes;
Boris Brezillon14fad622016-02-03 20:00:11 +01001138 oobregion->length = mtd->oobsize - oobregion->offset;
1139
1140 return 0;
1141}
1142
1143static const struct mtd_ooblayout_ops denali_ooblayout_ops = {
1144 .ecc = denali_ooblayout_ecc,
1145 .free = denali_ooblayout_free,
Jason Robertsce082592010-05-13 15:57:33 +01001146};
1147
Masahiro Yamadae93c1642017-03-23 05:07:21 +09001148static int denali_multidev_fixup(struct denali_nand_info *denali)
Masahiro Yamada6da27b42017-03-23 05:07:20 +09001149{
1150 struct nand_chip *chip = &denali->nand;
1151 struct mtd_info *mtd = nand_to_mtd(chip);
1152
1153 /*
1154 * Support for multi device:
1155 * When the IP configuration is x16 capable and two x8 chips are
1156 * connected in parallel, DEVICES_CONNECTED should be set to 2.
1157 * In this case, the core framework knows nothing about this fact,
1158 * so we should tell it the _logical_ pagesize and anything necessary.
1159 */
Masahiro Yamada0d3a9662017-06-16 14:36:39 +09001160 denali->devs_per_cs = ioread32(denali->reg + DEVICES_CONNECTED);
Masahiro Yamada6da27b42017-03-23 05:07:20 +09001161
Masahiro Yamadacc5d8032017-03-23 05:07:22 +09001162 /*
1163 * On some SoCs, DEVICES_CONNECTED is not auto-detected.
1164 * For those, DEVICES_CONNECTED is left to 0. Set 1 if it is the case.
1165 */
Masahiro Yamada0d3a9662017-06-16 14:36:39 +09001166 if (denali->devs_per_cs == 0) {
1167 denali->devs_per_cs = 1;
1168 iowrite32(1, denali->reg + DEVICES_CONNECTED);
Masahiro Yamadacc5d8032017-03-23 05:07:22 +09001169 }
1170
Masahiro Yamada0d3a9662017-06-16 14:36:39 +09001171 if (denali->devs_per_cs == 1)
Masahiro Yamadae93c1642017-03-23 05:07:21 +09001172 return 0;
1173
Masahiro Yamada0d3a9662017-06-16 14:36:39 +09001174 if (denali->devs_per_cs != 2) {
Masahiro Yamadae93c1642017-03-23 05:07:21 +09001175 dev_err(denali->dev, "unsupported number of devices %d\n",
Masahiro Yamada0d3a9662017-06-16 14:36:39 +09001176 denali->devs_per_cs);
Masahiro Yamadae93c1642017-03-23 05:07:21 +09001177 return -EINVAL;
1178 }
1179
1180 /* 2 chips in parallel */
1181 mtd->size <<= 1;
1182 mtd->erasesize <<= 1;
1183 mtd->writesize <<= 1;
1184 mtd->oobsize <<= 1;
1185 chip->chipsize <<= 1;
1186 chip->page_shift += 1;
1187 chip->phys_erase_shift += 1;
1188 chip->bbt_erase_shift += 1;
1189 chip->chip_shift += 1;
1190 chip->pagemask <<= 1;
1191 chip->ecc.size <<= 1;
1192 chip->ecc.bytes <<= 1;
1193 chip->ecc.strength <<= 1;
Masahiro Yamada0d3a9662017-06-16 14:36:39 +09001194 denali->oob_skip_bytes <<= 1;
Masahiro Yamadae93c1642017-03-23 05:07:21 +09001195
1196 return 0;
Masahiro Yamada6da27b42017-03-23 05:07:20 +09001197}
1198
Miquel Raynald03af162018-07-20 17:14:56 +02001199static int denali_attach_chip(struct nand_chip *chip)
1200{
1201 struct mtd_info *mtd = nand_to_mtd(chip);
1202 struct denali_nand_info *denali = mtd_to_denali(mtd);
1203 int ret;
1204
1205 if (ioread32(denali->reg + FEATURES) & FEATURES__DMA)
1206 denali->dma_avail = 1;
1207
1208 if (denali->dma_avail) {
1209 int dma_bit = denali->caps & DENALI_CAP_DMA_64BIT ? 64 : 32;
1210
1211 ret = dma_set_mask(denali->dev, DMA_BIT_MASK(dma_bit));
1212 if (ret) {
1213 dev_info(denali->dev,
1214 "Failed to set DMA mask. Disabling DMA.\n");
1215 denali->dma_avail = 0;
1216 }
1217 }
1218
1219 if (denali->dma_avail) {
1220 chip->options |= NAND_USE_BOUNCE_BUFFER;
1221 chip->buf_align = 16;
1222 if (denali->caps & DENALI_CAP_DMA_64BIT)
1223 denali->setup_dma = denali_setup_dma64;
1224 else
1225 denali->setup_dma = denali_setup_dma32;
1226 }
1227
1228 chip->bbt_options |= NAND_BBT_USE_FLASH;
1229 chip->bbt_options |= NAND_BBT_NO_OOB;
1230 chip->ecc.mode = NAND_ECC_HW_SYNDROME;
1231 chip->options |= NAND_NO_SUBPAGE_WRITE;
1232
1233 ret = nand_ecc_choose_conf(chip, denali->ecc_caps,
1234 mtd->oobsize - denali->oob_skip_bytes);
1235 if (ret) {
1236 dev_err(denali->dev, "Failed to setup ECC settings.\n");
1237 return ret;
1238 }
1239
1240 dev_dbg(denali->dev,
1241 "chosen ECC settings: step=%d, strength=%d, bytes=%d\n",
1242 chip->ecc.size, chip->ecc.strength, chip->ecc.bytes);
1243
1244 iowrite32(FIELD_PREP(ECC_CORRECTION__ERASE_THRESHOLD, 1) |
1245 FIELD_PREP(ECC_CORRECTION__VALUE, chip->ecc.strength),
1246 denali->reg + ECC_CORRECTION);
1247 iowrite32(mtd->erasesize / mtd->writesize,
1248 denali->reg + PAGES_PER_BLOCK);
1249 iowrite32(chip->options & NAND_BUSWIDTH_16 ? 1 : 0,
1250 denali->reg + DEVICE_WIDTH);
1251 iowrite32(chip->options & NAND_ROW_ADDR_3 ? 0 : TWO_ROW_ADDR_CYCLES__FLAG,
1252 denali->reg + TWO_ROW_ADDR_CYCLES);
1253 iowrite32(mtd->writesize, denali->reg + DEVICE_MAIN_AREA_SIZE);
1254 iowrite32(mtd->oobsize, denali->reg + DEVICE_SPARE_AREA_SIZE);
1255
1256 iowrite32(chip->ecc.size, denali->reg + CFG_DATA_BLOCK_SIZE);
1257 iowrite32(chip->ecc.size, denali->reg + CFG_LAST_DATA_BLOCK_SIZE);
1258 /* chip->ecc.steps is set by nand_scan_tail(); not available here */
1259 iowrite32(mtd->writesize / chip->ecc.size,
1260 denali->reg + CFG_NUM_DATA_BLOCKS);
1261
1262 mtd_set_ooblayout(mtd, &denali_ooblayout_ops);
1263
1264 if (chip->options & NAND_BUSWIDTH_16) {
1265 chip->read_buf = denali_read_buf16;
1266 chip->write_buf = denali_write_buf16;
1267 } else {
1268 chip->read_buf = denali_read_buf;
1269 chip->write_buf = denali_write_buf;
1270 }
1271 chip->ecc.read_page = denali_read_page;
1272 chip->ecc.read_page_raw = denali_read_page_raw;
1273 chip->ecc.write_page = denali_write_page;
1274 chip->ecc.write_page_raw = denali_write_page_raw;
1275 chip->ecc.read_oob = denali_read_oob;
1276 chip->ecc.write_oob = denali_write_oob;
1277 chip->erase = denali_erase;
1278
1279 ret = denali_multidev_fixup(denali);
1280 if (ret)
1281 return ret;
1282
1283 /*
1284 * This buffer is DMA-mapped by denali_{read,write}_page_raw. Do not
1285 * use devm_kmalloc() because the memory allocated by devm_ does not
1286 * guarantee DMA-safe alignment.
1287 */
1288 denali->buf = kmalloc(mtd->writesize + mtd->oobsize, GFP_KERNEL);
1289 if (!denali->buf)
1290 return -ENOMEM;
1291
1292 return 0;
1293}
1294
1295static void denali_detach_chip(struct nand_chip *chip)
1296{
1297 struct mtd_info *mtd = nand_to_mtd(chip);
1298 struct denali_nand_info *denali = mtd_to_denali(mtd);
1299
1300 kfree(denali->buf);
1301}
1302
1303static const struct nand_controller_ops denali_controller_ops = {
1304 .attach_chip = denali_attach_chip,
1305 .detach_chip = denali_detach_chip,
1306};
1307
Dinh Nguyen2a0a2882012-09-27 10:58:05 -06001308int denali_init(struct denali_nand_info *denali)
Jason Robertsce082592010-05-13 15:57:33 +01001309{
Masahiro Yamada1394a722017-03-23 05:07:17 +09001310 struct nand_chip *chip = &denali->nand;
1311 struct mtd_info *mtd = nand_to_mtd(chip);
Masahiro Yamada29c4dd92017-09-22 12:46:48 +09001312 u32 features = ioread32(denali->reg + FEATURES);
Dinh Nguyen2a0a2882012-09-27 10:58:05 -06001313 int ret;
Jason Robertsce082592010-05-13 15:57:33 +01001314
Boris BREZILLON442f201b2015-12-11 15:06:00 +01001315 mtd->dev.parent = denali->dev;
Jason Robertsce082592010-05-13 15:57:33 +01001316 denali_hw_init(denali);
Masahiro Yamada8582a032017-09-22 12:46:45 +09001317
1318 init_completion(&denali->complete);
1319 spin_lock_init(&denali->irq_lock);
Jason Robertsce082592010-05-13 15:57:33 +01001320
Masahiro Yamadac19e31d2017-06-13 22:45:38 +09001321 denali_clear_irq_all(denali);
1322
Masahiro Yamada7ebb8d02016-11-09 13:35:27 +09001323 ret = devm_request_irq(denali->dev, denali->irq, denali_isr,
1324 IRQF_SHARED, DENALI_NAND_NAME, denali);
1325 if (ret) {
Masahiro Yamada789ccf12016-11-09 13:35:24 +09001326 dev_err(denali->dev, "Unable to request IRQ\n");
Masahiro Yamada7ebb8d02016-11-09 13:35:27 +09001327 return ret;
Jason Robertsce082592010-05-13 15:57:33 +01001328 }
1329
Masahiro Yamadac19e31d2017-06-13 22:45:38 +09001330 denali_enable_irq(denali);
Masahiro Yamadad49f5792017-06-13 22:45:41 +09001331 denali_reset_banks(denali);
Masahiro Yamada336d1392018-08-27 16:01:41 +09001332 if (!denali->max_banks) {
1333 /* Error out earlier if no chip is found for some reasons. */
1334 ret = -ENODEV;
1335 goto disable_irq;
1336 }
Masahiro Yamadad49f5792017-06-13 22:45:41 +09001337
Masahiro Yamada0d3a9662017-06-16 14:36:39 +09001338 denali->active_bank = DENALI_INVALID_BANK;
Masahiro Yamadac19e31d2017-06-13 22:45:38 +09001339
Masahiro Yamada63757d42017-03-23 05:07:18 +09001340 nand_set_flash_node(chip, denali->dev->of_node);
Masahiro Yamada8aabdf32017-03-30 15:45:48 +09001341 /* Fallback to the default name if DT did not give "label" property */
1342 if (!mtd->name)
1343 mtd->name = "denali-nand";
Jason Robertsce082592010-05-13 15:57:33 +01001344
Masahiro Yamada1394a722017-03-23 05:07:17 +09001345 chip->select_chip = denali_select_chip;
Masahiro Yamada1394a722017-03-23 05:07:17 +09001346 chip->read_byte = denali_read_byte;
Masahiro Yamadafa6134e2017-06-13 22:45:39 +09001347 chip->write_byte = denali_write_byte;
Masahiro Yamadafa6134e2017-06-13 22:45:39 +09001348 chip->cmd_ctrl = denali_cmd_ctrl;
1349 chip->dev_ready = denali_dev_ready;
Masahiro Yamada1394a722017-03-23 05:07:17 +09001350 chip->waitfunc = denali_waitfunc;
Jason Robertsce082592010-05-13 15:57:33 +01001351
Masahiro Yamada29c4dd92017-09-22 12:46:48 +09001352 if (features & FEATURES__INDEX_ADDR) {
1353 denali->host_read = denali_indexed_read;
1354 denali->host_write = denali_indexed_write;
1355 } else {
1356 denali->host_read = denali_direct_read;
1357 denali->host_write = denali_direct_write;
1358 }
1359
Masahiro Yamada1bb88662017-06-13 22:45:37 +09001360 /* clk rate info is needed for setup_data_interface */
Masahiro Yamada1dfac312018-06-23 01:06:38 +09001361 if (denali->clk_rate && denali->clk_x_rate)
Masahiro Yamada1bb88662017-06-13 22:45:37 +09001362 chip->setup_data_interface = denali_setup_data_interface;
1363
Miquel Raynald03af162018-07-20 17:14:56 +02001364 chip->dummy_controller.ops = &denali_controller_ops;
Boris Brezillon00ad3782018-09-06 14:05:14 +02001365 ret = nand_scan(chip, denali->max_banks);
Masahiro Yamadaa227d4e2016-11-09 13:35:28 +09001366 if (ret)
Masahiro Yamadac19e31d2017-06-13 22:45:38 +09001367 goto disable_irq;
Chuanxiao5bac3ac2010-08-05 23:06:04 +08001368
Boris BREZILLON442f201b2015-12-11 15:06:00 +01001369 ret = mtd_device_register(mtd, NULL, 0);
Jason Robertsce082592010-05-13 15:57:33 +01001370 if (ret) {
Masahiro Yamada789ccf12016-11-09 13:35:24 +09001371 dev_err(denali->dev, "Failed to register MTD: %d\n", ret);
Miquel Raynal4e5d1d92018-03-21 14:01:45 +01001372 goto cleanup_nand;
Jason Robertsce082592010-05-13 15:57:33 +01001373 }
Miquel Raynald03af162018-07-20 17:14:56 +02001374
Jason Robertsce082592010-05-13 15:57:33 +01001375 return 0;
1376
Miquel Raynal4e5d1d92018-03-21 14:01:45 +01001377cleanup_nand:
1378 nand_cleanup(chip);
Masahiro Yamadac19e31d2017-06-13 22:45:38 +09001379disable_irq:
1380 denali_disable_irq(denali);
Dinh Nguyen2a0a2882012-09-27 10:58:05 -06001381
Jason Robertsce082592010-05-13 15:57:33 +01001382 return ret;
1383}
Dinh Nguyen2a0a2882012-09-27 10:58:05 -06001384EXPORT_SYMBOL(denali_init);
Jason Robertsce082592010-05-13 15:57:33 +01001385
Dinh Nguyen2a0a2882012-09-27 10:58:05 -06001386void denali_remove(struct denali_nand_info *denali)
Jason Robertsce082592010-05-13 15:57:33 +01001387{
Boris Brezillon59ac2762018-09-06 14:05:15 +02001388 nand_release(&denali->nand);
Masahiro Yamadac19e31d2017-06-13 22:45:38 +09001389 denali_disable_irq(denali);
Jason Robertsce082592010-05-13 15:57:33 +01001390}
Dinh Nguyen2a0a2882012-09-27 10:58:05 -06001391EXPORT_SYMBOL(denali_remove);
Masahiro Yamadaf1bf52e2018-08-20 12:26:36 +09001392
1393MODULE_DESCRIPTION("Driver core for Denali NAND controller");
1394MODULE_AUTHOR("Intel Corporation and its suppliers");
1395MODULE_LICENSE("GPL v2");